1*53ee8cc1Swenshuai.xi //<MStar Software> 2*53ee8cc1Swenshuai.xi //****************************************************************************** 3*53ee8cc1Swenshuai.xi // MStar Software 4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved. 5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are 6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by 7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties. 8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all 9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written 10*53ee8cc1Swenshuai.xi // permission has been granted by MStar. 11*53ee8cc1Swenshuai.xi // 12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you 13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to 14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations: 15*53ee8cc1Swenshuai.xi // 16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar 17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof. 18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any 19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms. 20*53ee8cc1Swenshuai.xi // 21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be 22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar 23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties. 24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately 25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of 26*53ee8cc1Swenshuai.xi // such third party`s software. 27*53ee8cc1Swenshuai.xi // 28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as 29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s 30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any 31*53ee8cc1Swenshuai.xi // third party. 32*53ee8cc1Swenshuai.xi // 33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any 34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including 35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of 36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free 37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any 38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may 39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software. 40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or 41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or 42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use. 43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected 44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your 45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both 46*53ee8cc1Swenshuai.xi // parties in writing. 47*53ee8cc1Swenshuai.xi // 48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or 49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of 50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product 51*53ee8cc1Swenshuai.xi // ("Services"). 52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in 53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty 54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply. 55*53ee8cc1Swenshuai.xi // 56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels 57*53ee8cc1Swenshuai.xi // or otherwise: 58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service 59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification; 60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person, 61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance 62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or 63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right. 64*53ee8cc1Swenshuai.xi // 65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws 66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules. 67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally 68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association, 69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration 70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance 71*53ee8cc1Swenshuai.xi // with the said Rules. 72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall 73*53ee8cc1Swenshuai.xi // be English. 74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties. 75*53ee8cc1Swenshuai.xi // 76*53ee8cc1Swenshuai.xi //****************************************************************************** 77*53ee8cc1Swenshuai.xi //<MStar Software> 78*53ee8cc1Swenshuai.xi // All rights reserved. 79*53ee8cc1Swenshuai.xi // 80*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained 81*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of 82*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence 83*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient. 84*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure, 85*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling, 86*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential 87*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the 88*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom. 89*53ee8cc1Swenshuai.xi // 90*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 91*53ee8cc1Swenshuai.xi //============================================================================== 92*53ee8cc1Swenshuai.xi // [mhal_mux.h] 93*53ee8cc1Swenshuai.xi // Date: 20090220 94*53ee8cc1Swenshuai.xi // Descriptions: Add a new mux layer for HW setting 95*53ee8cc1Swenshuai.xi //============================================================================== 96*53ee8cc1Swenshuai.xi #ifndef MHAL_MUX_H 97*53ee8cc1Swenshuai.xi #define MHAL_MUX_H 98*53ee8cc1Swenshuai.xi 99*53ee8cc1Swenshuai.xi /////////////////////////////// 100*53ee8cc1Swenshuai.xi // Mux Hardware Option 101*53ee8cc1Swenshuai.xi /////////////////////////////// 102*53ee8cc1Swenshuai.xi // Please set this #define after Mux tree is ready 103*53ee8cc1Swenshuai.xi #define MUX_TREE_HEIGHT 4 104*53ee8cc1Swenshuai.xi 105*53ee8cc1Swenshuai.xi #define NUMBER_OF_ANALOG_PORT 3 106*53ee8cc1Swenshuai.xi #define NUMBER_OF_CVBS_PORT 8 107*53ee8cc1Swenshuai.xi #define NUMBER_OF_DVI_PORT 3 108*53ee8cc1Swenshuai.xi #define NUMBER_OF_MVOP_PORT 2 109*53ee8cc1Swenshuai.xi #define NUMBER_OF_CVBS_OUT_PORT 2 110*53ee8cc1Swenshuai.xi #define NUMBER_OF_YPBPR_OUT_PORT 0 111*53ee8cc1Swenshuai.xi #define PIP_SUPPORTED (MAX_WINDOW_NUM > 1) 112*53ee8cc1Swenshuai.xi #define NUMBER_OF_SCALER_OP_PORT 1 113*53ee8cc1Swenshuai.xi 114*53ee8cc1Swenshuai.xi /* 115*53ee8cc1Swenshuai.xi Input ports. 116*53ee8cc1Swenshuai.xi It is interface between Hal and Driver level. 117*53ee8cc1Swenshuai.xi */ 118*53ee8cc1Swenshuai.xi 119*53ee8cc1Swenshuai.xi typedef enum 120*53ee8cc1Swenshuai.xi { 121*53ee8cc1Swenshuai.xi HAL_INPUTPORT_NONE = INPUT_PORT_NONE_PORT, 122*53ee8cc1Swenshuai.xi 123*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG0 = INPUT_PORT_ANALOG0, 124*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG1, 125*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG2, 126*53ee8cc1Swenshuai.xi 127*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS0 = INPUT_PORT_YMUX_CVBS0, 128*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS1, 129*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS2, 130*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS3, 131*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS4, 132*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS5, 133*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS6, 134*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS7, 135*53ee8cc1Swenshuai.xi 136*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS0 = INPUT_PORT_CMUX_CVBS0, 137*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS1, 138*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS2, 139*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS3, 140*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS4, 141*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS5, 142*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS6, 143*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS7, 144*53ee8cc1Swenshuai.xi 145*53ee8cc1Swenshuai.xi HAL_INPUTPORT_DVI0 = INPUT_PORT_DVI0, 146*53ee8cc1Swenshuai.xi HAL_INPUTPORT_DVI1, 147*53ee8cc1Swenshuai.xi HAL_INPUTPORT_DVI2, 148*53ee8cc1Swenshuai.xi 149*53ee8cc1Swenshuai.xi HAL_INPUTPORT_MVOP = INPUT_PORT_MVOP, 150*53ee8cc1Swenshuai.xi HAL_INPUTPORT_MVOP2, 151*53ee8cc1Swenshuai.xi 152*53ee8cc1Swenshuai.xi HAL_INPUTPORT_SCALER_OP = INPUT_PORT_SCALER_OP, 153*53ee8cc1Swenshuai.xi } E_INPUT_PORT_TYPE; 154*53ee8cc1Swenshuai.xi 155*53ee8cc1Swenshuai.xi // Output ports. 156*53ee8cc1Swenshuai.xi 157*53ee8cc1Swenshuai.xi typedef enum 158*53ee8cc1Swenshuai.xi { 159*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_NONE_PORT = OUTPUT_PORT_NONE_PORT, 160*53ee8cc1Swenshuai.xi 161*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_SCALER_MAIN_WINDOW = OUTPUT_PORT_SCALER_MAIN_WINDOW, 162*53ee8cc1Swenshuai.xi 163*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_SCALER_SUB_WINDOW1 = OUTPUT_PORT_SCALER_SUB_WINDOW1, 164*53ee8cc1Swenshuai.xi 165*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_CVBS1 = OUTPUT_PORT_CVBS1, 166*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_CVBS2 , 167*53ee8cc1Swenshuai.xi 168*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_DIP_WINDOW = OUTPUT_PORT_DWIN, 169*53ee8cc1Swenshuai.xi 170*53ee8cc1Swenshuai.xi }E_OUTPUT_PORT_TYPE; 171*53ee8cc1Swenshuai.xi 172*53ee8cc1Swenshuai.xi typedef enum 173*53ee8cc1Swenshuai.xi { 174*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_HDMI_DVI = 1, ///< DVI 175*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_OP1 = 2, ///< SC0 OP12SC1 176*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_MVOP = 3, ///< MPEG/DC0 177*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_IP_MAIN = 4, ///< IP MAIN 178*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_HDR = 6, ///< HDR output 179*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_MVOP2 = 8, ///< MPEG/DC1 180*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_SC1_CAPTURE = 10, ///< SC1 Capture 181*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_H2V2 = 11, ///< H2V2 output 182*53ee8cc1Swenshuai.xi } SC_MAINWIN_IPMUX_TYPE; 183*53ee8cc1Swenshuai.xi 184*53ee8cc1Swenshuai.xi typedef enum 185*53ee8cc1Swenshuai.xi { 186*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_HDMI_DVI = 1, ///< DVI 187*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_OP1 = 2, ///< SC0 OP12SC1 188*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_MVOP = 3, ///< MPEG/DC0 189*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_IP_MAIN = 4, ///< IP MAIN 190*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_HDR = 6, ///< HDR output 191*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_MVOP2 = 8, ///< MPEG/DC1 192*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_SC1_CAPTURE = 10, ///< SC1 Capture 193*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_H2V2 = 11, ///< H2V2 output 194*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_ADC_B = 15, ///< ADC B, not using in Kano, only for fixing build error 195*53ee8cc1Swenshuai.xi } SC_SUBWIN_IPMUX_TYPE; 196*53ee8cc1Swenshuai.xi 197*53ee8cc1Swenshuai.xi typedef enum 198*53ee8cc1Swenshuai.xi { 199*53ee8cc1Swenshuai.xi SC_HDR_IPMUX_HDMI_DVI = 1, ///< DVI 200*53ee8cc1Swenshuai.xi SC_HDR_IPMUX_OP1 = 2, ///< SC0 OP12SC1 201*53ee8cc1Swenshuai.xi SC_HDR_IPMUX_MVOP = 3, ///< MPEG/DC0 202*53ee8cc1Swenshuai.xi SC_HDR_IPMUX_IP_MAIN = 4, ///< IP MAIN 203*53ee8cc1Swenshuai.xi SC_HDR_IPMUX_HDR = 6, ///< HDR output 204*53ee8cc1Swenshuai.xi SC_HDR_IPMUX_MVOP2 = 8, ///< MPEG/DC1 205*53ee8cc1Swenshuai.xi SC_HDR_IPMUX_SC1_CAPTURE = 10, ///< SC1 Capture 206*53ee8cc1Swenshuai.xi SC_HDR_IPMUX_H2V2 = 11, ///< H2V2 output 207*53ee8cc1Swenshuai.xi SC_HDR_IPMUX_ADC_B = 15, ///< ADC B, not using in Kano, only for fixing build error 208*53ee8cc1Swenshuai.xi } SC_HDR_IPMUX_TYPE; 209*53ee8cc1Swenshuai.xi 210*53ee8cc1Swenshuai.xi typedef enum 211*53ee8cc1Swenshuai.xi { 212*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_ADC_A = 0, ///< ADC A 213*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_HDMI_DVI = 1, ///< DVI 214*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_VD = 2, ///< VD 215*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_MVOP = 3, ///< MPEG/DC0 216*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_IP_MAIN = 4, ///< IP MAIN 217*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_EXT_VD = 5, ///< External VD 218*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_ADC_B = 6, ///< ADC B 219*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_CAPTURE = 7, ///< Capture 220*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_MVOP2 = 8, ///< MPEG/DC1 221*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_IP_SUB = 9, ///< IP SUB 222*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_SC1_CAPTURE = 10, ///< SC1 Capture 223*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_SC_VOP = 11, ///< Scaler VOP output 224*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_SC1_VOP = 12, ///< SC1 VOP output 225*53ee8cc1Swenshuai.xi } SC_OFFLINE_IPMUX_TYPE; 226*53ee8cc1Swenshuai.xi 227*53ee8cc1Swenshuai.xi typedef enum 228*53ee8cc1Swenshuai.xi { 229*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_HDMI_DVI = 1, ///< DVI 230*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_OP1 = 7, ///< SC0 OP12SC1 231*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_MVOP = 3, ///< MPEG/DC0 232*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_IP_MAIN = 4, ///< IP MAIN 233*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_HDR = 6, ///< HDR output 234*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_MVOP2 = 8, ///< MPEG/DC1 235*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_SC1_CAPTURE = 10, ///< SC1 Capture 236*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_H2V2 = 11, ///< H2V2 output 237*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_IP_SUB = 9, ///< IP SUB/VE 238*53ee8cc1Swenshuai.xi } SC_DWIN_IPMUX_TYPE; 239*53ee8cc1Swenshuai.xi 240*53ee8cc1Swenshuai.xi typedef enum 241*53ee8cc1Swenshuai.xi { 242*53ee8cc1Swenshuai.xi SC_CLK_ADC_A = 0, ///< ADC A 243*53ee8cc1Swenshuai.xi SC_CLK_HDMI_DVI = 1, ///< DVI 244*53ee8cc1Swenshuai.xi SC_CLK_VD = 2, ///< VD 245*53ee8cc1Swenshuai.xi SC_CLK_DC0 = 3, ///< MPEG/DC0 246*53ee8cc1Swenshuai.xi SC_CLK_ADC_B = 4, ///< ADC_B 247*53ee8cc1Swenshuai.xi 248*53ee8cc1Swenshuai.xi SC_CLK_ODCLK = 7, ///< ODLCK 249*53ee8cc1Swenshuai.xi SC_CLK_DC1 = 8, ///< MPEG/DC1 250*53ee8cc1Swenshuai.xi SC_CLK_ADC_C = 9, ///< ADC 251*53ee8cc1Swenshuai.xi SC_CLK_ODCLK_B = 10, ///<ODCLK 252*53ee8cc1Swenshuai.xi SC_CLK_MHL = 11, ///<MHL 253*53ee8cc1Swenshuai.xi } SC_IDCLK_TYPE; 254*53ee8cc1Swenshuai.xi 255*53ee8cc1Swenshuai.xi typedef enum 256*53ee8cc1Swenshuai.xi { 257*53ee8cc1Swenshuai.xi SC1_MAINWIN_IPMUX_HDMI_DVI = 1, ///< DVI 258*53ee8cc1Swenshuai.xi SC1_MAINWIN_IPMUX_OP1 = 2, ///< SC0 OP12SC1 259*53ee8cc1Swenshuai.xi SC1_MAINWIN_IPMUX_MVOP = 3, ///< MPEG/DC0 260*53ee8cc1Swenshuai.xi SC1_MAINWIN_IPMUX_IP_MAIN = 4, ///< IP MAIN 261*53ee8cc1Swenshuai.xi SC1_MAINWIN_IPMUX_HDR = 6, ///< HDR output 262*53ee8cc1Swenshuai.xi SC1_MAINWIN_IPMUX_MVOP2 = 8, ///< MPEG/DC1 263*53ee8cc1Swenshuai.xi SC1_MAINWIN_IPMUX_SC1_CAPTURE = 10, ///< SC1 Capture 264*53ee8cc1Swenshuai.xi SC1_MAINWIN_IPMUX_H2V2 = 11, ///< H2V2 output 265*53ee8cc1Swenshuai.xi } SC1_MAINWIN_IPMUX_TYPE; 266*53ee8cc1Swenshuai.xi 267*53ee8cc1Swenshuai.xi typedef enum 268*53ee8cc1Swenshuai.xi { 269*53ee8cc1Swenshuai.xi SC1_CLK_PRE_H2V2 = 0, ///< Pre H2V2 270*53ee8cc1Swenshuai.xi SC1_CLK_HDMI_DVI = 1, ///< DVI 271*53ee8cc1Swenshuai.xi SC1_CLK_ODCLK = 2, ///< ODCLK 272*53ee8cc1Swenshuai.xi SC1_CLK_DC0 = 3, ///< MPEG/DC0 273*53ee8cc1Swenshuai.xi SC1_CLK_DC1 = 8, ///< MPEG/DC1 274*53ee8cc1Swenshuai.xi } SC1_IDCLK_TYPE; 275*53ee8cc1Swenshuai.xi 276*53ee8cc1Swenshuai.xi typedef enum 277*53ee8cc1Swenshuai.xi { 278*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_ADC_A = 0, ///< ADC A 279*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_HDMI_DVI = 1, ///< DVI 280*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_VD = 2, ///< VD 281*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_MVOP = 3, ///< MPEG/DC0 282*53ee8cc1Swenshuai.xi 283*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_CAPTURE = 7, ///< Capture 284*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_MVOP2 = 8, ///< MPEG/DC1 285*53ee8cc1Swenshuai.xi 286*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_SPT4K_CH0 = 11, ///< 4K spliter ch0 287*53ee8cc1Swenshuai.xi 288*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_MHL = 13, ///< MHL 289*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_SPT4K_CH1 = 14, ///< 4K spliter ch1 290*53ee8cc1Swenshuai.xi } SC2_MAINWIN_IPMUX_TYPE; 291*53ee8cc1Swenshuai.xi 292*53ee8cc1Swenshuai.xi typedef enum 293*53ee8cc1Swenshuai.xi { 294*53ee8cc1Swenshuai.xi SC2_CLK_ADC_A = 0, ///< ADC A 295*53ee8cc1Swenshuai.xi SC2_CLK_HDMI_DVI = 1, ///< DVI 296*53ee8cc1Swenshuai.xi SC2_CLK_VD = 2, ///< VD 297*53ee8cc1Swenshuai.xi SC2_CLK_DC0 = 3, ///< MPEG/DC0 298*53ee8cc1Swenshuai.xi SC2_CLK_ADC_B = 4, ///< ADC_B 299*53ee8cc1Swenshuai.xi 300*53ee8cc1Swenshuai.xi SC2_CLK_ODCLK = 7, ///< ODLCK 301*53ee8cc1Swenshuai.xi SC2_CLK_DC1 = 8, ///< MPEG/DC1 302*53ee8cc1Swenshuai.xi SC2_CLK_ADC_C = 9, ///< ADC 303*53ee8cc1Swenshuai.xi SC2_CLK_ODCLK_B = 10, ///<ODCLK 304*53ee8cc1Swenshuai.xi SC2_CLK_MHL = 13, ///<MHL 305*53ee8cc1Swenshuai.xi } SC2_IDCLK_TYPE; 306*53ee8cc1Swenshuai.xi 307*53ee8cc1Swenshuai.xi void Hal_SC_mux_dispatch(void *pInstance, E_MUX_INPUTPORT src , E_MUX_OUTPUTPORT dest); 308*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_dvi_mux(void *pInstance, MS_U8 PortId, E_OUTPUT_PORT_TYPE enDstPort); 309*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_adc_y_mux(void *pInstance, MS_U8 PortId); 310*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_adc_c_mux(void *pInstance, MS_U8 PortId); 311*53ee8cc1Swenshuai.xi #define Hal_SC_set_sync_port_by_dataport(args...) 312*53ee8cc1Swenshuai.xi MS_BOOL Hal_SC_mux_get_mainwin_ip_mux( void *pInstance, MS_U8 *pU8Data_Mux, MS_U8 *pU8Clk_Mux); 313*53ee8cc1Swenshuai.xi void Hal_SC_set_subwin_ip_mux( void *pInstance, MS_U8 u8Data_Mux, MS_U8 u8Clk_Mux); 314*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_mainwin_ip_mux( void *pInstance, MS_U8 u8Data_Mux, MS_U8 u8Clk_Mux); 315*53ee8cc1Swenshuai.xi 316*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_dipwin_ip_mux(void *pInstance, MS_U8 u8Data_Mux, MS_U8 u8Clk_Mux); 317*53ee8cc1Swenshuai.xi void Hal_SC_EnableCLK_for_DIP(void *pInstance, MS_BOOL bEnable); 318*53ee8cc1Swenshuai.xi 319*53ee8cc1Swenshuai.xi 320*53ee8cc1Swenshuai.xi 321*53ee8cc1Swenshuai.xi #endif // MHAL_MUX_H 322