xref: /utopia/UTPA2-700.0.x/modules/vdec_v3/hal/messi/hvd_v3/regHVD_EX.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi ///////////////////////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi ///
97*53ee8cc1Swenshuai.xi /// file    regHVD.h
98*53ee8cc1Swenshuai.xi /// @brief  HVD Module Register Definition
99*53ee8cc1Swenshuai.xi /// @author MStar Semiconductor Inc.
100*53ee8cc1Swenshuai.xi ///////////////////////////////////////////////////////////////////////////////////////////////////
101*53ee8cc1Swenshuai.xi 
102*53ee8cc1Swenshuai.xi #ifndef _REG_HVD_H_
103*53ee8cc1Swenshuai.xi #define _REG_HVD_H_
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi 
106*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
107*53ee8cc1Swenshuai.xi //  Hardware Capability
108*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
109*53ee8cc1Swenshuai.xi 
110*53ee8cc1Swenshuai.xi 
111*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
112*53ee8cc1Swenshuai.xi //  Macro and Define
113*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
114*53ee8cc1Swenshuai.xi 
115*53ee8cc1Swenshuai.xi //*****************************************************************************
116*53ee8cc1Swenshuai.xi // RIU macro
117*53ee8cc1Swenshuai.xi #define HVD_MACRO_START     do {
118*53ee8cc1Swenshuai.xi #define HVD_MACRO_END       } while (0)
119*53ee8cc1Swenshuai.xi #define HVD_RIU_BASE        (u32HVDRegOSBase)
120*53ee8cc1Swenshuai.xi 
121*53ee8cc1Swenshuai.xi #define HVD_HIGHBYTE(u16)               ((MS_U8)((u16) >> 8))
122*53ee8cc1Swenshuai.xi #define HVD_LOWBYTE(u16)                ((MS_U8)(u16))
123*53ee8cc1Swenshuai.xi #define HVD_RIU_READ_BYTE(addr)   ( READ_BYTE( HVD_RIU_BASE + (addr) ) )
124*53ee8cc1Swenshuai.xi #define HVD_RIU_READ_WORD(addr)   ( READ_WORD( HVD_RIU_BASE + (addr) ) )
125*53ee8cc1Swenshuai.xi #define HVD_RIU_WRITE_BYTE(addr, val)      { WRITE_BYTE( HVD_RIU_BASE+(addr), val); }
126*53ee8cc1Swenshuai.xi #define HVD_RIU_WRITE_WORD(addr, val)      { WRITE_WORD( HVD_RIU_BASE+(addr), val); }
127*53ee8cc1Swenshuai.xi 
128*53ee8cc1Swenshuai.xi 
129*53ee8cc1Swenshuai.xi #define _HVD_ReadByte( u32Reg )   HVD_RIU_READ_BYTE(((u32Reg) << 1) - ((u32Reg) & 1))
130*53ee8cc1Swenshuai.xi 
131*53ee8cc1Swenshuai.xi #define _HVD_Read2Byte( u32Reg )    (HVD_RIU_READ_WORD((u32Reg)<<1))
132*53ee8cc1Swenshuai.xi 
133*53ee8cc1Swenshuai.xi #define _HVD_Read4Byte( u32Reg )   ( (MS_U32)HVD_RIU_READ_WORD((u32Reg)<<1) | ((MS_U32)HVD_RIU_READ_WORD(((u32Reg)+2)<<1)<<16 )  )
134*53ee8cc1Swenshuai.xi 
135*53ee8cc1Swenshuai.xi #define _HVD_ReadRegBit( u32Reg, u8Mask )   (HVD_RIU_READ_BYTE(((u32Reg)<<1) - ((u32Reg) & 1)) & (u8Mask))
136*53ee8cc1Swenshuai.xi 
137*53ee8cc1Swenshuai.xi #define _HVD_ReadWordBit( u32Reg, u16Mask )   (_HVD_Read2Byte( u32Reg ) & (u16Mask))
138*53ee8cc1Swenshuai.xi 
139*53ee8cc1Swenshuai.xi #define _HVD_WriteRegBit( u32Reg, bEnable, u8Mask )                                     \
140*53ee8cc1Swenshuai.xi     HVD_MACRO_START                                                                     \
141*53ee8cc1Swenshuai.xi     HVD_RIU_WRITE_BYTE( (((u32Reg) <<1) - ((u32Reg) & 1)) , (bEnable) ? (HVD_RIU_READ_BYTE(  (((u32Reg) <<1) - ((u32Reg) & 1))  ) |  (u8Mask)) :                           \
142*53ee8cc1Swenshuai.xi                                 (HVD_RIU_READ_BYTE( (((u32Reg) <<1) - ((u32Reg) & 1)) ) & ~(u8Mask)));                            \
143*53ee8cc1Swenshuai.xi     HVD_MACRO_END
144*53ee8cc1Swenshuai.xi 
145*53ee8cc1Swenshuai.xi #define _HVD_WriteByte( u32Reg, u8Val )                                                 \
146*53ee8cc1Swenshuai.xi     HVD_MACRO_START                                                                     \
147*53ee8cc1Swenshuai.xi     HVD_RIU_WRITE_BYTE(((u32Reg) << 1) - ((u32Reg) & 1), u8Val);   \
148*53ee8cc1Swenshuai.xi     HVD_MACRO_END
149*53ee8cc1Swenshuai.xi 
150*53ee8cc1Swenshuai.xi #define _HVD_Write2Byte( u32Reg, u16Val )                                               \
151*53ee8cc1Swenshuai.xi     HVD_MACRO_START                                                                     \
152*53ee8cc1Swenshuai.xi     if ( ((u32Reg) & 0x01) )                                                        \
153*53ee8cc1Swenshuai.xi     {                                                                               \
154*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_BYTE(((u32Reg) << 1) - 1, (MS_U8)((u16Val)));                                  \
155*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_BYTE(((u32Reg) + 1) << 1, (MS_U8)((u16Val) >> 8));                             \
156*53ee8cc1Swenshuai.xi     }                                                                               \
157*53ee8cc1Swenshuai.xi     else                                                                            \
158*53ee8cc1Swenshuai.xi     {                                                                               \
159*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_WORD( ((u32Reg)<<1) ,  u16Val);                                                       \
160*53ee8cc1Swenshuai.xi     }                                                                               \
161*53ee8cc1Swenshuai.xi     HVD_MACRO_END
162*53ee8cc1Swenshuai.xi 
163*53ee8cc1Swenshuai.xi #define _HVD_Write3Byte( u32Reg, u32Val )   \
164*53ee8cc1Swenshuai.xi     if ((u32Reg) & 0x01)                                                                \
165*53ee8cc1Swenshuai.xi     {                                                                                               \
166*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_BYTE((u32Reg << 1) - 1, u32Val);                                    \
167*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_WORD( (u32Reg + 1)<<1 , ((u32Val) >> 8));                                      \
168*53ee8cc1Swenshuai.xi     }                                                                                           \
169*53ee8cc1Swenshuai.xi     else                                                                                        \
170*53ee8cc1Swenshuai.xi     {                                                                                               \
171*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_WORD( (u32Reg) << 1,  u32Val);                                                         \
172*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_BYTE( (u32Reg + 2) << 1 ,  ((u32Val) >> 16));                             \
173*53ee8cc1Swenshuai.xi     }
174*53ee8cc1Swenshuai.xi 
175*53ee8cc1Swenshuai.xi #define _HVD_Write4Byte( u32Reg, u32Val )                                               \
176*53ee8cc1Swenshuai.xi     HVD_MACRO_START                                                                     \
177*53ee8cc1Swenshuai.xi     if ((u32Reg) & 0x01)                                                      \
178*53ee8cc1Swenshuai.xi     {                                                                                               \
179*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_BYTE( ((u32Reg) << 1) - 1 ,  u32Val);                                         \
180*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_WORD( ((u32Reg) + 1)<<1 , ( (u32Val) >> 8));                                      \
181*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_BYTE( (((u32Reg) + 3) << 1) ,  ((u32Val) >> 24));                           \
182*53ee8cc1Swenshuai.xi     }                                                                                               \
183*53ee8cc1Swenshuai.xi     else                                                                                                \
184*53ee8cc1Swenshuai.xi     {                                                                                                   \
185*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_WORD( (u32Reg) <<1 ,  u32Val);                                                             \
186*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_WORD(  ((u32Reg) + 2)<<1 ,  ((u32Val) >> 16));                                             \
187*53ee8cc1Swenshuai.xi     }                                                                     \
188*53ee8cc1Swenshuai.xi     HVD_MACRO_END
189*53ee8cc1Swenshuai.xi 
190*53ee8cc1Swenshuai.xi #define _HVD_WriteByteMask( u32Reg, u8Val, u8Msk )                                      \
191*53ee8cc1Swenshuai.xi     HVD_MACRO_START                                                                     \
192*53ee8cc1Swenshuai.xi     HVD_RIU_WRITE_BYTE( (((u32Reg) <<1) - ((u32Reg) & 1)), (HVD_RIU_READ_BYTE((((u32Reg) <<1) - ((u32Reg) & 1))) & ~(u8Msk)) | ((u8Val) & (u8Msk)));                   \
193*53ee8cc1Swenshuai.xi     HVD_MACRO_END
194*53ee8cc1Swenshuai.xi 
195*53ee8cc1Swenshuai.xi #define _HVD_WriteWordMask( u32Reg, u16Val , u16Msk)                                               \
196*53ee8cc1Swenshuai.xi     HVD_MACRO_START                                                                     \
197*53ee8cc1Swenshuai.xi     if ( ((u32Reg) & 0x01) )                                                        \
198*53ee8cc1Swenshuai.xi     {                                                                                           \
199*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask( ((u32Reg)+1) , (((u16Val) & 0xff00)>>8) , (((u16Msk)&0xff00)>>8) );                                                                          \
200*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask( (u32Reg) , ((u16Val) & 0x00ff) , ((u16Msk)&0x00ff) );                                                                          \
201*53ee8cc1Swenshuai.xi     }                                                                               \
202*53ee8cc1Swenshuai.xi     else                                                                            \
203*53ee8cc1Swenshuai.xi     {                                                                               \
204*53ee8cc1Swenshuai.xi         HVD_RIU_WRITE_WORD( ((u32Reg)<<1) ,  (((u16Val) & (u16Msk))  | (_HVD_Read2Byte( u32Reg  ) & (~( u16Msk ))))  );                                                       \
205*53ee8cc1Swenshuai.xi     }                                                                               \
206*53ee8cc1Swenshuai.xi     HVD_MACRO_END
207*53ee8cc1Swenshuai.xi 
208*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
209*53ee8cc1Swenshuai.xi // MVD Reg
210*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
211*53ee8cc1Swenshuai.xi #define REG_MVD_BASE                    (0x1100)
212*53ee8cc1Swenshuai.xi 
213*53ee8cc1Swenshuai.xi #define MVD_REG_STAT_CTRL               (REG_MVD_BASE)
214*53ee8cc1Swenshuai.xi     #define MVD_REG_CTRL_RST            BIT(0)
215*53ee8cc1Swenshuai.xi     #define MVD_REG_CTRL_INIT           BIT(2)
216*53ee8cc1Swenshuai.xi     #define MVD_REG_DISCONNECT_MIU      BIT(6)
217*53ee8cc1Swenshuai.xi 
218*53ee8cc1Swenshuai.xi #if 1//Note: this setting should be set according client table of each chip
219*53ee8cc1Swenshuai.xi #define MIU0_REG_BASE                           0x1200
220*53ee8cc1Swenshuai.xi #define MIU1_REG_BASE                           0x0600
221*53ee8cc1Swenshuai.xi 
222*53ee8cc1Swenshuai.xi #define MIU_CLIENT_SELECT_GP2          (MIU0_REG_BASE + (0x007A<<1))
223*53ee8cc1Swenshuai.xi     #define MIU_CLIENT_SELECT_GP2_MVD   BIT(4)
224*53ee8cc1Swenshuai.xi #endif
225*53ee8cc1Swenshuai.xi 
226*53ee8cc1Swenshuai.xi 
227*53ee8cc1Swenshuai.xi 
228*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
229*53ee8cc1Swenshuai.xi // HVD Reg
230*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
231*53ee8cc1Swenshuai.xi #define REG_HVD_BASE                            (0x1B00)
232*53ee8cc1Swenshuai.xi #define REG_EVD_BASE                            (0x60B00)
233*53ee8cc1Swenshuai.xi #define REG_G2VP9_BASE                          (0x60E00)
234*53ee8cc1Swenshuai.xi 
235*53ee8cc1Swenshuai.xi #define HVD_REG_REV_ID                          (REG_HVD_BASE + ((0x0000) << 1))
236*53ee8cc1Swenshuai.xi #define HVD_REG_RESET                           (REG_HVD_BASE + ((0x0001) << 1))
237*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_SWRST                 BIT(0)
238*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_SWRST_FIN             BIT(2)
239*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_STOP_BBU              BIT(3)
240*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_MIU_RDY               BIT(4)
241*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_MIU1_128              BIT(5)
242*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_MIU1_256              BIT(6)
243*53ee8cc1Swenshuai.xi     #define HVD_REG_MC_MIU_256                  BIT(7)
244*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_HK_AVS_MODE           BIT(8)
245*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_HK_RM_MODE            BIT(9)
246*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_HK_RV9_DEC_MODE       BIT(10)
247*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_MIU_128               BIT(11)
248*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_CPUIF_SEL             BIT(12)
249*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_ALL_SRAM_SD_EN        BIT(13)
250*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_MIU_256               BIT(14)
251*53ee8cc1Swenshuai.xi     #define HVD_REG_RESET_BOND_HD               BIT(15)
252*53ee8cc1Swenshuai.xi 
253*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_ST_ADDR_L(reg_base)                   (reg_base + ((0x0002) << 1))
254*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_ST_ADDR_H(reg_base)                   (reg_base + ((0x0003) << 1))
255*53ee8cc1Swenshuai.xi 
256*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_LENGTH_L(reg_base)                    (reg_base + ((0x0004) << 1))
257*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_LENGTH_H(reg_base)                    (reg_base + ((0x0005) << 1))
258*53ee8cc1Swenshuai.xi 
259*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_RPTR(reg_base)                        (reg_base + ((0x0006) << 1))
260*53ee8cc1Swenshuai.xi     #define HVD_REG_ESB_RPTR_POLL               BIT(0)
261*53ee8cc1Swenshuai.xi 
262*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_RPTR_H(reg_base)                      (reg_base + ((0x0007) << 1))
263*53ee8cc1Swenshuai.xi 
264*53ee8cc1Swenshuai.xi #define HVD_REG_MIF_BBU(reg_base)                         (reg_base + ((0x0008) << 1))
265*53ee8cc1Swenshuai.xi     #define HVD_REG_MIF_OFFSET_L_BITS           7
266*53ee8cc1Swenshuai.xi     #define HVD_REG_MIF_OFFSET_H                BIT(12)
267*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_TSP_INPUT               BIT(8)
268*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_PASER_MASK              (BIT(10) | BIT(9))
269*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_PASER_DISABLE           0
270*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_PASER_ENABLE_ALL        BIT(9)
271*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_PASER_ENABLE_03         (BIT(9) | BIT(10))
272*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_AUTO_NAL_TAB            BIT(11)
273*53ee8cc1Swenshuai.xi 
274*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TBL_ST_ADDR_L(reg_base)               (reg_base + ((0x0009) << 1))
275*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TBL_ST_ADDR_H(reg_base)               (reg_base + ((0x000A) << 1))
276*53ee8cc1Swenshuai.xi 
277*53ee8cc1Swenshuai.xi #define HVD_REG_HI_MBOX0_L(reg_base)                      (reg_base + ((0x000B) << 1))
278*53ee8cc1Swenshuai.xi #define HVD_REG_HI_MBOX0_H(reg_base)                      (reg_base + ((0x000C) << 1))
279*53ee8cc1Swenshuai.xi #define HVD_REG_HI_MBOX1_L(reg_base)                      (reg_base + ((0x000D) << 1))
280*53ee8cc1Swenshuai.xi #define HVD_REG_HI_MBOX1_H(reg_base)                      (reg_base + ((0x000E) << 1))
281*53ee8cc1Swenshuai.xi #define HVD_REG_HI_MBOX_SET(reg_base)                     (reg_base + ((0x000F) << 1))
282*53ee8cc1Swenshuai.xi     #define HVD_REG_HI_MBOX0_SET                BIT(0)
283*53ee8cc1Swenshuai.xi     #define HVD_REG_HI_MBOX1_SET                BIT(8)
284*53ee8cc1Swenshuai.xi 
285*53ee8cc1Swenshuai.xi #define HVD_REG_RISC_MBOX_CLR(reg_base)                   (reg_base + ((0x0010) << 1))
286*53ee8cc1Swenshuai.xi     #define HVD_REG_RISC_MBOX0_CLR              BIT(0)
287*53ee8cc1Swenshuai.xi     #define HVD_REG_RISC_MBOX1_CLR              BIT(1)
288*53ee8cc1Swenshuai.xi     #define HVD_REG_RISC_ISR_CLR                BIT(2)
289*53ee8cc1Swenshuai.xi     #define HVD_REG_NAL_WPTR_SYNC               BIT(3)
290*53ee8cc1Swenshuai.xi     #define HVD_REG_RISC_ISR_MSK                BIT(6)
291*53ee8cc1Swenshuai.xi     #define HVD_REG_RISC_ISR_FORCE              BIT(10)
292*53ee8cc1Swenshuai.xi 
293*53ee8cc1Swenshuai.xi #define HVD_REG_RISC_MBOX_RDY(reg_base)                   (reg_base + ((0x0011) << 1))
294*53ee8cc1Swenshuai.xi     #define HVD_REG_RISC_MBOX0_RDY              BIT(0)
295*53ee8cc1Swenshuai.xi     #define HVD_REG_RISC_MBOX1_RDY              BIT(4)
296*53ee8cc1Swenshuai.xi     #define HVD_REG_RISC_ISR_VALID              BIT(8)
297*53ee8cc1Swenshuai.xi 
298*53ee8cc1Swenshuai.xi #define HVD_REG_HI_MBOX_RDY(reg_base)                     (reg_base + ((0x0012) << 1))
299*53ee8cc1Swenshuai.xi     #define HVD_REG_HI_MBOX0_RDY                BIT(0)
300*53ee8cc1Swenshuai.xi     #define HVD_REG_HI_MBOX1_RDY                BIT(8)
301*53ee8cc1Swenshuai.xi 
302*53ee8cc1Swenshuai.xi #define HVD_REG_RISC_MBOX0_L(reg_base)                    (reg_base + ((0x0013) << 1))
303*53ee8cc1Swenshuai.xi #define HVD_REG_RISC_MBOX0_H(reg_base)                    (reg_base + ((0x0014) << 1))
304*53ee8cc1Swenshuai.xi #define HVD_REG_RISC_MBOX1_L(reg_base)                    (reg_base + ((0x0015) << 1))
305*53ee8cc1Swenshuai.xi #define HVD_REG_RISC_MBOX1_H(reg_base)                    (reg_base + ((0x0016) << 1))
306*53ee8cc1Swenshuai.xi 
307*53ee8cc1Swenshuai.xi #define HVD_REG_POLL_NAL_RPTR(reg_base)                   (reg_base + ((0x0017) << 1))
308*53ee8cc1Swenshuai.xi     #define HVD_REG_POLL_NAL_RPTR_BIT           BIT(0)
309*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_RPTR_HI(reg_base)                     (reg_base + ((0x0018) << 1))
310*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_WPTR_HI(reg_base)                     (reg_base + ((0x0019) << 1))
311*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TAB_LEN(reg_base)                     (reg_base + ((0x0020) << 1))
312*53ee8cc1Swenshuai.xi 
313*53ee8cc1Swenshuai.xi #define HVD_REG_DEBUG_DAT_L                     (REG_HVD_BASE + ((0x0023) << 1))
314*53ee8cc1Swenshuai.xi #define HVD_REG_DEBUG_DAT_H                     (REG_HVD_BASE + ((0x0024) << 1))
315*53ee8cc1Swenshuai.xi #define HVD_REG_DEBUG_SEL                       (REG_HVD_BASE + ((0x0025) << 1))
316*53ee8cc1Swenshuai.xi 
317*53ee8cc1Swenshuai.xi /* Second bitstream registers definition */
318*53ee8cc1Swenshuai.xi #define HVD_REG_MODE_BS2                        (REG_HVD_BASE + ((0x0030) << 1))
319*53ee8cc1Swenshuai.xi     #define HVD_REG_MODE_HK_AVS_MODE_BS2        BIT(8)
320*53ee8cc1Swenshuai.xi     #define HVD_REG_MODE_HK_RM_MODE_BS2         BIT(9)
321*53ee8cc1Swenshuai.xi     #define HVD_REG_MODE_HK_RV9_DEC_MODE_BS2    BIT(10)
322*53ee8cc1Swenshuai.xi 
323*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_ST_ADDR_L_BS2(reg_base)               (reg_base + ((0x0032) << 1))
324*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_ST_ADDR_H_BS2(reg_base)               (reg_base + ((0x0033) << 1))
325*53ee8cc1Swenshuai.xi 
326*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_LENGTH_L_BS2(reg_base)                (reg_base + ((0x0034) << 1))
327*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_LENGTH_H_BS2(reg_base)                (reg_base + ((0x0035) << 1))
328*53ee8cc1Swenshuai.xi 
329*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_RPTR_L_BS2(reg_base)                  (reg_base + ((0x0036) << 1))
330*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_RPTR_H_BS2(reg_base)                  (reg_base + ((0x0037) << 1))
331*53ee8cc1Swenshuai.xi 
332*53ee8cc1Swenshuai.xi #define HVD_REG_MIF_BBU_BS2(reg_base)                     (reg_base + ((0x0038) << 1))
333*53ee8cc1Swenshuai.xi     #define HVD_REG_MIF_OFFSET_L_BITS_BS2       7
334*53ee8cc1Swenshuai.xi     #define HVD_REG_MIF_OFFSET_H_BS2            BIT(12)
335*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_TSP_INPUT_BS2           BIT(8)
336*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_PASER_MASK_BS2          (BIT(10) | BIT(9))
337*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_PASER_DISABLE_BS2       0
338*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_PASER_ENABLE_ALL_BS2    BIT(9)
339*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_PASER_ENABLE_03_BS2     (BIT(9) | BIT(10))
340*53ee8cc1Swenshuai.xi     #define HVD_REG_BBU_AUTO_NAL_TAB_BS2        BIT(11)
341*53ee8cc1Swenshuai.xi 
342*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TBL_ST_ADDR_L_BS2(reg_base)           (reg_base + ((0x0039) << 1))
343*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TBL_ST_ADDR_H_BS2(reg_base)           (reg_base + ((0x003A) << 1))
344*53ee8cc1Swenshuai.xi 
345*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_RPTR_HI_BS2(reg_base)                 (reg_base + ((0x003B) << 1))
346*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_WPTR_HI_BS2(reg_base)                 (reg_base + ((0x003C) << 1))
347*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TAB_LEN_BS2(reg_base)                 (reg_base + ((0x003D) << 1))
348*53ee8cc1Swenshuai.xi 
349*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_WPTR_L_BS2                 (REG_HVD_BASE + ((0x003E) << 1))
350*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_WPTR_H_BS2                 (REG_HVD_BASE + ((0x003F) << 1))
351*53ee8cc1Swenshuai.xi 
352*53ee8cc1Swenshuai.xi /* VP8 Registers */
353*53ee8cc1Swenshuai.xi #define HVD_REG_HK_VP8                          (REG_HVD_BASE + ((0x0040) << 1))
354*53ee8cc1Swenshuai.xi     #define HVD_REG_HK_VP8_DEC_MODE             BIT(0)
355*53ee8cc1Swenshuai.xi     #define HVD_REG_HK_PLAYER_FM                BIT(1)
356*53ee8cc1Swenshuai.xi 
357*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_ST_ADR_L_BS34               (REG_HVD_BASE + ((0x0042) << 1))
358*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_ST_ADR_H_BS34               (REG_HVD_BASE + ((0x0043) << 1))
359*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_LENGTH_L_BS34               (REG_HVD_BASE + ((0x0044) << 1))
360*53ee8cc1Swenshuai.xi #define HVD_REG_ESB_LENGTH_H_BS34               (REG_HVD_BASE + ((0x0045) << 1))
361*53ee8cc1Swenshuai.xi 
362*53ee8cc1Swenshuai.xi #define HVD_REG_MIF_BS34                        (REG_HVD_BASE + ((0x0048) << 1))
363*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_MIF_OFFSET_L_BITS       7
364*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_MIF_OFFSET_H            BIT(12)
365*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_TSP_INPUT               BIT(8)
366*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_PASER_MASK              (BIT(10) | BIT(9))
367*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_PASER_DISABLE           0
368*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_PASER_ENABLE_ALL        BIT(9)
369*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_PASER_ENABLE_03         (BIT(9) | BIT(10))
370*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_AUTO_NAL_TAB            BIT(11)
371*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_NAL_BUF_SKIP            BIT(13)
372*53ee8cc1Swenshuai.xi     #define HVD_REG_BS34_NAL_BUF_SKIP_RDY        BIT(14)
373*53ee8cc1Swenshuai.xi 
374*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TAB_ST_L_BS3                 (REG_HVD_BASE + ((0x0049) << 1))
375*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TAB_ST_H_BS3                 (REG_HVD_BASE + ((0x004A) << 1))
376*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_RPTR_HI_BS3                  (REG_HVD_BASE + ((0x004B) << 1))
377*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_WPTR_HI_BS3                  (REG_HVD_BASE + ((0x004C) << 1))
378*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TAB_LEN_BS3                  (REG_HVD_BASE + ((0x004D) << 1))
379*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TAB_ST_L_BS4                 (REG_HVD_BASE + ((0x0059) << 1))
380*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TAB_ST_H_BS4                 (REG_HVD_BASE + ((0x005A) << 1))
381*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_RPTR_HI_BS4                  (REG_HVD_BASE + ((0x005B) << 1))
382*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_WPTR_HI_BS4                  (REG_HVD_BASE + ((0x005C) << 1))
383*53ee8cc1Swenshuai.xi #define HVD_REG_NAL_TAB_LEN_BS4                  (REG_HVD_BASE + ((0x005D) << 1))
384*53ee8cc1Swenshuai.xi 
385*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
386*53ee8cc1Swenshuai.xi // EVD Reg
387*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
388*53ee8cc1Swenshuai.xi #define REG_EVDPLL_BASE                         (0x10B00)
389*53ee8cc1Swenshuai.xi #define REG_EVDPLL_PD                           (REG_EVDPLL_BASE + ((0x0041) << 1))
390*53ee8cc1Swenshuai.xi     #define REG_EVDPLL_PD_DIS                   BIT(8)
391*53ee8cc1Swenshuai.xi 
392*53ee8cc1Swenshuai.xi #define EVD_REG_RESET                           (REG_EVD_BASE + ((0x0001) << 1))
393*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_SWRST                 BIT(0)
394*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_SWRST_FIN             BIT(2)
395*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_STOP_BBU              BIT(3)
396*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_MIU_RDY               BIT(4)
397*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_MIU1_128              BIT(5)
398*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_MIU1_256              BIT(6)
399*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_USE_HVD_MIU_EN        BIT(7)
400*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_HK_HEVC_MODE          BIT(8)
401*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_HK_TSP2EVD_EN         BIT(9)
402*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_MIU0_256              BIT(10)
403*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_MIU0_128              BIT(11)
404*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_CPUIF_SEL             BIT(12)
405*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_ALL_SRAM_SD_EN        BIT(13)
406*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_BOND_UHD              BIT(14)
407*53ee8cc1Swenshuai.xi     #define EVD_REG_RESET_BOND_HD               BIT(15)
408*53ee8cc1Swenshuai.xi // If BBU has its own port, need to set bbu 128/256; otherwise, keep default value reg_bbu_miu_256 = 1
409*53ee8cc1Swenshuai.xi #define EVD_REG_BBU_MIU_WIDTH                   (REG_EVD_BASE + ((0x0040) << 1)) // Miami, Clippers use 128 bits BBU
410*53ee8cc1Swenshuai.xi     #define EVD_REG_BBU_MIU_128                 BITS(1:0,1)
411*53ee8cc1Swenshuai.xi     #define EVD_REG_BBU_MIU_256                 BITS(1:0,2)
412*53ee8cc1Swenshuai.xi 
413*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
414*53ee8cc1Swenshuai.xi // G2 VP9 Reg
415*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
416*53ee8cc1Swenshuai.xi #define VP9_REG_RESET                           (REG_G2VP9_BASE + ((0x0001) << 1))
417*53ee8cc1Swenshuai.xi     #define VP9_REG_RESET_SWRST                 BIT(0)
418*53ee8cc1Swenshuai.xi     #define VP9_REG_RESET_SWRST_FIN             BIT(2)
419*53ee8cc1Swenshuai.xi     #define VP9_REG_RESET_MIU_RDY               BIT(4)
420*53ee8cc1Swenshuai.xi     #define VP9_REG_RESET_ALL_SRAM_SD_EN        BIT(13)
421*53ee8cc1Swenshuai.xi     #define VP9_REG_RESET_APB_SEL               BIT(15)
422*53ee8cc1Swenshuai.xi 
423*53ee8cc1Swenshuai.xi #define EVD_REG_VP9_MODE                        (REG_EVD_BASE + ((0x001b) << 1))
424*53ee8cc1Swenshuai.xi     #define EVD_REG_SET_VP9_MODE                BIT(0)
425*53ee8cc1Swenshuai.xi 
426*53ee8cc1Swenshuai.xi 
427*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
428*53ee8cc1Swenshuai.xi // ChipTop Reg
429*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
430*53ee8cc1Swenshuai.xi 
431*53ee8cc1Swenshuai.xi #define CHIPTOP_REG_BASE               (0x1E00 )
432*53ee8cc1Swenshuai.xi #define CLKGEN0_REG_BASE               (0x0B00 )
433*53ee8cc1Swenshuai.xi 
434*53ee8cc1Swenshuai.xi #define REG_TOP_PSRAM0_1_MIUMUX            (CHIPTOP_REG_BASE+(0x002D<<1))   //TODO
435*53ee8cc1Swenshuai.xi     #define TOP_CKG_PSRAM0_MASK                 BMASK(1:0)
436*53ee8cc1Swenshuai.xi     #define TOP_CKG_PSRAM0_DIS                  BIT(0)
437*53ee8cc1Swenshuai.xi     #define TOP_CKG_PSRAM0_INV                  BIT(1)
438*53ee8cc1Swenshuai.xi     #define TOP_CKG_PSRAM1_MASK                 BMASK(3:2)
439*53ee8cc1Swenshuai.xi     #define TOP_CKG_PSRAM1_DIS                  BIT(0)
440*53ee8cc1Swenshuai.xi     #define TOP_CKG_PSRAM1_INV                  BIT(1)
441*53ee8cc1Swenshuai.xi     #define TOP_MIU_MUX_G07_MASK                BMASK(7:6)
442*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G07_OD_LSB_R            BITS(7:6,0)
443*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G07_GOP2_R              BITS(7:6,1)
444*53ee8cc1Swenshuai.xi     #define TOP_MIU_MUX_G08_MASK                BMASK(9:8)
445*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G08_OD_LSB_W            BITS(9:8,0)
446*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G08_VE_W                BITS(9:8,1)
447*53ee8cc1Swenshuai.xi     #define TOP_MIU_MUX_G15_MASK                BMASK(11:10)
448*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G15_GOP2_R              BITS(11:10,0)
449*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G15_OD_LSB_R            BITS(11:10,1)
450*53ee8cc1Swenshuai.xi     #define TOP_MIU_MUX_G1A_MASK                BMASK(13:12)
451*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G1A_VE_W                BITS(13:12,0)
452*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G1A_OD_LSB_W            BITS(13:12,1)
453*53ee8cc1Swenshuai.xi     #define TOP_MIU_MUX_G26_MASK                BMASK(15:14)
454*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G26_RVD_RW              BITS(15:14,0)
455*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G26_SVD_INTP_R          BITS(15:14,1)
456*53ee8cc1Swenshuai.xi 	#define TOP_MIU_MUX_G26_MVD_R               BITS(15:14,2)
457*53ee8cc1Swenshuai.xi 
458*53ee8cc1Swenshuai.xi #define REG_TOP_VPU             (CLKGEN0_REG_BASE+(0x0030<<1))
459*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_MASK                  BMASK(4:0)
460*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_DIS                   BIT(0)
461*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_INV                   BIT(1)
462*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_CLK_MASK              BMASK(4:2)
463*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_240MHZ                BITS(4:2, 0)
464*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_216MHZ                BITS(4:2, 1)
465*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_192MHZ                BITS(4:2, 2)
466*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_12MHZ                 BITS(4:2, 3)
467*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_320MHZ                BITS(4:2, 4)
468*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_288MHZ                BITS(4:2, 5)
469*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_432MHZ                BITS(4:2, 6)
470*53ee8cc1Swenshuai.xi     #define TOP_CKG_VPU_384MHZ                BITS(4:2, 7)
471*53ee8cc1Swenshuai.xi 
472*53ee8cc1Swenshuai.xi #define REG_TOP_HVD_IDB         (CLKGEN0_REG_BASE+(0x0030<<1))
473*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_IDB_CLK_MASK          BMASK(10:8)
474*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_IDB_432MHZ            BITS(10:8, 0)  // default use this
475*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_IDB_384MHZ            BITS(10:8, 1)
476*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_IDB_345MHZ            BITS(10:8, 2)
477*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_IDB_480MHZ            BITS(10:8, 3)  // for overclocking
478*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_IDB_320MHZ            BITS(10:8, 4)
479*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_IDB_288MHZ            BITS(10:8, 5)
480*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_IDB_240MHZ            BITS(10:8, 6)
481*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_IDB_216MHZ            BITS(10:8, 7)
482*53ee8cc1Swenshuai.xi 
483*53ee8cc1Swenshuai.xi #define REG_TOP_HVD             (CLKGEN0_REG_BASE+(0x0031<<1))
484*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_MASK                  BMASK(4:0)
485*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_DIS                   BIT(0)
486*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_INV                   BIT(1)
487*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_CLK_MASK              BMASK(4:2)
488*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_384MHZ                BITS(4:2, 0)  // default use this
489*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_345MHZ                BITS(4:2, 1)
490*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_320MHZ                BITS(4:2, 2)
491*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_288MHZ                BITS(4:2, 3)
492*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_240MHZ                BITS(4:2, 4)
493*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_216MHZ                BITS(4:2, 5)
494*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_172MHZ                BITS(4:2, 6)
495*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_432MHZ                BITS(4:2, 7)  // for overclocking
496*53ee8cc1Swenshuai.xi 
497*53ee8cc1Swenshuai.xi #define REG_TOP_VP8             (CLKGEN0_REG_BASE+(0x0031<<1))
498*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP8_MASK                  BMASK(11:8)
499*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP8_DIS                   BIT(8)
500*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP8_INV                   BIT(9)
501*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP8_CLK_MASK              BMASK(11:10)
502*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP8_288MHZ                BITS(11:10, 0)  // default use this
503*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP8_240MHZ                BITS(11:10, 1)
504*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP8_216MHZ                BITS(11:10, 2)
505*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP8_320MHZ                BITS(11:10, 3)  // for overclocking
506*53ee8cc1Swenshuai.xi 
507*53ee8cc1Swenshuai.xi #define REG_TOP_HVD_AEC         (CLKGEN0_REG_BASE+(0x0034<<1))
508*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_AEC_MASK                BMASK(4:0)
509*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_AEC_DIS                 BIT(0)
510*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_AEC_INV                 BIT(1)
511*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_AEC_CLK_MASK            BMASK(3:2)
512*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_AEC_288MHZ              BITS(3:2, 0) //default use this
513*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_AEC_240MHZ              BITS(3:2, 1)
514*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_AEC_216MHZ              BITS(3:2, 2)
515*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_AEC_320MHZ              BITS(3:2, 3)
516*53ee8cc1Swenshuai.xi     #define TOP_CKG_HVD_AEC_CLK_FROM_HVD_AEC_P  BIT(4)  //no need to set; hw switch automatically
517*53ee8cc1Swenshuai.xi 
518*53ee8cc1Swenshuai.xi #define REG_TOP_VP9             (CLKGEN0_REG_BASE+(0x0032<<1))
519*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_MASK                  BMASK(8:4)
520*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_DIS                   BIT(4)
521*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_INV                   BIT(5)
522*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_CLK_MASK              BMASK(8:6)
523*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_432MHZ                BITS(8:6,0)
524*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_384MHZ                BITS(8:6,1)
525*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_345MHZ                BITS(8:6,2)
526*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_320MHZ                BITS(8:6,3)
527*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_288MHZ                BITS(8:6,4)
528*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_240MHZ                BITS(8:6,5)
529*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_216MHZ                BITS(8:6,6)
530*53ee8cc1Swenshuai.xi     #define TOP_CKG_VP9_172MHZ                BITS(8:6,7)
531*53ee8cc1Swenshuai.xi 
532*53ee8cc1Swenshuai.xi #define REG_TOP_MVD             (CLKGEN0_REG_BASE+(0x0039<<1))
533*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD_MASK                  BMASK(4:0)
534*53ee8cc1Swenshuai.xi     #define TOP_CKG_MHVD_DIS                  BIT(0)
535*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD_INV                   BIT(1)
536*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD_CLK_MASK              BMASK(4:2)
537*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD_160MHZ                BITS(4:2, 0)
538*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD_144MHZ                BITS(4:2, 1)
539*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD_RESV                   BITS(4:2, 2)
540*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD_108MHZ                  BITS(4:2, 3)
541*53ee8cc1Swenshuai.xi 
542*53ee8cc1Swenshuai.xi #define REG_TOP_MVD2             (CLKGEN0_REG_BASE+(0x0039<<1))
543*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD2_MASK                  BMASK(11:8)
544*53ee8cc1Swenshuai.xi     #define TOP_CKG_MHVD2_DIS                  BIT(8)
545*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD2_INV                   BIT(9)
546*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD2_CLK_MASK              BMASK(11:10)
547*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD2_170MHZ                BITS(11:10, 0)
548*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD2_144MHZ                BITS(11:10, 1)
549*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD2_160MHZ                BITS(11:10, 1)
550*53ee8cc1Swenshuai.xi     #define TOP_CKG_MVD2_CLK_MIU_P             BITS(11:10, 1)
551*53ee8cc1Swenshuai.xi 
552*53ee8cc1Swenshuai.xi #define REG_TOP_CKG_EVD_PPU             (CLKGEN0_REG_BASE+(0x0033<<1))
553*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_MASK                BMASK(13:10)
554*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_DIS                 BIT(8)
555*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_INV                 BIT(9)
556*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_PLL_BUF             BITS(13:10, 0)  //576
557*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_MIU128PLL           BITS(13:10, 1)
558*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_MIU256PLL           BITS(13:10, 2)
559*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_480MHZ              BITS(13:10, 3)
560*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_384MHZ              BITS(13:10, 4)
561*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_320MHZ              BITS(13:10, 5)
562*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_240MHZ              BITS(13:10, 6)
563*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PPU_192MHZ              BITS(13:10, 7)
564*53ee8cc1Swenshuai.xi 
565*53ee8cc1Swenshuai.xi #define REG_TOP_CKG_EVD             (CLKGEN0_REG_BASE+(0x0034<<1))
566*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_MASK                    BMASK(13:10)
567*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_DIS                     BIT(8)
568*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_INV                     BIT(9)
569*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_PLL_BUF              BITS(13:10, 0)
570*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_MIU128PLL               BITS(13:10, 1)
571*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_MIU256PLL               BITS(13:10, 2)
572*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_480MHZ                  BITS(13:10, 3)
573*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_384MHZ                  BITS(13:10, 4)
574*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_320MHZ                  BITS(13:10, 5)
575*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_240MHZ                  BITS(13:10, 6)
576*53ee8cc1Swenshuai.xi     #define TOP_CKG_EVD_192MHZ                  BITS(13:10, 7)
577*53ee8cc1Swenshuai.xi 
578*53ee8cc1Swenshuai.xi #define REG_TOP_UART_SEL0             (CHIPTOP_REG_BASE+(0x0053<<1))
579*53ee8cc1Swenshuai.xi     #define REG_TOP_UART_SEL_0_MASK            BMASK(3:0)
580*53ee8cc1Swenshuai.xi     #define REG_TOP_UART_SEL_MHEG5             BITS(3:0, 1)
581*53ee8cc1Swenshuai.xi     #define REG_TOP_UART_SEL_VD_MHEG5          BITS(3:0, 2)
582*53ee8cc1Swenshuai.xi     #define REG_TOP_UART_SEL_TSP               BITS(3:0, 3)
583*53ee8cc1Swenshuai.xi     #define REG_TOP_UART_SEL_PIU_0             BITS(3:0, 4)
584*53ee8cc1Swenshuai.xi     #define REG_TOP_UART_SEL_PIU_1             BITS(3:0, 5)
585*53ee8cc1Swenshuai.xi     #define REG_TOP_UART_SEL_PIU_FAST          BITS(3:0, 7)
586*53ee8cc1Swenshuai.xi     #define REG_TOP_UART_SEL_VD_MCU_51_TXD0    BITS(3:0, 10)
587*53ee8cc1Swenshuai.xi     #define REG_TOP_UART_SEL_VD_MCU_51_TXD1    BITS(3:0, 11)
588*53ee8cc1Swenshuai.xi 
589*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
590*53ee8cc1Swenshuai.xi // MIU Reg
591*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------
592*53ee8cc1Swenshuai.xi #define MIU0_REG_HVD_BASE             	(0x1200)
593*53ee8cc1Swenshuai.xi #define MIU0_REG_HVD_BASE2             	(0x61500)
594*53ee8cc1Swenshuai.xi 
595*53ee8cc1Swenshuai.xi #define MIU1_REG_HVD_BASE             	(0x0600)
596*53ee8cc1Swenshuai.xi #define MIU1_REG_HVD_BASE2             	(0x62200)
597*53ee8cc1Swenshuai.xi 
598*53ee8cc1Swenshuai.xi #define MIU2_REG_HVD_BASE             	(0x62000)
599*53ee8cc1Swenshuai.xi #define MIU2_REG_HVD_BASE2             	(0x62300)
600*53ee8cc1Swenshuai.xi 
601*53ee8cc1Swenshuai.xi 
602*53ee8cc1Swenshuai.xi #define MIU0_CLIENT_SELECT_GP4          (MIU0_REG_HVD_BASE + (0x007C<<1))
603*53ee8cc1Swenshuai.xi     #define MIU0_CLIENT_SELECT_GP4_HVD_MIF0   BIT(2)
604*53ee8cc1Swenshuai.xi     #define MIU0_CLIENT_SELECT_GP4_HVD_MIF1   BIT(3)
605*53ee8cc1Swenshuai.xi     #define MIU0_CLIENT_SELECT_GP4_HVD_MALI   BIT(4)
606*53ee8cc1Swenshuai.xi 
607*53ee8cc1Swenshuai.xi #define MIU2_CLIENT_SELECT_GP4          (MIU2_REG_HVD_BASE + (0x007C<<1))
608*53ee8cc1Swenshuai.xi     #define MIU2_CLIENT_SELECT_GP4_HVD_MIF0   BIT(2)
609*53ee8cc1Swenshuai.xi     #define MIU2_CLIENT_SELECT_GP4_HVD_MIF1   BIT(3)
610*53ee8cc1Swenshuai.xi     #define MIU2_CLIENT_SELECT_GP4_HVD_MALI   BIT(4)
611*53ee8cc1Swenshuai.xi 
612*53ee8cc1Swenshuai.xi 
613*53ee8cc1Swenshuai.xi //#define MIU2_REG_HVD_BASE             	(0x62000)
614*53ee8cc1Swenshuai.xi //#define MIU2_REG_HVD_BASE2             	(0x62300)
615*53ee8cc1Swenshuai.xi 
616*53ee8cc1Swenshuai.xi 
617*53ee8cc1Swenshuai.xi 
618*53ee8cc1Swenshuai.xi #define MIU0_REG_RQ0_MASK                 (MIU0_REG_HVD_BASE+(( 0x0023)<<1))
619*53ee8cc1Swenshuai.xi #define MIU0_REG_RQ1_MASK                 (MIU0_REG_HVD_BASE+(( 0x0033)<<1))
620*53ee8cc1Swenshuai.xi #define MIU0_REG_RQ2_MASK                 (MIU0_REG_HVD_BASE+(( 0x0043)<<1))
621*53ee8cc1Swenshuai.xi #define MIU0_REG_RQ3_MASK                 (MIU0_REG_HVD_BASE+(( 0x0053)<<1))
622*53ee8cc1Swenshuai.xi #define MIU0_REG_RQ4_MASK                 (MIU0_REG_HVD_BASE2+(( 0x0003)<<1))
623*53ee8cc1Swenshuai.xi #define MIU0_REG_RQ5_MASK                 (MIU0_REG_HVD_BASE2+(( 0x0013)<<1))
624*53ee8cc1Swenshuai.xi 
625*53ee8cc1Swenshuai.xi #define MIU1_REG_RQ0_MASK                 (MIU1_REG_HVD_BASE+(( 0x0023)<<1))
626*53ee8cc1Swenshuai.xi #define MIU1_REG_RQ1_MASK                 (MIU1_REG_HVD_BASE+(( 0x0033)<<1))
627*53ee8cc1Swenshuai.xi #define MIU1_REG_RQ2_MASK                 (MIU1_REG_HVD_BASE+(( 0x0043)<<1))
628*53ee8cc1Swenshuai.xi #define MIU1_REG_RQ3_MASK                 (MIU1_REG_HVD_BASE+(( 0x0053)<<1))
629*53ee8cc1Swenshuai.xi #define MIU1_REG_RQ4_MASK                 (MIU1_REG_HVD_BASE2+(( 0x0003)<<1))
630*53ee8cc1Swenshuai.xi #define MIU1_REG_RQ5_MASK                 (MIU1_REG_HVD_BASE2+(( 0x0013)<<1))
631*53ee8cc1Swenshuai.xi 
632*53ee8cc1Swenshuai.xi #define MIU2_REG_RQ0_MASK                 (MIU2_REG_HVD_BASE+(( 0x0023)<<1))
633*53ee8cc1Swenshuai.xi #define MIU2_REG_RQ1_MASK                 (MIU2_REG_HVD_BASE+(( 0x0033)<<1))
634*53ee8cc1Swenshuai.xi #define MIU2_REG_RQ2_MASK                 (MIU2_REG_HVD_BASE+(( 0x0043)<<1))
635*53ee8cc1Swenshuai.xi #define MIU2_REG_RQ3_MASK                 (MIU2_REG_HVD_BASE+(( 0x0053)<<1))
636*53ee8cc1Swenshuai.xi #define MIU2_REG_RQ4_MASK                 (MIU2_REG_HVD_BASE2+(( 0x0003)<<1))
637*53ee8cc1Swenshuai.xi #define MIU2_REG_RQ5_MASK                 (MIU2_REG_HVD_BASE2+(( 0x0013)<<1))
638*53ee8cc1Swenshuai.xi 
639*53ee8cc1Swenshuai.xi 
640*53ee8cc1Swenshuai.xi 
641*53ee8cc1Swenshuai.xi 
642*53ee8cc1Swenshuai.xi #define MIU0_REG_SEL0                 (MIU0_REG_HVD_BASE+(( 0x0078)<<1))
643*53ee8cc1Swenshuai.xi #define MIU0_REG_SEL1                 (MIU0_REG_HVD_BASE+(( 0x0079)<<1))
644*53ee8cc1Swenshuai.xi #define MIU0_REG_SEL2                 (MIU0_REG_HVD_BASE+(( 0x007A)<<1))
645*53ee8cc1Swenshuai.xi #define MIU0_REG_SEL3                 (MIU0_REG_HVD_BASE+(( 0x007B)<<1))
646*53ee8cc1Swenshuai.xi #define MIU0_REG_SEL4                 (MIU0_REG_HVD_BASE+(( 0x007C)<<1))
647*53ee8cc1Swenshuai.xi #define MIU0_REG_SEL5                 (MIU0_REG_HVD_BASE+(( 0x007D)<<1))
648*53ee8cc1Swenshuai.xi 
649*53ee8cc1Swenshuai.xi #define MIU2_REG_SEL0                 (MIU2_REG_HVD_BASE+(( 0x0078)<<1))
650*53ee8cc1Swenshuai.xi #define MIU2_REG_SEL1                 (MIU2_REG_HVD_BASE+(( 0x0079)<<1))
651*53ee8cc1Swenshuai.xi #define MIU2_REG_SEL2                 (MIU2_REG_HVD_BASE+(( 0x007A)<<1))
652*53ee8cc1Swenshuai.xi #define MIU2_REG_SEL3                 (MIU2_REG_HVD_BASE+(( 0x007B)<<1))
653*53ee8cc1Swenshuai.xi #define MIU2_REG_SEL4                 (MIU2_REG_HVD_BASE+(( 0x007C)<<1))
654*53ee8cc1Swenshuai.xi #define MIU2_REG_SEL5                 (MIU2_REG_HVD_BASE+(( 0x007D)<<1))
655*53ee8cc1Swenshuai.xi 
656*53ee8cc1Swenshuai.xi 
657*53ee8cc1Swenshuai.xi //#define MIU1_REG_SEL0                 (MIU1_REG_HVD_BASE+(( 0x0078)<<1))
658*53ee8cc1Swenshuai.xi 
659*53ee8cc1Swenshuai.xi 
660*53ee8cc1Swenshuai.xi #define MIU_HVD_RW      (BIT(10)|BIT(11))
661*53ee8cc1Swenshuai.xi #define MIU_MVD_RW      (BIT(5)|BIT(6))
662*53ee8cc1Swenshuai.xi 
663*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
664*53ee8cc1Swenshuai.xi //  Type and Structure
665*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
666*53ee8cc1Swenshuai.xi 
667*53ee8cc1Swenshuai.xi 
668*53ee8cc1Swenshuai.xi #endif // _REG_HVD_H_
669*53ee8cc1Swenshuai.xi 
670