1*53ee8cc1Swenshuai.xi //<MStar Software> 2*53ee8cc1Swenshuai.xi //****************************************************************************** 3*53ee8cc1Swenshuai.xi // MStar Software 4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved. 5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are 6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by 7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties. 8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all 9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written 10*53ee8cc1Swenshuai.xi // permission has been granted by MStar. 11*53ee8cc1Swenshuai.xi // 12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you 13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to 14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations: 15*53ee8cc1Swenshuai.xi // 16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar 17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof. 18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any 19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms. 20*53ee8cc1Swenshuai.xi // 21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be 22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar 23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties. 24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately 25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of 26*53ee8cc1Swenshuai.xi // such third party`s software. 27*53ee8cc1Swenshuai.xi // 28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as 29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s 30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any 31*53ee8cc1Swenshuai.xi // third party. 32*53ee8cc1Swenshuai.xi // 33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any 34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including 35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of 36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free 37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any 38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may 39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software. 40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or 41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or 42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use. 43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected 44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your 45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both 46*53ee8cc1Swenshuai.xi // parties in writing. 47*53ee8cc1Swenshuai.xi // 48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or 49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of 50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product 51*53ee8cc1Swenshuai.xi // ("Services"). 52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in 53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty 54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply. 55*53ee8cc1Swenshuai.xi // 56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels 57*53ee8cc1Swenshuai.xi // or otherwise: 58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service 59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification; 60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person, 61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance 62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or 63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right. 64*53ee8cc1Swenshuai.xi // 65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws 66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules. 67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally 68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association, 69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration 70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance 71*53ee8cc1Swenshuai.xi // with the said Rules. 72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall 73*53ee8cc1Swenshuai.xi // be English. 74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties. 75*53ee8cc1Swenshuai.xi // 76*53ee8cc1Swenshuai.xi //****************************************************************************** 77*53ee8cc1Swenshuai.xi //<MStar Software> 78*53ee8cc1Swenshuai.xi 79*53ee8cc1Swenshuai.xi #ifndef _REG_MIU_H_ 80*53ee8cc1Swenshuai.xi #define _REG_MIU_H_ 81*53ee8cc1Swenshuai.xi 82*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 83*53ee8cc1Swenshuai.xi // Hardware Capability 84*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 85*53ee8cc1Swenshuai.xi 86*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 87*53ee8cc1Swenshuai.xi // Macro and Define 88*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 89*53ee8cc1Swenshuai.xi #define BITS_RANGE(range) (BIT(((1)?range)+1) - BIT((0)?range)) 90*53ee8cc1Swenshuai.xi #define BITS_RANGE_VAL(x, range) ((x & BITS_RANGE(range)) >> ((0)?range)) 91*53ee8cc1Swenshuai.xi 92*53ee8cc1Swenshuai.xi #define MIU_REG_BASE (0x1200UL) 93*53ee8cc1Swenshuai.xi #define MIU1_REG_BASE (0x0600UL) 94*53ee8cc1Swenshuai.xi #define MIU2_REG_BASE (0x62000UL) 95*53ee8cc1Swenshuai.xi #define MIU3_REG_BASE (0x62400UL) 96*53ee8cc1Swenshuai.xi #define MIU_ARB_REG_BASE (0x61500UL) //MIU0, Group 4~7 97*53ee8cc1Swenshuai.xi #define MIU1_ARB_REG_BASE (0x62200UL) //MIU1, Group 4~7 98*53ee8cc1Swenshuai.xi #define MIU2_ARB_REG_BASE (0x62300UL) //MIU2, Group 4~7 99*53ee8cc1Swenshuai.xi 100*53ee8cc1Swenshuai.xi #define PM_REG_BASE (0x1E00UL) 101*53ee8cc1Swenshuai.xi #define MIU_ATOP_BASE (0x10D00UL) 102*53ee8cc1Swenshuai.xi #define MIU1_ATOP_BASE (0x61600UL) 103*53ee8cc1Swenshuai.xi #define MIU2_ATOP_BASE (0x62100UL) 104*53ee8cc1Swenshuai.xi #define MIU3_ATOP_BASE (0x62500UL) 105*53ee8cc1Swenshuai.xi #define CHIP_TOP_BASE (0x1E00UL) 106*53ee8cc1Swenshuai.xi 107*53ee8cc1Swenshuai.xi #define PM_CHIP_REVISION (PM_REG_BASE + 0x03) //0x001E03 108*53ee8cc1Swenshuai.xi //#define DDR_FREQ_SET_0 (MIU_REG_BASE + 0x20) //0x101220 109*53ee8cc1Swenshuai.xi //#define DDR_FREQ_SET_1 (MIU_REG_BASE + 0x21) //0x101221 110*53ee8cc1Swenshuai.xi //#define DDR_FREQ_DIV_1 (MIU_REG_BASE + 0x25) //0x101225 111*53ee8cc1Swenshuai.xi //#define DDR_FREQ_INPUT_DIV_2 (MIU_REG_BASE + 0x26) //0x101226 112*53ee8cc1Swenshuai.xi //#define DDR_FREQ_LOOP_DIV_2 (MIU_REG_BASE + 0x27) //0x101227 113*53ee8cc1Swenshuai.xi //#define DDR_CLK_SELECT (MIU_REG_BASE + 0x3e) //0x10123E 114*53ee8cc1Swenshuai.xi //#define DDR_FREQ_STATUS (MIU_REG_BASE + 0x3f) //0x10123F 115*53ee8cc1Swenshuai.xi 116*53ee8cc1Swenshuai.xi #define MIU_RQ0L_MASK (MIU_REG_BASE + 0x46) 117*53ee8cc1Swenshuai.xi #define MIU_RQ0H_MASK (MIU_REG_BASE + 0x47) 118*53ee8cc1Swenshuai.xi #define MIU_RQ1L_MASK (MIU_REG_BASE + 0x66) 119*53ee8cc1Swenshuai.xi #define MIU_RQ1H_MASK (MIU_REG_BASE + 0x67) 120*53ee8cc1Swenshuai.xi #define MIU_RQ2L_MASK (MIU_REG_BASE + 0x86) 121*53ee8cc1Swenshuai.xi #define MIU_RQ2H_MASK (MIU_REG_BASE + 0x87) 122*53ee8cc1Swenshuai.xi #define REG_MIU_RQX_MASK(x) (0x46 + 0x20 * x) 123*53ee8cc1Swenshuai.xi #define REG_MIU_ARB_RQX_MASK(x) (0x06+0x20*x) //MIU Arb, Group 4~7 124*53ee8cc1Swenshuai.xi #define REG_MIU_RQX_HPMASK(x) (0x48 + 0x20 * x) 125*53ee8cc1Swenshuai.xi 126*53ee8cc1Swenshuai.xi #define MIU_PROTECT_EN (MIU_REG_BASE + 0xD2) 127*53ee8cc1Swenshuai.xi #define MIU_PROTECT_DDR_SIZE (MIU_REG_BASE + 0xD3) 128*53ee8cc1Swenshuai.xi //#define MIU_PROTECT_DDR_SIZE_MASK BITS_RANGE(11:8) 129*53ee8cc1Swenshuai.xi #define MIU_PROTECT_DDR_32MB (0x50) 130*53ee8cc1Swenshuai.xi #define MIU_PROTECT_DDR_64MB (0x60) 131*53ee8cc1Swenshuai.xi #define MIU_PROTECT_DDR_128MB (0x70) 132*53ee8cc1Swenshuai.xi #define MIU_PROTECT_DDR_256MB (0x80) 133*53ee8cc1Swenshuai.xi #define MIU_PROTECT_DDR_512MB (0x90) 134*53ee8cc1Swenshuai.xi #define MIU_PROTECT_DDR_1024MB (0xA0) 135*53ee8cc1Swenshuai.xi #define MIU_PROTECT_DDR_2048MB (0xB0) 136*53ee8cc1Swenshuai.xi 137*53ee8cc1Swenshuai.xi #define MIU_PROTECT0_ID0 (MIU_REG_BASE + 0x2E) 138*53ee8cc1Swenshuai.xi #define MIU_BW_REQUEST (MIU_REG_BASE + 0x1A) 139*53ee8cc1Swenshuai.xi #define MIU_BW_RESULT (MIU_REG_BASE + 0x1C) 140*53ee8cc1Swenshuai.xi #define MIU_PROTECT0_ID_ENABLE (MIU_REG_BASE + 0x20) 141*53ee8cc1Swenshuai.xi #define MIU_PROTECT1_ID_ENABLE (MIU_REG_BASE + 0x22) 142*53ee8cc1Swenshuai.xi #define MIU_PROTECT2_ID_ENABLE (MIU_REG_BASE + 0x24) 143*53ee8cc1Swenshuai.xi #define MIU_PROTECT3_ID_ENABLE (MIU_REG_BASE + 0x26) 144*53ee8cc1Swenshuai.xi #define MIU_PROTECT0_MSB (MIU_REG_BASE + 0xD0) 145*53ee8cc1Swenshuai.xi #define MIU_PROTECT0_START (MIU_REG_BASE + 0xC0) 146*53ee8cc1Swenshuai.xi #define MIU_PROTECT1_START (MIU_REG_BASE + 0xC4) 147*53ee8cc1Swenshuai.xi #define MIU_PROTECT2_START (MIU_REG_BASE + 0xC8) 148*53ee8cc1Swenshuai.xi #define MIU_PROTECT3_START (MIU_REG_BASE + 0xCC) 149*53ee8cc1Swenshuai.xi #define REG_MIU_PROTECT_LOADDR (0x6D << 1) //0xDE 150*53ee8cc1Swenshuai.xi #define REG_MIU_PROTECT_HIADDR (0x6E << 1) //0xDE 151*53ee8cc1Swenshuai.xi #define REG_MIU_GROUP_PRIORITY (0x7F << 1) 152*53ee8cc1Swenshuai.xi #define REG_MIU_PROTECT_STATUS (0x6F << 1) //0xDE 153*53ee8cc1Swenshuai.xi 154*53ee8cc1Swenshuai.xi // MIU selection registers 155*53ee8cc1Swenshuai.xi #define REG_MIU_SEL0 (MIU_REG_BASE + 0xf0) //0x12F0 156*53ee8cc1Swenshuai.xi #define REG_MIU_SEL1 (MIU_REG_BASE + 0xf2) //0x12F1 157*53ee8cc1Swenshuai.xi #define REG_MIU_SEL2 (MIU_REG_BASE + 0xf4) //0x12F2 158*53ee8cc1Swenshuai.xi #define REG_MIU_SEL3 (MIU_REG_BASE + 0xf6) //0x12F3 159*53ee8cc1Swenshuai.xi #define REG_MIU_SELX(x) (0xF0 + x * 2) 160*53ee8cc1Swenshuai.xi 161*53ee8cc1Swenshuai.xi //MIU1 162*53ee8cc1Swenshuai.xi #define MIU1_PROTECT_EN (MIU1_REG_BASE + 0xD2) 163*53ee8cc1Swenshuai.xi #define MIU1_PROTECT_DDR_SIZE (MIU1_REG_BASE + 0xD3) 164*53ee8cc1Swenshuai.xi #define MIU1_PROTECT0_ID0 (MIU1_REG_BASE + 0x2E) 165*53ee8cc1Swenshuai.xi #define MIU1_BW_REQUEST (MIU1_REG_BASE + 0x1A) 166*53ee8cc1Swenshuai.xi #define MIU1_BW_RESULT (MIU1_REG_BASE + 0x1C) 167*53ee8cc1Swenshuai.xi #define MIU1_PROTECT0_ID_ENABLE (MIU1_REG_BASE + 0x20) 168*53ee8cc1Swenshuai.xi #define MIU1_PROTECT1_ID_ENABLE (MIU1_REG_BASE + 0x22) 169*53ee8cc1Swenshuai.xi #define MIU1_PROTECT2_ID_ENABLE (MIU1_REG_BASE + 0x24) 170*53ee8cc1Swenshuai.xi #define MIU1_PROTECT3_ID_ENABLE (MIU1_REG_BASE + 0x26) 171*53ee8cc1Swenshuai.xi #define MIU1_PROTECT0_MSB (MIU1_REG_BASE + 0xD0) 172*53ee8cc1Swenshuai.xi #define MIU1_PROTECT0_START (MIU1_REG_BASE + 0xC0) 173*53ee8cc1Swenshuai.xi #define MIU1_PROTECT1_START (MIU1_REG_BASE + 0xC4) 174*53ee8cc1Swenshuai.xi #define MIU1_PROTECT2_START (MIU1_REG_BASE + 0xC8) 175*53ee8cc1Swenshuai.xi #define MIU1_PROTECT3_START (MIU1_REG_BASE + 0xCC) 176*53ee8cc1Swenshuai.xi 177*53ee8cc1Swenshuai.xi //MIU2 178*53ee8cc1Swenshuai.xi #define MIU2_PROTECT_EN (MIU2_REG_BASE + 0xD2) 179*53ee8cc1Swenshuai.xi #define MIU2_PROTECT_DDR_SIZE (MIU2_REG_BASE + 0xD3) 180*53ee8cc1Swenshuai.xi #define MIU2_PROTECT0_ID0 (MIU2_REG_BASE + 0x2E) 181*53ee8cc1Swenshuai.xi #define MIU2_BW_REQUEST (MIU2_REG_BASE + 0x1A) 182*53ee8cc1Swenshuai.xi #define MIU2_BW_RESULT (MIU2_REG_BASE + 0x1C) 183*53ee8cc1Swenshuai.xi #define MIU2_PROTECT0_ID_ENABLE (MIU2_REG_BASE + 0x20) 184*53ee8cc1Swenshuai.xi #define MIU2_PROTECT1_ID_ENABLE (MIU2_REG_BASE + 0x22) 185*53ee8cc1Swenshuai.xi #define MIU2_PROTECT2_ID_ENABLE (MIU2_REG_BASE + 0x24) 186*53ee8cc1Swenshuai.xi #define MIU2_PROTECT3_ID_ENABLE (MIU2_REG_BASE + 0x26) 187*53ee8cc1Swenshuai.xi #define MIU2_PROTECT0_MSB (MIU2_REG_BASE + 0xD0) 188*53ee8cc1Swenshuai.xi #define MIU2_PROTECT0_START (MIU2_REG_BASE + 0xC0) 189*53ee8cc1Swenshuai.xi #define MIU2_PROTECT1_START (MIU2_REG_BASE + 0xC4) 190*53ee8cc1Swenshuai.xi #define MIU2_PROTECT2_START (MIU2_REG_BASE + 0xC8) 191*53ee8cc1Swenshuai.xi #define MIU2_PROTECT3_START (MIU2_REG_BASE + 0xCC) 192*53ee8cc1Swenshuai.xi 193*53ee8cc1Swenshuai.xi //MIU2 194*53ee8cc1Swenshuai.xi #define MIU3_PROTECT_EN (MIU3_REG_BASE + 0xD2) 195*53ee8cc1Swenshuai.xi #define MIU3_PROTECT_DDR_SIZE (MIU3_REG_BASE + 0xD3) 196*53ee8cc1Swenshuai.xi #define MIU3_PROTECT0_ID0 (MIU3_REG_BASE + 0x2E) 197*53ee8cc1Swenshuai.xi #define MIU3_BW_REQUEST (MIU3_REG_BASE + 0x1A) 198*53ee8cc1Swenshuai.xi #define MIU3_BW_RESULT (MIU3_REG_BASE + 0x1C) 199*53ee8cc1Swenshuai.xi #define MIU3_PROTECT0_ID_ENABLE (MIU3_REG_BASE + 0x20) 200*53ee8cc1Swenshuai.xi #define MIU3_PROTECT1_ID_ENABLE (MIU3_REG_BASE + 0x22) 201*53ee8cc1Swenshuai.xi #define MIU3_PROTECT2_ID_ENABLE (MIU3_REG_BASE + 0x24) 202*53ee8cc1Swenshuai.xi #define MIU3_PROTECT3_ID_ENABLE (MIU3_REG_BASE + 0x26) 203*53ee8cc1Swenshuai.xi #define MIU3_PROTECT0_MSB (MIU3_REG_BASE + 0xD0) 204*53ee8cc1Swenshuai.xi #define MIU3_PROTECT0_START (MIU3_REG_BASE + 0xC0) 205*53ee8cc1Swenshuai.xi #define MIU3_PROTECT1_START (MIU3_REG_BASE + 0xC4) 206*53ee8cc1Swenshuai.xi #define MIU3_PROTECT2_START (MIU3_REG_BASE + 0xC8) 207*53ee8cc1Swenshuai.xi #define MIU3_PROTECT3_START (MIU3_REG_BASE + 0xCC) 208*53ee8cc1Swenshuai.xi 209*53ee8cc1Swenshuai.xi #define REG_MIU_I64_MODE (BIT7) 210*53ee8cc1Swenshuai.xi #define REG_MIU_INIT_DONE (BIT15) 211*53ee8cc1Swenshuai.xi 212*53ee8cc1Swenshuai.xi //Protection Status 213*53ee8cc1Swenshuai.xi #define REG_MIU_PROTECT_LOG_CLR (BIT0) 214*53ee8cc1Swenshuai.xi #define REG_MIU_PROTECT_IRQ_MASK (BIT1) 215*53ee8cc1Swenshuai.xi #define REG_MIU_PROTECT_HIT_FALG (BIT4) 216*53ee8cc1Swenshuai.xi #define REG_MIU_PROTECT_HIT_ID 14:8 217*53ee8cc1Swenshuai.xi #define REG_MIU_PROTECT_HIT_NO 7:5 218*53ee8cc1Swenshuai.xi 219*53ee8cc1Swenshuai.xi // MIU Scramble 220*53ee8cc1Swenshuai.xi #define REG_MIU_SCRAMBLE_EN (MIU_REG_BASE + 0x06) 221*53ee8cc1Swenshuai.xi 222*53ee8cc1Swenshuai.xi //MIU Bus Width 223*53ee8cc1Swenshuai.xi #define REG_MI64_FORCE (CHIP_TOP_BASE + 0x40) 224*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 225*53ee8cc1Swenshuai.xi //MAU 226*53ee8cc1Swenshuai.xi // 227*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 228*53ee8cc1Swenshuai.xi #define RIUBASE_MAU0 0x1840UL 229*53ee8cc1Swenshuai.xi #define RIUBASE_MAU1 0x1860UL 230*53ee8cc1Swenshuai.xi 231*53ee8cc1Swenshuai.xi 232*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 233*53ee8cc1Swenshuai.xi // MIU ATOP registers 234*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 235*53ee8cc1Swenshuai.xi #define MIU_DDFSTEP (0x28)//0x110D28 236*53ee8cc1Swenshuai.xi #define MIU_SSC_EN (0x29)//0x110D29 237*53ee8cc1Swenshuai.xi #define MIU_DDFSPAN (0x2A)//0x110D2A 238*53ee8cc1Swenshuai.xi #define MIU_DDFSET (0x30) 239*53ee8cc1Swenshuai.xi //#define MIU_PLL_INPUT_DIV_2ND (0x34) // no this reg in Einstein 240*53ee8cc1Swenshuai.xi #define MIU_PLL_LOOP_DIV_2ND (0x34) 241*53ee8cc1Swenshuai.xi //xxx_div_first 242*53ee8cc1Swenshuai.xi #define MIU_PLLCTRL (0x36) 243*53ee8cc1Swenshuai.xi #define MIU_DDRPLL_DIV_FIRST (0x37) 244*53ee8cc1Swenshuai.xi 245*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 246*53ee8cc1Swenshuai.xi // Type and Structure 247*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 248*53ee8cc1Swenshuai.xi 249*53ee8cc1Swenshuai.xi 250*53ee8cc1Swenshuai.xi #endif // _REG_MIU_H_ 251*53ee8cc1Swenshuai.xi 252