xref: /utopia/UTPA2-700.0.x/modules/irq/hal/macan/irq/halIRQ.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_NOS) || defined(MSOS_TYPE_NUTTX)
96*53ee8cc1Swenshuai.xi 
97*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
98*53ee8cc1Swenshuai.xi //  Include Files
99*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
100*53ee8cc1Swenshuai.xi #include "MsCommon.h"
101*53ee8cc1Swenshuai.xi #include "MsOS.h"
102*53ee8cc1Swenshuai.xi #include "halIRQTBL.h"
103*53ee8cc1Swenshuai.xi #include "regCHIP.h"
104*53ee8cc1Swenshuai.xi #include "drvIRQ.h"
105*53ee8cc1Swenshuai.xi #include "halIRQ.h"
106*53ee8cc1Swenshuai.xi #include "regIRQ.h"
107*53ee8cc1Swenshuai.xi 
108*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_NUTTX)
109*53ee8cc1Swenshuai.xi #include "debug.h"
110*53ee8cc1Swenshuai.xi #endif
111*53ee8cc1Swenshuai.xi 
112*53ee8cc1Swenshuai.xi #define MST_MACRO_START     do {
113*53ee8cc1Swenshuai.xi #define MST_MACRO_END       } while (0)
114*53ee8cc1Swenshuai.xi 
115*53ee8cc1Swenshuai.xi #if defined (__mips__)
116*53ee8cc1Swenshuai.xi #define mtspr(spr, value)  printf("[NIY] mtspr in line:%s %d\n",__FILE__, __LINE__);
117*53ee8cc1Swenshuai.xi #define mfspr(spr)		  printf("[NIY] mfspr in line:%s %d\n",__FILE__, __LINE__);
118*53ee8cc1Swenshuai.xi 
__mhal_lsbit_index(MS_U32 _value_)119*53ee8cc1Swenshuai.xi inline MS_U32 __mhal_lsbit_index(MS_U32 _value_)
120*53ee8cc1Swenshuai.xi {
121*53ee8cc1Swenshuai.xi     MS_U32  index = 1;
122*53ee8cc1Swenshuai.xi 
123*53ee8cc1Swenshuai.xi     while((_value_&0x01) == 0x00)
124*53ee8cc1Swenshuai.xi     {
125*53ee8cc1Swenshuai.xi         _value_ = (_value_ >> 1);
126*53ee8cc1Swenshuai.xi         index++;
127*53ee8cc1Swenshuai.xi         if(index == 32)
128*53ee8cc1Swenshuai.xi         {
129*53ee8cc1Swenshuai.xi             index = 0;
130*53ee8cc1Swenshuai.xi             break;
131*53ee8cc1Swenshuai.xi         }
132*53ee8cc1Swenshuai.xi     }
133*53ee8cc1Swenshuai.xi 
134*53ee8cc1Swenshuai.xi     return index;
135*53ee8cc1Swenshuai.xi     //printf(const char * fmt, ...)("[NIY] __mhal_lsbit_index in line: %s %d\n",__FILE__, __LINE__);
136*53ee8cc1Swenshuai.xi }
137*53ee8cc1Swenshuai.xi 
138*53ee8cc1Swenshuai.xi 
139*53ee8cc1Swenshuai.xi #define __mhal_interrupt_disable(_old_) (_old_=_old_)
140*53ee8cc1Swenshuai.xi 
141*53ee8cc1Swenshuai.xi #define __mhal_interrupt_restore(_old_) (_old_=_old_)
142*53ee8cc1Swenshuai.xi 
143*53ee8cc1Swenshuai.xi #elif defined (__arm__)
144*53ee8cc1Swenshuai.xi #define mtspr(spr, value)  printf("[NIY] mtspr in line:%s %d\n",__FILE__, __LINE__);
145*53ee8cc1Swenshuai.xi #define mfspr(spr)		  printf("[NIY] mfspr in line:%s %d\n",__FILE__, __LINE__);
146*53ee8cc1Swenshuai.xi 
__mhal_lsbit_index(MS_U32 _value_)147*53ee8cc1Swenshuai.xi inline MS_U32 __mhal_lsbit_index(MS_U32 _value_)
148*53ee8cc1Swenshuai.xi {
149*53ee8cc1Swenshuai.xi     MS_U32  index = 1;
150*53ee8cc1Swenshuai.xi 
151*53ee8cc1Swenshuai.xi     while((_value_&0x01) == 0x00)
152*53ee8cc1Swenshuai.xi     {
153*53ee8cc1Swenshuai.xi         _value_ = (_value_ >> 1);
154*53ee8cc1Swenshuai.xi         index++;
155*53ee8cc1Swenshuai.xi         if(index == 32)
156*53ee8cc1Swenshuai.xi         {
157*53ee8cc1Swenshuai.xi             index = 0;
158*53ee8cc1Swenshuai.xi             break;
159*53ee8cc1Swenshuai.xi         }
160*53ee8cc1Swenshuai.xi     }
161*53ee8cc1Swenshuai.xi 
162*53ee8cc1Swenshuai.xi     return index;
163*53ee8cc1Swenshuai.xi     //printf(const char * fmt, ...)("[NIY] __mhal_lsbit_index in line: %s %d\n",__FILE__, __LINE__);
164*53ee8cc1Swenshuai.xi }
165*53ee8cc1Swenshuai.xi 
166*53ee8cc1Swenshuai.xi 
167*53ee8cc1Swenshuai.xi #define __mhal_interrupt_disable(_old_) (_old_=_old_)
168*53ee8cc1Swenshuai.xi 
169*53ee8cc1Swenshuai.xi #define __mhal_interrupt_restore(_old_) (_old_=_old_)
170*53ee8cc1Swenshuai.xi #else
171*53ee8cc1Swenshuai.xi #define mtspr(spr, value) \
172*53ee8cc1Swenshuai.xi     __asm__ __volatile__ ("l.mtspr\t\t%0,%1,0" : : "r" (spr), "r" (value))
173*53ee8cc1Swenshuai.xi 
174*53ee8cc1Swenshuai.xi #define mfspr(spr) \
175*53ee8cc1Swenshuai.xi     ({ \
176*53ee8cc1Swenshuai.xi         unsigned long value; \
177*53ee8cc1Swenshuai.xi         __asm__ __volatile__ ("l.mfspr\t\t%0,%1,0" : "=r" (value) : "r" (spr) : "memory"); \
178*53ee8cc1Swenshuai.xi         value; \
179*53ee8cc1Swenshuai.xi     })
180*53ee8cc1Swenshuai.xi 
181*53ee8cc1Swenshuai.xi #define __mhal_lsbit_index(_value_)                                         \
182*53ee8cc1Swenshuai.xi     ({                                                                      \
183*53ee8cc1Swenshuai.xi     unsigned long _index_;                                                  \
184*53ee8cc1Swenshuai.xi     __asm__ __volatile__ ("l.ff1\t\t%0,%1" : "=r" (_index_) : "r" (_value_));\
185*53ee8cc1Swenshuai.xi     _index_;                                                                \
186*53ee8cc1Swenshuai.xi     })
187*53ee8cc1Swenshuai.xi 
188*53ee8cc1Swenshuai.xi 
189*53ee8cc1Swenshuai.xi #define GRP_BITS                (11)
190*53ee8cc1Swenshuai.xi #define SPR_SR                  ((0 << GRP_BITS) + 17)
191*53ee8cc1Swenshuai.xi #define SPR_SR_TEE              0x00000002  // Tick timer Exception Enable
192*53ee8cc1Swenshuai.xi #define SPR_SR_IEE              0x00000004  // Interrupt Exception Enable
193*53ee8cc1Swenshuai.xi 
194*53ee8cc1Swenshuai.xi #define __mhal_interrupt_disable(_old_)                                     \
195*53ee8cc1Swenshuai.xi     MST_MACRO_START                                                         \
196*53ee8cc1Swenshuai.xi     _old_ = mfspr(SPR_SR);                                                  \
197*53ee8cc1Swenshuai.xi     mtspr(SPR_SR, (_old_) & ~(SPR_SR_IEE | SPR_SR_TEE));                    \
198*53ee8cc1Swenshuai.xi     MST_MACRO_END
199*53ee8cc1Swenshuai.xi 
200*53ee8cc1Swenshuai.xi #define __mhal_interrupt_restore(_old_)                                     \
201*53ee8cc1Swenshuai.xi     mtspr(SPR_SR, (~(SPR_SR_IEE|SPR_SR_TEE) & mfspr(SPR_SR) ) |             \
202*53ee8cc1Swenshuai.xi                   ( (SPR_SR_IEE|SPR_SR_TEE) & (_old_) ))
203*53ee8cc1Swenshuai.xi #endif
204*53ee8cc1Swenshuai.xi 
205*53ee8cc1Swenshuai.xi 
206*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
207*53ee8cc1Swenshuai.xi //  Driver Compiler Options
208*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
209*53ee8cc1Swenshuai.xi 
210*53ee8cc1Swenshuai.xi 
211*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
212*53ee8cc1Swenshuai.xi //  Local Defines
213*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
214*53ee8cc1Swenshuai.xi #define COUNTOF( array )    (sizeof(array) / sizeof((array)[0]))
215*53ee8cc1Swenshuai.xi //#define E_INTERRUPT_FIQ     E_INTERRUPT_02
216*53ee8cc1Swenshuai.xi //#define E_INTERRUPT_IRQ     E_INTERRUPT_03
217*53ee8cc1Swenshuai.xi 
218*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
219*53ee8cc1Swenshuai.xi //  Local Structures
220*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
221*53ee8cc1Swenshuai.xi typedef void (*IRQCb)(MS_U32 u32Vector);
222*53ee8cc1Swenshuai.xi 
223*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
224*53ee8cc1Swenshuai.xi //  Global Variables
225*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
226*53ee8cc1Swenshuai.xi 
227*53ee8cc1Swenshuai.xi 
228*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
229*53ee8cc1Swenshuai.xi //  Local Variables
230*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
231*53ee8cc1Swenshuai.xi static IRQCb irq_table[E_IRQ_FIQ_ALL] = {0};
232*53ee8cc1Swenshuai.xi // static MS_U32 _u32FIQ, _u32IRQ, _u32FIQExp, _u32IRQExp, _u32MIO_MapBase = 0;
233*53ee8cc1Swenshuai.xi static MS_U32 _u32FIQ_Msk, _u32IRQ_Msk, _u32FIQExp_Msk, _u32IRQExp_Msk;
234*53ee8cc1Swenshuai.xi 
235*53ee8cc1Swenshuai.xi #if defined(MCU_AEON)
236*53ee8cc1Swenshuai.xi static MS_U32  _u32MIO_MapBase= 0xFA200000;
237*53ee8cc1Swenshuai.xi #elif defined(MCU_ARM_CA12)
238*53ee8cc1Swenshuai.xi     #ifdef CONFIG_MBOOT
239*53ee8cc1Swenshuai.xi         static MS_U32 _u32MIO_MapBase= 0x1f200000;
240*53ee8cc1Swenshuai.xi     #else
241*53ee8cc1Swenshuai.xi         static MS_U32 _u32MIO_MapBase= 0xfd200000;
242*53ee8cc1Swenshuai.xi     #endif
243*53ee8cc1Swenshuai.xi #else
244*53ee8cc1Swenshuai.xi static MS_U32  _u32MIO_MapBase= 0xbf200000;
245*53ee8cc1Swenshuai.xi #endif
246*53ee8cc1Swenshuai.xi 
247*53ee8cc1Swenshuai.xi static MS_BOOL _bInIRQ = FALSE, _bInFIQ = FALSE;
248*53ee8cc1Swenshuai.xi 
249*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
250*53ee8cc1Swenshuai.xi //  External Functions
251*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
252*53ee8cc1Swenshuai.xi 
253*53ee8cc1Swenshuai.xi #define REG16_R(u32RegAddr) ((*((volatile MS_U16*)(_u32MIO_MapBase+ ((u32RegAddr)<< 1)))) & 0xFFFF)
254*53ee8cc1Swenshuai.xi #define REG16_W(u32RegAddr, u32Value) (*((volatile MS_U32*)(_u32MIO_MapBase+ ((u32RegAddr)<< 1))))= ((u32Value) & 0xFFFF)
255*53ee8cc1Swenshuai.xi 
256*53ee8cc1Swenshuai.xi /*
257*53ee8cc1Swenshuai.xi static MS_U16 REG16_R(MS_U32 u32RegAddr_in)
258*53ee8cc1Swenshuai.xi {
259*53ee8cc1Swenshuai.xi     MS_U32 u32RegAddr1 = (u32RegAddr_in << 1);
260*53ee8cc1Swenshuai.xi     MS_U32 u32RegAddr = (_u32MIO_MapBase+ (u32RegAddr1));
261*53ee8cc1Swenshuai.xi     MS_U16 u16RegValue = (*((volatile MS_U16*)(u32RegAddr)) & 0xFFFF);
262*53ee8cc1Swenshuai.xi 
263*53ee8cc1Swenshuai.xi     printf("[%s][%d] 0x%08x, 0x%08x\n", __FUNCTION__, __LINE__, u32RegAddr, u16RegValue);
264*53ee8cc1Swenshuai.xi     return u16RegValue;
265*53ee8cc1Swenshuai.xi }
266*53ee8cc1Swenshuai.xi 
267*53ee8cc1Swenshuai.xi static MS_U16 REG16_W(MS_U32 u32RegAddr_in, MS_U32 u32Value)
268*53ee8cc1Swenshuai.xi {
269*53ee8cc1Swenshuai.xi     MS_U32 u32RegAddr1 = (u32RegAddr_in << 1);
270*53ee8cc1Swenshuai.xi     MS_U32 u32RegAddr = (_u32MIO_MapBase+ (u32RegAddr1));
271*53ee8cc1Swenshuai.xi     *((volatile MS_U16*)(u32RegAddr)) = ((u32Value) & 0xFFFF);
272*53ee8cc1Swenshuai.xi 
273*53ee8cc1Swenshuai.xi     // printf("[%s][%d] 0x%08x, 0x%08x\n", __FUNCTION__, __LINE__, u32RegAddr, u32Value);
274*53ee8cc1Swenshuai.xi     // REG16_R(u32RegAddr_in);
275*53ee8cc1Swenshuai.xi }
276*53ee8cc1Swenshuai.xi */
277*53ee8cc1Swenshuai.xi 
278*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
279*53ee8cc1Swenshuai.xi //  Local Functions
280*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
281*53ee8cc1Swenshuai.xi static void _HAL_IRQ_Enable(MS_U32 u32Vector, int enable);
282*53ee8cc1Swenshuai.xi 
_IRQ_Read2Byte(MS_U32 u32RegAddr)283*53ee8cc1Swenshuai.xi static MS_U16 _IRQ_Read2Byte(MS_U32 u32RegAddr)
284*53ee8cc1Swenshuai.xi {
285*53ee8cc1Swenshuai.xi     return REG16_R(u32RegAddr);
286*53ee8cc1Swenshuai.xi }
287*53ee8cc1Swenshuai.xi 
_IRQ_Read4Byte(MS_U32 u32RegAddr)288*53ee8cc1Swenshuai.xi static MS_U32 _IRQ_Read4Byte(MS_U32 u32RegAddr)
289*53ee8cc1Swenshuai.xi {
290*53ee8cc1Swenshuai.xi     return (_IRQ_Read2Byte(u32RegAddr) | _IRQ_Read2Byte(u32RegAddr+2) << 16);
291*53ee8cc1Swenshuai.xi }
292*53ee8cc1Swenshuai.xi 
293*53ee8cc1Swenshuai.xi #if 0
294*53ee8cc1Swenshuai.xi static void _IRQ_WriteByte(MS_U32 u32RegAddr, MS_U8 u8Val)
295*53ee8cc1Swenshuai.xi {
296*53ee8cc1Swenshuai.xi     if (u32RegAddr & 1)
297*53ee8cc1Swenshuai.xi     {
298*53ee8cc1Swenshuai.xi         REG16_W(u32RegAddr, (REG16_R(u32RegAddr) & ~(0xFF00))| (u8Val<< 8));
299*53ee8cc1Swenshuai.xi     }
300*53ee8cc1Swenshuai.xi     else
301*53ee8cc1Swenshuai.xi     {
302*53ee8cc1Swenshuai.xi         REG16_W(u32RegAddr, (REG16_R(u32RegAddr) & ~(0x00FF))| (u8Val));
303*53ee8cc1Swenshuai.xi     }
304*53ee8cc1Swenshuai.xi }
305*53ee8cc1Swenshuai.xi #endif
306*53ee8cc1Swenshuai.xi 
_IRQ_Write2Byte(MS_U32 u32RegAddr,MS_U16 u16Val)307*53ee8cc1Swenshuai.xi static void _IRQ_Write2Byte(MS_U32 u32RegAddr, MS_U16 u16Val)
308*53ee8cc1Swenshuai.xi {
309*53ee8cc1Swenshuai.xi     REG16_W(u32RegAddr, u16Val);
310*53ee8cc1Swenshuai.xi }
311*53ee8cc1Swenshuai.xi 
_IRQ_Write4Byte(MS_U32 u32RegAddr,MS_U32 u32Val)312*53ee8cc1Swenshuai.xi static void _IRQ_Write4Byte(MS_U32 u32RegAddr, MS_U32 u32Val)
313*53ee8cc1Swenshuai.xi {
314*53ee8cc1Swenshuai.xi     _IRQ_Write2Byte(u32RegAddr, u32Val & 0x0000FFFF);
315*53ee8cc1Swenshuai.xi     _IRQ_Write2Byte(u32RegAddr+2, u32Val >> 16);
316*53ee8cc1Swenshuai.xi }
317*53ee8cc1Swenshuai.xi 
318*53ee8cc1Swenshuai.xi #if defined(MCU_ARM_CA12)
_HAL_IRQ_FIQHnd_ARM(void)319*53ee8cc1Swenshuai.xi static void _HAL_IRQ_FIQHnd_ARM(void)
320*53ee8cc1Swenshuai.xi {
321*53ee8cc1Swenshuai.xi     MS_U32 status;
322*53ee8cc1Swenshuai.xi     MS_U32 index;
323*53ee8cc1Swenshuai.xi 
324*53ee8cc1Swenshuai.xi     _bInFIQ = TRUE;
325*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_FIQ_FINAL_STATUS);
326*53ee8cc1Swenshuai.xi 
327*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
328*53ee8cc1Swenshuai.xi     if (index)
329*53ee8cc1Swenshuai.xi     {
330*53ee8cc1Swenshuai.xi 
331*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, status);
332*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, 0);
333*53ee8cc1Swenshuai.xi 
334*53ee8cc1Swenshuai.xi         do
335*53ee8cc1Swenshuai.xi         {
336*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
337*53ee8cc1Swenshuai.xi             index += (MS_U32)E_FIQL_START;
338*53ee8cc1Swenshuai.xi             if (irq_table[index])
339*53ee8cc1Swenshuai.xi             {
340*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
341*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
342*53ee8cc1Swenshuai.xi             }
343*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
344*53ee8cc1Swenshuai.xi         } while (index);
345*53ee8cc1Swenshuai.xi     }
346*53ee8cc1Swenshuai.xi 
347*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_C_FIQ_EXP_FINAL_STATUS);
348*53ee8cc1Swenshuai.xi 
349*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
350*53ee8cc1Swenshuai.xi     if (index)
351*53ee8cc1Swenshuai.xi     {
352*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_EXP_CLR, status);
353*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_EXP_CLR, 0);
354*53ee8cc1Swenshuai.xi         do {
355*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
356*53ee8cc1Swenshuai.xi             index += (MS_U32)E_FIQEXPL_START;
357*53ee8cc1Swenshuai.xi             if (irq_table[index])
358*53ee8cc1Swenshuai.xi             {
359*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
360*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
361*53ee8cc1Swenshuai.xi             }
362*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
363*53ee8cc1Swenshuai.xi         } while (index);
364*53ee8cc1Swenshuai.xi     }
365*53ee8cc1Swenshuai.xi     _bInFIQ = FALSE;
366*53ee8cc1Swenshuai.xi }
367*53ee8cc1Swenshuai.xi 
_HAL_IRQ_IRQHnd_ARM(void)368*53ee8cc1Swenshuai.xi static void _HAL_IRQ_IRQHnd_ARM(void)
369*53ee8cc1Swenshuai.xi {
370*53ee8cc1Swenshuai.xi     MS_U32 status;
371*53ee8cc1Swenshuai.xi     MS_U32 index;
372*53ee8cc1Swenshuai.xi 
373*53ee8cc1Swenshuai.xi     _bInIRQ = TRUE;
374*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_IRQ_FINAL_STATUS);
375*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
376*53ee8cc1Swenshuai.xi     if (index)
377*53ee8cc1Swenshuai.xi     {
378*53ee8cc1Swenshuai.xi         do {
379*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
380*53ee8cc1Swenshuai.xi             index += (MS_U32)E_IRQL_START;
381*53ee8cc1Swenshuai.xi             if (irq_table[index])
382*53ee8cc1Swenshuai.xi             {
383*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
384*53ee8cc1Swenshuai.xi                 //fix Uart Rx interrupt can't work
385*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
386*53ee8cc1Swenshuai.xi             }
387*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
388*53ee8cc1Swenshuai.xi         } while (index);
389*53ee8cc1Swenshuai.xi     }
390*53ee8cc1Swenshuai.xi 
391*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_C_IRQ_EXP_FINAL_STATUS);
392*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
393*53ee8cc1Swenshuai.xi     if (index)
394*53ee8cc1Swenshuai.xi     {
395*53ee8cc1Swenshuai.xi         do {
396*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
397*53ee8cc1Swenshuai.xi             index += (MS_U32)E_IRQEXPL_START;
398*53ee8cc1Swenshuai.xi             if (irq_table[index])
399*53ee8cc1Swenshuai.xi             {
400*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
401*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
402*53ee8cc1Swenshuai.xi             }
403*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
404*53ee8cc1Swenshuai.xi         } while (index);
405*53ee8cc1Swenshuai.xi     }
406*53ee8cc1Swenshuai.xi     _bInIRQ = FALSE;
407*53ee8cc1Swenshuai.xi }
408*53ee8cc1Swenshuai.xi 
409*53ee8cc1Swenshuai.xi #else
_HAL_IRQ_FIQHnd(MHAL_SavedRegisters * pHalReg,MS_U32 u32Vector)410*53ee8cc1Swenshuai.xi static void _HAL_IRQ_FIQHnd(MHAL_SavedRegisters *pHalReg, MS_U32 u32Vector)
411*53ee8cc1Swenshuai.xi {
412*53ee8cc1Swenshuai.xi     MS_U32 status;
413*53ee8cc1Swenshuai.xi     MS_U32 index;
414*53ee8cc1Swenshuai.xi 
415*53ee8cc1Swenshuai.xi     _bInFIQ = TRUE;
416*53ee8cc1Swenshuai.xi 
417*53ee8cc1Swenshuai.xi #if defined(CONFIG_FRC)//frcr2_integration###
418*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_FIQ_FINAL_STATUS);
419*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
420*53ee8cc1Swenshuai.xi     if (index)
421*53ee8cc1Swenshuai.xi     {
422*53ee8cc1Swenshuai.xi 
423*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, status);
424*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, 0);
425*53ee8cc1Swenshuai.xi 
426*53ee8cc1Swenshuai.xi         do
427*53ee8cc1Swenshuai.xi         {
428*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
429*53ee8cc1Swenshuai.xi             index += (MS_U32)E_FIQL_START;
430*53ee8cc1Swenshuai.xi             if (irq_table[index])
431*53ee8cc1Swenshuai.xi             {
432*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
433*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
434*53ee8cc1Swenshuai.xi             }
435*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
436*53ee8cc1Swenshuai.xi         } while (index);
437*53ee8cc1Swenshuai.xi     }
438*53ee8cc1Swenshuai.xi #else
439*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_FIQ_FINAL_STATUS);
440*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
441*53ee8cc1Swenshuai.xi     if (index)
442*53ee8cc1Swenshuai.xi     {
443*53ee8cc1Swenshuai.xi 
444*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, status);
445*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_CLR + 0, 0);
446*53ee8cc1Swenshuai.xi 
447*53ee8cc1Swenshuai.xi         do
448*53ee8cc1Swenshuai.xi         {
449*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
450*53ee8cc1Swenshuai.xi             index += (MS_U32)E_FIQL_START;
451*53ee8cc1Swenshuai.xi             if (irq_table[index])
452*53ee8cc1Swenshuai.xi             {
453*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
454*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
455*53ee8cc1Swenshuai.xi             }
456*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
457*53ee8cc1Swenshuai.xi         } while (index);
458*53ee8cc1Swenshuai.xi     }
459*53ee8cc1Swenshuai.xi 
460*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_C_FIQ_EXP_FINAL_STATUS);
461*53ee8cc1Swenshuai.xi 
462*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
463*53ee8cc1Swenshuai.xi     if (index)
464*53ee8cc1Swenshuai.xi     {
465*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_EXP_CLR, status);
466*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_EXP_CLR, 0);
467*53ee8cc1Swenshuai.xi         do {
468*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
469*53ee8cc1Swenshuai.xi             index += (MS_U32)E_FIQEXPL_START;
470*53ee8cc1Swenshuai.xi             if (irq_table[index])
471*53ee8cc1Swenshuai.xi             {
472*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
473*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
474*53ee8cc1Swenshuai.xi             }
475*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
476*53ee8cc1Swenshuai.xi         } while (index);
477*53ee8cc1Swenshuai.xi     }
478*53ee8cc1Swenshuai.xi 
479*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_C_FIQ_HYP_FINAL_STATUS);
480*53ee8cc1Swenshuai.xi 
481*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
482*53ee8cc1Swenshuai.xi     if (index)
483*53ee8cc1Swenshuai.xi     {
484*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_HYP_CLR, status);
485*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_HYP_CLR, 0);
486*53ee8cc1Swenshuai.xi         do {
487*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
488*53ee8cc1Swenshuai.xi             index += (MS_U32)E_FIQHYPL_START;
489*53ee8cc1Swenshuai.xi             if (irq_table[index])
490*53ee8cc1Swenshuai.xi             {
491*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
492*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
493*53ee8cc1Swenshuai.xi             }
494*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
495*53ee8cc1Swenshuai.xi         } while (index);
496*53ee8cc1Swenshuai.xi     }
497*53ee8cc1Swenshuai.xi #endif
498*53ee8cc1Swenshuai.xi 
499*53ee8cc1Swenshuai.xi     _bInFIQ = FALSE;
500*53ee8cc1Swenshuai.xi }
501*53ee8cc1Swenshuai.xi 
_HAL_IRQ_IRQHnd(MHAL_SavedRegisters * pHalReg,MS_U32 u32Vector)502*53ee8cc1Swenshuai.xi static void _HAL_IRQ_IRQHnd(MHAL_SavedRegisters *pHalReg, MS_U32 u32Vector)
503*53ee8cc1Swenshuai.xi {
504*53ee8cc1Swenshuai.xi     MS_U32 status;
505*53ee8cc1Swenshuai.xi     MS_U32 index;
506*53ee8cc1Swenshuai.xi 
507*53ee8cc1Swenshuai.xi     _bInIRQ = TRUE;
508*53ee8cc1Swenshuai.xi 
509*53ee8cc1Swenshuai.xi #if defined(CONFIG_FRC)//frcr2_integration###
510*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_IRQ_FINAL_STATUS);
511*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
512*53ee8cc1Swenshuai.xi     if (index)
513*53ee8cc1Swenshuai.xi     {
514*53ee8cc1Swenshuai.xi         do {
515*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
516*53ee8cc1Swenshuai.xi             index += (MS_U32)E_IRQL_START;
517*53ee8cc1Swenshuai.xi             if (irq_table[index])
518*53ee8cc1Swenshuai.xi             {
519*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
520*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
521*53ee8cc1Swenshuai.xi             }
522*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
523*53ee8cc1Swenshuai.xi         } while (index);
524*53ee8cc1Swenshuai.xi     }
525*53ee8cc1Swenshuai.xi #else
526*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_IRQ_FINAL_STATUS);
527*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
528*53ee8cc1Swenshuai.xi     if (index)
529*53ee8cc1Swenshuai.xi     {
530*53ee8cc1Swenshuai.xi         do {
531*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
532*53ee8cc1Swenshuai.xi             index += (MS_U32)E_IRQL_START;
533*53ee8cc1Swenshuai.xi             if (irq_table[index])
534*53ee8cc1Swenshuai.xi             {
535*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
536*53ee8cc1Swenshuai.xi                 // This is for UART debug to get CPU registers temp solution.
537*53ee8cc1Swenshuai.xi                 // Todo: Should modify the interface to let CPU registers
538*53ee8cc1Swenshuai.xi                 //       pointer pass to Callback funtion
539*53ee8cc1Swenshuai.xi                 if (HWIdx2IntEnum[index] == E_INT_IRQ_UART0)
540*53ee8cc1Swenshuai.xi                 {
541*53ee8cc1Swenshuai.xi                     irq_table[index]((MS_U32)pHalReg);
542*53ee8cc1Swenshuai.xi                 }
543*53ee8cc1Swenshuai.xi                 else
544*53ee8cc1Swenshuai.xi                 {
545*53ee8cc1Swenshuai.xi                     irq_table[index](HWIdx2IntEnum[index]);
546*53ee8cc1Swenshuai.xi                 }
547*53ee8cc1Swenshuai.xi             }
548*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
549*53ee8cc1Swenshuai.xi         } while (index);
550*53ee8cc1Swenshuai.xi     }
551*53ee8cc1Swenshuai.xi 
552*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_C_IRQ_EXP_FINAL_STATUS);
553*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
554*53ee8cc1Swenshuai.xi     if (index)
555*53ee8cc1Swenshuai.xi     {
556*53ee8cc1Swenshuai.xi         do {
557*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
558*53ee8cc1Swenshuai.xi             index += (MS_U32)E_IRQEXPL_START;
559*53ee8cc1Swenshuai.xi             if (irq_table[index])
560*53ee8cc1Swenshuai.xi             {
561*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
562*53ee8cc1Swenshuai.xi                 if (HWIdx2IntEnum[index] == E_INT_IRQ_FRC_INT_FIQ2HST0)//frcr2_integration###
563*53ee8cc1Swenshuai.xi                 {
564*53ee8cc1Swenshuai.xi                     MS_U32 reg = E_IRQ_FIQ_INVALID;
565*53ee8cc1Swenshuai.xi                     MS_U32 status_frc;
566*53ee8cc1Swenshuai.xi 
567*53ee8cc1Swenshuai.xi                     irq_table[index](HWIdx2IntEnum[index]);
568*53ee8cc1Swenshuai.xi                     //clear frc fiq status
569*53ee8cc1Swenshuai.xi                     reg = REG_FRC_C_FIQ_CLR;
570*53ee8cc1Swenshuai.xi                     if((reg-RIUBASE_IRQ_FRC) >= (0x20*2))//clear Host0 status for FRC
571*53ee8cc1Swenshuai.xi                     {
572*53ee8cc1Swenshuai.xi                         reg -= (0x20*2);
573*53ee8cc1Swenshuai.xi                         status_frc = _IRQ_Read4Byte(reg);
574*53ee8cc1Swenshuai.xi                         _IRQ_Write4Byte(reg, status_frc);
575*53ee8cc1Swenshuai.xi                         _IRQ_Write4Byte(reg, 0);
576*53ee8cc1Swenshuai.xi                     }
577*53ee8cc1Swenshuai.xi                 }
578*53ee8cc1Swenshuai.xi                 else
579*53ee8cc1Swenshuai.xi                 {
580*53ee8cc1Swenshuai.xi                     irq_table[index](HWIdx2IntEnum[index]);
581*53ee8cc1Swenshuai.xi                 }
582*53ee8cc1Swenshuai.xi             }
583*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
584*53ee8cc1Swenshuai.xi         } while (index);
585*53ee8cc1Swenshuai.xi     }
586*53ee8cc1Swenshuai.xi 
587*53ee8cc1Swenshuai.xi     status = _IRQ_Read4Byte(REG_C_IRQ_HYP_FINAL_STATUS);
588*53ee8cc1Swenshuai.xi     index = __mhal_lsbit_index(status);
589*53ee8cc1Swenshuai.xi     if (index)
590*53ee8cc1Swenshuai.xi     {
591*53ee8cc1Swenshuai.xi         do {
592*53ee8cc1Swenshuai.xi             status &= ~(1 << --index);
593*53ee8cc1Swenshuai.xi             index += (MS_U32)E_IRQHYPL_START;
594*53ee8cc1Swenshuai.xi             if (irq_table[index])
595*53ee8cc1Swenshuai.xi             {
596*53ee8cc1Swenshuai.xi                 _HAL_IRQ_Enable(index, DISABLE);
597*53ee8cc1Swenshuai.xi                 irq_table[index](HWIdx2IntEnum[index]);
598*53ee8cc1Swenshuai.xi             }
599*53ee8cc1Swenshuai.xi             index = __mhal_lsbit_index(status);
600*53ee8cc1Swenshuai.xi         } while (index);
601*53ee8cc1Swenshuai.xi     }
602*53ee8cc1Swenshuai.xi #endif
603*53ee8cc1Swenshuai.xi 
604*53ee8cc1Swenshuai.xi     _bInIRQ = FALSE;
605*53ee8cc1Swenshuai.xi }
606*53ee8cc1Swenshuai.xi #endif
607*53ee8cc1Swenshuai.xi 
_HAL_IRQ_Enable(MS_U32 u32Vector,int enable)608*53ee8cc1Swenshuai.xi static void _HAL_IRQ_Enable(MS_U32 u32Vector, int enable)
609*53ee8cc1Swenshuai.xi {
610*53ee8cc1Swenshuai.xi     MS_U32 reg = E_IRQ_FIQ_INVALID;
611*53ee8cc1Swenshuai.xi     MS_U32 mask;
612*53ee8cc1Swenshuai.xi     MS_U32 old = 0;
613*53ee8cc1Swenshuai.xi 
614*53ee8cc1Swenshuai.xi     if ((MS_U32)u32Vector <= COUNTOF(irq_table))
615*53ee8cc1Swenshuai.xi     {
616*53ee8cc1Swenshuai.xi         if ( (u32Vector >= E_IRQL_START) && (u32Vector <= E_IRQH_END) )
617*53ee8cc1Swenshuai.xi         {
618*53ee8cc1Swenshuai.xi             u32Vector -= E_IRQL_START;
619*53ee8cc1Swenshuai.xi             reg = REG_C_IRQ_MASK;
620*53ee8cc1Swenshuai.xi         }
621*53ee8cc1Swenshuai.xi         else if ( (u32Vector >= E_FIQL_START) && (u32Vector <= E_FIQH_END) )
622*53ee8cc1Swenshuai.xi         {
623*53ee8cc1Swenshuai.xi             u32Vector -= E_FIQL_START;
624*53ee8cc1Swenshuai.xi             reg = REG_C_FIQ_MASK;
625*53ee8cc1Swenshuai.xi             #if defined(CONFIG_FRC)//frcr2_integration###
626*53ee8cc1Swenshuai.xi             if(u32Vector==E_IRQ_03)
627*53ee8cc1Swenshuai.xi             {
628*53ee8cc1Swenshuai.xi                 if((reg-RIUBASE_IRQ_FRC) >= (0x20*2))
629*53ee8cc1Swenshuai.xi                     reg -= (0x20*2);
630*53ee8cc1Swenshuai.xi             }
631*53ee8cc1Swenshuai.xi             #endif
632*53ee8cc1Swenshuai.xi         }
633*53ee8cc1Swenshuai.xi         else if ( (u32Vector >= E_IRQEXPL_START) && (u32Vector <= E_IRQEXPH_END) )
634*53ee8cc1Swenshuai.xi         {
635*53ee8cc1Swenshuai.xi             u32Vector -= E_IRQEXPL_START;
636*53ee8cc1Swenshuai.xi             reg = REG_C_IRQ_EXP_MASK;
637*53ee8cc1Swenshuai.xi         }
638*53ee8cc1Swenshuai.xi         else if ( (u32Vector >= E_FIQEXPL_START) && (u32Vector <= E_FIQEXPH_END) )
639*53ee8cc1Swenshuai.xi         {
640*53ee8cc1Swenshuai.xi             u32Vector -= E_FIQEXPL_START;
641*53ee8cc1Swenshuai.xi             reg = REG_C_FIQ_EXP_MASK;
642*53ee8cc1Swenshuai.xi         }
643*53ee8cc1Swenshuai.xi         else if ( (u32Vector >= E_IRQHYPL_START) && (u32Vector <= E_IRQHYPH_END) )
644*53ee8cc1Swenshuai.xi         {
645*53ee8cc1Swenshuai.xi             u32Vector -= E_IRQHYPL_START;
646*53ee8cc1Swenshuai.xi             reg = REG_C_IRQ_HYP_MASK;
647*53ee8cc1Swenshuai.xi         }
648*53ee8cc1Swenshuai.xi         else if ( (u32Vector >= E_FIQHYPL_START) && (u32Vector <= E_FIQHYPH_END) )
649*53ee8cc1Swenshuai.xi         {
650*53ee8cc1Swenshuai.xi             u32Vector -= E_FIQHYPL_START;
651*53ee8cc1Swenshuai.xi             reg = REG_C_FIQ_HYP_MASK;
652*53ee8cc1Swenshuai.xi         }
653*53ee8cc1Swenshuai.xi 
654*53ee8cc1Swenshuai.xi         if( E_IRQ_FIQ_INVALID == reg )
655*53ee8cc1Swenshuai.xi         {
656*53ee8cc1Swenshuai.xi             //printf("_HAL_IRQ_Enable: unknow vector\n");
657*53ee8cc1Swenshuai.xi             return;
658*53ee8cc1Swenshuai.xi         }
659*53ee8cc1Swenshuai.xi 
660*53ee8cc1Swenshuai.xi         __mhal_interrupt_disable(old);
661*53ee8cc1Swenshuai.xi         mask = _IRQ_Read4Byte(reg);
662*53ee8cc1Swenshuai.xi         u32Vector = (1 << u32Vector);
663*53ee8cc1Swenshuai.xi 
664*53ee8cc1Swenshuai.xi         if (enable)
665*53ee8cc1Swenshuai.xi             mask &= ~u32Vector;
666*53ee8cc1Swenshuai.xi         else
667*53ee8cc1Swenshuai.xi             mask |= u32Vector;
668*53ee8cc1Swenshuai.xi 
669*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(reg, mask);
670*53ee8cc1Swenshuai.xi         __mhal_interrupt_restore(old);
671*53ee8cc1Swenshuai.xi 
672*53ee8cc1Swenshuai.xi     }
673*53ee8cc1Swenshuai.xi }
674*53ee8cc1Swenshuai.xi 
675*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
676*53ee8cc1Swenshuai.xi //  Global Functions
677*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HAL_IRQ_Set_IOMap(MS_U32 u32Base)678*53ee8cc1Swenshuai.xi void HAL_IRQ_Set_IOMap(MS_U32 u32Base)
679*53ee8cc1Swenshuai.xi {
680*53ee8cc1Swenshuai.xi      _u32MIO_MapBase = u32Base;
681*53ee8cc1Swenshuai.xi }
682*53ee8cc1Swenshuai.xi 
683*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_NUTTX)
_HAL_IRQ_FIQHnd_Nuttx(int irq,void * context)684*53ee8cc1Swenshuai.xi int _HAL_IRQ_FIQHnd_Nuttx(int irq, void *context)
685*53ee8cc1Swenshuai.xi {
686*53ee8cc1Swenshuai.xi     _HAL_IRQ_FIQHnd((MHAL_SavedRegisters *)context, irq);
687*53ee8cc1Swenshuai.xi     return 1;
688*53ee8cc1Swenshuai.xi }
689*53ee8cc1Swenshuai.xi 
_HAL_IRQ_IRQHnd_Nuttx(int irq,void * context)690*53ee8cc1Swenshuai.xi int _HAL_IRQ_IRQHnd_Nuttx(int irq, void *context)
691*53ee8cc1Swenshuai.xi {
692*53ee8cc1Swenshuai.xi     _HAL_IRQ_IRQHnd((MHAL_SavedRegisters *)context, irq);
693*53ee8cc1Swenshuai.xi     return 1;
694*53ee8cc1Swenshuai.xi }
695*53ee8cc1Swenshuai.xi #endif
696*53ee8cc1Swenshuai.xi 
HAL_IRQ_Init(void)697*53ee8cc1Swenshuai.xi void HAL_IRQ_Init(void)
698*53ee8cc1Swenshuai.xi {
699*53ee8cc1Swenshuai.xi     HAL_InitIrqTable();
700*53ee8cc1Swenshuai.xi     #if defined(MCU_ARM_CA12)
701*53ee8cc1Swenshuai.xi     MsOS_CPU_AttachInterrupt(E_INTERRUPT_FIQ, _HAL_IRQ_FIQHnd_ARM, E_INTERRUPT_FIQ);
702*53ee8cc1Swenshuai.xi     MsOS_CPU_AttachInterrupt(E_INTERRUPT_IRQ, _HAL_IRQ_IRQHnd_ARM, E_INTERRUPT_IRQ);
703*53ee8cc1Swenshuai.xi     #else
704*53ee8cc1Swenshuai.xi     #if defined(MSOS_TYPE_NUTTX)
705*53ee8cc1Swenshuai.xi         MsOS_CPU_AttachInterrupt(E_INTERRUPT_FIQ, _HAL_IRQ_FIQHnd_Nuttx, E_INTERRUPT_FIQ);
706*53ee8cc1Swenshuai.xi         MsOS_CPU_AttachInterrupt(E_INTERRUPT_IRQ, _HAL_IRQ_IRQHnd_Nuttx, E_INTERRUPT_IRQ);
707*53ee8cc1Swenshuai.xi         MsOS_CPU_UnMaskInterrupt(E_INTERRUPT_FIQ);
708*53ee8cc1Swenshuai.xi         MsOS_CPU_UnMaskInterrupt(E_INTERRUPT_IRQ);
709*53ee8cc1Swenshuai.xi     #else
710*53ee8cc1Swenshuai.xi         MsOS_CPU_AttachInterrupt(E_INTERRUPT_FIQ, (mhal_isr_t) _HAL_IRQ_FIQHnd, E_INTERRUPT_FIQ);
711*53ee8cc1Swenshuai.xi         MsOS_CPU_AttachInterrupt(E_INTERRUPT_IRQ, (mhal_isr_t) _HAL_IRQ_IRQHnd, E_INTERRUPT_IRQ);
712*53ee8cc1Swenshuai.xi     #endif
713*53ee8cc1Swenshuai.xi     #endif
714*53ee8cc1Swenshuai.xi     HAL_IRQ_DetechAll();
715*53ee8cc1Swenshuai.xi }
716*53ee8cc1Swenshuai.xi 
HAL_IRQ_Attach(MS_U32 u32Vector,void * pIntCb)717*53ee8cc1Swenshuai.xi void HAL_IRQ_Attach(MS_U32 u32Vector, void *pIntCb)
718*53ee8cc1Swenshuai.xi {
719*53ee8cc1Swenshuai.xi     MS_U32 u32VectorIndex = 0;
720*53ee8cc1Swenshuai.xi 
721*53ee8cc1Swenshuai.xi     u32VectorIndex = (MS_U32)IntEnum2HWIdx[u32Vector];
722*53ee8cc1Swenshuai.xi 
723*53ee8cc1Swenshuai.xi     if ((MS_U32)u32VectorIndex <= COUNTOF(irq_table))
724*53ee8cc1Swenshuai.xi         irq_table[u32VectorIndex] = (IRQCb)pIntCb;
725*53ee8cc1Swenshuai.xi     else
726*53ee8cc1Swenshuai.xi         printf("%s error vector: %x\n", __FUNCTION__, (unsigned int)u32VectorIndex);
727*53ee8cc1Swenshuai.xi }
728*53ee8cc1Swenshuai.xi 
HAL_IRQ_DetechAll()729*53ee8cc1Swenshuai.xi void HAL_IRQ_DetechAll()
730*53ee8cc1Swenshuai.xi {
731*53ee8cc1Swenshuai.xi     MS_U16 u16Cnt= 0;
732*53ee8cc1Swenshuai.xi     for (; u16Cnt <= COUNTOF(irq_table); u16Cnt++)
733*53ee8cc1Swenshuai.xi         irq_table[u16Cnt] = 0;
734*53ee8cc1Swenshuai.xi }
735*53ee8cc1Swenshuai.xi 
HAL_IRQ_Detech(MS_U32 u32Vector)736*53ee8cc1Swenshuai.xi void HAL_IRQ_Detech(MS_U32 u32Vector)
737*53ee8cc1Swenshuai.xi {
738*53ee8cc1Swenshuai.xi     MS_U32 u32VectorIndex = 0;
739*53ee8cc1Swenshuai.xi 
740*53ee8cc1Swenshuai.xi     u32VectorIndex = (MS_U32)IntEnum2HWIdx[u32Vector];
741*53ee8cc1Swenshuai.xi 
742*53ee8cc1Swenshuai.xi     if ((MS_U32)u32VectorIndex <= COUNTOF(irq_table))
743*53ee8cc1Swenshuai.xi         irq_table[u32VectorIndex] = 0;
744*53ee8cc1Swenshuai.xi     else
745*53ee8cc1Swenshuai.xi         printf("%s error vector: %x\n", __FUNCTION__, (unsigned int)u32Vector);
746*53ee8cc1Swenshuai.xi }
747*53ee8cc1Swenshuai.xi 
HAL_IRQ_MaskAll(MS_BOOL bMask)748*53ee8cc1Swenshuai.xi void HAL_IRQ_MaskAll(MS_BOOL bMask)
749*53ee8cc1Swenshuai.xi {
750*53ee8cc1Swenshuai.xi     if (bMask)
751*53ee8cc1Swenshuai.xi     {
752*53ee8cc1Swenshuai.xi         _u32FIQ_Msk = _IRQ_Read4Byte(REG_C_FIQ_MASK);
753*53ee8cc1Swenshuai.xi         _u32IRQ_Msk = _IRQ_Read4Byte(REG_C_IRQ_MASK);
754*53ee8cc1Swenshuai.xi         _u32FIQExp_Msk = _IRQ_Read4Byte(REG_C_FIQ_EXP_MASK);
755*53ee8cc1Swenshuai.xi         _u32IRQExp_Msk = _IRQ_Read4Byte(REG_C_IRQ_EXP_MASK);
756*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_MASK, 0xFFFFFFFF);
757*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_IRQ_MASK, 0xFFFFFFFF);
758*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_EXP_MASK, 0xFFFFFFFF);
759*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_IRQ_EXP_MASK, 0xFFFFFFFF);
760*53ee8cc1Swenshuai.xi     }
761*53ee8cc1Swenshuai.xi     else
762*53ee8cc1Swenshuai.xi     {
763*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_MASK, 0);
764*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_IRQ_MASK, 0);
765*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_FIQ_EXP_MASK, 0);
766*53ee8cc1Swenshuai.xi         _IRQ_Write4Byte(REG_C_IRQ_EXP_MASK, 0);
767*53ee8cc1Swenshuai.xi     }
768*53ee8cc1Swenshuai.xi }
769*53ee8cc1Swenshuai.xi 
HAL_IRQ_Restore()770*53ee8cc1Swenshuai.xi void HAL_IRQ_Restore()
771*53ee8cc1Swenshuai.xi {
772*53ee8cc1Swenshuai.xi     _IRQ_Write4Byte(REG_C_FIQ_MASK, _u32FIQ_Msk);
773*53ee8cc1Swenshuai.xi     _IRQ_Write4Byte(REG_C_IRQ_MASK, _u32IRQ_Msk);
774*53ee8cc1Swenshuai.xi     _IRQ_Write4Byte(REG_C_FIQ_EXP_MASK, _u32FIQExp_Msk);
775*53ee8cc1Swenshuai.xi     _IRQ_Write4Byte(REG_C_IRQ_EXP_MASK, _u32IRQExp_Msk);
776*53ee8cc1Swenshuai.xi }
777*53ee8cc1Swenshuai.xi 
HAL_IRQ_Mask(MS_U32 u32Vector)778*53ee8cc1Swenshuai.xi void HAL_IRQ_Mask(MS_U32 u32Vector)
779*53ee8cc1Swenshuai.xi {
780*53ee8cc1Swenshuai.xi     MS_U32 u32VectorIndex = 0;
781*53ee8cc1Swenshuai.xi 
782*53ee8cc1Swenshuai.xi     u32VectorIndex = (MS_U32)IntEnum2HWIdx[u32Vector];
783*53ee8cc1Swenshuai.xi     _HAL_IRQ_Enable(u32VectorIndex, DISABLE);
784*53ee8cc1Swenshuai.xi }
785*53ee8cc1Swenshuai.xi 
HAL_IRQ_UnMask(MS_U32 u32Vector)786*53ee8cc1Swenshuai.xi void HAL_IRQ_UnMask(MS_U32 u32Vector)
787*53ee8cc1Swenshuai.xi {
788*53ee8cc1Swenshuai.xi     MS_U32 u32VectorIndex = 0;
789*53ee8cc1Swenshuai.xi 
790*53ee8cc1Swenshuai.xi     u32VectorIndex = (MS_U32)IntEnum2HWIdx[u32Vector];
791*53ee8cc1Swenshuai.xi     _HAL_IRQ_Enable(u32VectorIndex, ENABLE);
792*53ee8cc1Swenshuai.xi }
793*53ee8cc1Swenshuai.xi 
HAL_IRQ_NotifyCpu(IRQ_CPU_TYPE type)794*53ee8cc1Swenshuai.xi void HAL_IRQ_NotifyCpu(IRQ_CPU_TYPE type)
795*53ee8cc1Swenshuai.xi {
796*53ee8cc1Swenshuai.xi     type = type;
797*53ee8cc1Swenshuai.xi     printf("[%s][%d] has not implemented yet\n", __FUNCTION__, __LINE__);
798*53ee8cc1Swenshuai.xi #if 0
799*53ee8cc1Swenshuai.xi     switch (type)
800*53ee8cc1Swenshuai.xi     {
801*53ee8cc1Swenshuai.xi         case E_IRQ_CPU0_2_CPU1:
802*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU0, BIT(0));
803*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU0, 0);
804*53ee8cc1Swenshuai.xi             break;
805*53ee8cc1Swenshuai.xi         case E_IRQ_CPU0_2_CPU2:
806*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU0, BIT(1));
807*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU0, 0);
808*53ee8cc1Swenshuai.xi             break;
809*53ee8cc1Swenshuai.xi         case E_IRQ_CPU1_2_CPU0:
810*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU1, BIT(0));
811*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU1, 0);
812*53ee8cc1Swenshuai.xi             break;
813*53ee8cc1Swenshuai.xi         case E_IRQ_CPU1_2_CPU2:
814*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU1, BIT(1));
815*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU1, 0);
816*53ee8cc1Swenshuai.xi             break;
817*53ee8cc1Swenshuai.xi         case E_IRQ_CPU2_2_CPU0:
818*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU2, BIT(0));
819*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU2, 0);
820*53ee8cc1Swenshuai.xi             break;
821*53ee8cc1Swenshuai.xi         case E_IRQ_CPU2_2_CPU1:
822*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU2, BIT(1));
823*53ee8cc1Swenshuai.xi             _IRQ_WriteByte(REG_SEND_IRQ_FROM_CPU2, 0);
824*53ee8cc1Swenshuai.xi             break;
825*53ee8cc1Swenshuai.xi         default:
826*53ee8cc1Swenshuai.xi             break;
827*53ee8cc1Swenshuai.xi     }
828*53ee8cc1Swenshuai.xi #endif
829*53ee8cc1Swenshuai.xi }
830*53ee8cc1Swenshuai.xi 
HAL_IRQ_InISR()831*53ee8cc1Swenshuai.xi MS_BOOL HAL_IRQ_InISR()
832*53ee8cc1Swenshuai.xi {
833*53ee8cc1Swenshuai.xi     return (_bInIRQ || _bInFIQ);
834*53ee8cc1Swenshuai.xi }
835*53ee8cc1Swenshuai.xi 
836*53ee8cc1Swenshuai.xi #endif // #if defined (MSOS_TYPE_NOS)
837