1*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
2*53ee8cc1Swenshuai.xi //
3*53ee8cc1Swenshuai.xi // Copyright (c) 2011-2013 MStar Semiconductor, Inc.
4*53ee8cc1Swenshuai.xi // All rights reserved.
5*53ee8cc1Swenshuai.xi //
6*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
7*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
8*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
9*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
10*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
11*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
12*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
13*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
14*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
17*53ee8cc1Swenshuai.xi
18*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
19*53ee8cc1Swenshuai.xi // file halTSO.c
20*53ee8cc1Swenshuai.xi // @brief TS I/O HAL
21*53ee8cc1Swenshuai.xi // @author MStar Semiconductor,Inc.
22*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
23*53ee8cc1Swenshuai.xi #include "MsCommon.h"
24*53ee8cc1Swenshuai.xi #include "regTSO.h"
25*53ee8cc1Swenshuai.xi #include "halTSO.h"
26*53ee8cc1Swenshuai.xi #include "drvSYS.h"
27*53ee8cc1Swenshuai.xi #include "halCHIP.h"
28*53ee8cc1Swenshuai.xi
29*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
30*53ee8cc1Swenshuai.xi #include "drvCLKM.h"
31*53ee8cc1Swenshuai.xi #endif
32*53ee8cc1Swenshuai.xi
33*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
34*53ee8cc1Swenshuai.xi // Driver Compiler Option
35*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
36*53ee8cc1Swenshuai.xi #define TSP_HAL_REG_SAFE_MODE 1 // Register protection access between 1 task and 1+ ISR
37*53ee8cc1Swenshuai.xi
38*53ee8cc1Swenshuai.xi #define MIU_BUS 4
39*53ee8cc1Swenshuai.xi #define K6U02 (MDrv_SYS_GetChipRev() >= 0x1) // This feature/behavior is supported after K6 U02
40*53ee8cc1Swenshuai.xi
41*53ee8cc1Swenshuai.xi
42*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
43*53ee8cc1Swenshuai.xi // TSP Hardware Abstraction Layer
44*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
45*53ee8cc1Swenshuai.xi static REG_Ctrl_TSO* _TSOCtrl = NULL;
46*53ee8cc1Swenshuai.xi static REG_Ctrl_TSO1* _TSOCtrl1 = NULL;
47*53ee8cc1Swenshuai.xi
48*53ee8cc1Swenshuai.xi static MS_VIRT _u32TSORegBase = 0;
49*53ee8cc1Swenshuai.xi
50*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
51*53ee8cc1Swenshuai.xi // Debug Message
52*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
53*53ee8cc1Swenshuai.xi typedef enum
54*53ee8cc1Swenshuai.xi {
55*53ee8cc1Swenshuai.xi E_HAL_TSO_DBG_LEVEL_NONE, // no debug message shown
56*53ee8cc1Swenshuai.xi E_HAL_TSO_DBG_LEVEL_ERR, // only shows error message that can't be recover
57*53ee8cc1Swenshuai.xi E_HAL_TSO_DBG_LEVEL_WARN, // error case can be recover, like retry
58*53ee8cc1Swenshuai.xi E_HAL_TSO_DBG_LEVEL_EVENT, // event that is okay but better known, ex: timestamp ring, file circular, etc.
59*53ee8cc1Swenshuai.xi E_HAL_TSO_DBG_LEVEL_INFO, // information for internal parameter
60*53ee8cc1Swenshuai.xi E_HAL_TSO_DBG_LEVEL_FUNC, // Function trace and input parameter trace
61*53ee8cc1Swenshuai.xi E_HAL_TSO_DBG_LEVEL_TRACE, // debug trace
62*53ee8cc1Swenshuai.xi } EN_HAL_TSO_DBGMSG_LEVEL;
63*53ee8cc1Swenshuai.xi
64*53ee8cc1Swenshuai.xi typedef enum
65*53ee8cc1Swenshuai.xi {
66*53ee8cc1Swenshuai.xi E_HAL_TSO_DBG_MODEL_NONE, // @temporarily , need to refine
67*53ee8cc1Swenshuai.xi E_HAL_TSO_DBG_MODEL_ALL,
68*53ee8cc1Swenshuai.xi } EN_HAL_TSO_DBGMSG_MODEL;
69*53ee8cc1Swenshuai.xi
70*53ee8cc1Swenshuai.xi #define HAL_TSO_DBGMSG(_level,_model,_f) do {if(_u32TSODbgLevel >= (_level)&&((_u32TSODbgModel&_model)!=0)) (_f);} while(0)
71*53ee8cc1Swenshuai.xi static MS_U32 _u32TSODbgLevel = E_HAL_TSO_DBG_LEVEL_ERR;
72*53ee8cc1Swenshuai.xi static MS_U32 _u32TSODbgModel = E_HAL_TSO_DBG_MODEL_ALL;
73*53ee8cc1Swenshuai.xi
74*53ee8cc1Swenshuai.xi
75*53ee8cc1Swenshuai.xi //[NOTE] Jerry
76*53ee8cc1Swenshuai.xi // Some register has write order, for example, writing PCR_L will disable PCR counter
77*53ee8cc1Swenshuai.xi // writing PCR_M trigger nothing, writing PCR_H will enable PCR counter
78*53ee8cc1Swenshuai.xi #define _HAL_REG32_W(reg, value) do { (reg)->L = ((value) & 0x0000FFFF); \
79*53ee8cc1Swenshuai.xi (reg)->H = ((value) >> 16); } while(0)
80*53ee8cc1Swenshuai.xi
81*53ee8cc1Swenshuai.xi #define _HAL_REG16_W(reg, value) { (reg)->data = (MS_U16)((value) & 0xFFFF); }
82*53ee8cc1Swenshuai.xi
83*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
84*53ee8cc1Swenshuai.xi // Macro of bit operations
85*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
86*53ee8cc1Swenshuai.xi #define HAS_FLAG(flag, bit) ((flag) & (bit))
87*53ee8cc1Swenshuai.xi #define SET_FLAG(flag, bit) ((flag)|= (bit))
88*53ee8cc1Swenshuai.xi #define RESET_FLAG(flag, bit) ((flag)&= (~(bit)))
89*53ee8cc1Swenshuai.xi #define SET_FLAG1(flag, bit) ((flag)| (bit))
90*53ee8cc1Swenshuai.xi #define RESET_FLAG1(flag, bit) ((flag)& (~(bit)))
91*53ee8cc1Swenshuai.xi
92*53ee8cc1Swenshuai.xi
93*53ee8cc1Swenshuai.xi #define _REG16_SET(reg, value); _HAL_REG16_W(reg, SET_FLAG1(_HAL_REG16_R(reg), value));
94*53ee8cc1Swenshuai.xi #define _REG32_SET(reg, value); _HAL_REG32_W(reg, SET_FLAG1(_HAL_REG32_R(reg), value));
95*53ee8cc1Swenshuai.xi #define _REG16_CLR(reg, value); _HAL_REG16_W(reg, RESET_FLAG1(_HAL_REG16_R(reg), value));
96*53ee8cc1Swenshuai.xi #define _REG32_CLR(reg, value); _HAL_REG32_W(reg, RESET_FLAG1(_HAL_REG32_R(reg), value));
97*53ee8cc1Swenshuai.xi
98*53ee8cc1Swenshuai.xi
99*53ee8cc1Swenshuai.xi
100*53ee8cc1Swenshuai.xi
101*53ee8cc1Swenshuai.xi #define TSO_CLKGEN0_REG(addr) (*((volatile MS_U16*)(_u32TSORegBase + 0x1600UL + ((addr)<<2))))
102*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN 0x27
103*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN_MASK 0x001F
104*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN_SHIFT 2
105*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN_DISABLE 0x0001
106*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_IN_INVERT 0x0002
107*53ee8cc1Swenshuai.xi // bit[4:0] -> 0: disable clock
108*53ee8cc1Swenshuai.xi // 1: invert clock
109*53ee8cc1Swenshuai.xi // bit [3:2] -> 000: select TS0_CLK
110*53ee8cc1Swenshuai.xi // 001: select TS1_CLK
111*53ee8cc1Swenshuai.xi // 010: from demod 0
112*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_TRACE_MASK 0x0F00
113*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_TRACE_DISABLE 0x0100
114*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_TRACE_INVERT 0x0200
115*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_TRACE_216M 0x0000
116*53ee8cc1Swenshuai.xi
117*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_PHASE 0x2D
118*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_MASK 0x001F
119*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_SHIFT 0
120*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_PHASE_TUN_EN_MASK 0x0020
121*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_PHASE_TUN_ENABLE 0x0020
122*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_DIV_SEL_MASK 0x0040
123*53ee8cc1Swenshuai.xi #define HAL_TSO_OUT_DIV_SEL_172M_2N 0x0000
124*53ee8cc1Swenshuai.xi #define HAL_TSO_OUT_DIV_SEL_288M_2N 0x0040
125*53ee8cc1Swenshuai.xi
126*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_DIVNUM 0x2E
127*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_DIVNUM_MASK 0x07C0
128*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_DIVNUM_SHIFT 6
129*53ee8cc1Swenshuai.xi #define REG_CLKGEN_TSO_P_TSO_OUT_MASK 0xF800
130*53ee8cc1Swenshuai.xi #define REG_CLKGEN_TSO_P_TSO_OUT_SHIFT 13
131*53ee8cc1Swenshuai.xi
132*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_CLK 0x2F
133*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_CLK_MASK 0x001F
134*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_CLK_DISABLE 0x0001
135*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_CLK_INVERT 0x0002
136*53ee8cc1Swenshuai.xi #define REG_CLKGEN0_TSO_OUT_CLK_SRC_SHIFT 2
137*53ee8cc1Swenshuai.xi // bit[4:0] -> 0: disable clock
138*53ee8cc1Swenshuai.xi // 1: invert clock
139*53ee8cc1Swenshuai.xi // bit [4:2] -> 000: from demod 0, clk_dvbtc_ts_p
140*53ee8cc1Swenshuai.xi // 001: 62MHz
141*53ee8cc1Swenshuai.xi // 010: 54MHz
142*53ee8cc1Swenshuai.xi // 011: clk_p_tso_out (live in)
143*53ee8cc1Swenshuai.xi // 100: clk_p_tso_out_div8 (live in)
144*53ee8cc1Swenshuai.xi // 101: tso_out_div (clock/(N+1))
145*53ee8cc1Swenshuai.xi // 110: 86MHz
146*53ee8cc1Swenshuai.xi
147*53ee8cc1Swenshuai.xi #define TSO_CLKGEN1_REG(addr) (*((volatile MS_U16*)(_u32TSORegBase + 0x6600UL + ((addr)<<2))))
148*53ee8cc1Swenshuai.xi #define REG_CLKGEN1_DEMOD0_OUT_CLK 0x00
149*53ee8cc1Swenshuai.xi #define REG_CLKGEN1_DVBTM0_TS_DIVNUM_MASK 0x001F //demod0 div num of output clk
150*53ee8cc1Swenshuai.xi #define REG_CLKGEN1_DVBTM0_TS_DIVNUM_SHIFT 0
151*53ee8cc1Swenshuai.xi #define REG_CLKGEN1_ATSC_DVB0_DIV_SEL_MASK 0x0100 //demod0 div src of output clk
152*53ee8cc1Swenshuai.xi #define REG_CLKGEN1_ATSC_DVB0_DIV_SEL_SHIFT 8
153*53ee8cc1Swenshuai.xi // bit[8] -> 0: CLK_DMPLLDIV2
154*53ee8cc1Swenshuai.xi // 1: CLK_DMPLLDIV3
155*53ee8cc1Swenshuai.xi
156*53ee8cc1Swenshuai.xi #define TSO_CLKGEN2_REG(addr) (*((volatile MS_U16*)(_u32TSORegBase + 0x1400UL + ((addr)<<2))))
157*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO1_IN 0x06
158*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO2_IN 0x07
159*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO3_IN 0x08
160*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO4_IN 0x09
161*53ee8cc1Swenshuai.xi #define REG_CLKGEN2_TSO5_IN 0x0a
162*53ee8cc1Swenshuai.xi
163*53ee8cc1Swenshuai.xi #define TSP_TOP_REG(addr) (*((volatile MS_U16*)(_u32TSORegBase + 0x3c00UL + ((addr)<<2))))
164*53ee8cc1Swenshuai.xi #define REG_TOP_TSO_MUX 0x3A
165*53ee8cc1Swenshuai.xi #define REG_TOP_TSO_MUX_MASK 0x0007
166*53ee8cc1Swenshuai.xi #define REG_TOP_TSO1_MUX_SHIFT 0
167*53ee8cc1Swenshuai.xi #define REG_TOP_TSO2_MUX_SHIFT 4
168*53ee8cc1Swenshuai.xi #define REG_TOP_TSO3_MUX_SHIFT 8
169*53ee8cc1Swenshuai.xi #define REG_TOP_TSO4_MUX_SHIFT 12
170*53ee8cc1Swenshuai.xi
171*53ee8cc1Swenshuai.xi #define REG_TOP_TSO1_MUX 0x3B
172*53ee8cc1Swenshuai.xi #define REG_TOP_TSO5_MUX_SHIFT 0
173*53ee8cc1Swenshuai.xi #define REG_TOP_TSO6_MUX_SHIFT 4
174*53ee8cc1Swenshuai.xi // bit[2:0] -> 000: PAD_TS0
175*53ee8cc1Swenshuai.xi // 001: PAD_TS1
176*53ee8cc1Swenshuai.xi // 0111: DEMOD
177*53ee8cc1Swenshuai.xi
178*53ee8cc1Swenshuai.xi #if 0 // Not used
179*53ee8cc1Swenshuai.xi #define REG_TOP_MIU_GP1_i64 0x21
180*53ee8cc1Swenshuai.xi #define REG_TOP_MIU_GP1_i64_TSO_MASK 0x0080
181*53ee8cc1Swenshuai.xi #define REG_TOP_MIU_GP1_i64_TSO_128BIT_CLIENT 0x0000
182*53ee8cc1Swenshuai.xi #define REG_TOP_MIU_GP1_i64_TSO_64BIT_CLIENT 0x0080
183*53ee8cc1Swenshuai.xi #define REG_TOP_TS_CONFIG 0x57
184*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_CONFIG_MASK 0x0700
185*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_CONFIG_PARALLEL_IN 0x0100
186*53ee8cc1Swenshuai.xi #define REG_TOP_TS0_CONFIG_SERIAL_IN 0x0200
187*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_MASK 0x3800
188*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_PARALLEL_IN 0x0800
189*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_PARALLEL_OUT 0x1000
190*53ee8cc1Swenshuai.xi #define REG_TOP_TS1_CONFIG_SERIAL_IN 0x1800
191*53ee8cc1Swenshuai.xi #define REG_TOP_TS2_CONFIG_MASK 0x4000
192*53ee8cc1Swenshuai.xi #define REG_TOP_TS2_CONFIG_PARALLEL_IN 0x4000
193*53ee8cc1Swenshuai.xi #define REG_TOP_TSCB_CONFIG_MASK 0x8000
194*53ee8cc1Swenshuai.xi #define REG_TOP_TSCB_CONFIG_SERIAL_IN 0x8000
195*53ee8cc1Swenshuai.xi #define REG_TOP_TS_OUT_MODE 0x6E
196*53ee8cc1Swenshuai.xi #define REG_TOP_TS_OUT_MODE_MASK 0x0300
197*53ee8cc1Swenshuai.xi #define REG_TOP_TS_OUT_MODE_TSO 0x0200
198*53ee8cc1Swenshuai.xi #endif
199*53ee8cc1Swenshuai.xi
200*53ee8cc1Swenshuai.xi #define TSO_MIUDIG0_REG(addr) (*((volatile MS_U16*)(_u32TSORegBase + 0x0C00UL + ((addr)<<2))))
201*53ee8cc1Swenshuai.xi #define TSO_MIUDIG1_REG(addr) (*((volatile MS_U16*)(_u32TSORegBase + 0x2400UL + ((addr)<<2))))
202*53ee8cc1Swenshuai.xi #define REG_MIUDIG_MIU_SEL1 0x79
203*53ee8cc1Swenshuai.xi #define REG_MIUDIG_MIU_SEL1_TSO_SEL_MASK 0x0080
204*53ee8cc1Swenshuai.xi
205*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
206*53ee8cc1Swenshuai.xi // Implementation
207*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
_HAL_REG32_R(REG32_TSO * reg)208*53ee8cc1Swenshuai.xi static MS_U32 _HAL_REG32_R(REG32_TSO *reg)
209*53ee8cc1Swenshuai.xi {
210*53ee8cc1Swenshuai.xi MS_U32 value = 0;
211*53ee8cc1Swenshuai.xi value = (reg)->H << 16;
212*53ee8cc1Swenshuai.xi value |= (reg)->L;
213*53ee8cc1Swenshuai.xi return value;
214*53ee8cc1Swenshuai.xi }
215*53ee8cc1Swenshuai.xi
_HAL_REG16_R(REG16_TSO * reg)216*53ee8cc1Swenshuai.xi static MS_U16 _HAL_REG16_R(REG16_TSO *reg)
217*53ee8cc1Swenshuai.xi {
218*53ee8cc1Swenshuai.xi MS_U16 value = 0;
219*53ee8cc1Swenshuai.xi value = (reg)->data;
220*53ee8cc1Swenshuai.xi return value;
221*53ee8cc1Swenshuai.xi }
222*53ee8cc1Swenshuai.xi
HAL_TSO_SetBank(MS_VIRT u32BankAddr)223*53ee8cc1Swenshuai.xi void HAL_TSO_SetBank(MS_VIRT u32BankAddr)
224*53ee8cc1Swenshuai.xi {
225*53ee8cc1Swenshuai.xi _u32TSORegBase = u32BankAddr;
226*53ee8cc1Swenshuai.xi _TSOCtrl = (REG_Ctrl_TSO*)(_u32TSORegBase+ REG_CTRL_BASE_TSO); // 0x1706
227*53ee8cc1Swenshuai.xi _TSOCtrl1 = (REG_Ctrl_TSO1*)(_u32TSORegBase+ REG_CTRL_BASE_TSO1); // 0x1612
228*53ee8cc1Swenshuai.xi }
229*53ee8cc1Swenshuai.xi
230*53ee8cc1Swenshuai.xi //
231*53ee8cc1Swenshuai.xi // General API
232*53ee8cc1Swenshuai.xi //
HAL_TSO_Init(void)233*53ee8cc1Swenshuai.xi void HAL_TSO_Init(void)
234*53ee8cc1Swenshuai.xi {
235*53ee8cc1Swenshuai.xi //select MIU0, and 128bit MIU bus
236*53ee8cc1Swenshuai.xi /*
237*53ee8cc1Swenshuai.xi TSO_MIUDIG0_REG(REG_MIUDIG_MIU_SEL1) &= ~REG_MIUDIG_MIU_SEL1_TSO_SEL_MASK; //select miu0
238*53ee8cc1Swenshuai.xi TSO_MIUDIG1_REG(REG_MIUDIG_MIU_SEL1) &= ~REG_MIUDIG_MIU_SEL1_TSO_SEL_MASK; //select miu0
239*53ee8cc1Swenshuai.xi TSP_TOP_REG(REG_TOP_MIU_GP1_i64) =
240*53ee8cc1Swenshuai.xi (TSP_TOP_REG(REG_TOP_MIU_GP1_i64) & ~REG_TOP_MIU_GP1_i64_TSO_MASK) | REG_TOP_MIU_GP1_i64_TSO_128BIT_CLIENT;
241*53ee8cc1Swenshuai.xi */
242*53ee8cc1Swenshuai.xi
243*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG5), TSO_CONFIG5_FIXED_MIU_REG_FLUSH);
244*53ee8cc1Swenshuai.xi if(K6U02)
245*53ee8cc1Swenshuai.xi {
246*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl1->REG_TSO_MIU_ABT_CONFIG_1), REG_MIU_ABT_CONFIG_1_CHECK2MI_RDY | REG_MIU_ABT_CONFIG_1_MIU_FIXED_LAST_WD_EN_DONE_Z);
247*53ee8cc1Swenshuai.xi }
248*53ee8cc1Swenshuai.xi }
249*53ee8cc1Swenshuai.xi
HAL_TSO_Reset_All(MS_U8 u8Eng)250*53ee8cc1Swenshuai.xi void HAL_TSO_Reset_All(MS_U8 u8Eng)
251*53ee8cc1Swenshuai.xi {
252*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ);//low active
253*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->SW_RSTZ), TSO_SW_RSTZ);
254*53ee8cc1Swenshuai.xi
255*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->SW_RSTZ), TSO_SW_RST_ALL | TSO_SW_RST_ALL1);
256*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->SW_RSTZ), TSO_SW_RST_ALL | TSO_SW_RST_ALL1);
257*53ee8cc1Swenshuai.xi }
258*53ee8cc1Swenshuai.xi
HAL_TSO_Reset(MS_U8 u8Eng)259*53ee8cc1Swenshuai.xi void HAL_TSO_Reset(MS_U8 u8Eng)
260*53ee8cc1Swenshuai.xi {
261*53ee8cc1Swenshuai.xi //@TODO not find in register table
262*53ee8cc1Swenshuai.xi /*
263*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl[u8Eng].SW_RSTZ), _HAL_REG16_R(&(_TSOCtrl[u8Eng].SW_RSTZ)) & ~TSO_SW_RSTZ_DISABLE);
264*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl[u8Eng].SW_RSTZ), _HAL_REG16_R(&(_TSOCtrl[u8Eng].SW_RSTZ)) | TSO_SW_RSTZ_DISABLE);
265*53ee8cc1Swenshuai.xi */
266*53ee8cc1Swenshuai.xi }
267*53ee8cc1Swenshuai.xi
HAL_TSO_Reset_SubItem(MS_U8 u8Eng,MS_U16 u16RstItem)268*53ee8cc1Swenshuai.xi void HAL_TSO_Reset_SubItem(MS_U8 u8Eng, MS_U16 u16RstItem)
269*53ee8cc1Swenshuai.xi {
270*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl[u8Eng].SW_RSTZ), (_HAL_REG16_R(&(_TSOCtrl[u8Eng].SW_RSTZ)) | u16RstItem));
271*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl[u8Eng].SW_RSTZ), (_HAL_REG16_R(&(_TSOCtrl[u8Eng].SW_RSTZ)) & ~u16RstItem));
272*53ee8cc1Swenshuai.xi }
273*53ee8cc1Swenshuai.xi
HAL_TSO_HWInt_Enable(MS_U8 u8Eng,MS_BOOL benable,MS_U16 u16init)274*53ee8cc1Swenshuai.xi void HAL_TSO_HWInt_Enable(MS_U8 u8Eng, MS_BOOL benable, MS_U16 u16init)
275*53ee8cc1Swenshuai.xi {
276*53ee8cc1Swenshuai.xi REG16_TSO *reg = (u8Eng == 0)? &(_TSOCtrl->INTERRUPT) : &(_TSOCtrl->INTERRUPT1);
277*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(reg);
278*53ee8cc1Swenshuai.xi
279*53ee8cc1Swenshuai.xi if(benable)
280*53ee8cc1Swenshuai.xi {
281*53ee8cc1Swenshuai.xi _HAL_REG16_W(reg, (u16data | u16init));
282*53ee8cc1Swenshuai.xi }
283*53ee8cc1Swenshuai.xi else
284*53ee8cc1Swenshuai.xi {
285*53ee8cc1Swenshuai.xi _HAL_REG16_W(reg, (u16data & ~u16init));
286*53ee8cc1Swenshuai.xi }
287*53ee8cc1Swenshuai.xi }
288*53ee8cc1Swenshuai.xi
HAL_TSO_HWInt_Clear(MS_U8 u8Eng,MS_U16 u16Int)289*53ee8cc1Swenshuai.xi void HAL_TSO_HWInt_Clear(MS_U8 u8Eng, MS_U16 u16Int)
290*53ee8cc1Swenshuai.xi {
291*53ee8cc1Swenshuai.xi REG16_TSO *reg = (u8Eng == 0)? &(_TSOCtrl->INTERRUPT) : &(_TSOCtrl->INTERRUPT1);
292*53ee8cc1Swenshuai.xi
293*53ee8cc1Swenshuai.xi _HAL_REG16_W(reg, (_HAL_REG16_R(reg) & ~u16Int));
294*53ee8cc1Swenshuai.xi }
295*53ee8cc1Swenshuai.xi
HAL_TSO_HWInt_Status(MS_U8 u8Eng)296*53ee8cc1Swenshuai.xi MS_U16 HAL_TSO_HWInt_Status(MS_U8 u8Eng)
297*53ee8cc1Swenshuai.xi {
298*53ee8cc1Swenshuai.xi REG16_TSO *reg = (u8Eng == 0)? &(_TSOCtrl->INTERRUPT) : &(_TSOCtrl->INTERRUPT1);
299*53ee8cc1Swenshuai.xi
300*53ee8cc1Swenshuai.xi return (_HAL_REG16_R(reg) & TSO_INT_STS_MASK);
301*53ee8cc1Swenshuai.xi }
302*53ee8cc1Swenshuai.xi
HAL_TSO_3WirePadMapping(MS_U8 u8Pad3WireId,MS_U16 * u16Pad,MS_U16 * u16Clk)303*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_3WirePadMapping(MS_U8 u8Pad3WireId, MS_U16 *u16Pad, MS_U16 *u16Clk)
304*53ee8cc1Swenshuai.xi {
305*53ee8cc1Swenshuai.xi switch(u8Pad3WireId)
306*53ee8cc1Swenshuai.xi {
307*53ee8cc1Swenshuai.xi case 3:
308*53ee8cc1Swenshuai.xi *u16Pad = HAL_TSOIN_MUX_TS3;
309*53ee8cc1Swenshuai.xi *u16Clk = TSO_CLKIN_TS3;
310*53ee8cc1Swenshuai.xi break;
311*53ee8cc1Swenshuai.xi case 4:
312*53ee8cc1Swenshuai.xi *u16Pad = HAL_TSOIN_MUX_TS4;
313*53ee8cc1Swenshuai.xi *u16Clk = TSO_CLKIN_TS4;
314*53ee8cc1Swenshuai.xi break;
315*53ee8cc1Swenshuai.xi case 5:
316*53ee8cc1Swenshuai.xi *u16Pad = HAL_TSOIN_MUX_TS5;
317*53ee8cc1Swenshuai.xi *u16Clk = TSO_CLKIN_TS5;
318*53ee8cc1Swenshuai.xi break;
319*53ee8cc1Swenshuai.xi case 6:
320*53ee8cc1Swenshuai.xi *u16Pad = HAL_TSOIN_MUX_TS6;
321*53ee8cc1Swenshuai.xi *u16Clk = TSO_CLKIN_TS6;
322*53ee8cc1Swenshuai.xi break;
323*53ee8cc1Swenshuai.xi default:
324*53ee8cc1Swenshuai.xi printf("[%s][%d]: Not support !!\n", __FUNCTION__, __LINE__);
325*53ee8cc1Swenshuai.xi return FALSE;
326*53ee8cc1Swenshuai.xi }
327*53ee8cc1Swenshuai.xi
328*53ee8cc1Swenshuai.xi return TRUE;
329*53ee8cc1Swenshuai.xi }
330*53ee8cc1Swenshuai.xi
331*53ee8cc1Swenshuai.xi
HAL_TSO_SelPad(MS_U8 u8Eng,MS_U8 u8TsIf,MS_U16 u16InPadSel,MS_BOOL bParallel)332*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_SelPad(MS_U8 u8Eng, MS_U8 u8TsIf, MS_U16 u16InPadSel, MS_BOOL bParallel)
333*53ee8cc1Swenshuai.xi {
334*53ee8cc1Swenshuai.xi MS_U16 u16Reg, u16RegShift;
335*53ee8cc1Swenshuai.xi
336*53ee8cc1Swenshuai.xi switch(u8TsIf)
337*53ee8cc1Swenshuai.xi {
338*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
339*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO_MUX;
340*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO1_MUX_SHIFT;
341*53ee8cc1Swenshuai.xi break;
342*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
343*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO_MUX;
344*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO2_MUX_SHIFT;
345*53ee8cc1Swenshuai.xi break;
346*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
347*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO_MUX;
348*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO3_MUX_SHIFT;
349*53ee8cc1Swenshuai.xi break;
350*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
351*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO_MUX;
352*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO4_MUX_SHIFT;
353*53ee8cc1Swenshuai.xi break;
354*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
355*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO1_MUX;
356*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO5_MUX_SHIFT;
357*53ee8cc1Swenshuai.xi break;
358*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
359*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO1_MUX;
360*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO6_MUX_SHIFT;
361*53ee8cc1Swenshuai.xi break;
362*53ee8cc1Swenshuai.xi default:
363*53ee8cc1Swenshuai.xi printf("Not support !!\n");
364*53ee8cc1Swenshuai.xi return FALSE;
365*53ee8cc1Swenshuai.xi }
366*53ee8cc1Swenshuai.xi
367*53ee8cc1Swenshuai.xi TSP_TOP_REG(u16Reg) = (TSP_TOP_REG(u16Reg) & ~(REG_TOP_TSO_MUX_MASK << u16RegShift)) | (u16InPadSel << u16RegShift);
368*53ee8cc1Swenshuai.xi
369*53ee8cc1Swenshuai.xi //@NOTE: no need to change input pad mode dynamically (Mboot handle it...)
370*53ee8cc1Swenshuai.xi
371*53ee8cc1Swenshuai.xi return TRUE;
372*53ee8cc1Swenshuai.xi }
373*53ee8cc1Swenshuai.xi
HAL_TSO_OutPad(MS_U8 u8Eng,MS_U16 * pu16OutPad,MS_BOOL bSet)374*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_OutPad(MS_U8 u8Eng, MS_U16* pu16OutPad, MS_BOOL bSet)
375*53ee8cc1Swenshuai.xi {
376*53ee8cc1Swenshuai.xi //@TODO not implement
377*53ee8cc1Swenshuai.xi return TRUE;
378*53ee8cc1Swenshuai.xi }
379*53ee8cc1Swenshuai.xi
380*53ee8cc1Swenshuai.xi
HAL_TSO_GetInputTSIF_Status(MS_U8 u8Eng,MS_U8 u8TsIf,MS_U16 * pu16Pad,MS_BOOL * pbClkInvert,MS_BOOL * pbExtSync,MS_BOOL * pbParl)381*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_GetInputTSIF_Status(MS_U8 u8Eng, MS_U8 u8TsIf, MS_U16* pu16Pad, MS_BOOL* pbClkInvert, MS_BOOL* pbExtSync, MS_BOOL* pbParl)
382*53ee8cc1Swenshuai.xi {
383*53ee8cc1Swenshuai.xi MS_U16 u16Reg, u16RegShift;
384*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
385*53ee8cc1Swenshuai.xi REG16_TSO* reg16 = 0;
386*53ee8cc1Swenshuai.xi
387*53ee8cc1Swenshuai.xi // Set pad mux
388*53ee8cc1Swenshuai.xi switch(u8TsIf)
389*53ee8cc1Swenshuai.xi {
390*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
391*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO_MUX;
392*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO1_MUX_SHIFT;
393*53ee8cc1Swenshuai.xi break;
394*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
395*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO_MUX;
396*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO2_MUX_SHIFT;
397*53ee8cc1Swenshuai.xi break;
398*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
399*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO_MUX;
400*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO3_MUX_SHIFT;
401*53ee8cc1Swenshuai.xi break;
402*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
403*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO_MUX;
404*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO4_MUX_SHIFT;
405*53ee8cc1Swenshuai.xi break;
406*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
407*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO1_MUX;
408*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO5_MUX_SHIFT;
409*53ee8cc1Swenshuai.xi break;
410*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
411*53ee8cc1Swenshuai.xi u16Reg = REG_TOP_TSO1_MUX;
412*53ee8cc1Swenshuai.xi u16RegShift = REG_TOP_TSO6_MUX_SHIFT;
413*53ee8cc1Swenshuai.xi break;
414*53ee8cc1Swenshuai.xi default:
415*53ee8cc1Swenshuai.xi printf("Not support !!\n");
416*53ee8cc1Swenshuai.xi return FALSE;
417*53ee8cc1Swenshuai.xi }
418*53ee8cc1Swenshuai.xi
419*53ee8cc1Swenshuai.xi *pu16Pad = (TSP_TOP_REG(u16Reg) >> u16RegShift) & REG_TOP_TSO_MUX_MASK;
420*53ee8cc1Swenshuai.xi
421*53ee8cc1Swenshuai.xi switch(u8TsIf)
422*53ee8cc1Swenshuai.xi {
423*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
424*53ee8cc1Swenshuai.xi u16data = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) & REG_CLKGEN0_TSO_IN_MASK;
425*53ee8cc1Swenshuai.xi reg16 = &(_TSOCtrl->CHANNEL0_IF1_CONFIG2);
426*53ee8cc1Swenshuai.xi break;
427*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
428*53ee8cc1Swenshuai.xi u16data = TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) & REG_CLKGEN0_TSO_IN_MASK;
429*53ee8cc1Swenshuai.xi reg16 = &(_TSOCtrl->CHANNEL0_IF2_CONFIG2);
430*53ee8cc1Swenshuai.xi break;
431*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
432*53ee8cc1Swenshuai.xi u16data = TSO_CLKGEN2_REG(REG_CLKGEN2_TSO2_IN) & REG_CLKGEN0_TSO_IN_MASK;
433*53ee8cc1Swenshuai.xi reg16 = &(_TSOCtrl->CHANNEL0_IF3_CONFIG2);
434*53ee8cc1Swenshuai.xi break;
435*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
436*53ee8cc1Swenshuai.xi u16data = TSO_CLKGEN2_REG(REG_CLKGEN2_TSO3_IN) & REG_CLKGEN0_TSO_IN_MASK;
437*53ee8cc1Swenshuai.xi reg16 = &(_TSOCtrl->CHANNEL0_IF4_CONFIG2);
438*53ee8cc1Swenshuai.xi break;
439*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
440*53ee8cc1Swenshuai.xi u16data = TSO_CLKGEN2_REG(REG_CLKGEN2_TSO4_IN) & REG_CLKGEN0_TSO_IN_MASK;
441*53ee8cc1Swenshuai.xi reg16 = &(_TSOCtrl->CHANNEL0_IF5_CONFIG2);
442*53ee8cc1Swenshuai.xi break;
443*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
444*53ee8cc1Swenshuai.xi u16data = TSO_CLKGEN2_REG(REG_CLKGEN2_TSO5_IN) & REG_CLKGEN0_TSO_IN_MASK;
445*53ee8cc1Swenshuai.xi reg16 = &(_TSOCtrl->CHANNEL0_IF6_CONFIG2);
446*53ee8cc1Swenshuai.xi break;
447*53ee8cc1Swenshuai.xi default:
448*53ee8cc1Swenshuai.xi printf("Not support !!\n");
449*53ee8cc1Swenshuai.xi return FALSE;
450*53ee8cc1Swenshuai.xi }
451*53ee8cc1Swenshuai.xi
452*53ee8cc1Swenshuai.xi *pbExtSync = ((_HAL_REG16_R(reg16) & TSO_CHCFG_EXT_SYNC_SEL) == TSO_CHCFG_EXT_SYNC_SEL);
453*53ee8cc1Swenshuai.xi *pbParl = ((_HAL_REG16_R(reg16) & TSO_CHCFG_P_SEL) == TSO_CHCFG_P_SEL);
454*53ee8cc1Swenshuai.xi *pbClkInvert = ((u16data & REG_CLKGEN0_TSO_IN_INVERT) == REG_CLKGEN0_TSO_IN_INVERT);
455*53ee8cc1Swenshuai.xi
456*53ee8cc1Swenshuai.xi return TRUE;
457*53ee8cc1Swenshuai.xi }
458*53ee8cc1Swenshuai.xi
HAL_TSO_Set_InClk(MS_U8 u8Eng,MS_U8 u8TsIf,MS_U16 u16ClkSel,MS_BOOL bClkInvert,MS_BOOL bEnable)459*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_InClk(MS_U8 u8Eng, MS_U8 u8TsIf, MS_U16 u16ClkSel, MS_BOOL bClkInvert, MS_BOOL bEnable)
460*53ee8cc1Swenshuai.xi {
461*53ee8cc1Swenshuai.xi MS_BOOL isCLKGEN0 = FALSE;
462*53ee8cc1Swenshuai.xi MS_U16 u16Reg;
463*53ee8cc1Swenshuai.xi MS_U16 u16value = 0;
464*53ee8cc1Swenshuai.xi
465*53ee8cc1Swenshuai.xi switch(u8TsIf)
466*53ee8cc1Swenshuai.xi {
467*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
468*53ee8cc1Swenshuai.xi isCLKGEN0 = TRUE;
469*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN0_TSO_IN;
470*53ee8cc1Swenshuai.xi break;
471*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
472*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN2_TSO1_IN;
473*53ee8cc1Swenshuai.xi break;
474*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
475*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN2_TSO2_IN;
476*53ee8cc1Swenshuai.xi break;
477*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
478*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN2_TSO3_IN;
479*53ee8cc1Swenshuai.xi break;
480*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
481*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN2_TSO4_IN;
482*53ee8cc1Swenshuai.xi break;
483*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
484*53ee8cc1Swenshuai.xi u16Reg = REG_CLKGEN2_TSO5_IN;
485*53ee8cc1Swenshuai.xi break;
486*53ee8cc1Swenshuai.xi default:
487*53ee8cc1Swenshuai.xi printf("Not support !!\n");
488*53ee8cc1Swenshuai.xi return FALSE;
489*53ee8cc1Swenshuai.xi }
490*53ee8cc1Swenshuai.xi
491*53ee8cc1Swenshuai.xi if(u16ClkSel == 0xFFFF)
492*53ee8cc1Swenshuai.xi {
493*53ee8cc1Swenshuai.xi return FALSE;
494*53ee8cc1Swenshuai.xi }
495*53ee8cc1Swenshuai.xi
496*53ee8cc1Swenshuai.xi if(isCLKGEN0)
497*53ee8cc1Swenshuai.xi {
498*53ee8cc1Swenshuai.xi u16value = TSO_CLKGEN0_REG(u16Reg) & ~REG_CLKGEN0_TSO_IN_MASK;
499*53ee8cc1Swenshuai.xi }
500*53ee8cc1Swenshuai.xi else
501*53ee8cc1Swenshuai.xi {
502*53ee8cc1Swenshuai.xi u16value = TSO_CLKGEN2_REG(u16Reg) & ~REG_CLKGEN0_TSO_IN_MASK;
503*53ee8cc1Swenshuai.xi }
504*53ee8cc1Swenshuai.xi
505*53ee8cc1Swenshuai.xi if(!bEnable)
506*53ee8cc1Swenshuai.xi {
507*53ee8cc1Swenshuai.xi u16value |= REG_CLKGEN0_TSO_IN_DISABLE;
508*53ee8cc1Swenshuai.xi }
509*53ee8cc1Swenshuai.xi else
510*53ee8cc1Swenshuai.xi {
511*53ee8cc1Swenshuai.xi #ifndef CONFIG_MSTAR_CLKM
512*53ee8cc1Swenshuai.xi u16value |= (u16ClkSel << REG_CLKGEN0_TSO_IN_SHIFT);
513*53ee8cc1Swenshuai.xi #endif
514*53ee8cc1Swenshuai.xi
515*53ee8cc1Swenshuai.xi if(bClkInvert)
516*53ee8cc1Swenshuai.xi {
517*53ee8cc1Swenshuai.xi u16value |= REG_CLKGEN0_TSO_IN_INVERT;
518*53ee8cc1Swenshuai.xi }
519*53ee8cc1Swenshuai.xi }
520*53ee8cc1Swenshuai.xi
521*53ee8cc1Swenshuai.xi if(isCLKGEN0)
522*53ee8cc1Swenshuai.xi {
523*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(u16Reg) = u16value;
524*53ee8cc1Swenshuai.xi }
525*53ee8cc1Swenshuai.xi else
526*53ee8cc1Swenshuai.xi {
527*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(u16Reg) = u16value;
528*53ee8cc1Swenshuai.xi }
529*53ee8cc1Swenshuai.xi
530*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
531*53ee8cc1Swenshuai.xi
532*53ee8cc1Swenshuai.xi MS_S32 s32Handle;
533*53ee8cc1Swenshuai.xi char u8ClkSrcName[20] = "";
534*53ee8cc1Swenshuai.xi MS_U8 u8Idx = u8TsIf - 1;
535*53ee8cc1Swenshuai.xi
536*53ee8cc1Swenshuai.xi switch(u16ClkSel)
537*53ee8cc1Swenshuai.xi {
538*53ee8cc1Swenshuai.xi case TSO_CLKIN_TS0:
539*53ee8cc1Swenshuai.xi sprintf(u8ClkSrcName, "CLK_TSOIN%u_PAD0", u8Idx);
540*53ee8cc1Swenshuai.xi break;
541*53ee8cc1Swenshuai.xi case TSO_CLKIN_TS1:
542*53ee8cc1Swenshuai.xi sprintf(u8ClkSrcName, "CLK_TSOIN%u_PAD1", u8Idx);
543*53ee8cc1Swenshuai.xi break;
544*53ee8cc1Swenshuai.xi case TSO_CLKIN_TS2:
545*53ee8cc1Swenshuai.xi sprintf(u8ClkSrcName, "CLK_TSOIN%u_PAD2", u8Idx);
546*53ee8cc1Swenshuai.xi break;
547*53ee8cc1Swenshuai.xi case TSO_CLKIN_TS3:
548*53ee8cc1Swenshuai.xi sprintf(u8ClkSrcName, "CLK_TSOIN%u_PAD3", u8Idx);
549*53ee8cc1Swenshuai.xi break;
550*53ee8cc1Swenshuai.xi case TSO_CLKIN_TS4:
551*53ee8cc1Swenshuai.xi sprintf(u8ClkSrcName, "CLK_TSOIN%u_PAD4", u8Idx);
552*53ee8cc1Swenshuai.xi break;
553*53ee8cc1Swenshuai.xi case TSO_CLKIN_TS5:
554*53ee8cc1Swenshuai.xi sprintf(u8ClkSrcName, "CLK_TSOIN%u_PAD5", u8Idx);
555*53ee8cc1Swenshuai.xi break;
556*53ee8cc1Swenshuai.xi default:
557*53ee8cc1Swenshuai.xi printf("[%s][%d] Not support !!\n", __FUNCTION__, __LINE__);
558*53ee8cc1Swenshuai.xi return FALSE;
559*53ee8cc1Swenshuai.xi }
560*53ee8cc1Swenshuai.xi
561*53ee8cc1Swenshuai.xi switch(u8TsIf)
562*53ee8cc1Swenshuai.xi {
563*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
564*53ee8cc1Swenshuai.xi s32Handle = Drv_Clkm_Get_Handle("g_clk_tso_in");
565*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32Handle, u8ClkSrcName);
566*53ee8cc1Swenshuai.xi break;
567*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
568*53ee8cc1Swenshuai.xi s32Handle = Drv_Clkm_Get_Handle("g_clk_tso1_in");
569*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32Handle, u8ClkSrcName);
570*53ee8cc1Swenshuai.xi break;
571*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
572*53ee8cc1Swenshuai.xi s32Handle = Drv_Clkm_Get_Handle("g_clk_tso2_in");
573*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32Handle, u8ClkSrcName);
574*53ee8cc1Swenshuai.xi break;
575*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
576*53ee8cc1Swenshuai.xi s32Handle = Drv_Clkm_Get_Handle("g_clk_tso3_in");
577*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32Handle, u8ClkSrcName);
578*53ee8cc1Swenshuai.xi break;
579*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
580*53ee8cc1Swenshuai.xi s32Handle = Drv_Clkm_Get_Handle("g_clk_tso4_in");
581*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32Handle, u8ClkSrcName);
582*53ee8cc1Swenshuai.xi break;
583*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
584*53ee8cc1Swenshuai.xi s32Handle = Drv_Clkm_Get_Handle("g_clk_tso5_in");
585*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32Handle, u8ClkSrcName);
586*53ee8cc1Swenshuai.xi break;
587*53ee8cc1Swenshuai.xi default:
588*53ee8cc1Swenshuai.xi printf("Not support !!\n");
589*53ee8cc1Swenshuai.xi return FALSE;
590*53ee8cc1Swenshuai.xi }
591*53ee8cc1Swenshuai.xi
592*53ee8cc1Swenshuai.xi #endif
593*53ee8cc1Swenshuai.xi
594*53ee8cc1Swenshuai.xi return TRUE;
595*53ee8cc1Swenshuai.xi }
596*53ee8cc1Swenshuai.xi
597*53ee8cc1Swenshuai.xi #if 0
598*53ee8cc1Swenshuai.xi #define NPM_REG_ANAMISC 0x10C00 //0x110c00 //ana misc
599*53ee8cc1Swenshuai.xi #define NPM_REG_MIPS_PLLCLK (NPM_REG_ANAMISC+0x0002)
600*53ee8cc1Swenshuai.xi static MS_U32 _HAL_TSO_CPU_QueryClock(void)
601*53ee8cc1Swenshuai.xi {
602*53ee8cc1Swenshuai.xi MS_U32 u32Count = 0;
603*53ee8cc1Swenshuai.xi MS_U32 u32Speed = 0;
604*53ee8cc1Swenshuai.xi //here we assum that _u32TSORegBase is the same as non-PM bank
605*53ee8cc1Swenshuai.xi u32Speed = (MS_U32)((volatile MS_U16*)(_u32TSORegBase))[NPM_REG_MIPS_PLLCLK];
606*53ee8cc1Swenshuai.xi u32Count = ((u32Speed & 0xFF00) >> 8) * 12000000;
607*53ee8cc1Swenshuai.xi
608*53ee8cc1Swenshuai.xi return u32Count;
609*53ee8cc1Swenshuai.xi }
610*53ee8cc1Swenshuai.xi
611*53ee8cc1Swenshuai.xi static void _HAL_TSO_Delay(MS_U32 u32Us)
612*53ee8cc1Swenshuai.xi {
613*53ee8cc1Swenshuai.xi MS_U32 u32CPUClk = _HAL_TSO_CPU_QueryClock();
614*53ee8cc1Swenshuai.xi register MS_U32 u32Loop = (((u32CPUClk/1000000)/3)*(u32Us));// 3 cycles / loop
615*53ee8cc1Swenshuai.xi while(u32Loop--);
616*53ee8cc1Swenshuai.xi }
617*53ee8cc1Swenshuai.xi #endif
618*53ee8cc1Swenshuai.xi
HAL_TSO_OutClk_DefSelect(MS_U8 u8Eng,MS_U16 u16PadSel,MS_BOOL bSet,HalTSOOutClk * pstOutClkSet)619*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_OutClk_DefSelect(MS_U8 u8Eng, MS_U16 u16PadSel, MS_BOOL bSet, HalTSOOutClk* pstOutClkSet)
620*53ee8cc1Swenshuai.xi {
621*53ee8cc1Swenshuai.xi if((u16PadSel == 0xFFFF) || (bSet == TRUE))
622*53ee8cc1Swenshuai.xi {
623*53ee8cc1Swenshuai.xi return FALSE; //not support yet
624*53ee8cc1Swenshuai.xi }
625*53ee8cc1Swenshuai.xi
626*53ee8cc1Swenshuai.xi switch(u16PadSel)
627*53ee8cc1Swenshuai.xi {
628*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS0:
629*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
630*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS0IN;
631*53ee8cc1Swenshuai.xi break;
632*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS1:
633*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
634*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS1IN;
635*53ee8cc1Swenshuai.xi break;
636*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS2:
637*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
638*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS2IN;
639*53ee8cc1Swenshuai.xi break;
640*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS3:
641*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
642*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS3IN;
643*53ee8cc1Swenshuai.xi break;
644*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS4:
645*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
646*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS4IN;
647*53ee8cc1Swenshuai.xi break;
648*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TS5:
649*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT;
650*53ee8cc1Swenshuai.xi pstOutClkSet->u16PreTsoOutClk = HAL_PRE_TSO_OUT_SEL_TS5IN;
651*53ee8cc1Swenshuai.xi break;
652*53ee8cc1Swenshuai.xi /*
653*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_TSDEMOD0:
654*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_FROM_DEMOD;
655*53ee8cc1Swenshuai.xi break;
656*53ee8cc1Swenshuai.xi */
657*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_MEM:
658*53ee8cc1Swenshuai.xi case HAL_TSOIN_MUX_MEM1:
659*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutClk = HAL_TSO_OUT_SEL_TSO_OUT_DIV2N;
660*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutDivSrc = HAL_TSO_OUT_DIV_SEL_172M_2N;
661*53ee8cc1Swenshuai.xi pstOutClkSet->u16OutDivNum = 0x0F; //default: 172.8/2*(15+1) = 5.4M
662*53ee8cc1Swenshuai.xi break;
663*53ee8cc1Swenshuai.xi default:
664*53ee8cc1Swenshuai.xi return FALSE;
665*53ee8cc1Swenshuai.xi }
666*53ee8cc1Swenshuai.xi
667*53ee8cc1Swenshuai.xi return TRUE;
668*53ee8cc1Swenshuai.xi }
669*53ee8cc1Swenshuai.xi
670*53ee8cc1Swenshuai.xi
HAL_TSO_TSOOutDiv(MS_U8 u8Eng,MS_U16 * pu16ClkOutDivSrcSel,MS_U16 * pu16ClkOutDivNum,MS_BOOL bSet)671*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_TSOOutDiv(MS_U8 u8Eng, MS_U16 *pu16ClkOutDivSrcSel, MS_U16 *pu16ClkOutDivNum, MS_BOOL bSet)
672*53ee8cc1Swenshuai.xi {
673*53ee8cc1Swenshuai.xi //clock source for clock divide
674*53ee8cc1Swenshuai.xi if(bSet == TRUE)
675*53ee8cc1Swenshuai.xi {
676*53ee8cc1Swenshuai.xi /*
677*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) =
678*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) & ~REG_CLKGEN0_TSO_TRACE_MASK) | REG_CLKGEN0_TSO_TRACE_216M;
679*53ee8cc1Swenshuai.xi */
680*53ee8cc1Swenshuai.xi
681*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) =
682*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) & ~REG_CLKGEN0_TSO_OUT_DIV_SEL_MASK) | (*pu16ClkOutDivSrcSel);
683*53ee8cc1Swenshuai.xi
684*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_DIVNUM) =
685*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_DIVNUM) & ~REG_CLKGEN0_TSO_OUT_DIVNUM_MASK) | (*pu16ClkOutDivNum << REG_CLKGEN0_TSO_OUT_DIVNUM_SHIFT);
686*53ee8cc1Swenshuai.xi }
687*53ee8cc1Swenshuai.xi else
688*53ee8cc1Swenshuai.xi {
689*53ee8cc1Swenshuai.xi *pu16ClkOutDivSrcSel = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) & REG_CLKGEN0_TSO_OUT_DIV_SEL_MASK;
690*53ee8cc1Swenshuai.xi *pu16ClkOutDivNum = (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_DIVNUM) & REG_CLKGEN0_TSO_OUT_DIVNUM_MASK) >> REG_CLKGEN0_TSO_OUT_DIVNUM_SHIFT;
691*53ee8cc1Swenshuai.xi }
692*53ee8cc1Swenshuai.xi
693*53ee8cc1Swenshuai.xi return TRUE;
694*53ee8cc1Swenshuai.xi }
695*53ee8cc1Swenshuai.xi
HAL_TSO_PreTsoOutClk(MS_U8 u8Eng,MS_U16 * pu16PreTsoOutSel,MS_BOOL bSet)696*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_PreTsoOutClk(MS_U8 u8Eng, MS_U16* pu16PreTsoOutSel, MS_BOOL bSet)
697*53ee8cc1Swenshuai.xi {
698*53ee8cc1Swenshuai.xi if(bSet == TRUE)
699*53ee8cc1Swenshuai.xi {
700*53ee8cc1Swenshuai.xi if(*pu16PreTsoOutSel > HAL_PRE_TSO_OUT_SEL_TS6IN)
701*53ee8cc1Swenshuai.xi {
702*53ee8cc1Swenshuai.xi return FALSE;
703*53ee8cc1Swenshuai.xi }
704*53ee8cc1Swenshuai.xi
705*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_DIVNUM) =
706*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_DIVNUM) & ~REG_CLKGEN_TSO_P_TSO_OUT_MASK) | ((*pu16PreTsoOutSel) << REG_CLKGEN_TSO_P_TSO_OUT_SHIFT);
707*53ee8cc1Swenshuai.xi }
708*53ee8cc1Swenshuai.xi else
709*53ee8cc1Swenshuai.xi {
710*53ee8cc1Swenshuai.xi *pu16PreTsoOutSel = (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_DIVNUM) & REG_CLKGEN_TSO_P_TSO_OUT_MASK) >> REG_CLKGEN_TSO_P_TSO_OUT_SHIFT;
711*53ee8cc1Swenshuai.xi }
712*53ee8cc1Swenshuai.xi
713*53ee8cc1Swenshuai.xi return TRUE;
714*53ee8cc1Swenshuai.xi }
715*53ee8cc1Swenshuai.xi
HAL_TSO_OutputClk(MS_U8 u8Eng,HalTSOOutClk * pstOutClkSet,MS_BOOL bSet)716*53ee8cc1Swenshuai.xi void HAL_TSO_OutputClk(MS_U8 u8Eng, HalTSOOutClk* pstOutClkSet, MS_BOOL bSet)
717*53ee8cc1Swenshuai.xi {
718*53ee8cc1Swenshuai.xi if(bSet == TRUE)
719*53ee8cc1Swenshuai.xi {
720*53ee8cc1Swenshuai.xi if(pstOutClkSet->bEnable == FALSE)
721*53ee8cc1Swenshuai.xi {
722*53ee8cc1Swenshuai.xi HAL_TSO_OutClk(u8Eng, &(pstOutClkSet->u16OutClk), &(pstOutClkSet->bClkInvert), &(pstOutClkSet->bEnable), TRUE);
723*53ee8cc1Swenshuai.xi return;
724*53ee8cc1Swenshuai.xi }
725*53ee8cc1Swenshuai.xi
726*53ee8cc1Swenshuai.xi switch(pstOutClkSet->u16OutClk)
727*53ee8cc1Swenshuai.xi {
728*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_DIV:
729*53ee8cc1Swenshuai.xi HAL_TSO_TSOOutDiv(u8Eng, &(pstOutClkSet->u16OutDivSrc), &(pstOutClkSet->u16OutDivNum), TRUE);
730*53ee8cc1Swenshuai.xi break;
731*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_27MHz:
732*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_62MHz:
733*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_86MHz:
734*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_108MHz:
735*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_123MHz:
736*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_FROM_DEMOD:
737*53ee8cc1Swenshuai.xi break;
738*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT:
739*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT_DIV8:
740*53ee8cc1Swenshuai.xi HAL_TSO_PreTsoOutClk(u8Eng, &(pstOutClkSet->u16PreTsoOutClk), TRUE);
741*53ee8cc1Swenshuai.xi break;
742*53ee8cc1Swenshuai.xi default:
743*53ee8cc1Swenshuai.xi return;
744*53ee8cc1Swenshuai.xi }
745*53ee8cc1Swenshuai.xi
746*53ee8cc1Swenshuai.xi HAL_TSO_Set_TSOOut_Phase_Tune(u8Eng, 0, FALSE); //default -> no phase tuning
747*53ee8cc1Swenshuai.xi HAL_TSO_OutClk(u8Eng, &(pstOutClkSet->u16OutClk), &(pstOutClkSet->bClkInvert), &(pstOutClkSet->bEnable), TRUE); //always need TSO out clock
748*53ee8cc1Swenshuai.xi }
749*53ee8cc1Swenshuai.xi else
750*53ee8cc1Swenshuai.xi {
751*53ee8cc1Swenshuai.xi HAL_TSO_OutClk(u8Eng, &(pstOutClkSet->u16OutClk), &(pstOutClkSet->bClkInvert), &(pstOutClkSet->bEnable), FALSE);
752*53ee8cc1Swenshuai.xi if(pstOutClkSet->u16OutClk == HAL_TSO_OUT_SEL_TSO_OUT_DIV)
753*53ee8cc1Swenshuai.xi {
754*53ee8cc1Swenshuai.xi HAL_TSO_TSOOutDiv(u8Eng, &(pstOutClkSet->u16OutDivSrc), &(pstOutClkSet->u16OutDivNum), FALSE);
755*53ee8cc1Swenshuai.xi }
756*53ee8cc1Swenshuai.xi else if((pstOutClkSet->u16OutClk == HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT) || (pstOutClkSet->u16OutClk == HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT_DIV8))
757*53ee8cc1Swenshuai.xi {
758*53ee8cc1Swenshuai.xi HAL_TSO_PreTsoOutClk(u8Eng, &(pstOutClkSet->u16PreTsoOutClk), FALSE);
759*53ee8cc1Swenshuai.xi }
760*53ee8cc1Swenshuai.xi }
761*53ee8cc1Swenshuai.xi }
762*53ee8cc1Swenshuai.xi
HAL_TSO_Set_TSOOut_Phase_Tune(MS_U8 u8Eng,MS_U16 u16ClkOutPhase,MS_BOOL bPhaseEnable)763*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_TSOOut_Phase_Tune(MS_U8 u8Eng, MS_U16 u16ClkOutPhase, MS_BOOL bPhaseEnable)
764*53ee8cc1Swenshuai.xi {
765*53ee8cc1Swenshuai.xi MS_U16 u16value = 0;
766*53ee8cc1Swenshuai.xi if(u8Eng == 0)
767*53ee8cc1Swenshuai.xi {
768*53ee8cc1Swenshuai.xi if(!bPhaseEnable)
769*53ee8cc1Swenshuai.xi {
770*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) &= ~REG_CLKGEN0_TSO_OUT_PHASE_TUN_ENABLE;
771*53ee8cc1Swenshuai.xi }
772*53ee8cc1Swenshuai.xi else
773*53ee8cc1Swenshuai.xi {
774*53ee8cc1Swenshuai.xi u16value = (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) & ~REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_MASK)
775*53ee8cc1Swenshuai.xi | (u16ClkOutPhase << REG_CLKGEN0_TSO_OUT_PH_TUN_NUM_SHIFT);
776*53ee8cc1Swenshuai.xi
777*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) = u16value;
778*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_PHASE) |= REG_CLKGEN0_TSO_OUT_PHASE_TUN_ENABLE;
779*53ee8cc1Swenshuai.xi }
780*53ee8cc1Swenshuai.xi }
781*53ee8cc1Swenshuai.xi else
782*53ee8cc1Swenshuai.xi {
783*53ee8cc1Swenshuai.xi return FALSE;
784*53ee8cc1Swenshuai.xi }
785*53ee8cc1Swenshuai.xi
786*53ee8cc1Swenshuai.xi return TRUE;
787*53ee8cc1Swenshuai.xi }
788*53ee8cc1Swenshuai.xi
HAL_TSO_OutClk(MS_U8 u8Eng,MS_U16 * pu16ClkOutSel,MS_BOOL * pbClkInvert,MS_BOOL * pbEnable,MS_BOOL bSet)789*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_OutClk(MS_U8 u8Eng, MS_U16* pu16ClkOutSel, MS_BOOL* pbClkInvert, MS_BOOL* pbEnable, MS_BOOL bSet)
790*53ee8cc1Swenshuai.xi {
791*53ee8cc1Swenshuai.xi MS_U16 u16Clk = TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) & ~REG_CLKGEN0_TSO_OUT_CLK_MASK;
792*53ee8cc1Swenshuai.xi
793*53ee8cc1Swenshuai.xi if(bSet == TRUE)
794*53ee8cc1Swenshuai.xi {
795*53ee8cc1Swenshuai.xi if(*pbEnable == FALSE)
796*53ee8cc1Swenshuai.xi {
797*53ee8cc1Swenshuai.xi u16Clk |= REG_CLKGEN0_TSO_OUT_CLK_DISABLE;
798*53ee8cc1Swenshuai.xi }
799*53ee8cc1Swenshuai.xi else
800*53ee8cc1Swenshuai.xi {
801*53ee8cc1Swenshuai.xi /*
802*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) =
803*53ee8cc1Swenshuai.xi (TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) & ~REG_CLKGEN0_TSO_TRACE_MASK) | REG_CLKGEN0_TSO_TRACE_216M;
804*53ee8cc1Swenshuai.xi */
805*53ee8cc1Swenshuai.xi #ifndef CONFIG_MSTAR_CLKM
806*53ee8cc1Swenshuai.xi u16Clk |= (*pu16ClkOutSel << REG_CLKGEN0_TSO_OUT_CLK_SRC_SHIFT);
807*53ee8cc1Swenshuai.xi #endif
808*53ee8cc1Swenshuai.xi
809*53ee8cc1Swenshuai.xi if(*pbClkInvert)
810*53ee8cc1Swenshuai.xi u16Clk |= REG_CLKGEN0_TSO_OUT_CLK_INVERT;
811*53ee8cc1Swenshuai.xi }
812*53ee8cc1Swenshuai.xi
813*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) = u16Clk;
814*53ee8cc1Swenshuai.xi
815*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
816*53ee8cc1Swenshuai.xi
817*53ee8cc1Swenshuai.xi MS_S32 s32Handle;
818*53ee8cc1Swenshuai.xi MS_U8 u8NameIdx = 0;
819*53ee8cc1Swenshuai.xi char* u8ClkSrcNames[] =
820*53ee8cc1Swenshuai.xi {
821*53ee8cc1Swenshuai.xi "CLK_TSOOUT_27M",
822*53ee8cc1Swenshuai.xi "CLK_TSOOUT_62M",
823*53ee8cc1Swenshuai.xi "CLK_TSOOUT_108M",
824*53ee8cc1Swenshuai.xi "CLK_TSOOUT_FROMPAD",
825*53ee8cc1Swenshuai.xi "CLK_TSOOUT_DIV8",
826*53ee8cc1Swenshuai.xi "CLK_TSOOUT_DIV",
827*53ee8cc1Swenshuai.xi "CLK_TSOOUT_86M",
828*53ee8cc1Swenshuai.xi "CLK_TSOOUT_123M"
829*53ee8cc1Swenshuai.xi };
830*53ee8cc1Swenshuai.xi
831*53ee8cc1Swenshuai.xi switch(*pu16ClkOutSel)
832*53ee8cc1Swenshuai.xi {
833*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_27MHz:
834*53ee8cc1Swenshuai.xi u8NameIdx = 0;
835*53ee8cc1Swenshuai.xi break;
836*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_62MHz:
837*53ee8cc1Swenshuai.xi u8NameIdx = 1;
838*53ee8cc1Swenshuai.xi break;
839*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_108MHz:
840*53ee8cc1Swenshuai.xi u8NameIdx = 2;
841*53ee8cc1Swenshuai.xi break;
842*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT:
843*53ee8cc1Swenshuai.xi u8NameIdx = 3;
844*53ee8cc1Swenshuai.xi break;
845*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_PTSOOUT_DIV8:
846*53ee8cc1Swenshuai.xi u8NameIdx = 4;
847*53ee8cc1Swenshuai.xi break;
848*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_DIV:
849*53ee8cc1Swenshuai.xi u8NameIdx = 5;
850*53ee8cc1Swenshuai.xi break;
851*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_86MHz:
852*53ee8cc1Swenshuai.xi u8NameIdx = 6;
853*53ee8cc1Swenshuai.xi break;
854*53ee8cc1Swenshuai.xi case HAL_TSO_OUT_SEL_TSO_OUT_123MHz:
855*53ee8cc1Swenshuai.xi u8NameIdx = 7;
856*53ee8cc1Swenshuai.xi break;
857*53ee8cc1Swenshuai.xi default:
858*53ee8cc1Swenshuai.xi printf("[%s][%d] Not support !!\n", __FUNCTION__, __LINE__);
859*53ee8cc1Swenshuai.xi return FALSE;
860*53ee8cc1Swenshuai.xi }
861*53ee8cc1Swenshuai.xi
862*53ee8cc1Swenshuai.xi s32Handle = Drv_Clkm_Get_Handle("g_clk_tso_out");
863*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32Handle, u8ClkSrcNames[u8NameIdx]);
864*53ee8cc1Swenshuai.xi
865*53ee8cc1Swenshuai.xi #endif
866*53ee8cc1Swenshuai.xi }
867*53ee8cc1Swenshuai.xi else
868*53ee8cc1Swenshuai.xi {
869*53ee8cc1Swenshuai.xi *pbEnable = ((u16Clk & REG_CLKGEN0_TSO_OUT_CLK_DISABLE) == 0);
870*53ee8cc1Swenshuai.xi *pbClkInvert = ((u16Clk & REG_CLKGEN0_TSO_OUT_CLK_INVERT) == REG_CLKGEN0_TSO_OUT_CLK_INVERT);
871*53ee8cc1Swenshuai.xi *pu16ClkOutSel = u16Clk >> REG_CLKGEN0_TSO_OUT_CLK_SRC_SHIFT;
872*53ee8cc1Swenshuai.xi }
873*53ee8cc1Swenshuai.xi
874*53ee8cc1Swenshuai.xi return TRUE;
875*53ee8cc1Swenshuai.xi }
876*53ee8cc1Swenshuai.xi
HAL_TSO_Set_PidBypass(MS_U8 u8Eng,MS_BOOL bEnable)877*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_PidBypass(MS_U8 u8Eng, MS_BOOL bEnable)
878*53ee8cc1Swenshuai.xi {
879*53ee8cc1Swenshuai.xi if(bEnable)
880*53ee8cc1Swenshuai.xi {
881*53ee8cc1Swenshuai.xi switch(u8Eng)
882*53ee8cc1Swenshuai.xi {
883*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
884*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->CHANNEL0_IF1_CONFIG2),TSO_CHCFG_PIDFLT_REC_ALL);
885*53ee8cc1Swenshuai.xi break;
886*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
887*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->CHANNEL0_IF2_CONFIG2),TSO_CHANNEL0_IF2_CONFIG2_PIDFLT_REC_ALL);
888*53ee8cc1Swenshuai.xi break;
889*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
890*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->CHANNEL0_IF3_CONFIG2),TSO_CHANNEL0_IF3_CONFIG2_PIDFLT_REC_ALL);
891*53ee8cc1Swenshuai.xi break;
892*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
893*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->CHANNEL0_IF4_CONFIG2),TSO_CHANNEL0_IF4_CONFIG2_PIDFLT_REC_ALL);
894*53ee8cc1Swenshuai.xi break;
895*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
896*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->CHANNEL0_IF5_CONFIG2),TSO_CHANNEL0_IF5_CONFIG2_PIDFLT_REC_ALL);
897*53ee8cc1Swenshuai.xi break;
898*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
899*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->CHANNEL0_IF6_CONFIG2),TSO_CHANNEL0_IF6_CONFIG2_PIDFLT_REC_ALL);
900*53ee8cc1Swenshuai.xi break;
901*53ee8cc1Swenshuai.xi default:
902*53ee8cc1Swenshuai.xi printf("Not support !!\n");
903*53ee8cc1Swenshuai.xi break;
904*53ee8cc1Swenshuai.xi }
905*53ee8cc1Swenshuai.xi }
906*53ee8cc1Swenshuai.xi else
907*53ee8cc1Swenshuai.xi {
908*53ee8cc1Swenshuai.xi switch(u8Eng)
909*53ee8cc1Swenshuai.xi {
910*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
911*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->CHANNEL0_IF1_CONFIG2),TSO_CHCFG_PIDFLT_REC_ALL);
912*53ee8cc1Swenshuai.xi break;
913*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
914*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->CHANNEL0_IF2_CONFIG2),TSO_CHANNEL0_IF2_CONFIG2_PIDFLT_REC_ALL);
915*53ee8cc1Swenshuai.xi break;
916*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
917*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->CHANNEL0_IF3_CONFIG2),TSO_CHANNEL0_IF3_CONFIG2_PIDFLT_REC_ALL);
918*53ee8cc1Swenshuai.xi break;
919*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
920*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->CHANNEL0_IF4_CONFIG2),TSO_CHANNEL0_IF4_CONFIG2_PIDFLT_REC_ALL);
921*53ee8cc1Swenshuai.xi break;
922*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
923*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->CHANNEL0_IF5_CONFIG2),TSO_CHANNEL0_IF5_CONFIG2_PIDFLT_REC_ALL);
924*53ee8cc1Swenshuai.xi break;
925*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
926*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->CHANNEL0_IF6_CONFIG2),TSO_CHANNEL0_IF6_CONFIG2_PIDFLT_REC_ALL);
927*53ee8cc1Swenshuai.xi break;
928*53ee8cc1Swenshuai.xi default:
929*53ee8cc1Swenshuai.xi printf("Not support !!\n");
930*53ee8cc1Swenshuai.xi break;
931*53ee8cc1Swenshuai.xi }
932*53ee8cc1Swenshuai.xi }
933*53ee8cc1Swenshuai.xi
934*53ee8cc1Swenshuai.xi return TRUE;
935*53ee8cc1Swenshuai.xi }
936*53ee8cc1Swenshuai.xi
937*53ee8cc1Swenshuai.xi // ------------------------------------------------------
938*53ee8cc1Swenshuai.xi // APIS
939*53ee8cc1Swenshuai.xi //-------------------------------------------------------
940*53ee8cc1Swenshuai.xi #define TSO_PIDFLT_ADDR(FltId) (REG_PIDFLT_BASE + ((FltId) << 2))
941*53ee8cc1Swenshuai.xi
_HAL_TSO_PageTableIndW_withSid(MS_U32 u32Addr,MS_U16 u16Wdata,MS_U8 u8Sid)942*53ee8cc1Swenshuai.xi static void _HAL_TSO_PageTableIndW_withSid(MS_U32 u32Addr, MS_U16 u16Wdata, MS_U8 u8Sid)
943*53ee8cc1Swenshuai.xi {
944*53ee8cc1Swenshuai.xi // addr
945*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_ADDR_L), (u32Addr & 0x0000FFFF));
946*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_ADDR_H), (u32Addr >> 16));
947*53ee8cc1Swenshuai.xi
948*53ee8cc1Swenshuai.xi // Wdata
949*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_WDATA_L), u16Wdata);
950*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_WDATA_H), (u8Sid & 0x003F));
951*53ee8cc1Swenshuai.xi
952*53ee8cc1Swenshuai.xi // Wen
953*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_EN), TSO_PDTABLE_W_EN);
954*53ee8cc1Swenshuai.xi }
955*53ee8cc1Swenshuai.xi
_HAL_TSO_PageTableIndW(MS_U32 u32Addr,MS_U16 u16Wdata)956*53ee8cc1Swenshuai.xi static void _HAL_TSO_PageTableIndW(MS_U32 u32Addr, MS_U16 u16Wdata)
957*53ee8cc1Swenshuai.xi {
958*53ee8cc1Swenshuai.xi // addr
959*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_ADDR_L), (u32Addr & 0x0000FFFF));
960*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_ADDR_H), (u32Addr >> 16));
961*53ee8cc1Swenshuai.xi
962*53ee8cc1Swenshuai.xi // Wdata
963*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_WDATA_L), u16Wdata);
964*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_WDATA_H), 0x0000);
965*53ee8cc1Swenshuai.xi
966*53ee8cc1Swenshuai.xi // Wen
967*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_EN), TSO_PDTABLE_W_EN);
968*53ee8cc1Swenshuai.xi }
969*53ee8cc1Swenshuai.xi
_HAL_TSO_PageTableIndR(MS_U32 u32Addr)970*53ee8cc1Swenshuai.xi static MS_U16 _HAL_TSO_PageTableIndR(MS_U32 u32Addr)
971*53ee8cc1Swenshuai.xi {
972*53ee8cc1Swenshuai.xi // addr
973*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_ADDR_L), (u32Addr & 0x0000FFFF));
974*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_ADDR_H), (u32Addr >> 16));
975*53ee8cc1Swenshuai.xi
976*53ee8cc1Swenshuai.xi // Ren
977*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PDTABLE_EN), TSO_PDTABLE_R_EN);
978*53ee8cc1Swenshuai.xi
979*53ee8cc1Swenshuai.xi // Rdata
980*53ee8cc1Swenshuai.xi return _HAL_REG16_R(&(_TSOCtrl->PDTABLE_RDATA));
981*53ee8cc1Swenshuai.xi }
982*53ee8cc1Swenshuai.xi
HAL_TSO_Flt_SetPid(MS_U8 u8Eng,MS_U16 u16FltId,MS_U16 u16PID)983*53ee8cc1Swenshuai.xi void HAL_TSO_Flt_SetPid(MS_U8 u8Eng, MS_U16 u16FltId, MS_U16 u16PID)
984*53ee8cc1Swenshuai.xi {
985*53ee8cc1Swenshuai.xi MS_U16 u16Temp = 0;
986*53ee8cc1Swenshuai.xi
987*53ee8cc1Swenshuai.xi u16Temp = _HAL_TSO_PageTableIndR(TSO_PIDFLT_ADDR(u16FltId));
988*53ee8cc1Swenshuai.xi u16Temp = (u16Temp & (TSO_PIDFLT_IN_MASK << TSO_PIDFLT_IN_SHIFT)) | (u16PID & TSO_PIDFLT_PID_MASK);
989*53ee8cc1Swenshuai.xi _HAL_TSO_PageTableIndW(TSO_PIDFLT_ADDR(u16FltId), u16Temp);
990*53ee8cc1Swenshuai.xi }
991*53ee8cc1Swenshuai.xi
HAL_TSO_Set_Filein_ReadAddr(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U32 u32Addr)992*53ee8cc1Swenshuai.xi void HAL_TSO_Set_Filein_ReadAddr(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U32 u32Addr)
993*53ee8cc1Swenshuai.xi {
994*53ee8cc1Swenshuai.xi REG32_TSO *FileInRaddr;
995*53ee8cc1Swenshuai.xi
996*53ee8cc1Swenshuai.xi MS_U8 u8MiuSel;
997*53ee8cc1Swenshuai.xi MS_PHY phyMiuOffsetFileinBuf;
998*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8MiuSel, phyMiuOffsetFileinBuf, u32Addr);
999*53ee8cc1Swenshuai.xi
1000*53ee8cc1Swenshuai.xi if(u8FileEng == 0)
1001*53ee8cc1Swenshuai.xi {
1002*53ee8cc1Swenshuai.xi FileInRaddr = &(_TSOCtrl->CFG_TSO_60_63[0]);
1003*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TSOCtrl1->REG_TSO_MIU_SEL_1, (_HAL_REG16_R(&_TSOCtrl1->REG_TSO_MIU_SEL_1) & (~REG_MIU_SEL_CH5FILEIN_MASK)) | ((u8MiuSel << REG_MIU_SEL_CH5FILEIN_SHIFT) & REG_MIU_SEL_CH5FILEIN_MASK));
1004*53ee8cc1Swenshuai.xi }
1005*53ee8cc1Swenshuai.xi else
1006*53ee8cc1Swenshuai.xi {
1007*53ee8cc1Swenshuai.xi FileInRaddr = &(_TSOCtrl->CFG_TSO_65_68[0]);
1008*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TSOCtrl1->REG_TSO_MIU_SEL_2, (_HAL_REG16_R(&_TSOCtrl1->REG_TSO_MIU_SEL_2) & (~REG_MIU_SEL_CH6FILEIN_MASK)) | ((u8MiuSel << REG_MIU_SEL_CH6FILEIN_SHIFT) & REG_MIU_SEL_CH6FILEIN_MASK));
1009*53ee8cc1Swenshuai.xi }
1010*53ee8cc1Swenshuai.xi
1011*53ee8cc1Swenshuai.xi _HAL_REG32_W(FileInRaddr, phyMiuOffsetFileinBuf);
1012*53ee8cc1Swenshuai.xi }
1013*53ee8cc1Swenshuai.xi
HAL_TSO_Set_Filein_ReadLen(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U32 u32len)1014*53ee8cc1Swenshuai.xi void HAL_TSO_Set_Filein_ReadLen(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U32 u32len)
1015*53ee8cc1Swenshuai.xi {
1016*53ee8cc1Swenshuai.xi REG32_TSO *FileInRlen = (u8FileEng == 0)? &(_TSOCtrl->CFG_TSO_60_63[1]) : &(_TSOCtrl->CFG_TSO_65_68[1]);
1017*53ee8cc1Swenshuai.xi
1018*53ee8cc1Swenshuai.xi _HAL_REG32_W(FileInRlen, u32len);
1019*53ee8cc1Swenshuai.xi }
1020*53ee8cc1Swenshuai.xi
HAL_TSO_Get_Filein_ReadAddr(MS_U8 u8Eng,MS_U8 u8FileEng)1021*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_Get_Filein_ReadAddr(MS_U8 u8Eng, MS_U8 u8FileEng)
1022*53ee8cc1Swenshuai.xi {
1023*53ee8cc1Swenshuai.xi MS_U32 u32temp = 0;
1024*53ee8cc1Swenshuai.xi REG32_TSO *TSO2MI_RADDR = (u8FileEng == 0)? &(_TSOCtrl->TSO2MI_RADDR) : &(_TSOCtrl->TSO2MI_RADDR1);
1025*53ee8cc1Swenshuai.xi REG16_TSO *FILE_CONFIG = (u8FileEng == 0)? &(_TSOCtrl->TSO_FILE_CONFIG) : &(_TSOCtrl->TSO_FILE_CONFIG1);
1026*53ee8cc1Swenshuai.xi
1027*53ee8cc1Swenshuai.xi
1028*53ee8cc1Swenshuai.xi _REG16_SET(FILE_CONFIG,TSO_FILE_CONFIG_TSO_RADDR_READ);
1029*53ee8cc1Swenshuai.xi u32temp = (_HAL_REG32_R(TSO2MI_RADDR) << TSO_MIU_BUS);
1030*53ee8cc1Swenshuai.xi _REG16_CLR(FILE_CONFIG,TSO_FILE_CONFIG_TSO_RADDR_READ);
1031*53ee8cc1Swenshuai.xi
1032*53ee8cc1Swenshuai.xi return u32temp;
1033*53ee8cc1Swenshuai.xi }
1034*53ee8cc1Swenshuai.xi
HAL_TSO_Set_Filein_Ctrl(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U16 u16ctrl)1035*53ee8cc1Swenshuai.xi void HAL_TSO_Set_Filein_Ctrl(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U16 u16ctrl)
1036*53ee8cc1Swenshuai.xi {
1037*53ee8cc1Swenshuai.xi REG16_TSO *FileinCtrl = (u8FileEng == 0)? &(_TSOCtrl->TSO_Filein_Ctrl) : &(_TSOCtrl->TSO_Filein_Ctrl1);
1038*53ee8cc1Swenshuai.xi
1039*53ee8cc1Swenshuai.xi _HAL_REG16_W(FileinCtrl, (_HAL_REG16_R(FileinCtrl) & ~TSO_FILEIN_CTRL_MASK) | u16ctrl);
1040*53ee8cc1Swenshuai.xi }
1041*53ee8cc1Swenshuai.xi
HAL_TSO_Get_Filein_Ctrl(MS_U8 u8Eng,MS_U8 u8FileEng)1042*53ee8cc1Swenshuai.xi MS_U16 HAL_TSO_Get_Filein_Ctrl(MS_U8 u8Eng, MS_U8 u8FileEng)
1043*53ee8cc1Swenshuai.xi {
1044*53ee8cc1Swenshuai.xi REG16_TSO *FileinCtrl = (u8FileEng == 0)? &(_TSOCtrl->TSO_Filein_Ctrl) : &(_TSOCtrl->TSO_Filein_Ctrl1);
1045*53ee8cc1Swenshuai.xi
1046*53ee8cc1Swenshuai.xi return (_HAL_REG16_R(FileinCtrl) & TSO_FILEIN_CTRL_MASK);
1047*53ee8cc1Swenshuai.xi }
1048*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1049*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Filein_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1050*53ee8cc1Swenshuai.xi {
1051*53ee8cc1Swenshuai.xi MS_U16 u16ChIf = (u8FileEng == 0)? TSO_CFG1_TSO_TSIF5_EN : TSO_CFG1_TSO_TSIF6_EN;
1052*53ee8cc1Swenshuai.xi
1053*53ee8cc1Swenshuai.xi HAL_TSO_Cfg1_Enable(0, u16ChIf, bEnable);
1054*53ee8cc1Swenshuai.xi HAL_TSO_File_Cfg1_Enable(u8FileEng, (TSO_FILE_CONFIG_TSO_FILE_IN|TSO_FILE_CONFIG_TSP_FILE_SEGMENT|TSO_FILE_CONFIG_TS_DATA_PORT_SEL), bEnable);
1055*53ee8cc1Swenshuai.xi
1056*53ee8cc1Swenshuai.xi return TRUE;
1057*53ee8cc1Swenshuai.xi }
1058*53ee8cc1Swenshuai.xi
HAL_TSO_FileinTimer_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1059*53ee8cc1Swenshuai.xi void HAL_TSO_FileinTimer_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1060*53ee8cc1Swenshuai.xi {
1061*53ee8cc1Swenshuai.xi REG16_TSO *pReg = (u8FileEng == 0)? &(_TSOCtrl->TSO_FILE_CONFIG) : &(_TSOCtrl->TSO_FILE_CONFIG1);
1062*53ee8cc1Swenshuai.xi
1063*53ee8cc1Swenshuai.xi if(bEnable)
1064*53ee8cc1Swenshuai.xi {
1065*53ee8cc1Swenshuai.xi _HAL_REG16_W(pReg, _HAL_REG16_R(pReg) | TSO_FILE_CONFIG_TIMER_EN);
1066*53ee8cc1Swenshuai.xi }
1067*53ee8cc1Swenshuai.xi else
1068*53ee8cc1Swenshuai.xi {
1069*53ee8cc1Swenshuai.xi _HAL_REG16_W(pReg, _HAL_REG16_R(pReg) & ~TSO_FILE_CONFIG_TIMER_EN);
1070*53ee8cc1Swenshuai.xi }
1071*53ee8cc1Swenshuai.xi }
1072*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_Rate(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U16 u16timer)1073*53ee8cc1Swenshuai.xi void HAL_TSO_Filein_Rate(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U16 u16timer)
1074*53ee8cc1Swenshuai.xi {
1075*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->FILE_TIMER[u8FileEng]), u16timer);
1076*53ee8cc1Swenshuai.xi }
1077*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_192Mode_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1078*53ee8cc1Swenshuai.xi void HAL_TSO_Filein_192Mode_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1079*53ee8cc1Swenshuai.xi {
1080*53ee8cc1Swenshuai.xi REG16_TSO *FILE_CONFIG = (u8FileEng == 0)? &(_TSOCtrl->TSO_FILE_CONFIG) : &(_TSOCtrl->TSO_FILE_CONFIG1);
1081*53ee8cc1Swenshuai.xi
1082*53ee8cc1Swenshuai.xi if(bEnable)
1083*53ee8cc1Swenshuai.xi {
1084*53ee8cc1Swenshuai.xi _HAL_REG16_W(FILE_CONFIG, (_HAL_REG16_R(FILE_CONFIG) | TSO_FILE_CONFIG_PKT_192_EN));
1085*53ee8cc1Swenshuai.xi }
1086*53ee8cc1Swenshuai.xi else
1087*53ee8cc1Swenshuai.xi {
1088*53ee8cc1Swenshuai.xi _HAL_REG16_W(FILE_CONFIG, (_HAL_REG16_R(FILE_CONFIG) & ~TSO_FILE_CONFIG_PKT_192_EN));
1089*53ee8cc1Swenshuai.xi }
1090*53ee8cc1Swenshuai.xi }
1091*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_192BlockMode_Enable(MS_U8 u8Eng,MS_U8 u8FileEng,MS_BOOL bEnable)1092*53ee8cc1Swenshuai.xi void HAL_TSO_Filein_192BlockMode_Enable(MS_U8 u8Eng, MS_U8 u8FileEng, MS_BOOL bEnable)
1093*53ee8cc1Swenshuai.xi {
1094*53ee8cc1Swenshuai.xi REG16_TSO *FILE_CONFIG = (u8FileEng == 0)? &(_TSOCtrl->TSO_FILE_CONFIG) : &(_TSOCtrl->TSO_FILE_CONFIG1);
1095*53ee8cc1Swenshuai.xi
1096*53ee8cc1Swenshuai.xi if(bEnable)
1097*53ee8cc1Swenshuai.xi {
1098*53ee8cc1Swenshuai.xi _HAL_REG16_W(FILE_CONFIG, (_HAL_REG16_R(FILE_CONFIG) & ~TSO_FILE_CONFIG_PKT_192_BLK_DISABLE));
1099*53ee8cc1Swenshuai.xi }
1100*53ee8cc1Swenshuai.xi else
1101*53ee8cc1Swenshuai.xi {
1102*53ee8cc1Swenshuai.xi _HAL_REG16_W(FILE_CONFIG, (_HAL_REG16_R(FILE_CONFIG) | TSO_FILE_CONFIG_PKT_192_BLK_DISABLE));
1103*53ee8cc1Swenshuai.xi }
1104*53ee8cc1Swenshuai.xi }
1105*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_FIFO_Get_WRCnt(MS_U8 u8Eng,MS_U8 u8FileEng)1106*53ee8cc1Swenshuai.xi MS_U16 HAL_TSO_CmdQ_FIFO_Get_WRCnt(MS_U8 u8Eng, MS_U8 u8FileEng)
1107*53ee8cc1Swenshuai.xi {
1108*53ee8cc1Swenshuai.xi MS_U16 u16Mask = (u8FileEng == 0)? TSO_CMD_QUEUE_STATUS_CMD_WR_COUNT_MASK : TSO_CMD_QUEUE_STATUS1_CMD_WR_COUNT_MASK;
1109*53ee8cc1Swenshuai.xi MS_U16 u16Shift = (u8FileEng == 0)? TSO_CMD_QUEUE_STATUS_CMD_WR_COUNT_SHIFT : TSO_CMD_QUEUE_STATUS1_CMD_WR_COUNT_SHIFT;
1110*53ee8cc1Swenshuai.xi
1111*53ee8cc1Swenshuai.xi return ((_HAL_REG16_R(&(_TSOCtrl[u8Eng].CMD_QUEUE_STATUS)) & u16Mask) >> u16Shift);
1112*53ee8cc1Swenshuai.xi }
1113*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_FIFO_IsFull(MS_U8 u8Eng)1114*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_CmdQ_FIFO_IsFull(MS_U8 u8Eng)
1115*53ee8cc1Swenshuai.xi {
1116*53ee8cc1Swenshuai.xi //@TODO not implement
1117*53ee8cc1Swenshuai.xi //return (MS_BOOL)(_HAL_REG16_R(&(_TSOCtrl[u8Eng].CmdQSts)) & TSO_CMDQ_STS_FIFO_FULL);
1118*53ee8cc1Swenshuai.xi return FALSE;
1119*53ee8cc1Swenshuai.xi }
1120*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_FIFO_IsEmpty(MS_U8 u8Eng)1121*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_CmdQ_FIFO_IsEmpty(MS_U8 u8Eng)
1122*53ee8cc1Swenshuai.xi {
1123*53ee8cc1Swenshuai.xi //@TODO not implement
1124*53ee8cc1Swenshuai.xi //return (MS_BOOL)(_HAL_REG16_R(&(_TSOCtrl[u8Eng].CmdQSts)) & TSO_CMDQ_STS_FIFO_EMPTY);
1125*53ee8cc1Swenshuai.xi return FALSE;
1126*53ee8cc1Swenshuai.xi }
1127*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_FIFO_Get_WRLevel(MS_U8 u8Eng,MS_U8 u8FileEng)1128*53ee8cc1Swenshuai.xi MS_U8 HAL_TSO_CmdQ_FIFO_Get_WRLevel(MS_U8 u8Eng, MS_U8 u8FileEng)
1129*53ee8cc1Swenshuai.xi {
1130*53ee8cc1Swenshuai.xi MS_U16 u16Mask = (u8FileEng == 0)? TSO_CMD_QUEUE_STATUS_CMD_WR_LEVEL_MASK : TSO_CMD_QUEUE_STATUS1_CMD_WR_LEVEL_MASK;
1131*53ee8cc1Swenshuai.xi MS_U16 u16Shift = (u8FileEng == 0)? TSO_CMD_QUEUE_STATUS_CMD_WR_LEVEL_SHIFT : TSO_CMD_QUEUE_STATUS1_CMD_WR_LEVEL_SHIFT;
1132*53ee8cc1Swenshuai.xi
1133*53ee8cc1Swenshuai.xi return (MS_U8)((_HAL_REG16_R(&(_TSOCtrl[u8Eng].CMD_QUEUE_STATUS)) & u16Mask) >> u16Shift);
1134*53ee8cc1Swenshuai.xi }
1135*53ee8cc1Swenshuai.xi
HAL_TSO_CmdQ_Reset(MS_U8 u8Eng,MS_U8 u8FileEng)1136*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_CmdQ_Reset(MS_U8 u8Eng, MS_U8 u8FileEng)
1137*53ee8cc1Swenshuai.xi {
1138*53ee8cc1Swenshuai.xi MS_U16 u16data = ((u8FileEng == 0)? TSO_SW_RST_CMDQ : TSO_SW_RST_CMDQ1);
1139*53ee8cc1Swenshuai.xi
1140*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), SET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)), u16data));
1141*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->SW_RSTZ), RESET_FLAG1(_HAL_REG16_R(&(_TSOCtrl->SW_RSTZ)), u16data));
1142*53ee8cc1Swenshuai.xi
1143*53ee8cc1Swenshuai.xi return TRUE;
1144*53ee8cc1Swenshuai.xi }
1145*53ee8cc1Swenshuai.xi
HAL_TSO_Cfg0_Enable(MS_U8 u8Eng,MS_U16 u16CfgItem,MS_BOOL benable)1146*53ee8cc1Swenshuai.xi void HAL_TSO_Cfg0_Enable(MS_U8 u8Eng, MS_U16 u16CfgItem, MS_BOOL benable)
1147*53ee8cc1Swenshuai.xi {
1148*53ee8cc1Swenshuai.xi //@TODO not implement
1149*53ee8cc1Swenshuai.xi /*
1150*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl[u8Eng].TSO_CFG0));
1151*53ee8cc1Swenshuai.xi
1152*53ee8cc1Swenshuai.xi if(benable)
1153*53ee8cc1Swenshuai.xi {
1154*53ee8cc1Swenshuai.xi u16data |= u16CfgItem;
1155*53ee8cc1Swenshuai.xi }
1156*53ee8cc1Swenshuai.xi else
1157*53ee8cc1Swenshuai.xi {
1158*53ee8cc1Swenshuai.xi u16data &= ~u16CfgItem;
1159*53ee8cc1Swenshuai.xi }
1160*53ee8cc1Swenshuai.xi
1161*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl[u8Eng].TSO_CFG0), u16data);
1162*53ee8cc1Swenshuai.xi */
1163*53ee8cc1Swenshuai.xi }
1164*53ee8cc1Swenshuai.xi
HAL_TSO_Cfg1_Enable(MS_U8 u8Eng,MS_U16 u16CfgItem,MS_BOOL benable)1165*53ee8cc1Swenshuai.xi void HAL_TSO_Cfg1_Enable(MS_U8 u8Eng, MS_U16 u16CfgItem, MS_BOOL benable)
1166*53ee8cc1Swenshuai.xi {
1167*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl->TSO_CONFIG1));
1168*53ee8cc1Swenshuai.xi
1169*53ee8cc1Swenshuai.xi if(benable)
1170*53ee8cc1Swenshuai.xi {
1171*53ee8cc1Swenshuai.xi u16data |= u16CfgItem;
1172*53ee8cc1Swenshuai.xi }
1173*53ee8cc1Swenshuai.xi else
1174*53ee8cc1Swenshuai.xi {
1175*53ee8cc1Swenshuai.xi u16data &= ~u16CfgItem;
1176*53ee8cc1Swenshuai.xi }
1177*53ee8cc1Swenshuai.xi
1178*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CONFIG1), (u16data | TSO_CFG1_PKT_PARAM_LD));
1179*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG1), TSO_CFG1_PKT_PARAM_LD);
1180*53ee8cc1Swenshuai.xi }
1181*53ee8cc1Swenshuai.xi
HAL_TSO_ChIf_ClrByteCnt(MS_U8 u8Eng,MS_U8 u8ChIf)1182*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ChIf_ClrByteCnt(MS_U8 u8Eng, MS_U8 u8ChIf)
1183*53ee8cc1Swenshuai.xi {
1184*53ee8cc1Swenshuai.xi switch(u8ChIf)
1185*53ee8cc1Swenshuai.xi {
1186*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1187*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_1);
1188*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_1);
1189*53ee8cc1Swenshuai.xi break;
1190*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1191*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_2);
1192*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_2);
1193*53ee8cc1Swenshuai.xi break;
1194*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1195*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_3);
1196*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_3);
1197*53ee8cc1Swenshuai.xi break;
1198*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1199*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_4);
1200*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_4);
1201*53ee8cc1Swenshuai.xi break;
1202*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1203*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_5);
1204*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_5);
1205*53ee8cc1Swenshuai.xi break;
1206*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1207*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_6);
1208*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl[u8Eng].CLR_BYTE_CNT),TSO_CLR_BYTE_CNT_6);
1209*53ee8cc1Swenshuai.xi break;
1210*53ee8cc1Swenshuai.xi default:
1211*53ee8cc1Swenshuai.xi return FALSE;
1212*53ee8cc1Swenshuai.xi }
1213*53ee8cc1Swenshuai.xi
1214*53ee8cc1Swenshuai.xi return TRUE;
1215*53ee8cc1Swenshuai.xi }
1216*53ee8cc1Swenshuai.xi
HAL_TSO_ChIf_Enable(MS_U8 u8Eng,MS_U8 u8ChIf,MS_BOOL bEnable)1217*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ChIf_Enable(MS_U8 u8Eng, MS_U8 u8ChIf, MS_BOOL bEnable)
1218*53ee8cc1Swenshuai.xi {
1219*53ee8cc1Swenshuai.xi switch(u8ChIf)
1220*53ee8cc1Swenshuai.xi {
1221*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1222*53ee8cc1Swenshuai.xi HAL_TSO_Cfg1_Enable(u8Eng, TSO_CFG1_TSO_TSIF1_EN, bEnable);
1223*53ee8cc1Swenshuai.xi break;
1224*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1225*53ee8cc1Swenshuai.xi HAL_TSO_Cfg1_Enable(u8Eng, TSO_CFG1_TSO_TSIF2_EN, bEnable);
1226*53ee8cc1Swenshuai.xi break;
1227*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1228*53ee8cc1Swenshuai.xi HAL_TSO_Cfg1_Enable(u8Eng, TSO_CFG1_TSO_TSIF3_EN, bEnable);
1229*53ee8cc1Swenshuai.xi break;
1230*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1231*53ee8cc1Swenshuai.xi HAL_TSO_Cfg1_Enable(u8Eng, TSO_CFG1_TSO_TSIF4_EN, bEnable);
1232*53ee8cc1Swenshuai.xi break;
1233*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1234*53ee8cc1Swenshuai.xi HAL_TSO_Cfg1_Enable(u8Eng, TSO_CFG1_TSO_TSIF5_EN, bEnable);
1235*53ee8cc1Swenshuai.xi break;
1236*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1237*53ee8cc1Swenshuai.xi HAL_TSO_Cfg1_Enable(u8Eng, TSO_CFG1_TSO_TSIF6_EN, bEnable);
1238*53ee8cc1Swenshuai.xi break;
1239*53ee8cc1Swenshuai.xi default:
1240*53ee8cc1Swenshuai.xi return FALSE;
1241*53ee8cc1Swenshuai.xi }
1242*53ee8cc1Swenshuai.xi
1243*53ee8cc1Swenshuai.xi return TRUE;
1244*53ee8cc1Swenshuai.xi }
1245*53ee8cc1Swenshuai.xi
HAL_TSO_ChIf_Cfg(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 u16Cfg,MS_BOOL bEnable)1246*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ChIf_Cfg(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16 u16Cfg, MS_BOOL bEnable)
1247*53ee8cc1Swenshuai.xi {
1248*53ee8cc1Swenshuai.xi REG16_TSO *reg = NULL;
1249*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
1250*53ee8cc1Swenshuai.xi
1251*53ee8cc1Swenshuai.xi switch(u8ChIf)
1252*53ee8cc1Swenshuai.xi {
1253*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1254*53ee8cc1Swenshuai.xi reg = &(_TSOCtrl->CHANNEL0_IF1_CONFIG2);
1255*53ee8cc1Swenshuai.xi break;
1256*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1257*53ee8cc1Swenshuai.xi reg = &(_TSOCtrl->CHANNEL0_IF2_CONFIG2);
1258*53ee8cc1Swenshuai.xi break;
1259*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1260*53ee8cc1Swenshuai.xi reg = &(_TSOCtrl->CHANNEL0_IF3_CONFIG2);
1261*53ee8cc1Swenshuai.xi break;
1262*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1263*53ee8cc1Swenshuai.xi reg = &(_TSOCtrl->CHANNEL0_IF4_CONFIG2);
1264*53ee8cc1Swenshuai.xi break;
1265*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1266*53ee8cc1Swenshuai.xi reg = &(_TSOCtrl->CHANNEL0_IF5_CONFIG2);
1267*53ee8cc1Swenshuai.xi break;
1268*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1269*53ee8cc1Swenshuai.xi reg = &(_TSOCtrl->CHANNEL0_IF6_CONFIG2);
1270*53ee8cc1Swenshuai.xi break;
1271*53ee8cc1Swenshuai.xi default:
1272*53ee8cc1Swenshuai.xi return FALSE;
1273*53ee8cc1Swenshuai.xi }
1274*53ee8cc1Swenshuai.xi
1275*53ee8cc1Swenshuai.xi u16data = _HAL_REG16_R(reg);
1276*53ee8cc1Swenshuai.xi
1277*53ee8cc1Swenshuai.xi if(bEnable)
1278*53ee8cc1Swenshuai.xi {
1279*53ee8cc1Swenshuai.xi u16data |= u16Cfg;
1280*53ee8cc1Swenshuai.xi }
1281*53ee8cc1Swenshuai.xi else
1282*53ee8cc1Swenshuai.xi {
1283*53ee8cc1Swenshuai.xi u16data &= ~u16Cfg;
1284*53ee8cc1Swenshuai.xi }
1285*53ee8cc1Swenshuai.xi
1286*53ee8cc1Swenshuai.xi _HAL_REG16_W(reg, u16data);
1287*53ee8cc1Swenshuai.xi return TRUE;
1288*53ee8cc1Swenshuai.xi }
1289*53ee8cc1Swenshuai.xi
HAL_TSO_Get_ChIf_Cfg(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 * pu16Cfg,MS_BOOL * pbEnable)1290*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Get_ChIf_Cfg(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16* pu16Cfg, MS_BOOL *pbEnable)
1291*53ee8cc1Swenshuai.xi {
1292*53ee8cc1Swenshuai.xi REG16_TSO* pReg = NULL;
1293*53ee8cc1Swenshuai.xi MS_U16 u16data = 0;
1294*53ee8cc1Swenshuai.xi
1295*53ee8cc1Swenshuai.xi *pu16Cfg = 0;
1296*53ee8cc1Swenshuai.xi *pbEnable = FALSE;
1297*53ee8cc1Swenshuai.xi
1298*53ee8cc1Swenshuai.xi switch(u8ChIf)
1299*53ee8cc1Swenshuai.xi {
1300*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1301*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->CHANNEL0_IF1_CONFIG2);
1302*53ee8cc1Swenshuai.xi break;
1303*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1304*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->CHANNEL0_IF2_CONFIG2);
1305*53ee8cc1Swenshuai.xi break;
1306*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1307*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->CHANNEL0_IF3_CONFIG2);
1308*53ee8cc1Swenshuai.xi break;
1309*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1310*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->CHANNEL0_IF4_CONFIG2);
1311*53ee8cc1Swenshuai.xi break;
1312*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1313*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->CHANNEL0_IF5_CONFIG2);
1314*53ee8cc1Swenshuai.xi break;
1315*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1316*53ee8cc1Swenshuai.xi pReg = &(_TSOCtrl->CHANNEL0_IF6_CONFIG2);
1317*53ee8cc1Swenshuai.xi break;
1318*53ee8cc1Swenshuai.xi default:
1319*53ee8cc1Swenshuai.xi return FALSE;
1320*53ee8cc1Swenshuai.xi }
1321*53ee8cc1Swenshuai.xi
1322*53ee8cc1Swenshuai.xi *pu16Cfg = _HAL_REG16_R(pReg);
1323*53ee8cc1Swenshuai.xi
1324*53ee8cc1Swenshuai.xi switch(u8ChIf)
1325*53ee8cc1Swenshuai.xi {
1326*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1327*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF1_EN;
1328*53ee8cc1Swenshuai.xi break;
1329*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1330*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF2_EN;
1331*53ee8cc1Swenshuai.xi break;
1332*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1333*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF3_EN;
1334*53ee8cc1Swenshuai.xi break;
1335*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1336*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF4_EN;
1337*53ee8cc1Swenshuai.xi break;
1338*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1339*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF5_EN;
1340*53ee8cc1Swenshuai.xi break;
1341*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1342*53ee8cc1Swenshuai.xi u16data = TSO_CFG1_TSO_TSIF6_EN;
1343*53ee8cc1Swenshuai.xi break;
1344*53ee8cc1Swenshuai.xi default:
1345*53ee8cc1Swenshuai.xi return FALSE;
1346*53ee8cc1Swenshuai.xi }
1347*53ee8cc1Swenshuai.xi
1348*53ee8cc1Swenshuai.xi *pbEnable = ((_HAL_REG16_R(&(_TSOCtrl->TSO_CONFIG1)) & u16data) == u16data);
1349*53ee8cc1Swenshuai.xi
1350*53ee8cc1Swenshuai.xi return TRUE;
1351*53ee8cc1Swenshuai.xi }
1352*53ee8cc1Swenshuai.xi
HAL_TSO_File_Cfg1_Enable(MS_U8 u8Eng,MS_U16 u16CfgItem,MS_BOOL benable)1353*53ee8cc1Swenshuai.xi void HAL_TSO_File_Cfg1_Enable(MS_U8 u8Eng, MS_U16 u16CfgItem, MS_BOOL benable)
1354*53ee8cc1Swenshuai.xi {
1355*53ee8cc1Swenshuai.xi REG16_TSO *reg = (u8Eng == 0)? &(_TSOCtrl->TSO_FILE_CONFIG) : &(_TSOCtrl->TSO_FILE_CONFIG1);
1356*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(reg);
1357*53ee8cc1Swenshuai.xi
1358*53ee8cc1Swenshuai.xi if(benable)
1359*53ee8cc1Swenshuai.xi {
1360*53ee8cc1Swenshuai.xi u16data |= u16CfgItem;
1361*53ee8cc1Swenshuai.xi }
1362*53ee8cc1Swenshuai.xi else
1363*53ee8cc1Swenshuai.xi {
1364*53ee8cc1Swenshuai.xi u16data &= ~u16CfgItem;
1365*53ee8cc1Swenshuai.xi }
1366*53ee8cc1Swenshuai.xi
1367*53ee8cc1Swenshuai.xi _HAL_REG16_W(reg, u16data);
1368*53ee8cc1Swenshuai.xi }
1369*53ee8cc1Swenshuai.xi
1370*53ee8cc1Swenshuai.xi
1371*53ee8cc1Swenshuai.xi
HAL_TSO_Cfg4_Enable(MS_U8 u8Eng,MS_U32 u32CfgItem,MS_BOOL benable)1372*53ee8cc1Swenshuai.xi void HAL_TSO_Cfg4_Enable(MS_U8 u8Eng, MS_U32 u32CfgItem, MS_BOOL benable)
1373*53ee8cc1Swenshuai.xi {
1374*53ee8cc1Swenshuai.xi //@TODO not implement
1375*53ee8cc1Swenshuai.xi /*
1376*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl[u8Eng].TSO_CFG4));
1377*53ee8cc1Swenshuai.xi
1378*53ee8cc1Swenshuai.xi if(benable)
1379*53ee8cc1Swenshuai.xi {
1380*53ee8cc1Swenshuai.xi u16data |= u32CfgItem;
1381*53ee8cc1Swenshuai.xi }
1382*53ee8cc1Swenshuai.xi else
1383*53ee8cc1Swenshuai.xi {
1384*53ee8cc1Swenshuai.xi u16data &= ~u32CfgItem;
1385*53ee8cc1Swenshuai.xi }
1386*53ee8cc1Swenshuai.xi
1387*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl[u8Eng].TSO_CFG4), u16data);
1388*53ee8cc1Swenshuai.xi */
1389*53ee8cc1Swenshuai.xi }
1390*53ee8cc1Swenshuai.xi
HAL_TSO_RW_ValidBlock_Count(MS_U8 u8Eng,MS_BOOL bWrite,MS_U16 * pu16ValidBlockCnt)1391*53ee8cc1Swenshuai.xi void HAL_TSO_RW_ValidBlock_Count(MS_U8 u8Eng, MS_BOOL bWrite, MS_U16 *pu16ValidBlockCnt)
1392*53ee8cc1Swenshuai.xi {
1393*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl[u8Eng].TSO_CONFIG2));
1394*53ee8cc1Swenshuai.xi
1395*53ee8cc1Swenshuai.xi if(bWrite)
1396*53ee8cc1Swenshuai.xi {
1397*53ee8cc1Swenshuai.xi u16data &= ~TSO_CONFIG2_VALID_BYTE_CNT_MASK;
1398*53ee8cc1Swenshuai.xi u16data |= (*pu16ValidBlockCnt << TSO_CONFIG2_VALID_BYTE_CNT_SHIFT);
1399*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl[u8Eng].TSO_CONFIG2), u16data);
1400*53ee8cc1Swenshuai.xi
1401*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl[u8Eng].TSO_CONFIG1), TSO_CFG1_PKT_PARAM_LD);
1402*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl[u8Eng].TSO_CONFIG1), TSO_CFG1_PKT_PARAM_LD);
1403*53ee8cc1Swenshuai.xi }
1404*53ee8cc1Swenshuai.xi else
1405*53ee8cc1Swenshuai.xi {
1406*53ee8cc1Swenshuai.xi *pu16ValidBlockCnt = ((u16data & TSO_CONFIG2_VALID_BYTE_CNT_MASK) >> TSO_CONFIG2_VALID_BYTE_CNT_SHIFT);
1407*53ee8cc1Swenshuai.xi }
1408*53ee8cc1Swenshuai.xi }
1409*53ee8cc1Swenshuai.xi
HAL_TSO_RW_InvalidBlock_Count(MS_U8 u8Eng,MS_BOOL bWrite,MS_U16 * pu16InvalidBlockCnt)1410*53ee8cc1Swenshuai.xi void HAL_TSO_RW_InvalidBlock_Count(MS_U8 u8Eng, MS_BOOL bWrite, MS_U16 *pu16InvalidBlockCnt)
1411*53ee8cc1Swenshuai.xi {
1412*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl[u8Eng].TSO_CONFIG2));
1413*53ee8cc1Swenshuai.xi
1414*53ee8cc1Swenshuai.xi if(bWrite)
1415*53ee8cc1Swenshuai.xi {
1416*53ee8cc1Swenshuai.xi u16data &= ~TSO_CONFIG2_INVALID_BYTE_CNT_MASK;
1417*53ee8cc1Swenshuai.xi u16data |= (*pu16InvalidBlockCnt << TSO_CONFIG2_INVALID_BYTE_CNT_SHIFT);
1418*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl[u8Eng].TSO_CONFIG2), u16data);
1419*53ee8cc1Swenshuai.xi
1420*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl[u8Eng].TSO_CONFIG1), TSO_CFG1_PKT_PARAM_LD);
1421*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl[u8Eng].TSO_CONFIG1), TSO_CFG1_PKT_PARAM_LD);
1422*53ee8cc1Swenshuai.xi }
1423*53ee8cc1Swenshuai.xi else
1424*53ee8cc1Swenshuai.xi {
1425*53ee8cc1Swenshuai.xi *pu16InvalidBlockCnt = (u16data & TSO_CONFIG2_INVALID_BYTE_CNT_MASK) >> TSO_CONFIG2_INVALID_BYTE_CNT_SHIFT;
1426*53ee8cc1Swenshuai.xi }
1427*53ee8cc1Swenshuai.xi }
1428*53ee8cc1Swenshuai.xi
HAL_TSO_Get_TsHDInfo_CC(MS_U8 u8Eng)1429*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_Get_TsHDInfo_CC(MS_U8 u8Eng)
1430*53ee8cc1Swenshuai.xi {
1431*53ee8cc1Swenshuai.xi //@TODO not implement
1432*53ee8cc1Swenshuai.xi //return (_HAL_REG32_R(&(_TSOCtrl[u8Eng].TSO_Header)) & TSO_HD_CONT_COUNTER_MASK);
1433*53ee8cc1Swenshuai.xi return 0;
1434*53ee8cc1Swenshuai.xi }
1435*53ee8cc1Swenshuai.xi
HAL_TSO_Get_TsHDInfo_ADP(MS_U8 u8Eng)1436*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_Get_TsHDInfo_ADP(MS_U8 u8Eng)
1437*53ee8cc1Swenshuai.xi {
1438*53ee8cc1Swenshuai.xi //@TODO not implement
1439*53ee8cc1Swenshuai.xi //return ((_HAL_REG32_R(&(_TSOCtrl[u8Eng].TSO_Header)) & TSO_HD_CONT_COUNTER_MASK) >> TSO_HD_ADP_FIELD_SHIFT);
1440*53ee8cc1Swenshuai.xi return 0;
1441*53ee8cc1Swenshuai.xi }
1442*53ee8cc1Swenshuai.xi
HAL_TSO_Get_TsHDInfo_SCM(MS_U8 u8Eng)1443*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_Get_TsHDInfo_SCM(MS_U8 u8Eng)
1444*53ee8cc1Swenshuai.xi {
1445*53ee8cc1Swenshuai.xi //@TODO not implement
1446*53ee8cc1Swenshuai.xi //return ((_HAL_REG32_R(&(_TSOCtrl[u8Eng].TSO_Header)) & TSO_HD_PID_MASK) >> TSO_HD_PID_SHIFT);
1447*53ee8cc1Swenshuai.xi return 0;
1448*53ee8cc1Swenshuai.xi }
1449*53ee8cc1Swenshuai.xi
HAL_TSO_Get_TsHDInfo_PID(MS_U8 u8Eng)1450*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_Get_TsHDInfo_PID(MS_U8 u8Eng)
1451*53ee8cc1Swenshuai.xi {
1452*53ee8cc1Swenshuai.xi //@TODO not implement
1453*53ee8cc1Swenshuai.xi //return ((_HAL_REG32_R(&(_TSOCtrl[u8Eng].TSO_Header)) & TSO_HD_SCRM_FIELD_MASK) >> TSO_HD_SCRM_FIELD_SHIFT);
1454*53ee8cc1Swenshuai.xi return 0;
1455*53ee8cc1Swenshuai.xi }
1456*53ee8cc1Swenshuai.xi
HAL_TSO_Get_TsHDInfo_TSPri(MS_U8 u8Eng)1457*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_Get_TsHDInfo_TSPri(MS_U8 u8Eng)
1458*53ee8cc1Swenshuai.xi {
1459*53ee8cc1Swenshuai.xi //@TODO not implement
1460*53ee8cc1Swenshuai.xi //return ((_HAL_REG32_R(&(_TSOCtrl[u8Eng].TSO_Header)) & TSO_HD_TS_PRIORITY_MASK) >> TSO_HD_TS_PRIORITY_SHIFT);
1461*53ee8cc1Swenshuai.xi return 0;
1462*53ee8cc1Swenshuai.xi }
1463*53ee8cc1Swenshuai.xi
HAL_TSO_Get_TsHDInfo_PSI(MS_U8 u8Eng)1464*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_Get_TsHDInfo_PSI(MS_U8 u8Eng)
1465*53ee8cc1Swenshuai.xi {
1466*53ee8cc1Swenshuai.xi //@TODO not implement
1467*53ee8cc1Swenshuai.xi //return ((_HAL_REG32_R(&(_TSOCtrl[u8Eng].TSO_Header)) & TSO_HD_PAYLOAD_START_IND_MASK) >> TSO_HD_PAYLOAD_START_IND_SHIFT);
1468*53ee8cc1Swenshuai.xi return 0;
1469*53ee8cc1Swenshuai.xi }
1470*53ee8cc1Swenshuai.xi
HAL_TSO_Get_TsHDInfo_ErrInd(MS_U8 u8Eng)1471*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_Get_TsHDInfo_ErrInd(MS_U8 u8Eng)
1472*53ee8cc1Swenshuai.xi {
1473*53ee8cc1Swenshuai.xi //@TODO not implement
1474*53ee8cc1Swenshuai.xi //return ((_HAL_REG32_R(&(_TSOCtrl[u8Eng].TSO_Header)) & TSO_HD_PAYLOAD_ERR_IND_MASK) >> TSO_HD_PAYLOAD_ERR_IND_SHIFT);
1475*53ee8cc1Swenshuai.xi return 0;
1476*53ee8cc1Swenshuai.xi }
1477*53ee8cc1Swenshuai.xi
HAL_TSO_Get_Pid_Info(MS_U8 u8Eng,MS_U16 * pu16matchpid,MS_BOOL * pbchanged)1478*53ee8cc1Swenshuai.xi void HAL_TSO_Get_Pid_Info(MS_U8 u8Eng, MS_U16 *pu16matchpid, MS_BOOL *pbchanged)
1479*53ee8cc1Swenshuai.xi {
1480*53ee8cc1Swenshuai.xi //@TODO not implement
1481*53ee8cc1Swenshuai.xi /*
1482*53ee8cc1Swenshuai.xi MS_U16 u16temp;
1483*53ee8cc1Swenshuai.xi
1484*53ee8cc1Swenshuai.xi u16temp = _HAL_REG16_R(&(_TSOCtrl[u8Eng].TSO_PID_Info));
1485*53ee8cc1Swenshuai.xi
1486*53ee8cc1Swenshuai.xi *pu16matchpid = u16temp & TSO_PID_INFO_MATCH_PID_MASK;
1487*53ee8cc1Swenshuai.xi *pbchanged = (((u16temp & TSO_PID_INFO_MATCH_PID_CHANGE_MASK) > 0) ? TRUE: FALSE);
1488*53ee8cc1Swenshuai.xi */
1489*53ee8cc1Swenshuai.xi }
1490*53ee8cc1Swenshuai.xi
HAL_TSO_LPcr2_Set(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U32 u32lpcr2)1491*53ee8cc1Swenshuai.xi void HAL_TSO_LPcr2_Set(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U32 u32lpcr2)
1492*53ee8cc1Swenshuai.xi {
1493*53ee8cc1Swenshuai.xi REG32_TSO *LPCR2 = (u8FileEng == 0)? &(_TSOCtrl->LPCR2_BUF) : &(_TSOCtrl->LPCR2_BUF1);
1494*53ee8cc1Swenshuai.xi REG16_TSO *FILE_CONFIG = (u8FileEng == 0)? &(_TSOCtrl->TSO_FILE_CONFIG) : &(_TSOCtrl->TSO_FILE_CONFIG1);
1495*53ee8cc1Swenshuai.xi
1496*53ee8cc1Swenshuai.xi
1497*53ee8cc1Swenshuai.xi _REG16_SET(FILE_CONFIG,TSO_FILE_CONFIG_LPCR2_WLD);
1498*53ee8cc1Swenshuai.xi _HAL_REG32_W(LPCR2, u32lpcr2);
1499*53ee8cc1Swenshuai.xi _REG16_CLR(FILE_CONFIG,TSO_FILE_CONFIG_LPCR2_WLD);
1500*53ee8cc1Swenshuai.xi }
1501*53ee8cc1Swenshuai.xi
HAL_TSO_LPcr2_Get(MS_U8 u8Eng,MS_U8 u8FileEng)1502*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_LPcr2_Get(MS_U8 u8Eng, MS_U8 u8FileEng)
1503*53ee8cc1Swenshuai.xi {
1504*53ee8cc1Swenshuai.xi MS_U32 u32temp = 0;
1505*53ee8cc1Swenshuai.xi REG32_TSO *LPCR2 = (u8FileEng == 0)? &(_TSOCtrl->LPCR2_BUF) : &(_TSOCtrl->LPCR2_BUF1);
1506*53ee8cc1Swenshuai.xi REG16_TSO *FILE_CONFIG = (u8FileEng == 0)? &(_TSOCtrl->TSO_FILE_CONFIG) : &(_TSOCtrl->TSO_FILE_CONFIG1);
1507*53ee8cc1Swenshuai.xi
1508*53ee8cc1Swenshuai.xi
1509*53ee8cc1Swenshuai.xi _REG16_SET(FILE_CONFIG,TSO_FILE_CONFIG_LPCR2_LOAD);
1510*53ee8cc1Swenshuai.xi u32temp = _HAL_REG32_R(LPCR2);
1511*53ee8cc1Swenshuai.xi _REG16_CLR(FILE_CONFIG,TSO_FILE_CONFIG_LPCR2_LOAD);
1512*53ee8cc1Swenshuai.xi
1513*53ee8cc1Swenshuai.xi return u32temp;
1514*53ee8cc1Swenshuai.xi }
1515*53ee8cc1Swenshuai.xi
HAL_TSO_TimeStamp_Get(MS_U8 u8Eng,MS_U8 u8FileEng)1516*53ee8cc1Swenshuai.xi MS_U32 HAL_TSO_TimeStamp_Get(MS_U8 u8Eng, MS_U8 u8FileEng)
1517*53ee8cc1Swenshuai.xi {
1518*53ee8cc1Swenshuai.xi REG32_TSO *TIMESTAMP = (u8FileEng == 0)? &(_TSOCtrl->TIMESTAMP) : &(_TSOCtrl->TIMESTAMP1);
1519*53ee8cc1Swenshuai.xi
1520*53ee8cc1Swenshuai.xi return _HAL_REG32_R(TIMESTAMP);
1521*53ee8cc1Swenshuai.xi }
1522*53ee8cc1Swenshuai.xi
HAL_TSO_PktChkSize_Set(MS_U8 u8Eng,MS_U8 u8If,MS_U8 u8size)1523*53ee8cc1Swenshuai.xi void HAL_TSO_PktChkSize_Set(MS_U8 u8Eng, MS_U8 u8If, MS_U8 u8size)
1524*53ee8cc1Swenshuai.xi {
1525*53ee8cc1Swenshuai.xi switch(u8If)
1526*53ee8cc1Swenshuai.xi {
1527*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1528*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF1_CONFIG0),
1529*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF1_CONFIG0)) & ~TSO_CHANNEL0_IF1_CONFIG0_PIDFLT_PKT_SIZE_MASK)
1530*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF1_CONFIG0_PIDFLT_PKT_SIZE_SHIFT)) & TSO_CHANNEL0_IF1_CONFIG0_PIDFLT_PKT_SIZE_MASK));
1531*53ee8cc1Swenshuai.xi break;
1532*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1533*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF2_CONFIG0),
1534*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF2_CONFIG0)) & ~TSO_CHANNEL0_IF2_CONFIG0_PIDFLT_PKT_SIZE_MASK)
1535*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF2_CONFIG0_PIDFLT_PKT_SIZE_SHIFT)) & TSO_CHANNEL0_IF2_CONFIG0_PIDFLT_PKT_SIZE_MASK));
1536*53ee8cc1Swenshuai.xi break;
1537*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1538*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF3_CONFIG0),
1539*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF3_CONFIG0)) & ~TSO_CHANNEL0_IF3_CONFIG0_PIDFLT_PKT_SIZE_MASK)
1540*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF3_CONFIG0_PIDFLT_PKT_SIZE_SHIFT)) & TSO_CHANNEL0_IF3_CONFIG0_PIDFLT_PKT_SIZE_MASK));
1541*53ee8cc1Swenshuai.xi break;
1542*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1543*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF4_CONFIG0),
1544*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF4_CONFIG0)) & ~TSO_CHANNEL0_IF4_CONFIG0_PIDFLT_PKT_SIZE_MASK)
1545*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF4_CONFIG0_PIDFLT_PKT_SIZE_SHIFT)) & TSO_CHANNEL0_IF4_CONFIG0_PIDFLT_PKT_SIZE_MASK));
1546*53ee8cc1Swenshuai.xi break;
1547*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1548*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF5_CONFIG0),
1549*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF5_CONFIG0)) & ~TSO_CHANNEL0_IF5_CONFIG0_PIDFLT_PKT_SIZE_MASK)
1550*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF5_CONFIG0_PIDFLT_PKT_SIZE_SHIFT)) & TSO_CHANNEL0_IF5_CONFIG0_PIDFLT_PKT_SIZE_MASK));
1551*53ee8cc1Swenshuai.xi break;
1552*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1553*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF6_CONFIG0),
1554*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF6_CONFIG0)) & ~TSO_CHANNEL0_IF6_CONFIG0_PIDFLT_PKT_SIZE_MASK)
1555*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF6_CONFIG0_PIDFLT_PKT_SIZE_SHIFT)) & TSO_CHANNEL0_IF6_CONFIG0_PIDFLT_PKT_SIZE_MASK));
1556*53ee8cc1Swenshuai.xi break;
1557*53ee8cc1Swenshuai.xi default:
1558*53ee8cc1Swenshuai.xi printf("Not support !!\n");
1559*53ee8cc1Swenshuai.xi break;
1560*53ee8cc1Swenshuai.xi }
1561*53ee8cc1Swenshuai.xi }
1562*53ee8cc1Swenshuai.xi
HAL_TSO_RW_OutputPktSize(MS_U8 u8Eng,MS_BOOL bWrite,MS_U16 * pu16PktSize)1563*53ee8cc1Swenshuai.xi void HAL_TSO_RW_OutputPktSize(MS_U8 u8Eng, MS_BOOL bWrite, MS_U16 *pu16PktSize)
1564*53ee8cc1Swenshuai.xi {
1565*53ee8cc1Swenshuai.xi if(bWrite)
1566*53ee8cc1Swenshuai.xi {
1567*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CONFIG3), *pu16PktSize);
1568*53ee8cc1Swenshuai.xi }
1569*53ee8cc1Swenshuai.xi else
1570*53ee8cc1Swenshuai.xi {
1571*53ee8cc1Swenshuai.xi *pu16PktSize = _HAL_REG16_R(&(_TSOCtrl->TSO_CONFIG3));
1572*53ee8cc1Swenshuai.xi }
1573*53ee8cc1Swenshuai.xi
1574*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CONFIG1), SET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CONFIG1), TSO_CFG1_PKT_PARAM_LD));
1575*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->TSO_CONFIG1), RESET_FLAG1(_HAL_REG16_R(&_TSOCtrl->TSO_CONFIG1), TSO_CFG1_PKT_PARAM_LD));
1576*53ee8cc1Swenshuai.xi }
1577*53ee8cc1Swenshuai.xi
HAL_TSO_Filein_PktChkSize_Set(MS_U8 u8Eng,MS_U8 u8FileEng,MS_U8 u8size)1578*53ee8cc1Swenshuai.xi void HAL_TSO_Filein_PktChkSize_Set(MS_U8 u8Eng, MS_U8 u8FileEng, MS_U8 u8size)
1579*53ee8cc1Swenshuai.xi {
1580*53ee8cc1Swenshuai.xi switch(u8FileEng)
1581*53ee8cc1Swenshuai.xi {
1582*53ee8cc1Swenshuai.xi case 0:
1583*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PKT_CHK_SIZE_FIN),
1584*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->PKT_CHK_SIZE_FIN)) & ~TSO_PKT_CHK_SIZE_FIN_MASK)
1585*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_PKT_CHK_SIZE_FIN_SHIFT)) & TSO_PKT_CHK_SIZE_FIN_MASK));
1586*53ee8cc1Swenshuai.xi break;
1587*53ee8cc1Swenshuai.xi case 1:
1588*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->PKT_CHK_SIZE_FIN),
1589*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->PKT_CHK_SIZE_FIN)) & ~TSO_PKT_CHK_SIZE_FIN1_MASK)
1590*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_PKT_CHK_SIZE_FIN1_SHIFT)) & TSO_PKT_CHK_SIZE_FIN1_MASK));
1591*53ee8cc1Swenshuai.xi break;
1592*53ee8cc1Swenshuai.xi default:
1593*53ee8cc1Swenshuai.xi printf("Not support !!\n");
1594*53ee8cc1Swenshuai.xi break;
1595*53ee8cc1Swenshuai.xi }
1596*53ee8cc1Swenshuai.xi }
1597*53ee8cc1Swenshuai.xi
HAL_TSO_Livein_PktChkSize_Set(MS_U8 u8Eng,MS_U8 u8If,MS_U8 u8size)1598*53ee8cc1Swenshuai.xi void HAL_TSO_Livein_PktChkSize_Set(MS_U8 u8Eng, MS_U8 u8If, MS_U8 u8size)
1599*53ee8cc1Swenshuai.xi {
1600*53ee8cc1Swenshuai.xi switch(u8If)
1601*53ee8cc1Swenshuai.xi {
1602*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1603*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF1_CONFIG0),
1604*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF1_CONFIG0)) & ~TSO_CHANNEL0_IF1_CONFIG0_PKT_SIZE_CHK_LIVE_MASK)
1605*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF1_CONFIG0_PKT_SIZE_CHK_LIVE_SHIFT)) & TSO_CHANNEL0_IF1_CONFIG0_PKT_SIZE_CHK_LIVE_MASK));
1606*53ee8cc1Swenshuai.xi break;
1607*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1608*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF2_CONFIG0),
1609*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF2_CONFIG0)) & ~TSO_CHANNEL0_IF2_CONFIG0_PKT_SIZE_CHK_LIVE_MASK)
1610*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF2_CONFIG0_PKT_SIZE_CHK_LIVE_SHIFT)) & TSO_CHANNEL0_IF2_CONFIG0_PKT_SIZE_CHK_LIVE_MASK));
1611*53ee8cc1Swenshuai.xi break;
1612*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1613*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF3_CONFIG0),
1614*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF3_CONFIG0)) & ~TSO_CHANNEL0_IF3_CONFIG0_PKT_SIZE_CHK_LIVE_MASK)
1615*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF3_CONFIG0_PKT_SIZE_CHK_LIVE_SHIFT)) & TSO_CHANNEL0_IF3_CONFIG0_PKT_SIZE_CHK_LIVE_MASK));
1616*53ee8cc1Swenshuai.xi break;
1617*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1618*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF4_CONFIG0),
1619*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF4_CONFIG0)) & ~TSO_CHANNEL0_IF4_CONFIG0_PKT_SIZE_CHK_LIVE_MASK)
1620*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF4_CONFIG0_PKT_SIZE_CHK_LIVE_SHIFT)) & TSO_CHANNEL0_IF4_CONFIG0_PKT_SIZE_CHK_LIVE_MASK));
1621*53ee8cc1Swenshuai.xi break;
1622*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1623*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF5_CONFIG0),
1624*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF5_CONFIG0)) & ~TSO_CHANNEL0_IF5_CONFIG0_PKT_SIZE_CHK_LIVE_MASK)
1625*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF5_CONFIG0_PKT_SIZE_CHK_LIVE_SHIFT)) & TSO_CHANNEL0_IF5_CONFIG0_PKT_SIZE_CHK_LIVE_MASK));
1626*53ee8cc1Swenshuai.xi break;
1627*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1628*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF6_CONFIG0),
1629*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF6_CONFIG0)) & ~TSO_CHANNEL0_IF6_CONFIG0_PKT_SIZE_CHK_LIVE_MASK)
1630*53ee8cc1Swenshuai.xi |(((MS_U16)(u8size << TSO_CHANNEL0_IF6_CONFIG0_PKT_SIZE_CHK_LIVE_SHIFT)) & TSO_CHANNEL0_IF6_CONFIG0_PKT_SIZE_CHK_LIVE_MASK));
1631*53ee8cc1Swenshuai.xi break;
1632*53ee8cc1Swenshuai.xi default:
1633*53ee8cc1Swenshuai.xi printf("Not support !!\n");
1634*53ee8cc1Swenshuai.xi break;
1635*53ee8cc1Swenshuai.xi }
1636*53ee8cc1Swenshuai.xi }
1637*53ee8cc1Swenshuai.xi
1638*53ee8cc1Swenshuai.xi
HAL_TSO_Livein_Input_Config(MS_U8 u8Eng,MS_U8 u8PktInputMode,MS_U8 u8PktSyncByte,MS_U8 u8PktHeaderLength)1639*53ee8cc1Swenshuai.xi void HAL_TSO_Livein_Input_Config(MS_U8 u8Eng, MS_U8 u8PktInputMode, MS_U8 u8PktSyncByte, MS_U8 u8PktHeaderLength)
1640*53ee8cc1Swenshuai.xi {
1641*53ee8cc1Swenshuai.xi switch(u8Eng)
1642*53ee8cc1Swenshuai.xi {
1643*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1644*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF1_CONFIG1),
1645*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF1_CONFIG1)) & ~TSO_CHANNEL0_IF1_CONFIG1_PKT_INPUT_MODE_MASK)
1646*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktInputMode << TSO_CHANNEL0_IF1_CONFIG1_PKT_INPUT_MODE_SHIFT)) & TSO_CHANNEL0_IF1_CONFIG1_PKT_INPUT_MODE_MASK));
1647*53ee8cc1Swenshuai.xi
1648*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF1_CONFIG1),
1649*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF1_CONFIG1)) & ~TSO_CHANNEL0_IF1_CONFIG1_SYNC_BYTE_MASK)
1650*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktSyncByte << TSO_CHANNEL0_IF1_CONFIG1_SYNC_BYTE_SHIFT)) & TSO_CHANNEL0_IF1_CONFIG1_SYNC_BYTE_MASK));
1651*53ee8cc1Swenshuai.xi
1652*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF1_CONFIG1),
1653*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF1_CONFIG1)) & ~TSO_CHANNEL0_IF1_CONFIG1_PKT_HEADER_LEN_MASK)
1654*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktHeaderLength << TSO_CHANNEL0_IF1_CONFIG1_PKT_HEADER_LEN_SHIFT)) & TSO_CHANNEL0_IF1_CONFIG1_PKT_HEADER_LEN_MASK));
1655*53ee8cc1Swenshuai.xi break;
1656*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1657*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF2_CONFIG1),
1658*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF2_CONFIG1)) & ~TSO_CHANNEL0_IF2_CONFIG1_PKT_INPUT_MODE_MASK)
1659*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktInputMode << TSO_CHANNEL0_IF2_CONFIG1_PKT_INPUT_MODE_SHIFT)) & TSO_CHANNEL0_IF2_CONFIG1_PKT_INPUT_MODE_MASK));
1660*53ee8cc1Swenshuai.xi
1661*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF2_CONFIG1),
1662*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF2_CONFIG1)) & ~TSO_CHANNEL0_IF2_CONFIG1_SYNC_BYTE_MASK)
1663*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktSyncByte << TSO_CHANNEL0_IF2_CONFIG1_SYNC_BYTE_SHIFT)) & TSO_CHANNEL0_IF2_CONFIG1_SYNC_BYTE_MASK));
1664*53ee8cc1Swenshuai.xi
1665*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF2_CONFIG1),
1666*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF2_CONFIG1)) & ~TSO_CHANNEL0_IF2_CONFIG1_PKT_HEADER_LEN_MASK)
1667*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktHeaderLength << TSO_CHANNEL0_IF2_CONFIG1_PKT_HEADER_LEN_SHIFT)) & TSO_CHANNEL0_IF2_CONFIG1_PKT_HEADER_LEN_MASK));
1668*53ee8cc1Swenshuai.xi break;
1669*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1670*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF3_CONFIG1),
1671*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF3_CONFIG1)) & ~TSO_CHANNEL0_IF3_CONFIG1_PKT_INPUT_MODE_MASK)
1672*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktInputMode << TSO_CHANNEL0_IF3_CONFIG1_PKT_INPUT_MODE_SHIFT)) & TSO_CHANNEL0_IF3_CONFIG1_PKT_INPUT_MODE_MASK));
1673*53ee8cc1Swenshuai.xi
1674*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF3_CONFIG1),
1675*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF3_CONFIG1)) & ~TSO_CHANNEL0_IF3_CONFIG1_SYNC_BYTE_MASK)
1676*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktSyncByte << TSO_CHANNEL0_IF3_CONFIG1_SYNC_BYTE_SHIFT)) & TSO_CHANNEL0_IF3_CONFIG1_SYNC_BYTE_MASK));
1677*53ee8cc1Swenshuai.xi
1678*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF3_CONFIG1),
1679*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF3_CONFIG1)) & ~TSO_CHANNEL0_IF3_CONFIG1_PKT_HEADER_LEN_MASK)
1680*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktHeaderLength << TSO_CHANNEL0_IF3_CONFIG1_PKT_HEADER_LEN_SHIFT)) & TSO_CHANNEL0_IF3_CONFIG1_PKT_HEADER_LEN_MASK));
1681*53ee8cc1Swenshuai.xi break;
1682*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1683*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF4_CONFIG1),
1684*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF4_CONFIG1)) & ~TSO_CHANNEL0_IF4_CONFIG1_PKT_INPUT_MODE_MASK)
1685*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktInputMode << TSO_CHANNEL0_IF4_CONFIG1_PKT_INPUT_MODE_SHIFT)) & TSO_CHANNEL0_IF4_CONFIG1_PKT_INPUT_MODE_MASK));
1686*53ee8cc1Swenshuai.xi
1687*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF4_CONFIG1),
1688*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF4_CONFIG1)) & ~TSO_CHANNEL0_IF4_CONFIG1_SYNC_BYTE_MASK)
1689*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktSyncByte << TSO_CHANNEL0_IF4_CONFIG1_SYNC_BYTE_SHIFT)) & TSO_CHANNEL0_IF4_CONFIG1_SYNC_BYTE_MASK));
1690*53ee8cc1Swenshuai.xi
1691*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF4_CONFIG1),
1692*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF4_CONFIG1)) & ~TSO_CHANNEL0_IF4_CONFIG1_PKT_HEADER_LEN_MASK)
1693*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktHeaderLength << TSO_CHANNEL0_IF4_CONFIG1_PKT_HEADER_LEN_SHIFT)) & TSO_CHANNEL0_IF4_CONFIG1_PKT_HEADER_LEN_MASK));
1694*53ee8cc1Swenshuai.xi break;
1695*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1696*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF5_CONFIG1),
1697*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF5_CONFIG1)) & ~TSO_CHANNEL0_IF5_CONFIG1_PKT_INPUT_MODE_MASK)
1698*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktInputMode << TSO_CHANNEL0_IF5_CONFIG1_PKT_INPUT_MODE_SHIFT)) & TSO_CHANNEL0_IF5_CONFIG1_PKT_INPUT_MODE_MASK));
1699*53ee8cc1Swenshuai.xi
1700*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF5_CONFIG1),
1701*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF5_CONFIG1)) & ~TSO_CHANNEL0_IF5_CONFIG1_SYNC_BYTE_MASK)
1702*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktSyncByte << TSO_CHANNEL0_IF5_CONFIG1_SYNC_BYTE_SHIFT)) & TSO_CHANNEL0_IF5_CONFIG1_SYNC_BYTE_MASK));
1703*53ee8cc1Swenshuai.xi
1704*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF5_CONFIG1),
1705*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF5_CONFIG1)) & ~TSO_CHANNEL0_IF5_CONFIG1_PKT_HEADER_LEN_MASK)
1706*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktHeaderLength << TSO_CHANNEL0_IF5_CONFIG1_PKT_HEADER_LEN_SHIFT)) & TSO_CHANNEL0_IF5_CONFIG1_PKT_HEADER_LEN_MASK));
1707*53ee8cc1Swenshuai.xi break;
1708*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1709*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF6_CONFIG1),
1710*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF6_CONFIG1)) & ~TSO_CHANNEL0_IF6_CONFIG1_PKT_INPUT_MODE_MASK)
1711*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktInputMode << TSO_CHANNEL0_IF5_CONFIG1_PKT_INPUT_MODE_SHIFT)) & TSO_CHANNEL0_IF6_CONFIG1_PKT_INPUT_MODE_MASK));
1712*53ee8cc1Swenshuai.xi
1713*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF6_CONFIG1),
1714*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF6_CONFIG1)) & ~TSO_CHANNEL0_IF6_CONFIG1_SYNC_BYTE_MASK)
1715*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktSyncByte << TSO_CHANNEL0_IF6_CONFIG1_SYNC_BYTE_SHIFT)) & TSO_CHANNEL0_IF6_CONFIG1_SYNC_BYTE_MASK));
1716*53ee8cc1Swenshuai.xi
1717*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl->CHANNEL0_IF6_CONFIG1),
1718*53ee8cc1Swenshuai.xi (_HAL_REG16_R(&(_TSOCtrl->CHANNEL0_IF6_CONFIG1)) & ~TSO_CHANNEL0_IF6_CONFIG1_PKT_HEADER_LEN_MASK)
1719*53ee8cc1Swenshuai.xi |(((MS_U16)(u8PktHeaderLength << TSO_CHANNEL0_IF6_CONFIG1_PKT_HEADER_LEN_SHIFT)) & TSO_CHANNEL0_IF6_CONFIG1_PKT_HEADER_LEN_MASK));
1720*53ee8cc1Swenshuai.xi break;
1721*53ee8cc1Swenshuai.xi default:
1722*53ee8cc1Swenshuai.xi printf("Not support !!\n");
1723*53ee8cc1Swenshuai.xi break;
1724*53ee8cc1Swenshuai.xi }
1725*53ee8cc1Swenshuai.xi }
1726*53ee8cc1Swenshuai.xi
1727*53ee8cc1Swenshuai.xi
HAL_TSO_Livein_3Wire(MS_U8 u8Eng,MS_U8 u8ChIf,MS_BOOL bEnable)1728*53ee8cc1Swenshuai.xi void HAL_TSO_Livein_3Wire(MS_U8 u8Eng, MS_U8 u8ChIf, MS_BOOL bEnable)
1729*53ee8cc1Swenshuai.xi {
1730*53ee8cc1Swenshuai.xi if(bEnable)
1731*53ee8cc1Swenshuai.xi {
1732*53ee8cc1Swenshuai.xi switch(u8ChIf)
1733*53ee8cc1Swenshuai.xi {
1734*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1735*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_1);
1736*53ee8cc1Swenshuai.xi break;
1737*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1738*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_2);
1739*53ee8cc1Swenshuai.xi break;
1740*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1741*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_3);
1742*53ee8cc1Swenshuai.xi break;
1743*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1744*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_4);
1745*53ee8cc1Swenshuai.xi break;
1746*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1747*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_5);
1748*53ee8cc1Swenshuai.xi break;
1749*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1750*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_6);
1751*53ee8cc1Swenshuai.xi break;
1752*53ee8cc1Swenshuai.xi default:
1753*53ee8cc1Swenshuai.xi HAL_TSO_DBGMSG(E_HAL_TSO_DBG_LEVEL_ERR, E_HAL_TSO_DBG_MODEL_ALL, printf("[PVR ERROR][%s][%d] ChIf not support !!\n",__FUNCTION__,__LINE__));
1754*53ee8cc1Swenshuai.xi break;
1755*53ee8cc1Swenshuai.xi }
1756*53ee8cc1Swenshuai.xi }
1757*53ee8cc1Swenshuai.xi else
1758*53ee8cc1Swenshuai.xi {
1759*53ee8cc1Swenshuai.xi switch(u8ChIf)
1760*53ee8cc1Swenshuai.xi {
1761*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1762*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_1);
1763*53ee8cc1Swenshuai.xi break;
1764*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1765*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_2);
1766*53ee8cc1Swenshuai.xi break;
1767*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1768*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_3);
1769*53ee8cc1Swenshuai.xi break;
1770*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1771*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_4);
1772*53ee8cc1Swenshuai.xi break;
1773*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1774*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_5);
1775*53ee8cc1Swenshuai.xi break;
1776*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1777*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_3_WIRE_EN_6);
1778*53ee8cc1Swenshuai.xi break;
1779*53ee8cc1Swenshuai.xi default:
1780*53ee8cc1Swenshuai.xi HAL_TSO_DBGMSG(E_HAL_TSO_DBG_LEVEL_ERR, E_HAL_TSO_DBG_MODEL_ALL, printf("[PVR ERROR][%s][%d] ChIf not support !!\n",__FUNCTION__,__LINE__));
1781*53ee8cc1Swenshuai.xi break;
1782*53ee8cc1Swenshuai.xi }
1783*53ee8cc1Swenshuai.xi
1784*53ee8cc1Swenshuai.xi }
1785*53ee8cc1Swenshuai.xi }
1786*53ee8cc1Swenshuai.xi
HAL_TSO_TsioMode_En(MS_BOOL bEnable)1787*53ee8cc1Swenshuai.xi void HAL_TSO_TsioMode_En(MS_BOOL bEnable)
1788*53ee8cc1Swenshuai.xi {
1789*53ee8cc1Swenshuai.xi if(bEnable)
1790*53ee8cc1Swenshuai.xi {
1791*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_TSIO_MODE);
1792*53ee8cc1Swenshuai.xi }
1793*53ee8cc1Swenshuai.xi else
1794*53ee8cc1Swenshuai.xi {
1795*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_TSIO_MODE);
1796*53ee8cc1Swenshuai.xi }
1797*53ee8cc1Swenshuai.xi }
1798*53ee8cc1Swenshuai.xi
HAL_TSO_Tsio2Opif_En(MS_BOOL bEnable)1799*53ee8cc1Swenshuai.xi void HAL_TSO_Tsio2Opif_En(MS_BOOL bEnable)
1800*53ee8cc1Swenshuai.xi {
1801*53ee8cc1Swenshuai.xi if(bEnable)
1802*53ee8cc1Swenshuai.xi {
1803*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_TSIO2OPIF);
1804*53ee8cc1Swenshuai.xi }
1805*53ee8cc1Swenshuai.xi else
1806*53ee8cc1Swenshuai.xi {
1807*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG5),TSO_CONFIG5_TSIO2OPIF);
1808*53ee8cc1Swenshuai.xi }
1809*53ee8cc1Swenshuai.xi }
1810*53ee8cc1Swenshuai.xi
HAL_TSO_SerialMode_En(MS_BOOL bEnable)1811*53ee8cc1Swenshuai.xi void HAL_TSO_SerialMode_En(MS_BOOL bEnable)
1812*53ee8cc1Swenshuai.xi {
1813*53ee8cc1Swenshuai.xi if(bEnable)
1814*53ee8cc1Swenshuai.xi {
1815*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG1),TSO_CONFIG1_SERIAL_OUT_EN);
1816*53ee8cc1Swenshuai.xi }
1817*53ee8cc1Swenshuai.xi else
1818*53ee8cc1Swenshuai.xi {
1819*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG1),TSO_CONFIG1_SERIAL_OUT_EN);
1820*53ee8cc1Swenshuai.xi }
1821*53ee8cc1Swenshuai.xi }
1822*53ee8cc1Swenshuai.xi
HAL_TSO_SVQBuf_Set(MS_U8 u8Eng,MS_U8 u8ChIf,MS_PHY phyBufAddr,MS_U32 u32BufSize)1823*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_SVQBuf_Set(MS_U8 u8Eng, MS_U8 u8ChIf, MS_PHY phyBufAddr, MS_U32 u32BufSize)
1824*53ee8cc1Swenshuai.xi {
1825*53ee8cc1Swenshuai.xi REG32_TSO *Base = NULL;
1826*53ee8cc1Swenshuai.xi REG16_TSO *Size = NULL, *TX_Config = NULL;
1827*53ee8cc1Swenshuai.xi // Check MIU select
1828*53ee8cc1Swenshuai.xi MS_U8 u8MiuSel;
1829*53ee8cc1Swenshuai.xi MS_PHY phyMiuOffsetSVQBuf;
1830*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8MiuSel, phyMiuOffsetSVQBuf, phyBufAddr);
1831*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TSOCtrl1->REG_TSO_MIU_SEL_1, (_HAL_REG16_R(&_TSOCtrl1->REG_TSO_MIU_SEL_1) & (~REG_MIU_SEL_SVQRX_MASK)) | ((u8MiuSel << REG_MIU_SEL_SVQRX_SHIFT) & REG_MIU_SEL_SVQRX_MASK));
1832*53ee8cc1Swenshuai.xi
1833*53ee8cc1Swenshuai.xi
1834*53ee8cc1Swenshuai.xi switch(u8ChIf)
1835*53ee8cc1Swenshuai.xi {
1836*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1837*53ee8cc1Swenshuai.xi Base = &(_TSOCtrl1->SVQ1_BASE);
1838*53ee8cc1Swenshuai.xi Size = &(_TSOCtrl1->SVQ1_SIZE_200BYTE);
1839*53ee8cc1Swenshuai.xi TX_Config = &(_TSOCtrl1->SVQ1_TX_CONFIG);
1840*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TSOCtrl1->REG_TSO_MIU_SEL_1, (_HAL_REG16_R(&_TSOCtrl1->REG_TSO_MIU_SEL_1) & (~REG_MIU_SEL_SVQTX1_MASK)) | ((u8MiuSel << REG_MIU_SEL_SVQTX1_SHIFT) & REG_MIU_SEL_SVQTX1_MASK));
1841*53ee8cc1Swenshuai.xi break;
1842*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1843*53ee8cc1Swenshuai.xi Base = &(_TSOCtrl1->SVQ2_BASE);
1844*53ee8cc1Swenshuai.xi Size = &(_TSOCtrl1->SVQ2_SIZE_200BYTE);
1845*53ee8cc1Swenshuai.xi TX_Config = &(_TSOCtrl1->SVQ2_TX_CONFIG);
1846*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TSOCtrl1->REG_TSO_MIU_SEL_1, (_HAL_REG16_R(&_TSOCtrl1->REG_TSO_MIU_SEL_1) & (~REG_MIU_SEL_SVQTX2_MASK)) | ((u8MiuSel << REG_MIU_SEL_SVQTX2_SHIFT) & REG_MIU_SEL_SVQTX2_MASK));
1847*53ee8cc1Swenshuai.xi break;
1848*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1849*53ee8cc1Swenshuai.xi Base = &(_TSOCtrl1->SVQ3_BASE);
1850*53ee8cc1Swenshuai.xi Size = &(_TSOCtrl1->SVQ3_SIZE_200BYTE);
1851*53ee8cc1Swenshuai.xi TX_Config = &(_TSOCtrl1->SVQ3_TX_CONFIG);
1852*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TSOCtrl1->REG_TSO_MIU_SEL_1, (_HAL_REG16_R(&_TSOCtrl1->REG_TSO_MIU_SEL_1) & (~REG_MIU_SEL_SVQTX3_MASK)) | ((u8MiuSel << REG_MIU_SEL_SVQTX3_SHIFT) & REG_MIU_SEL_SVQTX3_MASK));
1853*53ee8cc1Swenshuai.xi break;
1854*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1855*53ee8cc1Swenshuai.xi Base = &(_TSOCtrl1->SVQ4_BASE);
1856*53ee8cc1Swenshuai.xi Size = &(_TSOCtrl1->SVQ4_SIZE_200BYTE);
1857*53ee8cc1Swenshuai.xi TX_Config = &(_TSOCtrl1->SVQ4_TX_CONFIG);
1858*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TSOCtrl1->REG_TSO_MIU_SEL_1, (_HAL_REG16_R(&_TSOCtrl1->REG_TSO_MIU_SEL_1) & (~REG_MIU_SEL_SVQTX4_MASK)) | ((u8MiuSel << REG_MIU_SEL_SVQTX4_SHIFT) & REG_MIU_SEL_SVQTX4_MASK));
1859*53ee8cc1Swenshuai.xi break;
1860*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1861*53ee8cc1Swenshuai.xi Base = &(_TSOCtrl1->SVQ5_BASE);
1862*53ee8cc1Swenshuai.xi Size = &(_TSOCtrl1->SVQ5_SIZE_200BYTE);
1863*53ee8cc1Swenshuai.xi TX_Config = &(_TSOCtrl1->SVQ5_TX_CONFIG);
1864*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TSOCtrl1->REG_TSO_MIU_SEL_1, (_HAL_REG16_R(&_TSOCtrl1->REG_TSO_MIU_SEL_1) & (~REG_MIU_SEL_SVQTX5_MASK)) | ((u8MiuSel << REG_MIU_SEL_SVQTX5_SHIFT) & REG_MIU_SEL_SVQTX5_MASK));
1865*53ee8cc1Swenshuai.xi break;
1866*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1867*53ee8cc1Swenshuai.xi Base = &(_TSOCtrl1->SVQ6_BASE);
1868*53ee8cc1Swenshuai.xi Size = &(_TSOCtrl1->SVQ6_SIZE_200BYTE);
1869*53ee8cc1Swenshuai.xi TX_Config = &(_TSOCtrl1->SVQ6_TX_CONFIG);
1870*53ee8cc1Swenshuai.xi _HAL_REG16_W(&_TSOCtrl1->REG_TSO_MIU_SEL_1, (_HAL_REG16_R(&_TSOCtrl1->REG_TSO_MIU_SEL_1) & (~REG_MIU_SEL_SVQTX6_MASK)) | ((u8MiuSel << REG_MIU_SEL_SVQTX6_SHIFT) & REG_MIU_SEL_SVQTX6_MASK));
1871*53ee8cc1Swenshuai.xi break;
1872*53ee8cc1Swenshuai.xi default:
1873*53ee8cc1Swenshuai.xi printf("Not support !!\n");
1874*53ee8cc1Swenshuai.xi return FALSE;
1875*53ee8cc1Swenshuai.xi }
1876*53ee8cc1Swenshuai.xi
1877*53ee8cc1Swenshuai.xi _HAL_REG32_W(Base, ((phyMiuOffsetSVQBuf >> TSO_MIU_BUS) & TSO1_SVQ1_BASE_MASK));
1878*53ee8cc1Swenshuai.xi _HAL_REG16_W(Size, ((u32BufSize / TSO_SVQ_UNIT_SIZE) & TSO1_SVQ1_SIZE_200BYTE_SVQ_SIZE_MASK));
1879*53ee8cc1Swenshuai.xi _REG16_SET(TX_Config, TSO1_SVQ1_TX_CONFIG_TX_RESET);
1880*53ee8cc1Swenshuai.xi _REG16_CLR(TX_Config, TSO1_SVQ1_TX_CONFIG_TX_RESET);
1881*53ee8cc1Swenshuai.xi _REG16_SET(TX_Config, TSO1_SVQ1_TX_CONFIG_SVQ_TX_ENABLE);
1882*53ee8cc1Swenshuai.xi
1883*53ee8cc1Swenshuai.xi return TRUE;
1884*53ee8cc1Swenshuai.xi }
1885*53ee8cc1Swenshuai.xi
HAL_TSO_SVQ_TX_Reset(MS_U8 u8Eng,MS_U8 u8ChIf)1886*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_SVQ_TX_Reset(MS_U8 u8Eng, MS_U8 u8ChIf)
1887*53ee8cc1Swenshuai.xi {
1888*53ee8cc1Swenshuai.xi REG16_TSO* p16Reg = NULL;
1889*53ee8cc1Swenshuai.xi
1890*53ee8cc1Swenshuai.xi if(u8Eng > 0)
1891*53ee8cc1Swenshuai.xi {
1892*53ee8cc1Swenshuai.xi return FALSE;
1893*53ee8cc1Swenshuai.xi }
1894*53ee8cc1Swenshuai.xi
1895*53ee8cc1Swenshuai.xi switch(u8ChIf)
1896*53ee8cc1Swenshuai.xi {
1897*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1898*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->SVQ1_TX_CONFIG);
1899*53ee8cc1Swenshuai.xi break;
1900*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1901*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->SVQ2_TX_CONFIG);
1902*53ee8cc1Swenshuai.xi break;
1903*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1904*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->SVQ3_TX_CONFIG);
1905*53ee8cc1Swenshuai.xi break;
1906*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1907*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->SVQ4_TX_CONFIG);
1908*53ee8cc1Swenshuai.xi break;
1909*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1910*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->SVQ5_TX_CONFIG);
1911*53ee8cc1Swenshuai.xi break;
1912*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1913*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->SVQ6_TX_CONFIG);
1914*53ee8cc1Swenshuai.xi break;
1915*53ee8cc1Swenshuai.xi default:
1916*53ee8cc1Swenshuai.xi printf("Not support !!\n");
1917*53ee8cc1Swenshuai.xi return FALSE;
1918*53ee8cc1Swenshuai.xi }
1919*53ee8cc1Swenshuai.xi
1920*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16Reg , SET_FLAG1(_HAL_REG16_R(p16Reg), TSO1_SVQ1_TX_CONFIG_TX_RESET));
1921*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16Reg , RESET_FLAG1(_HAL_REG16_R(p16Reg), TSO1_SVQ1_TX_CONFIG_TX_RESET));
1922*53ee8cc1Swenshuai.xi return TRUE;
1923*53ee8cc1Swenshuai.xi }
1924*53ee8cc1Swenshuai.xi
HAL_TSO1_SVQ_Rx_Enable(MS_U16 u16CfgItem,MS_BOOL benable)1925*53ee8cc1Swenshuai.xi void HAL_TSO1_SVQ_Rx_Enable(MS_U16 u16CfgItem, MS_BOOL benable)
1926*53ee8cc1Swenshuai.xi {
1927*53ee8cc1Swenshuai.xi MS_U16 u16data = _HAL_REG16_R(&(_TSOCtrl1->SVQ_RX_CONFIG));
1928*53ee8cc1Swenshuai.xi
1929*53ee8cc1Swenshuai.xi if(benable)
1930*53ee8cc1Swenshuai.xi {
1931*53ee8cc1Swenshuai.xi u16data |= u16CfgItem;
1932*53ee8cc1Swenshuai.xi }
1933*53ee8cc1Swenshuai.xi else
1934*53ee8cc1Swenshuai.xi {
1935*53ee8cc1Swenshuai.xi u16data &= ~u16CfgItem;
1936*53ee8cc1Swenshuai.xi }
1937*53ee8cc1Swenshuai.xi
1938*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->SVQ_RX_CONFIG), u16data);
1939*53ee8cc1Swenshuai.xi }
1940*53ee8cc1Swenshuai.xi
HAL_TSO_Set_SVQRX_PktMode(MS_U8 u8Eng,MS_U16 u16mode)1941*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_SVQRX_PktMode(MS_U8 u8Eng, MS_U16 u16mode)
1942*53ee8cc1Swenshuai.xi {
1943*53ee8cc1Swenshuai.xi _HAL_REG16_W(&(_TSOCtrl1->SVQ_RX_CONFIG), (_HAL_REG16_R(&(_TSOCtrl1->SVQ_RX_CONFIG)) & ~TSO1_SVQ_RX_CONFIG_MODE_MASK) | u16mode);
1944*53ee8cc1Swenshuai.xi
1945*53ee8cc1Swenshuai.xi return TRUE;
1946*53ee8cc1Swenshuai.xi }
1947*53ee8cc1Swenshuai.xi
HAL_TSO_Get_SVQ_Status(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U16 * pu16Status)1948*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Get_SVQ_Status(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U16* pu16Status)
1949*53ee8cc1Swenshuai.xi {
1950*53ee8cc1Swenshuai.xi MS_U32 u32data = 0;
1951*53ee8cc1Swenshuai.xi MS_U32 u32Shift = 0;
1952*53ee8cc1Swenshuai.xi
1953*53ee8cc1Swenshuai.xi *pu16Status = 0;
1954*53ee8cc1Swenshuai.xi u32data = _HAL_REG32_R(&(_TSOCtrl1->SVQ_STATUS));
1955*53ee8cc1Swenshuai.xi
1956*53ee8cc1Swenshuai.xi switch(u8ChIf)
1957*53ee8cc1Swenshuai.xi {
1958*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
1959*53ee8cc1Swenshuai.xi u32Shift = TSO_SVQ1_STS_SHIFT;
1960*53ee8cc1Swenshuai.xi break;
1961*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
1962*53ee8cc1Swenshuai.xi u32Shift = TSO_SVQ2_STS_SHIFT;
1963*53ee8cc1Swenshuai.xi break;
1964*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
1965*53ee8cc1Swenshuai.xi u32Shift = TSO_SVQ3_STS_SHIFT;
1966*53ee8cc1Swenshuai.xi break;
1967*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
1968*53ee8cc1Swenshuai.xi u32Shift = TSO_SVQ4_STS_SHIFT;
1969*53ee8cc1Swenshuai.xi break;
1970*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
1971*53ee8cc1Swenshuai.xi u32Shift = TSO_SVQ5_STS_SHIFT;
1972*53ee8cc1Swenshuai.xi break;
1973*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
1974*53ee8cc1Swenshuai.xi u32Shift = TSO_SVQ6_STS_SHIFT;
1975*53ee8cc1Swenshuai.xi break;
1976*53ee8cc1Swenshuai.xi default:
1977*53ee8cc1Swenshuai.xi return FALSE;
1978*53ee8cc1Swenshuai.xi }
1979*53ee8cc1Swenshuai.xi
1980*53ee8cc1Swenshuai.xi *pu16Status = ((MS_U16)(u32data >> u32Shift) & TSO_SVQ_STS_MASK);
1981*53ee8cc1Swenshuai.xi
1982*53ee8cc1Swenshuai.xi return TRUE;
1983*53ee8cc1Swenshuai.xi }
1984*53ee8cc1Swenshuai.xi
HAL_TSO_Set_SVQRX_ArbitorMode(MS_U8 u8Eng,MS_U16 u16mode,MS_U16 * pu16SvqRxPri)1985*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_SVQRX_ArbitorMode(MS_U8 u8Eng, MS_U16 u16mode, MS_U16 *pu16SvqRxPri)
1986*53ee8cc1Swenshuai.xi {
1987*53ee8cc1Swenshuai.xi //@TODO not implement
1988*53ee8cc1Swenshuai.xi return TRUE;
1989*53ee8cc1Swenshuai.xi }
1990*53ee8cc1Swenshuai.xi
HAL_TSO_Set_SVQ_LocalSysTimestamp(MS_U8 u8Eng,MS_U32 u32systime)1991*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_Set_SVQ_LocalSysTimestamp(MS_U8 u8Eng, MS_U32 u32systime)
1992*53ee8cc1Swenshuai.xi {
1993*53ee8cc1Swenshuai.xi //@TODO not implement
1994*53ee8cc1Swenshuai.xi return TRUE;
1995*53ee8cc1Swenshuai.xi }
1996*53ee8cc1Swenshuai.xi
HAL_TSO_LocalStreamID(MS_U8 u8Eng,MS_U8 u8ChIf,MS_U8 * pu8StrID,MS_BOOL beSet)1997*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_LocalStreamID(MS_U8 u8Eng, MS_U8 u8ChIf, MS_U8* pu8StrID, MS_BOOL beSet)
1998*53ee8cc1Swenshuai.xi {
1999*53ee8cc1Swenshuai.xi REG16_TSO* p16Reg = NULL;
2000*53ee8cc1Swenshuai.xi
2001*53ee8cc1Swenshuai.xi switch(u8ChIf)
2002*53ee8cc1Swenshuai.xi {
2003*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE1:
2004*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->REG_PRE_HEADER_1_CONFIG_0);
2005*53ee8cc1Swenshuai.xi break;
2006*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE2:
2007*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->REG_PRE_HEADER_2_CONFIG_0);
2008*53ee8cc1Swenshuai.xi break;
2009*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE3:
2010*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->REG_PRE_HEADER_3_CONFIG_0);
2011*53ee8cc1Swenshuai.xi break;
2012*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE4:
2013*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->REG_PRE_HEADER_4_CONFIG_0);
2014*53ee8cc1Swenshuai.xi break;
2015*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE5:
2016*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->REG_PRE_HEADER_5_CONFIG_0);
2017*53ee8cc1Swenshuai.xi break;
2018*53ee8cc1Swenshuai.xi case HAL_TSO_TSIF_LIVE6:
2019*53ee8cc1Swenshuai.xi p16Reg = &(_TSOCtrl1->REG_PRE_HEADER_6_CONFIG_0);
2020*53ee8cc1Swenshuai.xi break;
2021*53ee8cc1Swenshuai.xi default:
2022*53ee8cc1Swenshuai.xi return FALSE;
2023*53ee8cc1Swenshuai.xi }
2024*53ee8cc1Swenshuai.xi
2025*53ee8cc1Swenshuai.xi if(beSet == TRUE)
2026*53ee8cc1Swenshuai.xi {
2027*53ee8cc1Swenshuai.xi _HAL_REG16_W(p16Reg , (MS_U16)(*pu8StrID) & TSO1_REG_PRE_HEADER_1_CONFIG_0_LOCAL_STREAMID_MASK);
2028*53ee8cc1Swenshuai.xi }
2029*53ee8cc1Swenshuai.xi else
2030*53ee8cc1Swenshuai.xi {
2031*53ee8cc1Swenshuai.xi *pu8StrID = (MS_U8)(_HAL_REG16_R(p16Reg) & TSO1_REG_PRE_HEADER_1_CONFIG_0_LOCAL_STREAMID_MASK);
2032*53ee8cc1Swenshuai.xi }
2033*53ee8cc1Swenshuai.xi
2034*53ee8cc1Swenshuai.xi return TRUE;
2035*53ee8cc1Swenshuai.xi
2036*53ee8cc1Swenshuai.xi }
2037*53ee8cc1Swenshuai.xi
HAL_TSO_Flt_SetInputSrc(MS_U8 u8Eng,MS_U16 u16FltId,MS_U16 u16InputSrc)2038*53ee8cc1Swenshuai.xi void HAL_TSO_Flt_SetInputSrc(MS_U8 u8Eng, MS_U16 u16FltId, MS_U16 u16InputSrc)
2039*53ee8cc1Swenshuai.xi {
2040*53ee8cc1Swenshuai.xi MS_U16 u16Temp = 0;
2041*53ee8cc1Swenshuai.xi
2042*53ee8cc1Swenshuai.xi u16Temp = _HAL_TSO_PageTableIndR(TSO_PIDFLT_ADDR(u16FltId));
2043*53ee8cc1Swenshuai.xi u16Temp = (u16Temp & TSO_PIDFLT_PID_MASK) | ((u16InputSrc & TSO_PIDFLT_IN_MASK) << TSO_PIDFLT_IN_SHIFT);
2044*53ee8cc1Swenshuai.xi _HAL_TSO_PageTableIndW(TSO_PIDFLT_ADDR(u16FltId), u16Temp);
2045*53ee8cc1Swenshuai.xi }
2046*53ee8cc1Swenshuai.xi
HAL_TSO_Flt_SetSid(MS_U8 u8Eng,MS_U16 u16FltId,MS_U8 u8Sid)2047*53ee8cc1Swenshuai.xi void HAL_TSO_Flt_SetSid(MS_U8 u8Eng, MS_U16 u16FltId, MS_U8 u8Sid)
2048*53ee8cc1Swenshuai.xi {
2049*53ee8cc1Swenshuai.xi MS_U16 u16Temp = 0;
2050*53ee8cc1Swenshuai.xi
2051*53ee8cc1Swenshuai.xi u16Temp = _HAL_TSO_PageTableIndR(TSO_PIDFLT_ADDR(u16FltId));
2052*53ee8cc1Swenshuai.xi _HAL_TSO_PageTableIndW_withSid(TSO_PIDFLT_ADDR(u16FltId), u16Temp, u8Sid);
2053*53ee8cc1Swenshuai.xi }
2054*53ee8cc1Swenshuai.xi
HAL_TSO_ReplaceFlt_SetPktPid(MS_U8 u8Eng,MS_U16 u16FltId,MS_U8 u8TsIf,MS_U16 u16OldPid,MS_U16 u16NewPid)2055*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ReplaceFlt_SetPktPid(MS_U8 u8Eng, MS_U16 u16FltId, MS_U8 u8TsIf, MS_U16 u16OldPid, MS_U16 u16NewPid)
2056*53ee8cc1Swenshuai.xi {
2057*53ee8cc1Swenshuai.xi //@TODO not implement
2058*53ee8cc1Swenshuai.xi return TRUE;
2059*53ee8cc1Swenshuai.xi }
2060*53ee8cc1Swenshuai.xi
HAL_TSO_ReplaceFlt_Enable(MS_U8 u8Eng,MS_U16 u16FltId,MS_BOOL bEnable)2061*53ee8cc1Swenshuai.xi MS_BOOL HAL_TSO_ReplaceFlt_Enable(MS_U8 u8Eng, MS_U16 u16FltId, MS_BOOL bEnable)
2062*53ee8cc1Swenshuai.xi {
2063*53ee8cc1Swenshuai.xi //@TODO not implement
2064*53ee8cc1Swenshuai.xi return TRUE;
2065*53ee8cc1Swenshuai.xi }
2066*53ee8cc1Swenshuai.xi
HAL_TSO_SaveRegs(void)2067*53ee8cc1Swenshuai.xi void HAL_TSO_SaveRegs(void)
2068*53ee8cc1Swenshuai.xi {
2069*53ee8cc1Swenshuai.xi //@TODO not implement
2070*53ee8cc1Swenshuai.xi }
2071*53ee8cc1Swenshuai.xi
HAL_TSO_RestoreRegs(void)2072*53ee8cc1Swenshuai.xi void HAL_TSO_RestoreRegs(void)
2073*53ee8cc1Swenshuai.xi {
2074*53ee8cc1Swenshuai.xi //@TODO not implement
2075*53ee8cc1Swenshuai.xi }
2076*53ee8cc1Swenshuai.xi
2077*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
HAL_TSO_PowerCtrl(MS_BOOL bOn)2078*53ee8cc1Swenshuai.xi void HAL_TSO_PowerCtrl(MS_BOOL bOn)
2079*53ee8cc1Swenshuai.xi {
2080*53ee8cc1Swenshuai.xi MS_S32 s32ClkHandle;
2081*53ee8cc1Swenshuai.xi
2082*53ee8cc1Swenshuai.xi if (bOn)
2083*53ee8cc1Swenshuai.xi {
2084*53ee8cc1Swenshuai.xi // Enable TSO out Clock
2085*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_out");
2086*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSOOUT_DIV");
2087*53ee8cc1Swenshuai.xi
2088*53ee8cc1Swenshuai.xi // Enable TSO in Clock
2089*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_in");
2090*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSOIN0_PAD0");
2091*53ee8cc1Swenshuai.xi
2092*53ee8cc1Swenshuai.xi // Enable TSO1 in Clock
2093*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso1_in");
2094*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSIN1_PAD0");
2095*53ee8cc1Swenshuai.xi
2096*53ee8cc1Swenshuai.xi // Enable TSO2 in Clock
2097*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso2_in");
2098*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSIN2_PAD0");
2099*53ee8cc1Swenshuai.xi
2100*53ee8cc1Swenshuai.xi // Enable TSO3 in Clock
2101*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso3_in");
2102*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSIN3_PAD0");
2103*53ee8cc1Swenshuai.xi
2104*53ee8cc1Swenshuai.xi // Enable TSO4 in Clock
2105*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso4_in");
2106*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSIN4_PAD0");
2107*53ee8cc1Swenshuai.xi
2108*53ee8cc1Swenshuai.xi // Enable TSO5 in Clock
2109*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso5_in");
2110*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(s32ClkHandle , "CLK_TSIN5_PAD0");
2111*53ee8cc1Swenshuai.xi
2112*53ee8cc1Swenshuai.xi // Disable MCM
2113*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG1), TSO_CONFIG1_TURN_OFF_MCM);
2114*53ee8cc1Swenshuai.xi }
2115*53ee8cc1Swenshuai.xi else
2116*53ee8cc1Swenshuai.xi {
2117*53ee8cc1Swenshuai.xi // Enable MCM
2118*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG1), TSO_CONFIG1_TURN_OFF_MCM);
2119*53ee8cc1Swenshuai.xi
2120*53ee8cc1Swenshuai.xi // Disabel TSO out Clock
2121*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_out");
2122*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
2123*53ee8cc1Swenshuai.xi
2124*53ee8cc1Swenshuai.xi // Disabel TSO in Clock
2125*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso_in");
2126*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
2127*53ee8cc1Swenshuai.xi
2128*53ee8cc1Swenshuai.xi // Disabel TSO1 in Clock
2129*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso1_in");
2130*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
2131*53ee8cc1Swenshuai.xi
2132*53ee8cc1Swenshuai.xi // Disabel TSO2 in Clock
2133*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso2_in");
2134*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
2135*53ee8cc1Swenshuai.xi
2136*53ee8cc1Swenshuai.xi // Disabel TSO3 in Clock
2137*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso3_in");
2138*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
2139*53ee8cc1Swenshuai.xi
2140*53ee8cc1Swenshuai.xi // Disabel TSO4 in Clock
2141*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso4_in");
2142*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
2143*53ee8cc1Swenshuai.xi
2144*53ee8cc1Swenshuai.xi // Disabel TSO5 in Clock
2145*53ee8cc1Swenshuai.xi s32ClkHandle = Drv_Clkm_Get_Handle("g_clk_tso5_in");
2146*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(s32ClkHandle);
2147*53ee8cc1Swenshuai.xi }
2148*53ee8cc1Swenshuai.xi }
2149*53ee8cc1Swenshuai.xi #else
HAL_TSO_PowerCtrl(MS_BOOL bOn)2150*53ee8cc1Swenshuai.xi void HAL_TSO_PowerCtrl(MS_BOOL bOn)
2151*53ee8cc1Swenshuai.xi {
2152*53ee8cc1Swenshuai.xi if (bOn)
2153*53ee8cc1Swenshuai.xi {
2154*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) &= ~REG_CLKGEN0_TSO_OUT_CLK_MASK;
2155*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) &= ~REG_CLKGEN0_TSO_IN_MASK;
2156*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) &= ~REG_CLKGEN0_TSO_IN_MASK;
2157*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO2_IN) &= ~REG_CLKGEN0_TSO_IN_MASK;
2158*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO3_IN) &= ~REG_CLKGEN0_TSO_IN_MASK;
2159*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO4_IN) &= ~REG_CLKGEN0_TSO_IN_MASK;
2160*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO5_IN) &= ~REG_CLKGEN0_TSO_IN_MASK;
2161*53ee8cc1Swenshuai.xi
2162*53ee8cc1Swenshuai.xi // Disable MCM
2163*53ee8cc1Swenshuai.xi _REG16_SET(&(_TSOCtrl->TSO_CONFIG1), TSO_CONFIG1_TURN_OFF_MCM);
2164*53ee8cc1Swenshuai.xi }
2165*53ee8cc1Swenshuai.xi else
2166*53ee8cc1Swenshuai.xi {
2167*53ee8cc1Swenshuai.xi // Enable MCM
2168*53ee8cc1Swenshuai.xi _REG16_CLR(&(_TSOCtrl->TSO_CONFIG1), TSO_CONFIG1_TURN_OFF_MCM);
2169*53ee8cc1Swenshuai.xi
2170*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_OUT_CLK) |= REG_CLKGEN0_TSO_OUT_CLK_DISABLE;
2171*53ee8cc1Swenshuai.xi TSO_CLKGEN0_REG(REG_CLKGEN0_TSO_IN) |= REG_CLKGEN0_TSO_IN_DISABLE;
2172*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO1_IN) |= REG_CLKGEN0_TSO_IN_DISABLE;
2173*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO2_IN) |= REG_CLKGEN0_TSO_IN_DISABLE;
2174*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO3_IN) |= REG_CLKGEN0_TSO_IN_DISABLE;
2175*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO4_IN) |= REG_CLKGEN0_TSO_IN_DISABLE;
2176*53ee8cc1Swenshuai.xi TSO_CLKGEN2_REG(REG_CLKGEN2_TSO5_IN) |= REG_CLKGEN0_TSO_IN_DISABLE;
2177*53ee8cc1Swenshuai.xi }
2178*53ee8cc1Swenshuai.xi }
2179*53ee8cc1Swenshuai.xi #endif
2180*53ee8cc1Swenshuai.xi
2181