xref: /utopia/UTPA2-700.0.x/modules/dmx/hal/curry/mmfi/regMMFilein.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2010-2012 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi //  File name: mmfilein.h
98*53ee8cc1Swenshuai.xi //  Description: Multimedia File In (MMFILEIN) Register Definition
99*53ee8cc1Swenshuai.xi //
100*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////////////////////////
101*53ee8cc1Swenshuai.xi 
102*53ee8cc1Swenshuai.xi #ifndef _MMFILEIN_REG_H_
103*53ee8cc1Swenshuai.xi #define _MMFILEIN_REG_H_
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
106*53ee8cc1Swenshuai.xi //  Abbreviation
107*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
108*53ee8cc1Swenshuai.xi // Addr                             Address
109*53ee8cc1Swenshuai.xi // Buf                              Buffer
110*53ee8cc1Swenshuai.xi // Clr                              Clear
111*53ee8cc1Swenshuai.xi // CmdQ                             Command queue
112*53ee8cc1Swenshuai.xi // Cnt                              Count
113*53ee8cc1Swenshuai.xi // Ctrl                             Control
114*53ee8cc1Swenshuai.xi // Flt                              Filter
115*53ee8cc1Swenshuai.xi // Hw                               Hardware
116*53ee8cc1Swenshuai.xi // Int                              Interrupt
117*53ee8cc1Swenshuai.xi // Len                              Length
118*53ee8cc1Swenshuai.xi // Ovfw                             Overflow
119*53ee8cc1Swenshuai.xi // Pkt                              Packet
120*53ee8cc1Swenshuai.xi // Rec                              Record
121*53ee8cc1Swenshuai.xi // Recv                             Receive
122*53ee8cc1Swenshuai.xi // Rmn                              Remain
123*53ee8cc1Swenshuai.xi // Reg                              Register
124*53ee8cc1Swenshuai.xi // Req                              Request
125*53ee8cc1Swenshuai.xi // Rst                              Reset
126*53ee8cc1Swenshuai.xi // Scmb                             Scramble
127*53ee8cc1Swenshuai.xi // Sec                              Section
128*53ee8cc1Swenshuai.xi // Stat                             Status
129*53ee8cc1Swenshuai.xi // Sw                               Software
130*53ee8cc1Swenshuai.xi // Ts                               Transport Stream
131*53ee8cc1Swenshuai.xi // MMFI                             Multi Media File In
132*53ee8cc1Swenshuai.xi 
133*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
134*53ee8cc1Swenshuai.xi //  Global Definition
135*53ee8cc1Swenshuai.xi //--------------------------------------------------------------------------------------------------
136*53ee8cc1Swenshuai.xi #define MMFI_ENGINE_NUM                     (1)
137*53ee8cc1Swenshuai.xi 
138*53ee8cc1Swenshuai.xi #define MMFI_PIDFLT0_NUM                    (4)
139*53ee8cc1Swenshuai.xi #define MMFI_PIDFLT1_NUM                    (0)
140*53ee8cc1Swenshuai.xi 
141*53ee8cc1Swenshuai.xi #define MMFI_PIDFLT_NUM_ALL                 (MMFI_PIDFLT0_NUM+MMFI_PIDFLT1_NUM)
142*53ee8cc1Swenshuai.xi 
143*53ee8cc1Swenshuai.xi #define MMFI_PID_NULL                       0x1FFF
144*53ee8cc1Swenshuai.xi 
145*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
146*53ee8cc1Swenshuai.xi //  Harware Capability
147*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
148*53ee8cc1Swenshuai.xi 
149*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
150*53ee8cc1Swenshuai.xi //  Type and Structure
151*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
152*53ee8cc1Swenshuai.xi 
153*53ee8cc1Swenshuai.xi #define REG_CTRL_BASE_MMFI0             (0x27E00UL)                            // 0xBF800000+(13F00/2)*4
154*53ee8cc1Swenshuai.xi #define REG_CTRL_BASE_MMFI1             (0x27F00UL)                            // 0xBF800000+(13F80/2)*4
155*53ee8cc1Swenshuai.xi 
156*53ee8cc1Swenshuai.xi typedef struct _REG32_MM
157*53ee8cc1Swenshuai.xi {
158*53ee8cc1Swenshuai.xi     volatile MS_U16                L;
159*53ee8cc1Swenshuai.xi     volatile MS_U16                empty_L;
160*53ee8cc1Swenshuai.xi     volatile MS_U16                H;
161*53ee8cc1Swenshuai.xi     volatile MS_U16                empty_H;
162*53ee8cc1Swenshuai.xi } REG32_MM;
163*53ee8cc1Swenshuai.xi 
164*53ee8cc1Swenshuai.xi 
165*53ee8cc1Swenshuai.xi typedef struct _REG16_MM
166*53ee8cc1Swenshuai.xi {
167*53ee8cc1Swenshuai.xi     volatile MS_U16                data;
168*53ee8cc1Swenshuai.xi     volatile MS_U16                _resv;
169*53ee8cc1Swenshuai.xi } REG16_MM;
170*53ee8cc1Swenshuai.xi 
171*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl_MMFI
172*53ee8cc1Swenshuai.xi {
173*53ee8cc1Swenshuai.xi     //----------------------------------------------
174*53ee8cc1Swenshuai.xi     // 0xBF802A00 MIPS direct access
175*53ee8cc1Swenshuai.xi     //----------------------------------------------
176*53ee8cc1Swenshuai.xi                                                                               // Index(word)  CPU(byte)     MIPS(0x13F00/2+index)*4
177*53ee8cc1Swenshuai.xi     REG32_MM                               PidFlt[4];                         // 0xbf827E00   0x00
178*53ee8cc1Swenshuai.xi     #define MMFI_PIDFLT_PID_MASK                    0x00001FFF
179*53ee8cc1Swenshuai.xi     #define MMFI_PIDFLT_EN_MASK                     0x0007E000
180*53ee8cc1Swenshuai.xi     #define MMFI_PIDFLT_AFIFOB_EN                   0x00002000
181*53ee8cc1Swenshuai.xi     #define MMFI_PIDFLT_AFIFO_EN                    0x00004000
182*53ee8cc1Swenshuai.xi     #define MMFI_PIDFLT_VFIFO_EN                    0x00008000
183*53ee8cc1Swenshuai.xi     #define MMFI_PIDFLT_V3DFIFO_EN                  0x00010000
184*53ee8cc1Swenshuai.xi     #define MMFI_PIDFLT_AFIFOC_EN                   0x00020000
185*53ee8cc1Swenshuai.xi     #define MMFI_PIDFLT_AFIFOD_EN                   0x00040000
186*53ee8cc1Swenshuai.xi 
187*53ee8cc1Swenshuai.xi     REG32_MM                               FileIn_RAddr;                       // 0xbf803820  0x08         //byte address
188*53ee8cc1Swenshuai.xi     REG32_MM                               FileIn_RNum;                        // 0xbf803828  0x0a
189*53ee8cc1Swenshuai.xi 
190*53ee8cc1Swenshuai.xi     REG16_MM                               FileIn_Ctrl;                        // 0xbf803830   0x0c
191*53ee8cc1Swenshuai.xi     #define MMFI_FILEIN_CTRL_START                  0x0001
192*53ee8cc1Swenshuai.xi     #define MMFI_FILEIN_CTRL_MOBF_EN                0x0002
193*53ee8cc1Swenshuai.xi     #define MMFI_FILEIN_CTRL_ABORT                  0x0010
194*53ee8cc1Swenshuai.xi     #define MMFI_FILEIN_CTRL_MASK                   0x0013
195*53ee8cc1Swenshuai.xi     #define MMFI_FILEIN_TIMER_MASK                  0xFF00
196*53ee8cc1Swenshuai.xi     #define MMFI_FILEIN_TIMER_SHIFT                 8
197*53ee8cc1Swenshuai.xi 
198*53ee8cc1Swenshuai.xi     REG16_MM                               CmdQSts;                            // 0xbf803834   0x0d
199*53ee8cc1Swenshuai.xi     #define MMFI_CMDQ_SIZE                          8
200*53ee8cc1Swenshuai.xi     #define MMFI_CMDQSTS_WRCNT_MASK                 0x001F
201*53ee8cc1Swenshuai.xi     #define MMFI_CMDQSTS_FIFO_FULL                  0x0040
202*53ee8cc1Swenshuai.xi     #define MMFI_CMDQSTS_FIFO_EMPTY                 0x0080
203*53ee8cc1Swenshuai.xi     #define MMFI_CMDQSTS_FIFO_WRLEVEL_MASK          0x0300
204*53ee8cc1Swenshuai.xi     #define MMFI_CMDQSTS_FIFO_WRLEVEL_SHIFT         8
205*53ee8cc1Swenshuai.xi 
206*53ee8cc1Swenshuai.xi     REG32_MM                               Cfg;                                // 0xbf803838   0x0e
207*53ee8cc1Swenshuai.xi     #define MMFI_CFG_LPCR2_LD                       0x00000001
208*53ee8cc1Swenshuai.xi     #define MMFI_CFG_LPCR2_WLD                      0x00000002
209*53ee8cc1Swenshuai.xi     #define MMFI_CFG_TEI_SKIP                       0x00000004
210*53ee8cc1Swenshuai.xi     #define MMFI_CFG_CLR_PIDFLT_BYTE_CNT            0x00000008
211*53ee8cc1Swenshuai.xi     #define MMFI_CFG_APID_BYPASS                    0x00000010
212*53ee8cc1Swenshuai.xi     #define MMFI_CFG_APIDB_BYPASS                   0x00000020
213*53ee8cc1Swenshuai.xi     #define MMFI_CFG_VPID_BYPASS                    0x00000040
214*53ee8cc1Swenshuai.xi     #define MMFI_CFG_VPID3D_BYPASS                  0x00000080
215*53ee8cc1Swenshuai.xi     #define MMFI_CFG_AUD_ERR_EN                     0x00000100
216*53ee8cc1Swenshuai.xi     #define MMFI_CFG_AUDB_ERR_EN                    0x00000200
217*53ee8cc1Swenshuai.xi     #define MMFI_CFG_VD_ERR_EN                      0x00000400
218*53ee8cc1Swenshuai.xi     #define MMFI_CFG_V3D_ERR_EN                     0x00000800
219*53ee8cc1Swenshuai.xi     #define MMFI_CFG_APES_ERR_RM_EN                 0x00001000
220*53ee8cc1Swenshuai.xi     #define MMFI_CFG_APESB_ERR_RM_EN                0x00002000
221*53ee8cc1Swenshuai.xi     #define MMFI_CFG_VPES_ERR_RM_EN                 0x00004000
222*53ee8cc1Swenshuai.xi     #define MMFI_CFG_VPES3D_ERR_RM_EN               0x00008000
223*53ee8cc1Swenshuai.xi     #define MMFI_CFG_CLR_PKT_CNT                    0x00010000
224*53ee8cc1Swenshuai.xi     #define MMFI_CFG_DIS_MIU_RQ                     0x00020000
225*53ee8cc1Swenshuai.xi     #define MMFI_CFG_RADDR_READ                     0x00040000
226*53ee8cc1Swenshuai.xi     #define MMFI_CFG_BYTETIMER_EN                   0x00080000
227*53ee8cc1Swenshuai.xi     #define MMFI_CFG_PLY_FILE_INV_EN                0x00100000
228*53ee8cc1Swenshuai.xi     #define MMFI_CFG_DUP_PKT_SKIP                   0x00200000
229*53ee8cc1Swenshuai.xi     #define MMFI_CFG_ALT_TS_SIZE                    0x00400000
230*53ee8cc1Swenshuai.xi     #define MMFI_CFG_2MI_RPRIORITY                  0x00800000
231*53ee8cc1Swenshuai.xi     #define MMFI_CFG_PS_AUD_EN                      0x01000000
232*53ee8cc1Swenshuai.xi     #define MMFI_CFG_PS_AUDB_EN                     0x02000000
233*53ee8cc1Swenshuai.xi     #define MMFI_CFG_PS_VD_EN                       0x04000000
234*53ee8cc1Swenshuai.xi     #define MMFI_CFG_PS_V3D_EN                      0x08000000
235*53ee8cc1Swenshuai.xi     #define MMFI_CFG_MEM_TS_ORDER                   0x10000000
236*53ee8cc1Swenshuai.xi     #define MMFI_CFG_MEM_TS_DATA_ENDIAN             0x20000000
237*53ee8cc1Swenshuai.xi     #define MMFI_CFG_PKT192_EN                      0x40000000
238*53ee8cc1Swenshuai.xi     #define MMFI_CFG_PKT192_BLK_DISABLE             0x80000000
239*53ee8cc1Swenshuai.xi     #define MMFI_CFG_FILEIN_MODE_MASK               (MMFI_CFG_APID_BYPASS|MMFI_CFG_APIDB_BYPASS|MMFI_CFG_VPID_BYPASS|MMFI_CFG_VPID3D_BYPASS|MMFI_CFG_PS_AUD_EN|MMFI_CFG_PS_AUDB_EN|MMFI_CFG_PS_VD_EN|MMFI_CFG_PS_V3D_EN)
240*53ee8cc1Swenshuai.xi 
241*53ee8cc1Swenshuai.xi     REG32_MM                               TsHeader;                            // 0xbf803840  0x10
242*53ee8cc1Swenshuai.xi     #define MMFI_HD_CCNT_MASK                       0x0000000F
243*53ee8cc1Swenshuai.xi     #define MMFI_HD_AF_MASK                         0x00000030
244*53ee8cc1Swenshuai.xi     #define MMFI_HD_AF_SHIFT                        4
245*53ee8cc1Swenshuai.xi     #define MMFI_HD_SCRAMBLE_MASK                   0x000000C0
246*53ee8cc1Swenshuai.xi     #define MMFI_HD_SCRAMBLE_SHIFT                  6
247*53ee8cc1Swenshuai.xi     #define MMFI_HD_PID                             0x001FFF00
248*53ee8cc1Swenshuai.xi     #define MMFI_HD_PID_SHIFT                       8
249*53ee8cc1Swenshuai.xi     #define MMFI_HD_TS_PRIORITY_MASK                0x00200000
250*53ee8cc1Swenshuai.xi     #define MMFI_HD_TS_PRIORITY_SHIFT               21
251*53ee8cc1Swenshuai.xi     #define MMFI_HD_PAYLOAD_START_FLG_MASK          0x00400000
252*53ee8cc1Swenshuai.xi     #define MMFI_HD_PAYLOAD_START_FLG_SHIFT         22
253*53ee8cc1Swenshuai.xi     #define MMFI_HD_ERR_FLG_MASK                    0x00800000
254*53ee8cc1Swenshuai.xi     #define MMFI_HD_ERR_FLG_SHIFT                   23
255*53ee8cc1Swenshuai.xi 
256*53ee8cc1Swenshuai.xi     REG16_MM                               APid_Status;                         // 0xbf803848   0x12
257*53ee8cc1Swenshuai.xi     #define MMFI_APID_MATCHED_MASK                  0x00001FFF
258*53ee8cc1Swenshuai.xi     #define MMFI_APID_CHANGE                        0x00002000
259*53ee8cc1Swenshuai.xi 	REG16_MM                               APidB_Status;                        // 0xbf803848   0x13
260*53ee8cc1Swenshuai.xi     #define MMFI_APIDB_MATCHED_MASK                 0x00001FFF
261*53ee8cc1Swenshuai.xi     #define MMFI_APIDB_CHANGE                       0x00002000
262*53ee8cc1Swenshuai.xi     REG16_MM                               VPID_Status;                         // 0xbf803850   0x14
263*53ee8cc1Swenshuai.xi     #define MMFI_VPID_MATCHED_MASK                  0x00001FFF
264*53ee8cc1Swenshuai.xi     #define MMFI_VPID_CHANGE                        0x00002000
265*53ee8cc1Swenshuai.xi     REG16_MM                               VPID3D_Status;                       // 0xbf803854   0x15
266*53ee8cc1Swenshuai.xi     #define MMFI_VPID3D_MATCHED_MASK                0x00001FFF
267*53ee8cc1Swenshuai.xi     #define MMFI_VPID3D_CHANGE                      0x00002000
268*53ee8cc1Swenshuai.xi 
269*53ee8cc1Swenshuai.xi     REG32_MM                               LPcr2_Buf;                           // 0xbf803858   0x16
270*53ee8cc1Swenshuai.xi     REG32_MM                               TimeStamp_FIn;                       // 0xbf803860   0x18
271*53ee8cc1Swenshuai.xi 
272*53ee8cc1Swenshuai.xi     REG16_MM                               SWRst;                              // 0xbf803868   0x1a
273*53ee8cc1Swenshuai.xi     #define MMFI_SWRST_MASK                         0x07FF
274*53ee8cc1Swenshuai.xi     #define MMFI_SW_RSTZ_MMFILEIN_DISABLE           0x0001                  // low active
275*53ee8cc1Swenshuai.xi     #define MMFI_RST_WB_DMA0                        0x0002
276*53ee8cc1Swenshuai.xi     #define MMFI_RST_CMDQ0                          0x0004
277*53ee8cc1Swenshuai.xi     #define MMFI_RST_TSIF0                          0x0008
278*53ee8cc1Swenshuai.xi     #define MMFI_RST_WB0                            0x0010
279*53ee8cc1Swenshuai.xi     #define MMFI_RST_WB_DMA1                        0x0020
280*53ee8cc1Swenshuai.xi     #define MMFI_RST_CMDQ1                          0x0040
281*53ee8cc1Swenshuai.xi     #define MMFI_RST_TSIF1                          0x0080
282*53ee8cc1Swenshuai.xi     #define MMFI_RST_WB1                            0x0100
283*53ee8cc1Swenshuai.xi     #define MMFI_RST_PATH0                          0x0200
284*53ee8cc1Swenshuai.xi     #define MMFI_RST_PATH1                          0x0400
285*53ee8cc1Swenshuai.xi     #define MMFI_RST_ALL                            0x07FE
286*53ee8cc1Swenshuai.xi     #define MMFI_RST_LPCR_27M_EN_MMFI0              0x4000
287*53ee8cc1Swenshuai.xi     #define MMFI_RST_LPCR_27M_EN_MMFI1              0x8000
288*53ee8cc1Swenshuai.xi 
289*53ee8cc1Swenshuai.xi     REG16_MM                               HWInt;                             // 0xbf80386c   0x1b
290*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_SRC_MASK                     0x00FF
291*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_SRC_FILEIN_DONE1             0x0004
292*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_SRC_FILEIN_DONE0             0x0008
293*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_SRC_VD3D_ERR1                0x0010
294*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_SRC_AUAUB_ERR1               0x0020
295*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_SRC_VD3D_ERR0                0x0040
296*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_SRC_AUAUB_ERR0               0x0080
297*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_STS_MASK                     0xFF00
298*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_STS_SHIFT                    8
299*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_STS_FILEIN_DONE1             0x0400
300*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_STS_FILEIN_DONE0             0x0800
301*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_STS_VD3D_ERR1                0x1000
302*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_STS_AUAUB_ERR1               0x2000
303*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_STS_VD3D_ERR0                0x4000
304*53ee8cc1Swenshuai.xi     #define MMFI_HWINT_STS_AUAUB_ERR0               0x8000
305*53ee8cc1Swenshuai.xi 
306*53ee8cc1Swenshuai.xi     REG16_MM                               PktChkSize;                         // 0xbf803870   0x1c
307*53ee8cc1Swenshuai.xi     #define MMFI_PKTCHK_SIZE_MASK                   0x00FF
308*53ee8cc1Swenshuai.xi     #define MMFI_SYNC_BYTE_MASK                     0xFF00
309*53ee8cc1Swenshuai.xi     #define MMFI_SYNC_BYTE_SHIFT                    8
310*53ee8cc1Swenshuai.xi 
311*53ee8cc1Swenshuai.xi     REG16_MM                               MOBFKey;                            // 0xbf803874   0x1d
312*53ee8cc1Swenshuai.xi     #define MMFI_MOBFKEY_MASK                       0x001F
313*53ee8cc1Swenshuai.xi 
314*53ee8cc1Swenshuai.xi     REG32_MM                               RAddr;                              // 0xbf803878   0x1e
315*53ee8cc1Swenshuai.xi     #define MMFI_TSP2MI_RADDR_MASK                  0x0FFFFFFF
316*53ee8cc1Swenshuai.xi } REG_Ctrl_MMFI;
317*53ee8cc1Swenshuai.xi 
318*53ee8cc1Swenshuai.xi typedef struct _REG_Ctrl_MMFI1
319*53ee8cc1Swenshuai.xi {
320*53ee8cc1Swenshuai.xi     //----------------------------------------------
321*53ee8cc1Swenshuai.xi     // 0xBF827F00 MIPS direct access
322*53ee8cc1Swenshuai.xi     //----------------------------------------------
323*53ee8cc1Swenshuai.xi                                                                                // Index(word)  CPU(byte)     MIPS(0x13F80/2+index)*4
324*53ee8cc1Swenshuai.xi     REG16_MM                               CFG2[2];                            // 0xbf827F00   0x40~0x41
325*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_MMFI_APIDC_BYPASS             0x00000001
326*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_APESC_ERR_RM_EN               0x00000002
327*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_MMFI_PS_AUDC_EN               0x00000004
328*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_FILEIN_PAUSE                  0x00000008
329*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_MMFI_APIDD_BYPASS             0x00000010
330*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_APESD_ERR_RM_EN               0x00000020
331*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_MMFI_PS_AUDD_EN               0x00000040
332*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_MMFI_WB_FSM_RESET             0x00000080
333*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_INIT_TIMESTAMP_TSIF           0x00000100
334*53ee8cc1Swenshuai.xi     #define MMFI_CFG2_FILEIN_MODE_MASK              (MMFI_CFG2_MMFI_APIDC_BYPASS | MMFI_CFG2_MMFI_APIDD_BYPASS | MMFI_CFG2_MMFI_PS_AUDC_EN | MMFI_CFG2_MMFI_PS_AUDD_EN)
335*53ee8cc1Swenshuai.xi 
336*53ee8cc1Swenshuai.xi     REG16_MM                               CFG3[2];                            // 0xbf827F08   0x42~0x43
337*53ee8cc1Swenshuai.xi     #define MMFI_CFG3_RVU_PSI_EN                    0x00000001
338*53ee8cc1Swenshuai.xi     #define MMFI_CFG3_RVU_TEI_EN                    0x00000002
339*53ee8cc1Swenshuai.xi     #define MMFI_CFG3_RVU_ERR_CLR                   0x00000004
340*53ee8cc1Swenshuai.xi     #define MMFI_CFG3_RVU_EN                        0x00000008
341*53ee8cc1Swenshuai.xi     #define MMFI_CFG3_RVU_TIMESTAMP_EN              0x00000010
342*53ee8cc1Swenshuai.xi 
343*53ee8cc1Swenshuai.xi } REG_Ctrl_MMFI1;
344*53ee8cc1Swenshuai.xi 
345*53ee8cc1Swenshuai.xi 
346*53ee8cc1Swenshuai.xi #endif // _MMFILEIN_REG_H_
347