xref: /utopia/UTPA2-700.0.x/modules/demodulator/hal/maxim/demod/halDMD_INTERN_DVBS.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (��MStar Confidential Information��) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
96*53ee8cc1Swenshuai.xi //
97*53ee8cc1Swenshuai.xi /// @file INTERN_DVBT.c
98*53ee8cc1Swenshuai.xi /// @brief INTERN_DVBT DVBT
99*53ee8cc1Swenshuai.xi /// @author MStar Semiconductor, Inc.
100*53ee8cc1Swenshuai.xi //
101*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
102*53ee8cc1Swenshuai.xi //0312
103*53ee8cc1Swenshuai.xi 
104*53ee8cc1Swenshuai.xi #define _INTERN_DVBS_C_
105*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
106*53ee8cc1Swenshuai.xi #include <math.h>
107*53ee8cc1Swenshuai.xi #endif
108*53ee8cc1Swenshuai.xi #include "ULog.h"
109*53ee8cc1Swenshuai.xi #include "MsCommon.h"
110*53ee8cc1Swenshuai.xi #include "MsIRQ.h"
111*53ee8cc1Swenshuai.xi #include "MsOS.h"
112*53ee8cc1Swenshuai.xi //#include "apiPWS.h"
113*53ee8cc1Swenshuai.xi 
114*53ee8cc1Swenshuai.xi #include "MsTypes.h"
115*53ee8cc1Swenshuai.xi #include "drvBDMA.h"
116*53ee8cc1Swenshuai.xi //#include "drvIIC.h"
117*53ee8cc1Swenshuai.xi //#include "msAPI_Tuner.h"
118*53ee8cc1Swenshuai.xi //#include "msAPI_MIU.h"
119*53ee8cc1Swenshuai.xi //#include "BinInfo.h"
120*53ee8cc1Swenshuai.xi //#include "halVif.h"
121*53ee8cc1Swenshuai.xi #include "drvDMD_INTERN_DVBS.h"
122*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_DVBS.h"
123*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_common.h"
124*53ee8cc1Swenshuai.xi 
125*53ee8cc1Swenshuai.xi #include "drvMMIO.h"
126*53ee8cc1Swenshuai.xi //#include "TDAG4D01A_SSI_DVBT.c"
127*53ee8cc1Swenshuai.xi #include "drvDMD_VD_MBX.h"
128*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------
129*53ee8cc1Swenshuai.xi #define BIN_ID_INTERN_DVBS_DEMOD BIN_ID_INTERN_DVBS
130*53ee8cc1Swenshuai.xi 
131*53ee8cc1Swenshuai.xi //For DVBS
132*53ee8cc1Swenshuai.xi //#define DVBT2FEC_REG_BASE           0x3300
133*53ee8cc1Swenshuai.xi #define DVBS2OPPRO_REG_BASE         0x3E00
134*53ee8cc1Swenshuai.xi #define TOP_REG_BASE                0x2000    //DMDTOP
135*53ee8cc1Swenshuai.xi #define REG_BACKEND 0x1F00//_REG_BACKEND
136*53ee8cc1Swenshuai.xi #define DVBSFEC_REG_BASE            0x3F00
137*53ee8cc1Swenshuai.xi #define DVBS2FEC_REG_BASE            0x3300
138*53ee8cc1Swenshuai.xi #define DVBS2_REG_BASE              0x3A00
139*53ee8cc1Swenshuai.xi #define DVBS2_INNER_REG_BASE        0x3B00
140*53ee8cc1Swenshuai.xi #define DVBS2_INNER_EXT_REG_BASE    0x3C00
141*53ee8cc1Swenshuai.xi #define DVBS2_INNER_EXT2_REG_BASE    0x3D00
142*53ee8cc1Swenshuai.xi //#define DVBSTFEC_REG_BASE           0x2300    //DVBTFEC
143*53ee8cc1Swenshuai.xi #define FRONTEND_REG_BASE           0x2800
144*53ee8cc1Swenshuai.xi #define FRONTENDEXT_REG_BASE        0x2900
145*53ee8cc1Swenshuai.xi #define FRONTENDEXT2_REG_BASE       0x2A00
146*53ee8cc1Swenshuai.xi #define DMDANA_REG_BASE                      0x2E00    //DMDDTOP//reg_dmdana.xls
147*53ee8cc1Swenshuai.xi #define DVBTM_REG_BASE                       0x3400
148*53ee8cc1Swenshuai.xi 
149*53ee8cc1Swenshuai.xi #define SAMPLING_RATE_FS                    (144000)//(108000)//(96000)
150*53ee8cc1Swenshuai.xi #define INTERN_DVBS_DEMOD_WAIT_TIMEOUT      (6000)
151*53ee8cc1Swenshuai.xi #define INTERN_DVBS_TUNER_WAIT_TIMEOUT      (50)
152*53ee8cc1Swenshuai.xi 
153*53ee8cc1Swenshuai.xi //#define DVBS2_Function                      (1)
154*53ee8cc1Swenshuai.xi //#define MSB131X_ADCPLL_IQ_SWAP            0
155*53ee8cc1Swenshuai.xi //#define INTERN_DVBS_TS_DATA_SWAP            0
156*53ee8cc1Swenshuai.xi 
157*53ee8cc1Swenshuai.xi #define MS_DEBUG //enable debug dump
158*53ee8cc1Swenshuai.xi 
159*53ee8cc1Swenshuai.xi #ifdef MS_DEBUG
160*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBS(x) x
161*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL_DVBS(x)   x
162*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBS_TIME(x)  x
163*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBS_LOCK(x)  x
164*53ee8cc1Swenshuai.xi #define INTERN_DVBS_INTERNAL_DEBUG  1
165*53ee8cc1Swenshuai.xi #else
166*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBS(x)          //x
167*53ee8cc1Swenshuai.xi #define DBG_GET_SIGNAL_DVBS(x)      //x
168*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBS_TIME(x)     //x
169*53ee8cc1Swenshuai.xi #define DBG_INTERN_DVBS_LOCK(x)     //x
170*53ee8cc1Swenshuai.xi #define INTERN_DVBS_INTERNAL_DEBUG  0
171*53ee8cc1Swenshuai.xi #endif
172*53ee8cc1Swenshuai.xi //----------------------------------------------------------
173*53ee8cc1Swenshuai.xi #define DBG_DUMP_LOAD_DSP_TIME 0
174*53ee8cc1Swenshuai.xi 
175*53ee8cc1Swenshuai.xi 
176*53ee8cc1Swenshuai.xi #define SIGNAL_LEVEL_OFFSET     0.00f
177*53ee8cc1Swenshuai.xi #define TAKEOVERPOINT           -60.0f
178*53ee8cc1Swenshuai.xi #define TAKEOVERRANGE           0.5f
179*53ee8cc1Swenshuai.xi #define LOG10_OFFSET            -0.21f
180*53ee8cc1Swenshuai.xi #define INTERN_DVBS_USE_SAR_3_ENABLE 0
181*53ee8cc1Swenshuai.xi //extern MS_U32 msAPI_Timer_GetTime0(void);
182*53ee8cc1Swenshuai.xi //#define INTERN_DVBS_GET_TIME msAPI_Timer_GetTime0()
183*53ee8cc1Swenshuai.xi 
184*53ee8cc1Swenshuai.xi 
185*53ee8cc1Swenshuai.xi //Debug Info
186*53ee8cc1Swenshuai.xi //Lock/Done Flag
187*53ee8cc1Swenshuai.xi #define AGC_LOCK                                    0x28170100
188*53ee8cc1Swenshuai.xi #define DAGC0_LOCK                                  0x283B0001
189*53ee8cc1Swenshuai.xi #define DAGC1_LOCK                                  0x285B0001
190*53ee8cc1Swenshuai.xi #define DAGC2_LOCK                                  0x28620001 //ACIDAGC 1 2
191*53ee8cc1Swenshuai.xi #define DAGC3_LOCK                                  0x286E0001
192*53ee8cc1Swenshuai.xi #define DCR_LOCK                                    0x28220100
193*53ee8cc1Swenshuai.xi #define COARSE_SYMBOL_RATE_DONE                     0x2A200001 //CSRD 1 2
194*53ee8cc1Swenshuai.xi #define FINE_SYMBOL_RATE_DONE                       0x2A200008 //FSRD 1 2
195*53ee8cc1Swenshuai.xi #define POWER4CFO_DONE                              0x29280100 //POWER4CFO 1 2
196*53ee8cc1Swenshuai.xi //#define CLOSE_COARSE_CFO_LOCK                       0x244E0001
197*53ee8cc1Swenshuai.xi #define TR_LOCK                                     0x3B0E0100 //TR 1 2
198*53ee8cc1Swenshuai.xi #define PR_LOCK                                     0x3B401000
199*53ee8cc1Swenshuai.xi #define FRAME_SYNC_ACQUIRE                          0x3B300001
200*53ee8cc1Swenshuai.xi #define EQ_LOCK                                     0x3B5A1000
201*53ee8cc1Swenshuai.xi #define P_SYNC_LOCK                                 0x22160002
202*53ee8cc1Swenshuai.xi #define IN_SYNC_LOCK                                0x3F0D8000
203*53ee8cc1Swenshuai.xi 
204*53ee8cc1Swenshuai.xi //AGC / DAGC
205*53ee8cc1Swenshuai.xi #define DEBUG_SEL_IF_AGC_GAIN                       0x28260003
206*53ee8cc1Swenshuai.xi #define DEBUG_SEL_AGC_ERR                           0x28260004
207*53ee8cc1Swenshuai.xi #define DEBUG_OUT_AGC                               0x2828
208*53ee8cc1Swenshuai.xi 
209*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC0_GAIN                        0x28E80003
210*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC0_ERR                         0x28E80001
211*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC0_PEAK_MEAN                   0x28E80005
212*53ee8cc1Swenshuai.xi #define DEBUG_OUT_DAGC0                             0x2878
213*53ee8cc1Swenshuai.xi 
214*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC1_GAIN                        0x28E80003//???
215*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC1_ERR                         0x28E80001
216*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC1_PEAK_MEAN                   0x28E80005
217*53ee8cc1Swenshuai.xi #define DEBUG_OUT_DAGC1                             0x28B8
218*53ee8cc1Swenshuai.xi 
219*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC2_GAIN                        0x28E80003
220*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC2_ERR                         0x28E80001
221*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC2_PEAK_MEAN                   0x28E80005
222*53ee8cc1Swenshuai.xi #define DEBUG_OUT_DAGC2                             0x28C4
223*53ee8cc1Swenshuai.xi 
224*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC3_GAIN                        0x29DA0003
225*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC3_ERR                         0x29DA0001
226*53ee8cc1Swenshuai.xi #define DEBUG_SEL_DAGC3_PEAK_MEAN                   0x29DA0005
227*53ee8cc1Swenshuai.xi #define DEBUG_OUT_DAGC3                             0x29DC
228*53ee8cc1Swenshuai.xi 
229*53ee8cc1Swenshuai.xi #define INNER_DEBUG_SEL_TR                          0x24080D00  //TR
230*53ee8cc1Swenshuai.xi #define DEBUG_SEL_TR_SFO_CONVERGE                   0x24080B00
231*53ee8cc1Swenshuai.xi #define DEBUG_SEL_TR_INPUT                          0x24080F00
232*53ee8cc1Swenshuai.xi 
233*53ee8cc1Swenshuai.xi #define FRONTEND_FREEZE_DUMP                        0x27028000
234*53ee8cc1Swenshuai.xi #define INNER_FREEZE_DUMP                           0x24080010
235*53ee8cc1Swenshuai.xi 
236*53ee8cc1Swenshuai.xi #define DCR_OFFSET                                      0x2740
237*53ee8cc1Swenshuai.xi #define INNER_DEBUG_SEL                                 0x2408
238*53ee8cc1Swenshuai.xi #define INNEREXT_FINEFE_DBG_OUT0                        0x2550
239*53ee8cc1Swenshuai.xi #define INNEREXT_FINEFE_DBG_OUT2                        0x2552
240*53ee8cc1Swenshuai.xi #define INNEREXT_FINEFE_KI_FF0                          0x2556
241*53ee8cc1Swenshuai.xi #define INNEREXT_FINEFE_KI_FF2                          0x2558
242*53ee8cc1Swenshuai.xi #define INNEREXT_FINEFE_KI_FF4                          0x255A
243*53ee8cc1Swenshuai.xi #define INNER_PR_DEBUG_OUT0                             0x2486
244*53ee8cc1Swenshuai.xi #define INNER_PR_DEBUG_OUT2                             0x2488
245*53ee8cc1Swenshuai.xi 
246*53ee8cc1Swenshuai.xi #define IIS_COUNT0                                      0x2746
247*53ee8cc1Swenshuai.xi #define IIS_COUNT2                                      0x2748
248*53ee8cc1Swenshuai.xi #define IQB_PHASE                                       0x2766
249*53ee8cc1Swenshuai.xi #define IQB_GAIN                                        0x2768
250*53ee8cc1Swenshuai.xi #define TR_INDICATOR_FF0                                0x2454
251*53ee8cc1Swenshuai.xi #define TR_INDICATOR_FF2                                0x2456
252*53ee8cc1Swenshuai.xi #define INNER_TR_LOPF_VALUE_DEBUG0                      0x2444
253*53ee8cc1Swenshuai.xi #define INNER_TR_LOPF_VALUE_DEBUG2                      0x2446
254*53ee8cc1Swenshuai.xi #define INNER_TR_LOPF_VALUE_DEBUG4                      0x2448
255*53ee8cc1Swenshuai.xi //------------------------------------------------------------
256*53ee8cc1Swenshuai.xi //Init Mailbox parameter.
257*53ee8cc1Swenshuai.xi #define     INTERN_DVBS_TS_SERIAL_INVERSION 0
258*53ee8cc1Swenshuai.xi //For Parameter Init Setting
259*53ee8cc1Swenshuai.xi #define     A_S2_ZIF_EN                     0x01                //[0]
260*53ee8cc1Swenshuai.xi #define     A_S2_RF_AGC_EN                  0x00                //[0]
261*53ee8cc1Swenshuai.xi #define     A_S2_DCR_EN                     0x00                //[0]       0=Auto :1=Force
262*53ee8cc1Swenshuai.xi #define     A_S2_IQB_EN                     0x01                //[2]
263*53ee8cc1Swenshuai.xi #define     A_S2_IIS_EN                     0x00                //[0]
264*53ee8cc1Swenshuai.xi #define     A_S2_CCI_EN                     0x00                //[0]       0:1=Enable
265*53ee8cc1Swenshuai.xi #define     A_S2_FORCE_ACI_SELECT           0xFF                //[3:0]     0xFF=OFF(internal default)
266*53ee8cc1Swenshuai.xi #define     A_S2_IQ_SWAP                    0x01                //[0]
267*53ee8cc1Swenshuai.xi #define     A_S2_AGC_REF_EXT_0              0x00                //[7:0]  //0x00 0x90
268*53ee8cc1Swenshuai.xi #define     A_S2_AGC_REF_EXT_1              0x02                //[11:8] //0x02 0x07
269*53ee8cc1Swenshuai.xi #define     A_S2_AGC_K                      0x07                //[15:12]
270*53ee8cc1Swenshuai.xi #define     A_S2_ADCI_GAIN                  0x0F                //[4:0]
271*53ee8cc1Swenshuai.xi #define     A_S2_ADCQ_GAIN                  0x0F                //[12:8]
272*53ee8cc1Swenshuai.xi #define     A_S2_SRD_SIG_SRCH_RNG           0x6A                //[7:0]
273*53ee8cc1Swenshuai.xi #define     A_S2_SRD_DC_EXC_RNG             0x16                //[7:0]
274*53ee8cc1Swenshuai.xi //FRONTENDEXT_SRD_FRC_CFO
275*53ee8cc1Swenshuai.xi #define     A_S2_FORCE_CFO_0                0x00                //[7:0]
276*53ee8cc1Swenshuai.xi #define     A_S2_FORCE_CFO_1                0x00                //[11:8]
277*53ee8cc1Swenshuai.xi #define     A_S2_DECIMATION_NUM             0x00                //[3:0]     00=(Internal Default)
278*53ee8cc1Swenshuai.xi #define     A_S2_PSD_SMTH_TAP               0x29                //[6:0]     Bit7 no define.
279*53ee8cc1Swenshuai.xi //CCI Parameter
280*53ee8cc1Swenshuai.xi //Set_Tuner_BW=(((U16)REG_BASE[DIG_SWUSE1FH]<<8)|REG_BASE[DIG_SWUSE1FL]);
281*53ee8cc1Swenshuai.xi #define     A_S2_CCI_FREQN_0_L              0x00                //[7:0]
282*53ee8cc1Swenshuai.xi #define     A_S2_CCI_FREQN_0_H              0x00                //[11:8]
283*53ee8cc1Swenshuai.xi #define     A_S2_CCI_FREQN_1_L              0x00                //[7:0]
284*53ee8cc1Swenshuai.xi #define     A_S2_CCI_FREQN_1_H              0x00                //[11:8]
285*53ee8cc1Swenshuai.xi #define     A_S2_CCI_FREQN_2_L              0x00                //[7:0]
286*53ee8cc1Swenshuai.xi #define     A_S2_CCI_FREQN_2_H              0x00                //[11:8]
287*53ee8cc1Swenshuai.xi //Inner TR Parameter
288*53ee8cc1Swenshuai.xi #define     A_S2_TR_LOPF_KP                 0x00                //[4:0]     00=(Internal Default)
289*53ee8cc1Swenshuai.xi #define     A_S2_TR_LOPF_KI                 0x00                //[4:0]     00=(Internal Default)
290*53ee8cc1Swenshuai.xi //Inner FineFE Parameter
291*53ee8cc1Swenshuai.xi #define     A_S2_FINEFE_KI_SWITCH_0         0x00                //[15:12]   00=(Internal Default)
292*53ee8cc1Swenshuai.xi #define     A_S2_FINEFE_KI_SWITCH_1         0x00                //[3:0]     00=(Internal Default)
293*53ee8cc1Swenshuai.xi #define     A_S2_FINEFE_KI_SWITCH_2         0x00                //[7:4]     00=(Internal Default)
294*53ee8cc1Swenshuai.xi #define     A_S2_FINEFE_KI_SWITCH_3         0x00                //[11:8]    00=(Internal Default)
295*53ee8cc1Swenshuai.xi #define     A_S2_FINEFE_KI_SWITCH_4         0x00                //[15:12]   00=(Internal Default)
296*53ee8cc1Swenshuai.xi //Inner PR KP Parameter
297*53ee8cc1Swenshuai.xi #define     A_S2_PR_KP_SWITCH_0             0x00                //[11:8]    00=(Internal Default)
298*53ee8cc1Swenshuai.xi #define     A_S2_PR_KP_SWITCH_1             0x00                //[15:12]   00=(Internal Default)
299*53ee8cc1Swenshuai.xi #define     A_S2_PR_KP_SWITCH_2             0x00                //[3:0]     00=(Internal Default)
300*53ee8cc1Swenshuai.xi #define     A_S2_PR_KP_SWITCH_3             0x00                //[7:4]     00=(Internal Default)
301*53ee8cc1Swenshuai.xi #define     A_S2_PR_KP_SWITCH_4             0x00                //[11:8]    00=(Internal Default)
302*53ee8cc1Swenshuai.xi //Inner FS Parameter
303*53ee8cc1Swenshuai.xi #define     A_S2_FS_GAMMA                   0x10                //[7:0]
304*53ee8cc1Swenshuai.xi #define     A_S2_FS_ALPHA0                  0x10                //[7:0]
305*53ee8cc1Swenshuai.xi #define     A_S2_FS_ALPHA1                  0x10                //[7:0]
306*53ee8cc1Swenshuai.xi #define     A_S2_FS_ALPHA2                  0x10                //[7:0]
307*53ee8cc1Swenshuai.xi #define     A_S2_FS_ALPHA3                  0x10                //[7:0]
308*53ee8cc1Swenshuai.xi 
309*53ee8cc1Swenshuai.xi #define     A_S2_FS_H_MODE_SEL              0x01                //[0]
310*53ee8cc1Swenshuai.xi #define     A_S2_FS_OBSWIN                  0x08                //[12:8]
311*53ee8cc1Swenshuai.xi #define     A_S2_FS_PEAK_DET_TH_L           0x00                //[7:0]
312*53ee8cc1Swenshuai.xi #define     A_S2_FS_PEAK_DET_TH_H           0x01                //[15:8]
313*53ee8cc1Swenshuai.xi #define     A_S2_FS_CONFIRM_NUM             0x01                //[3:0]
314*53ee8cc1Swenshuai.xi //Inner EQ Parameter
315*53ee8cc1Swenshuai.xi #define     A_S2_EQ_MU_FFE_DA               0x00                //[3:0]     00=(Internal Default)
316*53ee8cc1Swenshuai.xi #define     A_S2_EQ_MU_FFE_DD               0x00                //[7:4]     00=(Internal Default)
317*53ee8cc1Swenshuai.xi #define     A_S2_EQ_ALPHA_SNR_DA            0x00                //[7:4]     00=(Internal Default)
318*53ee8cc1Swenshuai.xi #define     A_S2_EQ_ALPHA_SNR_DD            0x00                //[11:8]    00=(Internal Default)
319*53ee8cc1Swenshuai.xi //Outer FEC Parameter
320*53ee8cc1Swenshuai.xi #define     A_S2_FEC_ALFA                   0x00                //[12:8]
321*53ee8cc1Swenshuai.xi #define     A_S2_FEC_BETA                   0x01                //[7:4]
322*53ee8cc1Swenshuai.xi #define     A_S2_FEC_SCALING_LLR            0x00                //[7:0]     00=(Internal Default)
323*53ee8cc1Swenshuai.xi //TS Parameter
324*53ee8cc1Swenshuai.xi #if INTERN_DVBS_TS_SERIAL_INVERSION
325*53ee8cc1Swenshuai.xi #define     A_S2_TS_SERIAL                  0x01                //[0]
326*53ee8cc1Swenshuai.xi #else
327*53ee8cc1Swenshuai.xi #define     A_S2_TS_SERIAL                  0x00                //[0]
328*53ee8cc1Swenshuai.xi #endif
329*53ee8cc1Swenshuai.xi #define     A_S2_TS_CLK_RATE                0x00
330*53ee8cc1Swenshuai.xi #define     A_S2_TS_OUT_INV                 0x00                //[5]
331*53ee8cc1Swenshuai.xi #define     A_S2_TS_DATA_SWAP               0x00                //[5]
332*53ee8cc1Swenshuai.xi //Rev Parameter
333*53ee8cc1Swenshuai.xi 
334*53ee8cc1Swenshuai.xi #define     A_S2_FW_VERSION_L               0x00                //From FW
335*53ee8cc1Swenshuai.xi #define     A_S2_FW_VERSION_H               0x00                //From FW
336*53ee8cc1Swenshuai.xi #define     A_S2_CHIP_VERSION               0x01
337*53ee8cc1Swenshuai.xi #define     A_S2_FS_L                       0x00
338*53ee8cc1Swenshuai.xi #define     A_S2_FS_H                       0x00
339*53ee8cc1Swenshuai.xi #define     A_S2_MANUAL_TUNE_SYMBOLRATE_L   0x20
340*53ee8cc1Swenshuai.xi #define     A_S2_MANUAL_TUNE_SYMBOLRATE_H   0x4E
341*53ee8cc1Swenshuai.xi 
342*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBS_DSPREG[] =
343*53ee8cc1Swenshuai.xi {
344*53ee8cc1Swenshuai.xi     A_S2_ZIF_EN,            A_S2_RF_AGC_EN,         A_S2_DCR_EN,             A_S2_IQB_EN,               A_S2_IIS_EN,              A_S2_CCI_EN,              A_S2_FORCE_ACI_SELECT,          A_S2_IQ_SWAP,                   // 00H ~ 07H
345*53ee8cc1Swenshuai.xi     A_S2_AGC_REF_EXT_0,     A_S2_AGC_REF_EXT_1,     A_S2_AGC_K,              A_S2_ADCI_GAIN,            A_S2_ADCQ_GAIN,           A_S2_SRD_SIG_SRCH_RNG,    A_S2_SRD_DC_EXC_RNG,            A_S2_FORCE_CFO_0,               // 08H ~ 0FH
346*53ee8cc1Swenshuai.xi     A_S2_FORCE_CFO_1,       A_S2_DECIMATION_NUM,    A_S2_PSD_SMTH_TAP,       A_S2_CCI_FREQN_0_L,        A_S2_CCI_FREQN_0_H,       A_S2_CCI_FREQN_1_L,       A_S2_CCI_FREQN_1_H,             A_S2_CCI_FREQN_2_L,             // 10H ~ 17H
347*53ee8cc1Swenshuai.xi     A_S2_CCI_FREQN_2_H,     A_S2_TR_LOPF_KP,        A_S2_TR_LOPF_KI,         A_S2_FINEFE_KI_SWITCH_0,   A_S2_FINEFE_KI_SWITCH_1,  A_S2_FINEFE_KI_SWITCH_2,  A_S2_FINEFE_KI_SWITCH_3,        A_S2_FINEFE_KI_SWITCH_4,        // 18H ~ 1FH
348*53ee8cc1Swenshuai.xi     A_S2_PR_KP_SWITCH_0,    A_S2_PR_KP_SWITCH_1,    A_S2_PR_KP_SWITCH_2,     A_S2_PR_KP_SWITCH_3,       A_S2_PR_KP_SWITCH_4,      A_S2_FS_GAMMA,            A_S2_FS_ALPHA0,                 A_S2_FS_ALPHA1,                 // 20H ~ 27H
349*53ee8cc1Swenshuai.xi     A_S2_FS_ALPHA2,         A_S2_FS_ALPHA3,         A_S2_FS_H_MODE_SEL,      A_S2_FS_OBSWIN,            A_S2_FS_PEAK_DET_TH_L,    A_S2_FS_PEAK_DET_TH_H,    A_S2_FS_CONFIRM_NUM,            A_S2_EQ_MU_FFE_DA,              // 28h ~ 2FH
350*53ee8cc1Swenshuai.xi     A_S2_EQ_MU_FFE_DD,      A_S2_EQ_ALPHA_SNR_DA,   A_S2_EQ_ALPHA_SNR_DD,    A_S2_FEC_ALFA,             A_S2_FEC_BETA,            A_S2_FEC_SCALING_LLR,     A_S2_TS_SERIAL,                 A_S2_TS_CLK_RATE,               // 30H ~ 37H
351*53ee8cc1Swenshuai.xi     A_S2_TS_OUT_INV,        A_S2_TS_DATA_SWAP,      A_S2_FW_VERSION_L,       A_S2_FW_VERSION_H,         A_S2_CHIP_VERSION,        A_S2_FS_L,                A_S2_FS_H,                      A_S2_MANUAL_TUNE_SYMBOLRATE_L,  // 38H ~ 3CH
352*53ee8cc1Swenshuai.xi     A_S2_MANUAL_TUNE_SYMBOLRATE_H,
353*53ee8cc1Swenshuai.xi };
354*53ee8cc1Swenshuai.xi 
355*53ee8cc1Swenshuai.xi /****************************************************************
356*53ee8cc1Swenshuai.xi *Local Variables                                                                                              *
357*53ee8cc1Swenshuai.xi ****************************************************************/
358*53ee8cc1Swenshuai.xi 
359*53ee8cc1Swenshuai.xi /*
360*53ee8cc1Swenshuai.xi static MS_U16             _u16SignalLevel[185][2]=
361*53ee8cc1Swenshuai.xi {//AV2028 SR=22M, 2/3 CN=5.9
362*53ee8cc1Swenshuai.xi     {32100,    920},{32200,    915},{32350,    910},{32390,    905},{32480,    900},{32550,    895},{32620,    890},{32680,    885},{32750,    880},{32830,    875},
363*53ee8cc1Swenshuai.xi     {32930,    870},{33010,    865},{33100,    860},{33200,    855},{33310,    850},{33410,    845},{33520,    840},{33640,    835},{33770,    830},{33900,    825},
364*53ee8cc1Swenshuai.xi     {34030,    820},{34150,    815},{34290,    810},{34390,    805},{34490,    800},{34580,    795},{34700,    790},{34800,    785},{34880,    780},{34940,    775},
365*53ee8cc1Swenshuai.xi     {35030,    770},{35130,    765},{35180,    760},{35260,    755},{35310,    750},{35340,    745},{35380,    740},{35400,    735},{35450,    730},{35550,    725},
366*53ee8cc1Swenshuai.xi     {35620,    720},{35700,    715},{35800,    710},{35890,    705},{36000,    700},{36120,    695},{36180,    690},{36280,    685},{36400,    680},{36570,    675},
367*53ee8cc1Swenshuai.xi     {36730,    670},{36910,    665},{37060,    660},{37100,    655},{37260,    650},{37340,    645},{37410,    640},{37580,    635},{37670,    630},{37700,    625},
368*53ee8cc1Swenshuai.xi     {37750,    620},{37800,    615},{37860,    610},{37980,    605},{38050,    600},{38170,    595},{38370,    590},{38540,    585},{38710,    580},{38870,    575},
369*53ee8cc1Swenshuai.xi     {39020,    570},{39070,    565},{39100,    560},{39180,    555},{39280,    550},{39460,    545},{39510,    540},{39600,    535},{39620,    530},{39680,    525},
370*53ee8cc1Swenshuai.xi     {39720,    520},{39830,    515},{39880,    510},{39930,    505},{39960,    500},{40000,    495},{40200,    490},{40360,    485},{40540,    480},{40730,    475},
371*53ee8cc1Swenshuai.xi     {40880,    470},{41020,    465},{41150,    460},{41280,    455},{41410,    450},{41520,    445},{41620,    440},{41730,    435},{41840,    430},{41930,    425},
372*53ee8cc1Swenshuai.xi     {42010,    420},{42100,    415},{42180,    410},{42260,    405},{42350,    400},{42440,    395},{42520,    390},{42580,    385},{42660,    380},{42730,    375},
373*53ee8cc1Swenshuai.xi     {42800,    370},{42870,    365},{42940,    360},{43000,    355},{43060,    350},{43130,    345},{43180,    340},{43250,    335},{43310,    330},{43370,    325},
374*53ee8cc1Swenshuai.xi     {43420,    320},{43460,    315},{43520,    310},{43570,    305},{43620,    300},{43660,    295},{43710,    290},{43750,    285},{43810,    280},{43860,    275},
375*53ee8cc1Swenshuai.xi     {43910,    270},{43940,    265},{43990,    260},{44020,    255},{44060,    250},{44110,    245},{44140,    240},{44190,    235},{44230,    230},{44270,    225},
376*53ee8cc1Swenshuai.xi     {44320,    220},{44370,    215},{44400,    210},{44450,    205},{44490,    200},{44530,    195},{44590,    190},{44630,    185},{44660,    180},{44720,    175},
377*53ee8cc1Swenshuai.xi     {44750,    170},{44790,    165},{44830,    160},{44880,    155},{44910,    150},{44960,    145},{45000,    140},{45030,    135},{45070,    130},{45100,    125},
378*53ee8cc1Swenshuai.xi     {45130,    120},{45160,    115},{45200,    110},{45240,    105},{45270,    100},{45300,     95},{45330,     90},{45360,     85},{45400,     80},{45430,     75},
379*53ee8cc1Swenshuai.xi     {45460,     70},{45490,     65},{45530,     60},{45560,     55},{45590,     50},{45630,     45},{45670,     40},{45690,     35},{45740,     30},{45760,     25},
380*53ee8cc1Swenshuai.xi     {45800,     20},{45830,     15},{45860,     10},{45880,      5},{45920,      0}
381*53ee8cc1Swenshuai.xi };
382*53ee8cc1Swenshuai.xi */
383*53ee8cc1Swenshuai.xi MS_U8 u8DemodLockFlag;
384*53ee8cc1Swenshuai.xi MS_U8       modulation_order;
385*53ee8cc1Swenshuai.xi MS_BOOL     _bDemodType=FALSE;//DVBS:FALSE   ;  S2:TRUE
386*53ee8cc1Swenshuai.xi //static MS_BOOL TPSLock = 0;
387*53ee8cc1Swenshuai.xi static MS_U32       u32ChkScanTimeStartDVBS = 0;
388*53ee8cc1Swenshuai.xi MS_U8        g_dvbs_lock = 0;
389*53ee8cc1Swenshuai.xi //static float intern_dvb_s_qam_ref[] = {3.0, 0.0, 0.0, 0.0, 0.0, 80.0}; //16q,32q,64q,128q,256q, and others
390*53ee8cc1Swenshuai.xi static  MS_U8       _u8_DVBS2_CurrentCodeRate;
391*53ee8cc1Swenshuai.xi static  MS_U8       _u8ToneBurstFlag=0;
392*53ee8cc1Swenshuai.xi 
393*53ee8cc1Swenshuai.xi //static  float       _fPostBer=0;
394*53ee8cc1Swenshuai.xi //static  float       _f_DVBS_CurrentSNR=0;
395*53ee8cc1Swenshuai.xi static  MS_U16      _u16BlindScanStartFreq=0;
396*53ee8cc1Swenshuai.xi static  MS_U16      _u16BlindScanEndFreq=0;
397*53ee8cc1Swenshuai.xi static  MS_U16      _u16TunerCenterFreq=0;
398*53ee8cc1Swenshuai.xi MS_U16      _u16ChannelInfoIndex=0;
399*53ee8cc1Swenshuai.xi //Debug Only+
400*53ee8cc1Swenshuai.xi static  MS_U16      _u16NextCenterFreq=0;
401*53ee8cc1Swenshuai.xi MS_U16      _u16LockedSymbolRate=0;
402*53ee8cc1Swenshuai.xi MS_U16      _u16LockedCenterFreq=0;
403*53ee8cc1Swenshuai.xi static  MS_U16      _u16PreLockedHB=0;
404*53ee8cc1Swenshuai.xi static  MS_U16      _u16PreLockedLB=0;
405*53ee8cc1Swenshuai.xi static  MS_U16      _u16CurrentSymbolRate=0;
406*53ee8cc1Swenshuai.xi MS_S16      _s16CurrentCFO=0;
407*53ee8cc1Swenshuai.xi static  MS_U16      _u16CurrentStepSize=0;
408*53ee8cc1Swenshuai.xi //Debug Only-
409*53ee8cc1Swenshuai.xi MS_U16      _u16ChannelInfoArray[2][1000];
410*53ee8cc1Swenshuai.xi 
411*53ee8cc1Swenshuai.xi //static  MS_U32      _u32CurrentSR=0;
412*53ee8cc1Swenshuai.xi static  MS_BOOL        _bSerialTS=FALSE;
413*53ee8cc1Swenshuai.xi static  MS_BOOL        _bTSDataSwap=FALSE;
414*53ee8cc1Swenshuai.xi 
415*53ee8cc1Swenshuai.xi //Global Variables
416*53ee8cc1Swenshuai.xi S_CMDPKTREG gsCmdPacketDVBS;
417*53ee8cc1Swenshuai.xi //MS_U8 gCalIdacCh0, gCalIdacCh1;
418*53ee8cc1Swenshuai.xi static MS_BOOL bDMD_DVBS_NoChannelDetectedWithRFPower = FALSE;
419*53ee8cc1Swenshuai.xi static MS_U32 u32DMD_DVBS_NoChannelTimeAccWithRFPower = 0;
420*53ee8cc1Swenshuai.xi extern MS_U32  u32DMD_DVBS2_DJB_START_ADDR;
421*53ee8cc1Swenshuai.xi #ifdef INTERN_DVBS_LOAD_FW_FROM_CODE_MEMORY
422*53ee8cc1Swenshuai.xi MS_U8 INTERN_DVBS_table[] =
423*53ee8cc1Swenshuai.xi {
424*53ee8cc1Swenshuai.xi #include "fwDMD_INTERN_DVBS.dat"
425*53ee8cc1Swenshuai.xi };
426*53ee8cc1Swenshuai.xi 
427*53ee8cc1Swenshuai.xi #endif
428*53ee8cc1Swenshuai.xi 
429*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Show_Demod_Version(void);
430*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetCurrentModulationType(DMD_DVBS_MODULATION_TYPE *pQAMMode);
431*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetCurrentDemodType(DMD_DVBS_DEMOD_TYPE *pDemodType);
432*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetCurrentDemodCodeRate(DMD_DVBS_CODE_RATE_TYPE *pCodeRate);
433*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetCurrentSymbolRate(MS_U32 *u32SymbolRate);
434*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetCurrentSymbolRateOffset(MS_U16 *pData);
435*53ee8cc1Swenshuai.xi 
436*53ee8cc1Swenshuai.xi #if (INTERN_DVBS_INTERNAL_DEBUG)
437*53ee8cc1Swenshuai.xi void INTERN_DVBS_info(void);
438*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Show_AGC_Info(void);
439*53ee8cc1Swenshuai.xi #endif
440*53ee8cc1Swenshuai.xi 
441*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
442*53ee8cc1Swenshuai.xi //  System Info Function
443*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
444*53ee8cc1Swenshuai.xi //=====================================================================================
INTERN_DVBS_DSPReg_Init(const MS_U8 * u8DVBS_DSPReg,MS_U8 u8Size)445*53ee8cc1Swenshuai.xi MS_U16 INTERN_DVBS_DSPReg_Init(const MS_U8 *u8DVBS_DSPReg,  MS_U8 u8Size)
446*53ee8cc1Swenshuai.xi {
447*53ee8cc1Swenshuai.xi #if 0
448*53ee8cc1Swenshuai.xi     MS_U8   idx = 0, u8RegRead = 0, u8RegWrite = 0, u8Mask = 0;
449*53ee8cc1Swenshuai.xi #endif
450*53ee8cc1Swenshuai.xi     MS_U8   status = true;
451*53ee8cc1Swenshuai.xi #if 0
452*53ee8cc1Swenshuai.xi     MS_U16  u16DspAddr = 0;
453*53ee8cc1Swenshuai.xi #endif
454*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf("INTERN_DVBS_DSPReg_Init\n"));
455*53ee8cc1Swenshuai.xi 
456*53ee8cc1Swenshuai.xi #if 0//def MS_DEBUG
457*53ee8cc1Swenshuai.xi     {
458*53ee8cc1Swenshuai.xi         MS_U8 u8buffer[256];
459*53ee8cc1Swenshuai.xi         printf("INTERN_DVBS_DSPReg_Init Reset\n");
460*53ee8cc1Swenshuai.xi         for (idx = 0; idx<sizeof(INTERN_DVBS_DSPREG); idx++)
461*53ee8cc1Swenshuai.xi             MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, 0);
462*53ee8cc1Swenshuai.xi 
463*53ee8cc1Swenshuai.xi         for (idx = 0; idx<sizeof(INTERN_DVBS_DSPREG); idx++)
464*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(idx, &(u8buffer[idx]));
465*53ee8cc1Swenshuai.xi         printf("INTERN_DVBS_DSPReg_Init ReadBack, should be all 0\n");
466*53ee8cc1Swenshuai.xi         for (idx = 0; idx<sizeof(INTERN_DVBS_DSPREG); idx++)
467*53ee8cc1Swenshuai.xi             printf("%x ", u8buffer[idx]);
468*53ee8cc1Swenshuai.xi         printf("\n");
469*53ee8cc1Swenshuai.xi 
470*53ee8cc1Swenshuai.xi         printf("INTERN_DVBS_DSPReg_Init Value\n");
471*53ee8cc1Swenshuai.xi         for (idx = 0; idx<sizeof(INTERN_DVBS_DSPREG); idx++)
472*53ee8cc1Swenshuai.xi             printf("%x ", INTERN_DVBS_DSPREG[idx]);
473*53ee8cc1Swenshuai.xi         printf("\n");
474*53ee8cc1Swenshuai.xi     }
475*53ee8cc1Swenshuai.xi #endif
476*53ee8cc1Swenshuai.xi 
477*53ee8cc1Swenshuai.xi     //for (idx = 0; idx<sizeof(INTERN_DVBS_DSPREG); idx++)
478*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(idx, INTERN_DVBS_DSPREG[idx]);
479*53ee8cc1Swenshuai.xi 
480*53ee8cc1Swenshuai.xi     // readback to confirm.
481*53ee8cc1Swenshuai.xi     // ~read this to check mailbox initial values
482*53ee8cc1Swenshuai.xi #if 0
483*53ee8cc1Swenshuai.xi     for (idx = 0; idx<sizeof(INTERN_DVBS_DSPREG); idx++)
484*53ee8cc1Swenshuai.xi     {
485*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(idx, &u8RegRead);
486*53ee8cc1Swenshuai.xi         if (u8RegRead != INTERN_DVBS_DSPREG[idx])
487*53ee8cc1Swenshuai.xi         {
488*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf("[Error]INTERN_DVBS_DSPReg_Init, idx=%d, drv_val=0x%x, firmware_val=0x%x\n",idx,INTERN_DVBS_DSPREG[idx],u8RegRead));
489*53ee8cc1Swenshuai.xi         }
490*53ee8cc1Swenshuai.xi     }
491*53ee8cc1Swenshuai.xi #endif
492*53ee8cc1Swenshuai.xi #if 0
493*53ee8cc1Swenshuai.xi     if (u8DVBS_DSPReg != NULL)
494*53ee8cc1Swenshuai.xi     {
495*53ee8cc1Swenshuai.xi         if (1 == u8DVBS_DSPReg[0])
496*53ee8cc1Swenshuai.xi         {
497*53ee8cc1Swenshuai.xi             u8DVBS_DSPReg+=2;
498*53ee8cc1Swenshuai.xi             for (idx = 0; idx<u8Size; idx++)
499*53ee8cc1Swenshuai.xi             {
500*53ee8cc1Swenshuai.xi                 u16DspAddr = *u8DVBS_DSPReg;
501*53ee8cc1Swenshuai.xi                 u8DVBS_DSPReg++;
502*53ee8cc1Swenshuai.xi                 u16DspAddr = (u16DspAddr) + ((*u8DVBS_DSPReg)<<8);
503*53ee8cc1Swenshuai.xi                 u8DVBS_DSPReg++;
504*53ee8cc1Swenshuai.xi                 u8Mask = *u8DVBS_DSPReg;
505*53ee8cc1Swenshuai.xi                 u8DVBS_DSPReg++;
506*53ee8cc1Swenshuai.xi                 status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(u16DspAddr, &u8RegRead);
507*53ee8cc1Swenshuai.xi                 u8RegWrite = (u8RegRead & (~u8Mask)) | ((*u8DVBS_DSPReg) & (u8Mask));
508*53ee8cc1Swenshuai.xi                 u8DVBS_DSPReg++;
509*53ee8cc1Swenshuai.xi                 DBG_INTERN_DVBS(printf("DSP addr:%x mask:%x read:%x write:%x\n", u16DspAddr, u8Mask, u8RegRead, u8RegWrite));
510*53ee8cc1Swenshuai.xi                 status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(u16DspAddr, u8RegWrite);
511*53ee8cc1Swenshuai.xi             }
512*53ee8cc1Swenshuai.xi         }
513*53ee8cc1Swenshuai.xi         else
514*53ee8cc1Swenshuai.xi         {
515*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf("FATAL: parameter version incorrect\n"));
516*53ee8cc1Swenshuai.xi         }
517*53ee8cc1Swenshuai.xi     }
518*53ee8cc1Swenshuai.xi #endif
519*53ee8cc1Swenshuai.xi #if 0//def MS_DEBUG
520*53ee8cc1Swenshuai.xi     {
521*53ee8cc1Swenshuai.xi         MS_U8 u8buffer[256];
522*53ee8cc1Swenshuai.xi         for (idx = 0; idx<sizeof(INTERN_DVBS_DSPREG); idx++)
523*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(idx, &(u8buffer[idx]));
524*53ee8cc1Swenshuai.xi         printf("INTERN_DVBC_DSPReg_Init ReadBack\n");
525*53ee8cc1Swenshuai.xi         for (idx = 0; idx<sizeof(INTERN_DVBS_DSPREG); idx++)
526*53ee8cc1Swenshuai.xi             printf("%x ", u8buffer[idx]);
527*53ee8cc1Swenshuai.xi         printf("\n");
528*53ee8cc1Swenshuai.xi     }
529*53ee8cc1Swenshuai.xi #endif
530*53ee8cc1Swenshuai.xi 
531*53ee8cc1Swenshuai.xi #if 0//def MS_DEBUG
532*53ee8cc1Swenshuai.xi     {
533*53ee8cc1Swenshuai.xi         MS_U8 u8buffer[256];
534*53ee8cc1Swenshuai.xi         for (idx = 0; idx<128; idx++)
535*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadReg(0x2380+idx, &(u8buffer[idx]));
536*53ee8cc1Swenshuai.xi         printf("INTERN_DVBS_DSPReg_Init ReadReg 0x2000~0x207F\n");
537*53ee8cc1Swenshuai.xi         for (idx = 0; idx<128; idx++)
538*53ee8cc1Swenshuai.xi         {
539*53ee8cc1Swenshuai.xi             printf("%x ", u8buffer[idx]);
540*53ee8cc1Swenshuai.xi             if ((idx & 0xF) == 0xF) printf("\n");
541*53ee8cc1Swenshuai.xi         }
542*53ee8cc1Swenshuai.xi         printf("\n");
543*53ee8cc1Swenshuai.xi     }
544*53ee8cc1Swenshuai.xi #endif
545*53ee8cc1Swenshuai.xi     return status;
546*53ee8cc1Swenshuai.xi }
547*53ee8cc1Swenshuai.xi 
548*53ee8cc1Swenshuai.xi /***********************************************************************************
549*53ee8cc1Swenshuai.xi   Subject:    Command Packet Interface
550*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Cmd_Packet_Send
551*53ee8cc1Swenshuai.xi   Parmeter:
552*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
553*53ee8cc1Swenshuai.xi   Remark:
554*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBS_Cmd_Packet_Send(S_CMDPKTREG * pCmdPacket,MS_U8 param_cnt)555*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Cmd_Packet_Send(S_CMDPKTREG* pCmdPacket, MS_U8 param_cnt)
556*53ee8cc1Swenshuai.xi {
557*53ee8cc1Swenshuai.xi     MS_U8   status = true, indx;
558*53ee8cc1Swenshuai.xi     MS_U8   reg_val, timeout = 0;
559*53ee8cc1Swenshuai.xi     return true;
560*53ee8cc1Swenshuai.xi 
561*53ee8cc1Swenshuai.xi     // ==== Command Phase ===================
562*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","--->INTERN_DVBS (cmd=0x%x)(0x%x,0x%x,0x%x,0x%x,0x%x,0x%x,) \n",pCmdPacket->cmd_code,
563*53ee8cc1Swenshuai.xi                            pCmdPacket->param[0],pCmdPacket->param[1],
564*53ee8cc1Swenshuai.xi                            pCmdPacket->param[2],pCmdPacket->param[3],
565*53ee8cc1Swenshuai.xi                            pCmdPacket->param[4],pCmdPacket->param[5] ));
566*53ee8cc1Swenshuai.xi 
567*53ee8cc1Swenshuai.xi     // wait _BIT_END clear
568*53ee8cc1Swenshuai.xi     do
569*53ee8cc1Swenshuai.xi     {
570*53ee8cc1Swenshuai.xi         reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
571*53ee8cc1Swenshuai.xi         if((reg_val & _BIT_END) != _BIT_END)
572*53ee8cc1Swenshuai.xi         {
573*53ee8cc1Swenshuai.xi             break;
574*53ee8cc1Swenshuai.xi         }
575*53ee8cc1Swenshuai.xi         MsOS_DelayTask(5);
576*53ee8cc1Swenshuai.xi         if (timeout > 200)
577*53ee8cc1Swenshuai.xi         {
578*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","---> INTERN_DVBS_Cmd_Packet_Send fail on 'wait _BIT_END clear' \n"));
579*53ee8cc1Swenshuai.xi             return false;
580*53ee8cc1Swenshuai.xi         }
581*53ee8cc1Swenshuai.xi         timeout++;
582*53ee8cc1Swenshuai.xi     } while (1);
583*53ee8cc1Swenshuai.xi 
584*53ee8cc1Swenshuai.xi     // set cmd_3:0 and _BIT_START
585*53ee8cc1Swenshuai.xi     reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
586*53ee8cc1Swenshuai.xi     reg_val = (reg_val & 0x0f)|(pCmdPacket->cmd_code << 4)|_BIT_START;
587*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(REG_CMD_CTRL, reg_val);
588*53ee8cc1Swenshuai.xi 
589*53ee8cc1Swenshuai.xi 
590*53ee8cc1Swenshuai.xi     //DBG_INTERN_DVBS(printf("demod_config: cmd_code = %bx\n", pCmdPacket->cmd_code));
591*53ee8cc1Swenshuai.xi     // wait _BIT_START clear
592*53ee8cc1Swenshuai.xi     do
593*53ee8cc1Swenshuai.xi     {
594*53ee8cc1Swenshuai.xi         reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
595*53ee8cc1Swenshuai.xi         if((reg_val & _BIT_START) != _BIT_START)
596*53ee8cc1Swenshuai.xi         {
597*53ee8cc1Swenshuai.xi             break;
598*53ee8cc1Swenshuai.xi         }
599*53ee8cc1Swenshuai.xi         MsOS_DelayTask(10);
600*53ee8cc1Swenshuai.xi         if (timeout > 200)
601*53ee8cc1Swenshuai.xi         {
602*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","---> INTERN_DVBS_Cmd_Packet_Send fail on 'wait _BIT_START clear' \n"));
603*53ee8cc1Swenshuai.xi             return false;
604*53ee8cc1Swenshuai.xi         }
605*53ee8cc1Swenshuai.xi         timeout++;
606*53ee8cc1Swenshuai.xi     } while (1);
607*53ee8cc1Swenshuai.xi 
608*53ee8cc1Swenshuai.xi     // ==== Data Phase ======================
609*53ee8cc1Swenshuai.xi 
610*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(REG_CMD_ADDR, 0x00);
611*53ee8cc1Swenshuai.xi 
612*53ee8cc1Swenshuai.xi     for (indx = 0; indx < param_cnt; indx++)
613*53ee8cc1Swenshuai.xi     {
614*53ee8cc1Swenshuai.xi         reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_ADDR);
615*53ee8cc1Swenshuai.xi         //DBG_INTERN_DVBS(printf("demod_config: param[%bd] = %bx\n", reg_val, pCmdPacket->param[indx]));
616*53ee8cc1Swenshuai.xi 
617*53ee8cc1Swenshuai.xi         // set param[indx] and _BIT_DRQ
618*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(REG_CMD_DATA, pCmdPacket->param[indx]);
619*53ee8cc1Swenshuai.xi         reg_val = HAL_DMD_RIU_ReadByte(REG_DTA_CTRL);
620*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(REG_DTA_CTRL, reg_val|_BIT_DRQ);
621*53ee8cc1Swenshuai.xi 
622*53ee8cc1Swenshuai.xi         // wait _BIT_DRQ clear
623*53ee8cc1Swenshuai.xi         do
624*53ee8cc1Swenshuai.xi         {
625*53ee8cc1Swenshuai.xi             reg_val = HAL_DMD_RIU_ReadByte(REG_DTA_CTRL);
626*53ee8cc1Swenshuai.xi             if ((reg_val & _BIT_DRQ) != _BIT_DRQ)
627*53ee8cc1Swenshuai.xi             {
628*53ee8cc1Swenshuai.xi                 break;
629*53ee8cc1Swenshuai.xi             }
630*53ee8cc1Swenshuai.xi             MsOS_DelayTask(5);
631*53ee8cc1Swenshuai.xi             if (timeout > 200)
632*53ee8cc1Swenshuai.xi             {
633*53ee8cc1Swenshuai.xi                 DBG_INTERN_DVBS(ULOGD("DEMOD","---> INTERN_DVBS_Cmd_Packet_Send fail on 'wait _BIT_DRQ clear' \n"));
634*53ee8cc1Swenshuai.xi                 return false;
635*53ee8cc1Swenshuai.xi             }
636*53ee8cc1Swenshuai.xi             timeout++;
637*53ee8cc1Swenshuai.xi         } while (1);
638*53ee8cc1Swenshuai.xi     }
639*53ee8cc1Swenshuai.xi 
640*53ee8cc1Swenshuai.xi     // ==== End Phase =======================
641*53ee8cc1Swenshuai.xi 
642*53ee8cc1Swenshuai.xi     // set _BIT_END to finish command
643*53ee8cc1Swenshuai.xi     reg_val = HAL_DMD_RIU_ReadByte(REG_CMD_CTRL);
644*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(REG_CMD_CTRL, reg_val|_BIT_END);
645*53ee8cc1Swenshuai.xi 
646*53ee8cc1Swenshuai.xi     return status;
647*53ee8cc1Swenshuai.xi }
648*53ee8cc1Swenshuai.xi 
649*53ee8cc1Swenshuai.xi /***********************************************************************************
650*53ee8cc1Swenshuai.xi   Subject:    Command Packet Interface
651*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Cmd_Packet_Exe_Check
652*53ee8cc1Swenshuai.xi   Parmeter:
653*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
654*53ee8cc1Swenshuai.xi   Remark:
655*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBS_Cmd_Packet_Exe_Check(MS_BOOL * cmd_done)656*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Cmd_Packet_Exe_Check(MS_BOOL* cmd_done)
657*53ee8cc1Swenshuai.xi {
658*53ee8cc1Swenshuai.xi     return TRUE;
659*53ee8cc1Swenshuai.xi }
660*53ee8cc1Swenshuai.xi 
661*53ee8cc1Swenshuai.xi /***********************************************************************************
662*53ee8cc1Swenshuai.xi   Subject:    SoftStop
663*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_SoftStop
664*53ee8cc1Swenshuai.xi   Parmeter:
665*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
666*53ee8cc1Swenshuai.xi   Remark:
667*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBS_SoftStop(void)668*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_SoftStop ( void )
669*53ee8cc1Swenshuai.xi {
670*53ee8cc1Swenshuai.xi #if 1
671*53ee8cc1Swenshuai.xi     MS_U16     u16WaitCnt=0;
672*53ee8cc1Swenshuai.xi 
673*53ee8cc1Swenshuai.xi     if (HAL_DMD_RIU_ReadByte(MBRegBase + 0x00))
674*53ee8cc1Swenshuai.xi     {
675*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD",">> MB Busy!\n"));
676*53ee8cc1Swenshuai.xi         return FALSE;
677*53ee8cc1Swenshuai.xi     }
678*53ee8cc1Swenshuai.xi 
679*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0xA5);                 // MB_CNTL set read mode
680*53ee8cc1Swenshuai.xi 
681*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103483, 0x02);                         // assert interrupt to VD MCU51
682*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103483, 0x00);                         // de-assert interrupt to VD MCU51
683*53ee8cc1Swenshuai.xi 
684*53ee8cc1Swenshuai.xi     while(HAL_DMD_RIU_ReadByte(MBRegBase + 0x00)!= 0x5A)           // wait MB_CNTL set done
685*53ee8cc1Swenshuai.xi     {
686*53ee8cc1Swenshuai.xi         if (u16WaitCnt++ >= 0xFFF)// 0xFF)
687*53ee8cc1Swenshuai.xi         {
688*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD",">> DVBT SoftStop Fail!\n"));
689*53ee8cc1Swenshuai.xi             return FALSE;
690*53ee8cc1Swenshuai.xi         }
691*53ee8cc1Swenshuai.xi     }
692*53ee8cc1Swenshuai.xi 
693*53ee8cc1Swenshuai.xi     //HAL_DMD_RIU_WriteByte(0x103460, 0x01);                       // reset VD_MCU
694*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, 0x00);                 // MB_CNTL clear
695*53ee8cc1Swenshuai.xi #endif
696*53ee8cc1Swenshuai.xi     return TRUE;
697*53ee8cc1Swenshuai.xi }
698*53ee8cc1Swenshuai.xi 
699*53ee8cc1Swenshuai.xi /***********************************************************************************
700*53ee8cc1Swenshuai.xi   Subject:    Reset
701*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBC_Reset
702*53ee8cc1Swenshuai.xi   Parmeter:
703*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
704*53ee8cc1Swenshuai.xi   Remark:
705*53ee8cc1Swenshuai.xi ************************************************************************************/
706*53ee8cc1Swenshuai.xi extern void HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake(void);
707*53ee8cc1Swenshuai.xi 
INTERN_DVBS_Reset(void)708*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Reset ( void )// no midify
709*53ee8cc1Swenshuai.xi {
710*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD"," @INTERN_DVBS_reset\n"));
711*53ee8cc1Swenshuai.xi 
712*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS_TIME(ULOGD("DEMOD","INTERN_DVBS_Reset, t = %d\n",(int)MsOS_GetSystemTime()));
713*53ee8cc1Swenshuai.xi 
714*53ee8cc1Swenshuai.xi    //INTERN_DVBS_SoftStop();
715*53ee8cc1Swenshuai.xi 
716*53ee8cc1Swenshuai.xi 
717*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x01);     // reset DMD_MCU
718*53ee8cc1Swenshuai.xi 
719*53ee8cc1Swenshuai.xi     MsOS_DelayTask(1);
720*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);     // clear MB_CNTL
721*53ee8cc1Swenshuai.xi 
722*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);
723*53ee8cc1Swenshuai.xi     MsOS_DelayTask(5);
724*53ee8cc1Swenshuai.xi 
725*53ee8cc1Swenshuai.xi     HAL_SYS_DMD_VD_MBX_DVB_WaitHandShake();
726*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00 , 0x00);
727*53ee8cc1Swenshuai.xi 
728*53ee8cc1Swenshuai.xi     u32ChkScanTimeStartDVBS = MsOS_GetSystemTime();
729*53ee8cc1Swenshuai.xi     g_dvbs_lock = 0;
730*53ee8cc1Swenshuai.xi 
731*53ee8cc1Swenshuai.xi     return TRUE;
732*53ee8cc1Swenshuai.xi }
INTERN_DVBS_PowerSaving(void)733*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_PowerSaving ( void )
734*53ee8cc1Swenshuai.xi {
735*53ee8cc1Swenshuai.xi     	MS_U8 i;
736*53ee8cc1Swenshuai.xi 
737*53ee8cc1Swenshuai.xi         //---P2=0---/;
738*53ee8cc1Swenshuai.xi 	for( i = 0; i < 231; i++){
739*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(0x350A + i, 0x11);}
740*53ee8cc1Swenshuai.xi 	// `M3_RIU_W((`RIUBASE_DMD_CLKGEN>>1)+7'h40, 2'b01, 16'h0000);
741*53ee8cc1Swenshuai.xi 	MDrv_SYS_DMD_VD_MBX_WriteReg(0x3580, 0x00);
742*53ee8cc1Swenshuai.xi 
743*53ee8cc1Swenshuai.xi 	//---P2=1---/;
744*53ee8cc1Swenshuai.xi 	for( i = 0; i < 146; i++){
745*53ee8cc1Swenshuai.xi    	MDrv_SYS_DMD_VD_MBX_WriteReg(0xA202 + i, 0x11);}
746*53ee8cc1Swenshuai.xi 	// `M3_RIU_W((`RIUBASE_DMD_CLKGEN_EXT>>1)+7'h14, 2'b01, 16'h0003);
747*53ee8cc1Swenshuai.xi 	MDrv_SYS_DMD_VD_MBX_WriteReg(0xA228, 0x03);
748*53ee8cc1Swenshuai.xi 
749*53ee8cc1Swenshuai.xi 	// ================================================================
750*53ee8cc1Swenshuai.xi 	// DEMOD_1 CLOCK GATED
751*53ee8cc1Swenshuai.xi 	// ================================================================
752*53ee8cc1Swenshuai.xi 	//---P2=0---/;
753*53ee8cc1Swenshuai.xi 	for( i = 0; i <= 177; i++){
754*53ee8cc1Swenshuai.xi   	MDrv_SYS_DMD_VD_MBX_WriteReg(0x3635+ i, 0x11);}
755*53ee8cc1Swenshuai.xi 	// `M3_RIU_W((`RIUBASE_DMD_CLKGEN_1>>1)+7'h1b, 2'b01, 16'h000f);
756*53ee8cc1Swenshuai.xi 	MDrv_SYS_DMD_VD_MBX_WriteReg(0x3636, 0x0f);
757*53ee8cc1Swenshuai.xi 
758*53ee8cc1Swenshuai.xi 
759*53ee8cc1Swenshuai.xi 	// ================================================================
760*53ee8cc1Swenshuai.xi // SRAM Power Down
761*53ee8cc1Swenshuai.xi // ================================================================
762*53ee8cc1Swenshuai.xi // [ 0]reg_force_allsram_on                 = 1'b0
763*53ee8cc1Swenshuai.xi // [ 1]reg_force_allsram_on_demod_1         = 1'b0
764*53ee8cc1Swenshuai.xi // [ 2]                                     = 1'b0
765*53ee8cc1Swenshuai.xi // [ 3]reg_demod_1_sram_sd_en               = 1'b0
766*53ee8cc1Swenshuai.xi // [ 4]reg_manhattan_sram_share_sram_sd_en  = 1'b0
767*53ee8cc1Swenshuai.xi // [ 5]reg_mulan_sram_share_sram_sd_en      = 1'b0
768*53ee8cc1Swenshuai.xi // [ 6]reg_dvb_frontend_sram_sd_en          = 1'b0
769*53ee8cc1Swenshuai.xi // [ 7]reg_dtmb_sram_sd_en                  = 1'b0
770*53ee8cc1Swenshuai.xi // [ 8]reg_dvbt_sram_sd_en                  = 1'b0
771*53ee8cc1Swenshuai.xi // [ 9]reg_atsc_sram_sd_en                  = 1'b0
772*53ee8cc1Swenshuai.xi // [10]reg_vif_sram_sd_en                   = 1'b0
773*53ee8cc1Swenshuai.xi // [11]reg_backend_sram_sd_en               = 1'b0
774*53ee8cc1Swenshuai.xi // [12]reg_adcdma_sram_sd_en                = 1'b0
775*53ee8cc1Swenshuai.xi // [13]reg_isdbt_sram_sd_en                 = 1'b0
776*53ee8cc1Swenshuai.xi // [14]reg_dvbt2_sram_sd_en                 = 1'b0
777*53ee8cc1Swenshuai.xi // [15]reg_dvbs2_sram_sd_en                 = 1'b0
778*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP>>1)+7'h48, 2'b11, 16'hfffc);
779*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP>>1)+7'h48, 2'b11, 16'hfffc);
780*53ee8cc1Swenshuai.xi  MDrv_SYS_DMD_VD_MBX_WriteReg (0x2091, 0xff);
781*53ee8cc1Swenshuai.xi  MDrv_SYS_DMD_VD_MBX_WriteReg (0x2090, 0xfc);
782*53ee8cc1Swenshuai.xi 
783*53ee8cc1Swenshuai.xi // all controlled by reg_mulan_sram_share_sram_sd_en
784*53ee8cc1Swenshuai.xi // reg_sram_pwr_ctrl_sel[15:0]
785*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h70, 2'b11, 16'h0000);
786*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h70, 2'b11, 16'h0000);
787*53ee8cc1Swenshuai.xi  MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e1, 0x00);
788*53ee8cc1Swenshuai.xi  MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e0, 0x00);
789*53ee8cc1Swenshuai.xi // reg_sram_pwr_ctrl_sel[31:16]
790*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h71, 2'b11, 16'h0000);
791*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h71, 2'b11, 16'h0000);
792*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e3, 0x00);
793*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e2, 0x00);
794*53ee8cc1Swenshuai.xi // reg_sram_pwr_ctrl_sel[47:32]
795*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h72, 2'b11, 16'h0000);
796*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h72, 2'b11, 16'h0000);
797*53ee8cc1Swenshuai.xi  MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e5, 0x00);
798*53ee8cc1Swenshuai.xi  MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e4, 0x00);
799*53ee8cc1Swenshuai.xi // reg_sram_pwr_ctrl_sel[63:48]
800*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h73, 2'b11, 16'h0000);
801*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h73, 2'b11, 16'h0000);
802*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e7, 0x00);
803*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e6, 0x00);
804*53ee8cc1Swenshuai.xi // reg_sram_pwr_ctrl_sel[79:64]
805*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h74, 2'b11, 16'h0000);
806*53ee8cc1Swenshuai.xi  // `M3_RIU_W( (`RIUBASE_DMD_TOP_EXT>>1)+7'h74, 2'b11, 16'h0000);
807*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e9, 0x00);
808*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg (0xA1e8, 0x00);
809*53ee8cc1Swenshuai.xi 
810*53ee8cc1Swenshuai.xi // $display("================================================================");
811*53ee8cc1Swenshuai.xi // $display("Reset");
812*53ee8cc1Swenshuai.xi // $display("================================================================");
813*53ee8cc1Swenshuai.xi // Release DVBT2 & dmd_ana_misc Reset
814*53ee8cc1Swenshuai.xi // [0]       reg_atsc_on[0]
815*53ee8cc1Swenshuai.xi // [1]       reg_dvbt_on[1]
816*53ee8cc1Swenshuai.xi // [2]       reg_vif_on[2]
817*53ee8cc1Swenshuai.xi // [3]       reg_isdbt_on[3]
818*53ee8cc1Swenshuai.xi // [4]       reg_atsc_rst[4]
819*53ee8cc1Swenshuai.xi // [5]       reg_dvbt_rst[5]
820*53ee8cc1Swenshuai.xi // [6]       reg_vif_rst[6]
821*53ee8cc1Swenshuai.xi // [7]       reg_get_adc[7]
822*53ee8cc1Swenshuai.xi // [8]       reg_ce8x_gate[8]
823*53ee8cc1Swenshuai.xi // [9]       reg_ce_gate[9]
824*53ee8cc1Swenshuai.xi // [10]      reg_dac_clk_inv[10]
825*53ee8cc1Swenshuai.xi // [11]      reg_vdmcu_clock_faster[11]
826*53ee8cc1Swenshuai.xi // [12]      reg_vif_if_agc_sel[12]
827*53ee8cc1Swenshuai.xi // [13]      reg_dmd_ana_misc_rst[13]
828*53ee8cc1Swenshuai.xi // [14]      reg_adcd_wmask[14]
829*53ee8cc1Swenshuai.xi // [15]      reg_sif_only[15]
830*53ee8cc1Swenshuai.xi // `M3_RIU_W( (`RIUBASE_DMD_TOP>>1)+7'h01, 2'b11, 16'h2070);
831*53ee8cc1Swenshuai.xi 
832*53ee8cc1Swenshuai.xi // Release DTMB Reset & Enable Manhattan frontend Enable
833*53ee8cc1Swenshuai.xi // [0]       reg_dtmb_on
834*53ee8cc1Swenshuai.xi // [1]       reg_dtmb_rst
835*53ee8cc1Swenshuai.xi // [4]	    reg_manhattan_frontend_on    //No used @ Maserati
836*53ee8cc1Swenshuai.xi // [5]	    reg_manhattan_dvb_srd_sw_rst (1'b1 for DTMB)
837*53ee8cc1Swenshuai.xi // `M3_RIU_W( (`RIUBASE_DMD_TOP>>1)+7'h02, 2'b01, 16'h0022);
838*53ee8cc1Swenshuai.xi 
839*53ee8cc1Swenshuai.xi // ================================================================
840*53ee8cc1Swenshuai.xi // MPLL Power Down
841*53ee8cc1Swenshuai.xi // ================================================================
842*53ee8cc1Swenshuai.xi // Set MPLL_ADC_DIV_SE
843*53ee8cc1Swenshuai.xi // [0]   : reg_mpll_adc_clk_cc_en
844*53ee8cc1Swenshuai.xi // [1]   : reg_adc_clk_pd
845*53ee8cc1Swenshuai.xi // [2]   : reg_mpll_div2_pd
846*53ee8cc1Swenshuai.xi // [3]   : reg_mpll_div3_pd
847*53ee8cc1Swenshuai.xi // [4]   : reg_mpll_div4_pd
848*53ee8cc1Swenshuai.xi // [5]   : reg_mpll_div8_pd
849*53ee8cc1Swenshuai.xi // [6]   : reg_mpll_div10_pd
850*53ee8cc1Swenshuai.xi // [7]   : reg_mpll_div17_pd
851*53ee8cc1Swenshuai.xi // [13:8]: reg_mpll_adc_div_sel
852*53ee8cc1Swenshuai.xi // `M3_RIU_W((`RIUBASE_DMD_ANA_MISC_M3>>1)+7'h30, 2'b01, 16'h12fe);//Different
853*53ee8cc1Swenshuai.xi // `M3_RIU_W((`RIUBASE_DMD_ANA_MISC_M3>>1)+7'h30, 2'b01, 16'h12fe);//Different
854*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg (0x2e60, 0xfe);
855*53ee8cc1Swenshuai.xi 
856*53ee8cc1Swenshuai.xi // [2:0] : reg_mpll_ictrl   set 3'h3
857*53ee8cc1Swenshuai.xi // [3]   : reg_mpll_in_sel  set 1'h0
858*53ee8cc1Swenshuai.xi // [4]   : reg_mpll_xtal2adc_sel if 1'h1 ADC_CLK=XTAL.
859*53ee8cc1Swenshuai.xi // [5]   : reg_mpll_xtal2next_pll_sel
860*53ee8cc1Swenshuai.xi // [6]   : reg_mpll_vco_offset(T8), reg_mpll_adc_clk_cc_mode(T9)
861*53ee8cc1Swenshuai.xi // [7]   : reg_mpll_pd      set 1'b1
862*53ee8cc1Swenshuai.xi // [8]   : reg_xtal_en      set 1'b0
863*53ee8cc1Swenshuai.xi // [10:9]: reg_xtal_sel     set 2'h3 XTAL strength
864*53ee8cc1Swenshuai.xi // [11]  : reg_mpll_porst   set 1'b1
865*53ee8cc1Swenshuai.xi // [12]  : reg_mpll_reset   set 1'b1
866*53ee8cc1Swenshuai.xi // [13]  : reg_pd_dmpll_clk XTAL to MPLL clock reference power down
867*53ee8cc1Swenshuai.xi // [14]  : reg_mpll_pdiv_clk_pd  set 1'b0
868*53ee8cc1Swenshuai.xi // Set MPLL_RESET=MPLL_PORST=1
869*53ee8cc1Swenshuai.xi // `M3_RIU_W((`RIUBASE_DMD_ANA_MISC_M3>>1)+7'h35, 2'b11, 16'h1e83);//Different
870*53ee8cc1Swenshuai.xi // `M3_RIU_W((`RIUBASE_DMD_ANA_MISC_M3>>1)+7'h35, 2'b11, 16'h1e83);//Different
871*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg (0x2e6b, 0x1e);
872*53ee8cc1Swenshuai.xi MDrv_SYS_DMD_VD_MBX_WriteReg (0x2e6a, 0x83);
873*53ee8cc1Swenshuai.xi 
874*53ee8cc1Swenshuai.xi return TRUE;
875*53ee8cc1Swenshuai.xi }
876*53ee8cc1Swenshuai.xi /***********************************************************************************
877*53ee8cc1Swenshuai.xi   Subject:    Exit
878*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBC_Exit
879*53ee8cc1Swenshuai.xi   Parmeter:
880*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
881*53ee8cc1Swenshuai.xi   Remark:
882*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBS_Exit(void)883*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Exit ( void )
884*53ee8cc1Swenshuai.xi {
885*53ee8cc1Swenshuai.xi     MS_U8 u8Data=0;
886*53ee8cc1Swenshuai.xi     MS_U8 u8Data_temp=0;
887*53ee8cc1Swenshuai.xi 
888*53ee8cc1Swenshuai.xi     u8Data_temp=HAL_DMD_RIU_ReadByte(0x101E39);
889*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101E39, 0);
890*53ee8cc1Swenshuai.xi 
891*53ee8cc1Swenshuai.xi     u8Data=HAL_DMD_RIU_ReadByte(0x1128C0);
892*53ee8cc1Swenshuai.xi     u8Data&=~(0x02);
893*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1128C0, u8Data);//revert IQ Swap status
894*53ee8cc1Swenshuai.xi 
895*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101E39, u8Data_temp);
896*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD"," @INTERN_DVBS_Exit\n"));
897*53ee8cc1Swenshuai.xi     INTERN_DVBS_SoftStop();
898*53ee8cc1Swenshuai.xi     INTERN_DVBS_PowerSaving();
899*53ee8cc1Swenshuai.xi 
900*53ee8cc1Swenshuai.xi     return TRUE;
901*53ee8cc1Swenshuai.xi }
902*53ee8cc1Swenshuai.xi 
903*53ee8cc1Swenshuai.xi /***********************************************************************************
904*53ee8cc1Swenshuai.xi   Subject:    Load DSP code to chip
905*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_LoadDSPCode
906*53ee8cc1Swenshuai.xi   Parmeter:
907*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
908*53ee8cc1Swenshuai.xi   Remark:
909*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBS_LoadDSPCode(void)910*53ee8cc1Swenshuai.xi static MS_BOOL INTERN_DVBS_LoadDSPCode(void)
911*53ee8cc1Swenshuai.xi {
912*53ee8cc1Swenshuai.xi     MS_U8  udata = 0x00;
913*53ee8cc1Swenshuai.xi     MS_U16 i;
914*53ee8cc1Swenshuai.xi     MS_U16 fail_cnt=0;
915*53ee8cc1Swenshuai.xi 
916*53ee8cc1Swenshuai.xi #if (DBG_DUMP_LOAD_DSP_TIME==1)
917*53ee8cc1Swenshuai.xi     MS_U32 u32Time;
918*53ee8cc1Swenshuai.xi #endif
919*53ee8cc1Swenshuai.xi 
920*53ee8cc1Swenshuai.xi     //MDrv_Sys_DisableWatchDog();
921*53ee8cc1Swenshuai.xi /*
922*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103480, 0x01);//reference GUI//reset
923*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103481, 0x00);
924*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103480, 0x00);
925*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103483, 0x50);
926*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103483, 0x51);
927*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103484, 0x00);
928*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103485, 0x00);
929*53ee8cc1Swenshuai.xi */
930*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00,  0x01);        // reset VD_MCU
931*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01,  0x00);        // disable SRAM
932*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03,  0x50);        // enable "vdmcu51_if"
933*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03,  0x51);        // enable auto-increase
934*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04,  0x00);        // sram address low byte
935*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05,  0x00);        // sram address high byte
936*53ee8cc1Swenshuai.xi 
937*53ee8cc1Swenshuai.xi     ////  Load code thru VDMCU_IF ////
938*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">Load Code.....\n"));
939*53ee8cc1Swenshuai.xi     for ( i = 0; i < sizeof(INTERN_DVBS_table); i++)
940*53ee8cc1Swenshuai.xi     {
941*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x10348C, INTERN_DVBS_table[i]);
942*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x0C, INTERN_DVBS_table[i]); // write data to VD MCU 51 code sram
943*53ee8cc1Swenshuai.xi     }
944*53ee8cc1Swenshuai.xi 
945*53ee8cc1Swenshuai.xi     ////  Content verification ////
946*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD",">Verify Code...\n"));
947*53ee8cc1Swenshuai.xi 
948*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04, 0x00);         // sram address low byte
949*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05, 0x00);         // sram address high byte
950*53ee8cc1Swenshuai.xi 
951*53ee8cc1Swenshuai.xi     for ( i = 0; i < sizeof(INTERN_DVBS_table); i++)
952*53ee8cc1Swenshuai.xi     {
953*53ee8cc1Swenshuai.xi         udata = HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x10);    // read sram data
954*53ee8cc1Swenshuai.xi         if (udata != INTERN_DVBS_table[i])
955*53ee8cc1Swenshuai.xi         {
956*53ee8cc1Swenshuai.xi             ULOGD("DEMOD",">fail add = 0x%x\n", i);
957*53ee8cc1Swenshuai.xi             ULOGD("DEMOD",">code = 0x%x\n", INTERN_DVBS_table[i]);
958*53ee8cc1Swenshuai.xi             ULOGD("DEMOD",">data = 0x%x\n", udata);
959*53ee8cc1Swenshuai.xi 
960*53ee8cc1Swenshuai.xi             if (fail_cnt > 10)
961*53ee8cc1Swenshuai.xi             {
962*53ee8cc1Swenshuai.xi                 ULOGD("DEMOD",">DVB-S DSP Loadcode fail!");
963*53ee8cc1Swenshuai.xi                 return false;
964*53ee8cc1Swenshuai.xi             }
965*53ee8cc1Swenshuai.xi             fail_cnt++;
966*53ee8cc1Swenshuai.xi         }
967*53ee8cc1Swenshuai.xi     }
968*53ee8cc1Swenshuai.xi 
969*53ee8cc1Swenshuai.xi #if 0 //use for Kris DJB with VCM
970*53ee8cc1Swenshuai.xi     //====================================================================
971*53ee8cc1Swenshuai.xi     // add S2 DRAM bufer start address into fixed location
972*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x04,  0x30);        // sram address low byte; 0x30 is defined in FW
973*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x05,  0x00);        // sram address high byte
974*53ee8cc1Swenshuai.xi 
975*53ee8cc1Swenshuai.xi     //0x30~0x33
976*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)u32DMD_DVBS2_DJB_START_ADDR);
977*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBS2_DJB_START_ADDR >> 8));
978*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBS2_DJB_START_ADDR >> 16));
979*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)(u32DMD_DVBS2_DJB_START_ADDR >> 24));
980*53ee8cc1Swenshuai.xi 
981*53ee8cc1Swenshuai.xi     printf("@@@@@ share dram address = 0x %x \n ",u32DMD_DVBS2_DJB_START_ADDR);
982*53ee8cc1Swenshuai.xi    //=====================================================================
983*53ee8cc1Swenshuai.xi #endif
984*53ee8cc1Swenshuai.xi 
985*53ee8cc1Swenshuai.xi /*
986*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103483, 0x50);
987*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103483, 0x00);
988*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103480, 0x01);
989*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103481, 0x01);
990*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103480, 0x00);
991*53ee8cc1Swenshuai.xi */
992*53ee8cc1Swenshuai.xi 
993*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x50);     // diable auto-increase
994*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, 0x00);     // disable "vdmcu51_if"
995*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x01, 0x01);     // enable SRAM
996*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x00, 0x00);     // release VD_MCU
997*53ee8cc1Swenshuai.xi 
998*53ee8cc1Swenshuai.xi 
999*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD",">DSP Loadcode done."));
1000*53ee8cc1Swenshuai.xi #if 0
1001*53ee8cc1Swenshuai.xi     INTERN_DVBS_Config(6875, 128, 36125, 0,1);
1002*53ee8cc1Swenshuai.xi     INTERN_DVBS_Active(ENABLE);
1003*53ee8cc1Swenshuai.xi     while(1);
1004*53ee8cc1Swenshuai.xi #endif
1005*53ee8cc1Swenshuai.xi     //HAL_DMD_RIU_WriteByte(0x101E3E, 0x04);     // DVBT = BIT1 -> 0x02
1006*53ee8cc1Swenshuai.xi 
1007*53ee8cc1Swenshuai.xi     return TRUE;
1008*53ee8cc1Swenshuai.xi }
1009*53ee8cc1Swenshuai.xi 
1010*53ee8cc1Swenshuai.xi /***********************************************************************************
1011*53ee8cc1Swenshuai.xi   Subject:    DVB-S CLKGEN initialized function
1012*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Power_On_Initialization
1013*53ee8cc1Swenshuai.xi   Parmeter:
1014*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
1015*53ee8cc1Swenshuai.xi   Remark:
1016*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBS_InitClkgen(MS_BOOL bRFAGCTristateEnable)1017*53ee8cc1Swenshuai.xi void INTERN_DVBS_InitClkgen(MS_BOOL bRFAGCTristateEnable)
1018*53ee8cc1Swenshuai.xi {
1019*53ee8cc1Swenshuai.xi     MS_U8    u8Temp=0;
1020*53ee8cc1Swenshuai.xi     // This file is translated by Steven Hung's riu2script.pl
1021*53ee8cc1Swenshuai.xi 
1022*53ee8cc1Swenshuai.xi     // ==============================================================
1023*53ee8cc1Swenshuai.xi     // Start demod top initial setting by HK MCU ......
1024*53ee8cc1Swenshuai.xi     // ==============================================================
1025*53ee8cc1Swenshuai.xi     // [8] : reg_chiptop_dummy_0 (reg_dmdtop_dmd_sel)
1026*53ee8cc1Swenshuai.xi     //       1'b0->reg_DMDTOP control by HK_MCU.
1027*53ee8cc1Swenshuai.xi     //       1'b1->reg_DMDTOP control by DMD_MCU.
1028*53ee8cc1Swenshuai.xi     // [9] : reg_chiptop_dummy_0 (reg_dmd_ana_regsel)
1029*53ee8cc1Swenshuai.xi     //       1'b0->reg_DMDANA control by HK_MCU.
1030*53ee8cc1Swenshuai.xi     //       1'b1->reg_DMDANA control by DMD_MCU.
1031*53ee8cc1Swenshuai.xi     // select HK MCU ......
1032*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0000);
1033*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CHIP>>1)+7'h1c, 2'b10, 16'h0000);
1034*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101e39,0x00);
1035*53ee8cc1Swenshuai.xi 
1036*53ee8cc1Swenshuai.xi 
1037*53ee8cc1Swenshuai.xi     // ==============================================================
1038*53ee8cc1Swenshuai.xi     // Start TOP CLKGEN initial setting ......
1039*53ee8cc1Swenshuai.xi     // ==============================================================
1040*53ee8cc1Swenshuai.xi     // CLK_DMDMCU clock setting
1041*53ee8cc1Swenshuai.xi     // reg_ckg_dmdmcu@0x0f[4:0]
1042*53ee8cc1Swenshuai.xi     // [0]  : disable clock
1043*53ee8cc1Swenshuai.xi     // [1]  : invert clock
1044*53ee8cc1Swenshuai.xi     // [4:2]:
1045*53ee8cc1Swenshuai.xi     //        000:170 MHz(MPLL_DIV_BUF)
1046*53ee8cc1Swenshuai.xi     //        001:160MHz
1047*53ee8cc1Swenshuai.xi     //        010:144MHz
1048*53ee8cc1Swenshuai.xi     //        011:123MHz
1049*53ee8cc1Swenshuai.xi     //        100:108MHz (Kriti:DVBT2)
1050*53ee8cc1Swenshuai.xi     //        101:mem_clcok
1051*53ee8cc1Swenshuai.xi     //        110:mem_clock div 2
1052*53ee8cc1Swenshuai.xi     //        111:select XTAL
1053*53ee8cc1Swenshuai.xi      // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
1054*53ee8cc1Swenshuai.xi      // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0f, 2'b11, 16'h001c);
1055*53ee8cc1Swenshuai.xi      HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
1056*53ee8cc1Swenshuai.xi      HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
1057*53ee8cc1Swenshuai.xi 
1058*53ee8cc1Swenshuai.xi 
1059*53ee8cc1Swenshuai.xi     // set parallel ts clock
1060*53ee8cc1Swenshuai.xi     // [11] : reg_ckg_demod_test_in_en = 0
1061*53ee8cc1Swenshuai.xi     //        0: select internal ADC CLK
1062*53ee8cc1Swenshuai.xi     //        1: select external test-in clock
1063*53ee8cc1Swenshuai.xi     // [10] : reg_ckg_dvbtm_ts_out_mode = 1
1064*53ee8cc1Swenshuai.xi     //        0: select gated clock
1065*53ee8cc1Swenshuai.xi     //        1: select free-run clock
1066*53ee8cc1Swenshuai.xi     // [9]  : reg_ckg_atsc_dvbtc_ts_inv = 0
1067*53ee8cc1Swenshuai.xi     //        0: normal phase to pad
1068*53ee8cc1Swenshuai.xi     //        1: invert phase to pad
1069*53ee8cc1Swenshuai.xi     // [8]  : reg_ckg_atsc_dvb_div_sel  = 1
1070*53ee8cc1Swenshuai.xi     //        0: select clk_dmplldiv5
1071*53ee8cc1Swenshuai.xi     //        1: select clk_dmplldiv3
1072*53ee8cc1Swenshuai.xi     // [4:0]: reg_ckg_dvbtm_ts_divnum   = 11
1073*53ee8cc1Swenshuai.xi     //        Demod TS output clock phase tuning number
1074*53ee8cc1Swenshuai.xi     //        If (reg_ckg_tsout_ph_tun_num == reg_ckg_dvbtm_ts_divnum),
1075*53ee8cc1Swenshuai.xi     //        Demod TS output clock is equal Demod TS internal working clock.
1076*53ee8cc1Swenshuai.xi     //        => TS clock = (864/3)/(2*(5+1)) = 24MHz
1077*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
1078*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h00, 2'b11, 16'h0511);
1079*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301, 0x05);
1080*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103300, 0x05);
1081*53ee8cc1Swenshuai.xi 
1082*53ee8cc1Swenshuai.xi 
1083*53ee8cc1Swenshuai.xi     // enable DVBTC ts clock
1084*53ee8cc1Swenshuai.xi     // [11:8]: reg_ckg_dvbtc_ts
1085*53ee8cc1Swenshuai.xi     //      [8]  : disable clock
1086*53ee8cc1Swenshuai.xi     //      [9]  : invert clock
1087*53ee8cc1Swenshuai.xi     //      [11:10]: Select clock source
1088*53ee8cc1Swenshuai.xi     //             00:clk_atsc_dvb_div
1089*53ee8cc1Swenshuai.xi     //             01:62 MHz
1090*53ee8cc1Swenshuai.xi     //             10:54 MHz
1091*53ee8cc1Swenshuai.xi     //             11:reserved
1092*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
1093*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h04, 2'b11, 16'h0000);
1094*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103309, 0x00);
1095*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103308, 0x00);
1096*53ee8cc1Swenshuai.xi 
1097*53ee8cc1Swenshuai.xi 
1098*53ee8cc1Swenshuai.xi     // enable dvbc adc clock
1099*53ee8cc1Swenshuai.xi     // [3:0]: reg_ckg_dvbtc_adc
1100*53ee8cc1Swenshuai.xi     //       [0]  : disable clock
1101*53ee8cc1Swenshuai.xi     //       [1]  : invert clock
1102*53ee8cc1Swenshuai.xi     //       [3:2]: Select clock source => for demod clkgen clk_dvbtc_adc
1103*53ee8cc1Swenshuai.xi     //          00:  clk_dmdadc
1104*53ee8cc1Swenshuai.xi     //          01:  clk_dmdadc_div2
1105*53ee8cc1Swenshuai.xi     //          10:  clk_dmdadc_div4
1106*53ee8cc1Swenshuai.xi     //          11:  DFT_CLK
1107*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
1108*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h0a, 2'b11, 16'h0000);
1109*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103315, 0x00);
1110*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103314, 0x00);
1111*53ee8cc1Swenshuai.xi     // [Maxim] enable ADCI clock & ADCQ clock
1112*53ee8cc1Swenshuai.xi     // h0010  h0010	3  0	reg_ckg_dvbtc_adc_i  3  0  4  h1
1113*53ee8cc1Swenshuai.xi     // h0010  h0010	11  8  reg_ckg_dvbtc_adc_q  3	 0  4	h1
1114*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h10, 2'b11, 16'h0000);  // enable dvbc adc clock
1115*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN1>>1)+7'h10, 2'b11, 16'h0000);  // enable dvbc adc clock
1116*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103321, 0x00);
1117*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103320, 0x00);
1118*53ee8cc1Swenshuai.xi // ==============================================================
1119*53ee8cc1Swenshuai.xi     // Start demod_0 CLKGEN setting ......
1120*53ee8cc1Swenshuai.xi     // ==============================================================
1121*53ee8cc1Swenshuai.xi     // enable atsc_adcd_sync clock
1122*53ee8cc1Swenshuai.xi     // [3:0] : reg_ckg_atsc_adcd_sync
1123*53ee8cc1Swenshuai.xi     //         [0]  : disable clock
1124*53ee8cc1Swenshuai.xi     //         [1]  : invert clock
1125*53ee8cc1Swenshuai.xi     //         [3:2]: Select clock source
1126*53ee8cc1Swenshuai.xi     //                00:  clk_dmdadc_sync
1127*53ee8cc1Swenshuai.xi     //                01:  1'b0
1128*53ee8cc1Swenshuai.xi     //                10:  1'b0
1129*53ee8cc1Swenshuai.xi     //                11:  DFT_CLK
1130*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
1131*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h05, 2'b11, 16'h0000);
1132*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
1133*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
1134*53ee8cc1Swenshuai.xi 
1135*53ee8cc1Swenshuai.xi     // DVBS2
1136*53ee8cc1Swenshuai.xi     // @0x350c
1137*53ee8cc1Swenshuai.xi     // [3:0] : reg_ckg_dvbs_outer1x
1138*53ee8cc1Swenshuai.xi     //         [0]  : disable clock
1139*53ee8cc1Swenshuai.xi     //         [1]  : invert clock
1140*53ee8cc1Swenshuai.xi     //         [3:2]: Select clock source
1141*53ee8cc1Swenshuai.xi     //               00:  adc_clk_buf
1142*53ee8cc1Swenshuai.xi     //               01:  dvb_clk86_buf
1143*53ee8cc1Swenshuai.xi     //               10:  dvb_clk43_buf
1144*53ee8cc1Swenshuai.xi     //               11:  1'b0
1145*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_dvbs_outer2x
1146*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1147*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1148*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1149*53ee8cc1Swenshuai.xi     //               00:  adc_clk_buf
1150*53ee8cc1Swenshuai.xi     //               01:  1'b0
1151*53ee8cc1Swenshuai.xi     //               10:  1'b0
1152*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1153*53ee8cc1Swenshuai.xi     // [10:8]: reg_ckg_dvbs2_inner
1154*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1155*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1156*53ee8cc1Swenshuai.xi     //         [10]: Select clock source
1157*53ee8cc1Swenshuai.xi     //               00:  adc_clk_buf
1158*53ee8cc1Swenshuai.xi     //               01:  1'b0
1159*53ee8cc1Swenshuai.xi     //               10:  1'b0
1160*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1161*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0c, 2'b11, 16'h0000);
1162*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0c, 2'b11, 16'h0000);
1163*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f19, 0x00);
1164*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f18, 0x00);
1165*53ee8cc1Swenshuai.xi 
1166*53ee8cc1Swenshuai.xi 
1167*53ee8cc1Swenshuai.xi     // DVBS2
1168*53ee8cc1Swenshuai.xi     // @0x350d
1169*53ee8cc1Swenshuai.xi     // [11:8]: reg_ckg_dvbs2_oppro
1170*53ee8cc1Swenshuai.xi     //         [8]    : disable clock
1171*53ee8cc1Swenshuai.xi     //         [9]    : invert clock
1172*53ee8cc1Swenshuai.xi     //         [11:10]: Select clock source
1173*53ee8cc1Swenshuai.xi     //                  00:  mpll_clk144_buf
1174*53ee8cc1Swenshuai.xi     //                  01:  mpll_clk96_buf
1175*53ee8cc1Swenshuai.xi     //                  10:  mpll_clk72_buf
1176*53ee8cc1Swenshuai.xi     //                  11:  mpll_clk48_buf
1177*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0d, 2'b11, 16'h0000);
1178*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h0d, 2'b11, 16'h0000);
1179*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f1b, 0x00);
1180*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f1a, 0x00);
1181*53ee8cc1Swenshuai.xi 
1182*53ee8cc1Swenshuai.xi 
1183*53ee8cc1Swenshuai.xi     // @0x3510
1184*53ee8cc1Swenshuai.xi     // [3:0] : reg_ckg_dvbtm_adc
1185*53ee8cc1Swenshuai.xi     //         N/A
1186*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_dvbt_inner1x
1187*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1188*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1189*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1190*53ee8cc1Swenshuai.xi     //               00:  dvb_clk24_buf
1191*53ee8cc1Swenshuai.xi     //               01:  dvb_clk21p5_buf
1192*53ee8cc1Swenshuai.xi     //               10:  1'b0
1193*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1194*53ee8cc1Swenshuai.xi     // [10:8]    reg_ckg_dvbt_inner2x
1195*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1196*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1197*53ee8cc1Swenshuai.xi     //         [10]: Select clock source
1198*53ee8cc1Swenshuai.xi     //               00:  dvb_clk48_buf
1199*53ee8cc1Swenshuai.xi     //               01:  dvb_clk43_buf
1200*53ee8cc1Swenshuai.xi     //               10:  1'b0
1201*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1202*53ee8cc1Swenshuai.xi     // [14:12]    reg_ckg_dvbt_inner4x
1203*53ee8cc1Swenshuai.xi     //         [12]: disable clock
1204*53ee8cc1Swenshuai.xi     //         [13]: invert clock
1205*53ee8cc1Swenshuai.xi     //         [14]: Select clock source
1206*53ee8cc1Swenshuai.xi     //               00:  dvb_clk96_buf
1207*53ee8cc1Swenshuai.xi     //               01:  dvb_clk86_buf
1208*53ee8cc1Swenshuai.xi     //               10:  1'b0
1209*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1210*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h10, 2'b11, 16'h1110);
1211*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h10, 2'b11, 16'h1110);
1212*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f21, 0x11);
1213*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f20, 0x10);
1214*53ee8cc1Swenshuai.xi 
1215*53ee8cc1Swenshuai.xi     // @0x3511
1216*53ee8cc1Swenshuai.xi     // [2:0] : reg_ckg_dvbt_outer1x
1217*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1218*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1219*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1220*53ee8cc1Swenshuai.xi     //               00:  dvb_clk48_buf
1221*53ee8cc1Swenshuai.xi     //               01:  dvb_clk43_buf
1222*53ee8cc1Swenshuai.xi     //               10:  1'b0
1223*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1224*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_dvbt_outer2x
1225*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1226*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1227*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1228*53ee8cc1Swenshuai.xi     //               00:  dvb_clk96_buf
1229*53ee8cc1Swenshuai.xi     //               01:  dvb_clk86_buf
1230*53ee8cc1Swenshuai.xi     //               10:  1'b0
1231*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1232*53ee8cc1Swenshuai.xi     // [11:8]: reg_ckg_dvbtc_outer2x
1233*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1234*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1235*53ee8cc1Swenshuai.xi     //         [11:10]: Select clock source
1236*53ee8cc1Swenshuai.xi     //               00:  mpll_clk57p6_buf
1237*53ee8cc1Swenshuai.xi     //               01:  dvb_clk43_buf
1238*53ee8cc1Swenshuai.xi     //               10:  dvb_clk86_buf
1239*53ee8cc1Swenshuai.xi     //               11:  dvb_clk96_buf
1240*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b11, 16'h0c11);
1241*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h11, 2'b11, 16'h0c11);
1242*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f23, 0x0c);
1243*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f22, 0x11);
1244*53ee8cc1Swenshuai.xi 
1245*53ee8cc1Swenshuai.xi 
1246*53ee8cc1Swenshuai.xi     // @0x3512
1247*53ee8cc1Swenshuai.xi     // [11:8]: reg_ckg_acifir
1248*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1249*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1250*53ee8cc1Swenshuai.xi     //         [11:10]: Select clock source
1251*53ee8cc1Swenshuai.xi     //               000:  1'b0
1252*53ee8cc1Swenshuai.xi     //               001:  clk_dmdadc
1253*53ee8cc1Swenshuai.xi     //               010:  clk_vif_ssc_mux
1254*53ee8cc1Swenshuai.xi     //               011:  1'b0
1255*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h12, 2'b10, 16'h0400);
1256*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h12, 2'b10, 16'h0400);
1257*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f25, 0x04);
1258*53ee8cc1Swenshuai.xi 
1259*53ee8cc1Swenshuai.xi 
1260*53ee8cc1Swenshuai.xi     // @0x3514
1261*53ee8cc1Swenshuai.xi     // [12:8]: reg_ckg_dvbtm_sram_t1o2x_t22x
1262*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1263*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1264*53ee8cc1Swenshuai.xi     //         [12:10]: Select clock source
1265*53ee8cc1Swenshuai.xi     //               000:  dvb_clk48_buf
1266*53ee8cc1Swenshuai.xi     //               001:  dvb_clk43_buf
1267*53ee8cc1Swenshuai.xi     //               010:  1'b0
1268*53ee8cc1Swenshuai.xi     //               011:  1'b0
1269*53ee8cc1Swenshuai.xi     //               100:  1'b0
1270*53ee8cc1Swenshuai.xi     //               101:  1'b0
1271*53ee8cc1Swenshuai.xi     //               110:  1'b0
1272*53ee8cc1Swenshuai.xi     //               111:  1'b0
1273*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h14, 2'b11, 16'h0000);
1274*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h14, 2'b11, 16'h0000);
1275*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f29, 0x00);
1276*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f28, 0x00);
1277*53ee8cc1Swenshuai.xi 
1278*53ee8cc1Swenshuai.xi 
1279*53ee8cc1Swenshuai.xi     // @0x3516
1280*53ee8cc1Swenshuai.xi     // [8:4] : reg_ckg_dvbtm_sram_adc_t22x
1281*53ee8cc1Swenshuai.xi     //         [4]  : disable clock
1282*53ee8cc1Swenshuai.xi     //         [5]  : invert clock
1283*53ee8cc1Swenshuai.xi     //         [8:6]: Select clock source
1284*53ee8cc1Swenshuai.xi     //                000:  dvb_clk48_buf
1285*53ee8cc1Swenshuai.xi     //                001:  dvb_clk43_buf
1286*53ee8cc1Swenshuai.xi     //                010:  1'b0
1287*53ee8cc1Swenshuai.xi     //                011:  1'b0
1288*53ee8cc1Swenshuai.xi     //                100:  adc_clk_buf
1289*53ee8cc1Swenshuai.xi     //                101:  1'b0
1290*53ee8cc1Swenshuai.xi     //                110:  1'b0
1291*53ee8cc1Swenshuai.xi     //                111:  1'b0
1292*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h16, 2'b11, 16'h0001);
1293*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h16, 2'b11, 16'h0001);
1294*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f2d, 0x00);
1295*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f2c, 0x01);
1296*53ee8cc1Swenshuai.xi 
1297*53ee8cc1Swenshuai.xi 
1298*53ee8cc1Swenshuai.xi     // @0x3517
1299*53ee8cc1Swenshuai.xi     // [4:0] : reg_ckg_dvbtm_sram_t12x_t22x
1300*53ee8cc1Swenshuai.xi     //         [0]  : disable clock
1301*53ee8cc1Swenshuai.xi     //         [1]  : invert clock
1302*53ee8cc1Swenshuai.xi     //         [4:2]: Select clock source
1303*53ee8cc1Swenshuai.xi     //                000:  dvb_clk48_buf
1304*53ee8cc1Swenshuai.xi     //                001:  dvb_clk43_buf
1305*53ee8cc1Swenshuai.xi     //                010:  1'b0
1306*53ee8cc1Swenshuai.xi     //                011:  1'b0
1307*53ee8cc1Swenshuai.xi     //                100:  1'b0
1308*53ee8cc1Swenshuai.xi     //                101:  1'b0
1309*53ee8cc1Swenshuai.xi     //                110:  1'b0
1310*53ee8cc1Swenshuai.xi     //                111:  1'b0
1311*53ee8cc1Swenshuai.xi     // [12:8]    reg_ckg_dvbtm_sram_t12x_t24x
1312*53ee8cc1Swenshuai.xi     //         [8]  : disable clock
1313*53ee8cc1Swenshuai.xi     //         [9]  : invert clock
1314*53ee8cc1Swenshuai.xi     //         [12:10]: Select clock source
1315*53ee8cc1Swenshuai.xi     //                000:  dvb_clk96_buf
1316*53ee8cc1Swenshuai.xi     //                001:  dvb_clk86_buf
1317*53ee8cc1Swenshuai.xi     //                010:  dvb_clk48_buf
1318*53ee8cc1Swenshuai.xi     //                011:  dvb_clk43_buf
1319*53ee8cc1Swenshuai.xi     //                100:  1'b0
1320*53ee8cc1Swenshuai.xi     //                101:  1'b0
1321*53ee8cc1Swenshuai.xi     //                110:  1'b0
1322*53ee8cc1Swenshuai.xi     //                111:  1'b0
1323*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h17, 2'b11, 16'h0000);
1324*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h17, 2'b11, 16'h0000);
1325*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f2f, 0x00);
1326*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f2e, 0x00);
1327*53ee8cc1Swenshuai.xi 
1328*53ee8cc1Swenshuai.xi 
1329*53ee8cc1Swenshuai.xi     // @0x3518
1330*53ee8cc1Swenshuai.xi     // [4:0] : reg_ckg_dvbtm_sram_t14x_t24x
1331*53ee8cc1Swenshuai.xi     //         [0]  : disable clock
1332*53ee8cc1Swenshuai.xi     //         [1]  : invert clock
1333*53ee8cc1Swenshuai.xi     //         [4:2]: Select clock source
1334*53ee8cc1Swenshuai.xi     //                000:  dvb_clk96_buf
1335*53ee8cc1Swenshuai.xi     //                001:  dvb_clk96_buf
1336*53ee8cc1Swenshuai.xi     //                010:  1'b0
1337*53ee8cc1Swenshuai.xi     //                011:  1'b0
1338*53ee8cc1Swenshuai.xi     //                100:  1'b0
1339*53ee8cc1Swenshuai.xi     //                101:  1'b0
1340*53ee8cc1Swenshuai.xi     //                110:  1'b0
1341*53ee8cc1Swenshuai.xi     //                111:  1'b0
1342*53ee8cc1Swenshuai.xi     // [12:8]: reg_ckg_dvbtm_ts_in
1343*53ee8cc1Swenshuai.xi     //         [8]  : disable clock
1344*53ee8cc1Swenshuai.xi     //         [9]  : invert clock
1345*53ee8cc1Swenshuai.xi     //         [12:10]: Select clock source
1346*53ee8cc1Swenshuai.xi     //                000:  clk_dvbtc_rs_p
1347*53ee8cc1Swenshuai.xi     //                001:  dvb_clk48_buf
1348*53ee8cc1Swenshuai.xi     //                010:  dvb_clk43_buf
1349*53ee8cc1Swenshuai.xi     //                011:  clk_dvbs_outer1x_pre_mux4
1350*53ee8cc1Swenshuai.xi     //                100:  clk_dvbs2_oppro_pre_mux4
1351*53ee8cc1Swenshuai.xi     //                101:  1'b0
1352*53ee8cc1Swenshuai.xi     //                110:  1'b0
1353*53ee8cc1Swenshuai.xi     //                111:  1'b0
1354*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h18, 2'b11, 16'h0001);
1355*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h18, 2'b11, 16'h0001);
1356*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f31, 0x00);
1357*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f30, 0x01);
1358*53ee8cc1Swenshuai.xi 
1359*53ee8cc1Swenshuai.xi 
1360*53ee8cc1Swenshuai.xi     // @0x3519
1361*53ee8cc1Swenshuai.xi     // [2:0] : reg_ckg_tdp_jl_inner1x
1362*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1363*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1364*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1365*53ee8cc1Swenshuai.xi     //               00:  dvb_clk24_buf
1366*53ee8cc1Swenshuai.xi     //               01:  dvb_clk21p5_buf
1367*53ee8cc1Swenshuai.xi     //               10:  1'b0
1368*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1369*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_tdp_jl_inner4x
1370*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1371*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1372*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1373*53ee8cc1Swenshuai.xi     //               00:  dvb_clk96_buf
1374*53ee8cc1Swenshuai.xi     //               01:  dvb_clk86_buf
1375*53ee8cc1Swenshuai.xi     //               10:  1'b0
1376*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1377*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h19, 2'b11, 16'h3c00);
1378*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h19, 2'b11, 16'h3c00);
1379*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f33, 0x3c);
1380*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f32, 0x00);
1381*53ee8cc1Swenshuai.xi 
1382*53ee8cc1Swenshuai.xi 
1383*53ee8cc1Swenshuai.xi     // @0x351a
1384*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_dvbt2_inner1x
1385*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1386*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1387*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1388*53ee8cc1Swenshuai.xi     //               00:  dvb_clk96_buf
1389*53ee8cc1Swenshuai.xi     //               01:  dvb_clk86_buf
1390*53ee8cc1Swenshuai.xi     //               10:  1'b0
1391*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1392*53ee8cc1Swenshuai.xi     // [10:8]: reg_ckg_dvbt2_inner2x
1393*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1394*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1395*53ee8cc1Swenshuai.xi     //         [10]: Select clock source
1396*53ee8cc1Swenshuai.xi     //               00:  dvb_clk48_buf
1397*53ee8cc1Swenshuai.xi     //               01:  dvb_clk43_buf
1398*53ee8cc1Swenshuai.xi     //               10:  1'b0
1399*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1400*53ee8cc1Swenshuai.xi     // [14:12]:reg_ckg_dvbt2_inner4x
1401*53ee8cc1Swenshuai.xi     //         [12] : disable clock
1402*53ee8cc1Swenshuai.xi     //         [13] : invert clock
1403*53ee8cc1Swenshuai.xi     //         [14] : Select clock source
1404*53ee8cc1Swenshuai.xi     //               00:  dvb_clk96_buf
1405*53ee8cc1Swenshuai.xi     //               01:  dvb_clk86_buf
1406*53ee8cc1Swenshuai.xi     //               10:  1'b0
1407*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1408*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1a, 2'b11, 16'h0000);
1409*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1a, 2'b11, 16'h0000);
1410*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f35, 0x00);
1411*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f34, 0x00);
1412*53ee8cc1Swenshuai.xi 
1413*53ee8cc1Swenshuai.xi 
1414*53ee8cc1Swenshuai.xi     // @0x351b
1415*53ee8cc1Swenshuai.xi     // [1:0] : reg_ckg_dvbt2_ldpc
1416*53ee8cc1Swenshuai.xi     //         DVBT2 LDPC gated clock control register
1417*53ee8cc1Swenshuai.xi     //         [0] = 1:clock enable.
1418*53ee8cc1Swenshuai.xi     //         [1] = 1:manual mode.
1419*53ee8cc1Swenshuai.xi     // [3:2] : reg_ckg_dvbt2_bch
1420*53ee8cc1Swenshuai.xi     //         DVBT2 BCH gated clock control register;
1421*53ee8cc1Swenshuai.xi     //         [0] = 1:clock enable
1422*53ee8cc1Swenshuai.xi     //         [1] = 1:manual mode.
1423*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1b, 2'b11, 16'h0011);
1424*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1b, 2'b11, 16'h0011);
1425*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f37, 0x00);
1426*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f36, 0x11);
1427*53ee8cc1Swenshuai.xi 
1428*53ee8cc1Swenshuai.xi 
1429*53ee8cc1Swenshuai.xi     // @0x351d
1430*53ee8cc1Swenshuai.xi     // [4:0] : reg_ckg_dvbtm_adc_eq_1x
1431*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1432*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1433*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1434*53ee8cc1Swenshuai.xi     //               00:  adc_clk_buf
1435*53ee8cc1Swenshuai.xi     //               01:  1'b0
1436*53ee8cc1Swenshuai.xi     //               10:  1'b0
1437*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1438*53ee8cc1Swenshuai.xi     // [12:8]: reg_ckg_dvbtm_adc_eq_0p5x
1439*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1440*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1441*53ee8cc1Swenshuai.xi     //         [6]: Select clock source
1442*53ee8cc1Swenshuai.xi     //               00:  clk_adc_div2_buf
1443*53ee8cc1Swenshuai.xi     //               01:  1'b0
1444*53ee8cc1Swenshuai.xi     //               10:  1'b0
1445*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1446*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1d, 2'b11, 16'h0000);
1447*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1d, 2'b11, 16'h0000);
1448*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
1449*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
1450*53ee8cc1Swenshuai.xi 
1451*53ee8cc1Swenshuai.xi 
1452*53ee8cc1Swenshuai.xi     // @0x351e
1453*53ee8cc1Swenshuai.xi     // [4:0] : reg_ckg_dvbtm_sram_t11x_t22x
1454*53ee8cc1Swenshuai.xi     //         [0]  : disable clock
1455*53ee8cc1Swenshuai.xi     //         [1]  : invert clock
1456*53ee8cc1Swenshuai.xi     //         [4:2]: Select clock source
1457*53ee8cc1Swenshuai.xi     //                000:  dvb_clk48_buf
1458*53ee8cc1Swenshuai.xi     //                001:  dvb_clk43_buf
1459*53ee8cc1Swenshuai.xi     //                010:  dvb_clk24_buf
1460*53ee8cc1Swenshuai.xi     //                011:  dvb_clk21p5_buf
1461*53ee8cc1Swenshuai.xi     //                100:  1'b0
1462*53ee8cc1Swenshuai.xi     //                101:  1'b0
1463*53ee8cc1Swenshuai.xi     //                110:  1'b0
1464*53ee8cc1Swenshuai.xi     //                111:  1'b0
1465*53ee8cc1Swenshuai.xi     // [12:8]: reg_ckg_dvbtm_sram_t11x_t24x
1466*53ee8cc1Swenshuai.xi     //         [8]  : disable clock
1467*53ee8cc1Swenshuai.xi     //         [9]  : invert clock
1468*53ee8cc1Swenshuai.xi     //         [:2]: Select clock source
1469*53ee8cc1Swenshuai.xi     //                000:  dvb_clk48_buf
1470*53ee8cc1Swenshuai.xi     //                001:  dvb_clk43_buf
1471*53ee8cc1Swenshuai.xi     //                010:  dvb_clk24_buf
1472*53ee8cc1Swenshuai.xi     //                011:  dvb_clk21p5_buf
1473*53ee8cc1Swenshuai.xi     //                100:  1'b0
1474*53ee8cc1Swenshuai.xi     //                101:  1'b0
1475*53ee8cc1Swenshuai.xi     //                110:  1'b0
1476*53ee8cc1Swenshuai.xi     //                111:  1'b0
1477*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1e, 2'b11, 16'h0c04);
1478*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1e, 2'b11, 16'h0000);
1479*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h1e, 2'b11, 16'h0000);
1480*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f3d, 0x00);
1481*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111f3c, 0x00);
1482*53ee8cc1Swenshuai.xi 
1483*53ee8cc1Swenshuai.xi 
1484*53ee8cc1Swenshuai.xi     // @0x3522
1485*53ee8cc1Swenshuai.xi     // [3:0] : reg_ckg_dvbt_t2_inner0p5x_dvbc_eq1x
1486*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1487*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1488*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1489*53ee8cc1Swenshuai.xi     //               00:  dvb_clk12_buf
1490*53ee8cc1Swenshuai.xi     //               01:  dvb_clk10p75_buf
1491*53ee8cc1Swenshuai.xi     //               10:  1'b0
1492*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1493*53ee8cc1Swenshuai.xi     // [7:4] : reg_ckg_dvbt_t2_inner2x_dvbc_eq4x
1494*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1495*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1496*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1497*53ee8cc1Swenshuai.xi     //               00:  dvb_clk48_buf
1498*53ee8cc1Swenshuai.xi     //               01:  dvb_clk43_buf
1499*53ee8cc1Swenshuai.xi     //               10:  1'b0
1500*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1501*53ee8cc1Swenshuai.xi     // [11:8]: reg_ckg_dvbt_t2_inner1x
1502*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1503*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1504*53ee8cc1Swenshuai.xi     //         [11:10]: Select clock source
1505*53ee8cc1Swenshuai.xi     //               00:  dvb_clk24_buf
1506*53ee8cc1Swenshuai.xi     //               01:  dvb_clk21p5_buf
1507*53ee8cc1Swenshuai.xi     //               10:  1'b0
1508*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1509*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h22, 2'b11, 16'h0111);
1510*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h22, 2'b11, 16'h0111);
1511*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f45, 0x01);
1512*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f44, 0x11);
1513*53ee8cc1Swenshuai.xi 
1514*53ee8cc1Swenshuai.xi     // @0x353a
1515*53ee8cc1Swenshuai.xi     // [2:0] : reg_ckg_dvbtm_sram_t12x_t24x_srd1x_isdbt_inner2x
1516*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1517*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1518*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1519*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t12x_t24x_srd1x_p
1520*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner2x_p
1521*53ee8cc1Swenshuai.xi     //               10:  1'b0
1522*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1523*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_dvbtm_sram_t12x_t24x_isdbt_inner2x
1524*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1525*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1526*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1527*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t12x_t24x_p
1528*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner2x_p
1529*53ee8cc1Swenshuai.xi     //               10:  1'b0
1530*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1531*53ee8cc1Swenshuai.xi     // [10:8]: reg_ckg_dvbtm_sram_t24x_isdbt_inner2x
1532*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1533*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1534*53ee8cc1Swenshuai.xi     //         [10]: Select clock source
1535*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t14x_t24x_p
1536*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner2x_p
1537*53ee8cc1Swenshuai.xi     //               10:  1'b0
1538*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1539*53ee8cc1Swenshuai.xi     // [14:12]: reg_ckg_dvbtm_sram_t12x_t24x_s2inner_isdbt_inner4x
1540*53ee8cc1Swenshuai.xi     //         [12] : disable clock
1541*53ee8cc1Swenshuai.xi     //         [13] : invert clock
1542*53ee8cc1Swenshuai.xi     //         [14] : Select clock source
1543*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t12x_t24x_s2inner_p
1544*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner4x_p
1545*53ee8cc1Swenshuai.xi     //               10:  1'b0
1546*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1547*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3a, 2'b11, 16'h0110);
1548*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3a, 2'b11, 16'h0110);
1549*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f75, 0x01);
1550*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f74, 0x10);
1551*53ee8cc1Swenshuai.xi 
1552*53ee8cc1Swenshuai.xi     // @0x353b
1553*53ee8cc1Swenshuai.xi     // [2:0] : reg_ckg_dvbtm_sram_t12x_t24x_s2inner_isdbt_inner2x
1554*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1555*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1556*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1557*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t12x_t24x_s2inner_p
1558*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner2x_p
1559*53ee8cc1Swenshuai.xi     //               10:  1'b0
1560*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1561*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_dvbtm_sram_t22x_isdbt_inner2x
1562*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1563*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1564*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1565*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t12x_t22x_p
1566*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner2x_p
1567*53ee8cc1Swenshuai.xi     //               10:  1'b0
1568*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1569*53ee8cc1Swenshuai.xi     // [10:8]: reg_ckg_dvbtm_sram_t14x_t24x_s2inner_isdbt_inner2x
1570*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1571*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1572*53ee8cc1Swenshuai.xi     //         [10]: Select clock source
1573*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t14x_t24x_s2inner_p
1574*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner2x_p
1575*53ee8cc1Swenshuai.xi     //               10:  1'b0
1576*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1577*53ee8cc1Swenshuai.xi     // [14:12]: reg_ckg_dvbtm_sram_t12x_t24x_srd1x_isdbt_inner4x
1578*53ee8cc1Swenshuai.xi     //         [12] : disable clock
1579*53ee8cc1Swenshuai.xi     //         [13] : invert clock
1580*53ee8cc1Swenshuai.xi     //         [14]: Select clock source
1581*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t12x_t24x_srd1x_p
1582*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner4x_p
1583*53ee8cc1Swenshuai.xi     //               10:  1'b0
1584*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1585*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3b, 2'b11, 16'h0010);
1586*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3b, 2'b11, 16'h0010);
1587*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f77, 0x00);
1588*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f76, 0x10);
1589*53ee8cc1Swenshuai.xi 
1590*53ee8cc1Swenshuai.xi     // @0x353c
1591*53ee8cc1Swenshuai.xi     // [2:0] : reg_ckg_dvbtm_sram_t14x_t24x_srd1x_vifssc_isdbt_inner4x
1592*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1593*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1594*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1595*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t14x_t24x_srd1x_vifssc_p
1596*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner4x_p
1597*53ee8cc1Swenshuai.xi     //               10:  1'b0
1598*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1599*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_dvbtm_sram_t12x_t22x_isdbt_inner2x
1600*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1601*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1602*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1603*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t12x_t22x_p
1604*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner2x_p
1605*53ee8cc1Swenshuai.xi     //               10:  1'b0
1606*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1607*53ee8cc1Swenshuai.xi     // [10:8]: reg_ckg_dvbtm_sram_t11x_t22x_isdbt_inner2x
1608*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1609*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1610*53ee8cc1Swenshuai.xi     //         [10]: Select clock source
1611*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t11x_t22x_p
1612*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner2x_p
1613*53ee8cc1Swenshuai.xi     //               10:  1'b0
1614*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1615*53ee8cc1Swenshuai.xi     // [14:12]: reg_ckg_dvbtm_sram_t12x_t24x_isdbt_outer6x
1616*53ee8cc1Swenshuai.xi     //         [12] : disable clock
1617*53ee8cc1Swenshuai.xi     //         [13] : invert clock
1618*53ee8cc1Swenshuai.xi     //         [14]: Select clock source
1619*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t12x_t24x_p
1620*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_outer6x_dvbt_outer2x_c_mux
1621*53ee8cc1Swenshuai.xi     //               10:  1'b0
1622*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1623*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3c, 2'b11, 16'h0110);
1624*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3c, 2'b11, 16'h0110);
1625*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f79, 0x01);
1626*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f78, 0x10);
1627*53ee8cc1Swenshuai.xi 
1628*53ee8cc1Swenshuai.xi     // @0x353e
1629*53ee8cc1Swenshuai.xi     // [2:0] : reg_ckg_dvbs_outer2x_dvbt_outer2x_dvbt2_inner2x_isdbt_outer6x
1630*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1631*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1632*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1633*53ee8cc1Swenshuai.xi     //               00:  clk_dvbs_outer2x_dvbt_outer2x_dvbt2_inner2x_mux8
1634*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_outer6x_p
1635*53ee8cc1Swenshuai.xi     //               10:  1'b0
1636*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1637*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_dvbtm_sram_t22x_miu
1638*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1639*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1640*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1641*53ee8cc1Swenshuai.xi     //               00:  clk_dvbt2_inner2x_p
1642*53ee8cc1Swenshuai.xi     //               01:  clk_miu_p
1643*53ee8cc1Swenshuai.xi     //               10:  1'b0
1644*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1645*53ee8cc1Swenshuai.xi     // [10:8]: reg_ckg_dvbtm_sram_adc_t22x_isdbt_inner2x
1646*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1647*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1648*53ee8cc1Swenshuai.xi     //         [10]: Select clock source
1649*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_adc_t22x_p
1650*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_inner2x_p
1651*53ee8cc1Swenshuai.xi     //               10:  1'b0
1652*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1653*53ee8cc1Swenshuai.xi     // [14:12]: reg_ckg_dvbs_outer2x_dvbt_outer2x_dvbt2_inner2x_miu
1654*53ee8cc1Swenshuai.xi     //         [12] : disable clock
1655*53ee8cc1Swenshuai.xi     //         [13] : invert clock
1656*53ee8cc1Swenshuai.xi     //         [14]: Select clock source
1657*53ee8cc1Swenshuai.xi     //               00:  clk_dvbs_outer2x_dvbt_outer2x_dvbt2_inner2x_mux8
1658*53ee8cc1Swenshuai.xi     //               01:  clk_miu_p
1659*53ee8cc1Swenshuai.xi     //               10:  1'b0
1660*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1661*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3e, 2'b11, 16'h1111);
1662*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3e, 2'b11, 16'h1111);
1663*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f7d, 0x11);
1664*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f7c, 0x11);
1665*53ee8cc1Swenshuai.xi 
1666*53ee8cc1Swenshuai.xi     // @0x353f
1667*53ee8cc1Swenshuai.xi     // [2:0] : reg_ckg_dvbs_outer2x_dvbt_outer2x_miu_isdbt_outer6x
1668*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1669*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1670*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1671*53ee8cc1Swenshuai.xi     //               00:  clk_dvbs_outer2x_dvbt_outer2x_miu_mux8
1672*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_outer6x_p
1673*53ee8cc1Swenshuai.xi     //               10:  1'b0
1674*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1675*53ee8cc1Swenshuai.xi     // [6:4] : reg_ckg_dvbtm_sram_t22x_dvbtc_rs
1676*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1677*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1678*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1679*53ee8cc1Swenshuai.xi     //               00:  clk_dvbt2_inner2x_p
1680*53ee8cc1Swenshuai.xi     //               01:  clk_dvbtc_rs_p
1681*53ee8cc1Swenshuai.xi     //               10:  1'b0
1682*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1683*53ee8cc1Swenshuai.xi     // [10:8]: reg_ckg_dvbtc_outer2x_isdbt_outer_rs
1684*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1685*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1686*53ee8cc1Swenshuai.xi     //         [10]: Select clock source
1687*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtc_outer2x_p
1688*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_outer_rs_p
1689*53ee8cc1Swenshuai.xi     //               10:  1'b0
1690*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1691*53ee8cc1Swenshuai.xi     // [14:12]: reg_ckg_dvbtm_sram_t22x_isdbt_outer6x_dvbt_outer2x
1692*53ee8cc1Swenshuai.xi     //         [12] : disable clock
1693*53ee8cc1Swenshuai.xi     //         [13] : invert clock
1694*53ee8cc1Swenshuai.xi     //         [14]: Select clock source
1695*53ee8cc1Swenshuai.xi     //               00:  clk_dvbtm_sram_t12x_t22x_p
1696*53ee8cc1Swenshuai.xi     //               01:  clk_isdbt_outer6x_dvbt_outer2x_mux
1697*53ee8cc1Swenshuai.xi     //               10:  1'b0
1698*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1699*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3f, 2'b11, 16'h1041);
1700*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h3f, 2'b11, 16'h1041);
1701*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f7f, 0x10);
1702*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111f7e, 0x41);
1703*53ee8cc1Swenshuai.xi 
1704*53ee8cc1Swenshuai.xi 
1705*53ee8cc1Swenshuai.xi     // @0x3570
1706*53ee8cc1Swenshuai.xi     // [4:0] : reg_ckg_dvbt_inner2x_srd0p5x
1707*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1708*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1709*53ee8cc1Swenshuai.xi     //         [3:2]: Select clock source
1710*53ee8cc1Swenshuai.xi     //               00:  dvb_clk48_buf
1711*53ee8cc1Swenshuai.xi     //               01:  dvb_clk43_buf
1712*53ee8cc1Swenshuai.xi     //               10:  clk_adc_div2_buf
1713*53ee8cc1Swenshuai.xi     //               11:  1'b0
1714*53ee8cc1Swenshuai.xi     //               11:  1'b0
1715*53ee8cc1Swenshuai.xi     // [13:8]: reg_ckg_dvbtm_sram_t1outer1x_t24x
1716*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1717*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1718*53ee8cc1Swenshuai.xi     //         [12:10]: Select clock source
1719*53ee8cc1Swenshuai.xi     //                  000:  dvb_clk96_buf
1720*53ee8cc1Swenshuai.xi     //                  001:  dvb_clk86_buf
1721*53ee8cc1Swenshuai.xi     //                  010:  dvb_clk48_buf
1722*53ee8cc1Swenshuai.xi     //                  011:  dvb_clk43_buf
1723*53ee8cc1Swenshuai.xi     //                  100:  1'b0
1724*53ee8cc1Swenshuai.xi     //                  101:  1'b0
1725*53ee8cc1Swenshuai.xi     //                  110:  1'b0
1726*53ee8cc1Swenshuai.xi     //                  111:  1'b0
1727*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h70, 2'b11, 16'h0008);
1728*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h70, 2'b11, 16'h0008);
1729*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111fe1, 0x00);
1730*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111fe0, 0x08);
1731*53ee8cc1Swenshuai.xi 
1732*53ee8cc1Swenshuai.xi 
1733*53ee8cc1Swenshuai.xi     // @0x3571
1734*53ee8cc1Swenshuai.xi     // [4:0] : reg_ckg_dvbtm_sram_t12x_t24x_srd1x
1735*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1736*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1737*53ee8cc1Swenshuai.xi     //         [3:2]: Select clock source
1738*53ee8cc1Swenshuai.xi     //                000:  dvb_clk96_buf
1739*53ee8cc1Swenshuai.xi     //                001:  dvb_clk86_buf
1740*53ee8cc1Swenshuai.xi     //                010:  dvb_clk48_buf
1741*53ee8cc1Swenshuai.xi     //                011:  dvb_clk43_buf
1742*53ee8cc1Swenshuai.xi     //                100:  adc_clk_buf
1743*53ee8cc1Swenshuai.xi     //                101:  1'b0
1744*53ee8cc1Swenshuai.xi     //                110:  1'b0
1745*53ee8cc1Swenshuai.xi     //                111:  1'b0
1746*53ee8cc1Swenshuai.xi     // [12:8]: reg_ckg_dvbtm_sram_t14x_t24x_srd1x
1747*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1748*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1749*53ee8cc1Swenshuai.xi     //         [12:10]: Select clock source
1750*53ee8cc1Swenshuai.xi     //                000:  dvb_clk96_buf
1751*53ee8cc1Swenshuai.xi     //                001:  dvb_clk86_buf
1752*53ee8cc1Swenshuai.xi     //                010:  adc_clk_buf
1753*53ee8cc1Swenshuai.xi     //                011:  1'b0
1754*53ee8cc1Swenshuai.xi     //                100:  1'b0
1755*53ee8cc1Swenshuai.xi     //                101:  1'b0
1756*53ee8cc1Swenshuai.xi     //                110:  1'b0
1757*53ee8cc1Swenshuai.xi     //                111:  1'b0
1758*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h71, 2'b11, 16'h0810);
1759*53ee8cc1Swenshuai.xi       // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h71, 2'b11, 16'h0810);
1760*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111fe3, 0x08);
1761*53ee8cc1Swenshuai.xi       HAL_DMD_RIU_WriteByte(0x111fe2, 0x10);
1762*53ee8cc1Swenshuai.xi 
1763*53ee8cc1Swenshuai.xi 
1764*53ee8cc1Swenshuai.xi     // @0x3572
1765*53ee8cc1Swenshuai.xi     // [6:0] : reg_ckg_dvbt2_s2_bch_out
1766*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1767*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1768*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1769*53ee8cc1Swenshuai.xi     //               00:  dvb_clk48_buf
1770*53ee8cc1Swenshuai.xi     //               01:  dvb_clk43_buf
1771*53ee8cc1Swenshuai.xi     //               10:  1'b0
1772*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1773*53ee8cc1Swenshuai.xi     // [12:8]: reg_ckg_dvbt2_outer2x
1774*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1775*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1776*53ee8cc1Swenshuai.xi     //         [12:10]: Select clock source
1777*53ee8cc1Swenshuai.xi     //                  000:  mpll_clk144_buf
1778*53ee8cc1Swenshuai.xi     //                  001:  mpll_clk108_buf
1779*53ee8cc1Swenshuai.xi     //                  010:  mpll_clk96_buf
1780*53ee8cc1Swenshuai.xi     //                  011:  mpll_clk72_buf
1781*53ee8cc1Swenshuai.xi     //                  100:  mpll_clk54_buf
1782*53ee8cc1Swenshuai.xi     //                  101:  mpll_clk48_buf
1783*53ee8cc1Swenshuai.xi     //                  110:  mpll_clk36_buf
1784*53ee8cc1Swenshuai.xi     //                  111:  mpll_clk24_buf
1785*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h72, 2'b11, 16'h0008);
1786*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h72, 2'b11, 16'h0008);
1787*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe5, 0x00);
1788*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe4, 0x08);
1789*53ee8cc1Swenshuai.xi 
1790*53ee8cc1Swenshuai.xi 
1791*53ee8cc1Swenshuai.xi     // @0x3573
1792*53ee8cc1Swenshuai.xi     // [3:0] : reg_ckg_dvbt2_inner4x_s2_inner
1793*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1794*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1795*53ee8cc1Swenshuai.xi     //         [2] : Select clock source
1796*53ee8cc1Swenshuai.xi     //               00:  dvb_clk96_buf
1797*53ee8cc1Swenshuai.xi     //               01:  dvb_clk86_buf
1798*53ee8cc1Swenshuai.xi     //               10:  1'b0
1799*53ee8cc1Swenshuai.xi     //               11:  DFT_CLK
1800*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h73, 2'b11, 16'h0008);
1801*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h73, 2'b11, 16'h0008);
1802*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe7, 0x00);
1803*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe6, 0x08);
1804*53ee8cc1Swenshuai.xi 
1805*53ee8cc1Swenshuai.xi 
1806*53ee8cc1Swenshuai.xi     // @0x3574
1807*53ee8cc1Swenshuai.xi     // [4:0]    reg_ckg_dvbtm_sram_t12x_t24x_s2inner
1808*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1809*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1810*53ee8cc1Swenshuai.xi     //         [4:2]:Select clock source
1811*53ee8cc1Swenshuai.xi     //                  000:  dvb_clk96_buf
1812*53ee8cc1Swenshuai.xi     //                  001:  dvb_clk86_buf
1813*53ee8cc1Swenshuai.xi     //                  010:  dvb_clk48_buf
1814*53ee8cc1Swenshuai.xi     //                  011:  dvb_clk43_buf
1815*53ee8cc1Swenshuai.xi     //                  100:  adc_clk_buf
1816*53ee8cc1Swenshuai.xi     //                  101:  1'b0
1817*53ee8cc1Swenshuai.xi     //                  110:  1'b0
1818*53ee8cc1Swenshuai.xi     //                  111:  1'b0
1819*53ee8cc1Swenshuai.xi     // [12:8]    reg_ckg_dvbtm_sram_t14x_t24x_s2inner
1820*53ee8cc1Swenshuai.xi     //         [8] : disable clock
1821*53ee8cc1Swenshuai.xi     //         [9] : invert clock
1822*53ee8cc1Swenshuai.xi     //         [12:10]: Select clock source
1823*53ee8cc1Swenshuai.xi     //                  000:  dvb_clk96_buf
1824*53ee8cc1Swenshuai.xi     //                  001:  dvb_clk86_buf
1825*53ee8cc1Swenshuai.xi     //                  010:  adc_clk_buf
1826*53ee8cc1Swenshuai.xi     //                  011:  dvb_clk24_buf         //JL SRAM Share (Windermere U02 ECO)
1827*53ee8cc1Swenshuai.xi     //                  100:  dvb_clk21p5_buf       //JL SRAM Share (Windermere U02 ECO)
1828*53ee8cc1Swenshuai.xi     //                  101:  1'b0
1829*53ee8cc1Swenshuai.xi     //                  110:  1'b0
1830*53ee8cc1Swenshuai.xi     //                  111:  1'b0
1831*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h74, 2'b11, 16'h0810);
1832*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h74, 2'b11, 16'h0810);
1833*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe9, 0x08);
1834*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fe8, 0x10);
1835*53ee8cc1Swenshuai.xi 
1836*53ee8cc1Swenshuai.xi 
1837*53ee8cc1Swenshuai.xi     // @0x3575
1838*53ee8cc1Swenshuai.xi     // [4:0] : reg_ckg_dvbtc_rs
1839*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1840*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1841*53ee8cc1Swenshuai.xi     //         [4:2]:Select clock source
1842*53ee8cc1Swenshuai.xi     //               000:  mpll_clk216_buf
1843*53ee8cc1Swenshuai.xi     //               001:  mpll_clk172p8_buf
1844*53ee8cc1Swenshuai.xi     //               010:  mpll_clk144_buf
1845*53ee8cc1Swenshuai.xi     //               011:  mpll_clk288_buf
1846*53ee8cc1Swenshuai.xi     //               100:  dvb_clk96_buf
1847*53ee8cc1Swenshuai.xi     //               101:  dvb_clk86_buf
1848*53ee8cc1Swenshuai.xi     //               110:  mpll_clk57p6_buf
1849*53ee8cc1Swenshuai.xi     //               111:  dvb_clk43_buf
1850*53ee8cc1Swenshuai.xi     // [11:8] : reg_ckg_dvbs_outer2x_dvbt_outer2x (N/A)
1851*53ee8cc1Swenshuai.xi     // [15:12]: reg_ckg_dvbs_outer2x_dvbt_outer2x_miu
1852*53ee8cc1Swenshuai.xi     //         [12] : disable clock
1853*53ee8cc1Swenshuai.xi     //         [13] : invert clock
1854*53ee8cc1Swenshuai.xi     //         [15:14]:Select clock source
1855*53ee8cc1Swenshuai.xi     //                 000:  1'b0
1856*53ee8cc1Swenshuai.xi     //                 001:  dvb_clk96_buf
1857*53ee8cc1Swenshuai.xi     //                 010:  dvb_clk86_buf
1858*53ee8cc1Swenshuai.xi     //                 011:  clk_miu
1859*53ee8cc1Swenshuai.xi     //                 100:  1'b0
1860*53ee8cc1Swenshuai.xi     //                 101:  1'b0
1861*53ee8cc1Swenshuai.xi     //                 110:  1'b0
1862*53ee8cc1Swenshuai.xi     //                 111:  1'b0
1863*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h75, 2'b11, 16'h0000);
1864*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h75, 2'b11, 16'h0000);
1865*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111feb, 0x00);
1866*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fea, 0x00);
1867*53ee8cc1Swenshuai.xi 
1868*53ee8cc1Swenshuai.xi 
1869*53ee8cc1Swenshuai.xi     // @0x3576
1870*53ee8cc1Swenshuai.xi     // [4:0] : reg_ckg_dvbs_outer2x_dvbt_outer2x_dvbt2_inner2x
1871*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1872*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1873*53ee8cc1Swenshuai.xi     //         [4:2]:Select clock source
1874*53ee8cc1Swenshuai.xi     //               000:  1'b0
1875*53ee8cc1Swenshuai.xi     //               001:  dvb_clk96_buf
1876*53ee8cc1Swenshuai.xi     //               010:  dvb_clk86_buf
1877*53ee8cc1Swenshuai.xi     //               011:  dvb_clk48_buf
1878*53ee8cc1Swenshuai.xi     //               100:  dvb_clk43_buf
1879*53ee8cc1Swenshuai.xi     //               101:  1'b0
1880*53ee8cc1Swenshuai.xi     //               110:  1'b0
1881*53ee8cc1Swenshuai.xi     //               111:  1'b0
1882*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h76, 2'b11, 16'h0000);
1883*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h76, 2'b11, 16'h0000);
1884*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fed, 0x00);
1885*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fec, 0x00);
1886*53ee8cc1Swenshuai.xi 
1887*53ee8cc1Swenshuai.xi 
1888*53ee8cc1Swenshuai.xi     // @0x3577
1889*53ee8cc1Swenshuai.xi     // [3:0] : reg_ckg_dvbt2_inner4x_dvbtc_rs
1890*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1891*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1892*53ee8cc1Swenshuai.xi     //         [3:2]: Select clock source
1893*53ee8cc1Swenshuai.xi     //               00:  dvb_clk96_buf
1894*53ee8cc1Swenshuai.xi     //               01:  dvb_clk86_buf
1895*53ee8cc1Swenshuai.xi     //               10:  clk_dvbtc_rs_p
1896*53ee8cc1Swenshuai.xi     //               11:  1'b0
1897*53ee8cc1Swenshuai.xi     // [8:4] : reg_ckg_dvbtm_sram_adc_t22x_dvbtc_rs
1898*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1899*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1900*53ee8cc1Swenshuai.xi     //         [6] : Select clock source
1901*53ee8cc1Swenshuai.xi     //               000:  dvb_clk48_buf
1902*53ee8cc1Swenshuai.xi     //               001:  dvb_clk43_buf
1903*53ee8cc1Swenshuai.xi     //               010:  1'b0
1904*53ee8cc1Swenshuai.xi     //               011:  adc_clk_buf
1905*53ee8cc1Swenshuai.xi     //               100:  1'b0
1906*53ee8cc1Swenshuai.xi     //               101:  1'b0
1907*53ee8cc1Swenshuai.xi     //               110:  1'b0
1908*53ee8cc1Swenshuai.xi     //               111:  1'b0
1909*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h77, 2'b11, 16'h0088);
1910*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h77, 2'b11, 16'h0088);
1911*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fef, 0x00);
1912*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111fee, 0x88);
1913*53ee8cc1Swenshuai.xi 
1914*53ee8cc1Swenshuai.xi 
1915*53ee8cc1Swenshuai.xi     // Maserati
1916*53ee8cc1Swenshuai.xi     // @0x3578
1917*53ee8cc1Swenshuai.xi     // [4:0] : reg_ckg_dvbt2_inner2x_srd0p5x
1918*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1919*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1920*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h78, 2'b01, 16'h0008);
1921*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_CLKGEN_DMD>>1)+7'h78, 2'b01, 16'h0008);
1922*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111ff0, 0x08);
1923*53ee8cc1Swenshuai.xi 
1924*53ee8cc1Swenshuai.xi     // [3:0] : reg_ckg_sram_t22x_isdbt_inn2x_dtmb_inn2x
1925*53ee8cc1Swenshuai.xi     //         [0] : disable clock
1926*53ee8cc1Swenshuai.xi     //         [1] : invert clock
1927*53ee8cc1Swenshuai.xi     //         [3:2]:Select clock source
1928*53ee8cc1Swenshuai.xi     //               000:  clk_dvbtm_sram_t12x_t22x_p
1929*53ee8cc1Swenshuai.xi     //               001:  clk_isdbt_inner2x_p
1930*53ee8cc1Swenshuai.xi     //               010:  clk_share_dtmb_inner2x_isdbt_sram4_mux
1931*53ee8cc1Swenshuai.xi     //               011:
1932*53ee8cc1Swenshuai.xi     // [7:4] : reg_ckg_sram_t14x_t24x_s2inn_isdbt_inn2x_dtmb_inn6x
1933*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1934*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1935*53ee8cc1Swenshuai.xi     //         [7:6]:Select clock source
1936*53ee8cc1Swenshuai.xi     //               000:  clk_dvbtm_sram_t14x_t24x_s2inner_p
1937*53ee8cc1Swenshuai.xi     //               001:  clk_isdbt_inner2x_p
1938*53ee8cc1Swenshuai.xi     //               010:  clk_share_dtmb_inner6x_isdbt_sram3_mux
1939*53ee8cc1Swenshuai.xi     //               011:
1940*53ee8cc1Swenshuai.xi     // [11:8] : reg_ckg_sram_t14x_t24x_s2inn_isdbt_inn2x_dtmb_eq2x
1941*53ee8cc1Swenshuai.xi     //         [4] : disable clock
1942*53ee8cc1Swenshuai.xi     //         [5] : invert clock
1943*53ee8cc1Swenshuai.xi     //         [7:6]:Select clock source
1944*53ee8cc1Swenshuai.xi     //               000:  clk_dvbtm_sram_t14x_t24x_s2inner_p
1945*53ee8cc1Swenshuai.xi     //               001:  clk_isdbt_inner2x_p
1946*53ee8cc1Swenshuai.xi     //               010:  clk_share_dtmb_eq2x_isdbt_sram3_mux
1947*53ee8cc1Swenshuai.xi     //               011:
1948*53ee8cc1Swenshuai.xi     // [15:12]: reg_ckg_dvbtm_sram_t14x_t24x_srd1x_vifssc_isdbt_inner4x_dtmb_inner12x
1949*53ee8cc1Swenshuai.xi     //         [12] : disable clock
1950*53ee8cc1Swenshuai.xi     //         [13] : invert clock
1951*53ee8cc1Swenshuai.xi     //         [15:14]:Select clock source
1952*53ee8cc1Swenshuai.xi     //                 000:  clk_dvbtm_sram_t14x_t24x_srd1x_vifssc_p
1953*53ee8cc1Swenshuai.xi     //                 001:  clk_isdbt_inner4x_p
1954*53ee8cc1Swenshuai.xi     //                 010:  clk_dvbtc_sram2_p
1955*53ee8cc1Swenshuai.xi     //                 011:  clk_dtmb_eq2x_inner2x_12x_mux
1956*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_DEMOD_8>>1)+7'h48, 2'b11, 16'h0001);
1957*53ee8cc1Swenshuai.xi     // `RIU_W((`RIUBASE_DEMOD_8>>1)+7'h48, 2'b11, 16'h0001);
1958*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x152991, 0x00);
1959*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x152990, 0x01);
1960*53ee8cc1Swenshuai.xi     // ==============================================================
1961*53ee8cc1Swenshuai.xi     // End demod top initial setting by HK MCU ......
1962*53ee8cc1Swenshuai.xi     // ==============================================================
1963*53ee8cc1Swenshuai.xi //wriu 0x101e39 0x03
1964*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101e39, 0x03);
1965*53ee8cc1Swenshuai.xi 
1966*53ee8cc1Swenshuai.xi     //==========================================================
1967*53ee8cc1Swenshuai.xi     //diseqc_out : PAD_GPIO15_I
1968*53ee8cc1Swenshuai.xi     //swich to Diseqc out pin from GPIO
1969*53ee8cc1Swenshuai.xi     //==========================================================
1970*53ee8cc1Swenshuai.xi     //Bank: Reg_CHIP_TOP(0x101e)
1971*53ee8cc1Swenshuai.xi     //reg_test_out_mode : addr h��12, [6:4] = 3��h0
1972*53ee8cc1Swenshuai.xi     //reg_ts4config : addr h��40, [11:10] = 2��h0
1973*53ee8cc1Swenshuai.xi     //reg_ts5config : addr h��40, [13:12] = 2��h0
1974*53ee8cc1Swenshuai.xi     //reg_i2smutemode : addr h��2, [15:14] = 2��h0
1975*53ee8cc1Swenshuai.xi     //reg_fifthuartmode : h��4, [3:2] = 2��h0
1976*53ee8cc1Swenshuai.xi     //reg_od5thuart : h��55, [5:4] = 2��h0
1977*53ee8cc1Swenshuai.xi     //reg_diseqc_out_config : ��h45, [1] = 1��b1
1978*53ee8cc1Swenshuai.xi     u8Temp = HAL_DMD_RIU_ReadByte(0x101E8A);
1979*53ee8cc1Swenshuai.xi     u8Temp|=0x02;
1980*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101E8A, u8Temp);
1981*53ee8cc1Swenshuai.xi 
1982*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103c0e,0x01);
1983*53ee8cc1Swenshuai.xi 
1984*53ee8cc1Swenshuai.xi         // SRAM allocation 64K  avoid change souce from T2 failed.
1985*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111701,0x00);
1986*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111700,0x00);
1987*53ee8cc1Swenshuai.xi 
1988*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111705,0x00);
1989*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111704,0x00);
1990*53ee8cc1Swenshuai.xi 
1991*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111703,0xff);
1992*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111702,0xff);
1993*53ee8cc1Swenshuai.xi 
1994*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111707,0xff);
1995*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111706,0xff);
1996*53ee8cc1Swenshuai.xi 
1997*53ee8cc1Swenshuai.xi     //Diff from TV tool
1998*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111708,0x01);
1999*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111709,0x00);
2000*53ee8cc1Swenshuai.xi 
2001*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11170a,0x0f);
2002*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11170b,0x00);
2003*53ee8cc1Swenshuai.xi 
2004*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111718,0x02);
2005*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111719,0x00);
2006*53ee8cc1Swenshuai.xi 
2007*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11171a,0x00);
2008*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x11171b,0x00);
2009*53ee8cc1Swenshuai.xi 
2010*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e0,0x14);
2011*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e1,0x14);
2012*53ee8cc1Swenshuai.xi 
2013*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e4,0x00);
2014*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e5,0x00);
2015*53ee8cc1Swenshuai.xi 
2016*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e6,0x00);
2017*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x1117e7,0x00);
2018*53ee8cc1Swenshuai.xi 
2019*53ee8cc1Swenshuai.xi     // SRAM End Address
2020*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111707,0xff);
2021*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111706,0xff);
2022*53ee8cc1Swenshuai.xi 
2023*53ee8cc1Swenshuai.xi     // DRAM Disable
2024*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x111718,HAL_DMD_RIU_ReadByte(0x111718)&(~0x04));
2025*53ee8cc1Swenshuai.xi 
2026*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_InitClkgen\n"));
2027*53ee8cc1Swenshuai.xi }
2028*53ee8cc1Swenshuai.xi 
2029*53ee8cc1Swenshuai.xi /***********************************************************************************
2030*53ee8cc1Swenshuai.xi   Subject:    Power on initialized function
2031*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Power_On_Initialization
2032*53ee8cc1Swenshuai.xi   Parmeter:
2033*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
2034*53ee8cc1Swenshuai.xi   Remark:
2035*53ee8cc1Swenshuai.xi ************************************************************************************/
INTERN_DVBS_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable,MS_U8 u8ADCIQMode,MS_U8 u8PadSel,MS_BOOL bPGAEnable,MS_U8 u8PGAGain,const MS_U8 * u8DMD_DVBS_DSPRegInitExt,MS_U8 u8DMD_DVBS_DSPRegInitSize)2036*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Power_On_Initialization(MS_BOOL bRFAGCTristateEnable, MS_U8 u8ADCIQMode, MS_U8 u8PadSel, MS_BOOL bPGAEnable, MS_U8 u8PGAGain, const MS_U8 *u8DMD_DVBS_DSPRegInitExt, MS_U8 u8DMD_DVBS_DSPRegInitSize)
2037*53ee8cc1Swenshuai.xi {
2038*53ee8cc1Swenshuai.xi     MS_U8       status = true;
2039*53ee8cc1Swenshuai.xi     //MS_U8        u8ChipVersion;
2040*53ee8cc1Swenshuai.xi 
2041*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_Power_On_Initialization\n"));
2042*53ee8cc1Swenshuai.xi 
2043*53ee8cc1Swenshuai.xi #if defined(PWS_ENABLE)
2044*53ee8cc1Swenshuai.xi     Mapi_PWS_Stop_VDMCU();
2045*53ee8cc1Swenshuai.xi #endif
2046*53ee8cc1Swenshuai.xi     INTERN_DVBS_InitClkgen(bRFAGCTristateEnable);//~~ no modify
2047*53ee8cc1Swenshuai.xi     HAL_DMD_ADC_IQ_Switch(u8ADCIQMode, u8PadSel, bPGAEnable, u8PGAGain);//~~ no modify
2048*53ee8cc1Swenshuai.xi 
2049*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","@@@@@INTERN_DVBS_Power_On_Initialization1:bRFAGCTristateEnable=%d ;u8ADCIQMode=%d \n",bRFAGCTristateEnable,u8ADCIQMode));
2050*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","@@@@@INTERN_DVBS_Power_On_Initialization2:u8PadSel=%d ;bPGAEnable=%d \n",u8PadSel,bPGAEnable));
2051*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","@@@@@INTERN_DVBS_Power_On_Initialization2:u8PGAGain=%d \n",u8PGAGain));
2052*53ee8cc1Swenshuai.xi 
2053*53ee8cc1Swenshuai.xi     //// Firmware download //////////
2054*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS Load DSP...\n"));
2055*53ee8cc1Swenshuai.xi     //MsOS_DelayTask(100);
2056*53ee8cc1Swenshuai.xi 
2057*53ee8cc1Swenshuai.xi     {
2058*53ee8cc1Swenshuai.xi         if (INTERN_DVBS_LoadDSPCode() == FALSE)
2059*53ee8cc1Swenshuai.xi         {
2060*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","DVB-S Load DSP Code Fail\n"));
2061*53ee8cc1Swenshuai.xi             return FALSE;
2062*53ee8cc1Swenshuai.xi         }
2063*53ee8cc1Swenshuai.xi         else
2064*53ee8cc1Swenshuai.xi         {
2065*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","DVB-S Load DSP Code OK\n"));
2066*53ee8cc1Swenshuai.xi         }
2067*53ee8cc1Swenshuai.xi     }
2068*53ee8cc1Swenshuai.xi 
2069*53ee8cc1Swenshuai.xi     //// MCU Reset //////////
2070*53ee8cc1Swenshuai.xi     if (INTERN_DVBS_Reset() == FALSE)
2071*53ee8cc1Swenshuai.xi     {
2072*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS Reset...Fail\n"));
2073*53ee8cc1Swenshuai.xi         return FALSE;
2074*53ee8cc1Swenshuai.xi     }
2075*53ee8cc1Swenshuai.xi     else
2076*53ee8cc1Swenshuai.xi     {
2077*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS Reset...OK\n"));
2078*53ee8cc1Swenshuai.xi     }
2079*53ee8cc1Swenshuai.xi 
2080*53ee8cc1Swenshuai.xi 
2081*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_DSPReg_Init(u8DMD_DVBS_DSPRegInitExt, u8DMD_DVBS_DSPRegInitSize);
2082*53ee8cc1Swenshuai.xi     //status &= INTERN_DVBS_Active(ENABLE);//enable this
2083*53ee8cc1Swenshuai.xi 
2084*53ee8cc1Swenshuai.xi     //Read Demod FW Version.
2085*53ee8cc1Swenshuai.xi     INTERN_DVBS_Show_Demod_Version();
2086*53ee8cc1Swenshuai.xi 
2087*53ee8cc1Swenshuai.xi     return status;
2088*53ee8cc1Swenshuai.xi }
2089*53ee8cc1Swenshuai.xi /************************************************************************************************
2090*53ee8cc1Swenshuai.xi   Subject:    Driving control
2091*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBC_Driving_Control
2092*53ee8cc1Swenshuai.xi   Parmeter:   bInversionEnable : TRUE For High
2093*53ee8cc1Swenshuai.xi   Return:      void
2094*53ee8cc1Swenshuai.xi   Remark:
2095*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBS_Driving_Control(MS_BOOL bEnable)2096*53ee8cc1Swenshuai.xi void INTERN_DVBS_Driving_Control(MS_BOOL bEnable)
2097*53ee8cc1Swenshuai.xi {
2098*53ee8cc1Swenshuai.xi     MS_U8    u8Temp;
2099*53ee8cc1Swenshuai.xi 
2100*53ee8cc1Swenshuai.xi     u8Temp = HAL_DMD_RIU_ReadByte(0x101E10);
2101*53ee8cc1Swenshuai.xi 
2102*53ee8cc1Swenshuai.xi     if (bEnable)
2103*53ee8cc1Swenshuai.xi     {
2104*53ee8cc1Swenshuai.xi         u8Temp = u8Temp | 0x01; //bit0: clk, bit1~8:data , bit9: sync, bit10:valid
2105*53ee8cc1Swenshuai.xi     }
2106*53ee8cc1Swenshuai.xi     else
2107*53ee8cc1Swenshuai.xi     {
2108*53ee8cc1Swenshuai.xi         u8Temp = u8Temp & (~0x01);
2109*53ee8cc1Swenshuai.xi     }
2110*53ee8cc1Swenshuai.xi 
2111*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","---> INTERN_DVBS_Driving_Control(Bit0) = 0x%x \n",u8Temp));
2112*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x101E10, u8Temp);
2113*53ee8cc1Swenshuai.xi }
2114*53ee8cc1Swenshuai.xi 
2115*53ee8cc1Swenshuai.xi /************************************************************************************************
2116*53ee8cc1Swenshuai.xi   Subject:    Clk Inversion control
2117*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Clk_Inversion_Control
2118*53ee8cc1Swenshuai.xi   Parmeter:   bInversionEnable : TRUE For Inversion Action
2119*53ee8cc1Swenshuai.xi   Return:      void
2120*53ee8cc1Swenshuai.xi   Remark:
2121*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBS_Clk_Inversion_Control(MS_BOOL bInversionEnable)2122*53ee8cc1Swenshuai.xi void INTERN_DVBS_Clk_Inversion_Control(MS_BOOL bInversionEnable)
2123*53ee8cc1Swenshuai.xi {
2124*53ee8cc1Swenshuai.xi     MS_U8   u8Temp;
2125*53ee8cc1Swenshuai.xi 
2126*53ee8cc1Swenshuai.xi     u8Temp = HAL_DMD_RIU_ReadByte(0x103301);
2127*53ee8cc1Swenshuai.xi 
2128*53ee8cc1Swenshuai.xi     if (bInversionEnable)
2129*53ee8cc1Swenshuai.xi     {
2130*53ee8cc1Swenshuai.xi         u8Temp = u8Temp | 0x02; //bit 9: clk inv
2131*53ee8cc1Swenshuai.xi     }
2132*53ee8cc1Swenshuai.xi     else
2133*53ee8cc1Swenshuai.xi     {
2134*53ee8cc1Swenshuai.xi         u8Temp = u8Temp & (~0x02);
2135*53ee8cc1Swenshuai.xi     }
2136*53ee8cc1Swenshuai.xi 
2137*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","---> Inversion(Bit9) = 0x%x \n",u8Temp));
2138*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(0x103301, u8Temp);
2139*53ee8cc1Swenshuai.xi }
2140*53ee8cc1Swenshuai.xi 
2141*53ee8cc1Swenshuai.xi /************************************************************************************************
2142*53ee8cc1Swenshuai.xi   Subject:    Transport stream serial/parallel control
2143*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Serial_Control
2144*53ee8cc1Swenshuai.xi   Parmeter:   bEnable : TRUE For serial
2145*53ee8cc1Swenshuai.xi   Return:     MS_BOOL :
2146*53ee8cc1Swenshuai.xi   Remark:
2147*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBS_Serial_Control(MS_BOOL bEnable,MS_U8 u8TSClk)2148*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Serial_Control(MS_BOOL bEnable, MS_U8 u8TSClk)
2149*53ee8cc1Swenshuai.xi {
2150*53ee8cc1Swenshuai.xi     MS_U8   status = true;
2151*53ee8cc1Swenshuai.xi     MS_U8   temp_val;
2152*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD"," @INTERN_DVBS_ts... u8TSClk=%d\n", u8TSClk));
2153*53ee8cc1Swenshuai.xi 
2154*53ee8cc1Swenshuai.xi     if (u8TSClk == 0xFF) u8TSClk=0x13;
2155*53ee8cc1Swenshuai.xi     if (bEnable)    //Serial mode for TS pad
2156*53ee8cc1Swenshuai.xi     {
2157*53ee8cc1Swenshuai.xi         // serial
2158*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // serial mode: 0x0401
2159*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x04);   // reg_ckg_dvbtc_ts@0x04
2160*53ee8cc1Swenshuai.xi 
2161*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, 0x00);   // serial mode 0x0400
2162*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_SERIAL_INVERSION == 0)
2163*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x103301, 0x04);   // reg_ckg_dvbtmk_ts_out_mode@0x00
2164*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2165*53ee8cc1Swenshuai.xi         temp_val|=0x04;
2166*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2167*53ee8cc1Swenshuai.xi #else
2168*53ee8cc1Swenshuai.xi         // HAL_DMD_RIU_WriteByte(0x103301, 0x07);   // reg_ckg_dvbtmk_ts_out_mode@0x00
2169*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2170*53ee8cc1Swenshuai.xi         temp_val|=0x07;
2171*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2172*53ee8cc1Swenshuai.xi #endif
2173*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF);   // PAD_TS1 is used as output
2174*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3);   // PAD_TS1 Disable TS CLK PAD
2175*53ee8cc1Swenshuai.xi 
2176*53ee8cc1Swenshuai.xi         //// INTERN_DVBS TS Control: Serial //////////
2177*53ee8cc1Swenshuai.xi 
2178*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_TS_SERIAL, TS_SERIAL);
2179*53ee8cc1Swenshuai.xi 
2180*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_SERIAL_INVERSION == 0)
2181*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_TS_OUT_INV, 0);
2182*53ee8cc1Swenshuai.xi #else
2183*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_TS_OUT_INV, 1);
2184*53ee8cc1Swenshuai.xi #endif
2185*53ee8cc1Swenshuai.xi         gsCmdPacketDVBS.cmd_code = CMD_TS_CTRL;
2186*53ee8cc1Swenshuai.xi 
2187*53ee8cc1Swenshuai.xi         gsCmdPacketDVBS.param[0] = TS_SERIAL;
2188*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_SERIAL_INVERSION == 0)
2189*53ee8cc1Swenshuai.xi         gsCmdPacketDVBS.param[1] = 0;//TS_CLK_NO_INV;
2190*53ee8cc1Swenshuai.xi #else
2191*53ee8cc1Swenshuai.xi         gsCmdPacketDVBS.param[1] = 1;//TS_CLK_INVERSE;
2192*53ee8cc1Swenshuai.xi #endif
2193*53ee8cc1Swenshuai.xi         status &= INTERN_DVBS_Cmd_Packet_Send(&gsCmdPacketDVBS, 2);
2194*53ee8cc1Swenshuai.xi     }
2195*53ee8cc1Swenshuai.xi     else
2196*53ee8cc1Swenshuai.xi     {
2197*53ee8cc1Swenshuai.xi         //parallel
2198*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // parallel mode:0x0001
2199*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x00);   // reg_ckg_dvbtc_ts@0x04
2200*53ee8cc1Swenshuai.xi 
2201*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x103300, 0x11);    // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
2202*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, u8TSClk);   // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
2203*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_PARALLEL_INVERSION == 0)
2204*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x103301, 0x05);   // reg_ckg_dvbtmk_ts_out_mode@0x00
2205*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2206*53ee8cc1Swenshuai.xi         temp_val|=0x05;
2207*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2208*53ee8cc1Swenshuai.xi #else
2209*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x103301, 0x07);   // reg_ckg_dvbtmk_ts_out_mode@0x00
2210*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2211*53ee8cc1Swenshuai.xi         temp_val|=0x07;
2212*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2213*53ee8cc1Swenshuai.xi #endif
2214*53ee8cc1Swenshuai.xi 
2215*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10);          // PAD_TS1 is used as output
2216*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, (HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0)|0x11);   // PAD_TS1 enable TS clk pad
2217*53ee8cc1Swenshuai.xi 
2218*53ee8cc1Swenshuai.xi         //// INTERN_DVBS TS Control: Parallel //////////
2219*53ee8cc1Swenshuai.xi 
2220*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_TS_SERIAL, TS_PARALLEL);
2221*53ee8cc1Swenshuai.xi 
2222*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_SERIAL_INVERSION == 0)
2223*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_TS_OUT_INV, 0);
2224*53ee8cc1Swenshuai.xi #else
2225*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_TS_OUT_INV, 1);
2226*53ee8cc1Swenshuai.xi #endif
2227*53ee8cc1Swenshuai.xi         //// INTERN_DVBC TS Control: Parallel //////////
2228*53ee8cc1Swenshuai.xi         gsCmdPacketDVBS.cmd_code = CMD_TS_CTRL;
2229*53ee8cc1Swenshuai.xi 
2230*53ee8cc1Swenshuai.xi         gsCmdPacketDVBS.param[0] = TS_PARALLEL;
2231*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_PARALLEL_INVERSION == 0)
2232*53ee8cc1Swenshuai.xi         gsCmdPacketDVBS.param[1] = 0;//TS_CLK_NO_INV;
2233*53ee8cc1Swenshuai.xi #else
2234*53ee8cc1Swenshuai.xi         gsCmdPacketDVBS.param[1] = 1;//TS_CLK_INVERSE;
2235*53ee8cc1Swenshuai.xi #endif
2236*53ee8cc1Swenshuai.xi         status &= INTERN_DVBS_Cmd_Packet_Send(&gsCmdPacketDVBS, 2);
2237*53ee8cc1Swenshuai.xi     }
2238*53ee8cc1Swenshuai.xi 
2239*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_SERIAL_INVERSION == 0)
2240*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","---> Inversion(Bit5) = %d \n",0 ));
2241*53ee8cc1Swenshuai.xi #else
2242*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","---> Inversion(Bit5) = %d \n",1 ));
2243*53ee8cc1Swenshuai.xi #endif
2244*53ee8cc1Swenshuai.xi 
2245*53ee8cc1Swenshuai.xi     INTERN_DVBS_Driving_Control(INTERN_DVBS_DTV_DRIVING_LEVEL);
2246*53ee8cc1Swenshuai.xi     return status;
2247*53ee8cc1Swenshuai.xi }
2248*53ee8cc1Swenshuai.xi 
2249*53ee8cc1Swenshuai.xi /************************************************************************************************
2250*53ee8cc1Swenshuai.xi   Subject:    TS1 output control
2251*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_PAD_TS1_Enable
2252*53ee8cc1Swenshuai.xi   Parmeter:   flag : TRUE For Turn on TS1, FALSE For Turn off TS1
2253*53ee8cc1Swenshuai.xi   Return:     void
2254*53ee8cc1Swenshuai.xi   Remark:
2255*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBS_PAD_TS1_Enable(MS_BOOL flag)2256*53ee8cc1Swenshuai.xi void INTERN_DVBS_PAD_TS1_Enable(MS_BOOL flag)
2257*53ee8cc1Swenshuai.xi {
2258*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD"," @INTERN_DVBS_TS1_Enable... \n"));
2259*53ee8cc1Swenshuai.xi 
2260*53ee8cc1Swenshuai.xi     if(flag) // PAD_TS1 Enable TS CLK PAD
2261*53ee8cc1Swenshuai.xi     {
2262*53ee8cc1Swenshuai.xi         //printf("=== TS1_Enable ===\n");
2263*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)|0x10);   //For T3
2264*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x18);   //For T4
2265*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)|0x11);   //For T8
2266*53ee8cc1Swenshuai.xi     }
2267*53ee8cc1Swenshuai.xi     else // PAD_TS1 Disable TS CLK PAD
2268*53ee8cc1Swenshuai.xi     {
2269*53ee8cc1Swenshuai.xi         //printf("=== TS1_Disable ===\n");
2270*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x101EA5, HAL_DMD_RIU_ReadByte(0x101EA5)&0xEF);   //For T3
2271*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xE3);   //For T4
2272*53ee8cc1Swenshuai.xi         //move to drvSYS HAL_DMD_RIU_WriteByte(0x101EAF, HAL_DMD_RIU_ReadByte(0x101EAF)&0xC0);   //For T8
2273*53ee8cc1Swenshuai.xi     }
2274*53ee8cc1Swenshuai.xi }
2275*53ee8cc1Swenshuai.xi 
2276*53ee8cc1Swenshuai.xi /************************************************************************************************
2277*53ee8cc1Swenshuai.xi   Subject:    channel change config
2278*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBC_Config
2279*53ee8cc1Swenshuai.xi   Parmeter:   BW: bandwidth
2280*53ee8cc1Swenshuai.xi   Return:     MS_BOOL :
2281*53ee8cc1Swenshuai.xi   Remark:
2282*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBS_Config(MS_U32 u32SymbolRate,DMD_DVBS_MODULATION_TYPE eQamMode,MS_U32 u32IFFreq,MS_BOOL bSpecInv,MS_BOOL bSerialTS,MS_U8 u8TSClk,MS_U16 * pu16_symbol_rate_list,MS_U8 u8_symbol_rate_list_num)2283*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Config(MS_U32 u32SymbolRate, DMD_DVBS_MODULATION_TYPE eQamMode, MS_U32 u32IFFreq, MS_BOOL bSpecInv, MS_BOOL bSerialTS, MS_U8 u8TSClk, MS_U16 *pu16_symbol_rate_list,MS_U8 u8_symbol_rate_list_num)
2284*53ee8cc1Swenshuai.xi {
2285*53ee8cc1Swenshuai.xi 
2286*53ee8cc1Swenshuai.xi     MS_BOOL         status= true;
2287*53ee8cc1Swenshuai.xi     MS_U16          u16CenterFreq;
2288*53ee8cc1Swenshuai.xi     // MS_U16       u16Fc = 0;
2289*53ee8cc1Swenshuai.xi     MS_U8             temp_val;
2290*53ee8cc1Swenshuai.xi     MS_U8           u8Data =0;
2291*53ee8cc1Swenshuai.xi     MS_U8           u8counter = 0;
2292*53ee8cc1Swenshuai.xi     //MS_U32          u32CurrentSR;
2293*53ee8cc1Swenshuai.xi 
2294*53ee8cc1Swenshuai.xi     //u32CurrentSR = u32SymbolRate/1000;  //KHz
2295*53ee8cc1Swenshuai.xi 
2296*53ee8cc1Swenshuai.xi     //u32SymbolRate= u32SymbolRate/1000;//to match fw format
2297*53ee8cc1Swenshuai.xi     u16CenterFreq  =u32IFFreq;
2298*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD"," @INTERN_DVBS_config+, QAM=%d, u32IFFreq=%d, bSpecInv=%d, bSerialTS=%d, u8TSClk=%d\n", eQamMode, (int)u32IFFreq, bSpecInv, bSerialTS, u8TSClk));
2299*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_Config, t = %d\n",(int)MsOS_GetSystemTime()));
2300*53ee8cc1Swenshuai.xi 
2301*53ee8cc1Swenshuai.xi     u8TSClk=0x05;//if (u8TSClk == 0xFF) u8TSClk=0x13;//set a fater speed for initial condition
2302*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_Reset();
2303*53ee8cc1Swenshuai.xi 
2304*53ee8cc1Swenshuai.xi     u8DemodLockFlag=0;
2305*53ee8cc1Swenshuai.xi /*
2306*53ee8cc1Swenshuai.xi     // Symbol Rate
2307*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_L, u32CurrentSR&0xff);
2308*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_H, (u32CurrentSR>>8)&0xff);
2309*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_DMDTOP_DBG_5, (u32CurrentSR>>16)&0xff);
2310*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">>>INTERN_DVBS_Config u32SymbolRate %d<<<\n", u32CurrentSR));
2311*53ee8cc1Swenshuai.xi */
2312*53ee8cc1Swenshuai.xi #if 0
2313*53ee8cc1Swenshuai.xi     //========  check SR is right or not ===========
2314*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_L, &u8Data);
2315*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">>>Mailbox read: E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_L addr=%d    mailbox value=%d<<<\n", E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_L,u8Data));
2316*53ee8cc1Swenshuai.xi     u32SR =u8Data;
2317*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_H, &u8Data);
2318*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">>>Mailbox read: E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_H addr=%d    mailbox value=%d<<<\n", E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_H,u8Data));
2319*53ee8cc1Swenshuai.xi     u32SR =((U32)u8Data<<8)|u32SR  ;
2320*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_5, &u8Data);
2321*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">>>Mailbox read: E_DMD_S2_MB_DMDTOP_DBG_5 addr=%d    mailbox value=%d<<<\n", E_DMD_S2_MB_DMDTOP_DBG_5,u8Data));
2322*53ee8cc1Swenshuai.xi     u32SR =((U32)u8Data<<16)|u32SR;
2323*53ee8cc1Swenshuai.xi     //=================================================
2324*53ee8cc1Swenshuai.xi #endif
2325*53ee8cc1Swenshuai.xi 
2326*53ee8cc1Swenshuai.xi     // IQ Swap ,ADCPLL IQ swap / DMDANA_IQ_SWAP
2327*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_IQ_SWAP, bSpecInv? 0x01:0x00);
2328*53ee8cc1Swenshuai.xi     if(bSpecInv)
2329*53ee8cc1Swenshuai.xi     {
2330*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DMDANA_REG_BASE+0xC0, &u8Data);//Demod\reg_dmdana.xls
2331*53ee8cc1Swenshuai.xi         u8Data|=(0x02);
2332*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DMDANA_REG_BASE+0xC0, u8Data);
2333*53ee8cc1Swenshuai.xi     }
2334*53ee8cc1Swenshuai.xi 
2335*53ee8cc1Swenshuai.xi     // TS mode
2336*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_TS_SERIAL, bSerialTS? 0x01:0x00);
2337*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD",">>>INTERN_DVBS_Config TS Serial %d<<<\n", bSerialTS));
2338*53ee8cc1Swenshuai.xi     _bSerialTS = bSerialTS;
2339*53ee8cc1Swenshuai.xi 
2340*53ee8cc1Swenshuai.xi     if (bSerialTS)
2341*53ee8cc1Swenshuai.xi     {
2342*53ee8cc1Swenshuai.xi         // serial
2343*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // parallel mode:0x0001 / serial mode: 0x0401
2344*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x04);   // reg_ckg_dvbtc_ts@0x04
2345*53ee8cc1Swenshuai.xi 
2346*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, 0x00);   // parallel mode: 0x0511 /serial mode 0x0400
2347*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_SERIAL_INVERSION == 0)
2348*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2349*53ee8cc1Swenshuai.xi         temp_val|=0x04;
2350*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2351*53ee8cc1Swenshuai.xi #else
2352*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2353*53ee8cc1Swenshuai.xi         temp_val|=0x07;
2354*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2355*53ee8cc1Swenshuai.xi #endif
2356*53ee8cc1Swenshuai.xi     }
2357*53ee8cc1Swenshuai.xi     else
2358*53ee8cc1Swenshuai.xi     {
2359*53ee8cc1Swenshuai.xi         //parallel
2360*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // parallel mode:0x0001 / serial mode: 0x0401
2361*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x00);   // reg_ckg_dvbtc_ts@0x04
2362*53ee8cc1Swenshuai.xi 
2363*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x103300, 0x11);   // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
2364*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, u8TSClk);  // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
2365*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_PARALLEL_INVERSION == 0)
2366*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2367*53ee8cc1Swenshuai.xi         temp_val|=0x05;
2368*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2369*53ee8cc1Swenshuai.xi #else
2370*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2371*53ee8cc1Swenshuai.xi         temp_val|=0x07;
2372*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2373*53ee8cc1Swenshuai.xi #endif
2374*53ee8cc1Swenshuai.xi     }
2375*53ee8cc1Swenshuai.xi #if (INTERN_DVBS_INTERNAL_DEBUG == 1)
2376*53ee8cc1Swenshuai.xi     INTERN_DVBS_Show_Demod_Version();
2377*53ee8cc1Swenshuai.xi #endif
2378*53ee8cc1Swenshuai.xi 
2379*53ee8cc1Swenshuai.xi     //-----------------------------------------------------------
2380*53ee8cc1Swenshuai.xi     //From INTERN_DVBS_Demod_Restart function.
2381*53ee8cc1Swenshuai.xi 
2382*53ee8cc1Swenshuai.xi     //FW sw reset
2383*53ee8cc1Swenshuai.xi     //[0]: 0: SW Reset, 1: Start state machine
2384*53ee8cc1Swenshuai.xi     //[1]: 1: Blind scan enable, 0: manual scan
2385*53ee8cc1Swenshuai.xi     //[2]: 1: Code flow track enable
2386*53ee8cc1Swenshuai.xi     //[3]: 1: go to AGC state
2387*53ee8cc1Swenshuai.xi     //[4]: 1: set DiSEqC
2388*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg((TOP_REG_BASE + 0x60*2), &u8Data);
2389*53ee8cc1Swenshuai.xi     u8Data = (u8Data&0xF0)|0x01;
2390*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg((TOP_REG_BASE + 0x60*2), u8Data);
2391*53ee8cc1Swenshuai.xi     //DBG_INTERN_DVBS(printf(">>>REG write check: addr=%d    value=%d<<<\n",(TOP_REG_BASE + 0x60*2), u8Data));
2392*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg((TOP_REG_BASE + 0x60*2), &u8Data);
2393*53ee8cc1Swenshuai.xi     //DBG_INTERN_DVBS(printf(">>>REG read check: addr=%d    value=%d<<<\n",(TOP_REG_BASE + 0x60*2), u8Data));
2394*53ee8cc1Swenshuai.xi 
2395*53ee8cc1Swenshuai.xi     u8counter = 20;
2396*53ee8cc1Swenshuai.xi     while( ((u8Data&0x01) == 0x00) && (u8counter != 0) )
2397*53ee8cc1Swenshuai.xi     {
2398*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
2399*53ee8cc1Swenshuai.xi         ULOGD("DEMOD","TOP_WR_DBG_90=0x%x, status=%d, u8counter=%d\n", u8Data, status, u8counter);
2400*53ee8cc1Swenshuai.xi         u8Data|=0x01;
2401*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
2402*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
2403*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD",">>>(while)REG read check: addr=%d    value=%d<<<\n",(TOP_REG_BASE + 0x60*2), u8Data));
2404*53ee8cc1Swenshuai.xi         u8counter--;
2405*53ee8cc1Swenshuai.xi     }
2406*53ee8cc1Swenshuai.xi 
2407*53ee8cc1Swenshuai.xi     if((u8Data & 0x01)==0x00)
2408*53ee8cc1Swenshuai.xi     {
2409*53ee8cc1Swenshuai.xi         status = FALSE;
2410*53ee8cc1Swenshuai.xi     }
2411*53ee8cc1Swenshuai.xi 
2412*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_config done\n"));
2413*53ee8cc1Swenshuai.xi     return status;
2414*53ee8cc1Swenshuai.xi }
2415*53ee8cc1Swenshuai.xi /************************************************************************************************
2416*53ee8cc1Swenshuai.xi   Subject:    channel change config
2417*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Blind_Scan_Config
2418*53ee8cc1Swenshuai.xi   Parmeter:   BW: bandwidth
2419*53ee8cc1Swenshuai.xi   Return:     MS_BOOL :
2420*53ee8cc1Swenshuai.xi   Remark:
2421*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBS_BlindScan_Config(MS_U32 u32SymbolRate,DMD_DVBS_MODULATION_TYPE eQamMode,MS_U32 u32IFFreq,MS_BOOL bSpecInv,MS_BOOL bSerialTS,MS_U8 u8TSClk,MS_U16 * pu16_symbol_rate_list,MS_U8 u8_symbol_rate_list_num)2422*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_BlindScan_Config(MS_U32 u32SymbolRate, DMD_DVBS_MODULATION_TYPE eQamMode, MS_U32 u32IFFreq, MS_BOOL bSpecInv, MS_BOOL bSerialTS, MS_U8 u8TSClk, MS_U16 *pu16_symbol_rate_list,MS_U8 u8_symbol_rate_list_num)
2423*53ee8cc1Swenshuai.xi {
2424*53ee8cc1Swenshuai.xi 
2425*53ee8cc1Swenshuai.xi     MS_BOOL         status= true;
2426*53ee8cc1Swenshuai.xi     MS_U16          u16CenterFreq;
2427*53ee8cc1Swenshuai.xi     // MS_U16       u16Fc = 0;
2428*53ee8cc1Swenshuai.xi     MS_U8             temp_val;
2429*53ee8cc1Swenshuai.xi     MS_U8           u8Data=0;
2430*53ee8cc1Swenshuai.xi     MS_U16           u16WaitCount = 0;
2431*53ee8cc1Swenshuai.xi 
2432*53ee8cc1Swenshuai.xi     //MS_U32          u32CurrentSR;
2433*53ee8cc1Swenshuai.xi 
2434*53ee8cc1Swenshuai.xi     //u32CurrentSR = u32SymbolRate/1000;  //KHz
2435*53ee8cc1Swenshuai.xi 
2436*53ee8cc1Swenshuai.xi     //u32SymbolRate= u32SymbolRate/1000;//to match fw format
2437*53ee8cc1Swenshuai.xi     u16CenterFreq  =u32IFFreq;
2438*53ee8cc1Swenshuai.xi 
2439*53ee8cc1Swenshuai.xi     //DBG_INTERN_DVBS(printf(" @INTERN_DVBS_blindScan_Config+, SR=%d, QAM=%d, u32IFFreq=%d, bSpecInv=%d, bSerialTS=%d, u8TSClk=%d\n", u32CurrentSR, eQamMode, u32IFFreq, bSpecInv, bSerialTS, u8TSClk));
2440*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_blindScan_Config, t = %d\n",(int)MsOS_GetSystemTime()));
2441*53ee8cc1Swenshuai.xi 
2442*53ee8cc1Swenshuai.xi     //status &= INTERN_DVBS_Reset();
2443*53ee8cc1Swenshuai.xi     /*
2444*53ee8cc1Swenshuai.xi     g_dvbs_lock = 0;
2445*53ee8cc1Swenshuai.xi     u8DemodLockFlag=0;
2446*53ee8cc1Swenshuai.xi     // Symbol Rate
2447*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_L, u32CurrentSR&0xff);
2448*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_H, (u32CurrentSR>>8)&0xff);
2449*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_DMDTOP_DBG_5, (u32CurrentSR>>16)&0xff);
2450*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">>>INTERN_DVBS_Config u32SymbolRate %d<<<\n", u32CurrentSR));
2451*53ee8cc1Swenshuai.xi     */
2452*53ee8cc1Swenshuai.xi #if 0
2453*53ee8cc1Swenshuai.xi     //========  check SR is right or not ===========
2454*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_L, &u8Data);
2455*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">>>Mailbox read: E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_L addr=%d    mailbox value=%d<<<\n", E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_L,u8Data));
2456*53ee8cc1Swenshuai.xi     u32SR =u8Data;
2457*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_H, &u8Data);
2458*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">>>Mailbox read: E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_H addr=%d    mailbox value=%d<<<\n", E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_H,u8Data));
2459*53ee8cc1Swenshuai.xi     u32SR =((U32)u8Data<<8)|u32SR  ;
2460*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_5, &u8Data);
2461*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">>>Mailbox read: E_DMD_S2_MB_DMDTOP_DBG_5 addr=%d    mailbox value=%d<<<\n", E_DMD_S2_MB_DMDTOP_DBG_5,u8Data));
2462*53ee8cc1Swenshuai.xi     u32SR =((U32)u8Data<<16)|u32SR;
2463*53ee8cc1Swenshuai.xi     //=================================================
2464*53ee8cc1Swenshuai.xi #endif
2465*53ee8cc1Swenshuai.xi 
2466*53ee8cc1Swenshuai.xi     // IQ Swap ,ADCPLL IQ swap / DMDANA_IQ_SWAP
2467*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_IQ_SWAP, bSpecInv? 0x01:0x00);
2468*53ee8cc1Swenshuai.xi     if(bSpecInv)
2469*53ee8cc1Swenshuai.xi     {
2470*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DMDANA_REG_BASE+0xC0, &u8Data);//Demod\reg_dmdana.xls
2471*53ee8cc1Swenshuai.xi         u8Data|=(0x02);
2472*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DMDANA_REG_BASE+0xC0, u8Data);
2473*53ee8cc1Swenshuai.xi     }
2474*53ee8cc1Swenshuai.xi 
2475*53ee8cc1Swenshuai.xi     // TS mode
2476*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_TS_SERIAL, bSerialTS? 0x01:0x00);
2477*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD",">>>INTERN_DVBS_Config TS Serial %d<<<\n", bSerialTS));
2478*53ee8cc1Swenshuai.xi     _bSerialTS = bSerialTS;
2479*53ee8cc1Swenshuai.xi     u8TSClk=0x05;//if (u8TSClk == 0xFF) u8TSClk=0x13;//set a fater speed for initial condition
2480*53ee8cc1Swenshuai.xi 
2481*53ee8cc1Swenshuai.xi     if (bSerialTS)
2482*53ee8cc1Swenshuai.xi     {
2483*53ee8cc1Swenshuai.xi         // serial
2484*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // parallel mode:0x0001 / serial mode: 0x0401
2485*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x04);   // reg_ckg_dvbtc_ts@0x04
2486*53ee8cc1Swenshuai.xi 
2487*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, 0x00);   // parallel mode: 0x0511 /serial mode 0x0400
2488*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_SERIAL_INVERSION == 0)
2489*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2490*53ee8cc1Swenshuai.xi         temp_val|=0x04;
2491*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2492*53ee8cc1Swenshuai.xi #else
2493*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2494*53ee8cc1Swenshuai.xi         temp_val|=0x07;
2495*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2496*53ee8cc1Swenshuai.xi #endif
2497*53ee8cc1Swenshuai.xi     }
2498*53ee8cc1Swenshuai.xi     else
2499*53ee8cc1Swenshuai.xi     {
2500*53ee8cc1Swenshuai.xi         //parallel
2501*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103308, 0x01);   // parallel mode:0x0001 / serial mode: 0x0401
2502*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103309, 0x00);   // reg_ckg_dvbtc_ts@0x04
2503*53ee8cc1Swenshuai.xi 
2504*53ee8cc1Swenshuai.xi         //HAL_DMD_RIU_WriteByte(0x103300, 0x11);   // parallel mode: 0x0511 => ts_clk=288/(2*(0x11+1))=8MHz
2505*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103300, u8TSClk);  // parallel mode: 0x0513 => ts_clk=288/(2*(0x16+1))=6.26MHz //@@++--
2506*53ee8cc1Swenshuai.xi #if(INTERN_DVBS_TS_PARALLEL_INVERSION == 0)
2507*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2508*53ee8cc1Swenshuai.xi         temp_val|=0x05;
2509*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2510*53ee8cc1Swenshuai.xi #else
2511*53ee8cc1Swenshuai.xi         temp_val=HAL_DMD_RIU_ReadByte(0x103301);
2512*53ee8cc1Swenshuai.xi         temp_val|=0x07;
2513*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(0x103301,temp_val);
2514*53ee8cc1Swenshuai.xi #endif
2515*53ee8cc1Swenshuai.xi     }
2516*53ee8cc1Swenshuai.xi #if (INTERN_DVBS_INTERNAL_DEBUG == 1)
2517*53ee8cc1Swenshuai.xi     INTERN_DVBS_Show_Demod_Version();
2518*53ee8cc1Swenshuai.xi #endif
2519*53ee8cc1Swenshuai.xi 
2520*53ee8cc1Swenshuai.xi     //-----------------------------------------------------------
2521*53ee8cc1Swenshuai.xi     //From INTERN_DVBS_Demod_Restart function.
2522*53ee8cc1Swenshuai.xi 
2523*53ee8cc1Swenshuai.xi     //enable send DiSEqC
2524*53ee8cc1Swenshuai.xi     //[0]: 0: SW Reset, 1: Start state machine
2525*53ee8cc1Swenshuai.xi     //[1]: 1: Blind scan enable, 0: manual scan
2526*53ee8cc1Swenshuai.xi     //[2]: 1: Code flow track enable
2527*53ee8cc1Swenshuai.xi     //[3]: 1: go to AGC state
2528*53ee8cc1Swenshuai.xi     //[4]: 1: set DiSEqC
2529*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg((TOP_REG_BASE + 0x60*2), &u8Data);
2530*53ee8cc1Swenshuai.xi     u8Data |= 0x08;
2531*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg((TOP_REG_BASE + 0x60*2), u8Data);
2532*53ee8cc1Swenshuai.xi 
2533*53ee8cc1Swenshuai.xi     u16WaitCount=0;
2534*53ee8cc1Swenshuai.xi     do
2535*53ee8cc1Swenshuai.xi     {
2536*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_STATE_FLAG, &u8Data);//SubState
2537*53ee8cc1Swenshuai.xi         u16WaitCount++;
2538*53ee8cc1Swenshuai.xi         //DBG_INTERN_DVBS(printf("MDrv_Demod_BlindScan_NextFreq u8Data:0x%x u16WaitCount:%d\n", u8Data, u16WaitCount));
2539*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
2540*53ee8cc1Swenshuai.xi     }while((u8Data!=0x01)&&(u16WaitCount<INTERN_DVBS_DEMOD_WAIT_TIMEOUT));
2541*53ee8cc1Swenshuai.xi 
2542*53ee8cc1Swenshuai.xi     // disable blind scan
2543*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg((TOP_REG_BASE + 0x60*2), &u8Data);
2544*53ee8cc1Swenshuai.xi     u8Data&=~(0x02);
2545*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg((TOP_REG_BASE + 0x60*2), u8Data);
2546*53ee8cc1Swenshuai.xi 
2547*53ee8cc1Swenshuai.xi     //disble send DiSEqC
2548*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg((TOP_REG_BASE + 0x60*2), &u8Data);
2549*53ee8cc1Swenshuai.xi     u8Data&=~(0x08);
2550*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg((TOP_REG_BASE + 0x60*2), u8Data);
2551*53ee8cc1Swenshuai.xi 
2552*53ee8cc1Swenshuai.xi 
2553*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_blindScan_Config done\n"));
2554*53ee8cc1Swenshuai.xi     return status;
2555*53ee8cc1Swenshuai.xi }
2556*53ee8cc1Swenshuai.xi 
INTERN_DVBS_Power_ON_OFF(MS_U8 bPowerOn)2557*53ee8cc1Swenshuai.xi void INTERN_DVBS_Power_ON_OFF(MS_U8 bPowerOn)
2558*53ee8cc1Swenshuai.xi {
2559*53ee8cc1Swenshuai.xi     bPowerOn = bPowerOn;
2560*53ee8cc1Swenshuai.xi }
2561*53ee8cc1Swenshuai.xi 
INTERN_DVBS_Power_Save(void)2562*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Power_Save(void)
2563*53ee8cc1Swenshuai.xi {
2564*53ee8cc1Swenshuai.xi     return TRUE;
2565*53ee8cc1Swenshuai.xi }
2566*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
2567*53ee8cc1Swenshuai.xi //  END System Info Function
2568*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
2569*53ee8cc1Swenshuai.xi 
2570*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
2571*53ee8cc1Swenshuai.xi //  Get And Show Info Function
2572*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
2573*53ee8cc1Swenshuai.xi /************************************************************************************************
2574*53ee8cc1Swenshuai.xi   Subject:    enable hw to lock channel
2575*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Active
2576*53ee8cc1Swenshuai.xi   Parmeter:   bEnable
2577*53ee8cc1Swenshuai.xi   Return:     MS_BOOL
2578*53ee8cc1Swenshuai.xi   Remark:
2579*53ee8cc1Swenshuai.xi *************************************************************************************************/
INTERN_DVBS_Active(MS_BOOL bEnable)2580*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Active(MS_BOOL bEnable)
2581*53ee8cc1Swenshuai.xi {
2582*53ee8cc1Swenshuai.xi     MS_U8   status = TRUE;
2583*53ee8cc1Swenshuai.xi     //MS_U8 u8Data;
2584*53ee8cc1Swenshuai.xi 
2585*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD"," @INTERN_DVBS_Active\n"));
2586*53ee8cc1Swenshuai.xi 
2587*53ee8cc1Swenshuai.xi     //// INTERN_DVBS Finite State Machine on/off //////////
2588*53ee8cc1Swenshuai.xi #if 0
2589*53ee8cc1Swenshuai.xi     gsCmdPacketDVBC.cmd_code = CMD_FSM_CTRL;
2590*53ee8cc1Swenshuai.xi 
2591*53ee8cc1Swenshuai.xi     gsCmdPacketDVBS.param[0] = (MS_U8)bEnable;
2592*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_Cmd_Packet_Send(&gsCmdPacketDVBS, 1);
2593*53ee8cc1Swenshuai.xi #else
2594*53ee8cc1Swenshuai.xi 
2595*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + (0x0e)*2, 0x01); // FSM_EN
2596*53ee8cc1Swenshuai.xi #endif
2597*53ee8cc1Swenshuai.xi 
2598*53ee8cc1Swenshuai.xi     bDMD_DVBS_NoChannelDetectedWithRFPower = FALSE;
2599*53ee8cc1Swenshuai.xi     u32DMD_DVBS_NoChannelTimeAccWithRFPower = 0;
2600*53ee8cc1Swenshuai.xi     return status;
2601*53ee8cc1Swenshuai.xi }
2602*53ee8cc1Swenshuai.xi 
INTERN_DVBS_GetTsDivNum(MS_U32 * u32SymbolRate,MS_U8 * system_type_reg,MS_U8 * code_rate_idx,MS_U8 * fec_type_idx,MS_U8 * pilot_flag,MS_U32 * u32temp,MS_U8 * code_rate_reg)2603*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetTsDivNum(MS_U32 *u32SymbolRate, MS_U8* system_type_reg, MS_U8 *code_rate_idx, MS_U8 *fec_type_idx, MS_U8 *pilot_flag, MS_U32 *u32temp, MS_U8 *code_rate_reg)
2604*53ee8cc1Swenshuai.xi {
2605*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
2606*53ee8cc1Swenshuai.xi     MS_BOOL     status = true;
2607*53ee8cc1Swenshuai.xi     //MS_U32      u32SymbolRate=0;
2608*53ee8cc1Swenshuai.xi     //float       fSymbolRate;
2609*53ee8cc1Swenshuai.xi     //MS_U8 ISSY_EN = 0;
2610*53ee8cc1Swenshuai.xi     //MS_U8 code_rate_idx = 0;
2611*53ee8cc1Swenshuai.xi     //MS_U8 pilot_flag = 0;
2612*53ee8cc1Swenshuai.xi    // MS_U8 fec_type_idx = 0;
2613*53ee8cc1Swenshuai.xi     MS_U8 mod_type_idx = 0;
2614*53ee8cc1Swenshuai.xi     //MS_U16 k_bch_array[2][11] ={
2615*53ee8cc1Swenshuai.xi      //           {16008, 21408, 25728, 32208, 38688, 43040, 48408, 51648, 53840, 57472, 58192},
2616*53ee8cc1Swenshuai.xi      //           { 3072,  5232,  6312,  7032,  9552, 10632, 11712, 12432, 13152, 14232,     0}};
2617*53ee8cc1Swenshuai.xi     //MS_U16 n_ldpc_array[2] = {64800, 16200};
2618*53ee8cc1Swenshuai.xi     //MS_FLOAT pilot_term = 0;
2619*53ee8cc1Swenshuai.xi     //MS_FLOAT k_bch;
2620*53ee8cc1Swenshuai.xi     //MS_FLOAT n_ldpc;
2621*53ee8cc1Swenshuai.xi     //MS_FLOAT ts_div_num_offset = 2.0;
2622*53ee8cc1Swenshuai.xi     //MS_U32 u32Time_start,u32Time_end;
2623*53ee8cc1Swenshuai.xi     //MS_U32 u32temp;
2624*53ee8cc1Swenshuai.xi     //MS_FLOAT pkt_interval;
2625*53ee8cc1Swenshuai.xi     //MS_U8 time_counter=0;
2626*53ee8cc1Swenshuai.xi 
2627*53ee8cc1Swenshuai.xi      INTERN_DVBS_GetCurrentSymbolRate(u32SymbolRate);
2628*53ee8cc1Swenshuai.xi      //fSymbolRate=u32SymbolRate+0.0;///1000.0;//Symbol Rate(KHz)
2629*53ee8cc1Swenshuai.xi      DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetTsDivNum u32SymbolRate=%d\n", (int)*u32SymbolRate));
2630*53ee8cc1Swenshuai.xi //     DMD_DVBS_MODULATION_TYPE pQAMMode;
2631*53ee8cc1Swenshuai.xi 
2632*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_SYSTEM_TYPE, &u8Data);//V
2633*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetTsDivNum GetCurrentDemodType E_DMD_S2_SYSTEM_TYPE=%d\n", u8Data));//u8Data:0 is S2;  1 is DVBS
2634*53ee8cc1Swenshuai.xi     *system_type_reg=u8Data;
2635*53ee8cc1Swenshuai.xi     if(!u8Data)//DVBS2
2636*53ee8cc1Swenshuai.xi     {
2637*53ee8cc1Swenshuai.xi         /*
2638*53ee8cc1Swenshuai.xi         //Get DVBS2 Code Rate
2639*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_CODE_RATE, &u8Data);//V
2640*53ee8cc1Swenshuai.xi         printf("[S2]INTERN_DVBS_GetTsDivNum DVBS2 E_DMD_S2_CODERATE=0x%x\n", u8Data);
2641*53ee8cc1Swenshuai.xi         switch (u8Data)
2642*53ee8cc1Swenshuai.xi         {
2643*53ee8cc1Swenshuai.xi             case 0x03: //CR 1/2
2644*53ee8cc1Swenshuai.xi                   k_bch=32208.0;
2645*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 5;
2646*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=1_2\n"));
2647*53ee8cc1Swenshuai.xi                break;
2648*53ee8cc1Swenshuai.xi             case 0x01: //CR 1/3
2649*53ee8cc1Swenshuai.xi                   k_bch=21408.0; //8PSK???
2650*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 6;
2651*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=1_3\n"));
2652*53ee8cc1Swenshuai.xi                break;
2653*53ee8cc1Swenshuai.xi             case 0x05: //CR 2/3
2654*53ee8cc1Swenshuai.xi                   k_bch=43040.0;
2655*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 7;
2656*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=2_3\n"));
2657*53ee8cc1Swenshuai.xi                break;
2658*53ee8cc1Swenshuai.xi             case 0x00: //CR 1/4
2659*53ee8cc1Swenshuai.xi                   k_bch=16008.0; //8PSK???
2660*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 8;
2661*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=1_4\n"));
2662*53ee8cc1Swenshuai.xi                break;
2663*53ee8cc1Swenshuai.xi             case 0x06: //CR 3/4
2664*53ee8cc1Swenshuai.xi                   k_bch=48408.0;
2665*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 9;
2666*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=3_4\n"));
2667*53ee8cc1Swenshuai.xi                break;
2668*53ee8cc1Swenshuai.xi             case 0x02: //CR 2/5
2669*53ee8cc1Swenshuai.xi                   k_bch=25728.0; //8PSK???
2670*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 10;
2671*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=2_5\n"));
2672*53ee8cc1Swenshuai.xi                break;
2673*53ee8cc1Swenshuai.xi             case 0x04: //CR 3/5
2674*53ee8cc1Swenshuai.xi                   k_bch=38688.0;
2675*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 11;
2676*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=3_5\n"));
2677*53ee8cc1Swenshuai.xi                break;
2678*53ee8cc1Swenshuai.xi             case 0x07: //CR 4/5
2679*53ee8cc1Swenshuai.xi                   k_bch=51648.0;
2680*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 12;
2681*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=4_5\n"));
2682*53ee8cc1Swenshuai.xi                break;
2683*53ee8cc1Swenshuai.xi             case 0x08: //CR 5/6
2684*53ee8cc1Swenshuai.xi                   k_bch=53840.0;
2685*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 13;
2686*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=5_6\n"));
2687*53ee8cc1Swenshuai.xi                break;
2688*53ee8cc1Swenshuai.xi             case 0x09: //CR 8/9
2689*53ee8cc1Swenshuai.xi                   k_bch=57472.0;
2690*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 14;
2691*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=8_9\n"));
2692*53ee8cc1Swenshuai.xi                break;
2693*53ee8cc1Swenshuai.xi             case 0x0A: //CR 9/10
2694*53ee8cc1Swenshuai.xi                   k_bch=58192.0;
2695*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 15;
2696*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate=9_10\n"));
2697*53ee8cc1Swenshuai.xi                break;
2698*53ee8cc1Swenshuai.xi             default:
2699*53ee8cc1Swenshuai.xi                   k_bch=58192.0;
2700*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 15;
2701*53ee8cc1Swenshuai.xi                   DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS2_GetCurrentCodeRate= default 9_10\n"));
2702*53ee8cc1Swenshuai.xi                break;
2703*53ee8cc1Swenshuai.xi         }   //printf("INTERN_DVBS_GetTsDivNum k_bch=%ld\n", (MS_U32)k_bch);
2704*53ee8cc1Swenshuai.xi          */
2705*53ee8cc1Swenshuai.xi         //INTERN_DVBS_GetCurrentModulationType(&pQAMMode);  //V
2706*53ee8cc1Swenshuai.xi         //printf("INTERN_DVBS_GetTsDivNum Mod_order=%d\n", modulation_order);
2707*53ee8cc1Swenshuai.xi 
2708*53ee8cc1Swenshuai.xi         // pilot_flag     =>   0 : off    1 : on
2709*53ee8cc1Swenshuai.xi         // fec_type_idx   =>   0 : normal 1 : short
2710*53ee8cc1Swenshuai.xi         // mod_type_idx   =>   0 : QPSK   1 : 8PSK   2 : 16APSK   3 : 32APSK
2711*53ee8cc1Swenshuai.xi         // code_rate_idx  =>   d0: 1/4, d1: 1/3, d2: 2/5, d3: 1/2, d4: 3/5, d5: 2/3, d6: 3/4, d7: 4/5, d8: 5/6, d9: 8/9, d10: 9/10
2712*53ee8cc1Swenshuai.xi         //set TS clock rate
2713*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_CODE_RATE, code_rate_idx);
2714*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_FEC_TYPE, fec_type_idx);
2715*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MOD_TYPE, &mod_type_idx);
2716*53ee8cc1Swenshuai.xi         modulation_order = mod_type_idx;
2717*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_PILOT_FLAG, pilot_flag);
2718*53ee8cc1Swenshuai.xi         //MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_PILOT_FLAG, &u8Data);
2719*53ee8cc1Swenshuai.xi 
2720*53ee8cc1Swenshuai.xi        /*
2721*53ee8cc1Swenshuai.xi 	MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_ISSY_ACTIVE, ISSY_EN);
2722*53ee8cc1Swenshuai.xi         if(*ISSY_EN==0)
2723*53ee8cc1Swenshuai.xi         {
2724*53ee8cc1Swenshuai.xi             k_bch = k_bch_array[fec_type_idx][code_rate_idx];
2725*53ee8cc1Swenshuai.xi             n_ldpc = n_ldpc_array[fec_type_idx];
2726*53ee8cc1Swenshuai.xi             pilot_term = ((float) n_ldpc / modulation_order / 1440 * 36) * pilot_flag;
2727*53ee8cc1Swenshuai.xi             if(sDMD_DVBS_Info.bSerialTS)//serial mode
2728*53ee8cc1Swenshuai.xi             {
2729*53ee8cc1Swenshuai.xi                 *fTSDivNum =(288000.0/(k_bch/((n_ldpc/modulation_order+90+pilot_term)/u32SymbolRate)) - ts_div_num_offset);
2730*53ee8cc1Swenshuai.xi                 *fTSDivNum = (*fTSDivNum-1)/2;// since  288/(2(fTSDivNum+1)) = 288/TS_RATE = A  ==> fTSDivNum = (A-1)/2
2731*53ee8cc1Swenshuai.xi             }
2732*53ee8cc1Swenshuai.xi             else//parallel mode
2733*53ee8cc1Swenshuai.xi             {
2734*53ee8cc1Swenshuai.xi                 *fTSDivNum = (288000.0/(k_bch/((n_ldpc/modulation_order+90+pilot_term)/u32SymbolRate)/8) - ts_div_num_offset);
2735*53ee8cc1Swenshuai.xi                 *fTSDivNum = (*fTSDivNum-1)/2;
2736*53ee8cc1Swenshuai.xi             }
2737*53ee8cc1Swenshuai.xi         }
2738*53ee8cc1Swenshuai.xi         else if(*ISSY_EN==1)//ISSY = 1
2739*53ee8cc1Swenshuai.xi         {
2740*53ee8cc1Swenshuai.xi                //u32Time_start = msAPI_Timer_GetTime0();
2741*53ee8cc1Swenshuai.xi                time_counter=0;
2742*53ee8cc1Swenshuai.xi             do
2743*53ee8cc1Swenshuai.xi             {
2744*53ee8cc1Swenshuai.xi                  MDrv_SYS_DMD_VD_MBX_ReadReg((0x3E00 + 0x4D*2), &u8Data);//DVBS2OPPRO_ISCR_CAL_DONE     (_REG_DVBS2OPPRO(0x4D)+0)
2745*53ee8cc1Swenshuai.xi                  u8Data &= 0x01;
2746*53ee8cc1Swenshuai.xi                 // u32Time_end =msAPI_Timer_GetTime0();
2747*53ee8cc1Swenshuai.xi                 MsOS_DelayTask(1);
2748*53ee8cc1Swenshuai.xi                 time_counter = time_counter +1;
2749*53ee8cc1Swenshuai.xi             }while( (u8Data!=0x01) && ( (time_counter )< 50) );
2750*53ee8cc1Swenshuai.xi 
2751*53ee8cc1Swenshuai.xi             //read pkt interval
2752*53ee8cc1Swenshuai.xi             MDrv_SYS_DMD_VD_MBX_ReadReg((0x3E00 + 0x70*2), &u8Data);
2753*53ee8cc1Swenshuai.xi             *u32temp = u8Data;
2754*53ee8cc1Swenshuai.xi             MDrv_SYS_DMD_VD_MBX_ReadReg((DVBS2OPPRO_REG_BASE + 0x70*2+1), &u8Data);
2755*53ee8cc1Swenshuai.xi             *u32temp |= (MS_U32)u8Data<<8;
2756*53ee8cc1Swenshuai.xi             MDrv_SYS_DMD_VD_MBX_ReadReg((DVBS2OPPRO_REG_BASE + 0x71*2), &u8Data);
2757*53ee8cc1Swenshuai.xi             *u32temp |= (MS_U32)u8Data<<16;
2758*53ee8cc1Swenshuai.xi             MDrv_SYS_DMD_VD_MBX_ReadReg((DVBS2OPPRO_REG_BASE + 0x71*2+1), &u8Data);
2759*53ee8cc1Swenshuai.xi             *u32temp |= (MS_U32)u8Data<<24;
2760*53ee8cc1Swenshuai.xi 
2761*53ee8cc1Swenshuai.xi             pkt_interval = (MS_FLOAT) u32temp / 1024.0;
2762*53ee8cc1Swenshuai.xi             if(sDMD_DVBS_Info.bSerialTS)//serial mode
2763*53ee8cc1Swenshuai.xi             {
2764*53ee8cc1Swenshuai.xi                  *fTSDivNum=288000.0 / (188*8*u32SymbolRate/pkt_interval) - ts_div_num_offset;
2765*53ee8cc1Swenshuai.xi                  *fTSDivNum = (*fTSDivNum-1)/2;
2766*53ee8cc1Swenshuai.xi             }
2767*53ee8cc1Swenshuai.xi             else
2768*53ee8cc1Swenshuai.xi             {
2769*53ee8cc1Swenshuai.xi                  *fTSDivNum=288000.0 / (188*u32SymbolRate/pkt_interval) - ts_div_num_offset;
2770*53ee8cc1Swenshuai.xi                 *fTSDivNum = (*fTSDivNum-1)/2;
2771*53ee8cc1Swenshuai.xi             }
2772*53ee8cc1Swenshuai.xi 
2773*53ee8cc1Swenshuai.xi         }
2774*53ee8cc1Swenshuai.xi         else
2775*53ee8cc1Swenshuai.xi         {
2776*53ee8cc1Swenshuai.xi            // *fTSDivNum =0x0A;
2777*53ee8cc1Swenshuai.xi         }
2778*53ee8cc1Swenshuai.xi 
2779*53ee8cc1Swenshuai.xi         if(*fTSDivNum>255)
2780*53ee8cc1Swenshuai.xi             *fTSDivNum=255;
2781*53ee8cc1Swenshuai.xi         if(*fTSDivNum<1)
2782*53ee8cc1Swenshuai.xi             *fTSDivNum=1;
2783*53ee8cc1Swenshuai.xi              */
2784*53ee8cc1Swenshuai.xi #if 0
2785*53ee8cc1Swenshuai.xi        //printf("INTERN_DVBS_GetTsDivNum Pilot E_DMD_S2_MB_DMDTOP_DBG_9=%d\n", u8Data);
2786*53ee8cc1Swenshuai.xi        /*if(u8Data) // Pilot ON
2787*53ee8cc1Swenshuai.xi              printf(">>>INTERN_DVBS_GetTsDivNum Pilot ON<<<\n");
2788*53ee8cc1Swenshuai.xi          else //Pilot off
2789*53ee8cc1Swenshuai.xi              printf(">>>INTERN_DVBS_GetTsDivNum Pilot off<<<\n");
2790*53ee8cc1Swenshuai.xi          */
2791*53ee8cc1Swenshuai.xi        if(_bSerialTS)
2792*53ee8cc1Swenshuai.xi        {
2793*53ee8cc1Swenshuai.xi           if(u8Data)//if pilot ON
2794*53ee8cc1Swenshuai.xi           {
2795*53ee8cc1Swenshuai.xi             if(modulation_order==2)
2796*53ee8cc1Swenshuai.xi                *u8TSDivNum = (MS_U8)(144000/(k_bch/((64800/modulation_order+90+36*22)/u32SymbolRate)) - 3);
2797*53ee8cc1Swenshuai.xi             else if(modulation_order==3)
2798*53ee8cc1Swenshuai.xi                *u8TSDivNum = (MS_U8)(144000/(k_bch/((64800/modulation_order+90+36*15)/u32SymbolRate)) - 3);
2799*53ee8cc1Swenshuai.xi           }
2800*53ee8cc1Swenshuai.xi           else
2801*53ee8cc1Swenshuai.xi             *u8TSDivNum = (MS_U8)(144000/(k_bch/((64800/modulation_order+90)/u32SymbolRate)) - 3);
2802*53ee8cc1Swenshuai.xi         }
2803*53ee8cc1Swenshuai.xi         else//Parallel mode
2804*53ee8cc1Swenshuai.xi         {
2805*53ee8cc1Swenshuai.xi             if(u8Data)
2806*53ee8cc1Swenshuai.xi             {
2807*53ee8cc1Swenshuai.xi                if(modulation_order==2)
2808*53ee8cc1Swenshuai.xi                   *u8TSDivNum = (MS_U8)(float)(144000/(k_bch/((64800/modulation_order+90.0+36*22)/u32SymbolRate)/8.0) - 3);
2809*53ee8cc1Swenshuai.xi                else if(modulation_order==3)
2810*53ee8cc1Swenshuai.xi                   *u8TSDivNum = (MS_U8)(float)(144000/(k_bch/((64800/modulation_order+90.0+36*15)/u32SymbolRate)/8.0) - 3);
2811*53ee8cc1Swenshuai.xi             }
2812*53ee8cc1Swenshuai.xi             else
2813*53ee8cc1Swenshuai.xi                *u8TSDivNum = (MS_U8)(float)(144000/(k_bch/((64800/modulation_order+90.0)/u32SymbolRate)/8.0) - 3);
2814*53ee8cc1Swenshuai.xi         }
2815*53ee8cc1Swenshuai.xi #endif
2816*53ee8cc1Swenshuai.xi     }
2817*53ee8cc1Swenshuai.xi     else                                            //S
2818*53ee8cc1Swenshuai.xi     {
2819*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSTFEC_REG_BASE + 0x3A*2, &u8Data);
2820*53ee8cc1Swenshuai.xi         //u8_gCodeRate = (u8Data & 0x70)>>4;
2821*53ee8cc1Swenshuai.xi         //DVBS Code Rate
2822*53ee8cc1Swenshuai.xi         //switch (u8_gCodeRate)
2823*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_CODE_RATE, &u8Data);
2824*53ee8cc1Swenshuai.xi 	 *code_rate_reg=u8Data;
2825*53ee8cc1Swenshuai.xi         switch (u8Data)
2826*53ee8cc1Swenshuai.xi         {
2827*53ee8cc1Swenshuai.xi             case 0x00: //CR 1/2
2828*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 0;
2829*53ee8cc1Swenshuai.xi                DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetTsDivNum INTERN_DVBS_GetCurrentCodeRate=1_2\n"));
2830*53ee8cc1Swenshuai.xi                /*
2831*53ee8cc1Swenshuai.xi 		    if(sDMD_DVBS_Info.bSerialTS)
2832*53ee8cc1Swenshuai.xi                       *fTSDivNum = (288000.0/((1.0/2.0)*(188.0/204.0)*u32SymbolRate*2) - 5);
2833*53ee8cc1Swenshuai.xi                   else
2834*53ee8cc1Swenshuai.xi                       *fTSDivNum = (288000.0/((1.0/2.0)*(188.0/204.0)*u32SymbolRate*2/8.0) - 5);
2835*53ee8cc1Swenshuai.xi 
2836*53ee8cc1Swenshuai.xi                *fTSDivNum = (*fTSDivNum-1)/2;
2837*53ee8cc1Swenshuai.xi                 if(*fTSDivNum>255)
2838*53ee8cc1Swenshuai.xi                     *fTSDivNum=255;
2839*53ee8cc1Swenshuai.xi                 if(*fTSDivNum<1)
2840*53ee8cc1Swenshuai.xi                     *fTSDivNum=1;
2841*53ee8cc1Swenshuai.xi                     */
2842*53ee8cc1Swenshuai.xi                break;
2843*53ee8cc1Swenshuai.xi             case 0x01: //CR 2/3
2844*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 1;
2845*53ee8cc1Swenshuai.xi                DBG_INTERN_DVBS(printf("INTERN_DVBS_GetTsDivNum INTERN_DVBS_GetCurrentCodeRate=2_3\n"));
2846*53ee8cc1Swenshuai.xi                   /*
2847*53ee8cc1Swenshuai.xi 		    if(sDMD_DVBS_Info.bSerialTS)
2848*53ee8cc1Swenshuai.xi                       *fTSDivNum = (MS_U8)(288000.0/((2.0/3.0)*(188.0/204.0)*u32SymbolRate*2) - 5);
2849*53ee8cc1Swenshuai.xi                   else
2850*53ee8cc1Swenshuai.xi                 *fTSDivNum = (MS_U8)(288000.0/((2.0/3.0)*(188.0/204.0)*u32SymbolRate*2/8.0) - 5);
2851*53ee8cc1Swenshuai.xi 
2852*53ee8cc1Swenshuai.xi                *fTSDivNum = (*fTSDivNum-1)/2;
2853*53ee8cc1Swenshuai.xi                 if(*fTSDivNum>255)
2854*53ee8cc1Swenshuai.xi                     *fTSDivNum=255;
2855*53ee8cc1Swenshuai.xi                 if(*fTSDivNum<1)
2856*53ee8cc1Swenshuai.xi                     *fTSDivNum=1;
2857*53ee8cc1Swenshuai.xi                     */
2858*53ee8cc1Swenshuai.xi                break;
2859*53ee8cc1Swenshuai.xi             case 0x02: //CR 3/4
2860*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 2;
2861*53ee8cc1Swenshuai.xi                DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetTsDivNum INTERN_DVBS_GetCurrentCodeRate=3_4\n"));
2862*53ee8cc1Swenshuai.xi                  /*
2863*53ee8cc1Swenshuai.xi 		    if(sDMD_DVBS_Info.bSerialTS)
2864*53ee8cc1Swenshuai.xi                       *fTSDivNum = (288000.0/((3.0/4.0)*(188.0/204.0)*u32SymbolRate*2) - 5);
2865*53ee8cc1Swenshuai.xi                   else
2866*53ee8cc1Swenshuai.xi                 *fTSDivNum = (288000.0/((3.0/4.0)*(188.0/204.0)*u32SymbolRate*2/8.0) - 5);
2867*53ee8cc1Swenshuai.xi                *fTSDivNum = (*fTSDivNum-1)/2;
2868*53ee8cc1Swenshuai.xi                 if(*fTSDivNum>255)
2869*53ee8cc1Swenshuai.xi                     *fTSDivNum=255;
2870*53ee8cc1Swenshuai.xi                 if(*fTSDivNum<1)
2871*53ee8cc1Swenshuai.xi                     *fTSDivNum=1;
2872*53ee8cc1Swenshuai.xi                     */
2873*53ee8cc1Swenshuai.xi                break;
2874*53ee8cc1Swenshuai.xi             case 0x03: //CR 5/6
2875*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 3;
2876*53ee8cc1Swenshuai.xi                DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetTsDivNum INTERN_DVBS_GetCurrentCodeRate=5_6\n"));
2877*53ee8cc1Swenshuai.xi                   /*
2878*53ee8cc1Swenshuai.xi 		    if(sDMD_DVBS_Info.bSerialTS)
2879*53ee8cc1Swenshuai.xi                       *fTSDivNum = (288000.0/((5.0/6.0)*(188.0/204.0)*u32SymbolRate*2) - 5);
2880*53ee8cc1Swenshuai.xi                   else
2881*53ee8cc1Swenshuai.xi                 *fTSDivNum = (288000.0/((5.0/6.0)*(188.0/204.0)*u32SymbolRate*2/8.0) - 5);
2882*53ee8cc1Swenshuai.xi 
2883*53ee8cc1Swenshuai.xi                *fTSDivNum = (*fTSDivNum-1)/2;
2884*53ee8cc1Swenshuai.xi                 if(*fTSDivNum>255)
2885*53ee8cc1Swenshuai.xi                     *fTSDivNum=255;
2886*53ee8cc1Swenshuai.xi                 if(*fTSDivNum<1)
2887*53ee8cc1Swenshuai.xi                     *fTSDivNum=1;
2888*53ee8cc1Swenshuai.xi                   */
2889*53ee8cc1Swenshuai.xi                break;
2890*53ee8cc1Swenshuai.xi             case 0x04: //CR 7/8
2891*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 4;
2892*53ee8cc1Swenshuai.xi                DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetTsDivNum INTERN_DVBS_GetCurrentCodeRate=7_8\n"));
2893*53ee8cc1Swenshuai.xi                   /*
2894*53ee8cc1Swenshuai.xi 		    if(sDMD_DVBS_Info.bSerialTS)
2895*53ee8cc1Swenshuai.xi                       *fTSDivNum =(288000.0/((7.0/8.0)*(188.0/204.0)*u32SymbolRate*2) - 5);
2896*53ee8cc1Swenshuai.xi                   else
2897*53ee8cc1Swenshuai.xi                 *fTSDivNum = (288000.0/((7.0/8.0)*(188.0/204.0)*u32SymbolRate*2/8.0) - 5);
2898*53ee8cc1Swenshuai.xi 
2899*53ee8cc1Swenshuai.xi                *fTSDivNum = (*fTSDivNum-1)/2;
2900*53ee8cc1Swenshuai.xi             if(*fTSDivNum>255)
2901*53ee8cc1Swenshuai.xi                 *fTSDivNum=255;
2902*53ee8cc1Swenshuai.xi             if(*fTSDivNum<1)
2903*53ee8cc1Swenshuai.xi                 *fTSDivNum=1;
2904*53ee8cc1Swenshuai.xi                 */
2905*53ee8cc1Swenshuai.xi                break;
2906*53ee8cc1Swenshuai.xi             default:
2907*53ee8cc1Swenshuai.xi                   _u8_DVBS2_CurrentCodeRate = 4;
2908*53ee8cc1Swenshuai.xi                DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetTsDivNum INTERN_DVBS_GetCurrentCodeRate= default 7_8\n"));
2909*53ee8cc1Swenshuai.xi                  /*
2910*53ee8cc1Swenshuai.xi 		    if(sDMD_DVBS_Info.bSerialTS)
2911*53ee8cc1Swenshuai.xi                       *fTSDivNum = (288000.0/((7.0/8.0)*(188.0/204.0)*u32SymbolRate*2) - 5);
2912*53ee8cc1Swenshuai.xi                   else
2913*53ee8cc1Swenshuai.xi                 *fTSDivNum = (288000.0/((7.0/8.0)*(188.0/204.0)*u32SymbolRate*2/8.0) - 5);
2914*53ee8cc1Swenshuai.xi 
2915*53ee8cc1Swenshuai.xi                *fTSDivNum = (*fTSDivNum-1)/2;
2916*53ee8cc1Swenshuai.xi             if(*fTSDivNum>255)
2917*53ee8cc1Swenshuai.xi                 *fTSDivNum=255;
2918*53ee8cc1Swenshuai.xi             if(*fTSDivNum<1)
2919*53ee8cc1Swenshuai.xi                 *fTSDivNum=1;
2920*53ee8cc1Swenshuai.xi                 */
2921*53ee8cc1Swenshuai.xi                break;
2922*53ee8cc1Swenshuai.xi         }
2923*53ee8cc1Swenshuai.xi     } //printf("INTERN_DVBS_GetTsDivNum u8TSClk = 0x%x\n", *u8TSDivNum);
2924*53ee8cc1Swenshuai.xi     return status;
2925*53ee8cc1Swenshuai.xi }
2926*53ee8cc1Swenshuai.xi 
INTERN_DVBS_GetLock(DMD_DVBS_GETLOCK_TYPE eType,MS_U16 fCurrRFPowerDbm,MS_U16 fNoChannelRFPowerDbm,MS_U32 u32TimeInterval)2927*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetLock(DMD_DVBS_GETLOCK_TYPE eType, MS_U16 fCurrRFPowerDbm, MS_U16 fNoChannelRFPowerDbm, MS_U32 u32TimeInterval)
2928*53ee8cc1Swenshuai.xi {
2929*53ee8cc1Swenshuai.xi     MS_U8 u8Data =0; //MS_U8 u8Data2 =0;
2930*53ee8cc1Swenshuai.xi     MS_U8 bRet = TRUE;
2931*53ee8cc1Swenshuai.xi     //MS_FLOAT fTSDivNum=0;
2932*53ee8cc1Swenshuai.xi 
2933*53ee8cc1Swenshuai.xi     switch( eType )
2934*53ee8cc1Swenshuai.xi     {
2935*53ee8cc1Swenshuai.xi         case DMD_DVBS_GETLOCK:
2936*53ee8cc1Swenshuai.xi #if (INTERN_DVBS_INTERNAL_DEBUG)
2937*53ee8cc1Swenshuai.xi             INTERN_DVBS_info();
2938*53ee8cc1Swenshuai.xi #endif
2939*53ee8cc1Swenshuai.xi             bRet &= MDrv_SYS_DMD_VD_MBX_ReadReg((TOP_REG_BASE + 0x60*2), &u8Data);
2940*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD",">>>INTERN_DVBS_GetLock manual tune=%d<<<\n", u8Data));
2941*53ee8cc1Swenshuai.xi             if ((u8Data&0x02)==0x00)//manual mode
2942*53ee8cc1Swenshuai.xi             {
2943*53ee8cc1Swenshuai.xi                 bRet &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_STATE_FLAG, &u8Data);
2944*53ee8cc1Swenshuai.xi                 DBG_INTERN_DVBS(ULOGD("DEMOD",">>>INTERN_DVBS_GetLock MailBox state=%d<<<\n", u8Data));
2945*53ee8cc1Swenshuai.xi 
2946*53ee8cc1Swenshuai.xi                 if((u8Data == 15) || (u8Data == 16))
2947*53ee8cc1Swenshuai.xi                 {
2948*53ee8cc1Swenshuai.xi                     if (u8Data==15)
2949*53ee8cc1Swenshuai.xi                     {
2950*53ee8cc1Swenshuai.xi                         _bDemodType=FALSE;   //S
2951*53ee8cc1Swenshuai.xi                         DBG_INTERN_DVBS(ULOGD("DEMOD",">>>INTERN_DVBS_Demod DVBS Lock<<<\n"));
2952*53ee8cc1Swenshuai.xi                     }
2953*53ee8cc1Swenshuai.xi                     else if(u8Data==16)
2954*53ee8cc1Swenshuai.xi                     {
2955*53ee8cc1Swenshuai.xi                         _bDemodType=TRUE;    //S2
2956*53ee8cc1Swenshuai.xi                         DBG_INTERN_DVBS(ULOGD("DEMOD",">>>INTERN_DVBS_Demod DVBS2 Lock<<<\n"));
2957*53ee8cc1Swenshuai.xi                     }
2958*53ee8cc1Swenshuai.xi                     if(g_dvbs_lock == 0)
2959*53ee8cc1Swenshuai.xi                     {
2960*53ee8cc1Swenshuai.xi                         g_dvbs_lock = 1;
2961*53ee8cc1Swenshuai.xi                     }
2962*53ee8cc1Swenshuai.xi 
2963*53ee8cc1Swenshuai.xi                     if(u8DemodLockFlag==0)
2964*53ee8cc1Swenshuai.xi                     {
2965*53ee8cc1Swenshuai.xi                         u8DemodLockFlag=1;
2966*53ee8cc1Swenshuai.xi 
2967*53ee8cc1Swenshuai.xi                         // caculate TS clock divider number
2968*53ee8cc1Swenshuai.xi                         /*
2969*53ee8cc1Swenshuai.xi                         INTERN_DVBS_GetTsDivNum(&fTSDivNum);  //ts_div_num
2970*53ee8cc1Swenshuai.xi                         u8Data = (MS_U8)fTSDivNum;
2971*53ee8cc1Swenshuai.xi                         DBG_INTERN_DVBS(printf(">>>INTERN_DVBS_GetLock TsClkDivNum = 0x%x<<<\n", u8Data));
2972*53ee8cc1Swenshuai.xi 
2973*53ee8cc1Swenshuai.xi                         if (u8Data > 0x1F)
2974*53ee8cc1Swenshuai.xi                             u8Data=0x1F;
2975*53ee8cc1Swenshuai.xi                         //if (u8Data < 0x05) u8Data=0x05;
2976*53ee8cc1Swenshuai.xi                         HAL_DMD_RIU_WriteByte(0x103300, u8Data);
2977*53ee8cc1Swenshuai.xi 
2978*53ee8cc1Swenshuai.xi                         //Ts Output Enable
2979*53ee8cc1Swenshuai.xi                         HAL_DMD_RIU_WriteByte(0x101eaa,0x10);
2980*53ee8cc1Swenshuai.xi                         */
2981*53ee8cc1Swenshuai.xi                     }
2982*53ee8cc1Swenshuai.xi                     DBG_INTERN_DVBS(ULOGD("DEMOD","@INTERN_DVBS_Demod Lock+++\n"));
2983*53ee8cc1Swenshuai.xi                     bRet = TRUE;
2984*53ee8cc1Swenshuai.xi                 }
2985*53ee8cc1Swenshuai.xi                 else
2986*53ee8cc1Swenshuai.xi                 {
2987*53ee8cc1Swenshuai.xi                     if(g_dvbs_lock == 1)
2988*53ee8cc1Swenshuai.xi                     {
2989*53ee8cc1Swenshuai.xi                         g_dvbs_lock = 0;
2990*53ee8cc1Swenshuai.xi                         u8DemodLockFlag=0;
2991*53ee8cc1Swenshuai.xi                     }
2992*53ee8cc1Swenshuai.xi                     DBG_INTERN_DVBS(ULOGD("DEMOD","@INTERN_DVBS_Demod UnLock---\n"));
2993*53ee8cc1Swenshuai.xi                     bRet = FALSE;
2994*53ee8cc1Swenshuai.xi                 }
2995*53ee8cc1Swenshuai.xi 
2996*53ee8cc1Swenshuai.xi                 if(_bSerialTS==1)
2997*53ee8cc1Swenshuai.xi                 {
2998*53ee8cc1Swenshuai.xi                     if (bRet==FALSE)
2999*53ee8cc1Swenshuai.xi                     {
3000*53ee8cc1Swenshuai.xi                         _bTSDataSwap=FALSE;
3001*53ee8cc1Swenshuai.xi                     }
3002*53ee8cc1Swenshuai.xi                     else
3003*53ee8cc1Swenshuai.xi                     {
3004*53ee8cc1Swenshuai.xi                         if (_bTSDataSwap==FALSE)
3005*53ee8cc1Swenshuai.xi                         {
3006*53ee8cc1Swenshuai.xi                             _bTSDataSwap=TRUE;
3007*53ee8cc1Swenshuai.xi                             MDrv_SYS_DMD_VD_MBX_ReadReg( (DVBTM_REG_BASE + 0x20*2), &u8Data);//DVBTM_REG_BASE
3008*53ee8cc1Swenshuai.xi                             u8Data^=0x20;//h0020    h0020    5    5    reg_ts_data_reverse
3009*53ee8cc1Swenshuai.xi                             MDrv_SYS_DMD_VD_MBX_WriteReg( (DVBTM_REG_BASE + 0x20*2), u8Data);
3010*53ee8cc1Swenshuai.xi                         }
3011*53ee8cc1Swenshuai.xi                     }
3012*53ee8cc1Swenshuai.xi                 }
3013*53ee8cc1Swenshuai.xi             }
3014*53ee8cc1Swenshuai.xi             else
3015*53ee8cc1Swenshuai.xi             {
3016*53ee8cc1Swenshuai.xi                 bRet = TRUE;
3017*53ee8cc1Swenshuai.xi             }
3018*53ee8cc1Swenshuai.xi             break;
3019*53ee8cc1Swenshuai.xi 
3020*53ee8cc1Swenshuai.xi         default:
3021*53ee8cc1Swenshuai.xi             bRet = FALSE;
3022*53ee8cc1Swenshuai.xi     }
3023*53ee8cc1Swenshuai.xi     return bRet;
3024*53ee8cc1Swenshuai.xi }
3025*53ee8cc1Swenshuai.xi 
INTERN_DVBS_GetTunrSignalLevel_PWR(MS_U16 * u16Data)3026*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetTunrSignalLevel_PWR(MS_U16 *u16Data)// Need check debug out table
3027*53ee8cc1Swenshuai.xi {
3028*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
3029*53ee8cc1Swenshuai.xi     MS_U8  u8Data =0;
3030*53ee8cc1Swenshuai.xi     //MS_U8  u8Index =0;
3031*53ee8cc1Swenshuai.xi     //float  fCableLess = 0.0;
3032*53ee8cc1Swenshuai.xi /*
3033*53ee8cc1Swenshuai.xi     if (FALSE == INTERN_DVBS_GetLock(DMD_DVBS_GETLOCK, 200.0f, -200.0f, 0) )//Demod unlock
3034*53ee8cc1Swenshuai.xi     {
3035*53ee8cc1Swenshuai.xi         fCableLess = 0;
3036*53ee8cc1Swenshuai.xi     }
3037*53ee8cc1Swenshuai.xi */
3038*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE+0x11*2, &u8Data);//FRONTEND_AGC_DEBUG_SEL
3039*53ee8cc1Swenshuai.xi     u8Data=(u8Data&0xF0)|0x03;
3040*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTEND_REG_BASE+0x11*2, u8Data);
3041*53ee8cc1Swenshuai.xi 
3042*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE+0x02, &u8Data);//FRONTEND_LATCH
3043*53ee8cc1Swenshuai.xi     u8Data|=0x80;
3044*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTEND_REG_BASE+0x02, u8Data);
3045*53ee8cc1Swenshuai.xi 
3046*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE+0x12*2+1, &u8Data);//FRONTEND_AGC_DEBUG_OUT_R1
3047*53ee8cc1Swenshuai.xi     *u16Data=u8Data;
3048*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE+0x12*2, &u8Data);//FRONTEND_AGC_DEBUG_OUT_R0
3049*53ee8cc1Swenshuai.xi     *u16Data=(*u16Data<<8)|u8Data;
3050*53ee8cc1Swenshuai.xi     //printf("===========================Tuner 65535-u16Data = %d\n", (65535-u16Data));
3051*53ee8cc1Swenshuai.xi     //MsOS_DelayTask(400);
3052*53ee8cc1Swenshuai.xi 
3053*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE+0x02, &u8Data);//FRONTEND_LOAD0
3054*53ee8cc1Swenshuai.xi     u8Data&=~(0x80);
3055*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTEND_REG_BASE+0x02, u8Data);
3056*53ee8cc1Swenshuai.xi /*
3057*53ee8cc1Swenshuai.xi     if (status==FALSE)
3058*53ee8cc1Swenshuai.xi     {
3059*53ee8cc1Swenshuai.xi         DBG_GET_SIGNAL_DVBS(printf("INTERN_DVBS GetSignalStrength fail!!! \n "));
3060*53ee8cc1Swenshuai.xi         fCableLess = 0;
3061*53ee8cc1Swenshuai.xi     }
3062*53ee8cc1Swenshuai.xi */
3063*53ee8cc1Swenshuai.xi    // printf("#### INTERN_DVBS_GetTunrSignalLevel_PWR u16Data = %d\n", (int)u16Data);
3064*53ee8cc1Swenshuai.xi 	/*
3065*53ee8cc1Swenshuai.xi     for (u8Index=0; u8Index < (sizeof(_u16SignalLevel)/sizeof(_u16SignalLevel[0])); u8Index++)
3066*53ee8cc1Swenshuai.xi     {
3067*53ee8cc1Swenshuai.xi         if ((65535 - u16Data) <= _u16SignalLevel[u8Index][0])
3068*53ee8cc1Swenshuai.xi         {
3069*53ee8cc1Swenshuai.xi             if (u8Index >=1)
3070*53ee8cc1Swenshuai.xi             {
3071*53ee8cc1Swenshuai.xi                 fCableLess = (float)(_u16SignalLevel[u8Index][1])+((float)(_u16SignalLevel[u8Index][0] - (65535 - u16Data)) / (float)(_u16SignalLevel[u8Index][0] - _u16SignalLevel[u8Index-1][0]))*(float)(_u16SignalLevel[u8Index-1][1] - _u16SignalLevel[u8Index][1]);
3072*53ee8cc1Swenshuai.xi             }
3073*53ee8cc1Swenshuai.xi             else
3074*53ee8cc1Swenshuai.xi             {
3075*53ee8cc1Swenshuai.xi                 fCableLess = _u16SignalLevel[u8Index][1];
3076*53ee8cc1Swenshuai.xi             }
3077*53ee8cc1Swenshuai.xi         }
3078*53ee8cc1Swenshuai.xi     }
3079*53ee8cc1Swenshuai.xi //---------------------------------------------------
3080*53ee8cc1Swenshuai.xi     if (fCableLess >= 350)
3081*53ee8cc1Swenshuai.xi         fCableLess = fCableLess - 35;
3082*53ee8cc1Swenshuai.xi     else if ((fCableLess < 350) && (fCableLess >= 250))
3083*53ee8cc1Swenshuai.xi         fCableLess = fCableLess - 25;
3084*53ee8cc1Swenshuai.xi     else
3085*53ee8cc1Swenshuai.xi         fCableLess = fCableLess - 5;
3086*53ee8cc1Swenshuai.xi 
3087*53ee8cc1Swenshuai.xi     if (fCableLess < 0)
3088*53ee8cc1Swenshuai.xi         fCableLess = 0;
3089*53ee8cc1Swenshuai.xi     if (fCableLess > 920)
3090*53ee8cc1Swenshuai.xi         fCableLess = 920;
3091*53ee8cc1Swenshuai.xi 
3092*53ee8cc1Swenshuai.xi     fCableLess = (-1.0)*(fCableLess/10.0);
3093*53ee8cc1Swenshuai.xi 
3094*53ee8cc1Swenshuai.xi     //printf("===========================fCableLess2 = %.2f\n",fCableLess);
3095*53ee8cc1Swenshuai.xi 
3096*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf("INTERN_DVBS GetSignalStrength %f\n", fCableLess));
3097*53ee8cc1Swenshuai.xi */
3098*53ee8cc1Swenshuai.xi     return status;
3099*53ee8cc1Swenshuai.xi }
3100*53ee8cc1Swenshuai.xi 
3101*53ee8cc1Swenshuai.xi /****************************************************************************
3102*53ee8cc1Swenshuai.xi   Subject:    To get the Post viterbi BER
3103*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_GetPostViterbiBer
3104*53ee8cc1Swenshuai.xi   Parmeter:  Quility
3105*53ee8cc1Swenshuai.xi   Return:       E_RESULT_SUCCESS
3106*53ee8cc1Swenshuai.xi                    E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBC_VIT_STATUS_NG
3107*53ee8cc1Swenshuai.xi   Remark:     For the Performance issue, here we just return the Post Value.(Not BER)
3108*53ee8cc1Swenshuai.xi                    We will not read the Period, and have the "/256/8"
3109*53ee8cc1Swenshuai.xi *****************************************************************************/
3110*53ee8cc1Swenshuai.xi 
INTERN_DVBS_GetPostViterbiBer(MS_U32 * BitErr,MS_U16 * BitErrPeriod)3111*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetPostViterbiBer(MS_U32 *BitErr, MS_U16 *BitErrPeriod)//POST BER //V
3112*53ee8cc1Swenshuai.xi {
3113*53ee8cc1Swenshuai.xi     MS_BOOL           status = true;
3114*53ee8cc1Swenshuai.xi     MS_U8             reg = 0, reg_frz = 0;
3115*53ee8cc1Swenshuai.xi     //MS_U16            BitErrPeriod;
3116*53ee8cc1Swenshuai.xi     //MS_U32            BitErr;
3117*53ee8cc1Swenshuai.xi 
3118*53ee8cc1Swenshuai.xi     /////////// Post-Viterbi BER /////////////After Viterbi
3119*53ee8cc1Swenshuai.xi 
3120*53ee8cc1Swenshuai.xi     // freeze ,DVBSRS_BACKEND_BIT_ERR_NUM_FREEZE
3121*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE+0x1*2+1, &reg_frz);//h0001    h0001    8    8    reg_ber_en
3122*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBSFEC_REG_BASE+0x1*2+1, reg_frz|0x01);
3123*53ee8cc1Swenshuai.xi 
3124*53ee8cc1Swenshuai.xi     // bank 1f 0x46 [7:0] reg_bit_err_sblprd_7_0 ,DVBSFEC_BIT_ERR_SBLPRD_7_0
3125*53ee8cc1Swenshuai.xi     //             0x47 [15:8] reg_bit_err_sblprd_15_8
3126*53ee8cc1Swenshuai.xi     //KRIS register table
3127*53ee8cc1Swenshuai.xi     //h0018    h0018    7    0    reg_bit_err_sblprd_7_0
3128*53ee8cc1Swenshuai.xi     //h0018    h0018    15    8    reg_bit_err_sblprd_15_8
3129*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE+0x18*2+1, &reg);
3130*53ee8cc1Swenshuai.xi     *BitErrPeriod = reg;
3131*53ee8cc1Swenshuai.xi 
3132*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE+0x18*2, &reg);
3133*53ee8cc1Swenshuai.xi     *BitErrPeriod = (*BitErrPeriod << 8)|reg;
3134*53ee8cc1Swenshuai.xi 
3135*53ee8cc1Swenshuai.xi 
3136*53ee8cc1Swenshuai.xi     //h001d    h001d    7    0    reg_bit_err_num_7_0
3137*53ee8cc1Swenshuai.xi     //h001d    h001d    15    8    reg_bit_err_num_15_8
3138*53ee8cc1Swenshuai.xi     //h001e    h001e    7    0    reg_bit_err_num_23_16
3139*53ee8cc1Swenshuai.xi     //h001e    h001e    15    8    reg_bit_err_num_31_24
3140*53ee8cc1Swenshuai.xi 
3141*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE+0x1E*2+1, &reg);
3142*53ee8cc1Swenshuai.xi     *BitErr = reg;
3143*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE+0x1E*2, &reg);
3144*53ee8cc1Swenshuai.xi     *BitErr = (*BitErr << 8)|reg;
3145*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE+0x1D*2+1, &reg);
3146*53ee8cc1Swenshuai.xi     *BitErr = (*BitErr << 8)|reg;
3147*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE+0x1D*2, &reg);
3148*53ee8cc1Swenshuai.xi     *BitErr = (*BitErr << 8)|reg;
3149*53ee8cc1Swenshuai.xi 
3150*53ee8cc1Swenshuai.xi     // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
3151*53ee8cc1Swenshuai.xi     reg_frz=reg_frz&(~0x01);
3152*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBSFEC_REG_BASE+0x1*2+1, reg_frz);
3153*53ee8cc1Swenshuai.xi     /*
3154*53ee8cc1Swenshuai.xi     if (BitErrPeriod == 0 )    //PRD
3155*53ee8cc1Swenshuai.xi         BitErrPeriod = 1;
3156*53ee8cc1Swenshuai.xi 
3157*53ee8cc1Swenshuai.xi     if (BitErr <= 0 )
3158*53ee8cc1Swenshuai.xi         *postber = 0.5f / ((float)BitErrPeriod*128*188*8);
3159*53ee8cc1Swenshuai.xi     else
3160*53ee8cc1Swenshuai.xi         *postber = (float)BitErr / ((float)BitErrPeriod*128*188*8);
3161*53ee8cc1Swenshuai.xi 
3162*53ee8cc1Swenshuai.xi     if (*postber <= 0.0f)
3163*53ee8cc1Swenshuai.xi         *postber = 1.0e-10f;
3164*53ee8cc1Swenshuai.xi 
3165*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL_DVBS(printf("INTERN_DVBS PostVitBER = %8.3e \n", *postber));
3166*53ee8cc1Swenshuai.xi     */
3167*53ee8cc1Swenshuai.xi     return status;
3168*53ee8cc1Swenshuai.xi }
3169*53ee8cc1Swenshuai.xi 
3170*53ee8cc1Swenshuai.xi 
INTERN_DVBS_GetPreViterbiBer(float * preber)3171*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetPreViterbiBer(float *preber)//PER BER // not yet
3172*53ee8cc1Swenshuai.xi {
3173*53ee8cc1Swenshuai.xi     MS_BOOL           status = true;
3174*53ee8cc1Swenshuai.xi     //MS_U8             reg = 0, reg_frz = 0;
3175*53ee8cc1Swenshuai.xi     //MS_U16            BitErrPeriod;
3176*53ee8cc1Swenshuai.xi     //MS_U32            BitErr;
3177*53ee8cc1Swenshuai.xi 
3178*53ee8cc1Swenshuai.xi #if 0
3179*53ee8cc1Swenshuai.xi     /////////// Pre-Viterbi BER /////////////Before Viterbi
3180*53ee8cc1Swenshuai.xi 
3181*53ee8cc1Swenshuai.xi     // freeze ,DVBSRS_BACKEND_BIT_ERR_NUM_FREEZE
3182*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSTFEC_REG_BASE+0x10, &reg_frz);
3183*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBSTFEC_REG_BASE+0x10, reg_frz|0x08);
3184*53ee8cc1Swenshuai.xi 
3185*53ee8cc1Swenshuai.xi     // bank 1f 0x46 [7:0] reg_bit_err_sblprd_7_0 ,DVBSFEC_BIT_ERR_SBLPRD_7_0
3186*53ee8cc1Swenshuai.xi     //             0x47 [15:8] reg_bit_err_sblprd_15_8
3187*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSTFEC_REG_BASE+0x19, &reg);
3188*53ee8cc1Swenshuai.xi     BitErrPeriod = reg;
3189*53ee8cc1Swenshuai.xi 
3190*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSTFEC_REG_BASE+0x18, &reg);
3191*53ee8cc1Swenshuai.xi     BitErrPeriod = (BitErrPeriod << 8)|reg;
3192*53ee8cc1Swenshuai.xi 
3193*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSTFEC_REG_BASE+0x17, &reg);
3194*53ee8cc1Swenshuai.xi     BitErrPeriod = (BitErrPeriod << 8)|reg;
3195*53ee8cc1Swenshuai.xi 
3196*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSTFEC_REG_BASE+0x16, &reg);
3197*53ee8cc1Swenshuai.xi     BitErrPeriod = (BitErrPeriod << 8)|reg;
3198*53ee8cc1Swenshuai.xi     BitErrPeriod = (BitErrPeriod & 0x3FFF);
3199*53ee8cc1Swenshuai.xi 
3200*53ee8cc1Swenshuai.xi     // bank 1f 0x6a [7:0] reg_bit_err_num_7_0
3201*53ee8cc1Swenshuai.xi     //             0x6b [15:8] reg_bit_err_num_15_8
3202*53ee8cc1Swenshuai.xi     // bank 1f 0x6c [7:0] reg_bit_err_num_23_16
3203*53ee8cc1Swenshuai.xi     //             0x6d [15:8] reg_bit_err_num_31_24
3204*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSTFEC_REG_BASE+0x1F, &reg);
3205*53ee8cc1Swenshuai.xi     BitErr = reg;
3206*53ee8cc1Swenshuai.xi 
3207*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSTFEC_REG_BASE+0x1E, &reg);
3208*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|reg;
3209*53ee8cc1Swenshuai.xi 
3210*53ee8cc1Swenshuai.xi     // bank 1f 0x03 [1:0] reg_bit_err_num_freeze
3211*53ee8cc1Swenshuai.xi     reg_frz=reg_frz&(~0x08);
3212*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBSFEC_REG_BASE+0x10, reg_frz);
3213*53ee8cc1Swenshuai.xi 
3214*53ee8cc1Swenshuai.xi     if (BitErrPeriod ==0 )//protect 0
3215*53ee8cc1Swenshuai.xi         BitErrPeriod=1;
3216*53ee8cc1Swenshuai.xi     if (BitErr <=0 )
3217*53ee8cc1Swenshuai.xi         *perber=0.5f / (float)BitErrPeriod / 256;
3218*53ee8cc1Swenshuai.xi     else
3219*53ee8cc1Swenshuai.xi         *perber=(float)BitErr / (float)BitErrPeriod / 256;
3220*53ee8cc1Swenshuai.xi 
3221*53ee8cc1Swenshuai.xi     if (*perber <= 0.0f)
3222*53ee8cc1Swenshuai.xi         *perber = 1.0e-10f;
3223*53ee8cc1Swenshuai.xi 
3224*53ee8cc1Swenshuai.xi     DBG_GET_SIGNAL_DVBS(printf("INTERN_DVBS PerVitBER = %8.3e \n", *perber));
3225*53ee8cc1Swenshuai.xi #endif
3226*53ee8cc1Swenshuai.xi 
3227*53ee8cc1Swenshuai.xi     return status;
3228*53ee8cc1Swenshuai.xi }
3229*53ee8cc1Swenshuai.xi 
3230*53ee8cc1Swenshuai.xi /****************************************************************************
3231*53ee8cc1Swenshuai.xi   Subject:    To get the Packet error
3232*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_GetPacketErr
3233*53ee8cc1Swenshuai.xi   Parmeter:   pktErr
3234*53ee8cc1Swenshuai.xi   Return:     E_RESULT_SUCCESS
3235*53ee8cc1Swenshuai.xi                    E_RESULT_FAILURE =>Read I2C fail, INTERN_DVBT_VIT_STATUS_NG
3236*53ee8cc1Swenshuai.xi   Remark:     For the Performance issue, here we just return the Post Value.(Not BER)
3237*53ee8cc1Swenshuai.xi                    We will not read the Period, and have the "/256/8"
3238*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBS_GetPacketErr(MS_U16 * pktErr)3239*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetPacketErr(MS_U16 *pktErr)//V
3240*53ee8cc1Swenshuai.xi {
3241*53ee8cc1Swenshuai.xi     MS_BOOL          status = true;
3242*53ee8cc1Swenshuai.xi     MS_U8            u8Data = 0;
3243*53ee8cc1Swenshuai.xi     MS_U16           u16PktErr = 0;
3244*53ee8cc1Swenshuai.xi 
3245*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_SYSTEM_TYPE, &u8Data);
3246*53ee8cc1Swenshuai.xi     if(!u8Data) //DVB-S2
3247*53ee8cc1Swenshuai.xi     {
3248*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2FEC_REG_BASE+0x02*2, &u8Data);//DVBS2FEC_OUTER_FREEZE   (_REG_DVBS2FEC(0x02)+0)     //[0]
3249*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2FEC_REG_BASE+0x02*2, u8Data|0x01);
3250*53ee8cc1Swenshuai.xi 
3251*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2FEC_REG_BASE+0x26*2+1, &u8Data);//DVBS2FEC_BCH_EFLAG2_SUM1 (_REG_DVBS2FEC(0x2B)+1)
3252*53ee8cc1Swenshuai.xi     u16PktErr = u8Data;
3253*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2FEC_REG_BASE+0x26*2, &u8Data);
3254*53ee8cc1Swenshuai.xi     u16PktErr = (u16PktErr << 8)|u8Data;
3255*53ee8cc1Swenshuai.xi 
3256*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2FEC_REG_BASE+0x02*2, &u8Data);
3257*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2FEC_REG_BASE+0x02*2, u8Data&(~0x01));
3258*53ee8cc1Swenshuai.xi     }
3259*53ee8cc1Swenshuai.xi     else
3260*53ee8cc1Swenshuai.xi     { //DVB-S
3261*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE+0x19*2, &u8Data); //0x19 [7] reg_bit_err_num_freeze
3262*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBSFEC_REG_BASE+0x19*2, u8Data|0x80);
3263*53ee8cc1Swenshuai.xi 
3264*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(REG_BACKEND+0x33*2+1, &u8Data);// DVBSFEC_UNCRT_PKT_NUM_15_8    (_REG_DVBSFEC(0x1F)+1)
3265*53ee8cc1Swenshuai.xi     u16PktErr = u8Data;
3266*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(REG_BACKEND+0x33*2, &u8Data);
3267*53ee8cc1Swenshuai.xi     u16PktErr = (u16PktErr << 8)|u8Data;
3268*53ee8cc1Swenshuai.xi 
3269*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE+0x19*2, &u8Data); //0x19 [7] reg_bit_err_num_freeze
3270*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBSFEC_REG_BASE+0x19*2, u8Data&(~0x80));
3271*53ee8cc1Swenshuai.xi     }
3272*53ee8cc1Swenshuai.xi     *pktErr = u16PktErr;
3273*53ee8cc1Swenshuai.xi 
3274*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS PktErr = %d \n", (int)u16PktErr));
3275*53ee8cc1Swenshuai.xi 
3276*53ee8cc1Swenshuai.xi     return status;
3277*53ee8cc1Swenshuai.xi }
3278*53ee8cc1Swenshuai.xi 
3279*53ee8cc1Swenshuai.xi /****************************************************************************
3280*53ee8cc1Swenshuai.xi   Subject:    Read the signal to noise ratio (SNR)
3281*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_GetSNR
3282*53ee8cc1Swenshuai.xi   Parmeter:   None
3283*53ee8cc1Swenshuai.xi   Return:     -1 mean I2C fail, otherwise I2C success then return SNR value
3284*53ee8cc1Swenshuai.xi   Remark:
3285*53ee8cc1Swenshuai.xi *****************************************************************************/
3286*53ee8cc1Swenshuai.xi 
INTERN_DVBS_GetSNR(MS_U32 * u32NDA_SNR_A,MS_U32 * u32NDA_SNR_AB)3287*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetSNR(MS_U32 *u32NDA_SNR_A, MS_U32 *u32NDA_SNR_AB)//V
3288*53ee8cc1Swenshuai.xi {
3289*53ee8cc1Swenshuai.xi     MS_BOOL status= TRUE;
3290*53ee8cc1Swenshuai.xi     MS_U8  u8Data =0, reg_frz =0;
3291*53ee8cc1Swenshuai.xi     //NDA SNR
3292*53ee8cc1Swenshuai.xi    // MS_U32 u32NDA_SNR_A =0;
3293*53ee8cc1Swenshuai.xi     //MS_U32 u32NDA_SNR_AB =0;
3294*53ee8cc1Swenshuai.xi     //NDA SNR
3295*53ee8cc1Swenshuai.xi     //float NDA_SNR_A =0.0;
3296*53ee8cc1Swenshuai.xi     //float NDA_SNR_AB =0.0;
3297*53ee8cc1Swenshuai.xi     //float NDA_SNR =0.0;
3298*53ee8cc1Swenshuai.xi     //double NDA_SNR_LINEAR=0.0;
3299*53ee8cc1Swenshuai.xi     //float snr_poly =0.0;
3300*53ee8cc1Swenshuai.xi     //float Fixed_SNR =0.0;
3301*53ee8cc1Swenshuai.xi     /*
3302*53ee8cc1Swenshuai.xi     if (INTERN_DVBS_GetLock(DMD_DVBS_GETLOCK, 200.0f, -200.0f, 0)== FALSE)
3303*53ee8cc1Swenshuai.xi     {
3304*53ee8cc1Swenshuai.xi         return 0;
3305*53ee8cc1Swenshuai.xi     }
3306*53ee8cc1Swenshuai.xi     */
3307*53ee8cc1Swenshuai.xi     // freeze
3308*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE+0x04*2, &reg_frz);
3309*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_INNER_REG_BASE+0x04*2, reg_frz|0x10);//INNE_LATCH      bit[4]
3310*53ee8cc1Swenshuai.xi 
3311*53ee8cc1Swenshuai.xi     //NDA SNR_A
3312*53ee8cc1Swenshuai.xi     // read Linear_SNR
3313*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x47*2, &u8Data);
3314*53ee8cc1Swenshuai.xi     *u32NDA_SNR_A=(u8Data&0x03);
3315*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x46*2 + 1, &u8Data);
3316*53ee8cc1Swenshuai.xi     *u32NDA_SNR_A=(*u32NDA_SNR_A<<8)|u8Data;
3317*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x46*2, &u8Data);
3318*53ee8cc1Swenshuai.xi     *u32NDA_SNR_A=(*u32NDA_SNR_A<<8)|u8Data;
3319*53ee8cc1Swenshuai.xi     //NDA SNR_AB
3320*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x49*2+1, &u8Data);
3321*53ee8cc1Swenshuai.xi     *u32NDA_SNR_AB=(u8Data&0x3F);
3322*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x49*2, &u8Data);
3323*53ee8cc1Swenshuai.xi     *u32NDA_SNR_AB = (*u32NDA_SNR_AB<<8)|u8Data;
3324*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x48*2 + 1, &u8Data);
3325*53ee8cc1Swenshuai.xi     *u32NDA_SNR_AB=(*u32NDA_SNR_AB<<8)|u8Data;
3326*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x48*2, &u8Data);
3327*53ee8cc1Swenshuai.xi     *u32NDA_SNR_AB=(*u32NDA_SNR_AB<<8)|u8Data;
3328*53ee8cc1Swenshuai.xi 
3329*53ee8cc1Swenshuai.xi     //UN_freeze
3330*53ee8cc1Swenshuai.xi     reg_frz=reg_frz&(~0x10);
3331*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_INNER_REG_BASE+0x08, reg_frz);
3332*53ee8cc1Swenshuai.xi 
3333*53ee8cc1Swenshuai.xi     if (status== FALSE)
3334*53ee8cc1Swenshuai.xi     {
3335*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetSNR Fail! \n"));
3336*53ee8cc1Swenshuai.xi         return 0;
3337*53ee8cc1Swenshuai.xi     }
3338*53ee8cc1Swenshuai.xi 
3339*53ee8cc1Swenshuai.xi     //NDA SNR
3340*53ee8cc1Swenshuai.xi     //NDA_SNR_A=(float)u32NDA_SNR_A/65536;
3341*53ee8cc1Swenshuai.xi     //NDA_SNR_AB=(float)u32NDA_SNR_AB/4194304;
3342*53ee8cc1Swenshuai.xi     //
3343*53ee8cc1Swenshuai.xi     //since support 16,32APSK we need to add judgement
3344*53ee8cc1Swenshuai.xi     /*
3345*53ee8cc1Swenshuai.xi     if(modulation_order==4)
3346*53ee8cc1Swenshuai.xi         NDA_SNR_AB=(float)sqrt(NDA_SNR_AB/(2-1.252295758529242));//for 16APSK CR2/3
3347*53ee8cc1Swenshuai.xi     else if(modulation_order==5)//(2-1.41333232789)
3348*53ee8cc1Swenshuai.xi         NDA_SNR_AB=(float)sqrt(NDA_SNR_AB/(2-1.41333232789));//for 32APSK CR3/4
3349*53ee8cc1Swenshuai.xi     else
3350*53ee8cc1Swenshuai.xi         NDA_SNR_AB=(float)sqrt(NDA_SNR_AB);
3351*53ee8cc1Swenshuai.xi 
3352*53ee8cc1Swenshuai.xi     NDA_SNR_LINEAR =(1/((NDA_SNR_A/NDA_SNR_AB)-1)) ;
3353*53ee8cc1Swenshuai.xi 
3354*53ee8cc1Swenshuai.xi     if(NDA_SNR_LINEAR<=0)
3355*53ee8cc1Swenshuai.xi         NDA_SNR=1.0;
3356*53ee8cc1Swenshuai.xi     else
3357*53ee8cc1Swenshuai.xi          NDA_SNR=10*log10(NDA_SNR_LINEAR);
3358*53ee8cc1Swenshuai.xi 
3359*53ee8cc1Swenshuai.xi     //printf("[DVBS]: NDA_SNR ================================: %.1f\n", NDA_SNR);
3360*53ee8cc1Swenshuai.xi     _f_DVBS_CurrentSNR = NDA_SNR;
3361*53ee8cc1Swenshuai.xi     */
3362*53ee8cc1Swenshuai.xi     /*
3363*53ee8cc1Swenshuai.xi         //[DVBS/S2, QPSK/8PSK, 1/2~9/10 the same CN]
3364*53ee8cc1Swenshuai.xi         snr_poly = 0.0;     //use Polynomial curve fitting to fix SNR
3365*53ee8cc1Swenshuai.xi         snr_poly = 0.005261367463671*pow(NDA_SNR, 3)-0.116517828301214*pow(NDA_SNR, 2)+0.744836970505452*pow(NDA_SNR, 1)-0.86727609780167;
3366*53ee8cc1Swenshuai.xi         Fixed_SNR = NDA_SNR + snr_poly;
3367*53ee8cc1Swenshuai.xi         //printf("[DVBS]: NDA_SNR + snr_poly =====================: %.1f\n", Fixed_SNR);
3368*53ee8cc1Swenshuai.xi 
3369*53ee8cc1Swenshuai.xi         if (Fixed_SNR < 17.0)
3370*53ee8cc1Swenshuai.xi             Fixed_SNR = Fixed_SNR;
3371*53ee8cc1Swenshuai.xi         else if ((Fixed_SNR < 20.0) && (Fixed_SNR >= 17.0))
3372*53ee8cc1Swenshuai.xi             Fixed_SNR = Fixed_SNR - 0.8;
3373*53ee8cc1Swenshuai.xi         else if ((Fixed_SNR < 22.5) && (Fixed_SNR >= 20.0))
3374*53ee8cc1Swenshuai.xi             Fixed_SNR = Fixed_SNR - 2.0;
3375*53ee8cc1Swenshuai.xi         else if ((Fixed_SNR < 27.0) && (Fixed_SNR >= 22.5))
3376*53ee8cc1Swenshuai.xi             Fixed_SNR = Fixed_SNR - 3.0;
3377*53ee8cc1Swenshuai.xi         else if ((Fixed_SNR < 29.0) && (Fixed_SNR >= 27.0))
3378*53ee8cc1Swenshuai.xi             Fixed_SNR = Fixed_SNR - 3.5;
3379*53ee8cc1Swenshuai.xi         else if (Fixed_SNR >= 29.0)
3380*53ee8cc1Swenshuai.xi             Fixed_SNR = Fixed_SNR - 3.0;
3381*53ee8cc1Swenshuai.xi 
3382*53ee8cc1Swenshuai.xi         if (Fixed_SNR < 1.0)
3383*53ee8cc1Swenshuai.xi             Fixed_SNR = 1.0;
3384*53ee8cc1Swenshuai.xi         if (Fixed_SNR > 30.0)
3385*53ee8cc1Swenshuai.xi             Fixed_SNR = 30.0;
3386*53ee8cc1Swenshuai.xi     */
3387*53ee8cc1Swenshuai.xi     //*f_snr = NDA_SNR;
3388*53ee8cc1Swenshuai.xi      //printf("[DVBS]: NDA_SNR=============================: %.1f\n", NDA_SNR);
3389*53ee8cc1Swenshuai.xi 
3390*53ee8cc1Swenshuai.xi     return status;
3391*53ee8cc1Swenshuai.xi }
3392*53ee8cc1Swenshuai.xi 
INTERN_DVBS_GetIFAGC(MS_U8 * ifagc_reg,MS_U8 * ifagc_reg_lsb,MS_U16 * ifagc_err)3393*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetIFAGC(MS_U8 *ifagc_reg, MS_U8 *ifagc_reg_lsb, MS_U16 *ifagc_err)
3394*53ee8cc1Swenshuai.xi {
3395*53ee8cc1Swenshuai.xi 	MS_BOOL status = true;
3396*53ee8cc1Swenshuai.xi 
3397*53ee8cc1Swenshuai.xi 	status = HAL_DMD_IFAGC_RegRead(ifagc_reg, ifagc_reg_lsb, ifagc_err);
3398*53ee8cc1Swenshuai.xi 
3399*53ee8cc1Swenshuai.xi 	return status;
3400*53ee8cc1Swenshuai.xi }
3401*53ee8cc1Swenshuai.xi 
3402*53ee8cc1Swenshuai.xi //SSI
INTERN_DVBS_GetSignalStrength(MS_U16 fRFPowerDbm,DMD_DVBS_DEMOD_TYPE * pDemodType,MS_U8 * u8_DVBS2_CurrentCodeRateLocal,MS_U8 * u8_DVBS2_CurrentConstellationLocal)3403*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetSignalStrength(MS_U16 fRFPowerDbm, DMD_DVBS_DEMOD_TYPE *pDemodType, MS_U8  *u8_DVBS2_CurrentCodeRateLocal,  MS_U8   *u8_DVBS2_CurrentConstellationLocal)
3404*53ee8cc1Swenshuai.xi {
3405*53ee8cc1Swenshuai.xi     //-1.2~-92.2 dBm
3406*53ee8cc1Swenshuai.xi     MS_BOOL status = true;
3407*53ee8cc1Swenshuai.xi     MS_U8   u8Data =0;
3408*53ee8cc1Swenshuai.xi     //MS_U8   _u8_DVBS2_CurrentCodeRateLocal = 0;
3409*53ee8cc1Swenshuai.xi     //float   ch_power_db=0.0f, ch_power_db_rel=0.0f;
3410*53ee8cc1Swenshuai.xi     MS_U8   u8Data2 = 0;
3411*53ee8cc1Swenshuai.xi     //MS_U8   _u8_DVBS2_CurrentConstellationLocal = 0;
3412*53ee8cc1Swenshuai.xi     //DMD_DVBS_DEMOD_TYPE pDemodType = 0;
3413*53ee8cc1Swenshuai.xi 
3414*53ee8cc1Swenshuai.xi     //DBG_INTERN_DVBS_TIME(printf("INTERN_DVBS_GetSignalStrength, t=%ld, RF level=%f, Table=%lx\n",MsOS_GetSystemTime(), fRFPowerDbm, (MS_U32)(sDMD_DVBS_InitData->pTuner_RfagcSsi)));
3415*53ee8cc1Swenshuai.xi 
3416*53ee8cc1Swenshuai.xi     // if (INTERN_DVBC_Lock(COFDM_TPS_LOCK))
3417*53ee8cc1Swenshuai.xi     // if (INTERN_DVBC_Lock(COFDM_AGC_LOCK))
3418*53ee8cc1Swenshuai.xi     // Actually, it's more reasonable, that signal level depended on cable input power level
3419*53ee8cc1Swenshuai.xi     // thougth the signal isn't dvb-t signal.
3420*53ee8cc1Swenshuai.xi     //
3421*53ee8cc1Swenshuai.xi     // use pointer of IFAGC table to identify
3422*53ee8cc1Swenshuai.xi     // case 1: RFAGC from SAR, IFAGC controlled by demod
3423*53ee8cc1Swenshuai.xi     // case 2: RFAGC from tuner, ,IFAGC controlled by demod
3424*53ee8cc1Swenshuai.xi     //status=HAL_DMD_GetRFLevel(&ch_power_db, fRFPowerDbm, u8SarValue,
3425*53ee8cc1Swenshuai.xi     //                          sDMD_DVBS_InitData->pTuner_RfagcSsi, sDMD_DVBS_InitData->u16Tuner_RfagcSsi_Size,
3426*53ee8cc1Swenshuai.xi     //                          sDMD_DVBS_InitData->pTuner_IfagcSsi_HiRef, sDMD_DVBS_InitData->u16Tuner_IfagcSsi_HiRef_Size,
3427*53ee8cc1Swenshuai.xi     //                          sDMD_DVBS_InitData->pTuner_IfagcSsi_LoRef, sDMD_DVBS_InitData->u16Tuner_IfagcSsi_LoRef_Size,
3428*53ee8cc1Swenshuai.xi     //                          sDMD_DVBS_InitData->pTuner_IfagcErr_HiRef, sDMD_DVBS_InitData->u16Tuner_IfagcErr_HiRef_Size,
3429*53ee8cc1Swenshuai.xi     //                          sDMD_DVBS_InitData->pTuner_IfagcErr_LoRef, sDMD_DVBS_InitData->u16Tuner_IfagcErr_LoRef_Size);
3430*53ee8cc1Swenshuai.xi     //ch_power_db = INTERN_DVBS_GetTunrSignalLevel_PWR();
3431*53ee8cc1Swenshuai.xi     //printf("@@@@@@@@@ ch_power_db = %f \n", ch_power_db);
3432*53ee8cc1Swenshuai.xi 
3433*53ee8cc1Swenshuai.xi 
3434*53ee8cc1Swenshuai.xi 
3435*53ee8cc1Swenshuai.xi 
3436*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_GetCurrentDemodType(pDemodType);
3437*53ee8cc1Swenshuai.xi 
3438*53ee8cc1Swenshuai.xi     if((MS_U8)*pDemodType == (MS_U8)DMD_SAT_DVBS)//S
3439*53ee8cc1Swenshuai.xi     {
3440*53ee8cc1Swenshuai.xi         /*
3441*53ee8cc1Swenshuai.xi 		float fDVBS_SSI_Pref[]=
3442*53ee8cc1Swenshuai.xi         {
3443*53ee8cc1Swenshuai.xi             //0,       1,       2,       3,       4
3444*53ee8cc1Swenshuai.xi             -78.9,   -77.15,  -76.14,  -75.19,  -74.57,//QPSK
3445*53ee8cc1Swenshuai.xi         };
3446*53ee8cc1Swenshuai.xi         */
3447*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSFEC_REG_BASE + 0x84, &u8Data);
3448*53ee8cc1Swenshuai.xi         *u8_DVBS2_CurrentCodeRateLocal = (u8Data & 0x07);
3449*53ee8cc1Swenshuai.xi         //ch_power_db_rel = ch_power_db - fDVBS_SSI_Pref[_u8_DVBS2_CurrentCodeRateLocal];
3450*53ee8cc1Swenshuai.xi     }
3451*53ee8cc1Swenshuai.xi     else
3452*53ee8cc1Swenshuai.xi     {
3453*53ee8cc1Swenshuai.xi     /*
3454*53ee8cc1Swenshuai.xi         float fDVBS2_SSI_Pref[][11]=
3455*53ee8cc1Swenshuai.xi         {
3456*53ee8cc1Swenshuai.xi             //  0,    1,       2,       3,       4,       5,       6,       7,       8,        9,       10
3457*53ee8cc1Swenshuai.xi             //1/4,    1/3,     2/5,     1/2,     3/5,     2/3,     3/4,     4/5,     5/6,      8/9,     9/10
3458*53ee8cc1Swenshuai.xi             {-85.17, -84.08,  -83.15,  -81.86,  -80.63,  -79.77,  -78.84,  -78.19,  -77.69,   -76.68,  -76.46}, //QPSK
3459*53ee8cc1Swenshuai.xi             {   0.0,    0.0,     0.0,     0.0,  -77.36,  -76.24,  -74.95,     0.0,  -73.52,   -72.18,  -71.84}  //8PSK
3460*53ee8cc1Swenshuai.xi         };
3461*53ee8cc1Swenshuai.xi      */
3462*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0xD7, &u8Data);
3463*53ee8cc1Swenshuai.xi         *u8_DVBS2_CurrentCodeRateLocal = (u8Data & 0x3C)>>2;
3464*53ee8cc1Swenshuai.xi 
3465*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0xD7, &u8Data);
3466*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0xD6, &u8Data2);
3467*53ee8cc1Swenshuai.xi 
3468*53ee8cc1Swenshuai.xi         if(((u8Data & 0x03)==0x01) && ((u8Data2 & 0x80)==0x00))
3469*53ee8cc1Swenshuai.xi         {
3470*53ee8cc1Swenshuai.xi            *u8_DVBS2_CurrentConstellationLocal = DMD_DVBS_QPSK;
3471*53ee8cc1Swenshuai.xi         }
3472*53ee8cc1Swenshuai.xi         else if (((u8Data & 0x03)==0x01) && ((u8Data2 & 0x80)==0x80))
3473*53ee8cc1Swenshuai.xi         {
3474*53ee8cc1Swenshuai.xi             *u8_DVBS2_CurrentConstellationLocal = DMD_DVBS_8PSK;//8PSK
3475*53ee8cc1Swenshuai.xi         }
3476*53ee8cc1Swenshuai.xi         //ch_power_db_rel = ch_power_db - fDVBS2_SSI_Pref[_u8_DVBS2_CurrentConstellationLocal][_u8_DVBS2_CurrentCodeRateLocal];
3477*53ee8cc1Swenshuai.xi     }
3478*53ee8cc1Swenshuai.xi /*
3479*53ee8cc1Swenshuai.xi     if(ch_power_db_rel <= -15.0f)
3480*53ee8cc1Swenshuai.xi     {
3481*53ee8cc1Swenshuai.xi         *pu16SignalBar = 0;
3482*53ee8cc1Swenshuai.xi     }
3483*53ee8cc1Swenshuai.xi     else if (ch_power_db_rel <= 0.0f)
3484*53ee8cc1Swenshuai.xi     {
3485*53ee8cc1Swenshuai.xi         *pu16SignalBar = (MS_U16)(2.0f/3 * (ch_power_db_rel+15.0f));
3486*53ee8cc1Swenshuai.xi     }
3487*53ee8cc1Swenshuai.xi     else if (ch_power_db_rel <= 20.0f)
3488*53ee8cc1Swenshuai.xi     {
3489*53ee8cc1Swenshuai.xi         *pu16SignalBar = (MS_U16)(4.0f * ch_power_db_rel + 10.0f);
3490*53ee8cc1Swenshuai.xi     }
3491*53ee8cc1Swenshuai.xi     else if (ch_power_db_rel <= 35.0f)
3492*53ee8cc1Swenshuai.xi     {
3493*53ee8cc1Swenshuai.xi         *pu16SignalBar = (MS_U16)(2.0f/3 * (ch_power_db_rel-20.0f) + 90.0);
3494*53ee8cc1Swenshuai.xi     }
3495*53ee8cc1Swenshuai.xi     else
3496*53ee8cc1Swenshuai.xi     {
3497*53ee8cc1Swenshuai.xi         *pu16SignalBar = 100;
3498*53ee8cc1Swenshuai.xi     }
3499*53ee8cc1Swenshuai.xi */
3500*53ee8cc1Swenshuai.xi     //printf("SSI_CH_PWR(dB) = %f \n", ch_power_db_rel);
3501*53ee8cc1Swenshuai.xi     //DBG_INTERN_DVBS(printf(">>>>>Signal Strength(SSI) = %d\n", (int)*pu16SignalBar));
3502*53ee8cc1Swenshuai.xi 
3503*53ee8cc1Swenshuai.xi     return status;
3504*53ee8cc1Swenshuai.xi }
3505*53ee8cc1Swenshuai.xi 
3506*53ee8cc1Swenshuai.xi //SQI
3507*53ee8cc1Swenshuai.xi /****************************************************************************
3508*53ee8cc1Swenshuai.xi   Subject:    To get the DVT Signal quility
3509*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_GetSignalQuality
3510*53ee8cc1Swenshuai.xi   Parmeter:  Quility
3511*53ee8cc1Swenshuai.xi   Return:      E_RESULT_SUCCESS
3512*53ee8cc1Swenshuai.xi                    E_RESULT_FAILURE
3513*53ee8cc1Swenshuai.xi   Remark:    Here we have 4 level range
3514*53ee8cc1Swenshuai.xi                   <1>.First Range => Quility =100  (You can define it by INTERN_DVBT_SIGNAL_BASE_100)
3515*53ee8cc1Swenshuai.xi                   <2>.2th Range => 60 < Quality < 100 (You can define it by INTERN_DVBT_SIGNAL_BASE_60)
3516*53ee8cc1Swenshuai.xi                   <3>.3th Range => 10 < Quality < 60  (You can define it by INTERN_DVBT_SIGNAL_BASE_10)
3517*53ee8cc1Swenshuai.xi                   <4>.4th Range => Quality <10
3518*53ee8cc1Swenshuai.xi *****************************************************************************/
3519*53ee8cc1Swenshuai.xi #if (0)
INTERN_DVBS_GetSignalQuality(MS_U16 * quality,const DMD_DVBS_InitData * sDMD_DVBS_InitData,MS_U8 u8SarValue,float fRFPowerDbm)3520*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetSignalQuality(MS_U16 *quality, const DMD_DVBS_InitData *sDMD_DVBS_InitData, MS_U8 u8SarValue, float fRFPowerDbm)
3521*53ee8cc1Swenshuai.xi {
3522*53ee8cc1Swenshuai.xi 
3523*53ee8cc1Swenshuai.xi     float       fber = 0.0;
3524*53ee8cc1Swenshuai.xi     //float       log_ber;
3525*53ee8cc1Swenshuai.xi     MS_BOOL     status = TRUE;
3526*53ee8cc1Swenshuai.xi     float       f_snr = 0.0, ber_sqi = 0.0, cn_rel = 0.0;
3527*53ee8cc1Swenshuai.xi     //MS_U8       u8Data =0;
3528*53ee8cc1Swenshuai.xi     DMD_DVBS_CODE_RATE_TYPE       _u8_DVBS2_CurrentCodeRateLocal ;
3529*53ee8cc1Swenshuai.xi     MS_U16     bchpkt_error,BCH_Eflag2_Window;
3530*53ee8cc1Swenshuai.xi     //fRFPowerDbm = fRFPowerDbm;
3531*53ee8cc1Swenshuai.xi     float snr_poly =0.0;
3532*53ee8cc1Swenshuai.xi     float Fixed_SNR =0.0;
3533*53ee8cc1Swenshuai.xi     double eFlag_PER=0.0;
3534*53ee8cc1Swenshuai.xi 
3535*53ee8cc1Swenshuai.xi     if (TRUE == INTERN_DVBS_GetLock(DMD_DVBS_GETLOCK, 200.0f, -200.0f, 0))
3536*53ee8cc1Swenshuai.xi     {
3537*53ee8cc1Swenshuai.xi         if(_bDemodType)  //S2
3538*53ee8cc1Swenshuai.xi         {
3539*53ee8cc1Swenshuai.xi 
3540*53ee8cc1Swenshuai.xi            INTERN_DVBS_GetSNR(&f_snr);
3541*53ee8cc1Swenshuai.xi            snr_poly = 0.005261367463671*pow(f_snr, 3)-0.116517828301214*pow(f_snr, 2)+0.744836970505452*pow(f_snr, 1)-0.86727609780167;
3542*53ee8cc1Swenshuai.xi            Fixed_SNR = f_snr + snr_poly;
3543*53ee8cc1Swenshuai.xi 
3544*53ee8cc1Swenshuai.xi            if (Fixed_SNR < 17.0)
3545*53ee8cc1Swenshuai.xi               Fixed_SNR = Fixed_SNR;
3546*53ee8cc1Swenshuai.xi            else if ((Fixed_SNR < 20.0) && (Fixed_SNR >= 17.0))
3547*53ee8cc1Swenshuai.xi               Fixed_SNR = Fixed_SNR - 0.8;
3548*53ee8cc1Swenshuai.xi            else if ((Fixed_SNR < 22.5) && (Fixed_SNR >= 20.0))
3549*53ee8cc1Swenshuai.xi               Fixed_SNR = Fixed_SNR - 2.0;
3550*53ee8cc1Swenshuai.xi            else if ((Fixed_SNR < 27.0) && (Fixed_SNR >= 22.5))
3551*53ee8cc1Swenshuai.xi               Fixed_SNR = Fixed_SNR - 3.0;
3552*53ee8cc1Swenshuai.xi            else if ((Fixed_SNR < 29.0) && (Fixed_SNR >= 27.0))
3553*53ee8cc1Swenshuai.xi               Fixed_SNR = Fixed_SNR - 3.5;
3554*53ee8cc1Swenshuai.xi            else if (Fixed_SNR >= 29.0)
3555*53ee8cc1Swenshuai.xi               Fixed_SNR = Fixed_SNR - 3.0;
3556*53ee8cc1Swenshuai.xi 
3557*53ee8cc1Swenshuai.xi 
3558*53ee8cc1Swenshuai.xi            if (Fixed_SNR < 1.0)
3559*53ee8cc1Swenshuai.xi               Fixed_SNR = 1.0;
3560*53ee8cc1Swenshuai.xi            if (Fixed_SNR > 30.0)
3561*53ee8cc1Swenshuai.xi               Fixed_SNR = 30.0;
3562*53ee8cc1Swenshuai.xi 
3563*53ee8cc1Swenshuai.xi             //BCH EFLAG2_Window,  window size 0x2000
3564*53ee8cc1Swenshuai.xi             BCH_Eflag2_Window=0x2000;
3565*53ee8cc1Swenshuai.xi             MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2FEC_REG_BASE + 0x25*2 + 1, (BCH_Eflag2_Window>>8));
3566*53ee8cc1Swenshuai.xi             MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2FEC_REG_BASE + 0x25*2 , (BCH_Eflag2_Window&0xff));
3567*53ee8cc1Swenshuai.xi             INTERN_DVBS_GetPacketErr(&bchpkt_error);
3568*53ee8cc1Swenshuai.xi             eFlag_PER = (float)(bchpkt_error)/(float)(BCH_Eflag2_Window);
3569*53ee8cc1Swenshuai.xi             if(eFlag_PER>0)
3570*53ee8cc1Swenshuai.xi               fber = 0.089267531133002*pow(eFlag_PER, 2) + 0.019640560289510*eFlag_PER + 0.0000001;
3571*53ee8cc1Swenshuai.xi             else
3572*53ee8cc1Swenshuai.xi               fber = 0;
3573*53ee8cc1Swenshuai.xi 
3574*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
3575*53ee8cc1Swenshuai.xi                     //log_ber = ( - 1) *log10f(1 / fber);
3576*53ee8cc1Swenshuai.xi                     if (fber > 1.0E-1)
3577*53ee8cc1Swenshuai.xi                         ber_sqi = (log10f(1.0f/fber))*20.0f + 8.0f;
3578*53ee8cc1Swenshuai.xi                     else if(fber > 8.5E-7)
3579*53ee8cc1Swenshuai.xi                         ber_sqi = (log10f(1.0f/fber))*20.0f - 30.0f;
3580*53ee8cc1Swenshuai.xi                     else
3581*53ee8cc1Swenshuai.xi                         ber_sqi = 100.0;
3582*53ee8cc1Swenshuai.xi #else
3583*53ee8cc1Swenshuai.xi                     //log_ber = ( - 1) *Log10Approx(1 / fber);
3584*53ee8cc1Swenshuai.xi                     if (fber > 1.0E-1)
3585*53ee8cc1Swenshuai.xi                         ber_sqi = (Log10Approx(1.0f/fber))*20.0f + 8.0f;
3586*53ee8cc1Swenshuai.xi                     else if(fber > 8.5E-7)
3587*53ee8cc1Swenshuai.xi                         ber_sqi = (Log10Approx(1.0f/fber))*20.0f - 30.0f;
3588*53ee8cc1Swenshuai.xi                     else
3589*53ee8cc1Swenshuai.xi                         ber_sqi = 100.0;
3590*53ee8cc1Swenshuai.xi 
3591*53ee8cc1Swenshuai.xi #endif
3592*53ee8cc1Swenshuai.xi 
3593*53ee8cc1Swenshuai.xi             *quality = Fixed_SNR/30*ber_sqi;
3594*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf(" Fixed_SNR %f\n",Fixed_SNR));
3595*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf(" BCH_Eflag2_Window %d\n",BCH_Eflag2_Window));
3596*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf(" eFlag_PER [%f]\n fber [%8.3e]\n ber_sqi [%f]\n",eFlag_PER,fber,ber_sqi));
3597*53ee8cc1Swenshuai.xi         }
3598*53ee8cc1Swenshuai.xi         else  //S
3599*53ee8cc1Swenshuai.xi         {
3600*53ee8cc1Swenshuai.xi             if (INTERN_DVBS_GetPostViterbiBer(&fber) == FALSE)//ViterbiBer
3601*53ee8cc1Swenshuai.xi             {
3602*53ee8cc1Swenshuai.xi                 DBG_INTERN_DVBS(printf("\nGetPostViterbiBer Fail!"));
3603*53ee8cc1Swenshuai.xi                 return FALSE;
3604*53ee8cc1Swenshuai.xi             }
3605*53ee8cc1Swenshuai.xi             _fPostBer=fber;
3606*53ee8cc1Swenshuai.xi 
3607*53ee8cc1Swenshuai.xi 
3608*53ee8cc1Swenshuai.xi             if (status==FALSE)
3609*53ee8cc1Swenshuai.xi             {
3610*53ee8cc1Swenshuai.xi                 DBG_INTERN_DVBS(printf("MSB131X_DTV_GetSignalQuality GetPostViterbiBer Fail!\n"));
3611*53ee8cc1Swenshuai.xi                 return 0;
3612*53ee8cc1Swenshuai.xi             }
3613*53ee8cc1Swenshuai.xi             float fDVBS_SQI_CNref[]=
3614*53ee8cc1Swenshuai.xi             {   //0,    1,    2,    3,    4
3615*53ee8cc1Swenshuai.xi                 4.2,   5.9,  6,  6.9,  7.5,//QPSK
3616*53ee8cc1Swenshuai.xi             };
3617*53ee8cc1Swenshuai.xi 
3618*53ee8cc1Swenshuai.xi             INTERN_DVBS_GetCurrentDemodCodeRate(&_u8_DVBS2_CurrentCodeRateLocal);
3619*53ee8cc1Swenshuai.xi #if 0
3620*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
3621*53ee8cc1Swenshuai.xi             log_ber = ( - 1.0f) *log10f(1.0f / fber);           //BY modify
3622*53ee8cc1Swenshuai.xi #else
3623*53ee8cc1Swenshuai.xi             log_ber = ( - 1.0f) *Log10Approx(1.0f / fber);      //BY modify
3624*53ee8cc1Swenshuai.xi #endif
3625*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf("\nLog(BER) = %f\n",log_ber));
3626*53ee8cc1Swenshuai.xi #endif
3627*53ee8cc1Swenshuai.xi             if (fber > 2.5E-2)
3628*53ee8cc1Swenshuai.xi                 ber_sqi = 0.0;
3629*53ee8cc1Swenshuai.xi             else if(fber > 8.5E-7)
3630*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX
3631*53ee8cc1Swenshuai.xi                 ber_sqi = (log10f(1.0f/fber))*20.0f - 32.0f; //40.0f;
3632*53ee8cc1Swenshuai.xi #else
3633*53ee8cc1Swenshuai.xi                 ber_sqi = (Log10Approx(1.0f/fber))*20.0f - 32.0f;//40.0f;
3634*53ee8cc1Swenshuai.xi #endif
3635*53ee8cc1Swenshuai.xi             else
3636*53ee8cc1Swenshuai.xi                 ber_sqi = 100.0;
3637*53ee8cc1Swenshuai.xi 
3638*53ee8cc1Swenshuai.xi             status &= INTERN_DVBS_GetSNR(&f_snr);
3639*53ee8cc1Swenshuai.xi             DBG_GET_SIGNAL_DVBS(printf("INTERN_DVBS GetSNR = %d \n", (int)f_snr));
3640*53ee8cc1Swenshuai.xi 
3641*53ee8cc1Swenshuai.xi             cn_rel = f_snr - fDVBS_SQI_CNref[_u8_DVBS2_CurrentCodeRateLocal];
3642*53ee8cc1Swenshuai.xi 
3643*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf(" fber = %f\n",fber));
3644*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf(" f_snr = %f\n",f_snr));
3645*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf(" cn_nordig_s1 = %f\n",fDVBS_SQI_CNref[_u8_DVBS2_CurrentCodeRateLocal]));
3646*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf(" cn_rel = %f\n",cn_rel));
3647*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf(" ber_sqi = %f\n",ber_sqi));
3648*53ee8cc1Swenshuai.xi 
3649*53ee8cc1Swenshuai.xi             if (cn_rel < -7.0f)
3650*53ee8cc1Swenshuai.xi             {
3651*53ee8cc1Swenshuai.xi                 *quality = 0;
3652*53ee8cc1Swenshuai.xi             }
3653*53ee8cc1Swenshuai.xi             else if (cn_rel < 3.0)
3654*53ee8cc1Swenshuai.xi             {
3655*53ee8cc1Swenshuai.xi                 *quality = (MS_U16)(ber_sqi*((cn_rel - 3.0)/10.0 + 1.0));
3656*53ee8cc1Swenshuai.xi             }
3657*53ee8cc1Swenshuai.xi             else
3658*53ee8cc1Swenshuai.xi             {
3659*53ee8cc1Swenshuai.xi                 *quality = (MS_U16)ber_sqi;
3660*53ee8cc1Swenshuai.xi             }
3661*53ee8cc1Swenshuai.xi 
3662*53ee8cc1Swenshuai.xi 
3663*53ee8cc1Swenshuai.xi         }
3664*53ee8cc1Swenshuai.xi             //INTERN_DVBS_GetTunrSignalLevel_PWR();//For Debug.
3665*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(printf(">>>>>Signal Quility(SQI) = %d\n", *quality));
3666*53ee8cc1Swenshuai.xi             return TRUE;
3667*53ee8cc1Swenshuai.xi     }
3668*53ee8cc1Swenshuai.xi     else
3669*53ee8cc1Swenshuai.xi     {
3670*53ee8cc1Swenshuai.xi         *quality = 0;
3671*53ee8cc1Swenshuai.xi     }
3672*53ee8cc1Swenshuai.xi 
3673*53ee8cc1Swenshuai.xi     return TRUE;
3674*53ee8cc1Swenshuai.xi }
3675*53ee8cc1Swenshuai.xi #endif
3676*53ee8cc1Swenshuai.xi /****************************************************************************
3677*53ee8cc1Swenshuai.xi   Subject:    To get the Cell ID
3678*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Get_CELL_ID
3679*53ee8cc1Swenshuai.xi   Parmeter:   point to return parameter cell_id
3680*53ee8cc1Swenshuai.xi 
3681*53ee8cc1Swenshuai.xi   Return:     TRUE
3682*53ee8cc1Swenshuai.xi               FALSE
3683*53ee8cc1Swenshuai.xi   Remark:
3684*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBS_Get_CELL_ID(MS_U16 * cell_id)3685*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Get_CELL_ID(MS_U16 *cell_id)
3686*53ee8cc1Swenshuai.xi {
3687*53ee8cc1Swenshuai.xi     MS_BOOL status = true;
3688*53ee8cc1Swenshuai.xi     MS_U8 value1 = 0;
3689*53ee8cc1Swenshuai.xi     MS_U8 value2 = 0;
3690*53ee8cc1Swenshuai.xi 
3691*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2B, &value2); //TPS Cell ID [15:8]
3692*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FDP_REG_BASE+0x2A, &value1); //TPS Cell ID [7:0]
3693*53ee8cc1Swenshuai.xi 
3694*53ee8cc1Swenshuai.xi     *cell_id = ((MS_U16)value1<<8)|value2;
3695*53ee8cc1Swenshuai.xi     return status;
3696*53ee8cc1Swenshuai.xi }
3697*53ee8cc1Swenshuai.xi 
3698*53ee8cc1Swenshuai.xi /****************************************************************************
3699*53ee8cc1Swenshuai.xi   Subject:    To get the DVBC Carrier Freq Offset
3700*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_Get_FreqOffset
3701*53ee8cc1Swenshuai.xi   Parmeter:   Frequency offset (in KHz), bandwidth
3702*53ee8cc1Swenshuai.xi   Return:     E_RESULT_SUCCESS
3703*53ee8cc1Swenshuai.xi               E_RESULT_FAILURE
3704*53ee8cc1Swenshuai.xi   Remark:
3705*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBS_Get_FreqOffset(MS_S16 * s16CFO)3706*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Get_FreqOffset(MS_S16 *s16CFO)
3707*53ee8cc1Swenshuai.xi {
3708*53ee8cc1Swenshuai.xi     MS_U8       u8Data;
3709*53ee8cc1Swenshuai.xi     MS_U16      u16Data;
3710*53ee8cc1Swenshuai.xi     //MS_S16      s16CFO;
3711*53ee8cc1Swenshuai.xi     //float       FreqOffset;
3712*53ee8cc1Swenshuai.xi     //MS_U32      u32FreqOffset = 0;
3713*53ee8cc1Swenshuai.xi     //MS_U8       reg = 0;
3714*53ee8cc1Swenshuai.xi     MS_BOOL     status = TRUE;
3715*53ee8cc1Swenshuai.xi 
3716*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD",">>> INTERN_DVBS_Get_FreqOffset DVBS_Estimated_CFO <<<\n"));
3717*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_97, &u8Data);
3718*53ee8cc1Swenshuai.xi     u16Data=u8Data;
3719*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_96, &u8Data);
3720*53ee8cc1Swenshuai.xi     u16Data=(u16Data<<8)|u8Data;                            //Center_Freq_Offset
3721*53ee8cc1Swenshuai.xi     if (u16Data >= 0x8000)
3722*53ee8cc1Swenshuai.xi     {
3723*53ee8cc1Swenshuai.xi         u16Data=0x10000- u16Data;
3724*53ee8cc1Swenshuai.xi         *s16CFO=-1*u16Data;
3725*53ee8cc1Swenshuai.xi     }
3726*53ee8cc1Swenshuai.xi     else
3727*53ee8cc1Swenshuai.xi     {
3728*53ee8cc1Swenshuai.xi         *s16CFO=u16Data;
3729*53ee8cc1Swenshuai.xi     }
3730*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD",">>> INTERN_DVBS_Get_FreqOffset CFO = %d[KHz] <<<\n", *s16CFO));
3731*53ee8cc1Swenshuai.xi     /*
3732*53ee8cc1Swenshuai.xi     if(abs(s16CFO)%1000 >= 500)
3733*53ee8cc1Swenshuai.xi     {
3734*53ee8cc1Swenshuai.xi         if(s16CFO < 0)
3735*53ee8cc1Swenshuai.xi             *pFreqOff=(s16CFO/1000)-1.0;
3736*53ee8cc1Swenshuai.xi         else
3737*53ee8cc1Swenshuai.xi             *pFreqOff=(s16CFO/1000)+1.0;
3738*53ee8cc1Swenshuai.xi     }
3739*53ee8cc1Swenshuai.xi     else
3740*53ee8cc1Swenshuai.xi         *pFreqOff = s16CFO/1000;
3741*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf(">>> INTERN_DVBS_Get_FreqOffset *pFreqOff = %d[MHz] <<<\n", (MS_S16)*pFreqOff));
3742*53ee8cc1Swenshuai.xi     */
3743*53ee8cc1Swenshuai.xi     // no use.
3744*53ee8cc1Swenshuai.xi     //u8BW = u8BW;
3745*53ee8cc1Swenshuai.xi     /*
3746*53ee8cc1Swenshuai.xi     printf("INTERN_DVBS_Get_FreqOffset\n");//DBG_INTERN_DVBS(printf("INTERN_DVBS_Get_FreqOffset\n"));
3747*53ee8cc1Swenshuai.xi 
3748*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTENDEXT2_REG_BASE + 0x1C*2 + 1, 0x08);
3749*53ee8cc1Swenshuai.xi 
3750*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x05, &reg);
3751*53ee8cc1Swenshuai.xi     reg|=0x80;
3752*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTEND_REG_BASE + 0x05, reg);
3753*53ee8cc1Swenshuai.xi 
3754*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT2_REG_BASE + 0x23*2, &reg);
3755*53ee8cc1Swenshuai.xi     u32FreqOffset=reg;
3756*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT2_REG_BASE + 0x22*2 + 1, &reg);
3757*53ee8cc1Swenshuai.xi     u32FreqOffset=(u32FreqOffset<<8)|reg;
3758*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT2_REG_BASE + 0x22*2, &reg);
3759*53ee8cc1Swenshuai.xi     u32FreqOffset=(u32FreqOffset<<8)|reg;
3760*53ee8cc1Swenshuai.xi 
3761*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x05, &reg);
3762*53ee8cc1Swenshuai.xi     reg&=~(0x80);
3763*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTEND_REG_BASE + 0x05, reg);
3764*53ee8cc1Swenshuai.xi 
3765*53ee8cc1Swenshuai.xi     FreqOffset=(float)u32FreqOffset;
3766*53ee8cc1Swenshuai.xi     if (FreqOffset>=2048)
3767*53ee8cc1Swenshuai.xi     {
3768*53ee8cc1Swenshuai.xi         FreqOffset=FreqOffset-4096;
3769*53ee8cc1Swenshuai.xi     }
3770*53ee8cc1Swenshuai.xi     FreqOffset=(FreqOffset/4096)*SAMPLING_RATE_FS;
3771*53ee8cc1Swenshuai.xi 
3772*53ee8cc1Swenshuai.xi     *pFreqOff = FreqOffset/1000;    //KHz
3773*53ee8cc1Swenshuai.xi     printf("INTERN_DVBS_Get_FreqOffset:%d[MHz]\n", (MS_S16)FreqOffset/1000);//DBG_INTERN_DVBS(printf("INTERN_DVBS_Get_FreqOffset:%f[MHz]\n", FreqOffset/1000));
3774*53ee8cc1Swenshuai.xi     */
3775*53ee8cc1Swenshuai.xi 
3776*53ee8cc1Swenshuai.xi     return status;
3777*53ee8cc1Swenshuai.xi }
3778*53ee8cc1Swenshuai.xi 
3779*53ee8cc1Swenshuai.xi /****************************************************************************
3780*53ee8cc1Swenshuai.xi   Subject:    To get the current modulation type at the DVB-S Demod
3781*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_GetCurrentModulationType
3782*53ee8cc1Swenshuai.xi   Parmeter:   pointer for return QAM type
3783*53ee8cc1Swenshuai.xi 
3784*53ee8cc1Swenshuai.xi   Return:     TRUE
3785*53ee8cc1Swenshuai.xi               FALSE
3786*53ee8cc1Swenshuai.xi   Remark:
3787*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBS_GetCurrentModulationType(DMD_DVBS_MODULATION_TYPE * pQAMMode)3788*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetCurrentModulationType(DMD_DVBS_MODULATION_TYPE *pQAMMode)
3789*53ee8cc1Swenshuai.xi {
3790*53ee8cc1Swenshuai.xi     MS_U8 u8Data=0;
3791*53ee8cc1Swenshuai.xi     MS_U16 u16tmp=0;
3792*53ee8cc1Swenshuai.xi     MS_U8 MOD_type;
3793*53ee8cc1Swenshuai.xi     MS_BOOL     status = true;
3794*53ee8cc1Swenshuai.xi     //DMD_DVBS_DEMOD_TYPE pDemodType = 0;
3795*53ee8cc1Swenshuai.xi 
3796*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetCurrentModulationType\n"));
3797*53ee8cc1Swenshuai.xi 
3798*53ee8cc1Swenshuai.xi     //status &= INTERN_DVBS_GetCurrentDemodType(&pDemodType);
3799*53ee8cc1Swenshuai.xi 
3800*53ee8cc1Swenshuai.xi     // read code rate, pilot on/off, long/short FEC type, and modulation type for calculating TOP_DVBTM_TS_CLK_DIVNUM
3801*53ee8cc1Swenshuai.xi     // pilot_flag     =>   0 : off    1 : on
3802*53ee8cc1Swenshuai.xi     // fec_type_idx   =>   0 : normal 1 : short
3803*53ee8cc1Swenshuai.xi     // mod_type_idx   =>   0 : QPSK   1 : 8PSK   2 : 16APSK
3804*53ee8cc1Swenshuai.xi     // code_rate_idx  =>   0 : 1/4    1 : 1/3    2 : 2/5    3 : 1/2    4 : 3/5    5 : 2/3
3805*53ee8cc1Swenshuai.xi     //                     6 : 3/4    7 : 4/5    8 : 5/6    9 : 8/9   10 : 9/10
3806*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_SYSTEM_TYPE, &u8Data);//V
3807*53ee8cc1Swenshuai.xi     if(u8Data)
3808*53ee8cc1Swenshuai.xi     {
3809*53ee8cc1Swenshuai.xi         *pQAMMode = DMD_DVBS_QPSK;
3810*53ee8cc1Swenshuai.xi         modulation_order=2;
3811*53ee8cc1Swenshuai.xi         ULOGD("DEMOD","INTERN_DVBS_GetCurrentModulationType [dvbs]ModulationType=DVBS_QPSK\n");//DBG_INTERN_DVBS_LOCK(printf("[dvbs]ModulationType=DVBS_QPSK\n"));
3812*53ee8cc1Swenshuai.xi         //return TRUE;
3813*53ee8cc1Swenshuai.xi     }
3814*53ee8cc1Swenshuai.xi     else                                        //S2
3815*53ee8cc1Swenshuai.xi     {
3816*53ee8cc1Swenshuai.xi         //MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x96, &u8Data);
3817*53ee8cc1Swenshuai.xi         //printf(">>> INTERN_DVBS_GetCurrentModulationType INNER 0x4B = 0x%x <<<\n", u8Data);
3818*53ee8cc1Swenshuai.xi         //if((u8Data & 0x0F)==0x02)       //QPSK
3819*53ee8cc1Swenshuai.xi         /*MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MOD_TYPE, &u8Data1);
3820*53ee8cc1Swenshuai.xi       printf("@@@@@E_DMD_S2_MOD_TYPE = %d \n ",u8Data1);
3821*53ee8cc1Swenshuai.xi       printf("@@@@@  E_DMD_S2_MOD_TYPE=%d  \n",E_DMD_S2_MOD_TYPE);
3822*53ee8cc1Swenshuai.xi 
3823*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_IS_ID, &u8Data1);
3824*53ee8cc1Swenshuai.xi       printf("@@@@@E_DMD_S2_IS_ID = %d \n ",u8Data1);
3825*53ee8cc1Swenshuai.xi       printf("@@@@@  E_DMD_S2_IS_ID=%d  \n",E_DMD_S2_IS_ID);*/
3826*53ee8cc1Swenshuai.xi 
3827*53ee8cc1Swenshuai.xi         // INNER_DEBUG_SEL
3828*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadReg(0x3b00+0x04*2+1, &u8Data);
3829*53ee8cc1Swenshuai.xi         u8Data = u8Data & 0xc0;
3830*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(0x3b00+0x04*2+1, u8Data);
3831*53ee8cc1Swenshuai.xi 
3832*53ee8cc1Swenshuai.xi         // reg_plscdec_debug_out
3833*53ee8cc1Swenshuai.xi         // PLSCDEC info
3834*53ee8cc1Swenshuai.xi         //[0:4] PLSC MODCOD
3835*53ee8cc1Swenshuai.xi         //[5] dummy frame
3836*53ee8cc1Swenshuai.xi         //[6] reserve frame
3837*53ee8cc1Swenshuai.xi         //[7:9] modulation type
3838*53ee8cc1Swenshuai.xi         //[10:13] code rate type
3839*53ee8cc1Swenshuai.xi         //[14] FEC type
3840*53ee8cc1Swenshuai.xi         //[15] pilot type
3841*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadReg(0x3b00+0x6b*2  , &u8Data);
3842*53ee8cc1Swenshuai.xi         u16tmp = (MS_U16)u8Data;
3843*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadReg(0x3b00+0x6b*2+1 , &u8Data);
3844*53ee8cc1Swenshuai.xi         u16tmp |= (MS_U16)u8Data << 8;
3845*53ee8cc1Swenshuai.xi         MOD_type = ((MS_U8)(u16tmp>>7)&0x07);  // 2:QPSK, 3:8PSK, 4:16APSK, 5:32APSK
3846*53ee8cc1Swenshuai.xi 
3847*53ee8cc1Swenshuai.xi         if(MOD_type==2)
3848*53ee8cc1Swenshuai.xi         {
3849*53ee8cc1Swenshuai.xi             *pQAMMode = DMD_DVBS_QPSK;
3850*53ee8cc1Swenshuai.xi         modulation_order=2;
3851*53ee8cc1Swenshuai.xi             ULOGD("DEMOD","INTERN_DVBS_GetCurrentModulationType [dvbs2]ModulationType=DVBS2_QPSK\n");//DBG_INTERN_DVBS_LOCK(printf("[dvbs]ModulationType=DVBS2_QPSK\n"));
3852*53ee8cc1Swenshuai.xi             //return TRUE;
3853*53ee8cc1Swenshuai.xi         }
3854*53ee8cc1Swenshuai.xi         else if(MOD_type==3)
3855*53ee8cc1Swenshuai.xi         {
3856*53ee8cc1Swenshuai.xi             *pQAMMode = DMD_DVBS_8PSK;
3857*53ee8cc1Swenshuai.xi         modulation_order=3;
3858*53ee8cc1Swenshuai.xi             ULOGD("DEMOD","INTERN_DVBS_GetCurrentModulationType [dvbs2]ModulationType=DVBS2_8PSK\n");//DBG_INTERN_DVBS_LOCK(printf("[dvbs]ModulationType=DVBS2_8PSK\n"));
3859*53ee8cc1Swenshuai.xi             //return TRUE;
3860*53ee8cc1Swenshuai.xi         }
3861*53ee8cc1Swenshuai.xi          else if(MOD_type==4)
3862*53ee8cc1Swenshuai.xi          {
3863*53ee8cc1Swenshuai.xi             *pQAMMode = DMD_DVBS_16APSK;
3864*53ee8cc1Swenshuai.xi         modulation_order=4;
3865*53ee8cc1Swenshuai.xi             ULOGD("DEMOD","INTERN_DVBS_GetCurrentModulationType [dvbs2]ModulationType=DVBS2_16APSK\n");
3866*53ee8cc1Swenshuai.xi          }
3867*53ee8cc1Swenshuai.xi         else
3868*53ee8cc1Swenshuai.xi         {
3869*53ee8cc1Swenshuai.xi             *pQAMMode = DMD_DVBS_QPSK;
3870*53ee8cc1Swenshuai.xi             modulation_order=2;
3871*53ee8cc1Swenshuai.xi             ULOGD("DEMOD","INTERN_DVBS_GetCurrentModulationType [dvbs2]ModulationType=NOT SUPPORT\n");
3872*53ee8cc1Swenshuai.xi             return FALSE;
3873*53ee8cc1Swenshuai.xi         }
3874*53ee8cc1Swenshuai.xi 
3875*53ee8cc1Swenshuai.xi     }
3876*53ee8cc1Swenshuai.xi 
3877*53ee8cc1Swenshuai.xi     return status;
3878*53ee8cc1Swenshuai.xi /*#else
3879*53ee8cc1Swenshuai.xi     *pQAMMode = DMD_DVBS_QPSK;
3880*53ee8cc1Swenshuai.xi     printf("[dvbs]ModulationType=DVBS_QPSK\n");//DBG_INTERN_DVBS_LOCK(printf("[dvbs]ModulationType=DVBS_QPSK\n"));
3881*53ee8cc1Swenshuai.xi     //return true;
3882*53ee8cc1Swenshuai.xi #endif*/
3883*53ee8cc1Swenshuai.xi }
3884*53ee8cc1Swenshuai.xi 
3885*53ee8cc1Swenshuai.xi /****************************************************************************
3886*53ee8cc1Swenshuai.xi   Subject:    To get the current DemodType at the DVB-S Demod
3887*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_GetCurrentDemodType
3888*53ee8cc1Swenshuai.xi   Parmeter:   pointer for return DVBS/DVBS2 type
3889*53ee8cc1Swenshuai.xi 
3890*53ee8cc1Swenshuai.xi   Return:     TRUE
3891*53ee8cc1Swenshuai.xi               FALSE
3892*53ee8cc1Swenshuai.xi   Remark:
3893*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBS_GetCurrentDemodType(DMD_DVBS_DEMOD_TYPE * pDemodType)3894*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetCurrentDemodType(DMD_DVBS_DEMOD_TYPE *pDemodType)//V
3895*53ee8cc1Swenshuai.xi {
3896*53ee8cc1Swenshuai.xi     MS_U8 u8Data=0;
3897*53ee8cc1Swenshuai.xi     MS_BOOL     status = true;
3898*53ee8cc1Swenshuai.xi 
3899*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetCurrentDemodType\n"));
3900*53ee8cc1Swenshuai.xi 
3901*53ee8cc1Swenshuai.xi     //MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x80, &u8Data);//status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x80, &u8Data);
3902*53ee8cc1Swenshuai.xi     //printf(">>> INTERN_DVBS_GetCurrentDemodType INNER 0x40 = 0x%x <<<\n", u8Data);
3903*53ee8cc1Swenshuai.xi     //if ((u8Data & 0x01) == 0)
3904*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_SYSTEM_TYPE, &u8Data);//E_DMD_S2_SYSTEM_TYPE 0: S2 ; 1 :S
3905*53ee8cc1Swenshuai.xi     if(!u8Data)                                                       //S2
3906*53ee8cc1Swenshuai.xi     {
3907*53ee8cc1Swenshuai.xi         *pDemodType = DMD_SAT_DVBS2;
3908*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","[dvbs]DemodType=DVBS2\n"));
3909*53ee8cc1Swenshuai.xi     }
3910*53ee8cc1Swenshuai.xi     else                                                                            //S
3911*53ee8cc1Swenshuai.xi     {
3912*53ee8cc1Swenshuai.xi         *pDemodType = DMD_SAT_DVBS;
3913*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","[dvbs]DemodType=DVBS\n"));
3914*53ee8cc1Swenshuai.xi     }
3915*53ee8cc1Swenshuai.xi     return status;
3916*53ee8cc1Swenshuai.xi }
3917*53ee8cc1Swenshuai.xi /****************************************************************************
3918*53ee8cc1Swenshuai.xi   Subject:    To get the current CodeRate at the DVB-S Demod
3919*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_GetCurrentCodeRate
3920*53ee8cc1Swenshuai.xi   Parmeter:   pointer for return Code Rate type
3921*53ee8cc1Swenshuai.xi 
3922*53ee8cc1Swenshuai.xi   Return:     TRUE
3923*53ee8cc1Swenshuai.xi               FALSE
3924*53ee8cc1Swenshuai.xi   Remark:
3925*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBS_GetCurrentDemodCodeRate(DMD_DVBS_CODE_RATE_TYPE * pCodeRate)3926*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetCurrentDemodCodeRate(DMD_DVBS_CODE_RATE_TYPE *pCodeRate)
3927*53ee8cc1Swenshuai.xi {
3928*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;//, u8_gCodeRate = 0;
3929*53ee8cc1Swenshuai.xi     MS_BOOL     status = true;
3930*53ee8cc1Swenshuai.xi 
3931*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetCurrentCodeRate\n"));
3932*53ee8cc1Swenshuai.xi     //DMD_DVBS_DEMOD_TYPE pDemodType = 0;
3933*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_SYSTEM_TYPE, &u8Data);
3934*53ee8cc1Swenshuai.xi     //status &= INTERN_DVBS_GetCurrentDemodType(&pDemodType);
3935*53ee8cc1Swenshuai.xi     if(!u8Data)
3936*53ee8cc1Swenshuai.xi     //if((MS_U8)pDemodType == (MS_U8)DMD_SAT_DVBS2 )  //S2
3937*53ee8cc1Swenshuai.xi     {
3938*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_CODE_RATE, &u8Data);
3939*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0xD7, &u8Data);
3940*53ee8cc1Swenshuai.xi         //u8_gCodeRate = (u8Data & 0x3C);
3941*53ee8cc1Swenshuai.xi         //_u8_DVBS2_CurrentCodeRate = 0;
3942*53ee8cc1Swenshuai.xi         switch (u8Data)
3943*53ee8cc1Swenshuai.xi         //switch (u8_gCodeRate)
3944*53ee8cc1Swenshuai.xi         {
3945*53ee8cc1Swenshuai.xi         case 0x03:
3946*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_1_2;
3947*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 5;//0;
3948*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=1_2\n"));
3949*53ee8cc1Swenshuai.xi             break;
3950*53ee8cc1Swenshuai.xi         case 0x01:
3951*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_1_3;
3952*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 6;//1;
3953*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=1_3\n"));
3954*53ee8cc1Swenshuai.xi             break;
3955*53ee8cc1Swenshuai.xi         case 0x05:
3956*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_2_3;
3957*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 7;//2;
3958*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=2_3\n"));
3959*53ee8cc1Swenshuai.xi             break;
3960*53ee8cc1Swenshuai.xi         case 0x00:
3961*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_1_4;
3962*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 8;//3;
3963*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=1_4\n"));
3964*53ee8cc1Swenshuai.xi             break;
3965*53ee8cc1Swenshuai.xi         case 0x06:
3966*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_3_4;
3967*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 9;//4;
3968*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=3_4\n"));
3969*53ee8cc1Swenshuai.xi             break;
3970*53ee8cc1Swenshuai.xi         case 0x02:
3971*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_2_5;
3972*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 10;//5;
3973*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=2_5\n"));
3974*53ee8cc1Swenshuai.xi             break;
3975*53ee8cc1Swenshuai.xi         case 0x04:
3976*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_3_5;
3977*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 11;//6;
3978*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=3_5\n"));
3979*53ee8cc1Swenshuai.xi             break;
3980*53ee8cc1Swenshuai.xi         case 0x07:
3981*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_4_5;
3982*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 12;//7;
3983*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=4_5\n"));
3984*53ee8cc1Swenshuai.xi             break;
3985*53ee8cc1Swenshuai.xi         case 0x08:
3986*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_5_6;
3987*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 13;//8;
3988*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=5_6\n"));
3989*53ee8cc1Swenshuai.xi             break;
3990*53ee8cc1Swenshuai.xi         case 0x09:
3991*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_8_9;
3992*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 14;//9;
3993*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=8_9\n"));
3994*53ee8cc1Swenshuai.xi             break;
3995*53ee8cc1Swenshuai.xi         case 0x0a:
3996*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_9_10;
3997*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 15;//10;
3998*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=9_10\n"));
3999*53ee8cc1Swenshuai.xi             break;
4000*53ee8cc1Swenshuai.xi         default:
4001*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_9_10;
4002*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 15;//10;
4003*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS2_GetCurrentCodeRate=DVBS2_Default\n"));
4004*53ee8cc1Swenshuai.xi         }
4005*53ee8cc1Swenshuai.xi     }
4006*53ee8cc1Swenshuai.xi     else                                            //S
4007*53ee8cc1Swenshuai.xi     {
4008*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_CODE_RATE, &u8Data);
4009*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBSTFEC_REG_BASE + 0x3A*2, &u8Data);
4010*53ee8cc1Swenshuai.xi         //u8_gCodeRate = (u8Data & 0x70)>>4;
4011*53ee8cc1Swenshuai.xi         switch (u8Data)
4012*53ee8cc1Swenshuai.xi         //switch (u8_gCodeRate)
4013*53ee8cc1Swenshuai.xi         {
4014*53ee8cc1Swenshuai.xi         case 0x00:
4015*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_1_2;
4016*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 0;
4017*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetCurrentCodeRate=1_2\n"));
4018*53ee8cc1Swenshuai.xi             break;
4019*53ee8cc1Swenshuai.xi         case 0x01:
4020*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_2_3;
4021*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 1;
4022*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetCurrentCodeRate=2_3\n"));
4023*53ee8cc1Swenshuai.xi             break;
4024*53ee8cc1Swenshuai.xi         case 0x02:
4025*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_3_4;
4026*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 2;
4027*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetCurrentCodeRate=3_4\n"));
4028*53ee8cc1Swenshuai.xi             break;
4029*53ee8cc1Swenshuai.xi         case 0x03:
4030*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_5_6;
4031*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 3;
4032*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetCurrentCodeRate=5_6\n"));
4033*53ee8cc1Swenshuai.xi             break;
4034*53ee8cc1Swenshuai.xi         case 0x04:
4035*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_7_8;
4036*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 4;
4037*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetCurrentCodeRate=7_8\n"));
4038*53ee8cc1Swenshuai.xi             break;
4039*53ee8cc1Swenshuai.xi         default:
4040*53ee8cc1Swenshuai.xi             *pCodeRate = DMD_CONV_CODE_RATE_7_8;
4041*53ee8cc1Swenshuai.xi             _u8_DVBS2_CurrentCodeRate = 4;
4042*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetCurrentCodeRate=DVBS_Default\n"));
4043*53ee8cc1Swenshuai.xi         }
4044*53ee8cc1Swenshuai.xi     }
4045*53ee8cc1Swenshuai.xi     return status;
4046*53ee8cc1Swenshuai.xi }
4047*53ee8cc1Swenshuai.xi 
4048*53ee8cc1Swenshuai.xi /****************************************************************************
4049*53ee8cc1Swenshuai.xi   Subject:    To get the current symbol rate at the DVB-S Demod
4050*53ee8cc1Swenshuai.xi   Function:   INTERN_DVBS_GetCurrentSymbolRate
4051*53ee8cc1Swenshuai.xi   Parmeter:   pointer pData for return Symbolrate
4052*53ee8cc1Swenshuai.xi 
4053*53ee8cc1Swenshuai.xi   Return:     TRUE
4054*53ee8cc1Swenshuai.xi               FALSE
4055*53ee8cc1Swenshuai.xi   Remark:
4056*53ee8cc1Swenshuai.xi *****************************************************************************/
INTERN_DVBS_GetCurrentSymbolRate(MS_U32 * u32SymbolRate)4057*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetCurrentSymbolRate(MS_U32 *u32SymbolRate)
4058*53ee8cc1Swenshuai.xi {
4059*53ee8cc1Swenshuai.xi     MS_U8  tmp = 0;
4060*53ee8cc1Swenshuai.xi     MS_U16 u16SymbolRateTmp = 0;
4061*53ee8cc1Swenshuai.xi 
4062*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_H, &tmp);
4063*53ee8cc1Swenshuai.xi     u16SymbolRateTmp = tmp;
4064*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MANUAL_TUNE_SYMBOLRATE_L, &tmp);
4065*53ee8cc1Swenshuai.xi     u16SymbolRateTmp = (u16SymbolRateTmp<<8)|tmp;
4066*53ee8cc1Swenshuai.xi 
4067*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_5, &tmp);
4068*53ee8cc1Swenshuai.xi     *u32SymbolRate = (tmp<<16)|u16SymbolRateTmp;
4069*53ee8cc1Swenshuai.xi 
4070*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS_LOCK(ULOGD("DEMOD","[dvbs]Symbol Rate=%d\n",(int)*u32SymbolRate));
4071*53ee8cc1Swenshuai.xi 
4072*53ee8cc1Swenshuai.xi     return TRUE;
4073*53ee8cc1Swenshuai.xi }
4074*53ee8cc1Swenshuai.xi 
INTERN_DVBS_Version(MS_U16 * ver)4075*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Version(MS_U16 *ver)
4076*53ee8cc1Swenshuai.xi {
4077*53ee8cc1Swenshuai.xi     MS_U8 status = true;
4078*53ee8cc1Swenshuai.xi     MS_U8 tmp = 0;
4079*53ee8cc1Swenshuai.xi     MS_U16 u16_INTERN_DVBS_Version;
4080*53ee8cc1Swenshuai.xi 
4081*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_FW_VERSION_L, &tmp);
4082*53ee8cc1Swenshuai.xi     u16_INTERN_DVBS_Version = tmp;
4083*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_FW_VERSION_H, &tmp);
4084*53ee8cc1Swenshuai.xi     u16_INTERN_DVBS_Version = u16_INTERN_DVBS_Version<<8|tmp;
4085*53ee8cc1Swenshuai.xi     *ver = u16_INTERN_DVBS_Version;
4086*53ee8cc1Swenshuai.xi 
4087*53ee8cc1Swenshuai.xi     return status;
4088*53ee8cc1Swenshuai.xi }
4089*53ee8cc1Swenshuai.xi 
INTERN_DVBS_Show_Demod_Version(void)4090*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Show_Demod_Version(void)
4091*53ee8cc1Swenshuai.xi {
4092*53ee8cc1Swenshuai.xi     MS_BOOL status = true;
4093*53ee8cc1Swenshuai.xi     MS_U16 u16_INTERN_DVBS_Version;
4094*53ee8cc1Swenshuai.xi 
4095*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_Version(&u16_INTERN_DVBS_Version);
4096*53ee8cc1Swenshuai.xi 
4097*53ee8cc1Swenshuai.xi     ULOGD("DEMOD",">>> [Macan]Demod FW Version: R%d.%d <<<\n", ((u16_INTERN_DVBS_Version>>8)&0x00FF),(u16_INTERN_DVBS_Version&0x00FF));
4098*53ee8cc1Swenshuai.xi 
4099*53ee8cc1Swenshuai.xi 
4100*53ee8cc1Swenshuai.xi     return status;
4101*53ee8cc1Swenshuai.xi }
4102*53ee8cc1Swenshuai.xi 
INTERN_DVBS_GetRollOff(MS_U8 * pRollOff)4103*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_GetRollOff(MS_U8 *pRollOff)
4104*53ee8cc1Swenshuai.xi {
4105*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
4106*53ee8cc1Swenshuai.xi     MS_U8 u8Data=0;
4107*53ee8cc1Swenshuai.xi 
4108*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_INNER_REG_BASE + 0x1E, &u8Data);//#define INNER_TR_ROLLOFF (_REG_INNER(0x0F)+0)
4109*53ee8cc1Swenshuai.xi     if ((u8Data&0x03)==0x00)
4110*53ee8cc1Swenshuai.xi         *pRollOff = 0;  //Rolloff 0.35
4111*53ee8cc1Swenshuai.xi     else if (((u8Data&0x03)==0x01) || ((u8Data&0x03)==0x03))
4112*53ee8cc1Swenshuai.xi         *pRollOff = 1;  //Rolloff 0.25
4113*53ee8cc1Swenshuai.xi     else
4114*53ee8cc1Swenshuai.xi         *pRollOff = 2;  //Rolloff 0.20
4115*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_GetRollOff:%d\n", *pRollOff));
4116*53ee8cc1Swenshuai.xi 
4117*53ee8cc1Swenshuai.xi     return status;
4118*53ee8cc1Swenshuai.xi }
4119*53ee8cc1Swenshuai.xi 
INTERN_DVBS_Get_DTV_SQuality_BAR(MS_U8 * u8_gSQValue)4120*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Get_DTV_SQuality_BAR(MS_U8 *u8_gSQValue)
4121*53ee8cc1Swenshuai.xi {
4122*53ee8cc1Swenshuai.xi     MS_BOOL     status=TRUE;
4123*53ee8cc1Swenshuai.xi     //MS_U16      u16_gSignalQualityValue;
4124*53ee8cc1Swenshuai.xi     MS_U16      _u16_packetError;
4125*53ee8cc1Swenshuai.xi 
4126*53ee8cc1Swenshuai.xi    // status = INTERN_DVBS_GetSignalQuality(&u16_gSignalQualityValue,0,0,0);
4127*53ee8cc1Swenshuai.xi     status = INTERN_DVBS_GetPacketErr(&_u16_packetError);
4128*53ee8cc1Swenshuai.xi     /*
4129*53ee8cc1Swenshuai.xi     if ((_u16_packetError >= 1) && (u16_gSignalQualityValue > 30))           //Average
4130*53ee8cc1Swenshuai.xi     {
4131*53ee8cc1Swenshuai.xi         *u8_gSQValue = 30;
4132*53ee8cc1Swenshuai.xi     }
4133*53ee8cc1Swenshuai.xi     else if ((_u16_packetError >= 1) && (u16_gSignalQualityValue > 10))      //Poor
4134*53ee8cc1Swenshuai.xi     {
4135*53ee8cc1Swenshuai.xi         *u8_gSQValue = 10;
4136*53ee8cc1Swenshuai.xi     }
4137*53ee8cc1Swenshuai.xi     */
4138*53ee8cc1Swenshuai.xi     return status;
4139*53ee8cc1Swenshuai.xi }
4140*53ee8cc1Swenshuai.xi 
4141*53ee8cc1Swenshuai.xi /****************************************************************************
4142*53ee8cc1Swenshuai.xi **      Function: Read demod related information
4143*53ee8cc1Swenshuai.xi **      Polling after demod lock
4144*53ee8cc1Swenshuai.xi **      GAIN & DCR /Fine CFO & PR & IIS & IQB & SNR /PacketErr & BER
4145*53ee8cc1Swenshuai.xi ****************************************************************************/
INTERN_DVBS_Show_AGC_Info(void)4146*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Show_AGC_Info(void)
4147*53ee8cc1Swenshuai.xi {
4148*53ee8cc1Swenshuai.xi     MS_BOOL status = TRUE;
4149*53ee8cc1Swenshuai.xi 
4150*53ee8cc1Swenshuai.xi     //MS_U8 tmp = 0;
4151*53ee8cc1Swenshuai.xi     //MS_U8 agc_k = 0,d0_k = 0,d0_ref = 0,d1_k = 0,d1_ref = 0,d2_k = 0,d2_ref = 0,d3_k = 0,d3_ref = 0;
4152*53ee8cc1Swenshuai.xi     //MS_U16 if_agc_gain = 0,d0_gain = 0,d1_gain = 0,d2_gain = 0,d3_gain = 0, agc_ref = 0;
4153*53ee8cc1Swenshuai.xi     //MS_U16 if_agc_err = 0;
4154*53ee8cc1Swenshuai.xi #if 0
4155*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x08*2 + 1,&agc_k);
4156*53ee8cc1Swenshuai.xi     agc_k = ((agc_k & 0xF0)>>4);
4157*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x09*2 + 1,&tmp);
4158*53ee8cc1Swenshuai.xi     agc_ref = tmp;
4159*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT_REG_BASE + 0xE8,&tmp);
4160*53ee8cc1Swenshuai.xi     //agc_ref = (agc_ref<<8)|tmp;
4161*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x38*2,&d0_k);
4162*53ee8cc1Swenshuai.xi     d0_k = ((d0_k & 0xF0)>>4);
4163*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x38*2 + 1,&d0_ref);
4164*53ee8cc1Swenshuai.xi     d0_ref = (d0_ref & 0xFF);
4165*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x58*2,&d1_k);
4166*53ee8cc1Swenshuai.xi     d1_k = (d1_k & 0xF0)>>4;
4167*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x58*2 + 1,&d1_ref);
4168*53ee8cc1Swenshuai.xi     d1_ref = (d1_ref & 0xFF);
4169*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x5E*2,&d2_k);
4170*53ee8cc1Swenshuai.xi     d2_k = ((d2_k & 0xF0)>>4);
4171*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT_REG_BASE + 0x5E*2 + 1,&d2_ref);
4172*53ee8cc1Swenshuai.xi     d2_ref = (d2_ref & 0xFF);
4173*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT_REG_BASE + 0x6A*2,&d3_k);
4174*53ee8cc1Swenshuai.xi     d3_k = ((d3_k & 0xF0)>>4);
4175*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT2_REG_BASE + 0x6A*2 + 1,&d3_ref);
4176*53ee8cc1Swenshuai.xi     d3_ref = (d3_ref & 0xFF);
4177*53ee8cc1Swenshuai.xi 
4178*53ee8cc1Swenshuai.xi 
4179*53ee8cc1Swenshuai.xi     // select IF gain to read
4180*53ee8cc1Swenshuai.xi     //Debug Select
4181*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x13*2, &tmp);
4182*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTEND_REG_BASE + 0x13*2, (tmp&0xF0)|0x03);
4183*53ee8cc1Swenshuai.xi     //IF_AGC_GAIN
4184*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x14*2 + 1, &tmp);
4185*53ee8cc1Swenshuai.xi     if_agc_gain = tmp;
4186*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x14*2, &tmp);
4187*53ee8cc1Swenshuai.xi     if_agc_gain = (if_agc_gain<<8)|tmp;
4188*53ee8cc1Swenshuai.xi 
4189*53ee8cc1Swenshuai.xi 
4190*53ee8cc1Swenshuai.xi     // select d0 gain to read.
4191*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x74*2 + 1, &tmp);
4192*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTEND_REG_BASE + 0x74*2 + 1, (tmp&0xF0)|0x03);
4193*53ee8cc1Swenshuai.xi     //DAGC0_GAIN
4194*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x3D*2, &tmp);
4195*53ee8cc1Swenshuai.xi     d0_gain = tmp;
4196*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x3C*2 + 1, &tmp);
4197*53ee8cc1Swenshuai.xi     d0_gain = (d0_gain<<8)|tmp;
4198*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x3C*2, &tmp);
4199*53ee8cc1Swenshuai.xi     d0_gain = (d0_gain<<4)|(tmp>>4);
4200*53ee8cc1Swenshuai.xi 
4201*53ee8cc1Swenshuai.xi 
4202*53ee8cc1Swenshuai.xi     // select d1 gain to read.
4203*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x8C, &tmp);
4204*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTEND_REG_BASE + 0x8C, (tmp&0xF0)|0x00);
4205*53ee8cc1Swenshuai.xi     //DAGC1_GAIN
4206*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x5C*2 + 1, &tmp);
4207*53ee8cc1Swenshuai.xi     d1_gain = tmp;
4208*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x5C*2, &tmp);
4209*53ee8cc1Swenshuai.xi     d1_gain = (d1_gain<<8)|tmp;
4210*53ee8cc1Swenshuai.xi 
4211*53ee8cc1Swenshuai.xi 
4212*53ee8cc1Swenshuai.xi     // select d2 gain to read.
4213*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT_REG_BASE + 0x06, &tmp);
4214*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTENDEXT_REG_BASE + 0x06, (tmp&0xF0)|0x03);
4215*53ee8cc1Swenshuai.xi     //DAGC2_GAIN
4216*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x62*2 + 1, &tmp);
4217*53ee8cc1Swenshuai.xi     d2_gain = tmp;
4218*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x62*2, &tmp);
4219*53ee8cc1Swenshuai.xi     d2_gain = (d2_gain<<8)|tmp;
4220*53ee8cc1Swenshuai.xi 
4221*53ee8cc1Swenshuai.xi 
4222*53ee8cc1Swenshuai.xi     // select d3 gain to read.
4223*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT2_REG_BASE + 0x6D*2, &tmp);
4224*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTENDEXT2_REG_BASE + 0x6D*2, (tmp&0xF0)|0x03);
4225*53ee8cc1Swenshuai.xi     //DAGC3_GAIN
4226*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT_REG_BASE + 0x6F*2, &tmp);
4227*53ee8cc1Swenshuai.xi     d3_gain = tmp;
4228*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT_REG_BASE + 0x6E*2 + 1, &tmp);
4229*53ee8cc1Swenshuai.xi     d3_gain = (d3_gain<<8)|tmp;
4230*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTENDEXT_REG_BASE + 0x6E*2, &tmp);
4231*53ee8cc1Swenshuai.xi     d3_gain = (d3_gain<<4)|(tmp>>4);
4232*53ee8cc1Swenshuai.xi 
4233*53ee8cc1Swenshuai.xi 
4234*53ee8cc1Swenshuai.xi     // select IF gain err to read
4235*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x13*2, &tmp);
4236*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(FRONTEND_REG_BASE + 0x13*2, (tmp&0xF0)|0x00);
4237*53ee8cc1Swenshuai.xi 
4238*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x14*2 + 1, &tmp);
4239*53ee8cc1Swenshuai.xi     if_agc_err = tmp;
4240*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(FRONTEND_REG_BASE + 0x14*2, &tmp);
4241*53ee8cc1Swenshuai.xi     if_agc_err = (if_agc_err<<8)|tmp;
4242*53ee8cc1Swenshuai.xi 
4243*53ee8cc1Swenshuai.xi 
4244*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf("[dvbs]agc_k=0x%x, agc_ref=0x%x, d0_k=0x%x, d0_ref=0x%x, d1_k=0x%x, d1_ref=0x%x, d2_k=0x%x, d2_ref=0x%x, d3_k=0x%x, d3_ref=0x%x\n",
4245*53ee8cc1Swenshuai.xi                            agc_k, agc_ref, d0_k, d0_ref, d1_k, d1_ref, d2_k, d2_ref, d3_k, d3_ref));
4246*53ee8cc1Swenshuai.xi 
4247*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf("[dvbs]agc_g=0x%x, d0_g=0x%x, d1_g=0x%x, d2_g=0x%x, d3_g=0x%x, agc_err=0x%x\n", if_agc_gain, d0_gain, d1_gain, d2_gain, d3_gain, if_agc_err));
4248*53ee8cc1Swenshuai.xi 
4249*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf("[dvbs]agc_k=0x%x, agc_ref=0x%x, d0_k=0x%x, d0_ref=0x%x, d1_k=0x%x, d1_ref=0x%x, d2_k=0x%x, d2_ref=0x%x, d3_k=0x%x, d3_ref=0x%x\n",
4250*53ee8cc1Swenshuai.xi                            agc_k, agc_ref, d0_k, d0_ref, d1_k, d1_ref, d2_k, d2_ref, d3_k, d3_ref));
4251*53ee8cc1Swenshuai.xi 
4252*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(printf("[dvbs]agc_g=0x%x, d0_g=0x%x, d1_g=0x%x, d2_g=0x%x, d3_g=0x%x, agc_err=0x%x\n", if_agc_gain, d0_gain, d1_gain, d2_gain, d3_gain, if_agc_err));
4253*53ee8cc1Swenshuai.xi #endif
4254*53ee8cc1Swenshuai.xi     return status;
4255*53ee8cc1Swenshuai.xi }
4256*53ee8cc1Swenshuai.xi 
INTERN_DVBS_info(void)4257*53ee8cc1Swenshuai.xi void INTERN_DVBS_info(void)
4258*53ee8cc1Swenshuai.xi {
4259*53ee8cc1Swenshuai.xi     //status &= INTERN_DVBS_Show_Demod_Version();
4260*53ee8cc1Swenshuai.xi     //status &= INTERN_DVBS_Demod_Get_Debug_Info_get_once();
4261*53ee8cc1Swenshuai.xi     //status &= INTERN_DVBS_Demod_Get_Debug_Info_polling();
4262*53ee8cc1Swenshuai.xi }
4263*53ee8cc1Swenshuai.xi 
INTERN_DVBS_Demod_Get_Debug_Info_get_once(void)4264*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Demod_Get_Debug_Info_get_once(void)
4265*53ee8cc1Swenshuai.xi {
4266*53ee8cc1Swenshuai.xi     MS_BOOL             status = TRUE;
4267*53ee8cc1Swenshuai.xi     //MS_U8               u8Data = 0;
4268*53ee8cc1Swenshuai.xi     //MS_U16              u16Data = 0, u16Address = 0;
4269*53ee8cc1Swenshuai.xi     //float               psd_smooth_factor;
4270*53ee8cc1Swenshuai.xi     //float               srd_right_bottom_value, srd_right_top_value, srd_left_bottom_value, srd_left_top_value;
4271*53ee8cc1Swenshuai.xi     //MS_U16              u32temp5;
4272*53ee8cc1Swenshuai.xi     //MS_U16              srd_left, srd_right, srd_left_top, srd_left_bottom, srd_right_top, srd_right_bottom;
4273*53ee8cc1Swenshuai.xi 
4274*53ee8cc1Swenshuai.xi #if 0
4275*53ee8cc1Swenshuai.xi //Lock Flag
4276*53ee8cc1Swenshuai.xi     printf("========================================================================\n");
4277*53ee8cc1Swenshuai.xi     printf("Debug Message Flag [Lock Flag]==========================================\n");
4278*53ee8cc1Swenshuai.xi 
4279*53ee8cc1Swenshuai.xi     u16Address = (AGC_LOCK>>16)&0xffff;
4280*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4281*53ee8cc1Swenshuai.xi     if ((u16Data&(AGC_LOCK&0xffff))!=(AGC_LOCK&0xffff))
4282*53ee8cc1Swenshuai.xi         printf("[DVBS]: AGC LOCK ======================: Fail. \n");
4283*53ee8cc1Swenshuai.xi     else
4284*53ee8cc1Swenshuai.xi         printf("[DVBS]: AGC LOCK ======================: OK. \n");
4285*53ee8cc1Swenshuai.xi 
4286*53ee8cc1Swenshuai.xi     u16Address = (DAGC0_LOCK>>16)&0xffff;
4287*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4288*53ee8cc1Swenshuai.xi     if ((u16Data&(DAGC0_LOCK&0xffff))!=(DAGC0_LOCK&0xffff))
4289*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC0 LOCK ====================: Fail. \n");
4290*53ee8cc1Swenshuai.xi     else
4291*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC0 LOCK ====================: OK. \n");
4292*53ee8cc1Swenshuai.xi 
4293*53ee8cc1Swenshuai.xi     u16Address = (DAGC1_LOCK>>16)&0xffff;
4294*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4295*53ee8cc1Swenshuai.xi     if ((u16Data&(DAGC1_LOCK&0xffff))!=(DAGC1_LOCK&0xffff))
4296*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC1 LOCK ====================: Fail. \n");
4297*53ee8cc1Swenshuai.xi     else
4298*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC1 LOCK ====================: OK. \n");
4299*53ee8cc1Swenshuai.xi 
4300*53ee8cc1Swenshuai.xi     u16Address = (DAGC2_LOCK>>16)&0xffff;
4301*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4302*53ee8cc1Swenshuai.xi     if ((u16Data&(DAGC2_LOCK&0xffff))!=(DAGC2_LOCK&0xffff))
4303*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC2 LOCK ====================: Fail. \n");
4304*53ee8cc1Swenshuai.xi     else
4305*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC2 LOCK ====================: OK. \n");
4306*53ee8cc1Swenshuai.xi 
4307*53ee8cc1Swenshuai.xi     u16Address = (DAGC3_LOCK>>16)&0xffff;
4308*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4309*53ee8cc1Swenshuai.xi     if ((u16Data&(DAGC3_LOCK&0xffff))!=(DAGC3_LOCK&0xffff))
4310*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC3 LOCK ====================: Fail. \n");
4311*53ee8cc1Swenshuai.xi     else
4312*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC3 LOCK ====================: OK. \n");
4313*53ee8cc1Swenshuai.xi 
4314*53ee8cc1Swenshuai.xi     u16Address = (DCR_LOCK>>16)&0xffff;
4315*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4316*53ee8cc1Swenshuai.xi     if ((u16Data&(DCR_LOCK&0xffff))!=(DCR_LOCK&0xffff))
4317*53ee8cc1Swenshuai.xi         printf("[DVBS]: DCR LOCK ======================: Fail. \n");
4318*53ee8cc1Swenshuai.xi     else
4319*53ee8cc1Swenshuai.xi         printf("[DVBS]: DCR LOCK ======================: OK. \n");
4320*53ee8cc1Swenshuai.xi //Mark Coarse SRD
4321*53ee8cc1Swenshuai.xi //Mark Fine SRD
4322*53ee8cc1Swenshuai.xi /*
4323*53ee8cc1Swenshuai.xi     u16Address = (CLOSE_COARSE_CFO_LOCK>>16)&0xffff;
4324*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4325*53ee8cc1Swenshuai.xi     if ((u16Data&(CLOSE_COARSE_CFO_LOCK&0xffff))!=(CLOSE_COARSE_CFO_LOCK&0xffff))
4326*53ee8cc1Swenshuai.xi         printf("[DVBS]: Close CFO =====================: Fail. \n");
4327*53ee8cc1Swenshuai.xi     else
4328*53ee8cc1Swenshuai.xi         printf("[DVBS]: Close CFO =====================: OK. \n");
4329*53ee8cc1Swenshuai.xi */
4330*53ee8cc1Swenshuai.xi     u16Address = (TR_LOCK>>16)&0xffff;
4331*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4332*53ee8cc1Swenshuai.xi     if ((u16Data&(TR_LOCK&0xffff))!=(TR_LOCK&0xffff))
4333*53ee8cc1Swenshuai.xi         printf("[DVBS]: TR LOCK =======================: Fail. \n");
4334*53ee8cc1Swenshuai.xi     else
4335*53ee8cc1Swenshuai.xi         printf("[DVBS]: TR LOCK =======================: OK. \n");
4336*53ee8cc1Swenshuai.xi 
4337*53ee8cc1Swenshuai.xi     u16Address = (FRAME_SYNC_ACQUIRE>>16)&0xffff;
4338*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4339*53ee8cc1Swenshuai.xi     if ((u16Data&(FRAME_SYNC_ACQUIRE&0xffff))!=(FRAME_SYNC_ACQUIRE&0xffff))
4340*53ee8cc1Swenshuai.xi         printf("[DVBS]: FS Acquire ====================: Fail. \n");
4341*53ee8cc1Swenshuai.xi     else
4342*53ee8cc1Swenshuai.xi         printf("[DVBS]: FS Acquire ====================: OK. \n");
4343*53ee8cc1Swenshuai.xi 
4344*53ee8cc1Swenshuai.xi     u16Address = (PR_LOCK>>16)&0xffff;
4345*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4346*53ee8cc1Swenshuai.xi     if ((u16Data&(PR_LOCK&0xffff))!=(PR_LOCK&0xffff))
4347*53ee8cc1Swenshuai.xi         printf("[DVBS]: PR LOCK =======================: Fail. \n");
4348*53ee8cc1Swenshuai.xi     else
4349*53ee8cc1Swenshuai.xi         printf("[DVBS]: PR LOCK =======================: OK. \n");
4350*53ee8cc1Swenshuai.xi 
4351*53ee8cc1Swenshuai.xi     u16Address = (EQ_LOCK>>16)&0xffff;
4352*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4353*53ee8cc1Swenshuai.xi     if ((u16Data&(EQ_LOCK&0xffff))!=(EQ_LOCK&0xffff))
4354*53ee8cc1Swenshuai.xi         printf("[DVBS]: EQ LOCK =======================: Fail. \n");
4355*53ee8cc1Swenshuai.xi     else
4356*53ee8cc1Swenshuai.xi         printf("[DVBS]: EQ LOCK =======================: OK. \n");
4357*53ee8cc1Swenshuai.xi 
4358*53ee8cc1Swenshuai.xi     u16Address = (P_SYNC_LOCK>>16)&0xffff;
4359*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4360*53ee8cc1Swenshuai.xi     if ((u16Data&0x0002)!=0x0002)
4361*53ee8cc1Swenshuai.xi         printf("[DVBS]: P_sync ========================: Fail. \n");
4362*53ee8cc1Swenshuai.xi     else
4363*53ee8cc1Swenshuai.xi         printf("[DVBS]: P_sync ========================: OK. \n");
4364*53ee8cc1Swenshuai.xi 
4365*53ee8cc1Swenshuai.xi     u16Address = (IN_SYNC_LOCK>>16)&0xffff;
4366*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4367*53ee8cc1Swenshuai.xi     if ((u16Data&0x8000)!=0x8000)
4368*53ee8cc1Swenshuai.xi         printf("[DVBS]: In_sync =======================: Fail. \n");
4369*53ee8cc1Swenshuai.xi     else
4370*53ee8cc1Swenshuai.xi         printf("[DVBS]: In_sync =======================: OK. \n");
4371*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4372*53ee8cc1Swenshuai.xi //Lock Time
4373*53ee8cc1Swenshuai.xi     printf("------------------------------------------------------------------------\n");
4374*53ee8cc1Swenshuai.xi     printf("Debug Message [Lock Time]===============================================\n");
4375*53ee8cc1Swenshuai.xi 
4376*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_INFO_05, &u8Data);
4377*53ee8cc1Swenshuai.xi     printf("[DVBS]: AGC Lock Time =================: %d\n",u8Data&0x00FF);
4378*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_INFO_06, &u8Data);
4379*53ee8cc1Swenshuai.xi     printf("[DVBS]: DCR Lock Time =================: %d\n",u8Data&0x00FF);
4380*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_2, &u8Data);
4381*53ee8cc1Swenshuai.xi     printf("[DVBS]: TR Lock Time ==================: %d\n",u8Data&0x00FF);
4382*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_3, &u8Data);
4383*53ee8cc1Swenshuai.xi     printf("[DVBS]: FS Lock Time ==================: %d\n",u8Data&0x00FF);
4384*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_4, &u8Data);
4385*53ee8cc1Swenshuai.xi     printf("[DVBS]: PR Lock Time ==================: %d\n",u8Data&0x00FF);
4386*53ee8cc1Swenshuai.xi     //printf("[DVBS]: PLSC Lock Time ================: %d\n",(u16Data>>8)&0x00FF);//No used
4387*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_6, &u8Data);
4388*53ee8cc1Swenshuai.xi     printf("[DVBS]: EQ Lock Time ==================: %d\n",u8Data&0x00FF);
4389*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_7, &u8Data);
4390*53ee8cc1Swenshuai.xi     printf("[DVBS]: FEC Lock Time =================: %d\n",u8Data&0x00FF);
4391*53ee8cc1Swenshuai.xi 
4392*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_0, &u8Data);
4393*53ee8cc1Swenshuai.xi     printf("[DVBS]: CSRD ==========================: %d\n",u8Data&0x00FF);
4394*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_1, &u8Data);
4395*53ee8cc1Swenshuai.xi     printf("[DVBS]: FSRD ==========================: %d\n",u8Data&0x00FF);
4396*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_INFO_01, &u8Data);
4397*53ee8cc1Swenshuai.xi     printf("[DVBS]: CCFO ==========================: %d\n",u8Data&0x00FF);
4398*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_INFO_02, &u8Data);
4399*53ee8cc1Swenshuai.xi     printf("[DVBS]: FCFO ==========================: %d\n",u8Data&0x00FF);
4400*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_STATE_FLAG, &u8Data);
4401*53ee8cc1Swenshuai.xi     printf("[DVBS]: State =========================: %d\n",u8Data&0x00FF);
4402*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_SUBSTATE_FLAG, &u8Data);
4403*53ee8cc1Swenshuai.xi     printf("[DVBS]: SubState ======================: %d\n",u8Data&0x00FF);
4404*53ee8cc1Swenshuai.xi 
4405*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE00H, &u8Data);
4406*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4407*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE00L, &u8Data);
4408*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4409*53ee8cc1Swenshuai.xi     printf("[DVBS]: DBG1: =========================: 0x%x\n",u16Data);
4410*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE01H, &u8Data);
4411*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4412*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE01L, &u8Data);
4413*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4414*53ee8cc1Swenshuai.xi     printf("[DVBS]: DBG2: =========================: 0x%x\n",u16Data);
4415*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE02H, &u8Data);
4416*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4417*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE02L, &u8Data);
4418*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4419*53ee8cc1Swenshuai.xi     printf("[DVBS]: DBG3: =========================: 0x%x\n",u16Data);
4420*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE03H, &u8Data);
4421*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4422*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE03L, &u8Data);
4423*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4424*53ee8cc1Swenshuai.xi     printf("[DVBS]: DBG4: =========================: 0x%x\n",u16Data);
4425*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE04H, &u8Data);
4426*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4427*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE04L, &u8Data);
4428*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4429*53ee8cc1Swenshuai.xi     printf("[DVBS]: DBG5: =========================: 0x%x\n",u16Data);
4430*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE05H, &u8Data);
4431*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4432*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE05L, &u8Data);
4433*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4434*53ee8cc1Swenshuai.xi     printf("[DVBS]: DBG6: =========================: 0x%x\n",u16Data);
4435*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE06H, &u8Data);
4436*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4437*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE06L, &u8Data);
4438*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4439*53ee8cc1Swenshuai.xi     printf("[DVBS]: EQ Sum: =======================: 0x%x\n",u16Data);
4440*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4441*53ee8cc1Swenshuai.xi //FIQ Status
4442*53ee8cc1Swenshuai.xi     printf("------------------------------------------------------------------------\n");
4443*53ee8cc1Swenshuai.xi     printf("Debug Message [FIQ Status]==============================================\n");
4444*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE00H, &u8Data);
4445*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4446*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE00L, &u8Data);
4447*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4448*53ee8cc1Swenshuai.xi 
4449*53ee8cc1Swenshuai.xi     if ((u16Data&0x0001)==0x0000)
4450*53ee8cc1Swenshuai.xi         printf("[DVBS]: AGC Lock ======================: Fail. \n");
4451*53ee8cc1Swenshuai.xi     else
4452*53ee8cc1Swenshuai.xi         printf("[DVBS]: AGC Lock ======================: OK. \n");
4453*53ee8cc1Swenshuai.xi 
4454*53ee8cc1Swenshuai.xi     if ((u16Data&0x0002)==0x0000)
4455*53ee8cc1Swenshuai.xi         printf("[DVBS]: Hum Detect ====================: Fail. \n");
4456*53ee8cc1Swenshuai.xi     else
4457*53ee8cc1Swenshuai.xi         printf("[DVBS]: Hum Detect ====================: OK. \n");
4458*53ee8cc1Swenshuai.xi 
4459*53ee8cc1Swenshuai.xi     if ((u16Data&0x0004)==0x0000)
4460*53ee8cc1Swenshuai.xi         printf("[DVBS]: DCR Lock ======================: Fail. \n");
4461*53ee8cc1Swenshuai.xi     else
4462*53ee8cc1Swenshuai.xi         printf("[DVBS]: DCR Lock ======================: OK. \n");
4463*53ee8cc1Swenshuai.xi 
4464*53ee8cc1Swenshuai.xi     if ((u16Data&0x0008)==0x0000)
4465*53ee8cc1Swenshuai.xi         printf("[DVBS]: IIS Detect ====================: Fail. \n");
4466*53ee8cc1Swenshuai.xi     else
4467*53ee8cc1Swenshuai.xi         printf("[DVBS]: IIS Detect ====================: OK. \n");
4468*53ee8cc1Swenshuai.xi 
4469*53ee8cc1Swenshuai.xi     if ((u16Data&0x0010)==0x0000)
4470*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC0 Lock ====================: Fail. \n");
4471*53ee8cc1Swenshuai.xi     else
4472*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC0 Lock ====================: OK. \n");
4473*53ee8cc1Swenshuai.xi 
4474*53ee8cc1Swenshuai.xi     if ((u16Data&0x0020)==0x0000)
4475*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC1 Lock ====================: Fail. \n");
4476*53ee8cc1Swenshuai.xi     else
4477*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC1 Lock ====================: OK. \n");
4478*53ee8cc1Swenshuai.xi 
4479*53ee8cc1Swenshuai.xi     if ((u16Data&0x0040)==0x0000)
4480*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC2 Lock ====================: Fail. \n");
4481*53ee8cc1Swenshuai.xi     else
4482*53ee8cc1Swenshuai.xi         printf("[DVBS]: DAGC2 Lock ====================: OK. \n");
4483*53ee8cc1Swenshuai.xi 
4484*53ee8cc1Swenshuai.xi     if ((u16Data&0x0080)==0x0000)
4485*53ee8cc1Swenshuai.xi         printf("[DVBS]: CCI Detect ====================: Fail. \n");
4486*53ee8cc1Swenshuai.xi     else
4487*53ee8cc1Swenshuai.xi         printf("[DVBS]: CCI Detect ====================: OK. \n");
4488*53ee8cc1Swenshuai.xi 
4489*53ee8cc1Swenshuai.xi     if ((u16Data&0x0100)==0x0000)
4490*53ee8cc1Swenshuai.xi         printf("[DVBS]: SRD Coarse Done ===============: Fail. \n");
4491*53ee8cc1Swenshuai.xi     else
4492*53ee8cc1Swenshuai.xi         printf("[DVBS]: SRD Coarse Done ===============: OK. \n");
4493*53ee8cc1Swenshuai.xi 
4494*53ee8cc1Swenshuai.xi     if ((u16Data&0x0200)==0x0000)
4495*53ee8cc1Swenshuai.xi         printf("[DVBS]: SRD Fine Done =================: Fail. \n");
4496*53ee8cc1Swenshuai.xi     else
4497*53ee8cc1Swenshuai.xi         printf("[DVBS]: SRD Fine Done =================: OK. \n");
4498*53ee8cc1Swenshuai.xi 
4499*53ee8cc1Swenshuai.xi     if ((u16Data&0x0400)==0x0000)
4500*53ee8cc1Swenshuai.xi         printf("[DVBS]: EQ Lock =======================: Fail. \n");
4501*53ee8cc1Swenshuai.xi     else
4502*53ee8cc1Swenshuai.xi         printf("[DVBS]: EQ Lock =======================: OK. \n");
4503*53ee8cc1Swenshuai.xi 
4504*53ee8cc1Swenshuai.xi     if ((u16Data&0x0800)==0x0000)
4505*53ee8cc1Swenshuai.xi         printf("[DVBS]: FineFE Done ===================: Fail. \n");
4506*53ee8cc1Swenshuai.xi     else
4507*53ee8cc1Swenshuai.xi         printf("[DVBS]: FineFE Done ===================: OK. \n");
4508*53ee8cc1Swenshuai.xi 
4509*53ee8cc1Swenshuai.xi     if ((u16Data&0x1000)==0x0000)
4510*53ee8cc1Swenshuai.xi         printf("[DVBS]: PR Lock =======================: Fail. \n");
4511*53ee8cc1Swenshuai.xi     else
4512*53ee8cc1Swenshuai.xi         printf("[DVBS]: PR Lock =======================: OK. \n");
4513*53ee8cc1Swenshuai.xi 
4514*53ee8cc1Swenshuai.xi     if ((u16Data&0x2000)==0x0000)
4515*53ee8cc1Swenshuai.xi         printf("[DVBS]: Reserved Frame ================: Fail. \n");
4516*53ee8cc1Swenshuai.xi     else
4517*53ee8cc1Swenshuai.xi         printf("[DVBS]: Reserved Frame ================: OK. \n");
4518*53ee8cc1Swenshuai.xi 
4519*53ee8cc1Swenshuai.xi     if ((u16Data&0x4000)==0x0000)
4520*53ee8cc1Swenshuai.xi         printf("[DVBS]: Dummy Frame ===================: Fail. \n");
4521*53ee8cc1Swenshuai.xi     else
4522*53ee8cc1Swenshuai.xi         printf("[DVBS]: Dummy Frame ===================: OK. \n");
4523*53ee8cc1Swenshuai.xi 
4524*53ee8cc1Swenshuai.xi     if ((u16Data&0x8000)==0x0000)
4525*53ee8cc1Swenshuai.xi         printf("[DVBS]: PLSC Done =====================: Fail. \n");
4526*53ee8cc1Swenshuai.xi     else
4527*53ee8cc1Swenshuai.xi         printf("[DVBS]: PLSC Done =====================: OK. \n");
4528*53ee8cc1Swenshuai.xi 
4529*53ee8cc1Swenshuai.xi     printf("------------------------------------------------------------------------\n");
4530*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE01H, &u8Data);
4531*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4532*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_SWUSE01L, &u8Data);
4533*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4534*53ee8cc1Swenshuai.xi     if ((u16Data&0x0001)==0x0000)
4535*53ee8cc1Swenshuai.xi         printf("[DVBS]: FS Get Info From Len ==========: Fail. \n");
4536*53ee8cc1Swenshuai.xi     else
4537*53ee8cc1Swenshuai.xi         printf("[DVBS]: FS Get Info From Len ==========: OK. \n");
4538*53ee8cc1Swenshuai.xi 
4539*53ee8cc1Swenshuai.xi     if ((u16Data&0x0002)==0x0000)
4540*53ee8cc1Swenshuai.xi         printf("[DVBS]: IQ Swap Detect ================: Fail. \n");
4541*53ee8cc1Swenshuai.xi     else
4542*53ee8cc1Swenshuai.xi         printf("[DVBS]: IQ Swap Detect ================: OK. \n");
4543*53ee8cc1Swenshuai.xi 
4544*53ee8cc1Swenshuai.xi     if ((u16Data&0x0004)==0x0000)
4545*53ee8cc1Swenshuai.xi         printf("[DVBS]: FS Acquisition ================: Fail. \n");
4546*53ee8cc1Swenshuai.xi     else
4547*53ee8cc1Swenshuai.xi         printf("[DVBS]: FS Acquisition ================: OK. \n");
4548*53ee8cc1Swenshuai.xi 
4549*53ee8cc1Swenshuai.xi     if ((u16Data&0x0008)==0x0000)
4550*53ee8cc1Swenshuai.xi         printf("[DVBS]: TR Lock =======================: Fail. \n");
4551*53ee8cc1Swenshuai.xi     else
4552*53ee8cc1Swenshuai.xi         printf("[DVBS]: TR Lock =======================: OK. \n");
4553*53ee8cc1Swenshuai.xi 
4554*53ee8cc1Swenshuai.xi     if ((u16Data&0x0010)==0x0000)
4555*53ee8cc1Swenshuai.xi         printf("[DVBS]: CLCFE Lock ====================: Fail. \n");
4556*53ee8cc1Swenshuai.xi     else
4557*53ee8cc1Swenshuai.xi         printf("[DVBS]: CLCFE Lock ====================: OK. \n");
4558*53ee8cc1Swenshuai.xi 
4559*53ee8cc1Swenshuai.xi     if ((u16Data&0x0020)==0x0000)
4560*53ee8cc1Swenshuai.xi         printf("[DVBS]: OLCFE Lock ====================: Fail. \n");
4561*53ee8cc1Swenshuai.xi     else
4562*53ee8cc1Swenshuai.xi         printf("[DVBS]: OLCFE Lock ====================: OK. \n");
4563*53ee8cc1Swenshuai.xi 
4564*53ee8cc1Swenshuai.xi     if ((u16Data&0x0040)==0x0000)
4565*53ee8cc1Swenshuai.xi         printf("[DVBS]: Fsync Found ===================: Fail. \n");
4566*53ee8cc1Swenshuai.xi     else
4567*53ee8cc1Swenshuai.xi         printf("[DVBS]: Fsync Found ===================: OK. \n");
4568*53ee8cc1Swenshuai.xi 
4569*53ee8cc1Swenshuai.xi     if ((u16Data&0x0080)==0x0000)
4570*53ee8cc1Swenshuai.xi         printf("[DVBS]: Fsync Lock ====================: Fail. \n");
4571*53ee8cc1Swenshuai.xi     else
4572*53ee8cc1Swenshuai.xi         printf("[DVBS]: Fsync Lock ====================: OK. \n");
4573*53ee8cc1Swenshuai.xi 
4574*53ee8cc1Swenshuai.xi     if ((u16Data&0x0100)==0x0000)
4575*53ee8cc1Swenshuai.xi         printf("[DVBS]: Fsync Fail Search =============: Fail. \n");
4576*53ee8cc1Swenshuai.xi     else
4577*53ee8cc1Swenshuai.xi         printf("[DVBS]: Fsync Fail Search =============: OK. \n");
4578*53ee8cc1Swenshuai.xi 
4579*53ee8cc1Swenshuai.xi     if ((u16Data&0x0200)==0x0000)
4580*53ee8cc1Swenshuai.xi         printf("[DVBS]: Fsync Fail Lock ===============: Fail. \n");
4581*53ee8cc1Swenshuai.xi     else
4582*53ee8cc1Swenshuai.xi         printf("[DVBS]: Fsync Fail Lock ===============: OK. \n");
4583*53ee8cc1Swenshuai.xi 
4584*53ee8cc1Swenshuai.xi     if ((u16Data&0x0400)==0x0000)
4585*53ee8cc1Swenshuai.xi         printf("[DVBS]: False Alarm ===================: Fail. \n");
4586*53ee8cc1Swenshuai.xi     else
4587*53ee8cc1Swenshuai.xi         printf("[DVBS]: False Alarm ===================: OK. \n");
4588*53ee8cc1Swenshuai.xi 
4589*53ee8cc1Swenshuai.xi     if ((u16Data&0x0800)==0x0000)
4590*53ee8cc1Swenshuai.xi         printf("[DVBS]: Viterbi In Sync ===============: Fail. \n");
4591*53ee8cc1Swenshuai.xi     else
4592*53ee8cc1Swenshuai.xi         printf("[DVBS]: Viterbi In Sync ===============: OK. \n");
4593*53ee8cc1Swenshuai.xi 
4594*53ee8cc1Swenshuai.xi     if ((u16Data&0x1000)==0x0000)
4595*53ee8cc1Swenshuai.xi         printf("[DVBS]: Uncrt Over ====================: Fail. \n");
4596*53ee8cc1Swenshuai.xi     else
4597*53ee8cc1Swenshuai.xi         printf("[DVBS]: Uncrt Over ====================: OK. \n");
4598*53ee8cc1Swenshuai.xi 
4599*53ee8cc1Swenshuai.xi     if ((u16Data&0x2000)==0x0000)
4600*53ee8cc1Swenshuai.xi         printf("[DVBS]: CLK Cnt Over ==================: Fail. \n");
4601*53ee8cc1Swenshuai.xi     else
4602*53ee8cc1Swenshuai.xi         printf("[DVBS]: CLK Cnt Over ==================: OK. \n");
4603*53ee8cc1Swenshuai.xi 
4604*53ee8cc1Swenshuai.xi     //if ((u16Data&0x4000)==0x0000)
4605*53ee8cc1Swenshuai.xi     //    printf("[DVBS]: Data In Ready FIFO ============: Fail. \n");
4606*53ee8cc1Swenshuai.xi     //else
4607*53ee8cc1Swenshuai.xi     //    printf("[DVBS]: Data In Ready FIFO ============: OK. \n");
4608*53ee8cc1Swenshuai.xi 
4609*53ee8cc1Swenshuai.xi     //if ((u16Data&0x8000)==0x0000)
4610*53ee8cc1Swenshuai.xi     //    printf("[DVBS]: IIR Buff Busy =================: Fail. \n");
4611*53ee8cc1Swenshuai.xi     //else
4612*53ee8cc1Swenshuai.xi     //    printf("[DVBS]: IIR Buff Busy =================: OK. \n");
4613*53ee8cc1Swenshuai.xi 
4614*53ee8cc1Swenshuai.xi     /*
4615*53ee8cc1Swenshuai.xi     printf("------------------------------------------------------------------------\n");
4616*53ee8cc1Swenshuai.xi     u16Address = 0x0B64;
4617*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(u16Address+1, &u8Data);
4618*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4619*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(u16Address , &u8Data);
4620*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4621*53ee8cc1Swenshuai.xi     if ((u16Data&0x0001)==0x0000)
4622*53ee8cc1Swenshuai.xi         printf("[DVBS]: IIR Busy LDPC =================: Fail. \n");
4623*53ee8cc1Swenshuai.xi     else
4624*53ee8cc1Swenshuai.xi         printf("[DVBS]: IIR Busy LDPC =================: OK. \n");
4625*53ee8cc1Swenshuai.xi 
4626*53ee8cc1Swenshuai.xi     if ((u16Data&0x0002)==0x0000)
4627*53ee8cc1Swenshuai.xi         printf("[DVBS]: BCH Busy ======================: Fail. \n");
4628*53ee8cc1Swenshuai.xi     else
4629*53ee8cc1Swenshuai.xi         printf("[DVBS]: BCH Busy ======================: OK. \n");
4630*53ee8cc1Swenshuai.xi 
4631*53ee8cc1Swenshuai.xi     if ((u16Data&0x0004)==0x0000)
4632*53ee8cc1Swenshuai.xi         printf("[DVBS]: Oppro Ready Out ===============: Fail. \n");
4633*53ee8cc1Swenshuai.xi     else
4634*53ee8cc1Swenshuai.xi         printf("[DVBS]: Oppro Ready Out ===============: OK. \n");
4635*53ee8cc1Swenshuai.xi 
4636*53ee8cc1Swenshuai.xi     if ((u16Data&0x0008)==0x0000)
4637*53ee8cc1Swenshuai.xi         printf("[DVBS]: LDPC Win ======================: Fail. \n");
4638*53ee8cc1Swenshuai.xi     else
4639*53ee8cc1Swenshuai.xi         printf("[DVBS]: LDPC Win ======================: OK. \n");
4640*53ee8cc1Swenshuai.xi 
4641*53ee8cc1Swenshuai.xi     if ((u16Data&0x0010)==0x0000)
4642*53ee8cc1Swenshuai.xi         printf("[DVBS]: LDPC Error ====================: Fail. \n");
4643*53ee8cc1Swenshuai.xi     else
4644*53ee8cc1Swenshuai.xi         printf("[DVBS]: LDPC Error ====================: OK. \n");
4645*53ee8cc1Swenshuai.xi 
4646*53ee8cc1Swenshuai.xi     if ((u16Data&0x0020)==0x0000)
4647*53ee8cc1Swenshuai.xi         printf("[DVBS]: Out BCH Error =================: Fail. \n");
4648*53ee8cc1Swenshuai.xi     else
4649*53ee8cc1Swenshuai.xi         printf("[DVBS]: Out BCH Error =================: OK. \n");
4650*53ee8cc1Swenshuai.xi 
4651*53ee8cc1Swenshuai.xi     if ((u16Data&0x0040)==0x0000)
4652*53ee8cc1Swenshuai.xi         printf("[DVBS]: Descr BCH FEC Num Error =======: Fail. \n");
4653*53ee8cc1Swenshuai.xi     else
4654*53ee8cc1Swenshuai.xi         printf("[DVBS]: Descr BCH FEC Num Error =======: OK. \n");
4655*53ee8cc1Swenshuai.xi 
4656*53ee8cc1Swenshuai.xi     if ((u16Data&0x0080)==0x0000)
4657*53ee8cc1Swenshuai.xi         printf("[DVBS]: Descr BCH Data Num Error ======: Fail. \n");
4658*53ee8cc1Swenshuai.xi     else
4659*53ee8cc1Swenshuai.xi         printf("[DVBS]: Descr BCH Data Num Error ======: OK. \n");
4660*53ee8cc1Swenshuai.xi 
4661*53ee8cc1Swenshuai.xi     if ((u16Data&0x0100)==0x0000)
4662*53ee8cc1Swenshuai.xi         printf("[DVBS]: Packet Error Out ==============: Fail. \n");
4663*53ee8cc1Swenshuai.xi     else
4664*53ee8cc1Swenshuai.xi         printf("[DVBS]: Packet Error Out ==============: OK. \n");
4665*53ee8cc1Swenshuai.xi 
4666*53ee8cc1Swenshuai.xi     if ((u16Data&0x0200)==0x0000)
4667*53ee8cc1Swenshuai.xi         printf("[DVBS]: BBH CRC Error =================: Fail. \n");
4668*53ee8cc1Swenshuai.xi     else
4669*53ee8cc1Swenshuai.xi         printf("[DVBS]: BBH CRC Error =================: OK. \n");
4670*53ee8cc1Swenshuai.xi 
4671*53ee8cc1Swenshuai.xi     if ((u16Data&0x0400)==0x0000)
4672*53ee8cc1Swenshuai.xi         printf("[DVBS]: BBH Decode Done ===============: Fail. \n");
4673*53ee8cc1Swenshuai.xi     else
4674*53ee8cc1Swenshuai.xi         printf("[DVBS]: BBH Decode Done ===============: OK. \n");
4675*53ee8cc1Swenshuai.xi 
4676*53ee8cc1Swenshuai.xi     if ((u16Data&0x0800)==0x0000)
4677*53ee8cc1Swenshuai.xi         printf("[DVBS]: ISRC Calculate Done ===========: Fail. \n");
4678*53ee8cc1Swenshuai.xi     else
4679*53ee8cc1Swenshuai.xi         printf("[DVBS]: ISRC Calculate Done ===========: OK. \n");
4680*53ee8cc1Swenshuai.xi 
4681*53ee8cc1Swenshuai.xi     if ((u16Data&0x1000)==0x0000)
4682*53ee8cc1Swenshuai.xi         printf("[DVBS]: Syncd Check Error =============: Fail. \n");
4683*53ee8cc1Swenshuai.xi     else
4684*53ee8cc1Swenshuai.xi         printf("[DVBS]: Syncd Check Error =============: OK. \n");
4685*53ee8cc1Swenshuai.xi 
4686*53ee8cc1Swenshuai.xi     //if ((u16Data&0x2000)==0x0000)
4687*53ee8cc1Swenshuai.xi     //      printf("[DVBS]: Syncd Check Error======: Fail. \n");
4688*53ee8cc1Swenshuai.xi     //else
4689*53ee8cc1Swenshuai.xi     //      printf("[DVBS]: Syncd Check Error======: OK. \n");
4690*53ee8cc1Swenshuai.xi 
4691*53ee8cc1Swenshuai.xi     if ((u16Data&0x4000)==0x0000)
4692*53ee8cc1Swenshuai.xi         printf("[DVBS]: Demap Init ====================: Fail. \n");
4693*53ee8cc1Swenshuai.xi     else
4694*53ee8cc1Swenshuai.xi         printf("[DVBS]: Demap Init ====================: OK. \n");
4695*53ee8cc1Swenshuai.xi     */
4696*53ee8cc1Swenshuai.xi //Spectrum Information
4697*53ee8cc1Swenshuai.xi     printf("------------------------------------------------------------------------\n");
4698*53ee8cc1Swenshuai.xi 
4699*53ee8cc1Swenshuai.xi     u16Address = 0x2836;
4700*53ee8cc1Swenshuai.xi     status &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4701*53ee8cc1Swenshuai.xi     psd_smooth_factor=(u16Data>>8)&0x7F;
4702*53ee8cc1Swenshuai.xi 
4703*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE12H, &u8Data);
4704*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4705*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE12L, &u8Data);
4706*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4707*53ee8cc1Swenshuai.xi     u32temp5=u16Data;
4708*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE13H, &u8Data);
4709*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4710*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE13L, &u8Data);
4711*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4712*53ee8cc1Swenshuai.xi     u32temp5|=(u16Data<<16);
4713*53ee8cc1Swenshuai.xi     if (psd_smooth_factor!=0)
4714*53ee8cc1Swenshuai.xi         srd_left_top_value=(float)u32temp5/256.0/psd_smooth_factor;
4715*53ee8cc1Swenshuai.xi     else
4716*53ee8cc1Swenshuai.xi         srd_left_top_value=0;
4717*53ee8cc1Swenshuai.xi 
4718*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE14H, &u8Data);
4719*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4720*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE14L, &u8Data);
4721*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4722*53ee8cc1Swenshuai.xi     u32temp5=u16Data;
4723*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE15H, &u8Data);
4724*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4725*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE15L, &u8Data);
4726*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4727*53ee8cc1Swenshuai.xi     u32temp5|=(u16Data<<16);
4728*53ee8cc1Swenshuai.xi     if (psd_smooth_factor!=0)
4729*53ee8cc1Swenshuai.xi         srd_left_bottom_value=(float)u32temp5/256.0/psd_smooth_factor;
4730*53ee8cc1Swenshuai.xi     else
4731*53ee8cc1Swenshuai.xi         srd_left_bottom_value=0;
4732*53ee8cc1Swenshuai.xi 
4733*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE16H, &u8Data);
4734*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4735*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE16L, &u8Data);
4736*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4737*53ee8cc1Swenshuai.xi     u32temp5=u16Data;
4738*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE17H, &u8Data);
4739*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4740*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE17L, &u8Data);
4741*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4742*53ee8cc1Swenshuai.xi     u32temp5|=(u16Data<<16);
4743*53ee8cc1Swenshuai.xi     if (psd_smooth_factor!=0)
4744*53ee8cc1Swenshuai.xi         srd_right_top_value=(float)u32temp5/256.0/psd_smooth_factor;
4745*53ee8cc1Swenshuai.xi     else
4746*53ee8cc1Swenshuai.xi         srd_right_top_value=0;
4747*53ee8cc1Swenshuai.xi 
4748*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE18H, &u8Data);
4749*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4750*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE18L, &u8Data);
4751*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4752*53ee8cc1Swenshuai.xi     u32temp5=u16Data;
4753*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE19H, &u8Data);
4754*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4755*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE19L, &u8Data);
4756*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4757*53ee8cc1Swenshuai.xi     u32temp5|=(u16Data<<16);
4758*53ee8cc1Swenshuai.xi     if (psd_smooth_factor!=0)
4759*53ee8cc1Swenshuai.xi         srd_right_bottom_value=(float)u32temp5/256.0/psd_smooth_factor;
4760*53ee8cc1Swenshuai.xi     else
4761*53ee8cc1Swenshuai.xi         srd_right_bottom_value=0;
4762*53ee8cc1Swenshuai.xi 
4763*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1AH, &u8Data);
4764*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4765*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1AL, &u8Data);
4766*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4767*53ee8cc1Swenshuai.xi     srd_left=u16Data;
4768*53ee8cc1Swenshuai.xi     printf("[DVBS]: FFT Left ======================: %d, %f\n", srd_left, srd_left_top_value - srd_left_bottom_value);
4769*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1BH, &u8Data);
4770*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4771*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1BL, &u8Data);
4772*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4773*53ee8cc1Swenshuai.xi     srd_right=u16Data;
4774*53ee8cc1Swenshuai.xi     printf("[DVBS]: FFT Right =====================: %d, %f\n", srd_right, srd_right_top_value - srd_right_bottom_value);
4775*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1CH, &u8Data);
4776*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4777*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1CL, &u8Data);
4778*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4779*53ee8cc1Swenshuai.xi     srd_left_top=u16Data;
4780*53ee8cc1Swenshuai.xi     printf("[DVBS]: FFT Left Top ==================: %d, %f\n", srd_left_top, srd_left_top_value);
4781*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1DH, &u8Data);
4782*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4783*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1DL, &u8Data);
4784*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4785*53ee8cc1Swenshuai.xi     srd_left_bottom=u16Data;
4786*53ee8cc1Swenshuai.xi     printf("[DVBS]: FFT Left Bottom ===============: %d, %f\n", srd_left_bottom, srd_left_bottom_value);
4787*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1EH, &u8Data);
4788*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4789*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1EL, &u8Data);
4790*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4791*53ee8cc1Swenshuai.xi     srd_right_top=u16Data;
4792*53ee8cc1Swenshuai.xi     printf("[DVBS]: FFT Right Top =================: %d, %f\n", srd_right_top, srd_right_top_value);
4793*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1FH, &u8Data);
4794*53ee8cc1Swenshuai.xi     u16Data = u8Data;
4795*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE1FL, &u8Data);
4796*53ee8cc1Swenshuai.xi     u16Data = (u16Data<<8)|u8Data;
4797*53ee8cc1Swenshuai.xi     srd_right_bottom=u16Data;
4798*53ee8cc1Swenshuai.xi     printf("[DVBS]: FFT Right Bottom ==============: %d, %f\n", srd_right_bottom, srd_right_bottom_value);
4799*53ee8cc1Swenshuai.xi 
4800*53ee8cc1Swenshuai.xi     printf("-----------------------------------------\n");
4801*53ee8cc1Swenshuai.xi     printf("[DVBS]: Left-Bottom ===================: %d\n", srd_left-srd_left_bottom);
4802*53ee8cc1Swenshuai.xi     printf("[DVBS]: Left-Top ======================: %d\n", srd_left_top - srd_left);
4803*53ee8cc1Swenshuai.xi     printf("[DVBS]: Right-Top =====================: %d\n", srd_right - srd_right_top);
4804*53ee8cc1Swenshuai.xi     printf("[DVBS]: Right-Bottom ==================: %d\n", srd_right_bottom - srd_right);
4805*53ee8cc1Swenshuai.xi 
4806*53ee8cc1Swenshuai.xi     if (psd_smooth_factor!=0)
4807*53ee8cc1Swenshuai.xi     {
4808*53ee8cc1Swenshuai.xi         if ((srd_left_top-srd_left_bottom)!=0)
4809*53ee8cc1Swenshuai.xi             printf("[DVBS]: Left Slope ====================: %f\n", (srd_left_top_value - srd_left_bottom_value)/(srd_left_top-srd_left_bottom));
4810*53ee8cc1Swenshuai.xi         else
4811*53ee8cc1Swenshuai.xi             printf("[DVBS]: Left Slope ====================: %f\n", 0.000000);
4812*53ee8cc1Swenshuai.xi 
4813*53ee8cc1Swenshuai.xi         if((srd_right_bottom - srd_right_top)!=0)
4814*53ee8cc1Swenshuai.xi             printf("[DVBS]: Right Slope ===================: %f\n", (srd_right_top_value - srd_right_bottom_value)/(srd_right_bottom - srd_right_top));
4815*53ee8cc1Swenshuai.xi         else
4816*53ee8cc1Swenshuai.xi             printf("[DVBS]: Right Slope ===================: %f\n", 0.000000);
4817*53ee8cc1Swenshuai.xi 
4818*53ee8cc1Swenshuai.xi         if (((srd_right_top_value - srd_right_bottom_value)!=0)&&((srd_right_bottom - srd_right_top))!=0)
4819*53ee8cc1Swenshuai.xi             printf("[DVBS]: Slope Ratio ===================: %f\n", ((srd_left_top_value - srd_left_bottom_value)/(srd_left_top-srd_left_bottom))/((srd_right_top_value - srd_right_bottom_value)/(srd_right_bottom - srd_right_top)));
4820*53ee8cc1Swenshuai.xi         else
4821*53ee8cc1Swenshuai.xi             printf("[DVBS]: Slope Ratio ===================: %f\n", 0.000000);
4822*53ee8cc1Swenshuai.xi     }
4823*53ee8cc1Swenshuai.xi     else
4824*53ee8cc1Swenshuai.xi     {
4825*53ee8cc1Swenshuai.xi         printf("[DVBS]: Left Slope ======================: %d\n", 0);
4826*53ee8cc1Swenshuai.xi         printf("[DVBS]: Right Slope =====================: %d\n", 0);
4827*53ee8cc1Swenshuai.xi         printf("[DVBS]: Slope Ratio =====================: %d\n", 0);
4828*53ee8cc1Swenshuai.xi     }
4829*53ee8cc1Swenshuai.xi #endif
4830*53ee8cc1Swenshuai.xi     return status;
4831*53ee8cc1Swenshuai.xi }
4832*53ee8cc1Swenshuai.xi 
INTERN_DVBS_Demod_Get_Debug_Info_polling(void)4833*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_Demod_Get_Debug_Info_polling(void)
4834*53ee8cc1Swenshuai.xi {
4835*53ee8cc1Swenshuai.xi     MS_BOOL bRet = FALSE;
4836*53ee8cc1Swenshuai.xi #if 0
4837*53ee8cc1Swenshuai.xi     MS_U8                u8Data = 0;
4838*53ee8cc1Swenshuai.xi     MS_U16               u16Data = 0;
4839*53ee8cc1Swenshuai.xi     MS_U16               u16Address = 0;
4840*53ee8cc1Swenshuai.xi     MS_U32               u32DebugInfo_Fb = 0;            //Fb, SymbolRate
4841*53ee8cc1Swenshuai.xi     MS_U32               u32DebugInfo_Fs = 96000;        //Fs, 96000k
4842*53ee8cc1Swenshuai.xi     float                AGC_IF_Gain;
4843*53ee8cc1Swenshuai.xi     float                DAGC0_Gain, DAGC1_Gain, DAGC2_Gain, DAGC3_Gain, DAGC0_Peak_Mean, DAGC1_Peak_Mean, DAGC2_Peak_Mean, DAGC3_Peak_Mean;
4844*53ee8cc1Swenshuai.xi     short                AGC_Err, DAGC0_Err, DAGC1_Err, DAGC2_Err, DAGC3_Err;
4845*53ee8cc1Swenshuai.xi     float                DCR_Offset_I, DCR_Offset_Q;
4846*53ee8cc1Swenshuai.xi     float                FineCFO_loop_input_value, FineCFO_loop_out_value;
4847*53ee8cc1Swenshuai.xi     double               FineCFO_loop_ki_value, TR_loop_ki;
4848*53ee8cc1Swenshuai.xi     float                PR_in_value, PR_out_value, PR_loop_ki, PR_loopback_ki;
4849*53ee8cc1Swenshuai.xi     float                IQB_Phase, IQB_Gain;
4850*53ee8cc1Swenshuai.xi     MS_U16               IIS_cnt, ConvegenceLen;
4851*53ee8cc1Swenshuai.xi     float                Linear_SNR_dd, SNR_dd_dB, Linear_SNR_da, SNR_da_dB, SNR_nda_dB, Linear_SNR;
4852*53ee8cc1Swenshuai.xi     float                Packet_Err, BER;
4853*53ee8cc1Swenshuai.xi     float                TR_Indicator_ff, TR_SFO_Converge, Fs_value, Fb_value;
4854*53ee8cc1Swenshuai.xi     float                TR_Loop_Output, TR_Loop_Ki, TR_loop_input, TR_tmp0, TR_tmp1, TR_tmp2;
4855*53ee8cc1Swenshuai.xi     float                Eq_variance_da, Eq_variance_dd;
4856*53ee8cc1Swenshuai.xi     float                ndasnr_ratio, ndasnr_a, ndasnr_ab;
4857*53ee8cc1Swenshuai.xi     MS_U16               BitErr, BitErrPeriod;
4858*53ee8cc1Swenshuai.xi     MS_BOOL              BEROver;
4859*53ee8cc1Swenshuai.xi 
4860*53ee8cc1Swenshuai.xi     //Fb
4861*53ee8cc1Swenshuai.xi     bRet &= MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
4862*53ee8cc1Swenshuai.xi     //bRet &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, &u8Data);
4863*53ee8cc1Swenshuai.xi     if((u8Data&0x02)==0x00)                                         //Manual Tune
4864*53ee8cc1Swenshuai.xi     {
4865*53ee8cc1Swenshuai.xi         u32DebugInfo_Fb = 0x0;//_u32CurrentSR;
4866*53ee8cc1Swenshuai.xi     }
4867*53ee8cc1Swenshuai.xi     else                                                            //Blind Scan
4868*53ee8cc1Swenshuai.xi     {
4869*53ee8cc1Swenshuai.xi         bRet &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE14H, &u8Data);
4870*53ee8cc1Swenshuai.xi         u16Data = u8Data;
4871*53ee8cc1Swenshuai.xi         bRet &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE14L, &u8Data);
4872*53ee8cc1Swenshuai.xi         u16Data = (u16Data<<8)|u8Data;
4873*53ee8cc1Swenshuai.xi         u32DebugInfo_Fb = u16Data;
4874*53ee8cc1Swenshuai.xi     }
4875*53ee8cc1Swenshuai.xi     printf("++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++\n");
4876*53ee8cc1Swenshuai.xi     printf("Fs ====================================: %lu [kHz]\n",u32DebugInfo_Fs);
4877*53ee8cc1Swenshuai.xi     printf("Fb ====================================: %lu [kHz]\n",u32DebugInfo_Fb);
4878*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4879*53ee8cc1Swenshuai.xi //Page1-GAIN & DCR
4880*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4881*53ee8cc1Swenshuai.xi //GAIN
4882*53ee8cc1Swenshuai.xi     printf("\n");
4883*53ee8cc1Swenshuai.xi     printf("========================================================================\n");
4884*53ee8cc1Swenshuai.xi     printf("Debug Message [GAIN & DCR]==============================================\n");
4885*53ee8cc1Swenshuai.xi 
4886*53ee8cc1Swenshuai.xi     //Debug select
4887*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_IF_AGC_GAIN>>16)&0xffff;
4888*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4889*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_IF_AGC_GAIN)&0xffff);
4890*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
4891*53ee8cc1Swenshuai.xi 
4892*53ee8cc1Swenshuai.xi     //Freeze and dump
4893*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
4894*53ee8cc1Swenshuai.xi     //AGC_IF_GAIN
4895*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_AGC)&0xffff;
4896*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4897*53ee8cc1Swenshuai.xi     AGC_IF_Gain=u16Data;
4898*53ee8cc1Swenshuai.xi     //Unfreeze
4899*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
4900*53ee8cc1Swenshuai.xi 
4901*53ee8cc1Swenshuai.xi     AGC_IF_Gain=AGC_IF_Gain/0x8000;     //(16, 15)
4902*53ee8cc1Swenshuai.xi     printf("[DVBS]: AGC_IF_Gain ===================: %f\n", AGC_IF_Gain);
4903*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4904*53ee8cc1Swenshuai.xi     //Debug select
4905*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC0_GAIN>>16)&0xffff;
4906*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4907*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC0_GAIN)&0xffff);
4908*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
4909*53ee8cc1Swenshuai.xi 
4910*53ee8cc1Swenshuai.xi     //Freeze and dump
4911*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
4912*53ee8cc1Swenshuai.xi     //DAGC0_GAIN
4913*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC0)&0xffff;
4914*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4915*53ee8cc1Swenshuai.xi     u16Data = (u16Data>>4);
4916*53ee8cc1Swenshuai.xi     DAGC0_Gain=(u16Data&0x0fff);
4917*53ee8cc1Swenshuai.xi     //Unfreeze
4918*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
4919*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4920*53ee8cc1Swenshuai.xi     //Debug select
4921*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC1_GAIN>>16)&0xffff;
4922*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4923*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC1_GAIN)&0xffff);
4924*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
4925*53ee8cc1Swenshuai.xi 
4926*53ee8cc1Swenshuai.xi     //Freeze and dump
4927*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
4928*53ee8cc1Swenshuai.xi     //DAGC1_GAIN
4929*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC1)&0xffff;
4930*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4931*53ee8cc1Swenshuai.xi     DAGC1_Gain=(u16Data&0x07ff);
4932*53ee8cc1Swenshuai.xi     //Unfreeze
4933*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
4934*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4935*53ee8cc1Swenshuai.xi     //Debug select
4936*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC2_GAIN>>16)&0xffff;
4937*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4938*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC2_GAIN)&0xffff);
4939*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
4940*53ee8cc1Swenshuai.xi 
4941*53ee8cc1Swenshuai.xi     //Freeze and dump
4942*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
4943*53ee8cc1Swenshuai.xi     //DAGC2_GAIN
4944*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC2)&0xffff;
4945*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4946*53ee8cc1Swenshuai.xi     DAGC2_Gain=(u16Data&0x0fff);
4947*53ee8cc1Swenshuai.xi     //Unfreeze
4948*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
4949*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4950*53ee8cc1Swenshuai.xi     //Debug select
4951*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC3_GAIN>>16)&0xffff;
4952*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4953*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC3_GAIN)&0xffff);
4954*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
4955*53ee8cc1Swenshuai.xi 
4956*53ee8cc1Swenshuai.xi     //Freeze and dump
4957*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
4958*53ee8cc1Swenshuai.xi     //DAGC3_GAIN
4959*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC3)&0xffff;
4960*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4961*53ee8cc1Swenshuai.xi     u16Data = (u16Data>>4);
4962*53ee8cc1Swenshuai.xi     DAGC3_Gain=(u16Data&0x0fff);
4963*53ee8cc1Swenshuai.xi     //Unfreeze
4964*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
4965*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4966*53ee8cc1Swenshuai.xi 
4967*53ee8cc1Swenshuai.xi     DAGC0_Gain=DAGC0_Gain/0x200; //<12,9>
4968*53ee8cc1Swenshuai.xi     DAGC1_Gain=DAGC1_Gain/0x200; //<11,9>
4969*53ee8cc1Swenshuai.xi     DAGC2_Gain=DAGC2_Gain/0x200; //<12,9>
4970*53ee8cc1Swenshuai.xi     DAGC3_Gain=DAGC3_Gain/0x200; //<12,9>
4971*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC0_Gain ====================: %f\n", DAGC0_Gain);
4972*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC1_Gain ====================: %f\n", DAGC1_Gain);
4973*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC2_Gain ====================: %f\n", DAGC2_Gain);
4974*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC3_Gain ====================: %f\n", DAGC3_Gain);
4975*53ee8cc1Swenshuai.xi 
4976*53ee8cc1Swenshuai.xi //---------------------------------------------------------
4977*53ee8cc1Swenshuai.xi //ERROR
4978*53ee8cc1Swenshuai.xi     //Debug select
4979*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_AGC_ERR>>16)&0xffff;
4980*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4981*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_AGC_ERR)&0xffff);
4982*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
4983*53ee8cc1Swenshuai.xi 
4984*53ee8cc1Swenshuai.xi     //Freeze and dump
4985*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
4986*53ee8cc1Swenshuai.xi     //AGC_ERR
4987*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_AGC)&0xffff;
4988*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4989*53ee8cc1Swenshuai.xi     AGC_Err=(u16Data&0x03ff);
4990*53ee8cc1Swenshuai.xi     //Unfreeze
4991*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
4992*53ee8cc1Swenshuai.xi 
4993*53ee8cc1Swenshuai.xi     //Debug select
4994*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC0_ERR>>16)&0xffff;
4995*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
4996*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC0_ERR)&0xffff);
4997*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
4998*53ee8cc1Swenshuai.xi 
4999*53ee8cc1Swenshuai.xi     //Freeze and dump
5000*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5001*53ee8cc1Swenshuai.xi     //DAGC0_ERR
5002*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC0)&0xffff;
5003*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5004*53ee8cc1Swenshuai.xi     u16Data = (u16Data>>4);
5005*53ee8cc1Swenshuai.xi     DAGC0_Err=(u16Data&0x7fff);
5006*53ee8cc1Swenshuai.xi     //Unfreeze
5007*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5008*53ee8cc1Swenshuai.xi 
5009*53ee8cc1Swenshuai.xi     //Debug select
5010*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC1_ERR>>16)&0xffff;
5011*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5012*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC1_ERR)&0xffff);
5013*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5014*53ee8cc1Swenshuai.xi 
5015*53ee8cc1Swenshuai.xi     //Freeze and dump
5016*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5017*53ee8cc1Swenshuai.xi     //DAGC1_ERR
5018*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC1)&0xffff;
5019*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5020*53ee8cc1Swenshuai.xi     DAGC1_Err=(u16Data&0x7fff);
5021*53ee8cc1Swenshuai.xi     //Unfreeze
5022*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5023*53ee8cc1Swenshuai.xi 
5024*53ee8cc1Swenshuai.xi     //Debug select
5025*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC2_ERR>>16)&0xffff;
5026*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5027*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC2_ERR)&0xffff);
5028*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5029*53ee8cc1Swenshuai.xi 
5030*53ee8cc1Swenshuai.xi     //Freeze and dump
5031*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5032*53ee8cc1Swenshuai.xi     //DAGC2_ERR
5033*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC2)&0xffff;
5034*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5035*53ee8cc1Swenshuai.xi     DAGC2_Err=(u16Data&0x7fff);
5036*53ee8cc1Swenshuai.xi     //Unfreeze
5037*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5038*53ee8cc1Swenshuai.xi 
5039*53ee8cc1Swenshuai.xi     //Debug select
5040*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC3_ERR>>16)&0xffff;
5041*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5042*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC3_ERR)&0xffff);
5043*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5044*53ee8cc1Swenshuai.xi 
5045*53ee8cc1Swenshuai.xi     //Freeze and dump
5046*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5047*53ee8cc1Swenshuai.xi     //DAGC3_ERR
5048*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC3)&0xffff;
5049*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5050*53ee8cc1Swenshuai.xi     u16Data = (u16Data>>4);
5051*53ee8cc1Swenshuai.xi     DAGC3_Err=(u16Data&0x7fff);
5052*53ee8cc1Swenshuai.xi     //Unfreeze
5053*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5054*53ee8cc1Swenshuai.xi 
5055*53ee8cc1Swenshuai.xi     if (AGC_Err>=0x200)
5056*53ee8cc1Swenshuai.xi         AGC_Err=AGC_Err-0x400;
5057*53ee8cc1Swenshuai.xi     if (DAGC0_Err>=0x4000)
5058*53ee8cc1Swenshuai.xi         DAGC0_Err=DAGC0_Err-0x8000;
5059*53ee8cc1Swenshuai.xi     if (DAGC1_Err>=0x4000)
5060*53ee8cc1Swenshuai.xi         DAGC1_Err=DAGC1_Err-0x8000;
5061*53ee8cc1Swenshuai.xi     if (DAGC2_Err>=0x4000)
5062*53ee8cc1Swenshuai.xi         DAGC2_Err=DAGC2_Err-0x8000;
5063*53ee8cc1Swenshuai.xi     if (DAGC3_Err>=0x4000)
5064*53ee8cc1Swenshuai.xi         DAGC3_Err=DAGC3_Err-0x8000;
5065*53ee8cc1Swenshuai.xi 
5066*53ee8cc1Swenshuai.xi     printf("[DVBS]: AGC_Err =========================: %.3f\n", (float)AGC_Err);
5067*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC0_Err =======================: %.3f\n", (float)DAGC0_Err);
5068*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC1_Err =======================: %.3f\n", (float)DAGC1_Err);
5069*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC2_Err =======================: %.3f\n", (float)DAGC2_Err);
5070*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC3_Err =======================: %.3f\n", (float)DAGC3_Err);
5071*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5072*53ee8cc1Swenshuai.xi //PEAK_MEAN
5073*53ee8cc1Swenshuai.xi     //Debug select
5074*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC0_PEAK_MEAN>>16)&0xffff;
5075*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5076*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC0_PEAK_MEAN)&0xffff);
5077*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5078*53ee8cc1Swenshuai.xi 
5079*53ee8cc1Swenshuai.xi     //Freeze and dump
5080*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5081*53ee8cc1Swenshuai.xi     //DAGC0_PEAK_MEAN
5082*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC0)&0xffff;
5083*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5084*53ee8cc1Swenshuai.xi     u16Data = (u16Data>>4);
5085*53ee8cc1Swenshuai.xi     DAGC0_Peak_Mean=(u16Data&0x0fff);
5086*53ee8cc1Swenshuai.xi     //Unfreeze
5087*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5088*53ee8cc1Swenshuai.xi 
5089*53ee8cc1Swenshuai.xi     //Debug select
5090*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC1_PEAK_MEAN>>16)&0xffff;
5091*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5092*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC1_PEAK_MEAN)&0xffff);
5093*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5094*53ee8cc1Swenshuai.xi 
5095*53ee8cc1Swenshuai.xi     //Freeze and dump
5096*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5097*53ee8cc1Swenshuai.xi     //DAGC1_PEAK_MEAN
5098*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC1)&0xffff;
5099*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5100*53ee8cc1Swenshuai.xi     DAGC1_Peak_Mean=(u16Data&0x0fff);
5101*53ee8cc1Swenshuai.xi     //Unfreeze
5102*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5103*53ee8cc1Swenshuai.xi 
5104*53ee8cc1Swenshuai.xi     //Debug select
5105*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC2_PEAK_MEAN>>16)&0xffff;
5106*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5107*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC2_PEAK_MEAN)&0xffff);
5108*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5109*53ee8cc1Swenshuai.xi 
5110*53ee8cc1Swenshuai.xi     //Freeze and dump
5111*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5112*53ee8cc1Swenshuai.xi     //DAGC2_PEAK_MEAN
5113*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC2)&0xffff;
5114*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5115*53ee8cc1Swenshuai.xi     DAGC2_Peak_Mean=(u16Data&0x0fff);
5116*53ee8cc1Swenshuai.xi     //Unfreeze
5117*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5118*53ee8cc1Swenshuai.xi 
5119*53ee8cc1Swenshuai.xi     //Debug select
5120*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_DAGC3_PEAK_MEAN>>16)&0xffff;
5121*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5122*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xfff0)|DEBUG_SEL_DAGC3_PEAK_MEAN)&0xffff);
5123*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5124*53ee8cc1Swenshuai.xi 
5125*53ee8cc1Swenshuai.xi     //Freeze and dump
5126*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5127*53ee8cc1Swenshuai.xi     //DAGC3_PEAK_MEAN
5128*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_OUT_DAGC3)&0xffff;
5129*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5130*53ee8cc1Swenshuai.xi     u16Data = (u16Data>>4);
5131*53ee8cc1Swenshuai.xi     DAGC3_Peak_Mean=(u16Data&0x0fff);
5132*53ee8cc1Swenshuai.xi     //Unfreeze
5133*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5134*53ee8cc1Swenshuai.xi 
5135*53ee8cc1Swenshuai.xi 
5136*53ee8cc1Swenshuai.xi     DAGC0_Peak_Mean = DAGC0_Peak_Mean / 0x800;  //<12,11>
5137*53ee8cc1Swenshuai.xi     DAGC1_Peak_Mean = DAGC1_Peak_Mean / 0x800;  //<12,11>
5138*53ee8cc1Swenshuai.xi     DAGC2_Peak_Mean = DAGC2_Peak_Mean / 0x800;  //<12,11>
5139*53ee8cc1Swenshuai.xi     DAGC3_Peak_Mean = DAGC3_Peak_Mean / 0x800;  //<12,11>
5140*53ee8cc1Swenshuai.xi 
5141*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC0_Peak_Mean ===============: %f\n", DAGC0_Peak_Mean);
5142*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC1_Peak_Mean ===============: %f\n", DAGC1_Peak_Mean);
5143*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC2_Peak_Mean ===============: %f\n", DAGC2_Peak_Mean);
5144*53ee8cc1Swenshuai.xi     printf("[DVBS]: DAGC3_Peak_Mean ===============: %f\n", DAGC3_Peak_Mean);
5145*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5146*53ee8cc1Swenshuai.xi     //Freeze and dump
5147*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5148*53ee8cc1Swenshuai.xi 
5149*53ee8cc1Swenshuai.xi     u16Address = (DCR_OFFSET)&0xffff;
5150*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5151*53ee8cc1Swenshuai.xi 
5152*53ee8cc1Swenshuai.xi     DCR_Offset_I=(u16Data&0xff);
5153*53ee8cc1Swenshuai.xi     if (DCR_Offset_I >= 0x80)
5154*53ee8cc1Swenshuai.xi         DCR_Offset_I = DCR_Offset_I-0x100;
5155*53ee8cc1Swenshuai.xi     DCR_Offset_I = DCR_Offset_I/0x80;
5156*53ee8cc1Swenshuai.xi 
5157*53ee8cc1Swenshuai.xi     DCR_Offset_Q=(u16Data>>8)&0xff;
5158*53ee8cc1Swenshuai.xi     if (DCR_Offset_Q >= 0x80)
5159*53ee8cc1Swenshuai.xi         DCR_Offset_Q = DCR_Offset_Q-0x100;
5160*53ee8cc1Swenshuai.xi     DCR_Offset_Q = DCR_Offset_Q/0x80;
5161*53ee8cc1Swenshuai.xi 
5162*53ee8cc1Swenshuai.xi     //Unfreeze
5163*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5164*53ee8cc1Swenshuai.xi 
5165*53ee8cc1Swenshuai.xi     printf("[DVBS]: DCR_Offset_I ==================: %f\n", DCR_Offset_I);
5166*53ee8cc1Swenshuai.xi     printf("[DVBS]: DCR_Offset_Q ==================: %f\n", DCR_Offset_Q);
5167*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5168*53ee8cc1Swenshuai.xi ////Page1-FineCFO & PR & IIS & IQB
5169*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5170*53ee8cc1Swenshuai.xi //FineCFO
5171*53ee8cc1Swenshuai.xi     printf("------------------------------------------------------------------------\n");
5172*53ee8cc1Swenshuai.xi     printf("Debug Message [FineCFO & PR & IIS & IQB & SNR Status]===================\n");
5173*53ee8cc1Swenshuai.xi     //Debug Select
5174*53ee8cc1Swenshuai.xi     u16Address = INNER_DEBUG_SEL;
5175*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5176*53ee8cc1Swenshuai.xi     u16Data=((u16Data&0xC0FF)|0x0400);
5177*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5178*53ee8cc1Swenshuai.xi 
5179*53ee8cc1Swenshuai.xi     //Freeze and dump
5180*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5181*53ee8cc1Swenshuai.xi 
5182*53ee8cc1Swenshuai.xi     u16Address = INNEREXT_FINEFE_DBG_OUT0;
5183*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5184*53ee8cc1Swenshuai.xi     FineCFO_loop_out_value=u16Data;
5185*53ee8cc1Swenshuai.xi     u16Address = INNEREXT_FINEFE_DBG_OUT2;
5186*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5187*53ee8cc1Swenshuai.xi     FineCFO_loop_out_value=(FineCFO_loop_out_value+(float)u16Data*pow(2.0, 16));
5188*53ee8cc1Swenshuai.xi 
5189*53ee8cc1Swenshuai.xi     //Too large.Use 10Bit
5190*53ee8cc1Swenshuai.xi     u16Address = INNEREXT_FINEFE_KI_FF0;
5191*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5192*53ee8cc1Swenshuai.xi     FineCFO_loop_ki_value=u16Data;
5193*53ee8cc1Swenshuai.xi     u16Address = INNEREXT_FINEFE_KI_FF2;
5194*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5195*53ee8cc1Swenshuai.xi     FineCFO_loop_ki_value=(FineCFO_loop_ki_value+(float)u16Data*pow(2.0, 16));
5196*53ee8cc1Swenshuai.xi     u16Address = INNEREXT_FINEFE_KI_FF4;
5197*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5198*53ee8cc1Swenshuai.xi     FineCFO_loop_ki_value=(FineCFO_loop_ki_value+(double)(u16Data&0x00FF)*pow(2.0, 32));
5199*53ee8cc1Swenshuai.xi     //Unfreeze
5200*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5201*53ee8cc1Swenshuai.xi 
5202*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5203*53ee8cc1Swenshuai.xi     //Debug Select
5204*53ee8cc1Swenshuai.xi     u16Address = INNER_DEBUG_SEL;
5205*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5206*53ee8cc1Swenshuai.xi     u16Data=((u16Data&0xC0FF)|0x0100);
5207*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5208*53ee8cc1Swenshuai.xi 
5209*53ee8cc1Swenshuai.xi     //Freeze and dump
5210*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5211*53ee8cc1Swenshuai.xi 
5212*53ee8cc1Swenshuai.xi     u16Address = INNEREXT_FINEFE_DBG_OUT0;
5213*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5214*53ee8cc1Swenshuai.xi     FineCFO_loop_input_value=u16Data;
5215*53ee8cc1Swenshuai.xi     u16Address = INNEREXT_FINEFE_DBG_OUT2;
5216*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5217*53ee8cc1Swenshuai.xi     FineCFO_loop_input_value=(FineCFO_loop_input_value+(float)u16Data*pow(2.0, 16));
5218*53ee8cc1Swenshuai.xi 
5219*53ee8cc1Swenshuai.xi     //Unfreeze
5220*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5221*53ee8cc1Swenshuai.xi 
5222*53ee8cc1Swenshuai.xi     FineCFO_loop_ki_value = FineCFO_loop_ki_value/1024;
5223*53ee8cc1Swenshuai.xi 
5224*53ee8cc1Swenshuai.xi     if (FineCFO_loop_out_value > 8388608)
5225*53ee8cc1Swenshuai.xi         FineCFO_loop_out_value=FineCFO_loop_out_value - 16777216;
5226*53ee8cc1Swenshuai.xi     if (FineCFO_loop_ki_value > 536870912)//549755813888/1024)
5227*53ee8cc1Swenshuai.xi         FineCFO_loop_ki_value=FineCFO_loop_ki_value - 1073741824;//1099511627776/1024;
5228*53ee8cc1Swenshuai.xi     if (FineCFO_loop_input_value> 1048576)
5229*53ee8cc1Swenshuai.xi         FineCFO_loop_input_value=FineCFO_loop_input_value - 2097152;
5230*53ee8cc1Swenshuai.xi 
5231*53ee8cc1Swenshuai.xi     FineCFO_loop_out_value = ((float)FineCFO_loop_out_value/16777216);
5232*53ee8cc1Swenshuai.xi     FineCFO_loop_ki_value = ((double)FineCFO_loop_ki_value/67108864*u32DebugInfo_Fb);//68719476736/1024*Fb
5233*53ee8cc1Swenshuai.xi     FineCFO_loop_input_value = ((float)FineCFO_loop_input_value/2097152);
5234*53ee8cc1Swenshuai.xi 
5235*53ee8cc1Swenshuai.xi     printf("[DVBS]: FineCFO_loop_out_value ========: %f \n", FineCFO_loop_out_value);
5236*53ee8cc1Swenshuai.xi     printf("[DVBS]: FineCFO_loop_ki_value =========: %f \n", FineCFO_loop_ki_value);
5237*53ee8cc1Swenshuai.xi     printf("[DVBS]: FineCFO_loop_input_value ======: %f \n", FineCFO_loop_input_value);
5238*53ee8cc1Swenshuai.xi 
5239*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5240*53ee8cc1Swenshuai.xi //Phase Recovery
5241*53ee8cc1Swenshuai.xi     //Debug select
5242*53ee8cc1Swenshuai.xi     u16Address = INNER_DEBUG_SEL;
5243*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5244*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0x00FF)|0x0600)&0xffff);
5245*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5246*53ee8cc1Swenshuai.xi 
5247*53ee8cc1Swenshuai.xi     //Freeze and dump
5248*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5249*53ee8cc1Swenshuai.xi 
5250*53ee8cc1Swenshuai.xi     u16Address = INNER_PR_DEBUG_OUT0;
5251*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5252*53ee8cc1Swenshuai.xi     PR_out_value=u16Data;
5253*53ee8cc1Swenshuai.xi     if (PR_out_value>=0x1000)
5254*53ee8cc1Swenshuai.xi         PR_out_value=PR_out_value-0x2000;
5255*53ee8cc1Swenshuai.xi 
5256*53ee8cc1Swenshuai.xi     //Unfreeze
5257*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5258*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5259*53ee8cc1Swenshuai.xi     //Debug select
5260*53ee8cc1Swenshuai.xi     u16Address = INNER_DEBUG_SEL;
5261*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5262*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0x00FF)|0x0100)&0xffff);
5263*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5264*53ee8cc1Swenshuai.xi 
5265*53ee8cc1Swenshuai.xi     //Freeze and dump
5266*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5267*53ee8cc1Swenshuai.xi 
5268*53ee8cc1Swenshuai.xi     u16Address = INNER_PR_DEBUG_OUT0;
5269*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5270*53ee8cc1Swenshuai.xi     PR_in_value=u16Data;
5271*53ee8cc1Swenshuai.xi     u16Address = INNER_PR_DEBUG_OUT2;
5272*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5273*53ee8cc1Swenshuai.xi     PR_in_value=(((u16Data&0x000F)<<16)|(MS_U16)PR_in_value);
5274*53ee8cc1Swenshuai.xi     if (PR_in_value>=0x80000)
5275*53ee8cc1Swenshuai.xi         PR_in_value=PR_in_value-0x100000;
5276*53ee8cc1Swenshuai.xi 
5277*53ee8cc1Swenshuai.xi     //Unfreeze
5278*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5279*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5280*53ee8cc1Swenshuai.xi     //Debug select
5281*53ee8cc1Swenshuai.xi     u16Address = INNER_DEBUG_SEL;
5282*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5283*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0xC0FF)|0x0400)&0xffff);
5284*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5285*53ee8cc1Swenshuai.xi 
5286*53ee8cc1Swenshuai.xi     //Freeze and dump
5287*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5288*53ee8cc1Swenshuai.xi 
5289*53ee8cc1Swenshuai.xi     u16Address = INNER_PR_DEBUG_OUT0;
5290*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5291*53ee8cc1Swenshuai.xi     PR_loop_ki=u16Data;
5292*53ee8cc1Swenshuai.xi     u16Address = INNER_PR_DEBUG_OUT2;
5293*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5294*53ee8cc1Swenshuai.xi     PR_loop_ki=(((u16Data&0x00FF)<<16)+PR_loop_ki);
5295*53ee8cc1Swenshuai.xi     if (PR_loop_ki>=0x800000)
5296*53ee8cc1Swenshuai.xi         PR_loop_ki=PR_loop_ki-0x1000000;
5297*53ee8cc1Swenshuai.xi 
5298*53ee8cc1Swenshuai.xi     //Unfreeze
5299*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5300*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5301*53ee8cc1Swenshuai.xi     //Debug select
5302*53ee8cc1Swenshuai.xi     u16Address = INNER_DEBUG_SEL;
5303*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5304*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0x00FF)|0x0500)&0xffff);
5305*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5306*53ee8cc1Swenshuai.xi 
5307*53ee8cc1Swenshuai.xi     //Freeze and dump
5308*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5309*53ee8cc1Swenshuai.xi 
5310*53ee8cc1Swenshuai.xi     u16Address = INNER_PR_DEBUG_OUT0;
5311*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5312*53ee8cc1Swenshuai.xi     PR_loopback_ki=u16Data;
5313*53ee8cc1Swenshuai.xi     u16Address = INNER_PR_DEBUG_OUT2;
5314*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5315*53ee8cc1Swenshuai.xi     PR_loopback_ki=(((u16Data&0x00FF)<<16)+PR_loopback_ki);
5316*53ee8cc1Swenshuai.xi     if (PR_loopback_ki>=0x800000)
5317*53ee8cc1Swenshuai.xi         PR_loopback_ki=PR_loopback_ki-0x1000000;
5318*53ee8cc1Swenshuai.xi 
5319*53ee8cc1Swenshuai.xi     //Unfreeze
5320*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5321*53ee8cc1Swenshuai.xi 
5322*53ee8cc1Swenshuai.xi     PR_out_value = ((float)PR_out_value/4096);
5323*53ee8cc1Swenshuai.xi     PR_in_value = ((float)PR_in_value/131072);
5324*53ee8cc1Swenshuai.xi     PR_loop_ki = ((float)PR_loop_ki/67108864*u32DebugInfo_Fb);
5325*53ee8cc1Swenshuai.xi     PR_loopback_ki = ((float)PR_loopback_ki/67108864*u32DebugInfo_Fb);
5326*53ee8cc1Swenshuai.xi 
5327*53ee8cc1Swenshuai.xi     printf("[DVBS]: PR_out_value ==================: %f\n", PR_out_value);
5328*53ee8cc1Swenshuai.xi     printf("[DVBS]: PR_in_value ===================: %f\n", PR_in_value);
5329*53ee8cc1Swenshuai.xi     printf("[DVBS]: PR_loop_ki ====================: %f\n", PR_loop_ki);
5330*53ee8cc1Swenshuai.xi     printf("[DVBS]: PR_loopback_ki ================: %f\n", PR_loopback_ki);
5331*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5332*53ee8cc1Swenshuai.xi //IIS
5333*53ee8cc1Swenshuai.xi     //Freeze and dump
5334*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5335*53ee8cc1Swenshuai.xi 
5336*53ee8cc1Swenshuai.xi     u16Address = (IIS_COUNT0)&0xffff;
5337*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5338*53ee8cc1Swenshuai.xi     IIS_cnt=u16Data;
5339*53ee8cc1Swenshuai.xi     u16Address = (IIS_COUNT2)&0xffff;
5340*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5341*53ee8cc1Swenshuai.xi     IIS_cnt=(u16Data&0x1f)<<16|IIS_cnt;
5342*53ee8cc1Swenshuai.xi 
5343*53ee8cc1Swenshuai.xi     printf("[DVBS]: IIS_cnt =======================: %d\n", IIS_cnt);
5344*53ee8cc1Swenshuai.xi 
5345*53ee8cc1Swenshuai.xi     //Unfreeze
5346*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5347*53ee8cc1Swenshuai.xi //IQB
5348*53ee8cc1Swenshuai.xi     //Freeze and dump
5349*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendSetFreeze();
5350*53ee8cc1Swenshuai.xi 
5351*53ee8cc1Swenshuai.xi     u16Address = (IQB_PHASE)&0xffff;
5352*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5353*53ee8cc1Swenshuai.xi     IQB_Phase=u16Data&0x3FF;
5354*53ee8cc1Swenshuai.xi     if (IQB_Phase>=0x200)
5355*53ee8cc1Swenshuai.xi         IQB_Phase=IQB_Phase-0x400;
5356*53ee8cc1Swenshuai.xi     IQB_Phase=IQB_Phase/0x400*180;
5357*53ee8cc1Swenshuai.xi 
5358*53ee8cc1Swenshuai.xi     u16Address = (IQB_GAIN)&0xffff;
5359*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5360*53ee8cc1Swenshuai.xi     IQB_Gain=u16Data&0x7FF;
5361*53ee8cc1Swenshuai.xi     IQB_Gain=IQB_Gain/0x400;
5362*53ee8cc1Swenshuai.xi 
5363*53ee8cc1Swenshuai.xi     printf("[DVBS]: IQB_Phase =====================: %f\n", IQB_Phase);
5364*53ee8cc1Swenshuai.xi     printf("[DVBS]: IQB_Gain ======================: %f\n", IQB_Gain);
5365*53ee8cc1Swenshuai.xi 
5366*53ee8cc1Swenshuai.xi     //Unfreeze
5367*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_FrontendUnFreeze();
5368*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5369*53ee8cc1Swenshuai.xi //SNR
5370*53ee8cc1Swenshuai.xi     //Freeze and dump
5371*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5372*53ee8cc1Swenshuai.xi 
5373*53ee8cc1Swenshuai.xi     Eq_variance_da=0;
5374*53ee8cc1Swenshuai.xi     u16Address = 0x249E;
5375*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5376*53ee8cc1Swenshuai.xi     Eq_variance_da=u16Data;
5377*53ee8cc1Swenshuai.xi     u16Address = 0x24A0;
5378*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5379*53ee8cc1Swenshuai.xi     Eq_variance_da=((float)(u16Data&0x03fff)*pow(2.0, 16)+Eq_variance_da)/pow(2.0, 29);
5380*53ee8cc1Swenshuai.xi 
5381*53ee8cc1Swenshuai.xi     if (Eq_variance_da==0)
5382*53ee8cc1Swenshuai.xi         Eq_variance_da=1;
5383*53ee8cc1Swenshuai.xi     Linear_SNR_da=1.0/Eq_variance_da;
5384*53ee8cc1Swenshuai.xi     SNR_da_dB=10*log10(Linear_SNR_da);
5385*53ee8cc1Swenshuai.xi 
5386*53ee8cc1Swenshuai.xi     Eq_variance_dd=0;
5387*53ee8cc1Swenshuai.xi     u16Address = 0x24A2;
5388*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5389*53ee8cc1Swenshuai.xi     Eq_variance_dd=u16Data;
5390*53ee8cc1Swenshuai.xi     u16Address = 0x24A4;
5391*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5392*53ee8cc1Swenshuai.xi     Eq_variance_dd=(((float)(u16Data&0x3fff)*65536)+Eq_variance_dd)/pow(2.0, 29);
5393*53ee8cc1Swenshuai.xi 
5394*53ee8cc1Swenshuai.xi     if (Eq_variance_dd==0)
5395*53ee8cc1Swenshuai.xi         Eq_variance_dd=1;
5396*53ee8cc1Swenshuai.xi     Linear_SNR_dd=1.0/Eq_variance_dd;
5397*53ee8cc1Swenshuai.xi     SNR_dd_dB=10*log10(Linear_SNR_dd);
5398*53ee8cc1Swenshuai.xi 
5399*53ee8cc1Swenshuai.xi     ndasnr_a=0;
5400*53ee8cc1Swenshuai.xi     u16Address = 0x248C;
5401*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5402*53ee8cc1Swenshuai.xi     ndasnr_a=u16Data;
5403*53ee8cc1Swenshuai.xi     u16Address = 0x248E;
5404*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5405*53ee8cc1Swenshuai.xi     ndasnr_a=(((float)(u16Data&0x0003)*pow(2.0, 16))+ndasnr_a)/65536;
5406*53ee8cc1Swenshuai.xi 
5407*53ee8cc1Swenshuai.xi     ndasnr_ab=0;
5408*53ee8cc1Swenshuai.xi     u16Address = 0x2490;
5409*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5410*53ee8cc1Swenshuai.xi     ndasnr_ab=u16Data;
5411*53ee8cc1Swenshuai.xi     u16Address = 0x2492;
5412*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5413*53ee8cc1Swenshuai.xi     ndasnr_ab=(((float)(u16Data&0x03ff)*pow(2.0, 16))+ndasnr_ab)/4194304;
5414*53ee8cc1Swenshuai.xi 
5415*53ee8cc1Swenshuai.xi     ndasnr_ab=sqrt(ndasnr_ab);
5416*53ee8cc1Swenshuai.xi     if (ndasnr_ab==0)
5417*53ee8cc1Swenshuai.xi         ndasnr_ab=1;
5418*53ee8cc1Swenshuai.xi     ndasnr_ratio=(float)ndasnr_a/ndasnr_ab;
5419*53ee8cc1Swenshuai.xi     if (ndasnr_ratio> 1)
5420*53ee8cc1Swenshuai.xi         SNR_nda_dB=10*log10(1/(ndasnr_ratio - 1));
5421*53ee8cc1Swenshuai.xi     else
5422*53ee8cc1Swenshuai.xi         SNR_nda_dB=0;
5423*53ee8cc1Swenshuai.xi 
5424*53ee8cc1Swenshuai.xi     u16Address = 0x24BA;
5425*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5426*53ee8cc1Swenshuai.xi     Linear_SNR=u16Data;
5427*53ee8cc1Swenshuai.xi     u16Address = 0x24BC;
5428*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5429*53ee8cc1Swenshuai.xi     Linear_SNR=(((float)(u16Data&0x0007)*pow(2.0, 16))+Linear_SNR)/64;
5430*53ee8cc1Swenshuai.xi     if (Linear_SNR==0)
5431*53ee8cc1Swenshuai.xi         Linear_SNR=1;
5432*53ee8cc1Swenshuai.xi     Linear_SNR=10*log10(Linear_SNR);
5433*53ee8cc1Swenshuai.xi 
5434*53ee8cc1Swenshuai.xi     //Unfreeze
5435*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5436*53ee8cc1Swenshuai.xi     printf("[DVBS]: SNR ===========================: %.2f\n", Linear_SNR);
5437*53ee8cc1Swenshuai.xi     printf("[DVBS]: SNR_DA_dB =====================: %.2f\n", SNR_da_dB);
5438*53ee8cc1Swenshuai.xi     printf("[DVBS]: SNR_DD_dB =====================: %.2f\n", SNR_dd_dB);
5439*53ee8cc1Swenshuai.xi     printf("[DVBS]: SNR_NDA_dB ====================: %.2f\n", SNR_nda_dB);
5440*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5441*53ee8cc1Swenshuai.xi     printf("------------------------------------------------------------------------\n");
5442*53ee8cc1Swenshuai.xi     printf("Debug Message [DVBS - PacketErr & BER]==================================\n");
5443*53ee8cc1Swenshuai.xi //BER
5444*53ee8cc1Swenshuai.xi     //freeze
5445*53ee8cc1Swenshuai.xi     u16Address = 0x2103;
5446*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5447*53ee8cc1Swenshuai.xi     u16Data=u16Data|0x0001;
5448*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5449*53ee8cc1Swenshuai.xi 
5450*53ee8cc1Swenshuai.xi     // bank 17 0x18 [7:0] reg_bit_err_sblprd_7_0  [15:8] reg_bit_err_sblprd_15_8
5451*53ee8cc1Swenshuai.xi     u16Address = 0x2166;
5452*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5453*53ee8cc1Swenshuai.xi     Packet_Err=u16Data;
5454*53ee8cc1Swenshuai.xi 
5455*53ee8cc1Swenshuai.xi     printf("[DVBS]: Packet Err ====================: %.3E\n", Packet_Err);
5456*53ee8cc1Swenshuai.xi 
5457*53ee8cc1Swenshuai.xi     /////////// Post-Viterbi BER /////////////
5458*53ee8cc1Swenshuai.xi     // bank 7 0x18 [7:0] reg_bit_err_sblprd_7_0
5459*53ee8cc1Swenshuai.xi     //             [15:8] reg_bit_err_sblprd_15_8
5460*53ee8cc1Swenshuai.xi     u16Address = 0x2146;
5461*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5462*53ee8cc1Swenshuai.xi     BitErrPeriod=u16Data;
5463*53ee8cc1Swenshuai.xi 
5464*53ee8cc1Swenshuai.xi     // bank 17 0x1D [7:0] reg_bit_err_num_7_0   [15:8] reg_bit_err_num_15_8
5465*53ee8cc1Swenshuai.xi     // bank 17 0x1E [7:0] reg_bit_err_num_23_16 [15:8] reg_bit_err_num_31_24
5466*53ee8cc1Swenshuai.xi     u16Address = 0x216A;
5467*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5468*53ee8cc1Swenshuai.xi     BitErr=u16Data;
5469*53ee8cc1Swenshuai.xi     u16Address = 0x216C;
5470*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5471*53ee8cc1Swenshuai.xi     BitErr=(u16Data<<16)|BitErr;
5472*53ee8cc1Swenshuai.xi 
5473*53ee8cc1Swenshuai.xi     if (BitErrPeriod ==0 )//protect 0
5474*53ee8cc1Swenshuai.xi         BitErrPeriod=1;
5475*53ee8cc1Swenshuai.xi     if (BitErr <=0 )
5476*53ee8cc1Swenshuai.xi         BER=0.5 / (float)(BitErrPeriod*128*188*8);
5477*53ee8cc1Swenshuai.xi     else
5478*53ee8cc1Swenshuai.xi         BER=(float)(BitErr) / (float)(BitErrPeriod*128*188*8);
5479*53ee8cc1Swenshuai.xi 
5480*53ee8cc1Swenshuai.xi     printf("[DVBS]: Post-Viterbi BER ==============: %.3E\n", BER);
5481*53ee8cc1Swenshuai.xi 
5482*53ee8cc1Swenshuai.xi     // bank 7 0x19 [7] reg_bit_err_num_freeze
5483*53ee8cc1Swenshuai.xi     u16Address = 0x2103;
5484*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5485*53ee8cc1Swenshuai.xi     u16Data=u16Data&(~0x0001);
5486*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5487*53ee8cc1Swenshuai.xi 
5488*53ee8cc1Swenshuai.xi     /////////// Pre-Viterbi BER /////////////
5489*53ee8cc1Swenshuai.xi     // bank 17 0x08 [3] reg_rd_freezeber
5490*53ee8cc1Swenshuai.xi     u16Address = 0x2110;
5491*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5492*53ee8cc1Swenshuai.xi     u16Data=u16Data|0x0008;
5493*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5494*53ee8cc1Swenshuai.xi 
5495*53ee8cc1Swenshuai.xi     // bank 17 0x0b [7:0] reg_ber_timerl  [15:8] reg_ber_timerm
5496*53ee8cc1Swenshuai.xi     // bank 17 0x0c [5:0] reg_ber_timerh
5497*53ee8cc1Swenshuai.xi     u16Address = 0x2116;
5498*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5499*53ee8cc1Swenshuai.xi     BitErrPeriod=u16Data;
5500*53ee8cc1Swenshuai.xi     u16Address = 0x2118;
5501*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5502*53ee8cc1Swenshuai.xi     BitErrPeriod=((u16Data&0x3f)<<16)|BitErrPeriod;
5503*53ee8cc1Swenshuai.xi 
5504*53ee8cc1Swenshuai.xi     // bank 17 0x0f [7:0] reg_ber_7_0  [15:8] reg_ber_15_8
5505*53ee8cc1Swenshuai.xi     u16Address = 0x211E;
5506*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5507*53ee8cc1Swenshuai.xi     BitErr=u16Data;
5508*53ee8cc1Swenshuai.xi 
5509*53ee8cc1Swenshuai.xi     // bank 17 0x0D [13:8] reg_cor_intstat_reg
5510*53ee8cc1Swenshuai.xi     u16Address = 0x211A;
5511*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5512*53ee8cc1Swenshuai.xi     if (u16Data & 0x1000)
5513*53ee8cc1Swenshuai.xi     {
5514*53ee8cc1Swenshuai.xi         BEROver = true;
5515*53ee8cc1Swenshuai.xi     }
5516*53ee8cc1Swenshuai.xi     else
5517*53ee8cc1Swenshuai.xi     {
5518*53ee8cc1Swenshuai.xi         BEROver = false;
5519*53ee8cc1Swenshuai.xi     }
5520*53ee8cc1Swenshuai.xi 
5521*53ee8cc1Swenshuai.xi     if (BitErrPeriod ==0 )//protect 0
5522*53ee8cc1Swenshuai.xi         BitErrPeriod=1;
5523*53ee8cc1Swenshuai.xi     if (BitErr <=0 )
5524*53ee8cc1Swenshuai.xi         BER=0.5 / (float)(BitErrPeriod) / 256;
5525*53ee8cc1Swenshuai.xi     else
5526*53ee8cc1Swenshuai.xi         BER=(float)(BitErr) / (float)(BitErrPeriod) / 256;
5527*53ee8cc1Swenshuai.xi     printf("[DVBS]: Pre-Viterbi BER ===============: %.3E\n", BER);
5528*53ee8cc1Swenshuai.xi 
5529*53ee8cc1Swenshuai.xi     // bank 17 0x08 [3] reg_rd_freezeber
5530*53ee8cc1Swenshuai.xi     u16Address = 0x2110;
5531*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5532*53ee8cc1Swenshuai.xi     u16Data=u16Data&(~0x0008);
5533*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5534*53ee8cc1Swenshuai.xi 
5535*53ee8cc1Swenshuai.xi     u16Address = 0x2188;
5536*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5537*53ee8cc1Swenshuai.xi     ConvegenceLen = ((u16Data>>8)&0xFF);
5538*53ee8cc1Swenshuai.xi     printf("[DVBS]: ConvegenceLen =================: %d\n", ConvegenceLen);
5539*53ee8cc1Swenshuai.xi 
5540*53ee8cc1Swenshuai.xi //---------------------------------------------------------
5541*53ee8cc1Swenshuai.xi //Timing Recovery
5542*53ee8cc1Swenshuai.xi     //Debug select
5543*53ee8cc1Swenshuai.xi     u16Address = (INNER_DEBUG_SEL_TR>>16)&0xffff;
5544*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5545*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0x00ff)|INNER_DEBUG_SEL_TR)&0xffff);
5546*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5547*53ee8cc1Swenshuai.xi 
5548*53ee8cc1Swenshuai.xi     //Freeze and dump
5549*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5550*53ee8cc1Swenshuai.xi 
5551*53ee8cc1Swenshuai.xi     u16Address = (TR_INDICATOR_FF0)&0xffff;
5552*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5553*53ee8cc1Swenshuai.xi     TR_Indicator_ff=u16Data;
5554*53ee8cc1Swenshuai.xi     u16Address = (TR_INDICATOR_FF0)&0xffff;
5555*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5556*53ee8cc1Swenshuai.xi     TR_Indicator_ff=((u16Data<<16) | (MS_U16)TR_Indicator_ff)&0x7fffff;
5557*53ee8cc1Swenshuai.xi     if (TR_Indicator_ff >= 0x400000)
5558*53ee8cc1Swenshuai.xi         TR_Indicator_ff=TR_Indicator_ff - 0x800000;
5559*53ee8cc1Swenshuai.xi 
5560*53ee8cc1Swenshuai.xi     //Unfreeze
5561*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5562*53ee8cc1Swenshuai.xi 
5563*53ee8cc1Swenshuai.xi     //Debug select
5564*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_TR_SFO_CONVERGE>>16)&0xffff;
5565*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5566*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0x00ff)|DEBUG_SEL_TR_SFO_CONVERGE)&0xffff);
5567*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5568*53ee8cc1Swenshuai.xi 
5569*53ee8cc1Swenshuai.xi     //Freeze and dump
5570*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5571*53ee8cc1Swenshuai.xi 
5572*53ee8cc1Swenshuai.xi     u16Address = (TR_INDICATOR_FF0)&0xffff;
5573*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5574*53ee8cc1Swenshuai.xi     TR_SFO_Converge=u16Data;
5575*53ee8cc1Swenshuai.xi     u16Address = (TR_INDICATOR_FF0)&0xffff;
5576*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5577*53ee8cc1Swenshuai.xi     TR_SFO_Converge=((u16Data<<16) | (MS_U16)TR_SFO_Converge)&0x7fffff;
5578*53ee8cc1Swenshuai.xi     if (TR_SFO_Converge >= 0x400000)
5579*53ee8cc1Swenshuai.xi         TR_SFO_Converge=TR_SFO_Converge - 0x800000;
5580*53ee8cc1Swenshuai.xi 
5581*53ee8cc1Swenshuai.xi     u16Address = INNER_TR_LOPF_VALUE_DEBUG0;
5582*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5583*53ee8cc1Swenshuai.xi     TR_loop_ki=u16Data;
5584*53ee8cc1Swenshuai.xi     u16Address = INNER_TR_LOPF_VALUE_DEBUG2;
5585*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5586*53ee8cc1Swenshuai.xi     TR_loop_ki=((float)u16Data*pow(2.0, 16))+TR_loop_ki;
5587*53ee8cc1Swenshuai.xi     u16Address = INNER_TR_LOPF_VALUE_DEBUG4;
5588*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5589*53ee8cc1Swenshuai.xi     TR_loop_ki=(((double)(u16Data&0x01ff)*pow(2.0, 32))+ TR_loop_ki);
5590*53ee8cc1Swenshuai.xi     if (TR_loop_ki>=pow(2.0, 40))
5591*53ee8cc1Swenshuai.xi         TR_loop_ki=TR_loop_ki-pow(2.0, 41);
5592*53ee8cc1Swenshuai.xi 
5593*53ee8cc1Swenshuai.xi     //Unfreeze
5594*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5595*53ee8cc1Swenshuai.xi 
5596*53ee8cc1Swenshuai.xi     //Debug select
5597*53ee8cc1Swenshuai.xi     u16Address = (DEBUG_SEL_TR_INPUT>>16)&0xffff;
5598*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5599*53ee8cc1Swenshuai.xi     u16Data=(((u16Data&0x00ff)|DEBUG_SEL_TR_INPUT)&0xffff);
5600*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
5601*53ee8cc1Swenshuai.xi 
5602*53ee8cc1Swenshuai.xi     //Freeze and dump
5603*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerSetFreeze();
5604*53ee8cc1Swenshuai.xi 
5605*53ee8cc1Swenshuai.xi     u16Address = (TR_INDICATOR_FF0)&0xffff;
5606*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
5607*53ee8cc1Swenshuai.xi     TR_loop_input=u16Data;
5608*53ee8cc1Swenshuai.xi     //banknum=(TR_INDICATOR_FF1>>8)&0xff;
5609*53ee8cc1Swenshuai.xi     //addr=(TR_INDICATOR_FF1)&0xff;
5610*53ee8cc1Swenshuai.xi     //if(InformRead(banknum, addr, &data)==FALSE) return;
5611*53ee8cc1Swenshuai.xi     //TR_loop_input=((float)((data&0x00ff)<<16) + TR_loop_input);
5612*53ee8cc1Swenshuai.xi     if (TR_loop_input >= 0x8000)
5613*53ee8cc1Swenshuai.xi         TR_loop_input=TR_loop_input - 0x10000;
5614*53ee8cc1Swenshuai.xi 
5615*53ee8cc1Swenshuai.xi     //Unfreeze
5616*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_DTV_InnerUnFreeze();
5617*53ee8cc1Swenshuai.xi 
5618*53ee8cc1Swenshuai.xi     Fs_value=u32DebugInfo_Fs;
5619*53ee8cc1Swenshuai.xi     Fb_value=u32DebugInfo_Fb;
5620*53ee8cc1Swenshuai.xi     TR_tmp0=(float)TR_SFO_Converge/0x200000;
5621*53ee8cc1Swenshuai.xi     TR_tmp2=TR_loop_ki/pow(2.0, 39);
5622*53ee8cc1Swenshuai.xi     TR_tmp1=(float)Fs_value/2/Fb_value;
5623*53ee8cc1Swenshuai.xi 
5624*53ee8cc1Swenshuai.xi     TR_Indicator_ff = (TR_Indicator_ff/0x400);
5625*53ee8cc1Swenshuai.xi     TR_Loop_Output = (TR_tmp0/TR_tmp1*1000000);
5626*53ee8cc1Swenshuai.xi     TR_Loop_Ki = (TR_tmp2/TR_tmp1*1000000);
5627*53ee8cc1Swenshuai.xi     TR_loop_input = (TR_loop_input/0x8000);
5628*53ee8cc1Swenshuai.xi 
5629*53ee8cc1Swenshuai.xi     printf("[DVBS]: TR_Indicator_ff================: %f \n", TR_Indicator_ff);
5630*53ee8cc1Swenshuai.xi     printf("[DVBS]: TR_Loop_Output=================: %f [ppm]\n", TR_Loop_Output);
5631*53ee8cc1Swenshuai.xi     printf("[DVBS]: TR_Loop_Ki=====================: %f [ppm]\n", TR_Loop_Ki);
5632*53ee8cc1Swenshuai.xi     printf("[DVBS]: TR_loop_input==================: %f \n", TR_loop_input);
5633*53ee8cc1Swenshuai.xi #endif
5634*53ee8cc1Swenshuai.xi     bRet=true;
5635*53ee8cc1Swenshuai.xi     return bRet;
5636*53ee8cc1Swenshuai.xi }
5637*53ee8cc1Swenshuai.xi 
5638*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
5639*53ee8cc1Swenshuai.xi //  END Get And Show Info Function
5640*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
5641*53ee8cc1Swenshuai.xi 
5642*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
5643*53ee8cc1Swenshuai.xi //  BlindScan Function
5644*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
5645*53ee8cc1Swenshuai.xi 
INTERN_DVBS_BlindScan_Start(MS_U16 u16StartFreq,MS_U16 u16EndFreq)5646*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_BlindScan_Start(MS_U16 u16StartFreq,MS_U16 u16EndFreq)
5647*53ee8cc1Swenshuai.xi {
5648*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
5649*53ee8cc1Swenshuai.xi     MS_U8 u8Data=0;
5650*53ee8cc1Swenshuai.xi 
5651*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_Start+\n"));
5652*53ee8cc1Swenshuai.xi 
5653*53ee8cc1Swenshuai.xi     _u16BlindScanStartFreq=u16StartFreq;
5654*53ee8cc1Swenshuai.xi     _u16BlindScanEndFreq=u16EndFreq;
5655*53ee8cc1Swenshuai.xi     _u16TunerCenterFreq=0;
5656*53ee8cc1Swenshuai.xi     _u16ChannelInfoIndex=0;
5657*53ee8cc1Swenshuai.xi 
5658*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
5659*53ee8cc1Swenshuai.xi     u8Data&=0xd0;
5660*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
5661*53ee8cc1Swenshuai.xi 
5662*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_92, (MS_U8)_u16BlindScanStartFreq&0x00ff);
5663*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_93, (MS_U8)(_u16BlindScanStartFreq>>8)&0x00ff);
5664*53ee8cc1Swenshuai.xi 
5665*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_Start- _u16BlindScanStartFreq%d u16StartFreq %d u16EndFreq %d\n", _u16BlindScanStartFreq, u16StartFreq, u16EndFreq));
5666*53ee8cc1Swenshuai.xi 
5667*53ee8cc1Swenshuai.xi     return status;
5668*53ee8cc1Swenshuai.xi }
5669*53ee8cc1Swenshuai.xi 
INTERN_DVBS_BlindScan_NextFreq(MS_BOOL * bBlindScanEnd)5670*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_BlindScan_NextFreq(MS_BOOL* bBlindScanEnd)
5671*53ee8cc1Swenshuai.xi {
5672*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
5673*53ee8cc1Swenshuai.xi     MS_U8   u8Data=0;
5674*53ee8cc1Swenshuai.xi 
5675*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_NextFreq+\n"));
5676*53ee8cc1Swenshuai.xi 
5677*53ee8cc1Swenshuai.xi     * bBlindScanEnd=FALSE;
5678*53ee8cc1Swenshuai.xi 
5679*53ee8cc1Swenshuai.xi     if (_u16TunerCenterFreq >=_u16BlindScanEndFreq)
5680*53ee8cc1Swenshuai.xi     {
5681*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_NextFreq . _u16TunerCenterFreq %d _u16BlindScanEndFreq%d\n", _u16TunerCenterFreq, _u16BlindScanEndFreq));
5682*53ee8cc1Swenshuai.xi         * bBlindScanEnd=TRUE;
5683*53ee8cc1Swenshuai.xi 
5684*53ee8cc1Swenshuai.xi         return status;
5685*53ee8cc1Swenshuai.xi     }
5686*53ee8cc1Swenshuai.xi     //Set Tuner Frequency
5687*53ee8cc1Swenshuai.xi     MsOS_DelayTask(10);
5688*53ee8cc1Swenshuai.xi 
5689*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
5690*53ee8cc1Swenshuai.xi     if ((u8Data&0x02)==0x00)//Manual Tune
5691*53ee8cc1Swenshuai.xi     {
5692*53ee8cc1Swenshuai.xi         u8Data&=~(0x28);
5693*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
5694*53ee8cc1Swenshuai.xi         u8Data|=0x02;
5695*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
5696*53ee8cc1Swenshuai.xi         u8Data|=0x01;
5697*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
5698*53ee8cc1Swenshuai.xi     }
5699*53ee8cc1Swenshuai.xi     else
5700*53ee8cc1Swenshuai.xi     {
5701*53ee8cc1Swenshuai.xi         u8Data&=~(0x28);
5702*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
5703*53ee8cc1Swenshuai.xi     }
5704*53ee8cc1Swenshuai.xi 
5705*53ee8cc1Swenshuai.xi     return status;
5706*53ee8cc1Swenshuai.xi }
5707*53ee8cc1Swenshuai.xi 
INTERN_DVBS_BlindScan_GetTunerFreq(MS_U16 * u16TunerCenterFreq,MS_U16 * u16TunerCutOffFreq)5708*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_BlindScan_GetTunerFreq(MS_U16 *u16TunerCenterFreq, MS_U16 *u16TunerCutOffFreq)
5709*53ee8cc1Swenshuai.xi {
5710*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
5711*53ee8cc1Swenshuai.xi     MS_U8   u8Data=0;
5712*53ee8cc1Swenshuai.xi     MS_U16  u16WaitCount;
5713*53ee8cc1Swenshuai.xi     MS_U16  u16TunerCutOff;
5714*53ee8cc1Swenshuai.xi 
5715*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_SetTunerFreq+\n"));
5716*53ee8cc1Swenshuai.xi 
5717*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
5718*53ee8cc1Swenshuai.xi     if ((u8Data&0x02)==0x02)
5719*53ee8cc1Swenshuai.xi     {
5720*53ee8cc1Swenshuai.xi         u8Data|=0x08;
5721*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
5722*53ee8cc1Swenshuai.xi         u16WaitCount=0;
5723*53ee8cc1Swenshuai.xi         do
5724*53ee8cc1Swenshuai.xi         {
5725*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_STATE_FLAG, &u8Data);//SubState
5726*53ee8cc1Swenshuai.xi             u16WaitCount++;
5727*53ee8cc1Swenshuai.xi             //DBG_INTERN_DVBS(printf("MDrv_Demod_BlindScan_NextFreq u8Data:0x%x u16WaitCount:%d\n", u8Data, u16WaitCount));
5728*53ee8cc1Swenshuai.xi             MsOS_DelayTask(1);
5729*53ee8cc1Swenshuai.xi             }while((u8Data!=0x01)&&(u16WaitCount<INTERN_DVBS_DEMOD_WAIT_TIMEOUT));
5730*53ee8cc1Swenshuai.xi     }
5731*53ee8cc1Swenshuai.xi     else if((u8Data&0x01)==0x01)
5732*53ee8cc1Swenshuai.xi     {
5733*53ee8cc1Swenshuai.xi         u8Data|=0x20;
5734*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
5735*53ee8cc1Swenshuai.xi         u16WaitCount=0;
5736*53ee8cc1Swenshuai.xi         do
5737*53ee8cc1Swenshuai.xi         {
5738*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_STATE_FLAG, &u8Data);//SubState
5739*53ee8cc1Swenshuai.xi             u16WaitCount++;
5740*53ee8cc1Swenshuai.xi             //DBG_INTERN_DVBS(printf("MDrv_Demod_BlindScan_NextFreq u8Data:0x%x u16WaitCount:%d\n", u8Data, u16WaitCount));
5741*53ee8cc1Swenshuai.xi             MsOS_DelayTask(1);
5742*53ee8cc1Swenshuai.xi         }while((u8Data!=0x01)&&(u16WaitCount<INTERN_DVBS_DEMOD_WAIT_TIMEOUT));
5743*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
5744*53ee8cc1Swenshuai.xi         u8Data|=0x02;
5745*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
5746*53ee8cc1Swenshuai.xi     }
5747*53ee8cc1Swenshuai.xi     u16WaitCount=0;
5748*53ee8cc1Swenshuai.xi 
5749*53ee8cc1Swenshuai.xi     _u16TunerCenterFreq=0;
5750*53ee8cc1Swenshuai.xi 
5751*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_93, &u8Data);
5752*53ee8cc1Swenshuai.xi     //printf("INTERN_DVBS_BlindScan_GetTunerFreq E_DMD_S2_BS_Tuner_Center_Freq_H=%d\n", u8Data);//RRRRR
5753*53ee8cc1Swenshuai.xi     _u16TunerCenterFreq=u8Data;
5754*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_92, &u8Data);
5755*53ee8cc1Swenshuai.xi     //printf("INTERN_DVBS_BlindScan_GetTunerFreq E_DMD_S2_BS_Tuner_Center_Freq_L=%d\n", u8Data);//RRRRR
5756*53ee8cc1Swenshuai.xi     _u16TunerCenterFreq=(_u16TunerCenterFreq<<8)|u8Data;
5757*53ee8cc1Swenshuai.xi 
5758*53ee8cc1Swenshuai.xi     *u16TunerCenterFreq = _u16TunerCenterFreq;
5759*53ee8cc1Swenshuai.xi //claire test
5760*53ee8cc1Swenshuai.xi     u16TunerCutOff=44000;
5761*53ee8cc1Swenshuai.xi     if(_u16TunerCenterFreq<=990)//980
5762*53ee8cc1Swenshuai.xi     {
5763*53ee8cc1Swenshuai.xi 
5764*53ee8cc1Swenshuai.xi        status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_BALANCE_TRACK, &u8Data);
5765*53ee8cc1Swenshuai.xi        if(u8Data==0x01)
5766*53ee8cc1Swenshuai.xi        {
5767*53ee8cc1Swenshuai.xi           if(_u16TunerCenterFreq<970)//970
5768*53ee8cc1Swenshuai.xi           {
5769*53ee8cc1Swenshuai.xi             u16TunerCutOff=10000;
5770*53ee8cc1Swenshuai.xi           }
5771*53ee8cc1Swenshuai.xi           else
5772*53ee8cc1Swenshuai.xi           {
5773*53ee8cc1Swenshuai.xi             u16TunerCutOff=20000;
5774*53ee8cc1Swenshuai.xi           }
5775*53ee8cc1Swenshuai.xi           u8Data=0x02;
5776*53ee8cc1Swenshuai.xi           status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_BALANCE_TRACK, u8Data);
5777*53ee8cc1Swenshuai.xi        }
5778*53ee8cc1Swenshuai.xi        else if(u8Data==0x02)
5779*53ee8cc1Swenshuai.xi        {
5780*53ee8cc1Swenshuai.xi           u8Data=0x00;
5781*53ee8cc1Swenshuai.xi           status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_BALANCE_TRACK, u8Data);
5782*53ee8cc1Swenshuai.xi        }
5783*53ee8cc1Swenshuai.xi     }
5784*53ee8cc1Swenshuai.xi     *u16TunerCutOffFreq = u16TunerCutOff;
5785*53ee8cc1Swenshuai.xi 
5786*53ee8cc1Swenshuai.xi //end claire test
5787*53ee8cc1Swenshuai.xi 
5788*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_SetTunerFreq- _u16TunerCenterFreq:%d\n", _u16TunerCenterFreq));
5789*53ee8cc1Swenshuai.xi 
5790*53ee8cc1Swenshuai.xi 
5791*53ee8cc1Swenshuai.xi     return status;
5792*53ee8cc1Swenshuai.xi }
5793*53ee8cc1Swenshuai.xi 
INTERN_DVBS_BlindScan_WaitCurFreqFinished(MS_U8 * u8Progress,MS_U8 * u8FindNum,MS_U8 * substate_reg,MS_U32 * u32Data,MS_U16 * symbolrate_reg,MS_U16 * CFO_reg)5794*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_BlindScan_WaitCurFreqFinished(MS_U8* u8Progress,MS_U8 *u8FindNum, MS_U8 *substate_reg, MS_U32  *u32Data, MS_U16 *symbolrate_reg, MS_U16 *CFO_reg)
5795*53ee8cc1Swenshuai.xi {
5796*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
5797*53ee8cc1Swenshuai.xi     //MS_U32  u32Data=0;
5798*53ee8cc1Swenshuai.xi     MS_U16  u16Data=0;
5799*53ee8cc1Swenshuai.xi     MS_U8   u8Data=0, u8Data2=0;
5800*53ee8cc1Swenshuai.xi     MS_U16  u16WaitCount;
5801*53ee8cc1Swenshuai.xi 
5802*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_WaitCurFreqFinished+\n"));
5803*53ee8cc1Swenshuai.xi 
5804*53ee8cc1Swenshuai.xi     u16WaitCount=0;
5805*53ee8cc1Swenshuai.xi     *u8FindNum=0;
5806*53ee8cc1Swenshuai.xi     *u8Progress=0;
5807*53ee8cc1Swenshuai.xi 
5808*53ee8cc1Swenshuai.xi     do
5809*53ee8cc1Swenshuai.xi     {
5810*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_STATE_FLAG, &u8Data);        //State=BlindScan
5811*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_BLINDSCAN_CHECK, &u8Data2);    //SubState=BlindScan
5812*53ee8cc1Swenshuai.xi         u16WaitCount++;
5813*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_BlindScan_WaitCurFreqFinished State: 0x%x Status: 0x%x u16WaitCount:%d\n", u8Data, u8Data2, u16WaitCount));
5814*53ee8cc1Swenshuai.xi         //printf("INTERN_DVBS_BlindScan_WaitCurFreqFinished State: 0x%x Status: 0x%x u16WaitCount:%d\n", u8Data, u8Data2, u16WaitCount);
5815*53ee8cc1Swenshuai.xi 
5816*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
5817*53ee8cc1Swenshuai.xi     }while(((u8Data!=17)||(u8Data2!=0xff))&&(u16WaitCount<INTERN_DVBS_DEMOD_WAIT_TIMEOUT));//E_DMD_S2_STATE_FLAG
5818*53ee8cc1Swenshuai.xi 
5819*53ee8cc1Swenshuai.xi 
5820*53ee8cc1Swenshuai.xi 
5821*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DUMMY_REG_2, &u8Data);
5822*53ee8cc1Swenshuai.xi     u16Data=u8Data;
5823*53ee8cc1Swenshuai.xi 
5824*53ee8cc1Swenshuai.xi 
5825*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_WaitCurFreqFinished OuterCheckStatus:0x%x\n", u16Data));
5826*53ee8cc1Swenshuai.xi 
5827*53ee8cc1Swenshuai.xi     if (u16WaitCount>=INTERN_DVBS_DEMOD_WAIT_TIMEOUT)
5828*53ee8cc1Swenshuai.xi     {
5829*53ee8cc1Swenshuai.xi         status=false;
5830*53ee8cc1Swenshuai.xi         ULOGD("DEMOD","Debug blind scan wait finished time out!!!!\n");
5831*53ee8cc1Swenshuai.xi     }
5832*53ee8cc1Swenshuai.xi     else
5833*53ee8cc1Swenshuai.xi     {
5834*53ee8cc1Swenshuai.xi 
5835*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_SUBSTATE_FLAG, &u8Data);//SubState
5836*53ee8cc1Swenshuai.xi         *substate_reg=u8Data;
5837*53ee8cc1Swenshuai.xi         if (u8Data==0)
5838*53ee8cc1Swenshuai.xi         {
5839*53ee8cc1Swenshuai.xi 
5840*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE13L, &u8Data);
5841*53ee8cc1Swenshuai.xi             *u32Data=u8Data;
5842*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE12H, &u8Data);
5843*53ee8cc1Swenshuai.xi             *u32Data=(*u32Data<<8)|u8Data;
5844*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE12L, &u8Data);
5845*53ee8cc1Swenshuai.xi             *u32Data=(*u32Data<<8)|u8Data;
5846*53ee8cc1Swenshuai.xi             //_u16ChannelInfoArray[0][_u16ChannelInfoIndex]=((*u32Data+500)/1000);
5847*53ee8cc1Swenshuai.xi             //_u16LockedCenterFreq=((*u32Data+500)/1000);                //Center Freq
5848*53ee8cc1Swenshuai.xi 
5849*53ee8cc1Swenshuai.xi 
5850*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE14H, &u8Data);
5851*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5852*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE14L, &u8Data);
5853*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;
5854*53ee8cc1Swenshuai.xi 	     *symbolrate_reg=u16Data;
5855*53ee8cc1Swenshuai.xi             //_u16ChannelInfoArray[1][_u16ChannelInfoIndex]=(u16Data);//Symbol Rate
5856*53ee8cc1Swenshuai.xi             //_u16LockedSymbolRate=u16Data;
5857*53ee8cc1Swenshuai.xi             //_u16ChannelInfoIndex++;
5858*53ee8cc1Swenshuai.xi             //*u8FindNum=_u16ChannelInfoIndex;
5859*53ee8cc1Swenshuai.xi             //printf("claire debug blind scan: find TP frequency %d SR %d index %d\n",_u16LockedCenterFreq,_u16LockedSymbolRate,_u16ChannelInfoIndex);
5860*53ee8cc1Swenshuai.xi 
5861*53ee8cc1Swenshuai.xi 
5862*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE15H, &u8Data);
5863*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5864*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE15L, &u8Data);
5865*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;                            //Center_Freq_Offset_Locked
5866*53ee8cc1Swenshuai.xi             *CFO_reg=u16Data;
5867*53ee8cc1Swenshuai.xi             /*
5868*53ee8cc1Swenshuai.xi 	     if (u16Data*1000 >= 0x8000)
5869*53ee8cc1Swenshuai.xi             {
5870*53ee8cc1Swenshuai.xi                 u16Data=0x10000- u16Data*1000;
5871*53ee8cc1Swenshuai.xi                 _s16CurrentCFO=-1*u16Data/1000;
5872*53ee8cc1Swenshuai.xi             }
5873*53ee8cc1Swenshuai.xi             else
5874*53ee8cc1Swenshuai.xi             {
5875*53ee8cc1Swenshuai.xi                 _s16CurrentCFO=u16Data;
5876*53ee8cc1Swenshuai.xi             }
5877*53ee8cc1Swenshuai.xi             */
5878*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE16H, &u8Data);
5879*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5880*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE16L, &u8Data);
5881*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;
5882*53ee8cc1Swenshuai.xi             _u16CurrentStepSize=u16Data;            //Tuner_Frequency_Step
5883*53ee8cc1Swenshuai.xi 
5884*53ee8cc1Swenshuai.xi 
5885*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE18H, &u8Data);
5886*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5887*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE18L, &u8Data);
5888*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;
5889*53ee8cc1Swenshuai.xi             _u16PreLockedHB=u16Data;                //Pre_Scanned_HB
5890*53ee8cc1Swenshuai.xi 
5891*53ee8cc1Swenshuai.xi 
5892*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE19H, &u8Data);
5893*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5894*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE19L, &u8Data);
5895*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;
5896*53ee8cc1Swenshuai.xi             _u16PreLockedLB=u16Data;                //Pre_Scanned_LB
5897*53ee8cc1Swenshuai.xi 
5898*53ee8cc1Swenshuai.xi 
5899*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","Current Locked CF:%d BW:%d BWH:%d BWL:%d CFO:%d Step:%d\n", _u16LockedCenterFreq, _u16LockedSymbolRate,_u16PreLockedHB, _u16PreLockedLB, _s16CurrentCFO, _u16CurrentStepSize));
5900*53ee8cc1Swenshuai.xi         }
5901*53ee8cc1Swenshuai.xi         else if (u8Data==1)
5902*53ee8cc1Swenshuai.xi         {
5903*53ee8cc1Swenshuai.xi             //printf("claire debug blind scan: no find TP\n");
5904*53ee8cc1Swenshuai.xi 
5905*53ee8cc1Swenshuai.xi 
5906*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_93, &u8Data);
5907*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5908*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_92, &u8Data);
5909*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;
5910*53ee8cc1Swenshuai.xi             _u16NextCenterFreq=u16Data;
5911*53ee8cc1Swenshuai.xi 
5912*53ee8cc1Swenshuai.xi 
5913*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE12H, &u8Data);
5914*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5915*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE12L, &u8Data);
5916*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;
5917*53ee8cc1Swenshuai.xi             _u16PreLockedHB=u16Data;            //Pre_Scanned_HB
5918*53ee8cc1Swenshuai.xi 
5919*53ee8cc1Swenshuai.xi 
5920*53ee8cc1Swenshuai.xi 
5921*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE13H, &u8Data);
5922*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5923*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE13L, &u8Data);
5924*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;
5925*53ee8cc1Swenshuai.xi             _u16PreLockedLB=u16Data;            //Pre_Scanned_LB
5926*53ee8cc1Swenshuai.xi 
5927*53ee8cc1Swenshuai.xi 
5928*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE14H, &u8Data);
5929*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5930*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE14L, &u8Data);
5931*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;
5932*53ee8cc1Swenshuai.xi             _u16CurrentSymbolRate=u16Data;        //Fine_Symbol_Rate
5933*53ee8cc1Swenshuai.xi 
5934*53ee8cc1Swenshuai.xi 
5935*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE15H, &u8Data);
5936*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5937*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE15L, &u8Data);
5938*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;        //Center_Freq_Offset
5939*53ee8cc1Swenshuai.xi             *CFO_reg=u16Data;
5940*53ee8cc1Swenshuai.xi 		/*
5941*53ee8cc1Swenshuai.xi             if (u16Data*1000 >= 0x8000)
5942*53ee8cc1Swenshuai.xi             {
5943*53ee8cc1Swenshuai.xi                 u16Data=0x1000- u16Data*1000;
5944*53ee8cc1Swenshuai.xi                 _s16CurrentCFO=-1*u16Data/1000;
5945*53ee8cc1Swenshuai.xi             }
5946*53ee8cc1Swenshuai.xi             else
5947*53ee8cc1Swenshuai.xi             {
5948*53ee8cc1Swenshuai.xi                 _s16CurrentCFO=u16Data;
5949*53ee8cc1Swenshuai.xi             }
5950*53ee8cc1Swenshuai.xi             */
5951*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE16H, &u8Data);
5952*53ee8cc1Swenshuai.xi             u16Data=u8Data;
5953*53ee8cc1Swenshuai.xi             status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_SWUSE16L, &u8Data);
5954*53ee8cc1Swenshuai.xi             u16Data=(u16Data<<8)|u8Data;
5955*53ee8cc1Swenshuai.xi             _u16CurrentStepSize=u16Data;        //Tuner_Frequency_Step
5956*53ee8cc1Swenshuai.xi 
5957*53ee8cc1Swenshuai.xi 
5958*53ee8cc1Swenshuai.xi             DBG_INTERN_DVBS(ULOGD("DEMOD","Pre Locked CF:%d BW:%d HBW:%d LBW:%d Current CF:%d BW:%d CFO:%d Step:%d\n", _u16LockedCenterFreq, _u16LockedSymbolRate,_u16PreLockedHB, _u16PreLockedLB,  _u16NextCenterFreq-_u16CurrentStepSize, _u16CurrentSymbolRate, _s16CurrentCFO, _u16CurrentStepSize));
5959*53ee8cc1Swenshuai.xi         }
5960*53ee8cc1Swenshuai.xi     }
5961*53ee8cc1Swenshuai.xi     *u8Progress=100;
5962*53ee8cc1Swenshuai.xi 
5963*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_WaitCurFreqFinished- u8Progress: %d u8FindNum %d\n", *u8Progress, *u8FindNum));
5964*53ee8cc1Swenshuai.xi 
5965*53ee8cc1Swenshuai.xi     return status;
5966*53ee8cc1Swenshuai.xi }
5967*53ee8cc1Swenshuai.xi 
INTERN_DVBS_BlindScan_Cancel(void)5968*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_BlindScan_Cancel(void)
5969*53ee8cc1Swenshuai.xi {
5970*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
5971*53ee8cc1Swenshuai.xi     MS_U8   u8Data=0;
5972*53ee8cc1Swenshuai.xi     MS_U16  u16Data;
5973*53ee8cc1Swenshuai.xi 
5974*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_Cancel+\n"));
5975*53ee8cc1Swenshuai.xi 
5976*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
5977*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, &u8Data);
5978*53ee8cc1Swenshuai.xi     u8Data&=0xF0;
5979*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
5980*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, u8Data);
5981*53ee8cc1Swenshuai.xi 
5982*53ee8cc1Swenshuai.xi     //MDrv_SYS_DMD_VD_MBX_WriteReg(0x20E1, 0x00);
5983*53ee8cc1Swenshuai.xi     //MDrv_SYS_DMD_VD_MBX_WriteReg(0x20E0, 0x00);
5984*53ee8cc1Swenshuai.xi     u16Data = 0x0000;
5985*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_92, (MS_U8)u16Data&0x00ff);
5986*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_93, (MS_U8)(u16Data>>8)&0x00ff);
5987*53ee8cc1Swenshuai.xi 
5988*53ee8cc1Swenshuai.xi     _u16TunerCenterFreq=0;
5989*53ee8cc1Swenshuai.xi     _u16ChannelInfoIndex=0;
5990*53ee8cc1Swenshuai.xi 
5991*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_Cancel-\n"));
5992*53ee8cc1Swenshuai.xi 
5993*53ee8cc1Swenshuai.xi     return status;
5994*53ee8cc1Swenshuai.xi }
5995*53ee8cc1Swenshuai.xi 
INTERN_DVBS_BlindScan_End(void)5996*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_BlindScan_End(void)
5997*53ee8cc1Swenshuai.xi {
5998*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
5999*53ee8cc1Swenshuai.xi     MS_U8   u8Data=0;
6000*53ee8cc1Swenshuai.xi     MS_U16  u16Data;
6001*53ee8cc1Swenshuai.xi 
6002*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_End+\n"));
6003*53ee8cc1Swenshuai.xi 
6004*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
6005*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, &u8Data);
6006*53ee8cc1Swenshuai.xi     u8Data&=0xF0;
6007*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
6008*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, u8Data);
6009*53ee8cc1Swenshuai.xi 
6010*53ee8cc1Swenshuai.xi     //MDrv_SYS_DMD_VD_MBX_WriteReg(0x20E1, 0x00);
6011*53ee8cc1Swenshuai.xi     //MDrv_SYS_DMD_VD_MBX_WriteReg(0x20E0, 0x00);
6012*53ee8cc1Swenshuai.xi     u16Data = 0x0000;
6013*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_92, (MS_U8)u16Data&0x00ff);
6014*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_93, (MS_U8)(u16Data>>8)&0x00ff);
6015*53ee8cc1Swenshuai.xi 
6016*53ee8cc1Swenshuai.xi     _u16TunerCenterFreq=0;
6017*53ee8cc1Swenshuai.xi     _u16ChannelInfoIndex=0;
6018*53ee8cc1Swenshuai.xi 
6019*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_End-\n"));
6020*53ee8cc1Swenshuai.xi 
6021*53ee8cc1Swenshuai.xi     return status;
6022*53ee8cc1Swenshuai.xi }
6023*53ee8cc1Swenshuai.xi 
INTERN_DVBS_BlindScan_GetChannel(MS_U16 u16ReadStart,MS_U16 * u16TPNum,HAL_DEMOD_MS_FE_CARRIER_PARAM * pTable)6024*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_BlindScan_GetChannel(MS_U16 u16ReadStart,MS_U16* u16TPNum,HAL_DEMOD_MS_FE_CARRIER_PARAM *pTable)
6025*53ee8cc1Swenshuai.xi {
6026*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
6027*53ee8cc1Swenshuai.xi     MS_U16  u16TableIndex;
6028*53ee8cc1Swenshuai.xi 
6029*53ee8cc1Swenshuai.xi     *u16TPNum=_u16ChannelInfoIndex-u16ReadStart;
6030*53ee8cc1Swenshuai.xi     for(u16TableIndex = 0; u16TableIndex < (*u16TPNum); u16TableIndex++)
6031*53ee8cc1Swenshuai.xi     {
6032*53ee8cc1Swenshuai.xi         pTable[u16TableIndex].u32Frequency = _u16ChannelInfoArray[0][_u16ChannelInfoIndex-1];
6033*53ee8cc1Swenshuai.xi         pTable[u16TableIndex].SatParam.u32SymbolRate = _u16ChannelInfoArray[1][_u16ChannelInfoIndex-1];
6034*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","MDrv_Demod_BlindScan_GetChannel Freq: %d SymbolRate: %d\n", (int)pTable[u16TableIndex].u32Frequency, (int)pTable[u16TableIndex].SatParam.u32SymbolRate));
6035*53ee8cc1Swenshuai.xi     }
6036*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_u16TPNum:%d\n", *u16TPNum));
6037*53ee8cc1Swenshuai.xi 
6038*53ee8cc1Swenshuai.xi     return status;
6039*53ee8cc1Swenshuai.xi }
6040*53ee8cc1Swenshuai.xi 
INTERN_DVBS_BlindScan_GetCurrentFreq(MS_U32 * u32CurrentFeq)6041*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_BlindScan_GetCurrentFreq(MS_U32 *u32CurrentFeq)
6042*53ee8cc1Swenshuai.xi {
6043*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
6044*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_BlindScan_GetCurrentFreq+\n"));
6045*53ee8cc1Swenshuai.xi 
6046*53ee8cc1Swenshuai.xi     *u32CurrentFeq=_u16TunerCenterFreq;
6047*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_BlindScan_GetCurrentFreq-: %d\n", _u16TunerCenterFreq));
6048*53ee8cc1Swenshuai.xi     return status;
6049*53ee8cc1Swenshuai.xi }
6050*53ee8cc1Swenshuai.xi 
6051*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
6052*53ee8cc1Swenshuai.xi //  END BlindScan Function
6053*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
6054*53ee8cc1Swenshuai.xi 
6055*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
6056*53ee8cc1Swenshuai.xi //  DiSEqc Function
6057*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
INTERN_DVBS_DiSEqC_Init(void)6058*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DiSEqC_Init(void)
6059*53ee8cc1Swenshuai.xi {
6060*53ee8cc1Swenshuai.xi     MS_BOOL status = true;
6061*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
6062*53ee8cc1Swenshuai.xi 
6063*53ee8cc1Swenshuai.xi     //Clear status
6064*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xCD, &u8Data);
6065*53ee8cc1Swenshuai.xi     u8Data=(u8Data|0x3E)&(~0x3E);
6066*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xCD, u8Data);
6067*53ee8cc1Swenshuai.xi 
6068*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC0, 0x00);
6069*53ee8cc1Swenshuai.xi     //Tone En
6070*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xC0, &u8Data);
6071*53ee8cc1Swenshuai.xi     u8Data=(u8Data&(~0x06))|(0x06);
6072*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC0, u8Data);
6073*53ee8cc1Swenshuai.xi 
6074*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_DiSEqC_Init\n"));
6075*53ee8cc1Swenshuai.xi 
6076*53ee8cc1Swenshuai.xi     return status;
6077*53ee8cc1Swenshuai.xi }
6078*53ee8cc1Swenshuai.xi 
INTERN_DVBS_DiSEqC_SetTone(MS_BOOL bTone1)6079*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DiSEqC_SetTone(MS_BOOL bTone1)
6080*53ee8cc1Swenshuai.xi {
6081*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
6082*53ee8cc1Swenshuai.xi     MS_U8 u8Data=0;
6083*53ee8cc1Swenshuai.xi     MS_U8 u8ReSet22k=0;
6084*53ee8cc1Swenshuai.xi 
6085*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC4, 0x01);//0x62;DVBS2_DISEQC_TX1
6086*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC0, 0x4E);//0x60
6087*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xCC, 0x88);//0x66
6088*53ee8cc1Swenshuai.xi 
6089*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xC2, &u8Data);//0x61
6090*53ee8cc1Swenshuai.xi     u8ReSet22k=u8Data;
6091*53ee8cc1Swenshuai.xi 
6092*53ee8cc1Swenshuai.xi     if (bTone1==TRUE)
6093*53ee8cc1Swenshuai.xi     {
6094*53ee8cc1Swenshuai.xi         //Tone burst 1
6095*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC2, 0x19);
6096*53ee8cc1Swenshuai.xi         _u8ToneBurstFlag=1;
6097*53ee8cc1Swenshuai.xi     }
6098*53ee8cc1Swenshuai.xi     else
6099*53ee8cc1Swenshuai.xi     {
6100*53ee8cc1Swenshuai.xi         //Tone burst 0
6101*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC2, 0x11);
6102*53ee8cc1Swenshuai.xi         _u8ToneBurstFlag=2;
6103*53ee8cc1Swenshuai.xi     }
6104*53ee8cc1Swenshuai.xi     //DIG_DISEQC_TX_EN
6105*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xCD, &u8Data);
6106*53ee8cc1Swenshuai.xi     //u8Data=u8Data&~(0x01);//Tx Disable
6107*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xCD, u8Data);
6108*53ee8cc1Swenshuai.xi 
6109*53ee8cc1Swenshuai.xi     MsOS_DelayTask(1);
6110*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xCD, &u8Data);//0x66 high byte DVBS2_DISEQC_TX_EN
6111*53ee8cc1Swenshuai.xi     u8Data=u8Data|0x3E;     //Status clear
6112*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xCD, u8Data);
6113*53ee8cc1Swenshuai.xi     MsOS_DelayTask(10);
6114*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xCD, &u8Data);
6115*53ee8cc1Swenshuai.xi     u8Data=u8Data&~(0x3E);
6116*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xCD, u8Data);
6117*53ee8cc1Swenshuai.xi     MsOS_DelayTask(1);
6118*53ee8cc1Swenshuai.xi 
6119*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xCD, &u8Data);
6120*53ee8cc1Swenshuai.xi     u8Data=u8Data|0x01;      //Tx Enable
6121*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xCD, u8Data);
6122*53ee8cc1Swenshuai.xi 
6123*53ee8cc1Swenshuai.xi     MsOS_DelayTask(30);//(100)
6124*53ee8cc1Swenshuai.xi     //For ToneBurst 22k issue.
6125*53ee8cc1Swenshuai.xi     u8Data=u8ReSet22k;
6126*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC2, u8Data);//0x61
6127*53ee8cc1Swenshuai.xi 
6128*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_DiSEqC_SetTone:%d\n", bTone1));
6129*53ee8cc1Swenshuai.xi     //MsOS_DelayTask(100);
6130*53ee8cc1Swenshuai.xi     return status;
6131*53ee8cc1Swenshuai.xi }
6132*53ee8cc1Swenshuai.xi 
INTERN_DVBS_DiSEqC_SetLNBOut(MS_BOOL bLow)6133*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DiSEqC_SetLNBOut(MS_BOOL bLow)
6134*53ee8cc1Swenshuai.xi {
6135*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
6136*53ee8cc1Swenshuai.xi     MS_U8 u8Data=0;
6137*53ee8cc1Swenshuai.xi 
6138*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xC2, &u8Data);
6139*53ee8cc1Swenshuai.xi     if (bLow==TRUE)
6140*53ee8cc1Swenshuai.xi     {
6141*53ee8cc1Swenshuai.xi         u8Data=(u8Data|0x40);    //13V
6142*53ee8cc1Swenshuai.xi     }
6143*53ee8cc1Swenshuai.xi     else
6144*53ee8cc1Swenshuai.xi     {
6145*53ee8cc1Swenshuai.xi         u8Data=(u8Data&(~0x40));//18V
6146*53ee8cc1Swenshuai.xi     }
6147*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC2, u8Data);
6148*53ee8cc1Swenshuai.xi 
6149*53ee8cc1Swenshuai.xi     return status;
6150*53ee8cc1Swenshuai.xi }
6151*53ee8cc1Swenshuai.xi 
INTERN_DVBS_DiSEqC_GetLNBOut(MS_BOOL * bLNBOutLow)6152*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DiSEqC_GetLNBOut(MS_BOOL* bLNBOutLow)
6153*53ee8cc1Swenshuai.xi {
6154*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
6155*53ee8cc1Swenshuai.xi     MS_U8 u8Data=0;
6156*53ee8cc1Swenshuai.xi 
6157*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xC2, &u8Data);
6158*53ee8cc1Swenshuai.xi     if( (u8Data&0x40)==0x40)
6159*53ee8cc1Swenshuai.xi     {
6160*53ee8cc1Swenshuai.xi         * bLNBOutLow=TRUE;
6161*53ee8cc1Swenshuai.xi     }
6162*53ee8cc1Swenshuai.xi     else
6163*53ee8cc1Swenshuai.xi     {
6164*53ee8cc1Swenshuai.xi         * bLNBOutLow=FALSE;
6165*53ee8cc1Swenshuai.xi     }
6166*53ee8cc1Swenshuai.xi 
6167*53ee8cc1Swenshuai.xi     return status;
6168*53ee8cc1Swenshuai.xi }
6169*53ee8cc1Swenshuai.xi 
INTERN_DVBS_DiSEqC_Set22kOnOff(MS_BOOL b22kOn)6170*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DiSEqC_Set22kOnOff(MS_BOOL b22kOn)
6171*53ee8cc1Swenshuai.xi {
6172*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
6173*53ee8cc1Swenshuai.xi     MS_U8   u8Data=0;
6174*53ee8cc1Swenshuai.xi 
6175*53ee8cc1Swenshuai.xi     //Set DiSeqC 22K
6176*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xCC, 0x44);        //Set 11K-->22K
6177*53ee8cc1Swenshuai.xi 
6178*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xC2, &u8Data);
6179*53ee8cc1Swenshuai.xi 
6180*53ee8cc1Swenshuai.xi     if (b22kOn==TRUE)
6181*53ee8cc1Swenshuai.xi     {
6182*53ee8cc1Swenshuai.xi         u8Data=(u8Data&0xc7);
6183*53ee8cc1Swenshuai.xi         u8Data=(u8Data|0x08);
6184*53ee8cc1Swenshuai.xi     }
6185*53ee8cc1Swenshuai.xi     else
6186*53ee8cc1Swenshuai.xi     {
6187*53ee8cc1Swenshuai.xi         u8Data=(u8Data&0xc7);
6188*53ee8cc1Swenshuai.xi     }
6189*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC2, u8Data);
6190*53ee8cc1Swenshuai.xi 
6191*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS_DiSEqC_Set22kOnOff:%d\n", b22kOn));
6192*53ee8cc1Swenshuai.xi     return status;
6193*53ee8cc1Swenshuai.xi }
6194*53ee8cc1Swenshuai.xi 
INTERN_DVBS_DiSEqC_Get22kOnOff(MS_BOOL * b22kOn)6195*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DiSEqC_Get22kOnOff(MS_BOOL* b22kOn)
6196*53ee8cc1Swenshuai.xi {
6197*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
6198*53ee8cc1Swenshuai.xi     MS_U8   u8Data=0;
6199*53ee8cc1Swenshuai.xi 
6200*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xC2, &u8Data);
6201*53ee8cc1Swenshuai.xi     if ((u8Data&0x38)==0x08)
6202*53ee8cc1Swenshuai.xi     {
6203*53ee8cc1Swenshuai.xi         *b22kOn=TRUE;
6204*53ee8cc1Swenshuai.xi     }
6205*53ee8cc1Swenshuai.xi     else
6206*53ee8cc1Swenshuai.xi     {
6207*53ee8cc1Swenshuai.xi         *b22kOn=FALSE;
6208*53ee8cc1Swenshuai.xi     }
6209*53ee8cc1Swenshuai.xi 
6210*53ee8cc1Swenshuai.xi     return status;
6211*53ee8cc1Swenshuai.xi }
6212*53ee8cc1Swenshuai.xi 
INTERN_DVBS_DiSEqC_SendCmd(MS_U8 * pCmd,MS_U8 u8CmdSize)6213*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DiSEqC_SendCmd(MS_U8* pCmd,MS_U8 u8CmdSize)
6214*53ee8cc1Swenshuai.xi {
6215*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
6216*53ee8cc1Swenshuai.xi     MS_U8   u8Data;
6217*53ee8cc1Swenshuai.xi     MS_U8   u8Index;
6218*53ee8cc1Swenshuai.xi     MS_U16  u16WaitCount;
6219*53ee8cc1Swenshuai.xi /*
6220*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
6221*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, &u8Data);
6222*53ee8cc1Swenshuai.xi     u8Data=(u8Data&~(0x10));
6223*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
6224*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, u8Data);
6225*53ee8cc1Swenshuai.xi */
6226*53ee8cc1Swenshuai.xi #if 0       //For Unicable command timing
6227*53ee8cc1Swenshuai.xi     u16WaitCount=0;
6228*53ee8cc1Swenshuai.xi     do
6229*53ee8cc1Swenshuai.xi     {
6230*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_DISEQC_STATUS_FLAG, &u8Data);
6231*53ee8cc1Swenshuai.xi         //printf(">>> INTERN_DVBS_DiSEqC_SendCmd DiSEqC Status = 0x%x <<<\n", u8Data);
6232*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
6233*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, &u8Data);
6234*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
6235*53ee8cc1Swenshuai.xi         u16WaitCount++;
6236*53ee8cc1Swenshuai.xi     }while(((u8Data&0x10)==0x10)&&(u16WaitCount < INTERN_DVBS_DEMOD_WAIT_TIMEOUT));
6237*53ee8cc1Swenshuai.xi 
6238*53ee8cc1Swenshuai.xi     if (u16WaitCount >= INTERN_DVBS_DEMOD_WAIT_TIMEOUT)
6239*53ee8cc1Swenshuai.xi     {
6240*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(printf("INTERN_DVBS DiSEqC Send Command Busy!!!\n"));
6241*53ee8cc1Swenshuai.xi         return FALSE;
6242*53ee8cc1Swenshuai.xi     }
6243*53ee8cc1Swenshuai.xi #endif
6244*53ee8cc1Swenshuai.xi 
6245*53ee8cc1Swenshuai.xi     //u16Address=0x0BC4;
6246*53ee8cc1Swenshuai.xi     for (u8Index=0; u8Index < u8CmdSize; u8Index++)
6247*53ee8cc1Swenshuai.xi     {
6248*53ee8cc1Swenshuai.xi         u8Data=*(pCmd+u8Index);
6249*53ee8cc1Swenshuai.xi         status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xC4 + u8Index, u8Data);//#define DVBS2_DISEQC_TX1                            (_REG_DVBS2(0x62)+0)//[7:0]
6250*53ee8cc1Swenshuai.xi          DBG_INTERN_DVBS(ULOGD("DEMOD","=============INTERN_DVBS_DiSEqC_SendCmd(Demod1) = 0x%X\n",u8Data));
6251*53ee8cc1Swenshuai.xi     }
6252*53ee8cc1Swenshuai.xi 
6253*53ee8cc1Swenshuai.xi     //set DiSEqC Tx Length, Odd Enable, Tone Burst Mode
6254*53ee8cc1Swenshuai.xi     u8Data=((u8CmdSize-1)&0x07)|0x40;
6255*53ee8cc1Swenshuai.xi     if (_u8ToneBurstFlag==1)
6256*53ee8cc1Swenshuai.xi     {
6257*53ee8cc1Swenshuai.xi         u8Data|=0x80;//0x20;
6258*53ee8cc1Swenshuai.xi     }
6259*53ee8cc1Swenshuai.xi     else if (_u8ToneBurstFlag==2)
6260*53ee8cc1Swenshuai.xi     {
6261*53ee8cc1Swenshuai.xi         u8Data|=0x20;//0x80;
6262*53ee8cc1Swenshuai.xi     }
6263*53ee8cc1Swenshuai.xi     _u8ToneBurstFlag=0;
6264*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_DMDTOP_DBG_8, u8Data);
6265*53ee8cc1Swenshuai.xi 
6266*53ee8cc1Swenshuai.xi    //add this only for check mailbox R/W
6267*53ee8cc1Swenshuai.xi     #if 1
6268*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD"," Write into E_DMD_S2_MB_DMDTOP_DBG_8 = 0x%X!!!\n",u8Data));
6269*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_DMDTOP_DBG_8, &u8Data);
6270*53ee8cc1Swenshuai.xi     DBG_INTERN_DVBS(ULOGD("DEMOD"," Read from E_DMD_S2_MB_DMDTOP_DBG_8 = 0x%X!!!\n",u8Data));
6271*53ee8cc1Swenshuai.xi     #endif
6272*53ee8cc1Swenshuai.xi 
6273*53ee8cc1Swenshuai.xi     MsOS_DelayTask(25);//MsOS_DelayTask(10);
6274*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);//#define TOP_WR_DBG_90                           (_REG_DMDTOP(0x3A)+0)
6275*53ee8cc1Swenshuai.xi     //u8Data=u8Data|0x10;
6276*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data|0x10);//enable DiSEqC_Data_Tx
6277*53ee8cc1Swenshuai.xi     //MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xC2, &u8Data); DBG_INTERN_DVBS(printf(">>>+++ INTERN_DVBS_DiSEqC_SendCmd DiSEqC_Init_Mode = 0x%X +++<<<\n",u8Data));
6278*53ee8cc1Swenshuai.xi     //MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_DISEQC_STATUS_FLAG, &u8Data); DBG_INTERN_DVBS(printf(">>>+++ INTERN_DVBS_DiSEqC_SendCmd DiSEqC_State_Flag = %d +++<<<\n",u8Data));
6279*53ee8cc1Swenshuai.xi 
6280*53ee8cc1Swenshuai.xi #if 1           //For Unicable command timing???
6281*53ee8cc1Swenshuai.xi     u16WaitCount=0;
6282*53ee8cc1Swenshuai.xi     do
6283*53ee8cc1Swenshuai.xi     {
6284*53ee8cc1Swenshuai.xi         //MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xC2, &u8Data); DBG_INTERN_DVBS(printf(">>>*** INTERN_DVBS_DiSEqC_SendCmd DiSEqC_Init_Mode = 0x%X ***<<<\n",u8Data));
6285*53ee8cc1Swenshuai.xi         //MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_DISEQC_STATUS_FLAG, &u8Data); DBG_INTERN_DVBS(printf(">>>*** INTERN_DVBS_DiSEqC_SendCmd DiSEqC_State_Flag = %d ***<<<\n",u8Data));
6286*53ee8cc1Swenshuai.xi         MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
6287*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, &u8Data);
6288*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
6289*53ee8cc1Swenshuai.xi         u16WaitCount++;
6290*53ee8cc1Swenshuai.xi     }while(((u8Data&0x10)==0x10)&&(u16WaitCount < INTERN_DVBS_DEMOD_WAIT_TIMEOUT)) ;
6291*53ee8cc1Swenshuai.xi 
6292*53ee8cc1Swenshuai.xi     if (u16WaitCount >= INTERN_DVBS_DEMOD_WAIT_TIMEOUT)
6293*53ee8cc1Swenshuai.xi     {
6294*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS DiSEqC Send Command Busy!!!\n"));
6295*53ee8cc1Swenshuai.xi         return FALSE;
6296*53ee8cc1Swenshuai.xi     }
6297*53ee8cc1Swenshuai.xi      else
6298*53ee8cc1Swenshuai.xi     {
6299*53ee8cc1Swenshuai.xi         DBG_INTERN_DVBS(ULOGD("DEMOD","INTERN_DVBS DiSEqC Send Command Success!!!\n"));
6300*53ee8cc1Swenshuai.xi         return TRUE;
6301*53ee8cc1Swenshuai.xi     }
6302*53ee8cc1Swenshuai.xi 
6303*53ee8cc1Swenshuai.xi 
6304*53ee8cc1Swenshuai.xi #endif
6305*53ee8cc1Swenshuai.xi         //MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xC2, &u8Data); printf(">>>--- INTERN_DVBS_DiSEqC_SendCmd DiSEqC_Init_Mode = 0x%X ---<<<\n",u8Data);
6306*53ee8cc1Swenshuai.xi         //MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_DISEQC_STATUS_FLAG, &u8Data); printf(">>>--- INTERN_DVBS_DiSEqC_SendCmd DiSEqC_State_Flag = %d ---<<<\n",u8Data+1);
6307*53ee8cc1Swenshuai.xi 
6308*53ee8cc1Swenshuai.xi     return status;
6309*53ee8cc1Swenshuai.xi }
6310*53ee8cc1Swenshuai.xi 
INTERN_DVBS_DiSEqC_SetTxToneMode(MS_BOOL bTxTone22kOff)6311*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DiSEqC_SetTxToneMode(MS_BOOL bTxTone22kOff)
6312*53ee8cc1Swenshuai.xi {
6313*53ee8cc1Swenshuai.xi     MS_BOOL status=TRUE;
6314*53ee8cc1Swenshuai.xi     MS_U8   u8Data=0;
6315*53ee8cc1Swenshuai.xi 
6316*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_ReadReg(DVBS2_REG_BASE + 0xD7, &u8Data);//h006b    h006b    15    15    reg_diseqc_tx_tone_mode
6317*53ee8cc1Swenshuai.xi     if (bTxTone22kOff==TRUE)
6318*53ee8cc1Swenshuai.xi     {
6319*53ee8cc1Swenshuai.xi         u8Data=(u8Data|0x80);                   //1: without 22K.
6320*53ee8cc1Swenshuai.xi     }
6321*53ee8cc1Swenshuai.xi     else
6322*53ee8cc1Swenshuai.xi     {
6323*53ee8cc1Swenshuai.xi         u8Data=(u8Data&(~0x80));                //0: with 22K.
6324*53ee8cc1Swenshuai.xi     }
6325*53ee8cc1Swenshuai.xi     status &= MDrv_SYS_DMD_VD_MBX_WriteReg(DVBS2_REG_BASE + 0xD7, u8Data);
6326*53ee8cc1Swenshuai.xi 
6327*53ee8cc1Swenshuai.xi     return status;
6328*53ee8cc1Swenshuai.xi }
6329*53ee8cc1Swenshuai.xi 
INTERN_DVBS_UnicableAGCCheckPower(MS_BOOL pbAGCCheckPower)6330*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_UnicableAGCCheckPower(MS_BOOL pbAGCCheckPower)
6331*53ee8cc1Swenshuai.xi {
6332*53ee8cc1Swenshuai.xi     //MS_BOOL status = TRUE;
6333*53ee8cc1Swenshuai.xi     MS_U8 u8Data=0;
6334*53ee8cc1Swenshuai.xi 
6335*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_91, 0x00);
6336*53ee8cc1Swenshuai.xi 
6337*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
6338*53ee8cc1Swenshuai.xi     u8Data &= 0xFE;//clean bit0
6339*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
6340*53ee8cc1Swenshuai.xi 
6341*53ee8cc1Swenshuai.xi     if (pbAGCCheckPower == FALSE)//0
6342*53ee8cc1Swenshuai.xi     {
6343*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_91, &u8Data);
6344*53ee8cc1Swenshuai.xi         u8Data &= 0xFE;//clean bit0
6345*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_91, u8Data);
6346*53ee8cc1Swenshuai.xi         //printf("CMD=MS_FALSE==============================\n");
6347*53ee8cc1Swenshuai.xi     }
6348*53ee8cc1Swenshuai.xi     else
6349*53ee8cc1Swenshuai.xi     {
6350*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_91, &u8Data);
6351*53ee8cc1Swenshuai.xi         u8Data |= 0x01;           //bit1=1
6352*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_91, u8Data);
6353*53ee8cc1Swenshuai.xi         //printf("CMD=MS_TRUE==============================\n");
6354*53ee8cc1Swenshuai.xi     }
6355*53ee8cc1Swenshuai.xi 
6356*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_ReadReg(TOP_REG_BASE + 0x60*2, &u8Data);
6357*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, &u8Data);
6358*53ee8cc1Swenshuai.xi     u8Data &= 0xF0;
6359*53ee8cc1Swenshuai.xi     u8Data |= 0x01;
6360*53ee8cc1Swenshuai.xi     MDrv_SYS_DMD_VD_MBX_WriteReg(TOP_REG_BASE + 0x60*2, u8Data);
6361*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, u8Data);
6362*53ee8cc1Swenshuai.xi     MsOS_DelayTask(500);
6363*53ee8cc1Swenshuai.xi 
6364*53ee8cc1Swenshuai.xi     //status &= MDrv_SYS_DMD_VD_MBX_ReadDSPReg(E_DMD_S2_MB_TOP_WR_DBG_91, &u8Data);
6365*53ee8cc1Swenshuai.xi     u8Data &= 0x80;             //Read bit7
6366*53ee8cc1Swenshuai.xi     if (u8Data == 0x80)
6367*53ee8cc1Swenshuai.xi     {
6368*53ee8cc1Swenshuai.xi         u8Data = 0x00;
6369*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, u8Data);
6370*53ee8cc1Swenshuai.xi         u8Data = 0x00;
6371*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_91, u8Data);
6372*53ee8cc1Swenshuai.xi         return TRUE;
6373*53ee8cc1Swenshuai.xi     }
6374*53ee8cc1Swenshuai.xi     else
6375*53ee8cc1Swenshuai.xi     {
6376*53ee8cc1Swenshuai.xi         u8Data = 0x00;
6377*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_90, u8Data);
6378*53ee8cc1Swenshuai.xi         u8Data = 0x00;
6379*53ee8cc1Swenshuai.xi         //status &= MDrv_SYS_DMD_VD_MBX_WriteDSPReg(E_DMD_S2_MB_TOP_WR_DBG_91, u8Data);
6380*53ee8cc1Swenshuai.xi         return FALSE;
6381*53ee8cc1Swenshuai.xi     }
6382*53ee8cc1Swenshuai.xi }
6383*53ee8cc1Swenshuai.xi 
6384*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
6385*53ee8cc1Swenshuai.xi //  END DiSEqc Function
6386*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
6387*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
6388*53ee8cc1Swenshuai.xi //  R/W Function
6389*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
INTERN_DVBS_WriteReg2bytes(MS_U16 u16Addr,MS_U16 u16Data)6390*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_WriteReg2bytes(MS_U16 u16Addr, MS_U16 u16Data)
6391*53ee8cc1Swenshuai.xi {
6392*53ee8cc1Swenshuai.xi     MS_BOOL     bRet= TRUE;
6393*53ee8cc1Swenshuai.xi     bRet &= MDrv_SYS_DMD_VD_MBX_WriteReg(u16Addr, (MS_U8)u16Data&0x00ff);
6394*53ee8cc1Swenshuai.xi     bRet &= MDrv_SYS_DMD_VD_MBX_WriteReg(u16Addr + 0x0001, (MS_U8)(u16Data>>8)&0x00ff);
6395*53ee8cc1Swenshuai.xi     return bRet;
6396*53ee8cc1Swenshuai.xi }
6397*53ee8cc1Swenshuai.xi 
INTERN_DVBS_ReadReg2bytes(MS_U16 u16Addr,MS_U16 * pu16Data)6398*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_ReadReg2bytes(MS_U16 u16Addr, MS_U16 *pu16Data)
6399*53ee8cc1Swenshuai.xi {
6400*53ee8cc1Swenshuai.xi     MS_BOOL   bRet= TRUE;
6401*53ee8cc1Swenshuai.xi     MS_U8     u8Data =0;
6402*53ee8cc1Swenshuai.xi     MS_U16    u16Data =0;
6403*53ee8cc1Swenshuai.xi 
6404*53ee8cc1Swenshuai.xi     bRet &= MDrv_SYS_DMD_VD_MBX_ReadReg(u16Addr + 0x0001, &u8Data);
6405*53ee8cc1Swenshuai.xi     u16Data = u8Data;
6406*53ee8cc1Swenshuai.xi     bRet &= MDrv_SYS_DMD_VD_MBX_ReadReg(u16Addr, &u8Data);
6407*53ee8cc1Swenshuai.xi     *pu16Data = (u16Data<<8)|u8Data;
6408*53ee8cc1Swenshuai.xi 
6409*53ee8cc1Swenshuai.xi     return bRet;
6410*53ee8cc1Swenshuai.xi }
6411*53ee8cc1Swenshuai.xi 
6412*53ee8cc1Swenshuai.xi //Frontend Freeze
INTERN_DVBS_DTV_FrontendSetFreeze(void)6413*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DTV_FrontendSetFreeze(void)
6414*53ee8cc1Swenshuai.xi {
6415*53ee8cc1Swenshuai.xi     MS_BOOL       bRet= TRUE;
6416*53ee8cc1Swenshuai.xi     MS_U16        u16Address;
6417*53ee8cc1Swenshuai.xi     MS_U16        u16Data=0;
6418*53ee8cc1Swenshuai.xi 
6419*53ee8cc1Swenshuai.xi     u16Address = (FRONTEND_FREEZE_DUMP>>16)&0xffff;
6420*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
6421*53ee8cc1Swenshuai.xi     u16Data|=(FRONTEND_FREEZE_DUMP&0xffff);
6422*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
6423*53ee8cc1Swenshuai.xi 
6424*53ee8cc1Swenshuai.xi     return bRet;
6425*53ee8cc1Swenshuai.xi }
6426*53ee8cc1Swenshuai.xi 
INTERN_DVBS_DTV_FrontendUnFreeze(void)6427*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DTV_FrontendUnFreeze(void)
6428*53ee8cc1Swenshuai.xi {
6429*53ee8cc1Swenshuai.xi     MS_BOOL     bRet= TRUE;
6430*53ee8cc1Swenshuai.xi     MS_U16      u16Address;
6431*53ee8cc1Swenshuai.xi     MS_U16      u16Data=0;
6432*53ee8cc1Swenshuai.xi 
6433*53ee8cc1Swenshuai.xi     u16Address = (FRONTEND_FREEZE_DUMP>>16)&0xffff;
6434*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
6435*53ee8cc1Swenshuai.xi     u16Data&=~(FRONTEND_FREEZE_DUMP&0xffff);
6436*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
6437*53ee8cc1Swenshuai.xi 
6438*53ee8cc1Swenshuai.xi     return bRet;
6439*53ee8cc1Swenshuai.xi }
6440*53ee8cc1Swenshuai.xi 
6441*53ee8cc1Swenshuai.xi //Inner Freeze
INTERN_DVBS_DTV_InnerSetFreeze(void)6442*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DTV_InnerSetFreeze(void)
6443*53ee8cc1Swenshuai.xi {
6444*53ee8cc1Swenshuai.xi     MS_BOOL       bRet= TRUE;
6445*53ee8cc1Swenshuai.xi     MS_U16        u16Address;
6446*53ee8cc1Swenshuai.xi     MS_U16        u16Data=0;
6447*53ee8cc1Swenshuai.xi 
6448*53ee8cc1Swenshuai.xi     u16Address = (INNER_FREEZE_DUMP>>16)&0xffff;
6449*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
6450*53ee8cc1Swenshuai.xi     u16Data|=(INNER_FREEZE_DUMP&0xffff);
6451*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
6452*53ee8cc1Swenshuai.xi 
6453*53ee8cc1Swenshuai.xi     return bRet;
6454*53ee8cc1Swenshuai.xi }
6455*53ee8cc1Swenshuai.xi 
INTERN_DVBS_DTV_InnerUnFreeze(void)6456*53ee8cc1Swenshuai.xi MS_BOOL INTERN_DVBS_DTV_InnerUnFreeze(void)
6457*53ee8cc1Swenshuai.xi {
6458*53ee8cc1Swenshuai.xi     MS_BOOL     bRet= TRUE;
6459*53ee8cc1Swenshuai.xi     MS_U16      u16Address;
6460*53ee8cc1Swenshuai.xi     MS_U16      u16Data=0;
6461*53ee8cc1Swenshuai.xi 
6462*53ee8cc1Swenshuai.xi     u16Address = (INNER_FREEZE_DUMP>>16)&0xffff;
6463*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_ReadReg2bytes(u16Address, &u16Data);
6464*53ee8cc1Swenshuai.xi     u16Data&=~(INNER_FREEZE_DUMP&0xffff);
6465*53ee8cc1Swenshuai.xi     bRet &= INTERN_DVBS_WriteReg2bytes(u16Address, u16Data);
6466*53ee8cc1Swenshuai.xi 
6467*53ee8cc1Swenshuai.xi     return bRet;
6468*53ee8cc1Swenshuai.xi }
6469*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
6470*53ee8cc1Swenshuai.xi //  END R/W Function
6471*53ee8cc1Swenshuai.xi //------------------------------------------------------------------
6472*53ee8cc1Swenshuai.xi 
6473*53ee8cc1Swenshuai.xi 
6474*53ee8cc1Swenshuai.xi /***********************************************************************************
6475*53ee8cc1Swenshuai.xi   Subject:    read register
6476*53ee8cc1Swenshuai.xi   Function:   MDrv_1210_IIC_Bypass_Mode
6477*53ee8cc1Swenshuai.xi   Parmeter:
6478*53ee8cc1Swenshuai.xi   Return:
6479*53ee8cc1Swenshuai.xi   Remark:
6480*53ee8cc1Swenshuai.xi ************************************************************************************/
6481*53ee8cc1Swenshuai.xi //void MDrv_1210_IIC_Bypass_Mode(MS_BOOL enable)
6482*53ee8cc1Swenshuai.xi //{
6483*53ee8cc1Swenshuai.xi //    UNUSED(enable);
6484*53ee8cc1Swenshuai.xi //    if (enable)
6485*53ee8cc1Swenshuai.xi //        MDrv_SYS_DMD_VD_MBX_WriteReg(0x8010, 0x10);        // IIC by-pass mode on
6486*53ee8cc1Swenshuai.xi //    else
6487*53ee8cc1Swenshuai.xi //        MDrv_SYS_DMD_VD_MBX_WriteReg(0x8010, 0x00);        // IIC by-pass mode off
6488*53ee8cc1Swenshuai.xi //}
6489*53ee8cc1Swenshuai.xi 
6490