xref: /utopia/UTPA2-700.0.x/modules/demodulator/hal/mainz/demod/halDMD_INTERN_DTMB.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // (!��MStar Confidential Information!�L) by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi 
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi //  Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi 
100*53ee8cc1Swenshuai.xi #include <stdio.h>
101*53ee8cc1Swenshuai.xi #include <math.h>
102*53ee8cc1Swenshuai.xi 
103*53ee8cc1Swenshuai.xi #include "drvDMD_DTMB.h"
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi #include "MsTypes.h"
106*53ee8cc1Swenshuai.xi #if DMD_DTMB_UTOPIA_EN || DMD_DTMB_UTOPIA2_EN
107*53ee8cc1Swenshuai.xi #include "drvDMD_common.h"
108*53ee8cc1Swenshuai.xi #include "halDMD_INTERN_common.h"
109*53ee8cc1Swenshuai.xi #endif
110*53ee8cc1Swenshuai.xi 
111*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
112*53ee8cc1Swenshuai.xi //  Driver Compiler Options
113*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
114*53ee8cc1Swenshuai.xi 
115*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_NIKON         0x00
116*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_NASA          0x01
117*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MADISON       0x02
118*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MONACO        0x03
119*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MUJI          0x04
120*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MONET         0x05
121*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MANHATTAN     0x06
122*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MESSI         0x07
123*53ee8cc1Swenshuai.xi #define DMD_DTMB_CHIP_MAINZ         0x08
124*53ee8cc1Swenshuai.xi 
125*53ee8cc1Swenshuai.xi #if defined(nikon)
126*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_NIKON
127*53ee8cc1Swenshuai.xi #elif defined(nasa)
128*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_NASA
129*53ee8cc1Swenshuai.xi #elif defined(madison)
130*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_MADISON
131*53ee8cc1Swenshuai.xi #elif defined(monaco)
132*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_MONACO
133*53ee8cc1Swenshuai.xi #elif defined(muji)
134*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_MUJI
135*53ee8cc1Swenshuai.xi #elif defined(monet)
136*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_MONET
137*53ee8cc1Swenshuai.xi #elif defined(manhattan)
138*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_MANHATTAN
139*53ee8cc1Swenshuai.xi #elif defined(messi)
140*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_MESSI
141*53ee8cc1Swenshuai.xi #elif defined(mainz)
142*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_MAINZ
143*53ee8cc1Swenshuai.xi #else
144*53ee8cc1Swenshuai.xi  #define DMD_DTMB_CHIP_VERSION      DMD_DTMB_CHIP_NIKON
145*53ee8cc1Swenshuai.xi #endif
146*53ee8cc1Swenshuai.xi 
147*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
148*53ee8cc1Swenshuai.xi //  Local Defines
149*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
150*53ee8cc1Swenshuai.xi 
151*53ee8cc1Swenshuai.xi #define HAL_INTERN_DTMB_DBINFO(y)   //y
152*53ee8cc1Swenshuai.xi 
153*53ee8cc1Swenshuai.xi //#define MBRegBase                   0x112600
154*53ee8cc1Swenshuai.xi //#define DMDMcuBase                  0x103480
155*53ee8cc1Swenshuai.xi 
156*53ee8cc1Swenshuai.xi #define DTMB_REG_BASE        0x2600
157*53ee8cc1Swenshuai.xi 
158*53ee8cc1Swenshuai.xi #define DTMB_ACI_COEF_SIZE       112
159*53ee8cc1Swenshuai.xi 
160*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
161*53ee8cc1Swenshuai.xi //  Local Variables
162*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
163*53ee8cc1Swenshuai.xi 
164*53ee8cc1Swenshuai.xi const MS_U8 INTERN_DTMB_table[] = {
165*53ee8cc1Swenshuai.xi     #include "DMD_INTERN_DTMB.dat"
166*53ee8cc1Swenshuai.xi };
167*53ee8cc1Swenshuai.xi 
168*53ee8cc1Swenshuai.xi const MS_U8 INTERN_DTMB_6M_table[] = {
169*53ee8cc1Swenshuai.xi     #include "DMD_INTERN_DTMB_6M.dat"
170*53ee8cc1Swenshuai.xi };
171*53ee8cc1Swenshuai.xi 
172*53ee8cc1Swenshuai.xi static MS_U8 _ACI_COEF_TABLE_FS24M_SR8M[DTMB_ACI_COEF_SIZE] = {
173*53ee8cc1Swenshuai.xi   0x80, 0x06, 0x9f, 0xf4, 0x9f, 0xe8, 0x9f, 0xf0, 0x80, 0x09, 0x80, 0x1f, 0x80, 0x1d, 0x80, 0x03, 0x9f, 0xe3, 0x9f, 0xdc, 0x9f, 0xf7, 0x80, 0x1d, 0x80, 0x2c, 0x80, 0x12, 0x9f, 0xe2,
174*53ee8cc1Swenshuai.xi   0x9f, 0xc9, 0x9f, 0xe2, 0x80, 0x1a, 0x80, 0x42, 0x80, 0x2f, 0x9f, 0xeb, 0x9f, 0xb2, 0x9f, 0xbe, 0x80, 0x0c, 0x80, 0x5b, 0x80, 0x5e, 0x80, 0x05, 0x9f, 0x9a, 0x9f, 0x81, 0x9f, 0xdf,
175*53ee8cc1Swenshuai.xi   0x80, 0x6c, 0x80, 0xa7, 0x80, 0x45, 0x9f, 0x8c, 0x9f, 0x24, 0x9f, 0x84, 0x80, 0x7d, 0x81, 0x38, 0x80, 0xe3, 0x9f, 0x7b, 0x9e, 0x0e, 0x9e, 0x1f, 0x80, 0x87, 0x84, 0xa6, 0x88, 0x8c,
176*53ee8cc1Swenshuai.xi   0x8a, 0x25, 0x80, 0x08, 0x80, 0x0b, 0x80, 0x0b, 0x80, 0x01, 0x9f, 0xee, 0x9f, 0xdf, 0x9f, 0xdb, 0x9f, 0xe8, 0x9f, 0xfd, 0x80, 0x0a};
177*53ee8cc1Swenshuai.xi 
178*53ee8cc1Swenshuai.xi static MS_U8 _ACI_COEF_TABLE_FS24M_SR6M[DTMB_ACI_COEF_SIZE] = {
179*53ee8cc1Swenshuai.xi   0x9F, 0xF1, 0x9F, 0xFB, 0x80, 0x09, 0x80, 0x15, 0x80, 0x17, 0x80, 0x0D, 0x9F, 0xFB, 0x9F, 0xE9, 0x9F, 0xE2, 0x9F, 0xEC, 0x80, 0x04, 0x80, 0x1D, 0x80, 0x27, 0x80, 0x19, 0x9F, 0xFA,
180*53ee8cc1Swenshuai.xi   0x9F, 0xD9, 0x9F, 0xCE, 0x9F, 0xE1, 0x80, 0x0C, 0x80, 0x35, 0x80, 0x42, 0x80, 0x24, 0x9F, 0xEA, 0x9F, 0xB6, 0x9F, 0xAA, 0x9F, 0xD6, 0x80, 0x26, 0x80, 0x6A, 0x80, 0x72, 0x80, 0x2E,
181*53ee8cc1Swenshuai.xi   0x9F, 0xBF, 0x9F, 0x66, 0x9F, 0x65, 0x9F, 0xCE, 0x80, 0x71, 0x80, 0xED, 0x80, 0xE2, 0x80, 0x35, 0x9F, 0x2B, 0x9E, 0x5C, 0x9E, 0x72, 0x9F, 0xCA, 0x82, 0x3B, 0x85, 0x13, 0x87, 0x59,
182*53ee8cc1Swenshuai.xi   0x88, 0x38, 0x80, 0x00, 0x80, 0x00, 0x80, 0x01, 0x80, 0x02, 0x80, 0x02, 0x80, 0x00, 0x9F, 0xFC, 0x9F, 0xF6, 0x9F, 0xF0, 0x9F, 0xED};
183*53ee8cc1Swenshuai.xi 
184*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
185*53ee8cc1Swenshuai.xi //  Global Variables
186*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
187*53ee8cc1Swenshuai.xi 
188*53ee8cc1Swenshuai.xi extern MS_U8 u8DMD_DTMB_DMD_ID;
189*53ee8cc1Swenshuai.xi 
190*53ee8cc1Swenshuai.xi extern DMD_DTMB_ResData *psDMD_DTMB_ResData;
191*53ee8cc1Swenshuai.xi 
192*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
193*53ee8cc1Swenshuai.xi //  Local Functions
194*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
_MBX_WriteReg(MS_U16 u16Addr,MS_U8 u8Data)195*53ee8cc1Swenshuai.xi static MS_BOOL _MBX_WriteReg(MS_U16 u16Addr, MS_U8 u8Data)
196*53ee8cc1Swenshuai.xi {
197*53ee8cc1Swenshuai.xi     MS_U8 u8CheckCount;
198*53ee8cc1Swenshuai.xi     MS_U8 u8CheckFlag;
199*53ee8cc1Swenshuai.xi 
200*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, (u16Addr&0xff));
201*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x01, (u16Addr>>8));
202*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x10, u8Data);
203*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x1E, 0x01);
204*53ee8cc1Swenshuai.xi 
205*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02);    // assert interrupt to VD MCU51
206*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
207*53ee8cc1Swenshuai.xi 
208*53ee8cc1Swenshuai.xi     for (u8CheckCount=0; u8CheckCount < 10; u8CheckCount++)
209*53ee8cc1Swenshuai.xi     {
210*53ee8cc1Swenshuai.xi         u8CheckFlag = HAL_DMD_RIU_ReadByte(MBRegBase + 0x1E);
211*53ee8cc1Swenshuai.xi         if ((u8CheckFlag&0x01)==0)
212*53ee8cc1Swenshuai.xi             break;
213*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
214*53ee8cc1Swenshuai.xi     }
215*53ee8cc1Swenshuai.xi 
216*53ee8cc1Swenshuai.xi     if (u8CheckFlag&0x01)
217*53ee8cc1Swenshuai.xi     {
218*53ee8cc1Swenshuai.xi         printf("ERROR: DTMB INTERN DEMOD MBX WRITE TIME OUT!\n");
219*53ee8cc1Swenshuai.xi         return FALSE;
220*53ee8cc1Swenshuai.xi     }
221*53ee8cc1Swenshuai.xi 
222*53ee8cc1Swenshuai.xi     return TRUE;
223*53ee8cc1Swenshuai.xi }
224*53ee8cc1Swenshuai.xi 
_MBX_ReadReg(MS_U16 u16Addr,MS_U8 * u8Data)225*53ee8cc1Swenshuai.xi static MS_BOOL _MBX_ReadReg(MS_U16 u16Addr, MS_U8 *u8Data)
226*53ee8cc1Swenshuai.xi {
227*53ee8cc1Swenshuai.xi     MS_U8 u8CheckCount;
228*53ee8cc1Swenshuai.xi     MS_U8 u8CheckFlag;
229*53ee8cc1Swenshuai.xi 
230*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x00, (u16Addr&0xff));
231*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x01, (u16Addr>>8));
232*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x1E, 0x02);
233*53ee8cc1Swenshuai.xi 
234*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02);    // assert interrupt to VD MCU51
235*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
236*53ee8cc1Swenshuai.xi 
237*53ee8cc1Swenshuai.xi     for (u8CheckCount=0; u8CheckCount < 10; u8CheckCount++)
238*53ee8cc1Swenshuai.xi     {
239*53ee8cc1Swenshuai.xi         u8CheckFlag = HAL_DMD_RIU_ReadByte(MBRegBase + 0x1E);
240*53ee8cc1Swenshuai.xi         if ((u8CheckFlag&0x02)==0)
241*53ee8cc1Swenshuai.xi         {
242*53ee8cc1Swenshuai.xi             *u8Data = HAL_DMD_RIU_ReadByte(MBRegBase + 0x10);
243*53ee8cc1Swenshuai.xi             break;
244*53ee8cc1Swenshuai.xi         }
245*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
246*53ee8cc1Swenshuai.xi     }
247*53ee8cc1Swenshuai.xi 
248*53ee8cc1Swenshuai.xi     if (u8CheckFlag&0x02)
249*53ee8cc1Swenshuai.xi     {
250*53ee8cc1Swenshuai.xi         printf("ERROR: DTMB INTERN DEMOD MBX READ TIME OUT!\n");
251*53ee8cc1Swenshuai.xi         return FALSE;
252*53ee8cc1Swenshuai.xi     }
253*53ee8cc1Swenshuai.xi 
254*53ee8cc1Swenshuai.xi     return TRUE;
255*53ee8cc1Swenshuai.xi }
256*53ee8cc1Swenshuai.xi 
257*53ee8cc1Swenshuai.xi #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_NIKON)
_HAL_INTERN_DTMB_InitClk(void)258*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
259*53ee8cc1Swenshuai.xi {
260*53ee8cc1Swenshuai.xi    MS_U8 u8Val = 0;
261*53ee8cc1Swenshuai.xi 
262*53ee8cc1Swenshuai.xi    printf("--------------DMD_DTMB_CHIP_NIKON--------------\n");
263*53ee8cc1Swenshuai.xi 
264*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
265*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
266*53ee8cc1Swenshuai.xi 
267*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
268*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
269*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103301, 0x07);
270*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103300, 0x14);
271*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103309, 0x00);
272*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103308, 0x00);
273*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103315, 0x00);
274*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103314, 0x00);
275*53ee8cc1Swenshuai.xi 
276*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
277*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
278*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f23, 0x00);
279*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f22, 0x00);
280*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
281*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
282*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4f, 0x00);
283*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
284*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f29, 0x0c);
285*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
286*53ee8cc1Swenshuai.xi    //HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
287*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2d, 0x00);
288*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2c, 0x00);
289*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2f, 0x00);
290*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2e, 0x00);
291*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f35, 0x00);
292*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f34, 0x00);
293*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
294*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
295*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3d, 0x00);
296*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3c, 0x00);
297*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f43, 0x44);
298*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f42, 0x44);
299*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
300*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f44, 0xc4);
301*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f47, 0x00);
302*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f46, 0x00);
303*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
304*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f48, 0x04);
305*53ee8cc1Swenshuai.xi 
306*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
307*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
308*53ee8cc1Swenshuai.xi }
309*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_NASA)
_HAL_INTERN_DTMB_InitClk(void)310*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
311*53ee8cc1Swenshuai.xi {
312*53ee8cc1Swenshuai.xi    MS_U8 u8Val = 0;
313*53ee8cc1Swenshuai.xi 
314*53ee8cc1Swenshuai.xi    printf("--------------DMD_DTMB_CHIP_NASA--------------\n");
315*53ee8cc1Swenshuai.xi 
316*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
317*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
318*53ee8cc1Swenshuai.xi 
319*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
320*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
321*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103301, 0x07);
322*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103300, 0x14);
323*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103309, 0x00);
324*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103308, 0x00);
325*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103315, 0x00);
326*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103314, 0x00);
327*53ee8cc1Swenshuai.xi 
328*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
329*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
330*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f23, 0x00);
331*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f22, 0x00);
332*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
333*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
334*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4f, 0x00);
335*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
336*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f29, 0x0c);
337*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
338*53ee8cc1Swenshuai.xi    //HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
339*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2d, 0x00);
340*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2c, 0x00);
341*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2f, 0x00);
342*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2e, 0x00);
343*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f35, 0x00);
344*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f34, 0x00);
345*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
346*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
347*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3d, 0x00);
348*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3c, 0x00);
349*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f43, 0x44);
350*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f42, 0x44);
351*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
352*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f44, 0xc4);
353*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f47, 0x00);
354*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f46, 0x00);
355*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
356*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f48, 0x04);
357*53ee8cc1Swenshuai.xi 
358*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
359*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
360*53ee8cc1Swenshuai.xi }
361*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
_HAL_INTERN_DTMB_InitClk(void)362*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
363*53ee8cc1Swenshuai.xi {
364*53ee8cc1Swenshuai.xi    MS_U8 u8Val = 0;
365*53ee8cc1Swenshuai.xi 
366*53ee8cc1Swenshuai.xi    printf("--------------DMD_DTMB_CHIP_MADISON--------------\n");
367*53ee8cc1Swenshuai.xi 
368*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
369*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
370*53ee8cc1Swenshuai.xi 
371*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
372*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
373*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103301, 0x07);
374*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103300, 0x14);
375*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103309, 0x00);
376*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103308, 0x00);
377*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103315, 0x00);
378*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103314, 0x00);
379*53ee8cc1Swenshuai.xi 
380*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
381*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
382*53ee8cc1Swenshuai.xi 
383*53ee8cc1Swenshuai.xi    //carl
384*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f15, 0x00);
385*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f14, 0x01);
386*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f17, 0x01);
387*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f16, 0x01);
388*53ee8cc1Swenshuai.xi 
389*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f23, 0x00);
390*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f22, 0x00);
391*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4b, 0x00);
392*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4a, 0x00);
393*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4f, 0x00);
394*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f4e, 0x00);
395*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f29, 0x0c);
396*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
397*53ee8cc1Swenshuai.xi 
398*53ee8cc1Swenshuai.xi    //carl
399*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
400*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f22, 0x04);
401*53ee8cc1Swenshuai.xi 
402*53ee8cc1Swenshuai.xi    //HAL_DMD_RIU_WriteByte(0x111f28, 0x0c);
403*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2d, 0x00);
404*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2c, 0x00);
405*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2f, 0x00);
406*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f2e, 0x00);
407*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f35, 0x00);
408*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f34, 0x00);
409*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3b, 0x00);
410*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3a, 0x00);
411*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3d, 0x00);
412*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f3c, 0x00);
413*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f43, 0x44);
414*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f42, 0x44);
415*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f45, 0x00);
416*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f44, 0xc4);
417*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f47, 0x00);
418*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f46, 0x00);
419*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
420*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f48, 0x04);
421*53ee8cc1Swenshuai.xi 
422*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
423*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
424*53ee8cc1Swenshuai.xi }
425*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO)
_HAL_INTERN_DTMB_InitClk(void)426*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
427*53ee8cc1Swenshuai.xi {
428*53ee8cc1Swenshuai.xi    MS_U8 u8Val = 0;
429*53ee8cc1Swenshuai.xi 
430*53ee8cc1Swenshuai.xi    printf("--------------DMD_DTMB_CHIP_MONACO--------------\n");
431*53ee8cc1Swenshuai.xi 
432*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
433*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
434*53ee8cc1Swenshuai.xi 
435*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
436*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
437*53ee8cc1Swenshuai.xi 
438*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103301, 0x07);
439*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103300, 0x11);
440*53ee8cc1Swenshuai.xi 
441*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103309, 0x00);
442*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103308, 0x00);
443*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103315, 0x00);
444*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103314, 0x00);
445*53ee8cc1Swenshuai.xi 
446*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
447*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
448*53ee8cc1Swenshuai.xi 
449*53ee8cc1Swenshuai.xi    //carl
450*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
451*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
452*53ee8cc1Swenshuai.xi 
453*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
454*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
455*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
456*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
457*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
458*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
459*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
460*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
461*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
462*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
463*53ee8cc1Swenshuai.xi 
464*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
465*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
466*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
467*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
468*53ee8cc1Swenshuai.xi 
469*53ee8cc1Swenshuai.xi    //carl
470*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
471*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
472*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
473*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
474*53ee8cc1Swenshuai.xi 
475*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
476*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
477*53ee8cc1Swenshuai.xi 
478*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f78, 0x00);
479*53ee8cc1Swenshuai.xi 
480*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
481*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
482*53ee8cc1Swenshuai.xi }
483*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI)
_HAL_INTERN_DTMB_InitClk(void)484*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
485*53ee8cc1Swenshuai.xi {
486*53ee8cc1Swenshuai.xi    MS_U8 u8Val = 0;
487*53ee8cc1Swenshuai.xi 
488*53ee8cc1Swenshuai.xi    printf("--------------DMD_DTMB_CHIP_MUJI--------------\n");
489*53ee8cc1Swenshuai.xi 
490*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
491*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
492*53ee8cc1Swenshuai.xi 
493*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
494*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
495*53ee8cc1Swenshuai.xi 
496*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103301, 0x07);
497*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103300, 0x11);
498*53ee8cc1Swenshuai.xi 
499*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103309, 0x00);
500*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103308, 0x00);
501*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103315, 0x00);
502*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103314, 0x00);
503*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103302, 0x01); //MUJI add
504*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103302, 0x00); //MUJI add
505*53ee8cc1Swenshuai.xi 
506*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
507*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
508*53ee8cc1Swenshuai.xi 
509*53ee8cc1Swenshuai.xi    //carl
510*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
511*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
512*53ee8cc1Swenshuai.xi 
513*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
514*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
515*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
516*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
517*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
518*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
519*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
520*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
521*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
522*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
523*53ee8cc1Swenshuai.xi 
524*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
525*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
526*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
527*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
528*53ee8cc1Swenshuai.xi 
529*53ee8cc1Swenshuai.xi    //carl
530*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
531*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
532*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
533*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
534*53ee8cc1Swenshuai.xi 
535*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
536*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
537*53ee8cc1Swenshuai.xi 
538*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f78, 0x00);
539*53ee8cc1Swenshuai.xi 
540*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f51, 0x04); //MUJI add
541*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f50, 0x00); //MuJI add
542*53ee8cc1Swenshuai.xi 
543*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x112091, 0x2f); //SRAM power saving
544*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x112090, 0x00); //SRAM power saving
545*53ee8cc1Swenshuai.xi 
546*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
547*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
548*53ee8cc1Swenshuai.xi }
549*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONET)
_HAL_INTERN_DTMB_InitClk(void)550*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
551*53ee8cc1Swenshuai.xi {
552*53ee8cc1Swenshuai.xi    MS_U8 u8Val = 0;
553*53ee8cc1Swenshuai.xi 
554*53ee8cc1Swenshuai.xi    printf("--------------DMD_DTMB_CHIP_MONET--------------\n");
555*53ee8cc1Swenshuai.xi 
556*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
557*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
558*53ee8cc1Swenshuai.xi 
559*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
560*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
561*53ee8cc1Swenshuai.xi 
562*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103301, 0x07);
563*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103300, 0x11);
564*53ee8cc1Swenshuai.xi 
565*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103309, 0x00);
566*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103308, 0x00);
567*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103315, 0x00);
568*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103314, 0x00);
569*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103302, 0x01);
570*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103302, 0x00);
571*53ee8cc1Swenshuai.xi 
572*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
573*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
574*53ee8cc1Swenshuai.xi 
575*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f49, 0x00);
576*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
577*53ee8cc1Swenshuai.xi 
578*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
579*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
580*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
581*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
582*53ee8cc1Swenshuai.xi 
583*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f75, 0x00);  //monet add
584*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f74, 0x00);  //monet add
585*53ee8cc1Swenshuai.xi 
586*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
587*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
588*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
589*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
590*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
591*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
592*53ee8cc1Swenshuai.xi 
593*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
594*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
595*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
596*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
597*53ee8cc1Swenshuai.xi 
598*53ee8cc1Swenshuai.xi    //carl
599*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
600*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
601*53ee8cc1Swenshuai.xi 
602*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f7B, 0x00);  //monet add
603*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f7A, 0x00);  //monet add
604*53ee8cc1Swenshuai.xi 
605*53ee8cc1Swenshuai.xi 
606*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
607*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
608*53ee8cc1Swenshuai.xi 
609*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
610*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
611*53ee8cc1Swenshuai.xi 
612*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f79, 0x00);  //moent add
613*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f78, 0x00);  //monet add
614*53ee8cc1Swenshuai.xi 
615*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f51, 0x04);
616*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f50, 0x00);
617*53ee8cc1Swenshuai.xi 
618*53ee8cc1Swenshuai.xi    // HAL_DMD_RIU_WriteByte(0x112091, 0x10); //SRAM power saving
619*53ee8cc1Swenshuai.xi    // HAL_DMD_RIU_WriteByte(0x112090, 0x00); //SRAM power saving
620*53ee8cc1Swenshuai.xi 
621*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
622*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
623*53ee8cc1Swenshuai.xi }
624*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MANHATTAN)
_HAL_INTERN_DTMB_InitClk(void)625*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
626*53ee8cc1Swenshuai.xi {
627*53ee8cc1Swenshuai.xi    MS_U8 u8Val = 0;
628*53ee8cc1Swenshuai.xi 
629*53ee8cc1Swenshuai.xi    printf("--------------DMD_DTMB_CHIP_MANHATTAN--------------\n");
630*53ee8cc1Swenshuai.xi 
631*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
632*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
633*53ee8cc1Swenshuai.xi 
634*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
635*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
636*53ee8cc1Swenshuai.xi 
637*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103301, 0x07);
638*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103300, 0x11);
639*53ee8cc1Swenshuai.xi 
640*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103309, 0x00);
641*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103308, 0x00);
642*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103315, 0x00);
643*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103314, 0x00);
644*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103302, 0x01);
645*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103302, 0x00);
646*53ee8cc1Swenshuai.xi 
647*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
648*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
649*53ee8cc1Swenshuai.xi 
650*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f49, 0x00);//0xcc?
651*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
652*53ee8cc1Swenshuai.xi 
653*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
654*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
655*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
656*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
657*53ee8cc1Swenshuai.xi 
658*53ee8cc1Swenshuai.xi   // HAL_DMD_RIU_WriteByte(0x111f75, 0x00);  //monet add
659*53ee8cc1Swenshuai.xi   // HAL_DMD_RIU_WriteByte(0x111f74, 0x00);  //monet add
660*53ee8cc1Swenshuai.xi 
661*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
662*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
663*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
664*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
665*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
666*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
667*53ee8cc1Swenshuai.xi 
668*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
669*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
670*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
671*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
672*53ee8cc1Swenshuai.xi 
673*53ee8cc1Swenshuai.xi    //carl
674*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
675*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
676*53ee8cc1Swenshuai.xi 
677*53ee8cc1Swenshuai.xi  //  HAL_DMD_RIU_WriteByte(0x111f7B, 0x00);  //monet add
678*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f7A, 0x00);  //monet add
679*53ee8cc1Swenshuai.xi 
680*53ee8cc1Swenshuai.xi 
681*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
682*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
683*53ee8cc1Swenshuai.xi 
684*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
685*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
686*53ee8cc1Swenshuai.xi 
687*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f79, 0x00);  //moent add
688*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f78, 0x00);  //monet add
689*53ee8cc1Swenshuai.xi 
690*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f51, 0x04);
691*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f50, 0x00);
692*53ee8cc1Swenshuai.xi 
693*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f81, 0x88);// manhattan adds
694*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f80, 0x88);// manhattan adds
695*53ee8cc1Swenshuai.xi 
696*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f83, 0xc8);// manhattan adds
697*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f82, 0x88);// manhattan adds
698*53ee8cc1Swenshuai.xi 
699*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f85, 0x88);// manhattan adds
700*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f84, 0x88);// manhattan adds
701*53ee8cc1Swenshuai.xi 
702*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f87, 0x08);// manhattan adds
703*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f86, 0x88);// manhattan adds
704*53ee8cc1Swenshuai.xi 
705*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f89, 0x00);// manhattan adds
706*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f88, 0x00);// manhattan adds
707*53ee8cc1Swenshuai.xi 
708*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f8b, 0x00);// manhattan adds
709*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f8a, 0x00);// manhattan adds
710*53ee8cc1Swenshuai.xi 
711*53ee8cc1Swenshuai.xi 
712*53ee8cc1Swenshuai.xi    // HAL_DMD_RIU_WriteByte(0x112091, 0x10); //SRAM power saving
713*53ee8cc1Swenshuai.xi    // HAL_DMD_RIU_WriteByte(0x112090, 0x00); //SRAM power saving
714*53ee8cc1Swenshuai.xi 
715*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
716*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
717*53ee8cc1Swenshuai.xi }
718*53ee8cc1Swenshuai.xi #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MESSI || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MAINZ)
_HAL_INTERN_DTMB_InitClk(void)719*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
720*53ee8cc1Swenshuai.xi {
721*53ee8cc1Swenshuai.xi    MS_U8 u8Val = 0;
722*53ee8cc1Swenshuai.xi 
723*53ee8cc1Swenshuai.xi    printf("--------------DMD_DTMB_CHIP_MESSI/MAINZ--------------\n");
724*53ee8cc1Swenshuai.xi 
725*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
726*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val&(~0x03));
727*53ee8cc1Swenshuai.xi 
728*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331f, 0x00);
729*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x10331e, 0x10);
730*53ee8cc1Swenshuai.xi 
731*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103301, 0x07);
732*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103300, 0x11);
733*53ee8cc1Swenshuai.xi 
734*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103309, 0x00);
735*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103308, 0x00);
736*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103315, 0x00);
737*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103314, 0x00);
738*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103302, 0x01);
739*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x103302, 0x00);
740*53ee8cc1Swenshuai.xi 
741*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0b, 0x00);
742*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f0a, 0x00);
743*53ee8cc1Swenshuai.xi 
744*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f49, 0x00);//0xcc?
745*53ee8cc1Swenshuai.xi    //HAL_DMD_RIU_WriteByte(0x111f48, 0x11);
746*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f48, 0x00);//MESSI only?
747*53ee8cc1Swenshuai.xi 
748*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f23, 0x04);
749*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f22, 0x14);
750*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f73, 0x00);
751*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f72, 0x00);
752*53ee8cc1Swenshuai.xi 
753*53ee8cc1Swenshuai.xi   // HAL_DMD_RIU_WriteByte(0x111f75, 0x00);  //monet add
754*53ee8cc1Swenshuai.xi   // HAL_DMD_RIU_WriteByte(0x111f74, 0x00);  //monet add
755*53ee8cc1Swenshuai.xi 
756*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f77, 0x0c);
757*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f76, 0x0c);
758*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f61, 0x00);
759*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f60, 0x00);
760*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f63, 0x00);
761*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f62, 0x00);
762*53ee8cc1Swenshuai.xi 
763*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f65, 0x00);
764*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f64, 0x00);
765*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f69, 0x00);
766*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f68, 0x00);
767*53ee8cc1Swenshuai.xi 
768*53ee8cc1Swenshuai.xi    //carl
769*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6B, 0x44);
770*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6A, 0x44);
771*53ee8cc1Swenshuai.xi 
772*53ee8cc1Swenshuai.xi  //  HAL_DMD_RIU_WriteByte(0x111f7B, 0x00);  //monet add
773*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f7A, 0x00);  //monet add
774*53ee8cc1Swenshuai.xi 
775*53ee8cc1Swenshuai.xi 
776*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6D, 0x00);
777*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f6C, 0xC4);
778*53ee8cc1Swenshuai.xi 
779*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f71, 0x00);
780*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f70, 0x04);
781*53ee8cc1Swenshuai.xi 
782*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f79, 0x00);  //moent add
783*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f78, 0x00);  //monet add
784*53ee8cc1Swenshuai.xi 
785*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f51, 0x04);
786*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f50, 0x00);
787*53ee8cc1Swenshuai.xi 
788*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f81, 0x88);// manhattan adds
789*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f80, 0x88);// manhattan adds
790*53ee8cc1Swenshuai.xi 
791*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f83, 0xc8);// manhattan adds
792*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f82, 0x88);// manhattan adds
793*53ee8cc1Swenshuai.xi 
794*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f85, 0x88);// manhattan adds
795*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f84, 0x88);// manhattan adds
796*53ee8cc1Swenshuai.xi 
797*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f87, 0x08);// manhattan adds
798*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f86, 0x88);// manhattan adds
799*53ee8cc1Swenshuai.xi 
800*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f89, 0x00);// manhattan adds
801*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f88, 0x00);// manhattan adds
802*53ee8cc1Swenshuai.xi 
803*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f8b, 0x00);// manhattan adds
804*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x111f8a, 0x00);// manhattan adds
805*53ee8cc1Swenshuai.xi 
806*53ee8cc1Swenshuai.xi 
807*53ee8cc1Swenshuai.xi    // HAL_DMD_RIU_WriteByte(0x112091, 0x10); //SRAM power saving
808*53ee8cc1Swenshuai.xi    // HAL_DMD_RIU_WriteByte(0x112090, 0x00); //SRAM power saving
809*53ee8cc1Swenshuai.xi 
810*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x112758);  //Get efuse value
811*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x11261A, u8Val);  //Write efuse value to mailbox reg for fw
812*53ee8cc1Swenshuai.xi 
813*53ee8cc1Swenshuai.xi    u8Val = HAL_DMD_RIU_ReadByte(0x101e39);
814*53ee8cc1Swenshuai.xi    HAL_DMD_RIU_WriteByte(0x101e39, u8Val|0x03);
815*53ee8cc1Swenshuai.xi }
816*53ee8cc1Swenshuai.xi #else
_HAL_INTERN_DTMB_InitClk(void)817*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_InitClk(void)
818*53ee8cc1Swenshuai.xi {
819*53ee8cc1Swenshuai.xi     printf("--------------DMD_DTMB_CHIP_NONE--------------\n");
820*53ee8cc1Swenshuai.xi }
821*53ee8cc1Swenshuai.xi #endif
822*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_Ready(void)823*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_Ready(void)
824*53ee8cc1Swenshuai.xi {
825*53ee8cc1Swenshuai.xi     MS_U8 udata = 0x00;
826*53ee8cc1Swenshuai.xi 
827*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x1E, 0x02);
828*53ee8cc1Swenshuai.xi 
829*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02);    // assert interrupt to VD MCU51
830*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
831*53ee8cc1Swenshuai.xi 
832*53ee8cc1Swenshuai.xi     MsOS_DelayTask(1);
833*53ee8cc1Swenshuai.xi 
834*53ee8cc1Swenshuai.xi     udata = HAL_DMD_RIU_ReadByte(MBRegBase + 0x1E);
835*53ee8cc1Swenshuai.xi 
836*53ee8cc1Swenshuai.xi     if (udata) return FALSE;
837*53ee8cc1Swenshuai.xi 
838*53ee8cc1Swenshuai.xi     return TRUE;
839*53ee8cc1Swenshuai.xi }
840*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_Download(void)841*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_Download(void)
842*53ee8cc1Swenshuai.xi {
843*53ee8cc1Swenshuai.xi     DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
844*53ee8cc1Swenshuai.xi 
845*53ee8cc1Swenshuai.xi     MS_U8  udata = 0x00;
846*53ee8cc1Swenshuai.xi     MS_U16 i = 0;
847*53ee8cc1Swenshuai.xi     MS_U16 fail_cnt = 0;
848*53ee8cc1Swenshuai.xi     MS_U8  u8TmpData;
849*53ee8cc1Swenshuai.xi     MS_U16 u16AddressOffset;
850*53ee8cc1Swenshuai.xi     const MS_U8 *DTMB_table;
851*53ee8cc1Swenshuai.xi     MS_U16 u16Lib_size;
852*53ee8cc1Swenshuai.xi 
853*53ee8cc1Swenshuai.xi     if (pRes->sDMD_DTMB_PriData.bDownloaded)
854*53ee8cc1Swenshuai.xi     {
855*53ee8cc1Swenshuai.xi         if (_HAL_INTERN_DTMB_Ready())
856*53ee8cc1Swenshuai.xi         {
857*53ee8cc1Swenshuai.xi             HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00,  0x01); // reset VD_MCU
858*53ee8cc1Swenshuai.xi             HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00,  0x00);
859*53ee8cc1Swenshuai.xi             MsOS_DelayTask(20);
860*53ee8cc1Swenshuai.xi             return TRUE;
861*53ee8cc1Swenshuai.xi         }
862*53ee8cc1Swenshuai.xi     }
863*53ee8cc1Swenshuai.xi 
864*53ee8cc1Swenshuai.xi     if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M)
865*53ee8cc1Swenshuai.xi     {
866*53ee8cc1Swenshuai.xi         DTMB_table = &INTERN_DTMB_6M_table[0];
867*53ee8cc1Swenshuai.xi         u16Lib_size = sizeof(INTERN_DTMB_6M_table);
868*53ee8cc1Swenshuai.xi     }
869*53ee8cc1Swenshuai.xi     else
870*53ee8cc1Swenshuai.xi     {
871*53ee8cc1Swenshuai.xi         DTMB_table = &INTERN_DTMB_table[0];
872*53ee8cc1Swenshuai.xi         u16Lib_size = sizeof(INTERN_DTMB_table);
873*53ee8cc1Swenshuai.xi     }
874*53ee8cc1Swenshuai.xi 
875*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset VD_MCU
876*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x00); // disable SRAM
877*53ee8cc1Swenshuai.xi 
878*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release MCU, madison patch
879*53ee8cc1Swenshuai.xi 
880*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // enable "vdmcu51_if"
881*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x51); // enable auto-increase
882*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
883*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
884*53ee8cc1Swenshuai.xi 
885*53ee8cc1Swenshuai.xi     ////  Load code thru VDMCU_IF ////
886*53ee8cc1Swenshuai.xi     HAL_INTERN_DTMB_DBINFO(printf(">Load Code...\n"));
887*53ee8cc1Swenshuai.xi 
888*53ee8cc1Swenshuai.xi     for (i = 0; i < u16Lib_size; i++)
889*53ee8cc1Swenshuai.xi     {
890*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, DTMB_table[i]); // write data to VD MCU 51 code sram
891*53ee8cc1Swenshuai.xi     }
892*53ee8cc1Swenshuai.xi 
893*53ee8cc1Swenshuai.xi     ////  Content verification ////
894*53ee8cc1Swenshuai.xi     HAL_INTERN_DTMB_DBINFO(printf(">Verify Code...\n"));
895*53ee8cc1Swenshuai.xi 
896*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
897*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
898*53ee8cc1Swenshuai.xi 
899*53ee8cc1Swenshuai.xi     for (i = 0; i < u16Lib_size; i++)
900*53ee8cc1Swenshuai.xi     {
901*53ee8cc1Swenshuai.xi         udata = HAL_DMD_RIU_ReadByte(DMDMcuBase+0x10); // read sram data
902*53ee8cc1Swenshuai.xi 
903*53ee8cc1Swenshuai.xi         if (udata != DTMB_table[i])
904*53ee8cc1Swenshuai.xi         {
905*53ee8cc1Swenshuai.xi             HAL_INTERN_DTMB_DBINFO(printf(">fail add = 0x%x\n", i));
906*53ee8cc1Swenshuai.xi             HAL_INTERN_DTMB_DBINFO(printf(">code = 0x%x\n", DTMB_table[i]));
907*53ee8cc1Swenshuai.xi             HAL_INTERN_DTMB_DBINFO(printf(">data = 0x%x\n", udata));
908*53ee8cc1Swenshuai.xi 
909*53ee8cc1Swenshuai.xi             if (fail_cnt++ > 10)
910*53ee8cc1Swenshuai.xi             {
911*53ee8cc1Swenshuai.xi                 HAL_INTERN_DTMB_DBINFO(printf(">DSP Loadcode fail!"));
912*53ee8cc1Swenshuai.xi                 return FALSE;
913*53ee8cc1Swenshuai.xi             }
914*53ee8cc1Swenshuai.xi         }
915*53ee8cc1Swenshuai.xi     }
916*53ee8cc1Swenshuai.xi 
917*53ee8cc1Swenshuai.xi     u16AddressOffset = (DTMB_table[0x400] << 8)|DTMB_table[0x401];
918*53ee8cc1Swenshuai.xi 
919*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, (u16AddressOffset&0xFF)); // sram address low byte
920*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, (u16AddressOffset>>8));   // sram address high byte
921*53ee8cc1Swenshuai.xi 
922*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)pRes->sDMD_DTMB_InitData.u16IF_KHZ;
923*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
924*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u16IF_KHZ >> 8);
925*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
926*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)pRes->sDMD_DTMB_InitData.bIQSwap;
927*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
928*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)pRes->sDMD_DTMB_InitData.u16AGC_REFERENCE;
929*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
930*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u16AGC_REFERENCE >> 8);
931*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
932*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)pRes->sDMD_DTMB_InitData.u32TdiStartAddr;
933*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
934*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u32TdiStartAddr >> 8);
935*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
936*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u32TdiStartAddr >> 16);
937*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
938*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)(pRes->sDMD_DTMB_InitData.u32TdiStartAddr >> 24);
939*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
940*53ee8cc1Swenshuai.xi     u8TmpData = (MS_U8)pRes->sDMD_DTMB_PriData.eLastType;
941*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, u8TmpData); // write data to VD MCU 51 code sram
942*53ee8cc1Swenshuai.xi 
943*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // diable auto-increase
944*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x00); // disable "vdmcu51_if"
945*53ee8cc1Swenshuai.xi 
946*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset MCU, madison patch
947*53ee8cc1Swenshuai.xi 
948*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x01); // enable SRAM
949*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release VD_MCU
950*53ee8cc1Swenshuai.xi 
951*53ee8cc1Swenshuai.xi     pRes->sDMD_DTMB_PriData.bDownloaded = true;
952*53ee8cc1Swenshuai.xi 
953*53ee8cc1Swenshuai.xi     MsOS_DelayTask(20);
954*53ee8cc1Swenshuai.xi 
955*53ee8cc1Swenshuai.xi     HAL_INTERN_DTMB_DBINFO(printf(">DSP Loadcode done."));
956*53ee8cc1Swenshuai.xi 
957*53ee8cc1Swenshuai.xi     return TRUE;
958*53ee8cc1Swenshuai.xi }
959*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_FWVERSION(void)960*53ee8cc1Swenshuai.xi static void _HAL_INTERN_DTMB_FWVERSION(void)
961*53ee8cc1Swenshuai.xi {
962*53ee8cc1Swenshuai.xi     MS_U8 data1,data2,data3;
963*53ee8cc1Swenshuai.xi 
964*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x20C4, &data1);
965*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x20C5, &data2);
966*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x20C6, &data3);
967*53ee8cc1Swenshuai.xi 
968*53ee8cc1Swenshuai.xi     HAL_INTERN_DTMB_DBINFO(printf("INTERN_DTMB_FW_VERSION:%x.%x.%x\n", data1, data2, data3));
969*53ee8cc1Swenshuai.xi }
970*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_Exit(void)971*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_Exit(void)
972*53ee8cc1Swenshuai.xi {
973*53ee8cc1Swenshuai.xi     MS_U8 u8CheckCount = 0;
974*53ee8cc1Swenshuai.xi 
975*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(MBRegBase + 0x1C, 0x01);
976*53ee8cc1Swenshuai.xi 
977*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)|0x02);    // assert interrupt to VD MCU51
978*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase + 0x03, HAL_DMD_RIU_ReadByte(DMDMcuBase + 0x03)&(~0x02)); // de-assert interrupt to VD MCU51
979*53ee8cc1Swenshuai.xi 
980*53ee8cc1Swenshuai.xi     while ((HAL_DMD_RIU_ReadByte(MBRegBase + 0x1C)&0x02) != 0x02)
981*53ee8cc1Swenshuai.xi     {
982*53ee8cc1Swenshuai.xi         MsOS_DelayTaskUs(10);
983*53ee8cc1Swenshuai.xi 
984*53ee8cc1Swenshuai.xi         if (u8CheckCount++ == 0xFF)
985*53ee8cc1Swenshuai.xi         {
986*53ee8cc1Swenshuai.xi             printf(">> DTMB Exit Fail!\n");
987*53ee8cc1Swenshuai.xi             return FALSE;
988*53ee8cc1Swenshuai.xi         }
989*53ee8cc1Swenshuai.xi     }
990*53ee8cc1Swenshuai.xi 
991*53ee8cc1Swenshuai.xi     printf(">> DTMB Exit Ok!\n");
992*53ee8cc1Swenshuai.xi 
993*53ee8cc1Swenshuai.xi     return TRUE;
994*53ee8cc1Swenshuai.xi }
995*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_SoftReset(void)996*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SoftReset(void)
997*53ee8cc1Swenshuai.xi {
998*53ee8cc1Swenshuai.xi     MS_U8 u8Data = 0;
999*53ee8cc1Swenshuai.xi 
1000*53ee8cc1Swenshuai.xi     //Reset FSM
1001*53ee8cc1Swenshuai.xi     if (_MBX_WriteReg(0x20C0, 0x00)==FALSE) return FALSE;
1002*53ee8cc1Swenshuai.xi 
1003*53ee8cc1Swenshuai.xi     while (u8Data!=0x02)
1004*53ee8cc1Swenshuai.xi     {
1005*53ee8cc1Swenshuai.xi         if (_MBX_ReadReg(0x20C1, &u8Data)==FALSE) return FALSE;
1006*53ee8cc1Swenshuai.xi     }
1007*53ee8cc1Swenshuai.xi 
1008*53ee8cc1Swenshuai.xi     return TRUE;
1009*53ee8cc1Swenshuai.xi }
1010*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_SetACICoef(void)1011*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SetACICoef(void)
1012*53ee8cc1Swenshuai.xi {
1013*53ee8cc1Swenshuai.xi     DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
1014*53ee8cc1Swenshuai.xi 
1015*53ee8cc1Swenshuai.xi     MS_U8  *ACI_table;
1016*53ee8cc1Swenshuai.xi     MS_U8   i;
1017*53ee8cc1Swenshuai.xi     MS_U16  u16AddressOffset;
1018*53ee8cc1Swenshuai.xi 
1019*53ee8cc1Swenshuai.xi     if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB)
1020*53ee8cc1Swenshuai.xi         ACI_table = &_ACI_COEF_TABLE_FS24M_SR8M[0];
1021*53ee8cc1Swenshuai.xi     else if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_7M)
1022*53ee8cc1Swenshuai.xi         ACI_table = &_ACI_COEF_TABLE_FS24M_SR8M[0];
1023*53ee8cc1Swenshuai.xi     else if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M)
1024*53ee8cc1Swenshuai.xi         ACI_table = &_ACI_COEF_TABLE_FS24M_SR6M[0];
1025*53ee8cc1Swenshuai.xi     else if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_5M)
1026*53ee8cc1Swenshuai.xi         ACI_table = &_ACI_COEF_TABLE_FS24M_SR8M[0];
1027*53ee8cc1Swenshuai.xi     else ACI_table = &_ACI_COEF_TABLE_FS24M_SR8M[0];
1028*53ee8cc1Swenshuai.xi 
1029*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset VD_MCU
1030*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x00); // disable SRAM
1031*53ee8cc1Swenshuai.xi 
1032*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release MCU, madison patch
1033*53ee8cc1Swenshuai.xi 
1034*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // enable "vdmcu51_if"
1035*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x51); // enable auto-increase
1036*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, 0x00); // sram address low byte
1037*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, 0x00); // sram address high byte
1038*53ee8cc1Swenshuai.xi 
1039*53ee8cc1Swenshuai.xi     //SET SR value
1040*53ee8cc1Swenshuai.xi     u16AddressOffset = ((INTERN_DTMB_table[0x400] << 8)|INTERN_DTMB_table[0x401]) + 10;
1041*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, (u16AddressOffset&0xFF)); // sram address low byte
1042*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, (u16AddressOffset>>8));   // sram address high byte
1043*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, (MS_U8)pRes->sDMD_DTMB_PriData.eLastType);
1044*53ee8cc1Swenshuai.xi 
1045*53ee8cc1Swenshuai.xi 	//set ACI coefficient
1046*53ee8cc1Swenshuai.xi 	u16AddressOffset = ((INTERN_DTMB_table[0x40A] << 8)|INTERN_DTMB_table[0x40B]);
1047*53ee8cc1Swenshuai.xi 	u16AddressOffset = ((INTERN_DTMB_table[u16AddressOffset] << 8)|INTERN_DTMB_table[u16AddressOffset+1]);
1048*53ee8cc1Swenshuai.xi 	HAL_DMD_RIU_WriteByte(DMDMcuBase+0x04, (u16AddressOffset&0xFF)); // sram address low byte
1049*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x05, (u16AddressOffset>>8));   // sram address high byte
1050*53ee8cc1Swenshuai.xi     for (i = 0; i < DTMB_ACI_COEF_SIZE; i++)
1051*53ee8cc1Swenshuai.xi     {
1052*53ee8cc1Swenshuai.xi         HAL_DMD_RIU_WriteByte(DMDMcuBase+0x0C, ACI_table[i]); // write data to VD MCU 51 code sram
1053*53ee8cc1Swenshuai.xi     }
1054*53ee8cc1Swenshuai.xi 
1055*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x50); // diable auto-increase
1056*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x03, 0x00); // disable "vdmcu51_if"
1057*53ee8cc1Swenshuai.xi 
1058*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x01); // reset MCU, madison patch
1059*53ee8cc1Swenshuai.xi 
1060*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x01, 0x01); // enable SRAM
1061*53ee8cc1Swenshuai.xi     HAL_DMD_RIU_WriteByte(DMDMcuBase+0x00, 0x00); // release VD_MCU
1062*53ee8cc1Swenshuai.xi 
1063*53ee8cc1Swenshuai.xi     MsOS_DelayTask(20);
1064*53ee8cc1Swenshuai.xi 
1065*53ee8cc1Swenshuai.xi     return TRUE;
1066*53ee8cc1Swenshuai.xi }
1067*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_SetDtmbMode(void)1068*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SetDtmbMode(void)
1069*53ee8cc1Swenshuai.xi {
1070*53ee8cc1Swenshuai.xi     if (_MBX_WriteReg(0x20C2, 0x03)==FALSE) return FALSE;
1071*53ee8cc1Swenshuai.xi     return _MBX_WriteReg(0x20C0, 0x04);
1072*53ee8cc1Swenshuai.xi }
1073*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_SetModeClean(void)1074*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SetModeClean(void)
1075*53ee8cc1Swenshuai.xi {
1076*53ee8cc1Swenshuai.xi     if (_MBX_WriteReg(0x20C2, 0x07)==FALSE) return FALSE;
1077*53ee8cc1Swenshuai.xi     return _MBX_WriteReg(0x20C0, 0x00);
1078*53ee8cc1Swenshuai.xi }
1079*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_Set_QAM_SR(void)1080*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_Set_QAM_SR(void)
1081*53ee8cc1Swenshuai.xi {
1082*53ee8cc1Swenshuai.xi     if (_MBX_WriteReg(0x20C2, 0x01)==FALSE) return FALSE;
1083*53ee8cc1Swenshuai.xi     return _MBX_WriteReg(0x20C0, 0x04);
1084*53ee8cc1Swenshuai.xi }
1085*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_AGCLock(void)1086*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_AGCLock(void)
1087*53ee8cc1Swenshuai.xi {
1088*53ee8cc1Swenshuai.xi     MS_U8 data = 0;
1089*53ee8cc1Swenshuai.xi 
1090*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x271D, &data);//AGC_LOCK
1091*53ee8cc1Swenshuai.xi 
1092*53ee8cc1Swenshuai.xi     if (data&0x01)
1093*53ee8cc1Swenshuai.xi     {
1094*53ee8cc1Swenshuai.xi         return TRUE;
1095*53ee8cc1Swenshuai.xi     }
1096*53ee8cc1Swenshuai.xi     else
1097*53ee8cc1Swenshuai.xi     {
1098*53ee8cc1Swenshuai.xi         return FALSE;
1099*53ee8cc1Swenshuai.xi     }
1100*53ee8cc1Swenshuai.xi }
1101*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_PNP_Lock(void)1102*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_PNP_Lock(void)
1103*53ee8cc1Swenshuai.xi {
1104*53ee8cc1Swenshuai.xi 	MS_U8 data = 0;
1105*53ee8cc1Swenshuai.xi     MS_U8 data1 = 0;
1106*53ee8cc1Swenshuai.xi 
1107*53ee8cc1Swenshuai.xi     #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1108*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x37BA, &data);
1109*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3849, &data1);// CFO_FFT_SEC_VALID         (_REG_INNDEXT(0x24)+1)
1110*53ee8cc1Swenshuai.xi     #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1111*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3BBA, &data);
1112*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3C49, &data1);// CFO_FFT_SEC_VALID         (_REG_INNDEXT(0x24)+1)
1113*53ee8cc1Swenshuai.xi     #else
1114*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x22BA, &data);
1115*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2349, &data1);// CFO_FFT_SEC_VALID         (_REG_INNDEXT(0x24)+1)
1116*53ee8cc1Swenshuai.xi     #endif
1117*53ee8cc1Swenshuai.xi 
1118*53ee8cc1Swenshuai.xi 	if (((data&0x02) == 0x02)&&((data1&0x20)==0x20))
1119*53ee8cc1Swenshuai.xi 	{
1120*53ee8cc1Swenshuai.xi 	    return TRUE;
1121*53ee8cc1Swenshuai.xi 	}
1122*53ee8cc1Swenshuai.xi 	else
1123*53ee8cc1Swenshuai.xi 	{
1124*53ee8cc1Swenshuai.xi         return FALSE;
1125*53ee8cc1Swenshuai.xi     }
1126*53ee8cc1Swenshuai.xi }
1127*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_FEC_Lock(void)1128*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_FEC_Lock(void)
1129*53ee8cc1Swenshuai.xi {
1130*53ee8cc1Swenshuai.xi     MS_U8 u8state=0;
1131*53ee8cc1Swenshuai.xi 
1132*53ee8cc1Swenshuai.xi 
1133*53ee8cc1Swenshuai.xi 	_MBX_ReadReg(0x20C1, &u8state);
1134*53ee8cc1Swenshuai.xi 
1135*53ee8cc1Swenshuai.xi 	if ((u8state >= 0x62)&& (u8state <= 0xF0))
1136*53ee8cc1Swenshuai.xi 	{
1137*53ee8cc1Swenshuai.xi 	    return TRUE;
1138*53ee8cc1Swenshuai.xi 	}
1139*53ee8cc1Swenshuai.xi 	else
1140*53ee8cc1Swenshuai.xi 	{
1141*53ee8cc1Swenshuai.xi         return FALSE;
1142*53ee8cc1Swenshuai.xi     }
1143*53ee8cc1Swenshuai.xi }
1144*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_GetModulation(DMD_DTMB_MODULATION_INFO * psDtmbGetModulation)1145*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_GetModulation(DMD_DTMB_MODULATION_INFO *psDtmbGetModulation)
1146*53ee8cc1Swenshuai.xi {
1147*53ee8cc1Swenshuai.xi     DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
1148*53ee8cc1Swenshuai.xi 
1149*53ee8cc1Swenshuai.xi     MS_U8 CM, QAM, IL, CR, SiNR;
1150*53ee8cc1Swenshuai.xi     MS_U8 data_L = 0;
1151*53ee8cc1Swenshuai.xi     MS_U8 data_H = 0;
1152*53ee8cc1Swenshuai.xi 
1153*53ee8cc1Swenshuai.xi     if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB ||
1154*53ee8cc1Swenshuai.xi         pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_7M ||
1155*53ee8cc1Swenshuai.xi         pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M ||
1156*53ee8cc1Swenshuai.xi         pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_5M)
1157*53ee8cc1Swenshuai.xi     {
1158*53ee8cc1Swenshuai.xi         #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1159*53ee8cc1Swenshuai.xi         _MBX_ReadReg(0x3790, &data_L);
1160*53ee8cc1Swenshuai.xi         _MBX_ReadReg(0x3791, &data_H);
1161*53ee8cc1Swenshuai.xi         #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1162*53ee8cc1Swenshuai.xi         _MBX_ReadReg(0x3B90, &data_L);
1163*53ee8cc1Swenshuai.xi         _MBX_ReadReg(0x3B91, &data_H);
1164*53ee8cc1Swenshuai.xi         #else
1165*53ee8cc1Swenshuai.xi         _MBX_ReadReg(0x2290, &data_L);
1166*53ee8cc1Swenshuai.xi         _MBX_ReadReg(0x2291, &data_H);
1167*53ee8cc1Swenshuai.xi         #endif
1168*53ee8cc1Swenshuai.xi 
1169*53ee8cc1Swenshuai.xi         if (data_L & 0x1)
1170*53ee8cc1Swenshuai.xi         {
1171*53ee8cc1Swenshuai.xi             CR   = (data_L >> 6) & 0x03;
1172*53ee8cc1Swenshuai.xi             IL   = (data_L >> 3) & 0x01;
1173*53ee8cc1Swenshuai.xi             QAM  = (data_L >> 4) & 0x03;
1174*53ee8cc1Swenshuai.xi             SiNR = (data_L >> 2) & 0x01;
1175*53ee8cc1Swenshuai.xi             CM   = (data_L >> 1) & 0x01;
1176*53ee8cc1Swenshuai.xi         }
1177*53ee8cc1Swenshuai.xi         else
1178*53ee8cc1Swenshuai.xi         {
1179*53ee8cc1Swenshuai.xi             #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1180*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x379E, &data_L);
1181*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x379F, &data_H);
1182*53ee8cc1Swenshuai.xi             #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1183*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x3B9E, &data_L);
1184*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x3B9F, &data_H);
1185*53ee8cc1Swenshuai.xi             #else
1186*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x229E, &data_L);
1187*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x229F, &data_H);
1188*53ee8cc1Swenshuai.xi             #endif
1189*53ee8cc1Swenshuai.xi 
1190*53ee8cc1Swenshuai.xi             CR   = (data_H >> 4) & 0x03;
1191*53ee8cc1Swenshuai.xi             IL   = (data_H >> 6) & 0x01;
1192*53ee8cc1Swenshuai.xi             QAM  = (data_H >> 2) & 0x03;
1193*53ee8cc1Swenshuai.xi             SiNR = (data_H >> 1) & 0x01;
1194*53ee8cc1Swenshuai.xi             CM   = (data_H)      & 0x01;
1195*53ee8cc1Swenshuai.xi         }
1196*53ee8cc1Swenshuai.xi 
1197*53ee8cc1Swenshuai.xi         if (CR == 0)
1198*53ee8cc1Swenshuai.xi             psDtmbGetModulation->fSiCodeRate = 0.4;
1199*53ee8cc1Swenshuai.xi         else if (CR == 1)
1200*53ee8cc1Swenshuai.xi             psDtmbGetModulation->fSiCodeRate = 0.6;
1201*53ee8cc1Swenshuai.xi         else if (CR == 2)
1202*53ee8cc1Swenshuai.xi             psDtmbGetModulation->fSiCodeRate = 0.8;
1203*53ee8cc1Swenshuai.xi 
1204*53ee8cc1Swenshuai.xi         if (IL == 0)
1205*53ee8cc1Swenshuai.xi             psDtmbGetModulation->u8SiInterLeaver = 240;
1206*53ee8cc1Swenshuai.xi         else
1207*53ee8cc1Swenshuai.xi             psDtmbGetModulation->u8SiInterLeaver = 720;
1208*53ee8cc1Swenshuai.xi 
1209*53ee8cc1Swenshuai.xi         if (QAM == 0)
1210*53ee8cc1Swenshuai.xi             psDtmbGetModulation->u8SiQamMode = 4;
1211*53ee8cc1Swenshuai.xi         else if (QAM == 1)
1212*53ee8cc1Swenshuai.xi             psDtmbGetModulation->u8SiQamMode = 16;
1213*53ee8cc1Swenshuai.xi         else if (QAM == 2)
1214*53ee8cc1Swenshuai.xi             psDtmbGetModulation->u8SiQamMode = 32;
1215*53ee8cc1Swenshuai.xi         else if (QAM == 3)
1216*53ee8cc1Swenshuai.xi             psDtmbGetModulation->u8SiQamMode = 64;
1217*53ee8cc1Swenshuai.xi 
1218*53ee8cc1Swenshuai.xi         psDtmbGetModulation->u8SiCarrierMode = CM; // 0:Multi, 1:Single
1219*53ee8cc1Swenshuai.xi         psDtmbGetModulation->u8SiNR = SiNR;
1220*53ee8cc1Swenshuai.xi     }
1221*53ee8cc1Swenshuai.xi     else
1222*53ee8cc1Swenshuai.xi     {
1223*53ee8cc1Swenshuai.xi     }
1224*53ee8cc1Swenshuai.xi 
1225*53ee8cc1Swenshuai.xi     return TRUE;
1226*53ee8cc1Swenshuai.xi }
1227*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_ReadIFAGC(void)1228*53ee8cc1Swenshuai.xi static MS_U8 _HAL_INTERN_DTMB_ReadIFAGC(void)
1229*53ee8cc1Swenshuai.xi {
1230*53ee8cc1Swenshuai.xi     MS_U8 data = 0;
1231*53ee8cc1Swenshuai.xi 
1232*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x28FD, &data);
1233*53ee8cc1Swenshuai.xi 
1234*53ee8cc1Swenshuai.xi     return data;
1235*53ee8cc1Swenshuai.xi }
1236*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_ReadFrequencyOffset(void)1237*53ee8cc1Swenshuai.xi static MS_S16 _HAL_INTERN_DTMB_ReadFrequencyOffset(void)
1238*53ee8cc1Swenshuai.xi {
1239*53ee8cc1Swenshuai.xi     DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
1240*53ee8cc1Swenshuai.xi 
1241*53ee8cc1Swenshuai.xi 	MS_U8 u8Data = 0;
1242*53ee8cc1Swenshuai.xi     MS_S16 fftfirstCfo = 0;
1243*53ee8cc1Swenshuai.xi     MS_S8 fftSecondCfo = 0;
1244*53ee8cc1Swenshuai.xi     MS_S16 sr = 0;
1245*53ee8cc1Swenshuai.xi 
1246*53ee8cc1Swenshuai.xi     #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1247*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x384D, &u8Data);
1248*53ee8cc1Swenshuai.xi     fftfirstCfo = u8Data;
1249*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x384C, &u8Data);
1250*53ee8cc1Swenshuai.xi     fftfirstCfo = (fftfirstCfo<<8)|u8Data;
1251*53ee8cc1Swenshuai.xi 
1252*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3850, &u8Data);
1253*53ee8cc1Swenshuai.xi     fftSecondCfo = u8Data;
1254*53ee8cc1Swenshuai.xi     #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1255*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3C4D, &u8Data);
1256*53ee8cc1Swenshuai.xi     fftfirstCfo = u8Data;
1257*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3C4C, &u8Data);
1258*53ee8cc1Swenshuai.xi     fftfirstCfo = (fftfirstCfo<<8)|u8Data;
1259*53ee8cc1Swenshuai.xi 
1260*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3C50, &u8Data);
1261*53ee8cc1Swenshuai.xi     fftSecondCfo = u8Data;
1262*53ee8cc1Swenshuai.xi     #else
1263*53ee8cc1Swenshuai.xi 	_MBX_ReadReg(0x234D, &u8Data);
1264*53ee8cc1Swenshuai.xi     fftfirstCfo = u8Data;
1265*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x234C, &u8Data);
1266*53ee8cc1Swenshuai.xi     fftfirstCfo = (fftfirstCfo<<8)|u8Data;
1267*53ee8cc1Swenshuai.xi 
1268*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2350, &u8Data);
1269*53ee8cc1Swenshuai.xi     fftSecondCfo = u8Data;
1270*53ee8cc1Swenshuai.xi     #endif
1271*53ee8cc1Swenshuai.xi 
1272*53ee8cc1Swenshuai.xi     if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M)
1273*53ee8cc1Swenshuai.xi         sr = 5670;
1274*53ee8cc1Swenshuai.xi     else sr = 7560;
1275*53ee8cc1Swenshuai.xi 
1276*53ee8cc1Swenshuai.xi     return (MS_S16)((((double)fftfirstCfo/0x10000+(double)fftSecondCfo/0x20000))*(double)sr);
1277*53ee8cc1Swenshuai.xi }
1278*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_ReadSNRPercentage(void)1279*53ee8cc1Swenshuai.xi static MS_U8 _HAL_INTERN_DTMB_ReadSNRPercentage(void)
1280*53ee8cc1Swenshuai.xi {
1281*53ee8cc1Swenshuai.xi     DMD_DTMB_ResData *pRes = psDMD_DTMB_ResData + u8DMD_DTMB_DMD_ID;
1282*53ee8cc1Swenshuai.xi 
1283*53ee8cc1Swenshuai.xi     MS_U8 data  = 0;
1284*53ee8cc1Swenshuai.xi     MS_U8 level = 0;
1285*53ee8cc1Swenshuai.xi     MS_U32 snr  = 0;
1286*53ee8cc1Swenshuai.xi 
1287*53ee8cc1Swenshuai.xi     if (pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB ||
1288*53ee8cc1Swenshuai.xi         pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_7M ||
1289*53ee8cc1Swenshuai.xi         pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_6M ||
1290*53ee8cc1Swenshuai.xi         pRes->sDMD_DTMB_PriData.eLastType == DMD_DTMB_DEMOD_DTMB_5M)
1291*53ee8cc1Swenshuai.xi     {
1292*53ee8cc1Swenshuai.xi         if (!_HAL_INTERN_DTMB_FEC_Lock())
1293*53ee8cc1Swenshuai.xi             level = 0;
1294*53ee8cc1Swenshuai.xi         else
1295*53ee8cc1Swenshuai.xi         {
1296*53ee8cc1Swenshuai.xi             #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1297*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x37DA, &data);
1298*53ee8cc1Swenshuai.xi             snr = data&0x3F;
1299*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x37D9, &data);
1300*53ee8cc1Swenshuai.xi             snr = (snr<<8)|data;
1301*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x37D8, &data);
1302*53ee8cc1Swenshuai.xi             snr = (snr<<8)|data;
1303*53ee8cc1Swenshuai.xi             #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1304*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x3BDA, &data);
1305*53ee8cc1Swenshuai.xi             snr = data&0x3F;
1306*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x3BD9, &data);
1307*53ee8cc1Swenshuai.xi             snr = (snr<<8)|data;
1308*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x3BD8, &data);
1309*53ee8cc1Swenshuai.xi             snr = (snr<<8)|data;
1310*53ee8cc1Swenshuai.xi             #else
1311*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x22DA, &data);
1312*53ee8cc1Swenshuai.xi             snr = data&0x3F;
1313*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x22D9, &data);
1314*53ee8cc1Swenshuai.xi             snr = (snr<<8)|data;
1315*53ee8cc1Swenshuai.xi             _MBX_ReadReg(0x22D8, &data);
1316*53ee8cc1Swenshuai.xi             snr = (snr<<8)|data;
1317*53ee8cc1Swenshuai.xi             #endif
1318*53ee8cc1Swenshuai.xi 
1319*53ee8cc1Swenshuai.xi             if (snr <= 4340   ) level = 1;       // SNR <= 0.6  dB
1320*53ee8cc1Swenshuai.xi             else if (snr <= 4983   ) level = 2;  // SNR <= 1.2  dB
1321*53ee8cc1Swenshuai.xi             else if (snr <= 5721   ) level = 3;  // SNR <= 1.8  dB
1322*53ee8cc1Swenshuai.xi             else if (snr <= 6569   ) level = 4;  // SNR <= 2.4  dB
1323*53ee8cc1Swenshuai.xi             else if (snr <= 7542   ) level = 5;  // SNR <= 3.0  dB
1324*53ee8cc1Swenshuai.xi             else if (snr <= 8659   ) level = 6;  // SNR <= 3.6  dB
1325*53ee8cc1Swenshuai.xi             else if (snr <= 9942   ) level = 7;  // SNR <= 4.2  dB
1326*53ee8cc1Swenshuai.xi             else if (snr <= 11415  ) level = 8;  // SNR <= 4.8  dB
1327*53ee8cc1Swenshuai.xi             else if (snr <= 13107  ) level = 9;  // SNR <= 5.4  dB
1328*53ee8cc1Swenshuai.xi             else if (snr <= 15048  ) level = 10; // SNR <= 6.0  dB
1329*53ee8cc1Swenshuai.xi             else if (snr <= 17278  ) level = 11; // SNR <= 6.6  dB
1330*53ee8cc1Swenshuai.xi             else if (snr <= 19838  ) level = 12; // SNR <= 7.2  dB
1331*53ee8cc1Swenshuai.xi             else if (snr <= 22777  ) level = 13; // SNR <= 7.8  dB
1332*53ee8cc1Swenshuai.xi             else if (snr <= 26151  ) level = 14; // SNR <= 8.4  dB
1333*53ee8cc1Swenshuai.xi             else if (snr <= 30026  ) level = 15; // SNR <= 9.0  dB
1334*53ee8cc1Swenshuai.xi             else if (snr <= 34474  ) level = 16; // SNR <= 9.6  dB
1335*53ee8cc1Swenshuai.xi             else if (snr <= 39581  ) level = 17; // SNR <= 10.2 dB
1336*53ee8cc1Swenshuai.xi             else if (snr <= 45446  ) level = 18; // SNR <= 10.8 dB
1337*53ee8cc1Swenshuai.xi             else if (snr <= 52179  ) level = 19; // SNR <= 11.4 dB
1338*53ee8cc1Swenshuai.xi             else if (snr <= 59909  ) level = 20; // SNR <= 12.0 dB
1339*53ee8cc1Swenshuai.xi             else if (snr <= 68785  ) level = 21; // SNR <= 12.6 dB
1340*53ee8cc1Swenshuai.xi             else if (snr <= 78975  ) level = 22; // SNR <= 13.2 dB
1341*53ee8cc1Swenshuai.xi             else if (snr <= 90676  ) level = 23; // SNR <= 13.8 dB
1342*53ee8cc1Swenshuai.xi             else if (snr <= 104110 ) level = 24; // SNR <= 14.4 dB
1343*53ee8cc1Swenshuai.xi             else if (snr <= 119534 ) level = 25; // SNR <= 15.0 dB
1344*53ee8cc1Swenshuai.xi             else if (snr <= 137244 ) level = 26; // SNR <= 15.6 dB
1345*53ee8cc1Swenshuai.xi             else if (snr <= 157577 ) level = 27; // SNR <= 16.2 dB
1346*53ee8cc1Swenshuai.xi             else if (snr <= 180922 ) level = 28; // SNR <= 16.8 dB
1347*53ee8cc1Swenshuai.xi             else if (snr <= 207726 ) level = 29; // SNR <= 17.4 dB
1348*53ee8cc1Swenshuai.xi             else if (snr <= 238502 ) level = 30; // SNR <= 18.0 dB
1349*53ee8cc1Swenshuai.xi             else if (snr <= 273837 ) level = 31; // SNR <= 18.6 dB
1350*53ee8cc1Swenshuai.xi             else if (snr <= 314407 ) level = 32; // SNR <= 19.2 dB
1351*53ee8cc1Swenshuai.xi             else if (snr <= 360987 ) level = 33; // SNR <= 19.8 dB
1352*53ee8cc1Swenshuai.xi             else if (snr <= 414469 ) level = 34; // SNR <= 20.4 dB
1353*53ee8cc1Swenshuai.xi             else if (snr <= 475874 ) level = 35; // SNR <= 21.0 dB
1354*53ee8cc1Swenshuai.xi             else if (snr <= 546376 ) level = 36; // SNR <= 21.6 dB
1355*53ee8cc1Swenshuai.xi             else if (snr <= 627324 ) level = 37; // SNR <= 22.2 dB
1356*53ee8cc1Swenshuai.xi             else if (snr <= 720264 ) level = 38; // SNR <= 22.8 dB
1357*53ee8cc1Swenshuai.xi             else if (snr <= 826974 ) level = 39; // SNR <= 23.4 dB
1358*53ee8cc1Swenshuai.xi             else if (snr <= 949493 ) level = 40; // SNR <= 24.0 dB
1359*53ee8cc1Swenshuai.xi             else if (snr <= 1090164) level = 41; // SNR <= 24.6 dB
1360*53ee8cc1Swenshuai.xi             else if (snr <= 1251676) level = 42; // SNR <= 25.2 dB
1361*53ee8cc1Swenshuai.xi             else if (snr <= 1437116) level = 43; // SNR <= 25.8 dB
1362*53ee8cc1Swenshuai.xi             else if (snr <= 1650030) level = 44; // SNR <= 26.4 dB
1363*53ee8cc1Swenshuai.xi             else if (snr <= 1894488) level = 45; // SNR <= 27.0 dB
1364*53ee8cc1Swenshuai.xi             else if (snr <= 2175163) level = 46; // SNR <= 27.6 dB
1365*53ee8cc1Swenshuai.xi             else if (snr <= 2497421) level = 47; // SNR <= 28.2 dB
1366*53ee8cc1Swenshuai.xi             else if (snr <= 2867423) level = 48; // SNR <= 28.8 dB
1367*53ee8cc1Swenshuai.xi             else if (snr <= 3292242) level = 49; // SNR <= 29.4 dB
1368*53ee8cc1Swenshuai.xi             else if (snr  > 3292242) level = 50; // SNR <= 30.0 dB
1369*53ee8cc1Swenshuai.xi         }
1370*53ee8cc1Swenshuai.xi     }
1371*53ee8cc1Swenshuai.xi     else
1372*53ee8cc1Swenshuai.xi     {
1373*53ee8cc1Swenshuai.xi         level = 0;
1374*53ee8cc1Swenshuai.xi     }
1375*53ee8cc1Swenshuai.xi 
1376*53ee8cc1Swenshuai.xi     return level*2;
1377*53ee8cc1Swenshuai.xi }
1378*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_GetPreLdpcBer(float * pber)1379*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_GetPreLdpcBer(float *pber)
1380*53ee8cc1Swenshuai.xi {
1381*53ee8cc1Swenshuai.xi     MS_U8   u8Data=0;
1382*53ee8cc1Swenshuai.xi     MS_U32  BitErr;
1383*53ee8cc1Swenshuai.xi     MS_U16  error_window;
1384*53ee8cc1Swenshuai.xi 
1385*53ee8cc1Swenshuai.xi     #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1386*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2D3B, &u8Data);
1387*53ee8cc1Swenshuai.xi     BitErr = u8Data;
1388*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2D3A, &u8Data);
1389*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|u8Data;
1390*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2D39, &u8Data);
1391*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|u8Data;
1392*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2D38, &u8Data);
1393*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|u8Data;
1394*53ee8cc1Swenshuai.xi     #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1395*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3F3B, &u8Data);
1396*53ee8cc1Swenshuai.xi     BitErr = u8Data;
1397*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3F3A, &u8Data);
1398*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|u8Data;
1399*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3F39, &u8Data);
1400*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|u8Data;
1401*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3F38, &u8Data);
1402*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|u8Data;
1403*53ee8cc1Swenshuai.xi     #else
1404*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x263B, &u8Data);
1405*53ee8cc1Swenshuai.xi     BitErr = u8Data;
1406*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x263A, &u8Data);
1407*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|u8Data;
1408*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2639, &u8Data);
1409*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|u8Data;
1410*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2638, &u8Data);
1411*53ee8cc1Swenshuai.xi     BitErr = (BitErr << 8)|u8Data;
1412*53ee8cc1Swenshuai.xi     #endif
1413*53ee8cc1Swenshuai.xi 
1414*53ee8cc1Swenshuai.xi     #if (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MADISON)
1415*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2D2F, &u8Data);
1416*53ee8cc1Swenshuai.xi     error_window = u8Data;
1417*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x2D2E, &u8Data);
1418*53ee8cc1Swenshuai.xi     error_window = (error_window << 8)|u8Data;
1419*53ee8cc1Swenshuai.xi     #elif (DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MONACO || DMD_DTMB_CHIP_VERSION == DMD_DTMB_CHIP_MUJI || DMD_DTMB_CHIP_VERSION >= DMD_DTMB_CHIP_MONET)
1420*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3F2F, &u8Data);
1421*53ee8cc1Swenshuai.xi     error_window = u8Data;
1422*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x3F2E, &u8Data);
1423*53ee8cc1Swenshuai.xi     error_window = (error_window << 8)|u8Data;
1424*53ee8cc1Swenshuai.xi     #else
1425*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x262F, &u8Data);
1426*53ee8cc1Swenshuai.xi     error_window = u8Data;
1427*53ee8cc1Swenshuai.xi     _MBX_ReadReg(0x262E, &u8Data);
1428*53ee8cc1Swenshuai.xi     error_window = (error_window << 8)|u8Data;
1429*53ee8cc1Swenshuai.xi     #endif
1430*53ee8cc1Swenshuai.xi 
1431*53ee8cc1Swenshuai.xi     *pber=(float)BitErr/7488.0/(float)error_window;
1432*53ee8cc1Swenshuai.xi 
1433*53ee8cc1Swenshuai.xi     return TRUE;
1434*53ee8cc1Swenshuai.xi }
1435*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_GetReg(MS_U16 u16Addr,MS_U8 * pu8Data)1436*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_GetReg(MS_U16 u16Addr, MS_U8 *pu8Data)
1437*53ee8cc1Swenshuai.xi {
1438*53ee8cc1Swenshuai.xi     return _MBX_ReadReg(u16Addr, pu8Data);
1439*53ee8cc1Swenshuai.xi }
1440*53ee8cc1Swenshuai.xi 
_HAL_INTERN_DTMB_SetReg(MS_U16 u16Addr,MS_U8 u8Data)1441*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_INTERN_DTMB_SetReg(MS_U16 u16Addr, MS_U8 u8Data)
1442*53ee8cc1Swenshuai.xi {
1443*53ee8cc1Swenshuai.xi     return _MBX_WriteReg(u16Addr, u8Data);
1444*53ee8cc1Swenshuai.xi }
1445*53ee8cc1Swenshuai.xi 
1446*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
1447*53ee8cc1Swenshuai.xi //  Global Functions
1448*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HAL_INTERN_DTMB_IOCTL_CMD(DMD_DTMB_HAL_COMMAND eCmd,void * pArgs)1449*53ee8cc1Swenshuai.xi MS_BOOL HAL_INTERN_DTMB_IOCTL_CMD(DMD_DTMB_HAL_COMMAND eCmd, void *pArgs)
1450*53ee8cc1Swenshuai.xi {
1451*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
1452*53ee8cc1Swenshuai.xi 
1453*53ee8cc1Swenshuai.xi     switch(eCmd)
1454*53ee8cc1Swenshuai.xi     {
1455*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_Exit:
1456*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_Exit();
1457*53ee8cc1Swenshuai.xi         break;
1458*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_InitClk:
1459*53ee8cc1Swenshuai.xi         _HAL_INTERN_DTMB_InitClk();
1460*53ee8cc1Swenshuai.xi         break;
1461*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_Download:
1462*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_Download();
1463*53ee8cc1Swenshuai.xi         break;
1464*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_FWVERSION:
1465*53ee8cc1Swenshuai.xi         _HAL_INTERN_DTMB_FWVERSION();
1466*53ee8cc1Swenshuai.xi         break;
1467*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_SoftReset:
1468*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_SoftReset();
1469*53ee8cc1Swenshuai.xi         break;
1470*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_SetACICoef:
1471*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_SetACICoef();
1472*53ee8cc1Swenshuai.xi         break;
1473*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_SetDTMBMode:
1474*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_SetDtmbMode();
1475*53ee8cc1Swenshuai.xi         break;
1476*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_SetModeClean:
1477*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_SetModeClean();
1478*53ee8cc1Swenshuai.xi         break;
1479*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_Set_QAM_SR:
1480*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_Set_QAM_SR();
1481*53ee8cc1Swenshuai.xi         break;
1482*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_Active:
1483*53ee8cc1Swenshuai.xi         break;
1484*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_AGCLock:
1485*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_AGCLock();
1486*53ee8cc1Swenshuai.xi         break;
1487*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_DTMB_PNP_Lock:
1488*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_PNP_Lock();
1489*53ee8cc1Swenshuai.xi         break;
1490*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_DTMB_FEC_Lock:
1491*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_FEC_Lock();
1492*53ee8cc1Swenshuai.xi         break;
1493*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_DVBC_PreLock:
1494*53ee8cc1Swenshuai.xi         break;
1495*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_DVBC_Main_Lock:
1496*53ee8cc1Swenshuai.xi         break;
1497*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_GetModulation:
1498*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_GetModulation((DMD_DTMB_MODULATION_INFO *)pArgs);
1499*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_ReadIFAGC:
1500*53ee8cc1Swenshuai.xi         *((MS_U16 *)pArgs) = _HAL_INTERN_DTMB_ReadIFAGC();
1501*53ee8cc1Swenshuai.xi         break;
1502*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_ReadFrequencyOffset:
1503*53ee8cc1Swenshuai.xi         *((MS_S16 *)pArgs) = _HAL_INTERN_DTMB_ReadFrequencyOffset();
1504*53ee8cc1Swenshuai.xi         break;
1505*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_ReadSNRPercentage:
1506*53ee8cc1Swenshuai.xi         *((MS_U8 *)pArgs) = _HAL_INTERN_DTMB_ReadSNRPercentage();
1507*53ee8cc1Swenshuai.xi         break;
1508*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_GetPreLdpcBer:
1509*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_GetPreLdpcBer((float *)pArgs);
1510*53ee8cc1Swenshuai.xi         break;
1511*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_GetPreViterbiBer:
1512*53ee8cc1Swenshuai.xi         break;
1513*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_GetPostViterbiBer:
1514*53ee8cc1Swenshuai.xi         break;
1515*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_TS_INTERFACE_CONFIG:
1516*53ee8cc1Swenshuai.xi         break;
1517*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_IIC_Bypass_Mode:
1518*53ee8cc1Swenshuai.xi         break;
1519*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_SSPI_TO_GPIO:
1520*53ee8cc1Swenshuai.xi         break;
1521*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_GPIO_GET_LEVEL:
1522*53ee8cc1Swenshuai.xi         break;
1523*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_GPIO_SET_LEVEL:
1524*53ee8cc1Swenshuai.xi         break;
1525*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_GPIO_OUT_ENABLE:
1526*53ee8cc1Swenshuai.xi         break;
1527*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_GET_REG:
1528*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_GetReg((*((DMD_DTMB_REG_DATA *)pArgs)).u16Addr, &((*((DMD_DTMB_REG_DATA *)pArgs)).u8Data));
1529*53ee8cc1Swenshuai.xi         break;
1530*53ee8cc1Swenshuai.xi     case DMD_DTMB_HAL_CMD_SET_REG:
1531*53ee8cc1Swenshuai.xi         bResult = _HAL_INTERN_DTMB_SetReg((*((DMD_DTMB_REG_DATA *)pArgs)).u16Addr, (*((DMD_DTMB_REG_DATA *)pArgs)).u8Data);
1532*53ee8cc1Swenshuai.xi         break;
1533*53ee8cc1Swenshuai.xi     default:
1534*53ee8cc1Swenshuai.xi         break;
1535*53ee8cc1Swenshuai.xi     }
1536*53ee8cc1Swenshuai.xi 
1537*53ee8cc1Swenshuai.xi     return bResult;
1538*53ee8cc1Swenshuai.xi }
1539*53ee8cc1Swenshuai.xi 
MDrv_DMD_DTMB_Initial_Hal_Interface(void)1540*53ee8cc1Swenshuai.xi MS_BOOL MDrv_DMD_DTMB_Initial_Hal_Interface(void)
1541*53ee8cc1Swenshuai.xi {
1542*53ee8cc1Swenshuai.xi     return TRUE;
1543*53ee8cc1Swenshuai.xi }
1544*53ee8cc1Swenshuai.xi 
1545