1*437bfbebSnyanmisaka /* SPDX-License-Identifier: Apache-2.0 OR MIT */ 2*437bfbebSnyanmisaka /* 3*437bfbebSnyanmisaka * Copyright (c) 2024 Rockchip Electronics Co., Ltd. 4*437bfbebSnyanmisaka */ 5*437bfbebSnyanmisaka 6*437bfbebSnyanmisaka #ifndef __VDPU383_AVS2D_H__ 7*437bfbebSnyanmisaka #define __VDPU383_AVS2D_H__ 8*437bfbebSnyanmisaka 9*437bfbebSnyanmisaka #include "vdpu383_com.h" 10*437bfbebSnyanmisaka 11*437bfbebSnyanmisaka #define AVS2D_REGISTERS (278) 12*437bfbebSnyanmisaka 13*437bfbebSnyanmisaka typedef struct Vdpu383RegAvs2dParas_t { 14*437bfbebSnyanmisaka /* SWREG64_H26X_PARA */ 15*437bfbebSnyanmisaka RK_U32 reg64_unused_bits; 16*437bfbebSnyanmisaka 17*437bfbebSnyanmisaka /* SWREG65_STREAM_PARAM_SET */ 18*437bfbebSnyanmisaka RK_U32 reg65_strm_start_bit; 19*437bfbebSnyanmisaka 20*437bfbebSnyanmisaka /* SWREG66_STREAM_LEN */ 21*437bfbebSnyanmisaka RK_U32 reg66_stream_len; 22*437bfbebSnyanmisaka 23*437bfbebSnyanmisaka /* SWREG67_GLOBAL_LEN */ 24*437bfbebSnyanmisaka RK_U32 reg67_global_len; 25*437bfbebSnyanmisaka 26*437bfbebSnyanmisaka /* SWREG68_HOR_STRIDE */ 27*437bfbebSnyanmisaka RK_U32 reg68_hor_virstride; 28*437bfbebSnyanmisaka 29*437bfbebSnyanmisaka /* SWREG69_RASTER_UV_HOR_STRIDE */ 30*437bfbebSnyanmisaka RK_U32 reg69_raster_uv_hor_virstride; 31*437bfbebSnyanmisaka 32*437bfbebSnyanmisaka /* SWREG70_Y_STRIDE */ 33*437bfbebSnyanmisaka RK_U32 reg70_y_virstride; 34*437bfbebSnyanmisaka 35*437bfbebSnyanmisaka /* SWREG71_SCL_Y_HOR_VIRSTRIDE */ 36*437bfbebSnyanmisaka RK_U32 reg71_scl_ref_hor_virstride; 37*437bfbebSnyanmisaka 38*437bfbebSnyanmisaka /* SWREG72_SCL_UV_HOR_VIRSTRIDE */ 39*437bfbebSnyanmisaka RK_U32 reg72_scl_ref_raster_uv_hor_virstride; 40*437bfbebSnyanmisaka 41*437bfbebSnyanmisaka /* SWREG73_SCL_Y_VIRSTRIDE */ 42*437bfbebSnyanmisaka RK_U32 reg73_scl_ref_virstride; 43*437bfbebSnyanmisaka 44*437bfbebSnyanmisaka /* SWREG74_FGS_Y_HOR_VIRSTRIDE */ 45*437bfbebSnyanmisaka RK_U32 reg74_fgs_ref_hor_virstride; 46*437bfbebSnyanmisaka 47*437bfbebSnyanmisaka RK_U32 reserve_reg75_79[5]; 48*437bfbebSnyanmisaka 49*437bfbebSnyanmisaka /* SWREG80_ERROR_REF_Y_HOR_VIRSTRIDE */ 50*437bfbebSnyanmisaka RK_U32 reg80_error_ref_hor_virstride; 51*437bfbebSnyanmisaka 52*437bfbebSnyanmisaka /* SWREG81_ERROR_REF_UV_HOR_VIRSTRIDE */ 53*437bfbebSnyanmisaka RK_U32 reg81_error_ref_raster_uv_hor_virstride; 54*437bfbebSnyanmisaka 55*437bfbebSnyanmisaka /* SWREG82_ERROR_REF_Y_VIRSTRIDE */ 56*437bfbebSnyanmisaka RK_U32 reg82_error_ref_virstride; 57*437bfbebSnyanmisaka 58*437bfbebSnyanmisaka /* SWREG83_REF0_Y_HOR_VIRSTRIDE */ 59*437bfbebSnyanmisaka RK_U32 reg83_ref0_hor_virstride; 60*437bfbebSnyanmisaka 61*437bfbebSnyanmisaka /* SWREG84_REF0_UV_HOR_VIRSTRIDE */ 62*437bfbebSnyanmisaka RK_U32 reg84_ref0_raster_uv_hor_virstride; 63*437bfbebSnyanmisaka 64*437bfbebSnyanmisaka /* SWREG85_REF0_Y_VIRSTRIDE */ 65*437bfbebSnyanmisaka RK_U32 reg85_ref0_virstride; 66*437bfbebSnyanmisaka 67*437bfbebSnyanmisaka /* SWREG86_REF1_Y_HOR_VIRSTRIDE */ 68*437bfbebSnyanmisaka RK_U32 reg86_ref1_hor_virstride; 69*437bfbebSnyanmisaka 70*437bfbebSnyanmisaka /* SWREG87_REF1_UV_HOR_VIRSTRIDE */ 71*437bfbebSnyanmisaka RK_U32 reg87_ref1_raster_uv_hor_virstride; 72*437bfbebSnyanmisaka 73*437bfbebSnyanmisaka /* SWREG88_REF1_Y_VIRSTRIDE */ 74*437bfbebSnyanmisaka RK_U32 reg88_ref1_virstride; 75*437bfbebSnyanmisaka 76*437bfbebSnyanmisaka /* SWREG89_REF2_Y_HOR_VIRSTRIDE */ 77*437bfbebSnyanmisaka RK_U32 reg89_ref2_hor_virstride; 78*437bfbebSnyanmisaka 79*437bfbebSnyanmisaka /* SWREG90_REF2_UV_HOR_VIRSTRIDE */ 80*437bfbebSnyanmisaka RK_U32 reg90_ref2_raster_uv_hor_virstride; 81*437bfbebSnyanmisaka 82*437bfbebSnyanmisaka /* SWREG91_REF2_Y_VIRSTRIDE */ 83*437bfbebSnyanmisaka RK_U32 reg91_ref2_virstride; 84*437bfbebSnyanmisaka 85*437bfbebSnyanmisaka /* SWREG92_REF3_Y_HOR_VIRSTRIDE */ 86*437bfbebSnyanmisaka RK_U32 reg92_ref3_hor_virstride; 87*437bfbebSnyanmisaka 88*437bfbebSnyanmisaka /* SWREG93_REF3_UV_HOR_VIRSTRIDE */ 89*437bfbebSnyanmisaka RK_U32 reg93_ref3_raster_uv_hor_virstride; 90*437bfbebSnyanmisaka 91*437bfbebSnyanmisaka /* SWREG94_REF3_Y_VIRSTRIDE */ 92*437bfbebSnyanmisaka RK_U32 reg94_ref3_virstride; 93*437bfbebSnyanmisaka 94*437bfbebSnyanmisaka /* SWREG95_REF4_Y_HOR_VIRSTRIDE */ 95*437bfbebSnyanmisaka RK_U32 reg95_ref4_hor_virstride; 96*437bfbebSnyanmisaka 97*437bfbebSnyanmisaka /* SWREG96_REF4_UV_HOR_VIRSTRIDE */ 98*437bfbebSnyanmisaka RK_U32 reg96_ref4_raster_uv_hor_virstride; 99*437bfbebSnyanmisaka 100*437bfbebSnyanmisaka /* SWREG97_REF4_Y_VIRSTRIDE */ 101*437bfbebSnyanmisaka RK_U32 reg97_ref4_virstride; 102*437bfbebSnyanmisaka 103*437bfbebSnyanmisaka /* SWREG98_REF5_Y_HOR_VIRSTRIDE */ 104*437bfbebSnyanmisaka RK_U32 reg98_ref5_hor_virstride; 105*437bfbebSnyanmisaka 106*437bfbebSnyanmisaka /* SWREG99_REF5_UV_HOR_VIRSTRIDE */ 107*437bfbebSnyanmisaka RK_U32 reg99_ref5_raster_uv_hor_virstride; 108*437bfbebSnyanmisaka 109*437bfbebSnyanmisaka /* SWREG100_REF5_Y_VIRSTRIDE */ 110*437bfbebSnyanmisaka RK_U32 reg100_ref5_virstride; 111*437bfbebSnyanmisaka 112*437bfbebSnyanmisaka /* SWREG101_REF6_Y_HOR_VIRSTRIDE */ 113*437bfbebSnyanmisaka RK_U32 reg101_ref6_hor_virstride; 114*437bfbebSnyanmisaka 115*437bfbebSnyanmisaka /* SWREG102_REF6_UV_HOR_VIRSTRIDE */ 116*437bfbebSnyanmisaka RK_U32 reg102_ref6_raster_uv_hor_virstride; 117*437bfbebSnyanmisaka 118*437bfbebSnyanmisaka /* SWREG103_REF6_Y_VIRSTRIDE */ 119*437bfbebSnyanmisaka RK_U32 reg103_ref6_virstride; 120*437bfbebSnyanmisaka 121*437bfbebSnyanmisaka /* SWREG104_REF7_Y_HOR_VIRSTRIDE */ 122*437bfbebSnyanmisaka RK_U32 reg104_ref7_hor_virstride; 123*437bfbebSnyanmisaka 124*437bfbebSnyanmisaka /* SWREG105_REF7_UV_HOR_VIRSTRIDE */ 125*437bfbebSnyanmisaka RK_U32 reg105_ref7_raster_uv_hor_virstride; 126*437bfbebSnyanmisaka 127*437bfbebSnyanmisaka /* SWREG106_REF7_Y_VIRSTRIDE */ 128*437bfbebSnyanmisaka RK_U32 reg106_ref7_virstride; 129*437bfbebSnyanmisaka 130*437bfbebSnyanmisaka } Vdpu383RegAvs2dParas; 131*437bfbebSnyanmisaka 132*437bfbebSnyanmisaka typedef struct Vdpu383RegAvs2dAddr_t { 133*437bfbebSnyanmisaka /* SWREG168_DECOUT_BASE */ 134*437bfbebSnyanmisaka RK_U32 reg168_decout_base; 135*437bfbebSnyanmisaka 136*437bfbebSnyanmisaka /* SWREG169_ERROR_REF_BASE */ 137*437bfbebSnyanmisaka RK_U32 reg169_error_ref_base; 138*437bfbebSnyanmisaka 139*437bfbebSnyanmisaka /* SWREG170_185_REF0_BASE */ 140*437bfbebSnyanmisaka RK_U32 reg170_185_ref_base[16]; 141*437bfbebSnyanmisaka 142*437bfbebSnyanmisaka RK_U32 reserve_reg186_191[6]; 143*437bfbebSnyanmisaka 144*437bfbebSnyanmisaka /* SWREG192_PAYLOAD_ST_CUR_BASE */ 145*437bfbebSnyanmisaka RK_U32 reg192_payload_st_cur_base; 146*437bfbebSnyanmisaka 147*437bfbebSnyanmisaka /* SWREG193_FBC_PAYLOAD_OFFSET */ 148*437bfbebSnyanmisaka RK_U32 reg193_fbc_payload_offset; 149*437bfbebSnyanmisaka 150*437bfbebSnyanmisaka /* SWREG194_PAYLOAD_ST_ERROR_REF_BASE */ 151*437bfbebSnyanmisaka RK_U32 reg194_payload_st_error_ref_base; 152*437bfbebSnyanmisaka 153*437bfbebSnyanmisaka /* SWREG195_210_PAYLOAD_ST_REF0_BASE */ 154*437bfbebSnyanmisaka RK_U32 reg195_210_payload_st_ref_base[16]; 155*437bfbebSnyanmisaka 156*437bfbebSnyanmisaka RK_U32 reserve_reg211_215[5]; 157*437bfbebSnyanmisaka 158*437bfbebSnyanmisaka /* SWREG216_COLMV_CUR_BASE */ 159*437bfbebSnyanmisaka RK_U32 reg216_colmv_cur_base; 160*437bfbebSnyanmisaka 161*437bfbebSnyanmisaka /* SWREG217_232_COLMV_REF0_BASE */ 162*437bfbebSnyanmisaka RK_U32 reg217_232_colmv_ref_base[16]; 163*437bfbebSnyanmisaka 164*437bfbebSnyanmisaka } Vdpu383RegAvs2dAddr; 165*437bfbebSnyanmisaka 166*437bfbebSnyanmisaka typedef struct Vdpu383Avs2dRegSet_t { 167*437bfbebSnyanmisaka Vdpu383RegVersion reg_version; /* 0 */ 168*437bfbebSnyanmisaka Vdpu383CtrlReg ctrl_regs; /* 8-30 */ 169*437bfbebSnyanmisaka Vdpu383RegCommonAddr common_addr; /* 128-134, 140-161 */ 170*437bfbebSnyanmisaka Vdpu383RegAvs2dParas avs2d_paras; /* 64-74, 80-106 */ 171*437bfbebSnyanmisaka Vdpu383RegAvs2dAddr avs2d_addrs; /* 168-185, 192-210, 216-232 */ 172*437bfbebSnyanmisaka } Vdpu383Avs2dRegSet; 173*437bfbebSnyanmisaka 174*437bfbebSnyanmisaka #endif /* __VDPU34X_H264D_H__ */ 175