xref: /rockchip-linux_mpp/mpp/hal/rkdec/h264d/hal_h264d_vdpu2.c (revision 437bfbeb9567cca9cd9080e3f6954aa9d6a94f18)
1*437bfbebSnyanmisaka /*
2*437bfbebSnyanmisaka  *
3*437bfbebSnyanmisaka  * Copyright 2015 Rockchip Electronics Co. LTD
4*437bfbebSnyanmisaka  *
5*437bfbebSnyanmisaka  * Licensed under the Apache License, Version 2.0 (the "License");
6*437bfbebSnyanmisaka  * you may not use this file except in compliance with the License.
7*437bfbebSnyanmisaka  * You may obtain a copy of the License at
8*437bfbebSnyanmisaka  *
9*437bfbebSnyanmisaka  *      http://www.apache.org/licenses/LICENSE-2.0
10*437bfbebSnyanmisaka  *
11*437bfbebSnyanmisaka  * Unless required by applicable law or agreed to in writing, software
12*437bfbebSnyanmisaka  * distributed under the License is distributed on an "AS IS" BASIS,
13*437bfbebSnyanmisaka  * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
14*437bfbebSnyanmisaka  * See the License for the specific language governing permissions and
15*437bfbebSnyanmisaka  * limitations under the License.
16*437bfbebSnyanmisaka  */
17*437bfbebSnyanmisaka 
18*437bfbebSnyanmisaka #define MODULE_TAG "hal_h264d_vdpu_reg"
19*437bfbebSnyanmisaka 
20*437bfbebSnyanmisaka #include <stdio.h>
21*437bfbebSnyanmisaka #include <stdlib.h>
22*437bfbebSnyanmisaka #include <string.h>
23*437bfbebSnyanmisaka 
24*437bfbebSnyanmisaka #include "rk_type.h"
25*437bfbebSnyanmisaka #include "mpp_err.h"
26*437bfbebSnyanmisaka #include "mpp_mem.h"
27*437bfbebSnyanmisaka #include "mpp_soc.h"
28*437bfbebSnyanmisaka #include "mpp_common.h"
29*437bfbebSnyanmisaka 
30*437bfbebSnyanmisaka #include "hal_h264d_global.h"
31*437bfbebSnyanmisaka #include "hal_h264d_api.h"
32*437bfbebSnyanmisaka #include "hal_h264d_vdpu_com.h"
33*437bfbebSnyanmisaka #include "hal_h264d_vdpu2.h"
34*437bfbebSnyanmisaka #include "hal_h264d_vdpu2_reg.h"
35*437bfbebSnyanmisaka #include "mpp_dec_cb_param.h"
36*437bfbebSnyanmisaka 
37*437bfbebSnyanmisaka const RK_U32 vdpu2_ref_idx[16] = {
38*437bfbebSnyanmisaka     84, 85, 86, 87, 88, 89, 90, 91,
39*437bfbebSnyanmisaka     92, 93, 94, 95, 96, 97, 98, 99
40*437bfbebSnyanmisaka };
41*437bfbebSnyanmisaka 
42*437bfbebSnyanmisaka MPP_RET vdpu2_h264d_deinit(void *hal);
set_device_regs(H264dHalCtx_t * p_hal,H264dVdpuRegs_t * p_reg)43*437bfbebSnyanmisaka static MPP_RET set_device_regs(H264dHalCtx_t *p_hal, H264dVdpuRegs_t *p_reg)
44*437bfbebSnyanmisaka {
45*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
46*437bfbebSnyanmisaka 
47*437bfbebSnyanmisaka     p_reg->sw53.dec_fmt_sel = 0;   //!< set H264 mode
48*437bfbebSnyanmisaka     p_reg->sw54.dec_out_endian = 1;  //!< little endian
49*437bfbebSnyanmisaka     p_reg->sw54.dec_in_endian = 0;  //!< big endian
50*437bfbebSnyanmisaka     p_reg->sw54.dec_strendian_e = 1; //!< little endian
51*437bfbebSnyanmisaka     p_reg->sw50.dec_tiled_msb  = 0; //!< 0: raster scan  1: tiled
52*437bfbebSnyanmisaka     p_reg->sw56.dec_max_burlen = 16;  //!< (0, 4, 8, 16) choice one
53*437bfbebSnyanmisaka     p_reg->sw50.dec_ascmd0_dis = 0;   //!< disable
54*437bfbebSnyanmisaka     p_reg->sw50.adv_pref_dis = 0; //!< disable
55*437bfbebSnyanmisaka     p_reg->sw52.adv_pref_thrd = 8;
56*437bfbebSnyanmisaka     p_reg->sw50.adtion_latency = 0; //!< compensation for bus latency; values up to 63
57*437bfbebSnyanmisaka     p_reg->sw56.dec_data_discd_en = 0;
58*437bfbebSnyanmisaka     p_reg->sw54.dec_out_wordsp = 1;//!< little endian
59*437bfbebSnyanmisaka     p_reg->sw54.dec_in_wordsp = 1;//!< little endian
60*437bfbebSnyanmisaka     p_reg->sw54.dec_strm_wordsp = 1;//!< little endian
61*437bfbebSnyanmisaka     p_reg->sw57.timeout_sts_en = 1;
62*437bfbebSnyanmisaka     p_reg->sw57.dec_clkgate_en = 1;
63*437bfbebSnyanmisaka     p_reg->sw55.dec_irq_dis = 0;
64*437bfbebSnyanmisaka     //!< set AXI RW IDs
65*437bfbebSnyanmisaka     p_reg->sw56.dec_axi_id_rd = (0xFF & 0xFFU);  //!< 0-255
66*437bfbebSnyanmisaka     p_reg->sw56.dec_axi_id_wr = (0x0 & 0xFFU);  //!< 0-255
67*437bfbebSnyanmisaka     ///!< Set prediction filter taps
68*437bfbebSnyanmisaka     {
69*437bfbebSnyanmisaka         RK_U32 val = 0;
70*437bfbebSnyanmisaka         p_reg->sw59.pflt_set0_tap0 = 1;
71*437bfbebSnyanmisaka         val = (RK_U32)(-5);
72*437bfbebSnyanmisaka         p_reg->sw59.pflt_set0_tap1 = val;
73*437bfbebSnyanmisaka         p_reg->sw59.pflt_set0_tap2 = 20;
74*437bfbebSnyanmisaka     }
75*437bfbebSnyanmisaka     p_reg->sw50.adtion_latency = 0;
76*437bfbebSnyanmisaka     //!< clock_gating  0:clock always on, 1: clock gating module control the key(turn off when decoder free)
77*437bfbebSnyanmisaka     p_reg->sw57.dec_clkgate_en = 1;
78*437bfbebSnyanmisaka     p_reg->sw50.dec_tiled_msb = 0; //!< 0: raster scan  1: tiled
79*437bfbebSnyanmisaka     //!< bus_burst_length = 16, bus burst
80*437bfbebSnyanmisaka     p_reg->sw56.dec_max_burlen = 16;
81*437bfbebSnyanmisaka     p_reg->sw56.dec_data_discd_en = 0;
82*437bfbebSnyanmisaka     (void)p_hal;
83*437bfbebSnyanmisaka 
84*437bfbebSnyanmisaka     return ret = MPP_OK;
85*437bfbebSnyanmisaka }
86*437bfbebSnyanmisaka 
set_refer_pic_idx(H264dVdpuRegs_t * p_regs,RK_U32 i,RK_U16 val)87*437bfbebSnyanmisaka static MPP_RET set_refer_pic_idx(H264dVdpuRegs_t *p_regs, RK_U32 i, RK_U16 val)
88*437bfbebSnyanmisaka {
89*437bfbebSnyanmisaka     switch (i) {
90*437bfbebSnyanmisaka     case 0:
91*437bfbebSnyanmisaka         p_regs->sw76.num_ref_idx0 = val;
92*437bfbebSnyanmisaka         break;
93*437bfbebSnyanmisaka     case 1:
94*437bfbebSnyanmisaka         p_regs->sw76.num_ref_idx1 = val;
95*437bfbebSnyanmisaka         break;
96*437bfbebSnyanmisaka     case 2:
97*437bfbebSnyanmisaka         p_regs->sw77.num_ref_idx2 = val;
98*437bfbebSnyanmisaka         break;
99*437bfbebSnyanmisaka     case 3:
100*437bfbebSnyanmisaka         p_regs->sw77.num_ref_idx3 = val;
101*437bfbebSnyanmisaka         break;
102*437bfbebSnyanmisaka     case 4:
103*437bfbebSnyanmisaka         p_regs->sw78.num_ref_idx4 = val;
104*437bfbebSnyanmisaka         break;
105*437bfbebSnyanmisaka     case 5:
106*437bfbebSnyanmisaka         p_regs->sw78.num_ref_idx5 = val;
107*437bfbebSnyanmisaka         break;
108*437bfbebSnyanmisaka     case 6:
109*437bfbebSnyanmisaka         p_regs->sw79.num_ref_idx6 = val;
110*437bfbebSnyanmisaka         break;
111*437bfbebSnyanmisaka     case 7:
112*437bfbebSnyanmisaka         p_regs->sw79.num_ref_idx7 = val;
113*437bfbebSnyanmisaka         break;
114*437bfbebSnyanmisaka     case 8:
115*437bfbebSnyanmisaka         p_regs->sw80.num_ref_idx8 = val;
116*437bfbebSnyanmisaka         break;
117*437bfbebSnyanmisaka     case 9:
118*437bfbebSnyanmisaka         p_regs->sw80.num_ref_idx9 = val;
119*437bfbebSnyanmisaka         break;
120*437bfbebSnyanmisaka     case 10:
121*437bfbebSnyanmisaka         p_regs->sw81.num_ref_idx10 = val;
122*437bfbebSnyanmisaka         break;
123*437bfbebSnyanmisaka     case 11:
124*437bfbebSnyanmisaka         p_regs->sw81.num_ref_idx11 = val;
125*437bfbebSnyanmisaka         break;
126*437bfbebSnyanmisaka     case 12:
127*437bfbebSnyanmisaka         p_regs->sw82.num_ref_idx12 = val;
128*437bfbebSnyanmisaka         break;
129*437bfbebSnyanmisaka     case 13:
130*437bfbebSnyanmisaka         p_regs->sw82.num_ref_idx13 = val;
131*437bfbebSnyanmisaka         break;
132*437bfbebSnyanmisaka     case 14:
133*437bfbebSnyanmisaka         p_regs->sw83.num_ref_idx14 = val;
134*437bfbebSnyanmisaka         break;
135*437bfbebSnyanmisaka     case 15:
136*437bfbebSnyanmisaka         p_regs->sw83.num_ref_idx15 = val;
137*437bfbebSnyanmisaka         break;
138*437bfbebSnyanmisaka     default:
139*437bfbebSnyanmisaka         break;
140*437bfbebSnyanmisaka     }
141*437bfbebSnyanmisaka 
142*437bfbebSnyanmisaka     return MPP_OK;
143*437bfbebSnyanmisaka }
144*437bfbebSnyanmisaka 
set_refer_pic_list_p(H264dVdpuRegs_t * p_regs,RK_U32 i,RK_U16 val)145*437bfbebSnyanmisaka static MPP_RET set_refer_pic_list_p(H264dVdpuRegs_t *p_regs, RK_U32 i,
146*437bfbebSnyanmisaka                                     RK_U16 val)
147*437bfbebSnyanmisaka {
148*437bfbebSnyanmisaka     switch (i) {
149*437bfbebSnyanmisaka     case 0:
150*437bfbebSnyanmisaka         p_regs->sw106.init_reflist_pf0 = val;
151*437bfbebSnyanmisaka         break;
152*437bfbebSnyanmisaka     case 1:
153*437bfbebSnyanmisaka         p_regs->sw106.init_reflist_pf1 = val;
154*437bfbebSnyanmisaka         break;
155*437bfbebSnyanmisaka     case 2:
156*437bfbebSnyanmisaka         p_regs->sw106.init_reflist_pf2 = val;
157*437bfbebSnyanmisaka         break;
158*437bfbebSnyanmisaka     case 3:
159*437bfbebSnyanmisaka         p_regs->sw106.init_reflist_pf3 = val;
160*437bfbebSnyanmisaka         break;
161*437bfbebSnyanmisaka     case 4:
162*437bfbebSnyanmisaka         p_regs->sw74.init_reflist_pf4 = val;
163*437bfbebSnyanmisaka         break;
164*437bfbebSnyanmisaka     case 5:
165*437bfbebSnyanmisaka         p_regs->sw74.init_reflist_pf5 = val;
166*437bfbebSnyanmisaka         break;
167*437bfbebSnyanmisaka     case 6:
168*437bfbebSnyanmisaka         p_regs->sw74.init_reflist_pf6 = val;
169*437bfbebSnyanmisaka         break;
170*437bfbebSnyanmisaka     case 7:
171*437bfbebSnyanmisaka         p_regs->sw74.init_reflist_pf7 = val;
172*437bfbebSnyanmisaka         break;
173*437bfbebSnyanmisaka     case 8:
174*437bfbebSnyanmisaka         p_regs->sw74.init_reflist_pf8 = val;
175*437bfbebSnyanmisaka         break;
176*437bfbebSnyanmisaka     case 9:
177*437bfbebSnyanmisaka         p_regs->sw74.init_reflist_pf9 = val;
178*437bfbebSnyanmisaka         break;
179*437bfbebSnyanmisaka     case 10:
180*437bfbebSnyanmisaka         p_regs->sw75.init_reflist_pf10 = val;
181*437bfbebSnyanmisaka         break;
182*437bfbebSnyanmisaka     case 11:
183*437bfbebSnyanmisaka         p_regs->sw75.init_reflist_pf11 = val;
184*437bfbebSnyanmisaka         break;
185*437bfbebSnyanmisaka     case 12:
186*437bfbebSnyanmisaka         p_regs->sw75.init_reflist_pf12 = val;
187*437bfbebSnyanmisaka         break;
188*437bfbebSnyanmisaka     case 13:
189*437bfbebSnyanmisaka         p_regs->sw75.init_reflist_pf13 = val;
190*437bfbebSnyanmisaka         break;
191*437bfbebSnyanmisaka     case 14:
192*437bfbebSnyanmisaka         p_regs->sw75.init_reflist_pf14 = val;
193*437bfbebSnyanmisaka         break;
194*437bfbebSnyanmisaka     case 15:
195*437bfbebSnyanmisaka         p_regs->sw75.init_reflist_pf15 = val;
196*437bfbebSnyanmisaka         break;
197*437bfbebSnyanmisaka     default:
198*437bfbebSnyanmisaka         break;
199*437bfbebSnyanmisaka     }
200*437bfbebSnyanmisaka 
201*437bfbebSnyanmisaka     return MPP_OK;
202*437bfbebSnyanmisaka }
203*437bfbebSnyanmisaka 
set_refer_pic_list_b0(H264dVdpuRegs_t * p_regs,RK_U32 i,RK_U16 val)204*437bfbebSnyanmisaka static MPP_RET set_refer_pic_list_b0(H264dVdpuRegs_t *p_regs, RK_U32 i,
205*437bfbebSnyanmisaka                                      RK_U16 val)
206*437bfbebSnyanmisaka {
207*437bfbebSnyanmisaka     switch (i) {
208*437bfbebSnyanmisaka     case 0:
209*437bfbebSnyanmisaka         p_regs->sw100.init_reflist_df0 = val;
210*437bfbebSnyanmisaka         break;
211*437bfbebSnyanmisaka     case 1:
212*437bfbebSnyanmisaka         p_regs->sw100.init_reflist_df1 = val;
213*437bfbebSnyanmisaka         break;
214*437bfbebSnyanmisaka     case 2:
215*437bfbebSnyanmisaka         p_regs->sw100.init_reflist_df2 = val;
216*437bfbebSnyanmisaka         break;
217*437bfbebSnyanmisaka     case 3:
218*437bfbebSnyanmisaka         p_regs->sw100.init_reflist_df3 = val;
219*437bfbebSnyanmisaka         break;
220*437bfbebSnyanmisaka     case 4:
221*437bfbebSnyanmisaka         p_regs->sw100.init_reflist_df4 = val;
222*437bfbebSnyanmisaka         break;
223*437bfbebSnyanmisaka     case 5:
224*437bfbebSnyanmisaka         p_regs->sw100.init_reflist_df5 = val;
225*437bfbebSnyanmisaka         break;
226*437bfbebSnyanmisaka     case 6:
227*437bfbebSnyanmisaka         p_regs->sw101.init_reflist_df6 = val;
228*437bfbebSnyanmisaka         break;
229*437bfbebSnyanmisaka     case 7:
230*437bfbebSnyanmisaka         p_regs->sw101.init_reflist_df7 = val;
231*437bfbebSnyanmisaka         break;
232*437bfbebSnyanmisaka     case 8:
233*437bfbebSnyanmisaka         p_regs->sw101.init_reflist_df8 = val;
234*437bfbebSnyanmisaka         break;
235*437bfbebSnyanmisaka     case 9:
236*437bfbebSnyanmisaka         p_regs->sw101.init_reflist_df9 = val;
237*437bfbebSnyanmisaka         break;
238*437bfbebSnyanmisaka     case 10:
239*437bfbebSnyanmisaka         p_regs->sw101.init_reflist_df10 = val;
240*437bfbebSnyanmisaka         break;
241*437bfbebSnyanmisaka     case 11:
242*437bfbebSnyanmisaka         p_regs->sw101.init_reflist_df11 = val;
243*437bfbebSnyanmisaka         break;
244*437bfbebSnyanmisaka     case 12:
245*437bfbebSnyanmisaka         p_regs->sw102.init_reflist_df12 = val;
246*437bfbebSnyanmisaka         break;
247*437bfbebSnyanmisaka     case 13:
248*437bfbebSnyanmisaka         p_regs->sw102.init_reflist_df13 = val;
249*437bfbebSnyanmisaka         break;
250*437bfbebSnyanmisaka     case 14:
251*437bfbebSnyanmisaka         p_regs->sw102.init_reflist_df14 = val;
252*437bfbebSnyanmisaka         break;
253*437bfbebSnyanmisaka     case 15:
254*437bfbebSnyanmisaka         p_regs->sw102.init_reflist_df15 = val;
255*437bfbebSnyanmisaka         break;
256*437bfbebSnyanmisaka     default:
257*437bfbebSnyanmisaka         break;
258*437bfbebSnyanmisaka     }
259*437bfbebSnyanmisaka 
260*437bfbebSnyanmisaka     return MPP_OK;
261*437bfbebSnyanmisaka }
262*437bfbebSnyanmisaka 
set_refer_pic_list_b1(H264dVdpuRegs_t * p_regs,RK_U32 i,RK_U16 val)263*437bfbebSnyanmisaka static MPP_RET set_refer_pic_list_b1(H264dVdpuRegs_t *p_regs, RK_U32 i,
264*437bfbebSnyanmisaka                                      RK_U16 val)
265*437bfbebSnyanmisaka {
266*437bfbebSnyanmisaka     switch (i) {
267*437bfbebSnyanmisaka     case 0:
268*437bfbebSnyanmisaka         p_regs->sw103.init_reflist_db0 = val;
269*437bfbebSnyanmisaka         break;
270*437bfbebSnyanmisaka     case 1:
271*437bfbebSnyanmisaka         p_regs->sw103.init_reflist_db1 = val;
272*437bfbebSnyanmisaka         break;
273*437bfbebSnyanmisaka     case 2:
274*437bfbebSnyanmisaka         p_regs->sw103.init_reflist_db2 = val;
275*437bfbebSnyanmisaka         break;
276*437bfbebSnyanmisaka     case 3:
277*437bfbebSnyanmisaka         p_regs->sw103.init_reflist_db3 = val;
278*437bfbebSnyanmisaka         break;
279*437bfbebSnyanmisaka     case 4:
280*437bfbebSnyanmisaka         p_regs->sw103.init_reflist_db4 = val;
281*437bfbebSnyanmisaka         break;
282*437bfbebSnyanmisaka     case 5:
283*437bfbebSnyanmisaka         p_regs->sw103.init_reflist_db5 = val;
284*437bfbebSnyanmisaka         break;
285*437bfbebSnyanmisaka     case 6:
286*437bfbebSnyanmisaka         p_regs->sw104.init_reflist_db6 = val;
287*437bfbebSnyanmisaka         break;
288*437bfbebSnyanmisaka     case 7:
289*437bfbebSnyanmisaka         p_regs->sw104.init_reflist_db7 = val;
290*437bfbebSnyanmisaka         break;
291*437bfbebSnyanmisaka     case 8:
292*437bfbebSnyanmisaka         p_regs->sw104.init_reflist_db8 = val;
293*437bfbebSnyanmisaka         break;
294*437bfbebSnyanmisaka     case 9:
295*437bfbebSnyanmisaka         p_regs->sw104.init_reflist_db9 = val;
296*437bfbebSnyanmisaka         break;
297*437bfbebSnyanmisaka     case 10:
298*437bfbebSnyanmisaka         p_regs->sw104.init_reflist_db10 = val;
299*437bfbebSnyanmisaka         break;
300*437bfbebSnyanmisaka     case 11:
301*437bfbebSnyanmisaka         p_regs->sw104.init_reflist_db11 = val;
302*437bfbebSnyanmisaka         break;
303*437bfbebSnyanmisaka     case 12:
304*437bfbebSnyanmisaka         p_regs->sw105.init_reflist_db12 = val;
305*437bfbebSnyanmisaka         break;
306*437bfbebSnyanmisaka     case 13:
307*437bfbebSnyanmisaka         p_regs->sw105.init_reflist_db13 = val;
308*437bfbebSnyanmisaka         break;
309*437bfbebSnyanmisaka     case 14:
310*437bfbebSnyanmisaka         p_regs->sw105.init_reflist_db14 = val;
311*437bfbebSnyanmisaka         break;
312*437bfbebSnyanmisaka     case 15:
313*437bfbebSnyanmisaka         p_regs->sw105.init_reflist_db15 = val;
314*437bfbebSnyanmisaka         break;
315*437bfbebSnyanmisaka     default:
316*437bfbebSnyanmisaka         break;
317*437bfbebSnyanmisaka     }
318*437bfbebSnyanmisaka 
319*437bfbebSnyanmisaka     return MPP_OK;
320*437bfbebSnyanmisaka }
321*437bfbebSnyanmisaka 
set_refer_pic_base_addr(H264dVdpuRegs_t * p_regs,RK_U32 i,RK_U32 val)322*437bfbebSnyanmisaka static MPP_RET set_refer_pic_base_addr(H264dVdpuRegs_t *p_regs, RK_U32 i,
323*437bfbebSnyanmisaka                                        RK_U32 val)
324*437bfbebSnyanmisaka {
325*437bfbebSnyanmisaka     switch (i) {
326*437bfbebSnyanmisaka     case 0:
327*437bfbebSnyanmisaka         p_regs->sw84.ref0_st_addr = val;
328*437bfbebSnyanmisaka         break;
329*437bfbebSnyanmisaka     case 1:
330*437bfbebSnyanmisaka         p_regs->sw85.ref1_st_addr = val;
331*437bfbebSnyanmisaka         break;
332*437bfbebSnyanmisaka     case 2:
333*437bfbebSnyanmisaka         p_regs->sw86.ref2_st_addr = val;
334*437bfbebSnyanmisaka         break;
335*437bfbebSnyanmisaka     case 3:
336*437bfbebSnyanmisaka         p_regs->sw87.ref3_st_addr = val;
337*437bfbebSnyanmisaka         break;
338*437bfbebSnyanmisaka     case 4:
339*437bfbebSnyanmisaka         p_regs->sw88.ref4_st_addr = val;
340*437bfbebSnyanmisaka         break;
341*437bfbebSnyanmisaka     case 5:
342*437bfbebSnyanmisaka         p_regs->sw89.ref5_st_addr = val;
343*437bfbebSnyanmisaka         break;
344*437bfbebSnyanmisaka     case 6:
345*437bfbebSnyanmisaka         p_regs->sw90.ref6_st_addr = val;
346*437bfbebSnyanmisaka         break;
347*437bfbebSnyanmisaka     case 7:
348*437bfbebSnyanmisaka         p_regs->sw91.ref7_st_addr = val;
349*437bfbebSnyanmisaka         break;
350*437bfbebSnyanmisaka     case 8:
351*437bfbebSnyanmisaka         p_regs->sw92.ref8_st_addr = val;
352*437bfbebSnyanmisaka         break;
353*437bfbebSnyanmisaka     case 9:
354*437bfbebSnyanmisaka         p_regs->sw93.ref9_st_addr = val;
355*437bfbebSnyanmisaka         break;
356*437bfbebSnyanmisaka     case 10:
357*437bfbebSnyanmisaka         p_regs->sw94.ref10_st_addr = val;
358*437bfbebSnyanmisaka         break;
359*437bfbebSnyanmisaka     case 11:
360*437bfbebSnyanmisaka         p_regs->sw95.ref11_st_addr = val;
361*437bfbebSnyanmisaka         break;
362*437bfbebSnyanmisaka     case 12:
363*437bfbebSnyanmisaka         p_regs->sw96.ref12_st_addr = val;
364*437bfbebSnyanmisaka         break;
365*437bfbebSnyanmisaka     case 13:
366*437bfbebSnyanmisaka         p_regs->sw97.ref13_st_addr = val;
367*437bfbebSnyanmisaka         break;
368*437bfbebSnyanmisaka     case 14:
369*437bfbebSnyanmisaka         p_regs->sw98.ref14_st_addr = val;
370*437bfbebSnyanmisaka         break;
371*437bfbebSnyanmisaka     case 15:
372*437bfbebSnyanmisaka         p_regs->sw99.ref15_st_addr = val;
373*437bfbebSnyanmisaka         break;
374*437bfbebSnyanmisaka     default:
375*437bfbebSnyanmisaka         break;
376*437bfbebSnyanmisaka     }
377*437bfbebSnyanmisaka     return MPP_OK;
378*437bfbebSnyanmisaka }
379*437bfbebSnyanmisaka 
set_pic_regs(H264dHalCtx_t * p_hal,H264dVdpuRegs_t * p_regs)380*437bfbebSnyanmisaka static MPP_RET set_pic_regs(H264dHalCtx_t *p_hal, H264dVdpuRegs_t *p_regs)
381*437bfbebSnyanmisaka {
382*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
383*437bfbebSnyanmisaka 
384*437bfbebSnyanmisaka     p_regs->sw110.pic_mb_w = p_hal->pp->wFrameWidthInMbsMinus1 + 1;
385*437bfbebSnyanmisaka     p_regs->sw110.pic_mb_h = (2 - p_hal->pp->frame_mbs_only_flag)
386*437bfbebSnyanmisaka                              * (p_hal->pp->wFrameHeightInMbsMinus1 + 1);
387*437bfbebSnyanmisaka 
388*437bfbebSnyanmisaka     return ret = MPP_OK;
389*437bfbebSnyanmisaka }
390*437bfbebSnyanmisaka 
set_vlc_regs(H264dHalCtx_t * p_hal,H264dVdpuRegs_t * p_regs)391*437bfbebSnyanmisaka static MPP_RET set_vlc_regs(H264dHalCtx_t *p_hal, H264dVdpuRegs_t *p_regs)
392*437bfbebSnyanmisaka {
393*437bfbebSnyanmisaka     RK_U32 i = 0;
394*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
395*437bfbebSnyanmisaka     DXVA_PicParams_H264_MVC *pp = p_hal->pp;
396*437bfbebSnyanmisaka     RK_U32 validFlags = 0;
397*437bfbebSnyanmisaka     RK_U32 longTermTmp = 0, longTermflags = 0;
398*437bfbebSnyanmisaka 
399*437bfbebSnyanmisaka     p_regs->sw57.dec_wr_extmen_dis = 0;
400*437bfbebSnyanmisaka     p_regs->sw57.rlc_mode_en = 0;
401*437bfbebSnyanmisaka     p_regs->sw51.qp_init_val = pp->pic_init_qp_minus26 + 26;
402*437bfbebSnyanmisaka     p_regs->sw114.max_refidx0 = pp->num_ref_idx_l0_active_minus1 + 1;
403*437bfbebSnyanmisaka     p_regs->sw111.max_refnum = pp->num_ref_frames;
404*437bfbebSnyanmisaka     p_regs->sw112.cur_frm_len = pp->log2_max_frame_num_minus4 + 4;
405*437bfbebSnyanmisaka     p_regs->sw112.curfrm_num = pp->frame_num;
406*437bfbebSnyanmisaka     p_regs->sw115.const_intra_en = pp->constrained_intra_pred_flag;
407*437bfbebSnyanmisaka     p_regs->sw112.dblk_ctrl_flag = pp->deblocking_filter_control_present_flag;
408*437bfbebSnyanmisaka     p_regs->sw112.rpcp_flag = pp->redundant_pic_cnt_present_flag;
409*437bfbebSnyanmisaka     p_regs->sw113.refpic_mk_len = p_hal->slice_long[0].drpm_used_bitlen;
410*437bfbebSnyanmisaka     p_regs->sw115.idr_pic_flag = p_hal->slice_long[0].idr_flag;
411*437bfbebSnyanmisaka     p_regs->sw113.idr_pic_id = p_hal->slice_long[0].idr_pic_id;
412*437bfbebSnyanmisaka     p_regs->sw114.pps_id = p_hal->slice_long[0].active_pps_id;
413*437bfbebSnyanmisaka     p_regs->sw114.poc_field_len = p_hal->slice_long[0].poc_used_bitlen;
414*437bfbebSnyanmisaka     /* reference picture flags, TODO separate fields */
415*437bfbebSnyanmisaka     if (pp->field_pic_flag) {
416*437bfbebSnyanmisaka         for (i = 0; i < 32; i++) {
417*437bfbebSnyanmisaka             if (pp->RefFrameList[i / 2].bPicEntry == 0xff) { //!< invalid
418*437bfbebSnyanmisaka                 longTermflags <<= 1;
419*437bfbebSnyanmisaka                 validFlags <<= 1;
420*437bfbebSnyanmisaka             } else {
421*437bfbebSnyanmisaka                 longTermTmp = pp->RefFrameList[i / 2].AssociatedFlag; //!< get long term flag
422*437bfbebSnyanmisaka                 longTermflags = (longTermflags << 1) | longTermTmp;
423*437bfbebSnyanmisaka 
424*437bfbebSnyanmisaka                 validFlags = (validFlags << 1)
425*437bfbebSnyanmisaka                              | ((pp->UsedForReferenceFlags >> i) & 0x01);
426*437bfbebSnyanmisaka             }
427*437bfbebSnyanmisaka         }
428*437bfbebSnyanmisaka         p_regs->sw107.refpic_term_flag = longTermflags;
429*437bfbebSnyanmisaka         p_regs->sw108.refpic_valid_flag = validFlags;
430*437bfbebSnyanmisaka     } else {
431*437bfbebSnyanmisaka         for (i = 0; i < 16; i++) {
432*437bfbebSnyanmisaka             if (pp->RefFrameList[i].bPicEntry == 0xff) {  //!< invalid
433*437bfbebSnyanmisaka                 longTermflags <<= 1;
434*437bfbebSnyanmisaka                 validFlags <<= 1;
435*437bfbebSnyanmisaka             } else {
436*437bfbebSnyanmisaka                 RK_U32 use_flag = (pp->UsedForReferenceFlags >> (2 * i)) & 0x03;
437*437bfbebSnyanmisaka 
438*437bfbebSnyanmisaka                 longTermTmp = pp->RefFrameList[i].AssociatedFlag;
439*437bfbebSnyanmisaka                 longTermflags = (longTermflags << 1) | longTermTmp;
440*437bfbebSnyanmisaka                 validFlags = (validFlags << 1) | (use_flag > 0);
441*437bfbebSnyanmisaka             }
442*437bfbebSnyanmisaka         }
443*437bfbebSnyanmisaka         p_regs->sw107.refpic_term_flag = (longTermflags << 16);
444*437bfbebSnyanmisaka         p_regs->sw108.refpic_valid_flag = (validFlags << 16);
445*437bfbebSnyanmisaka     }
446*437bfbebSnyanmisaka 
447*437bfbebSnyanmisaka     for (i = 0; i < 16; i++) {
448*437bfbebSnyanmisaka         if (pp->RefFrameList[i].bPicEntry != 0xff) { //!< valid
449*437bfbebSnyanmisaka             if (pp->RefFrameList[i].AssociatedFlag) { //!< longterm flag
450*437bfbebSnyanmisaka                 set_refer_pic_idx(p_regs, i, pp->LongTermPicNumList[i]); //!< pic_num
451*437bfbebSnyanmisaka             } else {
452*437bfbebSnyanmisaka                 set_refer_pic_idx(p_regs, i, pp->FrameNumList[i]); //< frame_num
453*437bfbebSnyanmisaka             }
454*437bfbebSnyanmisaka         }
455*437bfbebSnyanmisaka     }
456*437bfbebSnyanmisaka     p_regs->sw57.rd_cnt_tab_en = 1;
457*437bfbebSnyanmisaka     //!< set poc to buffer
458*437bfbebSnyanmisaka     {
459*437bfbebSnyanmisaka         H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
460*437bfbebSnyanmisaka         RK_U32 *ptr = (RK_U32 *)reg_ctx->poc_ptr;
461*437bfbebSnyanmisaka 
462*437bfbebSnyanmisaka         //!< set reference reorder poc
463*437bfbebSnyanmisaka         for (i = 0; i < 32; i++) {
464*437bfbebSnyanmisaka             if (pp->RefFrameList[i / 2].bPicEntry != 0xff) {
465*437bfbebSnyanmisaka                 *ptr++ = pp->FieldOrderCntList[i / 2][i & 0x1];
466*437bfbebSnyanmisaka             } else {
467*437bfbebSnyanmisaka                 *ptr++ = 0;
468*437bfbebSnyanmisaka             }
469*437bfbebSnyanmisaka         }
470*437bfbebSnyanmisaka         //!< set current poc
471*437bfbebSnyanmisaka         if (pp->field_pic_flag || !pp->MbaffFrameFlag) {
472*437bfbebSnyanmisaka             if (pp->field_pic_flag)
473*437bfbebSnyanmisaka                 *ptr++ = pp->CurrFieldOrderCnt[pp->CurrPic.AssociatedFlag ? 1 : 0];
474*437bfbebSnyanmisaka             else
475*437bfbebSnyanmisaka                 *ptr++ = MPP_MIN(pp->CurrFieldOrderCnt[0], pp->CurrFieldOrderCnt[1]);
476*437bfbebSnyanmisaka         } else {
477*437bfbebSnyanmisaka             *ptr++ = pp->CurrFieldOrderCnt[0];
478*437bfbebSnyanmisaka             *ptr++ = pp->CurrFieldOrderCnt[1];
479*437bfbebSnyanmisaka         }
480*437bfbebSnyanmisaka 
481*437bfbebSnyanmisaka #if DEBUG_REF_LIST
482*437bfbebSnyanmisaka         {
483*437bfbebSnyanmisaka             H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
484*437bfbebSnyanmisaka             RK_U32 *ptr_tmp = (RK_U32 *)reg_ctx->poc_ptr;
485*437bfbebSnyanmisaka             RK_U32 *ref_reg = &p_regs->sw76;
486*437bfbebSnyanmisaka             char file_name[128];
487*437bfbebSnyanmisaka             sprintf(file_name, "/sdcard/test/mpp_pocbase_log.txt");
488*437bfbebSnyanmisaka             FILE *fp = fopen(file_name, "ab");
489*437bfbebSnyanmisaka             char buf[1024];
490*437bfbebSnyanmisaka             RK_S32 buf_len = 0, buf_size = sizeof(buf) - 1;
491*437bfbebSnyanmisaka 
492*437bfbebSnyanmisaka             buf_len += snprintf(buf + buf_len, buf_size - buf_len, "=== poc_base filed %d fram_num %d ===\n",
493*437bfbebSnyanmisaka                                 pp->field_pic_flag || !pp->MbaffFrameFlag, pp->frame_num);
494*437bfbebSnyanmisaka             for (; ptr_tmp < ptr; ptr_tmp++)
495*437bfbebSnyanmisaka                 buf_len += snprintf(buf + buf_len, buf_size - buf_len, "poc 0x%08x\n", *ptr_tmp);
496*437bfbebSnyanmisaka             buf_len += snprintf(buf + buf_len, buf_size - buf_len, "term_flag 0x%08x refpic_valid_flag 0x%08x \n",
497*437bfbebSnyanmisaka                                 longTermflags, validFlags);
498*437bfbebSnyanmisaka             for (i = 0; i < 8; i++)
499*437bfbebSnyanmisaka                 buf_len += snprintf(buf + buf_len, buf_size - buf_len, "ref[%d] 0x%08x\n", i, ref_reg[i]);
500*437bfbebSnyanmisaka             fprintf(fp, "%s", buf);
501*437bfbebSnyanmisaka 
502*437bfbebSnyanmisaka             fflush(fp);
503*437bfbebSnyanmisaka             fclose(fp);
504*437bfbebSnyanmisaka         }
505*437bfbebSnyanmisaka #endif
506*437bfbebSnyanmisaka     }
507*437bfbebSnyanmisaka     p_regs->sw115.cabac_en = pp->entropy_coding_mode_flag;
508*437bfbebSnyanmisaka     //!< stream position update
509*437bfbebSnyanmisaka     {
510*437bfbebSnyanmisaka         MppBuffer bitstream_buf = NULL;
511*437bfbebSnyanmisaka         p_regs->sw57.st_code_exit = 1;
512*437bfbebSnyanmisaka         mpp_buf_slot_get_prop(p_hal->packet_slots,
513*437bfbebSnyanmisaka                               p_hal->in_task->input,
514*437bfbebSnyanmisaka                               SLOT_BUFFER, &bitstream_buf);
515*437bfbebSnyanmisaka         p_regs->sw109.strm_start_bit = 0; //!< sodb stream start bit
516*437bfbebSnyanmisaka         p_regs->sw64.rlc_vlc_st_adr = mpp_buffer_get_fd(bitstream_buf);
517*437bfbebSnyanmisaka         p_regs->sw51.stream_len = p_hal->strm_len;
518*437bfbebSnyanmisaka     }
519*437bfbebSnyanmisaka 
520*437bfbebSnyanmisaka     return ret = MPP_OK;
521*437bfbebSnyanmisaka }
522*437bfbebSnyanmisaka 
set_ref_regs(H264dHalCtx_t * p_hal,H264dVdpuRegs_t * p_regs)523*437bfbebSnyanmisaka static MPP_RET set_ref_regs(H264dHalCtx_t *p_hal, H264dVdpuRegs_t *p_regs)
524*437bfbebSnyanmisaka {
525*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
526*437bfbebSnyanmisaka     RK_U32 i = 0;
527*437bfbebSnyanmisaka     RK_U32 num_refs = 0;
528*437bfbebSnyanmisaka     RK_U32 num_reorder = 0;
529*437bfbebSnyanmisaka     H264dRefsList_t m_lists[3][16];
530*437bfbebSnyanmisaka     DXVA_PicParams_H264_MVC  *pp = p_hal->pp;
531*437bfbebSnyanmisaka     RK_U32 max_frame_num = 1 << (pp->log2_max_frame_num_minus4 + 4);
532*437bfbebSnyanmisaka 
533*437bfbebSnyanmisaka     // init list
534*437bfbebSnyanmisaka     memset(m_lists, 0, sizeof(m_lists));
535*437bfbebSnyanmisaka     for (i = 0; i < 16; i++) {
536*437bfbebSnyanmisaka         RK_U32 ref_flag = pp->UsedForReferenceFlags >> (2 * i) & 0x3;
537*437bfbebSnyanmisaka 
538*437bfbebSnyanmisaka         m_lists[0][i].idx = i;
539*437bfbebSnyanmisaka         if (ref_flag) {
540*437bfbebSnyanmisaka             num_refs++;
541*437bfbebSnyanmisaka             m_lists[0][i].cur_poc = pp->CurrPic.AssociatedFlag
542*437bfbebSnyanmisaka                                     ? pp->CurrFieldOrderCnt[1] : pp->CurrFieldOrderCnt[0];
543*437bfbebSnyanmisaka             m_lists[0][i].ref_flag = ref_flag;
544*437bfbebSnyanmisaka             m_lists[0][i].lt_flag = pp->RefFrameList[i].AssociatedFlag;
545*437bfbebSnyanmisaka             if (m_lists[0][i].lt_flag) {
546*437bfbebSnyanmisaka                 m_lists[0][i].ref_picnum = pp->LongTermPicNumList[i];
547*437bfbebSnyanmisaka             } else {
548*437bfbebSnyanmisaka                 m_lists[0][i].ref_picnum = pp->FrameNumList[i] > pp->frame_num ?
549*437bfbebSnyanmisaka                                            (pp->FrameNumList[i] - max_frame_num) :
550*437bfbebSnyanmisaka                                            pp->FrameNumList[i];
551*437bfbebSnyanmisaka             }
552*437bfbebSnyanmisaka 
553*437bfbebSnyanmisaka             if (ref_flag == 3) {
554*437bfbebSnyanmisaka                 m_lists[0][i].ref_poc = MPP_MIN(pp->FieldOrderCntList[i][0], pp->FieldOrderCntList[i][1]);
555*437bfbebSnyanmisaka             } else if (ref_flag & 0x1) {
556*437bfbebSnyanmisaka                 m_lists[0][i].ref_poc = pp->FieldOrderCntList[i][0];
557*437bfbebSnyanmisaka             } else if (ref_flag & 0x2) {
558*437bfbebSnyanmisaka                 m_lists[0][i].ref_poc = pp->FieldOrderCntList[i][1];
559*437bfbebSnyanmisaka             }
560*437bfbebSnyanmisaka #if DEBUG_REF_LIST
561*437bfbebSnyanmisaka             mpp_log("i %d ref_pic_num %d lt_flag %d ref_flag %d ref_poc %d cur_poc %d\n",
562*437bfbebSnyanmisaka                     i, m_lists[0][i].ref_picnum, m_lists[0][i].lt_flag, ref_flag,
563*437bfbebSnyanmisaka                     m_lists[0][i].ref_poc, m_lists[0][i].cur_poc);
564*437bfbebSnyanmisaka #endif
565*437bfbebSnyanmisaka             num_reorder = i + 1;
566*437bfbebSnyanmisaka         }
567*437bfbebSnyanmisaka     }
568*437bfbebSnyanmisaka     /*
569*437bfbebSnyanmisaka      * the value of num_reorder may be greater than num_refs,
570*437bfbebSnyanmisaka      * e.g. v: valid  x: invalid
571*437bfbebSnyanmisaka      *      num_refs = 3, num_reorder = 4
572*437bfbebSnyanmisaka      *      the index 1 will be reorder to the end
573*437bfbebSnyanmisaka      *   ┌─┬─┬─┬─┬─┬─┬─┐
574*437bfbebSnyanmisaka      *   │0│1│2│3│.│.│F│
575*437bfbebSnyanmisaka      *   ├─┼─┼─┼─┼─┼─┼─┤
576*437bfbebSnyanmisaka      *   │v│x│v│v│x│x│x│
577*437bfbebSnyanmisaka      *   └─┴─┴─┴─┴─┴─┴─┘
578*437bfbebSnyanmisaka      */
579*437bfbebSnyanmisaka     memcpy(m_lists[1], m_lists[0], sizeof(m_lists[0]));
580*437bfbebSnyanmisaka     memcpy(m_lists[2], m_lists[0], sizeof(m_lists[0]));
581*437bfbebSnyanmisaka     qsort(m_lists[0], num_reorder, sizeof(m_lists[0][0]), compare_p);
582*437bfbebSnyanmisaka     qsort(m_lists[1], num_reorder, sizeof(m_lists[1][0]), compare_b0);
583*437bfbebSnyanmisaka     qsort(m_lists[2], num_reorder, sizeof(m_lists[2][0]), compare_b1);
584*437bfbebSnyanmisaka     if (num_refs > 1 && !p_hal->pp->field_pic_flag) {
585*437bfbebSnyanmisaka         if (!memcmp(m_lists[1], m_lists[2], sizeof(m_lists[1]))) {
586*437bfbebSnyanmisaka             MPP_SWAP(H264dRefsList_t, m_lists[2][0], m_lists[2][1]);
587*437bfbebSnyanmisaka         }
588*437bfbebSnyanmisaka     }
589*437bfbebSnyanmisaka 
590*437bfbebSnyanmisaka     //!< list0 list1 listP
591*437bfbebSnyanmisaka     for (i = 0; i < 16; i++) {
592*437bfbebSnyanmisaka         set_refer_pic_list_p(p_regs, i, m_lists[0][i].idx);
593*437bfbebSnyanmisaka         set_refer_pic_list_b0(p_regs, i, m_lists[1][i].idx);
594*437bfbebSnyanmisaka         set_refer_pic_list_b1(p_regs, i, m_lists[2][i].idx);
595*437bfbebSnyanmisaka     }
596*437bfbebSnyanmisaka #if DEBUG_REF_LIST
597*437bfbebSnyanmisaka     {
598*437bfbebSnyanmisaka         char file_name[128]; \
599*437bfbebSnyanmisaka         sprintf(file_name, "/sdcard/test/mpp2_RefPicList_log.txt"); \
600*437bfbebSnyanmisaka         FILE *fp = fopen(file_name, "ab"); \
601*437bfbebSnyanmisaka         char buf[1024];
602*437bfbebSnyanmisaka         RK_S32 buf_len = 0, buf_size = sizeof(buf) - 1;
603*437bfbebSnyanmisaka         // fwrite(buf, 1, size, fp);
604*437bfbebSnyanmisaka         buf_len += snprintf(buf + buf_len, buf_size - buf_len, "frame_num %d field %d bottom %d\n",
605*437bfbebSnyanmisaka                             pp->frame_num, pp->field_pic_flag, pp->CurrPic.AssociatedFlag);
606*437bfbebSnyanmisaka         buf_len += snprintf(buf + buf_len, buf_size - buf_len, "list0 : ");
607*437bfbebSnyanmisaka         for (i = 0; i < 16; i++)
608*437bfbebSnyanmisaka             buf_len += snprintf(buf + buf_len, buf_size - buf_len, " %04d", m_lists[1][i]);
609*437bfbebSnyanmisaka         fprintf(fp, "%s\n", buf);
610*437bfbebSnyanmisaka 
611*437bfbebSnyanmisaka         buf_len = 0;
612*437bfbebSnyanmisaka         buf_len += snprintf(buf + buf_len, buf_size - buf_len, "list1 : ");
613*437bfbebSnyanmisaka         for (i = 0; i < 16; i++)
614*437bfbebSnyanmisaka             buf_len += snprintf(buf + buf_len, buf_size - buf_len, " %04d", m_lists[2][i]);
615*437bfbebSnyanmisaka         fprintf(fp, "%s\n", buf);
616*437bfbebSnyanmisaka 
617*437bfbebSnyanmisaka         buf_len = 0;
618*437bfbebSnyanmisaka         buf_len += snprintf(buf + buf_len, buf_size - buf_len, "listP : ");
619*437bfbebSnyanmisaka         for (i = 0; i < 16; i++)
620*437bfbebSnyanmisaka             buf_len += snprintf(buf + buf_len, buf_size - buf_len, " %04d", m_lists[0][i]);
621*437bfbebSnyanmisaka         fprintf(fp, "%s\n", buf);
622*437bfbebSnyanmisaka 
623*437bfbebSnyanmisaka         fflush(fp); \
624*437bfbebSnyanmisaka         fclose(fp); \
625*437bfbebSnyanmisaka     }
626*437bfbebSnyanmisaka #endif
627*437bfbebSnyanmisaka 
628*437bfbebSnyanmisaka     return ret = MPP_OK;
629*437bfbebSnyanmisaka }
630*437bfbebSnyanmisaka 
set_asic_regs(H264dHalCtx_t * p_hal,H264dVdpuRegs_t * p_regs)631*437bfbebSnyanmisaka static MPP_RET set_asic_regs(H264dHalCtx_t *p_hal, H264dVdpuRegs_t *p_regs)
632*437bfbebSnyanmisaka {
633*437bfbebSnyanmisaka     RK_U32 i = 0, j = 0;
634*437bfbebSnyanmisaka     RK_U32 outPhyAddr = 0;
635*437bfbebSnyanmisaka     MppBuffer frame_buf = NULL;
636*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
637*437bfbebSnyanmisaka     DXVA_PicParams_H264_MVC *pp = p_hal->pp;
638*437bfbebSnyanmisaka     DXVA_Slice_H264_Long *p_long = &p_hal->slice_long[0];
639*437bfbebSnyanmisaka 
640*437bfbebSnyanmisaka     {
641*437bfbebSnyanmisaka #if DEBUG_REF_LIST
642*437bfbebSnyanmisaka         char file_name[128]; \
643*437bfbebSnyanmisaka         sprintf(file_name, "/sdcard/test/mpp2_dpb_log.txt"); \
644*437bfbebSnyanmisaka         FILE *fp = fopen(file_name, "ab"); \
645*437bfbebSnyanmisaka         char buf[2048];
646*437bfbebSnyanmisaka         static RK_U32 num = 0;
647*437bfbebSnyanmisaka         RK_S32 buf_len = 0, buf_size = sizeof(buf) - 1;
648*437bfbebSnyanmisaka 
649*437bfbebSnyanmisaka         buf_len += snprintf(buf + buf_len, buf_size - buf_len, "cnt %d frame_num %d field %d bottom %d\n",
650*437bfbebSnyanmisaka                             num++, pp->frame_num, pp->field_pic_flag, pp->CurrPic.AssociatedFlag);
651*437bfbebSnyanmisaka #endif
652*437bfbebSnyanmisaka         for (i = 0, j = 0xff; i < MPP_ARRAY_ELEMS(pp->RefFrameList); i++) {
653*437bfbebSnyanmisaka             RK_U32 val = 0;
654*437bfbebSnyanmisaka             RK_U32 top_closer = 0;
655*437bfbebSnyanmisaka             RK_U32 field_flag = 0;
656*437bfbebSnyanmisaka             RK_S32 cur_poc = 0;
657*437bfbebSnyanmisaka             RK_U32 used_flag = 0;
658*437bfbebSnyanmisaka 
659*437bfbebSnyanmisaka             if (pp->RefFrameList[i].bPicEntry != 0xff) {
660*437bfbebSnyanmisaka                 mpp_buf_slot_get_prop(p_hal->frame_slots,
661*437bfbebSnyanmisaka                                       pp->RefFrameList[i].Index7Bits,
662*437bfbebSnyanmisaka                                       SLOT_BUFFER, &frame_buf); //!< reference phy addr
663*437bfbebSnyanmisaka                 j = i;
664*437bfbebSnyanmisaka #if DEBUG_REF_LIST
665*437bfbebSnyanmisaka                 buf_len += snprintf(buf + buf_len, buf_size - buf_len, "refPicList[%d], frame_num=%d, poc0=%d, poc1=%d\n",
666*437bfbebSnyanmisaka                                     i, pp->FrameNumList[i], pp->FieldOrderCntList[i][0], pp->FieldOrderCntList[i][1]);
667*437bfbebSnyanmisaka #endif
668*437bfbebSnyanmisaka             } else {
669*437bfbebSnyanmisaka                 mpp_buf_slot_get_prop(p_hal->frame_slots,
670*437bfbebSnyanmisaka                                       pp->CurrPic.Index7Bits,
671*437bfbebSnyanmisaka                                       SLOT_BUFFER, &frame_buf); //!< current out phy addr
672*437bfbebSnyanmisaka             }
673*437bfbebSnyanmisaka 
674*437bfbebSnyanmisaka             field_flag = ((pp->RefPicFiledFlags >> i) & 0x1) ? 0x2 : 0;
675*437bfbebSnyanmisaka             cur_poc = pp->CurrPic.AssociatedFlag
676*437bfbebSnyanmisaka                       ? pp->CurrFieldOrderCnt[1] : pp->CurrFieldOrderCnt[0];
677*437bfbebSnyanmisaka             used_flag = ((pp->UsedForReferenceFlags >> (2 * i)) & 0x3);
678*437bfbebSnyanmisaka             if (used_flag & 0x3) {
679*437bfbebSnyanmisaka                 top_closer = MPP_ABS(pp->FieldOrderCntList[i][0] - cur_poc) <
680*437bfbebSnyanmisaka                              MPP_ABS(pp->FieldOrderCntList[i][1] - cur_poc) ? 0x1 : 0;
681*437bfbebSnyanmisaka             } else if (used_flag & 0x2) {
682*437bfbebSnyanmisaka                 top_closer = 0;
683*437bfbebSnyanmisaka             } else if (used_flag & 0x1) {
684*437bfbebSnyanmisaka                 top_closer = 1;
685*437bfbebSnyanmisaka             }
686*437bfbebSnyanmisaka             val = top_closer | field_flag;
687*437bfbebSnyanmisaka             if (val) {
688*437bfbebSnyanmisaka                 mpp_dev_set_reg_offset(p_hal->dev, vdpu2_ref_idx[i], val);
689*437bfbebSnyanmisaka #if DEBUG_REF_LIST
690*437bfbebSnyanmisaka                 buf_len += snprintf(buf + buf_len, buf_size - buf_len, "ref_offset[%d] %d\n",
691*437bfbebSnyanmisaka                                     i, val);
692*437bfbebSnyanmisaka #endif
693*437bfbebSnyanmisaka             }
694*437bfbebSnyanmisaka             set_refer_pic_base_addr(p_regs, i, mpp_buffer_get_fd(frame_buf));
695*437bfbebSnyanmisaka         }
696*437bfbebSnyanmisaka #if DEBUG_REF_LIST
697*437bfbebSnyanmisaka         fprintf(fp, "%s\n", buf);
698*437bfbebSnyanmisaka         fflush(fp);
699*437bfbebSnyanmisaka         fclose(fp);
700*437bfbebSnyanmisaka #endif
701*437bfbebSnyanmisaka     }
702*437bfbebSnyanmisaka     /* inter-view reference picture */
703*437bfbebSnyanmisaka     {
704*437bfbebSnyanmisaka         H264dVdpuPriv_t *priv = (H264dVdpuPriv_t *)p_hal->priv;
705*437bfbebSnyanmisaka         if (pp->curr_layer_id && priv->ilt_dpb && priv->ilt_dpb->valid) {
706*437bfbebSnyanmisaka             mpp_buf_slot_get_prop(p_hal->frame_slots,
707*437bfbebSnyanmisaka                                   priv->ilt_dpb->slot_index,
708*437bfbebSnyanmisaka                                   SLOT_BUFFER, &frame_buf);
709*437bfbebSnyanmisaka             p_regs->sw99.ref15_st_addr = mpp_buffer_get_fd(frame_buf); //!< inter-view base, ref15
710*437bfbebSnyanmisaka             p_regs->sw108.refpic_valid_flag |= (pp->field_pic_flag
711*437bfbebSnyanmisaka                                                 ? 0x3 : 0x10000);
712*437bfbebSnyanmisaka         }
713*437bfbebSnyanmisaka     }
714*437bfbebSnyanmisaka     p_regs->sw50.dec_fixed_quant = pp->curr_layer_id; //!< VDPU_MVC_E
715*437bfbebSnyanmisaka     p_regs->sw50.dblk_flt_dis = 0; //!< filterDisable = 0;
716*437bfbebSnyanmisaka     mpp_buf_slot_get_prop(p_hal->frame_slots,
717*437bfbebSnyanmisaka                           pp->CurrPic.Index7Bits,
718*437bfbebSnyanmisaka                           SLOT_BUFFER, &frame_buf); //!< current out phy addr
719*437bfbebSnyanmisaka     outPhyAddr = mpp_buffer_get_fd(frame_buf);
720*437bfbebSnyanmisaka     if (pp->field_pic_flag && pp->CurrPic.AssociatedFlag) {
721*437bfbebSnyanmisaka         mpp_dev_set_reg_offset(p_hal->dev, 63, ((pp->wFrameWidthInMbsMinus1 + 1) * 16));
722*437bfbebSnyanmisaka     }
723*437bfbebSnyanmisaka     p_regs->sw63.dec_out_st_adr = outPhyAddr; //!< outPhyAddr, pp->CurrPic.Index7Bits
724*437bfbebSnyanmisaka     p_regs->sw110.flt_offset_cb_qp = pp->chroma_qp_index_offset;
725*437bfbebSnyanmisaka     p_regs->sw110.flt_offset_cr_qp = pp->second_chroma_qp_index_offset;
726*437bfbebSnyanmisaka     /* set default value for register[41] to avoid illegal translation fd */
727*437bfbebSnyanmisaka     {
728*437bfbebSnyanmisaka         RK_U32 dirMvOffset = 0;
729*437bfbebSnyanmisaka         RK_U32 picSizeInMbs = 0;
730*437bfbebSnyanmisaka 
731*437bfbebSnyanmisaka         picSizeInMbs = p_hal->pp->wFrameWidthInMbsMinus1 + 1;
732*437bfbebSnyanmisaka         picSizeInMbs = picSizeInMbs
733*437bfbebSnyanmisaka                        * (2 - pp->frame_mbs_only_flag) * (pp->wFrameHeightInMbsMinus1 + 1);
734*437bfbebSnyanmisaka         dirMvOffset = picSizeInMbs
735*437bfbebSnyanmisaka                       * ((p_hal->pp->chroma_format_idc == 0) ? 256 : 384);
736*437bfbebSnyanmisaka         dirMvOffset += (pp->field_pic_flag && pp->CurrPic.AssociatedFlag)
737*437bfbebSnyanmisaka                        ? (picSizeInMbs * 32) : 0;
738*437bfbebSnyanmisaka         if (dirMvOffset) {
739*437bfbebSnyanmisaka             RK_U32 offset = mpp_get_ioctl_version() ? dirMvOffset : dirMvOffset >> 4;
740*437bfbebSnyanmisaka             mpp_dev_set_reg_offset(p_hal->dev, 62, offset);
741*437bfbebSnyanmisaka         }
742*437bfbebSnyanmisaka         p_regs->sw62.dmmv_st_adr = mpp_buffer_get_fd(frame_buf);
743*437bfbebSnyanmisaka     }
744*437bfbebSnyanmisaka     p_regs->sw57.dmmv_wr_en = (p_long->nal_ref_idc != 0) ? 1 : 0; //!< defalut set 1
745*437bfbebSnyanmisaka     p_regs->sw115.dlmv_method_en = pp->direct_8x8_inference_flag;
746*437bfbebSnyanmisaka     p_regs->sw115.weight_pred_en = pp->weighted_pred_flag;
747*437bfbebSnyanmisaka     p_regs->sw111.wp_bslice_sel = pp->weighted_bipred_idc;
748*437bfbebSnyanmisaka     p_regs->sw114.max_refidx1 = (pp->num_ref_idx_l1_active_minus1 + 1);
749*437bfbebSnyanmisaka     p_regs->sw115.fieldpic_flag_exist = (!pp->frame_mbs_only_flag) ? 1 : 0;
750*437bfbebSnyanmisaka     p_regs->sw57.curpic_code_sel = (!pp->frame_mbs_only_flag
751*437bfbebSnyanmisaka                                     && (pp->MbaffFrameFlag || pp->field_pic_flag)) ? 1 : 0;
752*437bfbebSnyanmisaka     p_regs->sw57.curpic_stru_sel = pp->field_pic_flag;
753*437bfbebSnyanmisaka     p_regs->sw57.pic_decfield_sel = (!pp->CurrPic.AssociatedFlag) ? 1 : 0; //!< bottomFieldFlag
754*437bfbebSnyanmisaka     p_regs->sw57.sequ_mbaff_en = pp->MbaffFrameFlag;
755*437bfbebSnyanmisaka     p_regs->sw115.tranf_8x8_flag_en = pp->transform_8x8_mode_flag;
756*437bfbebSnyanmisaka     p_regs->sw115.monochr_en = (p_long->profileIdc >= 100
757*437bfbebSnyanmisaka                                 && pp->chroma_format_idc == 0) ? 1 : 0;
758*437bfbebSnyanmisaka     p_regs->sw115.scl_matrix_en = pp->scaleing_list_enable_flag;
759*437bfbebSnyanmisaka     {
760*437bfbebSnyanmisaka         H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
761*437bfbebSnyanmisaka         if (p_hal->pp->scaleing_list_enable_flag) {
762*437bfbebSnyanmisaka             RK_U32 temp = 0;
763*437bfbebSnyanmisaka             RK_U32 *ptr = (RK_U32 *)reg_ctx->sclst_ptr;
764*437bfbebSnyanmisaka 
765*437bfbebSnyanmisaka             for (i = 0; i < 6; i++) {
766*437bfbebSnyanmisaka                 for (j = 0; j < 4; j++) {
767*437bfbebSnyanmisaka                     temp = (p_hal->qm->bScalingLists4x4[i][4 * j + 0] << 24) |
768*437bfbebSnyanmisaka                            (p_hal->qm->bScalingLists4x4[i][4 * j + 1] << 16) |
769*437bfbebSnyanmisaka                            (p_hal->qm->bScalingLists4x4[i][4 * j + 2] << 8) |
770*437bfbebSnyanmisaka                            (p_hal->qm->bScalingLists4x4[i][4 * j + 3]);
771*437bfbebSnyanmisaka                     *ptr++ = temp;
772*437bfbebSnyanmisaka                 }
773*437bfbebSnyanmisaka             }
774*437bfbebSnyanmisaka             for (i = 0; i < 2; i++) {
775*437bfbebSnyanmisaka                 for (j = 0; j < 16; j++) {
776*437bfbebSnyanmisaka                     temp = (p_hal->qm->bScalingLists8x8[i][4 * j + 0] << 24) |
777*437bfbebSnyanmisaka                            (p_hal->qm->bScalingLists8x8[i][4 * j + 1] << 16) |
778*437bfbebSnyanmisaka                            (p_hal->qm->bScalingLists8x8[i][4 * j + 2] << 8) |
779*437bfbebSnyanmisaka                            (p_hal->qm->bScalingLists8x8[i][4 * j + 3]);
780*437bfbebSnyanmisaka                     *ptr++ = temp;
781*437bfbebSnyanmisaka                 }
782*437bfbebSnyanmisaka             }
783*437bfbebSnyanmisaka         }
784*437bfbebSnyanmisaka         p_regs->sw61.qtable_st_adr = mpp_buffer_get_fd(reg_ctx->buf);
785*437bfbebSnyanmisaka     }
786*437bfbebSnyanmisaka     p_regs->sw57.dec_wr_extmen_dis = 0; //!< set defalut 0
787*437bfbebSnyanmisaka     p_regs->sw57.addit_ch_fmt_wen = 0;
788*437bfbebSnyanmisaka     p_regs->sw57.dec_st_work = 1;
789*437bfbebSnyanmisaka 
790*437bfbebSnyanmisaka     return ret = MPP_OK;
791*437bfbebSnyanmisaka }
792*437bfbebSnyanmisaka 
793*437bfbebSnyanmisaka /*!
794*437bfbebSnyanmisaka ***********************************************************************
795*437bfbebSnyanmisaka * \brief
796*437bfbebSnyanmisaka *    init  VDPU granite decoder
797*437bfbebSnyanmisaka ***********************************************************************
798*437bfbebSnyanmisaka */
799*437bfbebSnyanmisaka //extern "C"
vdpu2_h264d_init(void * hal,MppHalCfg * cfg)800*437bfbebSnyanmisaka MPP_RET vdpu2_h264d_init(void *hal, MppHalCfg *cfg)
801*437bfbebSnyanmisaka {
802*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
803*437bfbebSnyanmisaka     H264dHalCtx_t  *p_hal = (H264dHalCtx_t *)hal;
804*437bfbebSnyanmisaka     INP_CHECK(ret, NULL == hal);
805*437bfbebSnyanmisaka     (void) cfg;
806*437bfbebSnyanmisaka 
807*437bfbebSnyanmisaka     MEM_CHECK(ret, p_hal->priv = mpp_calloc_size(void,
808*437bfbebSnyanmisaka                                                  sizeof(H264dVdpuPriv_t)));
809*437bfbebSnyanmisaka     MEM_CHECK(ret, p_hal->reg_ctx = mpp_calloc_size(void, sizeof(H264dVdpuRegCtx_t)));
810*437bfbebSnyanmisaka     H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
811*437bfbebSnyanmisaka     //!< malloc buffers
812*437bfbebSnyanmisaka     {
813*437bfbebSnyanmisaka         RK_U32 i = 0;
814*437bfbebSnyanmisaka         RK_U32 loop = p_hal->fast_mode ? MPP_ARRAY_ELEMS(reg_ctx->reg_buf) : 1;
815*437bfbebSnyanmisaka 
816*437bfbebSnyanmisaka         RK_U32 buf_size = VDPU_CABAC_TAB_SIZE +  VDPU_POC_BUF_SIZE + VDPU_SCALING_LIST_SIZE;
817*437bfbebSnyanmisaka         for (i = 0; i < loop; i++) {
818*437bfbebSnyanmisaka             FUN_CHECK(ret = mpp_buffer_get(p_hal->buf_group, &reg_ctx->reg_buf[i].buf,  buf_size));
819*437bfbebSnyanmisaka             reg_ctx->reg_buf[i].cabac_ptr = mpp_buffer_get_ptr(reg_ctx->reg_buf[i].buf);
820*437bfbebSnyanmisaka             reg_ctx->reg_buf[i].poc_ptr = reg_ctx->reg_buf[i].cabac_ptr + VDPU_CABAC_TAB_SIZE;
821*437bfbebSnyanmisaka             reg_ctx->reg_buf[i].sclst_ptr = reg_ctx->reg_buf[i].poc_ptr + VDPU_POC_BUF_SIZE;
822*437bfbebSnyanmisaka             reg_ctx->reg_buf[i].regs = mpp_calloc_size(void, sizeof(H264dVdpuRegs_t));
823*437bfbebSnyanmisaka             //!< copy cabac table bytes
824*437bfbebSnyanmisaka             memcpy(reg_ctx->reg_buf[i].cabac_ptr, (void *)vdpu_cabac_table,  sizeof(vdpu_cabac_table));
825*437bfbebSnyanmisaka         }
826*437bfbebSnyanmisaka     }
827*437bfbebSnyanmisaka 
828*437bfbebSnyanmisaka     if (!p_hal->fast_mode) {
829*437bfbebSnyanmisaka         reg_ctx->buf = reg_ctx->reg_buf[0].buf;
830*437bfbebSnyanmisaka         reg_ctx->cabac_ptr = reg_ctx->reg_buf[0].cabac_ptr;
831*437bfbebSnyanmisaka         reg_ctx->poc_ptr = reg_ctx->reg_buf[0].poc_ptr;
832*437bfbebSnyanmisaka         reg_ctx->sclst_ptr = reg_ctx->reg_buf[0].sclst_ptr;
833*437bfbebSnyanmisaka         reg_ctx->regs = reg_ctx->reg_buf[0].regs;
834*437bfbebSnyanmisaka     }
835*437bfbebSnyanmisaka 
836*437bfbebSnyanmisaka     mpp_slots_set_prop(p_hal->frame_slots, SLOTS_HOR_ALIGN, vdpu_hor_align);
837*437bfbebSnyanmisaka     mpp_slots_set_prop(p_hal->frame_slots, SLOTS_VER_ALIGN, vdpu_ver_align);
838*437bfbebSnyanmisaka 
839*437bfbebSnyanmisaka __RETURN:
840*437bfbebSnyanmisaka     return MPP_OK;
841*437bfbebSnyanmisaka __FAILED:
842*437bfbebSnyanmisaka     vdpu2_h264d_deinit(hal);
843*437bfbebSnyanmisaka 
844*437bfbebSnyanmisaka     return ret;
845*437bfbebSnyanmisaka }
846*437bfbebSnyanmisaka 
847*437bfbebSnyanmisaka 
848*437bfbebSnyanmisaka /*!
849*437bfbebSnyanmisaka ***********************************************************************
850*437bfbebSnyanmisaka * \brief
851*437bfbebSnyanmisaka *    deinit
852*437bfbebSnyanmisaka ***********************************************************************
853*437bfbebSnyanmisaka */
854*437bfbebSnyanmisaka //extern "C"
vdpu2_h264d_deinit(void * hal)855*437bfbebSnyanmisaka MPP_RET vdpu2_h264d_deinit(void *hal)
856*437bfbebSnyanmisaka {
857*437bfbebSnyanmisaka     H264dHalCtx_t  *p_hal = (H264dHalCtx_t *)hal;
858*437bfbebSnyanmisaka     H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
859*437bfbebSnyanmisaka 
860*437bfbebSnyanmisaka     RK_U32 i = 0;
861*437bfbebSnyanmisaka     RK_U32 loop = p_hal->fast_mode ? MPP_ARRAY_ELEMS(reg_ctx->reg_buf) : 1;
862*437bfbebSnyanmisaka     for (i = 0; i < loop; i++) {
863*437bfbebSnyanmisaka         MPP_FREE(reg_ctx->reg_buf[i].regs);
864*437bfbebSnyanmisaka         mpp_buffer_put(reg_ctx->reg_buf[i].buf);
865*437bfbebSnyanmisaka     }
866*437bfbebSnyanmisaka 
867*437bfbebSnyanmisaka     MPP_FREE(p_hal->reg_ctx);
868*437bfbebSnyanmisaka     MPP_FREE(p_hal->priv);
869*437bfbebSnyanmisaka 
870*437bfbebSnyanmisaka     return MPP_OK;
871*437bfbebSnyanmisaka }
872*437bfbebSnyanmisaka /*!
873*437bfbebSnyanmisaka ***********************************************************************
874*437bfbebSnyanmisaka * \brief
875*437bfbebSnyanmisaka *    generate register
876*437bfbebSnyanmisaka ***********************************************************************
877*437bfbebSnyanmisaka */
878*437bfbebSnyanmisaka //extern "C"
vdpu2_h264d_gen_regs(void * hal,HalTaskInfo * task)879*437bfbebSnyanmisaka MPP_RET vdpu2_h264d_gen_regs(void *hal, HalTaskInfo *task)
880*437bfbebSnyanmisaka {
881*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
882*437bfbebSnyanmisaka 
883*437bfbebSnyanmisaka     H264dVdpuPriv_t *priv = NULL;
884*437bfbebSnyanmisaka     H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
885*437bfbebSnyanmisaka     INP_CHECK(ret, NULL == p_hal);
886*437bfbebSnyanmisaka     p_hal->in_task = &task->dec;
887*437bfbebSnyanmisaka 
888*437bfbebSnyanmisaka     if (task->dec.flags.parse_err ||
889*437bfbebSnyanmisaka         (task->dec.flags.ref_err && !p_hal->cfg->base.disable_error)) {
890*437bfbebSnyanmisaka         goto __RETURN;
891*437bfbebSnyanmisaka     }
892*437bfbebSnyanmisaka     priv = p_hal->priv;
893*437bfbebSnyanmisaka     priv->layed_id = p_hal->pp->curr_layer_id;
894*437bfbebSnyanmisaka 
895*437bfbebSnyanmisaka     H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
896*437bfbebSnyanmisaka     if (p_hal->fast_mode) {
897*437bfbebSnyanmisaka         RK_U32 i = 0;
898*437bfbebSnyanmisaka         for (i = 0; i <  MPP_ARRAY_ELEMS(reg_ctx->reg_buf); i++) {
899*437bfbebSnyanmisaka             if (!reg_ctx->reg_buf[i].valid) {
900*437bfbebSnyanmisaka                 task->dec.reg_index = i;
901*437bfbebSnyanmisaka                 reg_ctx->buf = reg_ctx->reg_buf[i].buf;
902*437bfbebSnyanmisaka                 reg_ctx->cabac_ptr = reg_ctx->reg_buf[i].cabac_ptr;
903*437bfbebSnyanmisaka                 reg_ctx->poc_ptr = reg_ctx->reg_buf[i].poc_ptr;
904*437bfbebSnyanmisaka                 reg_ctx->sclst_ptr = reg_ctx->reg_buf[i].sclst_ptr;
905*437bfbebSnyanmisaka                 reg_ctx->regs = reg_ctx->reg_buf[i].regs;
906*437bfbebSnyanmisaka                 reg_ctx->reg_buf[i].valid = 1;
907*437bfbebSnyanmisaka                 break;
908*437bfbebSnyanmisaka             }
909*437bfbebSnyanmisaka         }
910*437bfbebSnyanmisaka     }
911*437bfbebSnyanmisaka 
912*437bfbebSnyanmisaka     FUN_CHECK(ret = adjust_input(priv, &p_hal->slice_long[0], p_hal->pp));
913*437bfbebSnyanmisaka     FUN_CHECK(ret = set_device_regs(p_hal, (H264dVdpuRegs_t *)reg_ctx->regs));
914*437bfbebSnyanmisaka     FUN_CHECK(ret = set_pic_regs(p_hal, (H264dVdpuRegs_t *)reg_ctx->regs));
915*437bfbebSnyanmisaka     FUN_CHECK(ret = set_vlc_regs(p_hal, (H264dVdpuRegs_t *)reg_ctx->regs));
916*437bfbebSnyanmisaka     FUN_CHECK(ret = set_ref_regs(p_hal, (H264dVdpuRegs_t *)reg_ctx->regs));
917*437bfbebSnyanmisaka     FUN_CHECK(ret = set_asic_regs(p_hal, (H264dVdpuRegs_t *)reg_ctx->regs));
918*437bfbebSnyanmisaka     mpp_buffer_sync_end(reg_ctx->buf);
919*437bfbebSnyanmisaka 
920*437bfbebSnyanmisaka __RETURN:
921*437bfbebSnyanmisaka     return ret = MPP_OK;
922*437bfbebSnyanmisaka __FAILED:
923*437bfbebSnyanmisaka     return ret;
924*437bfbebSnyanmisaka }
925*437bfbebSnyanmisaka /*!
926*437bfbebSnyanmisaka ***********************************************************************
927*437bfbebSnyanmisaka * \brief h
928*437bfbebSnyanmisaka *    start hard
929*437bfbebSnyanmisaka ***********************************************************************
930*437bfbebSnyanmisaka */
931*437bfbebSnyanmisaka //extern "C"
vdpu2_h264d_start(void * hal,HalTaskInfo * task)932*437bfbebSnyanmisaka MPP_RET vdpu2_h264d_start(void *hal, HalTaskInfo *task)
933*437bfbebSnyanmisaka {
934*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
935*437bfbebSnyanmisaka     H264dHalCtx_t *p_hal  = (H264dHalCtx_t *)hal;
936*437bfbebSnyanmisaka     H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
937*437bfbebSnyanmisaka     H264dVdpuRegs_t *p_regs = p_hal->fast_mode ?
938*437bfbebSnyanmisaka                               (H264dVdpuRegs_t *)reg_ctx->reg_buf[task->dec.reg_index].regs :
939*437bfbebSnyanmisaka                               (H264dVdpuRegs_t *)reg_ctx->regs;
940*437bfbebSnyanmisaka     RK_U32 w = p_regs->sw110.pic_mb_w * 16;
941*437bfbebSnyanmisaka     RK_U32 h = p_regs->sw110.pic_mb_h * 16;
942*437bfbebSnyanmisaka     RK_U32 cache_en = 1;
943*437bfbebSnyanmisaka     RockchipSocType soc_type = mpp_get_soc_type();
944*437bfbebSnyanmisaka 
945*437bfbebSnyanmisaka     if (task->dec.flags.parse_err ||
946*437bfbebSnyanmisaka         (task->dec.flags.ref_err && !p_hal->cfg->base.disable_error)) {
947*437bfbebSnyanmisaka         goto __RETURN;
948*437bfbebSnyanmisaka     }
949*437bfbebSnyanmisaka 
950*437bfbebSnyanmisaka     if (soc_type == ROCKCHIP_SOC_RK3326 ||
951*437bfbebSnyanmisaka         soc_type == ROCKCHIP_SOC_PX30 ||
952*437bfbebSnyanmisaka         soc_type == ROCKCHIP_SOC_RK3228H)
953*437bfbebSnyanmisaka         cache_en = ((w * h) >= (1280 * 720)) ? 1 : 0;
954*437bfbebSnyanmisaka 
955*437bfbebSnyanmisaka     p_regs->sw57.cache_en       = cache_en;
956*437bfbebSnyanmisaka     p_regs->sw57.pref_sigchan   = 1;
957*437bfbebSnyanmisaka     p_regs->sw56.bus_pos_sel    = 1;
958*437bfbebSnyanmisaka     p_regs->sw57.intra_dbl3t    = 1;
959*437bfbebSnyanmisaka     p_regs->sw57.inter_dblspeed = 1;
960*437bfbebSnyanmisaka     p_regs->sw57.intra_dblspeed = 1;
961*437bfbebSnyanmisaka 
962*437bfbebSnyanmisaka #if DEBUG_REF_LIST
963*437bfbebSnyanmisaka     {
964*437bfbebSnyanmisaka         char file_name[128];
965*437bfbebSnyanmisaka         sprintf(file_name, "/sdcard/test/mpp2_reg_dump_log.txt");
966*437bfbebSnyanmisaka         FILE *fp = fopen(file_name, "ab");
967*437bfbebSnyanmisaka         char buf[2048];
968*437bfbebSnyanmisaka         RK_S32 buf_len = 0, buf_size = sizeof(buf) - 1;
969*437bfbebSnyanmisaka         RK_U32 *reg_tmp = (RK_U32*)reg_ctx->regs;
970*437bfbebSnyanmisaka         RK_U32 i;
971*437bfbebSnyanmisaka 
972*437bfbebSnyanmisaka         buf_len += snprintf(buf + buf_len, buf_size - buf_len, "=== reg dump fram_num %d ===\n",
973*437bfbebSnyanmisaka                             p_hal->pp->frame_num);
974*437bfbebSnyanmisaka         for (i = 50; i < 116; i++) {
975*437bfbebSnyanmisaka             buf_len += snprintf(buf + buf_len, buf_size - buf_len, "Regs[%d] = 0x%08x\n", i, reg_tmp[i]);
976*437bfbebSnyanmisaka         }
977*437bfbebSnyanmisaka         fprintf(fp, "%s", buf);
978*437bfbebSnyanmisaka 
979*437bfbebSnyanmisaka         fflush(fp);
980*437bfbebSnyanmisaka         fclose(fp);
981*437bfbebSnyanmisaka     }
982*437bfbebSnyanmisaka #endif
983*437bfbebSnyanmisaka     do {
984*437bfbebSnyanmisaka         MppDevRegWrCfg wr_cfg;
985*437bfbebSnyanmisaka         MppDevRegRdCfg rd_cfg;
986*437bfbebSnyanmisaka         RK_U32 reg_size = DEC_VDPU_REGISTERS * sizeof(RK_U32);
987*437bfbebSnyanmisaka 
988*437bfbebSnyanmisaka         wr_cfg.reg = reg_ctx->regs;
989*437bfbebSnyanmisaka         wr_cfg.size = reg_size;
990*437bfbebSnyanmisaka         wr_cfg.offset = 0;
991*437bfbebSnyanmisaka 
992*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(p_hal->dev, MPP_DEV_REG_WR, &wr_cfg);
993*437bfbebSnyanmisaka         if (ret) {
994*437bfbebSnyanmisaka             mpp_err_f("set register write failed %d\n", ret);
995*437bfbebSnyanmisaka             break;
996*437bfbebSnyanmisaka         }
997*437bfbebSnyanmisaka 
998*437bfbebSnyanmisaka         rd_cfg.reg = reg_ctx->regs;
999*437bfbebSnyanmisaka         rd_cfg.size = reg_size;
1000*437bfbebSnyanmisaka         rd_cfg.offset = 0;
1001*437bfbebSnyanmisaka 
1002*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(p_hal->dev, MPP_DEV_REG_RD, &rd_cfg);
1003*437bfbebSnyanmisaka         if (ret) {
1004*437bfbebSnyanmisaka             mpp_err_f("set register read failed %d\n", ret);
1005*437bfbebSnyanmisaka             break;
1006*437bfbebSnyanmisaka         }
1007*437bfbebSnyanmisaka 
1008*437bfbebSnyanmisaka         ret = mpp_dev_ioctl(p_hal->dev, MPP_DEV_CMD_SEND, NULL);
1009*437bfbebSnyanmisaka         if (ret) {
1010*437bfbebSnyanmisaka             mpp_err_f("send cmd failed %d\n", ret);
1011*437bfbebSnyanmisaka             break;
1012*437bfbebSnyanmisaka         }
1013*437bfbebSnyanmisaka     } while (0);
1014*437bfbebSnyanmisaka 
1015*437bfbebSnyanmisaka __RETURN:
1016*437bfbebSnyanmisaka     (void)task;
1017*437bfbebSnyanmisaka     return ret = MPP_OK;
1018*437bfbebSnyanmisaka }
1019*437bfbebSnyanmisaka /*!
1020*437bfbebSnyanmisaka ***********************************************************************
1021*437bfbebSnyanmisaka * \brief
1022*437bfbebSnyanmisaka *    wait hard
1023*437bfbebSnyanmisaka ***********************************************************************
1024*437bfbebSnyanmisaka */
1025*437bfbebSnyanmisaka //extern "C"
vdpu2_h264d_wait(void * hal,HalTaskInfo * task)1026*437bfbebSnyanmisaka MPP_RET vdpu2_h264d_wait(void *hal, HalTaskInfo *task)
1027*437bfbebSnyanmisaka {
1028*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
1029*437bfbebSnyanmisaka     H264dHalCtx_t  *p_hal = (H264dHalCtx_t *)hal;
1030*437bfbebSnyanmisaka     H264dVdpuRegCtx_t *reg_ctx = (H264dVdpuRegCtx_t *)p_hal->reg_ctx;
1031*437bfbebSnyanmisaka     H264dVdpuRegs_t *p_regs = (H264dVdpuRegs_t *)(p_hal->fast_mode ?
1032*437bfbebSnyanmisaka                                                   reg_ctx->reg_buf[task->dec.reg_index].regs :
1033*437bfbebSnyanmisaka                                                   reg_ctx->regs);
1034*437bfbebSnyanmisaka 
1035*437bfbebSnyanmisaka     if (task->dec.flags.parse_err ||
1036*437bfbebSnyanmisaka         (task->dec.flags.ref_err && !p_hal->cfg->base.disable_error)) {
1037*437bfbebSnyanmisaka         goto __SKIP_HARD;
1038*437bfbebSnyanmisaka     }
1039*437bfbebSnyanmisaka 
1040*437bfbebSnyanmisaka     ret = mpp_dev_ioctl(p_hal->dev, MPP_DEV_CMD_POLL, NULL);
1041*437bfbebSnyanmisaka     if (ret)
1042*437bfbebSnyanmisaka         mpp_err_f("poll cmd failed %d\n", ret);
1043*437bfbebSnyanmisaka 
1044*437bfbebSnyanmisaka __SKIP_HARD:
1045*437bfbebSnyanmisaka     if (p_hal->dec_cb) {
1046*437bfbebSnyanmisaka         DecCbHalDone param;
1047*437bfbebSnyanmisaka 
1048*437bfbebSnyanmisaka         param.task = (void *)&task->dec;
1049*437bfbebSnyanmisaka         param.regs = (RK_U32 *)reg_ctx->regs;
1050*437bfbebSnyanmisaka         param.hard_err = !p_regs->sw55.dec_rdy_sts;
1051*437bfbebSnyanmisaka 
1052*437bfbebSnyanmisaka         mpp_callback(p_hal->dec_cb, &param);
1053*437bfbebSnyanmisaka     }
1054*437bfbebSnyanmisaka     memset(&p_regs->sw55, 0, sizeof(RK_U32));
1055*437bfbebSnyanmisaka     if (p_hal->fast_mode) {
1056*437bfbebSnyanmisaka         reg_ctx->reg_buf[task->dec.reg_index].valid = 0;
1057*437bfbebSnyanmisaka     }
1058*437bfbebSnyanmisaka 
1059*437bfbebSnyanmisaka     (void)task;
1060*437bfbebSnyanmisaka 
1061*437bfbebSnyanmisaka     return ret = MPP_OK;
1062*437bfbebSnyanmisaka }
1063*437bfbebSnyanmisaka /*!
1064*437bfbebSnyanmisaka ***********************************************************************
1065*437bfbebSnyanmisaka * \brief
1066*437bfbebSnyanmisaka *    reset
1067*437bfbebSnyanmisaka ***********************************************************************
1068*437bfbebSnyanmisaka */
1069*437bfbebSnyanmisaka //extern "C"
vdpu2_h264d_reset(void * hal)1070*437bfbebSnyanmisaka MPP_RET vdpu2_h264d_reset(void *hal)
1071*437bfbebSnyanmisaka {
1072*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
1073*437bfbebSnyanmisaka     H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
1074*437bfbebSnyanmisaka 
1075*437bfbebSnyanmisaka     INP_CHECK(ret, NULL == p_hal);
1076*437bfbebSnyanmisaka 
1077*437bfbebSnyanmisaka     memset(p_hal->priv, 0, sizeof(H264dVdpuPriv_t));
1078*437bfbebSnyanmisaka 
1079*437bfbebSnyanmisaka __RETURN:
1080*437bfbebSnyanmisaka     return ret = MPP_OK;
1081*437bfbebSnyanmisaka }
1082*437bfbebSnyanmisaka /*!
1083*437bfbebSnyanmisaka ***********************************************************************
1084*437bfbebSnyanmisaka * \brief
1085*437bfbebSnyanmisaka *    flush
1086*437bfbebSnyanmisaka ***********************************************************************
1087*437bfbebSnyanmisaka */
1088*437bfbebSnyanmisaka //extern "C"
vdpu2_h264d_flush(void * hal)1089*437bfbebSnyanmisaka MPP_RET vdpu2_h264d_flush(void *hal)
1090*437bfbebSnyanmisaka {
1091*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
1092*437bfbebSnyanmisaka     H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
1093*437bfbebSnyanmisaka 
1094*437bfbebSnyanmisaka     INP_CHECK(ret, NULL == p_hal);
1095*437bfbebSnyanmisaka 
1096*437bfbebSnyanmisaka __RETURN:
1097*437bfbebSnyanmisaka     return ret = MPP_OK;
1098*437bfbebSnyanmisaka }
1099*437bfbebSnyanmisaka /*!
1100*437bfbebSnyanmisaka ***********************************************************************
1101*437bfbebSnyanmisaka * \brief
1102*437bfbebSnyanmisaka *    control
1103*437bfbebSnyanmisaka ***********************************************************************
1104*437bfbebSnyanmisaka */
1105*437bfbebSnyanmisaka //extern "C"
vdpu2_h264d_control(void * hal,MpiCmd cmd_type,void * param)1106*437bfbebSnyanmisaka MPP_RET vdpu2_h264d_control(void *hal, MpiCmd cmd_type, void *param)
1107*437bfbebSnyanmisaka {
1108*437bfbebSnyanmisaka     MPP_RET ret = MPP_ERR_UNKNOW;
1109*437bfbebSnyanmisaka     H264dHalCtx_t *p_hal = (H264dHalCtx_t *)hal;
1110*437bfbebSnyanmisaka 
1111*437bfbebSnyanmisaka     INP_CHECK(ret, NULL == p_hal);
1112*437bfbebSnyanmisaka 
1113*437bfbebSnyanmisaka     (void)hal;
1114*437bfbebSnyanmisaka     (void)cmd_type;
1115*437bfbebSnyanmisaka     (void)param;
1116*437bfbebSnyanmisaka __RETURN:
1117*437bfbebSnyanmisaka     return ret = MPP_OK;
1118*437bfbebSnyanmisaka }
1119*437bfbebSnyanmisaka 
1120*437bfbebSnyanmisaka const MppHalApi hal_h264d_vdpu2 = {
1121*437bfbebSnyanmisaka     .name     = "h264d_vdpu2",
1122*437bfbebSnyanmisaka     .type     = MPP_CTX_DEC,
1123*437bfbebSnyanmisaka     .coding   = MPP_VIDEO_CodingAVC,
1124*437bfbebSnyanmisaka     .ctx_size = sizeof(H264dVdpuRegCtx_t),
1125*437bfbebSnyanmisaka     .flag     = 0,
1126*437bfbebSnyanmisaka     .init     = vdpu2_h264d_init,
1127*437bfbebSnyanmisaka     .deinit   = vdpu2_h264d_deinit,
1128*437bfbebSnyanmisaka     .reg_gen  = vdpu2_h264d_gen_regs,
1129*437bfbebSnyanmisaka     .start    = vdpu2_h264d_start,
1130*437bfbebSnyanmisaka     .wait     = vdpu2_h264d_wait,
1131*437bfbebSnyanmisaka     .reset    = vdpu2_h264d_reset,
1132*437bfbebSnyanmisaka     .flush    = vdpu2_h264d_flush,
1133*437bfbebSnyanmisaka     .control  = vdpu2_h264d_control,
1134*437bfbebSnyanmisaka };
1135