xref: /rk3399_rockchip-uboot/include/phy.h (revision ddcd1f3084d88cc92403ed09f77f42fc6f2c4e0e)
15f184715SAndy Fleming /*
25f184715SAndy Fleming  * Copyright 2011 Freescale Semiconductor, Inc.
3b21f87a3SAndy Fleming  *	Andy Fleming <afleming@gmail.com>
45f184715SAndy Fleming  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65f184715SAndy Fleming  *
75f184715SAndy Fleming  * This file pretty much stolen from Linux's mii.h/ethtool.h/phy.h
85f184715SAndy Fleming  */
95f184715SAndy Fleming 
105f184715SAndy Fleming #ifndef _PHY_H
115f184715SAndy Fleming #define _PHY_H
125f184715SAndy Fleming 
135f184715SAndy Fleming #include <linux/list.h>
145f184715SAndy Fleming #include <linux/mii.h>
155f184715SAndy Fleming #include <linux/ethtool.h>
165f184715SAndy Fleming #include <linux/mdio.h>
175f184715SAndy Fleming 
185f184715SAndy Fleming #define PHY_MAX_ADDR 32
195f184715SAndy Fleming 
20*ddcd1f30SShaohui Xie #define PHY_FLAG_BROKEN_RESET	(1 << 0) /* soft reset not supported */
21*ddcd1f30SShaohui Xie 
224dae610bSFlorian Fainelli #define PHY_DEFAULT_FEATURES	(SUPPORTED_Autoneg | \
235f184715SAndy Fleming 				 SUPPORTED_TP | \
245f184715SAndy Fleming 				 SUPPORTED_MII)
255f184715SAndy Fleming 
264dae610bSFlorian Fainelli #define PHY_10BT_FEATURES	(SUPPORTED_10baseT_Half | \
274dae610bSFlorian Fainelli 				 SUPPORTED_10baseT_Full)
284dae610bSFlorian Fainelli 
294dae610bSFlorian Fainelli #define PHY_100BT_FEATURES	(SUPPORTED_100baseT_Half | \
304dae610bSFlorian Fainelli 				 SUPPORTED_100baseT_Full)
314dae610bSFlorian Fainelli 
324dae610bSFlorian Fainelli #define PHY_1000BT_FEATURES	(SUPPORTED_1000baseT_Half | \
335f184715SAndy Fleming 				 SUPPORTED_1000baseT_Full)
345f184715SAndy Fleming 
354dae610bSFlorian Fainelli #define PHY_BASIC_FEATURES	(PHY_10BT_FEATURES | \
364dae610bSFlorian Fainelli 				 PHY_100BT_FEATURES | \
374dae610bSFlorian Fainelli 				 PHY_DEFAULT_FEATURES)
384dae610bSFlorian Fainelli 
394dae610bSFlorian Fainelli #define PHY_GBIT_FEATURES	(PHY_BASIC_FEATURES | \
404dae610bSFlorian Fainelli 				 PHY_1000BT_FEATURES)
414dae610bSFlorian Fainelli 
425f184715SAndy Fleming #define PHY_10G_FEATURES	(PHY_GBIT_FEATURES | \
435f184715SAndy Fleming 				SUPPORTED_10000baseT_Full)
445f184715SAndy Fleming 
454fb3f0c8SStefan Roese #ifndef PHY_ANEG_TIMEOUT
465f184715SAndy Fleming #define PHY_ANEG_TIMEOUT	4000
474fb3f0c8SStefan Roese #endif
485f184715SAndy Fleming 
495f184715SAndy Fleming 
505f184715SAndy Fleming typedef enum {
515f184715SAndy Fleming 	PHY_INTERFACE_MODE_MII,
525f184715SAndy Fleming 	PHY_INTERFACE_MODE_GMII,
535f184715SAndy Fleming 	PHY_INTERFACE_MODE_SGMII,
54c35f8693SShengzhou Liu 	PHY_INTERFACE_MODE_SGMII_2500,
557794b1a7SShaohui Xie 	PHY_INTERFACE_MODE_QSGMII,
565f184715SAndy Fleming 	PHY_INTERFACE_MODE_TBI,
575f184715SAndy Fleming 	PHY_INTERFACE_MODE_RMII,
585f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII,
595f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_ID,
605f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_RXID,
615f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_TXID,
625f184715SAndy Fleming 	PHY_INTERFACE_MODE_RTBI,
635f184715SAndy Fleming 	PHY_INTERFACE_MODE_XGMII,
64c74c8e66SSimon Glass 	PHY_INTERFACE_MODE_NONE,	/* Must be last */
65c74c8e66SSimon Glass 
66c74c8e66SSimon Glass 	PHY_INTERFACE_MODE_COUNT,
675f184715SAndy Fleming } phy_interface_t;
685f184715SAndy Fleming 
695f184715SAndy Fleming static const char *phy_interface_strings[] = {
705f184715SAndy Fleming 	[PHY_INTERFACE_MODE_MII]		= "mii",
715f184715SAndy Fleming 	[PHY_INTERFACE_MODE_GMII]		= "gmii",
725f184715SAndy Fleming 	[PHY_INTERFACE_MODE_SGMII]		= "sgmii",
73c35f8693SShengzhou Liu 	[PHY_INTERFACE_MODE_SGMII_2500]		= "sgmii-2500",
747794b1a7SShaohui Xie 	[PHY_INTERFACE_MODE_QSGMII]		= "qsgmii",
755f184715SAndy Fleming 	[PHY_INTERFACE_MODE_TBI]		= "tbi",
765f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RMII]		= "rmii",
775f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII]		= "rgmii",
785f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_ID]		= "rgmii-id",
795f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_RXID]		= "rgmii-rxid",
805f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_TXID]		= "rgmii-txid",
815f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RTBI]		= "rtbi",
825f184715SAndy Fleming 	[PHY_INTERFACE_MODE_XGMII]		= "xgmii",
835f184715SAndy Fleming 	[PHY_INTERFACE_MODE_NONE]		= "",
845f184715SAndy Fleming };
855f184715SAndy Fleming 
865f184715SAndy Fleming static inline const char *phy_string_for_interface(phy_interface_t i)
875f184715SAndy Fleming {
885f184715SAndy Fleming 	/* Default to unknown */
895f184715SAndy Fleming 	if (i > PHY_INTERFACE_MODE_NONE)
905f184715SAndy Fleming 		i = PHY_INTERFACE_MODE_NONE;
915f184715SAndy Fleming 
925f184715SAndy Fleming 	return phy_interface_strings[i];
935f184715SAndy Fleming }
945f184715SAndy Fleming 
955f184715SAndy Fleming 
965f184715SAndy Fleming struct phy_device;
975f184715SAndy Fleming 
985f184715SAndy Fleming #define MDIO_NAME_LEN 32
995f184715SAndy Fleming 
1005f184715SAndy Fleming struct mii_dev {
1015f184715SAndy Fleming 	struct list_head link;
1025f184715SAndy Fleming 	char name[MDIO_NAME_LEN];
1035f184715SAndy Fleming 	void *priv;
1045f184715SAndy Fleming 	int (*read)(struct mii_dev *bus, int addr, int devad, int reg);
1055f184715SAndy Fleming 	int (*write)(struct mii_dev *bus, int addr, int devad, int reg,
1065f184715SAndy Fleming 			u16 val);
1075f184715SAndy Fleming 	int (*reset)(struct mii_dev *bus);
1085f184715SAndy Fleming 	struct phy_device *phymap[PHY_MAX_ADDR];
1095f184715SAndy Fleming 	u32 phy_mask;
1105f184715SAndy Fleming };
1115f184715SAndy Fleming 
1125f184715SAndy Fleming /* struct phy_driver: a structure which defines PHY behavior
1135f184715SAndy Fleming  *
1145f184715SAndy Fleming  * uid will contain a number which represents the PHY.  During
1155f184715SAndy Fleming  * startup, the driver will poll the PHY to find out what its
1165f184715SAndy Fleming  * UID--as defined by registers 2 and 3--is.  The 32-bit result
1175f184715SAndy Fleming  * gotten from the PHY will be masked to
1185f184715SAndy Fleming  * discard any bits which may change based on revision numbers
1195f184715SAndy Fleming  * unimportant to functionality
1205f184715SAndy Fleming  *
1215f184715SAndy Fleming  */
1225f184715SAndy Fleming struct phy_driver {
1235f184715SAndy Fleming 	char *name;
1245f184715SAndy Fleming 	unsigned int uid;
1255f184715SAndy Fleming 	unsigned int mask;
1265f184715SAndy Fleming 	unsigned int mmds;
1275f184715SAndy Fleming 
1285f184715SAndy Fleming 	u32 features;
1295f184715SAndy Fleming 
1305f184715SAndy Fleming 	/* Called to do any driver startup necessities */
1315f184715SAndy Fleming 	/* Will be called during phy_connect */
1325f184715SAndy Fleming 	int (*probe)(struct phy_device *phydev);
1335f184715SAndy Fleming 
1345f184715SAndy Fleming 	/* Called to configure the PHY, and modify the controller
1355f184715SAndy Fleming 	 * based on the results.  Should be called after phy_connect */
1365f184715SAndy Fleming 	int (*config)(struct phy_device *phydev);
1375f184715SAndy Fleming 
1385f184715SAndy Fleming 	/* Called when starting up the controller */
1395f184715SAndy Fleming 	int (*startup)(struct phy_device *phydev);
1405f184715SAndy Fleming 
1415f184715SAndy Fleming 	/* Called when bringing down the controller */
1425f184715SAndy Fleming 	int (*shutdown)(struct phy_device *phydev);
1435f184715SAndy Fleming 
144b71841b9SStefano Babic 	int (*readext)(struct phy_device *phydev, int addr, int devad, int reg);
145b71841b9SStefano Babic 	int (*writeext)(struct phy_device *phydev, int addr, int devad, int reg,
146b71841b9SStefano Babic 			u16 val);
1475f184715SAndy Fleming 	struct list_head list;
1485f184715SAndy Fleming };
1495f184715SAndy Fleming 
1505f184715SAndy Fleming struct phy_device {
1515f184715SAndy Fleming 	/* Information about the PHY type */
1525f184715SAndy Fleming 	/* And management functions */
1535f184715SAndy Fleming 	struct mii_dev *bus;
1545f184715SAndy Fleming 	struct phy_driver *drv;
1555f184715SAndy Fleming 	void *priv;
1565f184715SAndy Fleming 
157c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH
158c74c8e66SSimon Glass 	struct udevice *dev;
159c74c8e66SSimon Glass #else
1605f184715SAndy Fleming 	struct eth_device *dev;
161c74c8e66SSimon Glass #endif
1625f184715SAndy Fleming 
1635f184715SAndy Fleming 	/* forced speed & duplex (no autoneg)
1645f184715SAndy Fleming 	 * partner speed & duplex & pause (autoneg)
1655f184715SAndy Fleming 	 */
1665f184715SAndy Fleming 	int speed;
1675f184715SAndy Fleming 	int duplex;
1685f184715SAndy Fleming 
1695f184715SAndy Fleming 	/* The most recently read link state */
1705f184715SAndy Fleming 	int link;
1715f184715SAndy Fleming 	int port;
1725f184715SAndy Fleming 	phy_interface_t interface;
1735f184715SAndy Fleming 
1745f184715SAndy Fleming 	u32 advertising;
1755f184715SAndy Fleming 	u32 supported;
1765f184715SAndy Fleming 	u32 mmds;
1775f184715SAndy Fleming 
1785f184715SAndy Fleming 	int autoneg;
1795f184715SAndy Fleming 	int addr;
1805f184715SAndy Fleming 	int pause;
1815f184715SAndy Fleming 	int asym_pause;
1825f184715SAndy Fleming 	u32 phy_id;
1835f184715SAndy Fleming 	u32 flags;
1845f184715SAndy Fleming };
1855f184715SAndy Fleming 
186f55a776cSShaohui Xie struct fixed_link {
187f55a776cSShaohui Xie 	int phy_id;
188f55a776cSShaohui Xie 	int duplex;
189f55a776cSShaohui Xie 	int link_speed;
190f55a776cSShaohui Xie 	int pause;
191f55a776cSShaohui Xie 	int asym_pause;
192f55a776cSShaohui Xie };
193f55a776cSShaohui Xie 
1945f184715SAndy Fleming static inline int phy_read(struct phy_device *phydev, int devad, int regnum)
1955f184715SAndy Fleming {
1965f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
1975f184715SAndy Fleming 
1985f184715SAndy Fleming 	return bus->read(bus, phydev->addr, devad, regnum);
1995f184715SAndy Fleming }
2005f184715SAndy Fleming 
2015f184715SAndy Fleming static inline int phy_write(struct phy_device *phydev, int devad, int regnum,
2025f184715SAndy Fleming 			u16 val)
2035f184715SAndy Fleming {
2045f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
2055f184715SAndy Fleming 
2065f184715SAndy Fleming 	return bus->write(bus, phydev->addr, devad, regnum, val);
2075f184715SAndy Fleming }
2085f184715SAndy Fleming 
2095f184715SAndy Fleming #ifdef CONFIG_PHYLIB_10G
2105f184715SAndy Fleming extern struct phy_driver gen10g_driver;
2115f184715SAndy Fleming 
2125f184715SAndy Fleming /* For now, XGMII is the only 10G interface */
2135f184715SAndy Fleming static inline int is_10g_interface(phy_interface_t interface)
2145f184715SAndy Fleming {
2155f184715SAndy Fleming 	return interface == PHY_INTERFACE_MODE_XGMII;
2165f184715SAndy Fleming }
2175f184715SAndy Fleming 
2185f184715SAndy Fleming #endif
2195f184715SAndy Fleming 
2205f184715SAndy Fleming int phy_init(void);
2215f184715SAndy Fleming int phy_reset(struct phy_device *phydev);
2221adb406bSTroy Kisky struct phy_device *phy_find_by_mask(struct mii_dev *bus, unsigned phy_mask,
2231adb406bSTroy Kisky 		phy_interface_t interface);
224c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH
225c74c8e66SSimon Glass void phy_connect_dev(struct phy_device *phydev, struct udevice *dev);
226c74c8e66SSimon Glass struct phy_device *phy_connect(struct mii_dev *bus, int addr,
227c74c8e66SSimon Glass 				struct udevice *dev,
228c74c8e66SSimon Glass 				phy_interface_t interface);
229c74c8e66SSimon Glass #else
2301adb406bSTroy Kisky void phy_connect_dev(struct phy_device *phydev, struct eth_device *dev);
2315f184715SAndy Fleming struct phy_device *phy_connect(struct mii_dev *bus, int addr,
2325f184715SAndy Fleming 				struct eth_device *dev,
2335f184715SAndy Fleming 				phy_interface_t interface);
234c74c8e66SSimon Glass #endif
2355f184715SAndy Fleming int phy_startup(struct phy_device *phydev);
2365f184715SAndy Fleming int phy_config(struct phy_device *phydev);
2375f184715SAndy Fleming int phy_shutdown(struct phy_device *phydev);
2385f184715SAndy Fleming int phy_register(struct phy_driver *drv);
239b18acb0aSAlexey Brodkin int phy_set_supported(struct phy_device *phydev, u32 max_speed);
2405f184715SAndy Fleming int genphy_config_aneg(struct phy_device *phydev);
2418682aba7STroy Kisky int genphy_restart_aneg(struct phy_device *phydev);
2425f184715SAndy Fleming int genphy_update_link(struct phy_device *phydev);
243e2043f5cSYegor Yefremov int genphy_parse_link(struct phy_device *phydev);
2445f184715SAndy Fleming int genphy_config(struct phy_device *phydev);
2455f184715SAndy Fleming int genphy_startup(struct phy_device *phydev);
2465f184715SAndy Fleming int genphy_shutdown(struct phy_device *phydev);
2475f184715SAndy Fleming int gen10g_config(struct phy_device *phydev);
2485f184715SAndy Fleming int gen10g_startup(struct phy_device *phydev);
2495f184715SAndy Fleming int gen10g_shutdown(struct phy_device *phydev);
2505f184715SAndy Fleming int gen10g_discover_mmds(struct phy_device *phydev);
2515f184715SAndy Fleming 
252f7c38cf8SShaohui Xie int phy_aquantia_init(void);
2539082eeacSAndy Fleming int phy_atheros_init(void);
2549082eeacSAndy Fleming int phy_broadcom_init(void);
2559b18e519SShengzhou Liu int phy_cortina_init(void);
2569082eeacSAndy Fleming int phy_davicom_init(void);
257f485c8a3SMatt Porter int phy_et1011c_init(void);
2589082eeacSAndy Fleming int phy_lxt_init(void);
2599082eeacSAndy Fleming int phy_marvell_init(void);
2609082eeacSAndy Fleming int phy_micrel_init(void);
2619082eeacSAndy Fleming int phy_natsemi_init(void);
2629082eeacSAndy Fleming int phy_realtek_init(void);
263b6abf555SVladimir Zapolskiy int phy_smsc_init(void);
2649082eeacSAndy Fleming int phy_teranetics_init(void);
265721aed79SEdgar E. Iglesias int phy_ti_init(void);
2669082eeacSAndy Fleming int phy_vitesse_init(void);
267a836626cSTimur Tabi 
2682fb63964SFabio Estevam int board_phy_config(struct phy_device *phydev);
2695707d5ffSShengzhou Liu int get_phy_id(struct mii_dev *bus, int addr, int devad, u32 *phy_id);
2702fb63964SFabio Estevam 
271c74c8e66SSimon Glass /**
272c74c8e66SSimon Glass  * phy_get_interface_by_name() - Look up a PHY interface name
273c74c8e66SSimon Glass  *
274c74c8e66SSimon Glass  * @str:	PHY interface name, e.g. "mii"
275c74c8e66SSimon Glass  * @return PHY_INTERFACE_MODE_... value, or -1 if not found
276c74c8e66SSimon Glass  */
277c74c8e66SSimon Glass int phy_get_interface_by_name(const char *str);
278c74c8e66SSimon Glass 
279a836626cSTimur Tabi /* PHY UIDs for various PHYs that are referenced in external code */
2809b18e519SShengzhou Liu #define PHY_UID_CS4340  0x13e51002
281a836626cSTimur Tabi #define PHY_UID_TN2020	0x00a19410
282a836626cSTimur Tabi 
2835f184715SAndy Fleming #endif
284