xref: /rk3399_rockchip-uboot/include/phy.h (revision d397f7c45b0b87a7e1083c57a320c559e7848268)
15f184715SAndy Fleming /*
25f184715SAndy Fleming  * Copyright 2011 Freescale Semiconductor, Inc.
3b21f87a3SAndy Fleming  *	Andy Fleming <afleming@gmail.com>
45f184715SAndy Fleming  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65f184715SAndy Fleming  *
75f184715SAndy Fleming  * This file pretty much stolen from Linux's mii.h/ethtool.h/phy.h
85f184715SAndy Fleming  */
95f184715SAndy Fleming 
105f184715SAndy Fleming #ifndef _PHY_H
115f184715SAndy Fleming #define _PHY_H
125f184715SAndy Fleming 
135f184715SAndy Fleming #include <linux/list.h>
145f184715SAndy Fleming #include <linux/mii.h>
155f184715SAndy Fleming #include <linux/ethtool.h>
165f184715SAndy Fleming #include <linux/mdio.h>
175f184715SAndy Fleming 
18db40c1aaSHannes Schmelzer #define PHY_FIXED_ID		0xa5a55a5a
19db40c1aaSHannes Schmelzer 
205f184715SAndy Fleming #define PHY_MAX_ADDR 32
215f184715SAndy Fleming 
22ddcd1f30SShaohui Xie #define PHY_FLAG_BROKEN_RESET	(1 << 0) /* soft reset not supported */
23ddcd1f30SShaohui Xie 
244dae610bSFlorian Fainelli #define PHY_DEFAULT_FEATURES	(SUPPORTED_Autoneg | \
255f184715SAndy Fleming 				 SUPPORTED_TP | \
265f184715SAndy Fleming 				 SUPPORTED_MII)
275f184715SAndy Fleming 
284dae610bSFlorian Fainelli #define PHY_10BT_FEATURES	(SUPPORTED_10baseT_Half | \
294dae610bSFlorian Fainelli 				 SUPPORTED_10baseT_Full)
304dae610bSFlorian Fainelli 
314dae610bSFlorian Fainelli #define PHY_100BT_FEATURES	(SUPPORTED_100baseT_Half | \
324dae610bSFlorian Fainelli 				 SUPPORTED_100baseT_Full)
334dae610bSFlorian Fainelli 
344dae610bSFlorian Fainelli #define PHY_1000BT_FEATURES	(SUPPORTED_1000baseT_Half | \
355f184715SAndy Fleming 				 SUPPORTED_1000baseT_Full)
365f184715SAndy Fleming 
374dae610bSFlorian Fainelli #define PHY_BASIC_FEATURES	(PHY_10BT_FEATURES | \
384dae610bSFlorian Fainelli 				 PHY_100BT_FEATURES | \
394dae610bSFlorian Fainelli 				 PHY_DEFAULT_FEATURES)
404dae610bSFlorian Fainelli 
414dae610bSFlorian Fainelli #define PHY_GBIT_FEATURES	(PHY_BASIC_FEATURES | \
424dae610bSFlorian Fainelli 				 PHY_1000BT_FEATURES)
434dae610bSFlorian Fainelli 
445f184715SAndy Fleming #define PHY_10G_FEATURES	(PHY_GBIT_FEATURES | \
455f184715SAndy Fleming 				SUPPORTED_10000baseT_Full)
465f184715SAndy Fleming 
474fb3f0c8SStefan Roese #ifndef PHY_ANEG_TIMEOUT
485f184715SAndy Fleming #define PHY_ANEG_TIMEOUT	4000
494fb3f0c8SStefan Roese #endif
505f184715SAndy Fleming 
515f184715SAndy Fleming 
525f184715SAndy Fleming typedef enum {
535f184715SAndy Fleming 	PHY_INTERFACE_MODE_MII,
545f184715SAndy Fleming 	PHY_INTERFACE_MODE_GMII,
555f184715SAndy Fleming 	PHY_INTERFACE_MODE_SGMII,
56c35f8693SShengzhou Liu 	PHY_INTERFACE_MODE_SGMII_2500,
577794b1a7SShaohui Xie 	PHY_INTERFACE_MODE_QSGMII,
585f184715SAndy Fleming 	PHY_INTERFACE_MODE_TBI,
595f184715SAndy Fleming 	PHY_INTERFACE_MODE_RMII,
605f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII,
615f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_ID,
625f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_RXID,
635f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_TXID,
645f184715SAndy Fleming 	PHY_INTERFACE_MODE_RTBI,
655f184715SAndy Fleming 	PHY_INTERFACE_MODE_XGMII,
66d11e9347SStefan Roese 	PHY_INTERFACE_MODE_XAUI,
67d11e9347SStefan Roese 	PHY_INTERFACE_MODE_RXAUI,
68d11e9347SStefan Roese 	PHY_INTERFACE_MODE_SFI,
69c74c8e66SSimon Glass 	PHY_INTERFACE_MODE_NONE,	/* Must be last */
70c74c8e66SSimon Glass 
71c74c8e66SSimon Glass 	PHY_INTERFACE_MODE_COUNT,
725f184715SAndy Fleming } phy_interface_t;
735f184715SAndy Fleming 
745f184715SAndy Fleming static const char *phy_interface_strings[] = {
755f184715SAndy Fleming 	[PHY_INTERFACE_MODE_MII]		= "mii",
765f184715SAndy Fleming 	[PHY_INTERFACE_MODE_GMII]		= "gmii",
775f184715SAndy Fleming 	[PHY_INTERFACE_MODE_SGMII]		= "sgmii",
78c35f8693SShengzhou Liu 	[PHY_INTERFACE_MODE_SGMII_2500]		= "sgmii-2500",
797794b1a7SShaohui Xie 	[PHY_INTERFACE_MODE_QSGMII]		= "qsgmii",
805f184715SAndy Fleming 	[PHY_INTERFACE_MODE_TBI]		= "tbi",
815f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RMII]		= "rmii",
825f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII]		= "rgmii",
835f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_ID]		= "rgmii-id",
845f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_RXID]		= "rgmii-rxid",
855f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_TXID]		= "rgmii-txid",
865f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RTBI]		= "rtbi",
875f184715SAndy Fleming 	[PHY_INTERFACE_MODE_XGMII]		= "xgmii",
88d11e9347SStefan Roese 	[PHY_INTERFACE_MODE_XAUI]		= "xaui",
89d11e9347SStefan Roese 	[PHY_INTERFACE_MODE_RXAUI]		= "rxaui",
90d11e9347SStefan Roese 	[PHY_INTERFACE_MODE_SFI]		= "sfi",
915f184715SAndy Fleming 	[PHY_INTERFACE_MODE_NONE]		= "",
925f184715SAndy Fleming };
935f184715SAndy Fleming 
945f184715SAndy Fleming static inline const char *phy_string_for_interface(phy_interface_t i)
955f184715SAndy Fleming {
965f184715SAndy Fleming 	/* Default to unknown */
975f184715SAndy Fleming 	if (i > PHY_INTERFACE_MODE_NONE)
985f184715SAndy Fleming 		i = PHY_INTERFACE_MODE_NONE;
995f184715SAndy Fleming 
1005f184715SAndy Fleming 	return phy_interface_strings[i];
1015f184715SAndy Fleming }
1025f184715SAndy Fleming 
1035f184715SAndy Fleming 
1045f184715SAndy Fleming struct phy_device;
1055f184715SAndy Fleming 
1065f184715SAndy Fleming #define MDIO_NAME_LEN 32
1075f184715SAndy Fleming 
1085f184715SAndy Fleming struct mii_dev {
1095f184715SAndy Fleming 	struct list_head link;
1105f184715SAndy Fleming 	char name[MDIO_NAME_LEN];
1115f184715SAndy Fleming 	void *priv;
1125f184715SAndy Fleming 	int (*read)(struct mii_dev *bus, int addr, int devad, int reg);
1135f184715SAndy Fleming 	int (*write)(struct mii_dev *bus, int addr, int devad, int reg,
1145f184715SAndy Fleming 			u16 val);
1155f184715SAndy Fleming 	int (*reset)(struct mii_dev *bus);
1165f184715SAndy Fleming 	struct phy_device *phymap[PHY_MAX_ADDR];
1175f184715SAndy Fleming 	u32 phy_mask;
1185f184715SAndy Fleming };
1195f184715SAndy Fleming 
1205f184715SAndy Fleming /* struct phy_driver: a structure which defines PHY behavior
1215f184715SAndy Fleming  *
1225f184715SAndy Fleming  * uid will contain a number which represents the PHY.  During
1235f184715SAndy Fleming  * startup, the driver will poll the PHY to find out what its
1245f184715SAndy Fleming  * UID--as defined by registers 2 and 3--is.  The 32-bit result
1255f184715SAndy Fleming  * gotten from the PHY will be masked to
1265f184715SAndy Fleming  * discard any bits which may change based on revision numbers
1275f184715SAndy Fleming  * unimportant to functionality
1285f184715SAndy Fleming  *
1295f184715SAndy Fleming  */
1305f184715SAndy Fleming struct phy_driver {
1315f184715SAndy Fleming 	char *name;
1325f184715SAndy Fleming 	unsigned int uid;
1335f184715SAndy Fleming 	unsigned int mask;
1345f184715SAndy Fleming 	unsigned int mmds;
1355f184715SAndy Fleming 
1365f184715SAndy Fleming 	u32 features;
1375f184715SAndy Fleming 
1385f184715SAndy Fleming 	/* Called to do any driver startup necessities */
1395f184715SAndy Fleming 	/* Will be called during phy_connect */
1405f184715SAndy Fleming 	int (*probe)(struct phy_device *phydev);
1415f184715SAndy Fleming 
1425f184715SAndy Fleming 	/* Called to configure the PHY, and modify the controller
1435f184715SAndy Fleming 	 * based on the results.  Should be called after phy_connect */
1445f184715SAndy Fleming 	int (*config)(struct phy_device *phydev);
1455f184715SAndy Fleming 
1465f184715SAndy Fleming 	/* Called when starting up the controller */
1475f184715SAndy Fleming 	int (*startup)(struct phy_device *phydev);
1485f184715SAndy Fleming 
1495f184715SAndy Fleming 	/* Called when bringing down the controller */
1505f184715SAndy Fleming 	int (*shutdown)(struct phy_device *phydev);
1515f184715SAndy Fleming 
152b71841b9SStefano Babic 	int (*readext)(struct phy_device *phydev, int addr, int devad, int reg);
153b71841b9SStefano Babic 	int (*writeext)(struct phy_device *phydev, int addr, int devad, int reg,
154b71841b9SStefano Babic 			u16 val);
1555f184715SAndy Fleming 	struct list_head list;
1565f184715SAndy Fleming };
1575f184715SAndy Fleming 
1585f184715SAndy Fleming struct phy_device {
1595f184715SAndy Fleming 	/* Information about the PHY type */
1605f184715SAndy Fleming 	/* And management functions */
1615f184715SAndy Fleming 	struct mii_dev *bus;
1625f184715SAndy Fleming 	struct phy_driver *drv;
1635f184715SAndy Fleming 	void *priv;
1645f184715SAndy Fleming 
165c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH
166c74c8e66SSimon Glass 	struct udevice *dev;
167c74c8e66SSimon Glass #else
1685f184715SAndy Fleming 	struct eth_device *dev;
169c74c8e66SSimon Glass #endif
1705f184715SAndy Fleming 
1715f184715SAndy Fleming 	/* forced speed & duplex (no autoneg)
1725f184715SAndy Fleming 	 * partner speed & duplex & pause (autoneg)
1735f184715SAndy Fleming 	 */
1745f184715SAndy Fleming 	int speed;
1755f184715SAndy Fleming 	int duplex;
1765f184715SAndy Fleming 
1775f184715SAndy Fleming 	/* The most recently read link state */
1785f184715SAndy Fleming 	int link;
1795f184715SAndy Fleming 	int port;
1805f184715SAndy Fleming 	phy_interface_t interface;
1815f184715SAndy Fleming 
1825f184715SAndy Fleming 	u32 advertising;
1835f184715SAndy Fleming 	u32 supported;
1845f184715SAndy Fleming 	u32 mmds;
1855f184715SAndy Fleming 
1865f184715SAndy Fleming 	int autoneg;
1875f184715SAndy Fleming 	int addr;
1885f184715SAndy Fleming 	int pause;
1895f184715SAndy Fleming 	int asym_pause;
1905f184715SAndy Fleming 	u32 phy_id;
1915f184715SAndy Fleming 	u32 flags;
1925f184715SAndy Fleming };
1935f184715SAndy Fleming 
194f55a776cSShaohui Xie struct fixed_link {
195f55a776cSShaohui Xie 	int phy_id;
196f55a776cSShaohui Xie 	int duplex;
197f55a776cSShaohui Xie 	int link_speed;
198f55a776cSShaohui Xie 	int pause;
199f55a776cSShaohui Xie 	int asym_pause;
200f55a776cSShaohui Xie };
201f55a776cSShaohui Xie 
2025f184715SAndy Fleming static inline int phy_read(struct phy_device *phydev, int devad, int regnum)
2035f184715SAndy Fleming {
2045f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
2055f184715SAndy Fleming 
2065f184715SAndy Fleming 	return bus->read(bus, phydev->addr, devad, regnum);
2075f184715SAndy Fleming }
2085f184715SAndy Fleming 
2095f184715SAndy Fleming static inline int phy_write(struct phy_device *phydev, int devad, int regnum,
2105f184715SAndy Fleming 			u16 val)
2115f184715SAndy Fleming {
2125f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
2135f184715SAndy Fleming 
2145f184715SAndy Fleming 	return bus->write(bus, phydev->addr, devad, regnum, val);
2155f184715SAndy Fleming }
2165f184715SAndy Fleming 
2175f184715SAndy Fleming #ifdef CONFIG_PHYLIB_10G
2185f184715SAndy Fleming extern struct phy_driver gen10g_driver;
2195f184715SAndy Fleming 
2205f184715SAndy Fleming /* For now, XGMII is the only 10G interface */
2215f184715SAndy Fleming static inline int is_10g_interface(phy_interface_t interface)
2225f184715SAndy Fleming {
2235f184715SAndy Fleming 	return interface == PHY_INTERFACE_MODE_XGMII;
2245f184715SAndy Fleming }
2255f184715SAndy Fleming 
2265f184715SAndy Fleming #endif
2275f184715SAndy Fleming 
2285f184715SAndy Fleming int phy_init(void);
2295f184715SAndy Fleming int phy_reset(struct phy_device *phydev);
2301adb406bSTroy Kisky struct phy_device *phy_find_by_mask(struct mii_dev *bus, unsigned phy_mask,
2311adb406bSTroy Kisky 		phy_interface_t interface);
232c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH
233c74c8e66SSimon Glass void phy_connect_dev(struct phy_device *phydev, struct udevice *dev);
234c74c8e66SSimon Glass struct phy_device *phy_connect(struct mii_dev *bus, int addr,
235c74c8e66SSimon Glass 				struct udevice *dev,
236c74c8e66SSimon Glass 				phy_interface_t interface);
237c74c8e66SSimon Glass #else
2381adb406bSTroy Kisky void phy_connect_dev(struct phy_device *phydev, struct eth_device *dev);
2395f184715SAndy Fleming struct phy_device *phy_connect(struct mii_dev *bus, int addr,
2405f184715SAndy Fleming 				struct eth_device *dev,
2415f184715SAndy Fleming 				phy_interface_t interface);
242c74c8e66SSimon Glass #endif
2435f184715SAndy Fleming int phy_startup(struct phy_device *phydev);
2445f184715SAndy Fleming int phy_config(struct phy_device *phydev);
2455f184715SAndy Fleming int phy_shutdown(struct phy_device *phydev);
2465f184715SAndy Fleming int phy_register(struct phy_driver *drv);
247b18acb0aSAlexey Brodkin int phy_set_supported(struct phy_device *phydev, u32 max_speed);
2485f184715SAndy Fleming int genphy_config_aneg(struct phy_device *phydev);
2498682aba7STroy Kisky int genphy_restart_aneg(struct phy_device *phydev);
2505f184715SAndy Fleming int genphy_update_link(struct phy_device *phydev);
251e2043f5cSYegor Yefremov int genphy_parse_link(struct phy_device *phydev);
2525f184715SAndy Fleming int genphy_config(struct phy_device *phydev);
2535f184715SAndy Fleming int genphy_startup(struct phy_device *phydev);
2545f184715SAndy Fleming int genphy_shutdown(struct phy_device *phydev);
2555f184715SAndy Fleming int gen10g_config(struct phy_device *phydev);
2565f184715SAndy Fleming int gen10g_startup(struct phy_device *phydev);
2575f184715SAndy Fleming int gen10g_shutdown(struct phy_device *phydev);
2585f184715SAndy Fleming int gen10g_discover_mmds(struct phy_device *phydev);
2595f184715SAndy Fleming 
26024ae3961SKevin Smith int phy_mv88e61xx_init(void);
261f7c38cf8SShaohui Xie int phy_aquantia_init(void);
2629082eeacSAndy Fleming int phy_atheros_init(void);
2639082eeacSAndy Fleming int phy_broadcom_init(void);
2649b18e519SShengzhou Liu int phy_cortina_init(void);
2659082eeacSAndy Fleming int phy_davicom_init(void);
266f485c8a3SMatt Porter int phy_et1011c_init(void);
2679082eeacSAndy Fleming int phy_lxt_init(void);
2689082eeacSAndy Fleming int phy_marvell_init(void);
269*d397f7c4SAlexandru Gagniuc int phy_micrel_ksz8xxx_init(void);
270*d397f7c4SAlexandru Gagniuc int phy_micrel_ksz90x1_init(void);
2719082eeacSAndy Fleming int phy_natsemi_init(void);
2729082eeacSAndy Fleming int phy_realtek_init(void);
273b6abf555SVladimir Zapolskiy int phy_smsc_init(void);
2749082eeacSAndy Fleming int phy_teranetics_init(void);
275721aed79SEdgar E. Iglesias int phy_ti_init(void);
2769082eeacSAndy Fleming int phy_vitesse_init(void);
277ed6fad3eSSiva Durga Prasad Paladugu int phy_xilinx_init(void);
278a5fd13adSJohn Haechten int phy_mscc_init(void);
279db40c1aaSHannes Schmelzer int phy_fixed_init(void);
280a836626cSTimur Tabi 
2812fb63964SFabio Estevam int board_phy_config(struct phy_device *phydev);
2825707d5ffSShengzhou Liu int get_phy_id(struct mii_dev *bus, int addr, int devad, u32 *phy_id);
2832fb63964SFabio Estevam 
284c74c8e66SSimon Glass /**
285c74c8e66SSimon Glass  * phy_get_interface_by_name() - Look up a PHY interface name
286c74c8e66SSimon Glass  *
287c74c8e66SSimon Glass  * @str:	PHY interface name, e.g. "mii"
288c74c8e66SSimon Glass  * @return PHY_INTERFACE_MODE_... value, or -1 if not found
289c74c8e66SSimon Glass  */
290c74c8e66SSimon Glass int phy_get_interface_by_name(const char *str);
291c74c8e66SSimon Glass 
2923ab72fe8SDan Murphy /**
2933ab72fe8SDan Murphy  * phy_interface_is_rgmii - Convenience function for testing if a PHY interface
2943ab72fe8SDan Murphy  * is RGMII (all variants)
2953ab72fe8SDan Murphy  * @phydev: the phy_device struct
2963ab72fe8SDan Murphy  */
2973ab72fe8SDan Murphy static inline bool phy_interface_is_rgmii(struct phy_device *phydev)
2983ab72fe8SDan Murphy {
2993ab72fe8SDan Murphy 	return phydev->interface >= PHY_INTERFACE_MODE_RGMII &&
3003ab72fe8SDan Murphy 		phydev->interface <= PHY_INTERFACE_MODE_RGMII_TXID;
3013ab72fe8SDan Murphy }
3023ab72fe8SDan Murphy 
3033c221af3SDan Murphy /**
3043c221af3SDan Murphy  * phy_interface_is_sgmii - Convenience function for testing if a PHY interface
3053c221af3SDan Murphy  * is SGMII (all variants)
3063c221af3SDan Murphy  * @phydev: the phy_device struct
3073c221af3SDan Murphy  */
3083c221af3SDan Murphy static inline bool phy_interface_is_sgmii(struct phy_device *phydev)
3093c221af3SDan Murphy {
3103c221af3SDan Murphy 	return phydev->interface >= PHY_INTERFACE_MODE_SGMII &&
3113c221af3SDan Murphy 		phydev->interface <= PHY_INTERFACE_MODE_QSGMII;
3123c221af3SDan Murphy }
3133c221af3SDan Murphy 
314a836626cSTimur Tabi /* PHY UIDs for various PHYs that are referenced in external code */
3159b18e519SShengzhou Liu #define PHY_UID_CS4340  0x13e51002
316a836626cSTimur Tabi #define PHY_UID_TN2020	0x00a19410
317a836626cSTimur Tabi 
3185f184715SAndy Fleming #endif
319