xref: /rk3399_rockchip-uboot/include/phy.h (revision d11e9347461cff9ce89e6e65764f73fad0f19c6f)
15f184715SAndy Fleming /*
25f184715SAndy Fleming  * Copyright 2011 Freescale Semiconductor, Inc.
3b21f87a3SAndy Fleming  *	Andy Fleming <afleming@gmail.com>
45f184715SAndy Fleming  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65f184715SAndy Fleming  *
75f184715SAndy Fleming  * This file pretty much stolen from Linux's mii.h/ethtool.h/phy.h
85f184715SAndy Fleming  */
95f184715SAndy Fleming 
105f184715SAndy Fleming #ifndef _PHY_H
115f184715SAndy Fleming #define _PHY_H
125f184715SAndy Fleming 
135f184715SAndy Fleming #include <linux/list.h>
145f184715SAndy Fleming #include <linux/mii.h>
155f184715SAndy Fleming #include <linux/ethtool.h>
165f184715SAndy Fleming #include <linux/mdio.h>
175f184715SAndy Fleming 
185f184715SAndy Fleming #define PHY_MAX_ADDR 32
195f184715SAndy Fleming 
20ddcd1f30SShaohui Xie #define PHY_FLAG_BROKEN_RESET	(1 << 0) /* soft reset not supported */
21ddcd1f30SShaohui Xie 
224dae610bSFlorian Fainelli #define PHY_DEFAULT_FEATURES	(SUPPORTED_Autoneg | \
235f184715SAndy Fleming 				 SUPPORTED_TP | \
245f184715SAndy Fleming 				 SUPPORTED_MII)
255f184715SAndy Fleming 
264dae610bSFlorian Fainelli #define PHY_10BT_FEATURES	(SUPPORTED_10baseT_Half | \
274dae610bSFlorian Fainelli 				 SUPPORTED_10baseT_Full)
284dae610bSFlorian Fainelli 
294dae610bSFlorian Fainelli #define PHY_100BT_FEATURES	(SUPPORTED_100baseT_Half | \
304dae610bSFlorian Fainelli 				 SUPPORTED_100baseT_Full)
314dae610bSFlorian Fainelli 
324dae610bSFlorian Fainelli #define PHY_1000BT_FEATURES	(SUPPORTED_1000baseT_Half | \
335f184715SAndy Fleming 				 SUPPORTED_1000baseT_Full)
345f184715SAndy Fleming 
354dae610bSFlorian Fainelli #define PHY_BASIC_FEATURES	(PHY_10BT_FEATURES | \
364dae610bSFlorian Fainelli 				 PHY_100BT_FEATURES | \
374dae610bSFlorian Fainelli 				 PHY_DEFAULT_FEATURES)
384dae610bSFlorian Fainelli 
394dae610bSFlorian Fainelli #define PHY_GBIT_FEATURES	(PHY_BASIC_FEATURES | \
404dae610bSFlorian Fainelli 				 PHY_1000BT_FEATURES)
414dae610bSFlorian Fainelli 
425f184715SAndy Fleming #define PHY_10G_FEATURES	(PHY_GBIT_FEATURES | \
435f184715SAndy Fleming 				SUPPORTED_10000baseT_Full)
445f184715SAndy Fleming 
454fb3f0c8SStefan Roese #ifndef PHY_ANEG_TIMEOUT
465f184715SAndy Fleming #define PHY_ANEG_TIMEOUT	4000
474fb3f0c8SStefan Roese #endif
485f184715SAndy Fleming 
495f184715SAndy Fleming 
505f184715SAndy Fleming typedef enum {
515f184715SAndy Fleming 	PHY_INTERFACE_MODE_MII,
525f184715SAndy Fleming 	PHY_INTERFACE_MODE_GMII,
535f184715SAndy Fleming 	PHY_INTERFACE_MODE_SGMII,
54c35f8693SShengzhou Liu 	PHY_INTERFACE_MODE_SGMII_2500,
557794b1a7SShaohui Xie 	PHY_INTERFACE_MODE_QSGMII,
565f184715SAndy Fleming 	PHY_INTERFACE_MODE_TBI,
575f184715SAndy Fleming 	PHY_INTERFACE_MODE_RMII,
585f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII,
595f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_ID,
605f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_RXID,
615f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_TXID,
625f184715SAndy Fleming 	PHY_INTERFACE_MODE_RTBI,
635f184715SAndy Fleming 	PHY_INTERFACE_MODE_XGMII,
64*d11e9347SStefan Roese 	PHY_INTERFACE_MODE_XAUI,
65*d11e9347SStefan Roese 	PHY_INTERFACE_MODE_RXAUI,
66*d11e9347SStefan Roese 	PHY_INTERFACE_MODE_SFI,
67c74c8e66SSimon Glass 	PHY_INTERFACE_MODE_NONE,	/* Must be last */
68c74c8e66SSimon Glass 
69c74c8e66SSimon Glass 	PHY_INTERFACE_MODE_COUNT,
705f184715SAndy Fleming } phy_interface_t;
715f184715SAndy Fleming 
725f184715SAndy Fleming static const char *phy_interface_strings[] = {
735f184715SAndy Fleming 	[PHY_INTERFACE_MODE_MII]		= "mii",
745f184715SAndy Fleming 	[PHY_INTERFACE_MODE_GMII]		= "gmii",
755f184715SAndy Fleming 	[PHY_INTERFACE_MODE_SGMII]		= "sgmii",
76c35f8693SShengzhou Liu 	[PHY_INTERFACE_MODE_SGMII_2500]		= "sgmii-2500",
777794b1a7SShaohui Xie 	[PHY_INTERFACE_MODE_QSGMII]		= "qsgmii",
785f184715SAndy Fleming 	[PHY_INTERFACE_MODE_TBI]		= "tbi",
795f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RMII]		= "rmii",
805f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII]		= "rgmii",
815f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_ID]		= "rgmii-id",
825f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_RXID]		= "rgmii-rxid",
835f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_TXID]		= "rgmii-txid",
845f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RTBI]		= "rtbi",
855f184715SAndy Fleming 	[PHY_INTERFACE_MODE_XGMII]		= "xgmii",
86*d11e9347SStefan Roese 	[PHY_INTERFACE_MODE_XAUI]		= "xaui",
87*d11e9347SStefan Roese 	[PHY_INTERFACE_MODE_RXAUI]		= "rxaui",
88*d11e9347SStefan Roese 	[PHY_INTERFACE_MODE_SFI]		= "sfi",
895f184715SAndy Fleming 	[PHY_INTERFACE_MODE_NONE]		= "",
905f184715SAndy Fleming };
915f184715SAndy Fleming 
925f184715SAndy Fleming static inline const char *phy_string_for_interface(phy_interface_t i)
935f184715SAndy Fleming {
945f184715SAndy Fleming 	/* Default to unknown */
955f184715SAndy Fleming 	if (i > PHY_INTERFACE_MODE_NONE)
965f184715SAndy Fleming 		i = PHY_INTERFACE_MODE_NONE;
975f184715SAndy Fleming 
985f184715SAndy Fleming 	return phy_interface_strings[i];
995f184715SAndy Fleming }
1005f184715SAndy Fleming 
1015f184715SAndy Fleming 
1025f184715SAndy Fleming struct phy_device;
1035f184715SAndy Fleming 
1045f184715SAndy Fleming #define MDIO_NAME_LEN 32
1055f184715SAndy Fleming 
1065f184715SAndy Fleming struct mii_dev {
1075f184715SAndy Fleming 	struct list_head link;
1085f184715SAndy Fleming 	char name[MDIO_NAME_LEN];
1095f184715SAndy Fleming 	void *priv;
1105f184715SAndy Fleming 	int (*read)(struct mii_dev *bus, int addr, int devad, int reg);
1115f184715SAndy Fleming 	int (*write)(struct mii_dev *bus, int addr, int devad, int reg,
1125f184715SAndy Fleming 			u16 val);
1135f184715SAndy Fleming 	int (*reset)(struct mii_dev *bus);
1145f184715SAndy Fleming 	struct phy_device *phymap[PHY_MAX_ADDR];
1155f184715SAndy Fleming 	u32 phy_mask;
1165f184715SAndy Fleming };
1175f184715SAndy Fleming 
1185f184715SAndy Fleming /* struct phy_driver: a structure which defines PHY behavior
1195f184715SAndy Fleming  *
1205f184715SAndy Fleming  * uid will contain a number which represents the PHY.  During
1215f184715SAndy Fleming  * startup, the driver will poll the PHY to find out what its
1225f184715SAndy Fleming  * UID--as defined by registers 2 and 3--is.  The 32-bit result
1235f184715SAndy Fleming  * gotten from the PHY will be masked to
1245f184715SAndy Fleming  * discard any bits which may change based on revision numbers
1255f184715SAndy Fleming  * unimportant to functionality
1265f184715SAndy Fleming  *
1275f184715SAndy Fleming  */
1285f184715SAndy Fleming struct phy_driver {
1295f184715SAndy Fleming 	char *name;
1305f184715SAndy Fleming 	unsigned int uid;
1315f184715SAndy Fleming 	unsigned int mask;
1325f184715SAndy Fleming 	unsigned int mmds;
1335f184715SAndy Fleming 
1345f184715SAndy Fleming 	u32 features;
1355f184715SAndy Fleming 
1365f184715SAndy Fleming 	/* Called to do any driver startup necessities */
1375f184715SAndy Fleming 	/* Will be called during phy_connect */
1385f184715SAndy Fleming 	int (*probe)(struct phy_device *phydev);
1395f184715SAndy Fleming 
1405f184715SAndy Fleming 	/* Called to configure the PHY, and modify the controller
1415f184715SAndy Fleming 	 * based on the results.  Should be called after phy_connect */
1425f184715SAndy Fleming 	int (*config)(struct phy_device *phydev);
1435f184715SAndy Fleming 
1445f184715SAndy Fleming 	/* Called when starting up the controller */
1455f184715SAndy Fleming 	int (*startup)(struct phy_device *phydev);
1465f184715SAndy Fleming 
1475f184715SAndy Fleming 	/* Called when bringing down the controller */
1485f184715SAndy Fleming 	int (*shutdown)(struct phy_device *phydev);
1495f184715SAndy Fleming 
150b71841b9SStefano Babic 	int (*readext)(struct phy_device *phydev, int addr, int devad, int reg);
151b71841b9SStefano Babic 	int (*writeext)(struct phy_device *phydev, int addr, int devad, int reg,
152b71841b9SStefano Babic 			u16 val);
1535f184715SAndy Fleming 	struct list_head list;
1545f184715SAndy Fleming };
1555f184715SAndy Fleming 
1565f184715SAndy Fleming struct phy_device {
1575f184715SAndy Fleming 	/* Information about the PHY type */
1585f184715SAndy Fleming 	/* And management functions */
1595f184715SAndy Fleming 	struct mii_dev *bus;
1605f184715SAndy Fleming 	struct phy_driver *drv;
1615f184715SAndy Fleming 	void *priv;
1625f184715SAndy Fleming 
163c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH
164c74c8e66SSimon Glass 	struct udevice *dev;
165c74c8e66SSimon Glass #else
1665f184715SAndy Fleming 	struct eth_device *dev;
167c74c8e66SSimon Glass #endif
1685f184715SAndy Fleming 
1695f184715SAndy Fleming 	/* forced speed & duplex (no autoneg)
1705f184715SAndy Fleming 	 * partner speed & duplex & pause (autoneg)
1715f184715SAndy Fleming 	 */
1725f184715SAndy Fleming 	int speed;
1735f184715SAndy Fleming 	int duplex;
1745f184715SAndy Fleming 
1755f184715SAndy Fleming 	/* The most recently read link state */
1765f184715SAndy Fleming 	int link;
1775f184715SAndy Fleming 	int port;
1785f184715SAndy Fleming 	phy_interface_t interface;
1795f184715SAndy Fleming 
1805f184715SAndy Fleming 	u32 advertising;
1815f184715SAndy Fleming 	u32 supported;
1825f184715SAndy Fleming 	u32 mmds;
1835f184715SAndy Fleming 
1845f184715SAndy Fleming 	int autoneg;
1855f184715SAndy Fleming 	int addr;
1865f184715SAndy Fleming 	int pause;
1875f184715SAndy Fleming 	int asym_pause;
1885f184715SAndy Fleming 	u32 phy_id;
1895f184715SAndy Fleming 	u32 flags;
1905f184715SAndy Fleming };
1915f184715SAndy Fleming 
192f55a776cSShaohui Xie struct fixed_link {
193f55a776cSShaohui Xie 	int phy_id;
194f55a776cSShaohui Xie 	int duplex;
195f55a776cSShaohui Xie 	int link_speed;
196f55a776cSShaohui Xie 	int pause;
197f55a776cSShaohui Xie 	int asym_pause;
198f55a776cSShaohui Xie };
199f55a776cSShaohui Xie 
2005f184715SAndy Fleming static inline int phy_read(struct phy_device *phydev, int devad, int regnum)
2015f184715SAndy Fleming {
2025f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
2035f184715SAndy Fleming 
2045f184715SAndy Fleming 	return bus->read(bus, phydev->addr, devad, regnum);
2055f184715SAndy Fleming }
2065f184715SAndy Fleming 
2075f184715SAndy Fleming static inline int phy_write(struct phy_device *phydev, int devad, int regnum,
2085f184715SAndy Fleming 			u16 val)
2095f184715SAndy Fleming {
2105f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
2115f184715SAndy Fleming 
2125f184715SAndy Fleming 	return bus->write(bus, phydev->addr, devad, regnum, val);
2135f184715SAndy Fleming }
2145f184715SAndy Fleming 
2155f184715SAndy Fleming #ifdef CONFIG_PHYLIB_10G
2165f184715SAndy Fleming extern struct phy_driver gen10g_driver;
2175f184715SAndy Fleming 
2185f184715SAndy Fleming /* For now, XGMII is the only 10G interface */
2195f184715SAndy Fleming static inline int is_10g_interface(phy_interface_t interface)
2205f184715SAndy Fleming {
2215f184715SAndy Fleming 	return interface == PHY_INTERFACE_MODE_XGMII;
2225f184715SAndy Fleming }
2235f184715SAndy Fleming 
2245f184715SAndy Fleming #endif
2255f184715SAndy Fleming 
2265f184715SAndy Fleming int phy_init(void);
2275f184715SAndy Fleming int phy_reset(struct phy_device *phydev);
2281adb406bSTroy Kisky struct phy_device *phy_find_by_mask(struct mii_dev *bus, unsigned phy_mask,
2291adb406bSTroy Kisky 		phy_interface_t interface);
230c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH
231c74c8e66SSimon Glass void phy_connect_dev(struct phy_device *phydev, struct udevice *dev);
232c74c8e66SSimon Glass struct phy_device *phy_connect(struct mii_dev *bus, int addr,
233c74c8e66SSimon Glass 				struct udevice *dev,
234c74c8e66SSimon Glass 				phy_interface_t interface);
235c74c8e66SSimon Glass #else
2361adb406bSTroy Kisky void phy_connect_dev(struct phy_device *phydev, struct eth_device *dev);
2375f184715SAndy Fleming struct phy_device *phy_connect(struct mii_dev *bus, int addr,
2385f184715SAndy Fleming 				struct eth_device *dev,
2395f184715SAndy Fleming 				phy_interface_t interface);
240c74c8e66SSimon Glass #endif
2415f184715SAndy Fleming int phy_startup(struct phy_device *phydev);
2425f184715SAndy Fleming int phy_config(struct phy_device *phydev);
2435f184715SAndy Fleming int phy_shutdown(struct phy_device *phydev);
2445f184715SAndy Fleming int phy_register(struct phy_driver *drv);
245b18acb0aSAlexey Brodkin int phy_set_supported(struct phy_device *phydev, u32 max_speed);
2465f184715SAndy Fleming int genphy_config_aneg(struct phy_device *phydev);
2478682aba7STroy Kisky int genphy_restart_aneg(struct phy_device *phydev);
2485f184715SAndy Fleming int genphy_update_link(struct phy_device *phydev);
249e2043f5cSYegor Yefremov int genphy_parse_link(struct phy_device *phydev);
2505f184715SAndy Fleming int genphy_config(struct phy_device *phydev);
2515f184715SAndy Fleming int genphy_startup(struct phy_device *phydev);
2525f184715SAndy Fleming int genphy_shutdown(struct phy_device *phydev);
2535f184715SAndy Fleming int gen10g_config(struct phy_device *phydev);
2545f184715SAndy Fleming int gen10g_startup(struct phy_device *phydev);
2555f184715SAndy Fleming int gen10g_shutdown(struct phy_device *phydev);
2565f184715SAndy Fleming int gen10g_discover_mmds(struct phy_device *phydev);
2575f184715SAndy Fleming 
25824ae3961SKevin Smith int phy_mv88e61xx_init(void);
259f7c38cf8SShaohui Xie int phy_aquantia_init(void);
2609082eeacSAndy Fleming int phy_atheros_init(void);
2619082eeacSAndy Fleming int phy_broadcom_init(void);
2629b18e519SShengzhou Liu int phy_cortina_init(void);
2639082eeacSAndy Fleming int phy_davicom_init(void);
264f485c8a3SMatt Porter int phy_et1011c_init(void);
2659082eeacSAndy Fleming int phy_lxt_init(void);
2669082eeacSAndy Fleming int phy_marvell_init(void);
2679082eeacSAndy Fleming int phy_micrel_init(void);
2689082eeacSAndy Fleming int phy_natsemi_init(void);
2699082eeacSAndy Fleming int phy_realtek_init(void);
270b6abf555SVladimir Zapolskiy int phy_smsc_init(void);
2719082eeacSAndy Fleming int phy_teranetics_init(void);
272721aed79SEdgar E. Iglesias int phy_ti_init(void);
2739082eeacSAndy Fleming int phy_vitesse_init(void);
274ed6fad3eSSiva Durga Prasad Paladugu int phy_xilinx_init(void);
275a5fd13adSJohn Haechten int phy_mscc_init(void);
276a836626cSTimur Tabi 
2772fb63964SFabio Estevam int board_phy_config(struct phy_device *phydev);
2785707d5ffSShengzhou Liu int get_phy_id(struct mii_dev *bus, int addr, int devad, u32 *phy_id);
2792fb63964SFabio Estevam 
280c74c8e66SSimon Glass /**
281c74c8e66SSimon Glass  * phy_get_interface_by_name() - Look up a PHY interface name
282c74c8e66SSimon Glass  *
283c74c8e66SSimon Glass  * @str:	PHY interface name, e.g. "mii"
284c74c8e66SSimon Glass  * @return PHY_INTERFACE_MODE_... value, or -1 if not found
285c74c8e66SSimon Glass  */
286c74c8e66SSimon Glass int phy_get_interface_by_name(const char *str);
287c74c8e66SSimon Glass 
2883ab72fe8SDan Murphy /**
2893ab72fe8SDan Murphy  * phy_interface_is_rgmii - Convenience function for testing if a PHY interface
2903ab72fe8SDan Murphy  * is RGMII (all variants)
2913ab72fe8SDan Murphy  * @phydev: the phy_device struct
2923ab72fe8SDan Murphy  */
2933ab72fe8SDan Murphy static inline bool phy_interface_is_rgmii(struct phy_device *phydev)
2943ab72fe8SDan Murphy {
2953ab72fe8SDan Murphy 	return phydev->interface >= PHY_INTERFACE_MODE_RGMII &&
2963ab72fe8SDan Murphy 		phydev->interface <= PHY_INTERFACE_MODE_RGMII_TXID;
2973ab72fe8SDan Murphy }
2983ab72fe8SDan Murphy 
2993c221af3SDan Murphy /**
3003c221af3SDan Murphy  * phy_interface_is_sgmii - Convenience function for testing if a PHY interface
3013c221af3SDan Murphy  * is SGMII (all variants)
3023c221af3SDan Murphy  * @phydev: the phy_device struct
3033c221af3SDan Murphy  */
3043c221af3SDan Murphy static inline bool phy_interface_is_sgmii(struct phy_device *phydev)
3053c221af3SDan Murphy {
3063c221af3SDan Murphy 	return phydev->interface >= PHY_INTERFACE_MODE_SGMII &&
3073c221af3SDan Murphy 		phydev->interface <= PHY_INTERFACE_MODE_QSGMII;
3083c221af3SDan Murphy }
3093c221af3SDan Murphy 
310a836626cSTimur Tabi /* PHY UIDs for various PHYs that are referenced in external code */
3119b18e519SShengzhou Liu #define PHY_UID_CS4340  0x13e51002
312a836626cSTimur Tabi #define PHY_UID_TN2020	0x00a19410
313a836626cSTimur Tabi 
3145f184715SAndy Fleming #endif
315