xref: /rk3399_rockchip-uboot/include/phy.h (revision 4fb3f0c8024bb1464364eecc9c7708ecf6119e35)
15f184715SAndy Fleming /*
25f184715SAndy Fleming  * Copyright 2011 Freescale Semiconductor, Inc.
3b21f87a3SAndy Fleming  *	Andy Fleming <afleming@gmail.com>
45f184715SAndy Fleming  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65f184715SAndy Fleming  *
75f184715SAndy Fleming  * This file pretty much stolen from Linux's mii.h/ethtool.h/phy.h
85f184715SAndy Fleming  */
95f184715SAndy Fleming 
105f184715SAndy Fleming #ifndef _PHY_H
115f184715SAndy Fleming #define _PHY_H
125f184715SAndy Fleming 
135f184715SAndy Fleming #include <linux/list.h>
145f184715SAndy Fleming #include <linux/mii.h>
155f184715SAndy Fleming #include <linux/ethtool.h>
165f184715SAndy Fleming #include <linux/mdio.h>
175f184715SAndy Fleming 
185f184715SAndy Fleming #define PHY_MAX_ADDR 32
195f184715SAndy Fleming 
205f184715SAndy Fleming #define PHY_BASIC_FEATURES	(SUPPORTED_10baseT_Half | \
215f184715SAndy Fleming 				 SUPPORTED_10baseT_Full | \
225f184715SAndy Fleming 				 SUPPORTED_100baseT_Half | \
235f184715SAndy Fleming 				 SUPPORTED_100baseT_Full | \
245f184715SAndy Fleming 				 SUPPORTED_Autoneg | \
255f184715SAndy Fleming 				 SUPPORTED_TP | \
265f184715SAndy Fleming 				 SUPPORTED_MII)
275f184715SAndy Fleming 
285f184715SAndy Fleming #define PHY_GBIT_FEATURES	(PHY_BASIC_FEATURES | \
295f184715SAndy Fleming 				 SUPPORTED_1000baseT_Half | \
305f184715SAndy Fleming 				 SUPPORTED_1000baseT_Full)
315f184715SAndy Fleming 
325f184715SAndy Fleming #define PHY_10G_FEATURES	(PHY_GBIT_FEATURES | \
335f184715SAndy Fleming 				SUPPORTED_10000baseT_Full)
345f184715SAndy Fleming 
35*4fb3f0c8SStefan Roese #ifndef PHY_ANEG_TIMEOUT
365f184715SAndy Fleming #define PHY_ANEG_TIMEOUT	4000
37*4fb3f0c8SStefan Roese #endif
385f184715SAndy Fleming 
395f184715SAndy Fleming 
405f184715SAndy Fleming typedef enum {
415f184715SAndy Fleming 	PHY_INTERFACE_MODE_MII,
425f184715SAndy Fleming 	PHY_INTERFACE_MODE_GMII,
435f184715SAndy Fleming 	PHY_INTERFACE_MODE_SGMII,
447794b1a7SShaohui Xie 	PHY_INTERFACE_MODE_QSGMII,
455f184715SAndy Fleming 	PHY_INTERFACE_MODE_TBI,
465f184715SAndy Fleming 	PHY_INTERFACE_MODE_RMII,
475f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII,
485f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_ID,
495f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_RXID,
505f184715SAndy Fleming 	PHY_INTERFACE_MODE_RGMII_TXID,
515f184715SAndy Fleming 	PHY_INTERFACE_MODE_RTBI,
525f184715SAndy Fleming 	PHY_INTERFACE_MODE_XGMII,
535f184715SAndy Fleming 	PHY_INTERFACE_MODE_NONE	/* Must be last */
545f184715SAndy Fleming } phy_interface_t;
555f184715SAndy Fleming 
565f184715SAndy Fleming static const char *phy_interface_strings[] = {
575f184715SAndy Fleming 	[PHY_INTERFACE_MODE_MII]		= "mii",
585f184715SAndy Fleming 	[PHY_INTERFACE_MODE_GMII]		= "gmii",
595f184715SAndy Fleming 	[PHY_INTERFACE_MODE_SGMII]		= "sgmii",
607794b1a7SShaohui Xie 	[PHY_INTERFACE_MODE_QSGMII]		= "qsgmii",
615f184715SAndy Fleming 	[PHY_INTERFACE_MODE_TBI]		= "tbi",
625f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RMII]		= "rmii",
635f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII]		= "rgmii",
645f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_ID]		= "rgmii-id",
655f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_RXID]		= "rgmii-rxid",
665f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RGMII_TXID]		= "rgmii-txid",
675f184715SAndy Fleming 	[PHY_INTERFACE_MODE_RTBI]		= "rtbi",
685f184715SAndy Fleming 	[PHY_INTERFACE_MODE_XGMII]		= "xgmii",
695f184715SAndy Fleming 	[PHY_INTERFACE_MODE_NONE]		= "",
705f184715SAndy Fleming };
715f184715SAndy Fleming 
725f184715SAndy Fleming static inline const char *phy_string_for_interface(phy_interface_t i)
735f184715SAndy Fleming {
745f184715SAndy Fleming 	/* Default to unknown */
755f184715SAndy Fleming 	if (i > PHY_INTERFACE_MODE_NONE)
765f184715SAndy Fleming 		i = PHY_INTERFACE_MODE_NONE;
775f184715SAndy Fleming 
785f184715SAndy Fleming 	return phy_interface_strings[i];
795f184715SAndy Fleming }
805f184715SAndy Fleming 
815f184715SAndy Fleming 
825f184715SAndy Fleming struct phy_device;
835f184715SAndy Fleming 
845f184715SAndy Fleming #define MDIO_NAME_LEN 32
855f184715SAndy Fleming 
865f184715SAndy Fleming struct mii_dev {
875f184715SAndy Fleming 	struct list_head link;
885f184715SAndy Fleming 	char name[MDIO_NAME_LEN];
895f184715SAndy Fleming 	void *priv;
905f184715SAndy Fleming 	int (*read)(struct mii_dev *bus, int addr, int devad, int reg);
915f184715SAndy Fleming 	int (*write)(struct mii_dev *bus, int addr, int devad, int reg,
925f184715SAndy Fleming 			u16 val);
935f184715SAndy Fleming 	int (*reset)(struct mii_dev *bus);
945f184715SAndy Fleming 	struct phy_device *phymap[PHY_MAX_ADDR];
955f184715SAndy Fleming 	u32 phy_mask;
965f184715SAndy Fleming };
975f184715SAndy Fleming 
985f184715SAndy Fleming /* struct phy_driver: a structure which defines PHY behavior
995f184715SAndy Fleming  *
1005f184715SAndy Fleming  * uid will contain a number which represents the PHY.  During
1015f184715SAndy Fleming  * startup, the driver will poll the PHY to find out what its
1025f184715SAndy Fleming  * UID--as defined by registers 2 and 3--is.  The 32-bit result
1035f184715SAndy Fleming  * gotten from the PHY will be masked to
1045f184715SAndy Fleming  * discard any bits which may change based on revision numbers
1055f184715SAndy Fleming  * unimportant to functionality
1065f184715SAndy Fleming  *
1075f184715SAndy Fleming  */
1085f184715SAndy Fleming struct phy_driver {
1095f184715SAndy Fleming 	char *name;
1105f184715SAndy Fleming 	unsigned int uid;
1115f184715SAndy Fleming 	unsigned int mask;
1125f184715SAndy Fleming 	unsigned int mmds;
1135f184715SAndy Fleming 
1145f184715SAndy Fleming 	u32 features;
1155f184715SAndy Fleming 
1165f184715SAndy Fleming 	/* Called to do any driver startup necessities */
1175f184715SAndy Fleming 	/* Will be called during phy_connect */
1185f184715SAndy Fleming 	int (*probe)(struct phy_device *phydev);
1195f184715SAndy Fleming 
1205f184715SAndy Fleming 	/* Called to configure the PHY, and modify the controller
1215f184715SAndy Fleming 	 * based on the results.  Should be called after phy_connect */
1225f184715SAndy Fleming 	int (*config)(struct phy_device *phydev);
1235f184715SAndy Fleming 
1245f184715SAndy Fleming 	/* Called when starting up the controller */
1255f184715SAndy Fleming 	int (*startup)(struct phy_device *phydev);
1265f184715SAndy Fleming 
1275f184715SAndy Fleming 	/* Called when bringing down the controller */
1285f184715SAndy Fleming 	int (*shutdown)(struct phy_device *phydev);
1295f184715SAndy Fleming 
130b71841b9SStefano Babic 	int (*readext)(struct phy_device *phydev, int addr, int devad, int reg);
131b71841b9SStefano Babic 	int (*writeext)(struct phy_device *phydev, int addr, int devad, int reg,
132b71841b9SStefano Babic 			u16 val);
1335f184715SAndy Fleming 	struct list_head list;
1345f184715SAndy Fleming };
1355f184715SAndy Fleming 
1365f184715SAndy Fleming struct phy_device {
1375f184715SAndy Fleming 	/* Information about the PHY type */
1385f184715SAndy Fleming 	/* And management functions */
1395f184715SAndy Fleming 	struct mii_dev *bus;
1405f184715SAndy Fleming 	struct phy_driver *drv;
1415f184715SAndy Fleming 	void *priv;
1425f184715SAndy Fleming 
1435f184715SAndy Fleming 	struct eth_device *dev;
1445f184715SAndy Fleming 
1455f184715SAndy Fleming 	/* forced speed & duplex (no autoneg)
1465f184715SAndy Fleming 	 * partner speed & duplex & pause (autoneg)
1475f184715SAndy Fleming 	 */
1485f184715SAndy Fleming 	int speed;
1495f184715SAndy Fleming 	int duplex;
1505f184715SAndy Fleming 
1515f184715SAndy Fleming 	/* The most recently read link state */
1525f184715SAndy Fleming 	int link;
1535f184715SAndy Fleming 	int port;
1545f184715SAndy Fleming 	phy_interface_t interface;
1555f184715SAndy Fleming 
1565f184715SAndy Fleming 	u32 advertising;
1575f184715SAndy Fleming 	u32 supported;
1585f184715SAndy Fleming 	u32 mmds;
1595f184715SAndy Fleming 
1605f184715SAndy Fleming 	int autoneg;
1615f184715SAndy Fleming 	int addr;
1625f184715SAndy Fleming 	int pause;
1635f184715SAndy Fleming 	int asym_pause;
1645f184715SAndy Fleming 	u32 phy_id;
1655f184715SAndy Fleming 	u32 flags;
1665f184715SAndy Fleming };
1675f184715SAndy Fleming 
168f55a776cSShaohui Xie struct fixed_link {
169f55a776cSShaohui Xie 	int phy_id;
170f55a776cSShaohui Xie 	int duplex;
171f55a776cSShaohui Xie 	int link_speed;
172f55a776cSShaohui Xie 	int pause;
173f55a776cSShaohui Xie 	int asym_pause;
174f55a776cSShaohui Xie };
175f55a776cSShaohui Xie 
1765f184715SAndy Fleming static inline int phy_read(struct phy_device *phydev, int devad, int regnum)
1775f184715SAndy Fleming {
1785f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
1795f184715SAndy Fleming 
1805f184715SAndy Fleming 	return bus->read(bus, phydev->addr, devad, regnum);
1815f184715SAndy Fleming }
1825f184715SAndy Fleming 
1835f184715SAndy Fleming static inline int phy_write(struct phy_device *phydev, int devad, int regnum,
1845f184715SAndy Fleming 			u16 val)
1855f184715SAndy Fleming {
1865f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
1875f184715SAndy Fleming 
1885f184715SAndy Fleming 	return bus->write(bus, phydev->addr, devad, regnum, val);
1895f184715SAndy Fleming }
1905f184715SAndy Fleming 
1915f184715SAndy Fleming #ifdef CONFIG_PHYLIB_10G
1925f184715SAndy Fleming extern struct phy_driver gen10g_driver;
1935f184715SAndy Fleming 
1945f184715SAndy Fleming /* For now, XGMII is the only 10G interface */
1955f184715SAndy Fleming static inline int is_10g_interface(phy_interface_t interface)
1965f184715SAndy Fleming {
1975f184715SAndy Fleming 	return interface == PHY_INTERFACE_MODE_XGMII;
1985f184715SAndy Fleming }
1995f184715SAndy Fleming 
2005f184715SAndy Fleming #endif
2015f184715SAndy Fleming 
2025f184715SAndy Fleming int phy_init(void);
2035f184715SAndy Fleming int phy_reset(struct phy_device *phydev);
2041adb406bSTroy Kisky struct phy_device *phy_find_by_mask(struct mii_dev *bus, unsigned phy_mask,
2051adb406bSTroy Kisky 		phy_interface_t interface);
2061adb406bSTroy Kisky void phy_connect_dev(struct phy_device *phydev, struct eth_device *dev);
2075f184715SAndy Fleming struct phy_device *phy_connect(struct mii_dev *bus, int addr,
2085f184715SAndy Fleming 				struct eth_device *dev,
2095f184715SAndy Fleming 				phy_interface_t interface);
2105f184715SAndy Fleming int phy_startup(struct phy_device *phydev);
2115f184715SAndy Fleming int phy_config(struct phy_device *phydev);
2125f184715SAndy Fleming int phy_shutdown(struct phy_device *phydev);
2135f184715SAndy Fleming int phy_register(struct phy_driver *drv);
2145f184715SAndy Fleming int genphy_config_aneg(struct phy_device *phydev);
2158682aba7STroy Kisky int genphy_restart_aneg(struct phy_device *phydev);
2165f184715SAndy Fleming int genphy_update_link(struct phy_device *phydev);
217e2043f5cSYegor Yefremov int genphy_parse_link(struct phy_device *phydev);
2185f184715SAndy Fleming int genphy_config(struct phy_device *phydev);
2195f184715SAndy Fleming int genphy_startup(struct phy_device *phydev);
2205f184715SAndy Fleming int genphy_shutdown(struct phy_device *phydev);
2215f184715SAndy Fleming int gen10g_config(struct phy_device *phydev);
2225f184715SAndy Fleming int gen10g_startup(struct phy_device *phydev);
2235f184715SAndy Fleming int gen10g_shutdown(struct phy_device *phydev);
2245f184715SAndy Fleming int gen10g_discover_mmds(struct phy_device *phydev);
2255f184715SAndy Fleming 
2269082eeacSAndy Fleming int phy_atheros_init(void);
2279082eeacSAndy Fleming int phy_broadcom_init(void);
2289082eeacSAndy Fleming int phy_davicom_init(void);
229f485c8a3SMatt Porter int phy_et1011c_init(void);
2309082eeacSAndy Fleming int phy_lxt_init(void);
2319082eeacSAndy Fleming int phy_marvell_init(void);
2329082eeacSAndy Fleming int phy_micrel_init(void);
2339082eeacSAndy Fleming int phy_natsemi_init(void);
2349082eeacSAndy Fleming int phy_realtek_init(void);
235b6abf555SVladimir Zapolskiy int phy_smsc_init(void);
2369082eeacSAndy Fleming int phy_teranetics_init(void);
2379082eeacSAndy Fleming int phy_vitesse_init(void);
238a836626cSTimur Tabi 
2392fb63964SFabio Estevam int board_phy_config(struct phy_device *phydev);
2402fb63964SFabio Estevam 
241a836626cSTimur Tabi /* PHY UIDs for various PHYs that are referenced in external code */
242a836626cSTimur Tabi #define PHY_UID_TN2020	0x00a19410
243a836626cSTimur Tabi 
2445f184715SAndy Fleming #endif
245