xref: /rk3399_rockchip-uboot/include/phy.h (revision 22e6d8f7d5a006f07b65222ddd7d66d9acfb0773)
15f184715SAndy Fleming /*
25f184715SAndy Fleming  * Copyright 2011 Freescale Semiconductor, Inc.
3b21f87a3SAndy Fleming  *	Andy Fleming <afleming@gmail.com>
45f184715SAndy Fleming  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
65f184715SAndy Fleming  *
75f184715SAndy Fleming  * This file pretty much stolen from Linux's mii.h/ethtool.h/phy.h
85f184715SAndy Fleming  */
95f184715SAndy Fleming 
105f184715SAndy Fleming #ifndef _PHY_H
115f184715SAndy Fleming #define _PHY_H
125f184715SAndy Fleming 
135f184715SAndy Fleming #include <linux/list.h>
145f184715SAndy Fleming #include <linux/mii.h>
155f184715SAndy Fleming #include <linux/ethtool.h>
165f184715SAndy Fleming #include <linux/mdio.h>
17*22e6d8f7SJoe Hershberger #include <phy_interface.h>
185f184715SAndy Fleming 
19db40c1aaSHannes Schmelzer #define PHY_FIXED_ID		0xa5a55a5a
20db40c1aaSHannes Schmelzer 
215f184715SAndy Fleming #define PHY_MAX_ADDR 32
225f184715SAndy Fleming 
23ddcd1f30SShaohui Xie #define PHY_FLAG_BROKEN_RESET	(1 << 0) /* soft reset not supported */
24ddcd1f30SShaohui Xie 
254dae610bSFlorian Fainelli #define PHY_DEFAULT_FEATURES	(SUPPORTED_Autoneg | \
265f184715SAndy Fleming 				 SUPPORTED_TP | \
275f184715SAndy Fleming 				 SUPPORTED_MII)
285f184715SAndy Fleming 
294dae610bSFlorian Fainelli #define PHY_10BT_FEATURES	(SUPPORTED_10baseT_Half | \
304dae610bSFlorian Fainelli 				 SUPPORTED_10baseT_Full)
314dae610bSFlorian Fainelli 
324dae610bSFlorian Fainelli #define PHY_100BT_FEATURES	(SUPPORTED_100baseT_Half | \
334dae610bSFlorian Fainelli 				 SUPPORTED_100baseT_Full)
344dae610bSFlorian Fainelli 
354dae610bSFlorian Fainelli #define PHY_1000BT_FEATURES	(SUPPORTED_1000baseT_Half | \
365f184715SAndy Fleming 				 SUPPORTED_1000baseT_Full)
375f184715SAndy Fleming 
384dae610bSFlorian Fainelli #define PHY_BASIC_FEATURES	(PHY_10BT_FEATURES | \
394dae610bSFlorian Fainelli 				 PHY_100BT_FEATURES | \
404dae610bSFlorian Fainelli 				 PHY_DEFAULT_FEATURES)
414dae610bSFlorian Fainelli 
424dae610bSFlorian Fainelli #define PHY_GBIT_FEATURES	(PHY_BASIC_FEATURES | \
434dae610bSFlorian Fainelli 				 PHY_1000BT_FEATURES)
444dae610bSFlorian Fainelli 
455f184715SAndy Fleming #define PHY_10G_FEATURES	(PHY_GBIT_FEATURES | \
465f184715SAndy Fleming 				SUPPORTED_10000baseT_Full)
475f184715SAndy Fleming 
484fb3f0c8SStefan Roese #ifndef PHY_ANEG_TIMEOUT
495f184715SAndy Fleming #define PHY_ANEG_TIMEOUT	4000
504fb3f0c8SStefan Roese #endif
515f184715SAndy Fleming 
525f184715SAndy Fleming 
535f184715SAndy Fleming struct phy_device;
545f184715SAndy Fleming 
555f184715SAndy Fleming #define MDIO_NAME_LEN 32
565f184715SAndy Fleming 
575f184715SAndy Fleming struct mii_dev {
585f184715SAndy Fleming 	struct list_head link;
595f184715SAndy Fleming 	char name[MDIO_NAME_LEN];
605f184715SAndy Fleming 	void *priv;
615f184715SAndy Fleming 	int (*read)(struct mii_dev *bus, int addr, int devad, int reg);
625f184715SAndy Fleming 	int (*write)(struct mii_dev *bus, int addr, int devad, int reg,
635f184715SAndy Fleming 			u16 val);
645f184715SAndy Fleming 	int (*reset)(struct mii_dev *bus);
655f184715SAndy Fleming 	struct phy_device *phymap[PHY_MAX_ADDR];
665f184715SAndy Fleming 	u32 phy_mask;
675f184715SAndy Fleming };
685f184715SAndy Fleming 
695f184715SAndy Fleming /* struct phy_driver: a structure which defines PHY behavior
705f184715SAndy Fleming  *
715f184715SAndy Fleming  * uid will contain a number which represents the PHY.  During
725f184715SAndy Fleming  * startup, the driver will poll the PHY to find out what its
735f184715SAndy Fleming  * UID--as defined by registers 2 and 3--is.  The 32-bit result
745f184715SAndy Fleming  * gotten from the PHY will be masked to
755f184715SAndy Fleming  * discard any bits which may change based on revision numbers
765f184715SAndy Fleming  * unimportant to functionality
775f184715SAndy Fleming  *
785f184715SAndy Fleming  */
795f184715SAndy Fleming struct phy_driver {
805f184715SAndy Fleming 	char *name;
815f184715SAndy Fleming 	unsigned int uid;
825f184715SAndy Fleming 	unsigned int mask;
835f184715SAndy Fleming 	unsigned int mmds;
845f184715SAndy Fleming 
855f184715SAndy Fleming 	u32 features;
865f184715SAndy Fleming 
875f184715SAndy Fleming 	/* Called to do any driver startup necessities */
885f184715SAndy Fleming 	/* Will be called during phy_connect */
895f184715SAndy Fleming 	int (*probe)(struct phy_device *phydev);
905f184715SAndy Fleming 
915f184715SAndy Fleming 	/* Called to configure the PHY, and modify the controller
925f184715SAndy Fleming 	 * based on the results.  Should be called after phy_connect */
935f184715SAndy Fleming 	int (*config)(struct phy_device *phydev);
945f184715SAndy Fleming 
955f184715SAndy Fleming 	/* Called when starting up the controller */
965f184715SAndy Fleming 	int (*startup)(struct phy_device *phydev);
975f184715SAndy Fleming 
985f184715SAndy Fleming 	/* Called when bringing down the controller */
995f184715SAndy Fleming 	int (*shutdown)(struct phy_device *phydev);
1005f184715SAndy Fleming 
101b71841b9SStefano Babic 	int (*readext)(struct phy_device *phydev, int addr, int devad, int reg);
102b71841b9SStefano Babic 	int (*writeext)(struct phy_device *phydev, int addr, int devad, int reg,
103b71841b9SStefano Babic 			u16 val);
1045f184715SAndy Fleming 	struct list_head list;
1055f184715SAndy Fleming };
1065f184715SAndy Fleming 
1075f184715SAndy Fleming struct phy_device {
1085f184715SAndy Fleming 	/* Information about the PHY type */
1095f184715SAndy Fleming 	/* And management functions */
1105f184715SAndy Fleming 	struct mii_dev *bus;
1115f184715SAndy Fleming 	struct phy_driver *drv;
1125f184715SAndy Fleming 	void *priv;
1135f184715SAndy Fleming 
114c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH
115c74c8e66SSimon Glass 	struct udevice *dev;
116c74c8e66SSimon Glass #else
1175f184715SAndy Fleming 	struct eth_device *dev;
118c74c8e66SSimon Glass #endif
1195f184715SAndy Fleming 
1205f184715SAndy Fleming 	/* forced speed & duplex (no autoneg)
1215f184715SAndy Fleming 	 * partner speed & duplex & pause (autoneg)
1225f184715SAndy Fleming 	 */
1235f184715SAndy Fleming 	int speed;
1245f184715SAndy Fleming 	int duplex;
1255f184715SAndy Fleming 
1265f184715SAndy Fleming 	/* The most recently read link state */
1275f184715SAndy Fleming 	int link;
1285f184715SAndy Fleming 	int port;
1295f184715SAndy Fleming 	phy_interface_t interface;
1305f184715SAndy Fleming 
1315f184715SAndy Fleming 	u32 advertising;
1325f184715SAndy Fleming 	u32 supported;
1335f184715SAndy Fleming 	u32 mmds;
1345f184715SAndy Fleming 
1355f184715SAndy Fleming 	int autoneg;
1365f184715SAndy Fleming 	int addr;
1375f184715SAndy Fleming 	int pause;
1385f184715SAndy Fleming 	int asym_pause;
1395f184715SAndy Fleming 	u32 phy_id;
1405f184715SAndy Fleming 	u32 flags;
1415f184715SAndy Fleming };
1425f184715SAndy Fleming 
143f55a776cSShaohui Xie struct fixed_link {
144f55a776cSShaohui Xie 	int phy_id;
145f55a776cSShaohui Xie 	int duplex;
146f55a776cSShaohui Xie 	int link_speed;
147f55a776cSShaohui Xie 	int pause;
148f55a776cSShaohui Xie 	int asym_pause;
149f55a776cSShaohui Xie };
150f55a776cSShaohui Xie 
1515f184715SAndy Fleming static inline int phy_read(struct phy_device *phydev, int devad, int regnum)
1525f184715SAndy Fleming {
1535f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
1545f184715SAndy Fleming 
1555f184715SAndy Fleming 	return bus->read(bus, phydev->addr, devad, regnum);
1565f184715SAndy Fleming }
1575f184715SAndy Fleming 
1585f184715SAndy Fleming static inline int phy_write(struct phy_device *phydev, int devad, int regnum,
1595f184715SAndy Fleming 			u16 val)
1605f184715SAndy Fleming {
1615f184715SAndy Fleming 	struct mii_dev *bus = phydev->bus;
1625f184715SAndy Fleming 
1635f184715SAndy Fleming 	return bus->write(bus, phydev->addr, devad, regnum, val);
1645f184715SAndy Fleming }
1655f184715SAndy Fleming 
1665f184715SAndy Fleming #ifdef CONFIG_PHYLIB_10G
1675f184715SAndy Fleming extern struct phy_driver gen10g_driver;
1685f184715SAndy Fleming 
1695f184715SAndy Fleming /* For now, XGMII is the only 10G interface */
1705f184715SAndy Fleming static inline int is_10g_interface(phy_interface_t interface)
1715f184715SAndy Fleming {
1725f184715SAndy Fleming 	return interface == PHY_INTERFACE_MODE_XGMII;
1735f184715SAndy Fleming }
1745f184715SAndy Fleming 
1755f184715SAndy Fleming #endif
1765f184715SAndy Fleming 
1775f184715SAndy Fleming int phy_init(void);
1785f184715SAndy Fleming int phy_reset(struct phy_device *phydev);
1791adb406bSTroy Kisky struct phy_device *phy_find_by_mask(struct mii_dev *bus, unsigned phy_mask,
1801adb406bSTroy Kisky 		phy_interface_t interface);
181c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH
182c74c8e66SSimon Glass void phy_connect_dev(struct phy_device *phydev, struct udevice *dev);
183c74c8e66SSimon Glass struct phy_device *phy_connect(struct mii_dev *bus, int addr,
184c74c8e66SSimon Glass 				struct udevice *dev,
185c74c8e66SSimon Glass 				phy_interface_t interface);
186c74c8e66SSimon Glass #else
1871adb406bSTroy Kisky void phy_connect_dev(struct phy_device *phydev, struct eth_device *dev);
1885f184715SAndy Fleming struct phy_device *phy_connect(struct mii_dev *bus, int addr,
1895f184715SAndy Fleming 				struct eth_device *dev,
1905f184715SAndy Fleming 				phy_interface_t interface);
191c74c8e66SSimon Glass #endif
1925f184715SAndy Fleming int phy_startup(struct phy_device *phydev);
1935f184715SAndy Fleming int phy_config(struct phy_device *phydev);
1945f184715SAndy Fleming int phy_shutdown(struct phy_device *phydev);
1955f184715SAndy Fleming int phy_register(struct phy_driver *drv);
196b18acb0aSAlexey Brodkin int phy_set_supported(struct phy_device *phydev, u32 max_speed);
1975f184715SAndy Fleming int genphy_config_aneg(struct phy_device *phydev);
1988682aba7STroy Kisky int genphy_restart_aneg(struct phy_device *phydev);
1995f184715SAndy Fleming int genphy_update_link(struct phy_device *phydev);
200e2043f5cSYegor Yefremov int genphy_parse_link(struct phy_device *phydev);
2015f184715SAndy Fleming int genphy_config(struct phy_device *phydev);
2025f184715SAndy Fleming int genphy_startup(struct phy_device *phydev);
2035f184715SAndy Fleming int genphy_shutdown(struct phy_device *phydev);
2045f184715SAndy Fleming int gen10g_config(struct phy_device *phydev);
2055f184715SAndy Fleming int gen10g_startup(struct phy_device *phydev);
2065f184715SAndy Fleming int gen10g_shutdown(struct phy_device *phydev);
2075f184715SAndy Fleming int gen10g_discover_mmds(struct phy_device *phydev);
2085f184715SAndy Fleming 
20924ae3961SKevin Smith int phy_mv88e61xx_init(void);
210f7c38cf8SShaohui Xie int phy_aquantia_init(void);
2119082eeacSAndy Fleming int phy_atheros_init(void);
2129082eeacSAndy Fleming int phy_broadcom_init(void);
2139b18e519SShengzhou Liu int phy_cortina_init(void);
2149082eeacSAndy Fleming int phy_davicom_init(void);
215f485c8a3SMatt Porter int phy_et1011c_init(void);
2169082eeacSAndy Fleming int phy_lxt_init(void);
2179082eeacSAndy Fleming int phy_marvell_init(void);
218d397f7c4SAlexandru Gagniuc int phy_micrel_ksz8xxx_init(void);
219d397f7c4SAlexandru Gagniuc int phy_micrel_ksz90x1_init(void);
2209082eeacSAndy Fleming int phy_natsemi_init(void);
2219082eeacSAndy Fleming int phy_realtek_init(void);
222b6abf555SVladimir Zapolskiy int phy_smsc_init(void);
2239082eeacSAndy Fleming int phy_teranetics_init(void);
224721aed79SEdgar E. Iglesias int phy_ti_init(void);
2259082eeacSAndy Fleming int phy_vitesse_init(void);
226ed6fad3eSSiva Durga Prasad Paladugu int phy_xilinx_init(void);
227a5fd13adSJohn Haechten int phy_mscc_init(void);
228db40c1aaSHannes Schmelzer int phy_fixed_init(void);
229a836626cSTimur Tabi 
2302fb63964SFabio Estevam int board_phy_config(struct phy_device *phydev);
2315707d5ffSShengzhou Liu int get_phy_id(struct mii_dev *bus, int addr, int devad, u32 *phy_id);
2322fb63964SFabio Estevam 
233c74c8e66SSimon Glass /**
234c74c8e66SSimon Glass  * phy_get_interface_by_name() - Look up a PHY interface name
235c74c8e66SSimon Glass  *
236c74c8e66SSimon Glass  * @str:	PHY interface name, e.g. "mii"
237c74c8e66SSimon Glass  * @return PHY_INTERFACE_MODE_... value, or -1 if not found
238c74c8e66SSimon Glass  */
239c74c8e66SSimon Glass int phy_get_interface_by_name(const char *str);
240c74c8e66SSimon Glass 
2413ab72fe8SDan Murphy /**
2423ab72fe8SDan Murphy  * phy_interface_is_rgmii - Convenience function for testing if a PHY interface
2433ab72fe8SDan Murphy  * is RGMII (all variants)
2443ab72fe8SDan Murphy  * @phydev: the phy_device struct
2453ab72fe8SDan Murphy  */
2463ab72fe8SDan Murphy static inline bool phy_interface_is_rgmii(struct phy_device *phydev)
2473ab72fe8SDan Murphy {
2483ab72fe8SDan Murphy 	return phydev->interface >= PHY_INTERFACE_MODE_RGMII &&
2493ab72fe8SDan Murphy 		phydev->interface <= PHY_INTERFACE_MODE_RGMII_TXID;
2503ab72fe8SDan Murphy }
2513ab72fe8SDan Murphy 
2523c221af3SDan Murphy /**
2533c221af3SDan Murphy  * phy_interface_is_sgmii - Convenience function for testing if a PHY interface
2543c221af3SDan Murphy  * is SGMII (all variants)
2553c221af3SDan Murphy  * @phydev: the phy_device struct
2563c221af3SDan Murphy  */
2573c221af3SDan Murphy static inline bool phy_interface_is_sgmii(struct phy_device *phydev)
2583c221af3SDan Murphy {
2593c221af3SDan Murphy 	return phydev->interface >= PHY_INTERFACE_MODE_SGMII &&
2603c221af3SDan Murphy 		phydev->interface <= PHY_INTERFACE_MODE_QSGMII;
2613c221af3SDan Murphy }
2623c221af3SDan Murphy 
263a836626cSTimur Tabi /* PHY UIDs for various PHYs that are referenced in external code */
2649b18e519SShengzhou Liu #define PHY_UID_CS4340  0x13e51002
265a836626cSTimur Tabi #define PHY_UID_TN2020	0x00a19410
266a836626cSTimur Tabi 
2675f184715SAndy Fleming #endif
268