15f184715SAndy Fleming /* 25f184715SAndy Fleming * Copyright 2011 Freescale Semiconductor, Inc. 3b21f87a3SAndy Fleming * Andy Fleming <afleming@gmail.com> 45f184715SAndy Fleming * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 65f184715SAndy Fleming * 75f184715SAndy Fleming * This file pretty much stolen from Linux's mii.h/ethtool.h/phy.h 85f184715SAndy Fleming */ 95f184715SAndy Fleming 105f184715SAndy Fleming #ifndef _PHY_H 115f184715SAndy Fleming #define _PHY_H 125f184715SAndy Fleming 137ef89642SGrygorii Strashko #include <dm.h> 145f184715SAndy Fleming #include <linux/list.h> 155f184715SAndy Fleming #include <linux/mii.h> 165f184715SAndy Fleming #include <linux/ethtool.h> 175f184715SAndy Fleming #include <linux/mdio.h> 1822e6d8f7SJoe Hershberger #include <phy_interface.h> 195f184715SAndy Fleming 20db40c1aaSHannes Schmelzer #define PHY_FIXED_ID 0xa5a55a5a 21db40c1aaSHannes Schmelzer 225f184715SAndy Fleming #define PHY_MAX_ADDR 32 235f184715SAndy Fleming 24ddcd1f30SShaohui Xie #define PHY_FLAG_BROKEN_RESET (1 << 0) /* soft reset not supported */ 25ddcd1f30SShaohui Xie 264dae610bSFlorian Fainelli #define PHY_DEFAULT_FEATURES (SUPPORTED_Autoneg | \ 275f184715SAndy Fleming SUPPORTED_TP | \ 285f184715SAndy Fleming SUPPORTED_MII) 295f184715SAndy Fleming 304dae610bSFlorian Fainelli #define PHY_10BT_FEATURES (SUPPORTED_10baseT_Half | \ 314dae610bSFlorian Fainelli SUPPORTED_10baseT_Full) 324dae610bSFlorian Fainelli 334dae610bSFlorian Fainelli #define PHY_100BT_FEATURES (SUPPORTED_100baseT_Half | \ 344dae610bSFlorian Fainelli SUPPORTED_100baseT_Full) 354dae610bSFlorian Fainelli 364dae610bSFlorian Fainelli #define PHY_1000BT_FEATURES (SUPPORTED_1000baseT_Half | \ 375f184715SAndy Fleming SUPPORTED_1000baseT_Full) 385f184715SAndy Fleming 394dae610bSFlorian Fainelli #define PHY_BASIC_FEATURES (PHY_10BT_FEATURES | \ 404dae610bSFlorian Fainelli PHY_100BT_FEATURES | \ 414dae610bSFlorian Fainelli PHY_DEFAULT_FEATURES) 424dae610bSFlorian Fainelli 434dae610bSFlorian Fainelli #define PHY_GBIT_FEATURES (PHY_BASIC_FEATURES | \ 444dae610bSFlorian Fainelli PHY_1000BT_FEATURES) 454dae610bSFlorian Fainelli 465f184715SAndy Fleming #define PHY_10G_FEATURES (PHY_GBIT_FEATURES | \ 475f184715SAndy Fleming SUPPORTED_10000baseT_Full) 485f184715SAndy Fleming 494fb3f0c8SStefan Roese #ifndef PHY_ANEG_TIMEOUT 505f184715SAndy Fleming #define PHY_ANEG_TIMEOUT 4000 514fb3f0c8SStefan Roese #endif 525f184715SAndy Fleming 535f184715SAndy Fleming 545f184715SAndy Fleming struct phy_device; 555f184715SAndy Fleming 565f184715SAndy Fleming #define MDIO_NAME_LEN 32 575f184715SAndy Fleming 585f184715SAndy Fleming struct mii_dev { 595f184715SAndy Fleming struct list_head link; 605f184715SAndy Fleming char name[MDIO_NAME_LEN]; 615f184715SAndy Fleming void *priv; 625f184715SAndy Fleming int (*read)(struct mii_dev *bus, int addr, int devad, int reg); 635f184715SAndy Fleming int (*write)(struct mii_dev *bus, int addr, int devad, int reg, 645f184715SAndy Fleming u16 val); 655f184715SAndy Fleming int (*reset)(struct mii_dev *bus); 665f184715SAndy Fleming struct phy_device *phymap[PHY_MAX_ADDR]; 675f184715SAndy Fleming u32 phy_mask; 685f184715SAndy Fleming }; 695f184715SAndy Fleming 705f184715SAndy Fleming /* struct phy_driver: a structure which defines PHY behavior 715f184715SAndy Fleming * 725f184715SAndy Fleming * uid will contain a number which represents the PHY. During 735f184715SAndy Fleming * startup, the driver will poll the PHY to find out what its 745f184715SAndy Fleming * UID--as defined by registers 2 and 3--is. The 32-bit result 755f184715SAndy Fleming * gotten from the PHY will be masked to 765f184715SAndy Fleming * discard any bits which may change based on revision numbers 775f184715SAndy Fleming * unimportant to functionality 785f184715SAndy Fleming * 795f184715SAndy Fleming */ 805f184715SAndy Fleming struct phy_driver { 815f184715SAndy Fleming char *name; 825f184715SAndy Fleming unsigned int uid; 835f184715SAndy Fleming unsigned int mask; 845f184715SAndy Fleming unsigned int mmds; 855f184715SAndy Fleming 865f184715SAndy Fleming u32 features; 875f184715SAndy Fleming 885f184715SAndy Fleming /* Called to do any driver startup necessities */ 895f184715SAndy Fleming /* Will be called during phy_connect */ 905f184715SAndy Fleming int (*probe)(struct phy_device *phydev); 915f184715SAndy Fleming 925f184715SAndy Fleming /* Called to configure the PHY, and modify the controller 935f184715SAndy Fleming * based on the results. Should be called after phy_connect */ 945f184715SAndy Fleming int (*config)(struct phy_device *phydev); 955f184715SAndy Fleming 965f184715SAndy Fleming /* Called when starting up the controller */ 975f184715SAndy Fleming int (*startup)(struct phy_device *phydev); 985f184715SAndy Fleming 995f184715SAndy Fleming /* Called when bringing down the controller */ 1005f184715SAndy Fleming int (*shutdown)(struct phy_device *phydev); 1015f184715SAndy Fleming 102b71841b9SStefano Babic int (*readext)(struct phy_device *phydev, int addr, int devad, int reg); 103b71841b9SStefano Babic int (*writeext)(struct phy_device *phydev, int addr, int devad, int reg, 104b71841b9SStefano Babic u16 val); 1057965f3d3SCarlo Caione 1067965f3d3SCarlo Caione /* Phy specific driver override for reading a MMD register */ 1077965f3d3SCarlo Caione int (*read_mmd)(struct phy_device *phydev, int devad, int reg); 1087965f3d3SCarlo Caione 1097965f3d3SCarlo Caione /* Phy specific driver override for writing a MMD register */ 1107965f3d3SCarlo Caione int (*write_mmd)(struct phy_device *phydev, int devad, int reg, 1117965f3d3SCarlo Caione u16 val); 1127965f3d3SCarlo Caione 1135f184715SAndy Fleming struct list_head list; 1145f184715SAndy Fleming }; 1155f184715SAndy Fleming 1165f184715SAndy Fleming struct phy_device { 1175f184715SAndy Fleming /* Information about the PHY type */ 1185f184715SAndy Fleming /* And management functions */ 1195f184715SAndy Fleming struct mii_dev *bus; 1205f184715SAndy Fleming struct phy_driver *drv; 1215f184715SAndy Fleming void *priv; 1225f184715SAndy Fleming 123c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH 124c74c8e66SSimon Glass struct udevice *dev; 1257ef89642SGrygorii Strashko ofnode node; 126c74c8e66SSimon Glass #else 1275f184715SAndy Fleming struct eth_device *dev; 128c74c8e66SSimon Glass #endif 1295f184715SAndy Fleming 1305f184715SAndy Fleming /* forced speed & duplex (no autoneg) 1315f184715SAndy Fleming * partner speed & duplex & pause (autoneg) 1325f184715SAndy Fleming */ 1335f184715SAndy Fleming int speed; 1345f184715SAndy Fleming int duplex; 1355f184715SAndy Fleming 1365f184715SAndy Fleming /* The most recently read link state */ 1375f184715SAndy Fleming int link; 1385f184715SAndy Fleming int port; 1395f184715SAndy Fleming phy_interface_t interface; 1405f184715SAndy Fleming 1415f184715SAndy Fleming u32 advertising; 1425f184715SAndy Fleming u32 supported; 1435f184715SAndy Fleming u32 mmds; 1445f184715SAndy Fleming 1455f184715SAndy Fleming int autoneg; 1465f184715SAndy Fleming int addr; 1475f184715SAndy Fleming int pause; 1485f184715SAndy Fleming int asym_pause; 1495f184715SAndy Fleming u32 phy_id; 1505b8d1209SPankaj Bansal bool is_c45; 1515f184715SAndy Fleming u32 flags; 1525f184715SAndy Fleming }; 1535f184715SAndy Fleming 154f55a776cSShaohui Xie struct fixed_link { 155f55a776cSShaohui Xie int phy_id; 156f55a776cSShaohui Xie int duplex; 157f55a776cSShaohui Xie int link_speed; 158f55a776cSShaohui Xie int pause; 159f55a776cSShaohui Xie int asym_pause; 160f55a776cSShaohui Xie }; 161f55a776cSShaohui Xie 1625f184715SAndy Fleming static inline int phy_read(struct phy_device *phydev, int devad, int regnum) 1635f184715SAndy Fleming { 1645f184715SAndy Fleming struct mii_dev *bus = phydev->bus; 1655f184715SAndy Fleming 1665f184715SAndy Fleming return bus->read(bus, phydev->addr, devad, regnum); 1675f184715SAndy Fleming } 1685f184715SAndy Fleming 1695f184715SAndy Fleming static inline int phy_write(struct phy_device *phydev, int devad, int regnum, 1705f184715SAndy Fleming u16 val) 1715f184715SAndy Fleming { 1725f184715SAndy Fleming struct mii_dev *bus = phydev->bus; 1735f184715SAndy Fleming 1745f184715SAndy Fleming return bus->write(bus, phydev->addr, devad, regnum, val); 1755f184715SAndy Fleming } 1765f184715SAndy Fleming 1777965f3d3SCarlo Caione static inline void phy_mmd_start_indirect(struct phy_device *phydev, int devad, 1787965f3d3SCarlo Caione int regnum) 1797965f3d3SCarlo Caione { 1807965f3d3SCarlo Caione /* Write the desired MMD Devad */ 1817965f3d3SCarlo Caione phy_write(phydev, MDIO_DEVAD_NONE, MII_MMD_CTRL, devad); 1827965f3d3SCarlo Caione 1837965f3d3SCarlo Caione /* Write the desired MMD register address */ 1847965f3d3SCarlo Caione phy_write(phydev, MDIO_DEVAD_NONE, MII_MMD_DATA, regnum); 1857965f3d3SCarlo Caione 1867965f3d3SCarlo Caione /* Select the Function : DATA with no post increment */ 1877965f3d3SCarlo Caione phy_write(phydev, MDIO_DEVAD_NONE, MII_MMD_CTRL, 1887965f3d3SCarlo Caione (devad | MII_MMD_CTRL_NOINCR)); 1897965f3d3SCarlo Caione } 1907965f3d3SCarlo Caione 1917965f3d3SCarlo Caione static inline int phy_read_mmd(struct phy_device *phydev, int devad, 1927965f3d3SCarlo Caione int regnum) 1937965f3d3SCarlo Caione { 1947965f3d3SCarlo Caione struct phy_driver *drv = phydev->drv; 1957965f3d3SCarlo Caione 1967965f3d3SCarlo Caione if (regnum > (u16)~0 || devad > 32) 1977965f3d3SCarlo Caione return -EINVAL; 1987965f3d3SCarlo Caione 1997965f3d3SCarlo Caione /* driver-specific access */ 2007965f3d3SCarlo Caione if (drv->read_mmd) 2017965f3d3SCarlo Caione return drv->read_mmd(phydev, devad, regnum); 2027965f3d3SCarlo Caione 2037965f3d3SCarlo Caione /* direct C45 / C22 access */ 2047965f3d3SCarlo Caione if ((drv->features & PHY_10G_FEATURES) == PHY_10G_FEATURES || 2057965f3d3SCarlo Caione devad == MDIO_DEVAD_NONE || !devad) 2067965f3d3SCarlo Caione return phy_read(phydev, devad, regnum); 2077965f3d3SCarlo Caione 2087965f3d3SCarlo Caione /* indirect C22 access */ 2097965f3d3SCarlo Caione phy_mmd_start_indirect(phydev, devad, regnum); 2107965f3d3SCarlo Caione 2117965f3d3SCarlo Caione /* Read the content of the MMD's selected register */ 2127965f3d3SCarlo Caione return phy_read(phydev, MDIO_DEVAD_NONE, MII_MMD_DATA); 2137965f3d3SCarlo Caione } 2147965f3d3SCarlo Caione 2157965f3d3SCarlo Caione static inline int phy_write_mmd(struct phy_device *phydev, int devad, 2167965f3d3SCarlo Caione int regnum, u16 val) 2177965f3d3SCarlo Caione { 2187965f3d3SCarlo Caione struct phy_driver *drv = phydev->drv; 2197965f3d3SCarlo Caione 2207965f3d3SCarlo Caione if (regnum > (u16)~0 || devad > 32) 2217965f3d3SCarlo Caione return -EINVAL; 2227965f3d3SCarlo Caione 2237965f3d3SCarlo Caione /* driver-specific access */ 2247965f3d3SCarlo Caione if (drv->write_mmd) 2257965f3d3SCarlo Caione return drv->write_mmd(phydev, devad, regnum, val); 2267965f3d3SCarlo Caione 2277965f3d3SCarlo Caione /* direct C45 / C22 access */ 2287965f3d3SCarlo Caione if ((drv->features & PHY_10G_FEATURES) == PHY_10G_FEATURES || 2297965f3d3SCarlo Caione devad == MDIO_DEVAD_NONE || !devad) 2307965f3d3SCarlo Caione return phy_write(phydev, devad, regnum, val); 2317965f3d3SCarlo Caione 2327965f3d3SCarlo Caione /* indirect C22 access */ 2337965f3d3SCarlo Caione phy_mmd_start_indirect(phydev, devad, regnum); 2347965f3d3SCarlo Caione 2357965f3d3SCarlo Caione /* Write the data into MMD's selected register */ 2367965f3d3SCarlo Caione return phy_write(phydev, MDIO_DEVAD_NONE, MII_MMD_DATA, val); 2377965f3d3SCarlo Caione } 2387965f3d3SCarlo Caione 2395f184715SAndy Fleming #ifdef CONFIG_PHYLIB_10G 2405f184715SAndy Fleming extern struct phy_driver gen10g_driver; 2415f184715SAndy Fleming 2425f184715SAndy Fleming /* For now, XGMII is the only 10G interface */ 2435f184715SAndy Fleming static inline int is_10g_interface(phy_interface_t interface) 2445f184715SAndy Fleming { 2455f184715SAndy Fleming return interface == PHY_INTERFACE_MODE_XGMII; 2465f184715SAndy Fleming } 2475f184715SAndy Fleming 2485f184715SAndy Fleming #endif 2495f184715SAndy Fleming 2508f873b89SAlex Marginean /** 2518f873b89SAlex Marginean * phy_init() - Initializes the PHY drivers 2528f873b89SAlex Marginean * 2538f873b89SAlex Marginean * This function registers all available PHY drivers 2548f873b89SAlex Marginean * 2558f873b89SAlex Marginean * @return 0 if OK, -ve on error 2568f873b89SAlex Marginean */ 2575f184715SAndy Fleming int phy_init(void); 2588f873b89SAlex Marginean 2598f873b89SAlex Marginean /** 2608f873b89SAlex Marginean * phy_reset() - Resets the specified PHY 2618f873b89SAlex Marginean * 2628f873b89SAlex Marginean * Issues a reset of the PHY and waits for it to complete 2638f873b89SAlex Marginean * 2648f873b89SAlex Marginean * @phydev: PHY to reset 2658f873b89SAlex Marginean * @return 0 if OK, -ve on error 2668f873b89SAlex Marginean */ 2675f184715SAndy Fleming int phy_reset(struct phy_device *phydev); 2688f873b89SAlex Marginean 2698f873b89SAlex Marginean /** 2708f873b89SAlex Marginean * phy_find_by_mask() - Searches for a PHY on the specified MDIO bus 2718f873b89SAlex Marginean * 2728f873b89SAlex Marginean * The function checks the PHY addresses flagged in phy_mask and returns a 2738f873b89SAlex Marginean * phy_device pointer if it detects a PHY. 2748f873b89SAlex Marginean * This function should only be called if just one PHY is expected to be present 2758f873b89SAlex Marginean * in the set of addresses flagged in phy_mask. If multiple PHYs are present, 2768f873b89SAlex Marginean * it is undefined which of these PHYs is returned. 2778f873b89SAlex Marginean * 2788f873b89SAlex Marginean * @bus: MII/MDIO bus to scan 2798f873b89SAlex Marginean * @phy_mask: bitmap of PYH addresses to scan 2808f873b89SAlex Marginean * @interface: type of MAC-PHY interface 2818f873b89SAlex Marginean * @return pointer to phy_device if a PHY is found, or NULL otherwise 2828f873b89SAlex Marginean */ 2831adb406bSTroy Kisky struct phy_device *phy_find_by_mask(struct mii_dev *bus, unsigned phy_mask, 2841adb406bSTroy Kisky phy_interface_t interface); 2858f873b89SAlex Marginean 286c74c8e66SSimon Glass #ifdef CONFIG_DM_ETH 2878f873b89SAlex Marginean 2888f873b89SAlex Marginean /** 2898f873b89SAlex Marginean * phy_connect_dev() - Associates the given pair of PHY and Ethernet devices 2908f873b89SAlex Marginean * @phydev: PHY device 2918f873b89SAlex Marginean * @dev: Ethernet device 2928f873b89SAlex Marginean */ 293c74c8e66SSimon Glass void phy_connect_dev(struct phy_device *phydev, struct udevice *dev); 2948f873b89SAlex Marginean 2958f873b89SAlex Marginean /** 2968f873b89SAlex Marginean * phy_connect() - Creates a PHY device for the Ethernet interface 2978f873b89SAlex Marginean * 2988f873b89SAlex Marginean * Creates a PHY device for the PHY at the given address, if one doesn't exist 2998f873b89SAlex Marginean * already, and associates it with the Ethernet device. 3008f873b89SAlex Marginean * The function may be called with addr <= 0, in this case addr value is ignored 3018f873b89SAlex Marginean * and the bus is scanned to detect a PHY. Scanning should only be used if only 3028f873b89SAlex Marginean * one PHY is expected to be present on the MDIO bus, otherwise it is undefined 3038f873b89SAlex Marginean * which PHY is returned. 3048f873b89SAlex Marginean * 3058f873b89SAlex Marginean * @bus: MII/MDIO bus that hosts the PHY 3068f873b89SAlex Marginean * @addr: PHY address on MDIO bus 3078f873b89SAlex Marginean * @dev: Ethernet device to associate to the PHY 3088f873b89SAlex Marginean * @interface: type of MAC-PHY interface 3098f873b89SAlex Marginean * @return pointer to phy_device if a PHY is found, or NULL otherwise 3108f873b89SAlex Marginean */ 311c74c8e66SSimon Glass struct phy_device *phy_connect(struct mii_dev *bus, int addr, 312c74c8e66SSimon Glass struct udevice *dev, 313c74c8e66SSimon Glass phy_interface_t interface); 3148f873b89SAlex Marginean 3157ef89642SGrygorii Strashko static inline ofnode phy_get_ofnode(struct phy_device *phydev) 3167ef89642SGrygorii Strashko { 3177ef89642SGrygorii Strashko if (ofnode_valid(phydev->node)) 3187ef89642SGrygorii Strashko return phydev->node; 3197ef89642SGrygorii Strashko else 3207ef89642SGrygorii Strashko return dev_ofnode(phydev->dev); 3217ef89642SGrygorii Strashko } 322c74c8e66SSimon Glass #else 3238f873b89SAlex Marginean 3248f873b89SAlex Marginean /** 3258f873b89SAlex Marginean * phy_connect_dev() - Associates the given pair of PHY and Ethernet devices 3268f873b89SAlex Marginean * @phydev: PHY device 3278f873b89SAlex Marginean * @dev: Ethernet device 3288f873b89SAlex Marginean */ 3291adb406bSTroy Kisky void phy_connect_dev(struct phy_device *phydev, struct eth_device *dev); 3308f873b89SAlex Marginean 3318f873b89SAlex Marginean /** 3328f873b89SAlex Marginean * phy_connect() - Creates a PHY device for the Ethernet interface 3338f873b89SAlex Marginean * 3348f873b89SAlex Marginean * Creates a PHY device for the PHY at the given address, if one doesn't exist 3358f873b89SAlex Marginean * already, and associates it with the Ethernet device. 3368f873b89SAlex Marginean * The function may be called with addr <= 0, in this case addr value is ignored 3378f873b89SAlex Marginean * and the bus is scanned to detect a PHY. Scanning should only be used if only 3388f873b89SAlex Marginean * one PHY is expected to be present on the MDIO bus, otherwise it is undefined 3398f873b89SAlex Marginean * which PHY is returned. 3408f873b89SAlex Marginean * 3418f873b89SAlex Marginean * @bus: MII/MDIO bus that hosts the PHY 3428f873b89SAlex Marginean * @addr: PHY address on MDIO bus 3438f873b89SAlex Marginean * @dev: Ethernet device to associate to the PHY 3448f873b89SAlex Marginean * @interface: type of MAC-PHY interface 3458f873b89SAlex Marginean * @return pointer to phy_device if a PHY is found, or NULL otherwise 3468f873b89SAlex Marginean */ 3475f184715SAndy Fleming struct phy_device *phy_connect(struct mii_dev *bus, int addr, 3485f184715SAndy Fleming struct eth_device *dev, 3495f184715SAndy Fleming phy_interface_t interface); 3508f873b89SAlex Marginean 3517ef89642SGrygorii Strashko static inline ofnode phy_get_ofnode(struct phy_device *phydev) 3527ef89642SGrygorii Strashko { 3537ef89642SGrygorii Strashko return ofnode_null(); 3547ef89642SGrygorii Strashko } 355c74c8e66SSimon Glass #endif 3565f184715SAndy Fleming int phy_startup(struct phy_device *phydev); 3575f184715SAndy Fleming int phy_config(struct phy_device *phydev); 3585f184715SAndy Fleming int phy_shutdown(struct phy_device *phydev); 3595f184715SAndy Fleming int phy_register(struct phy_driver *drv); 360b18acb0aSAlexey Brodkin int phy_set_supported(struct phy_device *phydev, u32 max_speed); 3615f184715SAndy Fleming int genphy_config_aneg(struct phy_device *phydev); 3628682aba7STroy Kisky int genphy_restart_aneg(struct phy_device *phydev); 3635f184715SAndy Fleming int genphy_update_link(struct phy_device *phydev); 364e2043f5cSYegor Yefremov int genphy_parse_link(struct phy_device *phydev); 3655f184715SAndy Fleming int genphy_config(struct phy_device *phydev); 3665f184715SAndy Fleming int genphy_startup(struct phy_device *phydev); 3675f184715SAndy Fleming int genphy_shutdown(struct phy_device *phydev); 3685f184715SAndy Fleming int gen10g_config(struct phy_device *phydev); 3695f184715SAndy Fleming int gen10g_startup(struct phy_device *phydev); 3705f184715SAndy Fleming int gen10g_shutdown(struct phy_device *phydev); 3715f184715SAndy Fleming int gen10g_discover_mmds(struct phy_device *phydev); 3725f184715SAndy Fleming 37324ae3961SKevin Smith int phy_mv88e61xx_init(void); 374f7c38cf8SShaohui Xie int phy_aquantia_init(void); 3759082eeacSAndy Fleming int phy_atheros_init(void); 3769082eeacSAndy Fleming int phy_broadcom_init(void); 3779b18e519SShengzhou Liu int phy_cortina_init(void); 3789082eeacSAndy Fleming int phy_davicom_init(void); 379f485c8a3SMatt Porter int phy_et1011c_init(void); 3809082eeacSAndy Fleming int phy_lxt_init(void); 3819082eeacSAndy Fleming int phy_marvell_init(void); 382d397f7c4SAlexandru Gagniuc int phy_micrel_ksz8xxx_init(void); 383d397f7c4SAlexandru Gagniuc int phy_micrel_ksz90x1_init(void); 3849082eeacSAndy Fleming int phy_natsemi_init(void); 3859082eeacSAndy Fleming int phy_realtek_init(void); 386bf9a0f37SDavid Wu int phy_rk630_init(void); 387*cf51737fSDavid Wu int phy_rockchip_fephy_init(void); 388b6abf555SVladimir Zapolskiy int phy_smsc_init(void); 3899082eeacSAndy Fleming int phy_teranetics_init(void); 390721aed79SEdgar E. Iglesias int phy_ti_init(void); 3919082eeacSAndy Fleming int phy_vitesse_init(void); 392ed6fad3eSSiva Durga Prasad Paladugu int phy_xilinx_init(void); 393a5fd13adSJohn Haechten int phy_mscc_init(void); 394db40c1aaSHannes Schmelzer int phy_fixed_init(void); 395a836626cSTimur Tabi 3962fb63964SFabio Estevam int board_phy_config(struct phy_device *phydev); 3975707d5ffSShengzhou Liu int get_phy_id(struct mii_dev *bus, int addr, int devad, u32 *phy_id); 3982fb63964SFabio Estevam 399c74c8e66SSimon Glass /** 400c74c8e66SSimon Glass * phy_get_interface_by_name() - Look up a PHY interface name 401c74c8e66SSimon Glass * 402c74c8e66SSimon Glass * @str: PHY interface name, e.g. "mii" 403c74c8e66SSimon Glass * @return PHY_INTERFACE_MODE_... value, or -1 if not found 404c74c8e66SSimon Glass */ 405c74c8e66SSimon Glass int phy_get_interface_by_name(const char *str); 406c74c8e66SSimon Glass 4073ab72fe8SDan Murphy /** 4083ab72fe8SDan Murphy * phy_interface_is_rgmii - Convenience function for testing if a PHY interface 4093ab72fe8SDan Murphy * is RGMII (all variants) 4103ab72fe8SDan Murphy * @phydev: the phy_device struct 4113ab72fe8SDan Murphy */ 4123ab72fe8SDan Murphy static inline bool phy_interface_is_rgmii(struct phy_device *phydev) 4133ab72fe8SDan Murphy { 4143ab72fe8SDan Murphy return phydev->interface >= PHY_INTERFACE_MODE_RGMII && 4153ab72fe8SDan Murphy phydev->interface <= PHY_INTERFACE_MODE_RGMII_TXID; 4163ab72fe8SDan Murphy } 4173ab72fe8SDan Murphy 4183c221af3SDan Murphy /** 4193c221af3SDan Murphy * phy_interface_is_sgmii - Convenience function for testing if a PHY interface 4203c221af3SDan Murphy * is SGMII (all variants) 4213c221af3SDan Murphy * @phydev: the phy_device struct 4223c221af3SDan Murphy */ 4233c221af3SDan Murphy static inline bool phy_interface_is_sgmii(struct phy_device *phydev) 4243c221af3SDan Murphy { 4253c221af3SDan Murphy return phydev->interface >= PHY_INTERFACE_MODE_SGMII && 4263c221af3SDan Murphy phydev->interface <= PHY_INTERFACE_MODE_QSGMII; 4273c221af3SDan Murphy } 4283c221af3SDan Murphy 429a836626cSTimur Tabi /* PHY UIDs for various PHYs that are referenced in external code */ 4309b18e519SShengzhou Liu #define PHY_UID_CS4340 0x13e51002 431296978b3SPriyanka Jain #define PHY_UID_CS4223 0x03e57003 432a836626cSTimur Tabi #define PHY_UID_TN2020 0x00a19410 433296978b3SPriyanka Jain #define PHY_UID_IN112525_S03 0x02107440 434a836626cSTimur Tabi 4355f184715SAndy Fleming #endif 436