1c609719bSwdenk /* 2c609719bSwdenk * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com> 3c609719bSwdenk * Andreas Heppel <aheppel@sysgo.de> 4c609719bSwdenk * 5c609719bSwdenk * (C) Copyright 2002 6c609719bSwdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 7c609719bSwdenk * 81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 9c609719bSwdenk */ 10c609719bSwdenk 11c609719bSwdenk #ifndef _PCI_H 12c609719bSwdenk #define _PCI_H 13c609719bSwdenk 14ed5b580bSMinghuan Lian #define PCI_CFG_SPACE_SIZE 256 15ed5b580bSMinghuan Lian #define PCI_CFG_SPACE_EXP_SIZE 4096 16ed5b580bSMinghuan Lian 17c609719bSwdenk /* 18c609719bSwdenk * Under PCI, each device has 256 bytes of configuration address space, 19c609719bSwdenk * of which the first 64 bytes are standardized as follows: 20c609719bSwdenk */ 21c609719bSwdenk #define PCI_VENDOR_ID 0x00 /* 16 bits */ 22c609719bSwdenk #define PCI_DEVICE_ID 0x02 /* 16 bits */ 23c609719bSwdenk #define PCI_COMMAND 0x04 /* 16 bits */ 24c609719bSwdenk #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 25c609719bSwdenk #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 26c609719bSwdenk #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 27c609719bSwdenk #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 28c609719bSwdenk #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 29c609719bSwdenk #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 30c609719bSwdenk #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 31c609719bSwdenk #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 32c609719bSwdenk #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 33c609719bSwdenk #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 34c609719bSwdenk 35c609719bSwdenk #define PCI_STATUS 0x06 /* 16 bits */ 36c609719bSwdenk #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 37c609719bSwdenk #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */ 38c609719bSwdenk #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 39c609719bSwdenk #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 40c609719bSwdenk #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 41c609719bSwdenk #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 42c609719bSwdenk #define PCI_STATUS_DEVSEL_FAST 0x000 43c609719bSwdenk #define PCI_STATUS_DEVSEL_MEDIUM 0x200 44c609719bSwdenk #define PCI_STATUS_DEVSEL_SLOW 0x400 45c609719bSwdenk #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 46c609719bSwdenk #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 47c609719bSwdenk #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 48c609719bSwdenk #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 49c609719bSwdenk #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 50c609719bSwdenk 51c609719bSwdenk #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 52c609719bSwdenk revision */ 53c609719bSwdenk #define PCI_REVISION_ID 0x08 /* Revision ID */ 54c609719bSwdenk #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 55c609719bSwdenk #define PCI_CLASS_DEVICE 0x0a /* Device class */ 56c609719bSwdenk #define PCI_CLASS_CODE 0x0b /* Device class code */ 5755ae10f8SBill Richardson #define PCI_CLASS_CODE_TOO_OLD 0x00 5855ae10f8SBill Richardson #define PCI_CLASS_CODE_STORAGE 0x01 5955ae10f8SBill Richardson #define PCI_CLASS_CODE_NETWORK 0x02 6055ae10f8SBill Richardson #define PCI_CLASS_CODE_DISPLAY 0x03 6155ae10f8SBill Richardson #define PCI_CLASS_CODE_MULTIMEDIA 0x04 6255ae10f8SBill Richardson #define PCI_CLASS_CODE_MEMORY 0x05 6355ae10f8SBill Richardson #define PCI_CLASS_CODE_BRIDGE 0x06 6455ae10f8SBill Richardson #define PCI_CLASS_CODE_COMM 0x07 6555ae10f8SBill Richardson #define PCI_CLASS_CODE_PERIPHERAL 0x08 6655ae10f8SBill Richardson #define PCI_CLASS_CODE_INPUT 0x09 6755ae10f8SBill Richardson #define PCI_CLASS_CODE_DOCKING 0x0A 6855ae10f8SBill Richardson #define PCI_CLASS_CODE_PROCESSOR 0x0B 6955ae10f8SBill Richardson #define PCI_CLASS_CODE_SERIAL 0x0C 7055ae10f8SBill Richardson #define PCI_CLASS_CODE_WIRELESS 0x0D 7155ae10f8SBill Richardson #define PCI_CLASS_CODE_I2O 0x0E 7255ae10f8SBill Richardson #define PCI_CLASS_CODE_SATELLITE 0x0F 7355ae10f8SBill Richardson #define PCI_CLASS_CODE_CRYPTO 0x10 7455ae10f8SBill Richardson #define PCI_CLASS_CODE_DATA 0x11 7555ae10f8SBill Richardson /* Base Class 0x12 - 0xFE is reserved */ 7655ae10f8SBill Richardson #define PCI_CLASS_CODE_OTHER 0xFF 7755ae10f8SBill Richardson 78c609719bSwdenk #define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */ 7955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00 8055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01 8155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00 8255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01 8355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02 8455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03 8555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04 8655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05 8755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06 8855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07 8955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80 9055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00 9155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01 9255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02 9355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03 9455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04 9555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05 9655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06 9755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80 9855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00 9955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01 10055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02 10155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80 10255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00 10355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01 10455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02 10555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80 10655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00 10755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01 10855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80 10955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00 11055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01 11155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02 11255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03 11355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04 11455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05 11555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06 11655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07 11755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08 11855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09 11955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A 12055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80 12155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00 12255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01 12355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02 12455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03 12555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04 12655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05 12755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80 12855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00 12955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01 13055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02 13155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03 13255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04 13355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05 13455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80 13555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00 13655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01 13755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02 13855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03 13955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04 14055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80 14155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00 14255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80 14355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00 14455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01 14555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02 14655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10 14755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20 14855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30 14955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40 15055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00 15155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01 15255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02 15355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03 15455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04 15555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05 15655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06 15755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07 15855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08 15955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09 16055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00 16155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01 16255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10 16355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11 16455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12 16555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20 16655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21 16755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80 16855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00 16955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01 17055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02 17155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03 17255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04 17355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00 17455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10 17555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80 17655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00 17755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01 17855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10 17955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20 18055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80 181c609719bSwdenk 182c609719bSwdenk #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 183c609719bSwdenk #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 184c609719bSwdenk #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 185c609719bSwdenk #define PCI_HEADER_TYPE_NORMAL 0 186c609719bSwdenk #define PCI_HEADER_TYPE_BRIDGE 1 187c609719bSwdenk #define PCI_HEADER_TYPE_CARDBUS 2 188c609719bSwdenk 189c609719bSwdenk #define PCI_BIST 0x0f /* 8 bits */ 190c609719bSwdenk #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 191c609719bSwdenk #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 192c609719bSwdenk #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 193c609719bSwdenk 194c609719bSwdenk /* 195c609719bSwdenk * Base addresses specify locations in memory or I/O space. 196c609719bSwdenk * Decoded size can be determined by writing a value of 197c609719bSwdenk * 0xffffffff to the register, and reading it back. Only 198c609719bSwdenk * 1 bits are decoded. 199c609719bSwdenk */ 200c609719bSwdenk #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 201c609719bSwdenk #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 202c609719bSwdenk #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 203c609719bSwdenk #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 204c609719bSwdenk #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 205c609719bSwdenk #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 206c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 207c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_IO 0x01 208c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 209c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 210c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 211c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 212c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 213c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 21430e76d5eSKumar Gala #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL) 21530e76d5eSKumar Gala #define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL) 216c609719bSwdenk /* bit 1 is reserved if address_space = 1 */ 217c609719bSwdenk 218c609719bSwdenk /* Header type 0 (normal devices) */ 219c609719bSwdenk #define PCI_CARDBUS_CIS 0x28 220c609719bSwdenk #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 221c609719bSwdenk #define PCI_SUBSYSTEM_ID 0x2e 222c609719bSwdenk #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 223c609719bSwdenk #define PCI_ROM_ADDRESS_ENABLE 0x01 22430e76d5eSKumar Gala #define PCI_ROM_ADDRESS_MASK (~0x7ffULL) 225c609719bSwdenk 226c609719bSwdenk #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 227c609719bSwdenk 228c609719bSwdenk /* 0x35-0x3b are reserved */ 229c609719bSwdenk #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 230c609719bSwdenk #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 231c609719bSwdenk #define PCI_MIN_GNT 0x3e /* 8 bits */ 232c609719bSwdenk #define PCI_MAX_LAT 0x3f /* 8 bits */ 233c609719bSwdenk 2345f48d798SSimon Glass #define PCI_INTERRUPT_LINE_DISABLE 0xff 2355f48d798SSimon Glass 236c609719bSwdenk /* Header type 1 (PCI-to-PCI bridges) */ 237c609719bSwdenk #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 238c609719bSwdenk #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 239c609719bSwdenk #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 240c609719bSwdenk #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 241c609719bSwdenk #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 242c609719bSwdenk #define PCI_IO_LIMIT 0x1d 243c609719bSwdenk #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */ 244c609719bSwdenk #define PCI_IO_RANGE_TYPE_16 0x00 245c609719bSwdenk #define PCI_IO_RANGE_TYPE_32 0x01 246c609719bSwdenk #define PCI_IO_RANGE_MASK ~0x0f 247c609719bSwdenk #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 248c609719bSwdenk #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 249c609719bSwdenk #define PCI_MEMORY_LIMIT 0x22 250c609719bSwdenk #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f 251c609719bSwdenk #define PCI_MEMORY_RANGE_MASK ~0x0f 252c609719bSwdenk #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 253c609719bSwdenk #define PCI_PREF_MEMORY_LIMIT 0x26 254c609719bSwdenk #define PCI_PREF_RANGE_TYPE_MASK 0x0f 255c609719bSwdenk #define PCI_PREF_RANGE_TYPE_32 0x00 256c609719bSwdenk #define PCI_PREF_RANGE_TYPE_64 0x01 257c609719bSwdenk #define PCI_PREF_RANGE_MASK ~0x0f 258c609719bSwdenk #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 259c609719bSwdenk #define PCI_PREF_LIMIT_UPPER32 0x2c 260c609719bSwdenk #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 261c609719bSwdenk #define PCI_IO_LIMIT_UPPER16 0x32 262c609719bSwdenk /* 0x34 same as for htype 0 */ 263c609719bSwdenk /* 0x35-0x3b is reserved */ 264c609719bSwdenk #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 265c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 266c609719bSwdenk #define PCI_BRIDGE_CONTROL 0x3e 267c609719bSwdenk #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 268c609719bSwdenk #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 269c609719bSwdenk #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */ 270c609719bSwdenk #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 271c609719bSwdenk #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 272c609719bSwdenk #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 273c609719bSwdenk #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 274c609719bSwdenk 275c157d8e2SStefan Roese /* From 440ep */ 276c157d8e2SStefan Roese #define PCI_ERREN 0x48 /* Error Enable */ 277c157d8e2SStefan Roese #define PCI_ERRSTS 0x49 /* Error Status */ 278c157d8e2SStefan Roese #define PCI_BRDGOPT1 0x4A /* PCI Bridge Options 1 */ 279c157d8e2SStefan Roese #define PCI_PLBSESR0 0x4C /* PCI PLB Slave Error Syndrome 0 */ 280c157d8e2SStefan Roese #define PCI_PLBSESR1 0x50 /* PCI PLB Slave Error Syndrome 1 */ 281c157d8e2SStefan Roese #define PCI_PLBSEAR 0x54 /* PCI PLB Slave Error Address */ 282c157d8e2SStefan Roese #define PCI_CAPID 0x58 /* Capability Identifier */ 283c157d8e2SStefan Roese #define PCI_NEXTITEMPTR 0x59 /* Next Item Pointer */ 284c157d8e2SStefan Roese #define PCI_PMC 0x5A /* Power Management Capabilities */ 285c157d8e2SStefan Roese #define PCI_PMCSR 0x5C /* Power Management Control Status */ 286c157d8e2SStefan Roese #define PCI_PMCSRBSE 0x5E /* PMCSR PCI to PCI Bridge Support Extensions */ 287c157d8e2SStefan Roese #define PCI_BRDGOPT2 0x60 /* PCI Bridge Options 2 */ 288c157d8e2SStefan Roese #define PCI_PMSCRR 0x64 /* Power Management State Change Request Re. */ 289c157d8e2SStefan Roese 290c609719bSwdenk /* Header type 2 (CardBus bridges) */ 291c609719bSwdenk #define PCI_CB_CAPABILITY_LIST 0x14 292c609719bSwdenk /* 0x15 reserved */ 293c609719bSwdenk #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 294c609719bSwdenk #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 295c609719bSwdenk #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 296c609719bSwdenk #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 297c609719bSwdenk #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 298c609719bSwdenk #define PCI_CB_MEMORY_BASE_0 0x1c 299c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_0 0x20 300c609719bSwdenk #define PCI_CB_MEMORY_BASE_1 0x24 301c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_1 0x28 302c609719bSwdenk #define PCI_CB_IO_BASE_0 0x2c 303c609719bSwdenk #define PCI_CB_IO_BASE_0_HI 0x2e 304c609719bSwdenk #define PCI_CB_IO_LIMIT_0 0x30 305c609719bSwdenk #define PCI_CB_IO_LIMIT_0_HI 0x32 306c609719bSwdenk #define PCI_CB_IO_BASE_1 0x34 307c609719bSwdenk #define PCI_CB_IO_BASE_1_HI 0x36 308c609719bSwdenk #define PCI_CB_IO_LIMIT_1 0x38 309c609719bSwdenk #define PCI_CB_IO_LIMIT_1_HI 0x3a 310c609719bSwdenk #define PCI_CB_IO_RANGE_MASK ~0x03 311c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 312c609719bSwdenk #define PCI_CB_BRIDGE_CONTROL 0x3e 313c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 314c609719bSwdenk #define PCI_CB_BRIDGE_CTL_SERR 0x02 315c609719bSwdenk #define PCI_CB_BRIDGE_CTL_ISA 0x04 316c609719bSwdenk #define PCI_CB_BRIDGE_CTL_VGA 0x08 317c609719bSwdenk #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 318c609719bSwdenk #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 319c609719bSwdenk #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 320c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 321c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 322c609719bSwdenk #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 323c609719bSwdenk #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 324c609719bSwdenk #define PCI_CB_SUBSYSTEM_ID 0x42 325c609719bSwdenk #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 326c609719bSwdenk /* 0x48-0x7f reserved */ 327c609719bSwdenk 328c609719bSwdenk /* Capability lists */ 329c609719bSwdenk 330c609719bSwdenk #define PCI_CAP_LIST_ID 0 /* Capability ID */ 331c609719bSwdenk #define PCI_CAP_ID_PM 0x01 /* Power Management */ 332c609719bSwdenk #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 333c609719bSwdenk #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 334c609719bSwdenk #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 335c609719bSwdenk #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 336c609719bSwdenk #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 3378295b944SKumar Gala #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ 338c609719bSwdenk #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 339c609719bSwdenk #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 340c609719bSwdenk #define PCI_CAP_SIZEOF 4 341c609719bSwdenk 342c609719bSwdenk /* Power Management Registers */ 343c609719bSwdenk 344c609719bSwdenk #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 345c609719bSwdenk #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 346c609719bSwdenk #define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */ 347c609719bSwdenk #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 348c609719bSwdenk #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 349c609719bSwdenk #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 350c609719bSwdenk #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 351c609719bSwdenk #define PCI_PM_CTRL 4 /* PM control and status register */ 352c609719bSwdenk #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 353c609719bSwdenk #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 354c609719bSwdenk #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 355c609719bSwdenk #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 356c609719bSwdenk #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 357c609719bSwdenk #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 358c609719bSwdenk #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 359c609719bSwdenk #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 360c609719bSwdenk #define PCI_PM_DATA_REGISTER 7 /* (??) */ 361c609719bSwdenk #define PCI_PM_SIZEOF 8 362c609719bSwdenk 363c609719bSwdenk /* AGP registers */ 364c609719bSwdenk 365c609719bSwdenk #define PCI_AGP_VERSION 2 /* BCD version number */ 366c609719bSwdenk #define PCI_AGP_RFU 3 /* Rest of capability flags */ 367c609719bSwdenk #define PCI_AGP_STATUS 4 /* Status register */ 368c609719bSwdenk #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 369c609719bSwdenk #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 370c609719bSwdenk #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 371c609719bSwdenk #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 372c609719bSwdenk #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 373c609719bSwdenk #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 374c609719bSwdenk #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 375c609719bSwdenk #define PCI_AGP_COMMAND 8 /* Control register */ 376c609719bSwdenk #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 377c609719bSwdenk #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 378c609719bSwdenk #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 379c609719bSwdenk #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 380c609719bSwdenk #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 381c609719bSwdenk #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 382c609719bSwdenk #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */ 383c609719bSwdenk #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */ 384c609719bSwdenk #define PCI_AGP_SIZEOF 12 385c609719bSwdenk 386f0e6f57fSMatthew McClintock /* PCI-X registers */ 387f0e6f57fSMatthew McClintock 388f0e6f57fSMatthew McClintock #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 389f0e6f57fSMatthew McClintock #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 390f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */ 391f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */ 392f0e6f57fSMatthew McClintock #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 393f0e6f57fSMatthew McClintock 394f0e6f57fSMatthew McClintock 395c609719bSwdenk /* Slot Identification */ 396c609719bSwdenk 397c609719bSwdenk #define PCI_SID_ESR 2 /* Expansion Slot Register */ 398c609719bSwdenk #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 399c609719bSwdenk #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 400c609719bSwdenk #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 401c609719bSwdenk 402c609719bSwdenk /* Message Signalled Interrupts registers */ 403c609719bSwdenk 404c609719bSwdenk #define PCI_MSI_FLAGS 2 /* Various flags */ 405c609719bSwdenk #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */ 406c609719bSwdenk #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */ 407c609719bSwdenk #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */ 408c609719bSwdenk #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */ 409c609719bSwdenk #define PCI_MSI_RFU 3 /* Rest of capability flags */ 410c609719bSwdenk #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 411c609719bSwdenk #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 412c609719bSwdenk #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 413c609719bSwdenk #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 414c609719bSwdenk 415c609719bSwdenk #define PCI_MAX_PCI_DEVICES 32 416c609719bSwdenk #define PCI_MAX_PCI_FUNCTIONS 8 417c609719bSwdenk 418287df01eSZhao Qiang #define PCI_FIND_CAP_TTL 0x48 419287df01eSZhao Qiang #define CAP_START_POS 0x40 420287df01eSZhao Qiang 421ed5b580bSMinghuan Lian /* Extended Capabilities (PCI-X 2.0 and Express) */ 422ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) 423ed5b580bSMinghuan Lian #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) 424ed5b580bSMinghuan Lian #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) 425ed5b580bSMinghuan Lian 426ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */ 427ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */ 428ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */ 429ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */ 430ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */ 431ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */ 432ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */ 433ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */ 434ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */ 435ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */ 436ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */ 437ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */ 438ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */ 439ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */ 440ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */ 441ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */ 442ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */ 443ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */ 444ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */ 445ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */ 446ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */ 447ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */ 448ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */ 449ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */ 450ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */ 451ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */ 452ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */ 453ed5b580bSMinghuan Lian 454c609719bSwdenk /* Include the ID list */ 455c609719bSwdenk 456c609719bSwdenk #include <pci_ids.h> 457c609719bSwdenk 458fa5cec03SPaul Burton #ifndef __ASSEMBLY__ 459fa5cec03SPaul Burton 46030e76d5eSKumar Gala #ifdef CONFIG_SYS_PCI_64BIT 46130e76d5eSKumar Gala typedef u64 pci_addr_t; 46230e76d5eSKumar Gala typedef u64 pci_size_t; 46330e76d5eSKumar Gala #else 46430e76d5eSKumar Gala typedef u32 pci_addr_t; 46530e76d5eSKumar Gala typedef u32 pci_size_t; 46630e76d5eSKumar Gala #endif 46730e76d5eSKumar Gala 468c609719bSwdenk struct pci_region { 46930e76d5eSKumar Gala pci_addr_t bus_start; /* Start on the bus */ 47036f32675SBecky Bruce phys_addr_t phys_start; /* Start in physical address space */ 47130e76d5eSKumar Gala pci_size_t size; /* Size */ 472c609719bSwdenk unsigned long flags; /* Resource flags */ 473c609719bSwdenk 47430e76d5eSKumar Gala pci_addr_t bus_lower; 475c609719bSwdenk }; 476c609719bSwdenk 477c609719bSwdenk #define PCI_REGION_MEM 0x00000000 /* PCI memory space */ 478c609719bSwdenk #define PCI_REGION_IO 0x00000001 /* PCI IO space */ 479c609719bSwdenk #define PCI_REGION_TYPE 0x00000001 480a179012eSKumar Gala #define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */ 481c609719bSwdenk 482ff4e66e9SKumar Gala #define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */ 483c609719bSwdenk #define PCI_REGION_RO 0x00000200 /* Read-only memory */ 484c609719bSwdenk 485bc3442aaSSimon Glass static inline void pci_set_region(struct pci_region *reg, 48630e76d5eSKumar Gala pci_addr_t bus_start, 48736f32675SBecky Bruce phys_addr_t phys_start, 48830e76d5eSKumar Gala pci_size_t size, 489c609719bSwdenk unsigned long flags) { 490c609719bSwdenk reg->bus_start = bus_start; 491c609719bSwdenk reg->phys_start = phys_start; 492c609719bSwdenk reg->size = size; 493c609719bSwdenk reg->flags = flags; 494c609719bSwdenk } 495c609719bSwdenk 496c609719bSwdenk typedef int pci_dev_t; 497c609719bSwdenk 498c609719bSwdenk #define PCI_BUS(d) (((d) >> 16) & 0xff) 499c609719bSwdenk #define PCI_DEV(d) (((d) >> 11) & 0x1f) 500c609719bSwdenk #define PCI_FUNC(d) (((d) >> 8) & 0x7) 501ff3e077bSSimon Glass #define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8) 502ff3e077bSSimon Glass #define PCI_MASK_BUS(bdf) ((bdf) & 0xffff) 503ff3e077bSSimon Glass #define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn)) 504ff3e077bSSimon Glass #define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f)) 505ff3e077bSSimon Glass #define PCI_VENDEV(v, d) (((v) << 16) | (d)) 506c609719bSwdenk #define PCI_ANY_ID (~0) 507c609719bSwdenk 508c609719bSwdenk struct pci_device_id { 509c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 510aba92962SSimon Glass unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */ 511aba92962SSimon Glass unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */ 512aba92962SSimon Glass unsigned long driver_data; /* Data private to the driver */ 513c609719bSwdenk }; 514c609719bSwdenk 515c609719bSwdenk struct pci_controller; 516c609719bSwdenk 517c609719bSwdenk struct pci_config_table { 518c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 519c609719bSwdenk unsigned int class; /* Class ID, or PCI_ANY_ID */ 520c609719bSwdenk unsigned int bus; /* Bus number, or PCI_ANY_ID */ 521c609719bSwdenk unsigned int dev; /* Device number, or PCI_ANY_ID */ 522c609719bSwdenk unsigned int func; /* Function number, or PCI_ANY_ID */ 523c609719bSwdenk 524c609719bSwdenk void (*config_device)(struct pci_controller* hose, pci_dev_t dev, 525c609719bSwdenk struct pci_config_table *); 526c609719bSwdenk unsigned long priv[3]; 527c609719bSwdenk }; 528c609719bSwdenk 529993a2275SWolfgang Denk extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev, 530c609719bSwdenk struct pci_config_table *); 531c609719bSwdenk extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev, 532c609719bSwdenk struct pci_config_table *); 533c609719bSwdenk 534c609719bSwdenk #define MAX_PCI_REGIONS 7 535c609719bSwdenk 536fd6646c0SAnton Vorontsov #define INDIRECT_TYPE_NO_PCIE_LINK 1 537fd6646c0SAnton Vorontsov 538c609719bSwdenk /* 539c609719bSwdenk * Structure of a PCI controller (host bridge) 54054fe7b1cSSimon Glass * 54154fe7b1cSSimon Glass * With driver model this is dev_get_uclass_priv(bus) 542c609719bSwdenk */ 543c609719bSwdenk struct pci_controller { 544ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI 545ff3e077bSSimon Glass struct udevice *bus; 546ff3e077bSSimon Glass struct udevice *ctlr; 547ff3e077bSSimon Glass #else 548c609719bSwdenk struct pci_controller *next; 549ff3e077bSSimon Glass #endif 550c609719bSwdenk 551c609719bSwdenk int first_busno; 552c609719bSwdenk int last_busno; 553c609719bSwdenk 554c609719bSwdenk volatile unsigned int *cfg_addr; 555c609719bSwdenk volatile unsigned char *cfg_data; 556c609719bSwdenk 557fd6646c0SAnton Vorontsov int indirect_type; 558fd6646c0SAnton Vorontsov 559aec241dfSSimon Glass /* 560aec241dfSSimon Glass * TODO(sjg@chromium.org): With driver model we use struct 561aec241dfSSimon Glass * pci_controller for both the controller and any bridge devices 562aec241dfSSimon Glass * attached to it. But there is only one region list and it is in the 563aec241dfSSimon Glass * top-level controller. 564aec241dfSSimon Glass * 565aec241dfSSimon Glass * This could be changed so that struct pci_controller is only used 566aec241dfSSimon Glass * for PCI controllers and a separate UCLASS (or perhaps 567aec241dfSSimon Glass * UCLASS_PCI_GENERIC) is used for bridges. 568aec241dfSSimon Glass */ 569c609719bSwdenk struct pci_region regions[MAX_PCI_REGIONS]; 570c609719bSwdenk int region_count; 571c609719bSwdenk 572c609719bSwdenk struct pci_config_table *config_table; 573c609719bSwdenk 574c609719bSwdenk void (*fixup_irq)(struct pci_controller *, pci_dev_t); 575ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 576c609719bSwdenk /* Low-level architecture-dependent routines */ 577c609719bSwdenk int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *); 578c609719bSwdenk int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *); 579c609719bSwdenk int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *); 580c609719bSwdenk int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8); 581c609719bSwdenk int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16); 582c609719bSwdenk int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32); 583ff3e077bSSimon Glass #endif 584c609719bSwdenk 585c609719bSwdenk /* Used by auto config */ 586a179012eSKumar Gala struct pci_region *pci_mem, *pci_io, *pci_prefetch; 587c609719bSwdenk 588c609719bSwdenk /* Used by ppc405 autoconfig*/ 589c609719bSwdenk struct pci_region *pci_fb; 590ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 591c7de829cSwdenk int current_busno; 59210fa8d7cSLeo Liu 59310fa8d7cSLeo Liu void *priv_data; 594ff3e077bSSimon Glass #endif 595c609719bSwdenk }; 596c609719bSwdenk 597ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 598bc3442aaSSimon Glass static inline void pci_set_ops(struct pci_controller *hose, 599c609719bSwdenk int (*read_byte)(struct pci_controller*, 600c609719bSwdenk pci_dev_t, int where, u8 *), 601c609719bSwdenk int (*read_word)(struct pci_controller*, 602c609719bSwdenk pci_dev_t, int where, u16 *), 603c609719bSwdenk int (*read_dword)(struct pci_controller*, 604c609719bSwdenk pci_dev_t, int where, u32 *), 605c609719bSwdenk int (*write_byte)(struct pci_controller*, 606c609719bSwdenk pci_dev_t, int where, u8), 607c609719bSwdenk int (*write_word)(struct pci_controller*, 608c609719bSwdenk pci_dev_t, int where, u16), 609c609719bSwdenk int (*write_dword)(struct pci_controller*, 610c609719bSwdenk pci_dev_t, int where, u32)) { 611c609719bSwdenk hose->read_byte = read_byte; 612c609719bSwdenk hose->read_word = read_word; 613c609719bSwdenk hose->read_dword = read_dword; 614c609719bSwdenk hose->write_byte = write_byte; 615c609719bSwdenk hose->write_word = write_word; 616c609719bSwdenk hose->write_dword = write_dword; 617c609719bSwdenk } 618ff3e077bSSimon Glass #endif 619c609719bSwdenk 620842033e6SGabor Juhos #ifdef CONFIG_PCI_INDIRECT_BRIDGE 621c609719bSwdenk extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data); 622842033e6SGabor Juhos #endif 623c609719bSwdenk 62436f32675SBecky Bruce extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose, 62530e76d5eSKumar Gala pci_addr_t addr, unsigned long flags); 62630e76d5eSKumar Gala extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose, 62736f32675SBecky Bruce phys_addr_t addr, unsigned long flags); 628c609719bSwdenk 629c609719bSwdenk #define pci_phys_to_bus(dev, addr, flags) \ 630c609719bSwdenk pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 631c609719bSwdenk #define pci_bus_to_phys(dev, addr, flags) \ 632c609719bSwdenk pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 633c609719bSwdenk 6346e61fae4SBecky Bruce #define pci_virt_to_bus(dev, addr, flags) \ 6356e61fae4SBecky Bruce pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \ 6366e61fae4SBecky Bruce (virt_to_phys(addr)), (flags)) 6376e61fae4SBecky Bruce #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \ 6386e61fae4SBecky Bruce map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \ 6396e61fae4SBecky Bruce (addr), (flags)), \ 6406e61fae4SBecky Bruce (len), (map_flags)) 6416e61fae4SBecky Bruce 6426e61fae4SBecky Bruce #define pci_phys_to_mem(dev, addr) \ 6436e61fae4SBecky Bruce pci_phys_to_bus((dev), (addr), PCI_REGION_MEM) 6446e61fae4SBecky Bruce #define pci_mem_to_phys(dev, addr) \ 6456e61fae4SBecky Bruce pci_bus_to_phys((dev), (addr), PCI_REGION_MEM) 646c609719bSwdenk #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO) 647c609719bSwdenk #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO) 648c609719bSwdenk 6496e61fae4SBecky Bruce #define pci_virt_to_mem(dev, addr) \ 6506e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_MEM) 6516e61fae4SBecky Bruce #define pci_mem_to_virt(dev, addr, len, map_flags) \ 6526e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags)) 6536e61fae4SBecky Bruce #define pci_virt_to_io(dev, addr) \ 6546e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_IO) 6556e61fae4SBecky Bruce #define pci_io_to_virt(dev, addr, len, map_flags) \ 6566e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags)) 6576e61fae4SBecky Bruce 658dc5740dfSSimon Glass /* For driver model these are defined in macros in pci_compat.c */ 6593ba5f74aSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) 660c609719bSwdenk extern int pci_hose_read_config_byte(struct pci_controller *hose, 661c609719bSwdenk pci_dev_t dev, int where, u8 *val); 662c609719bSwdenk extern int pci_hose_read_config_word(struct pci_controller *hose, 663c609719bSwdenk pci_dev_t dev, int where, u16 *val); 664c609719bSwdenk extern int pci_hose_read_config_dword(struct pci_controller *hose, 665c609719bSwdenk pci_dev_t dev, int where, u32 *val); 666c609719bSwdenk extern int pci_hose_write_config_byte(struct pci_controller *hose, 667c609719bSwdenk pci_dev_t dev, int where, u8 val); 668c609719bSwdenk extern int pci_hose_write_config_word(struct pci_controller *hose, 669c609719bSwdenk pci_dev_t dev, int where, u16 val); 670c609719bSwdenk extern int pci_hose_write_config_dword(struct pci_controller *hose, 671c609719bSwdenk pci_dev_t dev, int where, u32 val); 6723ba5f74aSSimon Glass #endif 673c609719bSwdenk 674ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 675c609719bSwdenk extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val); 676c609719bSwdenk extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val); 677c609719bSwdenk extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val); 678c609719bSwdenk extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val); 679c609719bSwdenk extern int pci_write_config_word(pci_dev_t dev, int where, u16 val); 680c609719bSwdenk extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val); 681ff3e077bSSimon Glass #endif 682c609719bSwdenk 6833ba5f74aSSimon Glass void pciauto_region_init(struct pci_region *res); 6843ba5f74aSSimon Glass void pciauto_region_align(struct pci_region *res, pci_size_t size); 6853ba5f74aSSimon Glass void pciauto_config_init(struct pci_controller *hose); 6863ba5f74aSSimon Glass int pciauto_region_allocate(struct pci_region *res, pci_size_t size, 6873ba5f74aSSimon Glass pci_addr_t *bar); 6883ba5f74aSSimon Glass 6893ba5f74aSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) 690c609719bSwdenk extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose, 691c609719bSwdenk pci_dev_t dev, int where, u8 *val); 692c609719bSwdenk extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose, 693c609719bSwdenk pci_dev_t dev, int where, u16 *val); 694c609719bSwdenk extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose, 695c609719bSwdenk pci_dev_t dev, int where, u8 val); 696c609719bSwdenk extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose, 697c609719bSwdenk pci_dev_t dev, int where, u16 val); 698c609719bSwdenk 6996e61fae4SBecky Bruce extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags); 700c609719bSwdenk extern void pci_register_hose(struct pci_controller* hose); 701c609719bSwdenk extern struct pci_controller* pci_bus_to_hose(int bus); 7023a0e3c27SKumar Gala extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr); 703c609719bSwdenk 7044efe52bfSThierry Reding extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev); 705c609719bSwdenk extern int pci_hose_scan(struct pci_controller *hose); 706c609719bSwdenk extern int pci_hose_scan_bus(struct pci_controller *hose, int bus); 707c609719bSwdenk 708c609719bSwdenk extern void pciauto_setup_device(struct pci_controller *hose, 709c609719bSwdenk pci_dev_t dev, int bars_num, 710c609719bSwdenk struct pci_region *mem, 711a179012eSKumar Gala struct pci_region *prefetch, 712c609719bSwdenk struct pci_region *io); 713a3a70725SLinus Walleij extern void pciauto_prescan_setup_bridge(struct pci_controller *hose, 714a3a70725SLinus Walleij pci_dev_t dev, int sub_bus); 715a3a70725SLinus Walleij extern void pciauto_postscan_setup_bridge(struct pci_controller *hose, 716a3a70725SLinus Walleij pci_dev_t dev, int sub_bus); 717a3a70725SLinus Walleij extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev); 718c609719bSwdenk 719c609719bSwdenk extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index); 720c609719bSwdenk extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index); 721250e039dSSimon Glass pci_dev_t pci_find_class(unsigned int find_class, int index); 722c609719bSwdenk 723c609719bSwdenk extern int pci_hose_config_device(struct pci_controller *hose, 724c609719bSwdenk pci_dev_t dev, 725c609719bSwdenk unsigned long io, 72630e76d5eSKumar Gala pci_addr_t mem, 727c609719bSwdenk unsigned long command); 728c609719bSwdenk 729287df01eSZhao Qiang extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev, 730287df01eSZhao Qiang int cap); 731287df01eSZhao Qiang extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev, 732287df01eSZhao Qiang u8 hdr_type); 733287df01eSZhao Qiang extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos, 734287df01eSZhao Qiang int cap); 735287df01eSZhao Qiang 736ed5b580bSMinghuan Lian int pci_find_next_ext_capability(struct pci_controller *hose, 737ed5b580bSMinghuan Lian pci_dev_t dev, int start, int cap); 738ed5b580bSMinghuan Lian int pci_hose_find_ext_capability(struct pci_controller *hose, 739ed5b580bSMinghuan Lian pci_dev_t dev, int cap); 740ed5b580bSMinghuan Lian 7410991866cSTim Harvey #ifdef CONFIG_PCI_FIXUP_DEV 7420991866cSTim Harvey extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev, 7430991866cSTim Harvey unsigned short vendor, 7440991866cSTim Harvey unsigned short device, 7450991866cSTim Harvey unsigned short class); 7460991866cSTim Harvey #endif 7473ba5f74aSSimon Glass #endif /* !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) */ 7480991866cSTim Harvey 749983eb9d1SPeter Tyser const char * pci_class_str(u8 class); 750cc2a8c77SAnton Vorontsov int pci_last_busno(void); 751cc2a8c77SAnton Vorontsov 75213a7fcdfSJon Loeliger #ifdef CONFIG_MPC85xx 75313a7fcdfSJon Loeliger extern void pci_mpc85xx_init (struct pci_controller *hose); 75413a7fcdfSJon Loeliger #endif 755fa5cec03SPaul Burton 7563ba5f74aSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) 757e8a552ebSSimon Glass /** 758e8a552ebSSimon Glass * pci_write_bar32() - Write the address of a BAR including control bits 759e8a552ebSSimon Glass * 760e8a552ebSSimon Glass * This writes a raw address (with control bits) to a bar 761e8a552ebSSimon Glass * 762e8a552ebSSimon Glass * @hose: PCI hose to use 763e8a552ebSSimon Glass * @dev: PCI device to update 764e8a552ebSSimon Glass * @barnum: BAR number (0-5) 765e8a552ebSSimon Glass * @addr: BAR address with control bits 766e8a552ebSSimon Glass */ 767e8a552ebSSimon Glass void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum, 768e8a552ebSSimon Glass u32 addr_and_ctrl); 769e8a552ebSSimon Glass 770e8a552ebSSimon Glass /** 771e8a552ebSSimon Glass * pci_read_bar32() - read the address of a bar 772e8a552ebSSimon Glass * 773e8a552ebSSimon Glass * @hose: PCI hose to use 774e8a552ebSSimon Glass * @dev: PCI device to inspect 775e8a552ebSSimon Glass * @barnum: BAR number (0-5) 776e8a552ebSSimon Glass * @return address of the bar, masking out any control bits 777e8a552ebSSimon Glass * */ 778e8a552ebSSimon Glass u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum); 779e8a552ebSSimon Glass 7804a2708a0SSimon Glass /** 781aab6724cSSimon Glass * pci_hose_find_devices() - Find devices by vendor/device ID 782aab6724cSSimon Glass * 783aab6724cSSimon Glass * @hose: PCI hose to search 784aab6724cSSimon Glass * @busnum: Bus number to search 785aab6724cSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record 786aab6724cSSimon Glass * @indexp: Pointer to device index to find. To find the first matching 787aab6724cSSimon Glass * device, pass 0; to find the second, pass 1, etc. This 788aab6724cSSimon Glass * parameter is decremented for each non-matching device so 789aab6724cSSimon Glass * can be called repeatedly. 790aab6724cSSimon Glass */ 791aab6724cSSimon Glass pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum, 792aab6724cSSimon Glass struct pci_device_id *ids, int *indexp); 7933ba5f74aSSimon Glass #endif /* !CONFIG_DM_PCI || CONFIG_DM_PCI_COMPAT */ 794aab6724cSSimon Glass 795ff3e077bSSimon Glass /* Access sizes for PCI reads and writes */ 796ff3e077bSSimon Glass enum pci_size_t { 797ff3e077bSSimon Glass PCI_SIZE_8, 798ff3e077bSSimon Glass PCI_SIZE_16, 799ff3e077bSSimon Glass PCI_SIZE_32, 800ff3e077bSSimon Glass }; 801ff3e077bSSimon Glass 802ff3e077bSSimon Glass struct udevice; 803ff3e077bSSimon Glass 804ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI 805ff3e077bSSimon Glass /** 806ff3e077bSSimon Glass * struct pci_child_platdata - information stored about each PCI device 807ff3e077bSSimon Glass * 808ff3e077bSSimon Glass * Every device on a PCI bus has this per-child data. 809ff3e077bSSimon Glass * 810bcbe3d15SSimon Glass * It can be accessed using dev_get_parent_priv(dev) if dev->parent is a 811ff3e077bSSimon Glass * PCI bus (i.e. UCLASS_PCI) 812ff3e077bSSimon Glass * 813ff3e077bSSimon Glass * @devfn: Encoded device and function index - see PCI_DEVFN() 814ff3e077bSSimon Glass * @vendor: PCI vendor ID (see pci_ids.h) 815ff3e077bSSimon Glass * @device: PCI device ID (see pci_ids.h) 816ff3e077bSSimon Glass * @class: PCI class, 3 bytes: (base, sub, prog-if) 817ff3e077bSSimon Glass */ 818ff3e077bSSimon Glass struct pci_child_platdata { 819ff3e077bSSimon Glass int devfn; 820ff3e077bSSimon Glass unsigned short vendor; 821ff3e077bSSimon Glass unsigned short device; 822ff3e077bSSimon Glass unsigned int class; 823ff3e077bSSimon Glass }; 824ff3e077bSSimon Glass 825ff3e077bSSimon Glass /* PCI bus operations */ 826ff3e077bSSimon Glass struct dm_pci_ops { 827ff3e077bSSimon Glass /** 828ff3e077bSSimon Glass * read_config() - Read a PCI configuration value 829ff3e077bSSimon Glass * 830ff3e077bSSimon Glass * PCI buses must support reading and writing configuration values 831ff3e077bSSimon Glass * so that the bus can be scanned and its devices configured. 832ff3e077bSSimon Glass * 833ff3e077bSSimon Glass * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always. 834ff3e077bSSimon Glass * If bridges exist it is possible to use the top-level bus to 835ff3e077bSSimon Glass * access a sub-bus. In that case @bus will be the top-level bus 836ff3e077bSSimon Glass * and PCI_BUS(bdf) will be a different (higher) value 837ff3e077bSSimon Glass * 838ff3e077bSSimon Glass * @bus: Bus to read from 839ff3e077bSSimon Glass * @bdf: Bus, device and function to read 840ff3e077bSSimon Glass * @offset: Byte offset within the device's configuration space 841ff3e077bSSimon Glass * @valuep: Place to put the returned value 842ff3e077bSSimon Glass * @size: Access size 843ff3e077bSSimon Glass * @return 0 if OK, -ve on error 844ff3e077bSSimon Glass */ 845ff3e077bSSimon Glass int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset, 846ff3e077bSSimon Glass ulong *valuep, enum pci_size_t size); 847ff3e077bSSimon Glass /** 848ff3e077bSSimon Glass * write_config() - Write a PCI configuration value 849ff3e077bSSimon Glass * 850ff3e077bSSimon Glass * @bus: Bus to write to 851ff3e077bSSimon Glass * @bdf: Bus, device and function to write 852ff3e077bSSimon Glass * @offset: Byte offset within the device's configuration space 853ff3e077bSSimon Glass * @value: Value to write 854ff3e077bSSimon Glass * @size: Access size 855ff3e077bSSimon Glass * @return 0 if OK, -ve on error 856ff3e077bSSimon Glass */ 857ff3e077bSSimon Glass int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset, 858ff3e077bSSimon Glass ulong value, enum pci_size_t size); 859ff3e077bSSimon Glass }; 860ff3e077bSSimon Glass 861ff3e077bSSimon Glass /* Get access to a PCI bus' operations */ 862ff3e077bSSimon Glass #define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops) 863ff3e077bSSimon Glass 864ff3e077bSSimon Glass /** 86521ccce1bSSimon Glass * dm_pci_get_bdf() - Get the BDF value for a device 8664b515e4fSSimon Glass * 8674b515e4fSSimon Glass * @dev: Device to check 8684b515e4fSSimon Glass * @return bus/device/function value (see PCI_BDF()) 8694b515e4fSSimon Glass */ 87021ccce1bSSimon Glass pci_dev_t dm_pci_get_bdf(struct udevice *dev); 8714b515e4fSSimon Glass 8724b515e4fSSimon Glass /** 873ff3e077bSSimon Glass * pci_bind_bus_devices() - scan a PCI bus and bind devices 874ff3e077bSSimon Glass * 875ff3e077bSSimon Glass * Scan a PCI bus looking for devices. Bind each one that is found. If 876ff3e077bSSimon Glass * devices are already bound that match the scanned devices, just update the 877ff3e077bSSimon Glass * child data so that the device can be used correctly (this happens when 878ff3e077bSSimon Glass * the device tree describes devices we expect to see on the bus). 879ff3e077bSSimon Glass * 880ff3e077bSSimon Glass * Devices that are bound in this way will use a generic PCI driver which 881ff3e077bSSimon Glass * does nothing. The device can still be accessed but will not provide any 882ff3e077bSSimon Glass * driver interface. 883ff3e077bSSimon Glass * 884ff3e077bSSimon Glass * @bus: Bus containing devices to bind 885ff3e077bSSimon Glass * @return 0 if OK, -ve on error 886ff3e077bSSimon Glass */ 887ff3e077bSSimon Glass int pci_bind_bus_devices(struct udevice *bus); 888ff3e077bSSimon Glass 889ff3e077bSSimon Glass /** 890ff3e077bSSimon Glass * pci_auto_config_devices() - configure bus devices ready for use 891ff3e077bSSimon Glass * 892ff3e077bSSimon Glass * This works through all devices on a bus by scanning the driver model 893ff3e077bSSimon Glass * data structures (normally these have been set up by pci_bind_bus_devices() 894ff3e077bSSimon Glass * earlier). 895ff3e077bSSimon Glass * 896ff3e077bSSimon Glass * Space is allocated for each PCI base address register (BAR) so that the 897ff3e077bSSimon Glass * devices are mapped into memory and I/O space ready for use. 898ff3e077bSSimon Glass * 899ff3e077bSSimon Glass * @bus: Bus containing devices to bind 900ff3e077bSSimon Glass * @return 0 if OK, -ve on error 901ff3e077bSSimon Glass */ 902ff3e077bSSimon Glass int pci_auto_config_devices(struct udevice *bus); 903ff3e077bSSimon Glass 904ff3e077bSSimon Glass /** 905*f3f1faefSSimon Glass * dm_pci_bus_find_bdf() - Find a device given its PCI bus address 906ff3e077bSSimon Glass * 907ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 908ff3e077bSSimon Glass * @devp: Returns the device for this address, if found 909ff3e077bSSimon Glass * @return 0 if OK, -ENODEV if not found 910ff3e077bSSimon Glass */ 911*f3f1faefSSimon Glass int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp); 912ff3e077bSSimon Glass 913ff3e077bSSimon Glass /** 914ff3e077bSSimon Glass * pci_bus_find_devfn() - Find a device on a bus 915ff3e077bSSimon Glass * 916ff3e077bSSimon Glass * @find_devfn: PCI device address (device and function only) 917ff3e077bSSimon Glass * @devp: Returns the device for this address, if found 918ff3e077bSSimon Glass * @return 0 if OK, -ENODEV if not found 919ff3e077bSSimon Glass */ 920ff3e077bSSimon Glass int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn, 921ff3e077bSSimon Glass struct udevice **devp); 922ff3e077bSSimon Glass 923ff3e077bSSimon Glass /** 92476c3fbcdSSimon Glass * pci_find_first_device() - return the first available PCI device 92576c3fbcdSSimon Glass * 92676c3fbcdSSimon Glass * This function and pci_find_first_device() allow iteration through all 92776c3fbcdSSimon Glass * available PCI devices on all buses. Assuming there are any, this will 92876c3fbcdSSimon Glass * return the first one. 92976c3fbcdSSimon Glass * 93076c3fbcdSSimon Glass * @devp: Set to the first available device, or NULL if no more are left 93176c3fbcdSSimon Glass * or we got an error 93276c3fbcdSSimon Glass * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe) 93376c3fbcdSSimon Glass */ 93476c3fbcdSSimon Glass int pci_find_first_device(struct udevice **devp); 93576c3fbcdSSimon Glass 93676c3fbcdSSimon Glass /** 93776c3fbcdSSimon Glass * pci_find_next_device() - return the next available PCI device 93876c3fbcdSSimon Glass * 93976c3fbcdSSimon Glass * Finds the next available PCI device after the one supplied, or sets @devp 94076c3fbcdSSimon Glass * to NULL if there are no more. 94176c3fbcdSSimon Glass * 94276c3fbcdSSimon Glass * @devp: On entry, the last device returned. Set to the next available 94376c3fbcdSSimon Glass * device, or NULL if no more are left or we got an error 94476c3fbcdSSimon Glass * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe) 94576c3fbcdSSimon Glass */ 94676c3fbcdSSimon Glass int pci_find_next_device(struct udevice **devp); 94776c3fbcdSSimon Glass 94876c3fbcdSSimon Glass /** 949ff3e077bSSimon Glass * pci_get_ff() - Returns a mask for the given access size 950ff3e077bSSimon Glass * 951ff3e077bSSimon Glass * @size: Access size 952ff3e077bSSimon Glass * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for 953ff3e077bSSimon Glass * PCI_SIZE_32 954ff3e077bSSimon Glass */ 955ff3e077bSSimon Glass int pci_get_ff(enum pci_size_t size); 956ff3e077bSSimon Glass 957ff3e077bSSimon Glass /** 958ff3e077bSSimon Glass * pci_bus_find_devices () - Find devices on a bus 959ff3e077bSSimon Glass * 960ff3e077bSSimon Glass * @bus: Bus to search 961ff3e077bSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record 962ff3e077bSSimon Glass * @indexp: Pointer to device index to find. To find the first matching 963ff3e077bSSimon Glass * device, pass 0; to find the second, pass 1, etc. This 964ff3e077bSSimon Glass * parameter is decremented for each non-matching device so 965ff3e077bSSimon Glass * can be called repeatedly. 966ff3e077bSSimon Glass * @devp: Returns matching device if found 967ff3e077bSSimon Glass * @return 0 if found, -ENODEV if not 968ff3e077bSSimon Glass */ 969ff3e077bSSimon Glass int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids, 970ff3e077bSSimon Glass int *indexp, struct udevice **devp); 971ff3e077bSSimon Glass 972ff3e077bSSimon Glass /** 973ff3e077bSSimon Glass * pci_find_device_id() - Find a device on any bus 974ff3e077bSSimon Glass * 975ff3e077bSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record 976ff3e077bSSimon Glass * @index: Index number of device to find, 0 for the first match, 1 for 977ff3e077bSSimon Glass * the second, etc. 978ff3e077bSSimon Glass * @devp: Returns matching device if found 979ff3e077bSSimon Glass * @return 0 if found, -ENODEV if not 980ff3e077bSSimon Glass */ 981ff3e077bSSimon Glass int pci_find_device_id(struct pci_device_id *ids, int index, 982ff3e077bSSimon Glass struct udevice **devp); 983ff3e077bSSimon Glass 984ff3e077bSSimon Glass /** 985ff3e077bSSimon Glass * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices 986ff3e077bSSimon Glass * 987ff3e077bSSimon Glass * This probes the given bus which causes it to be scanned for devices. The 988ff3e077bSSimon Glass * devices will be bound but not probed. 989ff3e077bSSimon Glass * 990ff3e077bSSimon Glass * @hose specifies the PCI hose that will be used for the scan. This is 991ff3e077bSSimon Glass * always a top-level bus with uclass UCLASS_PCI. The bus to scan is 992ff3e077bSSimon Glass * in @bdf, and is a subordinate bus reachable from @hose. 993ff3e077bSSimon Glass * 994ff3e077bSSimon Glass * @hose: PCI hose to scan 995ff3e077bSSimon Glass * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number) 996ff3e077bSSimon Glass * @return 0 if OK, -ve on error 997ff3e077bSSimon Glass */ 998ff3e077bSSimon Glass int dm_pci_hose_probe_bus(struct pci_controller *hose, pci_dev_t bdf); 999ff3e077bSSimon Glass 1000ff3e077bSSimon Glass /** 1001ff3e077bSSimon Glass * pci_bus_read_config() - Read a configuration value from a device 1002ff3e077bSSimon Glass * 1003ff3e077bSSimon Glass * TODO(sjg@chromium.org): We should be able to pass just a device and have 1004ff3e077bSSimon Glass * it do the right thing. It would be good to have that function also. 1005ff3e077bSSimon Glass * 1006ff3e077bSSimon Glass * @bus: Bus to read from 1007ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 1008ff3e077bSSimon Glass * @valuep: Place to put the returned value 1009ff3e077bSSimon Glass * @size: Access size 1010ff3e077bSSimon Glass * @return 0 if OK, -ve on error 1011ff3e077bSSimon Glass */ 1012ff3e077bSSimon Glass int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset, 1013ff3e077bSSimon Glass unsigned long *valuep, enum pci_size_t size); 1014ff3e077bSSimon Glass 1015ff3e077bSSimon Glass /** 1016ff3e077bSSimon Glass * pci_bus_write_config() - Write a configuration value to a device 1017ff3e077bSSimon Glass * 1018ff3e077bSSimon Glass * @bus: Bus to write from 1019ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 1020ff3e077bSSimon Glass * @value: Value to write 1021ff3e077bSSimon Glass * @size: Access size 1022ff3e077bSSimon Glass * @return 0 if OK, -ve on error 1023ff3e077bSSimon Glass */ 1024ff3e077bSSimon Glass int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset, 1025ff3e077bSSimon Glass unsigned long value, enum pci_size_t size); 1026ff3e077bSSimon Glass 102766afb4edSSimon Glass /** 102866afb4edSSimon Glass * Driver model PCI config access functions. Use these in preference to others 102966afb4edSSimon Glass * when you have a valid device 103066afb4edSSimon Glass */ 103166afb4edSSimon Glass int dm_pci_read_config(struct udevice *dev, int offset, unsigned long *valuep, 103266afb4edSSimon Glass enum pci_size_t size); 103366afb4edSSimon Glass 103466afb4edSSimon Glass int dm_pci_read_config8(struct udevice *dev, int offset, u8 *valuep); 103566afb4edSSimon Glass int dm_pci_read_config16(struct udevice *dev, int offset, u16 *valuep); 103666afb4edSSimon Glass int dm_pci_read_config32(struct udevice *dev, int offset, u32 *valuep); 103766afb4edSSimon Glass 103866afb4edSSimon Glass int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value, 103966afb4edSSimon Glass enum pci_size_t size); 104066afb4edSSimon Glass 104166afb4edSSimon Glass int dm_pci_write_config8(struct udevice *dev, int offset, u8 value); 104266afb4edSSimon Glass int dm_pci_write_config16(struct udevice *dev, int offset, u16 value); 104366afb4edSSimon Glass int dm_pci_write_config32(struct udevice *dev, int offset, u32 value); 104466afb4edSSimon Glass 1045ff3e077bSSimon Glass /* 1046ff3e077bSSimon Glass * The following functions provide access to the above without needing the 1047ff3e077bSSimon Glass * size parameter. We are trying to encourage the use of the 8/16/32-style 1048ff3e077bSSimon Glass * functions, rather than byte/word/dword. But both are supported. 1049ff3e077bSSimon Glass */ 1050ff3e077bSSimon Glass int pci_write_config32(pci_dev_t pcidev, int offset, u32 value); 1051ff3e077bSSimon Glass 10523ba5f74aSSimon Glass #ifdef CONFIG_DM_PCI_COMPAT 1053ff3e077bSSimon Glass /* Compatibility with old naming */ 1054ff3e077bSSimon Glass static inline int pci_write_config_dword(pci_dev_t pcidev, int offset, 1055ff3e077bSSimon Glass u32 value) 1056ff3e077bSSimon Glass { 1057ff3e077bSSimon Glass return pci_write_config32(pcidev, offset, value); 1058ff3e077bSSimon Glass } 1059ff3e077bSSimon Glass 1060ff3e077bSSimon Glass int pci_write_config16(pci_dev_t pcidev, int offset, u16 value); 1061ff3e077bSSimon Glass 1062ff3e077bSSimon Glass /* Compatibility with old naming */ 1063ff3e077bSSimon Glass static inline int pci_write_config_word(pci_dev_t pcidev, int offset, 1064ff3e077bSSimon Glass u16 value) 1065ff3e077bSSimon Glass { 1066ff3e077bSSimon Glass return pci_write_config16(pcidev, offset, value); 1067ff3e077bSSimon Glass } 1068ff3e077bSSimon Glass 1069ff3e077bSSimon Glass int pci_write_config8(pci_dev_t pcidev, int offset, u8 value); 1070ff3e077bSSimon Glass 1071ff3e077bSSimon Glass /* Compatibility with old naming */ 1072ff3e077bSSimon Glass static inline int pci_write_config_byte(pci_dev_t pcidev, int offset, 1073ff3e077bSSimon Glass u8 value) 1074ff3e077bSSimon Glass { 1075ff3e077bSSimon Glass return pci_write_config8(pcidev, offset, value); 1076ff3e077bSSimon Glass } 1077ff3e077bSSimon Glass 1078ff3e077bSSimon Glass int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep); 1079ff3e077bSSimon Glass 1080ff3e077bSSimon Glass /* Compatibility with old naming */ 1081ff3e077bSSimon Glass static inline int pci_read_config_dword(pci_dev_t pcidev, int offset, 1082ff3e077bSSimon Glass u32 *valuep) 1083ff3e077bSSimon Glass { 1084ff3e077bSSimon Glass return pci_read_config32(pcidev, offset, valuep); 1085ff3e077bSSimon Glass } 1086ff3e077bSSimon Glass 1087ff3e077bSSimon Glass int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep); 1088ff3e077bSSimon Glass 1089ff3e077bSSimon Glass /* Compatibility with old naming */ 1090ff3e077bSSimon Glass static inline int pci_read_config_word(pci_dev_t pcidev, int offset, 1091ff3e077bSSimon Glass u16 *valuep) 1092ff3e077bSSimon Glass { 1093ff3e077bSSimon Glass return pci_read_config16(pcidev, offset, valuep); 1094ff3e077bSSimon Glass } 1095ff3e077bSSimon Glass 1096ff3e077bSSimon Glass int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep); 1097ff3e077bSSimon Glass 1098ff3e077bSSimon Glass /* Compatibility with old naming */ 1099ff3e077bSSimon Glass static inline int pci_read_config_byte(pci_dev_t pcidev, int offset, 1100ff3e077bSSimon Glass u8 *valuep) 1101ff3e077bSSimon Glass { 1102ff3e077bSSimon Glass return pci_read_config8(pcidev, offset, valuep); 1103ff3e077bSSimon Glass } 1104ff3e077bSSimon Glass 11053ba5f74aSSimon Glass #endif /* CONFIG_DM_PCI_COMPAT */ 11063ba5f74aSSimon Glass 11073ba5f74aSSimon Glass /** 11083ba5f74aSSimon Glass * dm_pciauto_config_device() - configure a device ready for use 11093ba5f74aSSimon Glass * 11103ba5f74aSSimon Glass * Space is allocated for each PCI base address register (BAR) so that the 11113ba5f74aSSimon Glass * devices are mapped into memory and I/O space ready for use. 11123ba5f74aSSimon Glass * 11133ba5f74aSSimon Glass * @dev: Device to configure 11143ba5f74aSSimon Glass * @return 0 if OK, -ve on error 11153ba5f74aSSimon Glass */ 11163ba5f74aSSimon Glass int dm_pciauto_config_device(struct udevice *dev); 11173ba5f74aSSimon Glass 111836d0d3b4SSimon Glass /** 11199289db6cSSimon Glass * pci_conv_32_to_size() - convert a 32-bit read value to the given size 11209289db6cSSimon Glass * 11219289db6cSSimon Glass * Some PCI buses must always perform 32-bit reads. The data must then be 11229289db6cSSimon Glass * shifted and masked to reflect the required access size and offset. This 11239289db6cSSimon Glass * function performs this transformation. 11249289db6cSSimon Glass * 11259289db6cSSimon Glass * @value: Value to transform (32-bit value read from @offset & ~3) 11269289db6cSSimon Glass * @offset: Register offset that was read 11279289db6cSSimon Glass * @size: Required size of the result 11289289db6cSSimon Glass * @return the value that would have been obtained if the read had been 11299289db6cSSimon Glass * performed at the given offset with the correct size 11309289db6cSSimon Glass */ 11319289db6cSSimon Glass ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size); 11329289db6cSSimon Glass 11339289db6cSSimon Glass /** 11349289db6cSSimon Glass * pci_conv_size_to_32() - update a 32-bit value to prepare for a write 11359289db6cSSimon Glass * 11369289db6cSSimon Glass * Some PCI buses must always perform 32-bit writes. To emulate a smaller 11379289db6cSSimon Glass * write the old 32-bit data must be read, updated with the required new data 11389289db6cSSimon Glass * and written back as a 32-bit value. This function performs the 11399289db6cSSimon Glass * transformation from the old value to the new value. 11409289db6cSSimon Glass * 11419289db6cSSimon Glass * @value: Value to transform (32-bit value read from @offset & ~3) 11429289db6cSSimon Glass * @offset: Register offset that should be written 11439289db6cSSimon Glass * @size: Required size of the write 11449289db6cSSimon Glass * @return the value that should be written as a 32-bit access to @offset & ~3. 11459289db6cSSimon Glass */ 11469289db6cSSimon Glass ulong pci_conv_size_to_32(ulong old, ulong value, uint offset, 11479289db6cSSimon Glass enum pci_size_t size); 11489289db6cSSimon Glass 11499289db6cSSimon Glass /** 11509f60fb0dSSimon Glass * pci_get_controller() - obtain the controller to use for a bus 11519f60fb0dSSimon Glass * 11529f60fb0dSSimon Glass * @dev: Device to check 11539f60fb0dSSimon Glass * @return pointer to the controller device for this bus 11549f60fb0dSSimon Glass */ 11559f60fb0dSSimon Glass struct udevice *pci_get_controller(struct udevice *dev); 11569f60fb0dSSimon Glass 11579f60fb0dSSimon Glass /** 1158f9260336SSimon Glass * pci_get_regions() - obtain pointers to all the region types 1159f9260336SSimon Glass * 1160f9260336SSimon Glass * @dev: Device to check 1161f9260336SSimon Glass * @iop: Returns a pointer to the I/O region, or NULL if none 1162f9260336SSimon Glass * @memp: Returns a pointer to the memory region, or NULL if none 1163f9260336SSimon Glass * @prefp: Returns a pointer to the pre-fetch region, or NULL if none 1164f9260336SSimon Glass * @return the number of non-NULL regions returned, normally 3 1165f9260336SSimon Glass */ 1166f9260336SSimon Glass int pci_get_regions(struct udevice *dev, struct pci_region **iop, 1167f9260336SSimon Glass struct pci_region **memp, struct pci_region **prefp); 1168f9260336SSimon Glass 1169f9260336SSimon Glass /** 117036d0d3b4SSimon Glass * struct dm_pci_emul_ops - PCI device emulator operations 117136d0d3b4SSimon Glass */ 117236d0d3b4SSimon Glass struct dm_pci_emul_ops { 117336d0d3b4SSimon Glass /** 117436d0d3b4SSimon Glass * get_devfn(): Check which device and function this emulators 117536d0d3b4SSimon Glass * 117636d0d3b4SSimon Glass * @dev: device to check 117736d0d3b4SSimon Glass * @return the device and function this emulates, or -ve on error 117836d0d3b4SSimon Glass */ 117936d0d3b4SSimon Glass int (*get_devfn)(struct udevice *dev); 118036d0d3b4SSimon Glass /** 118136d0d3b4SSimon Glass * read_config() - Read a PCI configuration value 118236d0d3b4SSimon Glass * 118336d0d3b4SSimon Glass * @dev: Emulated device to read from 118436d0d3b4SSimon Glass * @offset: Byte offset within the device's configuration space 118536d0d3b4SSimon Glass * @valuep: Place to put the returned value 118636d0d3b4SSimon Glass * @size: Access size 118736d0d3b4SSimon Glass * @return 0 if OK, -ve on error 118836d0d3b4SSimon Glass */ 118936d0d3b4SSimon Glass int (*read_config)(struct udevice *dev, uint offset, ulong *valuep, 119036d0d3b4SSimon Glass enum pci_size_t size); 119136d0d3b4SSimon Glass /** 119236d0d3b4SSimon Glass * write_config() - Write a PCI configuration value 119336d0d3b4SSimon Glass * 119436d0d3b4SSimon Glass * @dev: Emulated device to write to 119536d0d3b4SSimon Glass * @offset: Byte offset within the device's configuration space 119636d0d3b4SSimon Glass * @value: Value to write 119736d0d3b4SSimon Glass * @size: Access size 119836d0d3b4SSimon Glass * @return 0 if OK, -ve on error 119936d0d3b4SSimon Glass */ 120036d0d3b4SSimon Glass int (*write_config)(struct udevice *dev, uint offset, ulong value, 120136d0d3b4SSimon Glass enum pci_size_t size); 120236d0d3b4SSimon Glass /** 120336d0d3b4SSimon Glass * read_io() - Read a PCI I/O value 120436d0d3b4SSimon Glass * 120536d0d3b4SSimon Glass * @dev: Emulated device to read from 120636d0d3b4SSimon Glass * @addr: I/O address to read 120736d0d3b4SSimon Glass * @valuep: Place to put the returned value 120836d0d3b4SSimon Glass * @size: Access size 120936d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device, 121036d0d3b4SSimon Glass * other -ve value on error 121136d0d3b4SSimon Glass */ 121236d0d3b4SSimon Glass int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep, 121336d0d3b4SSimon Glass enum pci_size_t size); 121436d0d3b4SSimon Glass /** 121536d0d3b4SSimon Glass * write_io() - Write a PCI I/O value 121636d0d3b4SSimon Glass * 121736d0d3b4SSimon Glass * @dev: Emulated device to write from 121836d0d3b4SSimon Glass * @addr: I/O address to write 121936d0d3b4SSimon Glass * @value: Value to write 122036d0d3b4SSimon Glass * @size: Access size 122136d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device, 122236d0d3b4SSimon Glass * other -ve value on error 122336d0d3b4SSimon Glass */ 122436d0d3b4SSimon Glass int (*write_io)(struct udevice *dev, unsigned int addr, 122536d0d3b4SSimon Glass ulong value, enum pci_size_t size); 122636d0d3b4SSimon Glass /** 122736d0d3b4SSimon Glass * map_physmem() - Map a device into sandbox memory 122836d0d3b4SSimon Glass * 122936d0d3b4SSimon Glass * @dev: Emulated device to map 123036d0d3b4SSimon Glass * @addr: Memory address, normally corresponding to a PCI BAR. 123136d0d3b4SSimon Glass * The device should have been configured to have a BAR 123236d0d3b4SSimon Glass * at this address. 123336d0d3b4SSimon Glass * @lenp: On entry, the size of the area to map, On exit it is 123436d0d3b4SSimon Glass * updated to the size actually mapped, which may be less 123536d0d3b4SSimon Glass * if the device has less space 123636d0d3b4SSimon Glass * @ptrp: Returns a pointer to the mapped address. The device's 123736d0d3b4SSimon Glass * space can be accessed as @lenp bytes starting here 123836d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device, 123936d0d3b4SSimon Glass * other -ve value on error 124036d0d3b4SSimon Glass */ 124136d0d3b4SSimon Glass int (*map_physmem)(struct udevice *dev, phys_addr_t addr, 124236d0d3b4SSimon Glass unsigned long *lenp, void **ptrp); 124336d0d3b4SSimon Glass /** 124436d0d3b4SSimon Glass * unmap_physmem() - undo a memory mapping 124536d0d3b4SSimon Glass * 124636d0d3b4SSimon Glass * This must be called after map_physmem() to undo the mapping. 124736d0d3b4SSimon Glass * Some devices can use this to check what has been written into 124836d0d3b4SSimon Glass * their mapped memory and perform an operations they require on it. 124936d0d3b4SSimon Glass * In this way, map/unmap can be used as a sort of handshake between 125036d0d3b4SSimon Glass * the emulated device and its users. 125136d0d3b4SSimon Glass * 125236d0d3b4SSimon Glass * @dev: Emuated device to unmap 125336d0d3b4SSimon Glass * @vaddr: Mapped memory address, as passed to map_physmem() 125436d0d3b4SSimon Glass * @len: Size of area mapped, as returned by map_physmem() 125536d0d3b4SSimon Glass * @return 0 if OK, -ve on error 125636d0d3b4SSimon Glass */ 125736d0d3b4SSimon Glass int (*unmap_physmem)(struct udevice *dev, const void *vaddr, 125836d0d3b4SSimon Glass unsigned long len); 125936d0d3b4SSimon Glass }; 126036d0d3b4SSimon Glass 126136d0d3b4SSimon Glass /* Get access to a PCI device emulator's operations */ 126236d0d3b4SSimon Glass #define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops) 126336d0d3b4SSimon Glass 126436d0d3b4SSimon Glass /** 126536d0d3b4SSimon Glass * sandbox_pci_get_emul() - Get the emulation device for a PCI device 126636d0d3b4SSimon Glass * 126736d0d3b4SSimon Glass * Searches for a suitable emulator for the given PCI bus device 126836d0d3b4SSimon Glass * 126936d0d3b4SSimon Glass * @bus: PCI bus to search 127036d0d3b4SSimon Glass * @find_devfn: PCI device and function address (PCI_DEVFN()) 127136d0d3b4SSimon Glass * @emulp: Returns emulated device if found 127236d0d3b4SSimon Glass * @return 0 if found, -ENODEV if not found 127336d0d3b4SSimon Glass */ 127436d0d3b4SSimon Glass int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn, 127536d0d3b4SSimon Glass struct udevice **emulp); 127636d0d3b4SSimon Glass 1277aba92962SSimon Glass #endif /* CONFIG_DM_PCI */ 1278aba92962SSimon Glass 1279aba92962SSimon Glass /** 1280aba92962SSimon Glass * PCI_DEVICE - macro used to describe a specific pci device 1281aba92962SSimon Glass * @vend: the 16 bit PCI Vendor ID 1282aba92962SSimon Glass * @dev: the 16 bit PCI Device ID 1283aba92962SSimon Glass * 1284aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1285aba92962SSimon Glass * specific device. The subvendor and subdevice fields will be set to 1286aba92962SSimon Glass * PCI_ANY_ID. 1287aba92962SSimon Glass */ 1288aba92962SSimon Glass #define PCI_DEVICE(vend, dev) \ 1289aba92962SSimon Glass .vendor = (vend), .device = (dev), \ 1290aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID 1291aba92962SSimon Glass 1292aba92962SSimon Glass /** 1293aba92962SSimon Glass * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem 1294aba92962SSimon Glass * @vend: the 16 bit PCI Vendor ID 1295aba92962SSimon Glass * @dev: the 16 bit PCI Device ID 1296aba92962SSimon Glass * @subvend: the 16 bit PCI Subvendor ID 1297aba92962SSimon Glass * @subdev: the 16 bit PCI Subdevice ID 1298aba92962SSimon Glass * 1299aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1300aba92962SSimon Glass * specific device with subsystem information. 1301aba92962SSimon Glass */ 1302aba92962SSimon Glass #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \ 1303aba92962SSimon Glass .vendor = (vend), .device = (dev), \ 1304aba92962SSimon Glass .subvendor = (subvend), .subdevice = (subdev) 1305aba92962SSimon Glass 1306aba92962SSimon Glass /** 1307aba92962SSimon Glass * PCI_DEVICE_CLASS - macro used to describe a specific pci device class 1308aba92962SSimon Glass * @dev_class: the class, subclass, prog-if triple for this device 1309aba92962SSimon Glass * @dev_class_mask: the class mask for this device 1310aba92962SSimon Glass * 1311aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1312aba92962SSimon Glass * specific PCI class. The vendor, device, subvendor, and subdevice 1313aba92962SSimon Glass * fields will be set to PCI_ANY_ID. 1314aba92962SSimon Glass */ 1315aba92962SSimon Glass #define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \ 1316aba92962SSimon Glass .class = (dev_class), .class_mask = (dev_class_mask), \ 1317aba92962SSimon Glass .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \ 1318aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID 1319aba92962SSimon Glass 1320aba92962SSimon Glass /** 1321aba92962SSimon Glass * PCI_VDEVICE - macro used to describe a specific pci device in short form 1322aba92962SSimon Glass * @vend: the vendor name 1323aba92962SSimon Glass * @dev: the 16 bit PCI Device ID 1324aba92962SSimon Glass * 1325aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1326aba92962SSimon Glass * specific PCI device. The subvendor, and subdevice fields will be set 1327aba92962SSimon Glass * to PCI_ANY_ID. The macro allows the next field to follow as the device 1328aba92962SSimon Glass * private data. 1329aba92962SSimon Glass */ 1330aba92962SSimon Glass 1331aba92962SSimon Glass #define PCI_VDEVICE(vend, dev) \ 1332aba92962SSimon Glass .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \ 1333aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0 1334aba92962SSimon Glass 1335aba92962SSimon Glass /** 1336aba92962SSimon Glass * struct pci_driver_entry - Matches a driver to its pci_device_id list 1337aba92962SSimon Glass * @driver: Driver to use 1338aba92962SSimon Glass * @match: List of match records for this driver, terminated by {} 1339aba92962SSimon Glass */ 1340aba92962SSimon Glass struct pci_driver_entry { 1341aba92962SSimon Glass struct driver *driver; 1342aba92962SSimon Glass const struct pci_device_id *match; 1343aba92962SSimon Glass }; 1344aba92962SSimon Glass 1345aba92962SSimon Glass #define U_BOOT_PCI_DEVICE(__name, __match) \ 1346aba92962SSimon Glass ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\ 1347aba92962SSimon Glass .driver = llsym(struct driver, __name, driver), \ 1348aba92962SSimon Glass .match = __match, \ 1349aba92962SSimon Glass } 1350ff3e077bSSimon Glass 1351fa5cec03SPaul Burton #endif /* __ASSEMBLY__ */ 1352c609719bSwdenk #endif /* _PCI_H */ 1353