xref: /rk3399_rockchip-uboot/include/pci.h (revision e8697d50cb0f268347ced24d209ceb0151acc1af)
1c609719bSwdenk /*
2c609719bSwdenk  * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
3c609719bSwdenk  * Andreas Heppel <aheppel@sysgo.de>
4c609719bSwdenk  *
5c609719bSwdenk  * (C) Copyright 2002
6c609719bSwdenk  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7c609719bSwdenk  *
81a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
9c609719bSwdenk  */
10c609719bSwdenk 
11c609719bSwdenk #ifndef _PCI_H
12c609719bSwdenk #define _PCI_H
13c609719bSwdenk 
14ed5b580bSMinghuan Lian #define PCI_CFG_SPACE_SIZE	256
15ed5b580bSMinghuan Lian #define PCI_CFG_SPACE_EXP_SIZE	4096
16ed5b580bSMinghuan Lian 
17c609719bSwdenk /*
18c609719bSwdenk  * Under PCI, each device has 256 bytes of configuration address space,
19c609719bSwdenk  * of which the first 64 bytes are standardized as follows:
20c609719bSwdenk  */
21c3a16692SBin Meng #define PCI_STD_HEADER_SIZEOF	64
22c609719bSwdenk #define PCI_VENDOR_ID		0x00	/* 16 bits */
23c609719bSwdenk #define PCI_DEVICE_ID		0x02	/* 16 bits */
24c609719bSwdenk #define PCI_COMMAND		0x04	/* 16 bits */
25c609719bSwdenk #define  PCI_COMMAND_IO		0x1	/* Enable response in I/O space */
26c609719bSwdenk #define  PCI_COMMAND_MEMORY	0x2	/* Enable response in Memory space */
27c609719bSwdenk #define  PCI_COMMAND_MASTER	0x4	/* Enable bus mastering */
28c609719bSwdenk #define  PCI_COMMAND_SPECIAL	0x8	/* Enable response to special cycles */
29c609719bSwdenk #define  PCI_COMMAND_INVALIDATE 0x10	/* Use memory write and invalidate */
30c609719bSwdenk #define  PCI_COMMAND_VGA_PALETTE 0x20	/* Enable palette snooping */
31c609719bSwdenk #define  PCI_COMMAND_PARITY	0x40	/* Enable parity checking */
32c609719bSwdenk #define  PCI_COMMAND_WAIT	0x80	/* Enable address/data stepping */
33c609719bSwdenk #define  PCI_COMMAND_SERR	0x100	/* Enable SERR */
34c609719bSwdenk #define  PCI_COMMAND_FAST_BACK	0x200	/* Enable back-to-back writes */
35c609719bSwdenk 
36c609719bSwdenk #define PCI_STATUS		0x06	/* 16 bits */
37c609719bSwdenk #define  PCI_STATUS_CAP_LIST	0x10	/* Support Capability List */
38c609719bSwdenk #define  PCI_STATUS_66MHZ	0x20	/* Support 66 Mhz PCI 2.1 bus */
39c609719bSwdenk #define  PCI_STATUS_UDF		0x40	/* Support User Definable Features [obsolete] */
40c609719bSwdenk #define  PCI_STATUS_FAST_BACK	0x80	/* Accept fast-back to back */
41c609719bSwdenk #define  PCI_STATUS_PARITY	0x100	/* Detected parity error */
42c609719bSwdenk #define  PCI_STATUS_DEVSEL_MASK 0x600	/* DEVSEL timing */
43c609719bSwdenk #define  PCI_STATUS_DEVSEL_FAST 0x000
44c609719bSwdenk #define  PCI_STATUS_DEVSEL_MEDIUM 0x200
45c609719bSwdenk #define  PCI_STATUS_DEVSEL_SLOW 0x400
46c609719bSwdenk #define  PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
47c609719bSwdenk #define  PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
48c609719bSwdenk #define  PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
49c609719bSwdenk #define  PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
50c609719bSwdenk #define  PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
51c609719bSwdenk 
52c609719bSwdenk #define PCI_CLASS_REVISION	0x08	/* High 24 bits are class, low 8
53c609719bSwdenk 					   revision */
54c609719bSwdenk #define PCI_REVISION_ID		0x08	/* Revision ID */
55c609719bSwdenk #define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */
56c609719bSwdenk #define PCI_CLASS_DEVICE	0x0a	/* Device class */
57c609719bSwdenk #define PCI_CLASS_CODE		0x0b	/* Device class code */
5855ae10f8SBill Richardson #define  PCI_CLASS_CODE_TOO_OLD	0x00
5955ae10f8SBill Richardson #define  PCI_CLASS_CODE_STORAGE 0x01
6055ae10f8SBill Richardson #define  PCI_CLASS_CODE_NETWORK 0x02
6155ae10f8SBill Richardson #define  PCI_CLASS_CODE_DISPLAY	0x03
6255ae10f8SBill Richardson #define  PCI_CLASS_CODE_MULTIMEDIA 0x04
6355ae10f8SBill Richardson #define  PCI_CLASS_CODE_MEMORY	0x05
6455ae10f8SBill Richardson #define  PCI_CLASS_CODE_BRIDGE	0x06
6555ae10f8SBill Richardson #define  PCI_CLASS_CODE_COMM	0x07
6655ae10f8SBill Richardson #define  PCI_CLASS_CODE_PERIPHERAL 0x08
6755ae10f8SBill Richardson #define  PCI_CLASS_CODE_INPUT	0x09
6855ae10f8SBill Richardson #define  PCI_CLASS_CODE_DOCKING	0x0A
6955ae10f8SBill Richardson #define  PCI_CLASS_CODE_PROCESSOR 0x0B
7055ae10f8SBill Richardson #define  PCI_CLASS_CODE_SERIAL	0x0C
7155ae10f8SBill Richardson #define  PCI_CLASS_CODE_WIRELESS 0x0D
7255ae10f8SBill Richardson #define  PCI_CLASS_CODE_I2O	0x0E
7355ae10f8SBill Richardson #define  PCI_CLASS_CODE_SATELLITE 0x0F
7455ae10f8SBill Richardson #define  PCI_CLASS_CODE_CRYPTO	0x10
7555ae10f8SBill Richardson #define  PCI_CLASS_CODE_DATA	0x11
7655ae10f8SBill Richardson /* Base Class 0x12 - 0xFE is reserved */
7755ae10f8SBill Richardson #define  PCI_CLASS_CODE_OTHER	0xFF
7855ae10f8SBill Richardson 
79c609719bSwdenk #define PCI_CLASS_SUB_CODE	0x0a	/* Device sub-class code */
8055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA	0x00
8155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_TOO_OLD_VGA		0x01
8255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_SCSI	0x00
8355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_IDE		0x01
8455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_FLOPPY	0x02
8555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_IPIBUS	0x03
8655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_RAID	0x04
8755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_ATA		0x05
8855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_SATA	0x06
8955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_SAS		0x07
9055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_OTHER	0x80
9155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_ETHERNET	0x00
9255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_TOKENRING	0x01
9355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_FDDI	0x02
9455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_ATM		0x03
9555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_ISDN	0x04
9655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP	0x05
9755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_PICMG	0x06
9855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_OTHER	0x80
9955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DISPLAY_VGA		0x00
10055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DISPLAY_XGA		0x01
10155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DISPLAY_3D		0x02
10255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DISPLAY_OTHER	0x80
10355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO	0x00
10455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO	0x01
10555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE	0x02
10655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER	0x80
10755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MEMORY_RAM		0x00
10855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MEMORY_FLASH	0x01
10955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MEMORY_OTHER	0x80
11055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_HOST		0x00
11155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_ISA		0x01
11255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_EISA		0x02
11355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_MCA		0x03
11455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_PCI		0x04
11555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA	0x05
11655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_NUBUS	0x06
11755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS	0x07
11855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY	0x08
11955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI	0x09
12055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND	0x0A
12155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_OTHER	0x80
12255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_SERIAL		0x00
12355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_PARALLEL	0x01
12455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_MULTIPORT	0x02
12555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_MODEM		0x03
12655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_GPIB		0x04
12755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_SMARTCARD	0x05
12855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_OTHER		0x80
12955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_PIC	0x00
13055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_DMA	0x01
13155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER	0x02
13255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_RTC	0x03
13355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG	0x04
13455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_SD	0x05
13555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER	0x80
13655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_KEYBOARD	0x00
13755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_DIGITIZER	0x01
13855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_MOUSE		0x02
13955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_SCANNER	0x03
14055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_GAMEPORT	0x04
14155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_OTHER		0x80
14255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DOCKING_GENERIC	0x00
14355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DOCKING_OTHER	0x80
14455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_386	0x00
14555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_486	0x01
14655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM	0x02
14755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA	0x10
14855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC	0x20
14955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_MIPS	0x30
15055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_COPROC	0x40
15155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_1394		0x00
15255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS	0x01
15355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_SSA		0x02
15455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_USB		0x03
15555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN	0x04
15655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_SMBUS	0x05
15755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND	0x06
15855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_IPMI		0x07
15955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_SERCOS	0x08
16055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_CANBUS	0x09
16155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_IRDA	0x00
16255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_IR		0x01
16355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_RF		0x10
16455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH	0x11
16555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND	0x12
16655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_80211A	0x20
16755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_80211B	0x21
16855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_OTHER	0x80
16955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_I2O_V1_0		0x00
17055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SATELLITE_TV	0x01
17155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SATELLITE_AUDIO	0x02
17255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SATELLITE_VOICE	0x03
17355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SATELLITE_DATA	0x04
17455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_CRYPTO_NETWORK	0x00
17555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
17655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_CRYPTO_OTHER	0x80
17755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_DPIO		0x00
17855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_PERFCNTR	0x01
17955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_COMMSYNC	0x10
18055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_MGMT		0x20
18155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_OTHER		0x80
182c609719bSwdenk 
183c609719bSwdenk #define PCI_CACHE_LINE_SIZE	0x0c	/* 8 bits */
184c609719bSwdenk #define PCI_LATENCY_TIMER	0x0d	/* 8 bits */
185c609719bSwdenk #define PCI_HEADER_TYPE		0x0e	/* 8 bits */
186c609719bSwdenk #define  PCI_HEADER_TYPE_NORMAL 0
187c609719bSwdenk #define  PCI_HEADER_TYPE_BRIDGE 1
188c609719bSwdenk #define  PCI_HEADER_TYPE_CARDBUS 2
189c609719bSwdenk 
190c609719bSwdenk #define PCI_BIST		0x0f	/* 8 bits */
191c609719bSwdenk #define PCI_BIST_CODE_MASK	0x0f	/* Return result */
192c609719bSwdenk #define PCI_BIST_START		0x40	/* 1 to start BIST, 2 secs or less */
193c609719bSwdenk #define PCI_BIST_CAPABLE	0x80	/* 1 if BIST capable */
194c609719bSwdenk 
195c609719bSwdenk /*
196c609719bSwdenk  * Base addresses specify locations in memory or I/O space.
197c609719bSwdenk  * Decoded size can be determined by writing a value of
198c609719bSwdenk  * 0xffffffff to the register, and reading it back.  Only
199c609719bSwdenk  * 1 bits are decoded.
200c609719bSwdenk  */
201c609719bSwdenk #define PCI_BASE_ADDRESS_0	0x10	/* 32 bits */
202c609719bSwdenk #define PCI_BASE_ADDRESS_1	0x14	/* 32 bits [htype 0,1 only] */
203c609719bSwdenk #define PCI_BASE_ADDRESS_2	0x18	/* 32 bits [htype 0 only] */
204c609719bSwdenk #define PCI_BASE_ADDRESS_3	0x1c	/* 32 bits */
205c609719bSwdenk #define PCI_BASE_ADDRESS_4	0x20	/* 32 bits */
206c609719bSwdenk #define PCI_BASE_ADDRESS_5	0x24	/* 32 bits */
207c609719bSwdenk #define  PCI_BASE_ADDRESS_SPACE 0x01	/* 0 = memory, 1 = I/O */
208c609719bSwdenk #define  PCI_BASE_ADDRESS_SPACE_IO 0x01
209c609719bSwdenk #define  PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
210c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
211c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_TYPE_32	0x00	/* 32 bit address */
212c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_TYPE_1M	0x02	/* Below 1M [obsolete] */
213c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_TYPE_64	0x04	/* 64 bit address */
214c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_PREFETCH	0x08	/* prefetchable? */
21530e76d5eSKumar Gala #define  PCI_BASE_ADDRESS_MEM_MASK	(~0x0fULL)
21630e76d5eSKumar Gala #define  PCI_BASE_ADDRESS_IO_MASK	(~0x03ULL)
217c609719bSwdenk /* bit 1 is reserved if address_space = 1 */
218c609719bSwdenk 
219c609719bSwdenk /* Header type 0 (normal devices) */
220c609719bSwdenk #define PCI_CARDBUS_CIS		0x28
221c609719bSwdenk #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
222c609719bSwdenk #define PCI_SUBSYSTEM_ID	0x2e
223c609719bSwdenk #define PCI_ROM_ADDRESS		0x30	/* Bits 31..11 are address, 10..1 reserved */
224c609719bSwdenk #define  PCI_ROM_ADDRESS_ENABLE 0x01
22530e76d5eSKumar Gala #define PCI_ROM_ADDRESS_MASK	(~0x7ffULL)
226c609719bSwdenk 
227c609719bSwdenk #define PCI_CAPABILITY_LIST	0x34	/* Offset of first capability list entry */
228c609719bSwdenk 
229c609719bSwdenk /* 0x35-0x3b are reserved */
230c609719bSwdenk #define PCI_INTERRUPT_LINE	0x3c	/* 8 bits */
231c609719bSwdenk #define PCI_INTERRUPT_PIN	0x3d	/* 8 bits */
232c609719bSwdenk #define PCI_MIN_GNT		0x3e	/* 8 bits */
233c609719bSwdenk #define PCI_MAX_LAT		0x3f	/* 8 bits */
234c609719bSwdenk 
2355f48d798SSimon Glass #define PCI_INTERRUPT_LINE_DISABLE	0xff
2365f48d798SSimon Glass 
237c609719bSwdenk /* Header type 1 (PCI-to-PCI bridges) */
238c609719bSwdenk #define PCI_PRIMARY_BUS		0x18	/* Primary bus number */
239c609719bSwdenk #define PCI_SECONDARY_BUS	0x19	/* Secondary bus number */
240c609719bSwdenk #define PCI_SUBORDINATE_BUS	0x1a	/* Highest bus number behind the bridge */
241c609719bSwdenk #define PCI_SEC_LATENCY_TIMER	0x1b	/* Latency timer for secondary interface */
242c609719bSwdenk #define PCI_IO_BASE		0x1c	/* I/O range behind the bridge */
243c609719bSwdenk #define PCI_IO_LIMIT		0x1d
244c609719bSwdenk #define  PCI_IO_RANGE_TYPE_MASK 0x0f	/* I/O bridging type */
245c609719bSwdenk #define  PCI_IO_RANGE_TYPE_16	0x00
246c609719bSwdenk #define  PCI_IO_RANGE_TYPE_32	0x01
247c609719bSwdenk #define  PCI_IO_RANGE_MASK	~0x0f
248c609719bSwdenk #define PCI_SEC_STATUS		0x1e	/* Secondary status register, only bit 14 used */
249c609719bSwdenk #define PCI_MEMORY_BASE		0x20	/* Memory range behind */
250c609719bSwdenk #define PCI_MEMORY_LIMIT	0x22
251c609719bSwdenk #define  PCI_MEMORY_RANGE_TYPE_MASK 0x0f
252c609719bSwdenk #define  PCI_MEMORY_RANGE_MASK	~0x0f
253c609719bSwdenk #define PCI_PREF_MEMORY_BASE	0x24	/* Prefetchable memory range behind */
254c609719bSwdenk #define PCI_PREF_MEMORY_LIMIT	0x26
255c609719bSwdenk #define  PCI_PREF_RANGE_TYPE_MASK 0x0f
256c609719bSwdenk #define  PCI_PREF_RANGE_TYPE_32 0x00
257c609719bSwdenk #define  PCI_PREF_RANGE_TYPE_64 0x01
258c609719bSwdenk #define  PCI_PREF_RANGE_MASK	~0x0f
259c609719bSwdenk #define PCI_PREF_BASE_UPPER32	0x28	/* Upper half of prefetchable memory range */
260c609719bSwdenk #define PCI_PREF_LIMIT_UPPER32	0x2c
261c609719bSwdenk #define PCI_IO_BASE_UPPER16	0x30	/* Upper half of I/O addresses */
262c609719bSwdenk #define PCI_IO_LIMIT_UPPER16	0x32
263c609719bSwdenk /* 0x34 same as for htype 0 */
264c609719bSwdenk /* 0x35-0x3b is reserved */
265c609719bSwdenk #define PCI_ROM_ADDRESS1	0x38	/* Same as PCI_ROM_ADDRESS, but for htype 1 */
266c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */
267c609719bSwdenk #define PCI_BRIDGE_CONTROL	0x3e
268c609719bSwdenk #define  PCI_BRIDGE_CTL_PARITY	0x01	/* Enable parity detection on secondary interface */
269c609719bSwdenk #define  PCI_BRIDGE_CTL_SERR	0x02	/* The same for SERR forwarding */
270c609719bSwdenk #define  PCI_BRIDGE_CTL_NO_ISA	0x04	/* Disable bridging of ISA ports */
271c609719bSwdenk #define  PCI_BRIDGE_CTL_VGA	0x08	/* Forward VGA addresses */
272c609719bSwdenk #define  PCI_BRIDGE_CTL_MASTER_ABORT 0x20  /* Report master aborts */
273c609719bSwdenk #define  PCI_BRIDGE_CTL_BUS_RESET 0x40	/* Secondary bus reset */
274c609719bSwdenk #define  PCI_BRIDGE_CTL_FAST_BACK 0x80	/* Fast Back2Back enabled on secondary interface */
275c609719bSwdenk 
276c157d8e2SStefan Roese /* From 440ep */
277c157d8e2SStefan Roese #define PCI_ERREN       0x48     /* Error Enable */
278c157d8e2SStefan Roese #define PCI_ERRSTS      0x49     /* Error Status */
279c157d8e2SStefan Roese #define PCI_BRDGOPT1    0x4A     /* PCI Bridge Options 1 */
280c157d8e2SStefan Roese #define PCI_PLBSESR0    0x4C     /* PCI PLB Slave Error Syndrome 0 */
281c157d8e2SStefan Roese #define PCI_PLBSESR1    0x50     /* PCI PLB Slave Error Syndrome 1 */
282c157d8e2SStefan Roese #define PCI_PLBSEAR     0x54     /* PCI PLB Slave Error Address */
283c157d8e2SStefan Roese #define PCI_CAPID       0x58     /* Capability Identifier */
284c157d8e2SStefan Roese #define PCI_NEXTITEMPTR 0x59     /* Next Item Pointer */
285c157d8e2SStefan Roese #define PCI_PMC         0x5A     /* Power Management Capabilities */
286c157d8e2SStefan Roese #define PCI_PMCSR       0x5C     /* Power Management Control Status */
287c157d8e2SStefan Roese #define PCI_PMCSRBSE    0x5E     /* PMCSR PCI to PCI Bridge Support Extensions */
288c157d8e2SStefan Roese #define PCI_BRDGOPT2    0x60     /* PCI Bridge Options 2 */
289c157d8e2SStefan Roese #define PCI_PMSCRR      0x64     /* Power Management State Change Request Re. */
290c157d8e2SStefan Roese 
291c609719bSwdenk /* Header type 2 (CardBus bridges) */
292c609719bSwdenk #define PCI_CB_CAPABILITY_LIST	0x14
293c609719bSwdenk /* 0x15 reserved */
294c609719bSwdenk #define PCI_CB_SEC_STATUS	0x16	/* Secondary status */
295c609719bSwdenk #define PCI_CB_PRIMARY_BUS	0x18	/* PCI bus number */
296c609719bSwdenk #define PCI_CB_CARD_BUS		0x19	/* CardBus bus number */
297c609719bSwdenk #define PCI_CB_SUBORDINATE_BUS	0x1a	/* Subordinate bus number */
298c609719bSwdenk #define PCI_CB_LATENCY_TIMER	0x1b	/* CardBus latency timer */
299c609719bSwdenk #define PCI_CB_MEMORY_BASE_0	0x1c
300c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_0	0x20
301c609719bSwdenk #define PCI_CB_MEMORY_BASE_1	0x24
302c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_1	0x28
303c609719bSwdenk #define PCI_CB_IO_BASE_0	0x2c
304c609719bSwdenk #define PCI_CB_IO_BASE_0_HI	0x2e
305c609719bSwdenk #define PCI_CB_IO_LIMIT_0	0x30
306c609719bSwdenk #define PCI_CB_IO_LIMIT_0_HI	0x32
307c609719bSwdenk #define PCI_CB_IO_BASE_1	0x34
308c609719bSwdenk #define PCI_CB_IO_BASE_1_HI	0x36
309c609719bSwdenk #define PCI_CB_IO_LIMIT_1	0x38
310c609719bSwdenk #define PCI_CB_IO_LIMIT_1_HI	0x3a
311c609719bSwdenk #define  PCI_CB_IO_RANGE_MASK	~0x03
312c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */
313c609719bSwdenk #define PCI_CB_BRIDGE_CONTROL	0x3e
314c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_PARITY	0x01	/* Similar to standard bridge control register */
315c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_SERR		0x02
316c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_ISA		0x04
317c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_VGA		0x08
318c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
319c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_CB_RESET	0x40	/* CardBus reset */
320c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_16BIT_INT	0x80	/* Enable interrupt for 16-bit cards */
321c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100	/* Prefetch enable for both memory regions */
322c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
323c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_POST_WRITES	0x400
324c609719bSwdenk #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
325c609719bSwdenk #define PCI_CB_SUBSYSTEM_ID	0x42
326c609719bSwdenk #define PCI_CB_LEGACY_MODE_BASE 0x44	/* 16-bit PC Card legacy mode base address (ExCa) */
327c609719bSwdenk /* 0x48-0x7f reserved */
328c609719bSwdenk 
329c609719bSwdenk /* Capability lists */
330c609719bSwdenk 
331c609719bSwdenk #define PCI_CAP_LIST_ID		0	/* Capability ID */
332c609719bSwdenk #define  PCI_CAP_ID_PM		0x01	/* Power Management */
333c609719bSwdenk #define  PCI_CAP_ID_AGP		0x02	/* Accelerated Graphics Port */
334c609719bSwdenk #define  PCI_CAP_ID_VPD		0x03	/* Vital Product Data */
335c609719bSwdenk #define  PCI_CAP_ID_SLOTID	0x04	/* Slot Identification */
336c609719bSwdenk #define  PCI_CAP_ID_MSI		0x05	/* Message Signalled Interrupts */
337c609719bSwdenk #define  PCI_CAP_ID_CHSWP	0x06	/* CompactPCI HotSwap */
3388295b944SKumar Gala #define  PCI_CAP_ID_EXP 	0x10	/* PCI Express */
339c609719bSwdenk #define PCI_CAP_LIST_NEXT	1	/* Next capability in the list */
340c609719bSwdenk #define PCI_CAP_FLAGS		2	/* Capability defined flags (16 bits) */
341c609719bSwdenk #define PCI_CAP_SIZEOF		4
342c609719bSwdenk 
343c609719bSwdenk /* Power Management Registers */
344c609719bSwdenk 
345c609719bSwdenk #define  PCI_PM_CAP_VER_MASK	0x0007	/* Version */
346c609719bSwdenk #define  PCI_PM_CAP_PME_CLOCK	0x0008	/* PME clock required */
347c609719bSwdenk #define  PCI_PM_CAP_AUX_POWER	0x0010	/* Auxilliary power support */
348c609719bSwdenk #define  PCI_PM_CAP_DSI		0x0020	/* Device specific initialization */
349c609719bSwdenk #define  PCI_PM_CAP_D1		0x0200	/* D1 power state support */
350c609719bSwdenk #define  PCI_PM_CAP_D2		0x0400	/* D2 power state support */
351c609719bSwdenk #define  PCI_PM_CAP_PME		0x0800	/* PME pin supported */
352c609719bSwdenk #define PCI_PM_CTRL		4	/* PM control and status register */
353c609719bSwdenk #define  PCI_PM_CTRL_STATE_MASK 0x0003	/* Current power state (D0 to D3) */
354c609719bSwdenk #define  PCI_PM_CTRL_PME_ENABLE 0x0100	/* PME pin enable */
355c609719bSwdenk #define  PCI_PM_CTRL_DATA_SEL_MASK	0x1e00	/* Data select (??) */
356c609719bSwdenk #define  PCI_PM_CTRL_DATA_SCALE_MASK	0x6000	/* Data scale (??) */
357c609719bSwdenk #define  PCI_PM_CTRL_PME_STATUS 0x8000	/* PME pin status */
358c609719bSwdenk #define PCI_PM_PPB_EXTENSIONS	6	/* PPB support extensions (??) */
359c609719bSwdenk #define  PCI_PM_PPB_B2_B3	0x40	/* Stop clock when in D3hot (??) */
360c609719bSwdenk #define  PCI_PM_BPCC_ENABLE	0x80	/* Bus power/clock control enable (??) */
361c609719bSwdenk #define PCI_PM_DATA_REGISTER	7	/* (??) */
362c609719bSwdenk #define PCI_PM_SIZEOF		8
363c609719bSwdenk 
364c609719bSwdenk /* AGP registers */
365c609719bSwdenk 
366c609719bSwdenk #define PCI_AGP_VERSION		2	/* BCD version number */
367c609719bSwdenk #define PCI_AGP_RFU		3	/* Rest of capability flags */
368c609719bSwdenk #define PCI_AGP_STATUS		4	/* Status register */
369c609719bSwdenk #define  PCI_AGP_STATUS_RQ_MASK 0xff000000	/* Maximum number of requests - 1 */
370c609719bSwdenk #define  PCI_AGP_STATUS_SBA	0x0200	/* Sideband addressing supported */
371c609719bSwdenk #define  PCI_AGP_STATUS_64BIT	0x0020	/* 64-bit addressing supported */
372c609719bSwdenk #define  PCI_AGP_STATUS_FW	0x0010	/* FW transfers supported */
373c609719bSwdenk #define  PCI_AGP_STATUS_RATE4	0x0004	/* 4x transfer rate supported */
374c609719bSwdenk #define  PCI_AGP_STATUS_RATE2	0x0002	/* 2x transfer rate supported */
375c609719bSwdenk #define  PCI_AGP_STATUS_RATE1	0x0001	/* 1x transfer rate supported */
376c609719bSwdenk #define PCI_AGP_COMMAND		8	/* Control register */
377c609719bSwdenk #define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
378c609719bSwdenk #define  PCI_AGP_COMMAND_SBA	0x0200	/* Sideband addressing enabled */
379c609719bSwdenk #define  PCI_AGP_COMMAND_AGP	0x0100	/* Allow processing of AGP transactions */
380c609719bSwdenk #define  PCI_AGP_COMMAND_64BIT	0x0020	/* Allow processing of 64-bit addresses */
381c609719bSwdenk #define  PCI_AGP_COMMAND_FW	0x0010	/* Force FW transfers */
382c609719bSwdenk #define  PCI_AGP_COMMAND_RATE4	0x0004	/* Use 4x rate */
383c609719bSwdenk #define  PCI_AGP_COMMAND_RATE2	0x0002	/* Use 4x rate */
384c609719bSwdenk #define  PCI_AGP_COMMAND_RATE1	0x0001	/* Use 4x rate */
385c609719bSwdenk #define PCI_AGP_SIZEOF		12
386c609719bSwdenk 
387f0e6f57fSMatthew McClintock /* PCI-X registers */
388f0e6f57fSMatthew McClintock 
389f0e6f57fSMatthew McClintock #define  PCI_X_CMD_DPERR_E      0x0001  /* Data Parity Error Recovery Enable */
390f0e6f57fSMatthew McClintock #define  PCI_X_CMD_ERO          0x0002  /* Enable Relaxed Ordering */
391f0e6f57fSMatthew McClintock #define  PCI_X_CMD_MAX_READ     0x0000  /* Max Memory Read Byte Count */
392f0e6f57fSMatthew McClintock #define  PCI_X_CMD_MAX_SPLIT    0x0030  /* Max Outstanding Split Transactions */
393f0e6f57fSMatthew McClintock #define  PCI_X_CMD_VERSION(x)   (((x) >> 12) & 3) /* Version */
394f0e6f57fSMatthew McClintock 
395f0e6f57fSMatthew McClintock 
396c609719bSwdenk /* Slot Identification */
397c609719bSwdenk 
398c609719bSwdenk #define PCI_SID_ESR		2	/* Expansion Slot Register */
399c609719bSwdenk #define  PCI_SID_ESR_NSLOTS	0x1f	/* Number of expansion slots available */
400c609719bSwdenk #define  PCI_SID_ESR_FIC	0x20	/* First In Chassis Flag */
401c609719bSwdenk #define PCI_SID_CHASSIS_NR	3	/* Chassis Number */
402c609719bSwdenk 
403c609719bSwdenk /* Message Signalled Interrupts registers */
404c609719bSwdenk 
405c609719bSwdenk #define PCI_MSI_FLAGS		2	/* Various flags */
406c609719bSwdenk #define  PCI_MSI_FLAGS_64BIT	0x80	/* 64-bit addresses allowed */
407c609719bSwdenk #define  PCI_MSI_FLAGS_QSIZE	0x70	/* Message queue size configured */
408c609719bSwdenk #define  PCI_MSI_FLAGS_QMASK	0x0e	/* Maximum queue size available */
409c609719bSwdenk #define  PCI_MSI_FLAGS_ENABLE	0x01	/* MSI feature enabled */
410c609719bSwdenk #define PCI_MSI_RFU		3	/* Rest of capability flags */
411c609719bSwdenk #define PCI_MSI_ADDRESS_LO	4	/* Lower 32 bits */
412c609719bSwdenk #define PCI_MSI_ADDRESS_HI	8	/* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
413c609719bSwdenk #define PCI_MSI_DATA_32		8	/* 16 bits of data for 32-bit devices */
414c609719bSwdenk #define PCI_MSI_DATA_64		12	/* 16 bits of data for 64-bit devices */
415c609719bSwdenk 
416c609719bSwdenk #define PCI_MAX_PCI_DEVICES	32
417c609719bSwdenk #define PCI_MAX_PCI_FUNCTIONS	8
418c609719bSwdenk 
419287df01eSZhao Qiang #define PCI_FIND_CAP_TTL 0x48
420287df01eSZhao Qiang #define CAP_START_POS 0x40
421287df01eSZhao Qiang 
42221c9fbd8SShawn Lin /* AER register offsets (relative to the AER Capability base address) */
42321c9fbd8SShawn Lin #define PCI_AER_STATUS		0x08	/* AER Status Register */
42421c9fbd8SShawn Lin #define PCI_AER_MASK		0x0C	/* AER Mask Register */
42521c9fbd8SShawn Lin #define PCI_AER_SEVERITY	0x10	/* AER Severity Register */
42621c9fbd8SShawn Lin 
427ed5b580bSMinghuan Lian /* Extended Capabilities (PCI-X 2.0 and Express) */
428ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID(header)		(header & 0x0000ffff)
429ed5b580bSMinghuan Lian #define PCI_EXT_CAP_VER(header)		((header >> 16) & 0xf)
430ed5b580bSMinghuan Lian #define PCI_EXT_CAP_NEXT(header)	((header >> 20) & 0xffc)
431ed5b580bSMinghuan Lian 
432*e8697d50SShawn Lin /* PCIe Capability Registers */
433*e8697d50SShawn Lin #define PCI_EXP_LNKCTL          0x10	/* Link Control Register */
434*e8697d50SShawn Lin #define PCI_EXP_LNKSTA          0x12	/* Link Status Register */
435*e8697d50SShawn Lin 
436*e8697d50SShawn Lin /* Link Status Register bits */
437*e8697d50SShawn Lin #define PCI_EXP_LNKSTA_LT	0x0800	/* Link Training */
438*e8697d50SShawn Lin #define PCI_EXP_LNKSTA_CLS      0x000f	/* Current Link Speed */
439*e8697d50SShawn Lin #define PCI_EXP_LNKSTA_NLW      0x03f0	/* Negotiated Link Width */
440*e8697d50SShawn Lin 
441ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ERR	0x01	/* Advanced Error Reporting */
442ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VC	0x02	/* Virtual Channel Capability */
443ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_DSN	0x03	/* Device Serial Number */
444ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PWR	0x04	/* Power Budgeting */
445ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCLD	0x05	/* Root Complex Link Declaration */
446ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCILC	0x06	/* Root Complex Internal Link Control */
447ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCEC	0x07	/* Root Complex Event Collector */
448ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MFVC	0x08	/* Multi-Function VC Capability */
449ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VC9	0x09	/* same as _VC */
450ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCRB	0x0A	/* Root Complex RB? */
451ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VNDR	0x0B	/* Vendor-Specific */
452ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_CAC	0x0C	/* Config Access - obsolete */
453ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ACS	0x0D	/* Access Control Services */
454ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ARI	0x0E	/* Alternate Routing ID */
455ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ATS	0x0F	/* Address Translation Services */
456ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_SRIOV	0x10	/* Single Root I/O Virtualization */
457ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MRIOV	0x11	/* Multi Root I/O Virtualization */
458ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MCAST	0x12	/* Multicast */
459ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PRI	0x13	/* Page Request Interface */
460ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_AMD_XXX	0x14	/* Reserved for AMD */
461ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_REBAR	0x15	/* Resizable BAR */
462ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_DPA	0x16	/* Dynamic Power Allocation */
463ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_TPH	0x17	/* TPH Requester */
464ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_LTR	0x18	/* Latency Tolerance Reporting */
465ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_SECPCI	0x19	/* Secondary PCIe Capability */
466ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PMUX	0x1A	/* Protocol Multiplexing */
467ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PASID	0x1B	/* Process Address Space ID */
468ed5b580bSMinghuan Lian 
469c609719bSwdenk /* Include the ID list */
470c609719bSwdenk 
471c609719bSwdenk #include <pci_ids.h>
472c609719bSwdenk 
473fa5cec03SPaul Burton #ifndef __ASSEMBLY__
474fa5cec03SPaul Burton 
47530e76d5eSKumar Gala #ifdef CONFIG_SYS_PCI_64BIT
47630e76d5eSKumar Gala typedef u64 pci_addr_t;
47730e76d5eSKumar Gala typedef u64 pci_size_t;
47830e76d5eSKumar Gala #else
47930e76d5eSKumar Gala typedef u32 pci_addr_t;
48030e76d5eSKumar Gala typedef u32 pci_size_t;
48130e76d5eSKumar Gala #endif
48230e76d5eSKumar Gala 
483c609719bSwdenk struct pci_region {
48430e76d5eSKumar Gala 	pci_addr_t bus_start;	/* Start on the bus */
48536f32675SBecky Bruce 	phys_addr_t phys_start;	/* Start in physical address space */
48630e76d5eSKumar Gala 	pci_size_t size;	/* Size */
487c609719bSwdenk 	unsigned long flags;	/* Resource flags */
488c609719bSwdenk 
48930e76d5eSKumar Gala 	pci_addr_t bus_lower;
490c609719bSwdenk };
491c609719bSwdenk 
492c609719bSwdenk #define PCI_REGION_MEM		0x00000000	/* PCI memory space */
493c609719bSwdenk #define PCI_REGION_IO		0x00000001	/* PCI IO space */
494c609719bSwdenk #define PCI_REGION_TYPE		0x00000001
495a179012eSKumar Gala #define PCI_REGION_PREFETCH	0x00000008	/* prefetchable PCI memory */
496c609719bSwdenk 
497ff4e66e9SKumar Gala #define PCI_REGION_SYS_MEMORY	0x00000100	/* System memory */
498c609719bSwdenk #define PCI_REGION_RO		0x00000200	/* Read-only memory */
499c609719bSwdenk 
500bc3442aaSSimon Glass static inline void pci_set_region(struct pci_region *reg,
50130e76d5eSKumar Gala 				      pci_addr_t bus_start,
50236f32675SBecky Bruce 				      phys_addr_t phys_start,
50330e76d5eSKumar Gala 				      pci_size_t size,
504c609719bSwdenk 				      unsigned long flags) {
505c609719bSwdenk 	reg->bus_start	= bus_start;
506c609719bSwdenk 	reg->phys_start = phys_start;
507c609719bSwdenk 	reg->size	= size;
508c609719bSwdenk 	reg->flags	= flags;
509c609719bSwdenk }
510c609719bSwdenk 
511c609719bSwdenk typedef int pci_dev_t;
512c609719bSwdenk 
513c609719bSwdenk #define PCI_BUS(d)		(((d) >> 16) & 0xff)
514c609719bSwdenk #define PCI_DEV(d)		(((d) >> 11) & 0x1f)
515c609719bSwdenk #define PCI_FUNC(d)		(((d) >> 8) & 0x7)
516ff3e077bSSimon Glass #define PCI_DEVFN(d, f)		((d) << 11 | (f) << 8)
517ff3e077bSSimon Glass #define PCI_MASK_BUS(bdf)	((bdf) & 0xffff)
518ff3e077bSSimon Glass #define PCI_ADD_BUS(bus, devfn)	(((bus) << 16) | (devfn))
519ff3e077bSSimon Glass #define PCI_BDF(b, d, f)	((b) << 16 | PCI_DEVFN(d, f))
520ff3e077bSSimon Glass #define PCI_VENDEV(v, d)	(((v) << 16) | (d))
521c609719bSwdenk #define PCI_ANY_ID		(~0)
522c609719bSwdenk 
523c609719bSwdenk struct pci_device_id {
524c609719bSwdenk 	unsigned int vendor, device;	/* Vendor and device ID or PCI_ANY_ID */
525aba92962SSimon Glass 	unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
526aba92962SSimon Glass 	unsigned int class, class_mask;	/* (class,subclass,prog-if) triplet */
527aba92962SSimon Glass 	unsigned long driver_data;	/* Data private to the driver */
528c609719bSwdenk };
529c609719bSwdenk 
530c609719bSwdenk struct pci_controller;
531c609719bSwdenk 
532c609719bSwdenk struct pci_config_table {
533c609719bSwdenk 	unsigned int vendor, device;		/* Vendor and device ID or PCI_ANY_ID */
534c609719bSwdenk 	unsigned int class;			/* Class ID, or  PCI_ANY_ID */
535c609719bSwdenk 	unsigned int bus;			/* Bus number, or PCI_ANY_ID */
536c609719bSwdenk 	unsigned int dev;			/* Device number, or PCI_ANY_ID */
537c609719bSwdenk 	unsigned int func;			/* Function number, or PCI_ANY_ID */
538c609719bSwdenk 
539c609719bSwdenk 	void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
540c609719bSwdenk 			      struct pci_config_table *);
541c609719bSwdenk 	unsigned long priv[3];
542c609719bSwdenk };
543c609719bSwdenk 
544993a2275SWolfgang Denk extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
545c609719bSwdenk 				   struct pci_config_table *);
546c609719bSwdenk extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
547c609719bSwdenk 				      struct pci_config_table *);
548c609719bSwdenk 
549c609719bSwdenk #define MAX_PCI_REGIONS		7
550c609719bSwdenk 
551fd6646c0SAnton Vorontsov #define INDIRECT_TYPE_NO_PCIE_LINK	1
552fd6646c0SAnton Vorontsov 
553c609719bSwdenk /*
554c609719bSwdenk  * Structure of a PCI controller (host bridge)
55554fe7b1cSSimon Glass  *
55654fe7b1cSSimon Glass  * With driver model this is dev_get_uclass_priv(bus)
557c609719bSwdenk  */
558c609719bSwdenk struct pci_controller {
559ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI
560ff3e077bSSimon Glass 	struct udevice *bus;
561ff3e077bSSimon Glass 	struct udevice *ctlr;
562ff3e077bSSimon Glass #else
563c609719bSwdenk 	struct pci_controller *next;
564ff3e077bSSimon Glass #endif
565c609719bSwdenk 
566c609719bSwdenk 	int first_busno;
567c609719bSwdenk 	int last_busno;
568c609719bSwdenk 
569c609719bSwdenk 	volatile unsigned int *cfg_addr;
570c609719bSwdenk 	volatile unsigned char *cfg_data;
571c609719bSwdenk 
572fd6646c0SAnton Vorontsov 	int indirect_type;
573fd6646c0SAnton Vorontsov 
574aec241dfSSimon Glass 	/*
575aec241dfSSimon Glass 	 * TODO(sjg@chromium.org): With driver model we use struct
576aec241dfSSimon Glass 	 * pci_controller for both the controller and any bridge devices
577aec241dfSSimon Glass 	 * attached to it. But there is only one region list and it is in the
578aec241dfSSimon Glass 	 * top-level controller.
579aec241dfSSimon Glass 	 *
580aec241dfSSimon Glass 	 * This could be changed so that struct pci_controller is only used
581aec241dfSSimon Glass 	 * for PCI controllers and a separate UCLASS (or perhaps
582aec241dfSSimon Glass 	 * UCLASS_PCI_GENERIC) is used for bridges.
583aec241dfSSimon Glass 	 */
584c609719bSwdenk 	struct pci_region regions[MAX_PCI_REGIONS];
585c609719bSwdenk 	int region_count;
586c609719bSwdenk 
587c609719bSwdenk 	struct pci_config_table *config_table;
588c609719bSwdenk 
589c609719bSwdenk 	void (*fixup_irq)(struct pci_controller *, pci_dev_t);
590ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI
591c609719bSwdenk 	/* Low-level architecture-dependent routines */
592c609719bSwdenk 	int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
593c609719bSwdenk 	int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
594c609719bSwdenk 	int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
595c609719bSwdenk 	int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
596c609719bSwdenk 	int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
597c609719bSwdenk 	int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
598ff3e077bSSimon Glass #endif
599c609719bSwdenk 
600c609719bSwdenk 	/* Used by auto config */
601a179012eSKumar Gala 	struct pci_region *pci_mem, *pci_io, *pci_prefetch;
602c609719bSwdenk 
603c609719bSwdenk 	/* Used by ppc405 autoconfig*/
604c609719bSwdenk 	struct pci_region *pci_fb;
605ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI
606c7de829cSwdenk 	int current_busno;
60710fa8d7cSLeo Liu 
60810fa8d7cSLeo Liu 	void *priv_data;
609ff3e077bSSimon Glass #endif
610c609719bSwdenk };
611c609719bSwdenk 
612ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI
613bc3442aaSSimon Glass static inline void pci_set_ops(struct pci_controller *hose,
614c609719bSwdenk 				   int (*read_byte)(struct pci_controller*,
615c609719bSwdenk 						    pci_dev_t, int where, u8 *),
616c609719bSwdenk 				   int (*read_word)(struct pci_controller*,
617c609719bSwdenk 						    pci_dev_t, int where, u16 *),
618c609719bSwdenk 				   int (*read_dword)(struct pci_controller*,
619c609719bSwdenk 						     pci_dev_t, int where, u32 *),
620c609719bSwdenk 				   int (*write_byte)(struct pci_controller*,
621c609719bSwdenk 						     pci_dev_t, int where, u8),
622c609719bSwdenk 				   int (*write_word)(struct pci_controller*,
623c609719bSwdenk 						     pci_dev_t, int where, u16),
624c609719bSwdenk 				   int (*write_dword)(struct pci_controller*,
625c609719bSwdenk 						      pci_dev_t, int where, u32)) {
626c609719bSwdenk 	hose->read_byte   = read_byte;
627c609719bSwdenk 	hose->read_word   = read_word;
628c609719bSwdenk 	hose->read_dword  = read_dword;
629c609719bSwdenk 	hose->write_byte  = write_byte;
630c609719bSwdenk 	hose->write_word  = write_word;
631c609719bSwdenk 	hose->write_dword = write_dword;
632c609719bSwdenk }
633ff3e077bSSimon Glass #endif
634c609719bSwdenk 
635842033e6SGabor Juhos #ifdef CONFIG_PCI_INDIRECT_BRIDGE
636c609719bSwdenk extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
637842033e6SGabor Juhos #endif
638c609719bSwdenk 
6397e78b9efSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
64036f32675SBecky Bruce extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
64130e76d5eSKumar Gala 					pci_addr_t addr, unsigned long flags);
64230e76d5eSKumar Gala extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
64336f32675SBecky Bruce 					phys_addr_t addr, unsigned long flags);
644c609719bSwdenk 
645c609719bSwdenk #define pci_phys_to_bus(dev, addr, flags) \
646c609719bSwdenk 	pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
647c609719bSwdenk #define pci_bus_to_phys(dev, addr, flags) \
648c609719bSwdenk 	pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
649c609719bSwdenk 
6506e61fae4SBecky Bruce #define pci_virt_to_bus(dev, addr, flags) \
6516e61fae4SBecky Bruce 	pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
6526e61fae4SBecky Bruce 			     (virt_to_phys(addr)), (flags))
6536e61fae4SBecky Bruce #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
6546e61fae4SBecky Bruce 	map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
6556e61fae4SBecky Bruce 					 (addr), (flags)), \
6566e61fae4SBecky Bruce 		    (len), (map_flags))
6576e61fae4SBecky Bruce 
6586e61fae4SBecky Bruce #define pci_phys_to_mem(dev, addr) \
6596e61fae4SBecky Bruce 	pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
6606e61fae4SBecky Bruce #define pci_mem_to_phys(dev, addr) \
6616e61fae4SBecky Bruce 	pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
662c609719bSwdenk #define pci_phys_to_io(dev, addr)  pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
663c609719bSwdenk #define pci_io_to_phys(dev, addr)  pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
664c609719bSwdenk 
6656e61fae4SBecky Bruce #define pci_virt_to_mem(dev, addr) \
6666e61fae4SBecky Bruce 	pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
6676e61fae4SBecky Bruce #define pci_mem_to_virt(dev, addr, len, map_flags) \
6686e61fae4SBecky Bruce 	pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
6696e61fae4SBecky Bruce #define pci_virt_to_io(dev, addr) \
6706e61fae4SBecky Bruce 	pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
6716e61fae4SBecky Bruce #define pci_io_to_virt(dev, addr, len, map_flags) \
6726e61fae4SBecky Bruce 	pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
6736e61fae4SBecky Bruce 
674dc5740dfSSimon Glass /* For driver model these are defined in macros in pci_compat.c */
675c609719bSwdenk extern int pci_hose_read_config_byte(struct pci_controller *hose,
676c609719bSwdenk 				     pci_dev_t dev, int where, u8 *val);
677c609719bSwdenk extern int pci_hose_read_config_word(struct pci_controller *hose,
678c609719bSwdenk 				     pci_dev_t dev, int where, u16 *val);
679c609719bSwdenk extern int pci_hose_read_config_dword(struct pci_controller *hose,
680c609719bSwdenk 				      pci_dev_t dev, int where, u32 *val);
681c609719bSwdenk extern int pci_hose_write_config_byte(struct pci_controller *hose,
682c609719bSwdenk 				      pci_dev_t dev, int where, u8 val);
683c609719bSwdenk extern int pci_hose_write_config_word(struct pci_controller *hose,
684c609719bSwdenk 				      pci_dev_t dev, int where, u16 val);
685c609719bSwdenk extern int pci_hose_write_config_dword(struct pci_controller *hose,
686c609719bSwdenk 				       pci_dev_t dev, int where, u32 val);
6873ba5f74aSSimon Glass #endif
688c609719bSwdenk 
689ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI
690c609719bSwdenk extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
691c609719bSwdenk extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
692c609719bSwdenk extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
693c609719bSwdenk extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
694c609719bSwdenk extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
695c609719bSwdenk extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
696ff3e077bSSimon Glass #endif
697c609719bSwdenk 
6983ba5f74aSSimon Glass void pciauto_region_init(struct pci_region *res);
6993ba5f74aSSimon Glass void pciauto_region_align(struct pci_region *res, pci_size_t size);
7003ba5f74aSSimon Glass void pciauto_config_init(struct pci_controller *hose);
7013ba5f74aSSimon Glass int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
7023ba5f74aSSimon Glass 			    pci_addr_t *bar);
7033ba5f74aSSimon Glass 
7043ba5f74aSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
705c609719bSwdenk extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
706c609719bSwdenk 					       pci_dev_t dev, int where, u8 *val);
707c609719bSwdenk extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
708c609719bSwdenk 					       pci_dev_t dev, int where, u16 *val);
709c609719bSwdenk extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
710c609719bSwdenk 						pci_dev_t dev, int where, u8 val);
711c609719bSwdenk extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
712c609719bSwdenk 						pci_dev_t dev, int where, u16 val);
713c609719bSwdenk 
7146e61fae4SBecky Bruce extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
715c609719bSwdenk extern void pci_register_hose(struct pci_controller* hose);
716c609719bSwdenk extern struct pci_controller* pci_bus_to_hose(int bus);
7173a0e3c27SKumar Gala extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
718eeb5b1adSStuart Yoder extern struct pci_controller *pci_get_hose_head(void);
719c609719bSwdenk 
7204efe52bfSThierry Reding extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
721c609719bSwdenk extern int pci_hose_scan(struct pci_controller *hose);
722c609719bSwdenk extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
723c609719bSwdenk 
724c609719bSwdenk extern void pciauto_setup_device(struct pci_controller *hose,
725c609719bSwdenk 				 pci_dev_t dev, int bars_num,
726c609719bSwdenk 				 struct pci_region *mem,
727a179012eSKumar Gala 				 struct pci_region *prefetch,
728c609719bSwdenk 				 struct pci_region *io);
729a3a70725SLinus Walleij extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
730a3a70725SLinus Walleij 				 pci_dev_t dev, int sub_bus);
731a3a70725SLinus Walleij extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
732a3a70725SLinus Walleij 				 pci_dev_t dev, int sub_bus);
733a3a70725SLinus Walleij extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
734c609719bSwdenk 
735c609719bSwdenk extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
736c609719bSwdenk extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
737250e039dSSimon Glass pci_dev_t pci_find_class(unsigned int find_class, int index);
738c609719bSwdenk 
739c609719bSwdenk extern int pci_hose_config_device(struct pci_controller *hose,
740c609719bSwdenk 				  pci_dev_t dev,
741c609719bSwdenk 				  unsigned long io,
74230e76d5eSKumar Gala 				  pci_addr_t mem,
743c609719bSwdenk 				  unsigned long command);
744c609719bSwdenk 
745287df01eSZhao Qiang extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
746287df01eSZhao Qiang 				    int cap);
747287df01eSZhao Qiang extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
748287df01eSZhao Qiang 				   u8 hdr_type);
749287df01eSZhao Qiang extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
750287df01eSZhao Qiang 			int cap);
751287df01eSZhao Qiang 
752ed5b580bSMinghuan Lian int pci_find_next_ext_capability(struct pci_controller *hose,
753ed5b580bSMinghuan Lian 				 pci_dev_t dev, int start, int cap);
754ed5b580bSMinghuan Lian int pci_hose_find_ext_capability(struct pci_controller *hose,
755ed5b580bSMinghuan Lian 				 pci_dev_t dev, int cap);
756ed5b580bSMinghuan Lian 
7570991866cSTim Harvey #ifdef CONFIG_PCI_FIXUP_DEV
7580991866cSTim Harvey extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
7590991866cSTim Harvey 				unsigned short vendor,
7600991866cSTim Harvey 				unsigned short device,
7610991866cSTim Harvey 				unsigned short class);
7620991866cSTim Harvey #endif
7633ba5f74aSSimon Glass #endif /* !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) */
7640991866cSTim Harvey 
765983eb9d1SPeter Tyser const char * pci_class_str(u8 class);
766cc2a8c77SAnton Vorontsov int pci_last_busno(void);
767cc2a8c77SAnton Vorontsov 
76813a7fcdfSJon Loeliger #ifdef CONFIG_MPC85xx
76913a7fcdfSJon Loeliger extern void pci_mpc85xx_init (struct pci_controller *hose);
77013a7fcdfSJon Loeliger #endif
771fa5cec03SPaul Burton 
7726ecbe137STim Harvey #ifdef CONFIG_PCIE_IMX
7736ecbe137STim Harvey extern void imx_pcie_remove(void);
7746ecbe137STim Harvey #endif
7756ecbe137STim Harvey 
7763ba5f74aSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
777e8a552ebSSimon Glass /**
778e8a552ebSSimon Glass  * pci_write_bar32() - Write the address of a BAR including control bits
779e8a552ebSSimon Glass  *
7809d731c82SSimon Glass  * This writes a raw address (with control bits) to a bar. This can be used
7819d731c82SSimon Glass  * with devices which require hard-coded addresses, not part of the normal
7829d731c82SSimon Glass  * PCI enumeration process.
783e8a552ebSSimon Glass  *
784e8a552ebSSimon Glass  * @hose:	PCI hose to use
785e8a552ebSSimon Glass  * @dev:	PCI device to update
786e8a552ebSSimon Glass  * @barnum:	BAR number (0-5)
787e8a552ebSSimon Glass  * @addr:	BAR address with control bits
788e8a552ebSSimon Glass  */
789e8a552ebSSimon Glass void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
7909d731c82SSimon Glass 		     u32 addr);
791e8a552ebSSimon Glass 
792e8a552ebSSimon Glass /**
793e8a552ebSSimon Glass  * pci_read_bar32() - read the address of a bar
794e8a552ebSSimon Glass  *
795e8a552ebSSimon Glass  * @hose:	PCI hose to use
796e8a552ebSSimon Glass  * @dev:	PCI device to inspect
797e8a552ebSSimon Glass  * @barnum:	BAR number (0-5)
798e8a552ebSSimon Glass  * @return address of the bar, masking out any control bits
799e8a552ebSSimon Glass  * */
800e8a552ebSSimon Glass u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
801e8a552ebSSimon Glass 
8024a2708a0SSimon Glass /**
803aab6724cSSimon Glass  * pci_hose_find_devices() - Find devices by vendor/device ID
804aab6724cSSimon Glass  *
805aab6724cSSimon Glass  * @hose:	PCI hose to search
806aab6724cSSimon Glass  * @busnum:	Bus number to search
807aab6724cSSimon Glass  * @ids:	PCI vendor/device IDs to look for, terminated by 0, 0 record
808aab6724cSSimon Glass  * @indexp:	Pointer to device index to find. To find the first matching
809aab6724cSSimon Glass  *		device, pass 0; to find the second, pass 1, etc. This
810aab6724cSSimon Glass  *		parameter is decremented for each non-matching device so
811aab6724cSSimon Glass  *		can be called repeatedly.
812aab6724cSSimon Glass  */
813aab6724cSSimon Glass pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
814aab6724cSSimon Glass 				struct pci_device_id *ids, int *indexp);
8153ba5f74aSSimon Glass #endif /* !CONFIG_DM_PCI || CONFIG_DM_PCI_COMPAT */
816aab6724cSSimon Glass 
817ff3e077bSSimon Glass /* Access sizes for PCI reads and writes */
818ff3e077bSSimon Glass enum pci_size_t {
819ff3e077bSSimon Glass 	PCI_SIZE_8,
820ff3e077bSSimon Glass 	PCI_SIZE_16,
821ff3e077bSSimon Glass 	PCI_SIZE_32,
822ff3e077bSSimon Glass };
823ff3e077bSSimon Glass 
824ff3e077bSSimon Glass struct udevice;
825ff3e077bSSimon Glass 
826ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI
827ff3e077bSSimon Glass /**
828ff3e077bSSimon Glass  * struct pci_child_platdata - information stored about each PCI device
829ff3e077bSSimon Glass  *
830ff3e077bSSimon Glass  * Every device on a PCI bus has this per-child data.
831ff3e077bSSimon Glass  *
832bcbe3d15SSimon Glass  * It can be accessed using dev_get_parent_priv(dev) if dev->parent is a
833ff3e077bSSimon Glass  * PCI bus (i.e. UCLASS_PCI)
834ff3e077bSSimon Glass  *
835ff3e077bSSimon Glass  * @devfn:	Encoded device and function index - see PCI_DEVFN()
836ff3e077bSSimon Glass  * @vendor:	PCI vendor ID (see pci_ids.h)
837ff3e077bSSimon Glass  * @device:	PCI device ID (see pci_ids.h)
838ff3e077bSSimon Glass  * @class:	PCI class, 3 bytes: (base, sub, prog-if)
839ff3e077bSSimon Glass  */
840ff3e077bSSimon Glass struct pci_child_platdata {
841ff3e077bSSimon Glass 	int devfn;
842ff3e077bSSimon Glass 	unsigned short vendor;
843ff3e077bSSimon Glass 	unsigned short device;
844ff3e077bSSimon Glass 	unsigned int class;
845ff3e077bSSimon Glass };
846ff3e077bSSimon Glass 
847ff3e077bSSimon Glass /* PCI bus operations */
848ff3e077bSSimon Glass struct dm_pci_ops {
849ff3e077bSSimon Glass 	/**
850ff3e077bSSimon Glass 	 * read_config() - Read a PCI configuration value
851ff3e077bSSimon Glass 	 *
852ff3e077bSSimon Glass 	 * PCI buses must support reading and writing configuration values
853ff3e077bSSimon Glass 	 * so that the bus can be scanned and its devices configured.
854ff3e077bSSimon Glass 	 *
855ff3e077bSSimon Glass 	 * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always.
856ff3e077bSSimon Glass 	 * If bridges exist it is possible to use the top-level bus to
857ff3e077bSSimon Glass 	 * access a sub-bus. In that case @bus will be the top-level bus
858ff3e077bSSimon Glass 	 * and PCI_BUS(bdf) will be a different (higher) value
859ff3e077bSSimon Glass 	 *
860ff3e077bSSimon Glass 	 * @bus:	Bus to read from
861ff3e077bSSimon Glass 	 * @bdf:	Bus, device and function to read
862ff3e077bSSimon Glass 	 * @offset:	Byte offset within the device's configuration space
863ff3e077bSSimon Glass 	 * @valuep:	Place to put the returned value
864ff3e077bSSimon Glass 	 * @size:	Access size
865ff3e077bSSimon Glass 	 * @return 0 if OK, -ve on error
866ff3e077bSSimon Glass 	 */
867ff3e077bSSimon Glass 	int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
868ff3e077bSSimon Glass 			   ulong *valuep, enum pci_size_t size);
869ff3e077bSSimon Glass 	/**
870ff3e077bSSimon Glass 	 * write_config() - Write a PCI configuration value
871ff3e077bSSimon Glass 	 *
872ff3e077bSSimon Glass 	 * @bus:	Bus to write to
873ff3e077bSSimon Glass 	 * @bdf:	Bus, device and function to write
874ff3e077bSSimon Glass 	 * @offset:	Byte offset within the device's configuration space
875ff3e077bSSimon Glass 	 * @value:	Value to write
876ff3e077bSSimon Glass 	 * @size:	Access size
877ff3e077bSSimon Glass 	 * @return 0 if OK, -ve on error
878ff3e077bSSimon Glass 	 */
879ff3e077bSSimon Glass 	int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
880ff3e077bSSimon Glass 			    ulong value, enum pci_size_t size);
881ff3e077bSSimon Glass };
882ff3e077bSSimon Glass 
883ff3e077bSSimon Glass /* Get access to a PCI bus' operations */
884ff3e077bSSimon Glass #define pci_get_ops(dev)	((struct dm_pci_ops *)(dev)->driver->ops)
885ff3e077bSSimon Glass 
886ff3e077bSSimon Glass /**
88721ccce1bSSimon Glass  * dm_pci_get_bdf() - Get the BDF value for a device
8884b515e4fSSimon Glass  *
8894b515e4fSSimon Glass  * @dev:	Device to check
8904b515e4fSSimon Glass  * @return bus/device/function value (see PCI_BDF())
8914b515e4fSSimon Glass  */
89221ccce1bSSimon Glass pci_dev_t dm_pci_get_bdf(struct udevice *dev);
8934b515e4fSSimon Glass 
8944b515e4fSSimon Glass /**
895ff3e077bSSimon Glass  * pci_bind_bus_devices() - scan a PCI bus and bind devices
896ff3e077bSSimon Glass  *
897ff3e077bSSimon Glass  * Scan a PCI bus looking for devices. Bind each one that is found. If
898ff3e077bSSimon Glass  * devices are already bound that match the scanned devices, just update the
899ff3e077bSSimon Glass  * child data so that the device can be used correctly (this happens when
900ff3e077bSSimon Glass  * the device tree describes devices we expect to see on the bus).
901ff3e077bSSimon Glass  *
902ff3e077bSSimon Glass  * Devices that are bound in this way will use a generic PCI driver which
903ff3e077bSSimon Glass  * does nothing. The device can still be accessed but will not provide any
904ff3e077bSSimon Glass  * driver interface.
905ff3e077bSSimon Glass  *
906ff3e077bSSimon Glass  * @bus:	Bus containing devices to bind
907ff3e077bSSimon Glass  * @return 0 if OK, -ve on error
908ff3e077bSSimon Glass  */
909ff3e077bSSimon Glass int pci_bind_bus_devices(struct udevice *bus);
910ff3e077bSSimon Glass 
911ff3e077bSSimon Glass /**
912ff3e077bSSimon Glass  * pci_auto_config_devices() - configure bus devices ready for use
913ff3e077bSSimon Glass  *
914ff3e077bSSimon Glass  * This works through all devices on a bus by scanning the driver model
915ff3e077bSSimon Glass  * data structures (normally these have been set up by pci_bind_bus_devices()
916ff3e077bSSimon Glass  * earlier).
917ff3e077bSSimon Glass  *
918ff3e077bSSimon Glass  * Space is allocated for each PCI base address register (BAR) so that the
919ff3e077bSSimon Glass  * devices are mapped into memory and I/O space ready for use.
920ff3e077bSSimon Glass  *
921ff3e077bSSimon Glass  * @bus:	Bus containing devices to bind
922ff3e077bSSimon Glass  * @return 0 if OK, -ve on error
923ff3e077bSSimon Glass  */
924ff3e077bSSimon Glass int pci_auto_config_devices(struct udevice *bus);
925ff3e077bSSimon Glass 
926ff3e077bSSimon Glass /**
927f3f1faefSSimon Glass  * dm_pci_bus_find_bdf() - Find a device given its PCI bus address
928ff3e077bSSimon Glass  *
929ff3e077bSSimon Glass  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
930ff3e077bSSimon Glass  * @devp:	Returns the device for this address, if found
931ff3e077bSSimon Glass  * @return 0 if OK, -ENODEV if not found
932ff3e077bSSimon Glass  */
933f3f1faefSSimon Glass int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
934ff3e077bSSimon Glass 
935ff3e077bSSimon Glass /**
936ff3e077bSSimon Glass  * pci_bus_find_devfn() - Find a device on a bus
937ff3e077bSSimon Glass  *
938ff3e077bSSimon Glass  * @find_devfn:		PCI device address (device and function only)
939ff3e077bSSimon Glass  * @devp:	Returns the device for this address, if found
940ff3e077bSSimon Glass  * @return 0 if OK, -ENODEV if not found
941ff3e077bSSimon Glass  */
942ff3e077bSSimon Glass int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn,
943ff3e077bSSimon Glass 		       struct udevice **devp);
944ff3e077bSSimon Glass 
945ff3e077bSSimon Glass /**
94676c3fbcdSSimon Glass  * pci_find_first_device() - return the first available PCI device
94776c3fbcdSSimon Glass  *
94876c3fbcdSSimon Glass  * This function and pci_find_first_device() allow iteration through all
94976c3fbcdSSimon Glass  * available PCI devices on all buses. Assuming there are any, this will
95076c3fbcdSSimon Glass  * return the first one.
95176c3fbcdSSimon Glass  *
95276c3fbcdSSimon Glass  * @devp:	Set to the first available device, or NULL if no more are left
95376c3fbcdSSimon Glass  *		or we got an error
95476c3fbcdSSimon Glass  * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
95576c3fbcdSSimon Glass  */
95676c3fbcdSSimon Glass int pci_find_first_device(struct udevice **devp);
95776c3fbcdSSimon Glass 
95876c3fbcdSSimon Glass /**
95976c3fbcdSSimon Glass  * pci_find_next_device() - return the next available PCI device
96076c3fbcdSSimon Glass  *
96176c3fbcdSSimon Glass  * Finds the next available PCI device after the one supplied, or sets @devp
96276c3fbcdSSimon Glass  * to NULL if there are no more.
96376c3fbcdSSimon Glass  *
96476c3fbcdSSimon Glass  * @devp:	On entry, the last device returned. Set to the next available
96576c3fbcdSSimon Glass  *		device, or NULL if no more are left or we got an error
96676c3fbcdSSimon Glass  * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
96776c3fbcdSSimon Glass  */
96876c3fbcdSSimon Glass int pci_find_next_device(struct udevice **devp);
96976c3fbcdSSimon Glass 
97076c3fbcdSSimon Glass /**
971ff3e077bSSimon Glass  * pci_get_ff() - Returns a mask for the given access size
972ff3e077bSSimon Glass  *
973ff3e077bSSimon Glass  * @size:	Access size
974ff3e077bSSimon Glass  * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
975ff3e077bSSimon Glass  * PCI_SIZE_32
976ff3e077bSSimon Glass  */
977ff3e077bSSimon Glass int pci_get_ff(enum pci_size_t size);
978ff3e077bSSimon Glass 
979ff3e077bSSimon Glass /**
980ff3e077bSSimon Glass  * pci_bus_find_devices () - Find devices on a bus
981ff3e077bSSimon Glass  *
982ff3e077bSSimon Glass  * @bus:	Bus to search
983ff3e077bSSimon Glass  * @ids:	PCI vendor/device IDs to look for, terminated by 0, 0 record
984ff3e077bSSimon Glass  * @indexp:	Pointer to device index to find. To find the first matching
985ff3e077bSSimon Glass  *		device, pass 0; to find the second, pass 1, etc. This
986ff3e077bSSimon Glass  *		parameter is decremented for each non-matching device so
987ff3e077bSSimon Glass  *		can be called repeatedly.
988ff3e077bSSimon Glass  * @devp:	Returns matching device if found
989ff3e077bSSimon Glass  * @return 0 if found, -ENODEV if not
990ff3e077bSSimon Glass  */
991ff3e077bSSimon Glass int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
992ff3e077bSSimon Glass 			 int *indexp, struct udevice **devp);
993ff3e077bSSimon Glass 
994ff3e077bSSimon Glass /**
995ff3e077bSSimon Glass  * pci_find_device_id() - Find a device on any bus
996ff3e077bSSimon Glass  *
997ff3e077bSSimon Glass  * @ids:	PCI vendor/device IDs to look for, terminated by 0, 0 record
998ff3e077bSSimon Glass  * @index:	Index number of device to find, 0 for the first match, 1 for
999ff3e077bSSimon Glass  *		the second, etc.
1000ff3e077bSSimon Glass  * @devp:	Returns matching device if found
1001ff3e077bSSimon Glass  * @return 0 if found, -ENODEV if not
1002ff3e077bSSimon Glass  */
1003ff3e077bSSimon Glass int pci_find_device_id(struct pci_device_id *ids, int index,
1004ff3e077bSSimon Glass 		       struct udevice **devp);
1005ff3e077bSSimon Glass 
1006ff3e077bSSimon Glass /**
1007ff3e077bSSimon Glass  * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
1008ff3e077bSSimon Glass  *
1009ff3e077bSSimon Glass  * This probes the given bus which causes it to be scanned for devices. The
1010ff3e077bSSimon Glass  * devices will be bound but not probed.
1011ff3e077bSSimon Glass  *
1012ff3e077bSSimon Glass  * @hose specifies the PCI hose that will be used for the scan. This is
1013ff3e077bSSimon Glass  * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
1014ff3e077bSSimon Glass  * in @bdf, and is a subordinate bus reachable from @hose.
1015ff3e077bSSimon Glass  *
1016ff3e077bSSimon Glass  * @hose:	PCI hose to scan
1017ff3e077bSSimon Glass  * @bdf:	PCI bus address to scan (PCI_BUS(bdf) is the bus number)
1018ff3e077bSSimon Glass  * @return 0 if OK, -ve on error
1019ff3e077bSSimon Glass  */
10205e23b8b4SSimon Glass int dm_pci_hose_probe_bus(struct udevice *bus);
1021ff3e077bSSimon Glass 
1022ff3e077bSSimon Glass /**
1023ff3e077bSSimon Glass  * pci_bus_read_config() - Read a configuration value from a device
1024ff3e077bSSimon Glass  *
1025ff3e077bSSimon Glass  * TODO(sjg@chromium.org): We should be able to pass just a device and have
1026ff3e077bSSimon Glass  * it do the right thing. It would be good to have that function also.
1027ff3e077bSSimon Glass  *
1028ff3e077bSSimon Glass  * @bus:	Bus to read from
1029ff3e077bSSimon Glass  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
10304974a6ffSSimon Glass  * @offset:	Register offset to read
1031ff3e077bSSimon Glass  * @valuep:	Place to put the returned value
1032ff3e077bSSimon Glass  * @size:	Access size
1033ff3e077bSSimon Glass  * @return 0 if OK, -ve on error
1034ff3e077bSSimon Glass  */
1035ff3e077bSSimon Glass int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset,
1036ff3e077bSSimon Glass 			unsigned long *valuep, enum pci_size_t size);
1037ff3e077bSSimon Glass 
1038ff3e077bSSimon Glass /**
1039ff3e077bSSimon Glass  * pci_bus_write_config() - Write a configuration value to a device
1040ff3e077bSSimon Glass  *
1041ff3e077bSSimon Glass  * @bus:	Bus to write from
1042ff3e077bSSimon Glass  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
10434974a6ffSSimon Glass  * @offset:	Register offset to write
1044ff3e077bSSimon Glass  * @value:	Value to write
1045ff3e077bSSimon Glass  * @size:	Access size
1046ff3e077bSSimon Glass  * @return 0 if OK, -ve on error
1047ff3e077bSSimon Glass  */
1048ff3e077bSSimon Glass int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
1049ff3e077bSSimon Glass 			 unsigned long value, enum pci_size_t size);
1050ff3e077bSSimon Glass 
105166afb4edSSimon Glass /**
1052319dba1fSSimon Glass  * pci_bus_clrset_config32() - Update a configuration value for a device
1053319dba1fSSimon Glass  *
1054319dba1fSSimon Glass  * The register at @offset is updated to (oldvalue & ~clr) | set.
1055319dba1fSSimon Glass  *
1056319dba1fSSimon Glass  * @bus:	Bus to access
1057319dba1fSSimon Glass  * @bdf:	PCI device address: bus, device and function -see PCI_BDF()
1058319dba1fSSimon Glass  * @offset:	Register offset to update
1059319dba1fSSimon Glass  * @clr:	Bits to clear
1060319dba1fSSimon Glass  * @set:	Bits to set
1061319dba1fSSimon Glass  * @return 0 if OK, -ve on error
1062319dba1fSSimon Glass  */
1063319dba1fSSimon Glass int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
1064319dba1fSSimon Glass 			    u32 clr, u32 set);
1065319dba1fSSimon Glass 
1066319dba1fSSimon Glass /**
106766afb4edSSimon Glass  * Driver model PCI config access functions. Use these in preference to others
106866afb4edSSimon Glass  * when you have a valid device
106966afb4edSSimon Glass  */
107066afb4edSSimon Glass int dm_pci_read_config(struct udevice *dev, int offset, unsigned long *valuep,
107166afb4edSSimon Glass 		       enum pci_size_t size);
107266afb4edSSimon Glass 
107366afb4edSSimon Glass int dm_pci_read_config8(struct udevice *dev, int offset, u8 *valuep);
107466afb4edSSimon Glass int dm_pci_read_config16(struct udevice *dev, int offset, u16 *valuep);
107566afb4edSSimon Glass int dm_pci_read_config32(struct udevice *dev, int offset, u32 *valuep);
107666afb4edSSimon Glass 
107766afb4edSSimon Glass int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
107866afb4edSSimon Glass 			enum pci_size_t size);
107966afb4edSSimon Glass 
108066afb4edSSimon Glass int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
108166afb4edSSimon Glass int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
108266afb4edSSimon Glass int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
108366afb4edSSimon Glass 
1084319dba1fSSimon Glass /**
1085319dba1fSSimon Glass  * These permit convenient read/modify/write on PCI configuration. The
1086319dba1fSSimon Glass  * register is updated to (oldvalue & ~clr) | set.
1087319dba1fSSimon Glass  */
1088319dba1fSSimon Glass int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
1089319dba1fSSimon Glass int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
1090319dba1fSSimon Glass int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
1091319dba1fSSimon Glass 
1092ff3e077bSSimon Glass /*
1093ff3e077bSSimon Glass  * The following functions provide access to the above without needing the
1094ff3e077bSSimon Glass  * size parameter. We are trying to encourage the use of the 8/16/32-style
1095ff3e077bSSimon Glass  * functions, rather than byte/word/dword. But both are supported.
1096ff3e077bSSimon Glass  */
1097ff3e077bSSimon Glass int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
1098308143efSBin Meng int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1099308143efSBin Meng int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1100308143efSBin Meng int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1101308143efSBin Meng int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1102308143efSBin Meng int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
1103ff3e077bSSimon Glass 
11043ba5f74aSSimon Glass #ifdef CONFIG_DM_PCI_COMPAT
1105ff3e077bSSimon Glass /* Compatibility with old naming */
1106ff3e077bSSimon Glass static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1107ff3e077bSSimon Glass 					 u32 value)
1108ff3e077bSSimon Glass {
1109ff3e077bSSimon Glass 	return pci_write_config32(pcidev, offset, value);
1110ff3e077bSSimon Glass }
1111ff3e077bSSimon Glass 
1112ff3e077bSSimon Glass /* Compatibility with old naming */
1113ff3e077bSSimon Glass static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1114ff3e077bSSimon Glass 					u16 value)
1115ff3e077bSSimon Glass {
1116ff3e077bSSimon Glass 	return pci_write_config16(pcidev, offset, value);
1117ff3e077bSSimon Glass }
1118ff3e077bSSimon Glass 
1119ff3e077bSSimon Glass /* Compatibility with old naming */
1120ff3e077bSSimon Glass static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1121ff3e077bSSimon Glass 					u8 value)
1122ff3e077bSSimon Glass {
1123ff3e077bSSimon Glass 	return pci_write_config8(pcidev, offset, value);
1124ff3e077bSSimon Glass }
1125ff3e077bSSimon Glass 
1126ff3e077bSSimon Glass /* Compatibility with old naming */
1127ff3e077bSSimon Glass static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1128ff3e077bSSimon Glass 					u32 *valuep)
1129ff3e077bSSimon Glass {
1130ff3e077bSSimon Glass 	return pci_read_config32(pcidev, offset, valuep);
1131ff3e077bSSimon Glass }
1132ff3e077bSSimon Glass 
1133ff3e077bSSimon Glass /* Compatibility with old naming */
1134ff3e077bSSimon Glass static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1135ff3e077bSSimon Glass 				       u16 *valuep)
1136ff3e077bSSimon Glass {
1137ff3e077bSSimon Glass 	return pci_read_config16(pcidev, offset, valuep);
1138ff3e077bSSimon Glass }
1139ff3e077bSSimon Glass 
1140ff3e077bSSimon Glass /* Compatibility with old naming */
1141ff3e077bSSimon Glass static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1142ff3e077bSSimon Glass 				       u8 *valuep)
1143ff3e077bSSimon Glass {
1144ff3e077bSSimon Glass 	return pci_read_config8(pcidev, offset, valuep);
1145ff3e077bSSimon Glass }
11463ba5f74aSSimon Glass #endif /* CONFIG_DM_PCI_COMPAT */
11473ba5f74aSSimon Glass 
11483ba5f74aSSimon Glass /**
11493ba5f74aSSimon Glass  * dm_pciauto_config_device() - configure a device ready for use
11503ba5f74aSSimon Glass  *
11513ba5f74aSSimon Glass  * Space is allocated for each PCI base address register (BAR) so that the
11523ba5f74aSSimon Glass  * devices are mapped into memory and I/O space ready for use.
11533ba5f74aSSimon Glass  *
11543ba5f74aSSimon Glass  * @dev:	Device to configure
11553ba5f74aSSimon Glass  * @return 0 if OK, -ve on error
11563ba5f74aSSimon Glass  */
11573ba5f74aSSimon Glass int dm_pciauto_config_device(struct udevice *dev);
11583ba5f74aSSimon Glass 
115936d0d3b4SSimon Glass /**
11609289db6cSSimon Glass  * pci_conv_32_to_size() - convert a 32-bit read value to the given size
11619289db6cSSimon Glass  *
11629289db6cSSimon Glass  * Some PCI buses must always perform 32-bit reads. The data must then be
11639289db6cSSimon Glass  * shifted and masked to reflect the required access size and offset. This
11649289db6cSSimon Glass  * function performs this transformation.
11659289db6cSSimon Glass  *
11669289db6cSSimon Glass  * @value:	Value to transform (32-bit value read from @offset & ~3)
11679289db6cSSimon Glass  * @offset:	Register offset that was read
11689289db6cSSimon Glass  * @size:	Required size of the result
11699289db6cSSimon Glass  * @return the value that would have been obtained if the read had been
11709289db6cSSimon Glass  * performed at the given offset with the correct size
11719289db6cSSimon Glass  */
11729289db6cSSimon Glass ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
11739289db6cSSimon Glass 
11749289db6cSSimon Glass /**
11759289db6cSSimon Glass  * pci_conv_size_to_32() - update a 32-bit value to prepare for a write
11769289db6cSSimon Glass  *
11779289db6cSSimon Glass  * Some PCI buses must always perform 32-bit writes. To emulate a smaller
11789289db6cSSimon Glass  * write the old 32-bit data must be read, updated with the required new data
11799289db6cSSimon Glass  * and written back as a 32-bit value. This function performs the
11809289db6cSSimon Glass  * transformation from the old value to the new value.
11819289db6cSSimon Glass  *
11829289db6cSSimon Glass  * @value:	Value to transform (32-bit value read from @offset & ~3)
11839289db6cSSimon Glass  * @offset:	Register offset that should be written
11849289db6cSSimon Glass  * @size:	Required size of the write
11859289db6cSSimon Glass  * @return the value that should be written as a 32-bit access to @offset & ~3.
11869289db6cSSimon Glass  */
11879289db6cSSimon Glass ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
11889289db6cSSimon Glass 			  enum pci_size_t size);
11899289db6cSSimon Glass 
11909289db6cSSimon Glass /**
11919f60fb0dSSimon Glass  * pci_get_controller() - obtain the controller to use for a bus
11929f60fb0dSSimon Glass  *
11939f60fb0dSSimon Glass  * @dev:	Device to check
11949f60fb0dSSimon Glass  * @return pointer to the controller device for this bus
11959f60fb0dSSimon Glass  */
11969f60fb0dSSimon Glass struct udevice *pci_get_controller(struct udevice *dev);
11979f60fb0dSSimon Glass 
11989f60fb0dSSimon Glass /**
1199f9260336SSimon Glass  * pci_get_regions() - obtain pointers to all the region types
1200f9260336SSimon Glass  *
1201f9260336SSimon Glass  * @dev:	Device to check
1202f9260336SSimon Glass  * @iop:	Returns a pointer to the I/O region, or NULL if none
1203f9260336SSimon Glass  * @memp:	Returns a pointer to the memory region, or NULL if none
1204f9260336SSimon Glass  * @prefp:	Returns a pointer to the pre-fetch region, or NULL if none
1205f9260336SSimon Glass  * @return the number of non-NULL regions returned, normally 3
1206f9260336SSimon Glass  */
1207f9260336SSimon Glass int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1208f9260336SSimon Glass 		    struct pci_region **memp, struct pci_region **prefp);
1209f9260336SSimon Glass 
1210f9260336SSimon Glass /**
121121c9fbd8SShawn Lin  * pci_aer_dump() - dump AER (Advanced Error Reporting) information for a PCIe device
121221c9fbd8SShawn Lin  *
121321c9fbd8SShawn Lin  * @udev:	PCI device to dump AER information
121421c9fbd8SShawn Lin  * @dev:	PCI device and function address
121521c9fbd8SShawn Lin  * @return:	0 if successful, negative error code on failure
121621c9fbd8SShawn Lin  */
121721c9fbd8SShawn Lin int pci_aer_dump(struct udevice *udev, pci_dev_t dev);
121821c9fbd8SShawn Lin 
121921c9fbd8SShawn Lin /**
1220*e8697d50SShawn Lin  * pci_retrain_link - Trigger PCIe link retrain for a device
1221*e8697d50SShawn Lin  * @udev: PCI device to retrain link
1222*e8697d50SShawn Lin  * @dev: PCI device and function address
1223*e8697d50SShawn Lin  *
1224*e8697d50SShawn Lin  * Return: 0 on success, negative error code on failure.
1225*e8697d50SShawn Lin  */
1226*e8697d50SShawn Lin int pci_retrain_link(struct udevice *udev, pci_dev_t dev);
1227*e8697d50SShawn Lin 
1228*e8697d50SShawn Lin /**
12299d731c82SSimon Glass  * dm_pci_write_bar32() - Write the address of a BAR
12309d731c82SSimon Glass  *
12319d731c82SSimon Glass  * This writes a raw address to a bar
12329d731c82SSimon Glass  *
12339d731c82SSimon Glass  * @dev:	PCI device to update
12349d731c82SSimon Glass  * @barnum:	BAR number (0-5)
12359d731c82SSimon Glass  * @addr:	BAR address
12369d731c82SSimon Glass  */
12379d731c82SSimon Glass void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
12389d731c82SSimon Glass 
12399d731c82SSimon Glass /**
1240bab17cf1SSimon Glass  * dm_pci_read_bar32() - read a base address register from a device
1241bab17cf1SSimon Glass  *
1242bab17cf1SSimon Glass  * @dev:	Device to check
1243bab17cf1SSimon Glass  * @barnum:	Bar number to read (numbered from 0)
1244bab17cf1SSimon Glass  * @return: value of BAR
1245bab17cf1SSimon Glass  */
1246bab17cf1SSimon Glass u32 dm_pci_read_bar32(struct udevice *dev, int barnum);
1247bab17cf1SSimon Glass 
1248bab17cf1SSimon Glass /**
124921d1fe7eSSimon Glass  * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address
125021d1fe7eSSimon Glass  *
125121d1fe7eSSimon Glass  * @dev:	Device containing the PCI address
125221d1fe7eSSimon Glass  * @addr:	PCI address to convert
125321d1fe7eSSimon Glass  * @flags:	Flags for the region type (PCI_REGION_...)
125421d1fe7eSSimon Glass  * @return physical address corresponding to that PCI bus address
125521d1fe7eSSimon Glass  */
125621d1fe7eSSimon Glass phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
125721d1fe7eSSimon Glass 			       unsigned long flags);
125821d1fe7eSSimon Glass 
125921d1fe7eSSimon Glass /**
126021d1fe7eSSimon Glass  * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address
126121d1fe7eSSimon Glass  *
126221d1fe7eSSimon Glass  * @dev:	Device containing the bus address
126321d1fe7eSSimon Glass  * @addr:	Physical address to convert
126421d1fe7eSSimon Glass  * @flags:	Flags for the region type (PCI_REGION_...)
126521d1fe7eSSimon Glass  * @return PCI bus address corresponding to that physical address
126621d1fe7eSSimon Glass  */
126721d1fe7eSSimon Glass pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
126821d1fe7eSSimon Glass 			      unsigned long flags);
126921d1fe7eSSimon Glass 
127021d1fe7eSSimon Glass /**
127121d1fe7eSSimon Glass  * dm_pci_map_bar() - get a virtual address associated with a BAR region
127221d1fe7eSSimon Glass  *
127321d1fe7eSSimon Glass  * Looks up a base address register and finds the physical memory address
127421d1fe7eSSimon Glass  * that corresponds to it
127521d1fe7eSSimon Glass  *
127621d1fe7eSSimon Glass  * @dev:	Device to check
127721d1fe7eSSimon Glass  * @bar:	Bar number to read (numbered from 0)
127821d1fe7eSSimon Glass  * @flags:	Flags for the region type (PCI_REGION_...)
127921d1fe7eSSimon Glass  * @return: pointer to the virtual address to use
128021d1fe7eSSimon Glass  */
128121d1fe7eSSimon Glass void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
128221d1fe7eSSimon Glass 
1283c3a16692SBin Meng /**
12840f141368SBin Meng  * dm_pci_find_next_capability() - find a capability starting from an offset
12850f141368SBin Meng  *
12860f141368SBin Meng  * Tell if a device supports a given PCI capability. Returns the
12870f141368SBin Meng  * address of the requested capability structure within the device's
12880f141368SBin Meng  * PCI configuration space or 0 in case the device does not support it.
12890f141368SBin Meng  *
12900f141368SBin Meng  * Possible values for @cap:
12910f141368SBin Meng  *
12920f141368SBin Meng  *  %PCI_CAP_ID_MSI	Message Signalled Interrupts
12930f141368SBin Meng  *  %PCI_CAP_ID_PCIX	PCI-X
12940f141368SBin Meng  *  %PCI_CAP_ID_EXP	PCI Express
12950f141368SBin Meng  *  %PCI_CAP_ID_MSIX	MSI-X
12960f141368SBin Meng  *
12970f141368SBin Meng  * See PCI_CAP_ID_xxx for the complete capability ID codes.
12980f141368SBin Meng  *
12990f141368SBin Meng  * @dev:	PCI device to query
13000f141368SBin Meng  * @start:	offset to start from
13010f141368SBin Meng  * @cap:	capability code
13020f141368SBin Meng  * @return:	capability address or 0 if not supported
13030f141368SBin Meng  */
13040f141368SBin Meng int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap);
13050f141368SBin Meng 
13060f141368SBin Meng /**
1307c3a16692SBin Meng  * dm_pci_find_capability() - find a capability
1308c3a16692SBin Meng  *
1309c3a16692SBin Meng  * Tell if a device supports a given PCI capability. Returns the
1310c3a16692SBin Meng  * address of the requested capability structure within the device's
1311c3a16692SBin Meng  * PCI configuration space or 0 in case the device does not support it.
1312c3a16692SBin Meng  *
1313c3a16692SBin Meng  * Possible values for @cap:
1314c3a16692SBin Meng  *
1315c3a16692SBin Meng  *  %PCI_CAP_ID_MSI	Message Signalled Interrupts
1316c3a16692SBin Meng  *  %PCI_CAP_ID_PCIX	PCI-X
1317c3a16692SBin Meng  *  %PCI_CAP_ID_EXP	PCI Express
1318c3a16692SBin Meng  *  %PCI_CAP_ID_MSIX	MSI-X
1319c3a16692SBin Meng  *
1320c3a16692SBin Meng  * See PCI_CAP_ID_xxx for the complete capability ID codes.
1321c3a16692SBin Meng  *
1322c3a16692SBin Meng  * @dev:	PCI device to query
1323c3a16692SBin Meng  * @cap:	capability code
1324c3a16692SBin Meng  * @return:	capability address or 0 if not supported
1325c3a16692SBin Meng  */
1326c3a16692SBin Meng int dm_pci_find_capability(struct udevice *dev, int cap);
1327c3a16692SBin Meng 
1328c3a16692SBin Meng /**
13290f141368SBin Meng  * dm_pci_find_next_ext_capability() - find an extended capability
13300f141368SBin Meng  *				       starting from an offset
13310f141368SBin Meng  *
13320f141368SBin Meng  * Tell if a device supports a given PCI express extended capability.
13330f141368SBin Meng  * Returns the address of the requested extended capability structure
13340f141368SBin Meng  * within the device's PCI configuration space or 0 in case the device
13350f141368SBin Meng  * does not support it.
13360f141368SBin Meng  *
13370f141368SBin Meng  * Possible values for @cap:
13380f141368SBin Meng  *
13390f141368SBin Meng  *  %PCI_EXT_CAP_ID_ERR	Advanced Error Reporting
13400f141368SBin Meng  *  %PCI_EXT_CAP_ID_VC	Virtual Channel
13410f141368SBin Meng  *  %PCI_EXT_CAP_ID_DSN	Device Serial Number
13420f141368SBin Meng  *  %PCI_EXT_CAP_ID_PWR	Power Budgeting
13430f141368SBin Meng  *
13440f141368SBin Meng  * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
13450f141368SBin Meng  *
13460f141368SBin Meng  * @dev:	PCI device to query
13470f141368SBin Meng  * @start:	offset to start from
13480f141368SBin Meng  * @cap:	extended capability code
13490f141368SBin Meng  * @return:	extended capability address or 0 if not supported
13500f141368SBin Meng  */
13510f141368SBin Meng int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap);
13520f141368SBin Meng 
13530f141368SBin Meng /**
1354c3a16692SBin Meng  * dm_pci_find_ext_capability() - find an extended capability
1355c3a16692SBin Meng  *
1356c3a16692SBin Meng  * Tell if a device supports a given PCI express extended capability.
1357c3a16692SBin Meng  * Returns the address of the requested extended capability structure
1358c3a16692SBin Meng  * within the device's PCI configuration space or 0 in case the device
1359c3a16692SBin Meng  * does not support it.
1360c3a16692SBin Meng  *
1361c3a16692SBin Meng  * Possible values for @cap:
1362c3a16692SBin Meng  *
1363c3a16692SBin Meng  *  %PCI_EXT_CAP_ID_ERR	Advanced Error Reporting
1364c3a16692SBin Meng  *  %PCI_EXT_CAP_ID_VC	Virtual Channel
1365c3a16692SBin Meng  *  %PCI_EXT_CAP_ID_DSN	Device Serial Number
1366c3a16692SBin Meng  *  %PCI_EXT_CAP_ID_PWR	Power Budgeting
1367c3a16692SBin Meng  *
1368c3a16692SBin Meng  * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1369c3a16692SBin Meng  *
1370c3a16692SBin Meng  * @dev:	PCI device to query
1371c3a16692SBin Meng  * @cap:	extended capability code
1372c3a16692SBin Meng  * @return:	extended capability address or 0 if not supported
1373c3a16692SBin Meng  */
1374c3a16692SBin Meng int dm_pci_find_ext_capability(struct udevice *dev, int cap);
1375c3a16692SBin Meng 
137621d1fe7eSSimon Glass #define dm_pci_virt_to_bus(dev, addr, flags) \
137721d1fe7eSSimon Glass 	dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
137821d1fe7eSSimon Glass #define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
137921d1fe7eSSimon Glass 	map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
138021d1fe7eSSimon Glass 		    (len), (map_flags))
138121d1fe7eSSimon Glass 
138221d1fe7eSSimon Glass #define dm_pci_phys_to_mem(dev, addr) \
138321d1fe7eSSimon Glass 	dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
138421d1fe7eSSimon Glass #define dm_pci_mem_to_phys(dev, addr) \
138521d1fe7eSSimon Glass 	dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
138621d1fe7eSSimon Glass #define dm_pci_phys_to_io(dev, addr) \
138721d1fe7eSSimon Glass 	dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
138821d1fe7eSSimon Glass #define dm_pci_io_to_phys(dev, addr) \
138921d1fe7eSSimon Glass 	dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
139021d1fe7eSSimon Glass 
139121d1fe7eSSimon Glass #define dm_pci_virt_to_mem(dev, addr) \
139221d1fe7eSSimon Glass 	dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
139321d1fe7eSSimon Glass #define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
139421d1fe7eSSimon Glass 	dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
139521d1fe7eSSimon Glass #define dm_pci_virt_to_io(dev, addr) \
13964974a6ffSSimon Glass 	dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
139721d1fe7eSSimon Glass #define dm_pci_io_to_virt(dev, addr, len, map_flags) \
13984974a6ffSSimon Glass 	dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
139921d1fe7eSSimon Glass 
140021d1fe7eSSimon Glass /**
14015c0bf647SSimon Glass  * dm_pci_find_device() - find a device by vendor/device ID
14025c0bf647SSimon Glass  *
14035c0bf647SSimon Glass  * @vendor:	Vendor ID
14045c0bf647SSimon Glass  * @device:	Device ID
14055c0bf647SSimon Glass  * @index:	0 to find the first match, 1 for second, etc.
14065c0bf647SSimon Glass  * @devp:	Returns pointer to the device, if found
14075c0bf647SSimon Glass  * @return 0 if found, -ve on error
14085c0bf647SSimon Glass  */
14095c0bf647SSimon Glass int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
14105c0bf647SSimon Glass 		       struct udevice **devp);
14115c0bf647SSimon Glass 
14125c0bf647SSimon Glass /**
1413a0eb8356SSimon Glass  * dm_pci_find_class() - find a device by class
1414a0eb8356SSimon Glass  *
1415a0eb8356SSimon Glass  * @find_class: 3-byte (24-bit) class value to find
1416a0eb8356SSimon Glass  * @index:	0 to find the first match, 1 for second, etc.
1417a0eb8356SSimon Glass  * @devp:	Returns pointer to the device, if found
1418a0eb8356SSimon Glass  * @return 0 if found, -ve on error
1419a0eb8356SSimon Glass  */
1420a0eb8356SSimon Glass int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
1421a0eb8356SSimon Glass 
1422a0eb8356SSimon Glass /**
142336d0d3b4SSimon Glass  * struct dm_pci_emul_ops - PCI device emulator operations
142436d0d3b4SSimon Glass  */
142536d0d3b4SSimon Glass struct dm_pci_emul_ops {
142636d0d3b4SSimon Glass 	/**
142736d0d3b4SSimon Glass 	 * get_devfn(): Check which device and function this emulators
142836d0d3b4SSimon Glass 	 *
142936d0d3b4SSimon Glass 	 * @dev:	device to check
143036d0d3b4SSimon Glass 	 * @return the device and function this emulates, or -ve on error
143136d0d3b4SSimon Glass 	 */
143236d0d3b4SSimon Glass 	int (*get_devfn)(struct udevice *dev);
143336d0d3b4SSimon Glass 	/**
143436d0d3b4SSimon Glass 	 * read_config() - Read a PCI configuration value
143536d0d3b4SSimon Glass 	 *
143636d0d3b4SSimon Glass 	 * @dev:	Emulated device to read from
143736d0d3b4SSimon Glass 	 * @offset:	Byte offset within the device's configuration space
143836d0d3b4SSimon Glass 	 * @valuep:	Place to put the returned value
143936d0d3b4SSimon Glass 	 * @size:	Access size
144036d0d3b4SSimon Glass 	 * @return 0 if OK, -ve on error
144136d0d3b4SSimon Glass 	 */
144236d0d3b4SSimon Glass 	int (*read_config)(struct udevice *dev, uint offset, ulong *valuep,
144336d0d3b4SSimon Glass 			   enum pci_size_t size);
144436d0d3b4SSimon Glass 	/**
144536d0d3b4SSimon Glass 	 * write_config() - Write a PCI configuration value
144636d0d3b4SSimon Glass 	 *
144736d0d3b4SSimon Glass 	 * @dev:	Emulated device to write to
144836d0d3b4SSimon Glass 	 * @offset:	Byte offset within the device's configuration space
144936d0d3b4SSimon Glass 	 * @value:	Value to write
145036d0d3b4SSimon Glass 	 * @size:	Access size
145136d0d3b4SSimon Glass 	 * @return 0 if OK, -ve on error
145236d0d3b4SSimon Glass 	 */
145336d0d3b4SSimon Glass 	int (*write_config)(struct udevice *dev, uint offset, ulong value,
145436d0d3b4SSimon Glass 			    enum pci_size_t size);
145536d0d3b4SSimon Glass 	/**
145636d0d3b4SSimon Glass 	 * read_io() - Read a PCI I/O value
145736d0d3b4SSimon Glass 	 *
145836d0d3b4SSimon Glass 	 * @dev:	Emulated device to read from
145936d0d3b4SSimon Glass 	 * @addr:	I/O address to read
146036d0d3b4SSimon Glass 	 * @valuep:	Place to put the returned value
146136d0d3b4SSimon Glass 	 * @size:	Access size
146236d0d3b4SSimon Glass 	 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
146336d0d3b4SSimon Glass 	 *		other -ve value on error
146436d0d3b4SSimon Glass 	 */
146536d0d3b4SSimon Glass 	int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
146636d0d3b4SSimon Glass 		       enum pci_size_t size);
146736d0d3b4SSimon Glass 	/**
146836d0d3b4SSimon Glass 	 * write_io() - Write a PCI I/O value
146936d0d3b4SSimon Glass 	 *
147036d0d3b4SSimon Glass 	 * @dev:	Emulated device to write from
147136d0d3b4SSimon Glass 	 * @addr:	I/O address to write
147236d0d3b4SSimon Glass 	 * @value:	Value to write
147336d0d3b4SSimon Glass 	 * @size:	Access size
147436d0d3b4SSimon Glass 	 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
147536d0d3b4SSimon Glass 	 *		other -ve value on error
147636d0d3b4SSimon Glass 	 */
147736d0d3b4SSimon Glass 	int (*write_io)(struct udevice *dev, unsigned int addr,
147836d0d3b4SSimon Glass 			ulong value, enum pci_size_t size);
147936d0d3b4SSimon Glass 	/**
148036d0d3b4SSimon Glass 	 * map_physmem() - Map a device into sandbox memory
148136d0d3b4SSimon Glass 	 *
148236d0d3b4SSimon Glass 	 * @dev:	Emulated device to map
148336d0d3b4SSimon Glass 	 * @addr:	Memory address, normally corresponding to a PCI BAR.
148436d0d3b4SSimon Glass 	 *		The device should have been configured to have a BAR
148536d0d3b4SSimon Glass 	 *		at this address.
148636d0d3b4SSimon Glass 	 * @lenp:	On entry, the size of the area to map, On exit it is
148736d0d3b4SSimon Glass 	 *		updated to the size actually mapped, which may be less
148836d0d3b4SSimon Glass 	 *		if the device has less space
148936d0d3b4SSimon Glass 	 * @ptrp:	Returns a pointer to the mapped address. The device's
149036d0d3b4SSimon Glass 	 *		space can be accessed as @lenp bytes starting here
149136d0d3b4SSimon Glass 	 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
149236d0d3b4SSimon Glass 	 *		other -ve value on error
149336d0d3b4SSimon Glass 	 */
149436d0d3b4SSimon Glass 	int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
149536d0d3b4SSimon Glass 			   unsigned long *lenp, void **ptrp);
149636d0d3b4SSimon Glass 	/**
149736d0d3b4SSimon Glass 	 * unmap_physmem() - undo a memory mapping
149836d0d3b4SSimon Glass 	 *
149936d0d3b4SSimon Glass 	 * This must be called after map_physmem() to undo the mapping.
150036d0d3b4SSimon Glass 	 * Some devices can use this to check what has been written into
150136d0d3b4SSimon Glass 	 * their mapped memory and perform an operations they require on it.
150236d0d3b4SSimon Glass 	 * In this way, map/unmap can be used as a sort of handshake between
150336d0d3b4SSimon Glass 	 * the emulated device and its users.
150436d0d3b4SSimon Glass 	 *
150536d0d3b4SSimon Glass 	 * @dev:	Emuated device to unmap
150636d0d3b4SSimon Glass 	 * @vaddr:	Mapped memory address, as passed to map_physmem()
150736d0d3b4SSimon Glass 	 * @len:	Size of area mapped, as returned by map_physmem()
150836d0d3b4SSimon Glass 	 * @return 0 if OK, -ve on error
150936d0d3b4SSimon Glass 	 */
151036d0d3b4SSimon Glass 	int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
151136d0d3b4SSimon Glass 			     unsigned long len);
151236d0d3b4SSimon Glass };
151336d0d3b4SSimon Glass 
151436d0d3b4SSimon Glass /* Get access to a PCI device emulator's operations */
151536d0d3b4SSimon Glass #define pci_get_emul_ops(dev)	((struct dm_pci_emul_ops *)(dev)->driver->ops)
151636d0d3b4SSimon Glass 
151736d0d3b4SSimon Glass /**
151836d0d3b4SSimon Glass  * sandbox_pci_get_emul() - Get the emulation device for a PCI device
151936d0d3b4SSimon Glass  *
152036d0d3b4SSimon Glass  * Searches for a suitable emulator for the given PCI bus device
152136d0d3b4SSimon Glass  *
152236d0d3b4SSimon Glass  * @bus:	PCI bus to search
152336d0d3b4SSimon Glass  * @find_devfn:	PCI device and function address (PCI_DEVFN())
152436d0d3b4SSimon Glass  * @emulp:	Returns emulated device if found
152536d0d3b4SSimon Glass  * @return 0 if found, -ENODEV if not found
152636d0d3b4SSimon Glass  */
152736d0d3b4SSimon Glass int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn,
152836d0d3b4SSimon Glass 			 struct udevice **emulp);
152936d0d3b4SSimon Glass 
1530aba92962SSimon Glass #endif /* CONFIG_DM_PCI */
1531aba92962SSimon Glass 
1532aba92962SSimon Glass /**
1533aba92962SSimon Glass  * PCI_DEVICE - macro used to describe a specific pci device
1534aba92962SSimon Glass  * @vend: the 16 bit PCI Vendor ID
1535aba92962SSimon Glass  * @dev: the 16 bit PCI Device ID
1536aba92962SSimon Glass  *
1537aba92962SSimon Glass  * This macro is used to create a struct pci_device_id that matches a
1538aba92962SSimon Glass  * specific device.  The subvendor and subdevice fields will be set to
1539aba92962SSimon Glass  * PCI_ANY_ID.
1540aba92962SSimon Glass  */
1541aba92962SSimon Glass #define PCI_DEVICE(vend, dev) \
1542aba92962SSimon Glass 	.vendor = (vend), .device = (dev), \
1543aba92962SSimon Glass 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1544aba92962SSimon Glass 
1545aba92962SSimon Glass /**
1546aba92962SSimon Glass  * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1547aba92962SSimon Glass  * @vend: the 16 bit PCI Vendor ID
1548aba92962SSimon Glass  * @dev: the 16 bit PCI Device ID
1549aba92962SSimon Glass  * @subvend: the 16 bit PCI Subvendor ID
1550aba92962SSimon Glass  * @subdev: the 16 bit PCI Subdevice ID
1551aba92962SSimon Glass  *
1552aba92962SSimon Glass  * This macro is used to create a struct pci_device_id that matches a
1553aba92962SSimon Glass  * specific device with subsystem information.
1554aba92962SSimon Glass  */
1555aba92962SSimon Glass #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1556aba92962SSimon Glass 	.vendor = (vend), .device = (dev), \
1557aba92962SSimon Glass 	.subvendor = (subvend), .subdevice = (subdev)
1558aba92962SSimon Glass 
1559aba92962SSimon Glass /**
1560aba92962SSimon Glass  * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1561aba92962SSimon Glass  * @dev_class: the class, subclass, prog-if triple for this device
1562aba92962SSimon Glass  * @dev_class_mask: the class mask for this device
1563aba92962SSimon Glass  *
1564aba92962SSimon Glass  * This macro is used to create a struct pci_device_id that matches a
1565aba92962SSimon Glass  * specific PCI class.  The vendor, device, subvendor, and subdevice
1566aba92962SSimon Glass  * fields will be set to PCI_ANY_ID.
1567aba92962SSimon Glass  */
1568aba92962SSimon Glass #define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1569aba92962SSimon Glass 	.class = (dev_class), .class_mask = (dev_class_mask), \
1570aba92962SSimon Glass 	.vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1571aba92962SSimon Glass 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1572aba92962SSimon Glass 
1573aba92962SSimon Glass /**
1574aba92962SSimon Glass  * PCI_VDEVICE - macro used to describe a specific pci device in short form
1575aba92962SSimon Glass  * @vend: the vendor name
1576aba92962SSimon Glass  * @dev: the 16 bit PCI Device ID
1577aba92962SSimon Glass  *
1578aba92962SSimon Glass  * This macro is used to create a struct pci_device_id that matches a
1579aba92962SSimon Glass  * specific PCI device.  The subvendor, and subdevice fields will be set
1580aba92962SSimon Glass  * to PCI_ANY_ID. The macro allows the next field to follow as the device
1581aba92962SSimon Glass  * private data.
1582aba92962SSimon Glass  */
1583aba92962SSimon Glass 
1584aba92962SSimon Glass #define PCI_VDEVICE(vend, dev) \
1585aba92962SSimon Glass 	.vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1586aba92962SSimon Glass 	.subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1587aba92962SSimon Glass 
1588aba92962SSimon Glass /**
1589aba92962SSimon Glass  * struct pci_driver_entry - Matches a driver to its pci_device_id list
1590aba92962SSimon Glass  * @driver: Driver to use
1591aba92962SSimon Glass  * @match: List of match records for this driver, terminated by {}
1592aba92962SSimon Glass  */
1593aba92962SSimon Glass struct pci_driver_entry {
1594aba92962SSimon Glass 	struct driver *driver;
1595aba92962SSimon Glass 	const struct pci_device_id *match;
1596aba92962SSimon Glass };
1597aba92962SSimon Glass 
1598aba92962SSimon Glass #define U_BOOT_PCI_DEVICE(__name, __match)				\
1599aba92962SSimon Glass 	ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1600aba92962SSimon Glass 		.driver = llsym(struct driver, __name, driver), \
1601aba92962SSimon Glass 		.match = __match, \
1602aba92962SSimon Glass 		}
1603ff3e077bSSimon Glass 
1604fa5cec03SPaul Burton #endif /* __ASSEMBLY__ */
1605c609719bSwdenk #endif /* _PCI_H */
1606