xref: /rk3399_rockchip-uboot/include/pci.h (revision bc3442aaed26f16a0b9d1caa55cbe3bd94d16a86)
1c609719bSwdenk /*
2c609719bSwdenk  * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
3c609719bSwdenk  * Andreas Heppel <aheppel@sysgo.de>
4c609719bSwdenk  *
5c609719bSwdenk  * (C) Copyright 2002
6c609719bSwdenk  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7c609719bSwdenk  *
8c609719bSwdenk  * See file CREDITS for list of people who contributed to this
9c609719bSwdenk  * project.
10c609719bSwdenk  *
11c609719bSwdenk  * This program is free software; you can redistribute it and/or
12c609719bSwdenk  * modify it under the terms of the GNU General Public License as
13c609719bSwdenk  * published by the Free Software Foundation; either version 2 of
14c609719bSwdenk  * the License, or (at your option) any later version.
15c609719bSwdenk  *
16c609719bSwdenk  * This program is distributed in the hope that it will be useful,
17c609719bSwdenk  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18c609719bSwdenk  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
19c609719bSwdenk  * GNU General Public License for more details.
20c609719bSwdenk  *
21c609719bSwdenk  * You should have received a copy of the GNU General Public License
22c609719bSwdenk  * aloong with this program; if not, write to the Free Software
23c609719bSwdenk  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24c609719bSwdenk  * MA 02111-1307 USA
25c609719bSwdenk  */
26c609719bSwdenk 
27c609719bSwdenk #ifndef _PCI_H
28c609719bSwdenk #define _PCI_H
29c609719bSwdenk 
30c609719bSwdenk /*
31c609719bSwdenk  * Under PCI, each device has 256 bytes of configuration address space,
32c609719bSwdenk  * of which the first 64 bytes are standardized as follows:
33c609719bSwdenk  */
34c609719bSwdenk #define PCI_VENDOR_ID		0x00	/* 16 bits */
35c609719bSwdenk #define PCI_DEVICE_ID		0x02	/* 16 bits */
36c609719bSwdenk #define PCI_COMMAND		0x04	/* 16 bits */
37c609719bSwdenk #define  PCI_COMMAND_IO		0x1	/* Enable response in I/O space */
38c609719bSwdenk #define  PCI_COMMAND_MEMORY	0x2	/* Enable response in Memory space */
39c609719bSwdenk #define  PCI_COMMAND_MASTER	0x4	/* Enable bus mastering */
40c609719bSwdenk #define  PCI_COMMAND_SPECIAL	0x8	/* Enable response to special cycles */
41c609719bSwdenk #define  PCI_COMMAND_INVALIDATE 0x10	/* Use memory write and invalidate */
42c609719bSwdenk #define  PCI_COMMAND_VGA_PALETTE 0x20	/* Enable palette snooping */
43c609719bSwdenk #define  PCI_COMMAND_PARITY	0x40	/* Enable parity checking */
44c609719bSwdenk #define  PCI_COMMAND_WAIT	0x80	/* Enable address/data stepping */
45c609719bSwdenk #define  PCI_COMMAND_SERR	0x100	/* Enable SERR */
46c609719bSwdenk #define  PCI_COMMAND_FAST_BACK	0x200	/* Enable back-to-back writes */
47c609719bSwdenk 
48c609719bSwdenk #define PCI_STATUS		0x06	/* 16 bits */
49c609719bSwdenk #define  PCI_STATUS_CAP_LIST	0x10	/* Support Capability List */
50c609719bSwdenk #define  PCI_STATUS_66MHZ	0x20	/* Support 66 Mhz PCI 2.1 bus */
51c609719bSwdenk #define  PCI_STATUS_UDF		0x40	/* Support User Definable Features [obsolete] */
52c609719bSwdenk #define  PCI_STATUS_FAST_BACK	0x80	/* Accept fast-back to back */
53c609719bSwdenk #define  PCI_STATUS_PARITY	0x100	/* Detected parity error */
54c609719bSwdenk #define  PCI_STATUS_DEVSEL_MASK 0x600	/* DEVSEL timing */
55c609719bSwdenk #define  PCI_STATUS_DEVSEL_FAST 0x000
56c609719bSwdenk #define  PCI_STATUS_DEVSEL_MEDIUM 0x200
57c609719bSwdenk #define  PCI_STATUS_DEVSEL_SLOW 0x400
58c609719bSwdenk #define  PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
59c609719bSwdenk #define  PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
60c609719bSwdenk #define  PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
61c609719bSwdenk #define  PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
62c609719bSwdenk #define  PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
63c609719bSwdenk 
64c609719bSwdenk #define PCI_CLASS_REVISION	0x08	/* High 24 bits are class, low 8
65c609719bSwdenk 					   revision */
66c609719bSwdenk #define PCI_REVISION_ID		0x08	/* Revision ID */
67c609719bSwdenk #define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */
68c609719bSwdenk #define PCI_CLASS_DEVICE	0x0a	/* Device class */
69c609719bSwdenk #define PCI_CLASS_CODE		0x0b	/* Device class code */
7055ae10f8SBill Richardson #define  PCI_CLASS_CODE_TOO_OLD	0x00
7155ae10f8SBill Richardson #define  PCI_CLASS_CODE_STORAGE 0x01
7255ae10f8SBill Richardson #define  PCI_CLASS_CODE_NETWORK 0x02
7355ae10f8SBill Richardson #define  PCI_CLASS_CODE_DISPLAY	0x03
7455ae10f8SBill Richardson #define  PCI_CLASS_CODE_MULTIMEDIA 0x04
7555ae10f8SBill Richardson #define  PCI_CLASS_CODE_MEMORY	0x05
7655ae10f8SBill Richardson #define  PCI_CLASS_CODE_BRIDGE	0x06
7755ae10f8SBill Richardson #define  PCI_CLASS_CODE_COMM	0x07
7855ae10f8SBill Richardson #define  PCI_CLASS_CODE_PERIPHERAL 0x08
7955ae10f8SBill Richardson #define  PCI_CLASS_CODE_INPUT	0x09
8055ae10f8SBill Richardson #define  PCI_CLASS_CODE_DOCKING	0x0A
8155ae10f8SBill Richardson #define  PCI_CLASS_CODE_PROCESSOR 0x0B
8255ae10f8SBill Richardson #define  PCI_CLASS_CODE_SERIAL	0x0C
8355ae10f8SBill Richardson #define  PCI_CLASS_CODE_WIRELESS 0x0D
8455ae10f8SBill Richardson #define  PCI_CLASS_CODE_I2O	0x0E
8555ae10f8SBill Richardson #define  PCI_CLASS_CODE_SATELLITE 0x0F
8655ae10f8SBill Richardson #define  PCI_CLASS_CODE_CRYPTO	0x10
8755ae10f8SBill Richardson #define  PCI_CLASS_CODE_DATA	0x11
8855ae10f8SBill Richardson /* Base Class 0x12 - 0xFE is reserved */
8955ae10f8SBill Richardson #define  PCI_CLASS_CODE_OTHER	0xFF
9055ae10f8SBill Richardson 
91c609719bSwdenk #define PCI_CLASS_SUB_CODE	0x0a	/* Device sub-class code */
9255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA	0x00
9355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_TOO_OLD_VGA		0x01
9455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_SCSI	0x00
9555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_IDE		0x01
9655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_FLOPPY	0x02
9755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_IPIBUS	0x03
9855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_RAID	0x04
9955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_ATA		0x05
10055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_SATA	0x06
10155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_SAS		0x07
10255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_STORAGE_OTHER	0x80
10355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_ETHERNET	0x00
10455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_TOKENRING	0x01
10555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_FDDI	0x02
10655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_ATM		0x03
10755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_ISDN	0x04
10855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP	0x05
10955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_PICMG	0x06
11055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_NETWORK_OTHER	0x80
11155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DISPLAY_VGA		0x00
11255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DISPLAY_XGA		0x01
11355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DISPLAY_3D		0x02
11455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DISPLAY_OTHER	0x80
11555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO	0x00
11655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO	0x01
11755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE	0x02
11855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER	0x80
11955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MEMORY_RAM		0x00
12055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MEMORY_FLASH	0x01
12155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_MEMORY_OTHER	0x80
12255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_HOST		0x00
12355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_ISA		0x01
12455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_EISA		0x02
12555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_MCA		0x03
12655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_PCI		0x04
12755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA	0x05
12855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_NUBUS	0x06
12955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS	0x07
13055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY	0x08
13155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI	0x09
13255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND	0x0A
13355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_BRIDGE_OTHER	0x80
13455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_SERIAL		0x00
13555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_PARALLEL	0x01
13655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_MULTIPORT	0x02
13755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_MODEM		0x03
13855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_GPIB		0x04
13955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_SMARTCARD	0x05
14055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_COMM_OTHER		0x80
14155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_PIC	0x00
14255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_DMA	0x01
14355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER	0x02
14455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_RTC	0x03
14555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG	0x04
14655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_SD	0x05
14755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER	0x80
14855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_KEYBOARD	0x00
14955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_DIGITIZER	0x01
15055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_MOUSE		0x02
15155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_SCANNER	0x03
15255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_GAMEPORT	0x04
15355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_INPUT_OTHER		0x80
15455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DOCKING_GENERIC	0x00
15555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DOCKING_OTHER	0x80
15655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_386	0x00
15755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_486	0x01
15855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM	0x02
15955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA	0x10
16055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC	0x20
16155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_MIPS	0x30
16255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_PROCESSOR_COPROC	0x40
16355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_1394		0x00
16455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS	0x01
16555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_SSA		0x02
16655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_USB		0x03
16755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN	0x04
16855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_SMBUS	0x05
16955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND	0x06
17055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_IPMI		0x07
17155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_SERCOS	0x08
17255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SERIAL_CANBUS	0x09
17355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_IRDA	0x00
17455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_IR		0x01
17555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_RF		0x10
17655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH	0x11
17755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND	0x12
17855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_80211A	0x20
17955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_80211B	0x21
18055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_WIRELESS_OTHER	0x80
18155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_I2O_V1_0		0x00
18255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SATELLITE_TV	0x01
18355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SATELLITE_AUDIO	0x02
18455ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SATELLITE_VOICE	0x03
18555ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_SATELLITE_DATA	0x04
18655ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_CRYPTO_NETWORK	0x00
18755ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
18855ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_CRYPTO_OTHER	0x80
18955ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_DPIO		0x00
19055ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_PERFCNTR	0x01
19155ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_COMMSYNC	0x10
19255ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_MGMT		0x20
19355ae10f8SBill Richardson #define  PCI_CLASS_SUB_CODE_DATA_OTHER		0x80
194c609719bSwdenk 
195c609719bSwdenk #define PCI_CACHE_LINE_SIZE	0x0c	/* 8 bits */
196c609719bSwdenk #define PCI_LATENCY_TIMER	0x0d	/* 8 bits */
197c609719bSwdenk #define PCI_HEADER_TYPE		0x0e	/* 8 bits */
198c609719bSwdenk #define  PCI_HEADER_TYPE_NORMAL 0
199c609719bSwdenk #define  PCI_HEADER_TYPE_BRIDGE 1
200c609719bSwdenk #define  PCI_HEADER_TYPE_CARDBUS 2
201c609719bSwdenk 
202c609719bSwdenk #define PCI_BIST		0x0f	/* 8 bits */
203c609719bSwdenk #define PCI_BIST_CODE_MASK	0x0f	/* Return result */
204c609719bSwdenk #define PCI_BIST_START		0x40	/* 1 to start BIST, 2 secs or less */
205c609719bSwdenk #define PCI_BIST_CAPABLE	0x80	/* 1 if BIST capable */
206c609719bSwdenk 
207c609719bSwdenk /*
208c609719bSwdenk  * Base addresses specify locations in memory or I/O space.
209c609719bSwdenk  * Decoded size can be determined by writing a value of
210c609719bSwdenk  * 0xffffffff to the register, and reading it back.  Only
211c609719bSwdenk  * 1 bits are decoded.
212c609719bSwdenk  */
213c609719bSwdenk #define PCI_BASE_ADDRESS_0	0x10	/* 32 bits */
214c609719bSwdenk #define PCI_BASE_ADDRESS_1	0x14	/* 32 bits [htype 0,1 only] */
215c609719bSwdenk #define PCI_BASE_ADDRESS_2	0x18	/* 32 bits [htype 0 only] */
216c609719bSwdenk #define PCI_BASE_ADDRESS_3	0x1c	/* 32 bits */
217c609719bSwdenk #define PCI_BASE_ADDRESS_4	0x20	/* 32 bits */
218c609719bSwdenk #define PCI_BASE_ADDRESS_5	0x24	/* 32 bits */
219c609719bSwdenk #define  PCI_BASE_ADDRESS_SPACE 0x01	/* 0 = memory, 1 = I/O */
220c609719bSwdenk #define  PCI_BASE_ADDRESS_SPACE_IO 0x01
221c609719bSwdenk #define  PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
222c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
223c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_TYPE_32	0x00	/* 32 bit address */
224c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_TYPE_1M	0x02	/* Below 1M [obsolete] */
225c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_TYPE_64	0x04	/* 64 bit address */
226c609719bSwdenk #define  PCI_BASE_ADDRESS_MEM_PREFETCH	0x08	/* prefetchable? */
22730e76d5eSKumar Gala #define  PCI_BASE_ADDRESS_MEM_MASK	(~0x0fULL)
22830e76d5eSKumar Gala #define  PCI_BASE_ADDRESS_IO_MASK	(~0x03ULL)
229c609719bSwdenk /* bit 1 is reserved if address_space = 1 */
230c609719bSwdenk 
231c609719bSwdenk /* Header type 0 (normal devices) */
232c609719bSwdenk #define PCI_CARDBUS_CIS		0x28
233c609719bSwdenk #define PCI_SUBSYSTEM_VENDOR_ID 0x2c
234c609719bSwdenk #define PCI_SUBSYSTEM_ID	0x2e
235c609719bSwdenk #define PCI_ROM_ADDRESS		0x30	/* Bits 31..11 are address, 10..1 reserved */
236c609719bSwdenk #define  PCI_ROM_ADDRESS_ENABLE 0x01
23730e76d5eSKumar Gala #define PCI_ROM_ADDRESS_MASK	(~0x7ffULL)
238c609719bSwdenk 
239c609719bSwdenk #define PCI_CAPABILITY_LIST	0x34	/* Offset of first capability list entry */
240c609719bSwdenk 
241c609719bSwdenk /* 0x35-0x3b are reserved */
242c609719bSwdenk #define PCI_INTERRUPT_LINE	0x3c	/* 8 bits */
243c609719bSwdenk #define PCI_INTERRUPT_PIN	0x3d	/* 8 bits */
244c609719bSwdenk #define PCI_MIN_GNT		0x3e	/* 8 bits */
245c609719bSwdenk #define PCI_MAX_LAT		0x3f	/* 8 bits */
246c609719bSwdenk 
247c609719bSwdenk /* Header type 1 (PCI-to-PCI bridges) */
248c609719bSwdenk #define PCI_PRIMARY_BUS		0x18	/* Primary bus number */
249c609719bSwdenk #define PCI_SECONDARY_BUS	0x19	/* Secondary bus number */
250c609719bSwdenk #define PCI_SUBORDINATE_BUS	0x1a	/* Highest bus number behind the bridge */
251c609719bSwdenk #define PCI_SEC_LATENCY_TIMER	0x1b	/* Latency timer for secondary interface */
252c609719bSwdenk #define PCI_IO_BASE		0x1c	/* I/O range behind the bridge */
253c609719bSwdenk #define PCI_IO_LIMIT		0x1d
254c609719bSwdenk #define  PCI_IO_RANGE_TYPE_MASK 0x0f	/* I/O bridging type */
255c609719bSwdenk #define  PCI_IO_RANGE_TYPE_16	0x00
256c609719bSwdenk #define  PCI_IO_RANGE_TYPE_32	0x01
257c609719bSwdenk #define  PCI_IO_RANGE_MASK	~0x0f
258c609719bSwdenk #define PCI_SEC_STATUS		0x1e	/* Secondary status register, only bit 14 used */
259c609719bSwdenk #define PCI_MEMORY_BASE		0x20	/* Memory range behind */
260c609719bSwdenk #define PCI_MEMORY_LIMIT	0x22
261c609719bSwdenk #define  PCI_MEMORY_RANGE_TYPE_MASK 0x0f
262c609719bSwdenk #define  PCI_MEMORY_RANGE_MASK	~0x0f
263c609719bSwdenk #define PCI_PREF_MEMORY_BASE	0x24	/* Prefetchable memory range behind */
264c609719bSwdenk #define PCI_PREF_MEMORY_LIMIT	0x26
265c609719bSwdenk #define  PCI_PREF_RANGE_TYPE_MASK 0x0f
266c609719bSwdenk #define  PCI_PREF_RANGE_TYPE_32 0x00
267c609719bSwdenk #define  PCI_PREF_RANGE_TYPE_64 0x01
268c609719bSwdenk #define  PCI_PREF_RANGE_MASK	~0x0f
269c609719bSwdenk #define PCI_PREF_BASE_UPPER32	0x28	/* Upper half of prefetchable memory range */
270c609719bSwdenk #define PCI_PREF_LIMIT_UPPER32	0x2c
271c609719bSwdenk #define PCI_IO_BASE_UPPER16	0x30	/* Upper half of I/O addresses */
272c609719bSwdenk #define PCI_IO_LIMIT_UPPER16	0x32
273c609719bSwdenk /* 0x34 same as for htype 0 */
274c609719bSwdenk /* 0x35-0x3b is reserved */
275c609719bSwdenk #define PCI_ROM_ADDRESS1	0x38	/* Same as PCI_ROM_ADDRESS, but for htype 1 */
276c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */
277c609719bSwdenk #define PCI_BRIDGE_CONTROL	0x3e
278c609719bSwdenk #define  PCI_BRIDGE_CTL_PARITY	0x01	/* Enable parity detection on secondary interface */
279c609719bSwdenk #define  PCI_BRIDGE_CTL_SERR	0x02	/* The same for SERR forwarding */
280c609719bSwdenk #define  PCI_BRIDGE_CTL_NO_ISA	0x04	/* Disable bridging of ISA ports */
281c609719bSwdenk #define  PCI_BRIDGE_CTL_VGA	0x08	/* Forward VGA addresses */
282c609719bSwdenk #define  PCI_BRIDGE_CTL_MASTER_ABORT 0x20  /* Report master aborts */
283c609719bSwdenk #define  PCI_BRIDGE_CTL_BUS_RESET 0x40	/* Secondary bus reset */
284c609719bSwdenk #define  PCI_BRIDGE_CTL_FAST_BACK 0x80	/* Fast Back2Back enabled on secondary interface */
285c609719bSwdenk 
286c157d8e2SStefan Roese /* From 440ep */
287c157d8e2SStefan Roese #define PCI_ERREN       0x48     /* Error Enable */
288c157d8e2SStefan Roese #define PCI_ERRSTS      0x49     /* Error Status */
289c157d8e2SStefan Roese #define PCI_BRDGOPT1    0x4A     /* PCI Bridge Options 1 */
290c157d8e2SStefan Roese #define PCI_PLBSESR0    0x4C     /* PCI PLB Slave Error Syndrome 0 */
291c157d8e2SStefan Roese #define PCI_PLBSESR1    0x50     /* PCI PLB Slave Error Syndrome 1 */
292c157d8e2SStefan Roese #define PCI_PLBSEAR     0x54     /* PCI PLB Slave Error Address */
293c157d8e2SStefan Roese #define PCI_CAPID       0x58     /* Capability Identifier */
294c157d8e2SStefan Roese #define PCI_NEXTITEMPTR 0x59     /* Next Item Pointer */
295c157d8e2SStefan Roese #define PCI_PMC         0x5A     /* Power Management Capabilities */
296c157d8e2SStefan Roese #define PCI_PMCSR       0x5C     /* Power Management Control Status */
297c157d8e2SStefan Roese #define PCI_PMCSRBSE    0x5E     /* PMCSR PCI to PCI Bridge Support Extensions */
298c157d8e2SStefan Roese #define PCI_BRDGOPT2    0x60     /* PCI Bridge Options 2 */
299c157d8e2SStefan Roese #define PCI_PMSCRR      0x64     /* Power Management State Change Request Re. */
300c157d8e2SStefan Roese 
301c609719bSwdenk /* Header type 2 (CardBus bridges) */
302c609719bSwdenk #define PCI_CB_CAPABILITY_LIST	0x14
303c609719bSwdenk /* 0x15 reserved */
304c609719bSwdenk #define PCI_CB_SEC_STATUS	0x16	/* Secondary status */
305c609719bSwdenk #define PCI_CB_PRIMARY_BUS	0x18	/* PCI bus number */
306c609719bSwdenk #define PCI_CB_CARD_BUS		0x19	/* CardBus bus number */
307c609719bSwdenk #define PCI_CB_SUBORDINATE_BUS	0x1a	/* Subordinate bus number */
308c609719bSwdenk #define PCI_CB_LATENCY_TIMER	0x1b	/* CardBus latency timer */
309c609719bSwdenk #define PCI_CB_MEMORY_BASE_0	0x1c
310c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_0	0x20
311c609719bSwdenk #define PCI_CB_MEMORY_BASE_1	0x24
312c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_1	0x28
313c609719bSwdenk #define PCI_CB_IO_BASE_0	0x2c
314c609719bSwdenk #define PCI_CB_IO_BASE_0_HI	0x2e
315c609719bSwdenk #define PCI_CB_IO_LIMIT_0	0x30
316c609719bSwdenk #define PCI_CB_IO_LIMIT_0_HI	0x32
317c609719bSwdenk #define PCI_CB_IO_BASE_1	0x34
318c609719bSwdenk #define PCI_CB_IO_BASE_1_HI	0x36
319c609719bSwdenk #define PCI_CB_IO_LIMIT_1	0x38
320c609719bSwdenk #define PCI_CB_IO_LIMIT_1_HI	0x3a
321c609719bSwdenk #define  PCI_CB_IO_RANGE_MASK	~0x03
322c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */
323c609719bSwdenk #define PCI_CB_BRIDGE_CONTROL	0x3e
324c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_PARITY	0x01	/* Similar to standard bridge control register */
325c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_SERR		0x02
326c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_ISA		0x04
327c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_VGA		0x08
328c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
329c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_CB_RESET	0x40	/* CardBus reset */
330c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_16BIT_INT	0x80	/* Enable interrupt for 16-bit cards */
331c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100	/* Prefetch enable for both memory regions */
332c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
333c609719bSwdenk #define  PCI_CB_BRIDGE_CTL_POST_WRITES	0x400
334c609719bSwdenk #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
335c609719bSwdenk #define PCI_CB_SUBSYSTEM_ID	0x42
336c609719bSwdenk #define PCI_CB_LEGACY_MODE_BASE 0x44	/* 16-bit PC Card legacy mode base address (ExCa) */
337c609719bSwdenk /* 0x48-0x7f reserved */
338c609719bSwdenk 
339c609719bSwdenk /* Capability lists */
340c609719bSwdenk 
341c609719bSwdenk #define PCI_CAP_LIST_ID		0	/* Capability ID */
342c609719bSwdenk #define  PCI_CAP_ID_PM		0x01	/* Power Management */
343c609719bSwdenk #define  PCI_CAP_ID_AGP		0x02	/* Accelerated Graphics Port */
344c609719bSwdenk #define  PCI_CAP_ID_VPD		0x03	/* Vital Product Data */
345c609719bSwdenk #define  PCI_CAP_ID_SLOTID	0x04	/* Slot Identification */
346c609719bSwdenk #define  PCI_CAP_ID_MSI		0x05	/* Message Signalled Interrupts */
347c609719bSwdenk #define  PCI_CAP_ID_CHSWP	0x06	/* CompactPCI HotSwap */
3488295b944SKumar Gala #define  PCI_CAP_ID_EXP 	0x10	/* PCI Express */
349c609719bSwdenk #define PCI_CAP_LIST_NEXT	1	/* Next capability in the list */
350c609719bSwdenk #define PCI_CAP_FLAGS		2	/* Capability defined flags (16 bits) */
351c609719bSwdenk #define PCI_CAP_SIZEOF		4
352c609719bSwdenk 
353c609719bSwdenk /* Power Management Registers */
354c609719bSwdenk 
355c609719bSwdenk #define  PCI_PM_CAP_VER_MASK	0x0007	/* Version */
356c609719bSwdenk #define  PCI_PM_CAP_PME_CLOCK	0x0008	/* PME clock required */
357c609719bSwdenk #define  PCI_PM_CAP_AUX_POWER	0x0010	/* Auxilliary power support */
358c609719bSwdenk #define  PCI_PM_CAP_DSI		0x0020	/* Device specific initialization */
359c609719bSwdenk #define  PCI_PM_CAP_D1		0x0200	/* D1 power state support */
360c609719bSwdenk #define  PCI_PM_CAP_D2		0x0400	/* D2 power state support */
361c609719bSwdenk #define  PCI_PM_CAP_PME		0x0800	/* PME pin supported */
362c609719bSwdenk #define PCI_PM_CTRL		4	/* PM control and status register */
363c609719bSwdenk #define  PCI_PM_CTRL_STATE_MASK 0x0003	/* Current power state (D0 to D3) */
364c609719bSwdenk #define  PCI_PM_CTRL_PME_ENABLE 0x0100	/* PME pin enable */
365c609719bSwdenk #define  PCI_PM_CTRL_DATA_SEL_MASK	0x1e00	/* Data select (??) */
366c609719bSwdenk #define  PCI_PM_CTRL_DATA_SCALE_MASK	0x6000	/* Data scale (??) */
367c609719bSwdenk #define  PCI_PM_CTRL_PME_STATUS 0x8000	/* PME pin status */
368c609719bSwdenk #define PCI_PM_PPB_EXTENSIONS	6	/* PPB support extensions (??) */
369c609719bSwdenk #define  PCI_PM_PPB_B2_B3	0x40	/* Stop clock when in D3hot (??) */
370c609719bSwdenk #define  PCI_PM_BPCC_ENABLE	0x80	/* Bus power/clock control enable (??) */
371c609719bSwdenk #define PCI_PM_DATA_REGISTER	7	/* (??) */
372c609719bSwdenk #define PCI_PM_SIZEOF		8
373c609719bSwdenk 
374c609719bSwdenk /* AGP registers */
375c609719bSwdenk 
376c609719bSwdenk #define PCI_AGP_VERSION		2	/* BCD version number */
377c609719bSwdenk #define PCI_AGP_RFU		3	/* Rest of capability flags */
378c609719bSwdenk #define PCI_AGP_STATUS		4	/* Status register */
379c609719bSwdenk #define  PCI_AGP_STATUS_RQ_MASK 0xff000000	/* Maximum number of requests - 1 */
380c609719bSwdenk #define  PCI_AGP_STATUS_SBA	0x0200	/* Sideband addressing supported */
381c609719bSwdenk #define  PCI_AGP_STATUS_64BIT	0x0020	/* 64-bit addressing supported */
382c609719bSwdenk #define  PCI_AGP_STATUS_FW	0x0010	/* FW transfers supported */
383c609719bSwdenk #define  PCI_AGP_STATUS_RATE4	0x0004	/* 4x transfer rate supported */
384c609719bSwdenk #define  PCI_AGP_STATUS_RATE2	0x0002	/* 2x transfer rate supported */
385c609719bSwdenk #define  PCI_AGP_STATUS_RATE1	0x0001	/* 1x transfer rate supported */
386c609719bSwdenk #define PCI_AGP_COMMAND		8	/* Control register */
387c609719bSwdenk #define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
388c609719bSwdenk #define  PCI_AGP_COMMAND_SBA	0x0200	/* Sideband addressing enabled */
389c609719bSwdenk #define  PCI_AGP_COMMAND_AGP	0x0100	/* Allow processing of AGP transactions */
390c609719bSwdenk #define  PCI_AGP_COMMAND_64BIT	0x0020	/* Allow processing of 64-bit addresses */
391c609719bSwdenk #define  PCI_AGP_COMMAND_FW	0x0010	/* Force FW transfers */
392c609719bSwdenk #define  PCI_AGP_COMMAND_RATE4	0x0004	/* Use 4x rate */
393c609719bSwdenk #define  PCI_AGP_COMMAND_RATE2	0x0002	/* Use 4x rate */
394c609719bSwdenk #define  PCI_AGP_COMMAND_RATE1	0x0001	/* Use 4x rate */
395c609719bSwdenk #define PCI_AGP_SIZEOF		12
396c609719bSwdenk 
397f0e6f57fSMatthew McClintock /* PCI-X registers */
398f0e6f57fSMatthew McClintock 
399f0e6f57fSMatthew McClintock #define  PCI_X_CMD_DPERR_E      0x0001  /* Data Parity Error Recovery Enable */
400f0e6f57fSMatthew McClintock #define  PCI_X_CMD_ERO          0x0002  /* Enable Relaxed Ordering */
401f0e6f57fSMatthew McClintock #define  PCI_X_CMD_MAX_READ     0x0000  /* Max Memory Read Byte Count */
402f0e6f57fSMatthew McClintock #define  PCI_X_CMD_MAX_SPLIT    0x0030  /* Max Outstanding Split Transactions */
403f0e6f57fSMatthew McClintock #define  PCI_X_CMD_VERSION(x)   (((x) >> 12) & 3) /* Version */
404f0e6f57fSMatthew McClintock 
405f0e6f57fSMatthew McClintock 
406c609719bSwdenk /* Slot Identification */
407c609719bSwdenk 
408c609719bSwdenk #define PCI_SID_ESR		2	/* Expansion Slot Register */
409c609719bSwdenk #define  PCI_SID_ESR_NSLOTS	0x1f	/* Number of expansion slots available */
410c609719bSwdenk #define  PCI_SID_ESR_FIC	0x20	/* First In Chassis Flag */
411c609719bSwdenk #define PCI_SID_CHASSIS_NR	3	/* Chassis Number */
412c609719bSwdenk 
413c609719bSwdenk /* Message Signalled Interrupts registers */
414c609719bSwdenk 
415c609719bSwdenk #define PCI_MSI_FLAGS		2	/* Various flags */
416c609719bSwdenk #define  PCI_MSI_FLAGS_64BIT	0x80	/* 64-bit addresses allowed */
417c609719bSwdenk #define  PCI_MSI_FLAGS_QSIZE	0x70	/* Message queue size configured */
418c609719bSwdenk #define  PCI_MSI_FLAGS_QMASK	0x0e	/* Maximum queue size available */
419c609719bSwdenk #define  PCI_MSI_FLAGS_ENABLE	0x01	/* MSI feature enabled */
420c609719bSwdenk #define PCI_MSI_RFU		3	/* Rest of capability flags */
421c609719bSwdenk #define PCI_MSI_ADDRESS_LO	4	/* Lower 32 bits */
422c609719bSwdenk #define PCI_MSI_ADDRESS_HI	8	/* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
423c609719bSwdenk #define PCI_MSI_DATA_32		8	/* 16 bits of data for 32-bit devices */
424c609719bSwdenk #define PCI_MSI_DATA_64		12	/* 16 bits of data for 64-bit devices */
425c609719bSwdenk 
426c609719bSwdenk #define PCI_MAX_PCI_DEVICES	32
427c609719bSwdenk #define PCI_MAX_PCI_FUNCTIONS	8
428c609719bSwdenk 
42963cec581SEd Swarthout #define PCI_DCR		0x54    /* PCIe Device Control Register */
43063cec581SEd Swarthout #define PCI_DSR		0x56    /* PCIe Device Status Register */
43163cec581SEd Swarthout #define PCI_LSR		0x5e    /* PCIe Link Status Register */
432b03a466dSPrabhakar Kushwaha #define PCI_LCR		0x5c    /* PCIe Link Control Register */
43363cec581SEd Swarthout #define PCI_LTSSM	0x404   /* PCIe Link Training, Status State Machine */
43463cec581SEd Swarthout #define  PCI_LTSSM_L0	0x16    /* L0 state */
43563cec581SEd Swarthout 
436c609719bSwdenk /* Include the ID list */
437c609719bSwdenk 
438c609719bSwdenk #include <pci_ids.h>
439c609719bSwdenk 
44030e76d5eSKumar Gala #ifdef CONFIG_SYS_PCI_64BIT
44130e76d5eSKumar Gala typedef u64 pci_addr_t;
44230e76d5eSKumar Gala typedef u64 pci_size_t;
44330e76d5eSKumar Gala #else
44430e76d5eSKumar Gala typedef u32 pci_addr_t;
44530e76d5eSKumar Gala typedef u32 pci_size_t;
44630e76d5eSKumar Gala #endif
44730e76d5eSKumar Gala 
448c609719bSwdenk struct pci_region {
44930e76d5eSKumar Gala 	pci_addr_t bus_start;	/* Start on the bus */
45036f32675SBecky Bruce 	phys_addr_t phys_start;	/* Start in physical address space */
45130e76d5eSKumar Gala 	pci_size_t size;	/* Size */
452c609719bSwdenk 	unsigned long flags;	/* Resource flags */
453c609719bSwdenk 
45430e76d5eSKumar Gala 	pci_addr_t bus_lower;
455c609719bSwdenk };
456c609719bSwdenk 
457c609719bSwdenk #define PCI_REGION_MEM		0x00000000	/* PCI memory space */
458c609719bSwdenk #define PCI_REGION_IO		0x00000001	/* PCI IO space */
459c609719bSwdenk #define PCI_REGION_TYPE		0x00000001
460a179012eSKumar Gala #define PCI_REGION_PREFETCH	0x00000008	/* prefetchable PCI memory */
461c609719bSwdenk 
462ff4e66e9SKumar Gala #define PCI_REGION_SYS_MEMORY	0x00000100	/* System memory */
463c609719bSwdenk #define PCI_REGION_RO		0x00000200	/* Read-only memory */
464c609719bSwdenk 
465*bc3442aaSSimon Glass static inline void pci_set_region(struct pci_region *reg,
46630e76d5eSKumar Gala 				      pci_addr_t bus_start,
46736f32675SBecky Bruce 				      phys_addr_t phys_start,
46830e76d5eSKumar Gala 				      pci_size_t size,
469c609719bSwdenk 				      unsigned long flags) {
470c609719bSwdenk 	reg->bus_start	= bus_start;
471c609719bSwdenk 	reg->phys_start = phys_start;
472c609719bSwdenk 	reg->size	= size;
473c609719bSwdenk 	reg->flags	= flags;
474c609719bSwdenk }
475c609719bSwdenk 
476c609719bSwdenk typedef int pci_dev_t;
477c609719bSwdenk 
478c609719bSwdenk #define PCI_BUS(d)	(((d) >> 16) & 0xff)
479c609719bSwdenk #define PCI_DEV(d)	(((d) >> 11) & 0x1f)
480c609719bSwdenk #define PCI_FUNC(d)	(((d) >> 8) & 0x7)
481c609719bSwdenk #define PCI_BDF(b,d,f)	((b) << 16 | (d) << 11 | (f) << 8)
482c609719bSwdenk 
483c609719bSwdenk #define PCI_ANY_ID (~0)
484c609719bSwdenk 
485c609719bSwdenk struct pci_device_id {
486c609719bSwdenk 	unsigned int vendor, device;		/* Vendor and device ID or PCI_ANY_ID */
487c609719bSwdenk };
488c609719bSwdenk 
489c609719bSwdenk struct pci_controller;
490c609719bSwdenk 
491c609719bSwdenk struct pci_config_table {
492c609719bSwdenk 	unsigned int vendor, device;		/* Vendor and device ID or PCI_ANY_ID */
493c609719bSwdenk 	unsigned int class;			/* Class ID, or  PCI_ANY_ID */
494c609719bSwdenk 	unsigned int bus;			/* Bus number, or PCI_ANY_ID */
495c609719bSwdenk 	unsigned int dev;			/* Device number, or PCI_ANY_ID */
496c609719bSwdenk 	unsigned int func;			/* Function number, or PCI_ANY_ID */
497c609719bSwdenk 
498c609719bSwdenk 	void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
499c609719bSwdenk 			      struct pci_config_table *);
500c609719bSwdenk 	unsigned long priv[3];
501c609719bSwdenk };
502c609719bSwdenk 
503993a2275SWolfgang Denk extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
504c609719bSwdenk 				   struct pci_config_table *);
505c609719bSwdenk extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
506c609719bSwdenk 				      struct pci_config_table *);
507c609719bSwdenk 
508c609719bSwdenk #define MAX_PCI_REGIONS		7
509c609719bSwdenk 
510fd6646c0SAnton Vorontsov #define INDIRECT_TYPE_NO_PCIE_LINK	1
511fd6646c0SAnton Vorontsov 
512c609719bSwdenk /*
513c609719bSwdenk  * Structure of a PCI controller (host bridge)
514c609719bSwdenk  */
515c609719bSwdenk struct pci_controller {
516c609719bSwdenk 	struct pci_controller *next;
517c609719bSwdenk 
518c609719bSwdenk 	int first_busno;
519c609719bSwdenk 	int last_busno;
520c609719bSwdenk 
521c609719bSwdenk 	volatile unsigned int *cfg_addr;
522c609719bSwdenk 	volatile unsigned char *cfg_data;
523c609719bSwdenk 
524fd6646c0SAnton Vorontsov 	int indirect_type;
525fd6646c0SAnton Vorontsov 
526c609719bSwdenk 	struct pci_region regions[MAX_PCI_REGIONS];
527c609719bSwdenk 	int region_count;
528c609719bSwdenk 
529c609719bSwdenk 	struct pci_config_table *config_table;
530c609719bSwdenk 
531c609719bSwdenk 	void (*fixup_irq)(struct pci_controller *, pci_dev_t);
532c609719bSwdenk 
533c609719bSwdenk 	/* Low-level architecture-dependent routines */
534c609719bSwdenk 	int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
535c609719bSwdenk 	int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
536c609719bSwdenk 	int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
537c609719bSwdenk 	int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
538c609719bSwdenk 	int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
539c609719bSwdenk 	int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
540c609719bSwdenk 
541c609719bSwdenk 	/* Used by auto config */
542a179012eSKumar Gala 	struct pci_region *pci_mem, *pci_io, *pci_prefetch;
543c609719bSwdenk 
544c609719bSwdenk 	/* Used by ppc405 autoconfig*/
545c609719bSwdenk 	struct pci_region *pci_fb;
546c7de829cSwdenk 	int current_busno;
54710fa8d7cSLeo Liu 
54810fa8d7cSLeo Liu 	void *priv_data;
549c609719bSwdenk };
550c609719bSwdenk 
551*bc3442aaSSimon Glass static inline void pci_set_ops(struct pci_controller *hose,
552c609719bSwdenk 				   int (*read_byte)(struct pci_controller*,
553c609719bSwdenk 						    pci_dev_t, int where, u8 *),
554c609719bSwdenk 				   int (*read_word)(struct pci_controller*,
555c609719bSwdenk 						    pci_dev_t, int where, u16 *),
556c609719bSwdenk 				   int (*read_dword)(struct pci_controller*,
557c609719bSwdenk 						     pci_dev_t, int where, u32 *),
558c609719bSwdenk 				   int (*write_byte)(struct pci_controller*,
559c609719bSwdenk 						     pci_dev_t, int where, u8),
560c609719bSwdenk 				   int (*write_word)(struct pci_controller*,
561c609719bSwdenk 						     pci_dev_t, int where, u16),
562c609719bSwdenk 				   int (*write_dword)(struct pci_controller*,
563c609719bSwdenk 						      pci_dev_t, int where, u32)) {
564c609719bSwdenk 	hose->read_byte   = read_byte;
565c609719bSwdenk 	hose->read_word   = read_word;
566c609719bSwdenk 	hose->read_dword  = read_dword;
567c609719bSwdenk 	hose->write_byte  = write_byte;
568c609719bSwdenk 	hose->write_word  = write_word;
569c609719bSwdenk 	hose->write_dword = write_dword;
570c609719bSwdenk }
571c609719bSwdenk 
572842033e6SGabor Juhos #ifdef CONFIG_PCI_INDIRECT_BRIDGE
573c609719bSwdenk extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
574842033e6SGabor Juhos #endif
575c609719bSwdenk 
57636f32675SBecky Bruce extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
57730e76d5eSKumar Gala 					pci_addr_t addr, unsigned long flags);
57830e76d5eSKumar Gala extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
57936f32675SBecky Bruce 					phys_addr_t addr, unsigned long flags);
580c609719bSwdenk 
581c609719bSwdenk #define pci_phys_to_bus(dev, addr, flags) \
582c609719bSwdenk 	pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
583c609719bSwdenk #define pci_bus_to_phys(dev, addr, flags) \
584c609719bSwdenk 	pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
585c609719bSwdenk 
5866e61fae4SBecky Bruce #define pci_virt_to_bus(dev, addr, flags) \
5876e61fae4SBecky Bruce 	pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
5886e61fae4SBecky Bruce 			     (virt_to_phys(addr)), (flags))
5896e61fae4SBecky Bruce #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
5906e61fae4SBecky Bruce 	map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
5916e61fae4SBecky Bruce 					 (addr), (flags)), \
5926e61fae4SBecky Bruce 		    (len), (map_flags))
5936e61fae4SBecky Bruce 
5946e61fae4SBecky Bruce #define pci_phys_to_mem(dev, addr) \
5956e61fae4SBecky Bruce 	pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
5966e61fae4SBecky Bruce #define pci_mem_to_phys(dev, addr) \
5976e61fae4SBecky Bruce 	pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
598c609719bSwdenk #define pci_phys_to_io(dev, addr)  pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
599c609719bSwdenk #define pci_io_to_phys(dev, addr)  pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
600c609719bSwdenk 
6016e61fae4SBecky Bruce #define pci_virt_to_mem(dev, addr) \
6026e61fae4SBecky Bruce 	pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
6036e61fae4SBecky Bruce #define pci_mem_to_virt(dev, addr, len, map_flags) \
6046e61fae4SBecky Bruce 	pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
6056e61fae4SBecky Bruce #define pci_virt_to_io(dev, addr) \
6066e61fae4SBecky Bruce 	pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
6076e61fae4SBecky Bruce #define pci_io_to_virt(dev, addr, len, map_flags) \
6086e61fae4SBecky Bruce 	pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
6096e61fae4SBecky Bruce 
610c609719bSwdenk extern int pci_hose_read_config_byte(struct pci_controller *hose,
611c609719bSwdenk 				     pci_dev_t dev, int where, u8 *val);
612c609719bSwdenk extern int pci_hose_read_config_word(struct pci_controller *hose,
613c609719bSwdenk 				     pci_dev_t dev, int where, u16 *val);
614c609719bSwdenk extern int pci_hose_read_config_dword(struct pci_controller *hose,
615c609719bSwdenk 				      pci_dev_t dev, int where, u32 *val);
616c609719bSwdenk extern int pci_hose_write_config_byte(struct pci_controller *hose,
617c609719bSwdenk 				      pci_dev_t dev, int where, u8 val);
618c609719bSwdenk extern int pci_hose_write_config_word(struct pci_controller *hose,
619c609719bSwdenk 				      pci_dev_t dev, int where, u16 val);
620c609719bSwdenk extern int pci_hose_write_config_dword(struct pci_controller *hose,
621c609719bSwdenk 				       pci_dev_t dev, int where, u32 val);
622c609719bSwdenk 
623c609719bSwdenk extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
624c609719bSwdenk extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
625c609719bSwdenk extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
626c609719bSwdenk extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
627c609719bSwdenk extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
628c609719bSwdenk extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
629c609719bSwdenk 
630c609719bSwdenk extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
631c609719bSwdenk 					       pci_dev_t dev, int where, u8 *val);
632c609719bSwdenk extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
633c609719bSwdenk 					       pci_dev_t dev, int where, u16 *val);
634c609719bSwdenk extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
635c609719bSwdenk 						pci_dev_t dev, int where, u8 val);
636c609719bSwdenk extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
637c609719bSwdenk 						pci_dev_t dev, int where, u16 val);
638c609719bSwdenk 
6396e61fae4SBecky Bruce extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
640c609719bSwdenk extern void pci_register_hose(struct pci_controller* hose);
641c609719bSwdenk extern struct pci_controller* pci_bus_to_hose(int bus);
6423a0e3c27SKumar Gala extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
643c609719bSwdenk 
644c609719bSwdenk extern int pci_hose_scan(struct pci_controller *hose);
645c609719bSwdenk extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
646c609719bSwdenk 
647c609719bSwdenk extern void pciauto_region_init(struct pci_region* res);
64830e76d5eSKumar Gala extern void pciauto_region_align(struct pci_region *res, pci_size_t size);
64930e76d5eSKumar Gala extern int pciauto_region_allocate(struct pci_region* res, pci_size_t size, pci_addr_t *bar);
650c609719bSwdenk extern void pciauto_setup_device(struct pci_controller *hose,
651c609719bSwdenk 				 pci_dev_t dev, int bars_num,
652c609719bSwdenk 				 struct pci_region *mem,
653a179012eSKumar Gala 				 struct pci_region *prefetch,
654c609719bSwdenk 				 struct pci_region *io);
655a3a70725SLinus Walleij extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
656a3a70725SLinus Walleij 				 pci_dev_t dev, int sub_bus);
657a3a70725SLinus Walleij extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
658a3a70725SLinus Walleij 				 pci_dev_t dev, int sub_bus);
659a1e47b66SLinus Walleij extern void pciauto_config_init(struct pci_controller *hose);
660a3a70725SLinus Walleij extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
661c609719bSwdenk 
662c609719bSwdenk extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
663c609719bSwdenk extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
6647a8e9bedSwdenk extern pci_dev_t pci_find_class(int wanted_class, int wanted_sub_code,
6657a8e9bedSwdenk 				int wanted_prog_if, int index);
666c609719bSwdenk 
667c609719bSwdenk extern int pci_hose_config_device(struct pci_controller *hose,
668c609719bSwdenk 				  pci_dev_t dev,
669c609719bSwdenk 				  unsigned long io,
67030e76d5eSKumar Gala 				  pci_addr_t mem,
671c609719bSwdenk 				  unsigned long command);
672c609719bSwdenk 
673983eb9d1SPeter Tyser const char * pci_class_str(u8 class);
674cc2a8c77SAnton Vorontsov int pci_last_busno(void);
675cc2a8c77SAnton Vorontsov 
676c609719bSwdenk #ifdef CONFIG_MPC824X
677c609719bSwdenk extern void pci_mpc824x_init (struct pci_controller *hose);
678c609719bSwdenk #endif
679c609719bSwdenk 
68013a7fcdfSJon Loeliger #ifdef CONFIG_MPC85xx
68113a7fcdfSJon Loeliger extern void pci_mpc85xx_init (struct pci_controller *hose);
68213a7fcdfSJon Loeliger #endif
683c609719bSwdenk #endif	/* _PCI_H */
684