1c609719bSwdenk /* 2c609719bSwdenk * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com> 3c609719bSwdenk * Andreas Heppel <aheppel@sysgo.de> 4c609719bSwdenk * 5c609719bSwdenk * (C) Copyright 2002 6c609719bSwdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 7c609719bSwdenk * 81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 9c609719bSwdenk */ 10c609719bSwdenk 11c609719bSwdenk #ifndef _PCI_H 12c609719bSwdenk #define _PCI_H 13c609719bSwdenk 14c609719bSwdenk /* 15c609719bSwdenk * Under PCI, each device has 256 bytes of configuration address space, 16c609719bSwdenk * of which the first 64 bytes are standardized as follows: 17c609719bSwdenk */ 18c609719bSwdenk #define PCI_VENDOR_ID 0x00 /* 16 bits */ 19c609719bSwdenk #define PCI_DEVICE_ID 0x02 /* 16 bits */ 20c609719bSwdenk #define PCI_COMMAND 0x04 /* 16 bits */ 21c609719bSwdenk #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 22c609719bSwdenk #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 23c609719bSwdenk #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 24c609719bSwdenk #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 25c609719bSwdenk #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 26c609719bSwdenk #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 27c609719bSwdenk #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 28c609719bSwdenk #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 29c609719bSwdenk #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 30c609719bSwdenk #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 31c609719bSwdenk 32c609719bSwdenk #define PCI_STATUS 0x06 /* 16 bits */ 33c609719bSwdenk #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 34c609719bSwdenk #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */ 35c609719bSwdenk #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 36c609719bSwdenk #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 37c609719bSwdenk #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 38c609719bSwdenk #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 39c609719bSwdenk #define PCI_STATUS_DEVSEL_FAST 0x000 40c609719bSwdenk #define PCI_STATUS_DEVSEL_MEDIUM 0x200 41c609719bSwdenk #define PCI_STATUS_DEVSEL_SLOW 0x400 42c609719bSwdenk #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 43c609719bSwdenk #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 44c609719bSwdenk #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 45c609719bSwdenk #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 46c609719bSwdenk #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 47c609719bSwdenk 48c609719bSwdenk #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 49c609719bSwdenk revision */ 50c609719bSwdenk #define PCI_REVISION_ID 0x08 /* Revision ID */ 51c609719bSwdenk #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 52c609719bSwdenk #define PCI_CLASS_DEVICE 0x0a /* Device class */ 53c609719bSwdenk #define PCI_CLASS_CODE 0x0b /* Device class code */ 5455ae10f8SBill Richardson #define PCI_CLASS_CODE_TOO_OLD 0x00 5555ae10f8SBill Richardson #define PCI_CLASS_CODE_STORAGE 0x01 5655ae10f8SBill Richardson #define PCI_CLASS_CODE_NETWORK 0x02 5755ae10f8SBill Richardson #define PCI_CLASS_CODE_DISPLAY 0x03 5855ae10f8SBill Richardson #define PCI_CLASS_CODE_MULTIMEDIA 0x04 5955ae10f8SBill Richardson #define PCI_CLASS_CODE_MEMORY 0x05 6055ae10f8SBill Richardson #define PCI_CLASS_CODE_BRIDGE 0x06 6155ae10f8SBill Richardson #define PCI_CLASS_CODE_COMM 0x07 6255ae10f8SBill Richardson #define PCI_CLASS_CODE_PERIPHERAL 0x08 6355ae10f8SBill Richardson #define PCI_CLASS_CODE_INPUT 0x09 6455ae10f8SBill Richardson #define PCI_CLASS_CODE_DOCKING 0x0A 6555ae10f8SBill Richardson #define PCI_CLASS_CODE_PROCESSOR 0x0B 6655ae10f8SBill Richardson #define PCI_CLASS_CODE_SERIAL 0x0C 6755ae10f8SBill Richardson #define PCI_CLASS_CODE_WIRELESS 0x0D 6855ae10f8SBill Richardson #define PCI_CLASS_CODE_I2O 0x0E 6955ae10f8SBill Richardson #define PCI_CLASS_CODE_SATELLITE 0x0F 7055ae10f8SBill Richardson #define PCI_CLASS_CODE_CRYPTO 0x10 7155ae10f8SBill Richardson #define PCI_CLASS_CODE_DATA 0x11 7255ae10f8SBill Richardson /* Base Class 0x12 - 0xFE is reserved */ 7355ae10f8SBill Richardson #define PCI_CLASS_CODE_OTHER 0xFF 7455ae10f8SBill Richardson 75c609719bSwdenk #define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */ 7655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00 7755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01 7855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00 7955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01 8055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02 8155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03 8255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04 8355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05 8455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06 8555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07 8655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80 8755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00 8855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01 8955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02 9055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03 9155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04 9255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05 9355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06 9455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80 9555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00 9655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01 9755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02 9855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80 9955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00 10055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01 10155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02 10255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80 10355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00 10455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01 10555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80 10655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00 10755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01 10855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02 10955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03 11055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04 11155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05 11255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06 11355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07 11455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08 11555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09 11655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A 11755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80 11855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00 11955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01 12055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02 12155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03 12255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04 12355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05 12455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80 12555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00 12655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01 12755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02 12855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03 12955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04 13055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05 13155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80 13255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00 13355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01 13455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02 13555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03 13655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04 13755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80 13855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00 13955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80 14055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00 14155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01 14255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02 14355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10 14455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20 14555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30 14655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40 14755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00 14855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01 14955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02 15055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03 15155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04 15255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05 15355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06 15455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07 15555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08 15655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09 15755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00 15855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01 15955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10 16055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11 16155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12 16255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20 16355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21 16455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80 16555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00 16655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01 16755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02 16855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03 16955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04 17055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00 17155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10 17255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80 17355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00 17455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01 17555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10 17655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20 17755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80 178c609719bSwdenk 179c609719bSwdenk #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 180c609719bSwdenk #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 181c609719bSwdenk #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 182c609719bSwdenk #define PCI_HEADER_TYPE_NORMAL 0 183c609719bSwdenk #define PCI_HEADER_TYPE_BRIDGE 1 184c609719bSwdenk #define PCI_HEADER_TYPE_CARDBUS 2 185c609719bSwdenk 186c609719bSwdenk #define PCI_BIST 0x0f /* 8 bits */ 187c609719bSwdenk #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 188c609719bSwdenk #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 189c609719bSwdenk #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 190c609719bSwdenk 191c609719bSwdenk /* 192c609719bSwdenk * Base addresses specify locations in memory or I/O space. 193c609719bSwdenk * Decoded size can be determined by writing a value of 194c609719bSwdenk * 0xffffffff to the register, and reading it back. Only 195c609719bSwdenk * 1 bits are decoded. 196c609719bSwdenk */ 197c609719bSwdenk #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 198c609719bSwdenk #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 199c609719bSwdenk #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 200c609719bSwdenk #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 201c609719bSwdenk #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 202c609719bSwdenk #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 203c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 204c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_IO 0x01 205c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 206c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 207c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 208c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 209c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 210c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 21130e76d5eSKumar Gala #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL) 21230e76d5eSKumar Gala #define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL) 213c609719bSwdenk /* bit 1 is reserved if address_space = 1 */ 214c609719bSwdenk 215c609719bSwdenk /* Header type 0 (normal devices) */ 216c609719bSwdenk #define PCI_CARDBUS_CIS 0x28 217c609719bSwdenk #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 218c609719bSwdenk #define PCI_SUBSYSTEM_ID 0x2e 219c609719bSwdenk #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 220c609719bSwdenk #define PCI_ROM_ADDRESS_ENABLE 0x01 22130e76d5eSKumar Gala #define PCI_ROM_ADDRESS_MASK (~0x7ffULL) 222c609719bSwdenk 223c609719bSwdenk #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 224c609719bSwdenk 225c609719bSwdenk /* 0x35-0x3b are reserved */ 226c609719bSwdenk #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 227c609719bSwdenk #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 228c609719bSwdenk #define PCI_MIN_GNT 0x3e /* 8 bits */ 229c609719bSwdenk #define PCI_MAX_LAT 0x3f /* 8 bits */ 230c609719bSwdenk 231c609719bSwdenk /* Header type 1 (PCI-to-PCI bridges) */ 232c609719bSwdenk #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 233c609719bSwdenk #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 234c609719bSwdenk #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 235c609719bSwdenk #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 236c609719bSwdenk #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 237c609719bSwdenk #define PCI_IO_LIMIT 0x1d 238c609719bSwdenk #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */ 239c609719bSwdenk #define PCI_IO_RANGE_TYPE_16 0x00 240c609719bSwdenk #define PCI_IO_RANGE_TYPE_32 0x01 241c609719bSwdenk #define PCI_IO_RANGE_MASK ~0x0f 242c609719bSwdenk #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 243c609719bSwdenk #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 244c609719bSwdenk #define PCI_MEMORY_LIMIT 0x22 245c609719bSwdenk #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f 246c609719bSwdenk #define PCI_MEMORY_RANGE_MASK ~0x0f 247c609719bSwdenk #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 248c609719bSwdenk #define PCI_PREF_MEMORY_LIMIT 0x26 249c609719bSwdenk #define PCI_PREF_RANGE_TYPE_MASK 0x0f 250c609719bSwdenk #define PCI_PREF_RANGE_TYPE_32 0x00 251c609719bSwdenk #define PCI_PREF_RANGE_TYPE_64 0x01 252c609719bSwdenk #define PCI_PREF_RANGE_MASK ~0x0f 253c609719bSwdenk #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 254c609719bSwdenk #define PCI_PREF_LIMIT_UPPER32 0x2c 255c609719bSwdenk #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 256c609719bSwdenk #define PCI_IO_LIMIT_UPPER16 0x32 257c609719bSwdenk /* 0x34 same as for htype 0 */ 258c609719bSwdenk /* 0x35-0x3b is reserved */ 259c609719bSwdenk #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 260c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 261c609719bSwdenk #define PCI_BRIDGE_CONTROL 0x3e 262c609719bSwdenk #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 263c609719bSwdenk #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 264c609719bSwdenk #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */ 265c609719bSwdenk #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 266c609719bSwdenk #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 267c609719bSwdenk #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 268c609719bSwdenk #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 269c609719bSwdenk 270c157d8e2SStefan Roese /* From 440ep */ 271c157d8e2SStefan Roese #define PCI_ERREN 0x48 /* Error Enable */ 272c157d8e2SStefan Roese #define PCI_ERRSTS 0x49 /* Error Status */ 273c157d8e2SStefan Roese #define PCI_BRDGOPT1 0x4A /* PCI Bridge Options 1 */ 274c157d8e2SStefan Roese #define PCI_PLBSESR0 0x4C /* PCI PLB Slave Error Syndrome 0 */ 275c157d8e2SStefan Roese #define PCI_PLBSESR1 0x50 /* PCI PLB Slave Error Syndrome 1 */ 276c157d8e2SStefan Roese #define PCI_PLBSEAR 0x54 /* PCI PLB Slave Error Address */ 277c157d8e2SStefan Roese #define PCI_CAPID 0x58 /* Capability Identifier */ 278c157d8e2SStefan Roese #define PCI_NEXTITEMPTR 0x59 /* Next Item Pointer */ 279c157d8e2SStefan Roese #define PCI_PMC 0x5A /* Power Management Capabilities */ 280c157d8e2SStefan Roese #define PCI_PMCSR 0x5C /* Power Management Control Status */ 281c157d8e2SStefan Roese #define PCI_PMCSRBSE 0x5E /* PMCSR PCI to PCI Bridge Support Extensions */ 282c157d8e2SStefan Roese #define PCI_BRDGOPT2 0x60 /* PCI Bridge Options 2 */ 283c157d8e2SStefan Roese #define PCI_PMSCRR 0x64 /* Power Management State Change Request Re. */ 284c157d8e2SStefan Roese 285c609719bSwdenk /* Header type 2 (CardBus bridges) */ 286c609719bSwdenk #define PCI_CB_CAPABILITY_LIST 0x14 287c609719bSwdenk /* 0x15 reserved */ 288c609719bSwdenk #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 289c609719bSwdenk #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 290c609719bSwdenk #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 291c609719bSwdenk #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 292c609719bSwdenk #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 293c609719bSwdenk #define PCI_CB_MEMORY_BASE_0 0x1c 294c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_0 0x20 295c609719bSwdenk #define PCI_CB_MEMORY_BASE_1 0x24 296c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_1 0x28 297c609719bSwdenk #define PCI_CB_IO_BASE_0 0x2c 298c609719bSwdenk #define PCI_CB_IO_BASE_0_HI 0x2e 299c609719bSwdenk #define PCI_CB_IO_LIMIT_0 0x30 300c609719bSwdenk #define PCI_CB_IO_LIMIT_0_HI 0x32 301c609719bSwdenk #define PCI_CB_IO_BASE_1 0x34 302c609719bSwdenk #define PCI_CB_IO_BASE_1_HI 0x36 303c609719bSwdenk #define PCI_CB_IO_LIMIT_1 0x38 304c609719bSwdenk #define PCI_CB_IO_LIMIT_1_HI 0x3a 305c609719bSwdenk #define PCI_CB_IO_RANGE_MASK ~0x03 306c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 307c609719bSwdenk #define PCI_CB_BRIDGE_CONTROL 0x3e 308c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 309c609719bSwdenk #define PCI_CB_BRIDGE_CTL_SERR 0x02 310c609719bSwdenk #define PCI_CB_BRIDGE_CTL_ISA 0x04 311c609719bSwdenk #define PCI_CB_BRIDGE_CTL_VGA 0x08 312c609719bSwdenk #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 313c609719bSwdenk #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 314c609719bSwdenk #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 315c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 316c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 317c609719bSwdenk #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 318c609719bSwdenk #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 319c609719bSwdenk #define PCI_CB_SUBSYSTEM_ID 0x42 320c609719bSwdenk #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 321c609719bSwdenk /* 0x48-0x7f reserved */ 322c609719bSwdenk 323c609719bSwdenk /* Capability lists */ 324c609719bSwdenk 325c609719bSwdenk #define PCI_CAP_LIST_ID 0 /* Capability ID */ 326c609719bSwdenk #define PCI_CAP_ID_PM 0x01 /* Power Management */ 327c609719bSwdenk #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 328c609719bSwdenk #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 329c609719bSwdenk #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 330c609719bSwdenk #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 331c609719bSwdenk #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 3328295b944SKumar Gala #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ 333c609719bSwdenk #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 334c609719bSwdenk #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 335c609719bSwdenk #define PCI_CAP_SIZEOF 4 336c609719bSwdenk 337c609719bSwdenk /* Power Management Registers */ 338c609719bSwdenk 339c609719bSwdenk #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 340c609719bSwdenk #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 341c609719bSwdenk #define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */ 342c609719bSwdenk #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 343c609719bSwdenk #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 344c609719bSwdenk #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 345c609719bSwdenk #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 346c609719bSwdenk #define PCI_PM_CTRL 4 /* PM control and status register */ 347c609719bSwdenk #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 348c609719bSwdenk #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 349c609719bSwdenk #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 350c609719bSwdenk #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 351c609719bSwdenk #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 352c609719bSwdenk #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 353c609719bSwdenk #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 354c609719bSwdenk #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 355c609719bSwdenk #define PCI_PM_DATA_REGISTER 7 /* (??) */ 356c609719bSwdenk #define PCI_PM_SIZEOF 8 357c609719bSwdenk 358c609719bSwdenk /* AGP registers */ 359c609719bSwdenk 360c609719bSwdenk #define PCI_AGP_VERSION 2 /* BCD version number */ 361c609719bSwdenk #define PCI_AGP_RFU 3 /* Rest of capability flags */ 362c609719bSwdenk #define PCI_AGP_STATUS 4 /* Status register */ 363c609719bSwdenk #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 364c609719bSwdenk #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 365c609719bSwdenk #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 366c609719bSwdenk #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 367c609719bSwdenk #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 368c609719bSwdenk #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 369c609719bSwdenk #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 370c609719bSwdenk #define PCI_AGP_COMMAND 8 /* Control register */ 371c609719bSwdenk #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 372c609719bSwdenk #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 373c609719bSwdenk #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 374c609719bSwdenk #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 375c609719bSwdenk #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 376c609719bSwdenk #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 377c609719bSwdenk #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */ 378c609719bSwdenk #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */ 379c609719bSwdenk #define PCI_AGP_SIZEOF 12 380c609719bSwdenk 381f0e6f57fSMatthew McClintock /* PCI-X registers */ 382f0e6f57fSMatthew McClintock 383f0e6f57fSMatthew McClintock #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 384f0e6f57fSMatthew McClintock #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 385f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */ 386f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */ 387f0e6f57fSMatthew McClintock #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 388f0e6f57fSMatthew McClintock 389f0e6f57fSMatthew McClintock 390c609719bSwdenk /* Slot Identification */ 391c609719bSwdenk 392c609719bSwdenk #define PCI_SID_ESR 2 /* Expansion Slot Register */ 393c609719bSwdenk #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 394c609719bSwdenk #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 395c609719bSwdenk #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 396c609719bSwdenk 397c609719bSwdenk /* Message Signalled Interrupts registers */ 398c609719bSwdenk 399c609719bSwdenk #define PCI_MSI_FLAGS 2 /* Various flags */ 400c609719bSwdenk #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */ 401c609719bSwdenk #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */ 402c609719bSwdenk #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */ 403c609719bSwdenk #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */ 404c609719bSwdenk #define PCI_MSI_RFU 3 /* Rest of capability flags */ 405c609719bSwdenk #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 406c609719bSwdenk #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 407c609719bSwdenk #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 408c609719bSwdenk #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 409c609719bSwdenk 410c609719bSwdenk #define PCI_MAX_PCI_DEVICES 32 411c609719bSwdenk #define PCI_MAX_PCI_FUNCTIONS 8 412c609719bSwdenk 413287df01eSZhao Qiang #define PCI_FIND_CAP_TTL 0x48 414287df01eSZhao Qiang #define CAP_START_POS 0x40 415287df01eSZhao Qiang 416c609719bSwdenk /* Include the ID list */ 417c609719bSwdenk 418c609719bSwdenk #include <pci_ids.h> 419c609719bSwdenk 420fa5cec03SPaul Burton #ifndef __ASSEMBLY__ 421fa5cec03SPaul Burton 42230e76d5eSKumar Gala #ifdef CONFIG_SYS_PCI_64BIT 42330e76d5eSKumar Gala typedef u64 pci_addr_t; 42430e76d5eSKumar Gala typedef u64 pci_size_t; 42530e76d5eSKumar Gala #else 42630e76d5eSKumar Gala typedef u32 pci_addr_t; 42730e76d5eSKumar Gala typedef u32 pci_size_t; 42830e76d5eSKumar Gala #endif 42930e76d5eSKumar Gala 430c609719bSwdenk struct pci_region { 43130e76d5eSKumar Gala pci_addr_t bus_start; /* Start on the bus */ 43236f32675SBecky Bruce phys_addr_t phys_start; /* Start in physical address space */ 43330e76d5eSKumar Gala pci_size_t size; /* Size */ 434c609719bSwdenk unsigned long flags; /* Resource flags */ 435c609719bSwdenk 43630e76d5eSKumar Gala pci_addr_t bus_lower; 437c609719bSwdenk }; 438c609719bSwdenk 439c609719bSwdenk #define PCI_REGION_MEM 0x00000000 /* PCI memory space */ 440c609719bSwdenk #define PCI_REGION_IO 0x00000001 /* PCI IO space */ 441c609719bSwdenk #define PCI_REGION_TYPE 0x00000001 442a179012eSKumar Gala #define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */ 443c609719bSwdenk 444ff4e66e9SKumar Gala #define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */ 445c609719bSwdenk #define PCI_REGION_RO 0x00000200 /* Read-only memory */ 446c609719bSwdenk 447bc3442aaSSimon Glass static inline void pci_set_region(struct pci_region *reg, 44830e76d5eSKumar Gala pci_addr_t bus_start, 44936f32675SBecky Bruce phys_addr_t phys_start, 45030e76d5eSKumar Gala pci_size_t size, 451c609719bSwdenk unsigned long flags) { 452c609719bSwdenk reg->bus_start = bus_start; 453c609719bSwdenk reg->phys_start = phys_start; 454c609719bSwdenk reg->size = size; 455c609719bSwdenk reg->flags = flags; 456c609719bSwdenk } 457c609719bSwdenk 458c609719bSwdenk typedef int pci_dev_t; 459c609719bSwdenk 460c609719bSwdenk #define PCI_BUS(d) (((d) >> 16) & 0xff) 461c609719bSwdenk #define PCI_DEV(d) (((d) >> 11) & 0x1f) 462c609719bSwdenk #define PCI_FUNC(d) (((d) >> 8) & 0x7) 463ff3e077bSSimon Glass #define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8) 464ff3e077bSSimon Glass #define PCI_MASK_BUS(bdf) ((bdf) & 0xffff) 465ff3e077bSSimon Glass #define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn)) 466ff3e077bSSimon Glass #define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f)) 467ff3e077bSSimon Glass #define PCI_VENDEV(v, d) (((v) << 16) | (d)) 468c609719bSwdenk #define PCI_ANY_ID (~0) 469c609719bSwdenk 470c609719bSwdenk struct pci_device_id { 471c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 472*aba92962SSimon Glass unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */ 473*aba92962SSimon Glass unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */ 474*aba92962SSimon Glass unsigned long driver_data; /* Data private to the driver */ 475c609719bSwdenk }; 476c609719bSwdenk 477c609719bSwdenk struct pci_controller; 478c609719bSwdenk 479c609719bSwdenk struct pci_config_table { 480c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 481c609719bSwdenk unsigned int class; /* Class ID, or PCI_ANY_ID */ 482c609719bSwdenk unsigned int bus; /* Bus number, or PCI_ANY_ID */ 483c609719bSwdenk unsigned int dev; /* Device number, or PCI_ANY_ID */ 484c609719bSwdenk unsigned int func; /* Function number, or PCI_ANY_ID */ 485c609719bSwdenk 486c609719bSwdenk void (*config_device)(struct pci_controller* hose, pci_dev_t dev, 487c609719bSwdenk struct pci_config_table *); 488c609719bSwdenk unsigned long priv[3]; 489c609719bSwdenk }; 490c609719bSwdenk 491993a2275SWolfgang Denk extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev, 492c609719bSwdenk struct pci_config_table *); 493c609719bSwdenk extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev, 494c609719bSwdenk struct pci_config_table *); 495c609719bSwdenk 496c609719bSwdenk #define MAX_PCI_REGIONS 7 497c609719bSwdenk 498fd6646c0SAnton Vorontsov #define INDIRECT_TYPE_NO_PCIE_LINK 1 499fd6646c0SAnton Vorontsov 500c609719bSwdenk /* 501c609719bSwdenk * Structure of a PCI controller (host bridge) 502c609719bSwdenk */ 503c609719bSwdenk struct pci_controller { 504ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI 505ff3e077bSSimon Glass struct udevice *bus; 506ff3e077bSSimon Glass struct udevice *ctlr; 507ff3e077bSSimon Glass #else 508c609719bSwdenk struct pci_controller *next; 509ff3e077bSSimon Glass #endif 510c609719bSwdenk 511c609719bSwdenk int first_busno; 512c609719bSwdenk int last_busno; 513c609719bSwdenk 514c609719bSwdenk volatile unsigned int *cfg_addr; 515c609719bSwdenk volatile unsigned char *cfg_data; 516c609719bSwdenk 517fd6646c0SAnton Vorontsov int indirect_type; 518fd6646c0SAnton Vorontsov 519aec241dfSSimon Glass /* 520aec241dfSSimon Glass * TODO(sjg@chromium.org): With driver model we use struct 521aec241dfSSimon Glass * pci_controller for both the controller and any bridge devices 522aec241dfSSimon Glass * attached to it. But there is only one region list and it is in the 523aec241dfSSimon Glass * top-level controller. 524aec241dfSSimon Glass * 525aec241dfSSimon Glass * This could be changed so that struct pci_controller is only used 526aec241dfSSimon Glass * for PCI controllers and a separate UCLASS (or perhaps 527aec241dfSSimon Glass * UCLASS_PCI_GENERIC) is used for bridges. 528aec241dfSSimon Glass */ 529c609719bSwdenk struct pci_region regions[MAX_PCI_REGIONS]; 530c609719bSwdenk int region_count; 531c609719bSwdenk 532c609719bSwdenk struct pci_config_table *config_table; 533c609719bSwdenk 534c609719bSwdenk void (*fixup_irq)(struct pci_controller *, pci_dev_t); 535ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 536c609719bSwdenk /* Low-level architecture-dependent routines */ 537c609719bSwdenk int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *); 538c609719bSwdenk int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *); 539c609719bSwdenk int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *); 540c609719bSwdenk int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8); 541c609719bSwdenk int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16); 542c609719bSwdenk int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32); 543ff3e077bSSimon Glass #endif 544c609719bSwdenk 545c609719bSwdenk /* Used by auto config */ 546a179012eSKumar Gala struct pci_region *pci_mem, *pci_io, *pci_prefetch; 547c609719bSwdenk 548c609719bSwdenk /* Used by ppc405 autoconfig*/ 549c609719bSwdenk struct pci_region *pci_fb; 550ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 551c7de829cSwdenk int current_busno; 55210fa8d7cSLeo Liu 55310fa8d7cSLeo Liu void *priv_data; 554ff3e077bSSimon Glass #endif 555c609719bSwdenk }; 556c609719bSwdenk 557ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 558bc3442aaSSimon Glass static inline void pci_set_ops(struct pci_controller *hose, 559c609719bSwdenk int (*read_byte)(struct pci_controller*, 560c609719bSwdenk pci_dev_t, int where, u8 *), 561c609719bSwdenk int (*read_word)(struct pci_controller*, 562c609719bSwdenk pci_dev_t, int where, u16 *), 563c609719bSwdenk int (*read_dword)(struct pci_controller*, 564c609719bSwdenk pci_dev_t, int where, u32 *), 565c609719bSwdenk int (*write_byte)(struct pci_controller*, 566c609719bSwdenk pci_dev_t, int where, u8), 567c609719bSwdenk int (*write_word)(struct pci_controller*, 568c609719bSwdenk pci_dev_t, int where, u16), 569c609719bSwdenk int (*write_dword)(struct pci_controller*, 570c609719bSwdenk pci_dev_t, int where, u32)) { 571c609719bSwdenk hose->read_byte = read_byte; 572c609719bSwdenk hose->read_word = read_word; 573c609719bSwdenk hose->read_dword = read_dword; 574c609719bSwdenk hose->write_byte = write_byte; 575c609719bSwdenk hose->write_word = write_word; 576c609719bSwdenk hose->write_dword = write_dword; 577c609719bSwdenk } 578ff3e077bSSimon Glass #endif 579c609719bSwdenk 580842033e6SGabor Juhos #ifdef CONFIG_PCI_INDIRECT_BRIDGE 581c609719bSwdenk extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data); 582842033e6SGabor Juhos #endif 583c609719bSwdenk 58436f32675SBecky Bruce extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose, 58530e76d5eSKumar Gala pci_addr_t addr, unsigned long flags); 58630e76d5eSKumar Gala extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose, 58736f32675SBecky Bruce phys_addr_t addr, unsigned long flags); 588c609719bSwdenk 589c609719bSwdenk #define pci_phys_to_bus(dev, addr, flags) \ 590c609719bSwdenk pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 591c609719bSwdenk #define pci_bus_to_phys(dev, addr, flags) \ 592c609719bSwdenk pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 593c609719bSwdenk 5946e61fae4SBecky Bruce #define pci_virt_to_bus(dev, addr, flags) \ 5956e61fae4SBecky Bruce pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \ 5966e61fae4SBecky Bruce (virt_to_phys(addr)), (flags)) 5976e61fae4SBecky Bruce #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \ 5986e61fae4SBecky Bruce map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \ 5996e61fae4SBecky Bruce (addr), (flags)), \ 6006e61fae4SBecky Bruce (len), (map_flags)) 6016e61fae4SBecky Bruce 6026e61fae4SBecky Bruce #define pci_phys_to_mem(dev, addr) \ 6036e61fae4SBecky Bruce pci_phys_to_bus((dev), (addr), PCI_REGION_MEM) 6046e61fae4SBecky Bruce #define pci_mem_to_phys(dev, addr) \ 6056e61fae4SBecky Bruce pci_bus_to_phys((dev), (addr), PCI_REGION_MEM) 606c609719bSwdenk #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO) 607c609719bSwdenk #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO) 608c609719bSwdenk 6096e61fae4SBecky Bruce #define pci_virt_to_mem(dev, addr) \ 6106e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_MEM) 6116e61fae4SBecky Bruce #define pci_mem_to_virt(dev, addr, len, map_flags) \ 6126e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags)) 6136e61fae4SBecky Bruce #define pci_virt_to_io(dev, addr) \ 6146e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_IO) 6156e61fae4SBecky Bruce #define pci_io_to_virt(dev, addr, len, map_flags) \ 6166e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags)) 6176e61fae4SBecky Bruce 618c609719bSwdenk extern int pci_hose_read_config_byte(struct pci_controller *hose, 619c609719bSwdenk pci_dev_t dev, int where, u8 *val); 620c609719bSwdenk extern int pci_hose_read_config_word(struct pci_controller *hose, 621c609719bSwdenk pci_dev_t dev, int where, u16 *val); 622c609719bSwdenk extern int pci_hose_read_config_dword(struct pci_controller *hose, 623c609719bSwdenk pci_dev_t dev, int where, u32 *val); 624c609719bSwdenk extern int pci_hose_write_config_byte(struct pci_controller *hose, 625c609719bSwdenk pci_dev_t dev, int where, u8 val); 626c609719bSwdenk extern int pci_hose_write_config_word(struct pci_controller *hose, 627c609719bSwdenk pci_dev_t dev, int where, u16 val); 628c609719bSwdenk extern int pci_hose_write_config_dword(struct pci_controller *hose, 629c609719bSwdenk pci_dev_t dev, int where, u32 val); 630c609719bSwdenk 631ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 632c609719bSwdenk extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val); 633c609719bSwdenk extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val); 634c609719bSwdenk extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val); 635c609719bSwdenk extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val); 636c609719bSwdenk extern int pci_write_config_word(pci_dev_t dev, int where, u16 val); 637c609719bSwdenk extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val); 638ff3e077bSSimon Glass #endif 639c609719bSwdenk 640c609719bSwdenk extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose, 641c609719bSwdenk pci_dev_t dev, int where, u8 *val); 642c609719bSwdenk extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose, 643c609719bSwdenk pci_dev_t dev, int where, u16 *val); 644c609719bSwdenk extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose, 645c609719bSwdenk pci_dev_t dev, int where, u8 val); 646c609719bSwdenk extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose, 647c609719bSwdenk pci_dev_t dev, int where, u16 val); 648c609719bSwdenk 6496e61fae4SBecky Bruce extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags); 650c609719bSwdenk extern void pci_register_hose(struct pci_controller* hose); 651c609719bSwdenk extern struct pci_controller* pci_bus_to_hose(int bus); 6523a0e3c27SKumar Gala extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr); 653c609719bSwdenk 6544efe52bfSThierry Reding extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev); 655c609719bSwdenk extern int pci_hose_scan(struct pci_controller *hose); 656c609719bSwdenk extern int pci_hose_scan_bus(struct pci_controller *hose, int bus); 657c609719bSwdenk 658c609719bSwdenk extern void pciauto_region_init(struct pci_region* res); 65930e76d5eSKumar Gala extern void pciauto_region_align(struct pci_region *res, pci_size_t size); 66030e76d5eSKumar Gala extern int pciauto_region_allocate(struct pci_region* res, pci_size_t size, pci_addr_t *bar); 661c609719bSwdenk extern void pciauto_setup_device(struct pci_controller *hose, 662c609719bSwdenk pci_dev_t dev, int bars_num, 663c609719bSwdenk struct pci_region *mem, 664a179012eSKumar Gala struct pci_region *prefetch, 665c609719bSwdenk struct pci_region *io); 666a3a70725SLinus Walleij extern void pciauto_prescan_setup_bridge(struct pci_controller *hose, 667a3a70725SLinus Walleij pci_dev_t dev, int sub_bus); 668a3a70725SLinus Walleij extern void pciauto_postscan_setup_bridge(struct pci_controller *hose, 669a3a70725SLinus Walleij pci_dev_t dev, int sub_bus); 670a1e47b66SLinus Walleij extern void pciauto_config_init(struct pci_controller *hose); 671a3a70725SLinus Walleij extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev); 672c609719bSwdenk 673c609719bSwdenk extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index); 674c609719bSwdenk extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index); 675250e039dSSimon Glass pci_dev_t pci_find_class(unsigned int find_class, int index); 676c609719bSwdenk 677c609719bSwdenk extern int pci_hose_config_device(struct pci_controller *hose, 678c609719bSwdenk pci_dev_t dev, 679c609719bSwdenk unsigned long io, 68030e76d5eSKumar Gala pci_addr_t mem, 681c609719bSwdenk unsigned long command); 682c609719bSwdenk 683287df01eSZhao Qiang extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev, 684287df01eSZhao Qiang int cap); 685287df01eSZhao Qiang extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev, 686287df01eSZhao Qiang u8 hdr_type); 687287df01eSZhao Qiang extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos, 688287df01eSZhao Qiang int cap); 689287df01eSZhao Qiang 6900991866cSTim Harvey #ifdef CONFIG_PCI_FIXUP_DEV 6910991866cSTim Harvey extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev, 6920991866cSTim Harvey unsigned short vendor, 6930991866cSTim Harvey unsigned short device, 6940991866cSTim Harvey unsigned short class); 6950991866cSTim Harvey #endif 6960991866cSTim Harvey 697983eb9d1SPeter Tyser const char * pci_class_str(u8 class); 698cc2a8c77SAnton Vorontsov int pci_last_busno(void); 699cc2a8c77SAnton Vorontsov 70013a7fcdfSJon Loeliger #ifdef CONFIG_MPC85xx 70113a7fcdfSJon Loeliger extern void pci_mpc85xx_init (struct pci_controller *hose); 70213a7fcdfSJon Loeliger #endif 703fa5cec03SPaul Burton 704e8a552ebSSimon Glass /** 705e8a552ebSSimon Glass * pci_write_bar32() - Write the address of a BAR including control bits 706e8a552ebSSimon Glass * 707e8a552ebSSimon Glass * This writes a raw address (with control bits) to a bar 708e8a552ebSSimon Glass * 709e8a552ebSSimon Glass * @hose: PCI hose to use 710e8a552ebSSimon Glass * @dev: PCI device to update 711e8a552ebSSimon Glass * @barnum: BAR number (0-5) 712e8a552ebSSimon Glass * @addr: BAR address with control bits 713e8a552ebSSimon Glass */ 714e8a552ebSSimon Glass void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum, 715e8a552ebSSimon Glass u32 addr_and_ctrl); 716e8a552ebSSimon Glass 717e8a552ebSSimon Glass /** 718e8a552ebSSimon Glass * pci_read_bar32() - read the address of a bar 719e8a552ebSSimon Glass * 720e8a552ebSSimon Glass * @hose: PCI hose to use 721e8a552ebSSimon Glass * @dev: PCI device to inspect 722e8a552ebSSimon Glass * @barnum: BAR number (0-5) 723e8a552ebSSimon Glass * @return address of the bar, masking out any control bits 724e8a552ebSSimon Glass * */ 725e8a552ebSSimon Glass u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum); 726e8a552ebSSimon Glass 7274a2708a0SSimon Glass /** 728aab6724cSSimon Glass * pci_hose_find_devices() - Find devices by vendor/device ID 729aab6724cSSimon Glass * 730aab6724cSSimon Glass * @hose: PCI hose to search 731aab6724cSSimon Glass * @busnum: Bus number to search 732aab6724cSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record 733aab6724cSSimon Glass * @indexp: Pointer to device index to find. To find the first matching 734aab6724cSSimon Glass * device, pass 0; to find the second, pass 1, etc. This 735aab6724cSSimon Glass * parameter is decremented for each non-matching device so 736aab6724cSSimon Glass * can be called repeatedly. 737aab6724cSSimon Glass */ 738aab6724cSSimon Glass pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum, 739aab6724cSSimon Glass struct pci_device_id *ids, int *indexp); 740aab6724cSSimon Glass 741ff3e077bSSimon Glass /* Access sizes for PCI reads and writes */ 742ff3e077bSSimon Glass enum pci_size_t { 743ff3e077bSSimon Glass PCI_SIZE_8, 744ff3e077bSSimon Glass PCI_SIZE_16, 745ff3e077bSSimon Glass PCI_SIZE_32, 746ff3e077bSSimon Glass }; 747ff3e077bSSimon Glass 748ff3e077bSSimon Glass struct udevice; 749ff3e077bSSimon Glass 750ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI 751ff3e077bSSimon Glass /** 752ff3e077bSSimon Glass * struct pci_child_platdata - information stored about each PCI device 753ff3e077bSSimon Glass * 754ff3e077bSSimon Glass * Every device on a PCI bus has this per-child data. 755ff3e077bSSimon Glass * 756ff3e077bSSimon Glass * It can be accessed using dev_get_parentdata(dev) if dev->parent is a 757ff3e077bSSimon Glass * PCI bus (i.e. UCLASS_PCI) 758ff3e077bSSimon Glass * 759ff3e077bSSimon Glass * @devfn: Encoded device and function index - see PCI_DEVFN() 760ff3e077bSSimon Glass * @vendor: PCI vendor ID (see pci_ids.h) 761ff3e077bSSimon Glass * @device: PCI device ID (see pci_ids.h) 762ff3e077bSSimon Glass * @class: PCI class, 3 bytes: (base, sub, prog-if) 763ff3e077bSSimon Glass */ 764ff3e077bSSimon Glass struct pci_child_platdata { 765ff3e077bSSimon Glass int devfn; 766ff3e077bSSimon Glass unsigned short vendor; 767ff3e077bSSimon Glass unsigned short device; 768ff3e077bSSimon Glass unsigned int class; 769ff3e077bSSimon Glass }; 770ff3e077bSSimon Glass 771ff3e077bSSimon Glass /* PCI bus operations */ 772ff3e077bSSimon Glass struct dm_pci_ops { 773ff3e077bSSimon Glass /** 774ff3e077bSSimon Glass * read_config() - Read a PCI configuration value 775ff3e077bSSimon Glass * 776ff3e077bSSimon Glass * PCI buses must support reading and writing configuration values 777ff3e077bSSimon Glass * so that the bus can be scanned and its devices configured. 778ff3e077bSSimon Glass * 779ff3e077bSSimon Glass * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always. 780ff3e077bSSimon Glass * If bridges exist it is possible to use the top-level bus to 781ff3e077bSSimon Glass * access a sub-bus. In that case @bus will be the top-level bus 782ff3e077bSSimon Glass * and PCI_BUS(bdf) will be a different (higher) value 783ff3e077bSSimon Glass * 784ff3e077bSSimon Glass * @bus: Bus to read from 785ff3e077bSSimon Glass * @bdf: Bus, device and function to read 786ff3e077bSSimon Glass * @offset: Byte offset within the device's configuration space 787ff3e077bSSimon Glass * @valuep: Place to put the returned value 788ff3e077bSSimon Glass * @size: Access size 789ff3e077bSSimon Glass * @return 0 if OK, -ve on error 790ff3e077bSSimon Glass */ 791ff3e077bSSimon Glass int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset, 792ff3e077bSSimon Glass ulong *valuep, enum pci_size_t size); 793ff3e077bSSimon Glass /** 794ff3e077bSSimon Glass * write_config() - Write a PCI configuration value 795ff3e077bSSimon Glass * 796ff3e077bSSimon Glass * @bus: Bus to write to 797ff3e077bSSimon Glass * @bdf: Bus, device and function to write 798ff3e077bSSimon Glass * @offset: Byte offset within the device's configuration space 799ff3e077bSSimon Glass * @value: Value to write 800ff3e077bSSimon Glass * @size: Access size 801ff3e077bSSimon Glass * @return 0 if OK, -ve on error 802ff3e077bSSimon Glass */ 803ff3e077bSSimon Glass int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset, 804ff3e077bSSimon Glass ulong value, enum pci_size_t size); 805ff3e077bSSimon Glass }; 806ff3e077bSSimon Glass 807ff3e077bSSimon Glass /* Get access to a PCI bus' operations */ 808ff3e077bSSimon Glass #define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops) 809ff3e077bSSimon Glass 810ff3e077bSSimon Glass /** 811ff3e077bSSimon Glass * pci_bind_bus_devices() - scan a PCI bus and bind devices 812ff3e077bSSimon Glass * 813ff3e077bSSimon Glass * Scan a PCI bus looking for devices. Bind each one that is found. If 814ff3e077bSSimon Glass * devices are already bound that match the scanned devices, just update the 815ff3e077bSSimon Glass * child data so that the device can be used correctly (this happens when 816ff3e077bSSimon Glass * the device tree describes devices we expect to see on the bus). 817ff3e077bSSimon Glass * 818ff3e077bSSimon Glass * Devices that are bound in this way will use a generic PCI driver which 819ff3e077bSSimon Glass * does nothing. The device can still be accessed but will not provide any 820ff3e077bSSimon Glass * driver interface. 821ff3e077bSSimon Glass * 822ff3e077bSSimon Glass * @bus: Bus containing devices to bind 823ff3e077bSSimon Glass * @return 0 if OK, -ve on error 824ff3e077bSSimon Glass */ 825ff3e077bSSimon Glass int pci_bind_bus_devices(struct udevice *bus); 826ff3e077bSSimon Glass 827ff3e077bSSimon Glass /** 828ff3e077bSSimon Glass * pci_auto_config_devices() - configure bus devices ready for use 829ff3e077bSSimon Glass * 830ff3e077bSSimon Glass * This works through all devices on a bus by scanning the driver model 831ff3e077bSSimon Glass * data structures (normally these have been set up by pci_bind_bus_devices() 832ff3e077bSSimon Glass * earlier). 833ff3e077bSSimon Glass * 834ff3e077bSSimon Glass * Space is allocated for each PCI base address register (BAR) so that the 835ff3e077bSSimon Glass * devices are mapped into memory and I/O space ready for use. 836ff3e077bSSimon Glass * 837ff3e077bSSimon Glass * @bus: Bus containing devices to bind 838ff3e077bSSimon Glass * @return 0 if OK, -ve on error 839ff3e077bSSimon Glass */ 840ff3e077bSSimon Glass int pci_auto_config_devices(struct udevice *bus); 841ff3e077bSSimon Glass 842ff3e077bSSimon Glass /** 843ff3e077bSSimon Glass * pci_bus_find_bdf() - Find a device given its PCI bus address 844ff3e077bSSimon Glass * 845ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 846ff3e077bSSimon Glass * @devp: Returns the device for this address, if found 847ff3e077bSSimon Glass * @return 0 if OK, -ENODEV if not found 848ff3e077bSSimon Glass */ 849ff3e077bSSimon Glass int pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp); 850ff3e077bSSimon Glass 851ff3e077bSSimon Glass /** 852ff3e077bSSimon Glass * pci_bus_find_devfn() - Find a device on a bus 853ff3e077bSSimon Glass * 854ff3e077bSSimon Glass * @find_devfn: PCI device address (device and function only) 855ff3e077bSSimon Glass * @devp: Returns the device for this address, if found 856ff3e077bSSimon Glass * @return 0 if OK, -ENODEV if not found 857ff3e077bSSimon Glass */ 858ff3e077bSSimon Glass int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn, 859ff3e077bSSimon Glass struct udevice **devp); 860ff3e077bSSimon Glass 861ff3e077bSSimon Glass /** 862ff3e077bSSimon Glass * pci_get_ff() - Returns a mask for the given access size 863ff3e077bSSimon Glass * 864ff3e077bSSimon Glass * @size: Access size 865ff3e077bSSimon Glass * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for 866ff3e077bSSimon Glass * PCI_SIZE_32 867ff3e077bSSimon Glass */ 868ff3e077bSSimon Glass int pci_get_ff(enum pci_size_t size); 869ff3e077bSSimon Glass 870ff3e077bSSimon Glass /** 871ff3e077bSSimon Glass * pci_bus_find_devices () - Find devices on a bus 872ff3e077bSSimon Glass * 873ff3e077bSSimon Glass * @bus: Bus to search 874ff3e077bSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record 875ff3e077bSSimon Glass * @indexp: Pointer to device index to find. To find the first matching 876ff3e077bSSimon Glass * device, pass 0; to find the second, pass 1, etc. This 877ff3e077bSSimon Glass * parameter is decremented for each non-matching device so 878ff3e077bSSimon Glass * can be called repeatedly. 879ff3e077bSSimon Glass * @devp: Returns matching device if found 880ff3e077bSSimon Glass * @return 0 if found, -ENODEV if not 881ff3e077bSSimon Glass */ 882ff3e077bSSimon Glass int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids, 883ff3e077bSSimon Glass int *indexp, struct udevice **devp); 884ff3e077bSSimon Glass 885ff3e077bSSimon Glass /** 886ff3e077bSSimon Glass * pci_find_device_id() - Find a device on any bus 887ff3e077bSSimon Glass * 888ff3e077bSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record 889ff3e077bSSimon Glass * @index: Index number of device to find, 0 for the first match, 1 for 890ff3e077bSSimon Glass * the second, etc. 891ff3e077bSSimon Glass * @devp: Returns matching device if found 892ff3e077bSSimon Glass * @return 0 if found, -ENODEV if not 893ff3e077bSSimon Glass */ 894ff3e077bSSimon Glass int pci_find_device_id(struct pci_device_id *ids, int index, 895ff3e077bSSimon Glass struct udevice **devp); 896ff3e077bSSimon Glass 897ff3e077bSSimon Glass /** 898ff3e077bSSimon Glass * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices 899ff3e077bSSimon Glass * 900ff3e077bSSimon Glass * This probes the given bus which causes it to be scanned for devices. The 901ff3e077bSSimon Glass * devices will be bound but not probed. 902ff3e077bSSimon Glass * 903ff3e077bSSimon Glass * @hose specifies the PCI hose that will be used for the scan. This is 904ff3e077bSSimon Glass * always a top-level bus with uclass UCLASS_PCI. The bus to scan is 905ff3e077bSSimon Glass * in @bdf, and is a subordinate bus reachable from @hose. 906ff3e077bSSimon Glass * 907ff3e077bSSimon Glass * @hose: PCI hose to scan 908ff3e077bSSimon Glass * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number) 909ff3e077bSSimon Glass * @return 0 if OK, -ve on error 910ff3e077bSSimon Glass */ 911ff3e077bSSimon Glass int dm_pci_hose_probe_bus(struct pci_controller *hose, pci_dev_t bdf); 912ff3e077bSSimon Glass 913ff3e077bSSimon Glass /** 914ff3e077bSSimon Glass * pci_bus_read_config() - Read a configuration value from a device 915ff3e077bSSimon Glass * 916ff3e077bSSimon Glass * TODO(sjg@chromium.org): We should be able to pass just a device and have 917ff3e077bSSimon Glass * it do the right thing. It would be good to have that function also. 918ff3e077bSSimon Glass * 919ff3e077bSSimon Glass * @bus: Bus to read from 920ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 921ff3e077bSSimon Glass * @valuep: Place to put the returned value 922ff3e077bSSimon Glass * @size: Access size 923ff3e077bSSimon Glass * @return 0 if OK, -ve on error 924ff3e077bSSimon Glass */ 925ff3e077bSSimon Glass int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset, 926ff3e077bSSimon Glass unsigned long *valuep, enum pci_size_t size); 927ff3e077bSSimon Glass 928ff3e077bSSimon Glass /** 929ff3e077bSSimon Glass * pci_bus_write_config() - Write a configuration value to a device 930ff3e077bSSimon Glass * 931ff3e077bSSimon Glass * @bus: Bus to write from 932ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 933ff3e077bSSimon Glass * @value: Value to write 934ff3e077bSSimon Glass * @size: Access size 935ff3e077bSSimon Glass * @return 0 if OK, -ve on error 936ff3e077bSSimon Glass */ 937ff3e077bSSimon Glass int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset, 938ff3e077bSSimon Glass unsigned long value, enum pci_size_t size); 939ff3e077bSSimon Glass 940ff3e077bSSimon Glass /* 941ff3e077bSSimon Glass * The following functions provide access to the above without needing the 942ff3e077bSSimon Glass * size parameter. We are trying to encourage the use of the 8/16/32-style 943ff3e077bSSimon Glass * functions, rather than byte/word/dword. But both are supported. 944ff3e077bSSimon Glass */ 945ff3e077bSSimon Glass int pci_write_config32(pci_dev_t pcidev, int offset, u32 value); 946ff3e077bSSimon Glass 947ff3e077bSSimon Glass /* Compatibility with old naming */ 948ff3e077bSSimon Glass static inline int pci_write_config_dword(pci_dev_t pcidev, int offset, 949ff3e077bSSimon Glass u32 value) 950ff3e077bSSimon Glass { 951ff3e077bSSimon Glass return pci_write_config32(pcidev, offset, value); 952ff3e077bSSimon Glass } 953ff3e077bSSimon Glass 954ff3e077bSSimon Glass int pci_write_config16(pci_dev_t pcidev, int offset, u16 value); 955ff3e077bSSimon Glass 956ff3e077bSSimon Glass /* Compatibility with old naming */ 957ff3e077bSSimon Glass static inline int pci_write_config_word(pci_dev_t pcidev, int offset, 958ff3e077bSSimon Glass u16 value) 959ff3e077bSSimon Glass { 960ff3e077bSSimon Glass return pci_write_config16(pcidev, offset, value); 961ff3e077bSSimon Glass } 962ff3e077bSSimon Glass 963ff3e077bSSimon Glass int pci_write_config8(pci_dev_t pcidev, int offset, u8 value); 964ff3e077bSSimon Glass 965ff3e077bSSimon Glass /* Compatibility with old naming */ 966ff3e077bSSimon Glass static inline int pci_write_config_byte(pci_dev_t pcidev, int offset, 967ff3e077bSSimon Glass u8 value) 968ff3e077bSSimon Glass { 969ff3e077bSSimon Glass return pci_write_config8(pcidev, offset, value); 970ff3e077bSSimon Glass } 971ff3e077bSSimon Glass 972ff3e077bSSimon Glass int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep); 973ff3e077bSSimon Glass 974ff3e077bSSimon Glass /* Compatibility with old naming */ 975ff3e077bSSimon Glass static inline int pci_read_config_dword(pci_dev_t pcidev, int offset, 976ff3e077bSSimon Glass u32 *valuep) 977ff3e077bSSimon Glass { 978ff3e077bSSimon Glass return pci_read_config32(pcidev, offset, valuep); 979ff3e077bSSimon Glass } 980ff3e077bSSimon Glass 981ff3e077bSSimon Glass int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep); 982ff3e077bSSimon Glass 983ff3e077bSSimon Glass /* Compatibility with old naming */ 984ff3e077bSSimon Glass static inline int pci_read_config_word(pci_dev_t pcidev, int offset, 985ff3e077bSSimon Glass u16 *valuep) 986ff3e077bSSimon Glass { 987ff3e077bSSimon Glass return pci_read_config16(pcidev, offset, valuep); 988ff3e077bSSimon Glass } 989ff3e077bSSimon Glass 990ff3e077bSSimon Glass int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep); 991ff3e077bSSimon Glass 992ff3e077bSSimon Glass /* Compatibility with old naming */ 993ff3e077bSSimon Glass static inline int pci_read_config_byte(pci_dev_t pcidev, int offset, 994ff3e077bSSimon Glass u8 *valuep) 995ff3e077bSSimon Glass { 996ff3e077bSSimon Glass return pci_read_config8(pcidev, offset, valuep); 997ff3e077bSSimon Glass } 998ff3e077bSSimon Glass 99936d0d3b4SSimon Glass /** 100036d0d3b4SSimon Glass * struct dm_pci_emul_ops - PCI device emulator operations 100136d0d3b4SSimon Glass */ 100236d0d3b4SSimon Glass struct dm_pci_emul_ops { 100336d0d3b4SSimon Glass /** 100436d0d3b4SSimon Glass * get_devfn(): Check which device and function this emulators 100536d0d3b4SSimon Glass * 100636d0d3b4SSimon Glass * @dev: device to check 100736d0d3b4SSimon Glass * @return the device and function this emulates, or -ve on error 100836d0d3b4SSimon Glass */ 100936d0d3b4SSimon Glass int (*get_devfn)(struct udevice *dev); 101036d0d3b4SSimon Glass /** 101136d0d3b4SSimon Glass * read_config() - Read a PCI configuration value 101236d0d3b4SSimon Glass * 101336d0d3b4SSimon Glass * @dev: Emulated device to read from 101436d0d3b4SSimon Glass * @offset: Byte offset within the device's configuration space 101536d0d3b4SSimon Glass * @valuep: Place to put the returned value 101636d0d3b4SSimon Glass * @size: Access size 101736d0d3b4SSimon Glass * @return 0 if OK, -ve on error 101836d0d3b4SSimon Glass */ 101936d0d3b4SSimon Glass int (*read_config)(struct udevice *dev, uint offset, ulong *valuep, 102036d0d3b4SSimon Glass enum pci_size_t size); 102136d0d3b4SSimon Glass /** 102236d0d3b4SSimon Glass * write_config() - Write a PCI configuration value 102336d0d3b4SSimon Glass * 102436d0d3b4SSimon Glass * @dev: Emulated device to write to 102536d0d3b4SSimon Glass * @offset: Byte offset within the device's configuration space 102636d0d3b4SSimon Glass * @value: Value to write 102736d0d3b4SSimon Glass * @size: Access size 102836d0d3b4SSimon Glass * @return 0 if OK, -ve on error 102936d0d3b4SSimon Glass */ 103036d0d3b4SSimon Glass int (*write_config)(struct udevice *dev, uint offset, ulong value, 103136d0d3b4SSimon Glass enum pci_size_t size); 103236d0d3b4SSimon Glass /** 103336d0d3b4SSimon Glass * read_io() - Read a PCI I/O value 103436d0d3b4SSimon Glass * 103536d0d3b4SSimon Glass * @dev: Emulated device to read from 103636d0d3b4SSimon Glass * @addr: I/O address to read 103736d0d3b4SSimon Glass * @valuep: Place to put the returned value 103836d0d3b4SSimon Glass * @size: Access size 103936d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device, 104036d0d3b4SSimon Glass * other -ve value on error 104136d0d3b4SSimon Glass */ 104236d0d3b4SSimon Glass int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep, 104336d0d3b4SSimon Glass enum pci_size_t size); 104436d0d3b4SSimon Glass /** 104536d0d3b4SSimon Glass * write_io() - Write a PCI I/O value 104636d0d3b4SSimon Glass * 104736d0d3b4SSimon Glass * @dev: Emulated device to write from 104836d0d3b4SSimon Glass * @addr: I/O address to write 104936d0d3b4SSimon Glass * @value: Value to write 105036d0d3b4SSimon Glass * @size: Access size 105136d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device, 105236d0d3b4SSimon Glass * other -ve value on error 105336d0d3b4SSimon Glass */ 105436d0d3b4SSimon Glass int (*write_io)(struct udevice *dev, unsigned int addr, 105536d0d3b4SSimon Glass ulong value, enum pci_size_t size); 105636d0d3b4SSimon Glass /** 105736d0d3b4SSimon Glass * map_physmem() - Map a device into sandbox memory 105836d0d3b4SSimon Glass * 105936d0d3b4SSimon Glass * @dev: Emulated device to map 106036d0d3b4SSimon Glass * @addr: Memory address, normally corresponding to a PCI BAR. 106136d0d3b4SSimon Glass * The device should have been configured to have a BAR 106236d0d3b4SSimon Glass * at this address. 106336d0d3b4SSimon Glass * @lenp: On entry, the size of the area to map, On exit it is 106436d0d3b4SSimon Glass * updated to the size actually mapped, which may be less 106536d0d3b4SSimon Glass * if the device has less space 106636d0d3b4SSimon Glass * @ptrp: Returns a pointer to the mapped address. The device's 106736d0d3b4SSimon Glass * space can be accessed as @lenp bytes starting here 106836d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device, 106936d0d3b4SSimon Glass * other -ve value on error 107036d0d3b4SSimon Glass */ 107136d0d3b4SSimon Glass int (*map_physmem)(struct udevice *dev, phys_addr_t addr, 107236d0d3b4SSimon Glass unsigned long *lenp, void **ptrp); 107336d0d3b4SSimon Glass /** 107436d0d3b4SSimon Glass * unmap_physmem() - undo a memory mapping 107536d0d3b4SSimon Glass * 107636d0d3b4SSimon Glass * This must be called after map_physmem() to undo the mapping. 107736d0d3b4SSimon Glass * Some devices can use this to check what has been written into 107836d0d3b4SSimon Glass * their mapped memory and perform an operations they require on it. 107936d0d3b4SSimon Glass * In this way, map/unmap can be used as a sort of handshake between 108036d0d3b4SSimon Glass * the emulated device and its users. 108136d0d3b4SSimon Glass * 108236d0d3b4SSimon Glass * @dev: Emuated device to unmap 108336d0d3b4SSimon Glass * @vaddr: Mapped memory address, as passed to map_physmem() 108436d0d3b4SSimon Glass * @len: Size of area mapped, as returned by map_physmem() 108536d0d3b4SSimon Glass * @return 0 if OK, -ve on error 108636d0d3b4SSimon Glass */ 108736d0d3b4SSimon Glass int (*unmap_physmem)(struct udevice *dev, const void *vaddr, 108836d0d3b4SSimon Glass unsigned long len); 108936d0d3b4SSimon Glass }; 109036d0d3b4SSimon Glass 109136d0d3b4SSimon Glass /* Get access to a PCI device emulator's operations */ 109236d0d3b4SSimon Glass #define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops) 109336d0d3b4SSimon Glass 109436d0d3b4SSimon Glass /** 109536d0d3b4SSimon Glass * sandbox_pci_get_emul() - Get the emulation device for a PCI device 109636d0d3b4SSimon Glass * 109736d0d3b4SSimon Glass * Searches for a suitable emulator for the given PCI bus device 109836d0d3b4SSimon Glass * 109936d0d3b4SSimon Glass * @bus: PCI bus to search 110036d0d3b4SSimon Glass * @find_devfn: PCI device and function address (PCI_DEVFN()) 110136d0d3b4SSimon Glass * @emulp: Returns emulated device if found 110236d0d3b4SSimon Glass * @return 0 if found, -ENODEV if not found 110336d0d3b4SSimon Glass */ 110436d0d3b4SSimon Glass int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn, 110536d0d3b4SSimon Glass struct udevice **emulp); 110636d0d3b4SSimon Glass 1107*aba92962SSimon Glass #endif /* CONFIG_DM_PCI */ 1108*aba92962SSimon Glass 1109*aba92962SSimon Glass /** 1110*aba92962SSimon Glass * PCI_DEVICE - macro used to describe a specific pci device 1111*aba92962SSimon Glass * @vend: the 16 bit PCI Vendor ID 1112*aba92962SSimon Glass * @dev: the 16 bit PCI Device ID 1113*aba92962SSimon Glass * 1114*aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1115*aba92962SSimon Glass * specific device. The subvendor and subdevice fields will be set to 1116*aba92962SSimon Glass * PCI_ANY_ID. 1117*aba92962SSimon Glass */ 1118*aba92962SSimon Glass #define PCI_DEVICE(vend, dev) \ 1119*aba92962SSimon Glass .vendor = (vend), .device = (dev), \ 1120*aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID 1121*aba92962SSimon Glass 1122*aba92962SSimon Glass /** 1123*aba92962SSimon Glass * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem 1124*aba92962SSimon Glass * @vend: the 16 bit PCI Vendor ID 1125*aba92962SSimon Glass * @dev: the 16 bit PCI Device ID 1126*aba92962SSimon Glass * @subvend: the 16 bit PCI Subvendor ID 1127*aba92962SSimon Glass * @subdev: the 16 bit PCI Subdevice ID 1128*aba92962SSimon Glass * 1129*aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1130*aba92962SSimon Glass * specific device with subsystem information. 1131*aba92962SSimon Glass */ 1132*aba92962SSimon Glass #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \ 1133*aba92962SSimon Glass .vendor = (vend), .device = (dev), \ 1134*aba92962SSimon Glass .subvendor = (subvend), .subdevice = (subdev) 1135*aba92962SSimon Glass 1136*aba92962SSimon Glass /** 1137*aba92962SSimon Glass * PCI_DEVICE_CLASS - macro used to describe a specific pci device class 1138*aba92962SSimon Glass * @dev_class: the class, subclass, prog-if triple for this device 1139*aba92962SSimon Glass * @dev_class_mask: the class mask for this device 1140*aba92962SSimon Glass * 1141*aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1142*aba92962SSimon Glass * specific PCI class. The vendor, device, subvendor, and subdevice 1143*aba92962SSimon Glass * fields will be set to PCI_ANY_ID. 1144*aba92962SSimon Glass */ 1145*aba92962SSimon Glass #define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \ 1146*aba92962SSimon Glass .class = (dev_class), .class_mask = (dev_class_mask), \ 1147*aba92962SSimon Glass .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \ 1148*aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID 1149*aba92962SSimon Glass 1150*aba92962SSimon Glass /** 1151*aba92962SSimon Glass * PCI_VDEVICE - macro used to describe a specific pci device in short form 1152*aba92962SSimon Glass * @vend: the vendor name 1153*aba92962SSimon Glass * @dev: the 16 bit PCI Device ID 1154*aba92962SSimon Glass * 1155*aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1156*aba92962SSimon Glass * specific PCI device. The subvendor, and subdevice fields will be set 1157*aba92962SSimon Glass * to PCI_ANY_ID. The macro allows the next field to follow as the device 1158*aba92962SSimon Glass * private data. 1159*aba92962SSimon Glass */ 1160*aba92962SSimon Glass 1161*aba92962SSimon Glass #define PCI_VDEVICE(vend, dev) \ 1162*aba92962SSimon Glass .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \ 1163*aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0 1164*aba92962SSimon Glass 1165*aba92962SSimon Glass /** 1166*aba92962SSimon Glass * struct pci_driver_entry - Matches a driver to its pci_device_id list 1167*aba92962SSimon Glass * @driver: Driver to use 1168*aba92962SSimon Glass * @match: List of match records for this driver, terminated by {} 1169*aba92962SSimon Glass */ 1170*aba92962SSimon Glass struct pci_driver_entry { 1171*aba92962SSimon Glass struct driver *driver; 1172*aba92962SSimon Glass const struct pci_device_id *match; 1173*aba92962SSimon Glass }; 1174*aba92962SSimon Glass 1175*aba92962SSimon Glass #define U_BOOT_PCI_DEVICE(__name, __match) \ 1176*aba92962SSimon Glass ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\ 1177*aba92962SSimon Glass .driver = llsym(struct driver, __name, driver), \ 1178*aba92962SSimon Glass .match = __match, \ 1179*aba92962SSimon Glass } 1180ff3e077bSSimon Glass 1181fa5cec03SPaul Burton #endif /* __ASSEMBLY__ */ 1182c609719bSwdenk #endif /* _PCI_H */ 1183