1c609719bSwdenk /* 2c609719bSwdenk * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com> 3c609719bSwdenk * Andreas Heppel <aheppel@sysgo.de> 4c609719bSwdenk * 5c609719bSwdenk * (C) Copyright 2002 6c609719bSwdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 7c609719bSwdenk * 8c609719bSwdenk * See file CREDITS for list of people who contributed to this 9c609719bSwdenk * project. 10c609719bSwdenk * 11c609719bSwdenk * This program is free software; you can redistribute it and/or 12c609719bSwdenk * modify it under the terms of the GNU General Public License as 13c609719bSwdenk * published by the Free Software Foundation; either version 2 of 14c609719bSwdenk * the License, or (at your option) any later version. 15c609719bSwdenk * 16c609719bSwdenk * This program is distributed in the hope that it will be useful, 17c609719bSwdenk * but WITHOUT ANY WARRANTY; without even the implied warranty of 18c609719bSwdenk * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19c609719bSwdenk * GNU General Public License for more details. 20c609719bSwdenk * 21c609719bSwdenk * You should have received a copy of the GNU General Public License 22c609719bSwdenk * aloong with this program; if not, write to the Free Software 23c609719bSwdenk * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 24c609719bSwdenk * MA 02111-1307 USA 25c609719bSwdenk */ 26c609719bSwdenk 27c609719bSwdenk #ifndef _PCI_H 28c609719bSwdenk #define _PCI_H 29c609719bSwdenk 30c609719bSwdenk /* 31c609719bSwdenk * Under PCI, each device has 256 bytes of configuration address space, 32c609719bSwdenk * of which the first 64 bytes are standardized as follows: 33c609719bSwdenk */ 34c609719bSwdenk #define PCI_VENDOR_ID 0x00 /* 16 bits */ 35c609719bSwdenk #define PCI_DEVICE_ID 0x02 /* 16 bits */ 36c609719bSwdenk #define PCI_COMMAND 0x04 /* 16 bits */ 37c609719bSwdenk #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 38c609719bSwdenk #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 39c609719bSwdenk #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 40c609719bSwdenk #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 41c609719bSwdenk #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 42c609719bSwdenk #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 43c609719bSwdenk #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 44c609719bSwdenk #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 45c609719bSwdenk #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 46c609719bSwdenk #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 47c609719bSwdenk 48c609719bSwdenk #define PCI_STATUS 0x06 /* 16 bits */ 49c609719bSwdenk #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 50c609719bSwdenk #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */ 51c609719bSwdenk #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 52c609719bSwdenk #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 53c609719bSwdenk #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 54c609719bSwdenk #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 55c609719bSwdenk #define PCI_STATUS_DEVSEL_FAST 0x000 56c609719bSwdenk #define PCI_STATUS_DEVSEL_MEDIUM 0x200 57c609719bSwdenk #define PCI_STATUS_DEVSEL_SLOW 0x400 58c609719bSwdenk #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 59c609719bSwdenk #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 60c609719bSwdenk #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 61c609719bSwdenk #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 62c609719bSwdenk #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 63c609719bSwdenk 64c609719bSwdenk #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 65c609719bSwdenk revision */ 66c609719bSwdenk #define PCI_REVISION_ID 0x08 /* Revision ID */ 67c609719bSwdenk #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 68c609719bSwdenk #define PCI_CLASS_DEVICE 0x0a /* Device class */ 69c609719bSwdenk #define PCI_CLASS_CODE 0x0b /* Device class code */ 70c609719bSwdenk #define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */ 71c609719bSwdenk 72c609719bSwdenk #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 73c609719bSwdenk #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 74c609719bSwdenk #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 75c609719bSwdenk #define PCI_HEADER_TYPE_NORMAL 0 76c609719bSwdenk #define PCI_HEADER_TYPE_BRIDGE 1 77c609719bSwdenk #define PCI_HEADER_TYPE_CARDBUS 2 78c609719bSwdenk 79c609719bSwdenk #define PCI_BIST 0x0f /* 8 bits */ 80c609719bSwdenk #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 81c609719bSwdenk #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 82c609719bSwdenk #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 83c609719bSwdenk 84c609719bSwdenk /* 85c609719bSwdenk * Base addresses specify locations in memory or I/O space. 86c609719bSwdenk * Decoded size can be determined by writing a value of 87c609719bSwdenk * 0xffffffff to the register, and reading it back. Only 88c609719bSwdenk * 1 bits are decoded. 89c609719bSwdenk */ 90c609719bSwdenk #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 91c609719bSwdenk #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 92c609719bSwdenk #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 93c609719bSwdenk #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 94c609719bSwdenk #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 95c609719bSwdenk #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 96c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 97c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_IO 0x01 98c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 99c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 100c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 101c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 102c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 103c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 104c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL) 105c609719bSwdenk #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL) 106c609719bSwdenk /* bit 1 is reserved if address_space = 1 */ 107c609719bSwdenk 108c609719bSwdenk /* Header type 0 (normal devices) */ 109c609719bSwdenk #define PCI_CARDBUS_CIS 0x28 110c609719bSwdenk #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 111c609719bSwdenk #define PCI_SUBSYSTEM_ID 0x2e 112c609719bSwdenk #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 113c609719bSwdenk #define PCI_ROM_ADDRESS_ENABLE 0x01 114c609719bSwdenk #define PCI_ROM_ADDRESS_MASK (~0x7ffUL) 115c609719bSwdenk 116c609719bSwdenk #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 117c609719bSwdenk 118c609719bSwdenk /* 0x35-0x3b are reserved */ 119c609719bSwdenk #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 120c609719bSwdenk #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 121c609719bSwdenk #define PCI_MIN_GNT 0x3e /* 8 bits */ 122c609719bSwdenk #define PCI_MAX_LAT 0x3f /* 8 bits */ 123c609719bSwdenk 124c609719bSwdenk /* Header type 1 (PCI-to-PCI bridges) */ 125c609719bSwdenk #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 126c609719bSwdenk #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 127c609719bSwdenk #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 128c609719bSwdenk #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 129c609719bSwdenk #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 130c609719bSwdenk #define PCI_IO_LIMIT 0x1d 131c609719bSwdenk #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */ 132c609719bSwdenk #define PCI_IO_RANGE_TYPE_16 0x00 133c609719bSwdenk #define PCI_IO_RANGE_TYPE_32 0x01 134c609719bSwdenk #define PCI_IO_RANGE_MASK ~0x0f 135c609719bSwdenk #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 136c609719bSwdenk #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 137c609719bSwdenk #define PCI_MEMORY_LIMIT 0x22 138c609719bSwdenk #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f 139c609719bSwdenk #define PCI_MEMORY_RANGE_MASK ~0x0f 140c609719bSwdenk #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 141c609719bSwdenk #define PCI_PREF_MEMORY_LIMIT 0x26 142c609719bSwdenk #define PCI_PREF_RANGE_TYPE_MASK 0x0f 143c609719bSwdenk #define PCI_PREF_RANGE_TYPE_32 0x00 144c609719bSwdenk #define PCI_PREF_RANGE_TYPE_64 0x01 145c609719bSwdenk #define PCI_PREF_RANGE_MASK ~0x0f 146c609719bSwdenk #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 147c609719bSwdenk #define PCI_PREF_LIMIT_UPPER32 0x2c 148c609719bSwdenk #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 149c609719bSwdenk #define PCI_IO_LIMIT_UPPER16 0x32 150c609719bSwdenk /* 0x34 same as for htype 0 */ 151c609719bSwdenk /* 0x35-0x3b is reserved */ 152c609719bSwdenk #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 153c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 154c609719bSwdenk #define PCI_BRIDGE_CONTROL 0x3e 155c609719bSwdenk #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 156c609719bSwdenk #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 157c609719bSwdenk #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */ 158c609719bSwdenk #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 159c609719bSwdenk #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 160c609719bSwdenk #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 161c609719bSwdenk #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 162c609719bSwdenk 163c157d8e2SStefan Roese /* From 440ep */ 164c157d8e2SStefan Roese #define PCI_ERREN 0x48 /* Error Enable */ 165c157d8e2SStefan Roese #define PCI_ERRSTS 0x49 /* Error Status */ 166c157d8e2SStefan Roese #define PCI_BRDGOPT1 0x4A /* PCI Bridge Options 1 */ 167c157d8e2SStefan Roese #define PCI_PLBSESR0 0x4C /* PCI PLB Slave Error Syndrome 0 */ 168c157d8e2SStefan Roese #define PCI_PLBSESR1 0x50 /* PCI PLB Slave Error Syndrome 1 */ 169c157d8e2SStefan Roese #define PCI_PLBSEAR 0x54 /* PCI PLB Slave Error Address */ 170c157d8e2SStefan Roese #define PCI_CAPID 0x58 /* Capability Identifier */ 171c157d8e2SStefan Roese #define PCI_NEXTITEMPTR 0x59 /* Next Item Pointer */ 172c157d8e2SStefan Roese #define PCI_PMC 0x5A /* Power Management Capabilities */ 173c157d8e2SStefan Roese #define PCI_PMCSR 0x5C /* Power Management Control Status */ 174c157d8e2SStefan Roese #define PCI_PMCSRBSE 0x5E /* PMCSR PCI to PCI Bridge Support Extensions */ 175c157d8e2SStefan Roese #define PCI_BRDGOPT2 0x60 /* PCI Bridge Options 2 */ 176c157d8e2SStefan Roese #define PCI_PMSCRR 0x64 /* Power Management State Change Request Re. */ 177c157d8e2SStefan Roese 178c609719bSwdenk /* Header type 2 (CardBus bridges) */ 179c609719bSwdenk #define PCI_CB_CAPABILITY_LIST 0x14 180c609719bSwdenk /* 0x15 reserved */ 181c609719bSwdenk #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 182c609719bSwdenk #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 183c609719bSwdenk #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 184c609719bSwdenk #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 185c609719bSwdenk #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 186c609719bSwdenk #define PCI_CB_MEMORY_BASE_0 0x1c 187c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_0 0x20 188c609719bSwdenk #define PCI_CB_MEMORY_BASE_1 0x24 189c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_1 0x28 190c609719bSwdenk #define PCI_CB_IO_BASE_0 0x2c 191c609719bSwdenk #define PCI_CB_IO_BASE_0_HI 0x2e 192c609719bSwdenk #define PCI_CB_IO_LIMIT_0 0x30 193c609719bSwdenk #define PCI_CB_IO_LIMIT_0_HI 0x32 194c609719bSwdenk #define PCI_CB_IO_BASE_1 0x34 195c609719bSwdenk #define PCI_CB_IO_BASE_1_HI 0x36 196c609719bSwdenk #define PCI_CB_IO_LIMIT_1 0x38 197c609719bSwdenk #define PCI_CB_IO_LIMIT_1_HI 0x3a 198c609719bSwdenk #define PCI_CB_IO_RANGE_MASK ~0x03 199c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 200c609719bSwdenk #define PCI_CB_BRIDGE_CONTROL 0x3e 201c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 202c609719bSwdenk #define PCI_CB_BRIDGE_CTL_SERR 0x02 203c609719bSwdenk #define PCI_CB_BRIDGE_CTL_ISA 0x04 204c609719bSwdenk #define PCI_CB_BRIDGE_CTL_VGA 0x08 205c609719bSwdenk #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 206c609719bSwdenk #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 207c609719bSwdenk #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 208c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 209c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 210c609719bSwdenk #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 211c609719bSwdenk #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 212c609719bSwdenk #define PCI_CB_SUBSYSTEM_ID 0x42 213c609719bSwdenk #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 214c609719bSwdenk /* 0x48-0x7f reserved */ 215c609719bSwdenk 216c609719bSwdenk /* Capability lists */ 217c609719bSwdenk 218c609719bSwdenk #define PCI_CAP_LIST_ID 0 /* Capability ID */ 219c609719bSwdenk #define PCI_CAP_ID_PM 0x01 /* Power Management */ 220c609719bSwdenk #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 221c609719bSwdenk #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 222c609719bSwdenk #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 223c609719bSwdenk #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 224c609719bSwdenk #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 225c609719bSwdenk #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 226c609719bSwdenk #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 227c609719bSwdenk #define PCI_CAP_SIZEOF 4 228c609719bSwdenk 229c609719bSwdenk /* Power Management Registers */ 230c609719bSwdenk 231c609719bSwdenk #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 232c609719bSwdenk #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 233c609719bSwdenk #define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */ 234c609719bSwdenk #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 235c609719bSwdenk #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 236c609719bSwdenk #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 237c609719bSwdenk #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 238c609719bSwdenk #define PCI_PM_CTRL 4 /* PM control and status register */ 239c609719bSwdenk #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 240c609719bSwdenk #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 241c609719bSwdenk #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 242c609719bSwdenk #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 243c609719bSwdenk #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 244c609719bSwdenk #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 245c609719bSwdenk #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 246c609719bSwdenk #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 247c609719bSwdenk #define PCI_PM_DATA_REGISTER 7 /* (??) */ 248c609719bSwdenk #define PCI_PM_SIZEOF 8 249c609719bSwdenk 250c609719bSwdenk /* AGP registers */ 251c609719bSwdenk 252c609719bSwdenk #define PCI_AGP_VERSION 2 /* BCD version number */ 253c609719bSwdenk #define PCI_AGP_RFU 3 /* Rest of capability flags */ 254c609719bSwdenk #define PCI_AGP_STATUS 4 /* Status register */ 255c609719bSwdenk #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 256c609719bSwdenk #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 257c609719bSwdenk #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 258c609719bSwdenk #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 259c609719bSwdenk #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 260c609719bSwdenk #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 261c609719bSwdenk #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 262c609719bSwdenk #define PCI_AGP_COMMAND 8 /* Control register */ 263c609719bSwdenk #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 264c609719bSwdenk #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 265c609719bSwdenk #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 266c609719bSwdenk #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 267c609719bSwdenk #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 268c609719bSwdenk #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 269c609719bSwdenk #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */ 270c609719bSwdenk #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */ 271c609719bSwdenk #define PCI_AGP_SIZEOF 12 272c609719bSwdenk 273f0e6f57fSMatthew McClintock /* PCI-X registers */ 274f0e6f57fSMatthew McClintock 275f0e6f57fSMatthew McClintock #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 276f0e6f57fSMatthew McClintock #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 277f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */ 278f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */ 279f0e6f57fSMatthew McClintock #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 280f0e6f57fSMatthew McClintock 281f0e6f57fSMatthew McClintock 282c609719bSwdenk /* Slot Identification */ 283c609719bSwdenk 284c609719bSwdenk #define PCI_SID_ESR 2 /* Expansion Slot Register */ 285c609719bSwdenk #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 286c609719bSwdenk #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 287c609719bSwdenk #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 288c609719bSwdenk 289c609719bSwdenk /* Message Signalled Interrupts registers */ 290c609719bSwdenk 291c609719bSwdenk #define PCI_MSI_FLAGS 2 /* Various flags */ 292c609719bSwdenk #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */ 293c609719bSwdenk #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */ 294c609719bSwdenk #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */ 295c609719bSwdenk #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */ 296c609719bSwdenk #define PCI_MSI_RFU 3 /* Rest of capability flags */ 297c609719bSwdenk #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 298c609719bSwdenk #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 299c609719bSwdenk #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 300c609719bSwdenk #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 301c609719bSwdenk 302c609719bSwdenk #define PCI_MAX_PCI_DEVICES 32 303c609719bSwdenk #define PCI_MAX_PCI_FUNCTIONS 8 304c609719bSwdenk 305c609719bSwdenk /* Include the ID list */ 306c609719bSwdenk 307c609719bSwdenk #include <pci_ids.h> 308c609719bSwdenk 309c609719bSwdenk struct pci_region { 310c609719bSwdenk unsigned long bus_start; /* Start on the bus */ 311c609719bSwdenk unsigned long phys_start; /* Start in physical address space */ 312c609719bSwdenk unsigned long size; /* Size */ 313c609719bSwdenk unsigned long flags; /* Resource flags */ 314c609719bSwdenk 315c609719bSwdenk unsigned long bus_lower; 316c609719bSwdenk }; 317c609719bSwdenk 318c609719bSwdenk #define PCI_REGION_MEM 0x00000000 /* PCI memory space */ 319c609719bSwdenk #define PCI_REGION_IO 0x00000001 /* PCI IO space */ 320c609719bSwdenk #define PCI_REGION_TYPE 0x00000001 321a179012eSKumar Gala #define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */ 322c609719bSwdenk 323c609719bSwdenk #define PCI_REGION_MEMORY 0x00000100 /* System memory */ 324c609719bSwdenk #define PCI_REGION_RO 0x00000200 /* Read-only memory */ 325c609719bSwdenk 326c609719bSwdenk extern __inline__ void pci_set_region(struct pci_region *reg, 327c609719bSwdenk unsigned long bus_start, 328c609719bSwdenk unsigned long phys_start, 329c609719bSwdenk unsigned long size, 330c609719bSwdenk unsigned long flags) { 331c609719bSwdenk reg->bus_start = bus_start; 332c609719bSwdenk reg->phys_start = phys_start; 333c609719bSwdenk reg->size = size; 334c609719bSwdenk reg->flags = flags; 335c609719bSwdenk } 336c609719bSwdenk 337c609719bSwdenk typedef int pci_dev_t; 338c609719bSwdenk 339c609719bSwdenk #define PCI_BUS(d) (((d) >> 16) & 0xff) 340c609719bSwdenk #define PCI_DEV(d) (((d) >> 11) & 0x1f) 341c609719bSwdenk #define PCI_FUNC(d) (((d) >> 8) & 0x7) 342c609719bSwdenk #define PCI_BDF(b,d,f) ((b) << 16 | (d) << 11 | (f) << 8) 343c609719bSwdenk 344c609719bSwdenk #define PCI_ANY_ID (~0) 345c609719bSwdenk 346c609719bSwdenk struct pci_device_id { 347c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 348c609719bSwdenk }; 349c609719bSwdenk 350c609719bSwdenk struct pci_controller; 351c609719bSwdenk 352c609719bSwdenk struct pci_config_table { 353c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 354c609719bSwdenk unsigned int class; /* Class ID, or PCI_ANY_ID */ 355c609719bSwdenk unsigned int bus; /* Bus number, or PCI_ANY_ID */ 356c609719bSwdenk unsigned int dev; /* Device number, or PCI_ANY_ID */ 357c609719bSwdenk unsigned int func; /* Function number, or PCI_ANY_ID */ 358c609719bSwdenk 359c609719bSwdenk void (*config_device)(struct pci_controller* hose, pci_dev_t dev, 360c609719bSwdenk struct pci_config_table *); 361c609719bSwdenk unsigned long priv[3]; 362c609719bSwdenk }; 363c609719bSwdenk 364993a2275SWolfgang Denk extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev, 365c609719bSwdenk struct pci_config_table *); 366c609719bSwdenk extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev, 367c609719bSwdenk struct pci_config_table *); 368c609719bSwdenk 369c609719bSwdenk #define MAX_PCI_REGIONS 7 370c609719bSwdenk 371c609719bSwdenk /* 372c609719bSwdenk * Structure of a PCI controller (host bridge) 373c609719bSwdenk */ 374c609719bSwdenk struct pci_controller { 375c609719bSwdenk struct pci_controller *next; 376c609719bSwdenk 377c609719bSwdenk int first_busno; 378c609719bSwdenk int last_busno; 379c609719bSwdenk 380c609719bSwdenk volatile unsigned int *cfg_addr; 381c609719bSwdenk volatile unsigned char *cfg_data; 382c609719bSwdenk 383c609719bSwdenk struct pci_region regions[MAX_PCI_REGIONS]; 384c609719bSwdenk int region_count; 385c609719bSwdenk 386c609719bSwdenk struct pci_config_table *config_table; 387c609719bSwdenk 388c609719bSwdenk void (*fixup_irq)(struct pci_controller *, pci_dev_t); 389c609719bSwdenk 390c609719bSwdenk /* Low-level architecture-dependent routines */ 391c609719bSwdenk int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *); 392c609719bSwdenk int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *); 393c609719bSwdenk int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *); 394c609719bSwdenk int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8); 395c609719bSwdenk int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16); 396c609719bSwdenk int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32); 397c609719bSwdenk 398c609719bSwdenk /* Used by auto config */ 399a179012eSKumar Gala struct pci_region *pci_mem, *pci_io, *pci_prefetch; 400c609719bSwdenk 401c609719bSwdenk /* Used by ppc405 autoconfig*/ 402c609719bSwdenk struct pci_region *pci_fb; 403c7de829cSwdenk int current_busno; 404c609719bSwdenk }; 405c609719bSwdenk 406c609719bSwdenk extern __inline__ void pci_set_ops(struct pci_controller *hose, 407c609719bSwdenk int (*read_byte)(struct pci_controller*, 408c609719bSwdenk pci_dev_t, int where, u8 *), 409c609719bSwdenk int (*read_word)(struct pci_controller*, 410c609719bSwdenk pci_dev_t, int where, u16 *), 411c609719bSwdenk int (*read_dword)(struct pci_controller*, 412c609719bSwdenk pci_dev_t, int where, u32 *), 413c609719bSwdenk int (*write_byte)(struct pci_controller*, 414c609719bSwdenk pci_dev_t, int where, u8), 415c609719bSwdenk int (*write_word)(struct pci_controller*, 416c609719bSwdenk pci_dev_t, int where, u16), 417c609719bSwdenk int (*write_dword)(struct pci_controller*, 418c609719bSwdenk pci_dev_t, int where, u32)) { 419c609719bSwdenk hose->read_byte = read_byte; 420c609719bSwdenk hose->read_word = read_word; 421c609719bSwdenk hose->read_dword = read_dword; 422c609719bSwdenk hose->write_byte = write_byte; 423c609719bSwdenk hose->write_word = write_word; 424c609719bSwdenk hose->write_dword = write_dword; 425c609719bSwdenk } 426c609719bSwdenk 427c609719bSwdenk extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data); 428c609719bSwdenk 429c609719bSwdenk extern unsigned long pci_hose_bus_to_phys(struct pci_controller* hose, 430c609719bSwdenk unsigned long addr, unsigned long flags); 431c609719bSwdenk extern unsigned long pci_hose_phys_to_bus(struct pci_controller* hose, 432c609719bSwdenk unsigned long addr, unsigned long flags); 433c609719bSwdenk 434c609719bSwdenk #define pci_phys_to_bus(dev, addr, flags) \ 435c609719bSwdenk pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 436c609719bSwdenk #define pci_bus_to_phys(dev, addr, flags) \ 437c609719bSwdenk pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 438c609719bSwdenk 439c609719bSwdenk #define pci_phys_to_mem(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_MEM) 440c609719bSwdenk #define pci_mem_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_MEM) 441c609719bSwdenk #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO) 442c609719bSwdenk #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO) 443c609719bSwdenk 444c609719bSwdenk extern int pci_hose_read_config_byte(struct pci_controller *hose, 445c609719bSwdenk pci_dev_t dev, int where, u8 *val); 446c609719bSwdenk extern int pci_hose_read_config_word(struct pci_controller *hose, 447c609719bSwdenk pci_dev_t dev, int where, u16 *val); 448c609719bSwdenk extern int pci_hose_read_config_dword(struct pci_controller *hose, 449c609719bSwdenk pci_dev_t dev, int where, u32 *val); 450c609719bSwdenk extern int pci_hose_write_config_byte(struct pci_controller *hose, 451c609719bSwdenk pci_dev_t dev, int where, u8 val); 452c609719bSwdenk extern int pci_hose_write_config_word(struct pci_controller *hose, 453c609719bSwdenk pci_dev_t dev, int where, u16 val); 454c609719bSwdenk extern int pci_hose_write_config_dword(struct pci_controller *hose, 455c609719bSwdenk pci_dev_t dev, int where, u32 val); 456c609719bSwdenk 457c609719bSwdenk extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val); 458c609719bSwdenk extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val); 459c609719bSwdenk extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val); 460c609719bSwdenk extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val); 461c609719bSwdenk extern int pci_write_config_word(pci_dev_t dev, int where, u16 val); 462c609719bSwdenk extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val); 463c609719bSwdenk 464c609719bSwdenk extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose, 465c609719bSwdenk pci_dev_t dev, int where, u8 *val); 466c609719bSwdenk extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose, 467c609719bSwdenk pci_dev_t dev, int where, u16 *val); 468c609719bSwdenk extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose, 469c609719bSwdenk pci_dev_t dev, int where, u8 val); 470c609719bSwdenk extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose, 471c609719bSwdenk pci_dev_t dev, int where, u16 val); 472c609719bSwdenk 473c609719bSwdenk extern void pci_register_hose(struct pci_controller* hose); 474c609719bSwdenk extern struct pci_controller* pci_bus_to_hose(int bus); 475c609719bSwdenk 476c609719bSwdenk extern int pci_hose_scan(struct pci_controller *hose); 477c609719bSwdenk extern int pci_hose_scan_bus(struct pci_controller *hose, int bus); 478c609719bSwdenk 479c609719bSwdenk extern void pciauto_region_init(struct pci_region* res); 480c609719bSwdenk extern void pciauto_region_align(struct pci_region *res, unsigned long size); 481c609719bSwdenk extern int pciauto_region_allocate(struct pci_region* res, unsigned int size, unsigned int *bar); 482c609719bSwdenk extern void pciauto_setup_device(struct pci_controller *hose, 483c609719bSwdenk pci_dev_t dev, int bars_num, 484c609719bSwdenk struct pci_region *mem, 485a179012eSKumar Gala struct pci_region *prefetch, 486c609719bSwdenk struct pci_region *io); 487c7de829cSwdenk int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev); 488c609719bSwdenk 489c609719bSwdenk extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index); 490c609719bSwdenk extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index); 4917a8e9bedSwdenk extern pci_dev_t pci_find_class(int wanted_class, int wanted_sub_code, 4927a8e9bedSwdenk int wanted_prog_if, int index); 493c609719bSwdenk 494c609719bSwdenk extern int pci_hose_config_device(struct pci_controller *hose, 495c609719bSwdenk pci_dev_t dev, 496c609719bSwdenk unsigned long io, 497c609719bSwdenk unsigned long mem, 498c609719bSwdenk unsigned long command); 499c609719bSwdenk 500c609719bSwdenk #ifdef CONFIG_MPC824X 501c609719bSwdenk extern void pci_mpc824x_init (struct pci_controller *hose); 502c609719bSwdenk #endif 503c609719bSwdenk 504*13a7fcdfSJon Loeliger #ifdef CONFIG_MPC85xx 505*13a7fcdfSJon Loeliger extern void pci_mpc85xx_init (struct pci_controller *hose); 506*13a7fcdfSJon Loeliger #endif 507c609719bSwdenk #endif /* _PCI_H */ 508