1c609719bSwdenk /* 2c609719bSwdenk * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com> 3c609719bSwdenk * Andreas Heppel <aheppel@sysgo.de> 4c609719bSwdenk * 5c609719bSwdenk * (C) Copyright 2002 6c609719bSwdenk * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 7c609719bSwdenk * 81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 9c609719bSwdenk */ 10c609719bSwdenk 11c609719bSwdenk #ifndef _PCI_H 12c609719bSwdenk #define _PCI_H 13c609719bSwdenk 14ed5b580bSMinghuan Lian #define PCI_CFG_SPACE_SIZE 256 15ed5b580bSMinghuan Lian #define PCI_CFG_SPACE_EXP_SIZE 4096 16ed5b580bSMinghuan Lian 17c609719bSwdenk /* 18c609719bSwdenk * Under PCI, each device has 256 bytes of configuration address space, 19c609719bSwdenk * of which the first 64 bytes are standardized as follows: 20c609719bSwdenk */ 21c3a16692SBin Meng #define PCI_STD_HEADER_SIZEOF 64 22c609719bSwdenk #define PCI_VENDOR_ID 0x00 /* 16 bits */ 23c609719bSwdenk #define PCI_DEVICE_ID 0x02 /* 16 bits */ 24c609719bSwdenk #define PCI_COMMAND 0x04 /* 16 bits */ 25c609719bSwdenk #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 26c609719bSwdenk #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 27c609719bSwdenk #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 28c609719bSwdenk #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 29c609719bSwdenk #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 30c609719bSwdenk #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 31c609719bSwdenk #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 32c609719bSwdenk #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 33c609719bSwdenk #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 34c609719bSwdenk #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 35c609719bSwdenk 36c609719bSwdenk #define PCI_STATUS 0x06 /* 16 bits */ 37c609719bSwdenk #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 38c609719bSwdenk #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */ 39c609719bSwdenk #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 40c609719bSwdenk #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 41c609719bSwdenk #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 42c609719bSwdenk #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 43c609719bSwdenk #define PCI_STATUS_DEVSEL_FAST 0x000 44c609719bSwdenk #define PCI_STATUS_DEVSEL_MEDIUM 0x200 45c609719bSwdenk #define PCI_STATUS_DEVSEL_SLOW 0x400 46c609719bSwdenk #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 47c609719bSwdenk #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 48c609719bSwdenk #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 49c609719bSwdenk #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 50c609719bSwdenk #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 51c609719bSwdenk 52c609719bSwdenk #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 53c609719bSwdenk revision */ 54c609719bSwdenk #define PCI_REVISION_ID 0x08 /* Revision ID */ 55c609719bSwdenk #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 56c609719bSwdenk #define PCI_CLASS_DEVICE 0x0a /* Device class */ 57c609719bSwdenk #define PCI_CLASS_CODE 0x0b /* Device class code */ 5855ae10f8SBill Richardson #define PCI_CLASS_CODE_TOO_OLD 0x00 5955ae10f8SBill Richardson #define PCI_CLASS_CODE_STORAGE 0x01 6055ae10f8SBill Richardson #define PCI_CLASS_CODE_NETWORK 0x02 6155ae10f8SBill Richardson #define PCI_CLASS_CODE_DISPLAY 0x03 6255ae10f8SBill Richardson #define PCI_CLASS_CODE_MULTIMEDIA 0x04 6355ae10f8SBill Richardson #define PCI_CLASS_CODE_MEMORY 0x05 6455ae10f8SBill Richardson #define PCI_CLASS_CODE_BRIDGE 0x06 6555ae10f8SBill Richardson #define PCI_CLASS_CODE_COMM 0x07 6655ae10f8SBill Richardson #define PCI_CLASS_CODE_PERIPHERAL 0x08 6755ae10f8SBill Richardson #define PCI_CLASS_CODE_INPUT 0x09 6855ae10f8SBill Richardson #define PCI_CLASS_CODE_DOCKING 0x0A 6955ae10f8SBill Richardson #define PCI_CLASS_CODE_PROCESSOR 0x0B 7055ae10f8SBill Richardson #define PCI_CLASS_CODE_SERIAL 0x0C 7155ae10f8SBill Richardson #define PCI_CLASS_CODE_WIRELESS 0x0D 7255ae10f8SBill Richardson #define PCI_CLASS_CODE_I2O 0x0E 7355ae10f8SBill Richardson #define PCI_CLASS_CODE_SATELLITE 0x0F 7455ae10f8SBill Richardson #define PCI_CLASS_CODE_CRYPTO 0x10 7555ae10f8SBill Richardson #define PCI_CLASS_CODE_DATA 0x11 7655ae10f8SBill Richardson /* Base Class 0x12 - 0xFE is reserved */ 7755ae10f8SBill Richardson #define PCI_CLASS_CODE_OTHER 0xFF 7855ae10f8SBill Richardson 79c609719bSwdenk #define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */ 8055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00 8155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01 8255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00 8355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01 8455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02 8555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03 8655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04 8755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05 8855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06 8955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07 9055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80 9155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00 9255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01 9355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02 9455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03 9555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04 9655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05 9755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06 9855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80 9955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00 10055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01 10155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02 10255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80 10355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00 10455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01 10555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02 10655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80 10755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00 10855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01 10955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80 11055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00 11155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01 11255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02 11355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03 11455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04 11555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05 11655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06 11755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07 11855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08 11955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09 12055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A 12155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80 12255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00 12355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01 12455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02 12555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03 12655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04 12755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05 12855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80 12955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00 13055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01 13155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02 13255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03 13355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04 13455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05 13555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80 13655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00 13755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01 13855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02 13955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03 14055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04 14155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80 14255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00 14355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80 14455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00 14555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01 14655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02 14755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10 14855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20 14955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30 15055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40 15155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00 15255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01 15355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02 15455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03 15555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04 15655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05 15755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06 15855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07 15955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08 16055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09 16155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00 16255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01 16355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10 16455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11 16555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12 16655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20 16755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21 16855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80 16955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00 17055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01 17155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02 17255ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03 17355ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04 17455ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00 17555ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10 17655ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80 17755ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00 17855ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01 17955ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10 18055ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20 18155ae10f8SBill Richardson #define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80 182c609719bSwdenk 183c609719bSwdenk #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 184c609719bSwdenk #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 185c609719bSwdenk #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 186c609719bSwdenk #define PCI_HEADER_TYPE_NORMAL 0 187c609719bSwdenk #define PCI_HEADER_TYPE_BRIDGE 1 188c609719bSwdenk #define PCI_HEADER_TYPE_CARDBUS 2 189c609719bSwdenk 190c609719bSwdenk #define PCI_BIST 0x0f /* 8 bits */ 191c609719bSwdenk #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 192c609719bSwdenk #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 193c609719bSwdenk #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 194c609719bSwdenk 195c609719bSwdenk /* 196c609719bSwdenk * Base addresses specify locations in memory or I/O space. 197c609719bSwdenk * Decoded size can be determined by writing a value of 198c609719bSwdenk * 0xffffffff to the register, and reading it back. Only 199c609719bSwdenk * 1 bits are decoded. 200c609719bSwdenk */ 201c609719bSwdenk #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 202c609719bSwdenk #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 203c609719bSwdenk #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 204c609719bSwdenk #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 205c609719bSwdenk #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 206c609719bSwdenk #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 207c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 208c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_IO 0x01 209c609719bSwdenk #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 210c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 211c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 212c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 213c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 214c609719bSwdenk #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 21530e76d5eSKumar Gala #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL) 21630e76d5eSKumar Gala #define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL) 217c609719bSwdenk /* bit 1 is reserved if address_space = 1 */ 218c609719bSwdenk 219c609719bSwdenk /* Header type 0 (normal devices) */ 220c609719bSwdenk #define PCI_CARDBUS_CIS 0x28 221c609719bSwdenk #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 222c609719bSwdenk #define PCI_SUBSYSTEM_ID 0x2e 223c609719bSwdenk #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 224c609719bSwdenk #define PCI_ROM_ADDRESS_ENABLE 0x01 22530e76d5eSKumar Gala #define PCI_ROM_ADDRESS_MASK (~0x7ffULL) 226c609719bSwdenk 227c609719bSwdenk #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 228c609719bSwdenk 229c609719bSwdenk /* 0x35-0x3b are reserved */ 230c609719bSwdenk #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 231c609719bSwdenk #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 232c609719bSwdenk #define PCI_MIN_GNT 0x3e /* 8 bits */ 233c609719bSwdenk #define PCI_MAX_LAT 0x3f /* 8 bits */ 234c609719bSwdenk 2355f48d798SSimon Glass #define PCI_INTERRUPT_LINE_DISABLE 0xff 2365f48d798SSimon Glass 237c609719bSwdenk /* Header type 1 (PCI-to-PCI bridges) */ 238c609719bSwdenk #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 239c609719bSwdenk #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 240c609719bSwdenk #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 241c609719bSwdenk #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 242c609719bSwdenk #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 243c609719bSwdenk #define PCI_IO_LIMIT 0x1d 244c609719bSwdenk #define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */ 245c609719bSwdenk #define PCI_IO_RANGE_TYPE_16 0x00 246c609719bSwdenk #define PCI_IO_RANGE_TYPE_32 0x01 247c609719bSwdenk #define PCI_IO_RANGE_MASK ~0x0f 248c609719bSwdenk #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 249c609719bSwdenk #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 250c609719bSwdenk #define PCI_MEMORY_LIMIT 0x22 251c609719bSwdenk #define PCI_MEMORY_RANGE_TYPE_MASK 0x0f 252c609719bSwdenk #define PCI_MEMORY_RANGE_MASK ~0x0f 253c609719bSwdenk #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 254c609719bSwdenk #define PCI_PREF_MEMORY_LIMIT 0x26 255c609719bSwdenk #define PCI_PREF_RANGE_TYPE_MASK 0x0f 256c609719bSwdenk #define PCI_PREF_RANGE_TYPE_32 0x00 257c609719bSwdenk #define PCI_PREF_RANGE_TYPE_64 0x01 258c609719bSwdenk #define PCI_PREF_RANGE_MASK ~0x0f 259c609719bSwdenk #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 260c609719bSwdenk #define PCI_PREF_LIMIT_UPPER32 0x2c 261c609719bSwdenk #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 262c609719bSwdenk #define PCI_IO_LIMIT_UPPER16 0x32 263c609719bSwdenk /* 0x34 same as for htype 0 */ 264c609719bSwdenk /* 0x35-0x3b is reserved */ 265c609719bSwdenk #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 266c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 267c609719bSwdenk #define PCI_BRIDGE_CONTROL 0x3e 268c609719bSwdenk #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 269c609719bSwdenk #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 270c609719bSwdenk #define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */ 271c609719bSwdenk #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 272c609719bSwdenk #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 273c609719bSwdenk #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 274c609719bSwdenk #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 275c609719bSwdenk 276c157d8e2SStefan Roese /* From 440ep */ 277c157d8e2SStefan Roese #define PCI_ERREN 0x48 /* Error Enable */ 278c157d8e2SStefan Roese #define PCI_ERRSTS 0x49 /* Error Status */ 279c157d8e2SStefan Roese #define PCI_BRDGOPT1 0x4A /* PCI Bridge Options 1 */ 280c157d8e2SStefan Roese #define PCI_PLBSESR0 0x4C /* PCI PLB Slave Error Syndrome 0 */ 281c157d8e2SStefan Roese #define PCI_PLBSESR1 0x50 /* PCI PLB Slave Error Syndrome 1 */ 282c157d8e2SStefan Roese #define PCI_PLBSEAR 0x54 /* PCI PLB Slave Error Address */ 283c157d8e2SStefan Roese #define PCI_CAPID 0x58 /* Capability Identifier */ 284c157d8e2SStefan Roese #define PCI_NEXTITEMPTR 0x59 /* Next Item Pointer */ 285c157d8e2SStefan Roese #define PCI_PMC 0x5A /* Power Management Capabilities */ 286c157d8e2SStefan Roese #define PCI_PMCSR 0x5C /* Power Management Control Status */ 287c157d8e2SStefan Roese #define PCI_PMCSRBSE 0x5E /* PMCSR PCI to PCI Bridge Support Extensions */ 288c157d8e2SStefan Roese #define PCI_BRDGOPT2 0x60 /* PCI Bridge Options 2 */ 289c157d8e2SStefan Roese #define PCI_PMSCRR 0x64 /* Power Management State Change Request Re. */ 290c157d8e2SStefan Roese 291c609719bSwdenk /* Header type 2 (CardBus bridges) */ 292c609719bSwdenk #define PCI_CB_CAPABILITY_LIST 0x14 293c609719bSwdenk /* 0x15 reserved */ 294c609719bSwdenk #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 295c609719bSwdenk #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 296c609719bSwdenk #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 297c609719bSwdenk #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 298c609719bSwdenk #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 299c609719bSwdenk #define PCI_CB_MEMORY_BASE_0 0x1c 300c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_0 0x20 301c609719bSwdenk #define PCI_CB_MEMORY_BASE_1 0x24 302c609719bSwdenk #define PCI_CB_MEMORY_LIMIT_1 0x28 303c609719bSwdenk #define PCI_CB_IO_BASE_0 0x2c 304c609719bSwdenk #define PCI_CB_IO_BASE_0_HI 0x2e 305c609719bSwdenk #define PCI_CB_IO_LIMIT_0 0x30 306c609719bSwdenk #define PCI_CB_IO_LIMIT_0_HI 0x32 307c609719bSwdenk #define PCI_CB_IO_BASE_1 0x34 308c609719bSwdenk #define PCI_CB_IO_BASE_1_HI 0x36 309c609719bSwdenk #define PCI_CB_IO_LIMIT_1 0x38 310c609719bSwdenk #define PCI_CB_IO_LIMIT_1_HI 0x3a 311c609719bSwdenk #define PCI_CB_IO_RANGE_MASK ~0x03 312c609719bSwdenk /* 0x3c-0x3d are same as for htype 0 */ 313c609719bSwdenk #define PCI_CB_BRIDGE_CONTROL 0x3e 314c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 315c609719bSwdenk #define PCI_CB_BRIDGE_CTL_SERR 0x02 316c609719bSwdenk #define PCI_CB_BRIDGE_CTL_ISA 0x04 317c609719bSwdenk #define PCI_CB_BRIDGE_CTL_VGA 0x08 318c609719bSwdenk #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 319c609719bSwdenk #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 320c609719bSwdenk #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 321c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 322c609719bSwdenk #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 323c609719bSwdenk #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 324c609719bSwdenk #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 325c609719bSwdenk #define PCI_CB_SUBSYSTEM_ID 0x42 326c609719bSwdenk #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 327c609719bSwdenk /* 0x48-0x7f reserved */ 328c609719bSwdenk 329c609719bSwdenk /* Capability lists */ 330c609719bSwdenk 331c609719bSwdenk #define PCI_CAP_LIST_ID 0 /* Capability ID */ 332c609719bSwdenk #define PCI_CAP_ID_PM 0x01 /* Power Management */ 333c609719bSwdenk #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 334c609719bSwdenk #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 335c609719bSwdenk #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 336c609719bSwdenk #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 337c609719bSwdenk #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 3388295b944SKumar Gala #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ 339c609719bSwdenk #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 340c609719bSwdenk #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 341c609719bSwdenk #define PCI_CAP_SIZEOF 4 342c609719bSwdenk 343c609719bSwdenk /* Power Management Registers */ 344c609719bSwdenk 345c609719bSwdenk #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 346c609719bSwdenk #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 347c609719bSwdenk #define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */ 348c609719bSwdenk #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 349c609719bSwdenk #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 350c609719bSwdenk #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 351c609719bSwdenk #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 352c609719bSwdenk #define PCI_PM_CTRL 4 /* PM control and status register */ 353c609719bSwdenk #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 354c609719bSwdenk #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 355c609719bSwdenk #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 356c609719bSwdenk #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 357c609719bSwdenk #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 358c609719bSwdenk #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 359c609719bSwdenk #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 360c609719bSwdenk #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 361c609719bSwdenk #define PCI_PM_DATA_REGISTER 7 /* (??) */ 362c609719bSwdenk #define PCI_PM_SIZEOF 8 363c609719bSwdenk 364c609719bSwdenk /* AGP registers */ 365c609719bSwdenk 366c609719bSwdenk #define PCI_AGP_VERSION 2 /* BCD version number */ 367c609719bSwdenk #define PCI_AGP_RFU 3 /* Rest of capability flags */ 368c609719bSwdenk #define PCI_AGP_STATUS 4 /* Status register */ 369c609719bSwdenk #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 370c609719bSwdenk #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 371c609719bSwdenk #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 372c609719bSwdenk #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 373c609719bSwdenk #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 374c609719bSwdenk #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 375c609719bSwdenk #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 376c609719bSwdenk #define PCI_AGP_COMMAND 8 /* Control register */ 377c609719bSwdenk #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 378c609719bSwdenk #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 379c609719bSwdenk #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 380c609719bSwdenk #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 381c609719bSwdenk #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 382c609719bSwdenk #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 383c609719bSwdenk #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */ 384c609719bSwdenk #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */ 385c609719bSwdenk #define PCI_AGP_SIZEOF 12 386c609719bSwdenk 387f0e6f57fSMatthew McClintock /* PCI-X registers */ 388f0e6f57fSMatthew McClintock 389f0e6f57fSMatthew McClintock #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 390f0e6f57fSMatthew McClintock #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 391f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */ 392f0e6f57fSMatthew McClintock #define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */ 393f0e6f57fSMatthew McClintock #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 394f0e6f57fSMatthew McClintock 395f0e6f57fSMatthew McClintock 396c609719bSwdenk /* Slot Identification */ 397c609719bSwdenk 398c609719bSwdenk #define PCI_SID_ESR 2 /* Expansion Slot Register */ 399c609719bSwdenk #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 400c609719bSwdenk #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 401c609719bSwdenk #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 402c609719bSwdenk 403c609719bSwdenk /* Message Signalled Interrupts registers */ 404c609719bSwdenk 405c609719bSwdenk #define PCI_MSI_FLAGS 2 /* Various flags */ 406c609719bSwdenk #define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */ 407c609719bSwdenk #define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */ 408c609719bSwdenk #define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */ 409c609719bSwdenk #define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */ 410c609719bSwdenk #define PCI_MSI_RFU 3 /* Rest of capability flags */ 411c609719bSwdenk #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 412c609719bSwdenk #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 413c609719bSwdenk #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 414c609719bSwdenk #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 415c609719bSwdenk 416c609719bSwdenk #define PCI_MAX_PCI_DEVICES 32 417c609719bSwdenk #define PCI_MAX_PCI_FUNCTIONS 8 418c609719bSwdenk 419287df01eSZhao Qiang #define PCI_FIND_CAP_TTL 0x48 420287df01eSZhao Qiang #define CAP_START_POS 0x40 421287df01eSZhao Qiang 422ed5b580bSMinghuan Lian /* Extended Capabilities (PCI-X 2.0 and Express) */ 423ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) 424ed5b580bSMinghuan Lian #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) 425ed5b580bSMinghuan Lian #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) 426ed5b580bSMinghuan Lian 427ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */ 428ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */ 429ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */ 430ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */ 431ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */ 432ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */ 433ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */ 434ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */ 435ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */ 436ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */ 437ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */ 438ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */ 439ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */ 440ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */ 441ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */ 442ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */ 443ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */ 444ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */ 445ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */ 446ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */ 447ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */ 448ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */ 449ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */ 450ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */ 451ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */ 452ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */ 453ed5b580bSMinghuan Lian #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */ 454ed5b580bSMinghuan Lian 455c609719bSwdenk /* Include the ID list */ 456c609719bSwdenk 457c609719bSwdenk #include <pci_ids.h> 458c609719bSwdenk 459fa5cec03SPaul Burton #ifndef __ASSEMBLY__ 460fa5cec03SPaul Burton 46130e76d5eSKumar Gala #ifdef CONFIG_SYS_PCI_64BIT 46230e76d5eSKumar Gala typedef u64 pci_addr_t; 46330e76d5eSKumar Gala typedef u64 pci_size_t; 46430e76d5eSKumar Gala #else 46530e76d5eSKumar Gala typedef u32 pci_addr_t; 46630e76d5eSKumar Gala typedef u32 pci_size_t; 46730e76d5eSKumar Gala #endif 46830e76d5eSKumar Gala 469c609719bSwdenk struct pci_region { 47030e76d5eSKumar Gala pci_addr_t bus_start; /* Start on the bus */ 47136f32675SBecky Bruce phys_addr_t phys_start; /* Start in physical address space */ 47230e76d5eSKumar Gala pci_size_t size; /* Size */ 473c609719bSwdenk unsigned long flags; /* Resource flags */ 474c609719bSwdenk 47530e76d5eSKumar Gala pci_addr_t bus_lower; 476c609719bSwdenk }; 477c609719bSwdenk 478c609719bSwdenk #define PCI_REGION_MEM 0x00000000 /* PCI memory space */ 479c609719bSwdenk #define PCI_REGION_IO 0x00000001 /* PCI IO space */ 480c609719bSwdenk #define PCI_REGION_TYPE 0x00000001 481a179012eSKumar Gala #define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */ 482c609719bSwdenk 483ff4e66e9SKumar Gala #define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */ 484c609719bSwdenk #define PCI_REGION_RO 0x00000200 /* Read-only memory */ 485c609719bSwdenk 486bc3442aaSSimon Glass static inline void pci_set_region(struct pci_region *reg, 48730e76d5eSKumar Gala pci_addr_t bus_start, 48836f32675SBecky Bruce phys_addr_t phys_start, 48930e76d5eSKumar Gala pci_size_t size, 490c609719bSwdenk unsigned long flags) { 491c609719bSwdenk reg->bus_start = bus_start; 492c609719bSwdenk reg->phys_start = phys_start; 493c609719bSwdenk reg->size = size; 494c609719bSwdenk reg->flags = flags; 495c609719bSwdenk } 496c609719bSwdenk 497c609719bSwdenk typedef int pci_dev_t; 498c609719bSwdenk 499c609719bSwdenk #define PCI_BUS(d) (((d) >> 16) & 0xff) 500c609719bSwdenk #define PCI_DEV(d) (((d) >> 11) & 0x1f) 501c609719bSwdenk #define PCI_FUNC(d) (((d) >> 8) & 0x7) 502ff3e077bSSimon Glass #define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8) 503ff3e077bSSimon Glass #define PCI_MASK_BUS(bdf) ((bdf) & 0xffff) 504ff3e077bSSimon Glass #define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn)) 505ff3e077bSSimon Glass #define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f)) 506ff3e077bSSimon Glass #define PCI_VENDEV(v, d) (((v) << 16) | (d)) 507c609719bSwdenk #define PCI_ANY_ID (~0) 508c609719bSwdenk 509c609719bSwdenk struct pci_device_id { 510c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 511aba92962SSimon Glass unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */ 512aba92962SSimon Glass unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */ 513aba92962SSimon Glass unsigned long driver_data; /* Data private to the driver */ 514c609719bSwdenk }; 515c609719bSwdenk 516c609719bSwdenk struct pci_controller; 517c609719bSwdenk 518c609719bSwdenk struct pci_config_table { 519c609719bSwdenk unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */ 520c609719bSwdenk unsigned int class; /* Class ID, or PCI_ANY_ID */ 521c609719bSwdenk unsigned int bus; /* Bus number, or PCI_ANY_ID */ 522c609719bSwdenk unsigned int dev; /* Device number, or PCI_ANY_ID */ 523c609719bSwdenk unsigned int func; /* Function number, or PCI_ANY_ID */ 524c609719bSwdenk 525c609719bSwdenk void (*config_device)(struct pci_controller* hose, pci_dev_t dev, 526c609719bSwdenk struct pci_config_table *); 527c609719bSwdenk unsigned long priv[3]; 528c609719bSwdenk }; 529c609719bSwdenk 530993a2275SWolfgang Denk extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev, 531c609719bSwdenk struct pci_config_table *); 532c609719bSwdenk extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev, 533c609719bSwdenk struct pci_config_table *); 534c609719bSwdenk 535c609719bSwdenk #define MAX_PCI_REGIONS 7 536c609719bSwdenk 537fd6646c0SAnton Vorontsov #define INDIRECT_TYPE_NO_PCIE_LINK 1 538fd6646c0SAnton Vorontsov 539c609719bSwdenk /* 540c609719bSwdenk * Structure of a PCI controller (host bridge) 54154fe7b1cSSimon Glass * 54254fe7b1cSSimon Glass * With driver model this is dev_get_uclass_priv(bus) 543c609719bSwdenk */ 544c609719bSwdenk struct pci_controller { 545ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI 546ff3e077bSSimon Glass struct udevice *bus; 547ff3e077bSSimon Glass struct udevice *ctlr; 548ff3e077bSSimon Glass #else 549c609719bSwdenk struct pci_controller *next; 550ff3e077bSSimon Glass #endif 551c609719bSwdenk 552c609719bSwdenk int first_busno; 553c609719bSwdenk int last_busno; 554c609719bSwdenk 555c609719bSwdenk volatile unsigned int *cfg_addr; 556c609719bSwdenk volatile unsigned char *cfg_data; 557c609719bSwdenk 558fd6646c0SAnton Vorontsov int indirect_type; 559fd6646c0SAnton Vorontsov 560aec241dfSSimon Glass /* 561aec241dfSSimon Glass * TODO(sjg@chromium.org): With driver model we use struct 562aec241dfSSimon Glass * pci_controller for both the controller and any bridge devices 563aec241dfSSimon Glass * attached to it. But there is only one region list and it is in the 564aec241dfSSimon Glass * top-level controller. 565aec241dfSSimon Glass * 566aec241dfSSimon Glass * This could be changed so that struct pci_controller is only used 567aec241dfSSimon Glass * for PCI controllers and a separate UCLASS (or perhaps 568aec241dfSSimon Glass * UCLASS_PCI_GENERIC) is used for bridges. 569aec241dfSSimon Glass */ 570c609719bSwdenk struct pci_region regions[MAX_PCI_REGIONS]; 571c609719bSwdenk int region_count; 572c609719bSwdenk 573c609719bSwdenk struct pci_config_table *config_table; 574c609719bSwdenk 575c609719bSwdenk void (*fixup_irq)(struct pci_controller *, pci_dev_t); 576ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 577c609719bSwdenk /* Low-level architecture-dependent routines */ 578c609719bSwdenk int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *); 579c609719bSwdenk int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *); 580c609719bSwdenk int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *); 581c609719bSwdenk int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8); 582c609719bSwdenk int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16); 583c609719bSwdenk int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32); 584ff3e077bSSimon Glass #endif 585c609719bSwdenk 586c609719bSwdenk /* Used by auto config */ 587a179012eSKumar Gala struct pci_region *pci_mem, *pci_io, *pci_prefetch; 588c609719bSwdenk 589c609719bSwdenk /* Used by ppc405 autoconfig*/ 590c609719bSwdenk struct pci_region *pci_fb; 591ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 592c7de829cSwdenk int current_busno; 59310fa8d7cSLeo Liu 59410fa8d7cSLeo Liu void *priv_data; 595ff3e077bSSimon Glass #endif 596c609719bSwdenk }; 597c609719bSwdenk 598ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 599bc3442aaSSimon Glass static inline void pci_set_ops(struct pci_controller *hose, 600c609719bSwdenk int (*read_byte)(struct pci_controller*, 601c609719bSwdenk pci_dev_t, int where, u8 *), 602c609719bSwdenk int (*read_word)(struct pci_controller*, 603c609719bSwdenk pci_dev_t, int where, u16 *), 604c609719bSwdenk int (*read_dword)(struct pci_controller*, 605c609719bSwdenk pci_dev_t, int where, u32 *), 606c609719bSwdenk int (*write_byte)(struct pci_controller*, 607c609719bSwdenk pci_dev_t, int where, u8), 608c609719bSwdenk int (*write_word)(struct pci_controller*, 609c609719bSwdenk pci_dev_t, int where, u16), 610c609719bSwdenk int (*write_dword)(struct pci_controller*, 611c609719bSwdenk pci_dev_t, int where, u32)) { 612c609719bSwdenk hose->read_byte = read_byte; 613c609719bSwdenk hose->read_word = read_word; 614c609719bSwdenk hose->read_dword = read_dword; 615c609719bSwdenk hose->write_byte = write_byte; 616c609719bSwdenk hose->write_word = write_word; 617c609719bSwdenk hose->write_dword = write_dword; 618c609719bSwdenk } 619ff3e077bSSimon Glass #endif 620c609719bSwdenk 621842033e6SGabor Juhos #ifdef CONFIG_PCI_INDIRECT_BRIDGE 622c609719bSwdenk extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data); 623842033e6SGabor Juhos #endif 624c609719bSwdenk 6257e78b9efSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) 62636f32675SBecky Bruce extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose, 62730e76d5eSKumar Gala pci_addr_t addr, unsigned long flags); 62830e76d5eSKumar Gala extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose, 62936f32675SBecky Bruce phys_addr_t addr, unsigned long flags); 630c609719bSwdenk 631c609719bSwdenk #define pci_phys_to_bus(dev, addr, flags) \ 632c609719bSwdenk pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 633c609719bSwdenk #define pci_bus_to_phys(dev, addr, flags) \ 634c609719bSwdenk pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags)) 635c609719bSwdenk 6366e61fae4SBecky Bruce #define pci_virt_to_bus(dev, addr, flags) \ 6376e61fae4SBecky Bruce pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \ 6386e61fae4SBecky Bruce (virt_to_phys(addr)), (flags)) 6396e61fae4SBecky Bruce #define pci_bus_to_virt(dev, addr, flags, len, map_flags) \ 6406e61fae4SBecky Bruce map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \ 6416e61fae4SBecky Bruce (addr), (flags)), \ 6426e61fae4SBecky Bruce (len), (map_flags)) 6436e61fae4SBecky Bruce 6446e61fae4SBecky Bruce #define pci_phys_to_mem(dev, addr) \ 6456e61fae4SBecky Bruce pci_phys_to_bus((dev), (addr), PCI_REGION_MEM) 6466e61fae4SBecky Bruce #define pci_mem_to_phys(dev, addr) \ 6476e61fae4SBecky Bruce pci_bus_to_phys((dev), (addr), PCI_REGION_MEM) 648c609719bSwdenk #define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO) 649c609719bSwdenk #define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO) 650c609719bSwdenk 6516e61fae4SBecky Bruce #define pci_virt_to_mem(dev, addr) \ 6526e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_MEM) 6536e61fae4SBecky Bruce #define pci_mem_to_virt(dev, addr, len, map_flags) \ 6546e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags)) 6556e61fae4SBecky Bruce #define pci_virt_to_io(dev, addr) \ 6566e61fae4SBecky Bruce pci_virt_to_bus((dev), (addr), PCI_REGION_IO) 6576e61fae4SBecky Bruce #define pci_io_to_virt(dev, addr, len, map_flags) \ 6586e61fae4SBecky Bruce pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags)) 6596e61fae4SBecky Bruce 660dc5740dfSSimon Glass /* For driver model these are defined in macros in pci_compat.c */ 661c609719bSwdenk extern int pci_hose_read_config_byte(struct pci_controller *hose, 662c609719bSwdenk pci_dev_t dev, int where, u8 *val); 663c609719bSwdenk extern int pci_hose_read_config_word(struct pci_controller *hose, 664c609719bSwdenk pci_dev_t dev, int where, u16 *val); 665c609719bSwdenk extern int pci_hose_read_config_dword(struct pci_controller *hose, 666c609719bSwdenk pci_dev_t dev, int where, u32 *val); 667c609719bSwdenk extern int pci_hose_write_config_byte(struct pci_controller *hose, 668c609719bSwdenk pci_dev_t dev, int where, u8 val); 669c609719bSwdenk extern int pci_hose_write_config_word(struct pci_controller *hose, 670c609719bSwdenk pci_dev_t dev, int where, u16 val); 671c609719bSwdenk extern int pci_hose_write_config_dword(struct pci_controller *hose, 672c609719bSwdenk pci_dev_t dev, int where, u32 val); 6733ba5f74aSSimon Glass #endif 674c609719bSwdenk 675ff3e077bSSimon Glass #ifndef CONFIG_DM_PCI 676c609719bSwdenk extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val); 677c609719bSwdenk extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val); 678c609719bSwdenk extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val); 679c609719bSwdenk extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val); 680c609719bSwdenk extern int pci_write_config_word(pci_dev_t dev, int where, u16 val); 681c609719bSwdenk extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val); 682ff3e077bSSimon Glass #endif 683c609719bSwdenk 6843ba5f74aSSimon Glass void pciauto_region_init(struct pci_region *res); 6853ba5f74aSSimon Glass void pciauto_region_align(struct pci_region *res, pci_size_t size); 6863ba5f74aSSimon Glass void pciauto_config_init(struct pci_controller *hose); 6873ba5f74aSSimon Glass int pciauto_region_allocate(struct pci_region *res, pci_size_t size, 6883ba5f74aSSimon Glass pci_addr_t *bar); 6893ba5f74aSSimon Glass 6903ba5f74aSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) 691c609719bSwdenk extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose, 692c609719bSwdenk pci_dev_t dev, int where, u8 *val); 693c609719bSwdenk extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose, 694c609719bSwdenk pci_dev_t dev, int where, u16 *val); 695c609719bSwdenk extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose, 696c609719bSwdenk pci_dev_t dev, int where, u8 val); 697c609719bSwdenk extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose, 698c609719bSwdenk pci_dev_t dev, int where, u16 val); 699c609719bSwdenk 7006e61fae4SBecky Bruce extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags); 701c609719bSwdenk extern void pci_register_hose(struct pci_controller* hose); 702c609719bSwdenk extern struct pci_controller* pci_bus_to_hose(int bus); 7033a0e3c27SKumar Gala extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr); 704eeb5b1adSStuart Yoder extern struct pci_controller *pci_get_hose_head(void); 705c609719bSwdenk 7064efe52bfSThierry Reding extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev); 707c609719bSwdenk extern int pci_hose_scan(struct pci_controller *hose); 708c609719bSwdenk extern int pci_hose_scan_bus(struct pci_controller *hose, int bus); 709c609719bSwdenk 710c609719bSwdenk extern void pciauto_setup_device(struct pci_controller *hose, 711c609719bSwdenk pci_dev_t dev, int bars_num, 712c609719bSwdenk struct pci_region *mem, 713a179012eSKumar Gala struct pci_region *prefetch, 714c609719bSwdenk struct pci_region *io); 715a3a70725SLinus Walleij extern void pciauto_prescan_setup_bridge(struct pci_controller *hose, 716a3a70725SLinus Walleij pci_dev_t dev, int sub_bus); 717a3a70725SLinus Walleij extern void pciauto_postscan_setup_bridge(struct pci_controller *hose, 718a3a70725SLinus Walleij pci_dev_t dev, int sub_bus); 719a3a70725SLinus Walleij extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev); 720c609719bSwdenk 721c609719bSwdenk extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index); 722c609719bSwdenk extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index); 723250e039dSSimon Glass pci_dev_t pci_find_class(unsigned int find_class, int index); 724c609719bSwdenk 725c609719bSwdenk extern int pci_hose_config_device(struct pci_controller *hose, 726c609719bSwdenk pci_dev_t dev, 727c609719bSwdenk unsigned long io, 72830e76d5eSKumar Gala pci_addr_t mem, 729c609719bSwdenk unsigned long command); 730c609719bSwdenk 731287df01eSZhao Qiang extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev, 732287df01eSZhao Qiang int cap); 733287df01eSZhao Qiang extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev, 734287df01eSZhao Qiang u8 hdr_type); 735287df01eSZhao Qiang extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos, 736287df01eSZhao Qiang int cap); 737287df01eSZhao Qiang 738ed5b580bSMinghuan Lian int pci_find_next_ext_capability(struct pci_controller *hose, 739ed5b580bSMinghuan Lian pci_dev_t dev, int start, int cap); 740ed5b580bSMinghuan Lian int pci_hose_find_ext_capability(struct pci_controller *hose, 741ed5b580bSMinghuan Lian pci_dev_t dev, int cap); 742ed5b580bSMinghuan Lian 7430991866cSTim Harvey #ifdef CONFIG_PCI_FIXUP_DEV 7440991866cSTim Harvey extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev, 7450991866cSTim Harvey unsigned short vendor, 7460991866cSTim Harvey unsigned short device, 7470991866cSTim Harvey unsigned short class); 7480991866cSTim Harvey #endif 7493ba5f74aSSimon Glass #endif /* !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) */ 7500991866cSTim Harvey 751983eb9d1SPeter Tyser const char * pci_class_str(u8 class); 752cc2a8c77SAnton Vorontsov int pci_last_busno(void); 753cc2a8c77SAnton Vorontsov 75413a7fcdfSJon Loeliger #ifdef CONFIG_MPC85xx 75513a7fcdfSJon Loeliger extern void pci_mpc85xx_init (struct pci_controller *hose); 75613a7fcdfSJon Loeliger #endif 757fa5cec03SPaul Burton 7586ecbe137STim Harvey #ifdef CONFIG_PCIE_IMX 7596ecbe137STim Harvey extern void imx_pcie_remove(void); 7606ecbe137STim Harvey #endif 7616ecbe137STim Harvey 7623ba5f74aSSimon Glass #if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) 763e8a552ebSSimon Glass /** 764e8a552ebSSimon Glass * pci_write_bar32() - Write the address of a BAR including control bits 765e8a552ebSSimon Glass * 7669d731c82SSimon Glass * This writes a raw address (with control bits) to a bar. This can be used 7679d731c82SSimon Glass * with devices which require hard-coded addresses, not part of the normal 7689d731c82SSimon Glass * PCI enumeration process. 769e8a552ebSSimon Glass * 770e8a552ebSSimon Glass * @hose: PCI hose to use 771e8a552ebSSimon Glass * @dev: PCI device to update 772e8a552ebSSimon Glass * @barnum: BAR number (0-5) 773e8a552ebSSimon Glass * @addr: BAR address with control bits 774e8a552ebSSimon Glass */ 775e8a552ebSSimon Glass void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum, 7769d731c82SSimon Glass u32 addr); 777e8a552ebSSimon Glass 778e8a552ebSSimon Glass /** 779e8a552ebSSimon Glass * pci_read_bar32() - read the address of a bar 780e8a552ebSSimon Glass * 781e8a552ebSSimon Glass * @hose: PCI hose to use 782e8a552ebSSimon Glass * @dev: PCI device to inspect 783e8a552ebSSimon Glass * @barnum: BAR number (0-5) 784e8a552ebSSimon Glass * @return address of the bar, masking out any control bits 785e8a552ebSSimon Glass * */ 786e8a552ebSSimon Glass u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum); 787e8a552ebSSimon Glass 7884a2708a0SSimon Glass /** 789aab6724cSSimon Glass * pci_hose_find_devices() - Find devices by vendor/device ID 790aab6724cSSimon Glass * 791aab6724cSSimon Glass * @hose: PCI hose to search 792aab6724cSSimon Glass * @busnum: Bus number to search 793aab6724cSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record 794aab6724cSSimon Glass * @indexp: Pointer to device index to find. To find the first matching 795aab6724cSSimon Glass * device, pass 0; to find the second, pass 1, etc. This 796aab6724cSSimon Glass * parameter is decremented for each non-matching device so 797aab6724cSSimon Glass * can be called repeatedly. 798aab6724cSSimon Glass */ 799aab6724cSSimon Glass pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum, 800aab6724cSSimon Glass struct pci_device_id *ids, int *indexp); 8013ba5f74aSSimon Glass #endif /* !CONFIG_DM_PCI || CONFIG_DM_PCI_COMPAT */ 802aab6724cSSimon Glass 803ff3e077bSSimon Glass /* Access sizes for PCI reads and writes */ 804ff3e077bSSimon Glass enum pci_size_t { 805ff3e077bSSimon Glass PCI_SIZE_8, 806ff3e077bSSimon Glass PCI_SIZE_16, 807ff3e077bSSimon Glass PCI_SIZE_32, 808ff3e077bSSimon Glass }; 809ff3e077bSSimon Glass 810ff3e077bSSimon Glass struct udevice; 811ff3e077bSSimon Glass 812ff3e077bSSimon Glass #ifdef CONFIG_DM_PCI 813ff3e077bSSimon Glass /** 814ff3e077bSSimon Glass * struct pci_child_platdata - information stored about each PCI device 815ff3e077bSSimon Glass * 816ff3e077bSSimon Glass * Every device on a PCI bus has this per-child data. 817ff3e077bSSimon Glass * 818bcbe3d15SSimon Glass * It can be accessed using dev_get_parent_priv(dev) if dev->parent is a 819ff3e077bSSimon Glass * PCI bus (i.e. UCLASS_PCI) 820ff3e077bSSimon Glass * 821ff3e077bSSimon Glass * @devfn: Encoded device and function index - see PCI_DEVFN() 822ff3e077bSSimon Glass * @vendor: PCI vendor ID (see pci_ids.h) 823ff3e077bSSimon Glass * @device: PCI device ID (see pci_ids.h) 824ff3e077bSSimon Glass * @class: PCI class, 3 bytes: (base, sub, prog-if) 825ff3e077bSSimon Glass */ 826ff3e077bSSimon Glass struct pci_child_platdata { 827ff3e077bSSimon Glass int devfn; 828ff3e077bSSimon Glass unsigned short vendor; 829ff3e077bSSimon Glass unsigned short device; 830ff3e077bSSimon Glass unsigned int class; 831ff3e077bSSimon Glass }; 832ff3e077bSSimon Glass 833ff3e077bSSimon Glass /* PCI bus operations */ 834ff3e077bSSimon Glass struct dm_pci_ops { 835ff3e077bSSimon Glass /** 836ff3e077bSSimon Glass * read_config() - Read a PCI configuration value 837ff3e077bSSimon Glass * 838ff3e077bSSimon Glass * PCI buses must support reading and writing configuration values 839ff3e077bSSimon Glass * so that the bus can be scanned and its devices configured. 840ff3e077bSSimon Glass * 841ff3e077bSSimon Glass * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always. 842ff3e077bSSimon Glass * If bridges exist it is possible to use the top-level bus to 843ff3e077bSSimon Glass * access a sub-bus. In that case @bus will be the top-level bus 844ff3e077bSSimon Glass * and PCI_BUS(bdf) will be a different (higher) value 845ff3e077bSSimon Glass * 846ff3e077bSSimon Glass * @bus: Bus to read from 847ff3e077bSSimon Glass * @bdf: Bus, device and function to read 848ff3e077bSSimon Glass * @offset: Byte offset within the device's configuration space 849ff3e077bSSimon Glass * @valuep: Place to put the returned value 850ff3e077bSSimon Glass * @size: Access size 851ff3e077bSSimon Glass * @return 0 if OK, -ve on error 852ff3e077bSSimon Glass */ 853ff3e077bSSimon Glass int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset, 854ff3e077bSSimon Glass ulong *valuep, enum pci_size_t size); 855ff3e077bSSimon Glass /** 856ff3e077bSSimon Glass * write_config() - Write a PCI configuration value 857ff3e077bSSimon Glass * 858ff3e077bSSimon Glass * @bus: Bus to write to 859ff3e077bSSimon Glass * @bdf: Bus, device and function to write 860ff3e077bSSimon Glass * @offset: Byte offset within the device's configuration space 861ff3e077bSSimon Glass * @value: Value to write 862ff3e077bSSimon Glass * @size: Access size 863ff3e077bSSimon Glass * @return 0 if OK, -ve on error 864ff3e077bSSimon Glass */ 865ff3e077bSSimon Glass int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset, 866ff3e077bSSimon Glass ulong value, enum pci_size_t size); 867ff3e077bSSimon Glass }; 868ff3e077bSSimon Glass 869ff3e077bSSimon Glass /* Get access to a PCI bus' operations */ 870ff3e077bSSimon Glass #define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops) 871ff3e077bSSimon Glass 872ff3e077bSSimon Glass /** 87321ccce1bSSimon Glass * dm_pci_get_bdf() - Get the BDF value for a device 8744b515e4fSSimon Glass * 8754b515e4fSSimon Glass * @dev: Device to check 8764b515e4fSSimon Glass * @return bus/device/function value (see PCI_BDF()) 8774b515e4fSSimon Glass */ 87821ccce1bSSimon Glass pci_dev_t dm_pci_get_bdf(struct udevice *dev); 8794b515e4fSSimon Glass 8804b515e4fSSimon Glass /** 881ff3e077bSSimon Glass * pci_bind_bus_devices() - scan a PCI bus and bind devices 882ff3e077bSSimon Glass * 883ff3e077bSSimon Glass * Scan a PCI bus looking for devices. Bind each one that is found. If 884ff3e077bSSimon Glass * devices are already bound that match the scanned devices, just update the 885ff3e077bSSimon Glass * child data so that the device can be used correctly (this happens when 886ff3e077bSSimon Glass * the device tree describes devices we expect to see on the bus). 887ff3e077bSSimon Glass * 888ff3e077bSSimon Glass * Devices that are bound in this way will use a generic PCI driver which 889ff3e077bSSimon Glass * does nothing. The device can still be accessed but will not provide any 890ff3e077bSSimon Glass * driver interface. 891ff3e077bSSimon Glass * 892ff3e077bSSimon Glass * @bus: Bus containing devices to bind 893ff3e077bSSimon Glass * @return 0 if OK, -ve on error 894ff3e077bSSimon Glass */ 895ff3e077bSSimon Glass int pci_bind_bus_devices(struct udevice *bus); 896ff3e077bSSimon Glass 897ff3e077bSSimon Glass /** 898ff3e077bSSimon Glass * pci_auto_config_devices() - configure bus devices ready for use 899ff3e077bSSimon Glass * 900ff3e077bSSimon Glass * This works through all devices on a bus by scanning the driver model 901ff3e077bSSimon Glass * data structures (normally these have been set up by pci_bind_bus_devices() 902ff3e077bSSimon Glass * earlier). 903ff3e077bSSimon Glass * 904ff3e077bSSimon Glass * Space is allocated for each PCI base address register (BAR) so that the 905ff3e077bSSimon Glass * devices are mapped into memory and I/O space ready for use. 906ff3e077bSSimon Glass * 907ff3e077bSSimon Glass * @bus: Bus containing devices to bind 908ff3e077bSSimon Glass * @return 0 if OK, -ve on error 909ff3e077bSSimon Glass */ 910ff3e077bSSimon Glass int pci_auto_config_devices(struct udevice *bus); 911ff3e077bSSimon Glass 912ff3e077bSSimon Glass /** 913f3f1faefSSimon Glass * dm_pci_bus_find_bdf() - Find a device given its PCI bus address 914ff3e077bSSimon Glass * 915ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 916ff3e077bSSimon Glass * @devp: Returns the device for this address, if found 917ff3e077bSSimon Glass * @return 0 if OK, -ENODEV if not found 918ff3e077bSSimon Glass */ 919f3f1faefSSimon Glass int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp); 920ff3e077bSSimon Glass 921ff3e077bSSimon Glass /** 922ff3e077bSSimon Glass * pci_bus_find_devfn() - Find a device on a bus 923ff3e077bSSimon Glass * 924ff3e077bSSimon Glass * @find_devfn: PCI device address (device and function only) 925ff3e077bSSimon Glass * @devp: Returns the device for this address, if found 926ff3e077bSSimon Glass * @return 0 if OK, -ENODEV if not found 927ff3e077bSSimon Glass */ 928ff3e077bSSimon Glass int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn, 929ff3e077bSSimon Glass struct udevice **devp); 930ff3e077bSSimon Glass 931ff3e077bSSimon Glass /** 93276c3fbcdSSimon Glass * pci_find_first_device() - return the first available PCI device 93376c3fbcdSSimon Glass * 93476c3fbcdSSimon Glass * This function and pci_find_first_device() allow iteration through all 93576c3fbcdSSimon Glass * available PCI devices on all buses. Assuming there are any, this will 93676c3fbcdSSimon Glass * return the first one. 93776c3fbcdSSimon Glass * 93876c3fbcdSSimon Glass * @devp: Set to the first available device, or NULL if no more are left 93976c3fbcdSSimon Glass * or we got an error 94076c3fbcdSSimon Glass * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe) 94176c3fbcdSSimon Glass */ 94276c3fbcdSSimon Glass int pci_find_first_device(struct udevice **devp); 94376c3fbcdSSimon Glass 94476c3fbcdSSimon Glass /** 94576c3fbcdSSimon Glass * pci_find_next_device() - return the next available PCI device 94676c3fbcdSSimon Glass * 94776c3fbcdSSimon Glass * Finds the next available PCI device after the one supplied, or sets @devp 94876c3fbcdSSimon Glass * to NULL if there are no more. 94976c3fbcdSSimon Glass * 95076c3fbcdSSimon Glass * @devp: On entry, the last device returned. Set to the next available 95176c3fbcdSSimon Glass * device, or NULL if no more are left or we got an error 95276c3fbcdSSimon Glass * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe) 95376c3fbcdSSimon Glass */ 95476c3fbcdSSimon Glass int pci_find_next_device(struct udevice **devp); 95576c3fbcdSSimon Glass 95676c3fbcdSSimon Glass /** 957ff3e077bSSimon Glass * pci_get_ff() - Returns a mask for the given access size 958ff3e077bSSimon Glass * 959ff3e077bSSimon Glass * @size: Access size 960ff3e077bSSimon Glass * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for 961ff3e077bSSimon Glass * PCI_SIZE_32 962ff3e077bSSimon Glass */ 963ff3e077bSSimon Glass int pci_get_ff(enum pci_size_t size); 964ff3e077bSSimon Glass 965ff3e077bSSimon Glass /** 966ff3e077bSSimon Glass * pci_bus_find_devices () - Find devices on a bus 967ff3e077bSSimon Glass * 968ff3e077bSSimon Glass * @bus: Bus to search 969ff3e077bSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record 970ff3e077bSSimon Glass * @indexp: Pointer to device index to find. To find the first matching 971ff3e077bSSimon Glass * device, pass 0; to find the second, pass 1, etc. This 972ff3e077bSSimon Glass * parameter is decremented for each non-matching device so 973ff3e077bSSimon Glass * can be called repeatedly. 974ff3e077bSSimon Glass * @devp: Returns matching device if found 975ff3e077bSSimon Glass * @return 0 if found, -ENODEV if not 976ff3e077bSSimon Glass */ 977ff3e077bSSimon Glass int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids, 978ff3e077bSSimon Glass int *indexp, struct udevice **devp); 979ff3e077bSSimon Glass 980ff3e077bSSimon Glass /** 981ff3e077bSSimon Glass * pci_find_device_id() - Find a device on any bus 982ff3e077bSSimon Glass * 983ff3e077bSSimon Glass * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record 984ff3e077bSSimon Glass * @index: Index number of device to find, 0 for the first match, 1 for 985ff3e077bSSimon Glass * the second, etc. 986ff3e077bSSimon Glass * @devp: Returns matching device if found 987ff3e077bSSimon Glass * @return 0 if found, -ENODEV if not 988ff3e077bSSimon Glass */ 989ff3e077bSSimon Glass int pci_find_device_id(struct pci_device_id *ids, int index, 990ff3e077bSSimon Glass struct udevice **devp); 991ff3e077bSSimon Glass 992ff3e077bSSimon Glass /** 993ff3e077bSSimon Glass * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices 994ff3e077bSSimon Glass * 995ff3e077bSSimon Glass * This probes the given bus which causes it to be scanned for devices. The 996ff3e077bSSimon Glass * devices will be bound but not probed. 997ff3e077bSSimon Glass * 998ff3e077bSSimon Glass * @hose specifies the PCI hose that will be used for the scan. This is 999ff3e077bSSimon Glass * always a top-level bus with uclass UCLASS_PCI. The bus to scan is 1000ff3e077bSSimon Glass * in @bdf, and is a subordinate bus reachable from @hose. 1001ff3e077bSSimon Glass * 1002ff3e077bSSimon Glass * @hose: PCI hose to scan 1003ff3e077bSSimon Glass * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number) 1004ff3e077bSSimon Glass * @return 0 if OK, -ve on error 1005ff3e077bSSimon Glass */ 10065e23b8b4SSimon Glass int dm_pci_hose_probe_bus(struct udevice *bus); 1007ff3e077bSSimon Glass 1008ff3e077bSSimon Glass /** 1009ff3e077bSSimon Glass * pci_bus_read_config() - Read a configuration value from a device 1010ff3e077bSSimon Glass * 1011ff3e077bSSimon Glass * TODO(sjg@chromium.org): We should be able to pass just a device and have 1012ff3e077bSSimon Glass * it do the right thing. It would be good to have that function also. 1013ff3e077bSSimon Glass * 1014ff3e077bSSimon Glass * @bus: Bus to read from 1015ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 10164974a6ffSSimon Glass * @offset: Register offset to read 1017ff3e077bSSimon Glass * @valuep: Place to put the returned value 1018ff3e077bSSimon Glass * @size: Access size 1019ff3e077bSSimon Glass * @return 0 if OK, -ve on error 1020ff3e077bSSimon Glass */ 1021ff3e077bSSimon Glass int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset, 1022ff3e077bSSimon Glass unsigned long *valuep, enum pci_size_t size); 1023ff3e077bSSimon Glass 1024ff3e077bSSimon Glass /** 1025ff3e077bSSimon Glass * pci_bus_write_config() - Write a configuration value to a device 1026ff3e077bSSimon Glass * 1027ff3e077bSSimon Glass * @bus: Bus to write from 1028ff3e077bSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 10294974a6ffSSimon Glass * @offset: Register offset to write 1030ff3e077bSSimon Glass * @value: Value to write 1031ff3e077bSSimon Glass * @size: Access size 1032ff3e077bSSimon Glass * @return 0 if OK, -ve on error 1033ff3e077bSSimon Glass */ 1034ff3e077bSSimon Glass int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset, 1035ff3e077bSSimon Glass unsigned long value, enum pci_size_t size); 1036ff3e077bSSimon Glass 103766afb4edSSimon Glass /** 1038319dba1fSSimon Glass * pci_bus_clrset_config32() - Update a configuration value for a device 1039319dba1fSSimon Glass * 1040319dba1fSSimon Glass * The register at @offset is updated to (oldvalue & ~clr) | set. 1041319dba1fSSimon Glass * 1042319dba1fSSimon Glass * @bus: Bus to access 1043319dba1fSSimon Glass * @bdf: PCI device address: bus, device and function -see PCI_BDF() 1044319dba1fSSimon Glass * @offset: Register offset to update 1045319dba1fSSimon Glass * @clr: Bits to clear 1046319dba1fSSimon Glass * @set: Bits to set 1047319dba1fSSimon Glass * @return 0 if OK, -ve on error 1048319dba1fSSimon Glass */ 1049319dba1fSSimon Glass int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset, 1050319dba1fSSimon Glass u32 clr, u32 set); 1051319dba1fSSimon Glass 1052319dba1fSSimon Glass /** 105366afb4edSSimon Glass * Driver model PCI config access functions. Use these in preference to others 105466afb4edSSimon Glass * when you have a valid device 105566afb4edSSimon Glass */ 105666afb4edSSimon Glass int dm_pci_read_config(struct udevice *dev, int offset, unsigned long *valuep, 105766afb4edSSimon Glass enum pci_size_t size); 105866afb4edSSimon Glass 105966afb4edSSimon Glass int dm_pci_read_config8(struct udevice *dev, int offset, u8 *valuep); 106066afb4edSSimon Glass int dm_pci_read_config16(struct udevice *dev, int offset, u16 *valuep); 106166afb4edSSimon Glass int dm_pci_read_config32(struct udevice *dev, int offset, u32 *valuep); 106266afb4edSSimon Glass 106366afb4edSSimon Glass int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value, 106466afb4edSSimon Glass enum pci_size_t size); 106566afb4edSSimon Glass 106666afb4edSSimon Glass int dm_pci_write_config8(struct udevice *dev, int offset, u8 value); 106766afb4edSSimon Glass int dm_pci_write_config16(struct udevice *dev, int offset, u16 value); 106866afb4edSSimon Glass int dm_pci_write_config32(struct udevice *dev, int offset, u32 value); 106966afb4edSSimon Glass 1070319dba1fSSimon Glass /** 1071319dba1fSSimon Glass * These permit convenient read/modify/write on PCI configuration. The 1072319dba1fSSimon Glass * register is updated to (oldvalue & ~clr) | set. 1073319dba1fSSimon Glass */ 1074319dba1fSSimon Glass int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set); 1075319dba1fSSimon Glass int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set); 1076319dba1fSSimon Glass int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set); 1077319dba1fSSimon Glass 1078ff3e077bSSimon Glass /* 1079ff3e077bSSimon Glass * The following functions provide access to the above without needing the 1080ff3e077bSSimon Glass * size parameter. We are trying to encourage the use of the 8/16/32-style 1081ff3e077bSSimon Glass * functions, rather than byte/word/dword. But both are supported. 1082ff3e077bSSimon Glass */ 1083ff3e077bSSimon Glass int pci_write_config32(pci_dev_t pcidev, int offset, u32 value); 1084308143efSBin Meng int pci_write_config16(pci_dev_t pcidev, int offset, u16 value); 1085308143efSBin Meng int pci_write_config8(pci_dev_t pcidev, int offset, u8 value); 1086308143efSBin Meng int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep); 1087308143efSBin Meng int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep); 1088308143efSBin Meng int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep); 1089ff3e077bSSimon Glass 10903ba5f74aSSimon Glass #ifdef CONFIG_DM_PCI_COMPAT 1091ff3e077bSSimon Glass /* Compatibility with old naming */ 1092ff3e077bSSimon Glass static inline int pci_write_config_dword(pci_dev_t pcidev, int offset, 1093ff3e077bSSimon Glass u32 value) 1094ff3e077bSSimon Glass { 1095ff3e077bSSimon Glass return pci_write_config32(pcidev, offset, value); 1096ff3e077bSSimon Glass } 1097ff3e077bSSimon Glass 1098ff3e077bSSimon Glass /* Compatibility with old naming */ 1099ff3e077bSSimon Glass static inline int pci_write_config_word(pci_dev_t pcidev, int offset, 1100ff3e077bSSimon Glass u16 value) 1101ff3e077bSSimon Glass { 1102ff3e077bSSimon Glass return pci_write_config16(pcidev, offset, value); 1103ff3e077bSSimon Glass } 1104ff3e077bSSimon Glass 1105ff3e077bSSimon Glass /* Compatibility with old naming */ 1106ff3e077bSSimon Glass static inline int pci_write_config_byte(pci_dev_t pcidev, int offset, 1107ff3e077bSSimon Glass u8 value) 1108ff3e077bSSimon Glass { 1109ff3e077bSSimon Glass return pci_write_config8(pcidev, offset, value); 1110ff3e077bSSimon Glass } 1111ff3e077bSSimon Glass 1112ff3e077bSSimon Glass /* Compatibility with old naming */ 1113ff3e077bSSimon Glass static inline int pci_read_config_dword(pci_dev_t pcidev, int offset, 1114ff3e077bSSimon Glass u32 *valuep) 1115ff3e077bSSimon Glass { 1116ff3e077bSSimon Glass return pci_read_config32(pcidev, offset, valuep); 1117ff3e077bSSimon Glass } 1118ff3e077bSSimon Glass 1119ff3e077bSSimon Glass /* Compatibility with old naming */ 1120ff3e077bSSimon Glass static inline int pci_read_config_word(pci_dev_t pcidev, int offset, 1121ff3e077bSSimon Glass u16 *valuep) 1122ff3e077bSSimon Glass { 1123ff3e077bSSimon Glass return pci_read_config16(pcidev, offset, valuep); 1124ff3e077bSSimon Glass } 1125ff3e077bSSimon Glass 1126ff3e077bSSimon Glass /* Compatibility with old naming */ 1127ff3e077bSSimon Glass static inline int pci_read_config_byte(pci_dev_t pcidev, int offset, 1128ff3e077bSSimon Glass u8 *valuep) 1129ff3e077bSSimon Glass { 1130ff3e077bSSimon Glass return pci_read_config8(pcidev, offset, valuep); 1131ff3e077bSSimon Glass } 11323ba5f74aSSimon Glass #endif /* CONFIG_DM_PCI_COMPAT */ 11333ba5f74aSSimon Glass 11343ba5f74aSSimon Glass /** 11353ba5f74aSSimon Glass * dm_pciauto_config_device() - configure a device ready for use 11363ba5f74aSSimon Glass * 11373ba5f74aSSimon Glass * Space is allocated for each PCI base address register (BAR) so that the 11383ba5f74aSSimon Glass * devices are mapped into memory and I/O space ready for use. 11393ba5f74aSSimon Glass * 11403ba5f74aSSimon Glass * @dev: Device to configure 11413ba5f74aSSimon Glass * @return 0 if OK, -ve on error 11423ba5f74aSSimon Glass */ 11433ba5f74aSSimon Glass int dm_pciauto_config_device(struct udevice *dev); 11443ba5f74aSSimon Glass 114536d0d3b4SSimon Glass /** 11469289db6cSSimon Glass * pci_conv_32_to_size() - convert a 32-bit read value to the given size 11479289db6cSSimon Glass * 11489289db6cSSimon Glass * Some PCI buses must always perform 32-bit reads. The data must then be 11499289db6cSSimon Glass * shifted and masked to reflect the required access size and offset. This 11509289db6cSSimon Glass * function performs this transformation. 11519289db6cSSimon Glass * 11529289db6cSSimon Glass * @value: Value to transform (32-bit value read from @offset & ~3) 11539289db6cSSimon Glass * @offset: Register offset that was read 11549289db6cSSimon Glass * @size: Required size of the result 11559289db6cSSimon Glass * @return the value that would have been obtained if the read had been 11569289db6cSSimon Glass * performed at the given offset with the correct size 11579289db6cSSimon Glass */ 11589289db6cSSimon Glass ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size); 11599289db6cSSimon Glass 11609289db6cSSimon Glass /** 11619289db6cSSimon Glass * pci_conv_size_to_32() - update a 32-bit value to prepare for a write 11629289db6cSSimon Glass * 11639289db6cSSimon Glass * Some PCI buses must always perform 32-bit writes. To emulate a smaller 11649289db6cSSimon Glass * write the old 32-bit data must be read, updated with the required new data 11659289db6cSSimon Glass * and written back as a 32-bit value. This function performs the 11669289db6cSSimon Glass * transformation from the old value to the new value. 11679289db6cSSimon Glass * 11689289db6cSSimon Glass * @value: Value to transform (32-bit value read from @offset & ~3) 11699289db6cSSimon Glass * @offset: Register offset that should be written 11709289db6cSSimon Glass * @size: Required size of the write 11719289db6cSSimon Glass * @return the value that should be written as a 32-bit access to @offset & ~3. 11729289db6cSSimon Glass */ 11739289db6cSSimon Glass ulong pci_conv_size_to_32(ulong old, ulong value, uint offset, 11749289db6cSSimon Glass enum pci_size_t size); 11759289db6cSSimon Glass 11769289db6cSSimon Glass /** 11779f60fb0dSSimon Glass * pci_get_controller() - obtain the controller to use for a bus 11789f60fb0dSSimon Glass * 11799f60fb0dSSimon Glass * @dev: Device to check 11809f60fb0dSSimon Glass * @return pointer to the controller device for this bus 11819f60fb0dSSimon Glass */ 11829f60fb0dSSimon Glass struct udevice *pci_get_controller(struct udevice *dev); 11839f60fb0dSSimon Glass 11849f60fb0dSSimon Glass /** 1185f9260336SSimon Glass * pci_get_regions() - obtain pointers to all the region types 1186f9260336SSimon Glass * 1187f9260336SSimon Glass * @dev: Device to check 1188f9260336SSimon Glass * @iop: Returns a pointer to the I/O region, or NULL if none 1189f9260336SSimon Glass * @memp: Returns a pointer to the memory region, or NULL if none 1190f9260336SSimon Glass * @prefp: Returns a pointer to the pre-fetch region, or NULL if none 1191f9260336SSimon Glass * @return the number of non-NULL regions returned, normally 3 1192f9260336SSimon Glass */ 1193f9260336SSimon Glass int pci_get_regions(struct udevice *dev, struct pci_region **iop, 1194f9260336SSimon Glass struct pci_region **memp, struct pci_region **prefp); 1195f9260336SSimon Glass 1196f9260336SSimon Glass /** 11979d731c82SSimon Glass * dm_pci_write_bar32() - Write the address of a BAR 11989d731c82SSimon Glass * 11999d731c82SSimon Glass * This writes a raw address to a bar 12009d731c82SSimon Glass * 12019d731c82SSimon Glass * @dev: PCI device to update 12029d731c82SSimon Glass * @barnum: BAR number (0-5) 12039d731c82SSimon Glass * @addr: BAR address 12049d731c82SSimon Glass */ 12059d731c82SSimon Glass void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr); 12069d731c82SSimon Glass 12079d731c82SSimon Glass /** 1208bab17cf1SSimon Glass * dm_pci_read_bar32() - read a base address register from a device 1209bab17cf1SSimon Glass * 1210bab17cf1SSimon Glass * @dev: Device to check 1211bab17cf1SSimon Glass * @barnum: Bar number to read (numbered from 0) 1212bab17cf1SSimon Glass * @return: value of BAR 1213bab17cf1SSimon Glass */ 1214bab17cf1SSimon Glass u32 dm_pci_read_bar32(struct udevice *dev, int barnum); 1215bab17cf1SSimon Glass 1216bab17cf1SSimon Glass /** 121721d1fe7eSSimon Glass * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address 121821d1fe7eSSimon Glass * 121921d1fe7eSSimon Glass * @dev: Device containing the PCI address 122021d1fe7eSSimon Glass * @addr: PCI address to convert 122121d1fe7eSSimon Glass * @flags: Flags for the region type (PCI_REGION_...) 122221d1fe7eSSimon Glass * @return physical address corresponding to that PCI bus address 122321d1fe7eSSimon Glass */ 122421d1fe7eSSimon Glass phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr, 122521d1fe7eSSimon Glass unsigned long flags); 122621d1fe7eSSimon Glass 122721d1fe7eSSimon Glass /** 122821d1fe7eSSimon Glass * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address 122921d1fe7eSSimon Glass * 123021d1fe7eSSimon Glass * @dev: Device containing the bus address 123121d1fe7eSSimon Glass * @addr: Physical address to convert 123221d1fe7eSSimon Glass * @flags: Flags for the region type (PCI_REGION_...) 123321d1fe7eSSimon Glass * @return PCI bus address corresponding to that physical address 123421d1fe7eSSimon Glass */ 123521d1fe7eSSimon Glass pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr, 123621d1fe7eSSimon Glass unsigned long flags); 123721d1fe7eSSimon Glass 123821d1fe7eSSimon Glass /** 123921d1fe7eSSimon Glass * dm_pci_map_bar() - get a virtual address associated with a BAR region 124021d1fe7eSSimon Glass * 124121d1fe7eSSimon Glass * Looks up a base address register and finds the physical memory address 124221d1fe7eSSimon Glass * that corresponds to it 124321d1fe7eSSimon Glass * 124421d1fe7eSSimon Glass * @dev: Device to check 124521d1fe7eSSimon Glass * @bar: Bar number to read (numbered from 0) 124621d1fe7eSSimon Glass * @flags: Flags for the region type (PCI_REGION_...) 124721d1fe7eSSimon Glass * @return: pointer to the virtual address to use 124821d1fe7eSSimon Glass */ 124921d1fe7eSSimon Glass void *dm_pci_map_bar(struct udevice *dev, int bar, int flags); 125021d1fe7eSSimon Glass 1251c3a16692SBin Meng /** 1252*0f141368SBin Meng * dm_pci_find_next_capability() - find a capability starting from an offset 1253*0f141368SBin Meng * 1254*0f141368SBin Meng * Tell if a device supports a given PCI capability. Returns the 1255*0f141368SBin Meng * address of the requested capability structure within the device's 1256*0f141368SBin Meng * PCI configuration space or 0 in case the device does not support it. 1257*0f141368SBin Meng * 1258*0f141368SBin Meng * Possible values for @cap: 1259*0f141368SBin Meng * 1260*0f141368SBin Meng * %PCI_CAP_ID_MSI Message Signalled Interrupts 1261*0f141368SBin Meng * %PCI_CAP_ID_PCIX PCI-X 1262*0f141368SBin Meng * %PCI_CAP_ID_EXP PCI Express 1263*0f141368SBin Meng * %PCI_CAP_ID_MSIX MSI-X 1264*0f141368SBin Meng * 1265*0f141368SBin Meng * See PCI_CAP_ID_xxx for the complete capability ID codes. 1266*0f141368SBin Meng * 1267*0f141368SBin Meng * @dev: PCI device to query 1268*0f141368SBin Meng * @start: offset to start from 1269*0f141368SBin Meng * @cap: capability code 1270*0f141368SBin Meng * @return: capability address or 0 if not supported 1271*0f141368SBin Meng */ 1272*0f141368SBin Meng int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap); 1273*0f141368SBin Meng 1274*0f141368SBin Meng /** 1275c3a16692SBin Meng * dm_pci_find_capability() - find a capability 1276c3a16692SBin Meng * 1277c3a16692SBin Meng * Tell if a device supports a given PCI capability. Returns the 1278c3a16692SBin Meng * address of the requested capability structure within the device's 1279c3a16692SBin Meng * PCI configuration space or 0 in case the device does not support it. 1280c3a16692SBin Meng * 1281c3a16692SBin Meng * Possible values for @cap: 1282c3a16692SBin Meng * 1283c3a16692SBin Meng * %PCI_CAP_ID_MSI Message Signalled Interrupts 1284c3a16692SBin Meng * %PCI_CAP_ID_PCIX PCI-X 1285c3a16692SBin Meng * %PCI_CAP_ID_EXP PCI Express 1286c3a16692SBin Meng * %PCI_CAP_ID_MSIX MSI-X 1287c3a16692SBin Meng * 1288c3a16692SBin Meng * See PCI_CAP_ID_xxx for the complete capability ID codes. 1289c3a16692SBin Meng * 1290c3a16692SBin Meng * @dev: PCI device to query 1291c3a16692SBin Meng * @cap: capability code 1292c3a16692SBin Meng * @return: capability address or 0 if not supported 1293c3a16692SBin Meng */ 1294c3a16692SBin Meng int dm_pci_find_capability(struct udevice *dev, int cap); 1295c3a16692SBin Meng 1296c3a16692SBin Meng /** 1297*0f141368SBin Meng * dm_pci_find_next_ext_capability() - find an extended capability 1298*0f141368SBin Meng * starting from an offset 1299*0f141368SBin Meng * 1300*0f141368SBin Meng * Tell if a device supports a given PCI express extended capability. 1301*0f141368SBin Meng * Returns the address of the requested extended capability structure 1302*0f141368SBin Meng * within the device's PCI configuration space or 0 in case the device 1303*0f141368SBin Meng * does not support it. 1304*0f141368SBin Meng * 1305*0f141368SBin Meng * Possible values for @cap: 1306*0f141368SBin Meng * 1307*0f141368SBin Meng * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting 1308*0f141368SBin Meng * %PCI_EXT_CAP_ID_VC Virtual Channel 1309*0f141368SBin Meng * %PCI_EXT_CAP_ID_DSN Device Serial Number 1310*0f141368SBin Meng * %PCI_EXT_CAP_ID_PWR Power Budgeting 1311*0f141368SBin Meng * 1312*0f141368SBin Meng * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes. 1313*0f141368SBin Meng * 1314*0f141368SBin Meng * @dev: PCI device to query 1315*0f141368SBin Meng * @start: offset to start from 1316*0f141368SBin Meng * @cap: extended capability code 1317*0f141368SBin Meng * @return: extended capability address or 0 if not supported 1318*0f141368SBin Meng */ 1319*0f141368SBin Meng int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap); 1320*0f141368SBin Meng 1321*0f141368SBin Meng /** 1322c3a16692SBin Meng * dm_pci_find_ext_capability() - find an extended capability 1323c3a16692SBin Meng * 1324c3a16692SBin Meng * Tell if a device supports a given PCI express extended capability. 1325c3a16692SBin Meng * Returns the address of the requested extended capability structure 1326c3a16692SBin Meng * within the device's PCI configuration space or 0 in case the device 1327c3a16692SBin Meng * does not support it. 1328c3a16692SBin Meng * 1329c3a16692SBin Meng * Possible values for @cap: 1330c3a16692SBin Meng * 1331c3a16692SBin Meng * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting 1332c3a16692SBin Meng * %PCI_EXT_CAP_ID_VC Virtual Channel 1333c3a16692SBin Meng * %PCI_EXT_CAP_ID_DSN Device Serial Number 1334c3a16692SBin Meng * %PCI_EXT_CAP_ID_PWR Power Budgeting 1335c3a16692SBin Meng * 1336c3a16692SBin Meng * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes. 1337c3a16692SBin Meng * 1338c3a16692SBin Meng * @dev: PCI device to query 1339c3a16692SBin Meng * @cap: extended capability code 1340c3a16692SBin Meng * @return: extended capability address or 0 if not supported 1341c3a16692SBin Meng */ 1342c3a16692SBin Meng int dm_pci_find_ext_capability(struct udevice *dev, int cap); 1343c3a16692SBin Meng 134421d1fe7eSSimon Glass #define dm_pci_virt_to_bus(dev, addr, flags) \ 134521d1fe7eSSimon Glass dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags)) 134621d1fe7eSSimon Glass #define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \ 134721d1fe7eSSimon Glass map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \ 134821d1fe7eSSimon Glass (len), (map_flags)) 134921d1fe7eSSimon Glass 135021d1fe7eSSimon Glass #define dm_pci_phys_to_mem(dev, addr) \ 135121d1fe7eSSimon Glass dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM) 135221d1fe7eSSimon Glass #define dm_pci_mem_to_phys(dev, addr) \ 135321d1fe7eSSimon Glass dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM) 135421d1fe7eSSimon Glass #define dm_pci_phys_to_io(dev, addr) \ 135521d1fe7eSSimon Glass dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO) 135621d1fe7eSSimon Glass #define dm_pci_io_to_phys(dev, addr) \ 135721d1fe7eSSimon Glass dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO) 135821d1fe7eSSimon Glass 135921d1fe7eSSimon Glass #define dm_pci_virt_to_mem(dev, addr) \ 136021d1fe7eSSimon Glass dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM) 136121d1fe7eSSimon Glass #define dm_pci_mem_to_virt(dev, addr, len, map_flags) \ 136221d1fe7eSSimon Glass dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags)) 136321d1fe7eSSimon Glass #define dm_pci_virt_to_io(dev, addr) \ 13644974a6ffSSimon Glass dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO) 136521d1fe7eSSimon Glass #define dm_pci_io_to_virt(dev, addr, len, map_flags) \ 13664974a6ffSSimon Glass dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags)) 136721d1fe7eSSimon Glass 136821d1fe7eSSimon Glass /** 13695c0bf647SSimon Glass * dm_pci_find_device() - find a device by vendor/device ID 13705c0bf647SSimon Glass * 13715c0bf647SSimon Glass * @vendor: Vendor ID 13725c0bf647SSimon Glass * @device: Device ID 13735c0bf647SSimon Glass * @index: 0 to find the first match, 1 for second, etc. 13745c0bf647SSimon Glass * @devp: Returns pointer to the device, if found 13755c0bf647SSimon Glass * @return 0 if found, -ve on error 13765c0bf647SSimon Glass */ 13775c0bf647SSimon Glass int dm_pci_find_device(unsigned int vendor, unsigned int device, int index, 13785c0bf647SSimon Glass struct udevice **devp); 13795c0bf647SSimon Glass 13805c0bf647SSimon Glass /** 1381a0eb8356SSimon Glass * dm_pci_find_class() - find a device by class 1382a0eb8356SSimon Glass * 1383a0eb8356SSimon Glass * @find_class: 3-byte (24-bit) class value to find 1384a0eb8356SSimon Glass * @index: 0 to find the first match, 1 for second, etc. 1385a0eb8356SSimon Glass * @devp: Returns pointer to the device, if found 1386a0eb8356SSimon Glass * @return 0 if found, -ve on error 1387a0eb8356SSimon Glass */ 1388a0eb8356SSimon Glass int dm_pci_find_class(uint find_class, int index, struct udevice **devp); 1389a0eb8356SSimon Glass 1390a0eb8356SSimon Glass /** 139136d0d3b4SSimon Glass * struct dm_pci_emul_ops - PCI device emulator operations 139236d0d3b4SSimon Glass */ 139336d0d3b4SSimon Glass struct dm_pci_emul_ops { 139436d0d3b4SSimon Glass /** 139536d0d3b4SSimon Glass * get_devfn(): Check which device and function this emulators 139636d0d3b4SSimon Glass * 139736d0d3b4SSimon Glass * @dev: device to check 139836d0d3b4SSimon Glass * @return the device and function this emulates, or -ve on error 139936d0d3b4SSimon Glass */ 140036d0d3b4SSimon Glass int (*get_devfn)(struct udevice *dev); 140136d0d3b4SSimon Glass /** 140236d0d3b4SSimon Glass * read_config() - Read a PCI configuration value 140336d0d3b4SSimon Glass * 140436d0d3b4SSimon Glass * @dev: Emulated device to read from 140536d0d3b4SSimon Glass * @offset: Byte offset within the device's configuration space 140636d0d3b4SSimon Glass * @valuep: Place to put the returned value 140736d0d3b4SSimon Glass * @size: Access size 140836d0d3b4SSimon Glass * @return 0 if OK, -ve on error 140936d0d3b4SSimon Glass */ 141036d0d3b4SSimon Glass int (*read_config)(struct udevice *dev, uint offset, ulong *valuep, 141136d0d3b4SSimon Glass enum pci_size_t size); 141236d0d3b4SSimon Glass /** 141336d0d3b4SSimon Glass * write_config() - Write a PCI configuration value 141436d0d3b4SSimon Glass * 141536d0d3b4SSimon Glass * @dev: Emulated device to write to 141636d0d3b4SSimon Glass * @offset: Byte offset within the device's configuration space 141736d0d3b4SSimon Glass * @value: Value to write 141836d0d3b4SSimon Glass * @size: Access size 141936d0d3b4SSimon Glass * @return 0 if OK, -ve on error 142036d0d3b4SSimon Glass */ 142136d0d3b4SSimon Glass int (*write_config)(struct udevice *dev, uint offset, ulong value, 142236d0d3b4SSimon Glass enum pci_size_t size); 142336d0d3b4SSimon Glass /** 142436d0d3b4SSimon Glass * read_io() - Read a PCI I/O value 142536d0d3b4SSimon Glass * 142636d0d3b4SSimon Glass * @dev: Emulated device to read from 142736d0d3b4SSimon Glass * @addr: I/O address to read 142836d0d3b4SSimon Glass * @valuep: Place to put the returned value 142936d0d3b4SSimon Glass * @size: Access size 143036d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device, 143136d0d3b4SSimon Glass * other -ve value on error 143236d0d3b4SSimon Glass */ 143336d0d3b4SSimon Glass int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep, 143436d0d3b4SSimon Glass enum pci_size_t size); 143536d0d3b4SSimon Glass /** 143636d0d3b4SSimon Glass * write_io() - Write a PCI I/O value 143736d0d3b4SSimon Glass * 143836d0d3b4SSimon Glass * @dev: Emulated device to write from 143936d0d3b4SSimon Glass * @addr: I/O address to write 144036d0d3b4SSimon Glass * @value: Value to write 144136d0d3b4SSimon Glass * @size: Access size 144236d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device, 144336d0d3b4SSimon Glass * other -ve value on error 144436d0d3b4SSimon Glass */ 144536d0d3b4SSimon Glass int (*write_io)(struct udevice *dev, unsigned int addr, 144636d0d3b4SSimon Glass ulong value, enum pci_size_t size); 144736d0d3b4SSimon Glass /** 144836d0d3b4SSimon Glass * map_physmem() - Map a device into sandbox memory 144936d0d3b4SSimon Glass * 145036d0d3b4SSimon Glass * @dev: Emulated device to map 145136d0d3b4SSimon Glass * @addr: Memory address, normally corresponding to a PCI BAR. 145236d0d3b4SSimon Glass * The device should have been configured to have a BAR 145336d0d3b4SSimon Glass * at this address. 145436d0d3b4SSimon Glass * @lenp: On entry, the size of the area to map, On exit it is 145536d0d3b4SSimon Glass * updated to the size actually mapped, which may be less 145636d0d3b4SSimon Glass * if the device has less space 145736d0d3b4SSimon Glass * @ptrp: Returns a pointer to the mapped address. The device's 145836d0d3b4SSimon Glass * space can be accessed as @lenp bytes starting here 145936d0d3b4SSimon Glass * @return 0 if OK, -ENOENT if @addr is not mapped by this device, 146036d0d3b4SSimon Glass * other -ve value on error 146136d0d3b4SSimon Glass */ 146236d0d3b4SSimon Glass int (*map_physmem)(struct udevice *dev, phys_addr_t addr, 146336d0d3b4SSimon Glass unsigned long *lenp, void **ptrp); 146436d0d3b4SSimon Glass /** 146536d0d3b4SSimon Glass * unmap_physmem() - undo a memory mapping 146636d0d3b4SSimon Glass * 146736d0d3b4SSimon Glass * This must be called after map_physmem() to undo the mapping. 146836d0d3b4SSimon Glass * Some devices can use this to check what has been written into 146936d0d3b4SSimon Glass * their mapped memory and perform an operations they require on it. 147036d0d3b4SSimon Glass * In this way, map/unmap can be used as a sort of handshake between 147136d0d3b4SSimon Glass * the emulated device and its users. 147236d0d3b4SSimon Glass * 147336d0d3b4SSimon Glass * @dev: Emuated device to unmap 147436d0d3b4SSimon Glass * @vaddr: Mapped memory address, as passed to map_physmem() 147536d0d3b4SSimon Glass * @len: Size of area mapped, as returned by map_physmem() 147636d0d3b4SSimon Glass * @return 0 if OK, -ve on error 147736d0d3b4SSimon Glass */ 147836d0d3b4SSimon Glass int (*unmap_physmem)(struct udevice *dev, const void *vaddr, 147936d0d3b4SSimon Glass unsigned long len); 148036d0d3b4SSimon Glass }; 148136d0d3b4SSimon Glass 148236d0d3b4SSimon Glass /* Get access to a PCI device emulator's operations */ 148336d0d3b4SSimon Glass #define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops) 148436d0d3b4SSimon Glass 148536d0d3b4SSimon Glass /** 148636d0d3b4SSimon Glass * sandbox_pci_get_emul() - Get the emulation device for a PCI device 148736d0d3b4SSimon Glass * 148836d0d3b4SSimon Glass * Searches for a suitable emulator for the given PCI bus device 148936d0d3b4SSimon Glass * 149036d0d3b4SSimon Glass * @bus: PCI bus to search 149136d0d3b4SSimon Glass * @find_devfn: PCI device and function address (PCI_DEVFN()) 149236d0d3b4SSimon Glass * @emulp: Returns emulated device if found 149336d0d3b4SSimon Glass * @return 0 if found, -ENODEV if not found 149436d0d3b4SSimon Glass */ 149536d0d3b4SSimon Glass int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn, 149636d0d3b4SSimon Glass struct udevice **emulp); 149736d0d3b4SSimon Glass 1498aba92962SSimon Glass #endif /* CONFIG_DM_PCI */ 1499aba92962SSimon Glass 1500aba92962SSimon Glass /** 1501aba92962SSimon Glass * PCI_DEVICE - macro used to describe a specific pci device 1502aba92962SSimon Glass * @vend: the 16 bit PCI Vendor ID 1503aba92962SSimon Glass * @dev: the 16 bit PCI Device ID 1504aba92962SSimon Glass * 1505aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1506aba92962SSimon Glass * specific device. The subvendor and subdevice fields will be set to 1507aba92962SSimon Glass * PCI_ANY_ID. 1508aba92962SSimon Glass */ 1509aba92962SSimon Glass #define PCI_DEVICE(vend, dev) \ 1510aba92962SSimon Glass .vendor = (vend), .device = (dev), \ 1511aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID 1512aba92962SSimon Glass 1513aba92962SSimon Glass /** 1514aba92962SSimon Glass * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem 1515aba92962SSimon Glass * @vend: the 16 bit PCI Vendor ID 1516aba92962SSimon Glass * @dev: the 16 bit PCI Device ID 1517aba92962SSimon Glass * @subvend: the 16 bit PCI Subvendor ID 1518aba92962SSimon Glass * @subdev: the 16 bit PCI Subdevice ID 1519aba92962SSimon Glass * 1520aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1521aba92962SSimon Glass * specific device with subsystem information. 1522aba92962SSimon Glass */ 1523aba92962SSimon Glass #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \ 1524aba92962SSimon Glass .vendor = (vend), .device = (dev), \ 1525aba92962SSimon Glass .subvendor = (subvend), .subdevice = (subdev) 1526aba92962SSimon Glass 1527aba92962SSimon Glass /** 1528aba92962SSimon Glass * PCI_DEVICE_CLASS - macro used to describe a specific pci device class 1529aba92962SSimon Glass * @dev_class: the class, subclass, prog-if triple for this device 1530aba92962SSimon Glass * @dev_class_mask: the class mask for this device 1531aba92962SSimon Glass * 1532aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1533aba92962SSimon Glass * specific PCI class. The vendor, device, subvendor, and subdevice 1534aba92962SSimon Glass * fields will be set to PCI_ANY_ID. 1535aba92962SSimon Glass */ 1536aba92962SSimon Glass #define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \ 1537aba92962SSimon Glass .class = (dev_class), .class_mask = (dev_class_mask), \ 1538aba92962SSimon Glass .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \ 1539aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID 1540aba92962SSimon Glass 1541aba92962SSimon Glass /** 1542aba92962SSimon Glass * PCI_VDEVICE - macro used to describe a specific pci device in short form 1543aba92962SSimon Glass * @vend: the vendor name 1544aba92962SSimon Glass * @dev: the 16 bit PCI Device ID 1545aba92962SSimon Glass * 1546aba92962SSimon Glass * This macro is used to create a struct pci_device_id that matches a 1547aba92962SSimon Glass * specific PCI device. The subvendor, and subdevice fields will be set 1548aba92962SSimon Glass * to PCI_ANY_ID. The macro allows the next field to follow as the device 1549aba92962SSimon Glass * private data. 1550aba92962SSimon Glass */ 1551aba92962SSimon Glass 1552aba92962SSimon Glass #define PCI_VDEVICE(vend, dev) \ 1553aba92962SSimon Glass .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \ 1554aba92962SSimon Glass .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0 1555aba92962SSimon Glass 1556aba92962SSimon Glass /** 1557aba92962SSimon Glass * struct pci_driver_entry - Matches a driver to its pci_device_id list 1558aba92962SSimon Glass * @driver: Driver to use 1559aba92962SSimon Glass * @match: List of match records for this driver, terminated by {} 1560aba92962SSimon Glass */ 1561aba92962SSimon Glass struct pci_driver_entry { 1562aba92962SSimon Glass struct driver *driver; 1563aba92962SSimon Glass const struct pci_device_id *match; 1564aba92962SSimon Glass }; 1565aba92962SSimon Glass 1566aba92962SSimon Glass #define U_BOOT_PCI_DEVICE(__name, __match) \ 1567aba92962SSimon Glass ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\ 1568aba92962SSimon Glass .driver = llsym(struct driver, __name, driver), \ 1569aba92962SSimon Glass .match = __match, \ 1570aba92962SSimon Glass } 1571ff3e077bSSimon Glass 1572fa5cec03SPaul Burton #endif /* __ASSEMBLY__ */ 1573c609719bSwdenk #endif /* _PCI_H */ 1574