1749af7cdSPeter Pan /* SPDX-License-Identifier: GPL-2.0 */ 2749af7cdSPeter Pan /* 3749af7cdSPeter Pan * Copyright (c) 2016-2017 Micron Technology, Inc. 4749af7cdSPeter Pan * 5749af7cdSPeter Pan * Authors: 6749af7cdSPeter Pan * Peter Pan <peterpandong@micron.com> 7749af7cdSPeter Pan */ 8749af7cdSPeter Pan #ifndef __LINUX_MTD_SPINAND_H 9749af7cdSPeter Pan #define __LINUX_MTD_SPINAND_H 10749af7cdSPeter Pan 11749af7cdSPeter Pan #ifndef __UBOOT__ 12749af7cdSPeter Pan #include <linux/mutex.h> 13749af7cdSPeter Pan #include <linux/bitops.h> 14749af7cdSPeter Pan #include <linux/device.h> 15749af7cdSPeter Pan #include <linux/mtd/mtd.h> 16749af7cdSPeter Pan #include <linux/mtd/nand.h> 17749af7cdSPeter Pan #include <linux/spi/spi.h> 18749af7cdSPeter Pan #include <linux/spi/spi-mem.h> 19749af7cdSPeter Pan #else 20749af7cdSPeter Pan #include <common.h> 21749af7cdSPeter Pan #include <spi.h> 22749af7cdSPeter Pan #include <spi-mem.h> 23749af7cdSPeter Pan #include <linux/mtd/nand.h> 24749af7cdSPeter Pan #endif 25749af7cdSPeter Pan 26749af7cdSPeter Pan /** 27749af7cdSPeter Pan * Standard SPI NAND flash operations 28749af7cdSPeter Pan */ 29749af7cdSPeter Pan 30749af7cdSPeter Pan #define SPINAND_RESET_OP \ 31749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0xff, 1), \ 32749af7cdSPeter Pan SPI_MEM_OP_NO_ADDR, \ 33749af7cdSPeter Pan SPI_MEM_OP_NO_DUMMY, \ 34749af7cdSPeter Pan SPI_MEM_OP_NO_DATA) 35749af7cdSPeter Pan 36749af7cdSPeter Pan #define SPINAND_WR_EN_DIS_OP(enable) \ 37749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD((enable) ? 0x06 : 0x04, 1), \ 38749af7cdSPeter Pan SPI_MEM_OP_NO_ADDR, \ 39749af7cdSPeter Pan SPI_MEM_OP_NO_DUMMY, \ 40749af7cdSPeter Pan SPI_MEM_OP_NO_DATA) 41749af7cdSPeter Pan 4281afcfe1SJon Lin #define SPINAND_READID_OP(naddr, ndummy, buf, len) \ 43749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0x9f, 1), \ 4481afcfe1SJon Lin SPI_MEM_OP_ADDR(naddr, 0, 1), \ 45749af7cdSPeter Pan SPI_MEM_OP_DUMMY(ndummy, 1), \ 46749af7cdSPeter Pan SPI_MEM_OP_DATA_IN(len, buf, 1)) 47749af7cdSPeter Pan 48749af7cdSPeter Pan #define SPINAND_SET_FEATURE_OP(reg, valptr) \ 49749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0x1f, 1), \ 50749af7cdSPeter Pan SPI_MEM_OP_ADDR(1, reg, 1), \ 51749af7cdSPeter Pan SPI_MEM_OP_NO_DUMMY, \ 52749af7cdSPeter Pan SPI_MEM_OP_DATA_OUT(1, valptr, 1)) 53749af7cdSPeter Pan 54749af7cdSPeter Pan #define SPINAND_GET_FEATURE_OP(reg, valptr) \ 55749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0x0f, 1), \ 56749af7cdSPeter Pan SPI_MEM_OP_ADDR(1, reg, 1), \ 57749af7cdSPeter Pan SPI_MEM_OP_NO_DUMMY, \ 58749af7cdSPeter Pan SPI_MEM_OP_DATA_IN(1, valptr, 1)) 59749af7cdSPeter Pan 60749af7cdSPeter Pan #define SPINAND_BLK_ERASE_OP(addr) \ 61749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0xd8, 1), \ 62749af7cdSPeter Pan SPI_MEM_OP_ADDR(3, addr, 1), \ 63749af7cdSPeter Pan SPI_MEM_OP_NO_DUMMY, \ 64749af7cdSPeter Pan SPI_MEM_OP_NO_DATA) 65749af7cdSPeter Pan 66749af7cdSPeter Pan #define SPINAND_PAGE_READ_OP(addr) \ 67749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0x13, 1), \ 68749af7cdSPeter Pan SPI_MEM_OP_ADDR(3, addr, 1), \ 69749af7cdSPeter Pan SPI_MEM_OP_NO_DUMMY, \ 70749af7cdSPeter Pan SPI_MEM_OP_NO_DATA) 71749af7cdSPeter Pan 72749af7cdSPeter Pan #define SPINAND_PAGE_READ_FROM_CACHE_OP(fast, addr, ndummy, buf, len) \ 73749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(fast ? 0x0b : 0x03, 1), \ 74749af7cdSPeter Pan SPI_MEM_OP_ADDR(2, addr, 1), \ 75749af7cdSPeter Pan SPI_MEM_OP_DUMMY(ndummy, 1), \ 76749af7cdSPeter Pan SPI_MEM_OP_DATA_IN(len, buf, 1)) 77749af7cdSPeter Pan 78dfb28694SJon Lin #define SPINAND_PAGE_READ_FROM_CACHE_OP_3A(fast, addr, ndummy, buf, len) \ 79dfb28694SJon Lin SPI_MEM_OP(SPI_MEM_OP_CMD(fast ? 0x0b : 0x03, 1), \ 80dfb28694SJon Lin SPI_MEM_OP_ADDR(3, addr, 1), \ 81dfb28694SJon Lin SPI_MEM_OP_DUMMY(ndummy, 1), \ 82dfb28694SJon Lin SPI_MEM_OP_DATA_IN(len, buf, 1)) 83dfb28694SJon Lin 84749af7cdSPeter Pan #define SPINAND_PAGE_READ_FROM_CACHE_X2_OP(addr, ndummy, buf, len) \ 85749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0x3b, 1), \ 86749af7cdSPeter Pan SPI_MEM_OP_ADDR(2, addr, 1), \ 87749af7cdSPeter Pan SPI_MEM_OP_DUMMY(ndummy, 1), \ 88749af7cdSPeter Pan SPI_MEM_OP_DATA_IN(len, buf, 2)) 89749af7cdSPeter Pan 90dfb28694SJon Lin #define SPINAND_PAGE_READ_FROM_CACHE_X2_OP_3A(addr, ndummy, buf, len) \ 91dfb28694SJon Lin SPI_MEM_OP(SPI_MEM_OP_CMD(0x3b, 1), \ 92dfb28694SJon Lin SPI_MEM_OP_ADDR(3, addr, 1), \ 93dfb28694SJon Lin SPI_MEM_OP_DUMMY(ndummy, 1), \ 94dfb28694SJon Lin SPI_MEM_OP_DATA_IN(len, buf, 2)) 95dfb28694SJon Lin 96749af7cdSPeter Pan #define SPINAND_PAGE_READ_FROM_CACHE_X4_OP(addr, ndummy, buf, len) \ 97749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0x6b, 1), \ 98749af7cdSPeter Pan SPI_MEM_OP_ADDR(2, addr, 1), \ 99749af7cdSPeter Pan SPI_MEM_OP_DUMMY(ndummy, 1), \ 100749af7cdSPeter Pan SPI_MEM_OP_DATA_IN(len, buf, 4)) 101749af7cdSPeter Pan 102dfb28694SJon Lin #define SPINAND_PAGE_READ_FROM_CACHE_X4_OP_3A(addr, ndummy, buf, len) \ 103dfb28694SJon Lin SPI_MEM_OP(SPI_MEM_OP_CMD(0x6b, 1), \ 104dfb28694SJon Lin SPI_MEM_OP_ADDR(3, addr, 1), \ 105dfb28694SJon Lin SPI_MEM_OP_DUMMY(ndummy, 1), \ 106dfb28694SJon Lin SPI_MEM_OP_DATA_IN(len, buf, 4)) 107dfb28694SJon Lin 108749af7cdSPeter Pan #define SPINAND_PAGE_READ_FROM_CACHE_DUALIO_OP(addr, ndummy, buf, len) \ 109749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0xbb, 1), \ 110749af7cdSPeter Pan SPI_MEM_OP_ADDR(2, addr, 2), \ 111749af7cdSPeter Pan SPI_MEM_OP_DUMMY(ndummy, 2), \ 112749af7cdSPeter Pan SPI_MEM_OP_DATA_IN(len, buf, 2)) 113749af7cdSPeter Pan 114dfb28694SJon Lin #define SPINAND_PAGE_READ_FROM_CACHE_DUALIO_OP_3A(addr, ndummy, buf, len) \ 115dfb28694SJon Lin SPI_MEM_OP(SPI_MEM_OP_CMD(0xbb, 1), \ 116dfb28694SJon Lin SPI_MEM_OP_ADDR(3, addr, 2), \ 117dfb28694SJon Lin SPI_MEM_OP_DUMMY(ndummy, 2), \ 118dfb28694SJon Lin SPI_MEM_OP_DATA_IN(len, buf, 2)) 119dfb28694SJon Lin 120749af7cdSPeter Pan #define SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP(addr, ndummy, buf, len) \ 121749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0xeb, 1), \ 122749af7cdSPeter Pan SPI_MEM_OP_ADDR(2, addr, 4), \ 123749af7cdSPeter Pan SPI_MEM_OP_DUMMY(ndummy, 4), \ 124749af7cdSPeter Pan SPI_MEM_OP_DATA_IN(len, buf, 4)) 125749af7cdSPeter Pan 126dfb28694SJon Lin #define SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP_3A(addr, ndummy, buf, len) \ 127dfb28694SJon Lin SPI_MEM_OP(SPI_MEM_OP_CMD(0xeb, 1), \ 128dfb28694SJon Lin SPI_MEM_OP_ADDR(3, addr, 4), \ 129dfb28694SJon Lin SPI_MEM_OP_DUMMY(ndummy, 4), \ 130dfb28694SJon Lin SPI_MEM_OP_DATA_IN(len, buf, 4)) 131dfb28694SJon Lin 132749af7cdSPeter Pan #define SPINAND_PROG_EXEC_OP(addr) \ 133749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(0x10, 1), \ 134749af7cdSPeter Pan SPI_MEM_OP_ADDR(3, addr, 1), \ 135749af7cdSPeter Pan SPI_MEM_OP_NO_DUMMY, \ 136749af7cdSPeter Pan SPI_MEM_OP_NO_DATA) 137749af7cdSPeter Pan 138749af7cdSPeter Pan #define SPINAND_PROG_LOAD(reset, addr, buf, len) \ 139749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(reset ? 0x02 : 0x84, 1), \ 140749af7cdSPeter Pan SPI_MEM_OP_ADDR(2, addr, 1), \ 141749af7cdSPeter Pan SPI_MEM_OP_NO_DUMMY, \ 142749af7cdSPeter Pan SPI_MEM_OP_DATA_OUT(len, buf, 1)) 143749af7cdSPeter Pan 144749af7cdSPeter Pan #define SPINAND_PROG_LOAD_X4(reset, addr, buf, len) \ 145749af7cdSPeter Pan SPI_MEM_OP(SPI_MEM_OP_CMD(reset ? 0x32 : 0x34, 1), \ 146749af7cdSPeter Pan SPI_MEM_OP_ADDR(2, addr, 1), \ 147749af7cdSPeter Pan SPI_MEM_OP_NO_DUMMY, \ 148749af7cdSPeter Pan SPI_MEM_OP_DATA_OUT(len, buf, 4)) 149749af7cdSPeter Pan 150749af7cdSPeter Pan /** 151749af7cdSPeter Pan * Standard SPI NAND flash commands 152749af7cdSPeter Pan */ 153749af7cdSPeter Pan #define SPINAND_CMD_PROG_LOAD_X4 0x32 154749af7cdSPeter Pan #define SPINAND_CMD_PROG_LOAD_RDM_DATA_X4 0x34 155749af7cdSPeter Pan 156749af7cdSPeter Pan /* feature register */ 157749af7cdSPeter Pan #define REG_BLOCK_LOCK 0xa0 158749af7cdSPeter Pan #define BL_ALL_UNLOCKED 0x00 159749af7cdSPeter Pan 160749af7cdSPeter Pan /* configuration register */ 161749af7cdSPeter Pan #define REG_CFG 0xb0 162749af7cdSPeter Pan #define CFG_OTP_ENABLE BIT(6) 163749af7cdSPeter Pan #define CFG_ECC_ENABLE BIT(4) 164749af7cdSPeter Pan #define CFG_QUAD_ENABLE BIT(0) 165749af7cdSPeter Pan 166749af7cdSPeter Pan /* status register */ 167749af7cdSPeter Pan #define REG_STATUS 0xc0 168749af7cdSPeter Pan #define STATUS_BUSY BIT(0) 169749af7cdSPeter Pan #define STATUS_ERASE_FAILED BIT(2) 170749af7cdSPeter Pan #define STATUS_PROG_FAILED BIT(3) 171749af7cdSPeter Pan #define STATUS_ECC_MASK GENMASK(5, 4) 172749af7cdSPeter Pan #define STATUS_ECC_NO_BITFLIPS (0 << 4) 173749af7cdSPeter Pan #define STATUS_ECC_HAS_BITFLIPS (1 << 4) 174749af7cdSPeter Pan #define STATUS_ECC_UNCOR_ERROR (2 << 4) 175749af7cdSPeter Pan 176749af7cdSPeter Pan struct spinand_op; 177749af7cdSPeter Pan struct spinand_device; 178749af7cdSPeter Pan 179749af7cdSPeter Pan #define SPINAND_MAX_ID_LEN 4 180749af7cdSPeter Pan 181749af7cdSPeter Pan /** 182749af7cdSPeter Pan * struct spinand_id - SPI NAND id structure 183749af7cdSPeter Pan * @data: buffer containing the id bytes. Currently 4 bytes large, but can 184749af7cdSPeter Pan * be extended if required 185749af7cdSPeter Pan * @len: ID length 186749af7cdSPeter Pan */ 187749af7cdSPeter Pan struct spinand_id { 188749af7cdSPeter Pan u8 data[SPINAND_MAX_ID_LEN]; 189749af7cdSPeter Pan int len; 190749af7cdSPeter Pan }; 191749af7cdSPeter Pan 19281afcfe1SJon Lin enum spinand_readid_method { 19381afcfe1SJon Lin SPINAND_READID_METHOD_OPCODE, 19481afcfe1SJon Lin SPINAND_READID_METHOD_OPCODE_ADDR, 19581afcfe1SJon Lin SPINAND_READID_METHOD_OPCODE_DUMMY, 19681afcfe1SJon Lin }; 19781afcfe1SJon Lin 19881afcfe1SJon Lin /** 19981afcfe1SJon Lin * struct spinand_devid - SPI NAND device id structure 20081afcfe1SJon Lin * @id: device id of current chip 20181afcfe1SJon Lin * @len: number of bytes in device id 20281afcfe1SJon Lin * @method: method to read chip id 20381afcfe1SJon Lin * There are 3 possible variants: 20481afcfe1SJon Lin * SPINAND_READID_METHOD_OPCODE: chip id is returned immediately 20581afcfe1SJon Lin * after read_id opcode. 20681afcfe1SJon Lin * SPINAND_READID_METHOD_OPCODE_ADDR: chip id is returned after 20781afcfe1SJon Lin * read_id opcode + 1-byte address. 20881afcfe1SJon Lin * SPINAND_READID_METHOD_OPCODE_DUMMY: chip id is returned after 20981afcfe1SJon Lin * read_id opcode + 1 dummy byte. 21081afcfe1SJon Lin */ 21181afcfe1SJon Lin struct spinand_devid { 21281afcfe1SJon Lin const u8 *id; 21381afcfe1SJon Lin const u8 len; 21481afcfe1SJon Lin const enum spinand_readid_method method; 21581afcfe1SJon Lin }; 21681afcfe1SJon Lin 217749af7cdSPeter Pan /** 218749af7cdSPeter Pan * struct manufacurer_ops - SPI NAND manufacturer specific operations 219749af7cdSPeter Pan * @init: initialize a SPI NAND device 220749af7cdSPeter Pan * @cleanup: cleanup a SPI NAND device 221749af7cdSPeter Pan * 222749af7cdSPeter Pan * Each SPI NAND manufacturer driver should implement this interface so that 22381afcfe1SJon Lin * NAND chips coming from this vendor can be initialized properly. 224749af7cdSPeter Pan */ 225749af7cdSPeter Pan struct spinand_manufacturer_ops { 226749af7cdSPeter Pan int (*init)(struct spinand_device *spinand); 227749af7cdSPeter Pan void (*cleanup)(struct spinand_device *spinand); 228749af7cdSPeter Pan }; 229749af7cdSPeter Pan 230749af7cdSPeter Pan /** 231749af7cdSPeter Pan * struct spinand_manufacturer - SPI NAND manufacturer instance 232749af7cdSPeter Pan * @id: manufacturer ID 233749af7cdSPeter Pan * @name: manufacturer name 23481afcfe1SJon Lin * @devid_len: number of bytes in device ID 23581afcfe1SJon Lin * @chips: supported SPI NANDs under current manufacturer 23681afcfe1SJon Lin * @nchips: number of SPI NANDs available in chips array 237749af7cdSPeter Pan * @ops: manufacturer operations 238749af7cdSPeter Pan */ 239749af7cdSPeter Pan struct spinand_manufacturer { 240749af7cdSPeter Pan u8 id; 241749af7cdSPeter Pan char *name; 24281afcfe1SJon Lin const struct spinand_info *chips; 24381afcfe1SJon Lin const size_t nchips; 244749af7cdSPeter Pan const struct spinand_manufacturer_ops *ops; 245749af7cdSPeter Pan }; 246749af7cdSPeter Pan 247ed13557fSPeter Pan /* SPI NAND manufacturers */ 2486eb4b036SStefan Roese extern const struct spinand_manufacturer gigadevice_spinand_manufacturer; 24980c0c832SBoris Brezillon extern const struct spinand_manufacturer macronix_spinand_manufacturer; 250ed13557fSPeter Pan extern const struct spinand_manufacturer micron_spinand_manufacturer; 251e0242cafSRobert Marko extern const struct spinand_manufacturer toshiba_spinand_manufacturer; 252b98ac5e2SFrieder Schrempf extern const struct spinand_manufacturer winbond_spinand_manufacturer; 253c219aedbSJon Lin extern const struct spinand_manufacturer dosilicon_spinand_manufacturer; 25452b00601SJon Lin extern const struct spinand_manufacturer esmt_spinand_manufacturer; 255fc656fc3SJon Lin extern const struct spinand_manufacturer xtx_spinand_manufacturer; 256b66d41c2SJon Lin extern const struct spinand_manufacturer hyf_spinand_manufacturer; 25703d86fc3SJon Lin extern const struct spinand_manufacturer fmsh_spinand_manufacturer; 258e336ce4eSJon Lin extern const struct spinand_manufacturer foresee_spinand_manufacturer; 2598c4105ccSJon Lin extern const struct spinand_manufacturer biwin_spinand_manufacturer; 2609c409da6SJon Lin extern const struct spinand_manufacturer etron_spinand_manufacturer; 261da9bb89bSJon Lin extern const struct spinand_manufacturer jsc_spinand_manufacturer; 26268df10e3SJon Lin extern const struct spinand_manufacturer silicongo_spinand_manufacturer; 263b00e662dSJon Lin extern const struct spinand_manufacturer unim_spinand_manufacturer; 264*f143afc2SJon Lin extern const struct spinand_manufacturer skyhigh_spinand_manufacturer; 265ed13557fSPeter Pan 266749af7cdSPeter Pan /** 267749af7cdSPeter Pan * struct spinand_op_variants - SPI NAND operation variants 268749af7cdSPeter Pan * @ops: the list of variants for a given operation 269749af7cdSPeter Pan * @nops: the number of variants 270749af7cdSPeter Pan * 271749af7cdSPeter Pan * Some operations like read-from-cache/write-to-cache have several variants 272749af7cdSPeter Pan * depending on the number of IO lines you use to transfer data or address 273749af7cdSPeter Pan * cycles. This structure is a way to describe the different variants supported 274749af7cdSPeter Pan * by a chip and let the core pick the best one based on the SPI mem controller 275749af7cdSPeter Pan * capabilities. 276749af7cdSPeter Pan */ 277749af7cdSPeter Pan struct spinand_op_variants { 278749af7cdSPeter Pan const struct spi_mem_op *ops; 279749af7cdSPeter Pan unsigned int nops; 280749af7cdSPeter Pan }; 281749af7cdSPeter Pan 282749af7cdSPeter Pan #define SPINAND_OP_VARIANTS(name, ...) \ 283749af7cdSPeter Pan const struct spinand_op_variants name = { \ 284749af7cdSPeter Pan .ops = (struct spi_mem_op[]) { __VA_ARGS__ }, \ 285749af7cdSPeter Pan .nops = sizeof((struct spi_mem_op[]){ __VA_ARGS__ }) / \ 286749af7cdSPeter Pan sizeof(struct spi_mem_op), \ 287749af7cdSPeter Pan } 288749af7cdSPeter Pan 289749af7cdSPeter Pan /** 290749af7cdSPeter Pan * spinand_ecc_info - description of the on-die ECC implemented by a SPI NAND 291749af7cdSPeter Pan * chip 292749af7cdSPeter Pan * @get_status: get the ECC status. Should return a positive number encoding 293749af7cdSPeter Pan * the number of corrected bitflips if correction was possible or 294749af7cdSPeter Pan * -EBADMSG if there are uncorrectable errors. I can also return 295749af7cdSPeter Pan * other negative error codes if the error is not caused by 296749af7cdSPeter Pan * uncorrectable bitflips 297749af7cdSPeter Pan * @ooblayout: the OOB layout used by the on-die ECC implementation 298749af7cdSPeter Pan */ 299749af7cdSPeter Pan struct spinand_ecc_info { 300749af7cdSPeter Pan int (*get_status)(struct spinand_device *spinand, u8 status); 301749af7cdSPeter Pan const struct mtd_ooblayout_ops *ooblayout; 302749af7cdSPeter Pan }; 303749af7cdSPeter Pan 304749af7cdSPeter Pan #define SPINAND_HAS_QE_BIT BIT(0) 305749af7cdSPeter Pan 306749af7cdSPeter Pan /** 307749af7cdSPeter Pan * struct spinand_info - Structure used to describe SPI NAND chips 308749af7cdSPeter Pan * @model: model name 309749af7cdSPeter Pan * @devid: device ID 310749af7cdSPeter Pan * @flags: OR-ing of the SPINAND_XXX flags 311749af7cdSPeter Pan * @memorg: memory organization 312749af7cdSPeter Pan * @eccreq: ECC requirements 313749af7cdSPeter Pan * @eccinfo: on-die ECC info 314749af7cdSPeter Pan * @op_variants: operations variants 315749af7cdSPeter Pan * @op_variants.read_cache: variants of the read-cache operation 316749af7cdSPeter Pan * @op_variants.write_cache: variants of the write-cache operation 317749af7cdSPeter Pan * @op_variants.update_cache: variants of the update-cache operation 318749af7cdSPeter Pan * @select_target: function used to select a target/die. Required only for 319749af7cdSPeter Pan * multi-die chips 320749af7cdSPeter Pan * 321749af7cdSPeter Pan * Each SPI NAND manufacturer driver should have a spinand_info table 322749af7cdSPeter Pan * describing all the chips supported by the driver. 323749af7cdSPeter Pan */ 324749af7cdSPeter Pan struct spinand_info { 325749af7cdSPeter Pan const char *model; 32681afcfe1SJon Lin struct spinand_devid devid; 327749af7cdSPeter Pan u32 flags; 328749af7cdSPeter Pan struct nand_memory_organization memorg; 329749af7cdSPeter Pan struct nand_ecc_req eccreq; 330749af7cdSPeter Pan struct spinand_ecc_info eccinfo; 331749af7cdSPeter Pan struct { 332749af7cdSPeter Pan const struct spinand_op_variants *read_cache; 333749af7cdSPeter Pan const struct spinand_op_variants *write_cache; 334749af7cdSPeter Pan const struct spinand_op_variants *update_cache; 335749af7cdSPeter Pan } op_variants; 336749af7cdSPeter Pan int (*select_target)(struct spinand_device *spinand, 337749af7cdSPeter Pan unsigned int target); 338749af7cdSPeter Pan }; 339749af7cdSPeter Pan 34081afcfe1SJon Lin #define SPINAND_ID(__method, ...) \ 34181afcfe1SJon Lin { \ 34281afcfe1SJon Lin .id = (const u8[]){ __VA_ARGS__ }, \ 34381afcfe1SJon Lin .len = sizeof((u8[]){ __VA_ARGS__ }), \ 34481afcfe1SJon Lin .method = __method, \ 34581afcfe1SJon Lin } 34681afcfe1SJon Lin 347749af7cdSPeter Pan #define SPINAND_INFO_OP_VARIANTS(__read, __write, __update) \ 348749af7cdSPeter Pan { \ 349749af7cdSPeter Pan .read_cache = __read, \ 350749af7cdSPeter Pan .write_cache = __write, \ 351749af7cdSPeter Pan .update_cache = __update, \ 352749af7cdSPeter Pan } 353749af7cdSPeter Pan 354749af7cdSPeter Pan #define SPINAND_ECCINFO(__ooblayout, __get_status) \ 355749af7cdSPeter Pan .eccinfo = { \ 356749af7cdSPeter Pan .ooblayout = __ooblayout, \ 357749af7cdSPeter Pan .get_status = __get_status, \ 358749af7cdSPeter Pan } 359749af7cdSPeter Pan 360749af7cdSPeter Pan #define SPINAND_SELECT_TARGET(__func) \ 361749af7cdSPeter Pan .select_target = __func, 362749af7cdSPeter Pan 363749af7cdSPeter Pan #define SPINAND_INFO(__model, __id, __memorg, __eccreq, __op_variants, \ 364749af7cdSPeter Pan __flags, ...) \ 365749af7cdSPeter Pan { \ 366749af7cdSPeter Pan .model = __model, \ 367749af7cdSPeter Pan .devid = __id, \ 368749af7cdSPeter Pan .memorg = __memorg, \ 369749af7cdSPeter Pan .eccreq = __eccreq, \ 370749af7cdSPeter Pan .op_variants = __op_variants, \ 371749af7cdSPeter Pan .flags = __flags, \ 372749af7cdSPeter Pan __VA_ARGS__ \ 373749af7cdSPeter Pan } 374749af7cdSPeter Pan 375749af7cdSPeter Pan /** 376749af7cdSPeter Pan * struct spinand_device - SPI NAND device instance 377749af7cdSPeter Pan * @base: NAND device instance 378749af7cdSPeter Pan * @slave: pointer to the SPI slave object 379749af7cdSPeter Pan * @lock: lock used to serialize accesses to the NAND 380749af7cdSPeter Pan * @id: NAND ID as returned by READ_ID 381749af7cdSPeter Pan * @flags: NAND flags 382749af7cdSPeter Pan * @op_templates: various SPI mem op templates 383749af7cdSPeter Pan * @op_templates.read_cache: read cache op template 384749af7cdSPeter Pan * @op_templates.write_cache: write cache op template 385749af7cdSPeter Pan * @op_templates.update_cache: update cache op template 386749af7cdSPeter Pan * @select_target: select a specific target/die. Usually called before sending 387749af7cdSPeter Pan * a command addressing a page or an eraseblock embedded in 388749af7cdSPeter Pan * this die. Only required if your chip exposes several dies 389749af7cdSPeter Pan * @cur_target: currently selected target/die 390749af7cdSPeter Pan * @eccinfo: on-die ECC information 391749af7cdSPeter Pan * @cfg_cache: config register cache. One entry per die 392749af7cdSPeter Pan * @databuf: bounce buffer for data 393749af7cdSPeter Pan * @oobbuf: bounce buffer for OOB data 394749af7cdSPeter Pan * @scratchbuf: buffer used for everything but page accesses. This is needed 395749af7cdSPeter Pan * because the spi-mem interface explicitly requests that buffers 396749af7cdSPeter Pan * passed in spi_mem_op be DMA-able, so we can't based the bufs on 397749af7cdSPeter Pan * the stack 398749af7cdSPeter Pan * @manufacturer: SPI NAND manufacturer information 399749af7cdSPeter Pan * @priv: manufacturer private data 400749af7cdSPeter Pan */ 401749af7cdSPeter Pan struct spinand_device { 402749af7cdSPeter Pan struct nand_device base; 403749af7cdSPeter Pan #ifndef __UBOOT__ 404749af7cdSPeter Pan struct spi_mem *spimem; 405749af7cdSPeter Pan struct mutex lock; 406749af7cdSPeter Pan #else 407749af7cdSPeter Pan struct spi_slave *slave; 408749af7cdSPeter Pan #endif 409749af7cdSPeter Pan struct spinand_id id; 410749af7cdSPeter Pan u32 flags; 411749af7cdSPeter Pan 412749af7cdSPeter Pan struct { 413749af7cdSPeter Pan const struct spi_mem_op *read_cache; 414749af7cdSPeter Pan const struct spi_mem_op *write_cache; 415749af7cdSPeter Pan const struct spi_mem_op *update_cache; 416749af7cdSPeter Pan } op_templates; 417749af7cdSPeter Pan 418749af7cdSPeter Pan int (*select_target)(struct spinand_device *spinand, 419749af7cdSPeter Pan unsigned int target); 420749af7cdSPeter Pan unsigned int cur_target; 421749af7cdSPeter Pan 422749af7cdSPeter Pan struct spinand_ecc_info eccinfo; 423749af7cdSPeter Pan 424749af7cdSPeter Pan u8 *cfg_cache; 425749af7cdSPeter Pan u8 *databuf; 426749af7cdSPeter Pan u8 *oobbuf; 427749af7cdSPeter Pan u8 *scratchbuf; 428749af7cdSPeter Pan const struct spinand_manufacturer *manufacturer; 429749af7cdSPeter Pan void *priv; 430749af7cdSPeter Pan }; 431749af7cdSPeter Pan 432749af7cdSPeter Pan /** 433749af7cdSPeter Pan * mtd_to_spinand() - Get the SPI NAND device attached to an MTD instance 434749af7cdSPeter Pan * @mtd: MTD instance 435749af7cdSPeter Pan * 436749af7cdSPeter Pan * Return: the SPI NAND device attached to @mtd. 437749af7cdSPeter Pan */ 438749af7cdSPeter Pan static inline struct spinand_device *mtd_to_spinand(struct mtd_info *mtd) 439749af7cdSPeter Pan { 440749af7cdSPeter Pan return container_of(mtd_to_nanddev(mtd), struct spinand_device, base); 441749af7cdSPeter Pan } 442749af7cdSPeter Pan 443749af7cdSPeter Pan /** 444749af7cdSPeter Pan * spinand_to_mtd() - Get the MTD device embedded in a SPI NAND device 445749af7cdSPeter Pan * @spinand: SPI NAND device 446749af7cdSPeter Pan * 447749af7cdSPeter Pan * Return: the MTD device embedded in @spinand. 448749af7cdSPeter Pan */ 449749af7cdSPeter Pan static inline struct mtd_info *spinand_to_mtd(struct spinand_device *spinand) 450749af7cdSPeter Pan { 451749af7cdSPeter Pan return nanddev_to_mtd(&spinand->base); 452749af7cdSPeter Pan } 453749af7cdSPeter Pan 454749af7cdSPeter Pan /** 455749af7cdSPeter Pan * nand_to_spinand() - Get the SPI NAND device embedding an NAND object 456749af7cdSPeter Pan * @nand: NAND object 457749af7cdSPeter Pan * 458749af7cdSPeter Pan * Return: the SPI NAND device embedding @nand. 459749af7cdSPeter Pan */ 460749af7cdSPeter Pan static inline struct spinand_device *nand_to_spinand(struct nand_device *nand) 461749af7cdSPeter Pan { 462749af7cdSPeter Pan return container_of(nand, struct spinand_device, base); 463749af7cdSPeter Pan } 464749af7cdSPeter Pan 465749af7cdSPeter Pan /** 466749af7cdSPeter Pan * spinand_to_nand() - Get the NAND device embedded in a SPI NAND object 467749af7cdSPeter Pan * @spinand: SPI NAND device 468749af7cdSPeter Pan * 469749af7cdSPeter Pan * Return: the NAND device embedded in @spinand. 470749af7cdSPeter Pan */ 471749af7cdSPeter Pan static inline struct nand_device * 472749af7cdSPeter Pan spinand_to_nand(struct spinand_device *spinand) 473749af7cdSPeter Pan { 474749af7cdSPeter Pan return &spinand->base; 475749af7cdSPeter Pan } 476749af7cdSPeter Pan 477749af7cdSPeter Pan /** 478749af7cdSPeter Pan * spinand_set_of_node - Attach a DT node to a SPI NAND device 479749af7cdSPeter Pan * @spinand: SPI NAND device 480749af7cdSPeter Pan * @np: DT node 481749af7cdSPeter Pan * 482749af7cdSPeter Pan * Attach a DT node to a SPI NAND device. 483749af7cdSPeter Pan */ 484749af7cdSPeter Pan static inline void spinand_set_of_node(struct spinand_device *spinand, 485749af7cdSPeter Pan const struct device_node *np) 486749af7cdSPeter Pan { 487749af7cdSPeter Pan nanddev_set_of_node(&spinand->base, np); 488749af7cdSPeter Pan } 489749af7cdSPeter Pan 49081afcfe1SJon Lin int spinand_match_and_init(struct spinand_device *spinand, 491749af7cdSPeter Pan const struct spinand_info *table, 49281afcfe1SJon Lin unsigned int table_size, 49381afcfe1SJon Lin enum spinand_readid_method rdid_method); 494749af7cdSPeter Pan 495749af7cdSPeter Pan int spinand_upd_cfg(struct spinand_device *spinand, u8 mask, u8 val); 496749af7cdSPeter Pan int spinand_select_target(struct spinand_device *spinand, unsigned int target); 497749af7cdSPeter Pan 498749af7cdSPeter Pan #endif /* __LINUX_MTD_SPINAND_H */ 499