1757bff49SJaehoon Chung /* 2757bff49SJaehoon Chung * (C) Copyright 2012 SAMSUNG Electronics 3757bff49SJaehoon Chung * Jaehoon Chung <jh80.chung@samsung.com> 4757bff49SJaehoon Chung * 5757bff49SJaehoon Chung * This program is free software; you can redistribute it and/or 6757bff49SJaehoon Chung * modify it under the terms of the GNU General Public License as 7757bff49SJaehoon Chung * published by the Free Software Foundation; either version 2 of 8757bff49SJaehoon Chung * the License, or (at your option) any later version. 9757bff49SJaehoon Chung * 10757bff49SJaehoon Chung * This program is distributed in the hope that it will be useful, 11757bff49SJaehoon Chung * but WITHOUT ANY WARRANTY; without even the implied warranty of 12757bff49SJaehoon Chung * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13757bff49SJaehoon Chung * GNU General Public License for more details. 14757bff49SJaehoon Chung * 15757bff49SJaehoon Chung * You should have received a copy of the GNU General Public License 16757bff49SJaehoon Chung * along with this program; if not, write to the Free Software 17757bff49SJaehoon Chung * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 18757bff49SJaehoon Chung * 19757bff49SJaehoon Chung */ 20757bff49SJaehoon Chung 21757bff49SJaehoon Chung #ifndef __DWMMC_HW_H 22757bff49SJaehoon Chung #define __DWMMC_HW_H 23757bff49SJaehoon Chung 24757bff49SJaehoon Chung #include <asm/io.h> 25757bff49SJaehoon Chung #include <mmc.h> 26757bff49SJaehoon Chung 27757bff49SJaehoon Chung #define DWMCI_CTRL 0x000 28757bff49SJaehoon Chung #define DWMCI_PWREN 0x004 29757bff49SJaehoon Chung #define DWMCI_CLKDIV 0x008 30757bff49SJaehoon Chung #define DWMCI_CLKSRC 0x00C 31757bff49SJaehoon Chung #define DWMCI_CLKENA 0x010 32757bff49SJaehoon Chung #define DWMCI_TMOUT 0x014 33757bff49SJaehoon Chung #define DWMCI_CTYPE 0x018 34757bff49SJaehoon Chung #define DWMCI_BLKSIZ 0x01C 35757bff49SJaehoon Chung #define DWMCI_BYTCNT 0x020 36757bff49SJaehoon Chung #define DWMCI_INTMASK 0x024 37757bff49SJaehoon Chung #define DWMCI_CMDARG 0x028 38757bff49SJaehoon Chung #define DWMCI_CMD 0x02C 39757bff49SJaehoon Chung #define DWMCI_RESP0 0x030 40757bff49SJaehoon Chung #define DWMCI_RESP1 0x034 41757bff49SJaehoon Chung #define DWMCI_RESP2 0x038 42757bff49SJaehoon Chung #define DWMCI_RESP3 0x03C 43757bff49SJaehoon Chung #define DWMCI_MINTSTS 0x040 44757bff49SJaehoon Chung #define DWMCI_RINTSTS 0x044 45757bff49SJaehoon Chung #define DWMCI_STATUS 0x048 46757bff49SJaehoon Chung #define DWMCI_FIFOTH 0x04C 47757bff49SJaehoon Chung #define DWMCI_CDETECT 0x050 48757bff49SJaehoon Chung #define DWMCI_WRTPRT 0x054 49757bff49SJaehoon Chung #define DWMCI_GPIO 0x058 50757bff49SJaehoon Chung #define DWMCI_TCMCNT 0x05C 51757bff49SJaehoon Chung #define DWMCI_TBBCNT 0x060 52757bff49SJaehoon Chung #define DWMCI_DEBNCE 0x064 53757bff49SJaehoon Chung #define DWMCI_USRID 0x068 54757bff49SJaehoon Chung #define DWMCI_VERID 0x06C 55757bff49SJaehoon Chung #define DWMCI_HCON 0x070 56757bff49SJaehoon Chung #define DWMCI_UHS_REG 0x074 57757bff49SJaehoon Chung #define DWMCI_BMOD 0x080 58757bff49SJaehoon Chung #define DWMCI_PLDMND 0x084 59757bff49SJaehoon Chung #define DWMCI_DBADDR 0x088 60757bff49SJaehoon Chung #define DWMCI_IDSTS 0x08C 61757bff49SJaehoon Chung #define DWMCI_IDINTEN 0x090 62757bff49SJaehoon Chung #define DWMCI_DSCADDR 0x094 63757bff49SJaehoon Chung #define DWMCI_BUFADDR 0x098 64757bff49SJaehoon Chung #define DWMCI_DATA 0x200 65757bff49SJaehoon Chung 66757bff49SJaehoon Chung /* Interrupt Mask register */ 67757bff49SJaehoon Chung #define DWMCI_INTMSK_ALL 0xffffffff 68757bff49SJaehoon Chung #define DWMCI_INTMSK_RE (1 << 1) 69757bff49SJaehoon Chung #define DWMCI_INTMSK_CDONE (1 << 2) 70757bff49SJaehoon Chung #define DWMCI_INTMSK_DTO (1 << 3) 71757bff49SJaehoon Chung #define DWMCI_INTMSK_TXDR (1 << 4) 72757bff49SJaehoon Chung #define DWMCI_INTMSK_RXDR (1 << 5) 73757bff49SJaehoon Chung #define DWMCI_INTMSK_DCRC (1 << 7) 74757bff49SJaehoon Chung #define DWMCI_INTMSK_RTO (1 << 8) 75757bff49SJaehoon Chung #define DWMCI_INTMSK_DRTO (1 << 9) 76757bff49SJaehoon Chung #define DWMCI_INTMSK_HTO (1 << 10) 77757bff49SJaehoon Chung #define DWMCI_INTMSK_FRUN (1 << 11) 78757bff49SJaehoon Chung #define DWMCI_INTMSK_HLE (1 << 12) 79757bff49SJaehoon Chung #define DWMCI_INTMSK_SBE (1 << 13) 80757bff49SJaehoon Chung #define DWMCI_INTMSK_ACD (1 << 14) 81757bff49SJaehoon Chung #define DWMCI_INTMSK_EBE (1 << 15) 82757bff49SJaehoon Chung 83757bff49SJaehoon Chung /* Raw interrupt Regsiter */ 84757bff49SJaehoon Chung #define DWMCI_DATA_ERR (DWMCI_INTMSK_EBE | DWMCI_INTMSK_SBE | DWMCI_INTMSK_HLE |\ 85757bff49SJaehoon Chung DWMCI_INTMSK_FRUN | DWMCI_INTMSK_EBE | DWMCI_INTMSK_DCRC) 86757bff49SJaehoon Chung #define DWMCI_DATA_TOUT (DWMCI_INTMSK_HTO | DWMCI_INTMSK_DRTO) 87757bff49SJaehoon Chung /* CTRL register */ 88757bff49SJaehoon Chung #define DWMCI_CTRL_RESET (1 << 0) 89757bff49SJaehoon Chung #define DWMCI_CTRL_FIFO_RESET (1 << 1) 90757bff49SJaehoon Chung #define DWMCI_CTRL_DMA_RESET (1 << 2) 91757bff49SJaehoon Chung #define DWMCI_DMA_EN (1 << 5) 92757bff49SJaehoon Chung #define DWMCI_CTRL_SEND_AS_CCSD (1 << 10) 93757bff49SJaehoon Chung #define DWMCI_IDMAC_EN (1 << 25) 94757bff49SJaehoon Chung #define DWMCI_RESET_ALL (DWMCI_CTRL_RESET | DWMCI_CTRL_FIFO_RESET |\ 95757bff49SJaehoon Chung DWMCI_CTRL_DMA_RESET) 96757bff49SJaehoon Chung 97757bff49SJaehoon Chung /* CMD register */ 98757bff49SJaehoon Chung #define DWMCI_CMD_RESP_EXP (1 << 6) 99757bff49SJaehoon Chung #define DWMCI_CMD_RESP_LENGTH (1 << 7) 100757bff49SJaehoon Chung #define DWMCI_CMD_CHECK_CRC (1 << 8) 101757bff49SJaehoon Chung #define DWMCI_CMD_DATA_EXP (1 << 9) 102757bff49SJaehoon Chung #define DWMCI_CMD_RW (1 << 10) 103757bff49SJaehoon Chung #define DWMCI_CMD_SEND_STOP (1 << 12) 104757bff49SJaehoon Chung #define DWMCI_CMD_ABORT_STOP (1 << 14) 105757bff49SJaehoon Chung #define DWMCI_CMD_PRV_DAT_WAIT (1 << 13) 106757bff49SJaehoon Chung #define DWMCI_CMD_UPD_CLK (1 << 21) 107757bff49SJaehoon Chung #define DWMCI_CMD_USE_HOLD_REG (1 << 29) 108757bff49SJaehoon Chung #define DWMCI_CMD_START (1 << 31) 109757bff49SJaehoon Chung 110757bff49SJaehoon Chung /* CLKENA register */ 111757bff49SJaehoon Chung #define DWMCI_CLKEN_ENABLE (1 << 0) 112757bff49SJaehoon Chung #define DWMCI_CLKEN_LOW_PWR (1 << 16) 113757bff49SJaehoon Chung 114757bff49SJaehoon Chung /* Card-type registe */ 115757bff49SJaehoon Chung #define DWMCI_CTYPE_1BIT 0 116757bff49SJaehoon Chung #define DWMCI_CTYPE_4BIT (1 << 0) 117757bff49SJaehoon Chung #define DWMCI_CTYPE_8BIT (1 << 16) 118757bff49SJaehoon Chung 119757bff49SJaehoon Chung /* Status Register */ 120757bff49SJaehoon Chung #define DWMCI_BUSY (1 << 9) 121757bff49SJaehoon Chung 122757bff49SJaehoon Chung /* FIFOTH Register */ 123757bff49SJaehoon Chung #define MSIZE(x) ((x) << 28) 124757bff49SJaehoon Chung #define RX_WMARK(x) ((x) << 16) 125757bff49SJaehoon Chung #define TX_WMARK(x) (x) 126*a082a2ddSAmar #define RX_WMARK_SHIFT 16 127*a082a2ddSAmar #define RX_WMARK_MASK (0xfff << RX_WMARK_SHIFT) 128757bff49SJaehoon Chung 129757bff49SJaehoon Chung #define DWMCI_IDMAC_OWN (1 << 31) 130757bff49SJaehoon Chung #define DWMCI_IDMAC_CH (1 << 4) 131757bff49SJaehoon Chung #define DWMCI_IDMAC_FS (1 << 3) 132757bff49SJaehoon Chung #define DWMCI_IDMAC_LD (1 << 2) 133757bff49SJaehoon Chung 134757bff49SJaehoon Chung /* Bus Mode Register */ 135757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_RESET (1 << 0) 136757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_FB (1 << 1) 137757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_EN (1 << 7) 138757bff49SJaehoon Chung 139757bff49SJaehoon Chung struct dwmci_host { 140757bff49SJaehoon Chung char *name; 141757bff49SJaehoon Chung void *ioaddr; 142757bff49SJaehoon Chung unsigned int quirks; 143757bff49SJaehoon Chung unsigned int caps; 144757bff49SJaehoon Chung unsigned int version; 145757bff49SJaehoon Chung unsigned int clock; 146757bff49SJaehoon Chung unsigned int bus_hz; 147757bff49SJaehoon Chung int dev_index; 148757bff49SJaehoon Chung int buswidth; 149*a082a2ddSAmar u32 clksel_val; 150757bff49SJaehoon Chung u32 fifoth_val; 151757bff49SJaehoon Chung struct mmc *mmc; 152757bff49SJaehoon Chung 153757bff49SJaehoon Chung void (*clksel)(struct dwmci_host *host); 154757bff49SJaehoon Chung unsigned int (*mmc_clk)(int dev_index); 155757bff49SJaehoon Chung }; 156757bff49SJaehoon Chung 157757bff49SJaehoon Chung struct dwmci_idmac { 158757bff49SJaehoon Chung u32 flags; 159757bff49SJaehoon Chung u32 cnt; 160757bff49SJaehoon Chung u32 addr; 161757bff49SJaehoon Chung u32 next_addr; 162757bff49SJaehoon Chung }; 163757bff49SJaehoon Chung 164757bff49SJaehoon Chung static inline void dwmci_writel(struct dwmci_host *host, int reg, u32 val) 165757bff49SJaehoon Chung { 166757bff49SJaehoon Chung writel(val, host->ioaddr + reg); 167757bff49SJaehoon Chung } 168757bff49SJaehoon Chung 169757bff49SJaehoon Chung static inline void dwmci_writew(struct dwmci_host *host, int reg, u16 val) 170757bff49SJaehoon Chung { 171757bff49SJaehoon Chung writew(val, host->ioaddr + reg); 172757bff49SJaehoon Chung } 173757bff49SJaehoon Chung 174757bff49SJaehoon Chung static inline void dwmci_writeb(struct dwmci_host *host, int reg, u8 val) 175757bff49SJaehoon Chung { 176757bff49SJaehoon Chung writeb(val, host->ioaddr + reg); 177757bff49SJaehoon Chung } 178757bff49SJaehoon Chung static inline u32 dwmci_readl(struct dwmci_host *host, int reg) 179757bff49SJaehoon Chung { 180757bff49SJaehoon Chung return readl(host->ioaddr + reg); 181757bff49SJaehoon Chung } 182757bff49SJaehoon Chung 183757bff49SJaehoon Chung static inline u16 dwmci_readw(struct dwmci_host *host, int reg) 184757bff49SJaehoon Chung { 185757bff49SJaehoon Chung return readw(host->ioaddr + reg); 186757bff49SJaehoon Chung } 187757bff49SJaehoon Chung 188757bff49SJaehoon Chung static inline u8 dwmci_readb(struct dwmci_host *host, int reg) 189757bff49SJaehoon Chung { 190757bff49SJaehoon Chung return readb(host->ioaddr + reg); 191757bff49SJaehoon Chung } 192757bff49SJaehoon Chung 193757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk); 194757bff49SJaehoon Chung #endif /* __DWMMC_HW_H */ 195