1757bff49SJaehoon Chung /* 2757bff49SJaehoon Chung * (C) Copyright 2012 SAMSUNG Electronics 3757bff49SJaehoon Chung * Jaehoon Chung <jh80.chung@samsung.com> 4757bff49SJaehoon Chung * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6757bff49SJaehoon Chung */ 7757bff49SJaehoon Chung 8757bff49SJaehoon Chung #ifndef __DWMMC_HW_H 9757bff49SJaehoon Chung #define __DWMMC_HW_H 10757bff49SJaehoon Chung 11757bff49SJaehoon Chung #include <asm/io.h> 12757bff49SJaehoon Chung #include <mmc.h> 13757bff49SJaehoon Chung 14757bff49SJaehoon Chung #define DWMCI_CTRL 0x000 15757bff49SJaehoon Chung #define DWMCI_PWREN 0x004 16757bff49SJaehoon Chung #define DWMCI_CLKDIV 0x008 17757bff49SJaehoon Chung #define DWMCI_CLKSRC 0x00C 18757bff49SJaehoon Chung #define DWMCI_CLKENA 0x010 19757bff49SJaehoon Chung #define DWMCI_TMOUT 0x014 20757bff49SJaehoon Chung #define DWMCI_CTYPE 0x018 21757bff49SJaehoon Chung #define DWMCI_BLKSIZ 0x01C 22757bff49SJaehoon Chung #define DWMCI_BYTCNT 0x020 23757bff49SJaehoon Chung #define DWMCI_INTMASK 0x024 24757bff49SJaehoon Chung #define DWMCI_CMDARG 0x028 25757bff49SJaehoon Chung #define DWMCI_CMD 0x02C 26757bff49SJaehoon Chung #define DWMCI_RESP0 0x030 27757bff49SJaehoon Chung #define DWMCI_RESP1 0x034 28757bff49SJaehoon Chung #define DWMCI_RESP2 0x038 29757bff49SJaehoon Chung #define DWMCI_RESP3 0x03C 30757bff49SJaehoon Chung #define DWMCI_MINTSTS 0x040 31757bff49SJaehoon Chung #define DWMCI_RINTSTS 0x044 32757bff49SJaehoon Chung #define DWMCI_STATUS 0x048 33757bff49SJaehoon Chung #define DWMCI_FIFOTH 0x04C 34757bff49SJaehoon Chung #define DWMCI_CDETECT 0x050 35757bff49SJaehoon Chung #define DWMCI_WRTPRT 0x054 36757bff49SJaehoon Chung #define DWMCI_GPIO 0x058 37757bff49SJaehoon Chung #define DWMCI_TCMCNT 0x05C 38757bff49SJaehoon Chung #define DWMCI_TBBCNT 0x060 39757bff49SJaehoon Chung #define DWMCI_DEBNCE 0x064 40757bff49SJaehoon Chung #define DWMCI_USRID 0x068 41757bff49SJaehoon Chung #define DWMCI_VERID 0x06C 42757bff49SJaehoon Chung #define DWMCI_HCON 0x070 43757bff49SJaehoon Chung #define DWMCI_UHS_REG 0x074 44757bff49SJaehoon Chung #define DWMCI_BMOD 0x080 45757bff49SJaehoon Chung #define DWMCI_PLDMND 0x084 46757bff49SJaehoon Chung #define DWMCI_DBADDR 0x088 47757bff49SJaehoon Chung #define DWMCI_IDSTS 0x08C 48757bff49SJaehoon Chung #define DWMCI_IDINTEN 0x090 49757bff49SJaehoon Chung #define DWMCI_DSCADDR 0x094 50757bff49SJaehoon Chung #define DWMCI_BUFADDR 0x098 51*33e40bacSJason Zhu #define DWMCI_CARDTHRCTL 0x100 52757bff49SJaehoon Chung #define DWMCI_DATA 0x200 53757bff49SJaehoon Chung 54757bff49SJaehoon Chung /* Interrupt Mask register */ 55757bff49SJaehoon Chung #define DWMCI_INTMSK_ALL 0xffffffff 56757bff49SJaehoon Chung #define DWMCI_INTMSK_RE (1 << 1) 57757bff49SJaehoon Chung #define DWMCI_INTMSK_CDONE (1 << 2) 58757bff49SJaehoon Chung #define DWMCI_INTMSK_DTO (1 << 3) 59757bff49SJaehoon Chung #define DWMCI_INTMSK_TXDR (1 << 4) 60757bff49SJaehoon Chung #define DWMCI_INTMSK_RXDR (1 << 5) 61757bff49SJaehoon Chung #define DWMCI_INTMSK_DCRC (1 << 7) 62757bff49SJaehoon Chung #define DWMCI_INTMSK_RTO (1 << 8) 63757bff49SJaehoon Chung #define DWMCI_INTMSK_DRTO (1 << 9) 64757bff49SJaehoon Chung #define DWMCI_INTMSK_HTO (1 << 10) 65757bff49SJaehoon Chung #define DWMCI_INTMSK_FRUN (1 << 11) 66757bff49SJaehoon Chung #define DWMCI_INTMSK_HLE (1 << 12) 67757bff49SJaehoon Chung #define DWMCI_INTMSK_SBE (1 << 13) 68757bff49SJaehoon Chung #define DWMCI_INTMSK_ACD (1 << 14) 69757bff49SJaehoon Chung #define DWMCI_INTMSK_EBE (1 << 15) 70757bff49SJaehoon Chung 71757bff49SJaehoon Chung /* Raw interrupt Regsiter */ 72757bff49SJaehoon Chung #define DWMCI_DATA_ERR (DWMCI_INTMSK_EBE | DWMCI_INTMSK_SBE | DWMCI_INTMSK_HLE |\ 73757bff49SJaehoon Chung DWMCI_INTMSK_FRUN | DWMCI_INTMSK_EBE | DWMCI_INTMSK_DCRC) 74757bff49SJaehoon Chung #define DWMCI_DATA_TOUT (DWMCI_INTMSK_HTO | DWMCI_INTMSK_DRTO) 75757bff49SJaehoon Chung /* CTRL register */ 76757bff49SJaehoon Chung #define DWMCI_CTRL_RESET (1 << 0) 77757bff49SJaehoon Chung #define DWMCI_CTRL_FIFO_RESET (1 << 1) 78757bff49SJaehoon Chung #define DWMCI_CTRL_DMA_RESET (1 << 2) 79757bff49SJaehoon Chung #define DWMCI_DMA_EN (1 << 5) 80757bff49SJaehoon Chung #define DWMCI_CTRL_SEND_AS_CCSD (1 << 10) 81757bff49SJaehoon Chung #define DWMCI_IDMAC_EN (1 << 25) 82757bff49SJaehoon Chung #define DWMCI_RESET_ALL (DWMCI_CTRL_RESET | DWMCI_CTRL_FIFO_RESET |\ 83757bff49SJaehoon Chung DWMCI_CTRL_DMA_RESET) 84757bff49SJaehoon Chung 85757bff49SJaehoon Chung /* CMD register */ 86757bff49SJaehoon Chung #define DWMCI_CMD_RESP_EXP (1 << 6) 87757bff49SJaehoon Chung #define DWMCI_CMD_RESP_LENGTH (1 << 7) 88757bff49SJaehoon Chung #define DWMCI_CMD_CHECK_CRC (1 << 8) 89757bff49SJaehoon Chung #define DWMCI_CMD_DATA_EXP (1 << 9) 90757bff49SJaehoon Chung #define DWMCI_CMD_RW (1 << 10) 91757bff49SJaehoon Chung #define DWMCI_CMD_SEND_STOP (1 << 12) 92757bff49SJaehoon Chung #define DWMCI_CMD_ABORT_STOP (1 << 14) 93757bff49SJaehoon Chung #define DWMCI_CMD_PRV_DAT_WAIT (1 << 13) 94757bff49SJaehoon Chung #define DWMCI_CMD_UPD_CLK (1 << 21) 95757bff49SJaehoon Chung #define DWMCI_CMD_USE_HOLD_REG (1 << 29) 96757bff49SJaehoon Chung #define DWMCI_CMD_START (1 << 31) 97757bff49SJaehoon Chung 98757bff49SJaehoon Chung /* CLKENA register */ 99757bff49SJaehoon Chung #define DWMCI_CLKEN_ENABLE (1 << 0) 100757bff49SJaehoon Chung #define DWMCI_CLKEN_LOW_PWR (1 << 16) 101757bff49SJaehoon Chung 102757bff49SJaehoon Chung /* Card-type registe */ 103757bff49SJaehoon Chung #define DWMCI_CTYPE_1BIT 0 104757bff49SJaehoon Chung #define DWMCI_CTYPE_4BIT (1 << 0) 105757bff49SJaehoon Chung #define DWMCI_CTYPE_8BIT (1 << 16) 106757bff49SJaehoon Chung 107757bff49SJaehoon Chung /* Status Register */ 108757bff49SJaehoon Chung #define DWMCI_BUSY (1 << 9) 1094587f53aSJaehoon Chung #define DWMCI_FIFO_MASK 0x1fff 110a65f51b9Shuang lin #define DWMCI_FIFO_SHIFT 17 111757bff49SJaehoon Chung 112757bff49SJaehoon Chung /* FIFOTH Register */ 113757bff49SJaehoon Chung #define MSIZE(x) ((x) << 28) 114757bff49SJaehoon Chung #define RX_WMARK(x) ((x) << 16) 115757bff49SJaehoon Chung #define TX_WMARK(x) (x) 116a082a2ddSAmar #define RX_WMARK_SHIFT 16 117a082a2ddSAmar #define RX_WMARK_MASK (0xfff << RX_WMARK_SHIFT) 118757bff49SJaehoon Chung 11939abf9c1SPaweł Jarosz /* HCON Register */ 12039abf9c1SPaweł Jarosz #define DMA_INTERFACE_IDMA (0x0) 12139abf9c1SPaweł Jarosz #define SDMMC_GET_TRANS_MODE(x) (((x)>>16) & 0x3) 12239abf9c1SPaweł Jarosz 123757bff49SJaehoon Chung #define DWMCI_IDMAC_OWN (1 << 31) 124757bff49SJaehoon Chung #define DWMCI_IDMAC_CH (1 << 4) 125757bff49SJaehoon Chung #define DWMCI_IDMAC_FS (1 << 3) 126757bff49SJaehoon Chung #define DWMCI_IDMAC_LD (1 << 2) 127757bff49SJaehoon Chung 128757bff49SJaehoon Chung /* Bus Mode Register */ 129757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_RESET (1 << 0) 130757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_FB (1 << 1) 131757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_EN (1 << 7) 132757bff49SJaehoon Chung 133045bdcd0SJaehoon Chung /* UHS register */ 134045bdcd0SJaehoon Chung #define DWMCI_DDR_MODE (1 << 16) 135045bdcd0SJaehoon Chung 1366f0b7caaSRajeshwari Shinde /* quirks */ 1376f0b7caaSRajeshwari Shinde #define DWMCI_QUIRK_DISABLE_SMU (1 << 0) 1386f0b7caaSRajeshwari Shinde 1395ef89808SJason Zhu /* 1405ef89808SJason Zhu * DWMCI_MSIZE is uses to set burst size of multiple transaction. 1415ef89808SJason Zhu * The burst size is set to 128 if DWMCI_MSIZE is set to 0x6. 1425ef89808SJason Zhu */ 1435ef89808SJason Zhu #define DWMCI_MSIZE 0x6 1445ef89808SJason Zhu 145*33e40bacSJason Zhu /* The DW MMC Controller Version */ 146*33e40bacSJason Zhu #define DW_MMC_240A 0x240a 147*33e40bacSJason Zhu 148*33e40bacSJason Zhu /* sdmmc cardthrctl set */ 149*33e40bacSJason Zhu #define DWMCI_CDTHRCTRL_CONFIG (1 + (0x200 << 16)) 150*33e40bacSJason Zhu 1516dc71410SSimon Glass /** 1526dc71410SSimon Glass * struct dwmci_host - Information about a designware MMC host 1536dc71410SSimon Glass * 1546dc71410SSimon Glass * @name: Device name 1556dc71410SSimon Glass * @ioaddr: Base I/O address of controller 1566dc71410SSimon Glass * @quirks: Quick flags - see DWMCI_QUIRK_... 1576dc71410SSimon Glass * @caps: Capabilities - see MMC_MODE_... 1586dc71410SSimon Glass * @bus_hz: Bus speed in Hz, if @get_mmc_clk() is NULL 1596dc71410SSimon Glass * @div: Arbitrary clock divider value for use by controller 1606dc71410SSimon Glass * @dev_index: Arbitrary device index for use by controller 1616dc71410SSimon Glass * @dev_id: Arbitrary device ID for use by controller 1626dc71410SSimon Glass * @buswidth: Bus width in bits (8 or 4) 1636dc71410SSimon Glass * @fifoth_val: Value for FIFOTH register (or 0 to leave unset) 1646dc71410SSimon Glass * @mmc: Pointer to generic MMC structure for this device 1656dc71410SSimon Glass * @priv: Private pointer for use by controller 166bda599f7SShawn Lin * @stride_pio: Provide the ability of accessing fifo with burst mode 1676dc71410SSimon Glass */ 168757bff49SJaehoon Chung struct dwmci_host { 1696dc71410SSimon Glass const char *name; 170757bff49SJaehoon Chung void *ioaddr; 171757bff49SJaehoon Chung unsigned int quirks; 172757bff49SJaehoon Chung unsigned int caps; 173757bff49SJaehoon Chung unsigned int version; 174757bff49SJaehoon Chung unsigned int clock; 175757bff49SJaehoon Chung unsigned int bus_hz; 176959198f7SJaehoon Chung unsigned int div; 177757bff49SJaehoon Chung int dev_index; 178959198f7SJaehoon Chung int dev_id; 179757bff49SJaehoon Chung int buswidth; 180757bff49SJaehoon Chung u32 fifoth_val; 181757bff49SJaehoon Chung struct mmc *mmc; 1825dab81ceSJaehoon Chung void *priv; 183bda599f7SShawn Lin bool stride_pio; 184757bff49SJaehoon Chung 185757bff49SJaehoon Chung void (*clksel)(struct dwmci_host *host); 18618ab6755SJaehoon Chung void (*board_init)(struct dwmci_host *host); 187e3563f2eSSimon Glass 188e3563f2eSSimon Glass /** 189e3563f2eSSimon Glass * Get / set a particular MMC clock frequency 190e3563f2eSSimon Glass * 191e3563f2eSSimon Glass * This is used to request the current clock frequency of the clock 192e3563f2eSSimon Glass * that drives the DWMMC peripheral. The caller will then use this 193e3563f2eSSimon Glass * information to work out the divider it needs to achieve the 194e3563f2eSSimon Glass * required MMC bus clock frequency. If you want to handle the 195e3563f2eSSimon Glass * clock external to DWMMC, use @freq to select the frequency and 196e3563f2eSSimon Glass * return that value too. Then DWMMC will put itself in bypass mode. 197e3563f2eSSimon Glass * 198e3563f2eSSimon Glass * @host: DWMMC host 199e3563f2eSSimon Glass * @freq: Frequency the host is trying to achieve 200e3563f2eSSimon Glass */ 201e3563f2eSSimon Glass unsigned int (*get_mmc_clk)(struct dwmci_host *host, uint freq); 2028c921dceSZiyuan Xu int (*execute_tuning)(struct dwmci_host *host, u32 opcode); 2035e6ff810SSimon Glass #ifndef CONFIG_BLK 20493bfd616SPantelis Antoniou struct mmc_config cfg; 2055e6ff810SSimon Glass #endif 206a65f51b9Shuang lin 207a65f51b9Shuang lin /* use fifo mode to read and write data */ 208a65f51b9Shuang lin bool fifo_mode; 209757bff49SJaehoon Chung }; 210757bff49SJaehoon Chung 211757bff49SJaehoon Chung struct dwmci_idmac { 212757bff49SJaehoon Chung u32 flags; 213757bff49SJaehoon Chung u32 cnt; 214757bff49SJaehoon Chung u32 addr; 215757bff49SJaehoon Chung u32 next_addr; 2161bf29b3dSMarek Vasut } __aligned(ARCH_DMA_MINALIGN); 217757bff49SJaehoon Chung 218757bff49SJaehoon Chung static inline void dwmci_writel(struct dwmci_host *host, int reg, u32 val) 219757bff49SJaehoon Chung { 220757bff49SJaehoon Chung writel(val, host->ioaddr + reg); 221757bff49SJaehoon Chung } 222757bff49SJaehoon Chung 223757bff49SJaehoon Chung static inline void dwmci_writew(struct dwmci_host *host, int reg, u16 val) 224757bff49SJaehoon Chung { 225757bff49SJaehoon Chung writew(val, host->ioaddr + reg); 226757bff49SJaehoon Chung } 227757bff49SJaehoon Chung 228757bff49SJaehoon Chung static inline void dwmci_writeb(struct dwmci_host *host, int reg, u8 val) 229757bff49SJaehoon Chung { 230757bff49SJaehoon Chung writeb(val, host->ioaddr + reg); 231757bff49SJaehoon Chung } 232757bff49SJaehoon Chung static inline u32 dwmci_readl(struct dwmci_host *host, int reg) 233757bff49SJaehoon Chung { 234757bff49SJaehoon Chung return readl(host->ioaddr + reg); 235757bff49SJaehoon Chung } 236757bff49SJaehoon Chung 237757bff49SJaehoon Chung static inline u16 dwmci_readw(struct dwmci_host *host, int reg) 238757bff49SJaehoon Chung { 239757bff49SJaehoon Chung return readw(host->ioaddr + reg); 240757bff49SJaehoon Chung } 241757bff49SJaehoon Chung 242757bff49SJaehoon Chung static inline u8 dwmci_readb(struct dwmci_host *host, int reg) 243757bff49SJaehoon Chung { 244757bff49SJaehoon Chung return readb(host->ioaddr + reg); 245757bff49SJaehoon Chung } 246757bff49SJaehoon Chung 247e7a773a0SSimon Glass #ifdef CONFIG_BLK 248e7a773a0SSimon Glass /** 249e7a773a0SSimon Glass * dwmci_setup_cfg() - Set up the configuration for DWMMC 250e7a773a0SSimon Glass * 251e7a773a0SSimon Glass * This is used to set up a DWMMC device when you are using CONFIG_BLK. 252e7a773a0SSimon Glass * 253e7a773a0SSimon Glass * This should be called from your MMC driver's probe() method once you have 254e7a773a0SSimon Glass * the information required. 255e7a773a0SSimon Glass * 256e7a773a0SSimon Glass * Generally your driver will have a platform data structure which holds both 257e7a773a0SSimon Glass * the configuration (struct mmc_config) and the MMC device info (struct mmc). 258e7a773a0SSimon Glass * For example: 259e7a773a0SSimon Glass * 260e7a773a0SSimon Glass * struct rockchip_mmc_plat { 261e7a773a0SSimon Glass * struct mmc_config cfg; 262e7a773a0SSimon Glass * struct mmc mmc; 263e7a773a0SSimon Glass * }; 264e7a773a0SSimon Glass * 265e7a773a0SSimon Glass * ... 266e7a773a0SSimon Glass * 267e7a773a0SSimon Glass * Inside U_BOOT_DRIVER(): 268e7a773a0SSimon Glass * .platdata_auto_alloc_size = sizeof(struct rockchip_mmc_plat), 269e7a773a0SSimon Glass * 270e7a773a0SSimon Glass * To access platform data: 271e7a773a0SSimon Glass * struct rockchip_mmc_plat *plat = dev_get_platdata(dev); 272e7a773a0SSimon Glass * 273e7a773a0SSimon Glass * See rockchip_dw_mmc.c for an example. 274e7a773a0SSimon Glass * 275e7a773a0SSimon Glass * @cfg: Configuration structure to fill in (generally &plat->mmc) 276e5113c33SJaehoon Chung * @host: DWMMC host 277dec0242bSJaehoon Chung * @max_clk: Maximum supported clock speed in HZ (e.g. 150000000) 278dec0242bSJaehoon Chung * @min_clk: Minimum supported clock speed in HZ (e.g. 400000) 279e7a773a0SSimon Glass */ 280e5113c33SJaehoon Chung void dwmci_setup_cfg(struct mmc_config *cfg, struct dwmci_host *host, 281e5113c33SJaehoon Chung u32 max_clk, u32 min_clk); 282e7a773a0SSimon Glass 283e7a773a0SSimon Glass /** 284e7a773a0SSimon Glass * dwmci_bind() - Set up a new MMC block device 285e7a773a0SSimon Glass * 286e7a773a0SSimon Glass * This is used to set up a DWMMC block device when you are using CONFIG_BLK. 287e7a773a0SSimon Glass * It should be called from your driver's bind() method. 288e7a773a0SSimon Glass * 289e7a773a0SSimon Glass * See rockchip_dw_mmc.c for an example. 290e7a773a0SSimon Glass * 291e7a773a0SSimon Glass * @dev: Device to set up 292e7a773a0SSimon Glass * @mmc: Pointer to mmc structure (normally &plat->mmc) 293e7a773a0SSimon Glass * @cfg: Empty configuration structure (generally &plat->cfg). This is 294e7a773a0SSimon Glass * normally all zeroes at this point. The only purpose of passing 295e7a773a0SSimon Glass * this in is to set mmc->cfg to it. 296e7a773a0SSimon Glass * @return 0 if OK, -ve if the block device could not be created 297e7a773a0SSimon Glass */ 2985e6ff810SSimon Glass int dwmci_bind(struct udevice *dev, struct mmc *mmc, struct mmc_config *cfg); 2995e6ff810SSimon Glass 300e7a773a0SSimon Glass #else 301e7a773a0SSimon Glass /** 302e7a773a0SSimon Glass * add_dwmci() - Add a new DWMMC interface 303e7a773a0SSimon Glass * 304e7a773a0SSimon Glass * This is used when you are not using CONFIG_BLK. Convert your driver over! 305e7a773a0SSimon Glass * 306e7a773a0SSimon Glass * @host: DWMMC host structure 307dec0242bSJaehoon Chung * @max_clk: Maximum supported clock speed in HZ (e.g. 150000000) 308dec0242bSJaehoon Chung * @min_clk: Minimum supported clock speed in HZ (e.g. 400000) 309e7a773a0SSimon Glass * @return 0 if OK, -ve on error 310e7a773a0SSimon Glass */ 311757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk); 312e7a773a0SSimon Glass #endif /* !CONFIG_BLK */ 313e7a773a0SSimon Glass 314e7881d85SSimon Glass #ifdef CONFIG_DM_MMC 315691272feSSimon Glass /* Export the operations to drivers */ 316691272feSSimon Glass int dwmci_probe(struct udevice *dev); 317691272feSSimon Glass extern const struct dm_mmc_ops dm_dwmci_ops; 318691272feSSimon Glass #endif 319691272feSSimon Glass 320757bff49SJaehoon Chung #endif /* __DWMMC_HW_H */ 321