xref: /rk3399_rockchip-uboot/include/dwmmc.h (revision 045bdcd0b2ff02effef09d945cee685b88ec521d)
1757bff49SJaehoon Chung /*
2757bff49SJaehoon Chung  * (C) Copyright 2012 SAMSUNG Electronics
3757bff49SJaehoon Chung  * Jaehoon Chung <jh80.chung@samsung.com>
4757bff49SJaehoon Chung  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6757bff49SJaehoon Chung  */
7757bff49SJaehoon Chung 
8757bff49SJaehoon Chung #ifndef __DWMMC_HW_H
9757bff49SJaehoon Chung #define __DWMMC_HW_H
10757bff49SJaehoon Chung 
11757bff49SJaehoon Chung #include <asm/io.h>
12757bff49SJaehoon Chung #include <mmc.h>
13757bff49SJaehoon Chung 
14757bff49SJaehoon Chung #define DWMCI_CTRL		0x000
15757bff49SJaehoon Chung #define	DWMCI_PWREN		0x004
16757bff49SJaehoon Chung #define DWMCI_CLKDIV		0x008
17757bff49SJaehoon Chung #define DWMCI_CLKSRC		0x00C
18757bff49SJaehoon Chung #define DWMCI_CLKENA		0x010
19757bff49SJaehoon Chung #define DWMCI_TMOUT		0x014
20757bff49SJaehoon Chung #define DWMCI_CTYPE		0x018
21757bff49SJaehoon Chung #define DWMCI_BLKSIZ		0x01C
22757bff49SJaehoon Chung #define DWMCI_BYTCNT		0x020
23757bff49SJaehoon Chung #define DWMCI_INTMASK		0x024
24757bff49SJaehoon Chung #define DWMCI_CMDARG		0x028
25757bff49SJaehoon Chung #define DWMCI_CMD		0x02C
26757bff49SJaehoon Chung #define DWMCI_RESP0		0x030
27757bff49SJaehoon Chung #define DWMCI_RESP1		0x034
28757bff49SJaehoon Chung #define DWMCI_RESP2		0x038
29757bff49SJaehoon Chung #define DWMCI_RESP3		0x03C
30757bff49SJaehoon Chung #define DWMCI_MINTSTS		0x040
31757bff49SJaehoon Chung #define DWMCI_RINTSTS		0x044
32757bff49SJaehoon Chung #define DWMCI_STATUS		0x048
33757bff49SJaehoon Chung #define DWMCI_FIFOTH		0x04C
34757bff49SJaehoon Chung #define DWMCI_CDETECT		0x050
35757bff49SJaehoon Chung #define DWMCI_WRTPRT		0x054
36757bff49SJaehoon Chung #define DWMCI_GPIO		0x058
37757bff49SJaehoon Chung #define DWMCI_TCMCNT		0x05C
38757bff49SJaehoon Chung #define DWMCI_TBBCNT		0x060
39757bff49SJaehoon Chung #define DWMCI_DEBNCE		0x064
40757bff49SJaehoon Chung #define DWMCI_USRID		0x068
41757bff49SJaehoon Chung #define DWMCI_VERID		0x06C
42757bff49SJaehoon Chung #define DWMCI_HCON		0x070
43757bff49SJaehoon Chung #define DWMCI_UHS_REG		0x074
44757bff49SJaehoon Chung #define DWMCI_BMOD		0x080
45757bff49SJaehoon Chung #define DWMCI_PLDMND		0x084
46757bff49SJaehoon Chung #define DWMCI_DBADDR		0x088
47757bff49SJaehoon Chung #define DWMCI_IDSTS		0x08C
48757bff49SJaehoon Chung #define DWMCI_IDINTEN		0x090
49757bff49SJaehoon Chung #define DWMCI_DSCADDR		0x094
50757bff49SJaehoon Chung #define DWMCI_BUFADDR		0x098
51757bff49SJaehoon Chung #define DWMCI_DATA		0x200
52757bff49SJaehoon Chung 
53757bff49SJaehoon Chung /* Interrupt Mask register */
54757bff49SJaehoon Chung #define DWMCI_INTMSK_ALL	0xffffffff
55757bff49SJaehoon Chung #define DWMCI_INTMSK_RE		(1 << 1)
56757bff49SJaehoon Chung #define DWMCI_INTMSK_CDONE	(1 << 2)
57757bff49SJaehoon Chung #define DWMCI_INTMSK_DTO	(1 << 3)
58757bff49SJaehoon Chung #define DWMCI_INTMSK_TXDR	(1 << 4)
59757bff49SJaehoon Chung #define DWMCI_INTMSK_RXDR	(1 << 5)
60757bff49SJaehoon Chung #define DWMCI_INTMSK_DCRC	(1 << 7)
61757bff49SJaehoon Chung #define DWMCI_INTMSK_RTO	(1 << 8)
62757bff49SJaehoon Chung #define DWMCI_INTMSK_DRTO	(1 << 9)
63757bff49SJaehoon Chung #define DWMCI_INTMSK_HTO	(1 << 10)
64757bff49SJaehoon Chung #define DWMCI_INTMSK_FRUN	(1 << 11)
65757bff49SJaehoon Chung #define DWMCI_INTMSK_HLE	(1 << 12)
66757bff49SJaehoon Chung #define DWMCI_INTMSK_SBE	(1 << 13)
67757bff49SJaehoon Chung #define DWMCI_INTMSK_ACD	(1 << 14)
68757bff49SJaehoon Chung #define DWMCI_INTMSK_EBE	(1 << 15)
69757bff49SJaehoon Chung 
70757bff49SJaehoon Chung /* Raw interrupt Regsiter */
71757bff49SJaehoon Chung #define DWMCI_DATA_ERR	(DWMCI_INTMSK_EBE | DWMCI_INTMSK_SBE | DWMCI_INTMSK_HLE |\
72757bff49SJaehoon Chung 			DWMCI_INTMSK_FRUN | DWMCI_INTMSK_EBE | DWMCI_INTMSK_DCRC)
73757bff49SJaehoon Chung #define DWMCI_DATA_TOUT	(DWMCI_INTMSK_HTO | DWMCI_INTMSK_DRTO)
74757bff49SJaehoon Chung /* CTRL register */
75757bff49SJaehoon Chung #define DWMCI_CTRL_RESET	(1 << 0)
76757bff49SJaehoon Chung #define DWMCI_CTRL_FIFO_RESET	(1 << 1)
77757bff49SJaehoon Chung #define DWMCI_CTRL_DMA_RESET	(1 << 2)
78757bff49SJaehoon Chung #define DWMCI_DMA_EN		(1 << 5)
79757bff49SJaehoon Chung #define DWMCI_CTRL_SEND_AS_CCSD	(1 << 10)
80757bff49SJaehoon Chung #define DWMCI_IDMAC_EN		(1 << 25)
81757bff49SJaehoon Chung #define DWMCI_RESET_ALL		(DWMCI_CTRL_RESET | DWMCI_CTRL_FIFO_RESET |\
82757bff49SJaehoon Chung 				DWMCI_CTRL_DMA_RESET)
83757bff49SJaehoon Chung 
84757bff49SJaehoon Chung /* CMD register */
85757bff49SJaehoon Chung #define DWMCI_CMD_RESP_EXP	(1 << 6)
86757bff49SJaehoon Chung #define DWMCI_CMD_RESP_LENGTH	(1 << 7)
87757bff49SJaehoon Chung #define DWMCI_CMD_CHECK_CRC	(1 << 8)
88757bff49SJaehoon Chung #define DWMCI_CMD_DATA_EXP	(1 << 9)
89757bff49SJaehoon Chung #define DWMCI_CMD_RW		(1 << 10)
90757bff49SJaehoon Chung #define DWMCI_CMD_SEND_STOP	(1 << 12)
91757bff49SJaehoon Chung #define DWMCI_CMD_ABORT_STOP	(1 << 14)
92757bff49SJaehoon Chung #define DWMCI_CMD_PRV_DAT_WAIT	(1 << 13)
93757bff49SJaehoon Chung #define DWMCI_CMD_UPD_CLK	(1 << 21)
94757bff49SJaehoon Chung #define DWMCI_CMD_USE_HOLD_REG	(1 << 29)
95757bff49SJaehoon Chung #define DWMCI_CMD_START		(1 << 31)
96757bff49SJaehoon Chung 
97757bff49SJaehoon Chung /* CLKENA register */
98757bff49SJaehoon Chung #define DWMCI_CLKEN_ENABLE	(1 << 0)
99757bff49SJaehoon Chung #define DWMCI_CLKEN_LOW_PWR	(1 << 16)
100757bff49SJaehoon Chung 
101757bff49SJaehoon Chung /* Card-type registe */
102757bff49SJaehoon Chung #define DWMCI_CTYPE_1BIT	0
103757bff49SJaehoon Chung #define DWMCI_CTYPE_4BIT	(1 << 0)
104757bff49SJaehoon Chung #define DWMCI_CTYPE_8BIT	(1 << 16)
105757bff49SJaehoon Chung 
106757bff49SJaehoon Chung /* Status Register */
107757bff49SJaehoon Chung #define DWMCI_BUSY		(1 << 9)
108757bff49SJaehoon Chung 
109757bff49SJaehoon Chung /* FIFOTH Register */
110757bff49SJaehoon Chung #define MSIZE(x)		((x) << 28)
111757bff49SJaehoon Chung #define RX_WMARK(x)		((x) << 16)
112757bff49SJaehoon Chung #define TX_WMARK(x)		(x)
113a082a2ddSAmar #define RX_WMARK_SHIFT		16
114a082a2ddSAmar #define RX_WMARK_MASK		(0xfff << RX_WMARK_SHIFT)
115757bff49SJaehoon Chung 
116757bff49SJaehoon Chung #define DWMCI_IDMAC_OWN		(1 << 31)
117757bff49SJaehoon Chung #define DWMCI_IDMAC_CH		(1 << 4)
118757bff49SJaehoon Chung #define DWMCI_IDMAC_FS		(1 << 3)
119757bff49SJaehoon Chung #define DWMCI_IDMAC_LD		(1 << 2)
120757bff49SJaehoon Chung 
121757bff49SJaehoon Chung /*  Bus Mode Register */
122757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_RESET	(1 << 0)
123757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_FB	(1 << 1)
124757bff49SJaehoon Chung #define DWMCI_BMOD_IDMAC_EN	(1 << 7)
125757bff49SJaehoon Chung 
126*045bdcd0SJaehoon Chung /* UHS register */
127*045bdcd0SJaehoon Chung #define DWMCI_DDR_MODE	(1 << 16)
128*045bdcd0SJaehoon Chung 
1296f0b7caaSRajeshwari Shinde /* quirks */
1306f0b7caaSRajeshwari Shinde #define DWMCI_QUIRK_DISABLE_SMU		(1 << 0)
1316f0b7caaSRajeshwari Shinde 
132757bff49SJaehoon Chung struct dwmci_host {
133757bff49SJaehoon Chung 	char *name;
134757bff49SJaehoon Chung 	void *ioaddr;
135757bff49SJaehoon Chung 	unsigned int quirks;
136757bff49SJaehoon Chung 	unsigned int caps;
137757bff49SJaehoon Chung 	unsigned int version;
138757bff49SJaehoon Chung 	unsigned int clock;
139757bff49SJaehoon Chung 	unsigned int bus_hz;
140959198f7SJaehoon Chung 	unsigned int div;
141757bff49SJaehoon Chung 	int dev_index;
142959198f7SJaehoon Chung 	int dev_id;
143757bff49SJaehoon Chung 	int buswidth;
144a082a2ddSAmar 	u32 clksel_val;
145757bff49SJaehoon Chung 	u32 fifoth_val;
146757bff49SJaehoon Chung 	struct mmc *mmc;
147757bff49SJaehoon Chung 
148757bff49SJaehoon Chung 	void (*clksel)(struct dwmci_host *host);
14918ab6755SJaehoon Chung 	void (*board_init)(struct dwmci_host *host);
150d3e016ccSRajeshwari S Shinde 	unsigned int (*get_mmc_clk)(struct dwmci_host *host);
15193bfd616SPantelis Antoniou 
15293bfd616SPantelis Antoniou 	struct mmc_config cfg;
153757bff49SJaehoon Chung };
154757bff49SJaehoon Chung 
155757bff49SJaehoon Chung struct dwmci_idmac {
156757bff49SJaehoon Chung 	u32 flags;
157757bff49SJaehoon Chung 	u32 cnt;
158757bff49SJaehoon Chung 	u32 addr;
159757bff49SJaehoon Chung 	u32 next_addr;
160757bff49SJaehoon Chung };
161757bff49SJaehoon Chung 
162757bff49SJaehoon Chung static inline void dwmci_writel(struct dwmci_host *host, int reg, u32 val)
163757bff49SJaehoon Chung {
164757bff49SJaehoon Chung 	writel(val, host->ioaddr + reg);
165757bff49SJaehoon Chung }
166757bff49SJaehoon Chung 
167757bff49SJaehoon Chung static inline void dwmci_writew(struct dwmci_host *host, int reg, u16 val)
168757bff49SJaehoon Chung {
169757bff49SJaehoon Chung 	writew(val, host->ioaddr + reg);
170757bff49SJaehoon Chung }
171757bff49SJaehoon Chung 
172757bff49SJaehoon Chung static inline void dwmci_writeb(struct dwmci_host *host, int reg, u8 val)
173757bff49SJaehoon Chung {
174757bff49SJaehoon Chung 	writeb(val, host->ioaddr + reg);
175757bff49SJaehoon Chung }
176757bff49SJaehoon Chung static inline u32 dwmci_readl(struct dwmci_host *host, int reg)
177757bff49SJaehoon Chung {
178757bff49SJaehoon Chung 	return readl(host->ioaddr + reg);
179757bff49SJaehoon Chung }
180757bff49SJaehoon Chung 
181757bff49SJaehoon Chung static inline u16 dwmci_readw(struct dwmci_host *host, int reg)
182757bff49SJaehoon Chung {
183757bff49SJaehoon Chung 	return readw(host->ioaddr + reg);
184757bff49SJaehoon Chung }
185757bff49SJaehoon Chung 
186757bff49SJaehoon Chung static inline u8 dwmci_readb(struct dwmci_host *host, int reg)
187757bff49SJaehoon Chung {
188757bff49SJaehoon Chung 	return readb(host->ioaddr + reg);
189757bff49SJaehoon Chung }
190757bff49SJaehoon Chung 
191757bff49SJaehoon Chung int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk);
192757bff49SJaehoon Chung #endif	/* __DWMMC_HW_H */
193