xref: /rk3399_rockchip-uboot/include/configs/rk3288_common.h (revision b47ea79219f1de43fa21456c6c60c8390b8755d2)
117aa548cSSimon Glass /*
217aa548cSSimon Glass  * (C) Copyright 2015 Google, Inc
317aa548cSSimon Glass  *
417aa548cSSimon Glass  * SPDX-License-Identifier:     GPL-2.0+
517aa548cSSimon Glass  */
617aa548cSSimon Glass 
717aa548cSSimon Glass #ifndef __CONFIG_RK3288_COMMON_H
817aa548cSSimon Glass #define __CONFIG_RK3288_COMMON_H
917aa548cSSimon Glass 
103709844fSAlbert ARIBAUD #define CONFIG_SYS_CACHELINE_SIZE	64
113709844fSAlbert ARIBAUD 
1217aa548cSSimon Glass #include <asm/arch/hardware.h>
1317aa548cSSimon Glass 
1417aa548cSSimon Glass #define CONFIG_SYS_NO_FLASH
1517aa548cSSimon Glass #define CONFIG_NR_DRAM_BANKS		1
1617aa548cSSimon Glass #define CONFIG_ENV_SIZE			0x2000
1717aa548cSSimon Glass #define CONFIG_SYS_MAXARGS		16
1817aa548cSSimon Glass #define CONFIG_BAUDRATE			115200
1917aa548cSSimon Glass #define CONFIG_SYS_MALLOC_LEN		(32 << 20)
2017aa548cSSimon Glass #define CONFIG_SYS_CBSIZE		1024
2117aa548cSSimon Glass #define CONFIG_SYS_THUMB_BUILD
2217aa548cSSimon Glass #define CONFIG_DISPLAY_BOARDINFO
2317aa548cSSimon Glass 
2417aa548cSSimon Glass #define CONFIG_SYS_TIMER_RATE		(24 * 1000 * 1000)
25cc2244b8Shuang lin #define	CONFIG_SYS_TIMER_BASE		0xff810020 /* TIMER7 */
26cc2244b8Shuang lin #define CONFIG_SYS_TIMER_COUNTER	(CONFIG_SYS_TIMER_BASE + 8)
2717aa548cSSimon Glass 
2817aa548cSSimon Glass #define CONFIG_SPL_FRAMEWORK
2979d020eeSSimon Glass #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
3017aa548cSSimon Glass #define CONFIG_SPL_LIBCOMMON_SUPPORT
3117aa548cSSimon Glass #define CONFIG_SPL_LIBGENERIC_SUPPORT
3217aa548cSSimon Glass #define CONFIG_SPL_SERIAL_SUPPORT
3317aa548cSSimon Glass #define CONFIG_SYS_NS16550_MEM32
3417aa548cSSimon Glass #define CONFIG_SPL_BOARD_INIT
3517aa548cSSimon Glass 
36*b47ea792SXu Ziyuan #ifdef CONFIG_ROCKCHIP_SPL_BACK_TO_BROM
37*b47ea792SXu Ziyuan /* Bootrom will load u-boot binary to 0x0 once return from SPL */
38*b47ea792SXu Ziyuan #define CONFIG_SYS_TEXT_BASE		0x00000000
39*b47ea792SXu Ziyuan #else
4017aa548cSSimon Glass #define CONFIG_SYS_TEXT_BASE		0x00100000
41*b47ea792SXu Ziyuan #endif
4217aa548cSSimon Glass #define CONFIG_SYS_INIT_SP_ADDR		0x00100000
4317aa548cSSimon Glass #define CONFIG_SYS_LOAD_ADDR		0x00800800
4417aa548cSSimon Glass #define CONFIG_SPL_STACK		0xff718000
4517aa548cSSimon Glass #define CONFIG_SPL_TEXT_BASE		0xff704004
4617aa548cSSimon Glass 
47302d1767Shuang lin #define CONFIG_ROCKCHIP_COMMON
48302d1767Shuang lin #define CONFIG_SPL_ROCKCHIP_COMMON
49302d1767Shuang lin 
5027a1961dSSimon Glass #define CONFIG_SILENT_CONSOLE
5127a1961dSSimon Glass #ifndef CONFIG_SPL_BUILD
5227a1961dSSimon Glass # define CONFIG_SYS_CONSOLE_IS_IN_ENV
5327a1961dSSimon Glass # define CONFIG_CONSOLE_MUX
5427a1961dSSimon Glass #endif
5527a1961dSSimon Glass 
5617aa548cSSimon Glass /* MMC/SD IP block */
5717aa548cSSimon Glass #define CONFIG_MMC
5817aa548cSSimon Glass #define CONFIG_GENERIC_MMC
5917aa548cSSimon Glass #define CONFIG_DWMMC
6017aa548cSSimon Glass #define CONFIG_BOUNCE_BUFFER
6117aa548cSSimon Glass 
6217aa548cSSimon Glass #define CONFIG_DOS_PARTITION
6317aa548cSSimon Glass #define CONFIG_FAT_WRITE
6417aa548cSSimon Glass #define CONFIG_PARTITION_UUIDS
6517aa548cSSimon Glass #define CONFIG_CMD_PART
6617aa548cSSimon Glass 
6717aa548cSSimon Glass /* RAW SD card / eMMC locations. */
6817aa548cSSimon Glass #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	256
6917aa548cSSimon Glass #define CONFIG_SYS_SPI_U_BOOT_OFFS	(128 << 10)
7017aa548cSSimon Glass 
7117aa548cSSimon Glass /* FAT sd card locations. */
7217aa548cSSimon Glass #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
7317aa548cSSimon Glass #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME		"u-boot.img"
7417aa548cSSimon Glass 
7517aa548cSSimon Glass #define CONFIG_SPL_PINCTRL_SUPPORT
7617aa548cSSimon Glass #define CONFIG_SPL_RAM_SUPPORT
7717aa548cSSimon Glass #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
7817aa548cSSimon Glass 
7917aa548cSSimon Glass #define CONFIG_SYS_SDRAM_BASE		0
8017aa548cSSimon Glass #define CONFIG_NR_DRAM_BANKS		1
8117aa548cSSimon Glass #define SDRAM_BANK_SIZE			(2UL << 30)
8217aa548cSSimon Glass 
8317aa548cSSimon Glass #define CONFIG_SPI_FLASH
8417aa548cSSimon Glass #define CONFIG_SPI
8517aa548cSSimon Glass #define CONFIG_SF_DEFAULT_SPEED 20000000
8617aa548cSSimon Glass 
8717aa548cSSimon Glass #ifndef CONFIG_SPL_BUILD
8817aa548cSSimon Glass #include <config_distro_defaults.h>
896460fc42SSjoerd Simons 
906460fc42SSjoerd Simons #define ENV_MEM_LAYOUT_SETTINGS \
916460fc42SSjoerd Simons 	"scriptaddr=0x00000000\0" \
926460fc42SSjoerd Simons 	"pxefile_addr_r=0x00100000\0" \
936460fc42SSjoerd Simons 	"fdt_addr_r=0x01f00000\0" \
946460fc42SSjoerd Simons 	"kernel_addr_r=0x02000000\0" \
956460fc42SSjoerd Simons 	"ramdisk_addr_r=0x04000000\0"
966460fc42SSjoerd Simons 
976460fc42SSjoerd Simons /* First try to boot from SD (index 0), then eMMC (index 1 */
986460fc42SSjoerd Simons #define BOOT_TARGET_DEVICES(func) \
996460fc42SSjoerd Simons 	func(MMC, mmc, 0) \
1006460fc42SSjoerd Simons 	func(MMC, mmc, 1)
1016460fc42SSjoerd Simons 
1026460fc42SSjoerd Simons #include <config_distro_bootcmd.h>
1036460fc42SSjoerd Simons 
1046460fc42SSjoerd Simons /* Linux fails to load the fdt if it's loaded above 512M on a Rock 2 board, so
1056460fc42SSjoerd Simons  * limit the fdt reallocation to that */
1066460fc42SSjoerd Simons #define CONFIG_EXTRA_ENV_SETTINGS \
1076460fc42SSjoerd Simons 	"fdt_high=0x1fffffff\0" \
1089550e799SSjoerd Simons 	"initrd_high=0x1fffffff\0" \
1096460fc42SSjoerd Simons 	ENV_MEM_LAYOUT_SETTINGS \
11027a1961dSSimon Glass 	ROCKCHIP_DEVICE_SETTINGS \
1116460fc42SSjoerd Simons 	BOOTENV
11217aa548cSSimon Glass #endif
11317aa548cSSimon Glass 
11417aa548cSSimon Glass #endif
115