1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <asm/arch/cpu.h> 14 #include <asm/unaligned.h> 15 #include <asm/io.h> 16 #include <linux/list.h> 17 #include <linux/log2.h> 18 #include <linux/media-bus-format.h> 19 #include <clk.h> 20 #include <asm/arch/clock.h> 21 #include <linux/err.h> 22 #include <linux/ioport.h> 23 #include <dm/device.h> 24 #include <dm/read.h> 25 #include <fixp-arith.h> 26 #include <syscon.h> 27 #include <linux/iopoll.h> 28 29 #include "rockchip_display.h" 30 #include "rockchip_crtc.h" 31 #include "rockchip_connector.h" 32 33 /* System registers definition */ 34 #define RK3568_REG_CFG_DONE 0x000 35 #define CFG_DONE_EN BIT(15) 36 37 #define RK3568_VERSION_INFO 0x004 38 #define EN_MASK 1 39 40 #define RK3568_AUTO_GATING_CTRL 0x008 41 42 #define RK3568_SYS_AXI_LUT_CTRL 0x024 43 #define LUT_DMA_EN_SHIFT 0 44 45 #define RK3568_DSP_IF_EN 0x028 46 #define RGB_EN_SHIFT 0 47 #define RK3588_DP0_EN_SHIFT 0 48 #define RK3588_DP1_EN_SHIFT 1 49 #define RK3588_RGB_EN_SHIFT 8 50 #define HDMI0_EN_SHIFT 1 51 #define EDP0_EN_SHIFT 3 52 #define RK3588_EDP0_EN_SHIFT 2 53 #define RK3588_HDMI0_EN_SHIFT 3 54 #define MIPI0_EN_SHIFT 4 55 #define RK3588_EDP1_EN_SHIFT 4 56 #define RK3588_HDMI1_EN_SHIFT 5 57 #define RK3588_MIPI0_EN_SHIFT 6 58 #define MIPI1_EN_SHIFT 20 59 #define RK3588_MIPI1_EN_SHIFT 7 60 #define LVDS0_EN_SHIFT 5 61 #define LVDS1_EN_SHIFT 24 62 #define BT1120_EN_SHIFT 6 63 #define BT656_EN_SHIFT 7 64 #define IF_MUX_MASK 3 65 #define RGB_MUX_SHIFT 8 66 #define HDMI0_MUX_SHIFT 10 67 #define RK3588_DP0_MUX_SHIFT 12 68 #define RK3588_DP1_MUX_SHIFT 14 69 #define EDP0_MUX_SHIFT 14 70 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 71 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 72 #define MIPI0_MUX_SHIFT 16 73 #define RK3588_MIPI0_MUX_SHIFT 20 74 #define MIPI1_MUX_SHIFT 21 75 #define LVDS0_MUX_SHIFT 18 76 #define LVDS1_MUX_SHIFT 25 77 78 #define RK3568_DSP_IF_CTRL 0x02c 79 #define LVDS_DUAL_EN_SHIFT 0 80 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 81 #define LVDS_DUAL_SWAP_EN_SHIFT 2 82 #define RK3568_DSP_IF_POL 0x030 83 #define IF_CTRL_REG_DONE_IMD_MASK 1 84 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 85 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 86 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 87 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 88 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 89 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 90 91 #define RK3588_DP0_PIN_POL_SHIFT 8 92 #define RK3588_DP1_PIN_POL_SHIFT 12 93 #define RK3588_IF_PIN_POL_MASK 0x7 94 95 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT 3 96 97 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 98 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 99 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 100 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 101 #define MIPI0_PIXCLK_DIV_SHIFT 24 102 #define MIPI1_PIXCLK_DIV_SHIFT 26 103 104 #define RK3568_SYS_OTP_WIN_EN 0x50 105 #define OTP_WIN_EN_SHIFT 0 106 #define RK3568_SYS_LUT_PORT_SEL 0x58 107 #define GAMMA_PORT_SEL_MASK 0x3 108 #define GAMMA_PORT_SEL_SHIFT 0 109 #define RK3568_MIPI_DUAL_EN_SHIFT 10 110 111 #define RK3568_SYS_PD_CTRL 0x034 112 #define RK3568_VP0_LINE_FLAG 0x70 113 #define RK3568_VP1_LINE_FLAG 0x74 114 #define RK3568_VP2_LINE_FLAG 0x78 115 #define RK3568_SYS0_INT_EN 0x80 116 #define RK3568_SYS0_INT_CLR 0x84 117 #define RK3568_SYS0_INT_STATUS 0x88 118 #define RK3568_SYS1_INT_EN 0x90 119 #define RK3568_SYS1_INT_CLR 0x94 120 #define RK3568_SYS1_INT_STATUS 0x98 121 #define RK3568_VP0_INT_EN 0xA0 122 #define RK3568_VP0_INT_CLR 0xA4 123 #define RK3568_VP0_INT_STATUS 0xA8 124 #define RK3568_VP1_INT_EN 0xB0 125 #define RK3568_VP1_INT_CLR 0xB4 126 #define RK3568_VP1_INT_STATUS 0xB8 127 #define RK3568_VP2_INT_EN 0xC0 128 #define RK3568_VP2_INT_CLR 0xC4 129 #define RK3568_VP2_INT_STATUS 0xC8 130 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 131 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 132 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 133 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 134 #define RK3588_ESMART_PD_EN_SHIFT 7 135 136 #define RK3568_SYS_STATUS0 0x60 137 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 138 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 139 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 140 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 141 #define RK3588_ESMART_PD_STATUS_SHIFT 15 142 143 /* Overlay registers definition */ 144 #define RK3568_OVL_CTRL 0x600 145 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 146 #define RK3568_OVL_LAYER_SEL 0x604 147 #define LAYER_SEL_MASK 0xf 148 149 #define RK3568_OVL_PORT_SEL 0x608 150 #define PORT_MUX_MASK 0xf 151 #define PORT_MUX_SHIFT 0 152 #define LAYER_SEL_PORT_MASK 0x3 153 #define LAYER_SEL_PORT_SHIFT 16 154 155 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 156 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 157 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 158 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 159 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 160 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 161 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 162 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 163 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 164 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 165 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 166 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 167 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 168 #define BG_MIX_CTRL_MASK 0xff 169 #define BG_MIX_CTRL_SHIFT 24 170 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 171 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 172 #define RK3568_CLUSTER_DLY_NUM 0x6F0 173 #define RK3568_SMART_DLY_NUM 0x6F8 174 175 /* Video Port registers definition */ 176 #define RK3568_VP0_DSP_CTRL 0xC00 177 #define OUT_MODE_MASK 0xf 178 #define OUT_MODE_SHIFT 0 179 #define DATA_SWAP_MASK 0x1f 180 #define DATA_SWAP_SHIFT 8 181 #define DSP_RB_SWAP 2 182 #define CORE_DCLK_DIV_EN_SHIFT 4 183 #define P2I_EN_SHIFT 5 184 #define DSP_FILED_POL 6 185 #define INTERLACE_EN_SHIFT 7 186 #define POST_DSP_OUT_R2Y_SHIFT 15 187 #define PRE_DITHER_DOWN_EN_SHIFT 16 188 #define DITHER_DOWN_EN_SHIFT 17 189 #define DSP_LUT_EN_SHIFT 28 190 191 #define STANDBY_EN_SHIFT 31 192 193 #define RK3568_VP0_MIPI_CTRL 0xC04 194 #define DCLK_DIV2_SHIFT 4 195 #define DCLK_DIV2_MASK 0x3 196 #define MIPI_DUAL_EN_SHIFT 20 197 #define MIPI_DUAL_SWAP_EN_SHIFT 21 198 199 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 200 #define RK3568_VP0_3D_LUT_CTRL 0xC10 201 #define VP0_3D_LUT_EN_SHIFT 0 202 #define VP0_3D_LUT_UPDATE_SHIFT 2 203 204 #define RK3588_VP0_CLK_CTRL 0xC0C 205 #define DCLK_CORE_DIV_SHIFT 0 206 #define DCLK_OUT_DIV_SHIFT 2 207 208 #define RK3568_VP0_3D_LUT_MST 0xC20 209 210 #define RK3568_VP0_DSP_BG 0xC2C 211 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 212 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 213 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 214 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 215 #define RK3568_VP0_POST_SCL_CTRL 0xC40 216 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 217 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 218 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 219 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 220 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 221 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 222 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 223 224 #define RK3568_VP0_BCSH_CTRL 0xC60 225 #define BCSH_CTRL_Y2R_SHIFT 0 226 #define BCSH_CTRL_Y2R_MASK 0x1 227 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 228 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 229 #define BCSH_CTRL_R2Y_SHIFT 4 230 #define BCSH_CTRL_R2Y_MASK 0x1 231 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 232 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 233 234 #define RK3568_VP0_BCSH_BCS 0xC64 235 #define BCSH_BRIGHTNESS_SHIFT 0 236 #define BCSH_BRIGHTNESS_MASK 0xFF 237 #define BCSH_CONTRAST_SHIFT 8 238 #define BCSH_CONTRAST_MASK 0x1FF 239 #define BCSH_SATURATION_SHIFT 20 240 #define BCSH_SATURATION_MASK 0x3FF 241 #define BCSH_OUT_MODE_SHIFT 30 242 #define BCSH_OUT_MODE_MASK 0x3 243 244 #define RK3568_VP0_BCSH_H 0xC68 245 #define BCSH_SIN_HUE_SHIFT 0 246 #define BCSH_SIN_HUE_MASK 0x1FF 247 #define BCSH_COS_HUE_SHIFT 16 248 #define BCSH_COS_HUE_MASK 0x1FF 249 250 #define RK3568_VP0_BCSH_COLOR 0xC6C 251 #define BCSH_EN_SHIFT 31 252 #define BCSH_EN_MASK 1 253 254 #define RK3568_VP1_DSP_CTRL 0xD00 255 #define RK3568_VP1_MIPI_CTRL 0xD04 256 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 257 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 258 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 259 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 260 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 261 #define RK3568_VP1_POST_SCL_CTRL 0xD40 262 #define RK3568_VP1_DSP_HACT_INFO 0xD34 263 #define RK3568_VP1_DSP_VACT_INFO 0xD38 264 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 265 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 266 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 267 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 268 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 269 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 270 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 271 272 #define RK3568_VP2_DSP_CTRL 0xE00 273 #define RK3568_VP2_MIPI_CTRL 0xE04 274 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 275 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 276 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 277 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 278 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 279 #define RK3568_VP2_POST_SCL_CTRL 0xE40 280 #define RK3568_VP2_DSP_HACT_INFO 0xE34 281 #define RK3568_VP2_DSP_VACT_INFO 0xE38 282 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 283 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 284 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 285 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 286 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 287 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 288 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 289 290 /* Cluster0 register definition */ 291 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 292 #define CLUSTER_YUV2RGB_EN_SHIFT 8 293 #define CLUSTER_RGB2YUV_EN_SHIFT 9 294 #define CLUSTER_CSC_MODE_SHIFT 10 295 #define CLUSTER_YRGB_XSCL_MODE_SHIFT 12 296 #define CLUSTER_YRGB_YSCL_MODE_SHIFT 14 297 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 298 #define CLUSTER_YRGB_GT2_SHIFT 28 299 #define CLUSTER_YRGB_GT4_SHIFT 29 300 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 301 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 302 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 303 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 304 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 305 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 306 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 307 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 308 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 309 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 310 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 311 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 312 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 313 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 314 315 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 316 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 317 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 318 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 319 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 320 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 321 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 322 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 323 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 324 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 325 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 326 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 327 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 328 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 329 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 330 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 331 332 #define RK3568_CLUSTER0_CTRL 0x1100 333 #define CLUSTER_EN_SHIFT 0 334 335 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 336 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 337 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 338 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 339 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 340 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 341 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 342 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 343 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 344 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 345 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 346 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 347 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 348 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 349 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 350 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 351 352 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 353 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 354 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 355 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 356 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 357 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 358 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 359 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 360 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 361 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 362 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 363 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 364 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 365 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 366 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 367 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 368 369 #define RK3568_CLUSTER1_CTRL 0x1300 370 371 /* Esmart register definition */ 372 #define RK3568_ESMART0_CTRL0 0x1800 373 #define RGB2YUV_EN_SHIFT 1 374 #define CSC_MODE_SHIFT 2 375 #define CSC_MODE_MASK 0x3 376 377 #define RK3568_ESMART0_CTRL1 0x1804 378 #define YMIRROR_EN_SHIFT 31 379 #define RK3568_ESMART0_REGION0_CTRL 0x1810 380 #define REGION0_RB_SWAP_SHIFT 14 381 #define WIN_EN_SHIFT 0 382 #define WIN_FORMAT_MASK 0x1f 383 #define WIN_FORMAT_SHIFT 1 384 385 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 386 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 387 #define RK3568_ESMART0_REGION0_VIR 0x181C 388 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 389 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 390 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 391 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 392 #define YRGB_XSCL_MODE_MASK 0x3 393 #define YRGB_XSCL_MODE_SHIFT 0 394 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 395 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 396 #define YRGB_YSCL_MODE_MASK 0x3 397 #define YRGB_YSCL_MODE_SHIFT 4 398 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 399 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 400 401 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 402 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 403 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 404 #define RK3568_ESMART0_REGION1_CTRL 0x1840 405 #define YRGB_GT2_MASK 0x1 406 #define YRGB_GT2_SHIFT 8 407 #define YRGB_GT4_MASK 0x1 408 #define YRGB_GT4_SHIFT 9 409 410 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 411 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 412 #define RK3568_ESMART0_REGION1_VIR 0x184C 413 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 414 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 415 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 416 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 417 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 418 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 419 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 420 #define RK3568_ESMART0_REGION2_CTRL 0x1870 421 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 422 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 423 #define RK3568_ESMART0_REGION2_VIR 0x187C 424 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 425 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 426 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 427 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 428 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 429 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 430 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 431 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 432 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 433 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 434 #define RK3568_ESMART0_REGION3_VIR 0x18AC 435 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 436 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 437 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 438 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 439 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 440 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 441 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 442 443 #define RK3568_ESMART1_CTRL0 0x1A00 444 #define RK3568_ESMART1_CTRL1 0x1A04 445 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 446 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 447 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 448 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 449 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 450 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 451 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 452 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 453 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 454 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 455 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 456 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 457 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 458 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 459 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 460 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 461 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 462 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 463 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 464 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 465 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 466 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 467 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 468 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 469 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 470 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 471 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 472 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 473 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 474 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 475 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 476 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 477 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 478 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 479 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 480 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 481 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 482 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 483 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 484 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 485 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 486 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 487 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 488 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 489 490 #define RK3568_SMART0_CTRL0 0x1C00 491 #define RK3568_SMART0_CTRL1 0x1C04 492 #define RK3568_SMART0_REGION0_CTRL 0x1C10 493 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 494 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 495 #define RK3568_SMART0_REGION0_VIR 0x1C1C 496 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 497 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 498 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 499 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 500 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 501 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 502 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 503 #define RK3568_SMART0_REGION1_CTRL 0x1C40 504 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 505 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 506 #define RK3568_SMART0_REGION1_VIR 0x1C4C 507 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 508 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 509 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 510 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 511 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 512 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 513 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 514 #define RK3568_SMART0_REGION2_CTRL 0x1C70 515 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 516 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 517 #define RK3568_SMART0_REGION2_VIR 0x1C7C 518 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 519 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 520 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 521 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 522 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 523 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 524 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 525 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 526 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 527 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 528 #define RK3568_SMART0_REGION3_VIR 0x1CAC 529 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 530 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 531 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 532 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 533 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 534 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 535 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 536 537 #define RK3568_SMART1_CTRL0 0x1E00 538 #define RK3568_SMART1_CTRL1 0x1E04 539 #define RK3568_SMART1_REGION0_CTRL 0x1E10 540 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 541 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 542 #define RK3568_SMART1_REGION0_VIR 0x1E1C 543 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 544 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 545 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 546 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 547 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 548 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 549 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 550 #define RK3568_SMART1_REGION1_CTRL 0x1E40 551 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 552 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 553 #define RK3568_SMART1_REGION1_VIR 0x1E4C 554 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 555 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 556 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 557 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 558 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 559 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 560 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 561 #define RK3568_SMART1_REGION2_CTRL 0x1E70 562 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 563 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 564 #define RK3568_SMART1_REGION2_VIR 0x1E7C 565 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 566 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 567 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 568 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 569 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 570 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 571 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 572 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 573 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 574 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 575 #define RK3568_SMART1_REGION3_VIR 0x1EAC 576 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 577 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 578 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 579 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 580 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 581 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 582 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 583 584 #define RK3568_MAX_REG 0x1ED0 585 586 #define RK3568_GRF_VO_CON1 0x0364 587 #define GRF_BT656_CLK_INV_SHIFT 1 588 #define GRF_BT1120_CLK_INV_SHIFT 2 589 #define GRF_RGB_DCLK_INV_SHIFT 3 590 591 #define RK3588_GRF_VOP_CON2 0x0008 592 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 593 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 594 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 595 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 596 597 #define RK3588_PMU_BISR_CON3 0x20C 598 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 599 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 600 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 601 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 602 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 603 604 #define RK3588_PMU_BISR_STATUS5 0x294 605 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 606 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 607 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 608 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 609 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 610 611 #define VOP2_LAYER_MAX 8 612 613 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 614 615 enum vop2_csc_format { 616 CSC_BT601L, 617 CSC_BT709L, 618 CSC_BT601F, 619 CSC_BT2020, 620 }; 621 622 enum vop2_pol { 623 HSYNC_POSITIVE = 0, 624 VSYNC_POSITIVE = 1, 625 DEN_NEGATIVE = 2, 626 DCLK_INVERT = 3 627 }; 628 629 enum vop2_bcsh_out_mode { 630 BCSH_OUT_MODE_BLACK, 631 BCSH_OUT_MODE_BLUE, 632 BCSH_OUT_MODE_COLOR_BAR, 633 BCSH_OUT_MODE_NORMAL_VIDEO, 634 }; 635 636 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 637 { \ 638 .offset = off, \ 639 .mask = _mask, \ 640 .shift = _shift, \ 641 .write_mask = _write_mask, \ 642 } 643 644 #define VOP_REG(off, _mask, _shift) \ 645 _VOP_REG(off, _mask, _shift, false) 646 enum dither_down_mode { 647 RGB888_TO_RGB565 = 0x0, 648 RGB888_TO_RGB666 = 0x1 649 }; 650 651 enum vop2_video_ports_id { 652 VOP2_VP0, 653 VOP2_VP1, 654 VOP2_VP2, 655 VOP2_VP3, 656 VOP2_VP_MAX, 657 }; 658 659 enum vop2_layer_type { 660 CLUSTER_LAYER = 0, 661 ESMART_LAYER = 1, 662 SMART_LAYER = 2, 663 }; 664 665 /* This define must same with kernel win phy id */ 666 enum vop2_layer_phy_id { 667 ROCKCHIP_VOP2_CLUSTER0 = 0, 668 ROCKCHIP_VOP2_CLUSTER1, 669 ROCKCHIP_VOP2_ESMART0, 670 ROCKCHIP_VOP2_ESMART1, 671 ROCKCHIP_VOP2_SMART0, 672 ROCKCHIP_VOP2_SMART1, 673 ROCKCHIP_VOP2_CLUSTER2, 674 ROCKCHIP_VOP2_CLUSTER3, 675 ROCKCHIP_VOP2_ESMART2, 676 ROCKCHIP_VOP2_ESMART3, 677 ROCKCHIP_VOP2_LAYER_MAX, 678 }; 679 680 enum vop2_scale_up_mode { 681 VOP2_SCALE_UP_NRST_NBOR, 682 VOP2_SCALE_UP_BIL, 683 VOP2_SCALE_UP_BIC, 684 }; 685 686 enum vop2_scale_down_mode { 687 VOP2_SCALE_DOWN_NRST_NBOR, 688 VOP2_SCALE_DOWN_BIL, 689 VOP2_SCALE_DOWN_AVG, 690 }; 691 692 enum scale_mode { 693 SCALE_NONE = 0x0, 694 SCALE_UP = 0x1, 695 SCALE_DOWN = 0x2 696 }; 697 698 struct vop2_layer { 699 u8 id; 700 /** 701 * @win_phys_id: window id of the layer selected. 702 * Every layer must make sure to select different 703 * windows of others. 704 */ 705 u8 win_phys_id; 706 }; 707 708 struct vop2_power_domain_data { 709 bool is_parent_needed; 710 u8 pd_en_shift; 711 u8 pd_status_shift; 712 u8 pmu_status_shift; 713 u8 bisr_en_status_shift; 714 u8 parent_phy_id; 715 }; 716 717 struct vop2_win_data { 718 char *name; 719 u8 phys_id; 720 enum vop2_layer_type type; 721 u8 win_sel_port_offset; 722 u8 layer_sel_win_id; 723 u32 reg_offset; 724 struct vop2_power_domain_data *pd_data; 725 }; 726 727 struct vop2_vp_data { 728 u32 feature; 729 u8 pre_scan_max_dly; 730 struct vop_rect max_output; 731 u32 max_dclk; 732 }; 733 734 struct vop2_plane_table { 735 enum vop2_layer_phy_id plane_id; 736 enum vop2_layer_type plane_type; 737 }; 738 739 struct vop2_vp_plane_mask { 740 u8 primary_plane_id; /* use this win to show logo */ 741 u8 attached_layers_nr; /* number layers attach to this vp */ 742 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 743 u32 plane_mask; 744 int cursor_plane_id; 745 }; 746 747 struct vop2_data { 748 u32 version; 749 struct vop2_vp_data *vp_data; 750 struct vop2_win_data *win_data; 751 struct vop2_vp_plane_mask *plane_mask; 752 struct vop2_plane_table *plane_table; 753 u8 nr_vps; 754 u8 nr_layers; 755 u8 nr_mixers; 756 u8 nr_gammas; 757 u8 nr_dscs; 758 u32 reg_len; 759 }; 760 761 struct vop2 { 762 u32 *regsbak; 763 void *regs; 764 void *grf; 765 void *vop_grf; 766 void *vo1_grf; 767 void *sys_pmu; 768 u32 reg_len; 769 u32 version; 770 bool global_init; 771 const struct vop2_data *data; 772 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 773 }; 774 775 static struct vop2 *rockchip_vop2; 776 /* 777 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 778 * avg_sd_factor: 779 * bli_su_factor: 780 * bic_su_factor: 781 * = (src - 1) / (dst - 1) << 16; 782 * 783 * gt2 enable: dst get one line from two line of the src 784 * gt4 enable: dst get one line from four line of the src. 785 * 786 */ 787 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 788 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 789 790 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 791 (fac * (dst - 1) >> 12 < (src - 1)) 792 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 793 (fac * (dst - 1) >> 16 < (src - 1)) 794 795 static uint16_t vop2_scale_factor(enum scale_mode mode, 796 int32_t filter_mode, 797 uint32_t src, uint32_t dst) 798 { 799 uint32_t fac = 0; 800 int i = 0; 801 802 if (mode == SCALE_NONE) 803 return 0; 804 805 /* 806 * A workaround to avoid zero div. 807 */ 808 if ((dst == 1) || (src == 1)) { 809 dst = dst + 1; 810 src = src + 1; 811 } 812 813 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 814 fac = VOP2_BILI_SCL_DN(src, dst); 815 for (i = 0; i < 100; i++) { 816 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 817 break; 818 fac -= 1; 819 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 820 } 821 } else { 822 fac = VOP2_COMMON_SCL(src, dst); 823 for (i = 0; i < 100; i++) { 824 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 825 break; 826 fac -= 1; 827 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 828 } 829 } 830 831 return fac; 832 } 833 834 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 835 { 836 if (src < dst) 837 return SCALE_UP; 838 else if (src > dst) 839 return SCALE_DOWN; 840 841 return SCALE_NONE; 842 } 843 844 static u8 rk3588_vop2_vp_primary_plane_order[VOP2_VP_MAX] = { 845 ROCKCHIP_VOP2_ESMART0, 846 ROCKCHIP_VOP2_ESMART1, 847 ROCKCHIP_VOP2_ESMART2, 848 ROCKCHIP_VOP2_ESMART3, 849 }; 850 851 static u8 rk3568_vop2_vp_primary_plane_order[VOP2_VP_MAX] = { 852 ROCKCHIP_VOP2_SMART0, 853 ROCKCHIP_VOP2_SMART1, 854 ROCKCHIP_VOP2_ESMART1, 855 }; 856 857 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 858 { 859 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 860 } 861 862 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 863 { 864 int i = 0; 865 u8 *vop2_vp_primary_plane_order; 866 u8 default_primary_plane; 867 868 if (vop2->version == VOP_VERSION_RK3588) { 869 vop2_vp_primary_plane_order = rk3588_vop2_vp_primary_plane_order; 870 default_primary_plane = ROCKCHIP_VOP2_ESMART0; 871 } else { 872 vop2_vp_primary_plane_order = rk3568_vop2_vp_primary_plane_order; 873 default_primary_plane = ROCKCHIP_VOP2_SMART0; 874 } 875 876 for (i = 0; i < vop2->data->nr_vps; i++) { 877 if (plane_mask & BIT(vop2_vp_primary_plane_order[i])) 878 return vop2_vp_primary_plane_order[i]; 879 } 880 881 return default_primary_plane; 882 } 883 884 static inline u16 scl_cal_scale(int src, int dst, int shift) 885 { 886 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 887 } 888 889 static inline u16 scl_cal_scale2(int src, int dst) 890 { 891 return ((src - 1) << 12) / (dst - 1); 892 } 893 894 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 895 { 896 writel(v, vop2->regs + offset); 897 vop2->regsbak[offset >> 2] = v; 898 } 899 900 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 901 { 902 return readl(vop2->regs + offset); 903 } 904 905 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 906 u32 mask, u32 shift, u32 v, 907 bool write_mask) 908 { 909 if (!mask) 910 return; 911 912 if (write_mask) { 913 v = ((v & mask) << shift) | (mask << (shift + 16)); 914 } else { 915 u32 cached_val = vop2->regsbak[offset >> 2]; 916 917 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 918 vop2->regsbak[offset >> 2] = v; 919 } 920 921 writel(v, vop2->regs + offset); 922 } 923 924 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 925 u32 mask, u32 shift, u32 v) 926 { 927 u32 val = 0; 928 929 val = (v << shift) | (mask << (shift + 16)); 930 writel(val, grf_base + offset); 931 } 932 933 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 934 u32 mask, u32 shift) 935 { 936 return (readl(grf_base + offset) >> shift) & mask; 937 } 938 939 static inline int us_to_vertical_line(struct drm_display_mode *mode, int us) 940 { 941 return us * mode->clock / mode->htotal / 1000; 942 } 943 944 static char* get_output_if_name(u32 output_if, char *name) 945 { 946 if (output_if & VOP_OUTPUT_IF_RGB) 947 strcat(name, " RGB"); 948 if (output_if & VOP_OUTPUT_IF_BT1120) 949 strcat(name, " BT1120"); 950 if (output_if & VOP_OUTPUT_IF_BT656) 951 strcat(name, " BT656"); 952 if (output_if & VOP_OUTPUT_IF_LVDS0) 953 strcat(name, " LVDS0"); 954 if (output_if & VOP_OUTPUT_IF_LVDS1) 955 strcat(name, " LVDS1"); 956 if (output_if & VOP_OUTPUT_IF_MIPI0) 957 strcat(name, " MIPI0"); 958 if (output_if & VOP_OUTPUT_IF_MIPI1) 959 strcat(name, " MIPI1"); 960 if (output_if & VOP_OUTPUT_IF_eDP0) 961 strcat(name, " eDP0"); 962 if (output_if & VOP_OUTPUT_IF_eDP1) 963 strcat(name, " eDP1"); 964 if (output_if & VOP_OUTPUT_IF_DP0) 965 strcat(name, " DP0"); 966 if (output_if & VOP_OUTPUT_IF_DP1) 967 strcat(name, " DP1"); 968 if (output_if & VOP_OUTPUT_IF_HDMI0) 969 strcat(name, " HDMI0"); 970 if (output_if & VOP_OUTPUT_IF_HDMI1) 971 strcat(name, " HDMI1"); 972 973 return name; 974 } 975 976 static char *get_plane_name(int plane_id, char *name) 977 { 978 switch (plane_id) { 979 case ROCKCHIP_VOP2_CLUSTER0: 980 strcat(name, "Cluster0"); 981 break; 982 case ROCKCHIP_VOP2_CLUSTER1: 983 strcat(name, "Cluster1"); 984 break; 985 case ROCKCHIP_VOP2_ESMART0: 986 strcat(name, "Esmart0"); 987 break; 988 case ROCKCHIP_VOP2_ESMART1: 989 strcat(name, "Esmart1"); 990 break; 991 case ROCKCHIP_VOP2_SMART0: 992 strcat(name, "Smart0"); 993 break; 994 case ROCKCHIP_VOP2_SMART1: 995 strcat(name, "Smart1"); 996 break; 997 case ROCKCHIP_VOP2_CLUSTER2: 998 strcat(name, "Cluster2"); 999 break; 1000 case ROCKCHIP_VOP2_CLUSTER3: 1001 strcat(name, "Cluster3"); 1002 break; 1003 case ROCKCHIP_VOP2_ESMART2: 1004 strcat(name, "Esmart2"); 1005 break; 1006 case ROCKCHIP_VOP2_ESMART3: 1007 strcat(name, "Esmart3"); 1008 break; 1009 } 1010 1011 return name; 1012 } 1013 1014 static bool is_yuv_output(u32 bus_format) 1015 { 1016 switch (bus_format) { 1017 case MEDIA_BUS_FMT_YUV8_1X24: 1018 case MEDIA_BUS_FMT_YUV10_1X30: 1019 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1020 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1021 case MEDIA_BUS_FMT_YUYV8_2X8: 1022 case MEDIA_BUS_FMT_YVYU8_2X8: 1023 case MEDIA_BUS_FMT_UYVY8_2X8: 1024 case MEDIA_BUS_FMT_VYUY8_2X8: 1025 case MEDIA_BUS_FMT_YUYV8_1X16: 1026 case MEDIA_BUS_FMT_YVYU8_1X16: 1027 case MEDIA_BUS_FMT_UYVY8_1X16: 1028 case MEDIA_BUS_FMT_VYUY8_1X16: 1029 return true; 1030 default: 1031 return false; 1032 } 1033 } 1034 1035 static int vop2_convert_csc_mode(int csc_mode) 1036 { 1037 switch (csc_mode) { 1038 case V4L2_COLORSPACE_SMPTE170M: 1039 case V4L2_COLORSPACE_470_SYSTEM_M: 1040 case V4L2_COLORSPACE_470_SYSTEM_BG: 1041 return CSC_BT601L; 1042 case V4L2_COLORSPACE_REC709: 1043 case V4L2_COLORSPACE_SMPTE240M: 1044 case V4L2_COLORSPACE_DEFAULT: 1045 return CSC_BT709L; 1046 case V4L2_COLORSPACE_JPEG: 1047 return CSC_BT601F; 1048 case V4L2_COLORSPACE_BT2020: 1049 return CSC_BT2020; 1050 default: 1051 return CSC_BT709L; 1052 } 1053 } 1054 1055 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1056 { 1057 /* 1058 * FIXME: 1059 * 1060 * There is no media type for YUV444 output, 1061 * so when out_mode is AAAA or P888, assume output is YUV444 on 1062 * yuv format. 1063 * 1064 * From H/W testing, YUV444 mode need a rb swap. 1065 */ 1066 if ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1067 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1068 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1069 output_mode == ROCKCHIP_OUT_MODE_P888)) 1070 return true; 1071 else 1072 return false; 1073 } 1074 1075 static inline bool is_hot_plug_devices(int output_type) 1076 { 1077 switch (output_type) { 1078 case DRM_MODE_CONNECTOR_HDMIA: 1079 case DRM_MODE_CONNECTOR_HDMIB: 1080 case DRM_MODE_CONNECTOR_TV: 1081 case DRM_MODE_CONNECTOR_DisplayPort: 1082 case DRM_MODE_CONNECTOR_VGA: 1083 case DRM_MODE_CONNECTOR_Unknown: 1084 return true; 1085 default: 1086 return false; 1087 } 1088 } 1089 1090 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1091 { 1092 int i = 0; 1093 1094 for (i = 0; i < vop2->data->nr_layers; i++) { 1095 if (vop2->data->win_data[i].phys_id == phys_id) 1096 return &vop2->data->win_data[i]; 1097 } 1098 1099 return NULL; 1100 } 1101 1102 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1103 struct display_state *state) 1104 { 1105 struct connector_state *conn_state = &state->conn_state; 1106 struct crtc_state *cstate = &state->crtc_state; 1107 struct resource gamma_res; 1108 fdt_size_t lut_size; 1109 int i, lut_len, ret = 0; 1110 u32 *lut_regs; 1111 u32 *lut_val; 1112 u32 r, g, b; 1113 u32 vp_offset = cstate->crtc_id * 0x100; 1114 struct base2_disp_info *disp_info = conn_state->disp_info; 1115 static int gamma_lut_en_num = 1; 1116 1117 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1118 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1119 return 0; 1120 } 1121 1122 if (!disp_info) 1123 return 0; 1124 1125 if (!disp_info->gamma_lut_data.size) 1126 return 0; 1127 1128 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1129 if (ret) 1130 printf("failed to get gamma lut res\n"); 1131 lut_regs = (u32 *)gamma_res.start; 1132 lut_size = gamma_res.end - gamma_res.start + 1; 1133 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1134 printf("failed to get gamma lut register\n"); 1135 return 0; 1136 } 1137 lut_len = lut_size / 4; 1138 if (lut_len != 256 && lut_len != 1024) { 1139 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1140 return 0; 1141 } 1142 lut_val = (u32 *)calloc(1, lut_size); 1143 for (i = 0; i < lut_len; i++) { 1144 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1145 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1146 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1147 1148 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1149 } 1150 1151 for (i = 0; i < lut_len; i++) 1152 writel(lut_val[i], lut_regs + i); 1153 1154 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1155 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1156 cstate->crtc_id , false); 1157 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1158 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1159 gamma_lut_en_num++; 1160 1161 return 0; 1162 } 1163 1164 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1165 struct display_state *state) 1166 { 1167 struct connector_state *conn_state = &state->conn_state; 1168 struct crtc_state *cstate = &state->crtc_state; 1169 int i, cubic_lut_len; 1170 u32 vp_offset = cstate->crtc_id * 0x100; 1171 struct base2_disp_info *disp_info = conn_state->disp_info; 1172 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1173 u32 *cubic_lut_addr; 1174 1175 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1176 return 0; 1177 1178 if (!disp_info->cubic_lut_data.size) 1179 return 0; 1180 1181 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1182 cubic_lut_len = disp_info->cubic_lut_data.size; 1183 1184 for (i = 0; i < cubic_lut_len / 2; i++) { 1185 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1186 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1187 ((lut->lblue[2 * i] & 0xff) << 24); 1188 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1189 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1190 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1191 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1192 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1193 *cubic_lut_addr++ = 0; 1194 } 1195 1196 if (cubic_lut_len % 2) { 1197 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1198 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1199 ((lut->lblue[2 * i] & 0xff) << 24); 1200 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1201 *cubic_lut_addr++ = 0; 1202 *cubic_lut_addr = 0; 1203 } 1204 1205 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1206 get_cubic_lut_buffer(cstate->crtc_id)); 1207 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1208 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1209 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1210 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1211 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1212 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1213 1214 return 0; 1215 } 1216 1217 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1218 { 1219 struct connector_state *conn_state = &state->conn_state; 1220 struct base_bcsh_info *bcsh_info; 1221 struct crtc_state *cstate = &state->crtc_state; 1222 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1223 bool bcsh_en = false, post_r2y_en = false, post_y2r_en = false; 1224 u32 vp_offset = (cstate->crtc_id * 0x100); 1225 int post_csc_mode; 1226 1227 if (!conn_state->disp_info) 1228 return; 1229 bcsh_info = &conn_state->disp_info->bcsh_info; 1230 if (!bcsh_info) 1231 return; 1232 1233 if (bcsh_info->brightness != 50 || 1234 bcsh_info->contrast != 50 || 1235 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1236 bcsh_en = true; 1237 1238 if (bcsh_en) { 1239 if (!cstate->yuv_overlay) 1240 post_r2y_en = 1; 1241 if (!is_yuv_output(conn_state->bus_format)) 1242 post_y2r_en = 1; 1243 } else { 1244 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1245 post_r2y_en = 1; 1246 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1247 post_y2r_en = 1; 1248 } 1249 1250 post_csc_mode = vop2_convert_csc_mode(conn_state->color_space); 1251 1252 1253 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1254 BCSH_CTRL_R2Y_SHIFT, post_r2y_en, false); 1255 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1256 BCSH_CTRL_Y2R_SHIFT, post_y2r_en, false); 1257 1258 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1259 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, post_csc_mode, false); 1260 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1261 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, post_csc_mode, false); 1262 if (!bcsh_en) { 1263 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1264 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1265 return; 1266 } 1267 1268 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1269 brightness = interpolate(0, -128, 100, 127, 1270 bcsh_info->brightness); 1271 else 1272 brightness = interpolate(0, -32, 100, 31, 1273 bcsh_info->brightness); 1274 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1275 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1276 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1277 1278 1279 /* 1280 * a:[-30~0): 1281 * sin_hue = 0x100 - sin(a)*256; 1282 * cos_hue = cos(a)*256; 1283 * a:[0~30] 1284 * sin_hue = sin(a)*256; 1285 * cos_hue = cos(a)*256; 1286 */ 1287 sin_hue = fixp_sin32(hue) >> 23; 1288 cos_hue = fixp_cos32(hue) >> 23; 1289 1290 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1291 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1292 brightness, false); 1293 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1294 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, contrast, false); 1295 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1296 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1297 saturation * contrast / 0x100, false); 1298 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1299 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, sin_hue, false); 1300 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1301 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, cos_hue, false); 1302 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1303 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1304 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1305 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1306 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1307 } 1308 1309 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1310 { 1311 struct connector_state *conn_state = &state->conn_state; 1312 struct drm_display_mode *mode = &conn_state->mode; 1313 struct crtc_state *cstate = &state->crtc_state; 1314 u32 vp_offset = (cstate->crtc_id * 0x100); 1315 u16 vtotal = mode->crtc_vtotal; 1316 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1317 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1318 u16 hdisplay = mode->crtc_hdisplay; 1319 u16 vdisplay = mode->crtc_vdisplay; 1320 u16 hsize = 1321 hdisplay * (conn_state->overscan.left_margin + 1322 conn_state->overscan.right_margin) / 200; 1323 u16 vsize = 1324 vdisplay * (conn_state->overscan.top_margin + 1325 conn_state->overscan.bottom_margin) / 200; 1326 u16 hact_end, vact_end; 1327 u32 val; 1328 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1329 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1330 1331 hsize = round_down(hsize, 2); 1332 vsize = round_down(vsize, 2); 1333 1334 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1335 hact_end = hact_st + hsize; 1336 val = hact_st << 16; 1337 val |= hact_end; 1338 1339 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1340 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1341 vact_end = vact_st + vsize; 1342 val = vact_st << 16; 1343 val |= vact_end; 1344 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1345 val = scl_cal_scale2(vdisplay, vsize) << 16; 1346 val |= scl_cal_scale2(hdisplay, hsize); 1347 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1348 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1349 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1350 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1351 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1352 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1353 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1354 u16 vact_st_f1 = vtotal + vact_st + 1; 1355 u16 vact_end_f1 = vact_st_f1 + vsize; 1356 1357 val = vact_st_f1 << 16 | vact_end_f1; 1358 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1359 } 1360 1361 bg_ovl_dly = cstate->crtc->vps[cstate->crtc_id].bg_ovl_dly; 1362 bg_dly = vop2->data->vp_data[cstate->crtc_id].pre_scan_max_dly; 1363 bg_dly -= bg_ovl_dly; 1364 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1365 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1366 hsync_len = 8; 1367 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1368 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + cstate->crtc_id * 4, 1369 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1370 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + vp_offset, pre_scan_dly); 1371 } 1372 1373 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 1374 { 1375 int val = 0; 1376 int shift = 0; 1377 bool is_bisr_en = false; 1378 1379 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, 1380 pd_data->bisr_en_status_shift); 1381 if (is_bisr_en) { 1382 shift = pd_data->pmu_status_shift; 1383 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 1384 !((val >> shift) & 0x1), 50 * 1000); 1385 } else { 1386 shift = pd_data->pd_status_shift; 1387 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 1388 !((val >> shift) & 0x1), 50 * 1000); 1389 } 1390 } 1391 1392 static int vop2_power_domain_on(struct vop2 *vop2, int plane_id) 1393 { 1394 struct vop2_win_data *win_data; 1395 struct vop2_power_domain_data *pd_data; 1396 int ret = 0; 1397 1398 win_data = vop2_find_win_by_phys_id(vop2, plane_id); 1399 if (!win_data) { 1400 printf("can't find win_data by phys_id\n"); 1401 return -EINVAL; 1402 } 1403 pd_data = win_data->pd_data; 1404 if (pd_data->is_parent_needed) { 1405 ret = vop2_power_domain_on(vop2, pd_data->parent_phy_id); 1406 if (ret) { 1407 printf("can't open parent power domain\n"); 1408 return -EINVAL; 1409 } 1410 } 1411 1412 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, pd_data->pd_en_shift, 0, false); 1413 ret = vop2_wait_power_domain_on(vop2, pd_data); 1414 if (ret) { 1415 printf("wait vop2 power domain timeout\n"); 1416 return ret; 1417 } 1418 1419 return 0; 1420 } 1421 1422 static void rk3588_vop2_regsbak(struct vop2 *vop2) 1423 { 1424 u32 *base = vop2->regs; 1425 int i = 0; 1426 1427 /* 1428 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 1429 */ 1430 for (i = 0; i < (vop2->reg_len >> 2); i++) 1431 vop2->regsbak[i] = base[i]; 1432 } 1433 1434 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 1435 { 1436 struct crtc_state *cstate = &state->crtc_state; 1437 int i, j, port_mux = 0, total_used_layer = 0; 1438 u8 shift = 0; 1439 int layer_phy_id = 0; 1440 u32 layer_nr = 0; 1441 struct vop2_win_data *win_data; 1442 struct vop2_vp_plane_mask *plane_mask; 1443 1444 if (vop2->global_init) 1445 return; 1446 1447 /* 1448 * Open the global pd(temp) 1449 */ 1450 writel(0xffff0000, 0xfd8d8150); 1451 udelay(50); 1452 1453 /* OTP must enable at the first time, otherwise mirror layer register is error */ 1454 if (soc_is_rk3566()) 1455 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 1456 OTP_WIN_EN_SHIFT, 1, false); 1457 1458 if (cstate->crtc->assign_plane) {/* dts assign plane */ 1459 u32 plane_mask; 1460 int primary_plane_id; 1461 1462 for (i = 0; i < vop2->data->nr_vps; i++) { 1463 plane_mask = cstate->crtc->vps[i].plane_mask; 1464 vop2->vp_plane_mask[i].plane_mask = plane_mask; 1465 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 1466 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 1467 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 1468 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 1469 vop2->vp_plane_mask[i].plane_mask = plane_mask; 1470 1471 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 1472 for (j = 0; j < layer_nr; j++) { 1473 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 1474 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 1475 } 1476 } 1477 } else {/* need soft assign plane mask */ 1478 /* find the first unplug devices and set it as main display */ 1479 int main_vp_index = -1; 1480 int active_vp_num = 0; 1481 1482 for (i = 0; i < vop2->data->nr_vps; i++) { 1483 if (cstate->crtc->vps[i].enable) 1484 active_vp_num++; 1485 } 1486 printf("VOP have %d active VP\n", active_vp_num); 1487 1488 if (soc_is_rk3566() && active_vp_num > 2) 1489 printf("ERROR: rk3566 only support 2 display output!!\n"); 1490 plane_mask = vop2->data->plane_mask; 1491 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 1492 1493 for (i = 0; i < vop2->data->nr_vps; i++) { 1494 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 1495 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 1496 main_vp_index = i; 1497 break; 1498 } 1499 } 1500 1501 /* if no find unplug devices, use vp0 as main display */ 1502 if (main_vp_index < 0) { 1503 main_vp_index = 0; 1504 vop2->vp_plane_mask[0] = plane_mask[0]; 1505 } 1506 1507 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 1508 1509 /* init other display except main display */ 1510 for (i = 0; i < vop2->data->nr_vps; i++) { 1511 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 1512 continue; 1513 vop2->vp_plane_mask[i] = plane_mask[j++]; 1514 } 1515 1516 /* store plane mask for vop2_fixup_dts */ 1517 for (i = 0; i < vop2->data->nr_vps; i++) { 1518 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1519 /* rk3566 only support 3+3 policy */ 1520 if (soc_is_rk3566() && active_vp_num == 1) { 1521 if (cstate->crtc->vps[i].enable) { 1522 for (j = 0; j < 3; j++) { 1523 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1524 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 1525 } 1526 } 1527 } else { 1528 for (j = 0; j < layer_nr; j++) { 1529 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1530 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 1531 } 1532 } 1533 } 1534 } 1535 1536 if (vop2->version == VOP_VERSION_RK3588) { 1537 for (i = 0; i < vop2->data->nr_vps; i++) { 1538 if (cstate->crtc->vps[i].enable) { 1539 if (vop2_power_domain_on(vop2, vop2->vp_plane_mask[i].primary_plane_id)) 1540 printf("open vp[%d] plane pd fail\n", i); 1541 } 1542 } 1543 } 1544 1545 if (vop2->version == VOP_VERSION_RK3588) 1546 rk3588_vop2_regsbak(vop2); 1547 else 1548 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 1549 1550 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 1551 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 1552 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 1553 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 1554 1555 for (i = 0; i < vop2->data->nr_vps; i++) { 1556 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 1557 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 1558 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 1559 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 1560 } 1561 1562 shift = 0; 1563 /* layer sel win id */ 1564 for (i = 0; i < vop2->data->nr_vps; i++) { 1565 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1566 for (j = 0; j < layer_nr; j++) { 1567 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1568 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1569 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 1570 shift, win_data->layer_sel_win_id, false); 1571 shift += 4; 1572 } 1573 } 1574 1575 /* win sel port */ 1576 for (i = 0; i < vop2->data->nr_vps; i++) { 1577 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1578 for (j = 0; j < layer_nr; j++) { 1579 if (!vop2->vp_plane_mask[i].attached_layers[j]) 1580 continue; 1581 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1582 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1583 shift = win_data->win_sel_port_offset * 2; 1584 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 1585 LAYER_SEL_PORT_SHIFT + shift, i, false); 1586 } 1587 } 1588 1589 /** 1590 * port mux config 1591 */ 1592 for (i = 0; i < vop2->data->nr_vps; i++) { 1593 shift = i * 4; 1594 if (vop2->vp_plane_mask[i].attached_layers_nr) { 1595 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 1596 port_mux = total_used_layer - 1; 1597 } else { 1598 port_mux = 8; 1599 } 1600 1601 if (i == vop2->data->nr_vps - 1) 1602 port_mux = vop2->data->nr_mixers; 1603 1604 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 1605 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 1606 PORT_MUX_SHIFT + shift, port_mux, false); 1607 } 1608 1609 if (vop2->version == VOP_VERSION_RK3568) 1610 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 1611 1612 vop2->global_init = true; 1613 } 1614 1615 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 1616 { 1617 struct crtc_state *cstate = &state->crtc_state; 1618 int ret; 1619 1620 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 1621 ret = clk_set_defaults(cstate->dev); 1622 if (ret) 1623 debug("%s clk_set_defaults failed %d\n", __func__, ret); 1624 1625 rockchip_vop2_gamma_lut_init(vop2, state); 1626 rockchip_vop2_cubic_lut_init(vop2, state); 1627 1628 return 0; 1629 } 1630 1631 /* 1632 * VOP2 have multi video ports. 1633 * video port ------- crtc 1634 */ 1635 static int rockchip_vop2_preinit(struct display_state *state) 1636 { 1637 struct crtc_state *cstate = &state->crtc_state; 1638 const struct vop2_data *vop2_data = cstate->crtc->data; 1639 1640 if (!rockchip_vop2) { 1641 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 1642 if (!rockchip_vop2) 1643 return -ENOMEM; 1644 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 1645 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 1646 rockchip_vop2->reg_len = RK3568_MAX_REG; 1647 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 1648 if (rockchip_vop2->grf <= 0) 1649 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 1650 rockchip_vop2->version = vop2_data->version; 1651 rockchip_vop2->data = vop2_data; 1652 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 1653 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 1654 if (rockchip_vop2->vop_grf <= 0) 1655 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 1656 rockchip_vop2->vo1_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VO_GRF); 1657 if (rockchip_vop2->vo1_grf <= 0) 1658 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 1659 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 1660 if (rockchip_vop2->vo1_grf <= 0) 1661 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 1662 } 1663 } 1664 1665 cstate->private = rockchip_vop2; 1666 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 1667 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 1668 1669 vop2_global_initial(rockchip_vop2, state); 1670 1671 return 0; 1672 } 1673 1674 /* 1675 * calc the dclk on rk3588 1676 * the available div of dclk is 1, 2, 4 1677 * 1678 */ 1679 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 1680 { 1681 if (child_clk * 4 <= max_dclk) 1682 return child_clk * 4; 1683 else if (child_clk * 2 <= max_dclk) 1684 return child_clk * 2; 1685 else if (child_clk <= max_dclk) 1686 return child_clk; 1687 else 1688 return 0; 1689 } 1690 1691 /* 1692 * 4 pixclk/cycle on rk3588 1693 * RGB/eDP/HDMI: if_pixclk >= dclk_core 1694 * DP: dp_pixclk = dclk_out <= dclk_core 1695 * DSI: mipi_pixclk <= dclk_out <= dclk_core 1696 */ 1697 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 1698 int *dclk_core_div, int *dclk_out_div, 1699 int *if_pixclk_div, int *if_dclk_div) 1700 { 1701 struct crtc_state *cstate = &state->crtc_state; 1702 struct connector_state *conn_state = &state->conn_state; 1703 struct drm_display_mode *mode = &conn_state->mode; 1704 struct vop2 *vop2 = cstate->private; 1705 unsigned long v_pixclk = mode->clock; 1706 unsigned long dclk_core_rate = v_pixclk >> 2; 1707 unsigned long dclk_rate = v_pixclk; 1708 unsigned long dclk_out_rate; 1709 u64 if_dclk_rate; 1710 u64 if_pixclk_rate; 1711 int output_type = conn_state->type; 1712 int output_mode = conn_state->output_mode; 1713 int K = 1; 1714 1715 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 1716 /* 1717 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 1718 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 1719 */ 1720 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) 1721 K = 2; 1722 if (conn_state->dsc_enable) { 1723 if_pixclk_rate = conn_state->dsc_cds_clk << 1; 1724 if_dclk_rate = conn_state->dsc_cds_clk; 1725 } else { 1726 if_pixclk_rate = (dclk_core_rate << 1) / K; 1727 if_dclk_rate = dclk_core_rate / K; 1728 } 1729 1730 dclk_rate = vop2_calc_dclk(if_pixclk_rate, vop2->data->vp_data->max_dclk); 1731 if (!dclk_rate) { 1732 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 1733 vop2->data->vp_data->max_dclk, if_pixclk_rate); 1734 return -EINVAL; 1735 } 1736 *if_pixclk_div = dclk_rate / if_pixclk_rate; 1737 *if_dclk_div = dclk_rate / if_dclk_rate; 1738 1739 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 1740 /* edp_pixclk = edp_dclk > dclk_core */ 1741 if_pixclk_rate = v_pixclk / K; 1742 if_dclk_rate = v_pixclk / K; 1743 dclk_rate = if_pixclk_rate * K; 1744 *dclk_core_div = dclk_rate / dclk_core_rate; 1745 *if_pixclk_div = dclk_rate / if_pixclk_rate; 1746 *if_dclk_div = *if_pixclk_div; 1747 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 1748 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) 1749 dclk_out_rate = v_pixclk >> 3; 1750 else 1751 dclk_out_rate = v_pixclk >> 2; 1752 1753 dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk); 1754 if (!dclk_rate) { 1755 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 1756 vop2->data->vp_data->max_dclk, dclk_core_rate); 1757 return -EINVAL; 1758 } 1759 *dclk_out_div = dclk_rate / dclk_out_rate; 1760 *dclk_core_div = dclk_rate / dclk_core_rate; 1761 1762 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 1763 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 1764 K = 2; 1765 if (conn_state->dsc_enable) 1766 if_pixclk_rate = conn_state->dsc_cds_clk >> 1; 1767 else 1768 if_pixclk_rate = dclk_core_rate / K; 1769 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 1770 dclk_out_rate = if_pixclk_rate; 1771 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 1772 dclk_rate = dclk_core_rate; 1773 *dclk_out_div = dclk_rate / dclk_out_rate; 1774 *dclk_core_div = dclk_rate / dclk_core_rate; 1775 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 1776 1777 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 1778 dclk_rate = v_pixclk; 1779 *dclk_core_div = dclk_rate / dclk_core_rate; 1780 } 1781 1782 *if_pixclk_div = ilog2(*if_pixclk_div); 1783 *if_dclk_div = ilog2(*if_dclk_div); 1784 *dclk_core_div = ilog2(*dclk_core_div); 1785 *dclk_out_div = ilog2(*dclk_out_div); 1786 1787 return dclk_rate; 1788 } 1789 1790 static int vop2_calc_dsc_clk(struct connector_state *conn_state) 1791 { 1792 struct drm_display_mode *mode = &conn_state->mode; 1793 u64 v_pixclk = mode->clock * 1000LL; /* video timing pixclk */ 1794 u8 k = 1; 1795 1796 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 1797 k = 2; 1798 1799 conn_state->dsc_pxl_clk = v_pixclk; 1800 do_div(conn_state->dsc_pxl_clk, (conn_state->dsc_slice_num * k)); 1801 1802 conn_state->dsc_txp_clk = v_pixclk; 1803 do_div(conn_state->dsc_txp_clk, (conn_state->dsc_pixel_num * k)); 1804 1805 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 1806 * cds_dat_width = 96; 1807 * bits_per_pixel = [8-12]; 1808 * As only support 1/2/4 div, so we set dsc_cds = crtc_clock / 8; 1809 */ 1810 conn_state->dsc_cds_clk = mode->crtc_clock / 8 * 1000; 1811 1812 return 0; 1813 } 1814 1815 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 1816 { 1817 struct crtc_state *cstate = &state->crtc_state; 1818 struct connector_state *conn_state = &state->conn_state; 1819 struct drm_display_mode *mode = &conn_state->mode; 1820 struct rockchip_dsc_sink_cap *dsc_sink_cap = &conn_state->dsc_sink_cap; 1821 struct vop2 *vop2 = cstate->private; 1822 u32 vp_offset = (cstate->crtc_id * 0x100); 1823 u16 hdisplay = mode->crtc_hdisplay; 1824 int output_if = conn_state->output_if; 1825 int dclk_core_div = 0; 1826 int dclk_out_div = 0; 1827 int if_pixclk_div = 0; 1828 int if_dclk_div = 0; 1829 unsigned long dclk_rate; 1830 u32 val; 1831 1832 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 1833 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 1834 1835 if (conn_state->dsc_enable) { 1836 if (!vop2->data->nr_dscs) { 1837 printf("No DSC\n"); 1838 return 0; 1839 } 1840 conn_state->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 1841 conn_state->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width; 1842 conn_state->dsc_pixel_num = conn_state->dsc_slice_num >= 4 ? 1843 4 : conn_state->dsc_slice_num >= 2 ? 2 : 1; 1844 vop2_calc_dsc_clk(conn_state); 1845 } 1846 1847 dclk_rate = vop2_calc_cru_cfg(state, &dclk_core_div, &dclk_out_div, &if_pixclk_div, &if_dclk_div); 1848 1849 if (output_if & VOP_OUTPUT_IF_RGB) { 1850 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 1851 4, false); 1852 } 1853 1854 if (output_if & VOP_OUTPUT_IF_BT1120) { 1855 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 1856 3, false); 1857 } 1858 1859 if (output_if & VOP_OUTPUT_IF_BT656) { 1860 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 1861 2, false); 1862 } 1863 1864 if (output_if & VOP_OUTPUT_IF_MIPI0) { 1865 if (cstate->crtc_id == 2) 1866 val = 0; 1867 else 1868 val = 1; 1869 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 1870 1, false); 1871 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 1872 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 1873 if_pixclk_div, false); 1874 } 1875 1876 if (output_if & VOP_OUTPUT_IF_MIPI1) { 1877 if (cstate->crtc_id == 2) 1878 val = 0; 1879 else if (cstate->crtc_id == 3) 1880 val = 1; 1881 else 1882 val = 3; /*VP1*/ 1883 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 1884 1, false); 1885 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 1886 val, false); 1887 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 1888 if_pixclk_div, false); 1889 } 1890 1891 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 1892 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 1893 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 1894 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 1895 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 1896 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 1897 false); 1898 } 1899 1900 if (output_if & VOP_OUTPUT_IF_eDP0) { 1901 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 1902 1, false); 1903 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 1904 cstate->crtc_id, false); 1905 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 1906 if_dclk_div, false); 1907 1908 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 1909 if_pixclk_div, false); 1910 1911 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 1912 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 1913 } 1914 1915 if (output_if & VOP_OUTPUT_IF_eDP1) { 1916 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 1917 1, false); 1918 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 1919 cstate->crtc_id, false); 1920 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 1921 if_dclk_div, false); 1922 1923 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 1924 if_pixclk_div, false); 1925 } 1926 1927 if (output_if & VOP_OUTPUT_IF_HDMI0) { 1928 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 1929 1, false); 1930 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 1931 cstate->crtc_id, false); 1932 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 1933 if_dclk_div, false); 1934 1935 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 1936 if_pixclk_div, false); 1937 } 1938 1939 if (output_if & VOP_OUTPUT_IF_HDMI1) { 1940 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 1941 1, false); 1942 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 1943 cstate->crtc_id, false); 1944 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 1945 if_dclk_div, false); 1946 1947 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 1948 if_pixclk_div, false); 1949 } 1950 1951 if (output_if & VOP_OUTPUT_IF_DP0) { 1952 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 1953 1, false); 1954 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 1955 cstate->crtc_id, false); 1956 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 1957 RK3588_DP0_PIN_POL_SHIFT, val, false); 1958 } 1959 1960 if (output_if & VOP_OUTPUT_IF_DP1) { 1961 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 1962 1, false); 1963 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 1964 cstate->crtc_id, false); 1965 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 1966 RK3588_DP1_PIN_POL_SHIFT, val, false); 1967 } 1968 1969 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 1970 DCLK_CORE_DIV_SHIFT, dclk_core_div, false); 1971 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 1972 DCLK_OUT_DIV_SHIFT, dclk_out_div, false); 1973 1974 return dclk_rate; 1975 } 1976 1977 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 1978 { 1979 struct crtc_state *cstate = &state->crtc_state; 1980 struct connector_state *conn_state = &state->conn_state; 1981 struct drm_display_mode *mode = &conn_state->mode; 1982 struct vop2 *vop2 = cstate->private; 1983 u32 vp_offset = (cstate->crtc_id * 0x100); 1984 bool dclk_inv; 1985 u32 val; 1986 1987 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 1988 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 1989 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 1990 1991 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 1992 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 1993 1, false); 1994 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 1995 RGB_MUX_SHIFT, cstate->crtc_id, false); 1996 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 1997 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 1998 } 1999 2000 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 2001 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2002 1, false); 2003 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 2004 BT1120_EN_SHIFT, 1, false); 2005 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2006 RGB_MUX_SHIFT, cstate->crtc_id, false); 2007 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2008 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2009 } 2010 2011 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2012 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2013 1, false); 2014 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2015 RGB_MUX_SHIFT, cstate->crtc_id, false); 2016 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2017 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2018 } 2019 2020 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 2021 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 2022 1, false); 2023 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2024 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 2025 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2026 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2027 } 2028 2029 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 2030 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 2031 1, false); 2032 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2033 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 2034 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2035 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2036 } 2037 2038 if (conn_state->output_flags & 2039 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 2040 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 2041 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2042 LVDS_DUAL_EN_SHIFT, 1, false); 2043 if (conn_state->output_flags & 2044 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2045 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2046 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 2047 false); 2048 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2049 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2050 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 2051 } 2052 2053 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 2054 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 2055 1, false); 2056 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2057 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 2058 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2059 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2060 } 2061 2062 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 2063 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 2064 1, false); 2065 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2066 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 2067 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2068 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2069 } 2070 2071 if (conn_state->output_flags & 2072 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2073 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2074 MIPI_DUAL_EN_SHIFT, 1, false); 2075 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2076 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2077 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2078 false); 2079 } 2080 2081 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 2082 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 2083 1, false); 2084 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2085 EDP0_MUX_SHIFT, cstate->crtc_id, false); 2086 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2087 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 2088 } 2089 2090 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 2091 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 2092 1, false); 2093 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2094 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 2095 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2096 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 2097 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 2098 IF_CRTL_HDMI_PIN_POL_MASK, 2099 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 2100 } 2101 2102 return mode->clock; 2103 } 2104 2105 static int rockchip_vop2_init(struct display_state *state) 2106 { 2107 struct crtc_state *cstate = &state->crtc_state; 2108 struct connector_state *conn_state = &state->conn_state; 2109 struct drm_display_mode *mode = &conn_state->mode; 2110 struct vop2 *vop2 = cstate->private; 2111 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2112 u16 hdisplay = mode->crtc_hdisplay; 2113 u16 htotal = mode->crtc_htotal; 2114 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2115 u16 hact_end = hact_st + hdisplay; 2116 u16 vdisplay = mode->crtc_vdisplay; 2117 u16 vtotal = mode->crtc_vtotal; 2118 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 2119 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2120 u16 vact_end = vact_st + vdisplay; 2121 bool yuv_overlay = false; 2122 u32 vp_offset = (cstate->crtc_id * 0x100); 2123 u32 val; 2124 u8 dither_down_en = 0; 2125 u8 pre_dither_down_en = 0; 2126 char output_type_name[30] = {0}; 2127 char dclk_name[9]; 2128 struct clk dclk; 2129 unsigned long dclk_rate; 2130 int ret; 2131 2132 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 2133 mode->hdisplay, mode->vdisplay, 2134 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 2135 mode->vscan, 2136 get_output_if_name(conn_state->output_if, output_type_name), 2137 cstate->crtc_id); 2138 2139 vop2_initial(vop2, state); 2140 if (vop2->version == VOP_VERSION_RK3588) 2141 dclk_rate = rk3588_vop2_if_cfg(state); 2142 else 2143 dclk_rate = rk3568_vop2_if_cfg(state); 2144 2145 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 2146 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 2147 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 2148 2149 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 2150 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 2151 DATA_SWAP_MASK, DATA_SWAP_SHIFT, DSP_RB_SWAP, 2152 false); 2153 else 2154 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 2155 DATA_SWAP_MASK, DATA_SWAP_SHIFT, 0, 2156 false); 2157 2158 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 2159 OUT_MODE_SHIFT, conn_state->output_mode, false); 2160 2161 switch (conn_state->bus_format) { 2162 case MEDIA_BUS_FMT_RGB565_1X16: 2163 dither_down_en = 1; 2164 break; 2165 case MEDIA_BUS_FMT_RGB666_1X18: 2166 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 2167 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 2168 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 2169 dither_down_en = 1; 2170 break; 2171 case MEDIA_BUS_FMT_YUV8_1X24: 2172 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 2173 dither_down_en = 0; 2174 pre_dither_down_en = 1; 2175 break; 2176 case MEDIA_BUS_FMT_YUV10_1X30: 2177 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 2178 case MEDIA_BUS_FMT_RGB888_1X24: 2179 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 2180 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 2181 default: 2182 dither_down_en = 0; 2183 pre_dither_down_en = 0; 2184 break; 2185 } 2186 2187 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA) 2188 pre_dither_down_en = 0; 2189 else 2190 pre_dither_down_en = 1; 2191 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2192 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 2193 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2194 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 2195 2196 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 2197 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 2198 yuv_overlay, false); 2199 2200 cstate->yuv_overlay = yuv_overlay; 2201 2202 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 2203 (htotal << 16) | hsync_len); 2204 val = hact_st << 16; 2205 val |= hact_end; 2206 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 2207 val = vact_st << 16; 2208 val |= vact_end; 2209 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 2210 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2211 u16 vact_st_f1 = vtotal + vact_st + 1; 2212 u16 vact_end_f1 = vact_st_f1 + vdisplay; 2213 2214 val = vact_st_f1 << 16 | vact_end_f1; 2215 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 2216 val); 2217 2218 val = vtotal << 16 | (vtotal + vsync_len); 2219 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 2220 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2221 INTERLACE_EN_SHIFT, 1, false); 2222 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2223 DSP_FILED_POL, 1, false); 2224 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2225 P2I_EN_SHIFT, 1, false); 2226 vtotal += vtotal + 1; 2227 } else { 2228 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2229 INTERLACE_EN_SHIFT, 0, false); 2230 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2231 P2I_EN_SHIFT, 0, false); 2232 } 2233 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 2234 (vtotal << 16) | vsync_len); 2235 val = !!(mode->flags & DRM_MODE_FLAG_DBLCLK); 2236 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2237 CORE_DCLK_DIV_EN_SHIFT, val, false); 2238 2239 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 2240 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2241 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 2242 else 2243 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2244 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 2245 2246 if (yuv_overlay) 2247 val = 0x20010200; 2248 else 2249 val = 0; 2250 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 2251 2252 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2253 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 2254 2255 vop2_tv_config_update(state, vop2); 2256 vop2_post_config(state, vop2); 2257 2258 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 2259 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 2260 if (!ret) 2261 ret = clk_set_rate(&dclk, dclk_rate * 1000); 2262 if (IS_ERR_VALUE(ret)) { 2263 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 2264 __func__, cstate->crtc_id, dclk_rate, ret); 2265 return ret; 2266 } 2267 2268 return 0; 2269 } 2270 2271 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 2272 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 2273 uint32_t dst_h) 2274 { 2275 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 2276 uint16_t hscl_filter_mode, vscl_filter_mode; 2277 uint8_t gt2 = 0, gt4 = 0; 2278 uint32_t xfac = 0, yfac = 0; 2279 uint16_t hsu_filter_mode = VOP2_SCALE_UP_BIC; 2280 uint16_t hsd_filter_mode = VOP2_SCALE_DOWN_BIL; 2281 uint16_t vsu_filter_mode = VOP2_SCALE_UP_BIL; 2282 uint16_t vsd_filter_mode = VOP2_SCALE_DOWN_BIL; 2283 u32 win_offset = win->reg_offset; 2284 2285 if (src_h >= (4 * dst_h)) 2286 gt4 = 1; 2287 else if (src_h >= (2 * dst_h)) 2288 gt2 = 1; 2289 2290 if (gt4) 2291 src_h >>= 2; 2292 else if (gt2) 2293 src_h >>= 1; 2294 2295 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 2296 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 2297 2298 if (yrgb_hor_scl_mode == SCALE_UP) 2299 hscl_filter_mode = hsu_filter_mode; 2300 else 2301 hscl_filter_mode = hsd_filter_mode; 2302 2303 if (yrgb_ver_scl_mode == SCALE_UP) 2304 vscl_filter_mode = vsu_filter_mode; 2305 else 2306 vscl_filter_mode = vsd_filter_mode; 2307 2308 /* 2309 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 2310 * at scale down mode 2311 */ 2312 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) { 2313 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 2314 dst_w += 1; 2315 } 2316 2317 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 2318 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 2319 2320 if (win->type == CLUSTER_LAYER) { 2321 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 2322 yfac << 16 | xfac); 2323 2324 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2325 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, gt2, false); 2326 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2327 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, gt4, false); 2328 2329 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2330 YRGB_XSCL_MODE_MASK, CLUSTER_YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 2331 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2332 YRGB_YSCL_MODE_MASK, CLUSTER_YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 2333 2334 } else { 2335 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 2336 yfac << 16 | xfac); 2337 2338 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 2339 YRGB_GT2_MASK, YRGB_GT2_SHIFT, gt2, false); 2340 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 2341 YRGB_GT4_MASK, YRGB_GT4_SHIFT, gt4, false); 2342 2343 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2344 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 2345 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2346 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 2347 2348 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2349 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 2350 hscl_filter_mode, false); 2351 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2352 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 2353 vscl_filter_mode, false); 2354 } 2355 } 2356 2357 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 2358 { 2359 struct crtc_state *cstate = &state->crtc_state; 2360 struct connector_state *conn_state = &state->conn_state; 2361 struct drm_display_mode *mode = &conn_state->mode; 2362 struct vop2 *vop2 = cstate->private; 2363 int src_w = cstate->src_w; 2364 int src_h = cstate->src_h; 2365 int crtc_x = cstate->crtc_x; 2366 int crtc_y = cstate->crtc_y; 2367 int crtc_w = cstate->crtc_w; 2368 int crtc_h = cstate->crtc_h; 2369 int xvir = cstate->xvir; 2370 int y_mirror = 0; 2371 int csc_mode; 2372 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 2373 u32 win_offset = win->reg_offset; 2374 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2375 2376 act_info = (src_h - 1) << 16; 2377 act_info |= (src_w - 1) & 0xffff; 2378 2379 dsp_info = (crtc_h - 1) << 16; 2380 dsp_info |= (crtc_w - 1) & 0xffff; 2381 2382 dsp_stx = crtc_x; 2383 dsp_sty = crtc_y; 2384 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 2385 2386 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 2387 y_mirror = 1; 2388 else 2389 y_mirror = 0; 2390 2391 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 2392 2393 if (y_mirror) 2394 printf("WARN: y mirror is unsupported by cluster window\n"); 2395 2396 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 2397 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 2398 false); 2399 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 2400 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, cstate->dma_addr); 2401 2402 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 2403 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 2404 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 2405 2406 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 2407 2408 csc_mode = vop2_convert_csc_mode(conn_state->color_space); 2409 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 2410 CLUSTER_RGB2YUV_EN_SHIFT, 2411 is_yuv_output(conn_state->bus_format), false); 2412 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 2413 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 2414 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 2415 2416 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2417 } 2418 2419 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 2420 { 2421 struct crtc_state *cstate = &state->crtc_state; 2422 struct connector_state *conn_state = &state->conn_state; 2423 struct drm_display_mode *mode = &conn_state->mode; 2424 struct vop2 *vop2 = cstate->private; 2425 int src_w = cstate->src_w; 2426 int src_h = cstate->src_h; 2427 int crtc_x = cstate->crtc_x; 2428 int crtc_y = cstate->crtc_y; 2429 int crtc_w = cstate->crtc_w; 2430 int crtc_h = cstate->crtc_h; 2431 int xvir = cstate->xvir; 2432 int y_mirror = 0; 2433 int csc_mode; 2434 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 2435 u32 win_offset = win->reg_offset; 2436 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2437 2438 /* 2439 * This is workaround solution for IC design: 2440 * esmart can't support scale down when actual_w % 16 == 1. 2441 */ 2442 if (src_w > crtc_w && (src_w & 0xf) == 1) { 2443 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 2444 src_w -= 1; 2445 } 2446 2447 act_info = (src_h - 1) << 16; 2448 act_info |= (src_w - 1) & 0xffff; 2449 2450 dsp_info = (crtc_h - 1) << 16; 2451 dsp_info |= (crtc_w - 1) & 0xffff; 2452 2453 dsp_stx = crtc_x; 2454 dsp_sty = crtc_y; 2455 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 2456 2457 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 2458 y_mirror = 1; 2459 else 2460 y_mirror = 0; 2461 2462 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 2463 2464 if (y_mirror) 2465 cstate->dma_addr += (src_h - 1) * xvir * 4; 2466 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 2467 YMIRROR_EN_SHIFT, y_mirror, false); 2468 2469 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 2470 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 2471 false); 2472 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 2473 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 2474 cstate->dma_addr); 2475 2476 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 2477 act_info); 2478 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 2479 dsp_info); 2480 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 2481 2482 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 2483 WIN_EN_SHIFT, 1, false); 2484 2485 csc_mode = vop2_convert_csc_mode(conn_state->color_space); 2486 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 2487 RGB2YUV_EN_SHIFT, 2488 is_yuv_output(conn_state->bus_format), false); 2489 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 2490 CSC_MODE_SHIFT, csc_mode, false); 2491 2492 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2493 } 2494 2495 static int rockchip_vop2_set_plane(struct display_state *state) 2496 { 2497 struct crtc_state *cstate = &state->crtc_state; 2498 struct vop2 *vop2 = cstate->private; 2499 struct vop2_win_data *win_data; 2500 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 2501 char plane_name[10] = {0}; 2502 2503 if (cstate->crtc_w > cstate->max_output.width) { 2504 printf("ERROR: output w[%d] exceeded max width[%d]\n", 2505 cstate->crtc_w, cstate->max_output.width); 2506 return -EINVAL; 2507 } 2508 2509 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 2510 if (!win_data) { 2511 printf("invalid win id %d\n", primary_plane_id); 2512 return -ENODEV; 2513 } 2514 2515 if (win_data->type == CLUSTER_LAYER) 2516 vop2_set_cluster_win(state, win_data); 2517 else 2518 vop2_set_smart_win(state, win_data); 2519 2520 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 2521 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 2522 cstate->src_w, cstate->src_h, cstate->crtc_w, cstate->crtc_h, 2523 cstate->crtc_x, cstate->crtc_y, cstate->format, 2524 cstate->dma_addr); 2525 2526 return 0; 2527 } 2528 2529 static int rockchip_vop2_prepare(struct display_state *state) 2530 { 2531 return 0; 2532 } 2533 2534 static int rockchip_vop2_enable(struct display_state *state) 2535 { 2536 struct crtc_state *cstate = &state->crtc_state; 2537 struct vop2 *vop2 = cstate->private; 2538 u32 vp_offset = (cstate->crtc_id * 0x100); 2539 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2540 2541 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2542 STANDBY_EN_SHIFT, 0, false); 2543 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2544 2545 return 0; 2546 } 2547 2548 static int rockchip_vop2_disable(struct display_state *state) 2549 { 2550 struct crtc_state *cstate = &state->crtc_state; 2551 struct vop2 *vop2 = cstate->private; 2552 u32 vp_offset = (cstate->crtc_id * 0x100); 2553 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2554 2555 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2556 STANDBY_EN_SHIFT, 1, false); 2557 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2558 2559 return 0; 2560 } 2561 2562 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 2563 { 2564 struct crtc_state *cstate = &state->crtc_state; 2565 struct vop2 *vop2 = cstate->private; 2566 int i = 0; 2567 int correct_cursor_plane = -1; 2568 int plane_type = -1; 2569 2570 if (cursor_plane < 0) 2571 return -1; 2572 2573 if (plane_mask & (1 << cursor_plane)) 2574 return cursor_plane; 2575 2576 /* Get current cursor plane type */ 2577 for (i = 0; i < vop2->data->nr_layers; i++) { 2578 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 2579 plane_type = vop2->data->plane_table[i].plane_type; 2580 break; 2581 } 2582 } 2583 2584 /* Get the other same plane type plane id */ 2585 for (i = 0; i < vop2->data->nr_layers; i++) { 2586 if (vop2->data->plane_table[i].plane_type == plane_type && 2587 vop2->data->plane_table[i].plane_id != cursor_plane) { 2588 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 2589 break; 2590 } 2591 } 2592 2593 /* To check whether the new correct_cursor_plane is attach to current vp */ 2594 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 2595 printf("error: faild to find correct plane as cursor plane\n"); 2596 return -1; 2597 } 2598 2599 printf("vp%d adjust cursor plane from %d to %d\n", 2600 cstate->crtc_id, cursor_plane, correct_cursor_plane); 2601 2602 return correct_cursor_plane; 2603 } 2604 2605 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 2606 { 2607 struct crtc_state *cstate = &state->crtc_state; 2608 struct vop2 *vop2 = cstate->private; 2609 ofnode vp_node; 2610 struct device_node *port_parent_node = cstate->ports_node; 2611 static bool vop_fix_dts; 2612 const char *path; 2613 u32 plane_mask = 0; 2614 int vp_id = 0; 2615 int cursor_plane_id = -1; 2616 2617 if (vop_fix_dts) 2618 return 0; 2619 2620 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 2621 path = vp_node.np->full_name; 2622 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 2623 2624 if (cstate->crtc->assign_plane) 2625 continue; 2626 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 2627 cstate->crtc->vps[vp_id].cursor_plane); 2628 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 2629 vp_id, plane_mask, 2630 vop2->vp_plane_mask[vp_id].primary_plane_id, 2631 cursor_plane_id); 2632 2633 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 2634 plane_mask, 1); 2635 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 2636 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 2637 if (cursor_plane_id >= 0) 2638 do_fixup_by_path_u32(blob, path, "cursor-win-id", 2639 cursor_plane_id, 1); 2640 vp_id++; 2641 } 2642 2643 vop_fix_dts = true; 2644 2645 return 0; 2646 } 2647 2648 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 2649 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 2650 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 2651 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 2652 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 2653 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 2654 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 2655 }; 2656 2657 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 2658 { /* one display policy */ 2659 {/* main display */ 2660 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 2661 .attached_layers_nr = 6, 2662 .attached_layers = { 2663 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 2664 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 2665 }, 2666 }, 2667 {/* second display */}, 2668 {/* third display */}, 2669 {/* fourth display */}, 2670 }, 2671 2672 { /* two display policy */ 2673 {/* main display */ 2674 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 2675 .attached_layers_nr = 3, 2676 .attached_layers = { 2677 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 2678 }, 2679 }, 2680 2681 {/* second display */ 2682 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 2683 .attached_layers_nr = 3, 2684 .attached_layers = { 2685 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 2686 }, 2687 }, 2688 {/* third display */}, 2689 {/* fourth display */}, 2690 }, 2691 2692 { /* three display policy */ 2693 {/* main display */ 2694 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 2695 .attached_layers_nr = 3, 2696 .attached_layers = { 2697 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 2698 }, 2699 }, 2700 2701 {/* second display */ 2702 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 2703 .attached_layers_nr = 2, 2704 .attached_layers = { 2705 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 2706 }, 2707 }, 2708 2709 {/* third display */ 2710 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 2711 .attached_layers_nr = 1, 2712 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 2713 }, 2714 2715 {/* fourth display */}, 2716 }, 2717 2718 {/* reserved for four display policy */}, 2719 }; 2720 2721 static struct vop2_win_data rk3568_win_data[6] = { 2722 { 2723 .name = "Cluster0", 2724 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 2725 .type = CLUSTER_LAYER, 2726 .win_sel_port_offset = 0, 2727 .layer_sel_win_id = 0, 2728 .reg_offset = 0, 2729 }, 2730 2731 { 2732 .name = "Cluster1", 2733 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 2734 .type = CLUSTER_LAYER, 2735 .win_sel_port_offset = 1, 2736 .layer_sel_win_id = 1, 2737 .reg_offset = 0x200, 2738 }, 2739 2740 { 2741 .name = "Esmart0", 2742 .phys_id = ROCKCHIP_VOP2_ESMART0, 2743 .type = ESMART_LAYER, 2744 .win_sel_port_offset = 4, 2745 .layer_sel_win_id = 2, 2746 .reg_offset = 0, 2747 }, 2748 2749 { 2750 .name = "Esmart1", 2751 .phys_id = ROCKCHIP_VOP2_ESMART1, 2752 .type = ESMART_LAYER, 2753 .win_sel_port_offset = 5, 2754 .layer_sel_win_id = 6, 2755 .reg_offset = 0x200, 2756 }, 2757 2758 { 2759 .name = "Smart0", 2760 .phys_id = ROCKCHIP_VOP2_SMART0, 2761 .type = SMART_LAYER, 2762 .win_sel_port_offset = 6, 2763 .layer_sel_win_id = 3, 2764 .reg_offset = 0x400, 2765 }, 2766 2767 { 2768 .name = "Smart1", 2769 .phys_id = ROCKCHIP_VOP2_SMART1, 2770 .type = SMART_LAYER, 2771 .win_sel_port_offset = 7, 2772 .layer_sel_win_id = 7, 2773 .reg_offset = 0x600, 2774 }, 2775 }; 2776 2777 static struct vop2_vp_data rk3568_vp_data[3] = { 2778 { 2779 .feature = VOP_FEATURE_OUTPUT_10BIT, 2780 .pre_scan_max_dly = 42, 2781 .max_output = {4096, 2304}, 2782 }, 2783 { 2784 .feature = 0, 2785 .pre_scan_max_dly = 40, 2786 .max_output = {2048, 1536}, 2787 }, 2788 { 2789 .feature = 0, 2790 .pre_scan_max_dly = 40, 2791 .max_output = {1920, 1080}, 2792 }, 2793 }; 2794 2795 const struct vop2_data rk3568_vop = { 2796 .version = VOP_VERSION_RK3568, 2797 .nr_vps = 3, 2798 .vp_data = rk3568_vp_data, 2799 .win_data = rk3568_win_data, 2800 .plane_mask = rk356x_vp_plane_mask[0], 2801 .plane_table = rk356x_plane_table, 2802 .nr_layers = 6, 2803 .nr_mixers = 5, 2804 .nr_gammas = 1, 2805 }; 2806 2807 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 2808 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 2809 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 2810 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 2811 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 2812 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 2813 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 2814 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 2815 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 2816 }; 2817 2818 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 2819 { /* one display policy */ 2820 {/* main display */ 2821 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 2822 .attached_layers_nr = 8, 2823 .attached_layers = { 2824 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 2825 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 2826 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 2827 }, 2828 }, 2829 {/* second display */}, 2830 {/* third display */}, 2831 {/* fourth display */}, 2832 }, 2833 2834 { /* two display policy */ 2835 {/* main display */ 2836 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 2837 .attached_layers_nr = 4, 2838 .attached_layers = { 2839 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 2840 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 2841 }, 2842 }, 2843 2844 {/* second display */ 2845 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 2846 .attached_layers_nr = 4, 2847 .attached_layers = { 2848 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 2849 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 2850 }, 2851 }, 2852 {/* third display */}, 2853 {/* fourth display */}, 2854 }, 2855 2856 { /* three display policy */ 2857 {/* main display */ 2858 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 2859 .attached_layers_nr = 3, 2860 .attached_layers = { 2861 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 2862 }, 2863 }, 2864 2865 {/* second display */ 2866 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 2867 .attached_layers_nr = 3, 2868 .attached_layers = { 2869 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 2870 }, 2871 }, 2872 2873 {/* third display */ 2874 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 2875 .attached_layers_nr = 2, 2876 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 2877 }, 2878 2879 {/* fourth display */}, 2880 }, 2881 2882 { /* four display policy */ 2883 {/* main display */ 2884 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 2885 .attached_layers_nr = 2, 2886 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 2887 }, 2888 2889 {/* second display */ 2890 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER1, 2891 .attached_layers_nr = 2, 2892 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 2893 }, 2894 2895 {/* third display */ 2896 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 2897 .attached_layers_nr = 2, 2898 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 2899 }, 2900 2901 {/* fourth display */ 2902 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER3, 2903 .attached_layers_nr = 2, 2904 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 2905 }, 2906 }, 2907 2908 }; 2909 2910 static struct vop2_power_domain_data rk3588_cluster0_pd_data = { 2911 .pd_en_shift = RK3588_CLUSTER0_PD_EN_SHIFT, 2912 .pd_status_shift = RK3588_CLUSTER0_PD_STATUS_SHIFT, 2913 .pmu_status_shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI, 2914 .bisr_en_status_shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT, 2915 }; 2916 2917 static struct vop2_power_domain_data rk3588_cluster1_pd_data = { 2918 .is_parent_needed = true, 2919 .pd_en_shift = RK3588_CLUSTER1_PD_EN_SHIFT, 2920 .pd_status_shift = RK3588_CLUSTER1_PD_STATUS_SHIFT, 2921 .pmu_status_shift = RK3588_PD_CLUSTER1_PWR_STAT_SHIFI, 2922 .bisr_en_status_shift = RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT, 2923 .parent_phy_id = ROCKCHIP_VOP2_CLUSTER0, 2924 }; 2925 2926 static struct vop2_power_domain_data rk3588_cluster2_pd_data = { 2927 .is_parent_needed = true, 2928 .pd_en_shift = RK3588_CLUSTER2_PD_EN_SHIFT, 2929 .pd_status_shift = RK3588_CLUSTER2_PD_STATUS_SHIFT, 2930 .pmu_status_shift = RK3588_PD_CLUSTER2_PWR_STAT_SHIFI, 2931 .bisr_en_status_shift = RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT, 2932 .parent_phy_id = ROCKCHIP_VOP2_CLUSTER0, 2933 }; 2934 2935 static struct vop2_power_domain_data rk3588_cluster3_pd_data = { 2936 .is_parent_needed = true, 2937 .pd_en_shift = RK3588_CLUSTER3_PD_EN_SHIFT, 2938 .pd_status_shift = RK3588_CLUSTER3_PD_STATUS_SHIFT, 2939 .pmu_status_shift = RK3588_PD_CLUSTER3_PWR_STAT_SHIFI, 2940 .bisr_en_status_shift = RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT, 2941 .parent_phy_id = ROCKCHIP_VOP2_CLUSTER0, 2942 }; 2943 2944 static struct vop2_power_domain_data rk3588_esmart_pd_data = { 2945 .pd_en_shift = RK3588_ESMART_PD_EN_SHIFT, 2946 .pd_status_shift = RK3588_ESMART_PD_STATUS_SHIFT, 2947 .pmu_status_shift = RK3588_PD_ESMART_PWR_STAT_SHIFI, 2948 .bisr_en_status_shift = RK3588_PD_ESMART_REPAIR_EN_SHIFT, 2949 }; 2950 2951 static struct vop2_win_data rk3588_win_data[8] = { 2952 { 2953 .name = "Cluster0", 2954 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 2955 .type = CLUSTER_LAYER, 2956 .win_sel_port_offset = 0, 2957 .layer_sel_win_id = 0, 2958 .reg_offset = 0, 2959 .pd_data = &rk3588_cluster0_pd_data, 2960 }, 2961 2962 { 2963 .name = "Cluster1", 2964 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 2965 .type = CLUSTER_LAYER, 2966 .win_sel_port_offset = 1, 2967 .layer_sel_win_id = 1, 2968 .reg_offset = 0x200, 2969 .pd_data = &rk3588_cluster1_pd_data, 2970 }, 2971 2972 { 2973 .name = "Cluster2", 2974 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 2975 .type = CLUSTER_LAYER, 2976 .win_sel_port_offset = 2, 2977 .layer_sel_win_id = 4, 2978 .reg_offset = 0x400, 2979 .pd_data = &rk3588_cluster2_pd_data, 2980 }, 2981 2982 { 2983 .name = "Cluster3", 2984 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 2985 .type = CLUSTER_LAYER, 2986 .win_sel_port_offset = 3, 2987 .layer_sel_win_id = 5, 2988 .reg_offset = 0x600, 2989 .pd_data = &rk3588_cluster3_pd_data, 2990 }, 2991 2992 { 2993 .name = "Esmart0", 2994 .phys_id = ROCKCHIP_VOP2_ESMART0, 2995 .type = ESMART_LAYER, 2996 .win_sel_port_offset = 4, 2997 .layer_sel_win_id = 2, 2998 .reg_offset = 0, 2999 .pd_data = &rk3588_esmart_pd_data, 3000 }, 3001 3002 { 3003 .name = "Esmart1", 3004 .phys_id = ROCKCHIP_VOP2_ESMART1, 3005 .type = ESMART_LAYER, 3006 .win_sel_port_offset = 5, 3007 .layer_sel_win_id = 3, 3008 .reg_offset = 0x200, 3009 .pd_data = &rk3588_esmart_pd_data, 3010 }, 3011 3012 { 3013 .name = "Esmart2", 3014 .phys_id = ROCKCHIP_VOP2_ESMART2, 3015 .type = ESMART_LAYER, 3016 .win_sel_port_offset = 6, 3017 .layer_sel_win_id = 6, 3018 .reg_offset = 0x400, 3019 .pd_data = &rk3588_esmart_pd_data, 3020 }, 3021 3022 { 3023 .name = "Esmart3", 3024 .phys_id = ROCKCHIP_VOP2_ESMART3, 3025 .type = ESMART_LAYER, 3026 .win_sel_port_offset = 7, 3027 .layer_sel_win_id = 7, 3028 .reg_offset = 0x600, 3029 .pd_data = &rk3588_esmart_pd_data, 3030 }, 3031 }; 3032 3033 static struct vop2_vp_data rk3588_vp_data[4] = { 3034 { 3035 .feature = VOP_FEATURE_OUTPUT_10BIT, 3036 .pre_scan_max_dly = 42, 3037 .max_dclk = 600000, 3038 .max_output = {7680, 4320}, 3039 }, 3040 { 3041 .feature = VOP_FEATURE_OUTPUT_10BIT, 3042 .pre_scan_max_dly = 40, 3043 .max_dclk = 600000, 3044 .max_output = {4096, 2304}, 3045 }, 3046 { 3047 .feature = VOP_FEATURE_OUTPUT_10BIT, 3048 .pre_scan_max_dly = 52, 3049 .max_dclk = 600000, 3050 .max_output = {4096, 2304}, 3051 }, 3052 { 3053 .feature = 0, 3054 .pre_scan_max_dly = 52, 3055 .max_dclk = 200000, 3056 .max_output = {1920, 1080}, 3057 }, 3058 }; 3059 3060 const struct vop2_data rk3588_vop = { 3061 .version = VOP_VERSION_RK3588, 3062 .nr_vps = 4, 3063 .vp_data = rk3588_vp_data, 3064 .win_data = rk3588_win_data, 3065 .plane_mask = rk3588_vp_plane_mask[0], 3066 .plane_table = rk3588_plane_table, 3067 .nr_layers = 8, 3068 .nr_mixers = 7, 3069 .nr_gammas = 4, 3070 .nr_dscs = 2, 3071 }; 3072 3073 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 3074 .preinit = rockchip_vop2_preinit, 3075 .prepare = rockchip_vop2_prepare, 3076 .init = rockchip_vop2_init, 3077 .set_plane = rockchip_vop2_set_plane, 3078 .enable = rockchip_vop2_enable, 3079 .disable = rockchip_vop2_disable, 3080 .fixup_dts = rockchip_vop2_fixup_dts, 3081 }; 3082