1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <clk.h> 21 #include <asm/arch/clock.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 33 #include "rockchip_display.h" 34 #include "rockchip_crtc.h" 35 #include "rockchip_connector.h" 36 #include "rockchip_post_csc.h" 37 38 /* System registers definition */ 39 #define RK3568_REG_CFG_DONE 0x000 40 #define CFG_DONE_EN BIT(15) 41 42 #define RK3568_VERSION_INFO 0x004 43 #define EN_MASK 1 44 45 #define RK3568_AUTO_GATING_CTRL 0x008 46 47 #define RK3568_SYS_AXI_LUT_CTRL 0x024 48 #define LUT_DMA_EN_SHIFT 0 49 #define DSP_VS_T_SEL_SHIFT 16 50 51 #define RK3568_DSP_IF_EN 0x028 52 #define RGB_EN_SHIFT 0 53 #define RK3588_DP0_EN_SHIFT 0 54 #define RK3588_DP1_EN_SHIFT 1 55 #define RK3588_RGB_EN_SHIFT 8 56 #define HDMI0_EN_SHIFT 1 57 #define EDP0_EN_SHIFT 3 58 #define RK3588_EDP0_EN_SHIFT 2 59 #define RK3588_HDMI0_EN_SHIFT 3 60 #define MIPI0_EN_SHIFT 4 61 #define RK3588_EDP1_EN_SHIFT 4 62 #define RK3588_HDMI1_EN_SHIFT 5 63 #define RK3588_MIPI0_EN_SHIFT 6 64 #define MIPI1_EN_SHIFT 20 65 #define RK3588_MIPI1_EN_SHIFT 7 66 #define LVDS0_EN_SHIFT 5 67 #define LVDS1_EN_SHIFT 24 68 #define BT1120_EN_SHIFT 6 69 #define BT656_EN_SHIFT 7 70 #define IF_MUX_MASK 3 71 #define RGB_MUX_SHIFT 8 72 #define HDMI0_MUX_SHIFT 10 73 #define RK3588_DP0_MUX_SHIFT 12 74 #define RK3588_DP1_MUX_SHIFT 14 75 #define EDP0_MUX_SHIFT 14 76 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 77 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 78 #define MIPI0_MUX_SHIFT 16 79 #define RK3588_MIPI0_MUX_SHIFT 20 80 #define MIPI1_MUX_SHIFT 21 81 #define LVDS0_MUX_SHIFT 18 82 #define LVDS1_MUX_SHIFT 25 83 84 #define RK3568_DSP_IF_CTRL 0x02c 85 #define LVDS_DUAL_EN_SHIFT 0 86 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 87 #define LVDS_DUAL_SWAP_EN_SHIFT 2 88 #define BT656_UV_SWAP 4 89 #define BT656_YC_SWAP 5 90 #define BT656_DCLK_POL 6 91 #define RK3588_HDMI_DUAL_EN_SHIFT 8 92 #define RK3588_EDP_DUAL_EN_SHIFT 8 93 #define RK3588_DP_DUAL_EN_SHIFT 9 94 #define RK3568_MIPI_DUAL_EN_SHIFT 10 95 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 96 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 97 98 #define RK3568_DSP_IF_POL 0x030 99 #define IF_CTRL_REG_DONE_IMD_MASK 1 100 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 101 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 102 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 103 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 104 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 105 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 106 107 #define RK3562_MIPI_DCLK_POL_SHIFT 15 108 #define RK3562_MIPI_PIN_POL_SHIFT 12 109 #define RK3562_IF_PIN_POL_MASK 0x7 110 111 #define RK3588_DP0_PIN_POL_SHIFT 8 112 #define RK3588_DP1_PIN_POL_SHIFT 12 113 #define RK3588_IF_PIN_POL_MASK 0x7 114 115 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT 3 116 #define IF_CRTL_RGB_LVDS_PIN_POL_SHIFT 0 117 118 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 119 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 120 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 121 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 122 #define MIPI0_PIXCLK_DIV_SHIFT 24 123 #define MIPI1_PIXCLK_DIV_SHIFT 26 124 125 #define RK3568_SYS_OTP_WIN_EN 0x50 126 #define OTP_WIN_EN_SHIFT 0 127 #define RK3568_SYS_LUT_PORT_SEL 0x58 128 #define GAMMA_PORT_SEL_MASK 0x3 129 #define GAMMA_PORT_SEL_SHIFT 0 130 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 131 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 132 #define PORT_MERGE_EN_SHIFT 16 133 #define ESMART_LB_MODE_SEL_MASK 0x3 134 #define ESMART_LB_MODE_SEL_SHIFT 26 135 136 #define RK3568_SYS_PD_CTRL 0x034 137 #define RK3568_VP0_LINE_FLAG 0x70 138 #define RK3568_VP1_LINE_FLAG 0x74 139 #define RK3568_VP2_LINE_FLAG 0x78 140 #define RK3568_SYS0_INT_EN 0x80 141 #define RK3568_SYS0_INT_CLR 0x84 142 #define RK3568_SYS0_INT_STATUS 0x88 143 #define RK3568_SYS1_INT_EN 0x90 144 #define RK3568_SYS1_INT_CLR 0x94 145 #define RK3568_SYS1_INT_STATUS 0x98 146 #define RK3568_VP0_INT_EN 0xA0 147 #define RK3568_VP0_INT_CLR 0xA4 148 #define RK3568_VP0_INT_STATUS 0xA8 149 #define RK3568_VP1_INT_EN 0xB0 150 #define RK3568_VP1_INT_CLR 0xB4 151 #define RK3568_VP1_INT_STATUS 0xB8 152 #define RK3568_VP2_INT_EN 0xC0 153 #define RK3568_VP2_INT_CLR 0xC4 154 #define RK3568_VP2_INT_STATUS 0xC8 155 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 156 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 157 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 158 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 159 #define RK3588_DSC_8K_PD_EN_SHIFT 5 160 #define RK3588_DSC_4K_PD_EN_SHIFT 6 161 #define RK3588_ESMART_PD_EN_SHIFT 7 162 163 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 164 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 165 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 166 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 167 168 #define RK3568_SYS_STATUS0 0x60 169 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 170 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 171 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 172 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 173 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 174 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 175 #define RK3588_ESMART_PD_STATUS_SHIFT 15 176 177 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 178 #define LINE_FLAG_NUM_MASK 0x1fff 179 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 180 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 181 182 /* DSC CTRL registers definition */ 183 #define RK3588_DSC_8K_SYS_CTRL 0x200 184 #define DSC_PORT_SEL_MASK 0x3 185 #define DSC_PORT_SEL_SHIFT 0 186 #define DSC_MAN_MODE_MASK 0x1 187 #define DSC_MAN_MODE_SHIFT 2 188 #define DSC_INTERFACE_MODE_MASK 0x3 189 #define DSC_INTERFACE_MODE_SHIFT 4 190 #define DSC_PIXEL_NUM_MASK 0x3 191 #define DSC_PIXEL_NUM_SHIFT 6 192 #define DSC_PXL_CLK_DIV_MASK 0x1 193 #define DSC_PXL_CLK_DIV_SHIFT 8 194 #define DSC_CDS_CLK_DIV_MASK 0x3 195 #define DSC_CDS_CLK_DIV_SHIFT 12 196 #define DSC_TXP_CLK_DIV_MASK 0x3 197 #define DSC_TXP_CLK_DIV_SHIFT 14 198 #define DSC_INIT_DLY_MODE_MASK 0x1 199 #define DSC_INIT_DLY_MODE_SHIFT 16 200 #define DSC_SCAN_EN_SHIFT 17 201 #define DSC_HALT_EN_SHIFT 18 202 203 #define RK3588_DSC_8K_RST 0x204 204 #define RST_DEASSERT_MASK 0x1 205 #define RST_DEASSERT_SHIFT 0 206 207 #define RK3588_DSC_8K_CFG_DONE 0x208 208 #define DSC_CFG_DONE_SHIFT 0 209 210 #define RK3588_DSC_8K_INIT_DLY 0x20C 211 #define DSC_INIT_DLY_NUM_MASK 0xffff 212 #define DSC_INIT_DLY_NUM_SHIFT 0 213 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 214 215 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 216 #define DSC_HTOTAL_PW_MASK 0xffffffff 217 #define DSC_HTOTAL_PW_SHIFT 0 218 219 #define RK3588_DSC_8K_HACT_ST_END 0x214 220 #define DSC_HACT_ST_END_MASK 0xffffffff 221 #define DSC_HACT_ST_END_SHIFT 0 222 223 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 224 #define DSC_VTOTAL_PW_MASK 0xffffffff 225 #define DSC_VTOTAL_PW_SHIFT 0 226 227 #define RK3588_DSC_8K_VACT_ST_END 0x21C 228 #define DSC_VACT_ST_END_MASK 0xffffffff 229 #define DSC_VACT_ST_END_SHIFT 0 230 231 #define RK3588_DSC_8K_STATUS 0x220 232 233 /* Overlay registers definition */ 234 #define RK3528_OVL_SYS 0x500 235 #define RK3528_OVL_SYS_PORT_SEL_IMD 0x504 236 #define RK3528_OVL_SYS_GATING_EN_IMD 0x508 237 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 238 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 239 #define ESMART_DLY_NUM_MASK 0xff 240 #define ESMART_DLY_NUM_SHIFT 0 241 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 242 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 243 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 244 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 245 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 246 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 247 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 248 249 #define RK3528_OVL_PORT0_CTRL 0x600 250 #define RK3568_OVL_CTRL 0x600 251 #define OVL_MODE_SEL_MASK 0x1 252 #define OVL_MODE_SEL_SHIFT 0 253 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 254 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 255 #define RK3568_OVL_LAYER_SEL 0x604 256 #define LAYER_SEL_MASK 0xf 257 258 #define RK3568_OVL_PORT_SEL 0x608 259 #define PORT_MUX_MASK 0xf 260 #define PORT_MUX_SHIFT 0 261 #define LAYER_SEL_PORT_MASK 0x3 262 #define LAYER_SEL_PORT_SHIFT 16 263 264 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 265 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 266 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 267 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 268 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 269 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 270 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 271 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 272 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 273 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 274 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 275 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 276 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 277 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 278 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 279 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 280 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 281 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 282 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 283 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 284 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 285 #define RK3528_HDR_DST_COLOR_CTRL 0x664 286 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 287 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 288 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 289 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 290 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 291 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 292 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 293 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 294 #define BG_MIX_CTRL_MASK 0xff 295 #define BG_MIX_CTRL_SHIFT 24 296 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 297 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 298 #define RK3568_CLUSTER_DLY_NUM 0x6F0 299 #define RK3568_SMART_DLY_NUM 0x6F8 300 301 #define RK3528_OVL_PORT1_CTRL 0x700 302 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 303 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 304 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 305 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 306 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 307 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 308 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 309 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 310 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 311 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 312 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 313 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 314 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 315 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 316 317 /* Video Port registers definition */ 318 #define RK3568_VP0_DSP_CTRL 0xC00 319 #define OUT_MODE_MASK 0xf 320 #define OUT_MODE_SHIFT 0 321 #define DATA_SWAP_MASK 0x1f 322 #define DATA_SWAP_SHIFT 8 323 #define DSP_BG_SWAP 0x1 324 #define DSP_RB_SWAP 0x2 325 #define DSP_RG_SWAP 0x4 326 #define DSP_DELTA_SWAP 0x8 327 #define CORE_DCLK_DIV_EN_SHIFT 4 328 #define P2I_EN_SHIFT 5 329 #define DSP_FILED_POL 6 330 #define INTERLACE_EN_SHIFT 7 331 #define DSP_X_MIR_EN_SHIFT 13 332 #define POST_DSP_OUT_R2Y_SHIFT 15 333 #define PRE_DITHER_DOWN_EN_SHIFT 16 334 #define DITHER_DOWN_EN_SHIFT 17 335 #define DITHER_DOWN_MODE_SHIFT 20 336 #define GAMMA_UPDATE_EN_SHIFT 22 337 #define DSP_LUT_EN_SHIFT 28 338 339 #define STANDBY_EN_SHIFT 31 340 341 #define RK3568_VP0_MIPI_CTRL 0xC04 342 #define DCLK_DIV2_SHIFT 4 343 #define DCLK_DIV2_MASK 0x3 344 #define MIPI_DUAL_EN_SHIFT 20 345 #define MIPI_DUAL_SWAP_EN_SHIFT 21 346 #define EDPI_TE_EN 28 347 #define EDPI_WMS_HOLD_EN 30 348 #define EDPI_WMS_FS 31 349 350 351 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 352 353 #define RK3568_VP0_DCLK_SEL 0xC0C 354 355 #define RK3568_VP0_3D_LUT_CTRL 0xC10 356 #define VP0_3D_LUT_EN_SHIFT 0 357 #define VP0_3D_LUT_UPDATE_SHIFT 2 358 359 #define RK3588_VP0_CLK_CTRL 0xC0C 360 #define DCLK_CORE_DIV_SHIFT 0 361 #define DCLK_OUT_DIV_SHIFT 2 362 363 #define RK3568_VP0_3D_LUT_MST 0xC20 364 365 #define RK3568_VP0_DSP_BG 0xC2C 366 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 367 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 368 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 369 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 370 #define RK3568_VP0_POST_SCL_CTRL 0xC40 371 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 372 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 373 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 374 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 375 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 376 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 377 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 378 379 #define RK3568_VP0_BCSH_CTRL 0xC60 380 #define BCSH_CTRL_Y2R_SHIFT 0 381 #define BCSH_CTRL_Y2R_MASK 0x1 382 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 383 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 384 #define BCSH_CTRL_R2Y_SHIFT 4 385 #define BCSH_CTRL_R2Y_MASK 0x1 386 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 387 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 388 389 #define RK3568_VP0_BCSH_BCS 0xC64 390 #define BCSH_BRIGHTNESS_SHIFT 0 391 #define BCSH_BRIGHTNESS_MASK 0xFF 392 #define BCSH_CONTRAST_SHIFT 8 393 #define BCSH_CONTRAST_MASK 0x1FF 394 #define BCSH_SATURATION_SHIFT 20 395 #define BCSH_SATURATION_MASK 0x3FF 396 #define BCSH_OUT_MODE_SHIFT 30 397 #define BCSH_OUT_MODE_MASK 0x3 398 399 #define RK3568_VP0_BCSH_H 0xC68 400 #define BCSH_SIN_HUE_SHIFT 0 401 #define BCSH_SIN_HUE_MASK 0x1FF 402 #define BCSH_COS_HUE_SHIFT 16 403 #define BCSH_COS_HUE_MASK 0x1FF 404 405 #define RK3568_VP0_BCSH_COLOR 0xC6C 406 #define BCSH_EN_SHIFT 31 407 #define BCSH_EN_MASK 1 408 409 #define RK3528_VP0_ACM_CTRL 0xCD0 410 #define POST_CSC_COE00_MASK 0xFFFF 411 #define POST_CSC_COE00_SHIFT 16 412 #define POST_R2Y_MODE_MASK 0x7 413 #define POST_R2Y_MODE_SHIFT 8 414 #define POST_CSC_MODE_MASK 0x7 415 #define POST_CSC_MODE_SHIFT 3 416 #define POST_R2Y_EN_MASK 0x1 417 #define POST_R2Y_EN_SHIFT 2 418 #define POST_CSC_EN_MASK 0x1 419 #define POST_CSC_EN_SHIFT 1 420 #define POST_ACM_BYPASS_EN_MASK 0x1 421 #define POST_ACM_BYPASS_EN_SHIFT 0 422 #define RK3528_VP0_CSC_COE01_02 0xCD4 423 #define RK3528_VP0_CSC_COE10_11 0xCD8 424 #define RK3528_VP0_CSC_COE12_20 0xCDC 425 #define RK3528_VP0_CSC_COE21_22 0xCE0 426 #define RK3528_VP0_CSC_OFFSET0 0xCE4 427 #define RK3528_VP0_CSC_OFFSET1 0xCE8 428 #define RK3528_VP0_CSC_OFFSET2 0xCEC 429 430 #define RK3568_VP1_DSP_CTRL 0xD00 431 #define RK3568_VP1_MIPI_CTRL 0xD04 432 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 433 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 434 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 435 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 436 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 437 #define RK3568_VP1_POST_SCL_CTRL 0xD40 438 #define RK3568_VP1_DSP_HACT_INFO 0xD34 439 #define RK3568_VP1_DSP_VACT_INFO 0xD38 440 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 441 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 442 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 443 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 444 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 445 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 446 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 447 448 #define RK3568_VP2_DSP_CTRL 0xE00 449 #define RK3568_VP2_MIPI_CTRL 0xE04 450 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 451 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 452 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 453 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 454 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 455 #define RK3568_VP2_POST_SCL_CTRL 0xE40 456 #define RK3568_VP2_DSP_HACT_INFO 0xE34 457 #define RK3568_VP2_DSP_VACT_INFO 0xE38 458 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 459 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 460 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 461 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 462 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 463 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 464 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 465 466 /* Cluster0 register definition */ 467 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 468 #define CLUSTER_YUV2RGB_EN_SHIFT 8 469 #define CLUSTER_RGB2YUV_EN_SHIFT 9 470 #define CLUSTER_CSC_MODE_SHIFT 10 471 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 472 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 473 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 474 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 475 #define AVG2_MASK 0x1 476 #define CLUSTER_AVG2_SHIFT 18 477 #define AVG4_MASK 0x1 478 #define CLUSTER_AVG4_SHIFT 19 479 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 480 #define CLUSTER_XGT_EN_SHIFT 24 481 #define XGT_MODE_MASK 0x3 482 #define CLUSTER_XGT_MODE_SHIFT 25 483 #define CLUSTER_XAVG_EN_SHIFT 27 484 #define CLUSTER_YRGB_GT2_SHIFT 28 485 #define CLUSTER_YRGB_GT4_SHIFT 29 486 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 487 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 488 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 489 #define CLUSTER_AXI_UV_ID_MASK 0x1f 490 #define CLUSTER_AXI_UV_ID_SHIFT 5 491 492 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 493 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 494 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 495 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 496 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 497 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 498 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 499 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 500 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 501 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 502 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 503 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 504 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 505 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 506 507 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 508 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 509 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 510 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 511 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 512 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 513 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 514 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 515 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 516 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 517 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 518 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 519 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 520 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 521 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 522 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 523 524 #define RK3568_CLUSTER0_CTRL 0x1100 525 #define CLUSTER_EN_SHIFT 0 526 #define CLUSTER_AXI_ID_MASK 0x1 527 #define CLUSTER_AXI_ID_SHIFT 13 528 529 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 530 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 531 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 532 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 533 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 534 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 535 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 536 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 537 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 538 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 539 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 540 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 541 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 542 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 543 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 544 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 545 546 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 547 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 548 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 549 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 550 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 551 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 552 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 553 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 554 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 555 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 556 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 557 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 558 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 559 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 560 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 561 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 562 563 #define RK3568_CLUSTER1_CTRL 0x1300 564 565 /* Esmart register definition */ 566 #define RK3568_ESMART0_CTRL0 0x1800 567 #define RGB2YUV_EN_SHIFT 1 568 #define CSC_MODE_SHIFT 2 569 #define CSC_MODE_MASK 0x3 570 #define ESMART_LB_SELECT_SHIFT 12 571 #define ESMART_LB_SELECT_MASK 0x3 572 573 #define RK3568_ESMART0_CTRL1 0x1804 574 #define ESMART_AXI_YRGB_ID_MASK 0x1f 575 #define ESMART_AXI_YRGB_ID_SHIFT 4 576 #define ESMART_AXI_UV_ID_MASK 0x1f 577 #define ESMART_AXI_UV_ID_SHIFT 12 578 #define YMIRROR_EN_SHIFT 31 579 580 #define RK3568_ESMART0_AXI_CTRL 0x1808 581 #define ESMART_AXI_ID_MASK 0x1 582 #define ESMART_AXI_ID_SHIFT 1 583 584 #define RK3568_ESMART0_REGION0_CTRL 0x1810 585 #define WIN_EN_SHIFT 0 586 #define WIN_FORMAT_MASK 0x1f 587 #define WIN_FORMAT_SHIFT 1 588 #define REGION0_RB_SWAP_SHIFT 14 589 #define ESMART_XAVG_EN_SHIFT 20 590 #define ESMART_XGT_EN_SHIFT 21 591 #define ESMART_XGT_MODE_SHIFT 22 592 593 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 594 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 595 #define RK3568_ESMART0_REGION0_VIR 0x181C 596 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 597 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 598 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 599 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 600 #define YRGB_XSCL_MODE_MASK 0x3 601 #define YRGB_XSCL_MODE_SHIFT 0 602 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 603 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 604 #define YRGB_YSCL_MODE_MASK 0x3 605 #define YRGB_YSCL_MODE_SHIFT 4 606 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 607 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 608 609 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 610 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 611 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 612 #define RK3568_ESMART0_REGION1_CTRL 0x1840 613 #define YRGB_GT2_MASK 0x1 614 #define YRGB_GT2_SHIFT 8 615 #define YRGB_GT4_MASK 0x1 616 #define YRGB_GT4_SHIFT 9 617 618 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 619 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 620 #define RK3568_ESMART0_REGION1_VIR 0x184C 621 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 622 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 623 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 624 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 625 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 626 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 627 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 628 #define RK3568_ESMART0_REGION2_CTRL 0x1870 629 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 630 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 631 #define RK3568_ESMART0_REGION2_VIR 0x187C 632 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 633 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 634 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 635 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 636 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 637 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 638 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 639 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 640 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 641 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 642 #define RK3568_ESMART0_REGION3_VIR 0x18AC 643 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 644 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 645 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 646 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 647 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 648 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 649 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 650 651 #define RK3568_ESMART1_CTRL0 0x1A00 652 #define RK3568_ESMART1_CTRL1 0x1A04 653 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 654 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 655 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 656 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 657 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 658 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 659 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 660 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 661 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 662 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 663 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 664 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 665 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 666 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 667 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 668 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 669 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 670 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 671 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 672 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 673 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 674 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 675 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 676 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 677 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 678 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 679 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 680 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 681 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 682 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 683 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 684 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 685 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 686 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 687 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 688 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 689 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 690 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 691 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 692 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 693 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 694 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 695 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 696 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 697 698 #define RK3568_SMART0_CTRL0 0x1C00 699 #define RK3568_SMART0_CTRL1 0x1C04 700 #define RK3568_SMART0_REGION0_CTRL 0x1C10 701 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 702 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 703 #define RK3568_SMART0_REGION0_VIR 0x1C1C 704 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 705 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 706 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 707 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 708 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 709 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 710 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 711 #define RK3568_SMART0_REGION1_CTRL 0x1C40 712 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 713 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 714 #define RK3568_SMART0_REGION1_VIR 0x1C4C 715 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 716 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 717 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 718 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 719 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 720 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 721 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 722 #define RK3568_SMART0_REGION2_CTRL 0x1C70 723 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 724 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 725 #define RK3568_SMART0_REGION2_VIR 0x1C7C 726 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 727 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 728 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 729 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 730 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 731 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 732 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 733 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 734 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 735 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 736 #define RK3568_SMART0_REGION3_VIR 0x1CAC 737 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 738 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 739 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 740 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 741 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 742 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 743 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 744 745 #define RK3568_SMART1_CTRL0 0x1E00 746 #define RK3568_SMART1_CTRL1 0x1E04 747 #define RK3568_SMART1_REGION0_CTRL 0x1E10 748 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 749 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 750 #define RK3568_SMART1_REGION0_VIR 0x1E1C 751 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 752 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 753 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 754 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 755 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 756 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 757 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 758 #define RK3568_SMART1_REGION1_CTRL 0x1E40 759 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 760 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 761 #define RK3568_SMART1_REGION1_VIR 0x1E4C 762 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 763 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 764 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 765 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 766 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 767 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 768 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 769 #define RK3568_SMART1_REGION2_CTRL 0x1E70 770 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 771 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 772 #define RK3568_SMART1_REGION2_VIR 0x1E7C 773 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 774 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 775 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 776 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 777 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 778 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 779 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 780 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 781 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 782 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 783 #define RK3568_SMART1_REGION3_VIR 0x1EAC 784 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 785 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 786 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 787 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 788 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 789 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 790 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 791 792 /* DSC 8K/4K register definition */ 793 #define RK3588_DSC_8K_PPS0_3 0x4000 794 #define RK3588_DSC_8K_CTRL0 0x40A0 795 #define DSC_EN_SHIFT 0 796 #define DSC_RBIT_SHIFT 2 797 #define DSC_RBYT_SHIFT 3 798 #define DSC_FLAL_SHIFT 4 799 #define DSC_MER_SHIFT 5 800 #define DSC_EPB_SHIFT 6 801 #define DSC_EPL_SHIFT 7 802 #define DSC_NSLC_MASK 0x7 803 #define DSC_NSLC_SHIFT 16 804 #define DSC_SBO_SHIFT 28 805 #define DSC_IFEP_SHIFT 29 806 #define DSC_PPS_UPD_SHIFT 31 807 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 808 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 809 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 810 811 #define RK3588_DSC_8K_CTRL1 0x40A4 812 #define RK3588_DSC_8K_STS0 0x40A8 813 #define RK3588_DSC_8K_ERS 0x40C4 814 815 #define RK3588_DSC_4K_PPS0_3 0x4100 816 #define RK3588_DSC_4K_CTRL0 0x41A0 817 #define RK3588_DSC_4K_CTRL1 0x41A4 818 #define RK3588_DSC_4K_STS0 0x41A8 819 #define RK3588_DSC_4K_ERS 0x41C4 820 821 /* RK3528 ACM register definition */ 822 #define RK3528_ACM_CTRL 0x6400 823 #define RK3528_ACM_DELTA_RANGE 0x6404 824 #define RK3528_ACM_FETCH_START 0x6408 825 #define RK3528_ACM_FETCH_DONE 0x6420 826 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 827 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 828 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 829 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 830 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 831 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 832 833 #define RK3568_MAX_REG 0x1ED0 834 835 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 836 #define RK3568_GRF_VO_CON1 0x0364 837 #define GRF_BT656_CLK_INV_SHIFT 1 838 #define GRF_BT1120_CLK_INV_SHIFT 2 839 #define GRF_RGB_DCLK_INV_SHIFT 3 840 841 #define RK3588_GRF_VOP_CON2 0x0008 842 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 843 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 844 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 845 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 846 847 #define RK3588_GRF_VO1_CON0 0x0000 848 #define HDMI_SYNC_POL_MASK 0x3 849 #define HDMI0_SYNC_POL_SHIFT 5 850 #define HDMI1_SYNC_POL_SHIFT 7 851 852 #define RK3588_PMU_BISR_CON3 0x20C 853 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 854 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 855 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 856 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 857 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 858 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 859 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 860 861 #define RK3588_PMU_BISR_STATUS5 0x294 862 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 863 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 864 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 865 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 866 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 867 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 868 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 869 870 #define VOP2_LAYER_MAX 8 871 872 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 873 874 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 875 876 /* KHz */ 877 #define VOP2_MAX_DCLK_RATE 600000 878 879 /* 880 * vop2 dsc id 881 */ 882 #define ROCKCHIP_VOP2_DSC_8K 0 883 #define ROCKCHIP_VOP2_DSC_4K 1 884 885 /* 886 * vop2 internal power domain id, 887 * should be all none zero, 0 will be 888 * treat as invalid; 889 */ 890 #define VOP2_PD_CLUSTER0 BIT(0) 891 #define VOP2_PD_CLUSTER1 BIT(1) 892 #define VOP2_PD_CLUSTER2 BIT(2) 893 #define VOP2_PD_CLUSTER3 BIT(3) 894 #define VOP2_PD_DSC_8K BIT(5) 895 #define VOP2_PD_DSC_4K BIT(6) 896 #define VOP2_PD_ESMART BIT(7) 897 898 #define VOP2_PLANE_NO_SCALING BIT(16) 899 900 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 901 #define VOP_FEATURE_AFBDC BIT(1) 902 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 903 #define VOP_FEATURE_HDR10 BIT(3) 904 #define VOP_FEATURE_NEXT_HDR BIT(4) 905 /* a feature to splice two windows and two vps to support resolution > 4096 */ 906 #define VOP_FEATURE_SPLICE BIT(5) 907 #define VOP_FEATURE_OVERSCAN BIT(6) 908 #define VOP_FEATURE_VIVID_HDR BIT(7) 909 #define VOP_FEATURE_POST_ACM BIT(8) 910 #define VOP_FEATURE_POST_CSC BIT(9) 911 912 #define WIN_FEATURE_HDR2SDR BIT(0) 913 #define WIN_FEATURE_SDR2HDR BIT(1) 914 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 915 #define WIN_FEATURE_AFBDC BIT(3) 916 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 917 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 918 /* a mirror win can only get fb address 919 * from source win: 920 * Cluster1---->Cluster0 921 * Esmart1 ---->Esmart0 922 * Smart1 ---->Smart0 923 * This is a feather on rk3566 924 */ 925 #define WIN_FEATURE_MIRROR BIT(6) 926 #define WIN_FEATURE_MULTI_AREA BIT(7) 927 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 928 929 #define V4L2_COLORSPACE_BT709F 0xfe 930 #define V4L2_COLORSPACE_BT2020F 0xff 931 932 enum vop_csc_format { 933 CSC_BT601L, 934 CSC_BT709L, 935 CSC_BT601F, 936 CSC_BT2020, 937 CSC_BT709L_13BIT, 938 CSC_BT709F_13BIT, 939 CSC_BT2020L_13BIT, 940 CSC_BT2020F_13BIT, 941 }; 942 943 enum vop_csc_bit_depth { 944 CSC_10BIT_DEPTH, 945 CSC_13BIT_DEPTH, 946 }; 947 948 enum vop2_pol { 949 HSYNC_POSITIVE = 0, 950 VSYNC_POSITIVE = 1, 951 DEN_NEGATIVE = 2, 952 DCLK_INVERT = 3 953 }; 954 955 enum vop2_bcsh_out_mode { 956 BCSH_OUT_MODE_BLACK, 957 BCSH_OUT_MODE_BLUE, 958 BCSH_OUT_MODE_COLOR_BAR, 959 BCSH_OUT_MODE_NORMAL_VIDEO, 960 }; 961 962 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 963 { \ 964 .offset = off, \ 965 .mask = _mask, \ 966 .shift = _shift, \ 967 .write_mask = _write_mask, \ 968 } 969 970 #define VOP_REG(off, _mask, _shift) \ 971 _VOP_REG(off, _mask, _shift, false) 972 enum dither_down_mode { 973 RGB888_TO_RGB565 = 0x0, 974 RGB888_TO_RGB666 = 0x1 975 }; 976 977 enum vop2_video_ports_id { 978 VOP2_VP0, 979 VOP2_VP1, 980 VOP2_VP2, 981 VOP2_VP3, 982 VOP2_VP_MAX, 983 }; 984 985 enum vop2_layer_type { 986 CLUSTER_LAYER = 0, 987 ESMART_LAYER = 1, 988 SMART_LAYER = 2, 989 }; 990 991 /* This define must same with kernel win phy id */ 992 enum vop2_layer_phy_id { 993 ROCKCHIP_VOP2_CLUSTER0 = 0, 994 ROCKCHIP_VOP2_CLUSTER1, 995 ROCKCHIP_VOP2_ESMART0, 996 ROCKCHIP_VOP2_ESMART1, 997 ROCKCHIP_VOP2_SMART0, 998 ROCKCHIP_VOP2_SMART1, 999 ROCKCHIP_VOP2_CLUSTER2, 1000 ROCKCHIP_VOP2_CLUSTER3, 1001 ROCKCHIP_VOP2_ESMART2, 1002 ROCKCHIP_VOP2_ESMART3, 1003 ROCKCHIP_VOP2_LAYER_MAX, 1004 }; 1005 1006 enum vop2_scale_up_mode { 1007 VOP2_SCALE_UP_NRST_NBOR, 1008 VOP2_SCALE_UP_BIL, 1009 VOP2_SCALE_UP_BIC, 1010 }; 1011 1012 enum vop2_scale_down_mode { 1013 VOP2_SCALE_DOWN_NRST_NBOR, 1014 VOP2_SCALE_DOWN_BIL, 1015 VOP2_SCALE_DOWN_AVG, 1016 }; 1017 1018 enum scale_mode { 1019 SCALE_NONE = 0x0, 1020 SCALE_UP = 0x1, 1021 SCALE_DOWN = 0x2 1022 }; 1023 1024 enum vop_dsc_interface_mode { 1025 VOP_DSC_IF_DISABLE = 0, 1026 VOP_DSC_IF_HDMI = 1, 1027 VOP_DSC_IF_MIPI_DS_MODE = 2, 1028 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1029 }; 1030 1031 enum vop3_pre_scale_down_mode { 1032 VOP3_PRE_SCALE_UNSPPORT, 1033 VOP3_PRE_SCALE_DOWN_GT, 1034 VOP3_PRE_SCALE_DOWN_AVG, 1035 }; 1036 1037 enum vop3_esmart_lb_mode { 1038 VOP3_ESMART_8K_MODE, 1039 VOP3_ESMART_4K_4K_MODE, 1040 VOP3_ESMART_4K_2K_2K_MODE, 1041 VOP3_ESMART_2K_2K_2K_2K_MODE, 1042 }; 1043 1044 struct vop2_layer { 1045 u8 id; 1046 /** 1047 * @win_phys_id: window id of the layer selected. 1048 * Every layer must make sure to select different 1049 * windows of others. 1050 */ 1051 u8 win_phys_id; 1052 }; 1053 1054 struct vop2_power_domain_data { 1055 u8 id; 1056 u8 parent_id; 1057 /* 1058 * @module_id_mask: module id of which module this power domain is belongs to. 1059 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1060 */ 1061 u32 module_id_mask; 1062 }; 1063 1064 struct vop2_win_data { 1065 char *name; 1066 u8 phys_id; 1067 enum vop2_layer_type type; 1068 u8 win_sel_port_offset; 1069 u8 layer_sel_win_id[VOP2_VP_MAX]; 1070 u8 axi_id; 1071 u8 axi_uv_id; 1072 u8 axi_yrgb_id; 1073 u8 splice_win_id; 1074 u8 pd_id; 1075 u8 hsu_filter_mode; 1076 u8 hsd_filter_mode; 1077 u8 vsu_filter_mode; 1078 u8 vsd_filter_mode; 1079 u8 hsd_pre_filter_mode; 1080 u8 vsd_pre_filter_mode; 1081 u8 scale_engine_num; 1082 u32 reg_offset; 1083 u32 max_upscale_factor; 1084 u32 max_downscale_factor; 1085 bool splice_mode_right; 1086 }; 1087 1088 struct vop2_vp_data { 1089 u32 feature; 1090 u8 pre_scan_max_dly; 1091 u8 layer_mix_dly; 1092 u8 hdr_mix_dly; 1093 u8 win_dly; 1094 u8 splice_vp_id; 1095 struct vop_rect max_output; 1096 u32 max_dclk; 1097 }; 1098 1099 struct vop2_plane_table { 1100 enum vop2_layer_phy_id plane_id; 1101 enum vop2_layer_type plane_type; 1102 }; 1103 1104 struct vop2_vp_plane_mask { 1105 u8 primary_plane_id; /* use this win to show logo */ 1106 u8 attached_layers_nr; /* number layers attach to this vp */ 1107 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1108 u32 plane_mask; 1109 int cursor_plane_id; 1110 }; 1111 1112 struct vop2_dsc_data { 1113 u8 id; 1114 u8 pd_id; 1115 u8 max_slice_num; 1116 u8 max_linebuf_depth; /* used to generate the bitstream */ 1117 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1118 const char *dsc_txp_clk_src_name; 1119 const char *dsc_txp_clk_name; 1120 const char *dsc_pxl_clk_name; 1121 const char *dsc_cds_clk_name; 1122 }; 1123 1124 struct dsc_error_info { 1125 u32 dsc_error_val; 1126 char dsc_error_info[50]; 1127 }; 1128 1129 struct vop2_data { 1130 u32 version; 1131 u32 esmart_lb_mode; 1132 struct vop2_vp_data *vp_data; 1133 struct vop2_win_data *win_data; 1134 struct vop2_vp_plane_mask *plane_mask; 1135 struct vop2_plane_table *plane_table; 1136 struct vop2_power_domain_data *pd; 1137 struct vop2_dsc_data *dsc; 1138 struct dsc_error_info *dsc_error_ecw; 1139 struct dsc_error_info *dsc_error_buffer_flow; 1140 u8 *vp_primary_plane_order; 1141 u8 nr_vps; 1142 u8 nr_layers; 1143 u8 nr_mixers; 1144 u8 nr_gammas; 1145 u8 nr_pd; 1146 u8 nr_dscs; 1147 u8 nr_dsc_ecw; 1148 u8 nr_dsc_buffer_flow; 1149 u32 reg_len; 1150 }; 1151 1152 struct vop2 { 1153 u32 *regsbak; 1154 void *regs; 1155 void *grf; 1156 void *vop_grf; 1157 void *vo1_grf; 1158 void *sys_pmu; 1159 u32 reg_len; 1160 u32 version; 1161 u32 esmart_lb_mode; 1162 bool global_init; 1163 const struct vop2_data *data; 1164 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1165 }; 1166 1167 static struct vop2 *rockchip_vop2; 1168 1169 static inline bool is_vop3(struct vop2 *vop2) 1170 { 1171 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1172 return false; 1173 else 1174 return true; 1175 } 1176 1177 /* 1178 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1179 * avg_sd_factor: 1180 * bli_su_factor: 1181 * bic_su_factor: 1182 * = (src - 1) / (dst - 1) << 16; 1183 * 1184 * ygt2 enable: dst get one line from two line of the src 1185 * ygt4 enable: dst get one line from four line of the src. 1186 * 1187 */ 1188 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1189 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1190 1191 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1192 (fac * (dst - 1) >> 12 < (src - 1)) 1193 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1194 (fac * (dst - 1) >> 16 < (src - 1)) 1195 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1196 (fac * (dst - 1) >> 16 < (src - 1)) 1197 1198 static uint16_t vop2_scale_factor(enum scale_mode mode, 1199 int32_t filter_mode, 1200 uint32_t src, uint32_t dst) 1201 { 1202 uint32_t fac = 0; 1203 int i = 0; 1204 1205 if (mode == SCALE_NONE) 1206 return 0; 1207 1208 /* 1209 * A workaround to avoid zero div. 1210 */ 1211 if ((dst == 1) || (src == 1)) { 1212 dst = dst + 1; 1213 src = src + 1; 1214 } 1215 1216 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1217 fac = VOP2_BILI_SCL_DN(src, dst); 1218 for (i = 0; i < 100; i++) { 1219 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1220 break; 1221 fac -= 1; 1222 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1223 } 1224 } else { 1225 fac = VOP2_COMMON_SCL(src, dst); 1226 for (i = 0; i < 100; i++) { 1227 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1228 break; 1229 fac -= 1; 1230 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1231 } 1232 } 1233 1234 return fac; 1235 } 1236 1237 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1238 { 1239 if (is_hor) 1240 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1241 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1242 } 1243 1244 static uint16_t vop3_scale_factor(enum scale_mode mode, 1245 uint32_t src, uint32_t dst, bool is_hor) 1246 { 1247 uint32_t fac = 0; 1248 int i = 0; 1249 1250 if (mode == SCALE_NONE) 1251 return 0; 1252 1253 /* 1254 * A workaround to avoid zero div. 1255 */ 1256 if ((dst == 1) || (src == 1)) { 1257 dst = dst + 1; 1258 src = src + 1; 1259 } 1260 1261 if (mode == SCALE_DOWN) { 1262 fac = VOP2_BILI_SCL_DN(src, dst); 1263 for (i = 0; i < 100; i++) { 1264 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1265 break; 1266 fac -= 1; 1267 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1268 } 1269 } else { 1270 fac = VOP2_COMMON_SCL(src, dst); 1271 for (i = 0; i < 100; i++) { 1272 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1273 break; 1274 fac -= 1; 1275 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1276 } 1277 } 1278 1279 return fac; 1280 } 1281 1282 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1283 { 1284 if (src < dst) 1285 return SCALE_UP; 1286 else if (src > dst) 1287 return SCALE_DOWN; 1288 1289 return SCALE_NONE; 1290 } 1291 1292 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1293 { 1294 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1295 } 1296 1297 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1298 { 1299 int i = 0; 1300 1301 for (i = 0; i < vop2->data->nr_layers; i++) { 1302 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1303 return vop2->data->vp_primary_plane_order[i]; 1304 } 1305 1306 return vop2->data->vp_primary_plane_order[0]; 1307 } 1308 1309 static inline u16 scl_cal_scale(int src, int dst, int shift) 1310 { 1311 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1312 } 1313 1314 static inline u16 scl_cal_scale2(int src, int dst) 1315 { 1316 return ((src - 1) << 12) / (dst - 1); 1317 } 1318 1319 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1320 { 1321 writel(v, vop2->regs + offset); 1322 vop2->regsbak[offset >> 2] = v; 1323 } 1324 1325 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1326 { 1327 return readl(vop2->regs + offset); 1328 } 1329 1330 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1331 u32 mask, u32 shift, u32 v, 1332 bool write_mask) 1333 { 1334 if (!mask) 1335 return; 1336 1337 if (write_mask) { 1338 v = ((v & mask) << shift) | (mask << (shift + 16)); 1339 } else { 1340 u32 cached_val = vop2->regsbak[offset >> 2]; 1341 1342 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1343 vop2->regsbak[offset >> 2] = v; 1344 } 1345 1346 writel(v, vop2->regs + offset); 1347 } 1348 1349 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1350 u32 mask, u32 shift, u32 v) 1351 { 1352 u32 val = 0; 1353 1354 val = (v << shift) | (mask << (shift + 16)); 1355 writel(val, grf_base + offset); 1356 } 1357 1358 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1359 u32 mask, u32 shift) 1360 { 1361 return (readl(grf_base + offset) >> shift) & mask; 1362 } 1363 1364 static char* get_output_if_name(u32 output_if, char *name) 1365 { 1366 if (output_if & VOP_OUTPUT_IF_RGB) 1367 strcat(name, " RGB"); 1368 if (output_if & VOP_OUTPUT_IF_BT1120) 1369 strcat(name, " BT1120"); 1370 if (output_if & VOP_OUTPUT_IF_BT656) 1371 strcat(name, " BT656"); 1372 if (output_if & VOP_OUTPUT_IF_LVDS0) 1373 strcat(name, " LVDS0"); 1374 if (output_if & VOP_OUTPUT_IF_LVDS1) 1375 strcat(name, " LVDS1"); 1376 if (output_if & VOP_OUTPUT_IF_MIPI0) 1377 strcat(name, " MIPI0"); 1378 if (output_if & VOP_OUTPUT_IF_MIPI1) 1379 strcat(name, " MIPI1"); 1380 if (output_if & VOP_OUTPUT_IF_eDP0) 1381 strcat(name, " eDP0"); 1382 if (output_if & VOP_OUTPUT_IF_eDP1) 1383 strcat(name, " eDP1"); 1384 if (output_if & VOP_OUTPUT_IF_DP0) 1385 strcat(name, " DP0"); 1386 if (output_if & VOP_OUTPUT_IF_DP1) 1387 strcat(name, " DP1"); 1388 if (output_if & VOP_OUTPUT_IF_HDMI0) 1389 strcat(name, " HDMI0"); 1390 if (output_if & VOP_OUTPUT_IF_HDMI1) 1391 strcat(name, " HDMI1"); 1392 1393 return name; 1394 } 1395 1396 static char *get_plane_name(int plane_id, char *name) 1397 { 1398 switch (plane_id) { 1399 case ROCKCHIP_VOP2_CLUSTER0: 1400 strcat(name, "Cluster0"); 1401 break; 1402 case ROCKCHIP_VOP2_CLUSTER1: 1403 strcat(name, "Cluster1"); 1404 break; 1405 case ROCKCHIP_VOP2_ESMART0: 1406 strcat(name, "Esmart0"); 1407 break; 1408 case ROCKCHIP_VOP2_ESMART1: 1409 strcat(name, "Esmart1"); 1410 break; 1411 case ROCKCHIP_VOP2_SMART0: 1412 strcat(name, "Smart0"); 1413 break; 1414 case ROCKCHIP_VOP2_SMART1: 1415 strcat(name, "Smart1"); 1416 break; 1417 case ROCKCHIP_VOP2_CLUSTER2: 1418 strcat(name, "Cluster2"); 1419 break; 1420 case ROCKCHIP_VOP2_CLUSTER3: 1421 strcat(name, "Cluster3"); 1422 break; 1423 case ROCKCHIP_VOP2_ESMART2: 1424 strcat(name, "Esmart2"); 1425 break; 1426 case ROCKCHIP_VOP2_ESMART3: 1427 strcat(name, "Esmart3"); 1428 break; 1429 } 1430 1431 return name; 1432 } 1433 1434 static bool is_yuv_output(u32 bus_format) 1435 { 1436 switch (bus_format) { 1437 case MEDIA_BUS_FMT_YUV8_1X24: 1438 case MEDIA_BUS_FMT_YUV10_1X30: 1439 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1440 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1441 case MEDIA_BUS_FMT_YUYV8_2X8: 1442 case MEDIA_BUS_FMT_YVYU8_2X8: 1443 case MEDIA_BUS_FMT_UYVY8_2X8: 1444 case MEDIA_BUS_FMT_VYUY8_2X8: 1445 case MEDIA_BUS_FMT_YUYV8_1X16: 1446 case MEDIA_BUS_FMT_YVYU8_1X16: 1447 case MEDIA_BUS_FMT_UYVY8_1X16: 1448 case MEDIA_BUS_FMT_VYUY8_1X16: 1449 return true; 1450 default: 1451 return false; 1452 } 1453 } 1454 1455 static int vop2_convert_csc_mode(int csc_mode, int bit_depth) 1456 { 1457 switch (csc_mode) { 1458 case V4L2_COLORSPACE_SMPTE170M: 1459 case V4L2_COLORSPACE_470_SYSTEM_M: 1460 case V4L2_COLORSPACE_470_SYSTEM_BG: 1461 return CSC_BT601L; 1462 case V4L2_COLORSPACE_REC709: 1463 case V4L2_COLORSPACE_SMPTE240M: 1464 case V4L2_COLORSPACE_DEFAULT: 1465 if (bit_depth == CSC_13BIT_DEPTH) 1466 return CSC_BT709L_13BIT; 1467 else 1468 return CSC_BT709L; 1469 case V4L2_COLORSPACE_JPEG: 1470 return CSC_BT601F; 1471 case V4L2_COLORSPACE_BT2020: 1472 if (bit_depth == CSC_13BIT_DEPTH) 1473 return CSC_BT2020L_13BIT; 1474 else 1475 return CSC_BT2020; 1476 case V4L2_COLORSPACE_BT709F: 1477 if (bit_depth == CSC_10BIT_DEPTH) { 1478 printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1479 return CSC_BT601F; 1480 } else { 1481 return CSC_BT709F_13BIT; 1482 } 1483 case V4L2_COLORSPACE_BT2020F: 1484 if (bit_depth == CSC_10BIT_DEPTH) { 1485 printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1486 return CSC_BT601F; 1487 } else { 1488 return CSC_BT2020F_13BIT; 1489 } 1490 default: 1491 return CSC_BT709L; 1492 } 1493 } 1494 1495 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1496 { 1497 /* 1498 * FIXME: 1499 * 1500 * There is no media type for YUV444 output, 1501 * so when out_mode is AAAA or P888, assume output is YUV444 on 1502 * yuv format. 1503 * 1504 * From H/W testing, YUV444 mode need a rb swap. 1505 */ 1506 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1507 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1508 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1509 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1510 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1511 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1512 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1513 output_mode == ROCKCHIP_OUT_MODE_P888))) 1514 return true; 1515 else 1516 return false; 1517 } 1518 1519 static inline bool is_hot_plug_devices(int output_type) 1520 { 1521 switch (output_type) { 1522 case DRM_MODE_CONNECTOR_HDMIA: 1523 case DRM_MODE_CONNECTOR_HDMIB: 1524 case DRM_MODE_CONNECTOR_TV: 1525 case DRM_MODE_CONNECTOR_DisplayPort: 1526 case DRM_MODE_CONNECTOR_VGA: 1527 case DRM_MODE_CONNECTOR_Unknown: 1528 return true; 1529 default: 1530 return false; 1531 } 1532 } 1533 1534 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1535 { 1536 int i = 0; 1537 1538 for (i = 0; i < vop2->data->nr_layers; i++) { 1539 if (vop2->data->win_data[i].phys_id == phys_id) 1540 return &vop2->data->win_data[i]; 1541 } 1542 1543 return NULL; 1544 } 1545 1546 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1547 { 1548 int i = 0; 1549 1550 for (i = 0; i < vop2->data->nr_pd; i++) { 1551 if (vop2->data->pd[i].id == pd_id) 1552 return &vop2->data->pd[i]; 1553 } 1554 1555 return NULL; 1556 } 1557 1558 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1559 u32 *lut_regs, u32 *lut_val, int lut_len) 1560 { 1561 u32 vp_offset = crtc_id * 0x100; 1562 int i; 1563 1564 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1565 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1566 crtc_id, false); 1567 1568 for (i = 0; i < lut_len; i++) 1569 writel(lut_val[i], lut_regs + i); 1570 1571 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1572 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1573 } 1574 1575 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1576 u32 *lut_regs, u32 *lut_val, int lut_len) 1577 { 1578 u32 vp_offset = crtc_id * 0x100; 1579 int i; 1580 1581 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1582 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1583 crtc_id, false); 1584 1585 for (i = 0; i < lut_len; i++) 1586 writel(lut_val[i], lut_regs + i); 1587 1588 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1589 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1590 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1591 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1592 } 1593 1594 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1595 struct display_state *state) 1596 { 1597 struct connector_state *conn_state = &state->conn_state; 1598 struct crtc_state *cstate = &state->crtc_state; 1599 struct resource gamma_res; 1600 fdt_size_t lut_size; 1601 int i, lut_len, ret = 0; 1602 u32 *lut_regs; 1603 u32 *lut_val; 1604 u32 r, g, b; 1605 struct base2_disp_info *disp_info = conn_state->disp_info; 1606 static int gamma_lut_en_num = 1; 1607 1608 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1609 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1610 return 0; 1611 } 1612 1613 if (!disp_info) 1614 return 0; 1615 1616 if (!disp_info->gamma_lut_data.size) 1617 return 0; 1618 1619 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1620 if (ret) 1621 printf("failed to get gamma lut res\n"); 1622 lut_regs = (u32 *)gamma_res.start; 1623 lut_size = gamma_res.end - gamma_res.start + 1; 1624 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1625 printf("failed to get gamma lut register\n"); 1626 return 0; 1627 } 1628 lut_len = lut_size / 4; 1629 if (lut_len != 256 && lut_len != 1024) { 1630 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1631 return 0; 1632 } 1633 lut_val = (u32 *)calloc(1, lut_size); 1634 for (i = 0; i < lut_len; i++) { 1635 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1636 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1637 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1638 1639 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1640 } 1641 1642 if (vop2->version == VOP_VERSION_RK3568) { 1643 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1644 gamma_lut_en_num++; 1645 } else if (vop2->version == VOP_VERSION_RK3588) { 1646 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1647 if (cstate->splice_mode) { 1648 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len); 1649 gamma_lut_en_num++; 1650 } 1651 gamma_lut_en_num++; 1652 } 1653 1654 return 0; 1655 } 1656 1657 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1658 struct display_state *state) 1659 { 1660 struct connector_state *conn_state = &state->conn_state; 1661 struct crtc_state *cstate = &state->crtc_state; 1662 int i, cubic_lut_len; 1663 u32 vp_offset = cstate->crtc_id * 0x100; 1664 struct base2_disp_info *disp_info = conn_state->disp_info; 1665 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1666 u32 *cubic_lut_addr; 1667 1668 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1669 return 0; 1670 1671 if (!disp_info->cubic_lut_data.size) 1672 return 0; 1673 1674 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1675 cubic_lut_len = disp_info->cubic_lut_data.size; 1676 1677 for (i = 0; i < cubic_lut_len / 2; i++) { 1678 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1679 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1680 ((lut->lblue[2 * i] & 0xff) << 24); 1681 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1682 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1683 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1684 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1685 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1686 *cubic_lut_addr++ = 0; 1687 } 1688 1689 if (cubic_lut_len % 2) { 1690 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1691 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1692 ((lut->lblue[2 * i] & 0xff) << 24); 1693 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1694 *cubic_lut_addr++ = 0; 1695 *cubic_lut_addr = 0; 1696 } 1697 1698 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1699 get_cubic_lut_buffer(cstate->crtc_id)); 1700 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1701 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1702 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1703 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1704 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1705 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1706 1707 return 0; 1708 } 1709 1710 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1711 struct bcsh_state *bcsh_state, int crtc_id) 1712 { 1713 struct crtc_state *cstate = &state->crtc_state; 1714 u32 vp_offset = crtc_id * 0x100; 1715 1716 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1717 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1718 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1719 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1720 1721 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1722 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1723 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1724 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1725 1726 if (!cstate->bcsh_en) { 1727 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1728 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1729 return; 1730 } 1731 1732 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1733 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1734 bcsh_state->brightness, false); 1735 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1736 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1737 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1738 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1739 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1740 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1741 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1742 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1743 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1744 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1745 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1746 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1747 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1748 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1749 } 1750 1751 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1752 { 1753 struct connector_state *conn_state = &state->conn_state; 1754 struct base_bcsh_info *bcsh_info; 1755 struct crtc_state *cstate = &state->crtc_state; 1756 struct bcsh_state bcsh_state; 1757 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1758 1759 if (!conn_state->disp_info) 1760 return; 1761 bcsh_info = &conn_state->disp_info->bcsh_info; 1762 if (!bcsh_info) 1763 return; 1764 1765 if (bcsh_info->brightness != 50 || 1766 bcsh_info->contrast != 50 || 1767 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1768 cstate->bcsh_en = true; 1769 1770 if (cstate->bcsh_en) { 1771 if (!cstate->yuv_overlay) 1772 cstate->post_r2y_en = 1; 1773 if (!is_yuv_output(conn_state->bus_format)) 1774 cstate->post_y2r_en = 1; 1775 } else { 1776 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1777 cstate->post_r2y_en = 1; 1778 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1779 cstate->post_y2r_en = 1; 1780 } 1781 1782 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 1783 1784 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1785 brightness = interpolate(0, -128, 100, 127, 1786 bcsh_info->brightness); 1787 else 1788 brightness = interpolate(0, -32, 100, 31, 1789 bcsh_info->brightness); 1790 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1791 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1792 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1793 1794 1795 /* 1796 * a:[-30~0): 1797 * sin_hue = 0x100 - sin(a)*256; 1798 * cos_hue = cos(a)*256; 1799 * a:[0~30] 1800 * sin_hue = sin(a)*256; 1801 * cos_hue = cos(a)*256; 1802 */ 1803 sin_hue = fixp_sin32(hue) >> 23; 1804 cos_hue = fixp_cos32(hue) >> 23; 1805 1806 bcsh_state.brightness = brightness; 1807 bcsh_state.contrast = contrast; 1808 bcsh_state.saturation = saturation; 1809 bcsh_state.sin_hue = sin_hue; 1810 bcsh_state.cos_hue = cos_hue; 1811 1812 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 1813 if (cstate->splice_mode) 1814 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 1815 } 1816 1817 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 1818 { 1819 struct connector_state *conn_state = &state->conn_state; 1820 struct drm_display_mode *mode = &conn_state->mode; 1821 struct crtc_state *cstate = &state->crtc_state; 1822 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1823 u16 hdisplay = mode->crtc_hdisplay; 1824 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1825 1826 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 1827 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 1828 bg_dly -= bg_ovl_dly; 1829 1830 if (cstate->splice_mode) 1831 pre_scan_dly = bg_dly + (hdisplay >> 2) - 1; 1832 else 1833 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1834 1835 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1836 hsync_len = 8; 1837 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1838 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 1839 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1840 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1841 } 1842 1843 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 1844 { 1845 struct connector_state *conn_state = &state->conn_state; 1846 struct drm_display_mode *mode = &conn_state->mode; 1847 struct crtc_state *cstate = &state->crtc_state; 1848 struct vop2_win_data *win_data; 1849 u32 bg_dly, pre_scan_dly; 1850 u16 hdisplay = mode->crtc_hdisplay; 1851 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1852 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 1853 u8 win_id; 1854 1855 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 1856 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 1857 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 1858 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 1859 1860 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 1861 vop2->data->vp_data[crtc_id].layer_mix_dly + 1862 vop2->data->vp_data[crtc_id].hdr_mix_dly; 1863 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1864 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1865 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 1866 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1867 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1868 } 1869 1870 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1871 { 1872 struct connector_state *conn_state = &state->conn_state; 1873 struct drm_display_mode *mode = &conn_state->mode; 1874 struct crtc_state *cstate = &state->crtc_state; 1875 u32 vp_offset = (cstate->crtc_id * 0x100); 1876 u16 vtotal = mode->crtc_vtotal; 1877 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1878 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1879 u16 hdisplay = mode->crtc_hdisplay; 1880 u16 vdisplay = mode->crtc_vdisplay; 1881 u16 hsize = 1882 hdisplay * (conn_state->overscan.left_margin + 1883 conn_state->overscan.right_margin) / 200; 1884 u16 vsize = 1885 vdisplay * (conn_state->overscan.top_margin + 1886 conn_state->overscan.bottom_margin) / 200; 1887 u16 hact_end, vact_end; 1888 u32 val; 1889 1890 hsize = round_down(hsize, 2); 1891 vsize = round_down(vsize, 2); 1892 1893 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1894 hact_end = hact_st + hsize; 1895 val = hact_st << 16; 1896 val |= hact_end; 1897 1898 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1899 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1900 vact_end = vact_st + vsize; 1901 val = vact_st << 16; 1902 val |= vact_end; 1903 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1904 val = scl_cal_scale2(vdisplay, vsize) << 16; 1905 val |= scl_cal_scale2(hdisplay, hsize); 1906 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1907 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1908 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1909 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1910 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1911 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1912 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1913 u16 vact_st_f1 = vtotal + vact_st + 1; 1914 u16 vact_end_f1 = vact_st_f1 + vsize; 1915 1916 val = vact_st_f1 << 16 | vact_end_f1; 1917 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1918 } 1919 1920 if (is_vop3(vop2)) { 1921 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 1922 } else { 1923 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 1924 if (cstate->splice_mode) 1925 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 1926 } 1927 } 1928 1929 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 1930 { 1931 struct connector_state *conn_state = &state->conn_state; 1932 struct crtc_state *cstate = &state->crtc_state; 1933 struct acm_data *acm = &conn_state->disp_info->acm_data; 1934 struct drm_display_mode *mode = &conn_state->mode; 1935 u32 vp_offset = (cstate->crtc_id * 0x100); 1936 s16 *lut_y; 1937 s16 *lut_h; 1938 s16 *lut_s; 1939 u32 value; 1940 int i; 1941 1942 if (!acm->acm_enable) { 1943 writel(0x2, vop2->regs + RK3528_ACM_CTRL); 1944 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 1945 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 1, false); 1946 return; 1947 } 1948 1949 printf("post acm enable\n"); 1950 1951 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 1952 1953 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 1954 ((mode->vdisplay & 0xfff) << 20); 1955 writel(value, vop2->regs + RK3528_ACM_CTRL); 1956 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 1957 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 1958 1959 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 1960 ((acm->s_gain << 20) & 0x3ff00000); 1961 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 1962 1963 lut_y = &acm->gain_lut_hy[0]; 1964 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 1965 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 1966 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 1967 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 1968 ((lut_s[i] << 16) & 0xff0000); 1969 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 1970 } 1971 1972 lut_y = &acm->gain_lut_hs[0]; 1973 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 1974 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 1975 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 1976 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 1977 ((lut_s[i] << 16) & 0xff0000); 1978 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 1979 } 1980 1981 lut_y = &acm->delta_lut_h[0]; 1982 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 1983 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 1984 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 1985 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 1986 ((lut_s[i] << 20) & 0x3ff00000); 1987 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 1988 } 1989 1990 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 1991 } 1992 1993 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 1994 { 1995 struct connector_state *conn_state = &state->conn_state; 1996 struct crtc_state *cstate = &state->crtc_state; 1997 struct acm_data *acm = &conn_state->disp_info->acm_data; 1998 struct csc_info *csc = &conn_state->disp_info->csc_info; 1999 struct post_csc_coef csc_coef; 2000 bool is_input_yuv = false; 2001 bool is_output_yuv = false; 2002 bool post_r2y_en = false; 2003 bool post_csc_en = false; 2004 u32 vp_offset = (cstate->crtc_id * 0x100); 2005 u32 value; 2006 int range_type; 2007 2008 printf("post csc enable\n"); 2009 2010 if (acm->acm_enable) { 2011 if (!cstate->yuv_overlay) 2012 post_r2y_en = true; 2013 2014 /* do y2r in csc module */ 2015 if (!is_yuv_output(conn_state->bus_format)) 2016 post_csc_en = true; 2017 } else { 2018 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2019 post_r2y_en = true; 2020 2021 /* do y2r in csc module */ 2022 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2023 post_csc_en = true; 2024 } 2025 2026 if (csc->csc_enable) 2027 post_csc_en = true; 2028 2029 if (cstate->yuv_overlay || post_r2y_en) 2030 is_input_yuv = true; 2031 2032 if (is_yuv_output(conn_state->bus_format)) 2033 is_output_yuv = true; 2034 2035 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH); 2036 2037 if (post_csc_en) { 2038 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2039 is_output_yuv); 2040 2041 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2042 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2043 csc_coef.csc_coef00, false); 2044 value = (csc_coef.csc_coef02 << 16) | csc_coef.csc_coef01; 2045 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2046 value = (csc_coef.csc_coef11 << 16) | csc_coef.csc_coef10; 2047 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2048 value = (csc_coef.csc_coef20 << 16) | csc_coef.csc_coef12; 2049 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2050 value = (csc_coef.csc_coef22 << 16) | csc_coef.csc_coef21; 2051 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2052 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2053 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2054 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2055 2056 range_type = csc_coef.range_type ? 0 : 1; 2057 range_type <<= is_input_yuv ? 0 : 1; 2058 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2059 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2060 } 2061 2062 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2063 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, post_r2y_en ? 1 : 0, false); 2064 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2065 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2066 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2067 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2068 } 2069 2070 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2071 { 2072 struct connector_state *conn_state = &state->conn_state; 2073 struct base2_disp_info *disp_info = conn_state->disp_info; 2074 const char *enable_flag; 2075 2076 if (!disp_info) { 2077 printf("disp_info is empty\n"); 2078 return; 2079 } 2080 2081 enable_flag = (const char *)&disp_info->cacm_header; 2082 if (strncasecmp(enable_flag, "CACM", 4)) { 2083 printf("acm and csc is not support\n"); 2084 return; 2085 } 2086 2087 vop3_post_acm_config(state, vop2); 2088 vop3_post_csc_config(state, vop2); 2089 } 2090 2091 /* 2092 * Read VOP internal power domain on/off status. 2093 * We should query BISR_STS register in PMU for 2094 * power up/down status when memory repair is enabled. 2095 * Return value: 1 for power on, 0 for power off; 2096 */ 2097 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2098 { 2099 int val = 0; 2100 int shift = 0; 2101 int shift_factor = 0; 2102 bool is_bisr_en = false; 2103 2104 /* 2105 * The order of pd status bits in BISR_STS register 2106 * is different from that in VOP SYS_STS register. 2107 */ 2108 if (pd_data->id == VOP2_PD_DSC_8K || 2109 pd_data->id == VOP2_PD_DSC_4K || 2110 pd_data->id == VOP2_PD_ESMART) 2111 shift_factor = 1; 2112 2113 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2114 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2115 if (is_bisr_en) { 2116 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2117 2118 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2119 ((val >> shift) & 0x1), 50 * 1000); 2120 } else { 2121 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2122 2123 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2124 !((val >> shift) & 0x1), 50 * 1000); 2125 } 2126 } 2127 2128 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2129 { 2130 struct vop2_power_domain_data *pd_data; 2131 int ret = 0; 2132 2133 if (!pd_id) 2134 return 0; 2135 2136 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2137 if (!pd_data) { 2138 printf("can't find pd_data by id\n"); 2139 return -EINVAL; 2140 } 2141 2142 if (pd_data->parent_id) { 2143 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2144 if (ret) { 2145 printf("can't open parent power domain\n"); 2146 return -EINVAL; 2147 } 2148 } 2149 2150 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, 2151 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false); 2152 ret = vop2_wait_power_domain_on(vop2, pd_data); 2153 if (ret) { 2154 printf("wait vop2 power domain timeout\n"); 2155 return ret; 2156 } 2157 2158 return 0; 2159 } 2160 2161 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2162 { 2163 u32 *base = vop2->regs; 2164 int i = 0; 2165 2166 /* 2167 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2168 */ 2169 for (i = 0; i < (vop2->reg_len >> 2); i++) 2170 vop2->regsbak[i] = base[i]; 2171 } 2172 2173 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2174 { 2175 struct vop2_win_data *win_data; 2176 int layer_phy_id = 0; 2177 int i, j; 2178 u32 ovl_port_offset = 0; 2179 u32 layer_nr = 0; 2180 u8 shift = 0; 2181 2182 /* layer sel win id */ 2183 for (i = 0; i < vop2->data->nr_vps; i++) { 2184 shift = 0; 2185 ovl_port_offset = 0x100 * i; 2186 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2187 for (j = 0; j < layer_nr; j++) { 2188 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2189 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2190 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2191 shift, win_data->layer_sel_win_id[i], false); 2192 shift += 4; 2193 } 2194 } 2195 2196 /* win sel port */ 2197 for (i = 0; i < vop2->data->nr_vps; i++) { 2198 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2199 for (j = 0; j < layer_nr; j++) { 2200 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2201 continue; 2202 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2203 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2204 shift = win_data->win_sel_port_offset * 2; 2205 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK, 2206 shift, i, false); 2207 } 2208 } 2209 } 2210 2211 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2212 { 2213 struct crtc_state *cstate = &state->crtc_state; 2214 struct vop2_win_data *win_data; 2215 int layer_phy_id = 0; 2216 int total_used_layer = 0; 2217 int port_mux = 0; 2218 int i, j; 2219 u32 layer_nr = 0; 2220 u8 shift = 0; 2221 2222 /* layer sel win id */ 2223 for (i = 0; i < vop2->data->nr_vps; i++) { 2224 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2225 for (j = 0; j < layer_nr; j++) { 2226 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2227 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2228 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2229 shift, win_data->layer_sel_win_id[i], false); 2230 shift += 4; 2231 } 2232 } 2233 2234 /* win sel port */ 2235 for (i = 0; i < vop2->data->nr_vps; i++) { 2236 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2237 for (j = 0; j < layer_nr; j++) { 2238 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2239 continue; 2240 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2241 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2242 shift = win_data->win_sel_port_offset * 2; 2243 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2244 LAYER_SEL_PORT_SHIFT + shift, i, false); 2245 } 2246 } 2247 2248 /** 2249 * port mux config 2250 */ 2251 for (i = 0; i < vop2->data->nr_vps; i++) { 2252 shift = i * 4; 2253 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2254 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2255 port_mux = total_used_layer - 1; 2256 } else { 2257 port_mux = 8; 2258 } 2259 2260 if (i == vop2->data->nr_vps - 1) 2261 port_mux = vop2->data->nr_mixers; 2262 2263 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2264 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2265 PORT_MUX_SHIFT + shift, port_mux, false); 2266 } 2267 } 2268 2269 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2270 { 2271 if (!is_vop3(vop2)) 2272 return false; 2273 2274 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2275 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2276 return true; 2277 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2278 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2279 return true; 2280 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2281 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2282 return true; 2283 else 2284 return false; 2285 } 2286 2287 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2288 { 2289 struct vop2_win_data *win_data; 2290 int i; 2291 u8 scale_engine_num = 0; 2292 2293 /* store plane mask for vop2_fixup_dts */ 2294 for (i = 0; i < vop2->data->nr_layers; i++) { 2295 win_data = &vop2->data->win_data[i]; 2296 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2297 continue; 2298 2299 win_data->scale_engine_num = scale_engine_num++; 2300 } 2301 } 2302 2303 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2304 { 2305 struct crtc_state *cstate = &state->crtc_state; 2306 struct vop2_vp_plane_mask *plane_mask; 2307 int layer_phy_id = 0; 2308 int i, j; 2309 int ret; 2310 u32 layer_nr = 0; 2311 2312 if (vop2->global_init) 2313 return; 2314 2315 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2316 if (soc_is_rk3566()) 2317 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2318 OTP_WIN_EN_SHIFT, 1, false); 2319 2320 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2321 u32 plane_mask; 2322 int primary_plane_id; 2323 2324 for (i = 0; i < vop2->data->nr_vps; i++) { 2325 plane_mask = cstate->crtc->vps[i].plane_mask; 2326 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2327 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2328 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2329 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2330 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2331 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2332 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2333 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2334 2335 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2336 for (j = 0; j < layer_nr; j++) { 2337 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2338 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2339 } 2340 } 2341 } else {/* need soft assign plane mask */ 2342 /* find the first unplug devices and set it as main display */ 2343 int main_vp_index = -1; 2344 int active_vp_num = 0; 2345 2346 for (i = 0; i < vop2->data->nr_vps; i++) { 2347 if (cstate->crtc->vps[i].enable) 2348 active_vp_num++; 2349 } 2350 printf("VOP have %d active VP\n", active_vp_num); 2351 2352 if (soc_is_rk3566() && active_vp_num > 2) 2353 printf("ERROR: rk3566 only support 2 display output!!\n"); 2354 plane_mask = vop2->data->plane_mask; 2355 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2356 /* 2357 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other 2358 * for cvbs store in plane_mask[2]. 2359 */ 2360 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2361 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2362 plane_mask += 2 * VOP2_VP_MAX; 2363 2364 if (vop2->version == VOP_VERSION_RK3528) { 2365 /* 2366 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected 2367 * by both vp0 and vp1. 2368 */ 2369 j = 0; 2370 } else { 2371 for (i = 0; i < vop2->data->nr_vps; i++) { 2372 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2373 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 2374 main_vp_index = i; 2375 break; 2376 } 2377 } 2378 2379 /* if no find unplug devices, use vp0 as main display */ 2380 if (main_vp_index < 0) { 2381 main_vp_index = 0; 2382 vop2->vp_plane_mask[0] = plane_mask[0]; 2383 } 2384 2385 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 2386 } 2387 2388 /* init other display except main display */ 2389 for (i = 0; i < vop2->data->nr_vps; i++) { 2390 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 2391 continue; 2392 vop2->vp_plane_mask[i] = plane_mask[j++]; 2393 } 2394 2395 /* store plane mask for vop2_fixup_dts */ 2396 for (i = 0; i < vop2->data->nr_vps; i++) { 2397 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2398 for (j = 0; j < layer_nr; j++) { 2399 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2400 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2401 } 2402 } 2403 } 2404 2405 if (vop2->version == VOP_VERSION_RK3588) 2406 rk3588_vop2_regsbak(vop2); 2407 else 2408 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2409 2410 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2411 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2412 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2413 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2414 2415 for (i = 0; i < vop2->data->nr_vps; i++) { 2416 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2417 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2418 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2419 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2420 } 2421 2422 if (is_vop3(vop2)) 2423 vop3_overlay_init(vop2, state); 2424 else 2425 vop2_overlay_init(vop2, state); 2426 2427 if (is_vop3(vop2)) { 2428 /* 2429 * you can rewrite at dts vop node: 2430 * 2431 * VOP3_ESMART_8K_MODE = 0, 2432 * VOP3_ESMART_4K_4K_MODE = 1, 2433 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2434 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2435 * 2436 * &vop { 2437 * esmart_lb_mode = /bits/ 8 <2>; 2438 * }; 2439 */ 2440 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2441 if (ret < 0) 2442 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2443 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK, 2444 ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false); 2445 2446 vop3_init_esmart_scale_engine(vop2); 2447 2448 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2449 DSP_VS_T_SEL_SHIFT, 0, false); 2450 } 2451 2452 if (vop2->version == VOP_VERSION_RK3568) 2453 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2454 2455 vop2->global_init = true; 2456 } 2457 2458 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2459 { 2460 struct crtc_state *cstate = &state->crtc_state; 2461 int ret; 2462 2463 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 2464 ret = clk_set_defaults(cstate->dev); 2465 if (ret) 2466 debug("%s clk_set_defaults failed %d\n", __func__, ret); 2467 2468 rockchip_vop2_gamma_lut_init(vop2, state); 2469 rockchip_vop2_cubic_lut_init(vop2, state); 2470 2471 return 0; 2472 } 2473 2474 /* 2475 * VOP2 have multi video ports. 2476 * video port ------- crtc 2477 */ 2478 static int rockchip_vop2_preinit(struct display_state *state) 2479 { 2480 struct crtc_state *cstate = &state->crtc_state; 2481 const struct vop2_data *vop2_data = cstate->crtc->data; 2482 2483 if (!rockchip_vop2) { 2484 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 2485 if (!rockchip_vop2) 2486 return -ENOMEM; 2487 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 2488 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 2489 rockchip_vop2->reg_len = RK3568_MAX_REG; 2490 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 2491 if (rockchip_vop2->grf <= 0) 2492 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 2493 rockchip_vop2->version = vop2_data->version; 2494 rockchip_vop2->data = vop2_data; 2495 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 2496 struct regmap *map; 2497 2498 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 2499 if (rockchip_vop2->vop_grf <= 0) 2500 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 2501 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 2502 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 2503 if (rockchip_vop2->vo1_grf <= 0) 2504 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 2505 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 2506 if (rockchip_vop2->sys_pmu <= 0) 2507 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 2508 } 2509 } 2510 2511 cstate->private = rockchip_vop2; 2512 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 2513 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 2514 2515 vop2_global_initial(rockchip_vop2, state); 2516 2517 return 0; 2518 } 2519 2520 /* 2521 * calc the dclk on rk3588 2522 * the available div of dclk is 1, 2, 4 2523 * 2524 */ 2525 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 2526 { 2527 if (child_clk * 4 <= max_dclk) 2528 return child_clk * 4; 2529 else if (child_clk * 2 <= max_dclk) 2530 return child_clk * 2; 2531 else if (child_clk <= max_dclk) 2532 return child_clk; 2533 else 2534 return 0; 2535 } 2536 2537 /* 2538 * 4 pixclk/cycle on rk3588 2539 * RGB/eDP/HDMI: if_pixclk >= dclk_core 2540 * DP: dp_pixclk = dclk_out <= dclk_core 2541 * DSI: mipi_pixclk <= dclk_out <= dclk_core 2542 */ 2543 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 2544 int *dclk_core_div, int *dclk_out_div, 2545 int *if_pixclk_div, int *if_dclk_div) 2546 { 2547 struct crtc_state *cstate = &state->crtc_state; 2548 struct connector_state *conn_state = &state->conn_state; 2549 struct drm_display_mode *mode = &conn_state->mode; 2550 struct vop2 *vop2 = cstate->private; 2551 unsigned long v_pixclk = mode->crtc_clock; 2552 unsigned long dclk_core_rate = v_pixclk >> 2; 2553 unsigned long dclk_rate = v_pixclk; 2554 unsigned long dclk_out_rate; 2555 u64 if_dclk_rate; 2556 u64 if_pixclk_rate; 2557 int output_type = conn_state->type; 2558 int output_mode = conn_state->output_mode; 2559 int K = 1; 2560 2561 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 2562 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2563 printf("Dual channel and YUV420 can't work together\n"); 2564 return -EINVAL; 2565 } 2566 2567 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2568 output_mode == ROCKCHIP_OUT_MODE_YUV420) 2569 K = 2; 2570 2571 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 2572 /* 2573 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 2574 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 2575 */ 2576 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2577 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2578 dclk_rate = dclk_rate >> 1; 2579 K = 2; 2580 } 2581 if (cstate->dsc_enable) { 2582 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 2583 if_dclk_rate = cstate->dsc_cds_clk_rate; 2584 } else { 2585 if_pixclk_rate = (dclk_core_rate << 1) / K; 2586 if_dclk_rate = dclk_core_rate / K; 2587 } 2588 2589 if (v_pixclk > VOP2_MAX_DCLK_RATE) 2590 dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk); 2591 2592 if (!dclk_rate) { 2593 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 2594 vop2->data->vp_data->max_dclk, if_pixclk_rate); 2595 return -EINVAL; 2596 } 2597 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2598 *if_dclk_div = dclk_rate / if_dclk_rate; 2599 *dclk_core_div = dclk_rate / dclk_core_rate; 2600 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 2601 dclk_rate, *if_pixclk_div, *if_dclk_div); 2602 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 2603 /* edp_pixclk = edp_dclk > dclk_core */ 2604 if_pixclk_rate = v_pixclk / K; 2605 if_dclk_rate = v_pixclk / K; 2606 dclk_rate = if_pixclk_rate * K; 2607 *dclk_core_div = dclk_rate / dclk_core_rate; 2608 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2609 *if_dclk_div = *if_pixclk_div; 2610 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 2611 dclk_out_rate = v_pixclk >> 2; 2612 dclk_out_rate = dclk_out_rate / K; 2613 2614 dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk); 2615 if (!dclk_rate) { 2616 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 2617 vop2->data->vp_data->max_dclk, dclk_core_rate); 2618 return -EINVAL; 2619 } 2620 *dclk_out_div = dclk_rate / dclk_out_rate; 2621 *dclk_core_div = dclk_rate / dclk_core_rate; 2622 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 2623 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2624 K = 2; 2625 if (cstate->dsc_enable) 2626 /* dsc output is 96bit, dsi input is 192 bit */ 2627 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 2628 else 2629 if_pixclk_rate = dclk_core_rate / K; 2630 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 2631 dclk_out_rate = dclk_core_rate / K; 2632 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 2633 dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk); 2634 if (!dclk_rate) { 2635 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 2636 vop2->data->vp_data->max_dclk, dclk_rate); 2637 return -EINVAL; 2638 } 2639 2640 if (cstate->dsc_enable) 2641 dclk_rate = dclk_rate >> 1; 2642 2643 *dclk_out_div = dclk_rate / dclk_out_rate; 2644 *dclk_core_div = dclk_rate / dclk_core_rate; 2645 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 2646 if (cstate->dsc_enable) 2647 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 2648 2649 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 2650 dclk_rate = v_pixclk; 2651 *dclk_core_div = dclk_rate / dclk_core_rate; 2652 } 2653 2654 *if_pixclk_div = ilog2(*if_pixclk_div); 2655 *if_dclk_div = ilog2(*if_dclk_div); 2656 *dclk_core_div = ilog2(*dclk_core_div); 2657 *dclk_out_div = ilog2(*dclk_out_div); 2658 2659 return dclk_rate; 2660 } 2661 2662 static int vop2_calc_dsc_clk(struct display_state *state) 2663 { 2664 struct connector_state *conn_state = &state->conn_state; 2665 struct drm_display_mode *mode = &conn_state->mode; 2666 struct crtc_state *cstate = &state->crtc_state; 2667 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 2668 u8 k = 1; 2669 2670 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2671 k = 2; 2672 2673 cstate->dsc_txp_clk_rate = v_pixclk; 2674 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 2675 2676 cstate->dsc_pxl_clk_rate = v_pixclk; 2677 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 2678 2679 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 2680 * cds_dat_width = 96; 2681 * bits_per_pixel = [8-12]; 2682 * As cds clk is div from txp clk and only support 1/2/4 div, 2683 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 2684 * otherwise dsc_cds = crtc_clock / 8; 2685 */ 2686 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 2687 2688 return 0; 2689 } 2690 2691 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 2692 { 2693 struct crtc_state *cstate = &state->crtc_state; 2694 struct connector_state *conn_state = &state->conn_state; 2695 struct drm_display_mode *mode = &conn_state->mode; 2696 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 2697 struct vop2 *vop2 = cstate->private; 2698 u32 vp_offset = (cstate->crtc_id * 0x100); 2699 u16 hdisplay = mode->crtc_hdisplay; 2700 int output_if = conn_state->output_if; 2701 int if_pixclk_div = 0; 2702 int if_dclk_div = 0; 2703 unsigned long dclk_rate; 2704 u32 val; 2705 2706 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 2707 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 2708 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 2709 } else { 2710 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2711 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2712 } 2713 2714 if (cstate->dsc_enable) { 2715 int k = 1; 2716 2717 if (!vop2->data->nr_dscs) { 2718 printf("Unsupported DSC\n"); 2719 return 0; 2720 } 2721 2722 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2723 k = 2; 2724 2725 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 2726 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 2727 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 2728 2729 vop2_calc_dsc_clk(state); 2730 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 2731 cstate->dsc_id, dsc_sink_cap->slice_width, 2732 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 2733 } 2734 2735 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 2736 2737 if (output_if & VOP_OUTPUT_IF_RGB) { 2738 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2739 4, false); 2740 } 2741 2742 if (output_if & VOP_OUTPUT_IF_BT1120) { 2743 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2744 3, false); 2745 } 2746 2747 if (output_if & VOP_OUTPUT_IF_BT656) { 2748 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2749 2, false); 2750 } 2751 2752 if (output_if & VOP_OUTPUT_IF_MIPI0) { 2753 if (cstate->crtc_id == 2) 2754 val = 0; 2755 else 2756 val = 1; 2757 2758 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2759 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2760 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 2761 2762 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 2763 1, false); 2764 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 2765 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 2766 if_pixclk_div, false); 2767 2768 if (conn_state->hold_mode) { 2769 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2770 EN_MASK, EDPI_TE_EN, 1, false); 2771 2772 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2773 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2774 } 2775 } 2776 2777 if (output_if & VOP_OUTPUT_IF_MIPI1) { 2778 if (cstate->crtc_id == 2) 2779 val = 0; 2780 else if (cstate->crtc_id == 3) 2781 val = 1; 2782 else 2783 val = 3; /*VP1*/ 2784 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2785 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2786 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 2787 2788 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 2789 1, false); 2790 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 2791 val, false); 2792 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 2793 if_pixclk_div, false); 2794 2795 if (conn_state->hold_mode) { 2796 /* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */ 2797 if (vop2->version == VOP_VERSION_RK3588 && val == 3) 2798 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2799 EN_MASK, EDPI_TE_EN, 0, false); 2800 else 2801 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2802 EN_MASK, EDPI_TE_EN, 1, false); 2803 2804 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2805 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2806 } 2807 } 2808 2809 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2810 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2811 MIPI_DUAL_EN_SHIFT, 1, false); 2812 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2813 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2814 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2815 false); 2816 switch (conn_state->type) { 2817 case DRM_MODE_CONNECTOR_DisplayPort: 2818 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2819 RK3588_DP_DUAL_EN_SHIFT, 1, false); 2820 break; 2821 case DRM_MODE_CONNECTOR_eDP: 2822 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2823 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 2824 break; 2825 case DRM_MODE_CONNECTOR_HDMIA: 2826 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2827 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 2828 break; 2829 case DRM_MODE_CONNECTOR_DSI: 2830 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2831 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 2832 break; 2833 default: 2834 break; 2835 } 2836 } 2837 2838 if (output_if & VOP_OUTPUT_IF_eDP0) { 2839 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 2840 1, false); 2841 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2842 cstate->crtc_id, false); 2843 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2844 if_dclk_div, false); 2845 2846 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2847 if_pixclk_div, false); 2848 2849 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2850 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 2851 } 2852 2853 if (output_if & VOP_OUTPUT_IF_eDP1) { 2854 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 2855 1, false); 2856 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2857 cstate->crtc_id, false); 2858 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2859 if_dclk_div, false); 2860 2861 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2862 if_pixclk_div, false); 2863 2864 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2865 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 2866 } 2867 2868 if (output_if & VOP_OUTPUT_IF_HDMI0) { 2869 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 2870 1, false); 2871 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2872 cstate->crtc_id, false); 2873 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2874 if_dclk_div, false); 2875 2876 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2877 if_pixclk_div, false); 2878 2879 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2880 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 2881 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2882 HDMI_SYNC_POL_MASK, 2883 HDMI0_SYNC_POL_SHIFT, val); 2884 } 2885 2886 if (output_if & VOP_OUTPUT_IF_HDMI1) { 2887 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 2888 1, false); 2889 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2890 cstate->crtc_id, false); 2891 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2892 if_dclk_div, false); 2893 2894 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2895 if_pixclk_div, false); 2896 2897 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2898 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 2899 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2900 HDMI_SYNC_POL_MASK, 2901 HDMI1_SYNC_POL_SHIFT, val); 2902 } 2903 2904 if (output_if & VOP_OUTPUT_IF_DP0) { 2905 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 2906 1, false); 2907 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 2908 cstate->crtc_id, false); 2909 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2910 RK3588_DP0_PIN_POL_SHIFT, val, false); 2911 } 2912 2913 if (output_if & VOP_OUTPUT_IF_DP1) { 2914 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 2915 1, false); 2916 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 2917 cstate->crtc_id, false); 2918 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2919 RK3588_DP1_PIN_POL_SHIFT, val, false); 2920 } 2921 2922 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2923 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 2924 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2925 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 2926 2927 return dclk_rate; 2928 } 2929 2930 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 2931 { 2932 struct crtc_state *cstate = &state->crtc_state; 2933 struct connector_state *conn_state = &state->conn_state; 2934 struct drm_display_mode *mode = &conn_state->mode; 2935 struct vop2 *vop2 = cstate->private; 2936 u32 vp_offset = (cstate->crtc_id * 0x100); 2937 bool dclk_inv; 2938 u32 val; 2939 2940 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 2941 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2942 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2943 2944 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 2945 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2946 1, false); 2947 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2948 RGB_MUX_SHIFT, cstate->crtc_id, false); 2949 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2950 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 2951 } 2952 2953 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 2954 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2955 1, false); 2956 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 2957 BT1120_EN_SHIFT, 1, false); 2958 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2959 RGB_MUX_SHIFT, cstate->crtc_id, false); 2960 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2961 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2962 } 2963 2964 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2965 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2966 1, false); 2967 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2968 RGB_MUX_SHIFT, cstate->crtc_id, false); 2969 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2970 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2971 } 2972 2973 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 2974 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 2975 1, false); 2976 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2977 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 2978 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2979 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2980 } 2981 2982 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 2983 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 2984 1, false); 2985 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2986 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 2987 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2988 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2989 } 2990 2991 if (conn_state->output_flags & 2992 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 2993 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 2994 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2995 LVDS_DUAL_EN_SHIFT, 1, false); 2996 if (conn_state->output_flags & 2997 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2998 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2999 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 3000 false); 3001 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3002 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3003 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3004 } 3005 3006 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3007 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3008 1, false); 3009 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3010 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3011 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3012 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3013 } 3014 3015 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3016 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3017 1, false); 3018 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3019 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3020 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3021 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3022 } 3023 3024 if (conn_state->output_flags & 3025 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3026 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3027 MIPI_DUAL_EN_SHIFT, 1, false); 3028 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3029 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3030 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3031 false); 3032 } 3033 3034 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3035 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3036 1, false); 3037 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3038 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3039 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3040 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3041 } 3042 3043 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3044 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3045 1, false); 3046 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3047 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3048 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3049 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3050 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3051 IF_CRTL_HDMI_PIN_POL_MASK, 3052 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3053 } 3054 3055 return mode->clock; 3056 } 3057 3058 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 3059 { 3060 struct crtc_state *cstate = &state->crtc_state; 3061 struct connector_state *conn_state = &state->conn_state; 3062 struct drm_display_mode *mode = &conn_state->mode; 3063 struct vop2 *vop2 = cstate->private; 3064 u32 val; 3065 3066 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3067 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3068 3069 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3070 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3071 1, false); 3072 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3073 RGB_MUX_SHIFT, cstate->crtc_id, false); 3074 } 3075 3076 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3077 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3078 1, false); 3079 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3080 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3081 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3082 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3083 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3084 IF_CRTL_HDMI_PIN_POL_MASK, 3085 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3086 } 3087 3088 return mode->crtc_clock; 3089 } 3090 3091 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3092 { 3093 struct crtc_state *cstate = &state->crtc_state; 3094 struct connector_state *conn_state = &state->conn_state; 3095 struct drm_display_mode *mode = &conn_state->mode; 3096 struct vop2 *vop2 = cstate->private; 3097 bool dclk_inv; 3098 u32 val; 3099 3100 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 3101 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3102 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3103 3104 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3105 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3106 1, false); 3107 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3108 RGB_MUX_SHIFT, cstate->crtc_id, false); 3109 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 3110 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3111 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3112 IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3113 } 3114 3115 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3116 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3117 1, false); 3118 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3119 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3120 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3121 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 3122 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3123 IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3124 } 3125 3126 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3127 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3128 1, false); 3129 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3130 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3131 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3132 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 3133 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3134 RK3562_MIPI_PIN_POL_SHIFT, val, false); 3135 } 3136 3137 return mode->crtc_clock; 3138 } 3139 3140 static void vop2_post_color_swap(struct display_state *state) 3141 { 3142 struct crtc_state *cstate = &state->crtc_state; 3143 struct connector_state *conn_state = &state->conn_state; 3144 struct vop2 *vop2 = cstate->private; 3145 u32 vp_offset = (cstate->crtc_id * 0x100); 3146 u32 output_type = conn_state->type; 3147 u32 data_swap = 0; 3148 3149 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 3150 data_swap = DSP_RB_SWAP; 3151 3152 if (vop2->version == VOP_VERSION_RK3588 && 3153 (output_type == DRM_MODE_CONNECTOR_HDMIA || 3154 output_type == DRM_MODE_CONNECTOR_eDP) && 3155 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 3156 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 3157 data_swap |= DSP_RG_SWAP; 3158 3159 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 3160 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 3161 } 3162 3163 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 3164 { 3165 int ret = 0; 3166 3167 if (parent->dev) 3168 ret = clk_set_parent(clk, parent); 3169 if (ret < 0) 3170 debug("failed to set %s as parent for %s\n", 3171 parent->dev->name, clk->dev->name); 3172 } 3173 3174 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 3175 { 3176 int ret = 0; 3177 3178 if (clk->dev) 3179 ret = clk_set_rate(clk, rate); 3180 if (ret < 0) 3181 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 3182 3183 return ret; 3184 } 3185 3186 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 3187 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 3188 int *dsc_cds_clk_div, u64 dclk_rate) 3189 { 3190 struct crtc_state *cstate = &state->crtc_state; 3191 3192 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 3193 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 3194 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 3195 3196 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 3197 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 3198 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 3199 } 3200 3201 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 3202 { 3203 struct crtc_state *cstate = &state->crtc_state; 3204 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 3205 struct drm_dsc_picture_parameter_set config_pps; 3206 const struct vop2_data *vop2_data = vop2->data; 3207 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3208 u32 *pps_val = (u32 *)&config_pps; 3209 u32 decoder_regs_offset = (dsc_id * 0x100); 3210 int i = 0; 3211 3212 memcpy(&config_pps, pps, sizeof(config_pps)); 3213 3214 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 3215 config_pps.pps_3 &= 0xf0; 3216 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 3217 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 3218 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 3219 } 3220 3221 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 3222 config_pps.rc_range_parameters[i] = 3223 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 3224 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 3225 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 3226 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 3227 } 3228 3229 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 3230 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 3231 } 3232 3233 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 3234 { 3235 struct connector_state *conn_state = &state->conn_state; 3236 struct drm_display_mode *mode = &conn_state->mode; 3237 struct crtc_state *cstate = &state->crtc_state; 3238 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3239 const struct vop2_data *vop2_data = vop2->data; 3240 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3241 bool mipi_ds_mode = false; 3242 u8 dsc_interface_mode = 0; 3243 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3244 u16 hdisplay = mode->crtc_hdisplay; 3245 u16 htotal = mode->crtc_htotal; 3246 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3247 u16 vdisplay = mode->crtc_vdisplay; 3248 u16 vtotal = mode->crtc_vtotal; 3249 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3250 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3251 u16 vact_end = vact_st + vdisplay; 3252 u32 ctrl_regs_offset = (dsc_id * 0x30); 3253 u32 decoder_regs_offset = (dsc_id * 0x100); 3254 int dsc_txp_clk_div = 0; 3255 int dsc_pxl_clk_div = 0; 3256 int dsc_cds_clk_div = 0; 3257 int val = 0; 3258 3259 if (!vop2->data->nr_dscs) { 3260 printf("Unsupported DSC\n"); 3261 return; 3262 } 3263 3264 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 3265 printf("DSC%d supported max slice is: %d, current is: %d\n", 3266 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 3267 3268 if (dsc_data->pd_id) { 3269 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 3270 printf("open dsc%d pd fail\n", dsc_id); 3271 } 3272 3273 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 3274 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 3275 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 3276 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 3277 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3278 dsc_interface_mode = VOP_DSC_IF_HDMI; 3279 } else { 3280 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 3281 if (mipi_ds_mode) 3282 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 3283 else 3284 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 3285 } 3286 3287 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3288 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3289 DSC_MAN_MODE_SHIFT, 0, false); 3290 else 3291 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3292 DSC_MAN_MODE_SHIFT, 1, false); 3293 3294 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 3295 3296 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 3297 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 3298 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 3299 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 3300 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 3301 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 3302 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 3303 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 3304 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3305 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 3306 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 3307 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 3308 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3309 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 3310 3311 if (!mipi_ds_mode) { 3312 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 3313 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 3314 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 3315 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 3316 u32 dly_num, dsc_cds_rate_mhz, val = 0; 3317 int k = 1; 3318 3319 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3320 k = 2; 3321 3322 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 3323 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 3324 3325 /* 3326 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 3327 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 3328 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 3329 * 3330 * HDMI: 3331 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 3332 * delay_line_num = 4 - BPP / 8 3333 * = (64 - target_bpp / 8) / 16 3334 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3335 * 3336 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 3337 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 3338 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3339 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 3340 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3341 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 3342 */ 3343 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 3344 dsc_cds_rate_mhz = dsc_cds_rate; 3345 dsc_hsync = hsync_len / 2; 3346 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 3347 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3348 } else { 3349 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 3350 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 3351 be16_to_cpu(cstate->pps.chunk_size); 3352 3353 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3354 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 3355 3356 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 3357 if (dsc_hsync < 8) 3358 dsc_hsync = 8; 3359 } 3360 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 3361 DSC_INIT_DLY_MODE_SHIFT, 0, false); 3362 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 3363 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 3364 3365 /* 3366 * htotal / dclk_core = dsc_htotal /cds_clk 3367 * 3368 * dclk_core = DCLK / (1 << dclk_core->div_val) 3369 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 3370 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 3371 * 3372 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 3373 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 3374 */ 3375 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 3376 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 3377 val = dsc_htotal << 16 | dsc_hsync; 3378 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 3379 DSC_HTOTAL_PW_SHIFT, val, false); 3380 3381 dsc_hact_st = hact_st / 2; 3382 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 3383 val = dsc_hact_end << 16 | dsc_hact_st; 3384 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 3385 DSC_HACT_ST_END_SHIFT, val, false); 3386 3387 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 3388 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 3389 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 3390 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 3391 } 3392 3393 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 3394 RST_DEASSERT_SHIFT, 1, false); 3395 udelay(10); 3396 3397 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 3398 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 3399 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3400 3401 vop2_load_pps(state, vop2, dsc_id); 3402 3403 val |= (1 << DSC_PPS_UPD_SHIFT); 3404 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3405 3406 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 3407 dsc_id, 3408 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 3409 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 3410 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 3411 } 3412 3413 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 3414 { 3415 struct crtc_state *cstate = &state->crtc_state; 3416 struct vop2 *vop2 = cstate->private; 3417 struct udevice *vp_dev, *dev; 3418 struct ofnode_phandle_args args; 3419 char vp_name[10]; 3420 int ret; 3421 3422 if (vop2->version != VOP_VERSION_RK3588) 3423 return false; 3424 3425 sprintf(vp_name, "port@%d", cstate->crtc_id); 3426 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 3427 debug("warn: can't get vp device\n"); 3428 return false; 3429 } 3430 3431 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 3432 0, &args); 3433 if (ret) { 3434 debug("assigned-clock-parents's node not define\n"); 3435 return false; 3436 } 3437 3438 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 3439 debug("warn: can't get clk device\n"); 3440 return false; 3441 } 3442 3443 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 3444 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 3445 if (clk_dev) 3446 *clk_dev = dev; 3447 return true; 3448 } 3449 3450 return false; 3451 } 3452 3453 static int rockchip_vop2_init(struct display_state *state) 3454 { 3455 struct crtc_state *cstate = &state->crtc_state; 3456 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 3457 struct connector_state *conn_state = &state->conn_state; 3458 struct drm_display_mode *mode = &conn_state->mode; 3459 struct vop2 *vop2 = cstate->private; 3460 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3461 u16 hdisplay = mode->crtc_hdisplay; 3462 u16 htotal = mode->crtc_htotal; 3463 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3464 u16 hact_end = hact_st + hdisplay; 3465 u16 vdisplay = mode->crtc_vdisplay; 3466 u16 vtotal = mode->crtc_vtotal; 3467 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3468 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3469 u16 vact_end = vact_st + vdisplay; 3470 bool yuv_overlay = false; 3471 u32 vp_offset = (cstate->crtc_id * 0x100); 3472 u32 line_flag_offset = (cstate->crtc_id * 4); 3473 u32 val, act_end; 3474 u8 dither_down_en = 0; 3475 u8 dither_down_mode = 0; 3476 u8 pre_dither_down_en = 0; 3477 u8 dclk_div_factor = 0; 3478 char output_type_name[30] = {0}; 3479 char dclk_name[9]; 3480 struct clk dclk; 3481 struct clk hdmi0_phy_pll; 3482 struct clk hdmi1_phy_pll; 3483 struct clk hdmi_phy_pll; 3484 struct udevice *disp_dev; 3485 unsigned long dclk_rate = 0; 3486 int ret; 3487 3488 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 3489 mode->crtc_hdisplay, mode->vdisplay, 3490 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 3491 mode->vrefresh, 3492 get_output_if_name(conn_state->output_if, output_type_name), 3493 cstate->crtc_id); 3494 3495 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 3496 cstate->splice_mode = true; 3497 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 3498 if (!cstate->splice_crtc_id) { 3499 printf("%s: Splice mode is unsupported by vp%d\n", 3500 __func__, cstate->crtc_id); 3501 return -EINVAL; 3502 } 3503 3504 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 3505 PORT_MERGE_EN_SHIFT, 1, false); 3506 } 3507 3508 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3509 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3510 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3511 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3512 3513 vop2_initial(vop2, state); 3514 if (vop2->version == VOP_VERSION_RK3588) 3515 dclk_rate = rk3588_vop2_if_cfg(state); 3516 else if (vop2->version == VOP_VERSION_RK3568) 3517 dclk_rate = rk3568_vop2_if_cfg(state); 3518 else if (vop2->version == VOP_VERSION_RK3528) 3519 dclk_rate = rk3528_vop2_if_cfg(state); 3520 else if (vop2->version == VOP_VERSION_RK3562) 3521 dclk_rate = rk3562_vop2_if_cfg(state); 3522 3523 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 3524 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 3525 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 3526 3527 vop2_post_color_swap(state); 3528 3529 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 3530 OUT_MODE_SHIFT, conn_state->output_mode, false); 3531 3532 switch (conn_state->bus_format) { 3533 case MEDIA_BUS_FMT_RGB565_1X16: 3534 dither_down_en = 1; 3535 dither_down_mode = RGB888_TO_RGB565; 3536 pre_dither_down_en = 1; 3537 break; 3538 case MEDIA_BUS_FMT_RGB666_1X18: 3539 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 3540 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 3541 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 3542 dither_down_en = 1; 3543 dither_down_mode = RGB888_TO_RGB666; 3544 pre_dither_down_en = 1; 3545 break; 3546 case MEDIA_BUS_FMT_YUV8_1X24: 3547 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 3548 dither_down_en = 0; 3549 pre_dither_down_en = 1; 3550 break; 3551 case MEDIA_BUS_FMT_YUV10_1X30: 3552 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 3553 dither_down_en = 0; 3554 pre_dither_down_en = 0; 3555 break; 3556 case MEDIA_BUS_FMT_RGB888_1X24: 3557 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 3558 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 3559 default: 3560 dither_down_en = 0; 3561 pre_dither_down_en = 1; 3562 break; 3563 } 3564 3565 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA) 3566 pre_dither_down_en = 0; 3567 else 3568 pre_dither_down_en = 1; 3569 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3570 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 3571 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3572 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 3573 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3574 DITHER_DOWN_MODE_SHIFT, dither_down_mode, false); 3575 3576 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 3577 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 3578 yuv_overlay, false); 3579 3580 cstate->yuv_overlay = yuv_overlay; 3581 3582 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 3583 (htotal << 16) | hsync_len); 3584 val = hact_st << 16; 3585 val |= hact_end; 3586 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 3587 val = vact_st << 16; 3588 val |= vact_end; 3589 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 3590 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 3591 u16 vact_st_f1 = vtotal + vact_st + 1; 3592 u16 vact_end_f1 = vact_st_f1 + vdisplay; 3593 3594 val = vact_st_f1 << 16 | vact_end_f1; 3595 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 3596 val); 3597 3598 val = vtotal << 16 | (vtotal + vsync_len); 3599 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 3600 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3601 INTERLACE_EN_SHIFT, 1, false); 3602 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3603 DSP_FILED_POL, 1, false); 3604 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3605 P2I_EN_SHIFT, 1, false); 3606 vtotal += vtotal + 1; 3607 act_end = vact_end_f1; 3608 } else { 3609 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3610 INTERLACE_EN_SHIFT, 0, false); 3611 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3612 P2I_EN_SHIFT, 0, false); 3613 act_end = vact_end; 3614 } 3615 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 3616 (vtotal << 16) | vsync_len); 3617 3618 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) { 3619 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 3620 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3621 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3622 CORE_DCLK_DIV_EN_SHIFT, 1, false); 3623 else 3624 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3625 CORE_DCLK_DIV_EN_SHIFT, 0, false); 3626 } 3627 3628 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 3629 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3630 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 3631 else 3632 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3633 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 3634 3635 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3636 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 3637 3638 if (yuv_overlay) 3639 val = 0x20010200; 3640 else 3641 val = 0; 3642 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 3643 if (cstate->splice_mode) { 3644 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3645 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 3646 yuv_overlay, false); 3647 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 3648 } 3649 3650 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3651 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 3652 3653 if (vp->xmirror_en) 3654 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3655 DSP_X_MIR_EN_SHIFT, 1, false); 3656 3657 vop2_tv_config_update(state, vop2); 3658 vop2_post_config(state, vop2); 3659 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 3660 vop3_post_config(state, vop2); 3661 3662 if (cstate->dsc_enable) { 3663 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3664 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 3665 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 3666 } else { 3667 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 3668 } 3669 } 3670 3671 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3672 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 3673 if (ret) { 3674 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 3675 return ret; 3676 } 3677 3678 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 3679 if (!ret) { 3680 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 3681 if (ret) 3682 debug("%s: hdmi0_phy_pll may not define\n", __func__); 3683 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 3684 if (ret) 3685 debug("%s: hdmi1_phy_pll may not define\n", __func__); 3686 } else { 3687 hdmi0_phy_pll.dev = NULL; 3688 hdmi1_phy_pll.dev = NULL; 3689 debug("%s: Faile to find display-subsystem node\n", __func__); 3690 } 3691 3692 if (vop2->version == VOP_VERSION_RK3528) { 3693 struct ofnode_phandle_args args; 3694 3695 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 3696 "#clock-cells", 0, 0, &args); 3697 if (!ret) { 3698 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 3699 if (ret) { 3700 debug("warn: can't get clk device\n"); 3701 return ret; 3702 } 3703 } else { 3704 debug("assigned-clock-parents's node not define\n"); 3705 } 3706 } 3707 3708 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 3709 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 3710 vop2_clk_set_parent(&dclk, &hdmi0_phy_pll); 3711 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 3712 vop2_clk_set_parent(&dclk, &hdmi1_phy_pll); 3713 3714 /* 3715 * uboot clk driver won't set dclk parent's rate when use 3716 * hdmi phypll as dclk source. 3717 * So set dclk rate is meaningless. Set hdmi phypll rate 3718 * directly. 3719 */ 3720 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 3721 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000); 3722 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 3723 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000); 3724 } else { 3725 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 3726 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3727 } else { 3728 /* 3729 * For RK3528, the path of CVBS output is like: 3730 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 3731 * The vop2 dclk should be four times crtc_clock for CVBS sampling 3732 * clock needs. 3733 */ 3734 if (vop2->version == VOP_VERSION_RK3528 && 3735 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3736 ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000); 3737 else 3738 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3739 } 3740 } 3741 } else { 3742 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 3743 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3744 else 3745 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3746 } 3747 3748 if (IS_ERR_VALUE(ret)) { 3749 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 3750 __func__, cstate->crtc_id, dclk_rate, ret); 3751 return ret; 3752 } else { 3753 dclk_div_factor = mode->clock / dclk_rate; 3754 if (vop2->version == VOP_VERSION_RK3528 && 3755 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3756 mode->crtc_clock = ret / 4 / 1000; 3757 else 3758 mode->crtc_clock = ret * dclk_div_factor / 1000; 3759 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 3760 } 3761 3762 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3763 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 3764 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3765 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 3766 3767 return 0; 3768 } 3769 3770 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 3771 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 3772 uint32_t dst_h) 3773 { 3774 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 3775 uint16_t hscl_filter_mode, vscl_filter_mode; 3776 uint8_t xgt2 = 0, xgt4 = 0; 3777 uint8_t ygt2 = 0, ygt4 = 0; 3778 uint32_t xfac = 0, yfac = 0; 3779 u32 win_offset = win->reg_offset; 3780 bool xgt_en = false; 3781 bool xavg_en = false; 3782 3783 if (is_vop3(vop2)) { 3784 if (src_w >= (4 * dst_w)) { 3785 xgt4 = 1; 3786 src_w >>= 2; 3787 } else if (src_w >= (2 * dst_w)) { 3788 xgt2 = 1; 3789 src_w >>= 1; 3790 } 3791 } 3792 3793 if (src_h >= (4 * dst_h)) { 3794 ygt4 = 1; 3795 src_h >>= 2; 3796 } else if (src_h >= (2 * dst_h)) { 3797 ygt2 = 1; 3798 src_h >>= 1; 3799 } 3800 3801 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 3802 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 3803 3804 if (yrgb_hor_scl_mode == SCALE_UP) 3805 hscl_filter_mode = win->hsu_filter_mode; 3806 else 3807 hscl_filter_mode = win->hsd_filter_mode; 3808 3809 if (yrgb_ver_scl_mode == SCALE_UP) 3810 vscl_filter_mode = win->vsu_filter_mode; 3811 else 3812 vscl_filter_mode = win->vsd_filter_mode; 3813 3814 /* 3815 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 3816 * at scale down mode 3817 */ 3818 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 3819 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 3820 dst_w += 1; 3821 } 3822 3823 if (is_vop3(vop2)) { 3824 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 3825 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 3826 3827 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 3828 xavg_en = xgt2 || xgt4; 3829 else 3830 xgt_en = xgt2 || xgt4; 3831 } else { 3832 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 3833 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 3834 } 3835 3836 if (win->type == CLUSTER_LAYER) { 3837 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 3838 yfac << 16 | xfac); 3839 3840 if (is_vop3(vop2)) { 3841 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3842 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 3843 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3844 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 3845 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3846 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3847 3848 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3849 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3850 yrgb_hor_scl_mode, false); 3851 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3852 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3853 yrgb_ver_scl_mode, false); 3854 } else { 3855 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3856 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3857 yrgb_hor_scl_mode, false); 3858 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3859 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3860 yrgb_ver_scl_mode, false); 3861 } 3862 3863 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 3864 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3865 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 3866 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3867 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 3868 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3869 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 3870 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3871 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 3872 } else { 3873 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3874 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 3875 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3876 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 3877 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3878 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 3879 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3880 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 3881 } 3882 } else { 3883 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 3884 yfac << 16 | xfac); 3885 3886 if (is_vop3(vop2)) { 3887 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3888 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 3889 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3890 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 3891 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3892 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3893 } 3894 3895 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3896 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 3897 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3898 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 3899 3900 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3901 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 3902 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3903 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 3904 3905 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3906 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 3907 hscl_filter_mode, false); 3908 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3909 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 3910 vscl_filter_mode, false); 3911 } 3912 } 3913 3914 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 3915 { 3916 u32 win_offset = win->reg_offset; 3917 3918 if (win->type == CLUSTER_LAYER) { 3919 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 3920 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 3921 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 3922 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3923 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 3924 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3925 } else { 3926 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 3927 ESMART_AXI_ID_SHIFT, win->axi_id, false); 3928 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 3929 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3930 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 3931 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3932 } 3933 } 3934 3935 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 3936 { 3937 struct crtc_state *cstate = &state->crtc_state; 3938 struct connector_state *conn_state = &state->conn_state; 3939 struct drm_display_mode *mode = &conn_state->mode; 3940 struct vop2 *vop2 = cstate->private; 3941 int src_w = cstate->src_rect.w; 3942 int src_h = cstate->src_rect.h; 3943 int crtc_x = cstate->crtc_rect.x; 3944 int crtc_y = cstate->crtc_rect.y; 3945 int crtc_w = cstate->crtc_rect.w; 3946 int crtc_h = cstate->crtc_rect.h; 3947 int xvir = cstate->xvir; 3948 int y_mirror = 0; 3949 int csc_mode; 3950 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 3951 /* offset of the right window in splice mode */ 3952 u32 splice_pixel_offset = 0; 3953 u32 splice_yrgb_offset = 0; 3954 u32 win_offset = win->reg_offset; 3955 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3956 3957 if (win->splice_mode_right) { 3958 src_w = cstate->right_src_rect.w; 3959 src_h = cstate->right_src_rect.h; 3960 crtc_x = cstate->right_crtc_rect.x; 3961 crtc_y = cstate->right_crtc_rect.y; 3962 crtc_w = cstate->right_crtc_rect.w; 3963 crtc_h = cstate->right_crtc_rect.h; 3964 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 3965 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 3966 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3967 } 3968 3969 act_info = (src_h - 1) << 16; 3970 act_info |= (src_w - 1) & 0xffff; 3971 3972 dsp_info = (crtc_h - 1) << 16; 3973 dsp_info |= (crtc_w - 1) & 0xffff; 3974 3975 dsp_stx = crtc_x; 3976 dsp_sty = crtc_y; 3977 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 3978 3979 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 3980 y_mirror = 1; 3981 else 3982 y_mirror = 0; 3983 3984 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 3985 3986 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 3987 vop2->version == VOP_VERSION_RK3562) 3988 vop2_axi_config(vop2, win); 3989 3990 if (y_mirror) 3991 printf("WARN: y mirror is unsupported by cluster window\n"); 3992 3993 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 3994 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 3995 false); 3996 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 3997 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 3998 cstate->dma_addr + splice_yrgb_offset); 3999 4000 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 4001 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 4002 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 4003 4004 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 4005 4006 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4007 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 4008 CLUSTER_RGB2YUV_EN_SHIFT, 4009 is_yuv_output(conn_state->bus_format), false); 4010 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 4011 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 4012 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 4013 4014 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4015 } 4016 4017 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 4018 { 4019 struct crtc_state *cstate = &state->crtc_state; 4020 struct connector_state *conn_state = &state->conn_state; 4021 struct drm_display_mode *mode = &conn_state->mode; 4022 struct vop2 *vop2 = cstate->private; 4023 int src_w = cstate->src_rect.w; 4024 int src_h = cstate->src_rect.h; 4025 int crtc_x = cstate->crtc_rect.x; 4026 int crtc_y = cstate->crtc_rect.y; 4027 int crtc_w = cstate->crtc_rect.w; 4028 int crtc_h = cstate->crtc_rect.h; 4029 int xvir = cstate->xvir; 4030 int y_mirror = 0; 4031 int csc_mode; 4032 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 4033 /* offset of the right window in splice mode */ 4034 u32 splice_pixel_offset = 0; 4035 u32 splice_yrgb_offset = 0; 4036 u32 win_offset = win->reg_offset; 4037 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4038 4039 if (win->splice_mode_right) { 4040 src_w = cstate->right_src_rect.w; 4041 src_h = cstate->right_src_rect.h; 4042 crtc_x = cstate->right_crtc_rect.x; 4043 crtc_y = cstate->right_crtc_rect.y; 4044 crtc_w = cstate->right_crtc_rect.w; 4045 crtc_h = cstate->right_crtc_rect.h; 4046 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 4047 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 4048 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4049 } 4050 4051 /* 4052 * This is workaround solution for IC design: 4053 * esmart can't support scale down when actual_w % 16 == 1. 4054 */ 4055 if (src_w > crtc_w && (src_w & 0xf) == 1) { 4056 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 4057 src_w -= 1; 4058 } 4059 4060 act_info = (src_h - 1) << 16; 4061 act_info |= (src_w - 1) & 0xffff; 4062 4063 dsp_info = (crtc_h - 1) << 16; 4064 dsp_info |= (crtc_w - 1) & 0xffff; 4065 4066 dsp_stx = crtc_x; 4067 dsp_sty = crtc_y; 4068 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 4069 4070 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 4071 y_mirror = 1; 4072 else 4073 y_mirror = 0; 4074 4075 if (is_vop3(vop2)) 4076 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK, 4077 ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false); 4078 4079 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 4080 4081 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 4082 vop2->version == VOP_VERSION_RK3562) 4083 vop2_axi_config(vop2, win); 4084 4085 if (y_mirror) 4086 cstate->dma_addr += (src_h - 1) * xvir * 4; 4087 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 4088 YMIRROR_EN_SHIFT, y_mirror, false); 4089 4090 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4091 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4092 false); 4093 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 4094 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 4095 cstate->dma_addr + splice_yrgb_offset); 4096 4097 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 4098 act_info); 4099 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 4100 dsp_info); 4101 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 4102 4103 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 4104 WIN_EN_SHIFT, 1, false); 4105 4106 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4107 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 4108 RGB2YUV_EN_SHIFT, 4109 is_yuv_output(conn_state->bus_format), false); 4110 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 4111 CSC_MODE_SHIFT, csc_mode, false); 4112 4113 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4114 } 4115 4116 static void vop2_calc_display_rect_for_splice(struct display_state *state) 4117 { 4118 struct crtc_state *cstate = &state->crtc_state; 4119 struct connector_state *conn_state = &state->conn_state; 4120 struct drm_display_mode *mode = &conn_state->mode; 4121 struct display_rect *src_rect = &cstate->src_rect; 4122 struct display_rect *dst_rect = &cstate->crtc_rect; 4123 struct display_rect left_src, left_dst, right_src, right_dst; 4124 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 4125 int left_src_w, left_dst_w, right_dst_w; 4126 4127 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 4128 if (left_dst_w < 0) 4129 left_dst_w = 0; 4130 right_dst_w = dst_rect->w - left_dst_w; 4131 4132 if (!right_dst_w) 4133 left_src_w = src_rect->w; 4134 else 4135 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 4136 4137 left_src.x = src_rect->x; 4138 left_src.w = left_src_w; 4139 left_dst.x = dst_rect->x; 4140 left_dst.w = left_dst_w; 4141 right_src.x = left_src.x + left_src.w; 4142 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 4143 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 4144 right_dst.w = right_dst_w; 4145 4146 left_src.y = src_rect->y; 4147 left_src.h = src_rect->h; 4148 left_dst.y = dst_rect->y; 4149 left_dst.h = dst_rect->h; 4150 right_src.y = src_rect->y; 4151 right_src.h = src_rect->h; 4152 right_dst.y = dst_rect->y; 4153 right_dst.h = dst_rect->h; 4154 4155 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 4156 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 4157 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 4158 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 4159 } 4160 4161 static int rockchip_vop2_set_plane(struct display_state *state) 4162 { 4163 struct crtc_state *cstate = &state->crtc_state; 4164 struct vop2 *vop2 = cstate->private; 4165 struct vop2_win_data *win_data; 4166 struct vop2_win_data *splice_win_data; 4167 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4168 char plane_name[10] = {0}; 4169 4170 if (cstate->crtc_rect.w > cstate->max_output.width) { 4171 printf("ERROR: output w[%d] exceeded max width[%d]\n", 4172 cstate->crtc_rect.w, cstate->max_output.width); 4173 return -EINVAL; 4174 } 4175 4176 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4177 if (!win_data) { 4178 printf("invalid win id %d\n", primary_plane_id); 4179 return -ENODEV; 4180 } 4181 4182 /* ignore some plane register according vop3 esmart lb mode */ 4183 if (vop3_ignore_plane(vop2, win_data)) 4184 return -EACCES; 4185 4186 if (vop2->version == VOP_VERSION_RK3588) { 4187 if (vop2_power_domain_on(vop2, win_data->pd_id)) 4188 printf("open vp%d plane pd fail\n", cstate->crtc_id); 4189 } 4190 4191 if (cstate->splice_mode) { 4192 if (win_data->splice_win_id) { 4193 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 4194 splice_win_data->splice_mode_right = true; 4195 4196 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 4197 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 4198 4199 vop2_calc_display_rect_for_splice(state); 4200 if (win_data->type == CLUSTER_LAYER) 4201 vop2_set_cluster_win(state, splice_win_data); 4202 else 4203 vop2_set_smart_win(state, splice_win_data); 4204 } else { 4205 printf("ERROR: splice mode is unsupported by plane %s\n", 4206 get_plane_name(primary_plane_id, plane_name)); 4207 return -EINVAL; 4208 } 4209 } 4210 4211 if (win_data->type == CLUSTER_LAYER) 4212 vop2_set_cluster_win(state, win_data); 4213 else 4214 vop2_set_smart_win(state, win_data); 4215 4216 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 4217 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 4218 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 4219 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 4220 cstate->dma_addr); 4221 4222 return 0; 4223 } 4224 4225 static int rockchip_vop2_prepare(struct display_state *state) 4226 { 4227 return 0; 4228 } 4229 4230 static void vop2_dsc_cfg_done(struct display_state *state) 4231 { 4232 struct connector_state *conn_state = &state->conn_state; 4233 struct crtc_state *cstate = &state->crtc_state; 4234 struct vop2 *vop2 = cstate->private; 4235 u8 dsc_id = cstate->dsc_id; 4236 u32 ctrl_regs_offset = (dsc_id * 0x30); 4237 4238 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4239 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 4240 DSC_CFG_DONE_SHIFT, 1, false); 4241 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 4242 DSC_CFG_DONE_SHIFT, 1, false); 4243 } else { 4244 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 4245 DSC_CFG_DONE_SHIFT, 1, false); 4246 } 4247 } 4248 4249 static int rockchip_vop2_enable(struct display_state *state) 4250 { 4251 struct crtc_state *cstate = &state->crtc_state; 4252 struct vop2 *vop2 = cstate->private; 4253 u32 vp_offset = (cstate->crtc_id * 0x100); 4254 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4255 4256 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4257 STANDBY_EN_SHIFT, 0, false); 4258 4259 if (cstate->splice_mode) 4260 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4261 4262 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4263 4264 if (cstate->dsc_enable) 4265 vop2_dsc_cfg_done(state); 4266 4267 return 0; 4268 } 4269 4270 static int rockchip_vop2_disable(struct display_state *state) 4271 { 4272 struct crtc_state *cstate = &state->crtc_state; 4273 struct vop2 *vop2 = cstate->private; 4274 u32 vp_offset = (cstate->crtc_id * 0x100); 4275 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4276 4277 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4278 STANDBY_EN_SHIFT, 1, false); 4279 4280 if (cstate->splice_mode) 4281 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4282 4283 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4284 4285 return 0; 4286 } 4287 4288 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 4289 { 4290 struct crtc_state *cstate = &state->crtc_state; 4291 struct vop2 *vop2 = cstate->private; 4292 int i = 0; 4293 int correct_cursor_plane = -1; 4294 int plane_type = -1; 4295 4296 if (cursor_plane < 0) 4297 return -1; 4298 4299 if (plane_mask & (1 << cursor_plane)) 4300 return cursor_plane; 4301 4302 /* Get current cursor plane type */ 4303 for (i = 0; i < vop2->data->nr_layers; i++) { 4304 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 4305 plane_type = vop2->data->plane_table[i].plane_type; 4306 break; 4307 } 4308 } 4309 4310 /* Get the other same plane type plane id */ 4311 for (i = 0; i < vop2->data->nr_layers; i++) { 4312 if (vop2->data->plane_table[i].plane_type == plane_type && 4313 vop2->data->plane_table[i].plane_id != cursor_plane) { 4314 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 4315 break; 4316 } 4317 } 4318 4319 /* To check whether the new correct_cursor_plane is attach to current vp */ 4320 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 4321 printf("error: faild to find correct plane as cursor plane\n"); 4322 return -1; 4323 } 4324 4325 printf("vp%d adjust cursor plane from %d to %d\n", 4326 cstate->crtc_id, cursor_plane, correct_cursor_plane); 4327 4328 return correct_cursor_plane; 4329 } 4330 4331 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 4332 { 4333 struct crtc_state *cstate = &state->crtc_state; 4334 struct vop2 *vop2 = cstate->private; 4335 ofnode vp_node; 4336 struct device_node *port_parent_node = cstate->ports_node; 4337 static bool vop_fix_dts; 4338 const char *path; 4339 u32 plane_mask = 0; 4340 int vp_id = 0; 4341 int cursor_plane_id = -1; 4342 4343 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 4344 return 0; 4345 4346 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 4347 path = vp_node.np->full_name; 4348 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 4349 4350 if (cstate->crtc->assign_plane) 4351 continue; 4352 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 4353 cstate->crtc->vps[vp_id].cursor_plane); 4354 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 4355 vp_id, plane_mask, 4356 vop2->vp_plane_mask[vp_id].primary_plane_id, 4357 cursor_plane_id); 4358 4359 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 4360 plane_mask, 1); 4361 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 4362 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 4363 if (cursor_plane_id >= 0) 4364 do_fixup_by_path_u32(blob, path, "cursor-win-id", 4365 cursor_plane_id, 1); 4366 vp_id++; 4367 } 4368 4369 vop_fix_dts = true; 4370 4371 return 0; 4372 } 4373 4374 static int rockchip_vop2_check(struct display_state *state) 4375 { 4376 struct crtc_state *cstate = &state->crtc_state; 4377 struct rockchip_crtc *crtc = cstate->crtc; 4378 4379 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 4380 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 4381 return -ENOTSUPP; 4382 } 4383 4384 if (cstate->splice_mode) { 4385 crtc->splice_mode = true; 4386 crtc->splice_crtc_id = cstate->splice_crtc_id; 4387 } 4388 4389 return 0; 4390 } 4391 4392 static int rockchip_vop2_mode_valid(struct display_state *state) 4393 { 4394 struct connector_state *conn_state = &state->conn_state; 4395 struct crtc_state *cstate = &state->crtc_state; 4396 struct drm_display_mode *mode = &conn_state->mode; 4397 struct videomode vm; 4398 4399 drm_display_mode_to_videomode(mode, &vm); 4400 4401 if (vm.hactive < 32 || vm.vactive < 32 || 4402 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 4403 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 4404 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 4405 return -EINVAL; 4406 } 4407 4408 return 0; 4409 } 4410 4411 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 4412 4413 static int rockchip_vop2_plane_check(struct display_state *state) 4414 { 4415 struct crtc_state *cstate = &state->crtc_state; 4416 struct vop2 *vop2 = cstate->private; 4417 struct display_rect *src = &cstate->src_rect; 4418 struct display_rect *dst = &cstate->crtc_rect; 4419 struct vop2_win_data *win_data; 4420 int min_scale, max_scale; 4421 int hscale, vscale; 4422 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4423 4424 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4425 if (!win_data) { 4426 printf("ERROR: invalid win id %d\n", primary_plane_id); 4427 return -ENODEV; 4428 } 4429 4430 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 4431 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 4432 4433 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 4434 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 4435 if (hscale < 0 || vscale < 0) { 4436 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 4437 return -ERANGE; 4438 } 4439 4440 return 0; 4441 } 4442 4443 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4444 ROCKCHIP_VOP2_ESMART0, 4445 ROCKCHIP_VOP2_ESMART1, 4446 ROCKCHIP_VOP2_ESMART2, 4447 ROCKCHIP_VOP2_ESMART3, 4448 }; 4449 4450 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4451 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4452 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4453 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4454 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4455 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4456 }; 4457 4458 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4459 { /* one display policy for hdmi */ 4460 {/* main display */ 4461 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4462 .attached_layers_nr = 4, 4463 .attached_layers = { 4464 ROCKCHIP_VOP2_CLUSTER0, 4465 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 4466 }, 4467 }, 4468 {/* second display */}, 4469 {/* third display */}, 4470 {/* fourth display */}, 4471 }, 4472 4473 { /* two display policy */ 4474 {/* main display */ 4475 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4476 .attached_layers_nr = 3, 4477 .attached_layers = { 4478 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4479 }, 4480 }, 4481 4482 {/* second display */ 4483 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4484 .attached_layers_nr = 2, 4485 .attached_layers = { 4486 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4487 }, 4488 }, 4489 {/* third display */}, 4490 {/* fourth display */}, 4491 }, 4492 4493 { /* one display policy for cvbs */ 4494 {/* main display */ 4495 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4496 .attached_layers_nr = 2, 4497 .attached_layers = { 4498 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4499 }, 4500 }, 4501 {/* second display */}, 4502 {/* third display */}, 4503 {/* fourth display */}, 4504 }, 4505 4506 {/* reserved */}, 4507 }; 4508 4509 static struct vop2_win_data rk3528_win_data[5] = { 4510 { 4511 .name = "Esmart0", 4512 .phys_id = ROCKCHIP_VOP2_ESMART0, 4513 .type = ESMART_LAYER, 4514 .win_sel_port_offset = 8, 4515 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 4516 .reg_offset = 0, 4517 .axi_id = 0, 4518 .axi_yrgb_id = 0x06, 4519 .axi_uv_id = 0x07, 4520 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4521 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4522 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4523 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4524 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4525 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4526 .max_upscale_factor = 8, 4527 .max_downscale_factor = 8, 4528 }, 4529 4530 { 4531 .name = "Esmart1", 4532 .phys_id = ROCKCHIP_VOP2_ESMART1, 4533 .type = ESMART_LAYER, 4534 .win_sel_port_offset = 10, 4535 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 4536 .reg_offset = 0x200, 4537 .axi_id = 0, 4538 .axi_yrgb_id = 0x08, 4539 .axi_uv_id = 0x09, 4540 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4541 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4542 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4543 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4544 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4545 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4546 .max_upscale_factor = 8, 4547 .max_downscale_factor = 8, 4548 }, 4549 4550 { 4551 .name = "Esmart2", 4552 .phys_id = ROCKCHIP_VOP2_ESMART2, 4553 .type = ESMART_LAYER, 4554 .win_sel_port_offset = 12, 4555 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 4556 .reg_offset = 0x400, 4557 .axi_id = 0, 4558 .axi_yrgb_id = 0x0a, 4559 .axi_uv_id = 0x0b, 4560 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4561 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4562 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4563 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4564 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4565 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4566 .max_upscale_factor = 8, 4567 .max_downscale_factor = 8, 4568 }, 4569 4570 { 4571 .name = "Esmart3", 4572 .phys_id = ROCKCHIP_VOP2_ESMART3, 4573 .type = ESMART_LAYER, 4574 .win_sel_port_offset = 14, 4575 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 4576 .reg_offset = 0x600, 4577 .axi_id = 0, 4578 .axi_yrgb_id = 0x0c, 4579 .axi_uv_id = 0x0d, 4580 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4581 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4582 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4583 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4584 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4585 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4586 .max_upscale_factor = 8, 4587 .max_downscale_factor = 8, 4588 }, 4589 4590 { 4591 .name = "Cluster0", 4592 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4593 .type = CLUSTER_LAYER, 4594 .win_sel_port_offset = 0, 4595 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 4596 .reg_offset = 0, 4597 .axi_id = 0, 4598 .axi_yrgb_id = 0x02, 4599 .axi_uv_id = 0x03, 4600 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4601 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4602 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4603 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4604 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4605 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4606 .max_upscale_factor = 8, 4607 .max_downscale_factor = 8, 4608 }, 4609 }; 4610 4611 static struct vop2_vp_data rk3528_vp_data[2] = { 4612 { 4613 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 4614 VOP_FEATURE_POST_CSC, 4615 .max_output = {4096, 4096}, 4616 .layer_mix_dly = 6, 4617 .hdr_mix_dly = 2, 4618 .win_dly = 8, 4619 }, 4620 { 4621 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4622 .max_output = {1920, 1080}, 4623 .layer_mix_dly = 2, 4624 .hdr_mix_dly = 0, 4625 .win_dly = 8, 4626 }, 4627 }; 4628 4629 const struct vop2_data rk3528_vop = { 4630 .version = VOP_VERSION_RK3528, 4631 .nr_vps = 2, 4632 .vp_data = rk3528_vp_data, 4633 .win_data = rk3528_win_data, 4634 .plane_mask = rk3528_vp_plane_mask[0], 4635 .plane_table = rk3528_plane_table, 4636 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 4637 .nr_layers = 5, 4638 .nr_mixers = 3, 4639 .nr_gammas = 2, 4640 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 4641 }; 4642 4643 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4644 ROCKCHIP_VOP2_ESMART0, 4645 ROCKCHIP_VOP2_ESMART1, 4646 ROCKCHIP_VOP2_ESMART2, 4647 ROCKCHIP_VOP2_ESMART3, 4648 }; 4649 4650 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4651 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4652 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4653 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4654 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4655 }; 4656 4657 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4658 { /* one display policy for hdmi */ 4659 {/* main display */ 4660 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4661 .attached_layers_nr = 4, 4662 .attached_layers = { 4663 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 4664 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4665 }, 4666 }, 4667 {/* second display */}, 4668 {/* third display */}, 4669 {/* fourth display */}, 4670 }, 4671 4672 { /* two display policy */ 4673 {/* main display */ 4674 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4675 .attached_layers_nr = 2, 4676 .attached_layers = { 4677 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4678 }, 4679 }, 4680 4681 {/* second display */ 4682 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 4683 .attached_layers_nr = 2, 4684 .attached_layers = { 4685 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4686 }, 4687 }, 4688 {/* third display */}, 4689 {/* fourth display */}, 4690 }, 4691 4692 {/* reserved */}, 4693 }; 4694 4695 static struct vop2_win_data rk3562_win_data[4] = { 4696 { 4697 .name = "Esmart0", 4698 .phys_id = ROCKCHIP_VOP2_ESMART0, 4699 .type = ESMART_LAYER, 4700 .win_sel_port_offset = 8, 4701 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 4702 .reg_offset = 0, 4703 .axi_id = 0, 4704 .axi_yrgb_id = 0x02, 4705 .axi_uv_id = 0x03, 4706 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4707 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4708 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4709 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4710 .max_upscale_factor = 8, 4711 .max_downscale_factor = 8, 4712 }, 4713 4714 { 4715 .name = "Esmart1", 4716 .phys_id = ROCKCHIP_VOP2_ESMART1, 4717 .type = ESMART_LAYER, 4718 .win_sel_port_offset = 10, 4719 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 4720 .reg_offset = 0x200, 4721 .axi_id = 0, 4722 .axi_yrgb_id = 0x04, 4723 .axi_uv_id = 0x05, 4724 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4725 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4726 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4727 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4728 .max_upscale_factor = 8, 4729 .max_downscale_factor = 8, 4730 }, 4731 4732 { 4733 .name = "Esmart2", 4734 .phys_id = ROCKCHIP_VOP2_ESMART2, 4735 .type = ESMART_LAYER, 4736 .win_sel_port_offset = 12, 4737 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 4738 .reg_offset = 0x400, 4739 .axi_id = 0, 4740 .axi_yrgb_id = 0x06, 4741 .axi_uv_id = 0x07, 4742 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4743 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4744 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4745 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4746 .max_upscale_factor = 8, 4747 .max_downscale_factor = 8, 4748 }, 4749 4750 { 4751 .name = "Esmart3", 4752 .phys_id = ROCKCHIP_VOP2_ESMART3, 4753 .type = ESMART_LAYER, 4754 .win_sel_port_offset = 14, 4755 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 4756 .reg_offset = 0x600, 4757 .axi_id = 0, 4758 .axi_yrgb_id = 0x08, 4759 .axi_uv_id = 0x0d, 4760 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4761 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4762 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4763 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4764 .max_upscale_factor = 8, 4765 .max_downscale_factor = 8, 4766 }, 4767 }; 4768 4769 static struct vop2_vp_data rk3562_vp_data[2] = { 4770 { 4771 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4772 .max_output = {2048, 4096}, 4773 .win_dly = 8, 4774 .layer_mix_dly = 8, 4775 }, 4776 { 4777 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4778 .max_output = {2048, 1080}, 4779 .win_dly = 8, 4780 .layer_mix_dly = 8, 4781 }, 4782 }; 4783 4784 const struct vop2_data rk3562_vop = { 4785 .version = VOP_VERSION_RK3562, 4786 .nr_vps = 2, 4787 .vp_data = rk3562_vp_data, 4788 .win_data = rk3562_win_data, 4789 .plane_mask = rk3562_vp_plane_mask[0], 4790 .plane_table = rk3562_plane_table, 4791 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 4792 .nr_layers = 4, 4793 .nr_mixers = 3, 4794 .nr_gammas = 2, 4795 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 4796 }; 4797 4798 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4799 ROCKCHIP_VOP2_SMART0, 4800 ROCKCHIP_VOP2_SMART1, 4801 ROCKCHIP_VOP2_ESMART0, 4802 ROCKCHIP_VOP2_ESMART1, 4803 }; 4804 4805 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4806 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4807 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 4808 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4809 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4810 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4811 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4812 }; 4813 4814 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4815 { /* one display policy */ 4816 {/* main display */ 4817 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4818 .attached_layers_nr = 6, 4819 .attached_layers = { 4820 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 4821 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4822 }, 4823 }, 4824 {/* second display */}, 4825 {/* third display */}, 4826 {/* fourth display */}, 4827 }, 4828 4829 { /* two display policy */ 4830 {/* main display */ 4831 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4832 .attached_layers_nr = 3, 4833 .attached_layers = { 4834 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 4835 }, 4836 }, 4837 4838 {/* second display */ 4839 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 4840 .attached_layers_nr = 3, 4841 .attached_layers = { 4842 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4843 }, 4844 }, 4845 {/* third display */}, 4846 {/* fourth display */}, 4847 }, 4848 4849 { /* three display policy */ 4850 {/* main display */ 4851 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4852 .attached_layers_nr = 3, 4853 .attached_layers = { 4854 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 4855 }, 4856 }, 4857 4858 {/* second display */ 4859 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 4860 .attached_layers_nr = 2, 4861 .attached_layers = { 4862 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 4863 }, 4864 }, 4865 4866 {/* third display */ 4867 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 4868 .attached_layers_nr = 1, 4869 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 4870 }, 4871 4872 {/* fourth display */}, 4873 }, 4874 4875 {/* reserved for four display policy */}, 4876 }; 4877 4878 static struct vop2_win_data rk3568_win_data[6] = { 4879 { 4880 .name = "Cluster0", 4881 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4882 .type = CLUSTER_LAYER, 4883 .win_sel_port_offset = 0, 4884 .layer_sel_win_id = { 0, 0, 0, 0xff }, 4885 .reg_offset = 0, 4886 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4887 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4888 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4889 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4890 .max_upscale_factor = 4, 4891 .max_downscale_factor = 4, 4892 }, 4893 4894 { 4895 .name = "Cluster1", 4896 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 4897 .type = CLUSTER_LAYER, 4898 .win_sel_port_offset = 1, 4899 .layer_sel_win_id = { 1, 1, 1, 0xff }, 4900 .reg_offset = 0x200, 4901 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4902 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4903 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4904 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4905 .max_upscale_factor = 4, 4906 .max_downscale_factor = 4, 4907 }, 4908 4909 { 4910 .name = "Esmart0", 4911 .phys_id = ROCKCHIP_VOP2_ESMART0, 4912 .type = ESMART_LAYER, 4913 .win_sel_port_offset = 4, 4914 .layer_sel_win_id = { 2, 2, 2, 0xff }, 4915 .reg_offset = 0, 4916 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4917 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4918 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4919 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4920 .max_upscale_factor = 8, 4921 .max_downscale_factor = 8, 4922 }, 4923 4924 { 4925 .name = "Esmart1", 4926 .phys_id = ROCKCHIP_VOP2_ESMART1, 4927 .type = ESMART_LAYER, 4928 .win_sel_port_offset = 5, 4929 .layer_sel_win_id = { 6, 6, 6, 0xff }, 4930 .reg_offset = 0x200, 4931 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4932 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4933 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4934 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4935 .max_upscale_factor = 8, 4936 .max_downscale_factor = 8, 4937 }, 4938 4939 { 4940 .name = "Smart0", 4941 .phys_id = ROCKCHIP_VOP2_SMART0, 4942 .type = SMART_LAYER, 4943 .win_sel_port_offset = 6, 4944 .layer_sel_win_id = { 3, 3, 3, 0xff }, 4945 .reg_offset = 0x400, 4946 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4947 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4948 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4949 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4950 .max_upscale_factor = 8, 4951 .max_downscale_factor = 8, 4952 }, 4953 4954 { 4955 .name = "Smart1", 4956 .phys_id = ROCKCHIP_VOP2_SMART1, 4957 .type = SMART_LAYER, 4958 .win_sel_port_offset = 7, 4959 .layer_sel_win_id = { 7, 7, 7, 0xff }, 4960 .reg_offset = 0x600, 4961 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4962 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4963 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4964 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4965 .max_upscale_factor = 8, 4966 .max_downscale_factor = 8, 4967 }, 4968 }; 4969 4970 static struct vop2_vp_data rk3568_vp_data[3] = { 4971 { 4972 .feature = VOP_FEATURE_OUTPUT_10BIT, 4973 .pre_scan_max_dly = 42, 4974 .max_output = {4096, 2304}, 4975 }, 4976 { 4977 .feature = 0, 4978 .pre_scan_max_dly = 40, 4979 .max_output = {2048, 1536}, 4980 }, 4981 { 4982 .feature = 0, 4983 .pre_scan_max_dly = 40, 4984 .max_output = {1920, 1080}, 4985 }, 4986 }; 4987 4988 const struct vop2_data rk3568_vop = { 4989 .version = VOP_VERSION_RK3568, 4990 .nr_vps = 3, 4991 .vp_data = rk3568_vp_data, 4992 .win_data = rk3568_win_data, 4993 .plane_mask = rk356x_vp_plane_mask[0], 4994 .plane_table = rk356x_plane_table, 4995 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 4996 .nr_layers = 6, 4997 .nr_mixers = 5, 4998 .nr_gammas = 1, 4999 }; 5000 5001 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5002 ROCKCHIP_VOP2_ESMART0, 5003 ROCKCHIP_VOP2_ESMART1, 5004 ROCKCHIP_VOP2_ESMART2, 5005 ROCKCHIP_VOP2_ESMART3, 5006 ROCKCHIP_VOP2_CLUSTER0, 5007 ROCKCHIP_VOP2_CLUSTER1, 5008 ROCKCHIP_VOP2_CLUSTER2, 5009 ROCKCHIP_VOP2_CLUSTER3, 5010 }; 5011 5012 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5013 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5014 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 5015 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 5016 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 5017 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5018 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5019 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5020 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5021 }; 5022 5023 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5024 { /* one display policy */ 5025 {/* main display */ 5026 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5027 .attached_layers_nr = 8, 5028 .attached_layers = { 5029 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 5030 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 5031 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 5032 }, 5033 }, 5034 {/* second display */}, 5035 {/* third display */}, 5036 {/* fourth display */}, 5037 }, 5038 5039 { /* two display policy */ 5040 {/* main display */ 5041 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5042 .attached_layers_nr = 4, 5043 .attached_layers = { 5044 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 5045 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 5046 }, 5047 }, 5048 5049 {/* second display */ 5050 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 5051 .attached_layers_nr = 4, 5052 .attached_layers = { 5053 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 5054 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 5055 }, 5056 }, 5057 {/* third display */}, 5058 {/* fourth display */}, 5059 }, 5060 5061 { /* three display policy */ 5062 {/* main display */ 5063 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5064 .attached_layers_nr = 3, 5065 .attached_layers = { 5066 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 5067 }, 5068 }, 5069 5070 {/* second display */ 5071 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 5072 .attached_layers_nr = 3, 5073 .attached_layers = { 5074 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 5075 }, 5076 }, 5077 5078 {/* third display */ 5079 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5080 .attached_layers_nr = 2, 5081 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 5082 }, 5083 5084 {/* fourth display */}, 5085 }, 5086 5087 { /* four display policy */ 5088 {/* main display */ 5089 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 5090 .attached_layers_nr = 2, 5091 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 5092 }, 5093 5094 {/* second display */ 5095 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER1, 5096 .attached_layers_nr = 2, 5097 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 5098 }, 5099 5100 {/* third display */ 5101 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 5102 .attached_layers_nr = 2, 5103 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 5104 }, 5105 5106 {/* fourth display */ 5107 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER3, 5108 .attached_layers_nr = 2, 5109 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 5110 }, 5111 }, 5112 5113 }; 5114 5115 static struct vop2_win_data rk3588_win_data[8] = { 5116 { 5117 .name = "Cluster0", 5118 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5119 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 5120 .type = CLUSTER_LAYER, 5121 .win_sel_port_offset = 0, 5122 .layer_sel_win_id = { 0, 0, 0, 0 }, 5123 .reg_offset = 0, 5124 .axi_id = 0, 5125 .axi_yrgb_id = 2, 5126 .axi_uv_id = 3, 5127 .pd_id = VOP2_PD_CLUSTER0, 5128 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5129 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5130 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5131 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5132 .max_upscale_factor = 4, 5133 .max_downscale_factor = 4, 5134 }, 5135 5136 { 5137 .name = "Cluster1", 5138 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 5139 .type = CLUSTER_LAYER, 5140 .win_sel_port_offset = 1, 5141 .layer_sel_win_id = { 1, 1, 1, 1 }, 5142 .reg_offset = 0x200, 5143 .axi_id = 0, 5144 .axi_yrgb_id = 6, 5145 .axi_uv_id = 7, 5146 .pd_id = VOP2_PD_CLUSTER1, 5147 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5148 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5149 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5150 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5151 .max_upscale_factor = 4, 5152 .max_downscale_factor = 4, 5153 }, 5154 5155 { 5156 .name = "Cluster2", 5157 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 5158 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 5159 .type = CLUSTER_LAYER, 5160 .win_sel_port_offset = 2, 5161 .layer_sel_win_id = { 4, 4, 4, 4 }, 5162 .reg_offset = 0x400, 5163 .axi_id = 1, 5164 .axi_yrgb_id = 2, 5165 .axi_uv_id = 3, 5166 .pd_id = VOP2_PD_CLUSTER2, 5167 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5168 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5169 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5170 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5171 .max_upscale_factor = 4, 5172 .max_downscale_factor = 4, 5173 }, 5174 5175 { 5176 .name = "Cluster3", 5177 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 5178 .type = CLUSTER_LAYER, 5179 .win_sel_port_offset = 3, 5180 .layer_sel_win_id = { 5, 5, 5, 5 }, 5181 .reg_offset = 0x600, 5182 .axi_id = 1, 5183 .axi_yrgb_id = 6, 5184 .axi_uv_id = 7, 5185 .pd_id = VOP2_PD_CLUSTER3, 5186 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5187 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5188 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5189 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5190 .max_upscale_factor = 4, 5191 .max_downscale_factor = 4, 5192 }, 5193 5194 { 5195 .name = "Esmart0", 5196 .phys_id = ROCKCHIP_VOP2_ESMART0, 5197 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 5198 .type = ESMART_LAYER, 5199 .win_sel_port_offset = 4, 5200 .layer_sel_win_id = { 2, 2, 2, 2 }, 5201 .reg_offset = 0, 5202 .axi_id = 0, 5203 .axi_yrgb_id = 0x0a, 5204 .axi_uv_id = 0x0b, 5205 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5206 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5207 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5208 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5209 .max_upscale_factor = 8, 5210 .max_downscale_factor = 8, 5211 }, 5212 5213 { 5214 .name = "Esmart1", 5215 .phys_id = ROCKCHIP_VOP2_ESMART1, 5216 .type = ESMART_LAYER, 5217 .win_sel_port_offset = 5, 5218 .layer_sel_win_id = { 3, 3, 3, 3 }, 5219 .reg_offset = 0x200, 5220 .axi_id = 0, 5221 .axi_yrgb_id = 0x0c, 5222 .axi_uv_id = 0x0d, 5223 .pd_id = VOP2_PD_ESMART, 5224 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5225 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5226 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5227 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5228 .max_upscale_factor = 8, 5229 .max_downscale_factor = 8, 5230 }, 5231 5232 { 5233 .name = "Esmart2", 5234 .phys_id = ROCKCHIP_VOP2_ESMART2, 5235 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 5236 .type = ESMART_LAYER, 5237 .win_sel_port_offset = 6, 5238 .layer_sel_win_id = { 6, 6, 6, 6 }, 5239 .reg_offset = 0x400, 5240 .axi_id = 1, 5241 .axi_yrgb_id = 0x0a, 5242 .axi_uv_id = 0x0b, 5243 .pd_id = VOP2_PD_ESMART, 5244 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5245 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5246 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5247 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5248 .max_upscale_factor = 8, 5249 .max_downscale_factor = 8, 5250 }, 5251 5252 { 5253 .name = "Esmart3", 5254 .phys_id = ROCKCHIP_VOP2_ESMART3, 5255 .type = ESMART_LAYER, 5256 .win_sel_port_offset = 7, 5257 .layer_sel_win_id = { 7, 7, 7, 7 }, 5258 .reg_offset = 0x600, 5259 .axi_id = 1, 5260 .axi_yrgb_id = 0x0c, 5261 .axi_uv_id = 0x0d, 5262 .pd_id = VOP2_PD_ESMART, 5263 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5264 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5265 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5266 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5267 .max_upscale_factor = 8, 5268 .max_downscale_factor = 8, 5269 }, 5270 }; 5271 5272 static struct dsc_error_info dsc_ecw[] = { 5273 {0x00000000, "no error detected by DSC encoder"}, 5274 {0x0030ffff, "bits per component error"}, 5275 {0x0040ffff, "multiple mode error"}, 5276 {0x0050ffff, "line buffer depth error"}, 5277 {0x0060ffff, "minor version error"}, 5278 {0x0070ffff, "picture height error"}, 5279 {0x0080ffff, "picture width error"}, 5280 {0x0090ffff, "number of slices error"}, 5281 {0x00c0ffff, "slice height Error "}, 5282 {0x00d0ffff, "slice width error"}, 5283 {0x00e0ffff, "second line BPG offset error"}, 5284 {0x00f0ffff, "non second line BPG offset error"}, 5285 {0x0100ffff, "PPS ID error"}, 5286 {0x0110ffff, "bits per pixel (BPP) Error"}, 5287 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 5288 5289 {0x01510001, "slice 0 RC buffer model overflow error"}, 5290 {0x01510002, "slice 1 RC buffer model overflow error"}, 5291 {0x01510004, "slice 2 RC buffer model overflow error"}, 5292 {0x01510008, "slice 3 RC buffer model overflow error"}, 5293 {0x01510010, "slice 4 RC buffer model overflow error"}, 5294 {0x01510020, "slice 5 RC buffer model overflow error"}, 5295 {0x01510040, "slice 6 RC buffer model overflow error"}, 5296 {0x01510080, "slice 7 RC buffer model overflow error"}, 5297 5298 {0x01610001, "slice 0 RC buffer model underflow error"}, 5299 {0x01610002, "slice 1 RC buffer model underflow error"}, 5300 {0x01610004, "slice 2 RC buffer model underflow error"}, 5301 {0x01610008, "slice 3 RC buffer model underflow error"}, 5302 {0x01610010, "slice 4 RC buffer model underflow error"}, 5303 {0x01610020, "slice 5 RC buffer model underflow error"}, 5304 {0x01610040, "slice 6 RC buffer model underflow error"}, 5305 {0x01610080, "slice 7 RC buffer model underflow error"}, 5306 5307 {0xffffffff, "unsuccessful RESET cycle status"}, 5308 {0x00a0ffff, "ICH full error precision settings error"}, 5309 {0x0020ffff, "native mode"}, 5310 }; 5311 5312 static struct dsc_error_info dsc_buffer_flow[] = { 5313 {0x00000000, "rate buffer status"}, 5314 {0x00000001, "line buffer status"}, 5315 {0x00000002, "decoder model status"}, 5316 {0x00000003, "pixel buffer status"}, 5317 {0x00000004, "balance fifo buffer status"}, 5318 {0x00000005, "syntax element fifo status"}, 5319 }; 5320 5321 static struct vop2_dsc_data rk3588_dsc_data[] = { 5322 { 5323 .id = ROCKCHIP_VOP2_DSC_8K, 5324 .pd_id = VOP2_PD_DSC_8K, 5325 .max_slice_num = 8, 5326 .max_linebuf_depth = 11, 5327 .min_bits_per_pixel = 8, 5328 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 5329 .dsc_txp_clk_name = "dsc_8k_txp_clk", 5330 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 5331 .dsc_cds_clk_name = "dsc_8k_cds_clk", 5332 }, 5333 5334 { 5335 .id = ROCKCHIP_VOP2_DSC_4K, 5336 .pd_id = VOP2_PD_DSC_4K, 5337 .max_slice_num = 2, 5338 .max_linebuf_depth = 11, 5339 .min_bits_per_pixel = 8, 5340 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 5341 .dsc_txp_clk_name = "dsc_4k_txp_clk", 5342 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 5343 .dsc_cds_clk_name = "dsc_4k_cds_clk", 5344 }, 5345 }; 5346 5347 static struct vop2_vp_data rk3588_vp_data[4] = { 5348 { 5349 .splice_vp_id = 1, 5350 .feature = VOP_FEATURE_OUTPUT_10BIT, 5351 .pre_scan_max_dly = 54, 5352 .max_dclk = 600000, 5353 .max_output = {7680, 4320}, 5354 }, 5355 { 5356 .feature = VOP_FEATURE_OUTPUT_10BIT, 5357 .pre_scan_max_dly = 54, 5358 .max_dclk = 600000, 5359 .max_output = {4096, 2304}, 5360 }, 5361 { 5362 .feature = VOP_FEATURE_OUTPUT_10BIT, 5363 .pre_scan_max_dly = 52, 5364 .max_dclk = 600000, 5365 .max_output = {4096, 2304}, 5366 }, 5367 { 5368 .feature = 0, 5369 .pre_scan_max_dly = 52, 5370 .max_dclk = 200000, 5371 .max_output = {1920, 1080}, 5372 }, 5373 }; 5374 5375 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 5376 { 5377 .id = VOP2_PD_CLUSTER0, 5378 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 5379 }, 5380 { 5381 .id = VOP2_PD_CLUSTER1, 5382 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 5383 .parent_id = VOP2_PD_CLUSTER0, 5384 }, 5385 { 5386 .id = VOP2_PD_CLUSTER2, 5387 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 5388 .parent_id = VOP2_PD_CLUSTER0, 5389 }, 5390 { 5391 .id = VOP2_PD_CLUSTER3, 5392 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 5393 .parent_id = VOP2_PD_CLUSTER0, 5394 }, 5395 { 5396 .id = VOP2_PD_ESMART, 5397 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 5398 BIT(ROCKCHIP_VOP2_ESMART2) | 5399 BIT(ROCKCHIP_VOP2_ESMART3), 5400 }, 5401 { 5402 .id = VOP2_PD_DSC_8K, 5403 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 5404 }, 5405 { 5406 .id = VOP2_PD_DSC_4K, 5407 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 5408 }, 5409 }; 5410 5411 const struct vop2_data rk3588_vop = { 5412 .version = VOP_VERSION_RK3588, 5413 .nr_vps = 4, 5414 .vp_data = rk3588_vp_data, 5415 .win_data = rk3588_win_data, 5416 .plane_mask = rk3588_vp_plane_mask[0], 5417 .plane_table = rk3588_plane_table, 5418 .pd = rk3588_vop_pd_data, 5419 .dsc = rk3588_dsc_data, 5420 .dsc_error_ecw = dsc_ecw, 5421 .dsc_error_buffer_flow = dsc_buffer_flow, 5422 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 5423 .nr_layers = 8, 5424 .nr_mixers = 7, 5425 .nr_gammas = 4, 5426 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 5427 .nr_dscs = 2, 5428 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 5429 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 5430 }; 5431 5432 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 5433 .preinit = rockchip_vop2_preinit, 5434 .prepare = rockchip_vop2_prepare, 5435 .init = rockchip_vop2_init, 5436 .set_plane = rockchip_vop2_set_plane, 5437 .enable = rockchip_vop2_enable, 5438 .disable = rockchip_vop2_disable, 5439 .fixup_dts = rockchip_vop2_fixup_dts, 5440 .check = rockchip_vop2_check, 5441 .mode_valid = rockchip_vop2_mode_valid, 5442 .plane_check = rockchip_vop2_plane_check, 5443 }; 5444