1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <clk.h> 21 #include <asm/arch/clock.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <fixp-arith.h> 27 #include <syscon.h> 28 #include <linux/iopoll.h> 29 #include <dm/uclass-internal.h> 30 31 #include "rockchip_display.h" 32 #include "rockchip_crtc.h" 33 #include "rockchip_connector.h" 34 35 /* System registers definition */ 36 #define RK3568_REG_CFG_DONE 0x000 37 #define CFG_DONE_EN BIT(15) 38 39 #define RK3568_VERSION_INFO 0x004 40 #define EN_MASK 1 41 42 #define RK3568_AUTO_GATING_CTRL 0x008 43 44 #define RK3568_SYS_AXI_LUT_CTRL 0x024 45 #define LUT_DMA_EN_SHIFT 0 46 47 #define RK3568_DSP_IF_EN 0x028 48 #define RGB_EN_SHIFT 0 49 #define RK3588_DP0_EN_SHIFT 0 50 #define RK3588_DP1_EN_SHIFT 1 51 #define RK3588_RGB_EN_SHIFT 8 52 #define HDMI0_EN_SHIFT 1 53 #define EDP0_EN_SHIFT 3 54 #define RK3588_EDP0_EN_SHIFT 2 55 #define RK3588_HDMI0_EN_SHIFT 3 56 #define MIPI0_EN_SHIFT 4 57 #define RK3588_EDP1_EN_SHIFT 4 58 #define RK3588_HDMI1_EN_SHIFT 5 59 #define RK3588_MIPI0_EN_SHIFT 6 60 #define MIPI1_EN_SHIFT 20 61 #define RK3588_MIPI1_EN_SHIFT 7 62 #define LVDS0_EN_SHIFT 5 63 #define LVDS1_EN_SHIFT 24 64 #define BT1120_EN_SHIFT 6 65 #define BT656_EN_SHIFT 7 66 #define IF_MUX_MASK 3 67 #define RGB_MUX_SHIFT 8 68 #define HDMI0_MUX_SHIFT 10 69 #define RK3588_DP0_MUX_SHIFT 12 70 #define RK3588_DP1_MUX_SHIFT 14 71 #define EDP0_MUX_SHIFT 14 72 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 73 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 74 #define MIPI0_MUX_SHIFT 16 75 #define RK3588_MIPI0_MUX_SHIFT 20 76 #define MIPI1_MUX_SHIFT 21 77 #define LVDS0_MUX_SHIFT 18 78 #define LVDS1_MUX_SHIFT 25 79 80 #define RK3568_DSP_IF_CTRL 0x02c 81 #define LVDS_DUAL_EN_SHIFT 0 82 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 83 #define LVDS_DUAL_SWAP_EN_SHIFT 2 84 #define RK3568_MIPI_DUAL_EN_SHIFT 10 85 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 86 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 87 88 #define RK3568_DSP_IF_POL 0x030 89 #define IF_CTRL_REG_DONE_IMD_MASK 1 90 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 91 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 92 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 93 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 94 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 95 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 96 97 #define RK3588_DP0_PIN_POL_SHIFT 8 98 #define RK3588_DP1_PIN_POL_SHIFT 12 99 #define RK3588_IF_PIN_POL_MASK 0x7 100 101 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT 3 102 103 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 104 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 105 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 106 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 107 #define MIPI0_PIXCLK_DIV_SHIFT 24 108 #define MIPI1_PIXCLK_DIV_SHIFT 26 109 110 #define RK3568_SYS_OTP_WIN_EN 0x50 111 #define OTP_WIN_EN_SHIFT 0 112 #define RK3568_SYS_LUT_PORT_SEL 0x58 113 #define GAMMA_PORT_SEL_MASK 0x3 114 #define GAMMA_PORT_SEL_SHIFT 0 115 #define PORT_MERGE_EN_SHIFT 16 116 117 #define RK3568_SYS_PD_CTRL 0x034 118 #define RK3568_VP0_LINE_FLAG 0x70 119 #define RK3568_VP1_LINE_FLAG 0x74 120 #define RK3568_VP2_LINE_FLAG 0x78 121 #define RK3568_SYS0_INT_EN 0x80 122 #define RK3568_SYS0_INT_CLR 0x84 123 #define RK3568_SYS0_INT_STATUS 0x88 124 #define RK3568_SYS1_INT_EN 0x90 125 #define RK3568_SYS1_INT_CLR 0x94 126 #define RK3568_SYS1_INT_STATUS 0x98 127 #define RK3568_VP0_INT_EN 0xA0 128 #define RK3568_VP0_INT_CLR 0xA4 129 #define RK3568_VP0_INT_STATUS 0xA8 130 #define RK3568_VP1_INT_EN 0xB0 131 #define RK3568_VP1_INT_CLR 0xB4 132 #define RK3568_VP1_INT_STATUS 0xB8 133 #define RK3568_VP2_INT_EN 0xC0 134 #define RK3568_VP2_INT_CLR 0xC4 135 #define RK3568_VP2_INT_STATUS 0xC8 136 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 137 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 138 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 139 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 140 #define RK3588_DSC_8K_PD_EN_SHIFT 5 141 #define RK3588_DSC_4K_PD_EN_SHIFT 6 142 #define RK3588_ESMART_PD_EN_SHIFT 7 143 144 #define RK3568_SYS_STATUS0 0x60 145 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 146 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 147 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 148 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 149 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 150 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 151 #define RK3588_ESMART_PD_STATUS_SHIFT 15 152 153 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 154 #define LINE_FLAG_NUM_MASK 0x1fff 155 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 156 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 157 158 /* DSC CTRL registers definition */ 159 #define RK3588_DSC_8K_SYS_CTRL 0x200 160 #define DSC_PORT_SEL_MASK 0x3 161 #define DSC_PORT_SEL_SHIFT 0 162 #define DSC_MAN_MODE_MASK 0x1 163 #define DSC_MAN_MODE_SHIFT 2 164 #define DSC_INTERFACE_MODE_MASK 0x3 165 #define DSC_INTERFACE_MODE_SHIFT 4 166 #define DSC_PIXEL_NUM_MASK 0x3 167 #define DSC_PIXEL_NUM_SHIFT 6 168 #define DSC_PXL_CLK_DIV_MASK 0x1 169 #define DSC_PXL_CLK_DIV_SHIFT 8 170 #define DSC_CDS_CLK_DIV_MASK 0x3 171 #define DSC_CDS_CLK_DIV_SHIFT 12 172 #define DSC_TXP_CLK_DIV_MASK 0x3 173 #define DSC_TXP_CLK_DIV_SHIFT 14 174 #define DSC_INIT_DLY_MODE_MASK 0x1 175 #define DSC_INIT_DLY_MODE_SHIFT 16 176 #define DSC_SCAN_EN_SHIFT 17 177 #define DSC_HALT_EN_SHIFT 18 178 179 #define RK3588_DSC_8K_RST 0x204 180 #define RST_DEASSERT_MASK 0x1 181 #define RST_DEASSERT_SHIFT 0 182 183 #define RK3588_DSC_8K_CFG_DONE 0x208 184 #define DSC_CFG_DONE_SHIFT 0 185 186 #define RK3588_DSC_8K_INIT_DLY 0x20C 187 #define DSC_INIT_DLY_NUM_MASK 0xffff 188 #define DSC_INIT_DLY_NUM_SHIFT 0 189 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 190 191 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 192 #define DSC_HTOTAL_PW_MASK 0xffffffff 193 #define DSC_HTOTAL_PW_SHIFT 0 194 195 #define RK3588_DSC_8K_HACT_ST_END 0x214 196 #define DSC_HACT_ST_END_MASK 0xffffffff 197 #define DSC_HACT_ST_END_SHIFT 0 198 199 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 200 #define DSC_VTOTAL_PW_MASK 0xffffffff 201 #define DSC_VTOTAL_PW_SHIFT 0 202 203 #define RK3588_DSC_8K_VACT_ST_END 0x21C 204 #define DSC_VACT_ST_END_MASK 0xffffffff 205 #define DSC_VACT_ST_END_SHIFT 0 206 207 #define RK3588_DSC_8K_STATUS 0x220 208 209 /* Overlay registers definition */ 210 #define RK3568_OVL_CTRL 0x600 211 #define OVL_MODE_SEL_MASK 0x1 212 #define OVL_MODE_SEL_SHIFT 0 213 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 214 #define RK3568_OVL_LAYER_SEL 0x604 215 #define LAYER_SEL_MASK 0xf 216 217 #define RK3568_OVL_PORT_SEL 0x608 218 #define PORT_MUX_MASK 0xf 219 #define PORT_MUX_SHIFT 0 220 #define LAYER_SEL_PORT_MASK 0x3 221 #define LAYER_SEL_PORT_SHIFT 16 222 223 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 224 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 225 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 226 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 227 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 228 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 229 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 230 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 231 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 232 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 233 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 234 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 235 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 236 #define BG_MIX_CTRL_MASK 0xff 237 #define BG_MIX_CTRL_SHIFT 24 238 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 239 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 240 #define RK3568_CLUSTER_DLY_NUM 0x6F0 241 #define RK3568_SMART_DLY_NUM 0x6F8 242 243 /* Video Port registers definition */ 244 #define RK3568_VP0_DSP_CTRL 0xC00 245 #define OUT_MODE_MASK 0xf 246 #define OUT_MODE_SHIFT 0 247 #define DATA_SWAP_MASK 0x1f 248 #define DATA_SWAP_SHIFT 8 249 #define DSP_BG_SWAP 0x1 250 #define DSP_RB_SWAP 0x2 251 #define DSP_RG_SWAP 0x4 252 #define DSP_DELTA_SWAP 0x8 253 #define CORE_DCLK_DIV_EN_SHIFT 4 254 #define P2I_EN_SHIFT 5 255 #define DSP_FILED_POL 6 256 #define INTERLACE_EN_SHIFT 7 257 #define POST_DSP_OUT_R2Y_SHIFT 15 258 #define PRE_DITHER_DOWN_EN_SHIFT 16 259 #define DITHER_DOWN_EN_SHIFT 17 260 #define DSP_LUT_EN_SHIFT 28 261 262 #define STANDBY_EN_SHIFT 31 263 264 #define RK3568_VP0_MIPI_CTRL 0xC04 265 #define DCLK_DIV2_SHIFT 4 266 #define DCLK_DIV2_MASK 0x3 267 #define MIPI_DUAL_EN_SHIFT 20 268 #define MIPI_DUAL_SWAP_EN_SHIFT 21 269 #define EDPI_TE_EN 28 270 #define EDPI_WMS_HOLD_EN 30 271 #define EDPI_WMS_FS 31 272 273 274 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 275 #define RK3568_VP0_3D_LUT_CTRL 0xC10 276 #define VP0_3D_LUT_EN_SHIFT 0 277 #define VP0_3D_LUT_UPDATE_SHIFT 2 278 279 #define RK3588_VP0_CLK_CTRL 0xC0C 280 #define DCLK_CORE_DIV_SHIFT 0 281 #define DCLK_OUT_DIV_SHIFT 2 282 283 #define RK3568_VP0_3D_LUT_MST 0xC20 284 285 #define RK3568_VP0_DSP_BG 0xC2C 286 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 287 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 288 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 289 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 290 #define RK3568_VP0_POST_SCL_CTRL 0xC40 291 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 292 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 293 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 294 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 295 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 296 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 297 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 298 299 #define RK3568_VP0_BCSH_CTRL 0xC60 300 #define BCSH_CTRL_Y2R_SHIFT 0 301 #define BCSH_CTRL_Y2R_MASK 0x1 302 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 303 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 304 #define BCSH_CTRL_R2Y_SHIFT 4 305 #define BCSH_CTRL_R2Y_MASK 0x1 306 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 307 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 308 309 #define RK3568_VP0_BCSH_BCS 0xC64 310 #define BCSH_BRIGHTNESS_SHIFT 0 311 #define BCSH_BRIGHTNESS_MASK 0xFF 312 #define BCSH_CONTRAST_SHIFT 8 313 #define BCSH_CONTRAST_MASK 0x1FF 314 #define BCSH_SATURATION_SHIFT 20 315 #define BCSH_SATURATION_MASK 0x3FF 316 #define BCSH_OUT_MODE_SHIFT 30 317 #define BCSH_OUT_MODE_MASK 0x3 318 319 #define RK3568_VP0_BCSH_H 0xC68 320 #define BCSH_SIN_HUE_SHIFT 0 321 #define BCSH_SIN_HUE_MASK 0x1FF 322 #define BCSH_COS_HUE_SHIFT 16 323 #define BCSH_COS_HUE_MASK 0x1FF 324 325 #define RK3568_VP0_BCSH_COLOR 0xC6C 326 #define BCSH_EN_SHIFT 31 327 #define BCSH_EN_MASK 1 328 329 #define RK3568_VP1_DSP_CTRL 0xD00 330 #define RK3568_VP1_MIPI_CTRL 0xD04 331 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 332 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 333 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 334 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 335 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 336 #define RK3568_VP1_POST_SCL_CTRL 0xD40 337 #define RK3568_VP1_DSP_HACT_INFO 0xD34 338 #define RK3568_VP1_DSP_VACT_INFO 0xD38 339 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 340 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 341 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 342 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 343 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 344 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 345 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 346 347 #define RK3568_VP2_DSP_CTRL 0xE00 348 #define RK3568_VP2_MIPI_CTRL 0xE04 349 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 350 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 351 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 352 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 353 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 354 #define RK3568_VP2_POST_SCL_CTRL 0xE40 355 #define RK3568_VP2_DSP_HACT_INFO 0xE34 356 #define RK3568_VP2_DSP_VACT_INFO 0xE38 357 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 358 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 359 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 360 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 361 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 362 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 363 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 364 365 /* Cluster0 register definition */ 366 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 367 #define CLUSTER_YUV2RGB_EN_SHIFT 8 368 #define CLUSTER_RGB2YUV_EN_SHIFT 9 369 #define CLUSTER_CSC_MODE_SHIFT 10 370 #define CLUSTER_YRGB_XSCL_MODE_SHIFT 12 371 #define CLUSTER_YRGB_YSCL_MODE_SHIFT 14 372 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 373 #define CLUSTER_YRGB_GT2_SHIFT 28 374 #define CLUSTER_YRGB_GT4_SHIFT 29 375 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 376 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 377 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 378 #define CLUSTER_AXI_UV_ID_MASK 0x1f 379 #define CLUSTER_AXI_UV_ID_SHIFT 5 380 381 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 382 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 383 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 384 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 385 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 386 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 387 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 388 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 389 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 390 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 391 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 392 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 393 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 394 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 395 396 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 397 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 398 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 399 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 400 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 401 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 402 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 403 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 404 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 405 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 406 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 407 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 408 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 409 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 410 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 411 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 412 413 #define RK3568_CLUSTER0_CTRL 0x1100 414 #define CLUSTER_EN_SHIFT 0 415 #define CLUSTER_AXI_ID_MASK 0x1 416 #define CLUSTER_AXI_ID_SHIFT 13 417 418 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 419 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 420 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 421 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 422 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 423 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 424 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 425 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 426 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 427 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 428 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 429 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 430 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 431 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 432 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 433 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 434 435 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 436 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 437 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 438 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 439 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 440 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 441 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 442 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 443 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 444 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 445 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 446 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 447 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 448 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 449 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 450 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 451 452 #define RK3568_CLUSTER1_CTRL 0x1300 453 454 /* Esmart register definition */ 455 #define RK3568_ESMART0_CTRL0 0x1800 456 #define RGB2YUV_EN_SHIFT 1 457 #define CSC_MODE_SHIFT 2 458 #define CSC_MODE_MASK 0x3 459 460 #define RK3568_ESMART0_CTRL1 0x1804 461 #define ESMART_AXI_YRGB_ID_MASK 0x1f 462 #define ESMART_AXI_YRGB_ID_SHIFT 4 463 #define ESMART_AXI_UV_ID_MASK 0x1f 464 #define ESMART_AXI_UV_ID_SHIFT 12 465 #define YMIRROR_EN_SHIFT 31 466 467 #define RK3568_ESMART0_AXI_CTRL 0x1808 468 #define ESMART_AXI_ID_MASK 0x1 469 #define ESMART_AXI_ID_SHIFT 1 470 471 #define RK3568_ESMART0_REGION0_CTRL 0x1810 472 #define REGION0_RB_SWAP_SHIFT 14 473 #define WIN_EN_SHIFT 0 474 #define WIN_FORMAT_MASK 0x1f 475 #define WIN_FORMAT_SHIFT 1 476 477 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 478 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 479 #define RK3568_ESMART0_REGION0_VIR 0x181C 480 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 481 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 482 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 483 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 484 #define YRGB_XSCL_MODE_MASK 0x3 485 #define YRGB_XSCL_MODE_SHIFT 0 486 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 487 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 488 #define YRGB_YSCL_MODE_MASK 0x3 489 #define YRGB_YSCL_MODE_SHIFT 4 490 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 491 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 492 493 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 494 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 495 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 496 #define RK3568_ESMART0_REGION1_CTRL 0x1840 497 #define YRGB_GT2_MASK 0x1 498 #define YRGB_GT2_SHIFT 8 499 #define YRGB_GT4_MASK 0x1 500 #define YRGB_GT4_SHIFT 9 501 502 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 503 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 504 #define RK3568_ESMART0_REGION1_VIR 0x184C 505 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 506 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 507 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 508 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 509 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 510 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 511 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 512 #define RK3568_ESMART0_REGION2_CTRL 0x1870 513 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 514 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 515 #define RK3568_ESMART0_REGION2_VIR 0x187C 516 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 517 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 518 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 519 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 520 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 521 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 522 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 523 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 524 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 525 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 526 #define RK3568_ESMART0_REGION3_VIR 0x18AC 527 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 528 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 529 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 530 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 531 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 532 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 533 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 534 535 #define RK3568_ESMART1_CTRL0 0x1A00 536 #define RK3568_ESMART1_CTRL1 0x1A04 537 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 538 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 539 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 540 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 541 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 542 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 543 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 544 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 545 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 546 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 547 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 548 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 549 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 550 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 551 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 552 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 553 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 554 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 555 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 556 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 557 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 558 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 559 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 560 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 561 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 562 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 563 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 564 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 565 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 566 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 567 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 568 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 569 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 570 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 571 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 572 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 573 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 574 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 575 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 576 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 577 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 578 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 579 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 580 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 581 582 #define RK3568_SMART0_CTRL0 0x1C00 583 #define RK3568_SMART0_CTRL1 0x1C04 584 #define RK3568_SMART0_REGION0_CTRL 0x1C10 585 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 586 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 587 #define RK3568_SMART0_REGION0_VIR 0x1C1C 588 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 589 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 590 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 591 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 592 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 593 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 594 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 595 #define RK3568_SMART0_REGION1_CTRL 0x1C40 596 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 597 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 598 #define RK3568_SMART0_REGION1_VIR 0x1C4C 599 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 600 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 601 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 602 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 603 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 604 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 605 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 606 #define RK3568_SMART0_REGION2_CTRL 0x1C70 607 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 608 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 609 #define RK3568_SMART0_REGION2_VIR 0x1C7C 610 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 611 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 612 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 613 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 614 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 615 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 616 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 617 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 618 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 619 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 620 #define RK3568_SMART0_REGION3_VIR 0x1CAC 621 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 622 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 623 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 624 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 625 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 626 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 627 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 628 629 #define RK3568_SMART1_CTRL0 0x1E00 630 #define RK3568_SMART1_CTRL1 0x1E04 631 #define RK3568_SMART1_REGION0_CTRL 0x1E10 632 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 633 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 634 #define RK3568_SMART1_REGION0_VIR 0x1E1C 635 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 636 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 637 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 638 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 639 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 640 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 641 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 642 #define RK3568_SMART1_REGION1_CTRL 0x1E40 643 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 644 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 645 #define RK3568_SMART1_REGION1_VIR 0x1E4C 646 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 647 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 648 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 649 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 650 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 651 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 652 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 653 #define RK3568_SMART1_REGION2_CTRL 0x1E70 654 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 655 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 656 #define RK3568_SMART1_REGION2_VIR 0x1E7C 657 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 658 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 659 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 660 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 661 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 662 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 663 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 664 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 665 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 666 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 667 #define RK3568_SMART1_REGION3_VIR 0x1EAC 668 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 669 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 670 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 671 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 672 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 673 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 674 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 675 676 /* DSC 8K/4K register definition */ 677 #define RK3588_DSC_8K_PPS0_3 0x4000 678 #define RK3588_DSC_8K_CTRL0 0x40A0 679 #define DSC_EN_SHIFT 0 680 #define DSC_RBIT_SHIFT 2 681 #define DSC_RBYT_SHIFT 3 682 #define DSC_FLAL_SHIFT 4 683 #define DSC_MER_SHIFT 5 684 #define DSC_EPB_SHIFT 6 685 #define DSC_EPL_SHIFT 7 686 #define DSC_NSLC_SHIFT 16 687 #define DSC_SBO_SHIFT 28 688 #define DSC_IFEP_SHIFT 29 689 #define DSC_PPS_UPD_SHIFT 31 690 691 #define RK3588_DSC_8K_CTRL1 0x40A4 692 #define RK3588_DSC_8K_STS0 0x40A8 693 #define RK3588_DSC_8K_ERS 0x40C4 694 695 #define RK3588_DSC_4K_PPS0_3 0x4100 696 #define RK3588_DSC_4K_CTRL0 0x41A0 697 #define RK3588_DSC_4K_CTRL1 0x41A4 698 #define RK3588_DSC_4K_STS0 0x41A8 699 #define RK3588_DSC_4K_ERS 0x41C4 700 701 #define RK3568_MAX_REG 0x1ED0 702 703 #define RK3568_GRF_VO_CON1 0x0364 704 #define GRF_BT656_CLK_INV_SHIFT 1 705 #define GRF_BT1120_CLK_INV_SHIFT 2 706 #define GRF_RGB_DCLK_INV_SHIFT 3 707 708 #define RK3588_GRF_VOP_CON2 0x0008 709 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 710 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 711 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 712 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 713 714 #define RK3588_GRF_VO1_CON0 0x0000 715 #define HDMI_SYNC_POL_MASK 0x3 716 #define HDMI0_SYNC_POL_SHIFT 5 717 #define HDMI1_SYNC_POL_SHIFT 7 718 719 #define RK3588_PMU_BISR_CON3 0x20C 720 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 721 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 722 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 723 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 724 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 725 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 726 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 727 728 #define RK3588_PMU_BISR_STATUS5 0x294 729 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 730 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 731 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 732 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 733 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 734 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 735 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 736 737 #define VOP2_LAYER_MAX 8 738 739 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 740 741 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 742 743 /* KHz */ 744 #define VOP2_MAX_DCLK_RATE 600000 745 746 /* 747 * vop2 dsc id 748 */ 749 #define ROCKCHIP_VOP2_DSC_8K 0 750 #define ROCKCHIP_VOP2_DSC_4K 1 751 752 /* 753 * vop2 internal power domain id, 754 * should be all none zero, 0 will be 755 * treat as invalid; 756 */ 757 #define VOP2_PD_CLUSTER0 BIT(0) 758 #define VOP2_PD_CLUSTER1 BIT(1) 759 #define VOP2_PD_CLUSTER2 BIT(2) 760 #define VOP2_PD_CLUSTER3 BIT(3) 761 #define VOP2_PD_DSC_8K BIT(5) 762 #define VOP2_PD_DSC_4K BIT(6) 763 #define VOP2_PD_ESMART BIT(7) 764 765 enum vop2_csc_format { 766 CSC_BT601L, 767 CSC_BT709L, 768 CSC_BT601F, 769 CSC_BT2020, 770 }; 771 772 enum vop2_pol { 773 HSYNC_POSITIVE = 0, 774 VSYNC_POSITIVE = 1, 775 DEN_NEGATIVE = 2, 776 DCLK_INVERT = 3 777 }; 778 779 enum vop2_bcsh_out_mode { 780 BCSH_OUT_MODE_BLACK, 781 BCSH_OUT_MODE_BLUE, 782 BCSH_OUT_MODE_COLOR_BAR, 783 BCSH_OUT_MODE_NORMAL_VIDEO, 784 }; 785 786 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 787 { \ 788 .offset = off, \ 789 .mask = _mask, \ 790 .shift = _shift, \ 791 .write_mask = _write_mask, \ 792 } 793 794 #define VOP_REG(off, _mask, _shift) \ 795 _VOP_REG(off, _mask, _shift, false) 796 enum dither_down_mode { 797 RGB888_TO_RGB565 = 0x0, 798 RGB888_TO_RGB666 = 0x1 799 }; 800 801 enum vop2_video_ports_id { 802 VOP2_VP0, 803 VOP2_VP1, 804 VOP2_VP2, 805 VOP2_VP3, 806 VOP2_VP_MAX, 807 }; 808 809 enum vop2_layer_type { 810 CLUSTER_LAYER = 0, 811 ESMART_LAYER = 1, 812 SMART_LAYER = 2, 813 }; 814 815 /* This define must same with kernel win phy id */ 816 enum vop2_layer_phy_id { 817 ROCKCHIP_VOP2_CLUSTER0 = 0, 818 ROCKCHIP_VOP2_CLUSTER1, 819 ROCKCHIP_VOP2_ESMART0, 820 ROCKCHIP_VOP2_ESMART1, 821 ROCKCHIP_VOP2_SMART0, 822 ROCKCHIP_VOP2_SMART1, 823 ROCKCHIP_VOP2_CLUSTER2, 824 ROCKCHIP_VOP2_CLUSTER3, 825 ROCKCHIP_VOP2_ESMART2, 826 ROCKCHIP_VOP2_ESMART3, 827 ROCKCHIP_VOP2_LAYER_MAX, 828 }; 829 830 enum vop2_scale_up_mode { 831 VOP2_SCALE_UP_NRST_NBOR, 832 VOP2_SCALE_UP_BIL, 833 VOP2_SCALE_UP_BIC, 834 }; 835 836 enum vop2_scale_down_mode { 837 VOP2_SCALE_DOWN_NRST_NBOR, 838 VOP2_SCALE_DOWN_BIL, 839 VOP2_SCALE_DOWN_AVG, 840 }; 841 842 enum scale_mode { 843 SCALE_NONE = 0x0, 844 SCALE_UP = 0x1, 845 SCALE_DOWN = 0x2 846 }; 847 848 enum vop_dsc_interface_mode { 849 VOP_DSC_IF_DISABLE = 0, 850 VOP_DSC_IF_HDMI = 1, 851 VOP_DSC_IF_MIPI_DS_MODE = 2, 852 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 853 }; 854 855 struct vop2_layer { 856 u8 id; 857 /** 858 * @win_phys_id: window id of the layer selected. 859 * Every layer must make sure to select different 860 * windows of others. 861 */ 862 u8 win_phys_id; 863 }; 864 865 struct vop2_power_domain_data { 866 u8 id; 867 u8 parent_id; 868 /* 869 * @module_id_mask: module id of which module this power domain is belongs to. 870 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 871 */ 872 u32 module_id_mask; 873 }; 874 875 struct vop2_win_data { 876 char *name; 877 u8 phys_id; 878 enum vop2_layer_type type; 879 u8 win_sel_port_offset; 880 u8 layer_sel_win_id; 881 u8 axi_id; 882 u8 axi_uv_id; 883 u8 axi_yrgb_id; 884 u8 splice_win_id; 885 u8 pd_id; 886 u32 reg_offset; 887 bool splice_mode_right; 888 }; 889 890 struct vop2_vp_data { 891 u32 feature; 892 u8 pre_scan_max_dly; 893 u8 splice_vp_id; 894 struct vop_rect max_output; 895 u32 max_dclk; 896 }; 897 898 struct vop2_plane_table { 899 enum vop2_layer_phy_id plane_id; 900 enum vop2_layer_type plane_type; 901 }; 902 903 struct vop2_vp_plane_mask { 904 u8 primary_plane_id; /* use this win to show logo */ 905 u8 attached_layers_nr; /* number layers attach to this vp */ 906 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 907 u32 plane_mask; 908 int cursor_plane_id; 909 }; 910 911 struct vop2_dsc_data { 912 u8 id; 913 u8 pd_id; 914 u8 max_slice_num; 915 u8 max_linebuf_depth; /* used to generate the bitstream */ 916 u8 min_bits_per_pixel; /* bit num after encoder compress */ 917 const char *dsc_txp_clk_src_name; 918 const char *dsc_txp_clk_name; 919 const char *dsc_pxl_clk_name; 920 const char *dsc_cds_clk_name; 921 }; 922 923 struct dsc_error_info { 924 u32 dsc_error_val; 925 char dsc_error_info[50]; 926 }; 927 928 struct vop2_data { 929 u32 version; 930 struct vop2_vp_data *vp_data; 931 struct vop2_win_data *win_data; 932 struct vop2_vp_plane_mask *plane_mask; 933 struct vop2_plane_table *plane_table; 934 struct vop2_power_domain_data *pd; 935 struct vop2_dsc_data *dsc; 936 struct dsc_error_info *dsc_error_ecw; 937 struct dsc_error_info *dsc_error_buffer_flow; 938 u8 nr_vps; 939 u8 nr_layers; 940 u8 nr_mixers; 941 u8 nr_gammas; 942 u8 nr_pd; 943 u8 nr_dscs; 944 u8 nr_dsc_ecw; 945 u8 nr_dsc_buffer_flow; 946 u32 reg_len; 947 }; 948 949 struct vop2 { 950 u32 *regsbak; 951 void *regs; 952 void *grf; 953 void *vop_grf; 954 void *vo1_grf; 955 void *sys_pmu; 956 u32 reg_len; 957 u32 version; 958 bool global_init; 959 const struct vop2_data *data; 960 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 961 }; 962 963 static struct vop2 *rockchip_vop2; 964 /* 965 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 966 * avg_sd_factor: 967 * bli_su_factor: 968 * bic_su_factor: 969 * = (src - 1) / (dst - 1) << 16; 970 * 971 * gt2 enable: dst get one line from two line of the src 972 * gt4 enable: dst get one line from four line of the src. 973 * 974 */ 975 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 976 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 977 978 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 979 (fac * (dst - 1) >> 12 < (src - 1)) 980 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 981 (fac * (dst - 1) >> 16 < (src - 1)) 982 983 static uint16_t vop2_scale_factor(enum scale_mode mode, 984 int32_t filter_mode, 985 uint32_t src, uint32_t dst) 986 { 987 uint32_t fac = 0; 988 int i = 0; 989 990 if (mode == SCALE_NONE) 991 return 0; 992 993 /* 994 * A workaround to avoid zero div. 995 */ 996 if ((dst == 1) || (src == 1)) { 997 dst = dst + 1; 998 src = src + 1; 999 } 1000 1001 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1002 fac = VOP2_BILI_SCL_DN(src, dst); 1003 for (i = 0; i < 100; i++) { 1004 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1005 break; 1006 fac -= 1; 1007 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1008 } 1009 } else { 1010 fac = VOP2_COMMON_SCL(src, dst); 1011 for (i = 0; i < 100; i++) { 1012 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1013 break; 1014 fac -= 1; 1015 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1016 } 1017 } 1018 1019 return fac; 1020 } 1021 1022 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1023 { 1024 if (src < dst) 1025 return SCALE_UP; 1026 else if (src > dst) 1027 return SCALE_DOWN; 1028 1029 return SCALE_NONE; 1030 } 1031 1032 static u8 rk3588_vop2_vp_primary_plane_order[VOP2_VP_MAX] = { 1033 ROCKCHIP_VOP2_ESMART0, 1034 ROCKCHIP_VOP2_ESMART1, 1035 ROCKCHIP_VOP2_ESMART2, 1036 ROCKCHIP_VOP2_ESMART3, 1037 }; 1038 1039 static u8 rk3568_vop2_vp_primary_plane_order[VOP2_VP_MAX] = { 1040 ROCKCHIP_VOP2_SMART0, 1041 ROCKCHIP_VOP2_SMART1, 1042 ROCKCHIP_VOP2_ESMART1, 1043 }; 1044 1045 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1046 { 1047 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1048 } 1049 1050 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1051 { 1052 int i = 0; 1053 u8 *vop2_vp_primary_plane_order; 1054 u8 default_primary_plane; 1055 1056 if (vop2->version == VOP_VERSION_RK3588) { 1057 vop2_vp_primary_plane_order = rk3588_vop2_vp_primary_plane_order; 1058 default_primary_plane = ROCKCHIP_VOP2_ESMART0; 1059 } else { 1060 vop2_vp_primary_plane_order = rk3568_vop2_vp_primary_plane_order; 1061 default_primary_plane = ROCKCHIP_VOP2_SMART0; 1062 } 1063 1064 for (i = 0; i < vop2->data->nr_vps; i++) { 1065 if (plane_mask & BIT(vop2_vp_primary_plane_order[i])) 1066 return vop2_vp_primary_plane_order[i]; 1067 } 1068 1069 return default_primary_plane; 1070 } 1071 1072 static inline u16 scl_cal_scale(int src, int dst, int shift) 1073 { 1074 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1075 } 1076 1077 static inline u16 scl_cal_scale2(int src, int dst) 1078 { 1079 return ((src - 1) << 12) / (dst - 1); 1080 } 1081 1082 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1083 { 1084 writel(v, vop2->regs + offset); 1085 vop2->regsbak[offset >> 2] = v; 1086 } 1087 1088 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1089 { 1090 return readl(vop2->regs + offset); 1091 } 1092 1093 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1094 u32 mask, u32 shift, u32 v, 1095 bool write_mask) 1096 { 1097 if (!mask) 1098 return; 1099 1100 if (write_mask) { 1101 v = ((v & mask) << shift) | (mask << (shift + 16)); 1102 } else { 1103 u32 cached_val = vop2->regsbak[offset >> 2]; 1104 1105 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1106 vop2->regsbak[offset >> 2] = v; 1107 } 1108 1109 writel(v, vop2->regs + offset); 1110 } 1111 1112 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1113 u32 mask, u32 shift, u32 v) 1114 { 1115 u32 val = 0; 1116 1117 val = (v << shift) | (mask << (shift + 16)); 1118 writel(val, grf_base + offset); 1119 } 1120 1121 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1122 u32 mask, u32 shift) 1123 { 1124 return (readl(grf_base + offset) >> shift) & mask; 1125 } 1126 1127 static char* get_output_if_name(u32 output_if, char *name) 1128 { 1129 if (output_if & VOP_OUTPUT_IF_RGB) 1130 strcat(name, " RGB"); 1131 if (output_if & VOP_OUTPUT_IF_BT1120) 1132 strcat(name, " BT1120"); 1133 if (output_if & VOP_OUTPUT_IF_BT656) 1134 strcat(name, " BT656"); 1135 if (output_if & VOP_OUTPUT_IF_LVDS0) 1136 strcat(name, " LVDS0"); 1137 if (output_if & VOP_OUTPUT_IF_LVDS1) 1138 strcat(name, " LVDS1"); 1139 if (output_if & VOP_OUTPUT_IF_MIPI0) 1140 strcat(name, " MIPI0"); 1141 if (output_if & VOP_OUTPUT_IF_MIPI1) 1142 strcat(name, " MIPI1"); 1143 if (output_if & VOP_OUTPUT_IF_eDP0) 1144 strcat(name, " eDP0"); 1145 if (output_if & VOP_OUTPUT_IF_eDP1) 1146 strcat(name, " eDP1"); 1147 if (output_if & VOP_OUTPUT_IF_DP0) 1148 strcat(name, " DP0"); 1149 if (output_if & VOP_OUTPUT_IF_DP1) 1150 strcat(name, " DP1"); 1151 if (output_if & VOP_OUTPUT_IF_HDMI0) 1152 strcat(name, " HDMI0"); 1153 if (output_if & VOP_OUTPUT_IF_HDMI1) 1154 strcat(name, " HDMI1"); 1155 1156 return name; 1157 } 1158 1159 static char *get_plane_name(int plane_id, char *name) 1160 { 1161 switch (plane_id) { 1162 case ROCKCHIP_VOP2_CLUSTER0: 1163 strcat(name, "Cluster0"); 1164 break; 1165 case ROCKCHIP_VOP2_CLUSTER1: 1166 strcat(name, "Cluster1"); 1167 break; 1168 case ROCKCHIP_VOP2_ESMART0: 1169 strcat(name, "Esmart0"); 1170 break; 1171 case ROCKCHIP_VOP2_ESMART1: 1172 strcat(name, "Esmart1"); 1173 break; 1174 case ROCKCHIP_VOP2_SMART0: 1175 strcat(name, "Smart0"); 1176 break; 1177 case ROCKCHIP_VOP2_SMART1: 1178 strcat(name, "Smart1"); 1179 break; 1180 case ROCKCHIP_VOP2_CLUSTER2: 1181 strcat(name, "Cluster2"); 1182 break; 1183 case ROCKCHIP_VOP2_CLUSTER3: 1184 strcat(name, "Cluster3"); 1185 break; 1186 case ROCKCHIP_VOP2_ESMART2: 1187 strcat(name, "Esmart2"); 1188 break; 1189 case ROCKCHIP_VOP2_ESMART3: 1190 strcat(name, "Esmart3"); 1191 break; 1192 } 1193 1194 return name; 1195 } 1196 1197 static bool is_yuv_output(u32 bus_format) 1198 { 1199 switch (bus_format) { 1200 case MEDIA_BUS_FMT_YUV8_1X24: 1201 case MEDIA_BUS_FMT_YUV10_1X30: 1202 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1203 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1204 case MEDIA_BUS_FMT_YUYV8_2X8: 1205 case MEDIA_BUS_FMT_YVYU8_2X8: 1206 case MEDIA_BUS_FMT_UYVY8_2X8: 1207 case MEDIA_BUS_FMT_VYUY8_2X8: 1208 case MEDIA_BUS_FMT_YUYV8_1X16: 1209 case MEDIA_BUS_FMT_YVYU8_1X16: 1210 case MEDIA_BUS_FMT_UYVY8_1X16: 1211 case MEDIA_BUS_FMT_VYUY8_1X16: 1212 return true; 1213 default: 1214 return false; 1215 } 1216 } 1217 1218 static int vop2_convert_csc_mode(int csc_mode) 1219 { 1220 switch (csc_mode) { 1221 case V4L2_COLORSPACE_SMPTE170M: 1222 case V4L2_COLORSPACE_470_SYSTEM_M: 1223 case V4L2_COLORSPACE_470_SYSTEM_BG: 1224 return CSC_BT601L; 1225 case V4L2_COLORSPACE_REC709: 1226 case V4L2_COLORSPACE_SMPTE240M: 1227 case V4L2_COLORSPACE_DEFAULT: 1228 return CSC_BT709L; 1229 case V4L2_COLORSPACE_JPEG: 1230 return CSC_BT601F; 1231 case V4L2_COLORSPACE_BT2020: 1232 return CSC_BT2020; 1233 default: 1234 return CSC_BT709L; 1235 } 1236 } 1237 1238 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1239 { 1240 /* 1241 * FIXME: 1242 * 1243 * There is no media type for YUV444 output, 1244 * so when out_mode is AAAA or P888, assume output is YUV444 on 1245 * yuv format. 1246 * 1247 * From H/W testing, YUV444 mode need a rb swap. 1248 */ 1249 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1250 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1251 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1252 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1253 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1254 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1255 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1256 output_mode == ROCKCHIP_OUT_MODE_P888))) 1257 return true; 1258 else 1259 return false; 1260 } 1261 1262 static inline bool is_hot_plug_devices(int output_type) 1263 { 1264 switch (output_type) { 1265 case DRM_MODE_CONNECTOR_HDMIA: 1266 case DRM_MODE_CONNECTOR_HDMIB: 1267 case DRM_MODE_CONNECTOR_TV: 1268 case DRM_MODE_CONNECTOR_DisplayPort: 1269 case DRM_MODE_CONNECTOR_VGA: 1270 case DRM_MODE_CONNECTOR_Unknown: 1271 return true; 1272 default: 1273 return false; 1274 } 1275 } 1276 1277 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1278 { 1279 int i = 0; 1280 1281 for (i = 0; i < vop2->data->nr_layers; i++) { 1282 if (vop2->data->win_data[i].phys_id == phys_id) 1283 return &vop2->data->win_data[i]; 1284 } 1285 1286 return NULL; 1287 } 1288 1289 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1290 { 1291 int i = 0; 1292 1293 for (i = 0; i < vop2->data->nr_pd; i++) { 1294 if (vop2->data->pd[i].id == pd_id) 1295 return &vop2->data->pd[i]; 1296 } 1297 1298 return NULL; 1299 } 1300 1301 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1302 struct display_state *state) 1303 { 1304 struct connector_state *conn_state = &state->conn_state; 1305 struct crtc_state *cstate = &state->crtc_state; 1306 struct resource gamma_res; 1307 fdt_size_t lut_size; 1308 int i, lut_len, ret = 0; 1309 u32 *lut_regs; 1310 u32 *lut_val; 1311 u32 r, g, b; 1312 u32 vp_offset = cstate->crtc_id * 0x100; 1313 struct base2_disp_info *disp_info = conn_state->disp_info; 1314 static int gamma_lut_en_num = 1; 1315 1316 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1317 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1318 return 0; 1319 } 1320 1321 if (!disp_info) 1322 return 0; 1323 1324 if (!disp_info->gamma_lut_data.size) 1325 return 0; 1326 1327 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1328 if (ret) 1329 printf("failed to get gamma lut res\n"); 1330 lut_regs = (u32 *)gamma_res.start; 1331 lut_size = gamma_res.end - gamma_res.start + 1; 1332 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1333 printf("failed to get gamma lut register\n"); 1334 return 0; 1335 } 1336 lut_len = lut_size / 4; 1337 if (lut_len != 256 && lut_len != 1024) { 1338 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1339 return 0; 1340 } 1341 lut_val = (u32 *)calloc(1, lut_size); 1342 for (i = 0; i < lut_len; i++) { 1343 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1344 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1345 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1346 1347 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1348 } 1349 1350 for (i = 0; i < lut_len; i++) 1351 writel(lut_val[i], lut_regs + i); 1352 1353 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1354 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1355 cstate->crtc_id , false); 1356 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1357 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1358 gamma_lut_en_num++; 1359 1360 return 0; 1361 } 1362 1363 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1364 struct display_state *state) 1365 { 1366 struct connector_state *conn_state = &state->conn_state; 1367 struct crtc_state *cstate = &state->crtc_state; 1368 int i, cubic_lut_len; 1369 u32 vp_offset = cstate->crtc_id * 0x100; 1370 struct base2_disp_info *disp_info = conn_state->disp_info; 1371 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1372 u32 *cubic_lut_addr; 1373 1374 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1375 return 0; 1376 1377 if (!disp_info->cubic_lut_data.size) 1378 return 0; 1379 1380 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1381 cubic_lut_len = disp_info->cubic_lut_data.size; 1382 1383 for (i = 0; i < cubic_lut_len / 2; i++) { 1384 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1385 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1386 ((lut->lblue[2 * i] & 0xff) << 24); 1387 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1388 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1389 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1390 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1391 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1392 *cubic_lut_addr++ = 0; 1393 } 1394 1395 if (cubic_lut_len % 2) { 1396 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1397 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1398 ((lut->lblue[2 * i] & 0xff) << 24); 1399 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1400 *cubic_lut_addr++ = 0; 1401 *cubic_lut_addr = 0; 1402 } 1403 1404 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1405 get_cubic_lut_buffer(cstate->crtc_id)); 1406 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1407 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1408 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1409 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1410 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1411 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1412 1413 return 0; 1414 } 1415 1416 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1417 struct bcsh_state *bcsh_state, int crtc_id) 1418 { 1419 struct crtc_state *cstate = &state->crtc_state; 1420 u32 vp_offset = crtc_id * 0x100; 1421 1422 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1423 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1424 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1425 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1426 1427 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1428 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1429 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1430 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1431 1432 if (!cstate->bcsh_en) { 1433 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1434 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1435 return; 1436 } 1437 1438 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1439 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1440 bcsh_state->brightness, false); 1441 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1442 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1443 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1444 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1445 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1446 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1447 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1448 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1449 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1450 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1451 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1452 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1453 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1454 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1455 } 1456 1457 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1458 { 1459 struct connector_state *conn_state = &state->conn_state; 1460 struct base_bcsh_info *bcsh_info; 1461 struct crtc_state *cstate = &state->crtc_state; 1462 struct bcsh_state bcsh_state; 1463 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1464 1465 if (!conn_state->disp_info) 1466 return; 1467 bcsh_info = &conn_state->disp_info->bcsh_info; 1468 if (!bcsh_info) 1469 return; 1470 1471 if (bcsh_info->brightness != 50 || 1472 bcsh_info->contrast != 50 || 1473 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1474 cstate->bcsh_en = true; 1475 1476 if (cstate->bcsh_en) { 1477 if (!cstate->yuv_overlay) 1478 cstate->post_r2y_en = 1; 1479 if (!is_yuv_output(conn_state->bus_format)) 1480 cstate->post_y2r_en = 1; 1481 } else { 1482 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1483 cstate->post_r2y_en = 1; 1484 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1485 cstate->post_y2r_en = 1; 1486 } 1487 1488 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space); 1489 1490 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1491 brightness = interpolate(0, -128, 100, 127, 1492 bcsh_info->brightness); 1493 else 1494 brightness = interpolate(0, -32, 100, 31, 1495 bcsh_info->brightness); 1496 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1497 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1498 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1499 1500 1501 /* 1502 * a:[-30~0): 1503 * sin_hue = 0x100 - sin(a)*256; 1504 * cos_hue = cos(a)*256; 1505 * a:[0~30] 1506 * sin_hue = sin(a)*256; 1507 * cos_hue = cos(a)*256; 1508 */ 1509 sin_hue = fixp_sin32(hue) >> 23; 1510 cos_hue = fixp_cos32(hue) >> 23; 1511 1512 bcsh_state.brightness = brightness; 1513 bcsh_state.contrast = contrast; 1514 bcsh_state.saturation = saturation; 1515 bcsh_state.sin_hue = sin_hue; 1516 bcsh_state.cos_hue = cos_hue; 1517 1518 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 1519 if (cstate->splice_mode) 1520 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 1521 } 1522 1523 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 1524 { 1525 struct connector_state *conn_state = &state->conn_state; 1526 struct drm_display_mode *mode = &conn_state->mode; 1527 struct crtc_state *cstate = &state->crtc_state; 1528 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1529 u16 hdisplay = mode->crtc_hdisplay; 1530 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1531 1532 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 1533 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 1534 bg_dly -= bg_ovl_dly; 1535 1536 if (cstate->splice_mode) 1537 pre_scan_dly = bg_dly + (hdisplay >> 2) - 1; 1538 else 1539 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1540 1541 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1542 hsync_len = 8; 1543 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1544 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 1545 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1546 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1547 } 1548 1549 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1550 { 1551 struct connector_state *conn_state = &state->conn_state; 1552 struct drm_display_mode *mode = &conn_state->mode; 1553 struct crtc_state *cstate = &state->crtc_state; 1554 u32 vp_offset = (cstate->crtc_id * 0x100); 1555 u16 vtotal = mode->crtc_vtotal; 1556 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1557 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1558 u16 hdisplay = mode->crtc_hdisplay; 1559 u16 vdisplay = mode->crtc_vdisplay; 1560 u16 hsize = 1561 hdisplay * (conn_state->overscan.left_margin + 1562 conn_state->overscan.right_margin) / 200; 1563 u16 vsize = 1564 vdisplay * (conn_state->overscan.top_margin + 1565 conn_state->overscan.bottom_margin) / 200; 1566 u16 hact_end, vact_end; 1567 u32 val; 1568 1569 hsize = round_down(hsize, 2); 1570 vsize = round_down(vsize, 2); 1571 1572 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1573 hact_end = hact_st + hsize; 1574 val = hact_st << 16; 1575 val |= hact_end; 1576 1577 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1578 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1579 vact_end = vact_st + vsize; 1580 val = vact_st << 16; 1581 val |= vact_end; 1582 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1583 val = scl_cal_scale2(vdisplay, vsize) << 16; 1584 val |= scl_cal_scale2(hdisplay, hsize); 1585 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1586 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1587 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1588 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1589 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1590 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1591 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1592 u16 vact_st_f1 = vtotal + vact_st + 1; 1593 u16 vact_end_f1 = vact_st_f1 + vsize; 1594 1595 val = vact_st_f1 << 16 | vact_end_f1; 1596 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1597 } 1598 1599 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 1600 if (cstate->splice_mode) 1601 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 1602 } 1603 1604 /* 1605 * Read VOP internal power domain on/off status. 1606 * We should query BISR_STS register in PMU for 1607 * power up/down status when memory repair is enabled. 1608 * Return value: 1 for power on, 0 for power off; 1609 */ 1610 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 1611 { 1612 int val = 0; 1613 int shift = 0; 1614 int shift_factor = 0; 1615 bool is_bisr_en = false; 1616 1617 /* 1618 * The order of pd status bits in BISR_STS register 1619 * is different from that in VOP SYS_STS register. 1620 */ 1621 if (pd_data->id == VOP2_PD_DSC_8K || 1622 pd_data->id == VOP2_PD_DSC_4K || 1623 pd_data->id == VOP2_PD_ESMART) 1624 shift_factor = 1; 1625 1626 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 1627 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 1628 if (is_bisr_en) { 1629 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 1630 1631 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 1632 ((val >> shift) & 0x1), 50 * 1000); 1633 } else { 1634 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 1635 1636 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 1637 !((val >> shift) & 0x1), 50 * 1000); 1638 } 1639 } 1640 1641 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 1642 { 1643 struct vop2_power_domain_data *pd_data; 1644 int ret = 0; 1645 1646 if (!pd_id) 1647 return 0; 1648 1649 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 1650 if (!pd_data) { 1651 printf("can't find pd_data by id\n"); 1652 return -EINVAL; 1653 } 1654 1655 if (pd_data->parent_id) { 1656 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 1657 if (ret) { 1658 printf("can't open parent power domain\n"); 1659 return -EINVAL; 1660 } 1661 } 1662 1663 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, 1664 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false); 1665 ret = vop2_wait_power_domain_on(vop2, pd_data); 1666 if (ret) { 1667 printf("wait vop2 power domain timeout\n"); 1668 return ret; 1669 } 1670 1671 return 0; 1672 } 1673 1674 static void rk3588_vop2_regsbak(struct vop2 *vop2) 1675 { 1676 u32 *base = vop2->regs; 1677 int i = 0; 1678 1679 /* 1680 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 1681 */ 1682 for (i = 0; i < (vop2->reg_len >> 2); i++) 1683 vop2->regsbak[i] = base[i]; 1684 } 1685 1686 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 1687 { 1688 struct crtc_state *cstate = &state->crtc_state; 1689 int i, j, port_mux = 0, total_used_layer = 0; 1690 u8 shift = 0; 1691 int layer_phy_id = 0; 1692 u32 layer_nr = 0; 1693 struct vop2_win_data *win_data; 1694 struct vop2_vp_plane_mask *plane_mask; 1695 1696 if (vop2->global_init) 1697 return; 1698 1699 /* OTP must enable at the first time, otherwise mirror layer register is error */ 1700 if (soc_is_rk3566()) 1701 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 1702 OTP_WIN_EN_SHIFT, 1, false); 1703 1704 if (cstate->crtc->assign_plane) {/* dts assign plane */ 1705 u32 plane_mask; 1706 int primary_plane_id; 1707 1708 for (i = 0; i < vop2->data->nr_vps; i++) { 1709 plane_mask = cstate->crtc->vps[i].plane_mask; 1710 vop2->vp_plane_mask[i].plane_mask = plane_mask; 1711 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 1712 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 1713 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 1714 if (primary_plane_id < 0) 1715 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 1716 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 1717 vop2->vp_plane_mask[i].plane_mask = plane_mask; 1718 1719 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 1720 for (j = 0; j < layer_nr; j++) { 1721 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 1722 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 1723 } 1724 } 1725 } else {/* need soft assign plane mask */ 1726 /* find the first unplug devices and set it as main display */ 1727 int main_vp_index = -1; 1728 int active_vp_num = 0; 1729 1730 for (i = 0; i < vop2->data->nr_vps; i++) { 1731 if (cstate->crtc->vps[i].enable) 1732 active_vp_num++; 1733 } 1734 printf("VOP have %d active VP\n", active_vp_num); 1735 1736 if (soc_is_rk3566() && active_vp_num > 2) 1737 printf("ERROR: rk3566 only support 2 display output!!\n"); 1738 plane_mask = vop2->data->plane_mask; 1739 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 1740 1741 for (i = 0; i < vop2->data->nr_vps; i++) { 1742 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 1743 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 1744 main_vp_index = i; 1745 break; 1746 } 1747 } 1748 1749 /* if no find unplug devices, use vp0 as main display */ 1750 if (main_vp_index < 0) { 1751 main_vp_index = 0; 1752 vop2->vp_plane_mask[0] = plane_mask[0]; 1753 } 1754 1755 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 1756 1757 /* init other display except main display */ 1758 for (i = 0; i < vop2->data->nr_vps; i++) { 1759 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 1760 continue; 1761 vop2->vp_plane_mask[i] = plane_mask[j++]; 1762 } 1763 1764 /* store plane mask for vop2_fixup_dts */ 1765 for (i = 0; i < vop2->data->nr_vps; i++) { 1766 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1767 for (j = 0; j < layer_nr; j++) { 1768 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1769 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 1770 } 1771 } 1772 } 1773 1774 if (vop2->version == VOP_VERSION_RK3588) 1775 rk3588_vop2_regsbak(vop2); 1776 else 1777 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 1778 1779 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 1780 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 1781 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 1782 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 1783 1784 for (i = 0; i < vop2->data->nr_vps; i++) { 1785 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 1786 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 1787 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 1788 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 1789 } 1790 1791 shift = 0; 1792 /* layer sel win id */ 1793 for (i = 0; i < vop2->data->nr_vps; i++) { 1794 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1795 for (j = 0; j < layer_nr; j++) { 1796 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1797 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1798 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 1799 shift, win_data->layer_sel_win_id, false); 1800 shift += 4; 1801 } 1802 } 1803 1804 /* win sel port */ 1805 for (i = 0; i < vop2->data->nr_vps; i++) { 1806 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1807 for (j = 0; j < layer_nr; j++) { 1808 if (!vop2->vp_plane_mask[i].attached_layers[j]) 1809 continue; 1810 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1811 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1812 shift = win_data->win_sel_port_offset * 2; 1813 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 1814 LAYER_SEL_PORT_SHIFT + shift, i, false); 1815 } 1816 } 1817 1818 /** 1819 * port mux config 1820 */ 1821 for (i = 0; i < vop2->data->nr_vps; i++) { 1822 shift = i * 4; 1823 if (vop2->vp_plane_mask[i].attached_layers_nr) { 1824 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 1825 port_mux = total_used_layer - 1; 1826 } else { 1827 port_mux = 8; 1828 } 1829 1830 if (i == vop2->data->nr_vps - 1) 1831 port_mux = vop2->data->nr_mixers; 1832 1833 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 1834 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 1835 PORT_MUX_SHIFT + shift, port_mux, false); 1836 } 1837 1838 if (vop2->version == VOP_VERSION_RK3568) 1839 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 1840 1841 vop2->global_init = true; 1842 } 1843 1844 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 1845 { 1846 struct crtc_state *cstate = &state->crtc_state; 1847 int ret; 1848 1849 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 1850 ret = clk_set_defaults(cstate->dev); 1851 if (ret) 1852 debug("%s clk_set_defaults failed %d\n", __func__, ret); 1853 1854 rockchip_vop2_gamma_lut_init(vop2, state); 1855 rockchip_vop2_cubic_lut_init(vop2, state); 1856 1857 return 0; 1858 } 1859 1860 /* 1861 * VOP2 have multi video ports. 1862 * video port ------- crtc 1863 */ 1864 static int rockchip_vop2_preinit(struct display_state *state) 1865 { 1866 struct crtc_state *cstate = &state->crtc_state; 1867 const struct vop2_data *vop2_data = cstate->crtc->data; 1868 1869 if (!rockchip_vop2) { 1870 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 1871 if (!rockchip_vop2) 1872 return -ENOMEM; 1873 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 1874 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 1875 rockchip_vop2->reg_len = RK3568_MAX_REG; 1876 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 1877 if (rockchip_vop2->grf <= 0) 1878 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 1879 rockchip_vop2->version = vop2_data->version; 1880 rockchip_vop2->data = vop2_data; 1881 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 1882 struct regmap *map; 1883 1884 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 1885 if (rockchip_vop2->vop_grf <= 0) 1886 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 1887 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 1888 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 1889 if (rockchip_vop2->vo1_grf <= 0) 1890 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 1891 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 1892 if (rockchip_vop2->sys_pmu <= 0) 1893 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 1894 } 1895 } 1896 1897 cstate->private = rockchip_vop2; 1898 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 1899 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 1900 1901 vop2_global_initial(rockchip_vop2, state); 1902 1903 return 0; 1904 } 1905 1906 /* 1907 * calc the dclk on rk3588 1908 * the available div of dclk is 1, 2, 4 1909 * 1910 */ 1911 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 1912 { 1913 if (child_clk * 4 <= max_dclk) 1914 return child_clk * 4; 1915 else if (child_clk * 2 <= max_dclk) 1916 return child_clk * 2; 1917 else if (child_clk <= max_dclk) 1918 return child_clk; 1919 else 1920 return 0; 1921 } 1922 1923 /* 1924 * 4 pixclk/cycle on rk3588 1925 * RGB/eDP/HDMI: if_pixclk >= dclk_core 1926 * DP: dp_pixclk = dclk_out <= dclk_core 1927 * DSI: mipi_pixclk <= dclk_out <= dclk_core 1928 */ 1929 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 1930 int *dclk_core_div, int *dclk_out_div, 1931 int *if_pixclk_div, int *if_dclk_div) 1932 { 1933 struct crtc_state *cstate = &state->crtc_state; 1934 struct connector_state *conn_state = &state->conn_state; 1935 struct drm_display_mode *mode = &conn_state->mode; 1936 struct vop2 *vop2 = cstate->private; 1937 unsigned long v_pixclk = mode->clock; 1938 unsigned long dclk_core_rate = v_pixclk >> 2; 1939 unsigned long dclk_rate = v_pixclk; 1940 unsigned long dclk_out_rate; 1941 u64 if_dclk_rate; 1942 u64 if_pixclk_rate; 1943 int output_type = conn_state->type; 1944 int output_mode = conn_state->output_mode; 1945 int K = 1; 1946 1947 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 1948 /* 1949 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 1950 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 1951 */ 1952 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) { 1953 dclk_rate = dclk_rate >> 1; 1954 K = 2; 1955 } 1956 if (cstate->dsc_enable) { 1957 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 1958 if_dclk_rate = cstate->dsc_cds_clk_rate; 1959 } else { 1960 if_pixclk_rate = (dclk_core_rate << 1) / K; 1961 if_dclk_rate = dclk_core_rate / K; 1962 } 1963 1964 if (v_pixclk > VOP2_MAX_DCLK_RATE) 1965 dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk); 1966 1967 if (!dclk_rate) { 1968 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 1969 vop2->data->vp_data->max_dclk, if_pixclk_rate); 1970 return -EINVAL; 1971 } 1972 *if_pixclk_div = dclk_rate / if_pixclk_rate; 1973 *if_dclk_div = dclk_rate / if_dclk_rate; 1974 *dclk_core_div = dclk_rate / dclk_core_rate; 1975 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 1976 dclk_rate, *if_pixclk_div, *if_dclk_div); 1977 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 1978 /* edp_pixclk = edp_dclk > dclk_core */ 1979 if_pixclk_rate = v_pixclk / K; 1980 if_dclk_rate = v_pixclk / K; 1981 dclk_rate = if_pixclk_rate * K; 1982 *dclk_core_div = dclk_rate / dclk_core_rate; 1983 *if_pixclk_div = dclk_rate / if_pixclk_rate; 1984 *if_dclk_div = *if_pixclk_div; 1985 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 1986 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) 1987 dclk_out_rate = v_pixclk >> 3; 1988 else 1989 dclk_out_rate = v_pixclk >> 2; 1990 1991 dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk); 1992 if (!dclk_rate) { 1993 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 1994 vop2->data->vp_data->max_dclk, dclk_core_rate); 1995 return -EINVAL; 1996 } 1997 *dclk_out_div = dclk_rate / dclk_out_rate; 1998 *dclk_core_div = dclk_rate / dclk_core_rate; 1999 2000 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 2001 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2002 K = 2; 2003 if (cstate->dsc_enable) 2004 /* dsc output is 96bit, dsi input is 192 bit */ 2005 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 2006 else 2007 if_pixclk_rate = dclk_core_rate / K; 2008 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 2009 dclk_out_rate = dclk_core_rate / K; 2010 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 2011 dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk); 2012 if (!dclk_rate) { 2013 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 2014 vop2->data->vp_data->max_dclk, dclk_rate); 2015 return -EINVAL; 2016 } 2017 2018 if (cstate->dsc_enable) 2019 dclk_rate = dclk_rate >> 1; 2020 2021 *dclk_out_div = dclk_rate / dclk_out_rate; 2022 *dclk_core_div = dclk_rate / dclk_core_rate; 2023 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 2024 if (cstate->dsc_enable) 2025 *if_pixclk_div = dclk_out_rate / if_pixclk_rate; 2026 2027 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 2028 dclk_rate = v_pixclk; 2029 *dclk_core_div = dclk_rate / dclk_core_rate; 2030 } 2031 2032 *if_pixclk_div = ilog2(*if_pixclk_div); 2033 *if_dclk_div = ilog2(*if_dclk_div); 2034 *dclk_core_div = ilog2(*dclk_core_div); 2035 *dclk_out_div = ilog2(*dclk_out_div); 2036 2037 return dclk_rate; 2038 } 2039 2040 static int vop2_calc_dsc_clk(struct display_state *state) 2041 { 2042 struct connector_state *conn_state = &state->conn_state; 2043 struct drm_display_mode *mode = &conn_state->mode; 2044 struct crtc_state *cstate = &state->crtc_state; 2045 u64 v_pixclk = mode->clock; /* video timing pixclk */ 2046 u8 k = 1; 2047 2048 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2049 k = 2; 2050 2051 cstate->dsc_txp_clk_rate = v_pixclk; 2052 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 2053 2054 cstate->dsc_pxl_clk_rate = v_pixclk; 2055 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 2056 2057 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 2058 * cds_dat_width = 96; 2059 * bits_per_pixel = [8-12]; 2060 * As only support 1/2/4 div, so we set dsc_cds = crtc_clock / 8; 2061 */ 2062 cstate->dsc_cds_clk_rate = v_pixclk / 8; 2063 2064 return 0; 2065 } 2066 2067 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 2068 { 2069 struct crtc_state *cstate = &state->crtc_state; 2070 struct connector_state *conn_state = &state->conn_state; 2071 struct drm_display_mode *mode = &conn_state->mode; 2072 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 2073 struct vop2 *vop2 = cstate->private; 2074 u32 vp_offset = (cstate->crtc_id * 0x100); 2075 u16 hdisplay = mode->crtc_hdisplay; 2076 int output_if = conn_state->output_if; 2077 int dclk_core_div = 0; 2078 int dclk_out_div = 0; 2079 int if_pixclk_div = 0; 2080 int if_dclk_div = 0; 2081 unsigned long dclk_rate; 2082 u32 val; 2083 2084 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 2085 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 2086 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 2087 } else { 2088 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2089 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2090 } 2091 2092 if (cstate->dsc_enable) { 2093 int k = 1; 2094 2095 if (!vop2->data->nr_dscs) { 2096 printf("Unsupported DSC\n"); 2097 return 0; 2098 } 2099 2100 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2101 k = 2; 2102 2103 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 2104 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 2105 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 2106 2107 vop2_calc_dsc_clk(state); 2108 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 2109 cstate->dsc_id, dsc_sink_cap->slice_width, 2110 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 2111 } 2112 2113 dclk_rate = vop2_calc_cru_cfg(state, &dclk_core_div, &dclk_out_div, &if_pixclk_div, &if_dclk_div); 2114 2115 if (output_if & VOP_OUTPUT_IF_RGB) { 2116 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2117 4, false); 2118 } 2119 2120 if (output_if & VOP_OUTPUT_IF_BT1120) { 2121 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2122 3, false); 2123 } 2124 2125 if (output_if & VOP_OUTPUT_IF_BT656) { 2126 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2127 2, false); 2128 } 2129 2130 if (output_if & VOP_OUTPUT_IF_MIPI0) { 2131 if (cstate->crtc_id == 2) 2132 val = 0; 2133 else 2134 val = 1; 2135 2136 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2137 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2138 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 2139 2140 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 2141 1, false); 2142 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 2143 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 2144 if_pixclk_div, false); 2145 2146 if (conn_state->hold_mode) { 2147 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2148 EN_MASK, EDPI_TE_EN, 1, false); 2149 2150 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2151 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2152 } 2153 } 2154 2155 if (output_if & VOP_OUTPUT_IF_MIPI1) { 2156 if (cstate->crtc_id == 2) 2157 val = 0; 2158 else if (cstate->crtc_id == 3) 2159 val = 1; 2160 else 2161 val = 3; /*VP1*/ 2162 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2163 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2164 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 2165 2166 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 2167 1, false); 2168 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 2169 val, false); 2170 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 2171 if_pixclk_div, false); 2172 2173 if (conn_state->hold_mode) { 2174 /* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */ 2175 if (vop2->version == VOP_VERSION_RK3588 && val == 3) 2176 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2177 EN_MASK, EDPI_TE_EN, 0, false); 2178 else 2179 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2180 EN_MASK, EDPI_TE_EN, 1, false); 2181 2182 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2183 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2184 } 2185 } 2186 2187 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2188 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2189 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 2190 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2191 MIPI_DUAL_EN_SHIFT, 1, false); 2192 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2193 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2194 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2195 false); 2196 } 2197 2198 if (output_if & VOP_OUTPUT_IF_eDP0) { 2199 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 2200 1, false); 2201 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2202 cstate->crtc_id, false); 2203 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2204 if_dclk_div, false); 2205 2206 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2207 if_pixclk_div, false); 2208 2209 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2210 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 2211 } 2212 2213 if (output_if & VOP_OUTPUT_IF_eDP1) { 2214 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 2215 1, false); 2216 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2217 cstate->crtc_id, false); 2218 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2219 if_dclk_div, false); 2220 2221 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2222 if_pixclk_div, false); 2223 2224 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2225 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 2226 } 2227 2228 if (output_if & VOP_OUTPUT_IF_HDMI0) { 2229 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 2230 1, false); 2231 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2232 cstate->crtc_id, false); 2233 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2234 if_dclk_div, false); 2235 2236 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2237 if_pixclk_div, false); 2238 2239 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2240 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 2241 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2242 HDMI_SYNC_POL_MASK, 2243 HDMI0_SYNC_POL_SHIFT, val); 2244 } 2245 2246 if (output_if & VOP_OUTPUT_IF_HDMI1) { 2247 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 2248 1, false); 2249 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2250 cstate->crtc_id, false); 2251 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2252 if_dclk_div, false); 2253 2254 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2255 if_pixclk_div, false); 2256 2257 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2258 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 2259 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2260 HDMI_SYNC_POL_MASK, 2261 HDMI1_SYNC_POL_SHIFT, val); 2262 } 2263 2264 if (output_if & VOP_OUTPUT_IF_DP0) { 2265 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 2266 1, false); 2267 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 2268 cstate->crtc_id, false); 2269 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2270 RK3588_DP0_PIN_POL_SHIFT, val, false); 2271 } 2272 2273 if (output_if & VOP_OUTPUT_IF_DP1) { 2274 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 2275 1, false); 2276 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 2277 cstate->crtc_id, false); 2278 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2279 RK3588_DP1_PIN_POL_SHIFT, val, false); 2280 } 2281 2282 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2283 DCLK_CORE_DIV_SHIFT, dclk_core_div, false); 2284 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2285 DCLK_OUT_DIV_SHIFT, dclk_out_div, false); 2286 2287 return dclk_rate; 2288 } 2289 2290 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 2291 { 2292 struct crtc_state *cstate = &state->crtc_state; 2293 struct connector_state *conn_state = &state->conn_state; 2294 struct drm_display_mode *mode = &conn_state->mode; 2295 struct vop2 *vop2 = cstate->private; 2296 u32 vp_offset = (cstate->crtc_id * 0x100); 2297 bool dclk_inv; 2298 u32 val; 2299 2300 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 2301 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2302 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2303 2304 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 2305 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2306 1, false); 2307 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2308 RGB_MUX_SHIFT, cstate->crtc_id, false); 2309 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2310 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 2311 } 2312 2313 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 2314 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2315 1, false); 2316 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 2317 BT1120_EN_SHIFT, 1, false); 2318 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2319 RGB_MUX_SHIFT, cstate->crtc_id, false); 2320 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2321 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2322 } 2323 2324 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2325 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2326 1, false); 2327 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2328 RGB_MUX_SHIFT, cstate->crtc_id, false); 2329 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2330 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2331 } 2332 2333 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 2334 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 2335 1, false); 2336 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2337 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 2338 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2339 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2340 } 2341 2342 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 2343 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 2344 1, false); 2345 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2346 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 2347 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2348 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2349 } 2350 2351 if (conn_state->output_flags & 2352 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 2353 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 2354 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2355 LVDS_DUAL_EN_SHIFT, 1, false); 2356 if (conn_state->output_flags & 2357 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2358 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2359 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 2360 false); 2361 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2362 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2363 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 2364 } 2365 2366 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 2367 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 2368 1, false); 2369 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2370 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 2371 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2372 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2373 } 2374 2375 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 2376 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 2377 1, false); 2378 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2379 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 2380 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2381 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2382 } 2383 2384 if (conn_state->output_flags & 2385 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2386 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2387 MIPI_DUAL_EN_SHIFT, 1, false); 2388 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2389 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2390 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2391 false); 2392 } 2393 2394 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 2395 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 2396 1, false); 2397 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2398 EDP0_MUX_SHIFT, cstate->crtc_id, false); 2399 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2400 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 2401 } 2402 2403 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 2404 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 2405 1, false); 2406 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2407 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 2408 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2409 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 2410 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 2411 IF_CRTL_HDMI_PIN_POL_MASK, 2412 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 2413 } 2414 2415 return mode->clock; 2416 } 2417 2418 static void vop2_post_color_swap(struct display_state *state) 2419 { 2420 struct crtc_state *cstate = &state->crtc_state; 2421 struct connector_state *conn_state = &state->conn_state; 2422 struct vop2 *vop2 = cstate->private; 2423 u32 vp_offset = (cstate->crtc_id * 0x100); 2424 u32 output_type = conn_state->type; 2425 u32 data_swap = 0; 2426 2427 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 2428 data_swap = DSP_RB_SWAP; 2429 2430 if (vop2->version == VOP_VERSION_RK3588 && 2431 (output_type == DRM_MODE_CONNECTOR_HDMIA || 2432 output_type == DRM_MODE_CONNECTOR_eDP) && 2433 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 2434 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 2435 data_swap |= DSP_RG_SWAP; 2436 2437 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 2438 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 2439 } 2440 2441 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 2442 { 2443 int ret = 0; 2444 2445 if (parent->dev) 2446 ret = clk_set_parent(clk, parent); 2447 if (ret < 0) 2448 debug("failed to set %s as parent for %s\n", 2449 parent->dev->name, clk->dev->name); 2450 } 2451 2452 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 2453 { 2454 int ret = 0; 2455 2456 if (clk->dev) 2457 ret = clk_set_rate(clk, rate); 2458 if (ret < 0) 2459 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 2460 2461 return ret; 2462 } 2463 2464 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 2465 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 2466 int *dsc_cds_clk_div, u64 dclk_rate) 2467 { 2468 struct crtc_state *cstate = &state->crtc_state; 2469 2470 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 2471 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 2472 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 2473 2474 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 2475 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 2476 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 2477 } 2478 2479 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 2480 { 2481 struct crtc_state *cstate = &state->crtc_state; 2482 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 2483 struct drm_dsc_picture_parameter_set config_pps; 2484 const struct vop2_data *vop2_data = vop2->data; 2485 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 2486 u32 *pps_val = (u32 *)&config_pps; 2487 u32 decoder_regs_offset = (dsc_id * 0x100); 2488 int i = 0; 2489 2490 memcpy(&config_pps, pps, sizeof(config_pps)); 2491 2492 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 2493 config_pps.pps_3 &= 0xf0; 2494 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 2495 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 2496 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 2497 } 2498 2499 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 2500 config_pps.rc_range_parameters[i] = 2501 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 2502 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 2503 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 2504 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 2505 } 2506 2507 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 2508 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 2509 } 2510 2511 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 2512 { 2513 struct connector_state *conn_state = &state->conn_state; 2514 struct drm_display_mode *mode = &conn_state->mode; 2515 struct crtc_state *cstate = &state->crtc_state; 2516 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 2517 const struct vop2_data *vop2_data = vop2->data; 2518 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 2519 bool mipi_ds_mode = false; 2520 u8 dsc_interface_mode = 0; 2521 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2522 u16 hdisplay = mode->crtc_hdisplay; 2523 u16 htotal = mode->crtc_htotal; 2524 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2525 u16 vdisplay = mode->crtc_vdisplay; 2526 u16 vtotal = mode->crtc_vtotal; 2527 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 2528 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2529 u16 vact_end = vact_st + vdisplay; 2530 u32 ctrl_regs_offset = (dsc_id * 0x30); 2531 u32 decoder_regs_offset = (dsc_id * 0x100); 2532 u32 backup_regs_offset = 0; 2533 int dsc_txp_clk_div = 0; 2534 int dsc_pxl_clk_div = 0; 2535 int dsc_cds_clk_div = 0; 2536 2537 if (!vop2->data->nr_dscs) { 2538 printf("Unsupported DSC\n"); 2539 return; 2540 } 2541 2542 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 2543 printf("DSC%d supported max slice is: %d, current is: %d\n", 2544 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 2545 2546 if (dsc_data->pd_id) { 2547 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 2548 printf("open dsc%d pd fail\n", dsc_id); 2549 } 2550 2551 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 2552 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 2553 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 2554 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 2555 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 2556 dsc_interface_mode = VOP_DSC_IF_HDMI; 2557 } else { 2558 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 2559 if (mipi_ds_mode) 2560 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 2561 else 2562 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 2563 } 2564 2565 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2566 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 2567 DSC_MAN_MODE_SHIFT, 0, false); 2568 else 2569 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 2570 DSC_MAN_MODE_SHIFT, 1, false); 2571 2572 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 2573 2574 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 2575 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 2576 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 2577 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 2578 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 2579 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 2580 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 2581 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 2582 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 2583 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 2584 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 2585 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 2586 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 2587 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 2588 2589 if (!mipi_ds_mode) { 2590 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 2591 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 2592 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 2593 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 2594 u32 dly_num, dsc_cds_rate_mhz, val = 0; 2595 2596 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 2597 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 2598 2599 /* 2600 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 2601 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 2602 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 2603 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 2604 * delay_line_num = 4 - BPP / 8 2605 * = (64 - target_bpp / 8) / 16 2606 * 2607 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 2608 */ 2609 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 2610 dsc_cds_rate_mhz = dsc_cds_rate; 2611 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 2612 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 2613 DSC_INIT_DLY_MODE_SHIFT, 0, false); 2614 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 2615 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 2616 2617 dsc_hsync = hsync_len / 2; 2618 dsc_htotal = htotal / (1 << dsc_cds_clk_div); 2619 val = dsc_htotal << 16 | dsc_hsync; 2620 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 2621 DSC_HTOTAL_PW_SHIFT, val, false); 2622 2623 dsc_hact_st = hact_st / 2; 2624 dsc_hact_end = (hdisplay * target_bpp >> 4) / 24 + dsc_hact_st; 2625 val = dsc_hact_end << 16 | dsc_hact_st; 2626 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 2627 DSC_HACT_ST_END_SHIFT, val, false); 2628 2629 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 2630 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 2631 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 2632 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 2633 } 2634 2635 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 2636 RST_DEASSERT_SHIFT, 1, false); 2637 udelay(10); 2638 /* read current dsc core register and backup to regsbak */ 2639 backup_regs_offset = RK3588_DSC_8K_CTRL0; 2640 vop2->regsbak[backup_regs_offset >> 2] = vop2_readl(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset); 2641 2642 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2643 DSC_EN_SHIFT, 1, false); 2644 vop2_load_pps(state, vop2, dsc_id); 2645 2646 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2647 DSC_RBIT_SHIFT, 1, false); 2648 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2649 DSC_RBYT_SHIFT, 0, false); 2650 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2651 DSC_FLAL_SHIFT, 1, false); 2652 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2653 DSC_MER_SHIFT, 1, false); 2654 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2655 DSC_EPB_SHIFT, 0, false); 2656 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2657 DSC_EPL_SHIFT, 1, false); 2658 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2659 DSC_NSLC_SHIFT, ilog2(cstate->dsc_slice_num), false); 2660 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2661 DSC_SBO_SHIFT, 1, false); 2662 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2663 DSC_IFEP_SHIFT, dsc_sink_cap->version_minor == 2 ? 1 : 0, false); 2664 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 2665 DSC_PPS_UPD_SHIFT, 1, false); 2666 2667 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 2668 dsc_id, 2669 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 2670 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 2671 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 2672 } 2673 2674 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 2675 { 2676 struct crtc_state *cstate = &state->crtc_state; 2677 struct vop2 *vop2 = cstate->private; 2678 struct udevice *vp_dev, *dev; 2679 struct ofnode_phandle_args args; 2680 char vp_name[10]; 2681 int ret; 2682 2683 if (vop2->version != VOP_VERSION_RK3588) 2684 return false; 2685 2686 sprintf(vp_name, "port@%d", cstate->crtc_id); 2687 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 2688 printf("warn: can't get vp device\n"); 2689 return false; 2690 } 2691 2692 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 2693 0, &args); 2694 if (ret) { 2695 printf("warn: can't get assigned-clock-parents's node\n"); 2696 return false; 2697 } 2698 2699 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 2700 printf("warn: can't get clk device\n"); 2701 return false; 2702 } 2703 2704 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 2705 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 2706 if (clk_dev) 2707 *clk_dev = dev; 2708 return true; 2709 } 2710 2711 return false; 2712 } 2713 2714 static int rockchip_vop2_init(struct display_state *state) 2715 { 2716 struct crtc_state *cstate = &state->crtc_state; 2717 struct connector_state *conn_state = &state->conn_state; 2718 struct drm_display_mode *mode = &conn_state->mode; 2719 struct vop2 *vop2 = cstate->private; 2720 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2721 u16 hdisplay = mode->crtc_hdisplay; 2722 u16 htotal = mode->crtc_htotal; 2723 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2724 u16 hact_end = hact_st + hdisplay; 2725 u16 vdisplay = mode->crtc_vdisplay; 2726 u16 vtotal = mode->crtc_vtotal; 2727 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 2728 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2729 u16 vact_end = vact_st + vdisplay; 2730 bool yuv_overlay = false; 2731 bool splice_en = false; 2732 u32 vp_offset = (cstate->crtc_id * 0x100); 2733 u32 line_flag_offset = (cstate->crtc_id * 4); 2734 u32 val, act_end; 2735 u8 dither_down_en = 0; 2736 u8 pre_dither_down_en = 0; 2737 char output_type_name[30] = {0}; 2738 char dclk_name[9]; 2739 struct clk dclk; 2740 struct clk hdmi0_phy_pll; 2741 struct clk hdmi1_phy_pll; 2742 struct clk hdmi_phy_pll; 2743 struct udevice *disp_dev; 2744 unsigned long dclk_rate; 2745 int ret; 2746 2747 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 2748 mode->hdisplay, mode->vdisplay, 2749 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 2750 mode->vscan, 2751 get_output_if_name(conn_state->output_if, output_type_name), 2752 cstate->crtc_id); 2753 2754 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 2755 cstate->splice_mode = true; 2756 splice_en = true; 2757 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 2758 if (!cstate->splice_crtc_id) { 2759 printf("%s: Splice mode is unsupported by vp%d\n", 2760 __func__, cstate->crtc_id); 2761 return -EINVAL; 2762 } 2763 } 2764 2765 vop2_initial(vop2, state); 2766 if (vop2->version == VOP_VERSION_RK3588) 2767 dclk_rate = rk3588_vop2_if_cfg(state); 2768 else 2769 dclk_rate = rk3568_vop2_if_cfg(state); 2770 2771 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 2772 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 2773 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 2774 2775 vop2_post_color_swap(state); 2776 2777 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 2778 OUT_MODE_SHIFT, conn_state->output_mode, false); 2779 2780 switch (conn_state->bus_format) { 2781 case MEDIA_BUS_FMT_RGB565_1X16: 2782 dither_down_en = 1; 2783 break; 2784 case MEDIA_BUS_FMT_RGB666_1X18: 2785 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 2786 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 2787 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 2788 dither_down_en = 1; 2789 break; 2790 case MEDIA_BUS_FMT_YUV8_1X24: 2791 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 2792 dither_down_en = 0; 2793 pre_dither_down_en = 1; 2794 break; 2795 case MEDIA_BUS_FMT_YUV10_1X30: 2796 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 2797 case MEDIA_BUS_FMT_RGB888_1X24: 2798 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 2799 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 2800 default: 2801 dither_down_en = 0; 2802 pre_dither_down_en = 0; 2803 break; 2804 } 2805 2806 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA) 2807 pre_dither_down_en = 0; 2808 else 2809 pre_dither_down_en = 1; 2810 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2811 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 2812 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2813 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 2814 2815 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 2816 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 2817 yuv_overlay, false); 2818 2819 cstate->yuv_overlay = yuv_overlay; 2820 2821 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 2822 PORT_MERGE_EN_SHIFT, splice_en, false); 2823 2824 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 2825 (htotal << 16) | hsync_len); 2826 val = hact_st << 16; 2827 val |= hact_end; 2828 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 2829 val = vact_st << 16; 2830 val |= vact_end; 2831 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 2832 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2833 u16 vact_st_f1 = vtotal + vact_st + 1; 2834 u16 vact_end_f1 = vact_st_f1 + vdisplay; 2835 2836 val = vact_st_f1 << 16 | vact_end_f1; 2837 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 2838 val); 2839 2840 val = vtotal << 16 | (vtotal + vsync_len); 2841 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 2842 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2843 INTERLACE_EN_SHIFT, 1, false); 2844 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2845 DSP_FILED_POL, 1, false); 2846 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2847 P2I_EN_SHIFT, 1, false); 2848 vtotal += vtotal + 1; 2849 act_end = vact_end_f1; 2850 } else { 2851 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2852 INTERLACE_EN_SHIFT, 0, false); 2853 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2854 P2I_EN_SHIFT, 0, false); 2855 act_end = vact_end; 2856 } 2857 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 2858 (vtotal << 16) | vsync_len); 2859 2860 if (vop2->version == VOP_VERSION_RK3568) { 2861 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 2862 conn_state->output_if & VOP_OUTPUT_IF_BT656) 2863 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2864 CORE_DCLK_DIV_EN_SHIFT, 1, false); 2865 else 2866 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2867 CORE_DCLK_DIV_EN_SHIFT, 0, false); 2868 } 2869 2870 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 2871 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2872 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 2873 else 2874 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2875 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 2876 2877 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 2878 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 2879 2880 if (yuv_overlay) 2881 val = 0x20010200; 2882 else 2883 val = 0; 2884 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 2885 if (splice_en) { 2886 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 2887 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 2888 yuv_overlay, false); 2889 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 2890 } 2891 2892 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2893 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 2894 2895 vop2_tv_config_update(state, vop2); 2896 vop2_post_config(state, vop2); 2897 2898 if (cstate->dsc_enable) { 2899 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2900 vop2_dsc_enable(state, vop2, 0, dclk_rate); 2901 vop2_dsc_enable(state, vop2, 1, dclk_rate); 2902 } else { 2903 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate); 2904 } 2905 } 2906 2907 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 2908 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 2909 if (ret) { 2910 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 2911 return ret; 2912 } 2913 2914 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 2915 if (!ret) { 2916 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 2917 if (ret) 2918 printf("%s: Failed to get hdmi0_phy_pll ret=%d\n", __func__, ret); 2919 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 2920 if (ret) 2921 printf("%s: Failed to get hdmi1_phy_pll ret=%d\n", __func__, ret); 2922 } else { 2923 hdmi0_phy_pll.dev = NULL; 2924 hdmi1_phy_pll.dev = NULL; 2925 printf("%s: Faile to find display-subsystem node\n", __func__); 2926 } 2927 2928 if (mode->clock < VOP2_MAX_DCLK_RATE) { 2929 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 2930 vop2_clk_set_parent(&dclk, &hdmi0_phy_pll); 2931 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 2932 vop2_clk_set_parent(&dclk, &hdmi1_phy_pll); 2933 2934 /* 2935 * uboot clk driver won't set dclk parent's rate when use 2936 * hdmi phypll as dclk source. 2937 * So set dclk rate is meaningless. Set hdmi phypll rate 2938 * directly. 2939 */ 2940 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 2941 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000); 2942 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 2943 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000); 2944 } else { 2945 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 2946 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 2947 else 2948 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 2949 } 2950 2951 if (IS_ERR_VALUE(ret)) { 2952 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 2953 __func__, cstate->crtc_id, dclk_rate, ret); 2954 return ret; 2955 } else { 2956 if (mode->flags & DRM_MODE_FLAG_DBLCLK) 2957 mode->crtc_clock = ret * 2 / 1000; 2958 else 2959 mode->crtc_clock = ret / 1000; 2960 } 2961 } else { 2962 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 2963 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 2964 else 2965 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 2966 2967 if (IS_ERR_VALUE(ret)) { 2968 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 2969 __func__, cstate->crtc_id, dclk_rate, ret); 2970 return ret; 2971 } else { 2972 if (mode->flags & DRM_MODE_FLAG_DBLCLK) 2973 mode->crtc_clock = ret * 2 / 1000; 2974 else 2975 mode->crtc_clock = ret / 1000; 2976 } 2977 } 2978 2979 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 2980 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 2981 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 2982 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 2983 2984 return 0; 2985 } 2986 2987 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 2988 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 2989 uint32_t dst_h) 2990 { 2991 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 2992 uint16_t hscl_filter_mode, vscl_filter_mode; 2993 uint8_t gt2 = 0, gt4 = 0; 2994 uint32_t xfac = 0, yfac = 0; 2995 uint16_t hsu_filter_mode = VOP2_SCALE_UP_BIC; 2996 uint16_t hsd_filter_mode = VOP2_SCALE_DOWN_BIL; 2997 uint16_t vsu_filter_mode = VOP2_SCALE_UP_BIL; 2998 uint16_t vsd_filter_mode = VOP2_SCALE_DOWN_BIL; 2999 u32 win_offset = win->reg_offset; 3000 3001 if (src_h >= (4 * dst_h)) 3002 gt4 = 1; 3003 else if (src_h >= (2 * dst_h)) 3004 gt2 = 1; 3005 3006 if (gt4) 3007 src_h >>= 2; 3008 else if (gt2) 3009 src_h >>= 1; 3010 3011 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 3012 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 3013 3014 if (yrgb_hor_scl_mode == SCALE_UP) 3015 hscl_filter_mode = hsu_filter_mode; 3016 else 3017 hscl_filter_mode = hsd_filter_mode; 3018 3019 if (yrgb_ver_scl_mode == SCALE_UP) 3020 vscl_filter_mode = vsu_filter_mode; 3021 else 3022 vscl_filter_mode = vsd_filter_mode; 3023 3024 /* 3025 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 3026 * at scale down mode 3027 */ 3028 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) { 3029 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 3030 dst_w += 1; 3031 } 3032 3033 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 3034 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 3035 3036 if (win->type == CLUSTER_LAYER) { 3037 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 3038 yfac << 16 | xfac); 3039 3040 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3041 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, gt2, false); 3042 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3043 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, gt4, false); 3044 3045 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3046 YRGB_XSCL_MODE_MASK, CLUSTER_YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 3047 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3048 YRGB_YSCL_MODE_MASK, CLUSTER_YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 3049 3050 } else { 3051 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 3052 yfac << 16 | xfac); 3053 3054 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3055 YRGB_GT2_MASK, YRGB_GT2_SHIFT, gt2, false); 3056 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3057 YRGB_GT4_MASK, YRGB_GT4_SHIFT, gt4, false); 3058 3059 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3060 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 3061 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3062 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 3063 3064 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3065 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 3066 hscl_filter_mode, false); 3067 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3068 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 3069 vscl_filter_mode, false); 3070 } 3071 } 3072 3073 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 3074 { 3075 u32 win_offset = win->reg_offset; 3076 3077 if (win->type == CLUSTER_LAYER) { 3078 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 3079 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 3080 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 3081 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3082 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 3083 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3084 } else { 3085 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 3086 ESMART_AXI_ID_SHIFT, win->axi_id, false); 3087 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 3088 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3089 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 3090 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3091 } 3092 } 3093 3094 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 3095 { 3096 struct crtc_state *cstate = &state->crtc_state; 3097 struct connector_state *conn_state = &state->conn_state; 3098 struct drm_display_mode *mode = &conn_state->mode; 3099 struct vop2 *vop2 = cstate->private; 3100 int src_w = cstate->src_rect.w; 3101 int src_h = cstate->src_rect.h; 3102 int crtc_x = cstate->crtc_rect.x; 3103 int crtc_y = cstate->crtc_rect.y; 3104 int crtc_w = cstate->crtc_rect.w; 3105 int crtc_h = cstate->crtc_rect.h; 3106 int xvir = cstate->xvir; 3107 int y_mirror = 0; 3108 int csc_mode; 3109 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 3110 /* offset of the right window in splice mode */ 3111 u32 splice_pixel_offset = 0; 3112 u32 splice_yrgb_offset = 0; 3113 u32 win_offset = win->reg_offset; 3114 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3115 3116 if (win->splice_mode_right) { 3117 src_w = cstate->right_src_rect.w; 3118 src_h = cstate->right_src_rect.h; 3119 crtc_x = cstate->right_crtc_rect.x; 3120 crtc_y = cstate->right_crtc_rect.y; 3121 crtc_w = cstate->right_crtc_rect.w; 3122 crtc_h = cstate->right_crtc_rect.h; 3123 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 3124 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 3125 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3126 } 3127 3128 act_info = (src_h - 1) << 16; 3129 act_info |= (src_w - 1) & 0xffff; 3130 3131 dsp_info = (crtc_h - 1) << 16; 3132 dsp_info |= (crtc_w - 1) & 0xffff; 3133 3134 dsp_stx = crtc_x; 3135 dsp_sty = crtc_y; 3136 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 3137 3138 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 3139 y_mirror = 1; 3140 else 3141 y_mirror = 0; 3142 3143 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 3144 3145 if (vop2->version == VOP_VERSION_RK3588) 3146 vop2_axi_config(vop2, win); 3147 3148 if (y_mirror) 3149 printf("WARN: y mirror is unsupported by cluster window\n"); 3150 3151 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 3152 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 3153 false); 3154 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 3155 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 3156 cstate->dma_addr + splice_yrgb_offset); 3157 3158 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 3159 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 3160 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 3161 3162 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 3163 3164 csc_mode = vop2_convert_csc_mode(conn_state->color_space); 3165 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 3166 CLUSTER_RGB2YUV_EN_SHIFT, 3167 is_yuv_output(conn_state->bus_format), false); 3168 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 3169 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 3170 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 3171 3172 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 3173 } 3174 3175 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 3176 { 3177 struct crtc_state *cstate = &state->crtc_state; 3178 struct connector_state *conn_state = &state->conn_state; 3179 struct drm_display_mode *mode = &conn_state->mode; 3180 struct vop2 *vop2 = cstate->private; 3181 int src_w = cstate->src_rect.w; 3182 int src_h = cstate->src_rect.h; 3183 int crtc_x = cstate->crtc_rect.x; 3184 int crtc_y = cstate->crtc_rect.y; 3185 int crtc_w = cstate->crtc_rect.w; 3186 int crtc_h = cstate->crtc_rect.h; 3187 int xvir = cstate->xvir; 3188 int y_mirror = 0; 3189 int csc_mode; 3190 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 3191 /* offset of the right window in splice mode */ 3192 u32 splice_pixel_offset = 0; 3193 u32 splice_yrgb_offset = 0; 3194 u32 win_offset = win->reg_offset; 3195 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3196 3197 if (win->splice_mode_right) { 3198 src_w = cstate->right_src_rect.w; 3199 src_h = cstate->right_src_rect.h; 3200 crtc_x = cstate->right_crtc_rect.x; 3201 crtc_y = cstate->right_crtc_rect.y; 3202 crtc_w = cstate->right_crtc_rect.w; 3203 crtc_h = cstate->right_crtc_rect.h; 3204 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 3205 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 3206 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3207 } 3208 3209 /* 3210 * This is workaround solution for IC design: 3211 * esmart can't support scale down when actual_w % 16 == 1. 3212 */ 3213 if (src_w > crtc_w && (src_w & 0xf) == 1) { 3214 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 3215 src_w -= 1; 3216 } 3217 3218 act_info = (src_h - 1) << 16; 3219 act_info |= (src_w - 1) & 0xffff; 3220 3221 dsp_info = (crtc_h - 1) << 16; 3222 dsp_info |= (crtc_w - 1) & 0xffff; 3223 3224 dsp_stx = crtc_x; 3225 dsp_sty = crtc_y; 3226 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 3227 3228 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 3229 y_mirror = 1; 3230 else 3231 y_mirror = 0; 3232 3233 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 3234 3235 if (vop2->version == VOP_VERSION_RK3588) 3236 vop2_axi_config(vop2, win); 3237 3238 if (y_mirror) 3239 cstate->dma_addr += (src_h - 1) * xvir * 4; 3240 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 3241 YMIRROR_EN_SHIFT, y_mirror, false); 3242 3243 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3244 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 3245 false); 3246 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 3247 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 3248 cstate->dma_addr + splice_yrgb_offset); 3249 3250 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 3251 act_info); 3252 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 3253 dsp_info); 3254 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 3255 3256 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 3257 WIN_EN_SHIFT, 1, false); 3258 3259 csc_mode = vop2_convert_csc_mode(conn_state->color_space); 3260 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 3261 RGB2YUV_EN_SHIFT, 3262 is_yuv_output(conn_state->bus_format), false); 3263 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 3264 CSC_MODE_SHIFT, csc_mode, false); 3265 3266 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 3267 } 3268 3269 static int display_rect_calc_scale(int src, int dst) 3270 { 3271 int scale = 0; 3272 3273 if (WARN_ON(src < 0 || dst < 0)) 3274 return -EINVAL; 3275 3276 if (dst == 0) 3277 return 0; 3278 3279 if (src > (dst << 16)) 3280 return DIV_ROUND_UP(src, dst); 3281 3282 scale = src / dst; 3283 3284 return scale; 3285 } 3286 3287 static int display_rect_calc_hscale(const struct display_rect *src, 3288 const struct display_rect *dst, 3289 int min_hscale, int max_hscale) 3290 { 3291 int src_w = src->w; 3292 int dst_w = dst->w; 3293 int hscale = display_rect_calc_scale(src_w, dst_w); 3294 3295 if (hscale < 0 || dst_w == 0) 3296 return hscale; 3297 3298 if (hscale < min_hscale || hscale > max_hscale) 3299 return -ERANGE; 3300 3301 return hscale; 3302 } 3303 3304 static void vop2_calc_display_rect_for_splice(struct display_state *state) 3305 { 3306 struct crtc_state *cstate = &state->crtc_state; 3307 struct connector_state *conn_state = &state->conn_state; 3308 struct drm_display_mode *mode = &conn_state->mode; 3309 struct display_rect *src_rect = &cstate->src_rect; 3310 struct display_rect *dst_rect = &cstate->crtc_rect; 3311 struct display_rect left_src, left_dst, right_src, right_dst; 3312 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 3313 int hscale = display_rect_calc_hscale(src_rect, dst_rect, 0, INT_MAX); 3314 int left_src_w, left_dst_w, right_dst_w; 3315 3316 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 3317 if (left_dst_w < 0) 3318 left_dst_w = 0; 3319 right_dst_w = dst_rect->w - left_dst_w; 3320 3321 if (!right_dst_w) 3322 left_src_w = src_rect->w; 3323 else 3324 left_src_w = left_dst_w * hscale; 3325 3326 left_src.x = src_rect->x; 3327 left_src.w = left_src_w; 3328 left_dst.x = dst_rect->x; 3329 left_dst.w = left_dst_w; 3330 right_src.x = left_src.x + left_src.w; 3331 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 3332 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 3333 right_dst.w = right_dst_w; 3334 3335 left_src.y = src_rect->y; 3336 left_src.h = src_rect->h; 3337 left_dst.y = dst_rect->y; 3338 left_dst.h = dst_rect->h; 3339 right_src.y = src_rect->y; 3340 right_src.h = src_rect->h; 3341 right_dst.y = dst_rect->y; 3342 right_dst.h = dst_rect->h; 3343 3344 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 3345 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 3346 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 3347 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 3348 } 3349 3350 static int rockchip_vop2_set_plane(struct display_state *state) 3351 { 3352 struct crtc_state *cstate = &state->crtc_state; 3353 struct vop2 *vop2 = cstate->private; 3354 struct vop2_win_data *win_data; 3355 struct vop2_win_data *splice_win_data; 3356 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 3357 char plane_name[10] = {0}; 3358 3359 if (cstate->crtc_rect.w > cstate->max_output.width) { 3360 printf("ERROR: output w[%d] exceeded max width[%d]\n", 3361 cstate->crtc_rect.w, cstate->max_output.width); 3362 return -EINVAL; 3363 } 3364 3365 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 3366 if (!win_data) { 3367 printf("invalid win id %d\n", primary_plane_id); 3368 return -ENODEV; 3369 } 3370 3371 if (vop2->version == VOP_VERSION_RK3588) { 3372 if (vop2_power_domain_on(vop2, win_data->pd_id)) 3373 printf("open vp%d plane pd fail\n", cstate->crtc_id); 3374 } 3375 3376 if (cstate->splice_mode) { 3377 if (win_data->splice_win_id) { 3378 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 3379 splice_win_data->splice_mode_right = true; 3380 3381 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 3382 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 3383 3384 vop2_calc_display_rect_for_splice(state); 3385 if (win_data->type == CLUSTER_LAYER) 3386 vop2_set_cluster_win(state, splice_win_data); 3387 else 3388 vop2_set_smart_win(state, splice_win_data); 3389 } else { 3390 printf("ERROR: splice mode is unsupported by plane %s\n", 3391 get_plane_name(primary_plane_id, plane_name)); 3392 return -EINVAL; 3393 } 3394 } 3395 3396 if (win_data->type == CLUSTER_LAYER) 3397 vop2_set_cluster_win(state, win_data); 3398 else 3399 vop2_set_smart_win(state, win_data); 3400 3401 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 3402 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 3403 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 3404 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 3405 cstate->dma_addr); 3406 3407 return 0; 3408 } 3409 3410 static int rockchip_vop2_prepare(struct display_state *state) 3411 { 3412 return 0; 3413 } 3414 3415 static void vop2_dsc_cfg_done(struct display_state *state) 3416 { 3417 struct connector_state *conn_state = &state->conn_state; 3418 struct crtc_state *cstate = &state->crtc_state; 3419 struct vop2 *vop2 = cstate->private; 3420 u8 dsc_id = cstate->dsc_id; 3421 u32 ctrl_regs_offset = (dsc_id * 0x30); 3422 3423 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3424 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 3425 DSC_CFG_DONE_SHIFT, 1, false); 3426 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 3427 DSC_CFG_DONE_SHIFT, 1, false); 3428 } else { 3429 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 3430 DSC_CFG_DONE_SHIFT, 1, false); 3431 } 3432 } 3433 3434 static int rockchip_vop2_enable(struct display_state *state) 3435 { 3436 struct crtc_state *cstate = &state->crtc_state; 3437 struct vop2 *vop2 = cstate->private; 3438 u32 vp_offset = (cstate->crtc_id * 0x100); 3439 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3440 3441 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3442 STANDBY_EN_SHIFT, 0, false); 3443 3444 if (cstate->splice_mode) 3445 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3446 3447 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 3448 3449 if (cstate->dsc_enable) 3450 vop2_dsc_cfg_done(state); 3451 3452 return 0; 3453 } 3454 3455 static int rockchip_vop2_disable(struct display_state *state) 3456 { 3457 struct crtc_state *cstate = &state->crtc_state; 3458 struct vop2 *vop2 = cstate->private; 3459 u32 vp_offset = (cstate->crtc_id * 0x100); 3460 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3461 3462 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3463 STANDBY_EN_SHIFT, 1, false); 3464 3465 if (cstate->splice_mode) 3466 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3467 3468 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 3469 3470 return 0; 3471 } 3472 3473 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 3474 { 3475 struct crtc_state *cstate = &state->crtc_state; 3476 struct vop2 *vop2 = cstate->private; 3477 int i = 0; 3478 int correct_cursor_plane = -1; 3479 int plane_type = -1; 3480 3481 if (cursor_plane < 0) 3482 return -1; 3483 3484 if (plane_mask & (1 << cursor_plane)) 3485 return cursor_plane; 3486 3487 /* Get current cursor plane type */ 3488 for (i = 0; i < vop2->data->nr_layers; i++) { 3489 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 3490 plane_type = vop2->data->plane_table[i].plane_type; 3491 break; 3492 } 3493 } 3494 3495 /* Get the other same plane type plane id */ 3496 for (i = 0; i < vop2->data->nr_layers; i++) { 3497 if (vop2->data->plane_table[i].plane_type == plane_type && 3498 vop2->data->plane_table[i].plane_id != cursor_plane) { 3499 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 3500 break; 3501 } 3502 } 3503 3504 /* To check whether the new correct_cursor_plane is attach to current vp */ 3505 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 3506 printf("error: faild to find correct plane as cursor plane\n"); 3507 return -1; 3508 } 3509 3510 printf("vp%d adjust cursor plane from %d to %d\n", 3511 cstate->crtc_id, cursor_plane, correct_cursor_plane); 3512 3513 return correct_cursor_plane; 3514 } 3515 3516 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 3517 { 3518 struct crtc_state *cstate = &state->crtc_state; 3519 struct vop2 *vop2 = cstate->private; 3520 ofnode vp_node; 3521 struct device_node *port_parent_node = cstate->ports_node; 3522 static bool vop_fix_dts; 3523 const char *path; 3524 u32 plane_mask = 0; 3525 int vp_id = 0; 3526 int cursor_plane_id = -1; 3527 3528 if (vop_fix_dts) 3529 return 0; 3530 3531 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 3532 path = vp_node.np->full_name; 3533 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 3534 3535 if (cstate->crtc->assign_plane) 3536 continue; 3537 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 3538 cstate->crtc->vps[vp_id].cursor_plane); 3539 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 3540 vp_id, plane_mask, 3541 vop2->vp_plane_mask[vp_id].primary_plane_id, 3542 cursor_plane_id); 3543 3544 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 3545 plane_mask, 1); 3546 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 3547 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 3548 if (cursor_plane_id >= 0) 3549 do_fixup_by_path_u32(blob, path, "cursor-win-id", 3550 cursor_plane_id, 1); 3551 vp_id++; 3552 } 3553 3554 vop_fix_dts = true; 3555 3556 return 0; 3557 } 3558 3559 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 3560 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 3561 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 3562 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 3563 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 3564 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 3565 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 3566 }; 3567 3568 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 3569 { /* one display policy */ 3570 {/* main display */ 3571 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 3572 .attached_layers_nr = 6, 3573 .attached_layers = { 3574 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 3575 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 3576 }, 3577 }, 3578 {/* second display */}, 3579 {/* third display */}, 3580 {/* fourth display */}, 3581 }, 3582 3583 { /* two display policy */ 3584 {/* main display */ 3585 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 3586 .attached_layers_nr = 3, 3587 .attached_layers = { 3588 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 3589 }, 3590 }, 3591 3592 {/* second display */ 3593 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 3594 .attached_layers_nr = 3, 3595 .attached_layers = { 3596 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 3597 }, 3598 }, 3599 {/* third display */}, 3600 {/* fourth display */}, 3601 }, 3602 3603 { /* three display policy */ 3604 {/* main display */ 3605 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 3606 .attached_layers_nr = 3, 3607 .attached_layers = { 3608 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 3609 }, 3610 }, 3611 3612 {/* second display */ 3613 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 3614 .attached_layers_nr = 2, 3615 .attached_layers = { 3616 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 3617 }, 3618 }, 3619 3620 {/* third display */ 3621 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 3622 .attached_layers_nr = 1, 3623 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 3624 }, 3625 3626 {/* fourth display */}, 3627 }, 3628 3629 {/* reserved for four display policy */}, 3630 }; 3631 3632 static struct vop2_win_data rk3568_win_data[6] = { 3633 { 3634 .name = "Cluster0", 3635 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 3636 .type = CLUSTER_LAYER, 3637 .win_sel_port_offset = 0, 3638 .layer_sel_win_id = 0, 3639 .reg_offset = 0, 3640 }, 3641 3642 { 3643 .name = "Cluster1", 3644 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 3645 .type = CLUSTER_LAYER, 3646 .win_sel_port_offset = 1, 3647 .layer_sel_win_id = 1, 3648 .reg_offset = 0x200, 3649 }, 3650 3651 { 3652 .name = "Esmart0", 3653 .phys_id = ROCKCHIP_VOP2_ESMART0, 3654 .type = ESMART_LAYER, 3655 .win_sel_port_offset = 4, 3656 .layer_sel_win_id = 2, 3657 .reg_offset = 0, 3658 }, 3659 3660 { 3661 .name = "Esmart1", 3662 .phys_id = ROCKCHIP_VOP2_ESMART1, 3663 .type = ESMART_LAYER, 3664 .win_sel_port_offset = 5, 3665 .layer_sel_win_id = 6, 3666 .reg_offset = 0x200, 3667 }, 3668 3669 { 3670 .name = "Smart0", 3671 .phys_id = ROCKCHIP_VOP2_SMART0, 3672 .type = SMART_LAYER, 3673 .win_sel_port_offset = 6, 3674 .layer_sel_win_id = 3, 3675 .reg_offset = 0x400, 3676 }, 3677 3678 { 3679 .name = "Smart1", 3680 .phys_id = ROCKCHIP_VOP2_SMART1, 3681 .type = SMART_LAYER, 3682 .win_sel_port_offset = 7, 3683 .layer_sel_win_id = 7, 3684 .reg_offset = 0x600, 3685 }, 3686 }; 3687 3688 static struct vop2_vp_data rk3568_vp_data[3] = { 3689 { 3690 .feature = VOP_FEATURE_OUTPUT_10BIT, 3691 .pre_scan_max_dly = 42, 3692 .max_output = {4096, 2304}, 3693 }, 3694 { 3695 .feature = 0, 3696 .pre_scan_max_dly = 40, 3697 .max_output = {2048, 1536}, 3698 }, 3699 { 3700 .feature = 0, 3701 .pre_scan_max_dly = 40, 3702 .max_output = {1920, 1080}, 3703 }, 3704 }; 3705 3706 const struct vop2_data rk3568_vop = { 3707 .version = VOP_VERSION_RK3568, 3708 .nr_vps = 3, 3709 .vp_data = rk3568_vp_data, 3710 .win_data = rk3568_win_data, 3711 .plane_mask = rk356x_vp_plane_mask[0], 3712 .plane_table = rk356x_plane_table, 3713 .nr_layers = 6, 3714 .nr_mixers = 5, 3715 .nr_gammas = 1, 3716 }; 3717 3718 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 3719 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 3720 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 3721 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 3722 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 3723 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 3724 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 3725 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 3726 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 3727 }; 3728 3729 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 3730 { /* one display policy */ 3731 {/* main display */ 3732 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 3733 .attached_layers_nr = 8, 3734 .attached_layers = { 3735 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 3736 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 3737 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 3738 }, 3739 }, 3740 {/* second display */}, 3741 {/* third display */}, 3742 {/* fourth display */}, 3743 }, 3744 3745 { /* two display policy */ 3746 {/* main display */ 3747 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 3748 .attached_layers_nr = 4, 3749 .attached_layers = { 3750 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 3751 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 3752 }, 3753 }, 3754 3755 {/* second display */ 3756 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 3757 .attached_layers_nr = 4, 3758 .attached_layers = { 3759 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 3760 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 3761 }, 3762 }, 3763 {/* third display */}, 3764 {/* fourth display */}, 3765 }, 3766 3767 { /* three display policy */ 3768 {/* main display */ 3769 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 3770 .attached_layers_nr = 3, 3771 .attached_layers = { 3772 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 3773 }, 3774 }, 3775 3776 {/* second display */ 3777 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 3778 .attached_layers_nr = 3, 3779 .attached_layers = { 3780 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 3781 }, 3782 }, 3783 3784 {/* third display */ 3785 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 3786 .attached_layers_nr = 2, 3787 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 3788 }, 3789 3790 {/* fourth display */}, 3791 }, 3792 3793 { /* four display policy */ 3794 {/* main display */ 3795 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 3796 .attached_layers_nr = 2, 3797 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 3798 }, 3799 3800 {/* second display */ 3801 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER1, 3802 .attached_layers_nr = 2, 3803 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 3804 }, 3805 3806 {/* third display */ 3807 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 3808 .attached_layers_nr = 2, 3809 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 3810 }, 3811 3812 {/* fourth display */ 3813 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER3, 3814 .attached_layers_nr = 2, 3815 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 3816 }, 3817 }, 3818 3819 }; 3820 3821 static struct vop2_win_data rk3588_win_data[8] = { 3822 { 3823 .name = "Cluster0", 3824 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 3825 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 3826 .type = CLUSTER_LAYER, 3827 .win_sel_port_offset = 0, 3828 .layer_sel_win_id = 0, 3829 .reg_offset = 0, 3830 .axi_id = 0, 3831 .axi_yrgb_id = 2, 3832 .axi_uv_id = 3, 3833 .pd_id = VOP2_PD_CLUSTER0, 3834 }, 3835 3836 { 3837 .name = "Cluster1", 3838 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 3839 .type = CLUSTER_LAYER, 3840 .win_sel_port_offset = 1, 3841 .layer_sel_win_id = 1, 3842 .reg_offset = 0x200, 3843 .axi_id = 0, 3844 .axi_yrgb_id = 6, 3845 .axi_uv_id = 7, 3846 .pd_id = VOP2_PD_CLUSTER1, 3847 }, 3848 3849 { 3850 .name = "Cluster2", 3851 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 3852 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 3853 .type = CLUSTER_LAYER, 3854 .win_sel_port_offset = 2, 3855 .layer_sel_win_id = 4, 3856 .reg_offset = 0x400, 3857 .axi_id = 1, 3858 .axi_yrgb_id = 2, 3859 .axi_uv_id = 3, 3860 .pd_id = VOP2_PD_CLUSTER2, 3861 }, 3862 3863 { 3864 .name = "Cluster3", 3865 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 3866 .type = CLUSTER_LAYER, 3867 .win_sel_port_offset = 3, 3868 .layer_sel_win_id = 5, 3869 .reg_offset = 0x600, 3870 .axi_id = 1, 3871 .axi_yrgb_id = 6, 3872 .axi_uv_id = 7, 3873 .pd_id = VOP2_PD_CLUSTER3, 3874 }, 3875 3876 { 3877 .name = "Esmart0", 3878 .phys_id = ROCKCHIP_VOP2_ESMART0, 3879 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 3880 .type = ESMART_LAYER, 3881 .win_sel_port_offset = 4, 3882 .layer_sel_win_id = 2, 3883 .reg_offset = 0, 3884 .axi_id = 0, 3885 .axi_yrgb_id = 0x0a, 3886 .axi_uv_id = 0x0b, 3887 }, 3888 3889 { 3890 .name = "Esmart1", 3891 .phys_id = ROCKCHIP_VOP2_ESMART1, 3892 .type = ESMART_LAYER, 3893 .win_sel_port_offset = 5, 3894 .layer_sel_win_id = 3, 3895 .reg_offset = 0x200, 3896 .axi_id = 0, 3897 .axi_yrgb_id = 0x0c, 3898 .axi_uv_id = 0x0d, 3899 .pd_id = VOP2_PD_ESMART, 3900 }, 3901 3902 { 3903 .name = "Esmart2", 3904 .phys_id = ROCKCHIP_VOP2_ESMART2, 3905 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 3906 .type = ESMART_LAYER, 3907 .win_sel_port_offset = 6, 3908 .layer_sel_win_id = 6, 3909 .reg_offset = 0x400, 3910 .axi_id = 1, 3911 .axi_yrgb_id = 0x0a, 3912 .axi_uv_id = 0x0b, 3913 .pd_id = VOP2_PD_ESMART, 3914 }, 3915 3916 { 3917 .name = "Esmart3", 3918 .phys_id = ROCKCHIP_VOP2_ESMART3, 3919 .type = ESMART_LAYER, 3920 .win_sel_port_offset = 7, 3921 .layer_sel_win_id = 7, 3922 .reg_offset = 0x600, 3923 .axi_id = 1, 3924 .axi_yrgb_id = 0x0c, 3925 .axi_uv_id = 0x0d, 3926 .pd_id = VOP2_PD_ESMART, 3927 }, 3928 }; 3929 3930 static struct dsc_error_info dsc_ecw[] = { 3931 {0x00000000, "no error detected by DSC encoder"}, 3932 {0x0030ffff, "bits per component error"}, 3933 {0x0040ffff, "multiple mode error"}, 3934 {0x0050ffff, "line buffer depth error"}, 3935 {0x0060ffff, "minor version error"}, 3936 {0x0070ffff, "picture height error"}, 3937 {0x0080ffff, "picture width error"}, 3938 {0x0090ffff, "number of slices error"}, 3939 {0x00c0ffff, "slice height Error "}, 3940 {0x00d0ffff, "slice width error"}, 3941 {0x00e0ffff, "second line BPG offset error"}, 3942 {0x00f0ffff, "non second line BPG offset error"}, 3943 {0x0100ffff, "PPS ID error"}, 3944 {0x0110ffff, "bits per pixel (BPP) Error"}, 3945 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 3946 3947 {0x01510001, "slice 0 RC buffer model overflow error"}, 3948 {0x01510002, "slice 1 RC buffer model overflow error"}, 3949 {0x01510004, "slice 2 RC buffer model overflow error"}, 3950 {0x01510008, "slice 3 RC buffer model overflow error"}, 3951 {0x01510010, "slice 4 RC buffer model overflow error"}, 3952 {0x01510020, "slice 5 RC buffer model overflow error"}, 3953 {0x01510040, "slice 6 RC buffer model overflow error"}, 3954 {0x01510080, "slice 7 RC buffer model overflow error"}, 3955 3956 {0x01610001, "slice 0 RC buffer model underflow error"}, 3957 {0x01610002, "slice 1 RC buffer model underflow error"}, 3958 {0x01610004, "slice 2 RC buffer model underflow error"}, 3959 {0x01610008, "slice 3 RC buffer model underflow error"}, 3960 {0x01610010, "slice 4 RC buffer model underflow error"}, 3961 {0x01610020, "slice 5 RC buffer model underflow error"}, 3962 {0x01610040, "slice 6 RC buffer model underflow error"}, 3963 {0x01610080, "slice 7 RC buffer model underflow error"}, 3964 3965 {0xffffffff, "unsuccessful RESET cycle status"}, 3966 {0x00a0ffff, "ICH full error precision settings error"}, 3967 {0x0020ffff, "native mode"}, 3968 }; 3969 3970 static struct dsc_error_info dsc_buffer_flow[] = { 3971 {0x00000000, "rate buffer status"}, 3972 {0x00000001, "line buffer status"}, 3973 {0x00000002, "decoder model status"}, 3974 {0x00000003, "pixel buffer status"}, 3975 {0x00000004, "balance fifo buffer status"}, 3976 {0x00000005, "syntax element fifo status"}, 3977 }; 3978 3979 static struct vop2_dsc_data rk3588_dsc_data[] = { 3980 { 3981 .id = ROCKCHIP_VOP2_DSC_8K, 3982 .pd_id = VOP2_PD_DSC_8K, 3983 .max_slice_num = 8, 3984 .max_linebuf_depth = 11, 3985 .min_bits_per_pixel = 9, 3986 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 3987 .dsc_txp_clk_name = "dsc_8k_txp_clk", 3988 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 3989 .dsc_cds_clk_name = "dsc_8k_cds_clk", 3990 }, 3991 3992 { 3993 .id = ROCKCHIP_VOP2_DSC_4K, 3994 .pd_id = VOP2_PD_DSC_4K, 3995 .max_slice_num = 2, 3996 .max_linebuf_depth = 11, 3997 .min_bits_per_pixel = 9, 3998 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 3999 .dsc_txp_clk_name = "dsc_4k_txp_clk", 4000 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 4001 .dsc_cds_clk_name = "dsc_4k_cds_clk", 4002 }, 4003 }; 4004 4005 static struct vop2_vp_data rk3588_vp_data[4] = { 4006 { 4007 .splice_vp_id = 1, 4008 .feature = VOP_FEATURE_OUTPUT_10BIT, 4009 .pre_scan_max_dly = 54, 4010 .max_dclk = 600000, 4011 .max_output = {7680, 4320}, 4012 }, 4013 { 4014 .feature = VOP_FEATURE_OUTPUT_10BIT, 4015 .pre_scan_max_dly = 54, 4016 .max_dclk = 600000, 4017 .max_output = {4096, 2304}, 4018 }, 4019 { 4020 .feature = VOP_FEATURE_OUTPUT_10BIT, 4021 .pre_scan_max_dly = 52, 4022 .max_dclk = 600000, 4023 .max_output = {4096, 2304}, 4024 }, 4025 { 4026 .feature = 0, 4027 .pre_scan_max_dly = 52, 4028 .max_dclk = 200000, 4029 .max_output = {1920, 1080}, 4030 }, 4031 }; 4032 4033 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 4034 { 4035 .id = VOP2_PD_CLUSTER0, 4036 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 4037 }, 4038 { 4039 .id = VOP2_PD_CLUSTER1, 4040 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 4041 .parent_id = VOP2_PD_CLUSTER0, 4042 }, 4043 { 4044 .id = VOP2_PD_CLUSTER2, 4045 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 4046 .parent_id = VOP2_PD_CLUSTER0, 4047 }, 4048 { 4049 .id = VOP2_PD_CLUSTER3, 4050 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 4051 .parent_id = VOP2_PD_CLUSTER0, 4052 }, 4053 { 4054 .id = VOP2_PD_ESMART, 4055 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 4056 BIT(ROCKCHIP_VOP2_ESMART2) | 4057 BIT(ROCKCHIP_VOP2_ESMART3), 4058 }, 4059 { 4060 .id = VOP2_PD_DSC_8K, 4061 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 4062 }, 4063 { 4064 .id = VOP2_PD_DSC_4K, 4065 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 4066 }, 4067 }; 4068 4069 const struct vop2_data rk3588_vop = { 4070 .version = VOP_VERSION_RK3588, 4071 .nr_vps = 4, 4072 .vp_data = rk3588_vp_data, 4073 .win_data = rk3588_win_data, 4074 .plane_mask = rk3588_vp_plane_mask[0], 4075 .plane_table = rk3588_plane_table, 4076 .pd = rk3588_vop_pd_data, 4077 .dsc = rk3588_dsc_data, 4078 .dsc_error_ecw = dsc_ecw, 4079 .dsc_error_buffer_flow = dsc_buffer_flow, 4080 .nr_layers = 8, 4081 .nr_mixers = 7, 4082 .nr_gammas = 4, 4083 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 4084 .nr_dscs = 2, 4085 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 4086 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 4087 }; 4088 4089 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 4090 .preinit = rockchip_vop2_preinit, 4091 .prepare = rockchip_vop2_prepare, 4092 .init = rockchip_vop2_init, 4093 .set_plane = rockchip_vop2_set_plane, 4094 .enable = rockchip_vop2_enable, 4095 .disable = rockchip_vop2_disable, 4096 .fixup_dts = rockchip_vop2_fixup_dts, 4097 }; 4098