1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <clk.h> 21 #include <asm/arch/clock.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 32 #include "rockchip_display.h" 33 #include "rockchip_crtc.h" 34 #include "rockchip_connector.h" 35 36 /* System registers definition */ 37 #define RK3568_REG_CFG_DONE 0x000 38 #define CFG_DONE_EN BIT(15) 39 40 #define RK3568_VERSION_INFO 0x004 41 #define EN_MASK 1 42 43 #define RK3568_AUTO_GATING_CTRL 0x008 44 45 #define RK3568_SYS_AXI_LUT_CTRL 0x024 46 #define LUT_DMA_EN_SHIFT 0 47 48 #define RK3568_DSP_IF_EN 0x028 49 #define RGB_EN_SHIFT 0 50 #define RK3588_DP0_EN_SHIFT 0 51 #define RK3588_DP1_EN_SHIFT 1 52 #define RK3588_RGB_EN_SHIFT 8 53 #define HDMI0_EN_SHIFT 1 54 #define EDP0_EN_SHIFT 3 55 #define RK3588_EDP0_EN_SHIFT 2 56 #define RK3588_HDMI0_EN_SHIFT 3 57 #define MIPI0_EN_SHIFT 4 58 #define RK3588_EDP1_EN_SHIFT 4 59 #define RK3588_HDMI1_EN_SHIFT 5 60 #define RK3588_MIPI0_EN_SHIFT 6 61 #define MIPI1_EN_SHIFT 20 62 #define RK3588_MIPI1_EN_SHIFT 7 63 #define LVDS0_EN_SHIFT 5 64 #define LVDS1_EN_SHIFT 24 65 #define BT1120_EN_SHIFT 6 66 #define BT656_EN_SHIFT 7 67 #define IF_MUX_MASK 3 68 #define RGB_MUX_SHIFT 8 69 #define HDMI0_MUX_SHIFT 10 70 #define RK3588_DP0_MUX_SHIFT 12 71 #define RK3588_DP1_MUX_SHIFT 14 72 #define EDP0_MUX_SHIFT 14 73 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 74 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 75 #define MIPI0_MUX_SHIFT 16 76 #define RK3588_MIPI0_MUX_SHIFT 20 77 #define MIPI1_MUX_SHIFT 21 78 #define LVDS0_MUX_SHIFT 18 79 #define LVDS1_MUX_SHIFT 25 80 81 #define RK3568_DSP_IF_CTRL 0x02c 82 #define LVDS_DUAL_EN_SHIFT 0 83 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 84 #define LVDS_DUAL_SWAP_EN_SHIFT 2 85 #define BT656_UV_SWAP 4 86 #define BT656_YC_SWAP 5 87 #define BT656_DCLK_POL 6 88 #define RK3588_HDMI_DUAL_EN_SHIFT 8 89 #define RK3588_EDP_DUAL_EN_SHIFT 8 90 #define RK3588_DP_DUAL_EN_SHIFT 9 91 #define RK3568_MIPI_DUAL_EN_SHIFT 10 92 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 93 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 94 95 #define RK3568_DSP_IF_POL 0x030 96 #define IF_CTRL_REG_DONE_IMD_MASK 1 97 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 98 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 99 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 100 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 101 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 102 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 103 104 #define RK3588_DP0_PIN_POL_SHIFT 8 105 #define RK3588_DP1_PIN_POL_SHIFT 12 106 #define RK3588_IF_PIN_POL_MASK 0x7 107 108 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT 3 109 110 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 111 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 112 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 113 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 114 #define MIPI0_PIXCLK_DIV_SHIFT 24 115 #define MIPI1_PIXCLK_DIV_SHIFT 26 116 117 #define RK3568_SYS_OTP_WIN_EN 0x50 118 #define OTP_WIN_EN_SHIFT 0 119 #define RK3568_SYS_LUT_PORT_SEL 0x58 120 #define GAMMA_PORT_SEL_MASK 0x3 121 #define GAMMA_PORT_SEL_SHIFT 0 122 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 123 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 124 #define PORT_MERGE_EN_SHIFT 16 125 #define ESMART_LB_MODE_SEL_MASK 0x3 126 #define ESMART_LB_MODE_SEL_SHIFT 26 127 128 #define RK3568_SYS_PD_CTRL 0x034 129 #define RK3568_VP0_LINE_FLAG 0x70 130 #define RK3568_VP1_LINE_FLAG 0x74 131 #define RK3568_VP2_LINE_FLAG 0x78 132 #define RK3568_SYS0_INT_EN 0x80 133 #define RK3568_SYS0_INT_CLR 0x84 134 #define RK3568_SYS0_INT_STATUS 0x88 135 #define RK3568_SYS1_INT_EN 0x90 136 #define RK3568_SYS1_INT_CLR 0x94 137 #define RK3568_SYS1_INT_STATUS 0x98 138 #define RK3568_VP0_INT_EN 0xA0 139 #define RK3568_VP0_INT_CLR 0xA4 140 #define RK3568_VP0_INT_STATUS 0xA8 141 #define RK3568_VP1_INT_EN 0xB0 142 #define RK3568_VP1_INT_CLR 0xB4 143 #define RK3568_VP1_INT_STATUS 0xB8 144 #define RK3568_VP2_INT_EN 0xC0 145 #define RK3568_VP2_INT_CLR 0xC4 146 #define RK3568_VP2_INT_STATUS 0xC8 147 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 148 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 149 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 150 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 151 #define RK3588_DSC_8K_PD_EN_SHIFT 5 152 #define RK3588_DSC_4K_PD_EN_SHIFT 6 153 #define RK3588_ESMART_PD_EN_SHIFT 7 154 155 #define RK3568_SYS_STATUS0 0x60 156 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 157 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 158 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 159 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 160 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 161 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 162 #define RK3588_ESMART_PD_STATUS_SHIFT 15 163 164 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 165 #define LINE_FLAG_NUM_MASK 0x1fff 166 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 167 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 168 169 /* DSC CTRL registers definition */ 170 #define RK3588_DSC_8K_SYS_CTRL 0x200 171 #define DSC_PORT_SEL_MASK 0x3 172 #define DSC_PORT_SEL_SHIFT 0 173 #define DSC_MAN_MODE_MASK 0x1 174 #define DSC_MAN_MODE_SHIFT 2 175 #define DSC_INTERFACE_MODE_MASK 0x3 176 #define DSC_INTERFACE_MODE_SHIFT 4 177 #define DSC_PIXEL_NUM_MASK 0x3 178 #define DSC_PIXEL_NUM_SHIFT 6 179 #define DSC_PXL_CLK_DIV_MASK 0x1 180 #define DSC_PXL_CLK_DIV_SHIFT 8 181 #define DSC_CDS_CLK_DIV_MASK 0x3 182 #define DSC_CDS_CLK_DIV_SHIFT 12 183 #define DSC_TXP_CLK_DIV_MASK 0x3 184 #define DSC_TXP_CLK_DIV_SHIFT 14 185 #define DSC_INIT_DLY_MODE_MASK 0x1 186 #define DSC_INIT_DLY_MODE_SHIFT 16 187 #define DSC_SCAN_EN_SHIFT 17 188 #define DSC_HALT_EN_SHIFT 18 189 190 #define RK3588_DSC_8K_RST 0x204 191 #define RST_DEASSERT_MASK 0x1 192 #define RST_DEASSERT_SHIFT 0 193 194 #define RK3588_DSC_8K_CFG_DONE 0x208 195 #define DSC_CFG_DONE_SHIFT 0 196 197 #define RK3588_DSC_8K_INIT_DLY 0x20C 198 #define DSC_INIT_DLY_NUM_MASK 0xffff 199 #define DSC_INIT_DLY_NUM_SHIFT 0 200 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 201 202 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 203 #define DSC_HTOTAL_PW_MASK 0xffffffff 204 #define DSC_HTOTAL_PW_SHIFT 0 205 206 #define RK3588_DSC_8K_HACT_ST_END 0x214 207 #define DSC_HACT_ST_END_MASK 0xffffffff 208 #define DSC_HACT_ST_END_SHIFT 0 209 210 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 211 #define DSC_VTOTAL_PW_MASK 0xffffffff 212 #define DSC_VTOTAL_PW_SHIFT 0 213 214 #define RK3588_DSC_8K_VACT_ST_END 0x21C 215 #define DSC_VACT_ST_END_MASK 0xffffffff 216 #define DSC_VACT_ST_END_SHIFT 0 217 218 #define RK3588_DSC_8K_STATUS 0x220 219 220 /* Overlay registers definition */ 221 #define RK3528_OVL_SYS 0x500 222 #define RK3528_OVL_SYS_PORT_SEL_IMD 0x504 223 #define RK3528_OVL_SYS_GATING_EN_IMD 0x508 224 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 225 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 226 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 227 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 228 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 229 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 230 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 231 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 232 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 233 234 #define RK3528_OVL_PORT0_CTRL 0x600 235 #define RK3568_OVL_CTRL 0x600 236 #define OVL_MODE_SEL_MASK 0x1 237 #define OVL_MODE_SEL_SHIFT 0 238 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 239 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 240 #define RK3568_OVL_LAYER_SEL 0x604 241 #define LAYER_SEL_MASK 0xf 242 243 #define RK3568_OVL_PORT_SEL 0x608 244 #define PORT_MUX_MASK 0xf 245 #define PORT_MUX_SHIFT 0 246 #define LAYER_SEL_PORT_MASK 0x3 247 #define LAYER_SEL_PORT_SHIFT 16 248 249 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 250 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 251 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 252 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 253 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 254 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 255 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 256 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 257 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 258 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 259 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 260 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 261 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 262 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 263 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 264 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 265 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 266 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 267 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 268 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 269 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 270 #define RK3528_HDR_DST_COLOR_CTRL 0x664 271 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 272 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 273 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 274 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 275 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 276 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 277 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 278 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 279 #define BG_MIX_CTRL_MASK 0xff 280 #define BG_MIX_CTRL_SHIFT 24 281 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 282 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 283 #define RK3568_CLUSTER_DLY_NUM 0x6F0 284 #define RK3568_SMART_DLY_NUM 0x6F8 285 286 #define RK3528_OVL_PORT1_CTRL 0x700 287 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 288 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 289 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 290 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 291 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 292 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 293 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 294 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 295 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 296 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 297 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 298 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 299 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 300 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 301 302 /* Video Port registers definition */ 303 #define RK3568_VP0_DSP_CTRL 0xC00 304 #define OUT_MODE_MASK 0xf 305 #define OUT_MODE_SHIFT 0 306 #define DATA_SWAP_MASK 0x1f 307 #define DATA_SWAP_SHIFT 8 308 #define DSP_BG_SWAP 0x1 309 #define DSP_RB_SWAP 0x2 310 #define DSP_RG_SWAP 0x4 311 #define DSP_DELTA_SWAP 0x8 312 #define CORE_DCLK_DIV_EN_SHIFT 4 313 #define P2I_EN_SHIFT 5 314 #define DSP_FILED_POL 6 315 #define INTERLACE_EN_SHIFT 7 316 #define DSP_X_MIR_EN_SHIFT 13 317 #define POST_DSP_OUT_R2Y_SHIFT 15 318 #define PRE_DITHER_DOWN_EN_SHIFT 16 319 #define DITHER_DOWN_EN_SHIFT 17 320 #define GAMMA_UPDATE_EN_SHIFT 22 321 #define DSP_LUT_EN_SHIFT 28 322 323 #define STANDBY_EN_SHIFT 31 324 325 #define RK3568_VP0_MIPI_CTRL 0xC04 326 #define DCLK_DIV2_SHIFT 4 327 #define DCLK_DIV2_MASK 0x3 328 #define MIPI_DUAL_EN_SHIFT 20 329 #define MIPI_DUAL_SWAP_EN_SHIFT 21 330 #define EDPI_TE_EN 28 331 #define EDPI_WMS_HOLD_EN 30 332 #define EDPI_WMS_FS 31 333 334 335 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 336 337 #define RK3568_VP0_DCLK_SEL 0xC0C 338 339 #define RK3568_VP0_3D_LUT_CTRL 0xC10 340 #define VP0_3D_LUT_EN_SHIFT 0 341 #define VP0_3D_LUT_UPDATE_SHIFT 2 342 343 #define RK3588_VP0_CLK_CTRL 0xC0C 344 #define DCLK_CORE_DIV_SHIFT 0 345 #define DCLK_OUT_DIV_SHIFT 2 346 347 #define RK3568_VP0_3D_LUT_MST 0xC20 348 349 #define RK3568_VP0_DSP_BG 0xC2C 350 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 351 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 352 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 353 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 354 #define RK3568_VP0_POST_SCL_CTRL 0xC40 355 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 356 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 357 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 358 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 359 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 360 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 361 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 362 363 #define RK3568_VP0_BCSH_CTRL 0xC60 364 #define BCSH_CTRL_Y2R_SHIFT 0 365 #define BCSH_CTRL_Y2R_MASK 0x1 366 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 367 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 368 #define BCSH_CTRL_R2Y_SHIFT 4 369 #define BCSH_CTRL_R2Y_MASK 0x1 370 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 371 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 372 373 #define RK3568_VP0_BCSH_BCS 0xC64 374 #define BCSH_BRIGHTNESS_SHIFT 0 375 #define BCSH_BRIGHTNESS_MASK 0xFF 376 #define BCSH_CONTRAST_SHIFT 8 377 #define BCSH_CONTRAST_MASK 0x1FF 378 #define BCSH_SATURATION_SHIFT 20 379 #define BCSH_SATURATION_MASK 0x3FF 380 #define BCSH_OUT_MODE_SHIFT 30 381 #define BCSH_OUT_MODE_MASK 0x3 382 383 #define RK3568_VP0_BCSH_H 0xC68 384 #define BCSH_SIN_HUE_SHIFT 0 385 #define BCSH_SIN_HUE_MASK 0x1FF 386 #define BCSH_COS_HUE_SHIFT 16 387 #define BCSH_COS_HUE_MASK 0x1FF 388 389 #define RK3568_VP0_BCSH_COLOR 0xC6C 390 #define BCSH_EN_SHIFT 31 391 #define BCSH_EN_MASK 1 392 393 #define RK3568_VP1_DSP_CTRL 0xD00 394 #define RK3568_VP1_MIPI_CTRL 0xD04 395 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 396 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 397 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 398 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 399 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 400 #define RK3568_VP1_POST_SCL_CTRL 0xD40 401 #define RK3568_VP1_DSP_HACT_INFO 0xD34 402 #define RK3568_VP1_DSP_VACT_INFO 0xD38 403 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 404 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 405 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 406 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 407 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 408 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 409 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 410 411 #define RK3568_VP2_DSP_CTRL 0xE00 412 #define RK3568_VP2_MIPI_CTRL 0xE04 413 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 414 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 415 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 416 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 417 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 418 #define RK3568_VP2_POST_SCL_CTRL 0xE40 419 #define RK3568_VP2_DSP_HACT_INFO 0xE34 420 #define RK3568_VP2_DSP_VACT_INFO 0xE38 421 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 422 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 423 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 424 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 425 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 426 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 427 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 428 429 /* Cluster0 register definition */ 430 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 431 #define CLUSTER_YUV2RGB_EN_SHIFT 8 432 #define CLUSTER_RGB2YUV_EN_SHIFT 9 433 #define CLUSTER_CSC_MODE_SHIFT 10 434 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 435 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 436 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 437 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 438 #define AVG2_MASK 0x1 439 #define CLUSTER_AVG2_SHIFT 18 440 #define AVG4_MASK 0x1 441 #define CLUSTER_AVG4_SHIFT 19 442 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 443 #define CLUSTER_XGT_EN_SHIFT 24 444 #define XGT_MODE_MASK 0x3 445 #define CLUSTER_XGT_MODE_SHIFT 25 446 #define CLUSTER_XAVG_EN_SHIFT 27 447 #define CLUSTER_YRGB_GT2_SHIFT 28 448 #define CLUSTER_YRGB_GT4_SHIFT 29 449 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 450 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 451 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 452 #define CLUSTER_AXI_UV_ID_MASK 0x1f 453 #define CLUSTER_AXI_UV_ID_SHIFT 5 454 455 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 456 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 457 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 458 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 459 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 460 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 461 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 462 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 463 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 464 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 465 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 466 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 467 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 468 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 469 470 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 471 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 472 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 473 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 474 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 475 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 476 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 477 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 478 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 479 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 480 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 481 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 482 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 483 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 484 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 485 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 486 487 #define RK3568_CLUSTER0_CTRL 0x1100 488 #define CLUSTER_EN_SHIFT 0 489 #define CLUSTER_AXI_ID_MASK 0x1 490 #define CLUSTER_AXI_ID_SHIFT 13 491 492 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 493 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 494 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 495 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 496 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 497 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 498 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 499 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 500 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 501 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 502 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 503 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 504 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 505 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 506 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 507 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 508 509 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 510 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 511 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 512 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 513 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 514 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 515 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 516 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 517 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 518 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 519 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 520 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 521 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 522 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 523 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 524 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 525 526 #define RK3568_CLUSTER1_CTRL 0x1300 527 528 /* Esmart register definition */ 529 #define RK3568_ESMART0_CTRL0 0x1800 530 #define RGB2YUV_EN_SHIFT 1 531 #define CSC_MODE_SHIFT 2 532 #define CSC_MODE_MASK 0x3 533 #define ESMART_LB_SELECT_SHIFT 12 534 #define ESMART_LB_SELECT_MASK 0x3 535 536 #define RK3568_ESMART0_CTRL1 0x1804 537 #define ESMART_AXI_YRGB_ID_MASK 0x1f 538 #define ESMART_AXI_YRGB_ID_SHIFT 4 539 #define ESMART_AXI_UV_ID_MASK 0x1f 540 #define ESMART_AXI_UV_ID_SHIFT 12 541 #define YMIRROR_EN_SHIFT 31 542 543 #define RK3568_ESMART0_AXI_CTRL 0x1808 544 #define ESMART_AXI_ID_MASK 0x1 545 #define ESMART_AXI_ID_SHIFT 1 546 547 #define RK3568_ESMART0_REGION0_CTRL 0x1810 548 #define WIN_EN_SHIFT 0 549 #define WIN_FORMAT_MASK 0x1f 550 #define WIN_FORMAT_SHIFT 1 551 #define REGION0_RB_SWAP_SHIFT 14 552 #define ESMART_XAVG_EN_SHIFT 20 553 #define ESMART_XGT_EN_SHIFT 21 554 #define ESMART_XGT_MODE_SHIFT 22 555 556 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 557 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 558 #define RK3568_ESMART0_REGION0_VIR 0x181C 559 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 560 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 561 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 562 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 563 #define YRGB_XSCL_MODE_MASK 0x3 564 #define YRGB_XSCL_MODE_SHIFT 0 565 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 566 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 567 #define YRGB_YSCL_MODE_MASK 0x3 568 #define YRGB_YSCL_MODE_SHIFT 4 569 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 570 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 571 572 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 573 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 574 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 575 #define RK3568_ESMART0_REGION1_CTRL 0x1840 576 #define YRGB_GT2_MASK 0x1 577 #define YRGB_GT2_SHIFT 8 578 #define YRGB_GT4_MASK 0x1 579 #define YRGB_GT4_SHIFT 9 580 581 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 582 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 583 #define RK3568_ESMART0_REGION1_VIR 0x184C 584 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 585 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 586 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 587 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 588 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 589 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 590 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 591 #define RK3568_ESMART0_REGION2_CTRL 0x1870 592 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 593 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 594 #define RK3568_ESMART0_REGION2_VIR 0x187C 595 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 596 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 597 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 598 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 599 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 600 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 601 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 602 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 603 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 604 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 605 #define RK3568_ESMART0_REGION3_VIR 0x18AC 606 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 607 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 608 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 609 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 610 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 611 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 612 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 613 614 #define RK3568_ESMART1_CTRL0 0x1A00 615 #define RK3568_ESMART1_CTRL1 0x1A04 616 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 617 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 618 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 619 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 620 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 621 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 622 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 623 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 624 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 625 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 626 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 627 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 628 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 629 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 630 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 631 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 632 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 633 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 634 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 635 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 636 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 637 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 638 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 639 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 640 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 641 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 642 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 643 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 644 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 645 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 646 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 647 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 648 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 649 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 650 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 651 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 652 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 653 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 654 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 655 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 656 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 657 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 658 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 659 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 660 661 #define RK3568_SMART0_CTRL0 0x1C00 662 #define RK3568_SMART0_CTRL1 0x1C04 663 #define RK3568_SMART0_REGION0_CTRL 0x1C10 664 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 665 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 666 #define RK3568_SMART0_REGION0_VIR 0x1C1C 667 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 668 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 669 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 670 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 671 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 672 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 673 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 674 #define RK3568_SMART0_REGION1_CTRL 0x1C40 675 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 676 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 677 #define RK3568_SMART0_REGION1_VIR 0x1C4C 678 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 679 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 680 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 681 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 682 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 683 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 684 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 685 #define RK3568_SMART0_REGION2_CTRL 0x1C70 686 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 687 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 688 #define RK3568_SMART0_REGION2_VIR 0x1C7C 689 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 690 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 691 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 692 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 693 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 694 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 695 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 696 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 697 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 698 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 699 #define RK3568_SMART0_REGION3_VIR 0x1CAC 700 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 701 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 702 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 703 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 704 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 705 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 706 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 707 708 #define RK3568_SMART1_CTRL0 0x1E00 709 #define RK3568_SMART1_CTRL1 0x1E04 710 #define RK3568_SMART1_REGION0_CTRL 0x1E10 711 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 712 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 713 #define RK3568_SMART1_REGION0_VIR 0x1E1C 714 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 715 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 716 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 717 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 718 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 719 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 720 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 721 #define RK3568_SMART1_REGION1_CTRL 0x1E40 722 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 723 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 724 #define RK3568_SMART1_REGION1_VIR 0x1E4C 725 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 726 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 727 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 728 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 729 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 730 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 731 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 732 #define RK3568_SMART1_REGION2_CTRL 0x1E70 733 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 734 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 735 #define RK3568_SMART1_REGION2_VIR 0x1E7C 736 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 737 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 738 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 739 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 740 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 741 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 742 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 743 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 744 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 745 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 746 #define RK3568_SMART1_REGION3_VIR 0x1EAC 747 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 748 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 749 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 750 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 751 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 752 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 753 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 754 755 /* DSC 8K/4K register definition */ 756 #define RK3588_DSC_8K_PPS0_3 0x4000 757 #define RK3588_DSC_8K_CTRL0 0x40A0 758 #define DSC_EN_SHIFT 0 759 #define DSC_RBIT_SHIFT 2 760 #define DSC_RBYT_SHIFT 3 761 #define DSC_FLAL_SHIFT 4 762 #define DSC_MER_SHIFT 5 763 #define DSC_EPB_SHIFT 6 764 #define DSC_EPL_SHIFT 7 765 #define DSC_NSLC_SHIFT 16 766 #define DSC_SBO_SHIFT 28 767 #define DSC_IFEP_SHIFT 29 768 #define DSC_PPS_UPD_SHIFT 31 769 770 #define RK3588_DSC_8K_CTRL1 0x40A4 771 #define RK3588_DSC_8K_STS0 0x40A8 772 #define RK3588_DSC_8K_ERS 0x40C4 773 774 #define RK3588_DSC_4K_PPS0_3 0x4100 775 #define RK3588_DSC_4K_CTRL0 0x41A0 776 #define RK3588_DSC_4K_CTRL1 0x41A4 777 #define RK3588_DSC_4K_STS0 0x41A8 778 #define RK3588_DSC_4K_ERS 0x41C4 779 780 #define RK3568_MAX_REG 0x1ED0 781 782 #define RK3568_GRF_VO_CON1 0x0364 783 #define GRF_BT656_CLK_INV_SHIFT 1 784 #define GRF_BT1120_CLK_INV_SHIFT 2 785 #define GRF_RGB_DCLK_INV_SHIFT 3 786 787 #define RK3588_GRF_VOP_CON2 0x0008 788 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 789 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 790 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 791 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 792 793 #define RK3588_GRF_VO1_CON0 0x0000 794 #define HDMI_SYNC_POL_MASK 0x3 795 #define HDMI0_SYNC_POL_SHIFT 5 796 #define HDMI1_SYNC_POL_SHIFT 7 797 798 #define RK3588_PMU_BISR_CON3 0x20C 799 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 800 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 801 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 802 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 803 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 804 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 805 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 806 807 #define RK3588_PMU_BISR_STATUS5 0x294 808 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 809 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 810 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 811 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 812 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 813 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 814 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 815 816 #define VOP2_LAYER_MAX 8 817 818 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 819 820 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 821 822 /* KHz */ 823 #define VOP2_MAX_DCLK_RATE 600000 824 825 /* 826 * vop2 dsc id 827 */ 828 #define ROCKCHIP_VOP2_DSC_8K 0 829 #define ROCKCHIP_VOP2_DSC_4K 1 830 831 /* 832 * vop2 internal power domain id, 833 * should be all none zero, 0 will be 834 * treat as invalid; 835 */ 836 #define VOP2_PD_CLUSTER0 BIT(0) 837 #define VOP2_PD_CLUSTER1 BIT(1) 838 #define VOP2_PD_CLUSTER2 BIT(2) 839 #define VOP2_PD_CLUSTER3 BIT(3) 840 #define VOP2_PD_DSC_8K BIT(5) 841 #define VOP2_PD_DSC_4K BIT(6) 842 #define VOP2_PD_ESMART BIT(7) 843 844 #define VOP2_PLANE_NO_SCALING BIT(16) 845 846 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 847 #define VOP_FEATURE_AFBDC BIT(1) 848 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 849 #define VOP_FEATURE_HDR10 BIT(3) 850 #define VOP_FEATURE_NEXT_HDR BIT(4) 851 /* a feature to splice two windows and two vps to support resolution > 4096 */ 852 #define VOP_FEATURE_SPLICE BIT(5) 853 #define VOP_FEATURE_OVERSCAN BIT(6) 854 855 #define WIN_FEATURE_HDR2SDR BIT(0) 856 #define WIN_FEATURE_SDR2HDR BIT(1) 857 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 858 #define WIN_FEATURE_AFBDC BIT(3) 859 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 860 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 861 /* a mirror win can only get fb address 862 * from source win: 863 * Cluster1---->Cluster0 864 * Esmart1 ---->Esmart0 865 * Smart1 ---->Smart0 866 * This is a feather on rk3566 867 */ 868 #define WIN_FEATURE_MIRROR BIT(6) 869 #define WIN_FEATURE_MULTI_AREA BIT(7) 870 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 871 872 #define V4L2_COLORSPACE_BT709F 0xfe 873 #define V4L2_COLORSPACE_BT2020F 0xff 874 875 enum vop_csc_format { 876 CSC_BT601L, 877 CSC_BT709L, 878 CSC_BT601F, 879 CSC_BT2020, 880 CSC_BT709L_13BIT, 881 CSC_BT709F_13BIT, 882 CSC_BT2020L_13BIT, 883 CSC_BT2020F_13BIT, 884 }; 885 886 enum vop_csc_bit_depth { 887 CSC_10BIT_DEPTH, 888 CSC_13BIT_DEPTH, 889 }; 890 891 enum vop2_pol { 892 HSYNC_POSITIVE = 0, 893 VSYNC_POSITIVE = 1, 894 DEN_NEGATIVE = 2, 895 DCLK_INVERT = 3 896 }; 897 898 enum vop2_bcsh_out_mode { 899 BCSH_OUT_MODE_BLACK, 900 BCSH_OUT_MODE_BLUE, 901 BCSH_OUT_MODE_COLOR_BAR, 902 BCSH_OUT_MODE_NORMAL_VIDEO, 903 }; 904 905 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 906 { \ 907 .offset = off, \ 908 .mask = _mask, \ 909 .shift = _shift, \ 910 .write_mask = _write_mask, \ 911 } 912 913 #define VOP_REG(off, _mask, _shift) \ 914 _VOP_REG(off, _mask, _shift, false) 915 enum dither_down_mode { 916 RGB888_TO_RGB565 = 0x0, 917 RGB888_TO_RGB666 = 0x1 918 }; 919 920 enum vop2_video_ports_id { 921 VOP2_VP0, 922 VOP2_VP1, 923 VOP2_VP2, 924 VOP2_VP3, 925 VOP2_VP_MAX, 926 }; 927 928 enum vop2_layer_type { 929 CLUSTER_LAYER = 0, 930 ESMART_LAYER = 1, 931 SMART_LAYER = 2, 932 }; 933 934 /* This define must same with kernel win phy id */ 935 enum vop2_layer_phy_id { 936 ROCKCHIP_VOP2_CLUSTER0 = 0, 937 ROCKCHIP_VOP2_CLUSTER1, 938 ROCKCHIP_VOP2_ESMART0, 939 ROCKCHIP_VOP2_ESMART1, 940 ROCKCHIP_VOP2_SMART0, 941 ROCKCHIP_VOP2_SMART1, 942 ROCKCHIP_VOP2_CLUSTER2, 943 ROCKCHIP_VOP2_CLUSTER3, 944 ROCKCHIP_VOP2_ESMART2, 945 ROCKCHIP_VOP2_ESMART3, 946 ROCKCHIP_VOP2_LAYER_MAX, 947 }; 948 949 enum vop2_scale_up_mode { 950 VOP2_SCALE_UP_NRST_NBOR, 951 VOP2_SCALE_UP_BIL, 952 VOP2_SCALE_UP_BIC, 953 }; 954 955 enum vop2_scale_down_mode { 956 VOP2_SCALE_DOWN_NRST_NBOR, 957 VOP2_SCALE_DOWN_BIL, 958 VOP2_SCALE_DOWN_AVG, 959 }; 960 961 enum scale_mode { 962 SCALE_NONE = 0x0, 963 SCALE_UP = 0x1, 964 SCALE_DOWN = 0x2 965 }; 966 967 enum vop_dsc_interface_mode { 968 VOP_DSC_IF_DISABLE = 0, 969 VOP_DSC_IF_HDMI = 1, 970 VOP_DSC_IF_MIPI_DS_MODE = 2, 971 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 972 }; 973 974 enum vop3_pre_scale_down_mode { 975 VOP3_PRE_SCALE_UNSPPORT, 976 VOP3_PRE_SCALE_DOWN_GT, 977 VOP3_PRE_SCALE_DOWN_AVG, 978 }; 979 980 enum vop3_esmart_lb_mode { 981 VOP3_ESMART_8K_MODE, 982 VOP3_ESMART_4K_4K_MODE, 983 VOP3_ESMART_4K_2K_2K_MODE, 984 VOP3_ESMART_2K_2K_2K_2K_MODE, 985 }; 986 987 struct vop2_layer { 988 u8 id; 989 /** 990 * @win_phys_id: window id of the layer selected. 991 * Every layer must make sure to select different 992 * windows of others. 993 */ 994 u8 win_phys_id; 995 }; 996 997 struct vop2_power_domain_data { 998 u8 id; 999 u8 parent_id; 1000 /* 1001 * @module_id_mask: module id of which module this power domain is belongs to. 1002 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1003 */ 1004 u32 module_id_mask; 1005 }; 1006 1007 struct vop2_win_data { 1008 char *name; 1009 u8 phys_id; 1010 enum vop2_layer_type type; 1011 u8 win_sel_port_offset; 1012 u8 layer_sel_win_id[VOP2_VP_MAX]; 1013 u8 axi_id; 1014 u8 axi_uv_id; 1015 u8 axi_yrgb_id; 1016 u8 splice_win_id; 1017 u8 pd_id; 1018 u8 hsu_filter_mode; 1019 u8 hsd_filter_mode; 1020 u8 vsu_filter_mode; 1021 u8 vsd_filter_mode; 1022 u8 hsd_pre_filter_mode; 1023 u8 vsd_pre_filter_mode; 1024 u8 scale_engine_num; 1025 u32 reg_offset; 1026 u32 max_upscale_factor; 1027 u32 max_downscale_factor; 1028 bool splice_mode_right; 1029 }; 1030 1031 struct vop2_vp_data { 1032 u32 feature; 1033 u8 pre_scan_max_dly; 1034 u8 splice_vp_id; 1035 struct vop_rect max_output; 1036 u32 max_dclk; 1037 }; 1038 1039 struct vop2_plane_table { 1040 enum vop2_layer_phy_id plane_id; 1041 enum vop2_layer_type plane_type; 1042 }; 1043 1044 struct vop2_vp_plane_mask { 1045 u8 primary_plane_id; /* use this win to show logo */ 1046 u8 attached_layers_nr; /* number layers attach to this vp */ 1047 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1048 u32 plane_mask; 1049 int cursor_plane_id; 1050 }; 1051 1052 struct vop2_dsc_data { 1053 u8 id; 1054 u8 pd_id; 1055 u8 max_slice_num; 1056 u8 max_linebuf_depth; /* used to generate the bitstream */ 1057 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1058 const char *dsc_txp_clk_src_name; 1059 const char *dsc_txp_clk_name; 1060 const char *dsc_pxl_clk_name; 1061 const char *dsc_cds_clk_name; 1062 }; 1063 1064 struct dsc_error_info { 1065 u32 dsc_error_val; 1066 char dsc_error_info[50]; 1067 }; 1068 1069 struct vop2_data { 1070 u32 version; 1071 u32 esmart_lb_mode; 1072 struct vop2_vp_data *vp_data; 1073 struct vop2_win_data *win_data; 1074 struct vop2_vp_plane_mask *plane_mask; 1075 struct vop2_plane_table *plane_table; 1076 struct vop2_power_domain_data *pd; 1077 struct vop2_dsc_data *dsc; 1078 struct dsc_error_info *dsc_error_ecw; 1079 struct dsc_error_info *dsc_error_buffer_flow; 1080 u8 *vp_primary_plane_order; 1081 u8 nr_vps; 1082 u8 nr_layers; 1083 u8 nr_mixers; 1084 u8 nr_gammas; 1085 u8 nr_pd; 1086 u8 nr_dscs; 1087 u8 nr_dsc_ecw; 1088 u8 nr_dsc_buffer_flow; 1089 u32 reg_len; 1090 }; 1091 1092 struct vop2 { 1093 u32 *regsbak; 1094 void *regs; 1095 void *grf; 1096 void *vop_grf; 1097 void *vo1_grf; 1098 void *sys_pmu; 1099 u32 reg_len; 1100 u32 version; 1101 u32 esmart_lb_mode; 1102 bool global_init; 1103 const struct vop2_data *data; 1104 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1105 }; 1106 1107 static struct vop2 *rockchip_vop2; 1108 1109 static inline bool is_vop3(struct vop2 *vop2) 1110 { 1111 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1112 return false; 1113 else 1114 return true; 1115 } 1116 1117 /* 1118 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1119 * avg_sd_factor: 1120 * bli_su_factor: 1121 * bic_su_factor: 1122 * = (src - 1) / (dst - 1) << 16; 1123 * 1124 * ygt2 enable: dst get one line from two line of the src 1125 * ygt4 enable: dst get one line from four line of the src. 1126 * 1127 */ 1128 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1129 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1130 1131 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1132 (fac * (dst - 1) >> 12 < (src - 1)) 1133 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1134 (fac * (dst - 1) >> 16 < (src - 1)) 1135 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1136 (fac * (dst - 1) >> 16 < (src - 1)) 1137 1138 static uint16_t vop2_scale_factor(enum scale_mode mode, 1139 int32_t filter_mode, 1140 uint32_t src, uint32_t dst) 1141 { 1142 uint32_t fac = 0; 1143 int i = 0; 1144 1145 if (mode == SCALE_NONE) 1146 return 0; 1147 1148 /* 1149 * A workaround to avoid zero div. 1150 */ 1151 if ((dst == 1) || (src == 1)) { 1152 dst = dst + 1; 1153 src = src + 1; 1154 } 1155 1156 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1157 fac = VOP2_BILI_SCL_DN(src, dst); 1158 for (i = 0; i < 100; i++) { 1159 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1160 break; 1161 fac -= 1; 1162 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1163 } 1164 } else { 1165 fac = VOP2_COMMON_SCL(src, dst); 1166 for (i = 0; i < 100; i++) { 1167 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1168 break; 1169 fac -= 1; 1170 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1171 } 1172 } 1173 1174 return fac; 1175 } 1176 1177 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1178 { 1179 if (is_hor) 1180 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1181 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1182 } 1183 1184 static uint16_t vop3_scale_factor(enum scale_mode mode, 1185 uint32_t src, uint32_t dst, bool is_hor) 1186 { 1187 uint32_t fac = 0; 1188 int i = 0; 1189 1190 if (mode == SCALE_NONE) 1191 return 0; 1192 1193 /* 1194 * A workaround to avoid zero div. 1195 */ 1196 if ((dst == 1) || (src == 1)) { 1197 dst = dst + 1; 1198 src = src + 1; 1199 } 1200 1201 if (mode == SCALE_DOWN) { 1202 fac = VOP2_BILI_SCL_DN(src, dst); 1203 for (i = 0; i < 100; i++) { 1204 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1205 break; 1206 fac -= 1; 1207 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1208 } 1209 } else { 1210 fac = VOP2_COMMON_SCL(src, dst); 1211 for (i = 0; i < 100; i++) { 1212 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1213 break; 1214 fac -= 1; 1215 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1216 } 1217 } 1218 1219 return fac; 1220 } 1221 1222 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1223 { 1224 if (src < dst) 1225 return SCALE_UP; 1226 else if (src > dst) 1227 return SCALE_DOWN; 1228 1229 return SCALE_NONE; 1230 } 1231 1232 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1233 { 1234 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1235 } 1236 1237 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1238 { 1239 int i = 0; 1240 1241 for (i = 0; i < vop2->data->nr_layers; i++) { 1242 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1243 return vop2->data->vp_primary_plane_order[i]; 1244 } 1245 1246 return vop2->data->vp_primary_plane_order[0]; 1247 } 1248 1249 static inline u16 scl_cal_scale(int src, int dst, int shift) 1250 { 1251 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1252 } 1253 1254 static inline u16 scl_cal_scale2(int src, int dst) 1255 { 1256 return ((src - 1) << 12) / (dst - 1); 1257 } 1258 1259 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1260 { 1261 writel(v, vop2->regs + offset); 1262 vop2->regsbak[offset >> 2] = v; 1263 } 1264 1265 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1266 { 1267 return readl(vop2->regs + offset); 1268 } 1269 1270 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1271 u32 mask, u32 shift, u32 v, 1272 bool write_mask) 1273 { 1274 if (!mask) 1275 return; 1276 1277 if (write_mask) { 1278 v = ((v & mask) << shift) | (mask << (shift + 16)); 1279 } else { 1280 u32 cached_val = vop2->regsbak[offset >> 2]; 1281 1282 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1283 vop2->regsbak[offset >> 2] = v; 1284 } 1285 1286 writel(v, vop2->regs + offset); 1287 } 1288 1289 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1290 u32 mask, u32 shift, u32 v) 1291 { 1292 u32 val = 0; 1293 1294 val = (v << shift) | (mask << (shift + 16)); 1295 writel(val, grf_base + offset); 1296 } 1297 1298 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1299 u32 mask, u32 shift) 1300 { 1301 return (readl(grf_base + offset) >> shift) & mask; 1302 } 1303 1304 static char* get_output_if_name(u32 output_if, char *name) 1305 { 1306 if (output_if & VOP_OUTPUT_IF_RGB) 1307 strcat(name, " RGB"); 1308 if (output_if & VOP_OUTPUT_IF_BT1120) 1309 strcat(name, " BT1120"); 1310 if (output_if & VOP_OUTPUT_IF_BT656) 1311 strcat(name, " BT656"); 1312 if (output_if & VOP_OUTPUT_IF_LVDS0) 1313 strcat(name, " LVDS0"); 1314 if (output_if & VOP_OUTPUT_IF_LVDS1) 1315 strcat(name, " LVDS1"); 1316 if (output_if & VOP_OUTPUT_IF_MIPI0) 1317 strcat(name, " MIPI0"); 1318 if (output_if & VOP_OUTPUT_IF_MIPI1) 1319 strcat(name, " MIPI1"); 1320 if (output_if & VOP_OUTPUT_IF_eDP0) 1321 strcat(name, " eDP0"); 1322 if (output_if & VOP_OUTPUT_IF_eDP1) 1323 strcat(name, " eDP1"); 1324 if (output_if & VOP_OUTPUT_IF_DP0) 1325 strcat(name, " DP0"); 1326 if (output_if & VOP_OUTPUT_IF_DP1) 1327 strcat(name, " DP1"); 1328 if (output_if & VOP_OUTPUT_IF_HDMI0) 1329 strcat(name, " HDMI0"); 1330 if (output_if & VOP_OUTPUT_IF_HDMI1) 1331 strcat(name, " HDMI1"); 1332 1333 return name; 1334 } 1335 1336 static char *get_plane_name(int plane_id, char *name) 1337 { 1338 switch (plane_id) { 1339 case ROCKCHIP_VOP2_CLUSTER0: 1340 strcat(name, "Cluster0"); 1341 break; 1342 case ROCKCHIP_VOP2_CLUSTER1: 1343 strcat(name, "Cluster1"); 1344 break; 1345 case ROCKCHIP_VOP2_ESMART0: 1346 strcat(name, "Esmart0"); 1347 break; 1348 case ROCKCHIP_VOP2_ESMART1: 1349 strcat(name, "Esmart1"); 1350 break; 1351 case ROCKCHIP_VOP2_SMART0: 1352 strcat(name, "Smart0"); 1353 break; 1354 case ROCKCHIP_VOP2_SMART1: 1355 strcat(name, "Smart1"); 1356 break; 1357 case ROCKCHIP_VOP2_CLUSTER2: 1358 strcat(name, "Cluster2"); 1359 break; 1360 case ROCKCHIP_VOP2_CLUSTER3: 1361 strcat(name, "Cluster3"); 1362 break; 1363 case ROCKCHIP_VOP2_ESMART2: 1364 strcat(name, "Esmart2"); 1365 break; 1366 case ROCKCHIP_VOP2_ESMART3: 1367 strcat(name, "Esmart3"); 1368 break; 1369 } 1370 1371 return name; 1372 } 1373 1374 static bool is_yuv_output(u32 bus_format) 1375 { 1376 switch (bus_format) { 1377 case MEDIA_BUS_FMT_YUV8_1X24: 1378 case MEDIA_BUS_FMT_YUV10_1X30: 1379 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1380 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1381 case MEDIA_BUS_FMT_YUYV8_2X8: 1382 case MEDIA_BUS_FMT_YVYU8_2X8: 1383 case MEDIA_BUS_FMT_UYVY8_2X8: 1384 case MEDIA_BUS_FMT_VYUY8_2X8: 1385 case MEDIA_BUS_FMT_YUYV8_1X16: 1386 case MEDIA_BUS_FMT_YVYU8_1X16: 1387 case MEDIA_BUS_FMT_UYVY8_1X16: 1388 case MEDIA_BUS_FMT_VYUY8_1X16: 1389 return true; 1390 default: 1391 return false; 1392 } 1393 } 1394 1395 static int vop2_convert_csc_mode(int csc_mode, int bit_depth) 1396 { 1397 switch (csc_mode) { 1398 case V4L2_COLORSPACE_SMPTE170M: 1399 case V4L2_COLORSPACE_470_SYSTEM_M: 1400 case V4L2_COLORSPACE_470_SYSTEM_BG: 1401 return CSC_BT601L; 1402 case V4L2_COLORSPACE_REC709: 1403 case V4L2_COLORSPACE_SMPTE240M: 1404 case V4L2_COLORSPACE_DEFAULT: 1405 if (bit_depth == CSC_13BIT_DEPTH) 1406 return CSC_BT709L_13BIT; 1407 else 1408 return CSC_BT709L; 1409 case V4L2_COLORSPACE_JPEG: 1410 return CSC_BT601F; 1411 case V4L2_COLORSPACE_BT2020: 1412 if (bit_depth == CSC_13BIT_DEPTH) 1413 return CSC_BT2020L_13BIT; 1414 else 1415 return CSC_BT2020; 1416 case V4L2_COLORSPACE_BT709F: 1417 if (bit_depth == CSC_10BIT_DEPTH) { 1418 printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1419 return CSC_BT601F; 1420 } else { 1421 return CSC_BT709F_13BIT; 1422 } 1423 case V4L2_COLORSPACE_BT2020F: 1424 if (bit_depth == CSC_10BIT_DEPTH) { 1425 printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1426 return CSC_BT601F; 1427 } else { 1428 return CSC_BT2020F_13BIT; 1429 } 1430 default: 1431 return CSC_BT709L; 1432 } 1433 } 1434 1435 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1436 { 1437 /* 1438 * FIXME: 1439 * 1440 * There is no media type for YUV444 output, 1441 * so when out_mode is AAAA or P888, assume output is YUV444 on 1442 * yuv format. 1443 * 1444 * From H/W testing, YUV444 mode need a rb swap. 1445 */ 1446 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1447 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1448 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1449 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1450 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1451 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1452 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1453 output_mode == ROCKCHIP_OUT_MODE_P888))) 1454 return true; 1455 else 1456 return false; 1457 } 1458 1459 static inline bool is_hot_plug_devices(int output_type) 1460 { 1461 switch (output_type) { 1462 case DRM_MODE_CONNECTOR_HDMIA: 1463 case DRM_MODE_CONNECTOR_HDMIB: 1464 case DRM_MODE_CONNECTOR_TV: 1465 case DRM_MODE_CONNECTOR_DisplayPort: 1466 case DRM_MODE_CONNECTOR_VGA: 1467 case DRM_MODE_CONNECTOR_Unknown: 1468 return true; 1469 default: 1470 return false; 1471 } 1472 } 1473 1474 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1475 { 1476 int i = 0; 1477 1478 for (i = 0; i < vop2->data->nr_layers; i++) { 1479 if (vop2->data->win_data[i].phys_id == phys_id) 1480 return &vop2->data->win_data[i]; 1481 } 1482 1483 return NULL; 1484 } 1485 1486 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1487 { 1488 int i = 0; 1489 1490 for (i = 0; i < vop2->data->nr_pd; i++) { 1491 if (vop2->data->pd[i].id == pd_id) 1492 return &vop2->data->pd[i]; 1493 } 1494 1495 return NULL; 1496 } 1497 1498 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1499 u32 *lut_regs, u32 *lut_val, int lut_len) 1500 { 1501 u32 vp_offset = crtc_id * 0x100; 1502 int i; 1503 1504 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1505 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1506 crtc_id, false); 1507 1508 for (i = 0; i < lut_len; i++) 1509 writel(lut_val[i], lut_regs + i); 1510 1511 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1512 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1513 } 1514 1515 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1516 u32 *lut_regs, u32 *lut_val, int lut_len) 1517 { 1518 u32 vp_offset = crtc_id * 0x100; 1519 int i; 1520 1521 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1522 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1523 crtc_id, false); 1524 1525 for (i = 0; i < lut_len; i++) 1526 writel(lut_val[i], lut_regs + i); 1527 1528 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1529 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1530 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1531 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1532 } 1533 1534 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1535 struct display_state *state) 1536 { 1537 struct connector_state *conn_state = &state->conn_state; 1538 struct crtc_state *cstate = &state->crtc_state; 1539 struct resource gamma_res; 1540 fdt_size_t lut_size; 1541 int i, lut_len, ret = 0; 1542 u32 *lut_regs; 1543 u32 *lut_val; 1544 u32 r, g, b; 1545 struct base2_disp_info *disp_info = conn_state->disp_info; 1546 static int gamma_lut_en_num = 1; 1547 1548 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1549 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1550 return 0; 1551 } 1552 1553 if (!disp_info) 1554 return 0; 1555 1556 if (!disp_info->gamma_lut_data.size) 1557 return 0; 1558 1559 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1560 if (ret) 1561 printf("failed to get gamma lut res\n"); 1562 lut_regs = (u32 *)gamma_res.start; 1563 lut_size = gamma_res.end - gamma_res.start + 1; 1564 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1565 printf("failed to get gamma lut register\n"); 1566 return 0; 1567 } 1568 lut_len = lut_size / 4; 1569 if (lut_len != 256 && lut_len != 1024) { 1570 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1571 return 0; 1572 } 1573 lut_val = (u32 *)calloc(1, lut_size); 1574 for (i = 0; i < lut_len; i++) { 1575 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1576 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1577 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1578 1579 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1580 } 1581 1582 if (vop2->version == VOP_VERSION_RK3568) { 1583 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1584 gamma_lut_en_num++; 1585 } else if (vop2->version == VOP_VERSION_RK3588) { 1586 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1587 if (cstate->splice_mode) { 1588 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len); 1589 gamma_lut_en_num++; 1590 } 1591 gamma_lut_en_num++; 1592 } 1593 1594 return 0; 1595 } 1596 1597 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1598 struct display_state *state) 1599 { 1600 struct connector_state *conn_state = &state->conn_state; 1601 struct crtc_state *cstate = &state->crtc_state; 1602 int i, cubic_lut_len; 1603 u32 vp_offset = cstate->crtc_id * 0x100; 1604 struct base2_disp_info *disp_info = conn_state->disp_info; 1605 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1606 u32 *cubic_lut_addr; 1607 1608 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1609 return 0; 1610 1611 if (!disp_info->cubic_lut_data.size) 1612 return 0; 1613 1614 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1615 cubic_lut_len = disp_info->cubic_lut_data.size; 1616 1617 for (i = 0; i < cubic_lut_len / 2; i++) { 1618 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1619 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1620 ((lut->lblue[2 * i] & 0xff) << 24); 1621 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1622 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1623 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1624 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1625 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1626 *cubic_lut_addr++ = 0; 1627 } 1628 1629 if (cubic_lut_len % 2) { 1630 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1631 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1632 ((lut->lblue[2 * i] & 0xff) << 24); 1633 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1634 *cubic_lut_addr++ = 0; 1635 *cubic_lut_addr = 0; 1636 } 1637 1638 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1639 get_cubic_lut_buffer(cstate->crtc_id)); 1640 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1641 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1642 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1643 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1644 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1645 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1646 1647 return 0; 1648 } 1649 1650 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1651 struct bcsh_state *bcsh_state, int crtc_id) 1652 { 1653 struct crtc_state *cstate = &state->crtc_state; 1654 u32 vp_offset = crtc_id * 0x100; 1655 1656 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1657 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1658 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1659 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1660 1661 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1662 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1663 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1664 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1665 1666 if (!cstate->bcsh_en) { 1667 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1668 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1669 return; 1670 } 1671 1672 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1673 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1674 bcsh_state->brightness, false); 1675 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1676 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1677 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1678 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1679 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1680 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1681 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1682 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1683 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1684 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1685 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1686 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1687 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1688 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1689 } 1690 1691 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1692 { 1693 struct connector_state *conn_state = &state->conn_state; 1694 struct base_bcsh_info *bcsh_info; 1695 struct crtc_state *cstate = &state->crtc_state; 1696 struct bcsh_state bcsh_state; 1697 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1698 1699 if (!conn_state->disp_info) 1700 return; 1701 bcsh_info = &conn_state->disp_info->bcsh_info; 1702 if (!bcsh_info) 1703 return; 1704 1705 if (bcsh_info->brightness != 50 || 1706 bcsh_info->contrast != 50 || 1707 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1708 cstate->bcsh_en = true; 1709 1710 if (cstate->bcsh_en) { 1711 if (!cstate->yuv_overlay) 1712 cstate->post_r2y_en = 1; 1713 if (!is_yuv_output(conn_state->bus_format)) 1714 cstate->post_y2r_en = 1; 1715 } else { 1716 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1717 cstate->post_r2y_en = 1; 1718 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1719 cstate->post_y2r_en = 1; 1720 } 1721 1722 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 1723 1724 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1725 brightness = interpolate(0, -128, 100, 127, 1726 bcsh_info->brightness); 1727 else 1728 brightness = interpolate(0, -32, 100, 31, 1729 bcsh_info->brightness); 1730 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1731 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1732 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1733 1734 1735 /* 1736 * a:[-30~0): 1737 * sin_hue = 0x100 - sin(a)*256; 1738 * cos_hue = cos(a)*256; 1739 * a:[0~30] 1740 * sin_hue = sin(a)*256; 1741 * cos_hue = cos(a)*256; 1742 */ 1743 sin_hue = fixp_sin32(hue) >> 23; 1744 cos_hue = fixp_cos32(hue) >> 23; 1745 1746 bcsh_state.brightness = brightness; 1747 bcsh_state.contrast = contrast; 1748 bcsh_state.saturation = saturation; 1749 bcsh_state.sin_hue = sin_hue; 1750 bcsh_state.cos_hue = cos_hue; 1751 1752 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 1753 if (cstate->splice_mode) 1754 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 1755 } 1756 1757 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 1758 { 1759 struct connector_state *conn_state = &state->conn_state; 1760 struct drm_display_mode *mode = &conn_state->mode; 1761 struct crtc_state *cstate = &state->crtc_state; 1762 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1763 u16 hdisplay = mode->crtc_hdisplay; 1764 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1765 1766 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 1767 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 1768 bg_dly -= bg_ovl_dly; 1769 1770 if (cstate->splice_mode) 1771 pre_scan_dly = bg_dly + (hdisplay >> 2) - 1; 1772 else 1773 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1774 1775 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1776 hsync_len = 8; 1777 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1778 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 1779 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1780 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1781 } 1782 1783 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1784 { 1785 struct connector_state *conn_state = &state->conn_state; 1786 struct drm_display_mode *mode = &conn_state->mode; 1787 struct crtc_state *cstate = &state->crtc_state; 1788 u32 vp_offset = (cstate->crtc_id * 0x100); 1789 u16 vtotal = mode->crtc_vtotal; 1790 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1791 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1792 u16 hdisplay = mode->crtc_hdisplay; 1793 u16 vdisplay = mode->crtc_vdisplay; 1794 u16 hsize = 1795 hdisplay * (conn_state->overscan.left_margin + 1796 conn_state->overscan.right_margin) / 200; 1797 u16 vsize = 1798 vdisplay * (conn_state->overscan.top_margin + 1799 conn_state->overscan.bottom_margin) / 200; 1800 u16 hact_end, vact_end; 1801 u32 val; 1802 1803 hsize = round_down(hsize, 2); 1804 vsize = round_down(vsize, 2); 1805 1806 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1807 hact_end = hact_st + hsize; 1808 val = hact_st << 16; 1809 val |= hact_end; 1810 1811 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1812 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1813 vact_end = vact_st + vsize; 1814 val = vact_st << 16; 1815 val |= vact_end; 1816 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1817 val = scl_cal_scale2(vdisplay, vsize) << 16; 1818 val |= scl_cal_scale2(hdisplay, hsize); 1819 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1820 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1821 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1822 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1823 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1824 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1825 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1826 u16 vact_st_f1 = vtotal + vact_st + 1; 1827 u16 vact_end_f1 = vact_st_f1 + vsize; 1828 1829 val = vact_st_f1 << 16 | vact_end_f1; 1830 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1831 } 1832 1833 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 1834 if (cstate->splice_mode) 1835 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 1836 } 1837 1838 /* 1839 * Read VOP internal power domain on/off status. 1840 * We should query BISR_STS register in PMU for 1841 * power up/down status when memory repair is enabled. 1842 * Return value: 1 for power on, 0 for power off; 1843 */ 1844 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 1845 { 1846 int val = 0; 1847 int shift = 0; 1848 int shift_factor = 0; 1849 bool is_bisr_en = false; 1850 1851 /* 1852 * The order of pd status bits in BISR_STS register 1853 * is different from that in VOP SYS_STS register. 1854 */ 1855 if (pd_data->id == VOP2_PD_DSC_8K || 1856 pd_data->id == VOP2_PD_DSC_4K || 1857 pd_data->id == VOP2_PD_ESMART) 1858 shift_factor = 1; 1859 1860 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 1861 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 1862 if (is_bisr_en) { 1863 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 1864 1865 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 1866 ((val >> shift) & 0x1), 50 * 1000); 1867 } else { 1868 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 1869 1870 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 1871 !((val >> shift) & 0x1), 50 * 1000); 1872 } 1873 } 1874 1875 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 1876 { 1877 struct vop2_power_domain_data *pd_data; 1878 int ret = 0; 1879 1880 if (!pd_id) 1881 return 0; 1882 1883 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 1884 if (!pd_data) { 1885 printf("can't find pd_data by id\n"); 1886 return -EINVAL; 1887 } 1888 1889 if (pd_data->parent_id) { 1890 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 1891 if (ret) { 1892 printf("can't open parent power domain\n"); 1893 return -EINVAL; 1894 } 1895 } 1896 1897 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, 1898 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false); 1899 ret = vop2_wait_power_domain_on(vop2, pd_data); 1900 if (ret) { 1901 printf("wait vop2 power domain timeout\n"); 1902 return ret; 1903 } 1904 1905 return 0; 1906 } 1907 1908 static void rk3588_vop2_regsbak(struct vop2 *vop2) 1909 { 1910 u32 *base = vop2->regs; 1911 int i = 0; 1912 1913 /* 1914 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 1915 */ 1916 for (i = 0; i < (vop2->reg_len >> 2); i++) 1917 vop2->regsbak[i] = base[i]; 1918 } 1919 1920 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 1921 { 1922 struct vop2_win_data *win_data; 1923 int layer_phy_id = 0; 1924 int i, j; 1925 u32 ovl_port_offset = 0; 1926 u32 layer_nr = 0; 1927 u8 shift = 0; 1928 1929 /* layer sel win id */ 1930 for (i = 0; i < vop2->data->nr_vps; i++) { 1931 shift = 0; 1932 ovl_port_offset = 0x100 * i; 1933 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1934 for (j = 0; j < layer_nr; j++) { 1935 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1936 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1937 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 1938 shift, win_data->layer_sel_win_id[i], false); 1939 shift += 4; 1940 } 1941 } 1942 1943 /* win sel port */ 1944 for (i = 0; i < vop2->data->nr_vps; i++) { 1945 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1946 for (j = 0; j < layer_nr; j++) { 1947 if (!vop2->vp_plane_mask[i].attached_layers[j]) 1948 continue; 1949 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1950 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1951 shift = win_data->win_sel_port_offset * 2; 1952 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK, 1953 shift, i, false); 1954 } 1955 } 1956 } 1957 1958 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 1959 { 1960 struct crtc_state *cstate = &state->crtc_state; 1961 struct vop2_win_data *win_data; 1962 int layer_phy_id = 0; 1963 int total_used_layer = 0; 1964 int port_mux = 0; 1965 int i, j; 1966 u32 layer_nr = 0; 1967 u8 shift = 0; 1968 1969 /* layer sel win id */ 1970 for (i = 0; i < vop2->data->nr_vps; i++) { 1971 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1972 for (j = 0; j < layer_nr; j++) { 1973 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1974 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1975 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 1976 shift, win_data->layer_sel_win_id[i], false); 1977 shift += 4; 1978 } 1979 } 1980 1981 /* win sel port */ 1982 for (i = 0; i < vop2->data->nr_vps; i++) { 1983 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1984 for (j = 0; j < layer_nr; j++) { 1985 if (!vop2->vp_plane_mask[i].attached_layers[j]) 1986 continue; 1987 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1988 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1989 shift = win_data->win_sel_port_offset * 2; 1990 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 1991 LAYER_SEL_PORT_SHIFT + shift, i, false); 1992 } 1993 } 1994 1995 /** 1996 * port mux config 1997 */ 1998 for (i = 0; i < vop2->data->nr_vps; i++) { 1999 shift = i * 4; 2000 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2001 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2002 port_mux = total_used_layer - 1; 2003 } else { 2004 port_mux = 8; 2005 } 2006 2007 if (i == vop2->data->nr_vps - 1) 2008 port_mux = vop2->data->nr_mixers; 2009 2010 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2011 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2012 PORT_MUX_SHIFT + shift, port_mux, false); 2013 } 2014 } 2015 2016 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2017 { 2018 if (!is_vop3(vop2)) 2019 return false; 2020 2021 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2022 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2023 return true; 2024 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2025 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2026 return true; 2027 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2028 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2029 return true; 2030 else 2031 return false; 2032 } 2033 2034 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2035 { 2036 struct vop2_win_data *win_data; 2037 int layer_phy_id = 0; 2038 int i, j; 2039 u8 scale_engine_num = 0; 2040 u32 layer_nr = 0; 2041 2042 /* store plane mask for vop2_fixup_dts */ 2043 for (i = 0; i < vop2->data->nr_vps; i++) { 2044 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2045 for (j = 0; j < layer_nr; j++) { 2046 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2047 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2048 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2049 continue; 2050 2051 win_data->scale_engine_num = scale_engine_num++; 2052 } 2053 } 2054 } 2055 2056 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2057 { 2058 struct crtc_state *cstate = &state->crtc_state; 2059 struct vop2_vp_plane_mask *plane_mask; 2060 int layer_phy_id = 0; 2061 int i, j; 2062 u32 layer_nr = 0; 2063 2064 if (vop2->global_init) 2065 return; 2066 2067 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2068 if (soc_is_rk3566()) 2069 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2070 OTP_WIN_EN_SHIFT, 1, false); 2071 2072 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2073 u32 plane_mask; 2074 int primary_plane_id; 2075 2076 for (i = 0; i < vop2->data->nr_vps; i++) { 2077 plane_mask = cstate->crtc->vps[i].plane_mask; 2078 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2079 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2080 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2081 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2082 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2083 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2084 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2085 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2086 2087 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2088 for (j = 0; j < layer_nr; j++) { 2089 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2090 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2091 } 2092 } 2093 } else {/* need soft assign plane mask */ 2094 /* find the first unplug devices and set it as main display */ 2095 int main_vp_index = -1; 2096 int active_vp_num = 0; 2097 2098 for (i = 0; i < vop2->data->nr_vps; i++) { 2099 if (cstate->crtc->vps[i].enable) 2100 active_vp_num++; 2101 } 2102 printf("VOP have %d active VP\n", active_vp_num); 2103 2104 if (soc_is_rk3566() && active_vp_num > 2) 2105 printf("ERROR: rk3566 only support 2 display output!!\n"); 2106 plane_mask = vop2->data->plane_mask; 2107 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2108 /* 2109 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other 2110 * for cvbs store in plane_mask[2]. 2111 */ 2112 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2113 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2114 plane_mask += 2 * VOP2_VP_MAX; 2115 2116 if (vop2->version == VOP_VERSION_RK3528) { 2117 /* 2118 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected 2119 * by both vp0 and vp1. 2120 */ 2121 j = 0; 2122 } else { 2123 for (i = 0; i < vop2->data->nr_vps; i++) { 2124 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2125 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 2126 main_vp_index = i; 2127 break; 2128 } 2129 } 2130 2131 /* if no find unplug devices, use vp0 as main display */ 2132 if (main_vp_index < 0) { 2133 main_vp_index = 0; 2134 vop2->vp_plane_mask[0] = plane_mask[0]; 2135 } 2136 2137 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 2138 } 2139 2140 /* init other display except main display */ 2141 for (i = 0; i < vop2->data->nr_vps; i++) { 2142 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 2143 continue; 2144 vop2->vp_plane_mask[i] = plane_mask[j++]; 2145 } 2146 2147 /* store plane mask for vop2_fixup_dts */ 2148 for (i = 0; i < vop2->data->nr_vps; i++) { 2149 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2150 for (j = 0; j < layer_nr; j++) { 2151 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2152 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2153 } 2154 } 2155 } 2156 2157 if (vop2->version == VOP_VERSION_RK3588) 2158 rk3588_vop2_regsbak(vop2); 2159 else 2160 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2161 2162 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2163 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2164 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2165 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2166 2167 for (i = 0; i < vop2->data->nr_vps; i++) { 2168 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2169 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2170 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2171 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2172 } 2173 2174 if (is_vop3(vop2)) 2175 vop3_overlay_init(vop2, state); 2176 else 2177 vop2_overlay_init(vop2, state); 2178 2179 if (is_vop3(vop2)) { 2180 /* 2181 * you can rewrite at dts vop node: 2182 * 2183 * VOP3_ESMART_8K_MODE = 0, 2184 * VOP3_ESMART_4K_4K_MODE = 1, 2185 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2186 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2187 * 2188 * &vop { 2189 * esmart_lb_mode = /bits/ 8 <2>; 2190 * }; 2191 */ 2192 vop2->esmart_lb_mode = ofnode_read_u32_default(cstate->node, "esmart_lb_mode", -1); 2193 if (vop2->esmart_lb_mode < 0) 2194 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2195 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK, 2196 ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false); 2197 2198 vop3_init_esmart_scale_engine(vop2); 2199 } 2200 2201 if (vop2->version == VOP_VERSION_RK3568) 2202 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2203 2204 vop2->global_init = true; 2205 } 2206 2207 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2208 { 2209 struct crtc_state *cstate = &state->crtc_state; 2210 int ret; 2211 2212 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 2213 ret = clk_set_defaults(cstate->dev); 2214 if (ret) 2215 debug("%s clk_set_defaults failed %d\n", __func__, ret); 2216 2217 rockchip_vop2_gamma_lut_init(vop2, state); 2218 rockchip_vop2_cubic_lut_init(vop2, state); 2219 2220 return 0; 2221 } 2222 2223 /* 2224 * VOP2 have multi video ports. 2225 * video port ------- crtc 2226 */ 2227 static int rockchip_vop2_preinit(struct display_state *state) 2228 { 2229 struct crtc_state *cstate = &state->crtc_state; 2230 const struct vop2_data *vop2_data = cstate->crtc->data; 2231 2232 if (!rockchip_vop2) { 2233 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 2234 if (!rockchip_vop2) 2235 return -ENOMEM; 2236 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 2237 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 2238 rockchip_vop2->reg_len = RK3568_MAX_REG; 2239 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 2240 if (rockchip_vop2->grf <= 0) 2241 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 2242 rockchip_vop2->version = vop2_data->version; 2243 rockchip_vop2->data = vop2_data; 2244 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 2245 struct regmap *map; 2246 2247 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 2248 if (rockchip_vop2->vop_grf <= 0) 2249 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 2250 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 2251 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 2252 if (rockchip_vop2->vo1_grf <= 0) 2253 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 2254 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 2255 if (rockchip_vop2->sys_pmu <= 0) 2256 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 2257 } 2258 } 2259 2260 cstate->private = rockchip_vop2; 2261 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 2262 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 2263 2264 vop2_global_initial(rockchip_vop2, state); 2265 2266 return 0; 2267 } 2268 2269 /* 2270 * calc the dclk on rk3588 2271 * the available div of dclk is 1, 2, 4 2272 * 2273 */ 2274 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 2275 { 2276 if (child_clk * 4 <= max_dclk) 2277 return child_clk * 4; 2278 else if (child_clk * 2 <= max_dclk) 2279 return child_clk * 2; 2280 else if (child_clk <= max_dclk) 2281 return child_clk; 2282 else 2283 return 0; 2284 } 2285 2286 /* 2287 * 4 pixclk/cycle on rk3588 2288 * RGB/eDP/HDMI: if_pixclk >= dclk_core 2289 * DP: dp_pixclk = dclk_out <= dclk_core 2290 * DSI: mipi_pixclk <= dclk_out <= dclk_core 2291 */ 2292 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 2293 int *dclk_core_div, int *dclk_out_div, 2294 int *if_pixclk_div, int *if_dclk_div) 2295 { 2296 struct crtc_state *cstate = &state->crtc_state; 2297 struct connector_state *conn_state = &state->conn_state; 2298 struct drm_display_mode *mode = &conn_state->mode; 2299 struct vop2 *vop2 = cstate->private; 2300 unsigned long v_pixclk = mode->crtc_clock; 2301 unsigned long dclk_core_rate = v_pixclk >> 2; 2302 unsigned long dclk_rate = v_pixclk; 2303 unsigned long dclk_out_rate; 2304 u64 if_dclk_rate; 2305 u64 if_pixclk_rate; 2306 int output_type = conn_state->type; 2307 int output_mode = conn_state->output_mode; 2308 int K = 1; 2309 2310 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 2311 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2312 printf("Dual channel and YUV420 can't work together\n"); 2313 return -EINVAL; 2314 } 2315 2316 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2317 output_mode == ROCKCHIP_OUT_MODE_YUV420) 2318 K = 2; 2319 2320 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 2321 /* 2322 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 2323 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 2324 */ 2325 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2326 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2327 dclk_rate = dclk_rate >> 1; 2328 K = 2; 2329 } 2330 if (cstate->dsc_enable) { 2331 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 2332 if_dclk_rate = cstate->dsc_cds_clk_rate; 2333 } else { 2334 if_pixclk_rate = (dclk_core_rate << 1) / K; 2335 if_dclk_rate = dclk_core_rate / K; 2336 } 2337 2338 if (v_pixclk > VOP2_MAX_DCLK_RATE) 2339 dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk); 2340 2341 if (!dclk_rate) { 2342 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 2343 vop2->data->vp_data->max_dclk, if_pixclk_rate); 2344 return -EINVAL; 2345 } 2346 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2347 *if_dclk_div = dclk_rate / if_dclk_rate; 2348 *dclk_core_div = dclk_rate / dclk_core_rate; 2349 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 2350 dclk_rate, *if_pixclk_div, *if_dclk_div); 2351 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 2352 /* edp_pixclk = edp_dclk > dclk_core */ 2353 if_pixclk_rate = v_pixclk / K; 2354 if_dclk_rate = v_pixclk / K; 2355 dclk_rate = if_pixclk_rate * K; 2356 *dclk_core_div = dclk_rate / dclk_core_rate; 2357 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2358 *if_dclk_div = *if_pixclk_div; 2359 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 2360 dclk_out_rate = v_pixclk >> 2; 2361 dclk_out_rate = dclk_out_rate / K; 2362 2363 dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk); 2364 if (!dclk_rate) { 2365 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 2366 vop2->data->vp_data->max_dclk, dclk_core_rate); 2367 return -EINVAL; 2368 } 2369 *dclk_out_div = dclk_rate / dclk_out_rate; 2370 *dclk_core_div = dclk_rate / dclk_core_rate; 2371 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 2372 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2373 K = 2; 2374 if (cstate->dsc_enable) 2375 /* dsc output is 96bit, dsi input is 192 bit */ 2376 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 2377 else 2378 if_pixclk_rate = dclk_core_rate / K; 2379 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 2380 dclk_out_rate = dclk_core_rate / K; 2381 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 2382 dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk); 2383 if (!dclk_rate) { 2384 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 2385 vop2->data->vp_data->max_dclk, dclk_rate); 2386 return -EINVAL; 2387 } 2388 2389 if (cstate->dsc_enable) 2390 dclk_rate = dclk_rate >> 1; 2391 2392 *dclk_out_div = dclk_rate / dclk_out_rate; 2393 *dclk_core_div = dclk_rate / dclk_core_rate; 2394 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 2395 if (cstate->dsc_enable) 2396 *if_pixclk_div = dclk_out_rate / if_pixclk_rate; 2397 2398 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 2399 dclk_rate = v_pixclk; 2400 *dclk_core_div = dclk_rate / dclk_core_rate; 2401 } 2402 2403 *if_pixclk_div = ilog2(*if_pixclk_div); 2404 *if_dclk_div = ilog2(*if_dclk_div); 2405 *dclk_core_div = ilog2(*dclk_core_div); 2406 *dclk_out_div = ilog2(*dclk_out_div); 2407 2408 return dclk_rate; 2409 } 2410 2411 static int vop2_calc_dsc_clk(struct display_state *state) 2412 { 2413 struct connector_state *conn_state = &state->conn_state; 2414 struct drm_display_mode *mode = &conn_state->mode; 2415 struct crtc_state *cstate = &state->crtc_state; 2416 u64 v_pixclk = mode->clock; /* video timing pixclk */ 2417 u8 k = 1; 2418 2419 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2420 k = 2; 2421 2422 cstate->dsc_txp_clk_rate = v_pixclk; 2423 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 2424 2425 cstate->dsc_pxl_clk_rate = v_pixclk; 2426 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 2427 2428 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 2429 * cds_dat_width = 96; 2430 * bits_per_pixel = [8-12]; 2431 * As cds clk is div from txp clk and only support 1/2/4 div, 2432 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 2433 * otherwise dsc_cds = crtc_clock / 8; 2434 */ 2435 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 2436 2437 return 0; 2438 } 2439 2440 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 2441 { 2442 struct crtc_state *cstate = &state->crtc_state; 2443 struct connector_state *conn_state = &state->conn_state; 2444 struct drm_display_mode *mode = &conn_state->mode; 2445 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 2446 struct vop2 *vop2 = cstate->private; 2447 u32 vp_offset = (cstate->crtc_id * 0x100); 2448 u16 hdisplay = mode->crtc_hdisplay; 2449 int output_if = conn_state->output_if; 2450 int if_pixclk_div = 0; 2451 int if_dclk_div = 0; 2452 unsigned long dclk_rate; 2453 u32 val; 2454 2455 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 2456 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 2457 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 2458 } else { 2459 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2460 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2461 } 2462 2463 if (cstate->dsc_enable) { 2464 int k = 1; 2465 2466 if (!vop2->data->nr_dscs) { 2467 printf("Unsupported DSC\n"); 2468 return 0; 2469 } 2470 2471 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2472 k = 2; 2473 2474 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 2475 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 2476 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 2477 2478 vop2_calc_dsc_clk(state); 2479 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 2480 cstate->dsc_id, dsc_sink_cap->slice_width, 2481 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 2482 } 2483 2484 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 2485 2486 if (output_if & VOP_OUTPUT_IF_RGB) { 2487 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2488 4, false); 2489 } 2490 2491 if (output_if & VOP_OUTPUT_IF_BT1120) { 2492 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2493 3, false); 2494 } 2495 2496 if (output_if & VOP_OUTPUT_IF_BT656) { 2497 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2498 2, false); 2499 } 2500 2501 if (output_if & VOP_OUTPUT_IF_MIPI0) { 2502 if (cstate->crtc_id == 2) 2503 val = 0; 2504 else 2505 val = 1; 2506 2507 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2508 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2509 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 2510 2511 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 2512 1, false); 2513 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 2514 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 2515 if_pixclk_div, false); 2516 2517 if (conn_state->hold_mode) { 2518 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2519 EN_MASK, EDPI_TE_EN, 1, false); 2520 2521 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2522 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2523 } 2524 } 2525 2526 if (output_if & VOP_OUTPUT_IF_MIPI1) { 2527 if (cstate->crtc_id == 2) 2528 val = 0; 2529 else if (cstate->crtc_id == 3) 2530 val = 1; 2531 else 2532 val = 3; /*VP1*/ 2533 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2534 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2535 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 2536 2537 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 2538 1, false); 2539 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 2540 val, false); 2541 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 2542 if_pixclk_div, false); 2543 2544 if (conn_state->hold_mode) { 2545 /* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */ 2546 if (vop2->version == VOP_VERSION_RK3588 && val == 3) 2547 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2548 EN_MASK, EDPI_TE_EN, 0, false); 2549 else 2550 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2551 EN_MASK, EDPI_TE_EN, 1, false); 2552 2553 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2554 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2555 } 2556 } 2557 2558 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2559 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2560 MIPI_DUAL_EN_SHIFT, 1, false); 2561 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2562 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2563 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2564 false); 2565 switch (conn_state->type) { 2566 case DRM_MODE_CONNECTOR_DisplayPort: 2567 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2568 RK3588_DP_DUAL_EN_SHIFT, 1, false); 2569 break; 2570 case DRM_MODE_CONNECTOR_eDP: 2571 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2572 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 2573 break; 2574 case DRM_MODE_CONNECTOR_HDMIA: 2575 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2576 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 2577 break; 2578 case DRM_MODE_CONNECTOR_DSI: 2579 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2580 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 2581 break; 2582 default: 2583 break; 2584 } 2585 } 2586 2587 if (output_if & VOP_OUTPUT_IF_eDP0) { 2588 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 2589 1, false); 2590 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2591 cstate->crtc_id, false); 2592 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2593 if_dclk_div, false); 2594 2595 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2596 if_pixclk_div, false); 2597 2598 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2599 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 2600 } 2601 2602 if (output_if & VOP_OUTPUT_IF_eDP1) { 2603 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 2604 1, false); 2605 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2606 cstate->crtc_id, false); 2607 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2608 if_dclk_div, false); 2609 2610 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2611 if_pixclk_div, false); 2612 2613 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2614 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 2615 } 2616 2617 if (output_if & VOP_OUTPUT_IF_HDMI0) { 2618 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 2619 1, false); 2620 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2621 cstate->crtc_id, false); 2622 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2623 if_dclk_div, false); 2624 2625 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2626 if_pixclk_div, false); 2627 2628 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2629 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 2630 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2631 HDMI_SYNC_POL_MASK, 2632 HDMI0_SYNC_POL_SHIFT, val); 2633 } 2634 2635 if (output_if & VOP_OUTPUT_IF_HDMI1) { 2636 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 2637 1, false); 2638 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2639 cstate->crtc_id, false); 2640 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2641 if_dclk_div, false); 2642 2643 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2644 if_pixclk_div, false); 2645 2646 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2647 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 2648 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2649 HDMI_SYNC_POL_MASK, 2650 HDMI1_SYNC_POL_SHIFT, val); 2651 } 2652 2653 if (output_if & VOP_OUTPUT_IF_DP0) { 2654 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 2655 1, false); 2656 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 2657 cstate->crtc_id, false); 2658 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2659 RK3588_DP0_PIN_POL_SHIFT, val, false); 2660 } 2661 2662 if (output_if & VOP_OUTPUT_IF_DP1) { 2663 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 2664 1, false); 2665 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 2666 cstate->crtc_id, false); 2667 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2668 RK3588_DP1_PIN_POL_SHIFT, val, false); 2669 } 2670 2671 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2672 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 2673 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2674 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 2675 2676 return dclk_rate; 2677 } 2678 2679 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 2680 { 2681 struct crtc_state *cstate = &state->crtc_state; 2682 struct connector_state *conn_state = &state->conn_state; 2683 struct drm_display_mode *mode = &conn_state->mode; 2684 struct vop2 *vop2 = cstate->private; 2685 u32 vp_offset = (cstate->crtc_id * 0x100); 2686 bool dclk_inv; 2687 u32 val; 2688 2689 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 2690 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2691 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2692 2693 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 2694 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2695 1, false); 2696 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2697 RGB_MUX_SHIFT, cstate->crtc_id, false); 2698 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2699 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 2700 } 2701 2702 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 2703 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2704 1, false); 2705 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 2706 BT1120_EN_SHIFT, 1, false); 2707 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2708 RGB_MUX_SHIFT, cstate->crtc_id, false); 2709 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2710 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2711 } 2712 2713 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2714 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2715 1, false); 2716 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2717 RGB_MUX_SHIFT, cstate->crtc_id, false); 2718 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2719 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2720 } 2721 2722 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 2723 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 2724 1, false); 2725 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2726 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 2727 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2728 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2729 } 2730 2731 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 2732 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 2733 1, false); 2734 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2735 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 2736 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2737 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2738 } 2739 2740 if (conn_state->output_flags & 2741 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 2742 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 2743 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2744 LVDS_DUAL_EN_SHIFT, 1, false); 2745 if (conn_state->output_flags & 2746 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2747 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2748 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 2749 false); 2750 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2751 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2752 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 2753 } 2754 2755 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 2756 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 2757 1, false); 2758 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2759 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 2760 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2761 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2762 } 2763 2764 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 2765 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 2766 1, false); 2767 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2768 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 2769 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2770 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2771 } 2772 2773 if (conn_state->output_flags & 2774 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2775 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2776 MIPI_DUAL_EN_SHIFT, 1, false); 2777 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2778 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2779 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2780 false); 2781 } 2782 2783 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 2784 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 2785 1, false); 2786 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2787 EDP0_MUX_SHIFT, cstate->crtc_id, false); 2788 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2789 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 2790 } 2791 2792 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 2793 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 2794 1, false); 2795 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2796 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 2797 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2798 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 2799 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 2800 IF_CRTL_HDMI_PIN_POL_MASK, 2801 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 2802 } 2803 2804 return mode->clock; 2805 } 2806 2807 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 2808 { 2809 struct crtc_state *cstate = &state->crtc_state; 2810 struct connector_state *conn_state = &state->conn_state; 2811 struct drm_display_mode *mode = &conn_state->mode; 2812 struct vop2 *vop2 = cstate->private; 2813 u32 val; 2814 2815 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2816 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2817 2818 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2819 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2820 1, false); 2821 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2822 RGB_MUX_SHIFT, cstate->crtc_id, false); 2823 } 2824 2825 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 2826 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 2827 1, false); 2828 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2829 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 2830 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2831 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 2832 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 2833 IF_CRTL_HDMI_PIN_POL_MASK, 2834 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 2835 } 2836 2837 return mode->crtc_clock; 2838 } 2839 2840 static void vop2_post_color_swap(struct display_state *state) 2841 { 2842 struct crtc_state *cstate = &state->crtc_state; 2843 struct connector_state *conn_state = &state->conn_state; 2844 struct vop2 *vop2 = cstate->private; 2845 u32 vp_offset = (cstate->crtc_id * 0x100); 2846 u32 output_type = conn_state->type; 2847 u32 data_swap = 0; 2848 2849 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 2850 data_swap = DSP_RB_SWAP; 2851 2852 if (vop2->version == VOP_VERSION_RK3588 && 2853 (output_type == DRM_MODE_CONNECTOR_HDMIA || 2854 output_type == DRM_MODE_CONNECTOR_eDP) && 2855 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 2856 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 2857 data_swap |= DSP_RG_SWAP; 2858 2859 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 2860 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 2861 } 2862 2863 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 2864 { 2865 int ret = 0; 2866 2867 if (parent->dev) 2868 ret = clk_set_parent(clk, parent); 2869 if (ret < 0) 2870 debug("failed to set %s as parent for %s\n", 2871 parent->dev->name, clk->dev->name); 2872 } 2873 2874 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 2875 { 2876 int ret = 0; 2877 2878 if (clk->dev) 2879 ret = clk_set_rate(clk, rate); 2880 if (ret < 0) 2881 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 2882 2883 return ret; 2884 } 2885 2886 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 2887 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 2888 int *dsc_cds_clk_div, u64 dclk_rate) 2889 { 2890 struct crtc_state *cstate = &state->crtc_state; 2891 2892 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 2893 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 2894 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 2895 2896 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 2897 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 2898 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 2899 } 2900 2901 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 2902 { 2903 struct crtc_state *cstate = &state->crtc_state; 2904 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 2905 struct drm_dsc_picture_parameter_set config_pps; 2906 const struct vop2_data *vop2_data = vop2->data; 2907 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 2908 u32 *pps_val = (u32 *)&config_pps; 2909 u32 decoder_regs_offset = (dsc_id * 0x100); 2910 int i = 0; 2911 2912 memcpy(&config_pps, pps, sizeof(config_pps)); 2913 2914 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 2915 config_pps.pps_3 &= 0xf0; 2916 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 2917 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 2918 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 2919 } 2920 2921 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 2922 config_pps.rc_range_parameters[i] = 2923 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 2924 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 2925 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 2926 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 2927 } 2928 2929 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 2930 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 2931 } 2932 2933 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 2934 { 2935 struct connector_state *conn_state = &state->conn_state; 2936 struct drm_display_mode *mode = &conn_state->mode; 2937 struct crtc_state *cstate = &state->crtc_state; 2938 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 2939 const struct vop2_data *vop2_data = vop2->data; 2940 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 2941 bool mipi_ds_mode = false; 2942 u8 dsc_interface_mode = 0; 2943 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2944 u16 hdisplay = mode->crtc_hdisplay; 2945 u16 htotal = mode->crtc_htotal; 2946 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2947 u16 vdisplay = mode->crtc_vdisplay; 2948 u16 vtotal = mode->crtc_vtotal; 2949 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 2950 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2951 u16 vact_end = vact_st + vdisplay; 2952 u32 ctrl_regs_offset = (dsc_id * 0x30); 2953 u32 decoder_regs_offset = (dsc_id * 0x100); 2954 u32 backup_regs_offset = 0; 2955 int dsc_txp_clk_div = 0; 2956 int dsc_pxl_clk_div = 0; 2957 int dsc_cds_clk_div = 0; 2958 2959 if (!vop2->data->nr_dscs) { 2960 printf("Unsupported DSC\n"); 2961 return; 2962 } 2963 2964 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 2965 printf("DSC%d supported max slice is: %d, current is: %d\n", 2966 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 2967 2968 if (dsc_data->pd_id) { 2969 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 2970 printf("open dsc%d pd fail\n", dsc_id); 2971 } 2972 2973 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 2974 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 2975 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 2976 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 2977 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 2978 dsc_interface_mode = VOP_DSC_IF_HDMI; 2979 } else { 2980 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 2981 if (mipi_ds_mode) 2982 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 2983 else 2984 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 2985 } 2986 2987 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2988 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 2989 DSC_MAN_MODE_SHIFT, 0, false); 2990 else 2991 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 2992 DSC_MAN_MODE_SHIFT, 1, false); 2993 2994 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 2995 2996 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 2997 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 2998 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 2999 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 3000 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 3001 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 3002 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 3003 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 3004 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3005 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 3006 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 3007 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 3008 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3009 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 3010 3011 if (!mipi_ds_mode) { 3012 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 3013 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 3014 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 3015 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 3016 u32 dly_num, dsc_cds_rate_mhz, val = 0; 3017 int k = 1; 3018 3019 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3020 k = 2; 3021 3022 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 3023 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 3024 3025 /* 3026 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 3027 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 3028 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 3029 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 3030 * delay_line_num = 4 - BPP / 8 3031 * = (64 - target_bpp / 8) / 16 3032 * 3033 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3034 */ 3035 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 3036 dsc_cds_rate_mhz = dsc_cds_rate; 3037 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3038 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 3039 DSC_INIT_DLY_MODE_SHIFT, 0, false); 3040 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 3041 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 3042 3043 dsc_hsync = hsync_len / 2; 3044 /* 3045 * htotal / dclk_core = dsc_htotal /cds_clk 3046 * 3047 * dclk_core = DCLK / (1 << dclk_core->div_val) 3048 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 3049 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 3050 * 3051 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 3052 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 3053 */ 3054 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 3055 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 3056 val = dsc_htotal << 16 | dsc_hsync; 3057 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 3058 DSC_HTOTAL_PW_SHIFT, val, false); 3059 3060 dsc_hact_st = hact_st / 2; 3061 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 3062 val = dsc_hact_end << 16 | dsc_hact_st; 3063 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 3064 DSC_HACT_ST_END_SHIFT, val, false); 3065 3066 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 3067 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 3068 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 3069 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 3070 } 3071 3072 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 3073 RST_DEASSERT_SHIFT, 1, false); 3074 udelay(10); 3075 /* read current dsc core register and backup to regsbak */ 3076 backup_regs_offset = RK3588_DSC_8K_CTRL0; 3077 vop2->regsbak[backup_regs_offset >> 2] = vop2_readl(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset); 3078 3079 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3080 DSC_EN_SHIFT, 1, false); 3081 vop2_load_pps(state, vop2, dsc_id); 3082 3083 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3084 DSC_RBIT_SHIFT, 1, false); 3085 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3086 DSC_RBYT_SHIFT, 0, false); 3087 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3088 DSC_FLAL_SHIFT, 1, false); 3089 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3090 DSC_MER_SHIFT, 1, false); 3091 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3092 DSC_EPB_SHIFT, 0, false); 3093 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3094 DSC_EPL_SHIFT, 1, false); 3095 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3096 DSC_NSLC_SHIFT, ilog2(cstate->dsc_slice_num), false); 3097 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3098 DSC_SBO_SHIFT, 1, false); 3099 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3100 DSC_IFEP_SHIFT, dsc_sink_cap->version_minor == 2 ? 1 : 0, false); 3101 vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK, 3102 DSC_PPS_UPD_SHIFT, 1, false); 3103 3104 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 3105 dsc_id, 3106 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 3107 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 3108 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 3109 } 3110 3111 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 3112 { 3113 struct crtc_state *cstate = &state->crtc_state; 3114 struct vop2 *vop2 = cstate->private; 3115 struct udevice *vp_dev, *dev; 3116 struct ofnode_phandle_args args; 3117 char vp_name[10]; 3118 int ret; 3119 3120 if (vop2->version != VOP_VERSION_RK3588) 3121 return false; 3122 3123 sprintf(vp_name, "port@%d", cstate->crtc_id); 3124 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 3125 debug("warn: can't get vp device\n"); 3126 return false; 3127 } 3128 3129 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 3130 0, &args); 3131 if (ret) { 3132 debug("assigned-clock-parents's node not define\n"); 3133 return false; 3134 } 3135 3136 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 3137 debug("warn: can't get clk device\n"); 3138 return false; 3139 } 3140 3141 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 3142 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 3143 if (clk_dev) 3144 *clk_dev = dev; 3145 return true; 3146 } 3147 3148 return false; 3149 } 3150 3151 static int rockchip_vop2_init(struct display_state *state) 3152 { 3153 struct crtc_state *cstate = &state->crtc_state; 3154 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 3155 struct connector_state *conn_state = &state->conn_state; 3156 struct drm_display_mode *mode = &conn_state->mode; 3157 struct vop2 *vop2 = cstate->private; 3158 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3159 u16 hdisplay = mode->crtc_hdisplay; 3160 u16 htotal = mode->crtc_htotal; 3161 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3162 u16 hact_end = hact_st + hdisplay; 3163 u16 vdisplay = mode->crtc_vdisplay; 3164 u16 vtotal = mode->crtc_vtotal; 3165 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3166 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3167 u16 vact_end = vact_st + vdisplay; 3168 bool yuv_overlay = false; 3169 u32 vp_offset = (cstate->crtc_id * 0x100); 3170 u32 line_flag_offset = (cstate->crtc_id * 4); 3171 u32 val, act_end; 3172 u8 dither_down_en = 0; 3173 u8 pre_dither_down_en = 0; 3174 u8 dclk_div_factor = 0; 3175 char output_type_name[30] = {0}; 3176 char dclk_name[9]; 3177 struct clk dclk; 3178 struct clk hdmi0_phy_pll; 3179 struct clk hdmi1_phy_pll; 3180 struct clk hdmi_phy_pll; 3181 struct udevice *disp_dev; 3182 unsigned long dclk_rate = 0; 3183 int ret; 3184 3185 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 3186 mode->crtc_hdisplay, mode->vdisplay, 3187 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 3188 mode->vrefresh, 3189 get_output_if_name(conn_state->output_if, output_type_name), 3190 cstate->crtc_id); 3191 3192 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 3193 cstate->splice_mode = true; 3194 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 3195 if (!cstate->splice_crtc_id) { 3196 printf("%s: Splice mode is unsupported by vp%d\n", 3197 __func__, cstate->crtc_id); 3198 return -EINVAL; 3199 } 3200 3201 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 3202 PORT_MERGE_EN_SHIFT, 1, false); 3203 } 3204 3205 vop2_initial(vop2, state); 3206 if (vop2->version == VOP_VERSION_RK3588) 3207 dclk_rate = rk3588_vop2_if_cfg(state); 3208 else if (vop2->version == VOP_VERSION_RK3568) 3209 dclk_rate = rk3568_vop2_if_cfg(state); 3210 else if (vop2->version == VOP_VERSION_RK3528) 3211 dclk_rate = rk3528_vop2_if_cfg(state); 3212 3213 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 3214 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 3215 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 3216 3217 vop2_post_color_swap(state); 3218 3219 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 3220 OUT_MODE_SHIFT, conn_state->output_mode, false); 3221 3222 switch (conn_state->bus_format) { 3223 case MEDIA_BUS_FMT_RGB565_1X16: 3224 dither_down_en = 1; 3225 break; 3226 case MEDIA_BUS_FMT_RGB666_1X18: 3227 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 3228 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 3229 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 3230 dither_down_en = 1; 3231 break; 3232 case MEDIA_BUS_FMT_YUV8_1X24: 3233 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 3234 dither_down_en = 0; 3235 pre_dither_down_en = 1; 3236 break; 3237 case MEDIA_BUS_FMT_YUV10_1X30: 3238 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 3239 case MEDIA_BUS_FMT_RGB888_1X24: 3240 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 3241 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 3242 default: 3243 dither_down_en = 0; 3244 pre_dither_down_en = 0; 3245 break; 3246 } 3247 3248 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA) 3249 pre_dither_down_en = 0; 3250 else 3251 pre_dither_down_en = 1; 3252 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3253 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 3254 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3255 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 3256 3257 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 3258 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 3259 yuv_overlay, false); 3260 3261 cstate->yuv_overlay = yuv_overlay; 3262 3263 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 3264 (htotal << 16) | hsync_len); 3265 val = hact_st << 16; 3266 val |= hact_end; 3267 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 3268 val = vact_st << 16; 3269 val |= vact_end; 3270 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 3271 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 3272 u16 vact_st_f1 = vtotal + vact_st + 1; 3273 u16 vact_end_f1 = vact_st_f1 + vdisplay; 3274 3275 val = vact_st_f1 << 16 | vact_end_f1; 3276 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 3277 val); 3278 3279 val = vtotal << 16 | (vtotal + vsync_len); 3280 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 3281 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3282 INTERLACE_EN_SHIFT, 1, false); 3283 if (vop2->version == VOP_VERSION_RK3528) { 3284 if (conn_state->output_if & VOP_OUTPUT_IF_BT656 && 3285 mode->vdisplay == 480) 3286 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3287 DSP_FILED_POL, 0, false); 3288 else 3289 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3290 DSP_FILED_POL, 1, false); 3291 } else { 3292 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3293 DSP_FILED_POL, 1, false); 3294 } 3295 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3296 P2I_EN_SHIFT, 1, false); 3297 vtotal += vtotal + 1; 3298 act_end = vact_end_f1; 3299 } else { 3300 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3301 INTERLACE_EN_SHIFT, 0, false); 3302 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3303 P2I_EN_SHIFT, 0, false); 3304 act_end = vact_end; 3305 } 3306 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 3307 (vtotal << 16) | vsync_len); 3308 3309 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) { 3310 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 3311 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3312 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3313 CORE_DCLK_DIV_EN_SHIFT, 1, false); 3314 else 3315 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3316 CORE_DCLK_DIV_EN_SHIFT, 0, false); 3317 } 3318 3319 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 3320 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3321 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 3322 else 3323 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3324 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 3325 3326 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3327 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 3328 3329 if (yuv_overlay) 3330 val = 0x20010200; 3331 else 3332 val = 0; 3333 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 3334 if (cstate->splice_mode) { 3335 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3336 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 3337 yuv_overlay, false); 3338 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 3339 } 3340 3341 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3342 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 3343 3344 if (vp->xmirror_en) 3345 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3346 DSP_X_MIR_EN_SHIFT, 1, false); 3347 3348 vop2_tv_config_update(state, vop2); 3349 vop2_post_config(state, vop2); 3350 3351 if (cstate->dsc_enable) { 3352 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3353 vop2_dsc_enable(state, vop2, 0, dclk_rate); 3354 vop2_dsc_enable(state, vop2, 1, dclk_rate); 3355 } else { 3356 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate); 3357 } 3358 } 3359 3360 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3361 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 3362 if (ret) { 3363 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 3364 return ret; 3365 } 3366 3367 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 3368 if (!ret) { 3369 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 3370 if (ret) 3371 debug("%s: hdmi0_phy_pll may not define\n", __func__); 3372 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 3373 if (ret) 3374 debug("%s: hdmi1_phy_pll may not define\n", __func__); 3375 } else { 3376 hdmi0_phy_pll.dev = NULL; 3377 hdmi1_phy_pll.dev = NULL; 3378 debug("%s: Faile to find display-subsystem node\n", __func__); 3379 } 3380 3381 if (vop2->version == VOP_VERSION_RK3528) { 3382 struct ofnode_phandle_args args; 3383 3384 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 3385 "#clock-cells", 0, 0, &args); 3386 if (!ret) { 3387 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 3388 if (ret) { 3389 debug("warn: can't get clk device\n"); 3390 return ret; 3391 } 3392 } else { 3393 debug("assigned-clock-parents's node not define\n"); 3394 } 3395 } 3396 3397 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 3398 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 3399 vop2_clk_set_parent(&dclk, &hdmi0_phy_pll); 3400 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 3401 vop2_clk_set_parent(&dclk, &hdmi1_phy_pll); 3402 3403 /* 3404 * uboot clk driver won't set dclk parent's rate when use 3405 * hdmi phypll as dclk source. 3406 * So set dclk rate is meaningless. Set hdmi phypll rate 3407 * directly. 3408 */ 3409 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 3410 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000); 3411 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 3412 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000); 3413 } else { 3414 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 3415 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3416 } else { 3417 /* 3418 * For RK3528, the path of CVBS output is like: 3419 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 3420 * The vop2 dclk should be four times crtc_clock for CVBS sampling 3421 * clock needs. 3422 */ 3423 if (vop2->version == VOP_VERSION_RK3528 && 3424 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3425 ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000); 3426 else 3427 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3428 } 3429 } 3430 } else { 3431 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 3432 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3433 else 3434 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3435 } 3436 3437 if (IS_ERR_VALUE(ret)) { 3438 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 3439 __func__, cstate->crtc_id, dclk_rate, ret); 3440 return ret; 3441 } else { 3442 dclk_div_factor = mode->clock / dclk_rate; 3443 if (vop2->version == VOP_VERSION_RK3528 && 3444 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3445 mode->crtc_clock = ret / 4 / 1000; 3446 else 3447 mode->crtc_clock = ret * dclk_div_factor / 1000; 3448 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 3449 } 3450 3451 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3452 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 3453 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3454 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 3455 3456 return 0; 3457 } 3458 3459 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 3460 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 3461 uint32_t dst_h) 3462 { 3463 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 3464 uint16_t hscl_filter_mode, vscl_filter_mode; 3465 uint8_t xgt2 = 0, xgt4 = 0; 3466 uint8_t ygt2 = 0, ygt4 = 0; 3467 uint32_t xfac = 0, yfac = 0; 3468 u32 win_offset = win->reg_offset; 3469 bool xgt_en = false; 3470 bool xavg_en = false; 3471 3472 if (is_vop3(vop2)) { 3473 if (src_w >= (4 * dst_w)) { 3474 xgt4 = 1; 3475 src_w >>= 2; 3476 } else if (src_w >= (2 * dst_w)) { 3477 xgt2 = 1; 3478 src_w >>= 1; 3479 } 3480 } 3481 3482 if (src_h >= (4 * dst_h)) { 3483 ygt4 = 1; 3484 src_h >>= 2; 3485 } else if (src_h >= (2 * dst_h)) { 3486 ygt2 = 1; 3487 src_h >>= 1; 3488 } 3489 3490 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 3491 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 3492 3493 if (yrgb_hor_scl_mode == SCALE_UP) 3494 hscl_filter_mode = win->hsu_filter_mode; 3495 else 3496 hscl_filter_mode = win->hsd_filter_mode; 3497 3498 if (yrgb_ver_scl_mode == SCALE_UP) 3499 vscl_filter_mode = win->vsu_filter_mode; 3500 else 3501 vscl_filter_mode = win->vsd_filter_mode; 3502 3503 /* 3504 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 3505 * at scale down mode 3506 */ 3507 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 3508 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 3509 dst_w += 1; 3510 } 3511 3512 if (is_vop3(vop2)) { 3513 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 3514 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 3515 3516 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 3517 xavg_en = xgt2 || xgt4; 3518 else 3519 xgt_en = xgt2 || xgt4; 3520 } else { 3521 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 3522 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 3523 } 3524 3525 if (win->type == CLUSTER_LAYER) { 3526 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 3527 yfac << 16 | xfac); 3528 3529 if (is_vop3(vop2)) { 3530 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3531 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 3532 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3533 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 3534 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3535 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3536 3537 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3538 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3539 yrgb_hor_scl_mode, false); 3540 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3541 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3542 yrgb_ver_scl_mode, false); 3543 } else { 3544 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3545 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3546 yrgb_hor_scl_mode, false); 3547 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3548 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3549 yrgb_ver_scl_mode, false); 3550 } 3551 3552 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 3553 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3554 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 3555 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3556 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 3557 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3558 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 3559 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3560 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 3561 } else { 3562 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3563 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 3564 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3565 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 3566 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3567 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 3568 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3569 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 3570 } 3571 } else { 3572 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 3573 yfac << 16 | xfac); 3574 3575 if (is_vop3(vop2)) { 3576 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3577 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 3578 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3579 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 3580 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3581 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3582 } 3583 3584 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3585 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 3586 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3587 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 3588 3589 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3590 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 3591 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3592 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 3593 3594 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3595 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 3596 hscl_filter_mode, false); 3597 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3598 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 3599 vscl_filter_mode, false); 3600 } 3601 } 3602 3603 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 3604 { 3605 u32 win_offset = win->reg_offset; 3606 3607 if (win->type == CLUSTER_LAYER) { 3608 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 3609 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 3610 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 3611 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3612 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 3613 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3614 } else { 3615 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 3616 ESMART_AXI_ID_SHIFT, win->axi_id, false); 3617 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 3618 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3619 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 3620 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3621 } 3622 } 3623 3624 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 3625 { 3626 struct crtc_state *cstate = &state->crtc_state; 3627 struct connector_state *conn_state = &state->conn_state; 3628 struct drm_display_mode *mode = &conn_state->mode; 3629 struct vop2 *vop2 = cstate->private; 3630 int src_w = cstate->src_rect.w; 3631 int src_h = cstate->src_rect.h; 3632 int crtc_x = cstate->crtc_rect.x; 3633 int crtc_y = cstate->crtc_rect.y; 3634 int crtc_w = cstate->crtc_rect.w; 3635 int crtc_h = cstate->crtc_rect.h; 3636 int xvir = cstate->xvir; 3637 int y_mirror = 0; 3638 int csc_mode; 3639 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 3640 /* offset of the right window in splice mode */ 3641 u32 splice_pixel_offset = 0; 3642 u32 splice_yrgb_offset = 0; 3643 u32 win_offset = win->reg_offset; 3644 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3645 3646 if (win->splice_mode_right) { 3647 src_w = cstate->right_src_rect.w; 3648 src_h = cstate->right_src_rect.h; 3649 crtc_x = cstate->right_crtc_rect.x; 3650 crtc_y = cstate->right_crtc_rect.y; 3651 crtc_w = cstate->right_crtc_rect.w; 3652 crtc_h = cstate->right_crtc_rect.h; 3653 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 3654 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 3655 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3656 } 3657 3658 act_info = (src_h - 1) << 16; 3659 act_info |= (src_w - 1) & 0xffff; 3660 3661 dsp_info = (crtc_h - 1) << 16; 3662 dsp_info |= (crtc_w - 1) & 0xffff; 3663 3664 dsp_stx = crtc_x; 3665 dsp_sty = crtc_y; 3666 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 3667 3668 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 3669 y_mirror = 1; 3670 else 3671 y_mirror = 0; 3672 3673 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 3674 3675 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528) 3676 vop2_axi_config(vop2, win); 3677 3678 if (y_mirror) 3679 printf("WARN: y mirror is unsupported by cluster window\n"); 3680 3681 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 3682 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 3683 false); 3684 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 3685 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 3686 cstate->dma_addr + splice_yrgb_offset); 3687 3688 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 3689 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 3690 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 3691 3692 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 3693 3694 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 3695 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 3696 CLUSTER_RGB2YUV_EN_SHIFT, 3697 is_yuv_output(conn_state->bus_format), false); 3698 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 3699 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 3700 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 3701 3702 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 3703 } 3704 3705 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 3706 { 3707 struct crtc_state *cstate = &state->crtc_state; 3708 struct connector_state *conn_state = &state->conn_state; 3709 struct drm_display_mode *mode = &conn_state->mode; 3710 struct vop2 *vop2 = cstate->private; 3711 int src_w = cstate->src_rect.w; 3712 int src_h = cstate->src_rect.h; 3713 int crtc_x = cstate->crtc_rect.x; 3714 int crtc_y = cstate->crtc_rect.y; 3715 int crtc_w = cstate->crtc_rect.w; 3716 int crtc_h = cstate->crtc_rect.h; 3717 int xvir = cstate->xvir; 3718 int y_mirror = 0; 3719 int csc_mode; 3720 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 3721 /* offset of the right window in splice mode */ 3722 u32 splice_pixel_offset = 0; 3723 u32 splice_yrgb_offset = 0; 3724 u32 win_offset = win->reg_offset; 3725 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3726 3727 if (win->splice_mode_right) { 3728 src_w = cstate->right_src_rect.w; 3729 src_h = cstate->right_src_rect.h; 3730 crtc_x = cstate->right_crtc_rect.x; 3731 crtc_y = cstate->right_crtc_rect.y; 3732 crtc_w = cstate->right_crtc_rect.w; 3733 crtc_h = cstate->right_crtc_rect.h; 3734 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 3735 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 3736 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3737 } 3738 3739 /* 3740 * This is workaround solution for IC design: 3741 * esmart can't support scale down when actual_w % 16 == 1. 3742 */ 3743 if (src_w > crtc_w && (src_w & 0xf) == 1) { 3744 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 3745 src_w -= 1; 3746 } 3747 3748 act_info = (src_h - 1) << 16; 3749 act_info |= (src_w - 1) & 0xffff; 3750 3751 dsp_info = (crtc_h - 1) << 16; 3752 dsp_info |= (crtc_w - 1) & 0xffff; 3753 3754 dsp_stx = crtc_x; 3755 dsp_sty = crtc_y; 3756 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 3757 3758 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 3759 y_mirror = 1; 3760 else 3761 y_mirror = 0; 3762 3763 if (is_vop3(vop2)) 3764 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK, 3765 ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false); 3766 3767 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 3768 3769 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528) 3770 vop2_axi_config(vop2, win); 3771 3772 if (y_mirror) 3773 cstate->dma_addr += (src_h - 1) * xvir * 4; 3774 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 3775 YMIRROR_EN_SHIFT, y_mirror, false); 3776 3777 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3778 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 3779 false); 3780 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 3781 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 3782 cstate->dma_addr + splice_yrgb_offset); 3783 3784 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 3785 act_info); 3786 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 3787 dsp_info); 3788 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 3789 3790 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 3791 WIN_EN_SHIFT, 1, false); 3792 3793 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 3794 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 3795 RGB2YUV_EN_SHIFT, 3796 is_yuv_output(conn_state->bus_format), false); 3797 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 3798 CSC_MODE_SHIFT, csc_mode, false); 3799 3800 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 3801 } 3802 3803 static void vop2_calc_display_rect_for_splice(struct display_state *state) 3804 { 3805 struct crtc_state *cstate = &state->crtc_state; 3806 struct connector_state *conn_state = &state->conn_state; 3807 struct drm_display_mode *mode = &conn_state->mode; 3808 struct display_rect *src_rect = &cstate->src_rect; 3809 struct display_rect *dst_rect = &cstate->crtc_rect; 3810 struct display_rect left_src, left_dst, right_src, right_dst; 3811 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 3812 int left_src_w, left_dst_w, right_dst_w; 3813 3814 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 3815 if (left_dst_w < 0) 3816 left_dst_w = 0; 3817 right_dst_w = dst_rect->w - left_dst_w; 3818 3819 if (!right_dst_w) 3820 left_src_w = src_rect->w; 3821 else 3822 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 3823 3824 left_src.x = src_rect->x; 3825 left_src.w = left_src_w; 3826 left_dst.x = dst_rect->x; 3827 left_dst.w = left_dst_w; 3828 right_src.x = left_src.x + left_src.w; 3829 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 3830 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 3831 right_dst.w = right_dst_w; 3832 3833 left_src.y = src_rect->y; 3834 left_src.h = src_rect->h; 3835 left_dst.y = dst_rect->y; 3836 left_dst.h = dst_rect->h; 3837 right_src.y = src_rect->y; 3838 right_src.h = src_rect->h; 3839 right_dst.y = dst_rect->y; 3840 right_dst.h = dst_rect->h; 3841 3842 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 3843 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 3844 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 3845 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 3846 } 3847 3848 static int rockchip_vop2_set_plane(struct display_state *state) 3849 { 3850 struct crtc_state *cstate = &state->crtc_state; 3851 struct vop2 *vop2 = cstate->private; 3852 struct vop2_win_data *win_data; 3853 struct vop2_win_data *splice_win_data; 3854 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 3855 char plane_name[10] = {0}; 3856 3857 if (cstate->crtc_rect.w > cstate->max_output.width) { 3858 printf("ERROR: output w[%d] exceeded max width[%d]\n", 3859 cstate->crtc_rect.w, cstate->max_output.width); 3860 return -EINVAL; 3861 } 3862 3863 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 3864 if (!win_data) { 3865 printf("invalid win id %d\n", primary_plane_id); 3866 return -ENODEV; 3867 } 3868 3869 /* ignore some plane register according vop3 esmart lb mode */ 3870 if (vop3_ignore_plane(vop2, win_data)) 3871 return -EACCES; 3872 3873 if (vop2->version == VOP_VERSION_RK3588) { 3874 if (vop2_power_domain_on(vop2, win_data->pd_id)) 3875 printf("open vp%d plane pd fail\n", cstate->crtc_id); 3876 } 3877 3878 if (cstate->splice_mode) { 3879 if (win_data->splice_win_id) { 3880 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 3881 splice_win_data->splice_mode_right = true; 3882 3883 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 3884 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 3885 3886 vop2_calc_display_rect_for_splice(state); 3887 if (win_data->type == CLUSTER_LAYER) 3888 vop2_set_cluster_win(state, splice_win_data); 3889 else 3890 vop2_set_smart_win(state, splice_win_data); 3891 } else { 3892 printf("ERROR: splice mode is unsupported by plane %s\n", 3893 get_plane_name(primary_plane_id, plane_name)); 3894 return -EINVAL; 3895 } 3896 } 3897 3898 if (win_data->type == CLUSTER_LAYER) 3899 vop2_set_cluster_win(state, win_data); 3900 else 3901 vop2_set_smart_win(state, win_data); 3902 3903 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 3904 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 3905 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 3906 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 3907 cstate->dma_addr); 3908 3909 return 0; 3910 } 3911 3912 static int rockchip_vop2_prepare(struct display_state *state) 3913 { 3914 return 0; 3915 } 3916 3917 static void vop2_dsc_cfg_done(struct display_state *state) 3918 { 3919 struct connector_state *conn_state = &state->conn_state; 3920 struct crtc_state *cstate = &state->crtc_state; 3921 struct vop2 *vop2 = cstate->private; 3922 u8 dsc_id = cstate->dsc_id; 3923 u32 ctrl_regs_offset = (dsc_id * 0x30); 3924 3925 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3926 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 3927 DSC_CFG_DONE_SHIFT, 1, false); 3928 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 3929 DSC_CFG_DONE_SHIFT, 1, false); 3930 } else { 3931 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 3932 DSC_CFG_DONE_SHIFT, 1, false); 3933 } 3934 } 3935 3936 static int rockchip_vop2_enable(struct display_state *state) 3937 { 3938 struct crtc_state *cstate = &state->crtc_state; 3939 struct vop2 *vop2 = cstate->private; 3940 u32 vp_offset = (cstate->crtc_id * 0x100); 3941 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3942 3943 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3944 STANDBY_EN_SHIFT, 0, false); 3945 3946 if (cstate->splice_mode) 3947 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3948 3949 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 3950 3951 if (cstate->dsc_enable) 3952 vop2_dsc_cfg_done(state); 3953 3954 return 0; 3955 } 3956 3957 static int rockchip_vop2_disable(struct display_state *state) 3958 { 3959 struct crtc_state *cstate = &state->crtc_state; 3960 struct vop2 *vop2 = cstate->private; 3961 u32 vp_offset = (cstate->crtc_id * 0x100); 3962 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3963 3964 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3965 STANDBY_EN_SHIFT, 1, false); 3966 3967 if (cstate->splice_mode) 3968 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3969 3970 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 3971 3972 return 0; 3973 } 3974 3975 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 3976 { 3977 struct crtc_state *cstate = &state->crtc_state; 3978 struct vop2 *vop2 = cstate->private; 3979 int i = 0; 3980 int correct_cursor_plane = -1; 3981 int plane_type = -1; 3982 3983 if (cursor_plane < 0) 3984 return -1; 3985 3986 if (plane_mask & (1 << cursor_plane)) 3987 return cursor_plane; 3988 3989 /* Get current cursor plane type */ 3990 for (i = 0; i < vop2->data->nr_layers; i++) { 3991 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 3992 plane_type = vop2->data->plane_table[i].plane_type; 3993 break; 3994 } 3995 } 3996 3997 /* Get the other same plane type plane id */ 3998 for (i = 0; i < vop2->data->nr_layers; i++) { 3999 if (vop2->data->plane_table[i].plane_type == plane_type && 4000 vop2->data->plane_table[i].plane_id != cursor_plane) { 4001 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 4002 break; 4003 } 4004 } 4005 4006 /* To check whether the new correct_cursor_plane is attach to current vp */ 4007 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 4008 printf("error: faild to find correct plane as cursor plane\n"); 4009 return -1; 4010 } 4011 4012 printf("vp%d adjust cursor plane from %d to %d\n", 4013 cstate->crtc_id, cursor_plane, correct_cursor_plane); 4014 4015 return correct_cursor_plane; 4016 } 4017 4018 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 4019 { 4020 struct crtc_state *cstate = &state->crtc_state; 4021 struct vop2 *vop2 = cstate->private; 4022 ofnode vp_node; 4023 struct device_node *port_parent_node = cstate->ports_node; 4024 static bool vop_fix_dts; 4025 const char *path; 4026 u32 plane_mask = 0; 4027 int vp_id = 0; 4028 int cursor_plane_id = -1; 4029 4030 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 4031 return 0; 4032 4033 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 4034 path = vp_node.np->full_name; 4035 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 4036 4037 if (cstate->crtc->assign_plane) 4038 continue; 4039 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 4040 cstate->crtc->vps[vp_id].cursor_plane); 4041 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 4042 vp_id, plane_mask, 4043 vop2->vp_plane_mask[vp_id].primary_plane_id, 4044 cursor_plane_id); 4045 4046 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 4047 plane_mask, 1); 4048 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 4049 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 4050 if (cursor_plane_id >= 0) 4051 do_fixup_by_path_u32(blob, path, "cursor-win-id", 4052 cursor_plane_id, 1); 4053 vp_id++; 4054 } 4055 4056 vop_fix_dts = true; 4057 4058 return 0; 4059 } 4060 4061 static int rockchip_vop2_check(struct display_state *state) 4062 { 4063 struct crtc_state *cstate = &state->crtc_state; 4064 struct rockchip_crtc *crtc = cstate->crtc; 4065 4066 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 4067 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 4068 return -ENOTSUPP; 4069 } 4070 4071 if (cstate->splice_mode) { 4072 crtc->splice_mode = true; 4073 crtc->splice_crtc_id = cstate->splice_crtc_id; 4074 } 4075 4076 return 0; 4077 } 4078 4079 static int rockchip_vop2_mode_valid(struct display_state *state) 4080 { 4081 struct connector_state *conn_state = &state->conn_state; 4082 struct crtc_state *cstate = &state->crtc_state; 4083 struct drm_display_mode *mode = &conn_state->mode; 4084 struct videomode vm; 4085 4086 drm_display_mode_to_videomode(mode, &vm); 4087 4088 if (vm.hactive < 32 || vm.vactive < 32 || 4089 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 4090 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 4091 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 4092 return -EINVAL; 4093 } 4094 4095 return 0; 4096 } 4097 4098 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 4099 4100 static int rockchip_vop2_plane_check(struct display_state *state) 4101 { 4102 struct crtc_state *cstate = &state->crtc_state; 4103 struct vop2 *vop2 = cstate->private; 4104 struct display_rect *src = &cstate->src_rect; 4105 struct display_rect *dst = &cstate->crtc_rect; 4106 struct vop2_win_data *win_data; 4107 int min_scale, max_scale; 4108 int hscale, vscale; 4109 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4110 4111 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4112 if (!win_data) { 4113 printf("ERROR: invalid win id %d\n", primary_plane_id); 4114 return -ENODEV; 4115 } 4116 4117 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 4118 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 4119 4120 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 4121 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 4122 if (hscale < 0 || vscale < 0) { 4123 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 4124 return -ERANGE; 4125 } 4126 4127 return 0; 4128 } 4129 4130 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4131 ROCKCHIP_VOP2_ESMART0, 4132 ROCKCHIP_VOP2_ESMART1, 4133 ROCKCHIP_VOP2_ESMART2, 4134 ROCKCHIP_VOP2_ESMART3, 4135 }; 4136 4137 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4138 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4139 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4140 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4141 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4142 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4143 }; 4144 4145 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4146 { /* one display policy for hdmi */ 4147 {/* main display */ 4148 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4149 .attached_layers_nr = 4, 4150 .attached_layers = { 4151 ROCKCHIP_VOP2_CLUSTER0, 4152 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 4153 }, 4154 }, 4155 {/* second display */}, 4156 {/* third display */}, 4157 {/* fourth display */}, 4158 }, 4159 4160 { /* two display policy */ 4161 {/* main display */ 4162 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4163 .attached_layers_nr = 3, 4164 .attached_layers = { 4165 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4166 }, 4167 }, 4168 4169 {/* second display */ 4170 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4171 .attached_layers_nr = 2, 4172 .attached_layers = { 4173 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4174 }, 4175 }, 4176 {/* third display */}, 4177 {/* fourth display */}, 4178 }, 4179 4180 { /* one display policy for cvbs */ 4181 {/* main display */ 4182 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4183 .attached_layers_nr = 2, 4184 .attached_layers = { 4185 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4186 }, 4187 }, 4188 {/* second display */}, 4189 {/* third display */}, 4190 {/* fourth display */}, 4191 }, 4192 4193 {/* reserved */}, 4194 }; 4195 4196 static struct vop2_win_data rk3528_win_data[5] = { 4197 { 4198 .name = "Esmart0", 4199 .phys_id = ROCKCHIP_VOP2_ESMART0, 4200 .type = ESMART_LAYER, 4201 .win_sel_port_offset = 8, 4202 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 4203 .reg_offset = 0, 4204 .axi_id = 0, 4205 .axi_yrgb_id = 0x06, 4206 .axi_uv_id = 0x07, 4207 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4208 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4209 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4210 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4211 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4212 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4213 .max_upscale_factor = 8, 4214 .max_downscale_factor = 8, 4215 }, 4216 4217 { 4218 .name = "Esmart1", 4219 .phys_id = ROCKCHIP_VOP2_ESMART1, 4220 .type = ESMART_LAYER, 4221 .win_sel_port_offset = 10, 4222 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 4223 .reg_offset = 0x200, 4224 .axi_id = 0, 4225 .axi_yrgb_id = 0x08, 4226 .axi_uv_id = 0x09, 4227 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4228 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4229 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4230 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4231 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4232 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4233 .max_upscale_factor = 8, 4234 .max_downscale_factor = 8, 4235 }, 4236 4237 { 4238 .name = "Esmart2", 4239 .phys_id = ROCKCHIP_VOP2_ESMART2, 4240 .type = ESMART_LAYER, 4241 .win_sel_port_offset = 12, 4242 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 4243 .reg_offset = 0x400, 4244 .axi_id = 0, 4245 .axi_yrgb_id = 0x0a, 4246 .axi_uv_id = 0x0b, 4247 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4248 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4249 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4250 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4251 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4252 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4253 .max_upscale_factor = 8, 4254 .max_downscale_factor = 8, 4255 }, 4256 4257 { 4258 .name = "Esmart3", 4259 .phys_id = ROCKCHIP_VOP2_ESMART3, 4260 .type = ESMART_LAYER, 4261 .win_sel_port_offset = 14, 4262 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 4263 .reg_offset = 0x600, 4264 .axi_id = 0, 4265 .axi_yrgb_id = 0x0c, 4266 .axi_uv_id = 0x0d, 4267 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4268 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4269 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4270 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4271 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4272 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4273 .max_upscale_factor = 8, 4274 .max_downscale_factor = 8, 4275 }, 4276 4277 { 4278 .name = "Cluster0", 4279 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4280 .type = CLUSTER_LAYER, 4281 .win_sel_port_offset = 0, 4282 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 4283 .reg_offset = 0, 4284 .axi_id = 0, 4285 .axi_yrgb_id = 0x02, 4286 .axi_uv_id = 0x03, 4287 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4288 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4289 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4290 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4291 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4292 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4293 .max_upscale_factor = 8, 4294 .max_downscale_factor = 8, 4295 }, 4296 }; 4297 4298 static struct vop2_vp_data rk3528_vp_data[2] = { 4299 { 4300 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4301 .pre_scan_max_dly = 43, 4302 .max_output = {4096, 4096}, 4303 }, 4304 { 4305 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4306 .pre_scan_max_dly = 37, 4307 .max_output = {1920, 1080}, 4308 }, 4309 }; 4310 4311 const struct vop2_data rk3528_vop = { 4312 .version = VOP_VERSION_RK3528, 4313 .nr_vps = 2, 4314 .vp_data = rk3528_vp_data, 4315 .win_data = rk3528_win_data, 4316 .plane_mask = rk3528_vp_plane_mask[0], 4317 .plane_table = rk3528_plane_table, 4318 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 4319 .nr_layers = 5, 4320 .nr_mixers = 3, 4321 .nr_gammas = 2, 4322 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 4323 }; 4324 4325 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4326 ROCKCHIP_VOP2_SMART0, 4327 ROCKCHIP_VOP2_SMART1, 4328 ROCKCHIP_VOP2_ESMART0, 4329 ROCKCHIP_VOP2_ESMART1, 4330 }; 4331 4332 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4333 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4334 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 4335 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4336 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4337 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4338 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4339 }; 4340 4341 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4342 { /* one display policy */ 4343 {/* main display */ 4344 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4345 .attached_layers_nr = 6, 4346 .attached_layers = { 4347 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 4348 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4349 }, 4350 }, 4351 {/* second display */}, 4352 {/* third display */}, 4353 {/* fourth display */}, 4354 }, 4355 4356 { /* two display policy */ 4357 {/* main display */ 4358 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4359 .attached_layers_nr = 3, 4360 .attached_layers = { 4361 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 4362 }, 4363 }, 4364 4365 {/* second display */ 4366 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 4367 .attached_layers_nr = 3, 4368 .attached_layers = { 4369 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 4370 }, 4371 }, 4372 {/* third display */}, 4373 {/* fourth display */}, 4374 }, 4375 4376 { /* three display policy */ 4377 {/* main display */ 4378 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 4379 .attached_layers_nr = 3, 4380 .attached_layers = { 4381 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 4382 }, 4383 }, 4384 4385 {/* second display */ 4386 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 4387 .attached_layers_nr = 2, 4388 .attached_layers = { 4389 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 4390 }, 4391 }, 4392 4393 {/* third display */ 4394 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 4395 .attached_layers_nr = 1, 4396 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 4397 }, 4398 4399 {/* fourth display */}, 4400 }, 4401 4402 {/* reserved for four display policy */}, 4403 }; 4404 4405 static struct vop2_win_data rk3568_win_data[6] = { 4406 { 4407 .name = "Cluster0", 4408 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4409 .type = CLUSTER_LAYER, 4410 .win_sel_port_offset = 0, 4411 .layer_sel_win_id = { 0, 0, 0, 0xff }, 4412 .reg_offset = 0, 4413 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4414 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4415 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4416 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4417 .max_upscale_factor = 4, 4418 .max_downscale_factor = 4, 4419 }, 4420 4421 { 4422 .name = "Cluster1", 4423 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 4424 .type = CLUSTER_LAYER, 4425 .win_sel_port_offset = 1, 4426 .layer_sel_win_id = { 1, 1, 1, 0xff }, 4427 .reg_offset = 0x200, 4428 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4429 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4430 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4431 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4432 .max_upscale_factor = 4, 4433 .max_downscale_factor = 4, 4434 }, 4435 4436 { 4437 .name = "Esmart0", 4438 .phys_id = ROCKCHIP_VOP2_ESMART0, 4439 .type = ESMART_LAYER, 4440 .win_sel_port_offset = 4, 4441 .layer_sel_win_id = { 2, 2, 2, 0xff }, 4442 .reg_offset = 0, 4443 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4444 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4445 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4446 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4447 .max_upscale_factor = 8, 4448 .max_downscale_factor = 8, 4449 }, 4450 4451 { 4452 .name = "Esmart1", 4453 .phys_id = ROCKCHIP_VOP2_ESMART1, 4454 .type = ESMART_LAYER, 4455 .win_sel_port_offset = 5, 4456 .layer_sel_win_id = { 6, 6, 6, 0xff }, 4457 .reg_offset = 0x200, 4458 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4459 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4460 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4461 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4462 .max_upscale_factor = 8, 4463 .max_downscale_factor = 8, 4464 }, 4465 4466 { 4467 .name = "Smart0", 4468 .phys_id = ROCKCHIP_VOP2_SMART0, 4469 .type = SMART_LAYER, 4470 .win_sel_port_offset = 6, 4471 .layer_sel_win_id = { 3, 3, 3, 0xff }, 4472 .reg_offset = 0x400, 4473 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4474 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4475 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4476 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4477 .max_upscale_factor = 8, 4478 .max_downscale_factor = 8, 4479 }, 4480 4481 { 4482 .name = "Smart1", 4483 .phys_id = ROCKCHIP_VOP2_SMART1, 4484 .type = SMART_LAYER, 4485 .win_sel_port_offset = 7, 4486 .layer_sel_win_id = { 7, 7, 7, 0xff }, 4487 .reg_offset = 0x600, 4488 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4489 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4490 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4491 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4492 .max_upscale_factor = 8, 4493 .max_downscale_factor = 8, 4494 }, 4495 }; 4496 4497 static struct vop2_vp_data rk3568_vp_data[3] = { 4498 { 4499 .feature = VOP_FEATURE_OUTPUT_10BIT, 4500 .pre_scan_max_dly = 42, 4501 .max_output = {4096, 2304}, 4502 }, 4503 { 4504 .feature = 0, 4505 .pre_scan_max_dly = 40, 4506 .max_output = {2048, 1536}, 4507 }, 4508 { 4509 .feature = 0, 4510 .pre_scan_max_dly = 40, 4511 .max_output = {1920, 1080}, 4512 }, 4513 }; 4514 4515 const struct vop2_data rk3568_vop = { 4516 .version = VOP_VERSION_RK3568, 4517 .nr_vps = 3, 4518 .vp_data = rk3568_vp_data, 4519 .win_data = rk3568_win_data, 4520 .plane_mask = rk356x_vp_plane_mask[0], 4521 .plane_table = rk356x_plane_table, 4522 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 4523 .nr_layers = 6, 4524 .nr_mixers = 5, 4525 .nr_gammas = 1, 4526 }; 4527 4528 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4529 ROCKCHIP_VOP2_ESMART0, 4530 ROCKCHIP_VOP2_ESMART1, 4531 ROCKCHIP_VOP2_ESMART2, 4532 ROCKCHIP_VOP2_ESMART3, 4533 ROCKCHIP_VOP2_CLUSTER0, 4534 ROCKCHIP_VOP2_CLUSTER1, 4535 ROCKCHIP_VOP2_CLUSTER2, 4536 ROCKCHIP_VOP2_CLUSTER3, 4537 }; 4538 4539 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4540 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4541 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 4542 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 4543 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 4544 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4545 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4546 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4547 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4548 }; 4549 4550 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4551 { /* one display policy */ 4552 {/* main display */ 4553 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 4554 .attached_layers_nr = 8, 4555 .attached_layers = { 4556 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 4557 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 4558 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 4559 }, 4560 }, 4561 {/* second display */}, 4562 {/* third display */}, 4563 {/* fourth display */}, 4564 }, 4565 4566 { /* two display policy */ 4567 {/* main display */ 4568 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 4569 .attached_layers_nr = 4, 4570 .attached_layers = { 4571 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 4572 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 4573 }, 4574 }, 4575 4576 {/* second display */ 4577 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 4578 .attached_layers_nr = 4, 4579 .attached_layers = { 4580 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 4581 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 4582 }, 4583 }, 4584 {/* third display */}, 4585 {/* fourth display */}, 4586 }, 4587 4588 { /* three display policy */ 4589 {/* main display */ 4590 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 4591 .attached_layers_nr = 3, 4592 .attached_layers = { 4593 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 4594 }, 4595 }, 4596 4597 {/* second display */ 4598 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 4599 .attached_layers_nr = 3, 4600 .attached_layers = { 4601 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 4602 }, 4603 }, 4604 4605 {/* third display */ 4606 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 4607 .attached_layers_nr = 2, 4608 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 4609 }, 4610 4611 {/* fourth display */}, 4612 }, 4613 4614 { /* four display policy */ 4615 {/* main display */ 4616 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 4617 .attached_layers_nr = 2, 4618 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 4619 }, 4620 4621 {/* second display */ 4622 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER1, 4623 .attached_layers_nr = 2, 4624 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 4625 }, 4626 4627 {/* third display */ 4628 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 4629 .attached_layers_nr = 2, 4630 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 4631 }, 4632 4633 {/* fourth display */ 4634 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER3, 4635 .attached_layers_nr = 2, 4636 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 4637 }, 4638 }, 4639 4640 }; 4641 4642 static struct vop2_win_data rk3588_win_data[8] = { 4643 { 4644 .name = "Cluster0", 4645 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4646 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 4647 .type = CLUSTER_LAYER, 4648 .win_sel_port_offset = 0, 4649 .layer_sel_win_id = { 0, 0, 0, 0 }, 4650 .reg_offset = 0, 4651 .axi_id = 0, 4652 .axi_yrgb_id = 2, 4653 .axi_uv_id = 3, 4654 .pd_id = VOP2_PD_CLUSTER0, 4655 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4656 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4657 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4658 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4659 .max_upscale_factor = 4, 4660 .max_downscale_factor = 4, 4661 }, 4662 4663 { 4664 .name = "Cluster1", 4665 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 4666 .type = CLUSTER_LAYER, 4667 .win_sel_port_offset = 1, 4668 .layer_sel_win_id = { 1, 1, 1, 1 }, 4669 .reg_offset = 0x200, 4670 .axi_id = 0, 4671 .axi_yrgb_id = 6, 4672 .axi_uv_id = 7, 4673 .pd_id = VOP2_PD_CLUSTER1, 4674 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4675 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4676 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4677 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4678 .max_upscale_factor = 4, 4679 .max_downscale_factor = 4, 4680 }, 4681 4682 { 4683 .name = "Cluster2", 4684 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 4685 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 4686 .type = CLUSTER_LAYER, 4687 .win_sel_port_offset = 2, 4688 .layer_sel_win_id = { 4, 4, 4, 4 }, 4689 .reg_offset = 0x400, 4690 .axi_id = 1, 4691 .axi_yrgb_id = 2, 4692 .axi_uv_id = 3, 4693 .pd_id = VOP2_PD_CLUSTER2, 4694 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4695 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4696 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4697 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4698 .max_upscale_factor = 4, 4699 .max_downscale_factor = 4, 4700 }, 4701 4702 { 4703 .name = "Cluster3", 4704 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 4705 .type = CLUSTER_LAYER, 4706 .win_sel_port_offset = 3, 4707 .layer_sel_win_id = { 5, 5, 5, 5 }, 4708 .reg_offset = 0x600, 4709 .axi_id = 1, 4710 .axi_yrgb_id = 6, 4711 .axi_uv_id = 7, 4712 .pd_id = VOP2_PD_CLUSTER3, 4713 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4714 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4715 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4716 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4717 .max_upscale_factor = 4, 4718 .max_downscale_factor = 4, 4719 }, 4720 4721 { 4722 .name = "Esmart0", 4723 .phys_id = ROCKCHIP_VOP2_ESMART0, 4724 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 4725 .type = ESMART_LAYER, 4726 .win_sel_port_offset = 4, 4727 .layer_sel_win_id = { 2, 2, 2, 2 }, 4728 .reg_offset = 0, 4729 .axi_id = 0, 4730 .axi_yrgb_id = 0x0a, 4731 .axi_uv_id = 0x0b, 4732 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4733 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4734 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4735 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4736 .max_upscale_factor = 8, 4737 .max_downscale_factor = 8, 4738 }, 4739 4740 { 4741 .name = "Esmart1", 4742 .phys_id = ROCKCHIP_VOP2_ESMART1, 4743 .type = ESMART_LAYER, 4744 .win_sel_port_offset = 5, 4745 .layer_sel_win_id = { 3, 3, 3, 3 }, 4746 .reg_offset = 0x200, 4747 .axi_id = 0, 4748 .axi_yrgb_id = 0x0c, 4749 .axi_uv_id = 0x0d, 4750 .pd_id = VOP2_PD_ESMART, 4751 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4752 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4753 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4754 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4755 .max_upscale_factor = 8, 4756 .max_downscale_factor = 8, 4757 }, 4758 4759 { 4760 .name = "Esmart2", 4761 .phys_id = ROCKCHIP_VOP2_ESMART2, 4762 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 4763 .type = ESMART_LAYER, 4764 .win_sel_port_offset = 6, 4765 .layer_sel_win_id = { 6, 6, 6, 6 }, 4766 .reg_offset = 0x400, 4767 .axi_id = 1, 4768 .axi_yrgb_id = 0x0a, 4769 .axi_uv_id = 0x0b, 4770 .pd_id = VOP2_PD_ESMART, 4771 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4772 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4773 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4774 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4775 .max_upscale_factor = 8, 4776 .max_downscale_factor = 8, 4777 }, 4778 4779 { 4780 .name = "Esmart3", 4781 .phys_id = ROCKCHIP_VOP2_ESMART3, 4782 .type = ESMART_LAYER, 4783 .win_sel_port_offset = 7, 4784 .layer_sel_win_id = { 7, 7, 7, 7 }, 4785 .reg_offset = 0x600, 4786 .axi_id = 1, 4787 .axi_yrgb_id = 0x0c, 4788 .axi_uv_id = 0x0d, 4789 .pd_id = VOP2_PD_ESMART, 4790 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4791 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4792 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4793 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4794 .max_upscale_factor = 8, 4795 .max_downscale_factor = 8, 4796 }, 4797 }; 4798 4799 static struct dsc_error_info dsc_ecw[] = { 4800 {0x00000000, "no error detected by DSC encoder"}, 4801 {0x0030ffff, "bits per component error"}, 4802 {0x0040ffff, "multiple mode error"}, 4803 {0x0050ffff, "line buffer depth error"}, 4804 {0x0060ffff, "minor version error"}, 4805 {0x0070ffff, "picture height error"}, 4806 {0x0080ffff, "picture width error"}, 4807 {0x0090ffff, "number of slices error"}, 4808 {0x00c0ffff, "slice height Error "}, 4809 {0x00d0ffff, "slice width error"}, 4810 {0x00e0ffff, "second line BPG offset error"}, 4811 {0x00f0ffff, "non second line BPG offset error"}, 4812 {0x0100ffff, "PPS ID error"}, 4813 {0x0110ffff, "bits per pixel (BPP) Error"}, 4814 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 4815 4816 {0x01510001, "slice 0 RC buffer model overflow error"}, 4817 {0x01510002, "slice 1 RC buffer model overflow error"}, 4818 {0x01510004, "slice 2 RC buffer model overflow error"}, 4819 {0x01510008, "slice 3 RC buffer model overflow error"}, 4820 {0x01510010, "slice 4 RC buffer model overflow error"}, 4821 {0x01510020, "slice 5 RC buffer model overflow error"}, 4822 {0x01510040, "slice 6 RC buffer model overflow error"}, 4823 {0x01510080, "slice 7 RC buffer model overflow error"}, 4824 4825 {0x01610001, "slice 0 RC buffer model underflow error"}, 4826 {0x01610002, "slice 1 RC buffer model underflow error"}, 4827 {0x01610004, "slice 2 RC buffer model underflow error"}, 4828 {0x01610008, "slice 3 RC buffer model underflow error"}, 4829 {0x01610010, "slice 4 RC buffer model underflow error"}, 4830 {0x01610020, "slice 5 RC buffer model underflow error"}, 4831 {0x01610040, "slice 6 RC buffer model underflow error"}, 4832 {0x01610080, "slice 7 RC buffer model underflow error"}, 4833 4834 {0xffffffff, "unsuccessful RESET cycle status"}, 4835 {0x00a0ffff, "ICH full error precision settings error"}, 4836 {0x0020ffff, "native mode"}, 4837 }; 4838 4839 static struct dsc_error_info dsc_buffer_flow[] = { 4840 {0x00000000, "rate buffer status"}, 4841 {0x00000001, "line buffer status"}, 4842 {0x00000002, "decoder model status"}, 4843 {0x00000003, "pixel buffer status"}, 4844 {0x00000004, "balance fifo buffer status"}, 4845 {0x00000005, "syntax element fifo status"}, 4846 }; 4847 4848 static struct vop2_dsc_data rk3588_dsc_data[] = { 4849 { 4850 .id = ROCKCHIP_VOP2_DSC_8K, 4851 .pd_id = VOP2_PD_DSC_8K, 4852 .max_slice_num = 8, 4853 .max_linebuf_depth = 11, 4854 .min_bits_per_pixel = 8, 4855 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 4856 .dsc_txp_clk_name = "dsc_8k_txp_clk", 4857 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 4858 .dsc_cds_clk_name = "dsc_8k_cds_clk", 4859 }, 4860 4861 { 4862 .id = ROCKCHIP_VOP2_DSC_4K, 4863 .pd_id = VOP2_PD_DSC_4K, 4864 .max_slice_num = 2, 4865 .max_linebuf_depth = 11, 4866 .min_bits_per_pixel = 8, 4867 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 4868 .dsc_txp_clk_name = "dsc_4k_txp_clk", 4869 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 4870 .dsc_cds_clk_name = "dsc_4k_cds_clk", 4871 }, 4872 }; 4873 4874 static struct vop2_vp_data rk3588_vp_data[4] = { 4875 { 4876 .splice_vp_id = 1, 4877 .feature = VOP_FEATURE_OUTPUT_10BIT, 4878 .pre_scan_max_dly = 54, 4879 .max_dclk = 600000, 4880 .max_output = {7680, 4320}, 4881 }, 4882 { 4883 .feature = VOP_FEATURE_OUTPUT_10BIT, 4884 .pre_scan_max_dly = 54, 4885 .max_dclk = 600000, 4886 .max_output = {4096, 2304}, 4887 }, 4888 { 4889 .feature = VOP_FEATURE_OUTPUT_10BIT, 4890 .pre_scan_max_dly = 52, 4891 .max_dclk = 600000, 4892 .max_output = {4096, 2304}, 4893 }, 4894 { 4895 .feature = 0, 4896 .pre_scan_max_dly = 52, 4897 .max_dclk = 200000, 4898 .max_output = {1920, 1080}, 4899 }, 4900 }; 4901 4902 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 4903 { 4904 .id = VOP2_PD_CLUSTER0, 4905 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 4906 }, 4907 { 4908 .id = VOP2_PD_CLUSTER1, 4909 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 4910 .parent_id = VOP2_PD_CLUSTER0, 4911 }, 4912 { 4913 .id = VOP2_PD_CLUSTER2, 4914 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 4915 .parent_id = VOP2_PD_CLUSTER0, 4916 }, 4917 { 4918 .id = VOP2_PD_CLUSTER3, 4919 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 4920 .parent_id = VOP2_PD_CLUSTER0, 4921 }, 4922 { 4923 .id = VOP2_PD_ESMART, 4924 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 4925 BIT(ROCKCHIP_VOP2_ESMART2) | 4926 BIT(ROCKCHIP_VOP2_ESMART3), 4927 }, 4928 { 4929 .id = VOP2_PD_DSC_8K, 4930 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 4931 }, 4932 { 4933 .id = VOP2_PD_DSC_4K, 4934 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 4935 }, 4936 }; 4937 4938 const struct vop2_data rk3588_vop = { 4939 .version = VOP_VERSION_RK3588, 4940 .nr_vps = 4, 4941 .vp_data = rk3588_vp_data, 4942 .win_data = rk3588_win_data, 4943 .plane_mask = rk3588_vp_plane_mask[0], 4944 .plane_table = rk3588_plane_table, 4945 .pd = rk3588_vop_pd_data, 4946 .dsc = rk3588_dsc_data, 4947 .dsc_error_ecw = dsc_ecw, 4948 .dsc_error_buffer_flow = dsc_buffer_flow, 4949 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 4950 .nr_layers = 8, 4951 .nr_mixers = 7, 4952 .nr_gammas = 4, 4953 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 4954 .nr_dscs = 2, 4955 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 4956 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 4957 }; 4958 4959 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 4960 .preinit = rockchip_vop2_preinit, 4961 .prepare = rockchip_vop2_prepare, 4962 .init = rockchip_vop2_init, 4963 .set_plane = rockchip_vop2_set_plane, 4964 .enable = rockchip_vop2_enable, 4965 .disable = rockchip_vop2_disable, 4966 .fixup_dts = rockchip_vop2_fixup_dts, 4967 .check = rockchip_vop2_check, 4968 .mode_valid = rockchip_vop2_mode_valid, 4969 .plane_check = rockchip_vop2_plane_check, 4970 }; 4971