1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <clk.h> 21 #include <asm/arch/clock.h> 22 #include <asm/gpio.h> 23 #include <linux/err.h> 24 #include <linux/ioport.h> 25 #include <dm/device.h> 26 #include <dm/read.h> 27 #include <dm/ofnode.h> 28 #include <fixp-arith.h> 29 #include <syscon.h> 30 #include <linux/iopoll.h> 31 #include <dm/uclass-internal.h> 32 #include <stdlib.h> 33 34 #include "rockchip_display.h" 35 #include "rockchip_crtc.h" 36 #include "rockchip_connector.h" 37 #include "rockchip_post_csc.h" 38 39 /* System registers definition */ 40 #define RK3568_REG_CFG_DONE 0x000 41 #define CFG_DONE_EN BIT(15) 42 43 #define RK3568_VERSION_INFO 0x004 44 #define EN_MASK 1 45 46 #define RK3568_AUTO_GATING_CTRL 0x008 47 48 #define RK3568_SYS_AXI_LUT_CTRL 0x024 49 #define LUT_DMA_EN_SHIFT 0 50 #define DSP_VS_T_SEL_SHIFT 16 51 52 #define RK3568_DSP_IF_EN 0x028 53 #define RGB_EN_SHIFT 0 54 #define RK3588_DP0_EN_SHIFT 0 55 #define RK3588_DP1_EN_SHIFT 1 56 #define RK3588_RGB_EN_SHIFT 8 57 #define HDMI0_EN_SHIFT 1 58 #define EDP0_EN_SHIFT 3 59 #define RK3588_EDP0_EN_SHIFT 2 60 #define RK3588_HDMI0_EN_SHIFT 3 61 #define MIPI0_EN_SHIFT 4 62 #define RK3588_EDP1_EN_SHIFT 4 63 #define RK3588_HDMI1_EN_SHIFT 5 64 #define RK3588_MIPI0_EN_SHIFT 6 65 #define MIPI1_EN_SHIFT 20 66 #define RK3588_MIPI1_EN_SHIFT 7 67 #define LVDS0_EN_SHIFT 5 68 #define LVDS1_EN_SHIFT 24 69 #define BT1120_EN_SHIFT 6 70 #define BT656_EN_SHIFT 7 71 #define IF_MUX_MASK 3 72 #define RGB_MUX_SHIFT 8 73 #define HDMI0_MUX_SHIFT 10 74 #define RK3588_DP0_MUX_SHIFT 12 75 #define RK3588_DP1_MUX_SHIFT 14 76 #define EDP0_MUX_SHIFT 14 77 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 78 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 79 #define MIPI0_MUX_SHIFT 16 80 #define RK3588_MIPI0_MUX_SHIFT 20 81 #define MIPI1_MUX_SHIFT 21 82 #define LVDS0_MUX_SHIFT 18 83 #define LVDS1_MUX_SHIFT 25 84 85 #define RK3568_DSP_IF_CTRL 0x02c 86 #define LVDS_DUAL_EN_SHIFT 0 87 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 88 #define LVDS_DUAL_SWAP_EN_SHIFT 2 89 #define BT656_UV_SWAP 4 90 #define BT656_YC_SWAP 5 91 #define BT656_DCLK_POL 6 92 #define RK3588_HDMI_DUAL_EN_SHIFT 8 93 #define RK3588_EDP_DUAL_EN_SHIFT 8 94 #define RK3588_DP_DUAL_EN_SHIFT 9 95 #define RK3568_MIPI_DUAL_EN_SHIFT 10 96 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 97 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 98 99 #define RK3568_DSP_IF_POL 0x030 100 #define IF_CTRL_REG_DONE_IMD_MASK 1 101 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 102 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 103 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 104 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 105 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 106 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 107 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 108 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 109 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 110 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 111 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 112 113 #define RK3562_MIPI_DCLK_POL_SHIFT 15 114 #define RK3562_MIPI_PIN_POL_SHIFT 12 115 #define RK3562_IF_PIN_POL_MASK 0x7 116 117 #define RK3588_DP0_PIN_POL_SHIFT 8 118 #define RK3588_DP1_PIN_POL_SHIFT 12 119 #define RK3588_IF_PIN_POL_MASK 0x7 120 121 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 122 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 123 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 124 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 125 #define MIPI0_PIXCLK_DIV_SHIFT 24 126 #define MIPI1_PIXCLK_DIV_SHIFT 26 127 128 #define RK3568_SYS_OTP_WIN_EN 0x50 129 #define OTP_WIN_EN_SHIFT 0 130 #define RK3568_SYS_LUT_PORT_SEL 0x58 131 #define GAMMA_PORT_SEL_MASK 0x3 132 #define GAMMA_PORT_SEL_SHIFT 0 133 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 134 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 135 #define PORT_MERGE_EN_SHIFT 16 136 #define ESMART_LB_MODE_SEL_MASK 0x3 137 #define ESMART_LB_MODE_SEL_SHIFT 26 138 139 #define RK3568_SYS_PD_CTRL 0x034 140 #define RK3568_VP0_LINE_FLAG 0x70 141 #define RK3568_VP1_LINE_FLAG 0x74 142 #define RK3568_VP2_LINE_FLAG 0x78 143 #define RK3568_SYS0_INT_EN 0x80 144 #define RK3568_SYS0_INT_CLR 0x84 145 #define RK3568_SYS0_INT_STATUS 0x88 146 #define RK3568_SYS1_INT_EN 0x90 147 #define RK3568_SYS1_INT_CLR 0x94 148 #define RK3568_SYS1_INT_STATUS 0x98 149 #define RK3568_VP0_INT_EN 0xA0 150 #define RK3568_VP0_INT_CLR 0xA4 151 #define RK3568_VP0_INT_STATUS 0xA8 152 #define RK3568_VP1_INT_EN 0xB0 153 #define RK3568_VP1_INT_CLR 0xB4 154 #define RK3568_VP1_INT_STATUS 0xB8 155 #define RK3568_VP2_INT_EN 0xC0 156 #define RK3568_VP2_INT_CLR 0xC4 157 #define RK3568_VP2_INT_STATUS 0xC8 158 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 159 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 160 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 161 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 162 #define RK3588_DSC_8K_PD_EN_SHIFT 5 163 #define RK3588_DSC_4K_PD_EN_SHIFT 6 164 #define RK3588_ESMART_PD_EN_SHIFT 7 165 166 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 167 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 168 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 169 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 170 171 #define RK3568_SYS_STATUS0 0x60 172 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 173 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 174 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 175 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 176 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 177 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 178 #define RK3588_ESMART_PD_STATUS_SHIFT 15 179 180 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 181 #define LINE_FLAG_NUM_MASK 0x1fff 182 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 183 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 184 185 /* DSC CTRL registers definition */ 186 #define RK3588_DSC_8K_SYS_CTRL 0x200 187 #define DSC_PORT_SEL_MASK 0x3 188 #define DSC_PORT_SEL_SHIFT 0 189 #define DSC_MAN_MODE_MASK 0x1 190 #define DSC_MAN_MODE_SHIFT 2 191 #define DSC_INTERFACE_MODE_MASK 0x3 192 #define DSC_INTERFACE_MODE_SHIFT 4 193 #define DSC_PIXEL_NUM_MASK 0x3 194 #define DSC_PIXEL_NUM_SHIFT 6 195 #define DSC_PXL_CLK_DIV_MASK 0x1 196 #define DSC_PXL_CLK_DIV_SHIFT 8 197 #define DSC_CDS_CLK_DIV_MASK 0x3 198 #define DSC_CDS_CLK_DIV_SHIFT 12 199 #define DSC_TXP_CLK_DIV_MASK 0x3 200 #define DSC_TXP_CLK_DIV_SHIFT 14 201 #define DSC_INIT_DLY_MODE_MASK 0x1 202 #define DSC_INIT_DLY_MODE_SHIFT 16 203 #define DSC_SCAN_EN_SHIFT 17 204 #define DSC_HALT_EN_SHIFT 18 205 206 #define RK3588_DSC_8K_RST 0x204 207 #define RST_DEASSERT_MASK 0x1 208 #define RST_DEASSERT_SHIFT 0 209 210 #define RK3588_DSC_8K_CFG_DONE 0x208 211 #define DSC_CFG_DONE_SHIFT 0 212 213 #define RK3588_DSC_8K_INIT_DLY 0x20C 214 #define DSC_INIT_DLY_NUM_MASK 0xffff 215 #define DSC_INIT_DLY_NUM_SHIFT 0 216 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 217 218 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 219 #define DSC_HTOTAL_PW_MASK 0xffffffff 220 #define DSC_HTOTAL_PW_SHIFT 0 221 222 #define RK3588_DSC_8K_HACT_ST_END 0x214 223 #define DSC_HACT_ST_END_MASK 0xffffffff 224 #define DSC_HACT_ST_END_SHIFT 0 225 226 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 227 #define DSC_VTOTAL_PW_MASK 0xffffffff 228 #define DSC_VTOTAL_PW_SHIFT 0 229 230 #define RK3588_DSC_8K_VACT_ST_END 0x21C 231 #define DSC_VACT_ST_END_MASK 0xffffffff 232 #define DSC_VACT_ST_END_SHIFT 0 233 234 #define RK3588_DSC_8K_STATUS 0x220 235 236 /* Overlay registers definition */ 237 #define RK3528_OVL_SYS 0x500 238 #define RK3528_OVL_SYS_PORT_SEL_IMD 0x504 239 #define RK3528_OVL_SYS_GATING_EN_IMD 0x508 240 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 241 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 242 #define ESMART_DLY_NUM_MASK 0xff 243 #define ESMART_DLY_NUM_SHIFT 0 244 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 245 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 246 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 247 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 248 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 249 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 250 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 251 252 #define RK3528_OVL_PORT0_CTRL 0x600 253 #define RK3568_OVL_CTRL 0x600 254 #define OVL_MODE_SEL_MASK 0x1 255 #define OVL_MODE_SEL_SHIFT 0 256 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 257 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 258 #define RK3568_OVL_LAYER_SEL 0x604 259 #define LAYER_SEL_MASK 0xf 260 261 #define RK3568_OVL_PORT_SEL 0x608 262 #define PORT_MUX_MASK 0xf 263 #define PORT_MUX_SHIFT 0 264 #define LAYER_SEL_PORT_MASK 0x3 265 #define LAYER_SEL_PORT_SHIFT 16 266 267 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 268 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 269 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 270 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 271 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 272 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 273 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 274 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 275 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 276 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 277 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 278 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 279 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 280 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 281 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 282 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 283 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 284 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 285 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 286 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 287 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 288 #define RK3528_HDR_DST_COLOR_CTRL 0x664 289 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 290 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 291 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 292 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 293 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 294 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 295 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 296 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 297 #define BG_MIX_CTRL_MASK 0xff 298 #define BG_MIX_CTRL_SHIFT 24 299 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 300 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 301 #define RK3568_CLUSTER_DLY_NUM 0x6F0 302 #define RK3568_SMART_DLY_NUM 0x6F8 303 304 #define RK3528_OVL_PORT1_CTRL 0x700 305 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 306 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 307 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 308 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 309 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 310 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 311 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 312 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 313 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 314 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 315 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 316 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 317 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 318 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 319 320 /* Video Port registers definition */ 321 #define RK3568_VP0_DSP_CTRL 0xC00 322 #define OUT_MODE_MASK 0xf 323 #define OUT_MODE_SHIFT 0 324 #define DATA_SWAP_MASK 0x1f 325 #define DATA_SWAP_SHIFT 8 326 #define DSP_BG_SWAP 0x1 327 #define DSP_RB_SWAP 0x2 328 #define DSP_RG_SWAP 0x4 329 #define DSP_DELTA_SWAP 0x8 330 #define CORE_DCLK_DIV_EN_SHIFT 4 331 #define P2I_EN_SHIFT 5 332 #define DSP_FILED_POL 6 333 #define INTERLACE_EN_SHIFT 7 334 #define DSP_X_MIR_EN_SHIFT 13 335 #define POST_DSP_OUT_R2Y_SHIFT 15 336 #define PRE_DITHER_DOWN_EN_SHIFT 16 337 #define DITHER_DOWN_EN_SHIFT 17 338 #define DITHER_DOWN_MODE_SHIFT 20 339 #define GAMMA_UPDATE_EN_SHIFT 22 340 #define DSP_LUT_EN_SHIFT 28 341 342 #define STANDBY_EN_SHIFT 31 343 344 #define RK3568_VP0_MIPI_CTRL 0xC04 345 #define DCLK_DIV2_SHIFT 4 346 #define DCLK_DIV2_MASK 0x3 347 #define MIPI_DUAL_EN_SHIFT 20 348 #define MIPI_DUAL_SWAP_EN_SHIFT 21 349 #define EDPI_TE_EN 28 350 #define EDPI_WMS_HOLD_EN 30 351 #define EDPI_WMS_FS 31 352 353 354 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 355 356 #define RK3568_VP0_DCLK_SEL 0xC0C 357 358 #define RK3568_VP0_3D_LUT_CTRL 0xC10 359 #define VP0_3D_LUT_EN_SHIFT 0 360 #define VP0_3D_LUT_UPDATE_SHIFT 2 361 362 #define RK3588_VP0_CLK_CTRL 0xC0C 363 #define DCLK_CORE_DIV_SHIFT 0 364 #define DCLK_OUT_DIV_SHIFT 2 365 366 #define RK3568_VP0_3D_LUT_MST 0xC20 367 368 #define RK3568_VP0_DSP_BG 0xC2C 369 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 370 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 371 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 372 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 373 #define RK3568_VP0_POST_SCL_CTRL 0xC40 374 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 375 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 376 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 377 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 378 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 379 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 380 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 381 382 #define RK3568_VP0_BCSH_CTRL 0xC60 383 #define BCSH_CTRL_Y2R_SHIFT 0 384 #define BCSH_CTRL_Y2R_MASK 0x1 385 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 386 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 387 #define BCSH_CTRL_R2Y_SHIFT 4 388 #define BCSH_CTRL_R2Y_MASK 0x1 389 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 390 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 391 392 #define RK3568_VP0_BCSH_BCS 0xC64 393 #define BCSH_BRIGHTNESS_SHIFT 0 394 #define BCSH_BRIGHTNESS_MASK 0xFF 395 #define BCSH_CONTRAST_SHIFT 8 396 #define BCSH_CONTRAST_MASK 0x1FF 397 #define BCSH_SATURATION_SHIFT 20 398 #define BCSH_SATURATION_MASK 0x3FF 399 #define BCSH_OUT_MODE_SHIFT 30 400 #define BCSH_OUT_MODE_MASK 0x3 401 402 #define RK3568_VP0_BCSH_H 0xC68 403 #define BCSH_SIN_HUE_SHIFT 0 404 #define BCSH_SIN_HUE_MASK 0x1FF 405 #define BCSH_COS_HUE_SHIFT 16 406 #define BCSH_COS_HUE_MASK 0x1FF 407 408 #define RK3568_VP0_BCSH_COLOR 0xC6C 409 #define BCSH_EN_SHIFT 31 410 #define BCSH_EN_MASK 1 411 412 #define RK3528_VP0_ACM_CTRL 0xCD0 413 #define POST_CSC_COE00_MASK 0xFFFF 414 #define POST_CSC_COE00_SHIFT 16 415 #define POST_R2Y_MODE_MASK 0x7 416 #define POST_R2Y_MODE_SHIFT 8 417 #define POST_CSC_MODE_MASK 0x7 418 #define POST_CSC_MODE_SHIFT 3 419 #define POST_R2Y_EN_MASK 0x1 420 #define POST_R2Y_EN_SHIFT 2 421 #define POST_CSC_EN_MASK 0x1 422 #define POST_CSC_EN_SHIFT 1 423 #define POST_ACM_BYPASS_EN_MASK 0x1 424 #define POST_ACM_BYPASS_EN_SHIFT 0 425 #define RK3528_VP0_CSC_COE01_02 0xCD4 426 #define RK3528_VP0_CSC_COE10_11 0xCD8 427 #define RK3528_VP0_CSC_COE12_20 0xCDC 428 #define RK3528_VP0_CSC_COE21_22 0xCE0 429 #define RK3528_VP0_CSC_OFFSET0 0xCE4 430 #define RK3528_VP0_CSC_OFFSET1 0xCE8 431 #define RK3528_VP0_CSC_OFFSET2 0xCEC 432 433 #define RK3568_VP1_DSP_CTRL 0xD00 434 #define RK3568_VP1_MIPI_CTRL 0xD04 435 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 436 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 437 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 438 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 439 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 440 #define RK3568_VP1_POST_SCL_CTRL 0xD40 441 #define RK3568_VP1_DSP_HACT_INFO 0xD34 442 #define RK3568_VP1_DSP_VACT_INFO 0xD38 443 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 444 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 445 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 446 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 447 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 448 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 449 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 450 451 #define RK3568_VP2_DSP_CTRL 0xE00 452 #define RK3568_VP2_MIPI_CTRL 0xE04 453 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 454 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 455 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 456 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 457 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 458 #define RK3568_VP2_POST_SCL_CTRL 0xE40 459 #define RK3568_VP2_DSP_HACT_INFO 0xE34 460 #define RK3568_VP2_DSP_VACT_INFO 0xE38 461 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 462 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 463 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 464 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 465 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 466 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 467 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 468 469 /* Cluster0 register definition */ 470 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 471 #define CLUSTER_YUV2RGB_EN_SHIFT 8 472 #define CLUSTER_RGB2YUV_EN_SHIFT 9 473 #define CLUSTER_CSC_MODE_SHIFT 10 474 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 475 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 476 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 477 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 478 #define AVG2_MASK 0x1 479 #define CLUSTER_AVG2_SHIFT 18 480 #define AVG4_MASK 0x1 481 #define CLUSTER_AVG4_SHIFT 19 482 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 483 #define CLUSTER_XGT_EN_SHIFT 24 484 #define XGT_MODE_MASK 0x3 485 #define CLUSTER_XGT_MODE_SHIFT 25 486 #define CLUSTER_XAVG_EN_SHIFT 27 487 #define CLUSTER_YRGB_GT2_SHIFT 28 488 #define CLUSTER_YRGB_GT4_SHIFT 29 489 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 490 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 491 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 492 #define CLUSTER_AXI_UV_ID_MASK 0x1f 493 #define CLUSTER_AXI_UV_ID_SHIFT 5 494 495 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 496 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 497 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 498 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 499 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 500 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 501 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 502 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 503 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 504 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 505 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 506 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 507 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 508 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 509 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 510 511 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 512 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 513 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 514 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 515 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 516 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 517 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 518 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 519 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 520 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 521 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 522 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 523 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 524 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 525 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 526 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 527 528 #define RK3568_CLUSTER0_CTRL 0x1100 529 #define CLUSTER_EN_SHIFT 0 530 #define CLUSTER_AXI_ID_MASK 0x1 531 #define CLUSTER_AXI_ID_SHIFT 13 532 533 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 534 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 535 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 536 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 537 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 538 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 539 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 540 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 541 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 542 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 543 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 544 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 545 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 546 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 547 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 548 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 549 550 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 551 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 552 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 553 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 554 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 555 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 556 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 557 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 558 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 559 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 560 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 561 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 562 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 563 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 564 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 565 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 566 567 #define RK3568_CLUSTER1_CTRL 0x1300 568 569 /* Esmart register definition */ 570 #define RK3568_ESMART0_CTRL0 0x1800 571 #define RGB2YUV_EN_SHIFT 1 572 #define CSC_MODE_SHIFT 2 573 #define CSC_MODE_MASK 0x3 574 #define ESMART_LB_SELECT_SHIFT 12 575 #define ESMART_LB_SELECT_MASK 0x3 576 577 #define RK3568_ESMART0_CTRL1 0x1804 578 #define ESMART_AXI_YRGB_ID_MASK 0x1f 579 #define ESMART_AXI_YRGB_ID_SHIFT 4 580 #define ESMART_AXI_UV_ID_MASK 0x1f 581 #define ESMART_AXI_UV_ID_SHIFT 12 582 #define YMIRROR_EN_SHIFT 31 583 584 #define RK3568_ESMART0_AXI_CTRL 0x1808 585 #define ESMART_AXI_ID_MASK 0x1 586 #define ESMART_AXI_ID_SHIFT 1 587 588 #define RK3568_ESMART0_REGION0_CTRL 0x1810 589 #define WIN_EN_SHIFT 0 590 #define WIN_FORMAT_MASK 0x1f 591 #define WIN_FORMAT_SHIFT 1 592 #define REGION0_RB_SWAP_SHIFT 14 593 #define ESMART_XAVG_EN_SHIFT 20 594 #define ESMART_XGT_EN_SHIFT 21 595 #define ESMART_XGT_MODE_SHIFT 22 596 597 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 598 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 599 #define RK3568_ESMART0_REGION0_VIR 0x181C 600 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 601 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 602 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 603 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 604 #define YRGB_XSCL_MODE_MASK 0x3 605 #define YRGB_XSCL_MODE_SHIFT 0 606 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 607 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 608 #define YRGB_YSCL_MODE_MASK 0x3 609 #define YRGB_YSCL_MODE_SHIFT 4 610 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 611 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 612 613 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 614 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 615 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 616 #define RK3568_ESMART0_REGION1_CTRL 0x1840 617 #define YRGB_GT2_MASK 0x1 618 #define YRGB_GT2_SHIFT 8 619 #define YRGB_GT4_MASK 0x1 620 #define YRGB_GT4_SHIFT 9 621 622 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 623 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 624 #define RK3568_ESMART0_REGION1_VIR 0x184C 625 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 626 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 627 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 628 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 629 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 630 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 631 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 632 #define RK3568_ESMART0_REGION2_CTRL 0x1870 633 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 634 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 635 #define RK3568_ESMART0_REGION2_VIR 0x187C 636 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 637 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 638 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 639 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 640 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 641 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 642 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 643 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 644 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 645 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 646 #define RK3568_ESMART0_REGION3_VIR 0x18AC 647 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 648 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 649 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 650 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 651 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 652 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 653 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 654 655 #define RK3568_ESMART1_CTRL0 0x1A00 656 #define RK3568_ESMART1_CTRL1 0x1A04 657 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 658 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 659 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 660 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 661 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 662 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 663 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 664 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 665 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 666 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 667 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 668 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 669 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 670 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 671 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 672 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 673 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 674 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 675 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 676 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 677 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 678 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 679 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 680 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 681 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 682 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 683 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 684 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 685 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 686 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 687 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 688 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 689 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 690 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 691 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 692 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 693 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 694 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 695 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 696 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 697 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 698 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 699 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 700 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 701 702 #define RK3568_SMART0_CTRL0 0x1C00 703 #define RK3568_SMART0_CTRL1 0x1C04 704 #define RK3568_SMART0_REGION0_CTRL 0x1C10 705 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 706 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 707 #define RK3568_SMART0_REGION0_VIR 0x1C1C 708 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 709 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 710 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 711 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 712 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 713 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 714 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 715 #define RK3568_SMART0_REGION1_CTRL 0x1C40 716 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 717 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 718 #define RK3568_SMART0_REGION1_VIR 0x1C4C 719 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 720 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 721 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 722 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 723 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 724 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 725 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 726 #define RK3568_SMART0_REGION2_CTRL 0x1C70 727 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 728 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 729 #define RK3568_SMART0_REGION2_VIR 0x1C7C 730 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 731 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 732 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 733 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 734 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 735 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 736 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 737 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 738 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 739 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 740 #define RK3568_SMART0_REGION3_VIR 0x1CAC 741 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 742 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 743 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 744 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 745 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 746 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 747 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 748 749 #define RK3568_SMART1_CTRL0 0x1E00 750 #define RK3568_SMART1_CTRL1 0x1E04 751 #define RK3568_SMART1_REGION0_CTRL 0x1E10 752 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 753 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 754 #define RK3568_SMART1_REGION0_VIR 0x1E1C 755 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 756 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 757 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 758 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 759 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 760 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 761 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 762 #define RK3568_SMART1_REGION1_CTRL 0x1E40 763 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 764 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 765 #define RK3568_SMART1_REGION1_VIR 0x1E4C 766 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 767 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 768 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 769 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 770 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 771 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 772 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 773 #define RK3568_SMART1_REGION2_CTRL 0x1E70 774 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 775 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 776 #define RK3568_SMART1_REGION2_VIR 0x1E7C 777 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 778 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 779 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 780 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 781 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 782 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 783 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 784 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 785 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 786 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 787 #define RK3568_SMART1_REGION3_VIR 0x1EAC 788 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 789 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 790 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 791 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 792 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 793 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 794 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 795 796 /* HDR register definition */ 797 #define RK3568_HDR_LUT_CTRL 0x2000 798 799 #define RK3588_VP3_DSP_CTRL 0xF00 800 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 801 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 802 803 /* DSC 8K/4K register definition */ 804 #define RK3588_DSC_8K_PPS0_3 0x4000 805 #define RK3588_DSC_8K_CTRL0 0x40A0 806 #define DSC_EN_SHIFT 0 807 #define DSC_RBIT_SHIFT 2 808 #define DSC_RBYT_SHIFT 3 809 #define DSC_FLAL_SHIFT 4 810 #define DSC_MER_SHIFT 5 811 #define DSC_EPB_SHIFT 6 812 #define DSC_EPL_SHIFT 7 813 #define DSC_NSLC_MASK 0x7 814 #define DSC_NSLC_SHIFT 16 815 #define DSC_SBO_SHIFT 28 816 #define DSC_IFEP_SHIFT 29 817 #define DSC_PPS_UPD_SHIFT 31 818 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 819 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 820 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 821 822 #define RK3588_DSC_8K_CTRL1 0x40A4 823 #define RK3588_DSC_8K_STS0 0x40A8 824 #define RK3588_DSC_8K_ERS 0x40C4 825 826 #define RK3588_DSC_4K_PPS0_3 0x4100 827 #define RK3588_DSC_4K_CTRL0 0x41A0 828 #define RK3588_DSC_4K_CTRL1 0x41A4 829 #define RK3588_DSC_4K_STS0 0x41A8 830 #define RK3588_DSC_4K_ERS 0x41C4 831 832 /* RK3528 HDR register definition */ 833 #define RK3528_HDR_LUT_CTRL 0x2000 834 835 /* RK3528 ACM register definition */ 836 #define RK3528_ACM_CTRL 0x6400 837 #define RK3528_ACM_DELTA_RANGE 0x6404 838 #define RK3528_ACM_FETCH_START 0x6408 839 #define RK3528_ACM_FETCH_DONE 0x6420 840 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 841 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 842 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 843 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 844 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 845 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 846 847 #define RK3568_MAX_REG 0x1ED0 848 849 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 850 #define RK3568_GRF_VO_CON1 0x0364 851 #define GRF_BT656_CLK_INV_SHIFT 1 852 #define GRF_BT1120_CLK_INV_SHIFT 2 853 #define GRF_RGB_DCLK_INV_SHIFT 3 854 855 #define RK3588_GRF_VOP_CON2 0x0008 856 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 857 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 858 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 859 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 860 861 #define RK3588_GRF_VO1_CON0 0x0000 862 #define HDMI_SYNC_POL_MASK 0x3 863 #define HDMI0_SYNC_POL_SHIFT 5 864 #define HDMI1_SYNC_POL_SHIFT 7 865 866 #define RK3588_PMU_BISR_CON3 0x20C 867 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 868 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 869 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 870 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 871 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 872 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 873 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 874 875 #define RK3588_PMU_BISR_STATUS5 0x294 876 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 877 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 878 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 879 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 880 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 881 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 882 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 883 884 #define VOP2_LAYER_MAX 8 885 886 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 887 888 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 889 890 /* KHz */ 891 #define VOP2_MAX_DCLK_RATE 600000 892 893 /* 894 * vop2 dsc id 895 */ 896 #define ROCKCHIP_VOP2_DSC_8K 0 897 #define ROCKCHIP_VOP2_DSC_4K 1 898 899 /* 900 * vop2 internal power domain id, 901 * should be all none zero, 0 will be 902 * treat as invalid; 903 */ 904 #define VOP2_PD_CLUSTER0 BIT(0) 905 #define VOP2_PD_CLUSTER1 BIT(1) 906 #define VOP2_PD_CLUSTER2 BIT(2) 907 #define VOP2_PD_CLUSTER3 BIT(3) 908 #define VOP2_PD_DSC_8K BIT(5) 909 #define VOP2_PD_DSC_4K BIT(6) 910 #define VOP2_PD_ESMART BIT(7) 911 912 #define VOP2_PLANE_NO_SCALING BIT(16) 913 914 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 915 #define VOP_FEATURE_AFBDC BIT(1) 916 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 917 #define VOP_FEATURE_HDR10 BIT(3) 918 #define VOP_FEATURE_NEXT_HDR BIT(4) 919 /* a feature to splice two windows and two vps to support resolution > 4096 */ 920 #define VOP_FEATURE_SPLICE BIT(5) 921 #define VOP_FEATURE_OVERSCAN BIT(6) 922 #define VOP_FEATURE_VIVID_HDR BIT(7) 923 #define VOP_FEATURE_POST_ACM BIT(8) 924 #define VOP_FEATURE_POST_CSC BIT(9) 925 926 #define WIN_FEATURE_HDR2SDR BIT(0) 927 #define WIN_FEATURE_SDR2HDR BIT(1) 928 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 929 #define WIN_FEATURE_AFBDC BIT(3) 930 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 931 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 932 /* a mirror win can only get fb address 933 * from source win: 934 * Cluster1---->Cluster0 935 * Esmart1 ---->Esmart0 936 * Smart1 ---->Smart0 937 * This is a feather on rk3566 938 */ 939 #define WIN_FEATURE_MIRROR BIT(6) 940 #define WIN_FEATURE_MULTI_AREA BIT(7) 941 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 942 943 #define V4L2_COLORSPACE_BT709F 0xfe 944 #define V4L2_COLORSPACE_BT2020F 0xff 945 946 enum vop_csc_format { 947 CSC_BT601L, 948 CSC_BT709L, 949 CSC_BT601F, 950 CSC_BT2020, 951 CSC_BT709L_13BIT, 952 CSC_BT709F_13BIT, 953 CSC_BT2020L_13BIT, 954 CSC_BT2020F_13BIT, 955 }; 956 957 enum vop_csc_bit_depth { 958 CSC_10BIT_DEPTH, 959 CSC_13BIT_DEPTH, 960 }; 961 962 enum vop2_pol { 963 HSYNC_POSITIVE = 0, 964 VSYNC_POSITIVE = 1, 965 DEN_NEGATIVE = 2, 966 DCLK_INVERT = 3 967 }; 968 969 enum vop2_bcsh_out_mode { 970 BCSH_OUT_MODE_BLACK, 971 BCSH_OUT_MODE_BLUE, 972 BCSH_OUT_MODE_COLOR_BAR, 973 BCSH_OUT_MODE_NORMAL_VIDEO, 974 }; 975 976 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 977 { \ 978 .offset = off, \ 979 .mask = _mask, \ 980 .shift = _shift, \ 981 .write_mask = _write_mask, \ 982 } 983 984 #define VOP_REG(off, _mask, _shift) \ 985 _VOP_REG(off, _mask, _shift, false) 986 enum dither_down_mode { 987 RGB888_TO_RGB565 = 0x0, 988 RGB888_TO_RGB666 = 0x1 989 }; 990 991 enum vop2_video_ports_id { 992 VOP2_VP0, 993 VOP2_VP1, 994 VOP2_VP2, 995 VOP2_VP3, 996 VOP2_VP_MAX, 997 }; 998 999 enum vop2_layer_type { 1000 CLUSTER_LAYER = 0, 1001 ESMART_LAYER = 1, 1002 SMART_LAYER = 2, 1003 }; 1004 1005 /* This define must same with kernel win phy id */ 1006 enum vop2_layer_phy_id { 1007 ROCKCHIP_VOP2_CLUSTER0 = 0, 1008 ROCKCHIP_VOP2_CLUSTER1, 1009 ROCKCHIP_VOP2_ESMART0, 1010 ROCKCHIP_VOP2_ESMART1, 1011 ROCKCHIP_VOP2_SMART0, 1012 ROCKCHIP_VOP2_SMART1, 1013 ROCKCHIP_VOP2_CLUSTER2, 1014 ROCKCHIP_VOP2_CLUSTER3, 1015 ROCKCHIP_VOP2_ESMART2, 1016 ROCKCHIP_VOP2_ESMART3, 1017 ROCKCHIP_VOP2_LAYER_MAX, 1018 }; 1019 1020 enum vop2_scale_up_mode { 1021 VOP2_SCALE_UP_NRST_NBOR, 1022 VOP2_SCALE_UP_BIL, 1023 VOP2_SCALE_UP_BIC, 1024 }; 1025 1026 enum vop2_scale_down_mode { 1027 VOP2_SCALE_DOWN_NRST_NBOR, 1028 VOP2_SCALE_DOWN_BIL, 1029 VOP2_SCALE_DOWN_AVG, 1030 }; 1031 1032 enum scale_mode { 1033 SCALE_NONE = 0x0, 1034 SCALE_UP = 0x1, 1035 SCALE_DOWN = 0x2 1036 }; 1037 1038 enum vop_dsc_interface_mode { 1039 VOP_DSC_IF_DISABLE = 0, 1040 VOP_DSC_IF_HDMI = 1, 1041 VOP_DSC_IF_MIPI_DS_MODE = 2, 1042 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1043 }; 1044 1045 enum vop3_pre_scale_down_mode { 1046 VOP3_PRE_SCALE_UNSPPORT, 1047 VOP3_PRE_SCALE_DOWN_GT, 1048 VOP3_PRE_SCALE_DOWN_AVG, 1049 }; 1050 1051 enum vop3_esmart_lb_mode { 1052 VOP3_ESMART_8K_MODE, 1053 VOP3_ESMART_4K_4K_MODE, 1054 VOP3_ESMART_4K_2K_2K_MODE, 1055 VOP3_ESMART_2K_2K_2K_2K_MODE, 1056 }; 1057 1058 struct vop2_layer { 1059 u8 id; 1060 /** 1061 * @win_phys_id: window id of the layer selected. 1062 * Every layer must make sure to select different 1063 * windows of others. 1064 */ 1065 u8 win_phys_id; 1066 }; 1067 1068 struct vop2_power_domain_data { 1069 u8 id; 1070 u8 parent_id; 1071 /* 1072 * @module_id_mask: module id of which module this power domain is belongs to. 1073 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1074 */ 1075 u32 module_id_mask; 1076 }; 1077 1078 struct vop2_win_data { 1079 char *name; 1080 u8 phys_id; 1081 enum vop2_layer_type type; 1082 u8 win_sel_port_offset; 1083 u8 layer_sel_win_id[VOP2_VP_MAX]; 1084 u8 axi_id; 1085 u8 axi_uv_id; 1086 u8 axi_yrgb_id; 1087 u8 splice_win_id; 1088 u8 pd_id; 1089 u8 hsu_filter_mode; 1090 u8 hsd_filter_mode; 1091 u8 vsu_filter_mode; 1092 u8 vsd_filter_mode; 1093 u8 hsd_pre_filter_mode; 1094 u8 vsd_pre_filter_mode; 1095 u8 scale_engine_num; 1096 u32 reg_offset; 1097 u32 max_upscale_factor; 1098 u32 max_downscale_factor; 1099 bool splice_mode_right; 1100 }; 1101 1102 struct vop2_vp_data { 1103 u32 feature; 1104 u8 pre_scan_max_dly; 1105 u8 layer_mix_dly; 1106 u8 hdr_mix_dly; 1107 u8 win_dly; 1108 u8 splice_vp_id; 1109 struct vop_rect max_output; 1110 u32 max_dclk; 1111 }; 1112 1113 struct vop2_plane_table { 1114 enum vop2_layer_phy_id plane_id; 1115 enum vop2_layer_type plane_type; 1116 }; 1117 1118 struct vop2_vp_plane_mask { 1119 u8 primary_plane_id; /* use this win to show logo */ 1120 u8 attached_layers_nr; /* number layers attach to this vp */ 1121 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1122 u32 plane_mask; 1123 int cursor_plane_id; 1124 }; 1125 1126 struct vop2_dsc_data { 1127 u8 id; 1128 u8 pd_id; 1129 u8 max_slice_num; 1130 u8 max_linebuf_depth; /* used to generate the bitstream */ 1131 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1132 const char *dsc_txp_clk_src_name; 1133 const char *dsc_txp_clk_name; 1134 const char *dsc_pxl_clk_name; 1135 const char *dsc_cds_clk_name; 1136 }; 1137 1138 struct dsc_error_info { 1139 u32 dsc_error_val; 1140 char dsc_error_info[50]; 1141 }; 1142 1143 struct vop2_dump_regs { 1144 u32 offset; 1145 const char *name; 1146 u32 state_base; 1147 u32 state_mask; 1148 u32 state_shift; 1149 bool enable_state; 1150 }; 1151 1152 struct vop2_data { 1153 u32 version; 1154 u32 esmart_lb_mode; 1155 struct vop2_vp_data *vp_data; 1156 struct vop2_win_data *win_data; 1157 struct vop2_vp_plane_mask *plane_mask; 1158 struct vop2_plane_table *plane_table; 1159 struct vop2_power_domain_data *pd; 1160 struct vop2_dsc_data *dsc; 1161 struct dsc_error_info *dsc_error_ecw; 1162 struct dsc_error_info *dsc_error_buffer_flow; 1163 struct vop2_dump_regs *dump_regs; 1164 u8 *vp_primary_plane_order; 1165 u8 nr_vps; 1166 u8 nr_layers; 1167 u8 nr_mixers; 1168 u8 nr_gammas; 1169 u8 nr_pd; 1170 u8 nr_dscs; 1171 u8 nr_dsc_ecw; 1172 u8 nr_dsc_buffer_flow; 1173 u32 reg_len; 1174 u32 dump_regs_size; 1175 }; 1176 1177 struct vop2 { 1178 u32 *regsbak; 1179 void *regs; 1180 void *grf; 1181 void *vop_grf; 1182 void *vo1_grf; 1183 void *sys_pmu; 1184 u32 reg_len; 1185 u32 version; 1186 u32 esmart_lb_mode; 1187 bool global_init; 1188 const struct vop2_data *data; 1189 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1190 }; 1191 1192 static struct vop2 *rockchip_vop2; 1193 1194 static inline bool is_vop3(struct vop2 *vop2) 1195 { 1196 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1197 return false; 1198 else 1199 return true; 1200 } 1201 1202 /* 1203 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1204 * avg_sd_factor: 1205 * bli_su_factor: 1206 * bic_su_factor: 1207 * = (src - 1) / (dst - 1) << 16; 1208 * 1209 * ygt2 enable: dst get one line from two line of the src 1210 * ygt4 enable: dst get one line from four line of the src. 1211 * 1212 */ 1213 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1214 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1215 1216 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1217 (fac * (dst - 1) >> 12 < (src - 1)) 1218 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1219 (fac * (dst - 1) >> 16 < (src - 1)) 1220 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1221 (fac * (dst - 1) >> 16 < (src - 1)) 1222 1223 static uint16_t vop2_scale_factor(enum scale_mode mode, 1224 int32_t filter_mode, 1225 uint32_t src, uint32_t dst) 1226 { 1227 uint32_t fac = 0; 1228 int i = 0; 1229 1230 if (mode == SCALE_NONE) 1231 return 0; 1232 1233 /* 1234 * A workaround to avoid zero div. 1235 */ 1236 if ((dst == 1) || (src == 1)) { 1237 dst = dst + 1; 1238 src = src + 1; 1239 } 1240 1241 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1242 fac = VOP2_BILI_SCL_DN(src, dst); 1243 for (i = 0; i < 100; i++) { 1244 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1245 break; 1246 fac -= 1; 1247 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1248 } 1249 } else { 1250 fac = VOP2_COMMON_SCL(src, dst); 1251 for (i = 0; i < 100; i++) { 1252 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1253 break; 1254 fac -= 1; 1255 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1256 } 1257 } 1258 1259 return fac; 1260 } 1261 1262 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1263 { 1264 if (is_hor) 1265 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1266 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1267 } 1268 1269 static uint16_t vop3_scale_factor(enum scale_mode mode, 1270 uint32_t src, uint32_t dst, bool is_hor) 1271 { 1272 uint32_t fac = 0; 1273 int i = 0; 1274 1275 if (mode == SCALE_NONE) 1276 return 0; 1277 1278 /* 1279 * A workaround to avoid zero div. 1280 */ 1281 if ((dst == 1) || (src == 1)) { 1282 dst = dst + 1; 1283 src = src + 1; 1284 } 1285 1286 if (mode == SCALE_DOWN) { 1287 fac = VOP2_BILI_SCL_DN(src, dst); 1288 for (i = 0; i < 100; i++) { 1289 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1290 break; 1291 fac -= 1; 1292 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1293 } 1294 } else { 1295 fac = VOP2_COMMON_SCL(src, dst); 1296 for (i = 0; i < 100; i++) { 1297 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1298 break; 1299 fac -= 1; 1300 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1301 } 1302 } 1303 1304 return fac; 1305 } 1306 1307 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1308 { 1309 if (src < dst) 1310 return SCALE_UP; 1311 else if (src > dst) 1312 return SCALE_DOWN; 1313 1314 return SCALE_NONE; 1315 } 1316 1317 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1318 { 1319 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1320 } 1321 1322 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1323 { 1324 int i = 0; 1325 1326 for (i = 0; i < vop2->data->nr_layers; i++) { 1327 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1328 return vop2->data->vp_primary_plane_order[i]; 1329 } 1330 1331 return vop2->data->vp_primary_plane_order[0]; 1332 } 1333 1334 static inline u16 scl_cal_scale(int src, int dst, int shift) 1335 { 1336 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1337 } 1338 1339 static inline u16 scl_cal_scale2(int src, int dst) 1340 { 1341 return ((src - 1) << 12) / (dst - 1); 1342 } 1343 1344 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1345 { 1346 writel(v, vop2->regs + offset); 1347 vop2->regsbak[offset >> 2] = v; 1348 } 1349 1350 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1351 { 1352 return readl(vop2->regs + offset); 1353 } 1354 1355 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1356 u32 mask, u32 shift, u32 v, 1357 bool write_mask) 1358 { 1359 if (!mask) 1360 return; 1361 1362 if (write_mask) { 1363 v = ((v & mask) << shift) | (mask << (shift + 16)); 1364 } else { 1365 u32 cached_val = vop2->regsbak[offset >> 2]; 1366 1367 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1368 vop2->regsbak[offset >> 2] = v; 1369 } 1370 1371 writel(v, vop2->regs + offset); 1372 } 1373 1374 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1375 u32 mask, u32 shift, u32 v) 1376 { 1377 u32 val = 0; 1378 1379 val = (v << shift) | (mask << (shift + 16)); 1380 writel(val, grf_base + offset); 1381 } 1382 1383 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1384 u32 mask, u32 shift) 1385 { 1386 return (readl(grf_base + offset) >> shift) & mask; 1387 } 1388 1389 static char* get_output_if_name(u32 output_if, char *name) 1390 { 1391 if (output_if & VOP_OUTPUT_IF_RGB) 1392 strcat(name, " RGB"); 1393 if (output_if & VOP_OUTPUT_IF_BT1120) 1394 strcat(name, " BT1120"); 1395 if (output_if & VOP_OUTPUT_IF_BT656) 1396 strcat(name, " BT656"); 1397 if (output_if & VOP_OUTPUT_IF_LVDS0) 1398 strcat(name, " LVDS0"); 1399 if (output_if & VOP_OUTPUT_IF_LVDS1) 1400 strcat(name, " LVDS1"); 1401 if (output_if & VOP_OUTPUT_IF_MIPI0) 1402 strcat(name, " MIPI0"); 1403 if (output_if & VOP_OUTPUT_IF_MIPI1) 1404 strcat(name, " MIPI1"); 1405 if (output_if & VOP_OUTPUT_IF_eDP0) 1406 strcat(name, " eDP0"); 1407 if (output_if & VOP_OUTPUT_IF_eDP1) 1408 strcat(name, " eDP1"); 1409 if (output_if & VOP_OUTPUT_IF_DP0) 1410 strcat(name, " DP0"); 1411 if (output_if & VOP_OUTPUT_IF_DP1) 1412 strcat(name, " DP1"); 1413 if (output_if & VOP_OUTPUT_IF_HDMI0) 1414 strcat(name, " HDMI0"); 1415 if (output_if & VOP_OUTPUT_IF_HDMI1) 1416 strcat(name, " HDMI1"); 1417 1418 return name; 1419 } 1420 1421 static char *get_plane_name(int plane_id, char *name) 1422 { 1423 switch (plane_id) { 1424 case ROCKCHIP_VOP2_CLUSTER0: 1425 strcat(name, "Cluster0"); 1426 break; 1427 case ROCKCHIP_VOP2_CLUSTER1: 1428 strcat(name, "Cluster1"); 1429 break; 1430 case ROCKCHIP_VOP2_ESMART0: 1431 strcat(name, "Esmart0"); 1432 break; 1433 case ROCKCHIP_VOP2_ESMART1: 1434 strcat(name, "Esmart1"); 1435 break; 1436 case ROCKCHIP_VOP2_SMART0: 1437 strcat(name, "Smart0"); 1438 break; 1439 case ROCKCHIP_VOP2_SMART1: 1440 strcat(name, "Smart1"); 1441 break; 1442 case ROCKCHIP_VOP2_CLUSTER2: 1443 strcat(name, "Cluster2"); 1444 break; 1445 case ROCKCHIP_VOP2_CLUSTER3: 1446 strcat(name, "Cluster3"); 1447 break; 1448 case ROCKCHIP_VOP2_ESMART2: 1449 strcat(name, "Esmart2"); 1450 break; 1451 case ROCKCHIP_VOP2_ESMART3: 1452 strcat(name, "Esmart3"); 1453 break; 1454 } 1455 1456 return name; 1457 } 1458 1459 static bool is_yuv_output(u32 bus_format) 1460 { 1461 switch (bus_format) { 1462 case MEDIA_BUS_FMT_YUV8_1X24: 1463 case MEDIA_BUS_FMT_YUV10_1X30: 1464 case MEDIA_BUS_FMT_YUYV10_1X20: 1465 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1466 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1467 case MEDIA_BUS_FMT_YUYV8_2X8: 1468 case MEDIA_BUS_FMT_YVYU8_2X8: 1469 case MEDIA_BUS_FMT_UYVY8_2X8: 1470 case MEDIA_BUS_FMT_VYUY8_2X8: 1471 case MEDIA_BUS_FMT_YUYV8_1X16: 1472 case MEDIA_BUS_FMT_YVYU8_1X16: 1473 case MEDIA_BUS_FMT_UYVY8_1X16: 1474 case MEDIA_BUS_FMT_VYUY8_1X16: 1475 return true; 1476 default: 1477 return false; 1478 } 1479 } 1480 1481 static int vop2_convert_csc_mode(int csc_mode, int bit_depth) 1482 { 1483 switch (csc_mode) { 1484 case V4L2_COLORSPACE_SMPTE170M: 1485 case V4L2_COLORSPACE_470_SYSTEM_M: 1486 case V4L2_COLORSPACE_470_SYSTEM_BG: 1487 return CSC_BT601L; 1488 case V4L2_COLORSPACE_REC709: 1489 case V4L2_COLORSPACE_SMPTE240M: 1490 case V4L2_COLORSPACE_DEFAULT: 1491 if (bit_depth == CSC_13BIT_DEPTH) 1492 return CSC_BT709L_13BIT; 1493 else 1494 return CSC_BT709L; 1495 case V4L2_COLORSPACE_JPEG: 1496 return CSC_BT601F; 1497 case V4L2_COLORSPACE_BT2020: 1498 if (bit_depth == CSC_13BIT_DEPTH) 1499 return CSC_BT2020L_13BIT; 1500 else 1501 return CSC_BT2020; 1502 case V4L2_COLORSPACE_BT709F: 1503 if (bit_depth == CSC_10BIT_DEPTH) { 1504 printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1505 return CSC_BT601F; 1506 } else { 1507 return CSC_BT709F_13BIT; 1508 } 1509 case V4L2_COLORSPACE_BT2020F: 1510 if (bit_depth == CSC_10BIT_DEPTH) { 1511 printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1512 return CSC_BT601F; 1513 } else { 1514 return CSC_BT2020F_13BIT; 1515 } 1516 default: 1517 return CSC_BT709L; 1518 } 1519 } 1520 1521 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1522 { 1523 /* 1524 * FIXME: 1525 * 1526 * There is no media type for YUV444 output, 1527 * so when out_mode is AAAA or P888, assume output is YUV444 on 1528 * yuv format. 1529 * 1530 * From H/W testing, YUV444 mode need a rb swap. 1531 */ 1532 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1533 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1534 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1535 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1536 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1537 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1538 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1539 output_mode == ROCKCHIP_OUT_MODE_P888))) 1540 return true; 1541 else 1542 return false; 1543 } 1544 1545 static inline bool is_hot_plug_devices(int output_type) 1546 { 1547 switch (output_type) { 1548 case DRM_MODE_CONNECTOR_HDMIA: 1549 case DRM_MODE_CONNECTOR_HDMIB: 1550 case DRM_MODE_CONNECTOR_TV: 1551 case DRM_MODE_CONNECTOR_DisplayPort: 1552 case DRM_MODE_CONNECTOR_VGA: 1553 case DRM_MODE_CONNECTOR_Unknown: 1554 return true; 1555 default: 1556 return false; 1557 } 1558 } 1559 1560 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1561 { 1562 int i = 0; 1563 1564 for (i = 0; i < vop2->data->nr_layers; i++) { 1565 if (vop2->data->win_data[i].phys_id == phys_id) 1566 return &vop2->data->win_data[i]; 1567 } 1568 1569 return NULL; 1570 } 1571 1572 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1573 { 1574 int i = 0; 1575 1576 for (i = 0; i < vop2->data->nr_pd; i++) { 1577 if (vop2->data->pd[i].id == pd_id) 1578 return &vop2->data->pd[i]; 1579 } 1580 1581 return NULL; 1582 } 1583 1584 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1585 u32 *lut_regs, u32 *lut_val, int lut_len) 1586 { 1587 u32 vp_offset = crtc_id * 0x100; 1588 int i; 1589 1590 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1591 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1592 crtc_id, false); 1593 1594 for (i = 0; i < lut_len; i++) 1595 writel(lut_val[i], lut_regs + i); 1596 1597 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1598 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1599 } 1600 1601 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1602 u32 *lut_regs, u32 *lut_val, int lut_len) 1603 { 1604 u32 vp_offset = crtc_id * 0x100; 1605 int i; 1606 1607 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1608 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1609 crtc_id, false); 1610 1611 for (i = 0; i < lut_len; i++) 1612 writel(lut_val[i], lut_regs + i); 1613 1614 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1615 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1616 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1617 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1618 } 1619 1620 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1621 struct display_state *state) 1622 { 1623 struct connector_state *conn_state = &state->conn_state; 1624 struct crtc_state *cstate = &state->crtc_state; 1625 struct resource gamma_res; 1626 fdt_size_t lut_size; 1627 int i, lut_len, ret = 0; 1628 u32 *lut_regs; 1629 u32 *lut_val; 1630 u32 r, g, b; 1631 struct base2_disp_info *disp_info = conn_state->disp_info; 1632 static int gamma_lut_en_num = 1; 1633 1634 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1635 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1636 return 0; 1637 } 1638 1639 if (!disp_info) 1640 return 0; 1641 1642 if (!disp_info->gamma_lut_data.size) 1643 return 0; 1644 1645 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1646 if (ret) 1647 printf("failed to get gamma lut res\n"); 1648 lut_regs = (u32 *)gamma_res.start; 1649 lut_size = gamma_res.end - gamma_res.start + 1; 1650 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1651 printf("failed to get gamma lut register\n"); 1652 return 0; 1653 } 1654 lut_len = lut_size / 4; 1655 if (lut_len != 256 && lut_len != 1024) { 1656 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1657 return 0; 1658 } 1659 lut_val = (u32 *)calloc(1, lut_size); 1660 for (i = 0; i < lut_len; i++) { 1661 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1662 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1663 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1664 1665 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1666 } 1667 1668 if (vop2->version == VOP_VERSION_RK3568) { 1669 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1670 gamma_lut_en_num++; 1671 } else if (vop2->version == VOP_VERSION_RK3588) { 1672 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1673 if (cstate->splice_mode) { 1674 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len); 1675 gamma_lut_en_num++; 1676 } 1677 gamma_lut_en_num++; 1678 } 1679 1680 return 0; 1681 } 1682 1683 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1684 struct display_state *state) 1685 { 1686 struct connector_state *conn_state = &state->conn_state; 1687 struct crtc_state *cstate = &state->crtc_state; 1688 int i, cubic_lut_len; 1689 u32 vp_offset = cstate->crtc_id * 0x100; 1690 struct base2_disp_info *disp_info = conn_state->disp_info; 1691 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1692 u32 *cubic_lut_addr; 1693 1694 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1695 return 0; 1696 1697 if (!disp_info->cubic_lut_data.size) 1698 return 0; 1699 1700 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1701 cubic_lut_len = disp_info->cubic_lut_data.size; 1702 1703 for (i = 0; i < cubic_lut_len / 2; i++) { 1704 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1705 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1706 ((lut->lblue[2 * i] & 0xff) << 24); 1707 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1708 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1709 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1710 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1711 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1712 *cubic_lut_addr++ = 0; 1713 } 1714 1715 if (cubic_lut_len % 2) { 1716 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1717 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1718 ((lut->lblue[2 * i] & 0xff) << 24); 1719 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1720 *cubic_lut_addr++ = 0; 1721 *cubic_lut_addr = 0; 1722 } 1723 1724 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1725 get_cubic_lut_buffer(cstate->crtc_id)); 1726 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1727 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1728 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1729 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1730 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1731 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1732 1733 return 0; 1734 } 1735 1736 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1737 struct bcsh_state *bcsh_state, int crtc_id) 1738 { 1739 struct crtc_state *cstate = &state->crtc_state; 1740 u32 vp_offset = crtc_id * 0x100; 1741 1742 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1743 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1744 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1745 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1746 1747 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1748 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1749 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1750 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1751 1752 if (!cstate->bcsh_en) { 1753 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1754 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1755 return; 1756 } 1757 1758 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1759 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1760 bcsh_state->brightness, false); 1761 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1762 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1763 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1764 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1765 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1766 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1767 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1768 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1769 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1770 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1771 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1772 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1773 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1774 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1775 } 1776 1777 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1778 { 1779 struct connector_state *conn_state = &state->conn_state; 1780 struct base_bcsh_info *bcsh_info; 1781 struct crtc_state *cstate = &state->crtc_state; 1782 struct bcsh_state bcsh_state; 1783 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1784 1785 if (!conn_state->disp_info) 1786 return; 1787 bcsh_info = &conn_state->disp_info->bcsh_info; 1788 if (!bcsh_info) 1789 return; 1790 1791 if (bcsh_info->brightness != 50 || 1792 bcsh_info->contrast != 50 || 1793 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1794 cstate->bcsh_en = true; 1795 1796 if (cstate->bcsh_en) { 1797 if (!cstate->yuv_overlay) 1798 cstate->post_r2y_en = 1; 1799 if (!is_yuv_output(conn_state->bus_format)) 1800 cstate->post_y2r_en = 1; 1801 } else { 1802 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1803 cstate->post_r2y_en = 1; 1804 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1805 cstate->post_y2r_en = 1; 1806 } 1807 1808 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 1809 1810 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1811 brightness = interpolate(0, -128, 100, 127, 1812 bcsh_info->brightness); 1813 else 1814 brightness = interpolate(0, -32, 100, 31, 1815 bcsh_info->brightness); 1816 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1817 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1818 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1819 1820 1821 /* 1822 * a:[-30~0): 1823 * sin_hue = 0x100 - sin(a)*256; 1824 * cos_hue = cos(a)*256; 1825 * a:[0~30] 1826 * sin_hue = sin(a)*256; 1827 * cos_hue = cos(a)*256; 1828 */ 1829 sin_hue = fixp_sin32(hue) >> 23; 1830 cos_hue = fixp_cos32(hue) >> 23; 1831 1832 bcsh_state.brightness = brightness; 1833 bcsh_state.contrast = contrast; 1834 bcsh_state.saturation = saturation; 1835 bcsh_state.sin_hue = sin_hue; 1836 bcsh_state.cos_hue = cos_hue; 1837 1838 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 1839 if (cstate->splice_mode) 1840 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 1841 } 1842 1843 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 1844 { 1845 struct connector_state *conn_state = &state->conn_state; 1846 struct drm_display_mode *mode = &conn_state->mode; 1847 struct crtc_state *cstate = &state->crtc_state; 1848 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1849 u16 hdisplay = mode->crtc_hdisplay; 1850 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1851 1852 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 1853 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 1854 bg_dly -= bg_ovl_dly; 1855 1856 if (cstate->splice_mode) 1857 pre_scan_dly = bg_dly + (hdisplay >> 2) - 1; 1858 else 1859 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1860 1861 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1862 hsync_len = 8; 1863 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1864 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 1865 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1866 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1867 } 1868 1869 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 1870 { 1871 struct connector_state *conn_state = &state->conn_state; 1872 struct drm_display_mode *mode = &conn_state->mode; 1873 struct crtc_state *cstate = &state->crtc_state; 1874 struct vop2_win_data *win_data; 1875 u32 bg_dly, pre_scan_dly; 1876 u16 hdisplay = mode->crtc_hdisplay; 1877 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1878 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 1879 u8 win_id; 1880 1881 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 1882 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 1883 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 1884 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 1885 1886 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 1887 vop2->data->vp_data[crtc_id].layer_mix_dly + 1888 vop2->data->vp_data[crtc_id].hdr_mix_dly; 1889 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1890 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1891 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 1892 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1893 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 1894 } 1895 1896 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1897 { 1898 struct connector_state *conn_state = &state->conn_state; 1899 struct drm_display_mode *mode = &conn_state->mode; 1900 struct crtc_state *cstate = &state->crtc_state; 1901 u32 vp_offset = (cstate->crtc_id * 0x100); 1902 u16 vtotal = mode->crtc_vtotal; 1903 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1904 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1905 u16 hdisplay = mode->crtc_hdisplay; 1906 u16 vdisplay = mode->crtc_vdisplay; 1907 u16 hsize = 1908 hdisplay * (conn_state->overscan.left_margin + 1909 conn_state->overscan.right_margin) / 200; 1910 u16 vsize = 1911 vdisplay * (conn_state->overscan.top_margin + 1912 conn_state->overscan.bottom_margin) / 200; 1913 u16 hact_end, vact_end; 1914 u32 val; 1915 1916 hsize = round_down(hsize, 2); 1917 vsize = round_down(vsize, 2); 1918 1919 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1920 hact_end = hact_st + hsize; 1921 val = hact_st << 16; 1922 val |= hact_end; 1923 1924 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1925 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1926 vact_end = vact_st + vsize; 1927 val = vact_st << 16; 1928 val |= vact_end; 1929 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1930 val = scl_cal_scale2(vdisplay, vsize) << 16; 1931 val |= scl_cal_scale2(hdisplay, hsize); 1932 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1933 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1934 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1935 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1936 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1937 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1938 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1939 u16 vact_st_f1 = vtotal + vact_st + 1; 1940 u16 vact_end_f1 = vact_st_f1 + vsize; 1941 1942 val = vact_st_f1 << 16 | vact_end_f1; 1943 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1944 } 1945 1946 if (is_vop3(vop2)) { 1947 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 1948 } else { 1949 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 1950 if (cstate->splice_mode) 1951 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 1952 } 1953 } 1954 1955 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 1956 { 1957 struct connector_state *conn_state = &state->conn_state; 1958 struct crtc_state *cstate = &state->crtc_state; 1959 struct acm_data *acm = &conn_state->disp_info->acm_data; 1960 struct drm_display_mode *mode = &conn_state->mode; 1961 u32 vp_offset = (cstate->crtc_id * 0x100); 1962 s16 *lut_y; 1963 s16 *lut_h; 1964 s16 *lut_s; 1965 u32 value; 1966 int i; 1967 1968 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 1969 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 1970 if (!acm->acm_enable) { 1971 writel(0, vop2->regs + RK3528_ACM_CTRL); 1972 return; 1973 } 1974 1975 printf("post acm enable\n"); 1976 1977 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 1978 1979 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 1980 ((mode->vdisplay & 0xfff) << 20); 1981 writel(value, vop2->regs + RK3528_ACM_CTRL); 1982 1983 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 1984 ((acm->s_gain << 20) & 0x3ff00000); 1985 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 1986 1987 lut_y = &acm->gain_lut_hy[0]; 1988 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 1989 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 1990 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 1991 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 1992 ((lut_s[i] << 16) & 0xff0000); 1993 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 1994 } 1995 1996 lut_y = &acm->gain_lut_hs[0]; 1997 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 1998 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 1999 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2000 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2001 ((lut_s[i] << 16) & 0xff0000); 2002 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2003 } 2004 2005 lut_y = &acm->delta_lut_h[0]; 2006 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2007 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2008 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2009 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2010 ((lut_s[i] << 20) & 0x3ff00000); 2011 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2012 } 2013 2014 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2015 } 2016 2017 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2018 { 2019 struct connector_state *conn_state = &state->conn_state; 2020 struct crtc_state *cstate = &state->crtc_state; 2021 struct acm_data *acm = &conn_state->disp_info->acm_data; 2022 struct csc_info *csc = &conn_state->disp_info->csc_info; 2023 struct post_csc_coef csc_coef; 2024 bool is_input_yuv = false; 2025 bool is_output_yuv = false; 2026 bool post_r2y_en = false; 2027 bool post_csc_en = false; 2028 u32 vp_offset = (cstate->crtc_id * 0x100); 2029 u32 value; 2030 int range_type; 2031 2032 printf("post csc enable\n"); 2033 2034 if (acm->acm_enable) { 2035 if (!cstate->yuv_overlay) 2036 post_r2y_en = true; 2037 2038 /* do y2r in csc module */ 2039 if (!is_yuv_output(conn_state->bus_format)) 2040 post_csc_en = true; 2041 } else { 2042 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2043 post_r2y_en = true; 2044 2045 /* do y2r in csc module */ 2046 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2047 post_csc_en = true; 2048 } 2049 2050 if (csc->csc_enable) 2051 post_csc_en = true; 2052 2053 if (cstate->yuv_overlay || post_r2y_en) 2054 is_input_yuv = true; 2055 2056 if (is_yuv_output(conn_state->bus_format)) 2057 is_output_yuv = true; 2058 2059 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH); 2060 2061 if (post_csc_en) { 2062 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2063 is_output_yuv); 2064 2065 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2066 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2067 csc_coef.csc_coef00, false); 2068 value = csc_coef.csc_coef01 & 0xffff; 2069 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2070 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2071 value = csc_coef.csc_coef10 & 0xffff; 2072 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2073 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2074 value = csc_coef.csc_coef12 & 0xffff; 2075 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2076 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2077 value = csc_coef.csc_coef21 & 0xffff; 2078 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2079 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2080 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2081 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2082 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2083 2084 range_type = csc_coef.range_type ? 0 : 1; 2085 range_type <<= is_input_yuv ? 0 : 1; 2086 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2087 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2088 } 2089 2090 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2091 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2092 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2093 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2094 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2095 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2096 } 2097 2098 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2099 { 2100 struct connector_state *conn_state = &state->conn_state; 2101 struct base2_disp_info *disp_info = conn_state->disp_info; 2102 const char *enable_flag; 2103 if (!disp_info) { 2104 printf("disp_info is empty\n"); 2105 return; 2106 } 2107 2108 enable_flag = (const char *)&disp_info->cacm_header; 2109 if (strncasecmp(enable_flag, "CACM", 4)) { 2110 printf("acm and csc is not support\n"); 2111 return; 2112 } 2113 2114 vop3_post_acm_config(state, vop2); 2115 vop3_post_csc_config(state, vop2); 2116 } 2117 2118 /* 2119 * Read VOP internal power domain on/off status. 2120 * We should query BISR_STS register in PMU for 2121 * power up/down status when memory repair is enabled. 2122 * Return value: 1 for power on, 0 for power off; 2123 */ 2124 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2125 { 2126 int val = 0; 2127 int shift = 0; 2128 int shift_factor = 0; 2129 bool is_bisr_en = false; 2130 2131 /* 2132 * The order of pd status bits in BISR_STS register 2133 * is different from that in VOP SYS_STS register. 2134 */ 2135 if (pd_data->id == VOP2_PD_DSC_8K || 2136 pd_data->id == VOP2_PD_DSC_4K || 2137 pd_data->id == VOP2_PD_ESMART) 2138 shift_factor = 1; 2139 2140 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2141 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2142 if (is_bisr_en) { 2143 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2144 2145 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2146 ((val >> shift) & 0x1), 50 * 1000); 2147 } else { 2148 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2149 2150 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2151 !((val >> shift) & 0x1), 50 * 1000); 2152 } 2153 } 2154 2155 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2156 { 2157 struct vop2_power_domain_data *pd_data; 2158 int ret = 0; 2159 2160 if (!pd_id) 2161 return 0; 2162 2163 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2164 if (!pd_data) { 2165 printf("can't find pd_data by id\n"); 2166 return -EINVAL; 2167 } 2168 2169 if (pd_data->parent_id) { 2170 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2171 if (ret) { 2172 printf("can't open parent power domain\n"); 2173 return -EINVAL; 2174 } 2175 } 2176 2177 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, 2178 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false); 2179 ret = vop2_wait_power_domain_on(vop2, pd_data); 2180 if (ret) { 2181 printf("wait vop2 power domain timeout\n"); 2182 return ret; 2183 } 2184 2185 return 0; 2186 } 2187 2188 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2189 { 2190 u32 *base = vop2->regs; 2191 int i = 0; 2192 2193 /* 2194 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2195 */ 2196 for (i = 0; i < (vop2->reg_len >> 2); i++) 2197 vop2->regsbak[i] = base[i]; 2198 } 2199 2200 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2201 { 2202 struct vop2_win_data *win_data; 2203 int layer_phy_id = 0; 2204 int i, j; 2205 u32 ovl_port_offset = 0; 2206 u32 layer_nr = 0; 2207 u8 shift = 0; 2208 2209 /* layer sel win id */ 2210 for (i = 0; i < vop2->data->nr_vps; i++) { 2211 shift = 0; 2212 ovl_port_offset = 0x100 * i; 2213 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2214 for (j = 0; j < layer_nr; j++) { 2215 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2216 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2217 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2218 shift, win_data->layer_sel_win_id[i], false); 2219 shift += 4; 2220 } 2221 } 2222 2223 /* win sel port */ 2224 for (i = 0; i < vop2->data->nr_vps; i++) { 2225 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2226 for (j = 0; j < layer_nr; j++) { 2227 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2228 continue; 2229 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2230 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2231 shift = win_data->win_sel_port_offset * 2; 2232 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK, 2233 shift, i, false); 2234 } 2235 } 2236 } 2237 2238 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2239 { 2240 struct crtc_state *cstate = &state->crtc_state; 2241 struct vop2_win_data *win_data; 2242 int layer_phy_id = 0; 2243 int total_used_layer = 0; 2244 int port_mux = 0; 2245 int i, j; 2246 u32 layer_nr = 0; 2247 u8 shift = 0; 2248 2249 /* layer sel win id */ 2250 for (i = 0; i < vop2->data->nr_vps; i++) { 2251 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2252 for (j = 0; j < layer_nr; j++) { 2253 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2254 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2255 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2256 shift, win_data->layer_sel_win_id[i], false); 2257 shift += 4; 2258 } 2259 } 2260 2261 /* win sel port */ 2262 for (i = 0; i < vop2->data->nr_vps; i++) { 2263 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2264 for (j = 0; j < layer_nr; j++) { 2265 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2266 continue; 2267 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2268 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2269 shift = win_data->win_sel_port_offset * 2; 2270 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2271 LAYER_SEL_PORT_SHIFT + shift, i, false); 2272 } 2273 } 2274 2275 /** 2276 * port mux config 2277 */ 2278 for (i = 0; i < vop2->data->nr_vps; i++) { 2279 shift = i * 4; 2280 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2281 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2282 port_mux = total_used_layer - 1; 2283 } else { 2284 port_mux = 8; 2285 } 2286 2287 if (i == vop2->data->nr_vps - 1) 2288 port_mux = vop2->data->nr_mixers; 2289 2290 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2291 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2292 PORT_MUX_SHIFT + shift, port_mux, false); 2293 } 2294 } 2295 2296 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2297 { 2298 if (!is_vop3(vop2)) 2299 return false; 2300 2301 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2302 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2303 return true; 2304 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2305 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2306 return true; 2307 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2308 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2309 return true; 2310 else 2311 return false; 2312 } 2313 2314 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2315 { 2316 struct vop2_win_data *win_data; 2317 int i; 2318 u8 scale_engine_num = 0; 2319 2320 /* store plane mask for vop2_fixup_dts */ 2321 for (i = 0; i < vop2->data->nr_layers; i++) { 2322 win_data = &vop2->data->win_data[i]; 2323 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2324 continue; 2325 2326 win_data->scale_engine_num = scale_engine_num++; 2327 } 2328 } 2329 2330 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2331 { 2332 struct crtc_state *cstate = &state->crtc_state; 2333 struct vop2_vp_plane_mask *plane_mask; 2334 int layer_phy_id = 0; 2335 int i, j; 2336 int ret; 2337 u32 layer_nr = 0; 2338 2339 if (vop2->global_init) 2340 return; 2341 2342 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2343 if (soc_is_rk3566()) 2344 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2345 OTP_WIN_EN_SHIFT, 1, false); 2346 2347 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2348 u32 plane_mask; 2349 int primary_plane_id; 2350 2351 for (i = 0; i < vop2->data->nr_vps; i++) { 2352 plane_mask = cstate->crtc->vps[i].plane_mask; 2353 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2354 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2355 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2356 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2357 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2358 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2359 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2360 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2361 2362 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2363 for (j = 0; j < layer_nr; j++) { 2364 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2365 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2366 } 2367 } 2368 } else {/* need soft assign plane mask */ 2369 /* find the first unplug devices and set it as main display */ 2370 int main_vp_index = -1; 2371 int active_vp_num = 0; 2372 2373 for (i = 0; i < vop2->data->nr_vps; i++) { 2374 if (cstate->crtc->vps[i].enable) 2375 active_vp_num++; 2376 } 2377 printf("VOP have %d active VP\n", active_vp_num); 2378 2379 if (soc_is_rk3566() && active_vp_num > 2) 2380 printf("ERROR: rk3566 only support 2 display output!!\n"); 2381 plane_mask = vop2->data->plane_mask; 2382 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2383 /* 2384 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other 2385 * for cvbs store in plane_mask[2]. 2386 */ 2387 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2388 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2389 plane_mask += 2 * VOP2_VP_MAX; 2390 2391 if (vop2->version == VOP_VERSION_RK3528) { 2392 /* 2393 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected 2394 * by both vp0 and vp1. 2395 */ 2396 j = 0; 2397 } else { 2398 for (i = 0; i < vop2->data->nr_vps; i++) { 2399 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2400 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 2401 main_vp_index = i; 2402 break; 2403 } 2404 } 2405 2406 /* if no find unplug devices, use vp0 as main display */ 2407 if (main_vp_index < 0) { 2408 main_vp_index = 0; 2409 vop2->vp_plane_mask[0] = plane_mask[0]; 2410 } 2411 2412 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 2413 } 2414 2415 /* init other display except main display */ 2416 for (i = 0; i < vop2->data->nr_vps; i++) { 2417 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 2418 continue; 2419 vop2->vp_plane_mask[i] = plane_mask[j++]; 2420 } 2421 2422 /* store plane mask for vop2_fixup_dts */ 2423 for (i = 0; i < vop2->data->nr_vps; i++) { 2424 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2425 for (j = 0; j < layer_nr; j++) { 2426 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2427 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2428 } 2429 } 2430 } 2431 2432 if (vop2->version == VOP_VERSION_RK3588) 2433 rk3588_vop2_regsbak(vop2); 2434 else 2435 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2436 2437 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2438 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2439 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2440 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2441 2442 for (i = 0; i < vop2->data->nr_vps; i++) { 2443 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2444 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2445 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2446 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2447 } 2448 2449 if (is_vop3(vop2)) 2450 vop3_overlay_init(vop2, state); 2451 else 2452 vop2_overlay_init(vop2, state); 2453 2454 if (is_vop3(vop2)) { 2455 /* 2456 * you can rewrite at dts vop node: 2457 * 2458 * VOP3_ESMART_8K_MODE = 0, 2459 * VOP3_ESMART_4K_4K_MODE = 1, 2460 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2461 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2462 * 2463 * &vop { 2464 * esmart_lb_mode = /bits/ 8 <2>; 2465 * }; 2466 */ 2467 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2468 if (ret < 0) 2469 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2470 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK, 2471 ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false); 2472 2473 vop3_init_esmart_scale_engine(vop2); 2474 2475 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2476 DSP_VS_T_SEL_SHIFT, 0, false); 2477 } 2478 2479 if (vop2->version == VOP_VERSION_RK3568) 2480 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2481 2482 vop2->global_init = true; 2483 } 2484 2485 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2486 { 2487 struct crtc_state *cstate = &state->crtc_state; 2488 int ret; 2489 2490 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 2491 ret = clk_set_defaults(cstate->dev); 2492 if (ret) 2493 debug("%s clk_set_defaults failed %d\n", __func__, ret); 2494 2495 rockchip_vop2_gamma_lut_init(vop2, state); 2496 rockchip_vop2_cubic_lut_init(vop2, state); 2497 2498 return 0; 2499 } 2500 2501 /* 2502 * VOP2 have multi video ports. 2503 * video port ------- crtc 2504 */ 2505 static int rockchip_vop2_preinit(struct display_state *state) 2506 { 2507 struct crtc_state *cstate = &state->crtc_state; 2508 const struct vop2_data *vop2_data = cstate->crtc->data; 2509 2510 if (!rockchip_vop2) { 2511 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 2512 if (!rockchip_vop2) 2513 return -ENOMEM; 2514 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 2515 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 2516 rockchip_vop2->reg_len = RK3568_MAX_REG; 2517 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 2518 if (rockchip_vop2->grf <= 0) 2519 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 2520 rockchip_vop2->version = vop2_data->version; 2521 rockchip_vop2->data = vop2_data; 2522 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 2523 struct regmap *map; 2524 2525 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 2526 if (rockchip_vop2->vop_grf <= 0) 2527 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 2528 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 2529 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 2530 if (rockchip_vop2->vo1_grf <= 0) 2531 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 2532 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 2533 if (rockchip_vop2->sys_pmu <= 0) 2534 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 2535 } 2536 } 2537 2538 cstate->private = rockchip_vop2; 2539 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 2540 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 2541 2542 vop2_global_initial(rockchip_vop2, state); 2543 2544 return 0; 2545 } 2546 2547 /* 2548 * calc the dclk on rk3588 2549 * the available div of dclk is 1, 2, 4 2550 * 2551 */ 2552 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 2553 { 2554 if (child_clk * 4 <= max_dclk) 2555 return child_clk * 4; 2556 else if (child_clk * 2 <= max_dclk) 2557 return child_clk * 2; 2558 else if (child_clk <= max_dclk) 2559 return child_clk; 2560 else 2561 return 0; 2562 } 2563 2564 /* 2565 * 4 pixclk/cycle on rk3588 2566 * RGB/eDP/HDMI: if_pixclk >= dclk_core 2567 * DP: dp_pixclk = dclk_out <= dclk_core 2568 * DSI: mipi_pixclk <= dclk_out <= dclk_core 2569 */ 2570 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 2571 int *dclk_core_div, int *dclk_out_div, 2572 int *if_pixclk_div, int *if_dclk_div) 2573 { 2574 struct crtc_state *cstate = &state->crtc_state; 2575 struct connector_state *conn_state = &state->conn_state; 2576 struct drm_display_mode *mode = &conn_state->mode; 2577 struct vop2 *vop2 = cstate->private; 2578 unsigned long v_pixclk = mode->crtc_clock; 2579 unsigned long dclk_core_rate = v_pixclk >> 2; 2580 unsigned long dclk_rate = v_pixclk; 2581 unsigned long dclk_out_rate; 2582 u64 if_dclk_rate; 2583 u64 if_pixclk_rate; 2584 int output_type = conn_state->type; 2585 int output_mode = conn_state->output_mode; 2586 int K = 1; 2587 2588 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 2589 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2590 printf("Dual channel and YUV420 can't work together\n"); 2591 return -EINVAL; 2592 } 2593 2594 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2595 output_mode == ROCKCHIP_OUT_MODE_YUV420) 2596 K = 2; 2597 2598 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 2599 /* 2600 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 2601 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 2602 */ 2603 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2604 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2605 dclk_rate = dclk_rate >> 1; 2606 K = 2; 2607 } 2608 if (cstate->dsc_enable) { 2609 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 2610 if_dclk_rate = cstate->dsc_cds_clk_rate; 2611 } else { 2612 if_pixclk_rate = (dclk_core_rate << 1) / K; 2613 if_dclk_rate = dclk_core_rate / K; 2614 } 2615 2616 if (v_pixclk > VOP2_MAX_DCLK_RATE) 2617 dclk_rate = vop2_calc_dclk(dclk_core_rate, 2618 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2619 2620 if (!dclk_rate) { 2621 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 2622 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 2623 return -EINVAL; 2624 } 2625 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2626 *if_dclk_div = dclk_rate / if_dclk_rate; 2627 *dclk_core_div = dclk_rate / dclk_core_rate; 2628 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 2629 dclk_rate, *if_pixclk_div, *if_dclk_div); 2630 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 2631 /* edp_pixclk = edp_dclk > dclk_core */ 2632 if_pixclk_rate = v_pixclk / K; 2633 if_dclk_rate = v_pixclk / K; 2634 dclk_rate = if_pixclk_rate * K; 2635 *dclk_core_div = dclk_rate / dclk_core_rate; 2636 *if_pixclk_div = dclk_rate / if_pixclk_rate; 2637 *if_dclk_div = *if_pixclk_div; 2638 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 2639 dclk_out_rate = v_pixclk >> 2; 2640 dclk_out_rate = dclk_out_rate / K; 2641 2642 dclk_rate = vop2_calc_dclk(dclk_out_rate, 2643 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2644 if (!dclk_rate) { 2645 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 2646 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 2647 return -EINVAL; 2648 } 2649 *dclk_out_div = dclk_rate / dclk_out_rate; 2650 *dclk_core_div = dclk_rate / dclk_core_rate; 2651 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 2652 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2653 K = 2; 2654 if (cstate->dsc_enable) 2655 /* dsc output is 96bit, dsi input is 192 bit */ 2656 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 2657 else 2658 if_pixclk_rate = dclk_core_rate / K; 2659 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 2660 dclk_out_rate = dclk_core_rate / K; 2661 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 2662 dclk_rate = vop2_calc_dclk(dclk_out_rate, 2663 vop2->data->vp_data[cstate->crtc_id].max_dclk); 2664 if (!dclk_rate) { 2665 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 2666 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 2667 return -EINVAL; 2668 } 2669 2670 if (cstate->dsc_enable) 2671 dclk_rate /= cstate->dsc_slice_num; 2672 2673 *dclk_out_div = dclk_rate / dclk_out_rate; 2674 *dclk_core_div = dclk_rate / dclk_core_rate; 2675 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 2676 if (cstate->dsc_enable) 2677 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 2678 2679 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 2680 dclk_rate = v_pixclk; 2681 *dclk_core_div = dclk_rate / dclk_core_rate; 2682 } 2683 2684 *if_pixclk_div = ilog2(*if_pixclk_div); 2685 *if_dclk_div = ilog2(*if_dclk_div); 2686 *dclk_core_div = ilog2(*dclk_core_div); 2687 *dclk_out_div = ilog2(*dclk_out_div); 2688 2689 return dclk_rate; 2690 } 2691 2692 static int vop2_calc_dsc_clk(struct display_state *state) 2693 { 2694 struct connector_state *conn_state = &state->conn_state; 2695 struct drm_display_mode *mode = &conn_state->mode; 2696 struct crtc_state *cstate = &state->crtc_state; 2697 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 2698 u8 k = 1; 2699 2700 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2701 k = 2; 2702 2703 cstate->dsc_txp_clk_rate = v_pixclk; 2704 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 2705 2706 cstate->dsc_pxl_clk_rate = v_pixclk; 2707 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 2708 2709 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 2710 * cds_dat_width = 96; 2711 * bits_per_pixel = [8-12]; 2712 * As cds clk is div from txp clk and only support 1/2/4 div, 2713 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 2714 * otherwise dsc_cds = crtc_clock / 8; 2715 */ 2716 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 2717 2718 return 0; 2719 } 2720 2721 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 2722 { 2723 struct crtc_state *cstate = &state->crtc_state; 2724 struct connector_state *conn_state = &state->conn_state; 2725 struct drm_display_mode *mode = &conn_state->mode; 2726 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 2727 struct vop2 *vop2 = cstate->private; 2728 u32 vp_offset = (cstate->crtc_id * 0x100); 2729 u16 hdisplay = mode->crtc_hdisplay; 2730 int output_if = conn_state->output_if; 2731 int if_pixclk_div = 0; 2732 int if_dclk_div = 0; 2733 unsigned long dclk_rate; 2734 u32 val; 2735 2736 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 2737 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 2738 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 2739 } else { 2740 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2741 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2742 } 2743 2744 if (cstate->dsc_enable) { 2745 int k = 1; 2746 2747 if (!vop2->data->nr_dscs) { 2748 printf("Unsupported DSC\n"); 2749 return 0; 2750 } 2751 2752 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2753 k = 2; 2754 2755 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 2756 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 2757 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 2758 2759 vop2_calc_dsc_clk(state); 2760 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 2761 cstate->dsc_id, dsc_sink_cap->slice_width, 2762 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 2763 } 2764 2765 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 2766 2767 if (output_if & VOP_OUTPUT_IF_RGB) { 2768 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2769 4, false); 2770 } 2771 2772 if (output_if & VOP_OUTPUT_IF_BT1120) { 2773 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2774 3, false); 2775 } 2776 2777 if (output_if & VOP_OUTPUT_IF_BT656) { 2778 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 2779 2, false); 2780 } 2781 2782 if (output_if & VOP_OUTPUT_IF_MIPI0) { 2783 if (cstate->crtc_id == 2) 2784 val = 0; 2785 else 2786 val = 1; 2787 2788 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2789 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2790 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 2791 2792 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 2793 1, false); 2794 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 2795 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 2796 if_pixclk_div, false); 2797 2798 if (conn_state->hold_mode) { 2799 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2800 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 2801 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2802 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2803 } 2804 } 2805 2806 if (output_if & VOP_OUTPUT_IF_MIPI1) { 2807 if (cstate->crtc_id == 2) 2808 val = 0; 2809 else if (cstate->crtc_id == 3) 2810 val = 1; 2811 else 2812 val = 3; /*VP1*/ 2813 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 2814 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2815 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 2816 2817 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 2818 1, false); 2819 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 2820 val, false); 2821 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 2822 if_pixclk_div, false); 2823 2824 if (conn_state->hold_mode) { 2825 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2826 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 2827 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2828 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 2829 } 2830 } 2831 2832 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2833 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2834 MIPI_DUAL_EN_SHIFT, 1, false); 2835 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2836 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2837 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2838 false); 2839 switch (conn_state->type) { 2840 case DRM_MODE_CONNECTOR_DisplayPort: 2841 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2842 RK3588_DP_DUAL_EN_SHIFT, 1, false); 2843 break; 2844 case DRM_MODE_CONNECTOR_eDP: 2845 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2846 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 2847 break; 2848 case DRM_MODE_CONNECTOR_HDMIA: 2849 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2850 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 2851 break; 2852 case DRM_MODE_CONNECTOR_DSI: 2853 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2854 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 2855 break; 2856 default: 2857 break; 2858 } 2859 } 2860 2861 if (output_if & VOP_OUTPUT_IF_eDP0) { 2862 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 2863 1, false); 2864 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2865 cstate->crtc_id, false); 2866 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2867 if_dclk_div, false); 2868 2869 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2870 if_pixclk_div, false); 2871 2872 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2873 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 2874 } 2875 2876 if (output_if & VOP_OUTPUT_IF_eDP1) { 2877 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 2878 1, false); 2879 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2880 cstate->crtc_id, false); 2881 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2882 if_dclk_div, false); 2883 2884 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2885 if_pixclk_div, false); 2886 2887 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2888 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 2889 } 2890 2891 if (output_if & VOP_OUTPUT_IF_HDMI0) { 2892 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 2893 1, false); 2894 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 2895 cstate->crtc_id, false); 2896 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2897 if_dclk_div, false); 2898 2899 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2900 if_pixclk_div, false); 2901 2902 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2903 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 2904 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2905 HDMI_SYNC_POL_MASK, 2906 HDMI0_SYNC_POL_SHIFT, val); 2907 } 2908 2909 if (output_if & VOP_OUTPUT_IF_HDMI1) { 2910 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 2911 1, false); 2912 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2913 cstate->crtc_id, false); 2914 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2915 if_dclk_div, false); 2916 2917 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2918 if_pixclk_div, false); 2919 2920 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2921 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 2922 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2923 HDMI_SYNC_POL_MASK, 2924 HDMI1_SYNC_POL_SHIFT, val); 2925 } 2926 2927 if (output_if & VOP_OUTPUT_IF_DP0) { 2928 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 2929 1, false); 2930 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 2931 cstate->crtc_id, false); 2932 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2933 RK3588_DP0_PIN_POL_SHIFT, val, false); 2934 } 2935 2936 if (output_if & VOP_OUTPUT_IF_DP1) { 2937 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 2938 1, false); 2939 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 2940 cstate->crtc_id, false); 2941 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2942 RK3588_DP1_PIN_POL_SHIFT, val, false); 2943 } 2944 2945 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2946 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 2947 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2948 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 2949 2950 return dclk_rate; 2951 } 2952 2953 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 2954 { 2955 struct crtc_state *cstate = &state->crtc_state; 2956 struct connector_state *conn_state = &state->conn_state; 2957 struct drm_display_mode *mode = &conn_state->mode; 2958 struct vop2 *vop2 = cstate->private; 2959 u32 vp_offset = (cstate->crtc_id * 0x100); 2960 bool dclk_inv; 2961 u32 val; 2962 2963 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 2964 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2965 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2966 2967 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 2968 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2969 1, false); 2970 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2971 RGB_MUX_SHIFT, cstate->crtc_id, false); 2972 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 2973 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 2974 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2975 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 2976 } 2977 2978 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 2979 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2980 1, false); 2981 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 2982 BT1120_EN_SHIFT, 1, false); 2983 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2984 RGB_MUX_SHIFT, cstate->crtc_id, false); 2985 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2986 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2987 } 2988 2989 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2990 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2991 1, false); 2992 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2993 RGB_MUX_SHIFT, cstate->crtc_id, false); 2994 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2995 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2996 } 2997 2998 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 2999 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3000 1, false); 3001 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3002 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3003 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3004 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3005 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3006 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3007 } 3008 3009 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3010 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 3011 1, false); 3012 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3013 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 3014 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3015 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3016 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3017 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3018 } 3019 3020 if (conn_state->output_flags & 3021 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 3022 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 3023 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3024 LVDS_DUAL_EN_SHIFT, 1, false); 3025 if (conn_state->output_flags & 3026 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3027 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3028 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 3029 false); 3030 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3031 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3032 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3033 } 3034 3035 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3036 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3037 1, false); 3038 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3039 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3040 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3041 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3042 } 3043 3044 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3045 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3046 1, false); 3047 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3048 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3049 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3050 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3051 } 3052 3053 if (conn_state->output_flags & 3054 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3055 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3056 MIPI_DUAL_EN_SHIFT, 1, false); 3057 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3058 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3059 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3060 false); 3061 } 3062 3063 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3064 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3065 1, false); 3066 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3067 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3068 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3069 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3070 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 3071 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 3072 } 3073 3074 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3075 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3076 1, false); 3077 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3078 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3079 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3080 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3081 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3082 IF_CRTL_HDMI_PIN_POL_MASK, 3083 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3084 } 3085 3086 return mode->clock; 3087 } 3088 3089 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 3090 { 3091 struct crtc_state *cstate = &state->crtc_state; 3092 struct connector_state *conn_state = &state->conn_state; 3093 struct drm_display_mode *mode = &conn_state->mode; 3094 struct vop2 *vop2 = cstate->private; 3095 u32 val; 3096 3097 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3098 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3099 3100 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3101 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3102 1, false); 3103 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3104 RGB_MUX_SHIFT, cstate->crtc_id, false); 3105 } 3106 3107 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3108 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3109 1, false); 3110 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3111 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3112 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3113 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3114 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3115 IF_CRTL_HDMI_PIN_POL_MASK, 3116 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3117 } 3118 3119 return mode->crtc_clock; 3120 } 3121 3122 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3123 { 3124 struct crtc_state *cstate = &state->crtc_state; 3125 struct connector_state *conn_state = &state->conn_state; 3126 struct drm_display_mode *mode = &conn_state->mode; 3127 struct vop2 *vop2 = cstate->private; 3128 bool dclk_inv; 3129 u32 val; 3130 3131 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 3132 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3133 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3134 3135 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3136 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3137 1, false); 3138 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3139 RGB_MUX_SHIFT, cstate->crtc_id, false); 3140 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 3141 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3142 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3143 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3144 } 3145 3146 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3147 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3148 1, false); 3149 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3150 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3151 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3152 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3153 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3154 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3155 } 3156 3157 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3158 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3159 1, false); 3160 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3161 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3162 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3163 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 3164 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3165 RK3562_MIPI_PIN_POL_SHIFT, val, false); 3166 } 3167 3168 return mode->crtc_clock; 3169 } 3170 3171 static void vop2_post_color_swap(struct display_state *state) 3172 { 3173 struct crtc_state *cstate = &state->crtc_state; 3174 struct connector_state *conn_state = &state->conn_state; 3175 struct vop2 *vop2 = cstate->private; 3176 u32 vp_offset = (cstate->crtc_id * 0x100); 3177 u32 output_type = conn_state->type; 3178 u32 data_swap = 0; 3179 3180 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 3181 data_swap = DSP_RB_SWAP; 3182 3183 if (vop2->version == VOP_VERSION_RK3588 && 3184 (output_type == DRM_MODE_CONNECTOR_HDMIA || 3185 output_type == DRM_MODE_CONNECTOR_eDP) && 3186 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 3187 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 3188 data_swap |= DSP_RG_SWAP; 3189 3190 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 3191 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 3192 } 3193 3194 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 3195 { 3196 int ret = 0; 3197 3198 if (parent->dev) 3199 ret = clk_set_parent(clk, parent); 3200 if (ret < 0) 3201 debug("failed to set %s as parent for %s\n", 3202 parent->dev->name, clk->dev->name); 3203 } 3204 3205 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 3206 { 3207 int ret = 0; 3208 3209 if (clk->dev) 3210 ret = clk_set_rate(clk, rate); 3211 if (ret < 0) 3212 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 3213 3214 return ret; 3215 } 3216 3217 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 3218 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 3219 int *dsc_cds_clk_div, u64 dclk_rate) 3220 { 3221 struct crtc_state *cstate = &state->crtc_state; 3222 3223 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 3224 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 3225 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 3226 3227 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 3228 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 3229 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 3230 } 3231 3232 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 3233 { 3234 struct crtc_state *cstate = &state->crtc_state; 3235 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 3236 struct drm_dsc_picture_parameter_set config_pps; 3237 const struct vop2_data *vop2_data = vop2->data; 3238 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3239 u32 *pps_val = (u32 *)&config_pps; 3240 u32 decoder_regs_offset = (dsc_id * 0x100); 3241 int i = 0; 3242 3243 memcpy(&config_pps, pps, sizeof(config_pps)); 3244 3245 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 3246 config_pps.pps_3 &= 0xf0; 3247 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 3248 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 3249 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 3250 } 3251 3252 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 3253 config_pps.rc_range_parameters[i] = 3254 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 3255 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 3256 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 3257 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 3258 } 3259 3260 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 3261 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 3262 } 3263 3264 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 3265 { 3266 struct connector_state *conn_state = &state->conn_state; 3267 struct drm_display_mode *mode = &conn_state->mode; 3268 struct crtc_state *cstate = &state->crtc_state; 3269 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3270 const struct vop2_data *vop2_data = vop2->data; 3271 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3272 bool mipi_ds_mode = false; 3273 u8 dsc_interface_mode = 0; 3274 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3275 u16 hdisplay = mode->crtc_hdisplay; 3276 u16 htotal = mode->crtc_htotal; 3277 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3278 u16 vdisplay = mode->crtc_vdisplay; 3279 u16 vtotal = mode->crtc_vtotal; 3280 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3281 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3282 u16 vact_end = vact_st + vdisplay; 3283 u32 ctrl_regs_offset = (dsc_id * 0x30); 3284 u32 decoder_regs_offset = (dsc_id * 0x100); 3285 int dsc_txp_clk_div = 0; 3286 int dsc_pxl_clk_div = 0; 3287 int dsc_cds_clk_div = 0; 3288 int val = 0; 3289 3290 if (!vop2->data->nr_dscs) { 3291 printf("Unsupported DSC\n"); 3292 return; 3293 } 3294 3295 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 3296 printf("DSC%d supported max slice is: %d, current is: %d\n", 3297 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 3298 3299 if (dsc_data->pd_id) { 3300 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 3301 printf("open dsc%d pd fail\n", dsc_id); 3302 } 3303 3304 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 3305 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 3306 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 3307 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 3308 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3309 dsc_interface_mode = VOP_DSC_IF_HDMI; 3310 } else { 3311 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 3312 if (mipi_ds_mode) 3313 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 3314 else 3315 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 3316 } 3317 3318 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3319 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3320 DSC_MAN_MODE_SHIFT, 0, false); 3321 else 3322 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 3323 DSC_MAN_MODE_SHIFT, 1, false); 3324 3325 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 3326 3327 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 3328 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 3329 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 3330 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 3331 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 3332 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 3333 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 3334 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 3335 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3336 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 3337 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 3338 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 3339 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 3340 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 3341 3342 if (!mipi_ds_mode) { 3343 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 3344 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 3345 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 3346 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 3347 u32 dly_num, dsc_cds_rate_mhz, val = 0; 3348 int k = 1; 3349 3350 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3351 k = 2; 3352 3353 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 3354 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 3355 3356 /* 3357 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 3358 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 3359 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 3360 * 3361 * HDMI: 3362 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 3363 * delay_line_num = 4 - BPP / 8 3364 * = (64 - target_bpp / 8) / 16 3365 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3366 * 3367 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 3368 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 3369 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3370 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 3371 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3372 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 3373 */ 3374 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 3375 dsc_cds_rate_mhz = dsc_cds_rate; 3376 dsc_hsync = hsync_len / 2; 3377 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 3378 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 3379 } else { 3380 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 3381 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 3382 be16_to_cpu(cstate->pps.chunk_size); 3383 3384 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 3385 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 3386 3387 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 3388 if (dsc_hsync < 8) 3389 dsc_hsync = 8; 3390 } 3391 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 3392 DSC_INIT_DLY_MODE_SHIFT, 0, false); 3393 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 3394 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 3395 3396 /* 3397 * htotal / dclk_core = dsc_htotal /cds_clk 3398 * 3399 * dclk_core = DCLK / (1 << dclk_core->div_val) 3400 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 3401 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 3402 * 3403 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 3404 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 3405 */ 3406 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 3407 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 3408 val = dsc_htotal << 16 | dsc_hsync; 3409 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 3410 DSC_HTOTAL_PW_SHIFT, val, false); 3411 3412 dsc_hact_st = hact_st / 2; 3413 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 3414 val = dsc_hact_end << 16 | dsc_hact_st; 3415 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 3416 DSC_HACT_ST_END_SHIFT, val, false); 3417 3418 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 3419 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 3420 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 3421 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 3422 } 3423 3424 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 3425 RST_DEASSERT_SHIFT, 1, false); 3426 udelay(10); 3427 3428 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 3429 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 3430 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3431 3432 vop2_load_pps(state, vop2, dsc_id); 3433 3434 val |= (1 << DSC_PPS_UPD_SHIFT); 3435 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 3436 3437 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 3438 dsc_id, 3439 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 3440 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 3441 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 3442 } 3443 3444 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 3445 { 3446 struct crtc_state *cstate = &state->crtc_state; 3447 struct vop2 *vop2 = cstate->private; 3448 struct udevice *vp_dev, *dev; 3449 struct ofnode_phandle_args args; 3450 char vp_name[10]; 3451 int ret; 3452 3453 if (vop2->version != VOP_VERSION_RK3588) 3454 return false; 3455 3456 sprintf(vp_name, "port@%d", cstate->crtc_id); 3457 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 3458 debug("warn: can't get vp device\n"); 3459 return false; 3460 } 3461 3462 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 3463 0, &args); 3464 if (ret) { 3465 debug("assigned-clock-parents's node not define\n"); 3466 return false; 3467 } 3468 3469 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 3470 debug("warn: can't get clk device\n"); 3471 return false; 3472 } 3473 3474 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 3475 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 3476 if (clk_dev) 3477 *clk_dev = dev; 3478 return true; 3479 } 3480 3481 return false; 3482 } 3483 3484 static int rockchip_vop2_init(struct display_state *state) 3485 { 3486 struct crtc_state *cstate = &state->crtc_state; 3487 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 3488 struct connector_state *conn_state = &state->conn_state; 3489 struct drm_display_mode *mode = &conn_state->mode; 3490 struct vop2 *vop2 = cstate->private; 3491 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3492 u16 hdisplay = mode->crtc_hdisplay; 3493 u16 htotal = mode->crtc_htotal; 3494 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 3495 u16 hact_end = hact_st + hdisplay; 3496 u16 vdisplay = mode->crtc_vdisplay; 3497 u16 vtotal = mode->crtc_vtotal; 3498 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 3499 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 3500 u16 vact_end = vact_st + vdisplay; 3501 bool yuv_overlay = false; 3502 u32 vp_offset = (cstate->crtc_id * 0x100); 3503 u32 line_flag_offset = (cstate->crtc_id * 4); 3504 u32 val, act_end; 3505 u8 dither_down_en = 0; 3506 u8 dither_down_mode = 0; 3507 u8 pre_dither_down_en = 0; 3508 u8 dclk_div_factor = 0; 3509 char output_type_name[30] = {0}; 3510 char dclk_name[9]; 3511 struct clk dclk; 3512 struct clk hdmi0_phy_pll; 3513 struct clk hdmi1_phy_pll; 3514 struct clk hdmi_phy_pll; 3515 struct udevice *disp_dev; 3516 unsigned long dclk_rate = 0; 3517 int ret; 3518 3519 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 3520 mode->crtc_hdisplay, mode->vdisplay, 3521 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 3522 mode->vrefresh, 3523 get_output_if_name(conn_state->output_if, output_type_name), 3524 cstate->crtc_id); 3525 3526 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 3527 cstate->splice_mode = true; 3528 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 3529 if (!cstate->splice_crtc_id) { 3530 printf("%s: Splice mode is unsupported by vp%d\n", 3531 __func__, cstate->crtc_id); 3532 return -EINVAL; 3533 } 3534 3535 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 3536 PORT_MERGE_EN_SHIFT, 1, false); 3537 } 3538 3539 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3540 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3541 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 3542 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 3543 3544 vop2_initial(vop2, state); 3545 if (vop2->version == VOP_VERSION_RK3588) 3546 dclk_rate = rk3588_vop2_if_cfg(state); 3547 else if (vop2->version == VOP_VERSION_RK3568) 3548 dclk_rate = rk3568_vop2_if_cfg(state); 3549 else if (vop2->version == VOP_VERSION_RK3528) 3550 dclk_rate = rk3528_vop2_if_cfg(state); 3551 else if (vop2->version == VOP_VERSION_RK3562) 3552 dclk_rate = rk3562_vop2_if_cfg(state); 3553 3554 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 3555 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 3556 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 3557 3558 vop2_post_color_swap(state); 3559 3560 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 3561 OUT_MODE_SHIFT, conn_state->output_mode, false); 3562 3563 switch (conn_state->bus_format) { 3564 case MEDIA_BUS_FMT_RGB565_1X16: 3565 dither_down_en = 1; 3566 dither_down_mode = RGB888_TO_RGB565; 3567 pre_dither_down_en = 1; 3568 break; 3569 case MEDIA_BUS_FMT_RGB666_1X18: 3570 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 3571 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 3572 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 3573 dither_down_en = 1; 3574 dither_down_mode = RGB888_TO_RGB666; 3575 pre_dither_down_en = 1; 3576 break; 3577 case MEDIA_BUS_FMT_YUV8_1X24: 3578 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 3579 dither_down_en = 0; 3580 pre_dither_down_en = 1; 3581 break; 3582 case MEDIA_BUS_FMT_YUV10_1X30: 3583 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 3584 dither_down_en = 0; 3585 pre_dither_down_en = 0; 3586 break; 3587 case MEDIA_BUS_FMT_YUYV10_1X20: 3588 case MEDIA_BUS_FMT_RGB888_1X24: 3589 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 3590 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 3591 case MEDIA_BUS_FMT_RGB101010_1X30: 3592 default: 3593 dither_down_en = 0; 3594 pre_dither_down_en = 1; 3595 break; 3596 } 3597 3598 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3599 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 3600 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3601 DITHER_DOWN_MODE_SHIFT, dither_down_mode, false); 3602 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3603 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 3604 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3605 DITHER_DOWN_MODE_SHIFT, dither_down_mode, false); 3606 3607 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 3608 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 3609 yuv_overlay, false); 3610 3611 cstate->yuv_overlay = yuv_overlay; 3612 3613 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 3614 (htotal << 16) | hsync_len); 3615 val = hact_st << 16; 3616 val |= hact_end; 3617 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 3618 val = vact_st << 16; 3619 val |= vact_end; 3620 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 3621 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 3622 u16 vact_st_f1 = vtotal + vact_st + 1; 3623 u16 vact_end_f1 = vact_st_f1 + vdisplay; 3624 3625 val = vact_st_f1 << 16 | vact_end_f1; 3626 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 3627 val); 3628 3629 val = vtotal << 16 | (vtotal + vsync_len); 3630 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 3631 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3632 INTERLACE_EN_SHIFT, 1, false); 3633 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3634 DSP_FILED_POL, 1, false); 3635 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3636 P2I_EN_SHIFT, 1, false); 3637 vtotal += vtotal + 1; 3638 act_end = vact_end_f1; 3639 } else { 3640 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3641 INTERLACE_EN_SHIFT, 0, false); 3642 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3643 P2I_EN_SHIFT, 0, false); 3644 act_end = vact_end; 3645 } 3646 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 3647 (vtotal << 16) | vsync_len); 3648 3649 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) { 3650 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 3651 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3652 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3653 CORE_DCLK_DIV_EN_SHIFT, 1, false); 3654 else 3655 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3656 CORE_DCLK_DIV_EN_SHIFT, 0, false); 3657 } 3658 3659 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 3660 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3661 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 3662 else 3663 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3664 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 3665 3666 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3667 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 3668 3669 if (yuv_overlay) 3670 val = 0x20010200; 3671 else 3672 val = 0; 3673 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 3674 if (cstate->splice_mode) { 3675 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 3676 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 3677 yuv_overlay, false); 3678 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 3679 } 3680 3681 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3682 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 3683 3684 if (vp->xmirror_en) 3685 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 3686 DSP_X_MIR_EN_SHIFT, 1, false); 3687 3688 vop2_tv_config_update(state, vop2); 3689 vop2_post_config(state, vop2); 3690 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 3691 vop3_post_config(state, vop2); 3692 3693 if (cstate->dsc_enable) { 3694 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3695 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 3696 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 3697 } else { 3698 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 3699 } 3700 } 3701 3702 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3703 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 3704 if (ret) { 3705 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 3706 return ret; 3707 } 3708 3709 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 3710 if (!ret) { 3711 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 3712 if (ret) 3713 debug("%s: hdmi0_phy_pll may not define\n", __func__); 3714 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 3715 if (ret) 3716 debug("%s: hdmi1_phy_pll may not define\n", __func__); 3717 } else { 3718 hdmi0_phy_pll.dev = NULL; 3719 hdmi1_phy_pll.dev = NULL; 3720 debug("%s: Faile to find display-subsystem node\n", __func__); 3721 } 3722 3723 if (vop2->version == VOP_VERSION_RK3528) { 3724 struct ofnode_phandle_args args; 3725 3726 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 3727 "#clock-cells", 0, 0, &args); 3728 if (!ret) { 3729 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 3730 if (ret) { 3731 debug("warn: can't get clk device\n"); 3732 return ret; 3733 } 3734 } else { 3735 debug("assigned-clock-parents's node not define\n"); 3736 } 3737 } 3738 3739 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 3740 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 3741 vop2_clk_set_parent(&dclk, &hdmi0_phy_pll); 3742 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 3743 vop2_clk_set_parent(&dclk, &hdmi1_phy_pll); 3744 3745 /* 3746 * uboot clk driver won't set dclk parent's rate when use 3747 * hdmi phypll as dclk source. 3748 * So set dclk rate is meaningless. Set hdmi phypll rate 3749 * directly. 3750 */ 3751 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 3752 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000); 3753 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 3754 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000); 3755 } else { 3756 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 3757 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3758 } else { 3759 /* 3760 * For RK3528, the path of CVBS output is like: 3761 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 3762 * The vop2 dclk should be four times crtc_clock for CVBS sampling 3763 * clock needs. 3764 */ 3765 if (vop2->version == VOP_VERSION_RK3528 && 3766 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3767 ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000); 3768 else 3769 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3770 } 3771 } 3772 } else { 3773 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 3774 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000); 3775 else 3776 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 3777 } 3778 3779 if (IS_ERR_VALUE(ret)) { 3780 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 3781 __func__, cstate->crtc_id, dclk_rate, ret); 3782 return ret; 3783 } else { 3784 dclk_div_factor = mode->clock / dclk_rate; 3785 if (vop2->version == VOP_VERSION_RK3528 && 3786 conn_state->output_if & VOP_OUTPUT_IF_BT656) 3787 mode->crtc_clock = ret / 4 / 1000; 3788 else 3789 mode->crtc_clock = ret * dclk_div_factor / 1000; 3790 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 3791 } 3792 3793 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3794 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 3795 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 3796 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 3797 3798 return 0; 3799 } 3800 3801 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 3802 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 3803 uint32_t dst_h) 3804 { 3805 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 3806 uint16_t hscl_filter_mode, vscl_filter_mode; 3807 uint8_t xgt2 = 0, xgt4 = 0; 3808 uint8_t ygt2 = 0, ygt4 = 0; 3809 uint32_t xfac = 0, yfac = 0; 3810 u32 win_offset = win->reg_offset; 3811 bool xgt_en = false; 3812 bool xavg_en = false; 3813 3814 if (is_vop3(vop2)) { 3815 if (src_w >= (4 * dst_w)) { 3816 xgt4 = 1; 3817 src_w >>= 2; 3818 } else if (src_w >= (2 * dst_w)) { 3819 xgt2 = 1; 3820 src_w >>= 1; 3821 } 3822 } 3823 3824 if (src_h >= (4 * dst_h)) { 3825 ygt4 = 1; 3826 src_h >>= 2; 3827 } else if (src_h >= (2 * dst_h)) { 3828 ygt2 = 1; 3829 src_h >>= 1; 3830 } 3831 3832 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 3833 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 3834 3835 if (yrgb_hor_scl_mode == SCALE_UP) 3836 hscl_filter_mode = win->hsu_filter_mode; 3837 else 3838 hscl_filter_mode = win->hsd_filter_mode; 3839 3840 if (yrgb_ver_scl_mode == SCALE_UP) 3841 vscl_filter_mode = win->vsu_filter_mode; 3842 else 3843 vscl_filter_mode = win->vsd_filter_mode; 3844 3845 /* 3846 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 3847 * at scale down mode 3848 */ 3849 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 3850 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 3851 dst_w += 1; 3852 } 3853 3854 if (is_vop3(vop2)) { 3855 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 3856 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 3857 3858 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 3859 xavg_en = xgt2 || xgt4; 3860 else 3861 xgt_en = xgt2 || xgt4; 3862 } else { 3863 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 3864 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 3865 } 3866 3867 if (win->type == CLUSTER_LAYER) { 3868 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 3869 yfac << 16 | xfac); 3870 3871 if (is_vop3(vop2)) { 3872 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3873 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 3874 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3875 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 3876 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3877 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3878 3879 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3880 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3881 yrgb_hor_scl_mode, false); 3882 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3883 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3884 yrgb_ver_scl_mode, false); 3885 } else { 3886 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3887 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 3888 yrgb_hor_scl_mode, false); 3889 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3890 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 3891 yrgb_ver_scl_mode, false); 3892 } 3893 3894 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 3895 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3896 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 3897 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3898 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 3899 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3900 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 3901 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3902 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 3903 } else { 3904 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3905 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 3906 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3907 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 3908 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3909 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 3910 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 3911 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 3912 } 3913 } else { 3914 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 3915 yfac << 16 | xfac); 3916 3917 if (is_vop3(vop2)) { 3918 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3919 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 3920 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3921 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 3922 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3923 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 3924 } 3925 3926 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3927 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 3928 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 3929 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 3930 3931 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3932 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 3933 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3934 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 3935 3936 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3937 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 3938 hscl_filter_mode, false); 3939 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 3940 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 3941 vscl_filter_mode, false); 3942 } 3943 } 3944 3945 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 3946 { 3947 u32 win_offset = win->reg_offset; 3948 3949 if (win->type == CLUSTER_LAYER) { 3950 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 3951 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 3952 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 3953 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3954 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 3955 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3956 } else { 3957 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 3958 ESMART_AXI_ID_SHIFT, win->axi_id, false); 3959 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 3960 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 3961 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 3962 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 3963 } 3964 } 3965 3966 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 3967 { 3968 struct crtc_state *cstate = &state->crtc_state; 3969 struct connector_state *conn_state = &state->conn_state; 3970 struct drm_display_mode *mode = &conn_state->mode; 3971 struct vop2 *vop2 = cstate->private; 3972 int src_w = cstate->src_rect.w; 3973 int src_h = cstate->src_rect.h; 3974 int crtc_x = cstate->crtc_rect.x; 3975 int crtc_y = cstate->crtc_rect.y; 3976 int crtc_w = cstate->crtc_rect.w; 3977 int crtc_h = cstate->crtc_rect.h; 3978 int xvir = cstate->xvir; 3979 int y_mirror = 0; 3980 int csc_mode; 3981 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 3982 /* offset of the right window in splice mode */ 3983 u32 splice_pixel_offset = 0; 3984 u32 splice_yrgb_offset = 0; 3985 u32 win_offset = win->reg_offset; 3986 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 3987 3988 if (win->splice_mode_right) { 3989 src_w = cstate->right_src_rect.w; 3990 src_h = cstate->right_src_rect.h; 3991 crtc_x = cstate->right_crtc_rect.x; 3992 crtc_y = cstate->right_crtc_rect.y; 3993 crtc_w = cstate->right_crtc_rect.w; 3994 crtc_h = cstate->right_crtc_rect.h; 3995 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 3996 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 3997 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 3998 } 3999 4000 act_info = (src_h - 1) << 16; 4001 act_info |= (src_w - 1) & 0xffff; 4002 4003 dsp_info = (crtc_h - 1) << 16; 4004 dsp_info |= (crtc_w - 1) & 0xffff; 4005 4006 dsp_stx = crtc_x; 4007 dsp_sty = crtc_y; 4008 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 4009 4010 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 4011 y_mirror = 1; 4012 else 4013 y_mirror = 0; 4014 4015 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 4016 4017 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 4018 vop2->version == VOP_VERSION_RK3562) 4019 vop2_axi_config(vop2, win); 4020 4021 if (y_mirror) 4022 printf("WARN: y mirror is unsupported by cluster window\n"); 4023 4024 /* rk3588 should set half_blocK_en to 1 in line and tile mode */ 4025 if (vop2->version == VOP_VERSION_RK3588) 4026 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 4027 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 4028 4029 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 4030 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4031 false); 4032 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 4033 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 4034 cstate->dma_addr + splice_yrgb_offset); 4035 4036 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 4037 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 4038 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 4039 4040 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 4041 4042 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4043 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 4044 CLUSTER_RGB2YUV_EN_SHIFT, 4045 is_yuv_output(conn_state->bus_format), false); 4046 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 4047 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 4048 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 4049 4050 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4051 } 4052 4053 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 4054 { 4055 struct crtc_state *cstate = &state->crtc_state; 4056 struct connector_state *conn_state = &state->conn_state; 4057 struct drm_display_mode *mode = &conn_state->mode; 4058 struct vop2 *vop2 = cstate->private; 4059 int src_w = cstate->src_rect.w; 4060 int src_h = cstate->src_rect.h; 4061 int crtc_x = cstate->crtc_rect.x; 4062 int crtc_y = cstate->crtc_rect.y; 4063 int crtc_w = cstate->crtc_rect.w; 4064 int crtc_h = cstate->crtc_rect.h; 4065 int xvir = cstate->xvir; 4066 int y_mirror = 0; 4067 int csc_mode; 4068 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 4069 /* offset of the right window in splice mode */ 4070 u32 splice_pixel_offset = 0; 4071 u32 splice_yrgb_offset = 0; 4072 u32 win_offset = win->reg_offset; 4073 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4074 4075 if (win->splice_mode_right) { 4076 src_w = cstate->right_src_rect.w; 4077 src_h = cstate->right_src_rect.h; 4078 crtc_x = cstate->right_crtc_rect.x; 4079 crtc_y = cstate->right_crtc_rect.y; 4080 crtc_w = cstate->right_crtc_rect.w; 4081 crtc_h = cstate->right_crtc_rect.h; 4082 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 4083 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 4084 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4085 } 4086 4087 /* 4088 * This is workaround solution for IC design: 4089 * esmart can't support scale down when actual_w % 16 == 1. 4090 */ 4091 if (src_w > crtc_w && (src_w & 0xf) == 1) { 4092 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 4093 src_w -= 1; 4094 } 4095 4096 act_info = (src_h - 1) << 16; 4097 act_info |= (src_w - 1) & 0xffff; 4098 4099 dsp_info = (crtc_h - 1) << 16; 4100 dsp_info |= (crtc_w - 1) & 0xffff; 4101 4102 dsp_stx = crtc_x; 4103 dsp_sty = crtc_y; 4104 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 4105 4106 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 4107 y_mirror = 1; 4108 else 4109 y_mirror = 0; 4110 4111 if (is_vop3(vop2)) 4112 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK, 4113 ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false); 4114 4115 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 4116 4117 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 || 4118 vop2->version == VOP_VERSION_RK3562) 4119 vop2_axi_config(vop2, win); 4120 4121 if (y_mirror) 4122 cstate->dma_addr += (src_h - 1) * xvir * 4; 4123 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 4124 YMIRROR_EN_SHIFT, y_mirror, false); 4125 4126 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4127 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4128 false); 4129 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 4130 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 4131 cstate->dma_addr + splice_yrgb_offset); 4132 4133 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 4134 act_info); 4135 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 4136 dsp_info); 4137 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 4138 4139 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 4140 WIN_EN_SHIFT, 1, false); 4141 4142 csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH); 4143 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 4144 RGB2YUV_EN_SHIFT, 4145 is_yuv_output(conn_state->bus_format), false); 4146 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 4147 CSC_MODE_SHIFT, csc_mode, false); 4148 4149 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4150 } 4151 4152 static void vop2_calc_display_rect_for_splice(struct display_state *state) 4153 { 4154 struct crtc_state *cstate = &state->crtc_state; 4155 struct connector_state *conn_state = &state->conn_state; 4156 struct drm_display_mode *mode = &conn_state->mode; 4157 struct display_rect *src_rect = &cstate->src_rect; 4158 struct display_rect *dst_rect = &cstate->crtc_rect; 4159 struct display_rect left_src, left_dst, right_src, right_dst; 4160 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 4161 int left_src_w, left_dst_w, right_dst_w; 4162 4163 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 4164 if (left_dst_w < 0) 4165 left_dst_w = 0; 4166 right_dst_w = dst_rect->w - left_dst_w; 4167 4168 if (!right_dst_w) 4169 left_src_w = src_rect->w; 4170 else 4171 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 4172 4173 left_src.x = src_rect->x; 4174 left_src.w = left_src_w; 4175 left_dst.x = dst_rect->x; 4176 left_dst.w = left_dst_w; 4177 right_src.x = left_src.x + left_src.w; 4178 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 4179 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 4180 right_dst.w = right_dst_w; 4181 4182 left_src.y = src_rect->y; 4183 left_src.h = src_rect->h; 4184 left_dst.y = dst_rect->y; 4185 left_dst.h = dst_rect->h; 4186 right_src.y = src_rect->y; 4187 right_src.h = src_rect->h; 4188 right_dst.y = dst_rect->y; 4189 right_dst.h = dst_rect->h; 4190 4191 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 4192 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 4193 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 4194 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 4195 } 4196 4197 static int rockchip_vop2_set_plane(struct display_state *state) 4198 { 4199 struct crtc_state *cstate = &state->crtc_state; 4200 struct vop2 *vop2 = cstate->private; 4201 struct vop2_win_data *win_data; 4202 struct vop2_win_data *splice_win_data; 4203 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4204 char plane_name[10] = {0}; 4205 4206 if (cstate->crtc_rect.w > cstate->max_output.width) { 4207 printf("ERROR: output w[%d] exceeded max width[%d]\n", 4208 cstate->crtc_rect.w, cstate->max_output.width); 4209 return -EINVAL; 4210 } 4211 4212 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4213 if (!win_data) { 4214 printf("invalid win id %d\n", primary_plane_id); 4215 return -ENODEV; 4216 } 4217 4218 /* ignore some plane register according vop3 esmart lb mode */ 4219 if (vop3_ignore_plane(vop2, win_data)) 4220 return -EACCES; 4221 4222 if (vop2->version == VOP_VERSION_RK3588) { 4223 if (vop2_power_domain_on(vop2, win_data->pd_id)) 4224 printf("open vp%d plane pd fail\n", cstate->crtc_id); 4225 } 4226 4227 if (cstate->splice_mode) { 4228 if (win_data->splice_win_id) { 4229 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 4230 splice_win_data->splice_mode_right = true; 4231 4232 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 4233 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 4234 4235 vop2_calc_display_rect_for_splice(state); 4236 if (win_data->type == CLUSTER_LAYER) 4237 vop2_set_cluster_win(state, splice_win_data); 4238 else 4239 vop2_set_smart_win(state, splice_win_data); 4240 } else { 4241 printf("ERROR: splice mode is unsupported by plane %s\n", 4242 get_plane_name(primary_plane_id, plane_name)); 4243 return -EINVAL; 4244 } 4245 } 4246 4247 if (win_data->type == CLUSTER_LAYER) 4248 vop2_set_cluster_win(state, win_data); 4249 else 4250 vop2_set_smart_win(state, win_data); 4251 4252 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 4253 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 4254 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 4255 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 4256 cstate->dma_addr); 4257 4258 return 0; 4259 } 4260 4261 static int rockchip_vop2_prepare(struct display_state *state) 4262 { 4263 return 0; 4264 } 4265 4266 static void vop2_dsc_cfg_done(struct display_state *state) 4267 { 4268 struct connector_state *conn_state = &state->conn_state; 4269 struct crtc_state *cstate = &state->crtc_state; 4270 struct vop2 *vop2 = cstate->private; 4271 u8 dsc_id = cstate->dsc_id; 4272 u32 ctrl_regs_offset = (dsc_id * 0x30); 4273 4274 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4275 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 4276 DSC_CFG_DONE_SHIFT, 1, false); 4277 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 4278 DSC_CFG_DONE_SHIFT, 1, false); 4279 } else { 4280 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 4281 DSC_CFG_DONE_SHIFT, 1, false); 4282 } 4283 } 4284 4285 static int rockchip_vop2_enable(struct display_state *state) 4286 { 4287 struct crtc_state *cstate = &state->crtc_state; 4288 struct vop2 *vop2 = cstate->private; 4289 u32 vp_offset = (cstate->crtc_id * 0x100); 4290 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4291 4292 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4293 STANDBY_EN_SHIFT, 0, false); 4294 4295 if (cstate->splice_mode) 4296 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4297 4298 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4299 4300 if (cstate->dsc_enable) 4301 vop2_dsc_cfg_done(state); 4302 4303 return 0; 4304 } 4305 4306 static int rockchip_vop2_disable(struct display_state *state) 4307 { 4308 struct crtc_state *cstate = &state->crtc_state; 4309 struct vop2 *vop2 = cstate->private; 4310 u32 vp_offset = (cstate->crtc_id * 0x100); 4311 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4312 4313 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4314 STANDBY_EN_SHIFT, 1, false); 4315 4316 if (cstate->splice_mode) 4317 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4318 4319 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4320 4321 return 0; 4322 } 4323 4324 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 4325 { 4326 struct crtc_state *cstate = &state->crtc_state; 4327 struct vop2 *vop2 = cstate->private; 4328 int i = 0; 4329 int correct_cursor_plane = -1; 4330 int plane_type = -1; 4331 4332 if (cursor_plane < 0) 4333 return -1; 4334 4335 if (plane_mask & (1 << cursor_plane)) 4336 return cursor_plane; 4337 4338 /* Get current cursor plane type */ 4339 for (i = 0; i < vop2->data->nr_layers; i++) { 4340 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 4341 plane_type = vop2->data->plane_table[i].plane_type; 4342 break; 4343 } 4344 } 4345 4346 /* Get the other same plane type plane id */ 4347 for (i = 0; i < vop2->data->nr_layers; i++) { 4348 if (vop2->data->plane_table[i].plane_type == plane_type && 4349 vop2->data->plane_table[i].plane_id != cursor_plane) { 4350 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 4351 break; 4352 } 4353 } 4354 4355 /* To check whether the new correct_cursor_plane is attach to current vp */ 4356 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 4357 printf("error: faild to find correct plane as cursor plane\n"); 4358 return -1; 4359 } 4360 4361 printf("vp%d adjust cursor plane from %d to %d\n", 4362 cstate->crtc_id, cursor_plane, correct_cursor_plane); 4363 4364 return correct_cursor_plane; 4365 } 4366 4367 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 4368 { 4369 struct crtc_state *cstate = &state->crtc_state; 4370 struct vop2 *vop2 = cstate->private; 4371 ofnode vp_node; 4372 struct device_node *port_parent_node = cstate->ports_node; 4373 static bool vop_fix_dts; 4374 const char *path; 4375 u32 plane_mask = 0; 4376 int vp_id = 0; 4377 int cursor_plane_id = -1; 4378 4379 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 4380 return 0; 4381 4382 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 4383 path = vp_node.np->full_name; 4384 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 4385 4386 if (cstate->crtc->assign_plane) 4387 continue; 4388 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 4389 cstate->crtc->vps[vp_id].cursor_plane); 4390 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 4391 vp_id, plane_mask, 4392 vop2->vp_plane_mask[vp_id].primary_plane_id, 4393 cursor_plane_id); 4394 4395 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 4396 plane_mask, 1); 4397 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 4398 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 4399 if (cursor_plane_id >= 0) 4400 do_fixup_by_path_u32(blob, path, "cursor-win-id", 4401 cursor_plane_id, 1); 4402 vp_id++; 4403 } 4404 4405 vop_fix_dts = true; 4406 4407 return 0; 4408 } 4409 4410 static int rockchip_vop2_check(struct display_state *state) 4411 { 4412 struct crtc_state *cstate = &state->crtc_state; 4413 struct rockchip_crtc *crtc = cstate->crtc; 4414 4415 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 4416 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 4417 return -ENOTSUPP; 4418 } 4419 4420 if (cstate->splice_mode) { 4421 crtc->splice_mode = true; 4422 crtc->splice_crtc_id = cstate->splice_crtc_id; 4423 } 4424 4425 return 0; 4426 } 4427 4428 static int rockchip_vop2_mode_valid(struct display_state *state) 4429 { 4430 struct connector_state *conn_state = &state->conn_state; 4431 struct crtc_state *cstate = &state->crtc_state; 4432 struct drm_display_mode *mode = &conn_state->mode; 4433 struct videomode vm; 4434 4435 drm_display_mode_to_videomode(mode, &vm); 4436 4437 if (vm.hactive < 32 || vm.vactive < 32 || 4438 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 4439 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 4440 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 4441 return -EINVAL; 4442 } 4443 4444 return 0; 4445 } 4446 4447 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 4448 4449 static int rockchip_vop2_plane_check(struct display_state *state) 4450 { 4451 struct crtc_state *cstate = &state->crtc_state; 4452 struct vop2 *vop2 = cstate->private; 4453 struct display_rect *src = &cstate->src_rect; 4454 struct display_rect *dst = &cstate->crtc_rect; 4455 struct vop2_win_data *win_data; 4456 int min_scale, max_scale; 4457 int hscale, vscale; 4458 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 4459 4460 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 4461 if (!win_data) { 4462 printf("ERROR: invalid win id %d\n", primary_plane_id); 4463 return -ENODEV; 4464 } 4465 4466 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 4467 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 4468 4469 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 4470 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 4471 if (hscale < 0 || vscale < 0) { 4472 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 4473 return -ERANGE; 4474 } 4475 4476 return 0; 4477 } 4478 4479 static int rockchip_vop2_apply_soft_te(struct display_state *state) 4480 { 4481 struct connector_state *conn_state = &state->conn_state; 4482 struct crtc_state *cstate = &state->crtc_state; 4483 struct vop2 *vop2 = cstate->private; 4484 u32 vp_offset = (cstate->crtc_id * 0x100); 4485 int val = 0; 4486 int ret = 0; 4487 4488 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 4489 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 4490 if (!ret) { 4491 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 4492 !val, 50 * 1000); 4493 if (!ret) { 4494 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 4495 val, 50 * 1000); 4496 if (!ret) { 4497 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4498 EN_MASK, EDPI_WMS_FS, 1, false); 4499 } else { 4500 printf("ERROR: vp%d wait for active TE signal timeout\n", 4501 cstate->crtc_id); 4502 return ret; 4503 } 4504 } else { 4505 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 4506 return ret; 4507 } 4508 } else { 4509 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 4510 return ret; 4511 } 4512 4513 return 0; 4514 } 4515 4516 static int rockchip_vop2_regs_dump(struct display_state *state) 4517 { 4518 struct crtc_state *cstate = &state->crtc_state; 4519 struct vop2 *vop2 = cstate->private; 4520 const struct vop2_data *vop2_data = vop2->data; 4521 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 4522 u32 n, i, j; 4523 u32 base; 4524 4525 if (!cstate->crtc->active) 4526 return -EINVAL; 4527 4528 n = vop2_data->dump_regs_size; 4529 for (i = 0; i < n; i++) { 4530 base = regs[i].offset; 4531 printf("\n%s:\n", regs[i].name); 4532 for (j = 0; j < 68;) { 4533 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 4534 vop2_readl(vop2, base + (4 * j)), 4535 vop2_readl(vop2, base + (4 * (j + 1))), 4536 vop2_readl(vop2, base + (4 * (j + 2))), 4537 vop2_readl(vop2, base + (4 * (j + 3)))); 4538 j += 4; 4539 } 4540 } 4541 4542 return 0; 4543 } 4544 4545 static int rockchip_vop2_active_regs_dump(struct display_state *state) 4546 { 4547 struct crtc_state *cstate = &state->crtc_state; 4548 struct vop2 *vop2 = cstate->private; 4549 const struct vop2_data *vop2_data = vop2->data; 4550 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 4551 u32 n, i, j; 4552 u32 base; 4553 bool enable_state; 4554 4555 if (!cstate->crtc->active) 4556 return -EINVAL; 4557 4558 n = vop2_data->dump_regs_size; 4559 for (i = 0; i < n; i++) { 4560 if (regs[i].state_mask) { 4561 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 4562 regs[i].state_mask; 4563 if (enable_state != regs[i].enable_state) 4564 continue; 4565 } 4566 4567 base = regs[i].offset; 4568 printf("\n%s:\n", regs[i].name); 4569 for (j = 0; j < 68;) { 4570 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 4571 vop2_readl(vop2, base + (4 * j)), 4572 vop2_readl(vop2, base + (4 * (j + 1))), 4573 vop2_readl(vop2, base + (4 * (j + 2))), 4574 vop2_readl(vop2, base + (4 * (j + 3)))); 4575 j += 4; 4576 } 4577 } 4578 4579 return 0; 4580 } 4581 4582 static struct vop2_dump_regs rk3528_dump_regs[] = { 4583 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 4584 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 4585 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 4586 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4587 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 4588 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4589 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 4590 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 4591 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 4592 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 4593 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 4594 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 4595 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 4596 }; 4597 4598 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4599 ROCKCHIP_VOP2_ESMART0, 4600 ROCKCHIP_VOP2_ESMART1, 4601 ROCKCHIP_VOP2_ESMART2, 4602 ROCKCHIP_VOP2_ESMART3, 4603 }; 4604 4605 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4606 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4607 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4608 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4609 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4610 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4611 }; 4612 4613 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4614 { /* one display policy for hdmi */ 4615 {/* main display */ 4616 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4617 .attached_layers_nr = 4, 4618 .attached_layers = { 4619 ROCKCHIP_VOP2_CLUSTER0, 4620 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 4621 }, 4622 }, 4623 {/* second display */}, 4624 {/* third display */}, 4625 {/* fourth display */}, 4626 }, 4627 4628 { /* two display policy */ 4629 {/* main display */ 4630 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4631 .attached_layers_nr = 3, 4632 .attached_layers = { 4633 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4634 }, 4635 }, 4636 4637 {/* second display */ 4638 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4639 .attached_layers_nr = 2, 4640 .attached_layers = { 4641 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4642 }, 4643 }, 4644 {/* third display */}, 4645 {/* fourth display */}, 4646 }, 4647 4648 { /* one display policy for cvbs */ 4649 {/* main display */ 4650 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 4651 .attached_layers_nr = 2, 4652 .attached_layers = { 4653 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4654 }, 4655 }, 4656 {/* second display */}, 4657 {/* third display */}, 4658 {/* fourth display */}, 4659 }, 4660 4661 {/* reserved */}, 4662 }; 4663 4664 static struct vop2_win_data rk3528_win_data[5] = { 4665 { 4666 .name = "Esmart0", 4667 .phys_id = ROCKCHIP_VOP2_ESMART0, 4668 .type = ESMART_LAYER, 4669 .win_sel_port_offset = 8, 4670 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 4671 .reg_offset = 0, 4672 .axi_id = 0, 4673 .axi_yrgb_id = 0x06, 4674 .axi_uv_id = 0x07, 4675 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4676 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4677 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4678 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4679 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4680 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4681 .max_upscale_factor = 8, 4682 .max_downscale_factor = 8, 4683 }, 4684 4685 { 4686 .name = "Esmart1", 4687 .phys_id = ROCKCHIP_VOP2_ESMART1, 4688 .type = ESMART_LAYER, 4689 .win_sel_port_offset = 10, 4690 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 4691 .reg_offset = 0x200, 4692 .axi_id = 0, 4693 .axi_yrgb_id = 0x08, 4694 .axi_uv_id = 0x09, 4695 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4696 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4697 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4698 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4699 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4700 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4701 .max_upscale_factor = 8, 4702 .max_downscale_factor = 8, 4703 }, 4704 4705 { 4706 .name = "Esmart2", 4707 .phys_id = ROCKCHIP_VOP2_ESMART2, 4708 .type = ESMART_LAYER, 4709 .win_sel_port_offset = 12, 4710 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 4711 .reg_offset = 0x400, 4712 .axi_id = 0, 4713 .axi_yrgb_id = 0x0a, 4714 .axi_uv_id = 0x0b, 4715 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4716 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4717 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4718 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4719 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4720 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4721 .max_upscale_factor = 8, 4722 .max_downscale_factor = 8, 4723 }, 4724 4725 { 4726 .name = "Esmart3", 4727 .phys_id = ROCKCHIP_VOP2_ESMART3, 4728 .type = ESMART_LAYER, 4729 .win_sel_port_offset = 14, 4730 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 4731 .reg_offset = 0x600, 4732 .axi_id = 0, 4733 .axi_yrgb_id = 0x0c, 4734 .axi_uv_id = 0x0d, 4735 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4736 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4737 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4738 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4739 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4740 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 4741 .max_upscale_factor = 8, 4742 .max_downscale_factor = 8, 4743 }, 4744 4745 { 4746 .name = "Cluster0", 4747 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 4748 .type = CLUSTER_LAYER, 4749 .win_sel_port_offset = 0, 4750 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 4751 .reg_offset = 0, 4752 .axi_id = 0, 4753 .axi_yrgb_id = 0x02, 4754 .axi_uv_id = 0x03, 4755 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4756 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4757 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4758 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4759 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4760 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 4761 .max_upscale_factor = 8, 4762 .max_downscale_factor = 8, 4763 }, 4764 }; 4765 4766 static struct vop2_vp_data rk3528_vp_data[2] = { 4767 { 4768 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 4769 VOP_FEATURE_POST_CSC, 4770 .max_output = {4096, 4096}, 4771 .layer_mix_dly = 6, 4772 .hdr_mix_dly = 2, 4773 .win_dly = 8, 4774 }, 4775 { 4776 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4777 .max_output = {1920, 1080}, 4778 .layer_mix_dly = 2, 4779 .hdr_mix_dly = 0, 4780 .win_dly = 8, 4781 }, 4782 }; 4783 4784 const struct vop2_data rk3528_vop = { 4785 .version = VOP_VERSION_RK3528, 4786 .nr_vps = 2, 4787 .vp_data = rk3528_vp_data, 4788 .win_data = rk3528_win_data, 4789 .plane_mask = rk3528_vp_plane_mask[0], 4790 .plane_table = rk3528_plane_table, 4791 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 4792 .nr_layers = 5, 4793 .nr_mixers = 3, 4794 .nr_gammas = 2, 4795 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 4796 .dump_regs = rk3528_dump_regs, 4797 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 4798 }; 4799 4800 static struct vop2_dump_regs rk3562_dump_regs[] = { 4801 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 4802 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 4803 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 4804 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4805 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 4806 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4807 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 4808 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 4809 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 4810 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 4811 }; 4812 4813 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4814 ROCKCHIP_VOP2_ESMART0, 4815 ROCKCHIP_VOP2_ESMART1, 4816 ROCKCHIP_VOP2_ESMART2, 4817 ROCKCHIP_VOP2_ESMART3, 4818 }; 4819 4820 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4821 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4822 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4823 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 4824 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 4825 }; 4826 4827 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 4828 { /* one display policy for hdmi */ 4829 {/* main display */ 4830 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4831 .attached_layers_nr = 4, 4832 .attached_layers = { 4833 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 4834 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4835 }, 4836 }, 4837 {/* second display */}, 4838 {/* third display */}, 4839 {/* fourth display */}, 4840 }, 4841 4842 { /* two display policy */ 4843 {/* main display */ 4844 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 4845 .attached_layers_nr = 2, 4846 .attached_layers = { 4847 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 4848 }, 4849 }, 4850 4851 {/* second display */ 4852 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 4853 .attached_layers_nr = 2, 4854 .attached_layers = { 4855 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 4856 }, 4857 }, 4858 {/* third display */}, 4859 {/* fourth display */}, 4860 }, 4861 4862 {/* reserved */}, 4863 }; 4864 4865 static struct vop2_win_data rk3562_win_data[4] = { 4866 { 4867 .name = "Esmart0", 4868 .phys_id = ROCKCHIP_VOP2_ESMART0, 4869 .type = ESMART_LAYER, 4870 .win_sel_port_offset = 8, 4871 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 4872 .reg_offset = 0, 4873 .axi_id = 0, 4874 .axi_yrgb_id = 0x02, 4875 .axi_uv_id = 0x03, 4876 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4877 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4878 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4879 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4880 .max_upscale_factor = 8, 4881 .max_downscale_factor = 8, 4882 }, 4883 4884 { 4885 .name = "Esmart1", 4886 .phys_id = ROCKCHIP_VOP2_ESMART1, 4887 .type = ESMART_LAYER, 4888 .win_sel_port_offset = 10, 4889 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 4890 .reg_offset = 0x200, 4891 .axi_id = 0, 4892 .axi_yrgb_id = 0x04, 4893 .axi_uv_id = 0x05, 4894 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4895 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4896 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4897 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4898 .max_upscale_factor = 8, 4899 .max_downscale_factor = 8, 4900 }, 4901 4902 { 4903 .name = "Esmart2", 4904 .phys_id = ROCKCHIP_VOP2_ESMART2, 4905 .type = ESMART_LAYER, 4906 .win_sel_port_offset = 12, 4907 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 4908 .reg_offset = 0x400, 4909 .axi_id = 0, 4910 .axi_yrgb_id = 0x06, 4911 .axi_uv_id = 0x07, 4912 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4913 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4914 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4915 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4916 .max_upscale_factor = 8, 4917 .max_downscale_factor = 8, 4918 }, 4919 4920 { 4921 .name = "Esmart3", 4922 .phys_id = ROCKCHIP_VOP2_ESMART3, 4923 .type = ESMART_LAYER, 4924 .win_sel_port_offset = 14, 4925 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 4926 .reg_offset = 0x600, 4927 .axi_id = 0, 4928 .axi_yrgb_id = 0x08, 4929 .axi_uv_id = 0x0d, 4930 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 4931 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4932 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 4933 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 4934 .max_upscale_factor = 8, 4935 .max_downscale_factor = 8, 4936 }, 4937 }; 4938 4939 static struct vop2_vp_data rk3562_vp_data[2] = { 4940 { 4941 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4942 .max_output = {2048, 4096}, 4943 .win_dly = 8, 4944 .layer_mix_dly = 8, 4945 }, 4946 { 4947 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 4948 .max_output = {2048, 1080}, 4949 .win_dly = 8, 4950 .layer_mix_dly = 8, 4951 }, 4952 }; 4953 4954 const struct vop2_data rk3562_vop = { 4955 .version = VOP_VERSION_RK3562, 4956 .nr_vps = 2, 4957 .vp_data = rk3562_vp_data, 4958 .win_data = rk3562_win_data, 4959 .plane_mask = rk3562_vp_plane_mask[0], 4960 .plane_table = rk3562_plane_table, 4961 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 4962 .nr_layers = 4, 4963 .nr_mixers = 3, 4964 .nr_gammas = 2, 4965 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 4966 .dump_regs = rk3562_dump_regs, 4967 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 4968 }; 4969 4970 static struct vop2_dump_regs rk3568_dump_regs[] = { 4971 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 4972 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 4973 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4974 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 4975 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 4976 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 4977 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 4978 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 4979 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 4980 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 4981 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 4982 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 4983 }; 4984 4985 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 4986 ROCKCHIP_VOP2_SMART0, 4987 ROCKCHIP_VOP2_SMART1, 4988 ROCKCHIP_VOP2_ESMART0, 4989 ROCKCHIP_VOP2_ESMART1, 4990 }; 4991 4992 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 4993 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 4994 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 4995 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 4996 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 4997 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4998 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 4999 }; 5000 5001 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5002 { /* one display policy */ 5003 {/* main display */ 5004 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 5005 .attached_layers_nr = 6, 5006 .attached_layers = { 5007 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 5008 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 5009 }, 5010 }, 5011 {/* second display */}, 5012 {/* third display */}, 5013 {/* fourth display */}, 5014 }, 5015 5016 { /* two display policy */ 5017 {/* main display */ 5018 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 5019 .attached_layers_nr = 3, 5020 .attached_layers = { 5021 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 5022 }, 5023 }, 5024 5025 {/* second display */ 5026 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 5027 .attached_layers_nr = 3, 5028 .attached_layers = { 5029 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 5030 }, 5031 }, 5032 {/* third display */}, 5033 {/* fourth display */}, 5034 }, 5035 5036 { /* three display policy */ 5037 {/* main display */ 5038 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 5039 .attached_layers_nr = 3, 5040 .attached_layers = { 5041 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 5042 }, 5043 }, 5044 5045 {/* second display */ 5046 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 5047 .attached_layers_nr = 2, 5048 .attached_layers = { 5049 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 5050 }, 5051 }, 5052 5053 {/* third display */ 5054 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 5055 .attached_layers_nr = 1, 5056 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 5057 }, 5058 5059 {/* fourth display */}, 5060 }, 5061 5062 {/* reserved for four display policy */}, 5063 }; 5064 5065 static struct vop2_win_data rk3568_win_data[6] = { 5066 { 5067 .name = "Cluster0", 5068 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5069 .type = CLUSTER_LAYER, 5070 .win_sel_port_offset = 0, 5071 .layer_sel_win_id = { 0, 0, 0, 0xff }, 5072 .reg_offset = 0, 5073 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5074 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5075 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5076 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5077 .max_upscale_factor = 4, 5078 .max_downscale_factor = 4, 5079 }, 5080 5081 { 5082 .name = "Cluster1", 5083 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 5084 .type = CLUSTER_LAYER, 5085 .win_sel_port_offset = 1, 5086 .layer_sel_win_id = { 1, 1, 1, 0xff }, 5087 .reg_offset = 0x200, 5088 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5089 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5090 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5091 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5092 .max_upscale_factor = 4, 5093 .max_downscale_factor = 4, 5094 }, 5095 5096 { 5097 .name = "Esmart0", 5098 .phys_id = ROCKCHIP_VOP2_ESMART0, 5099 .type = ESMART_LAYER, 5100 .win_sel_port_offset = 4, 5101 .layer_sel_win_id = { 2, 2, 2, 0xff }, 5102 .reg_offset = 0, 5103 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5104 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5105 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5106 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5107 .max_upscale_factor = 8, 5108 .max_downscale_factor = 8, 5109 }, 5110 5111 { 5112 .name = "Esmart1", 5113 .phys_id = ROCKCHIP_VOP2_ESMART1, 5114 .type = ESMART_LAYER, 5115 .win_sel_port_offset = 5, 5116 .layer_sel_win_id = { 6, 6, 6, 0xff }, 5117 .reg_offset = 0x200, 5118 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5119 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5120 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5121 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5122 .max_upscale_factor = 8, 5123 .max_downscale_factor = 8, 5124 }, 5125 5126 { 5127 .name = "Smart0", 5128 .phys_id = ROCKCHIP_VOP2_SMART0, 5129 .type = SMART_LAYER, 5130 .win_sel_port_offset = 6, 5131 .layer_sel_win_id = { 3, 3, 3, 0xff }, 5132 .reg_offset = 0x400, 5133 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5134 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5135 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5136 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5137 .max_upscale_factor = 8, 5138 .max_downscale_factor = 8, 5139 }, 5140 5141 { 5142 .name = "Smart1", 5143 .phys_id = ROCKCHIP_VOP2_SMART1, 5144 .type = SMART_LAYER, 5145 .win_sel_port_offset = 7, 5146 .layer_sel_win_id = { 7, 7, 7, 0xff }, 5147 .reg_offset = 0x600, 5148 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5149 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5150 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5151 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5152 .max_upscale_factor = 8, 5153 .max_downscale_factor = 8, 5154 }, 5155 }; 5156 5157 static struct vop2_vp_data rk3568_vp_data[3] = { 5158 { 5159 .feature = VOP_FEATURE_OUTPUT_10BIT, 5160 .pre_scan_max_dly = 42, 5161 .max_output = {4096, 2304}, 5162 }, 5163 { 5164 .feature = 0, 5165 .pre_scan_max_dly = 40, 5166 .max_output = {2048, 1536}, 5167 }, 5168 { 5169 .feature = 0, 5170 .pre_scan_max_dly = 40, 5171 .max_output = {1920, 1080}, 5172 }, 5173 }; 5174 5175 const struct vop2_data rk3568_vop = { 5176 .version = VOP_VERSION_RK3568, 5177 .nr_vps = 3, 5178 .vp_data = rk3568_vp_data, 5179 .win_data = rk3568_win_data, 5180 .plane_mask = rk356x_vp_plane_mask[0], 5181 .plane_table = rk356x_plane_table, 5182 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 5183 .nr_layers = 6, 5184 .nr_mixers = 5, 5185 .nr_gammas = 1, 5186 .dump_regs = rk3568_dump_regs, 5187 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 5188 }; 5189 5190 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5191 ROCKCHIP_VOP2_ESMART0, 5192 ROCKCHIP_VOP2_ESMART1, 5193 ROCKCHIP_VOP2_ESMART2, 5194 ROCKCHIP_VOP2_ESMART3, 5195 ROCKCHIP_VOP2_CLUSTER0, 5196 ROCKCHIP_VOP2_CLUSTER1, 5197 ROCKCHIP_VOP2_CLUSTER2, 5198 ROCKCHIP_VOP2_CLUSTER3, 5199 }; 5200 5201 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5202 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5203 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 5204 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 5205 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 5206 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5207 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5208 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5209 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5210 }; 5211 5212 static struct vop2_dump_regs rk3588_dump_regs[] = { 5213 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 5214 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 5215 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5216 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5217 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 5218 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 5219 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 5220 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 5221 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 5222 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 5223 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 5224 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 5225 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 5226 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 5227 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 5228 }; 5229 5230 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5231 { /* one display policy */ 5232 {/* main display */ 5233 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5234 .attached_layers_nr = 8, 5235 .attached_layers = { 5236 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 5237 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 5238 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 5239 }, 5240 }, 5241 {/* second display */}, 5242 {/* third display */}, 5243 {/* fourth display */}, 5244 }, 5245 5246 { /* two display policy */ 5247 {/* main display */ 5248 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5249 .attached_layers_nr = 4, 5250 .attached_layers = { 5251 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 5252 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 5253 }, 5254 }, 5255 5256 {/* second display */ 5257 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5258 .attached_layers_nr = 4, 5259 .attached_layers = { 5260 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 5261 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 5262 }, 5263 }, 5264 {/* third display */}, 5265 {/* fourth display */}, 5266 }, 5267 5268 { /* three display policy */ 5269 {/* main display */ 5270 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5271 .attached_layers_nr = 3, 5272 .attached_layers = { 5273 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 5274 }, 5275 }, 5276 5277 {/* second display */ 5278 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 5279 .attached_layers_nr = 3, 5280 .attached_layers = { 5281 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 5282 }, 5283 }, 5284 5285 {/* third display */ 5286 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5287 .attached_layers_nr = 2, 5288 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 5289 }, 5290 5291 {/* fourth display */}, 5292 }, 5293 5294 { /* four display policy */ 5295 {/* main display */ 5296 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5297 .attached_layers_nr = 2, 5298 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 5299 }, 5300 5301 {/* second display */ 5302 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 5303 .attached_layers_nr = 2, 5304 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 5305 }, 5306 5307 {/* third display */ 5308 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5309 .attached_layers_nr = 2, 5310 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 5311 }, 5312 5313 {/* fourth display */ 5314 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5315 .attached_layers_nr = 2, 5316 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 5317 }, 5318 }, 5319 5320 }; 5321 5322 static struct vop2_win_data rk3588_win_data[8] = { 5323 { 5324 .name = "Cluster0", 5325 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5326 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 5327 .type = CLUSTER_LAYER, 5328 .win_sel_port_offset = 0, 5329 .layer_sel_win_id = { 0, 0, 0, 0 }, 5330 .reg_offset = 0, 5331 .axi_id = 0, 5332 .axi_yrgb_id = 2, 5333 .axi_uv_id = 3, 5334 .pd_id = VOP2_PD_CLUSTER0, 5335 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5336 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5337 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5338 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5339 .max_upscale_factor = 4, 5340 .max_downscale_factor = 4, 5341 }, 5342 5343 { 5344 .name = "Cluster1", 5345 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 5346 .type = CLUSTER_LAYER, 5347 .win_sel_port_offset = 1, 5348 .layer_sel_win_id = { 1, 1, 1, 1 }, 5349 .reg_offset = 0x200, 5350 .axi_id = 0, 5351 .axi_yrgb_id = 6, 5352 .axi_uv_id = 7, 5353 .pd_id = VOP2_PD_CLUSTER1, 5354 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5355 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5356 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5357 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5358 .max_upscale_factor = 4, 5359 .max_downscale_factor = 4, 5360 }, 5361 5362 { 5363 .name = "Cluster2", 5364 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 5365 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 5366 .type = CLUSTER_LAYER, 5367 .win_sel_port_offset = 2, 5368 .layer_sel_win_id = { 4, 4, 4, 4 }, 5369 .reg_offset = 0x400, 5370 .axi_id = 1, 5371 .axi_yrgb_id = 2, 5372 .axi_uv_id = 3, 5373 .pd_id = VOP2_PD_CLUSTER2, 5374 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5375 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5376 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5377 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5378 .max_upscale_factor = 4, 5379 .max_downscale_factor = 4, 5380 }, 5381 5382 { 5383 .name = "Cluster3", 5384 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 5385 .type = CLUSTER_LAYER, 5386 .win_sel_port_offset = 3, 5387 .layer_sel_win_id = { 5, 5, 5, 5 }, 5388 .reg_offset = 0x600, 5389 .axi_id = 1, 5390 .axi_yrgb_id = 6, 5391 .axi_uv_id = 7, 5392 .pd_id = VOP2_PD_CLUSTER3, 5393 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5394 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5395 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5396 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5397 .max_upscale_factor = 4, 5398 .max_downscale_factor = 4, 5399 }, 5400 5401 { 5402 .name = "Esmart0", 5403 .phys_id = ROCKCHIP_VOP2_ESMART0, 5404 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 5405 .type = ESMART_LAYER, 5406 .win_sel_port_offset = 4, 5407 .layer_sel_win_id = { 2, 2, 2, 2 }, 5408 .reg_offset = 0, 5409 .axi_id = 0, 5410 .axi_yrgb_id = 0x0a, 5411 .axi_uv_id = 0x0b, 5412 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5413 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5414 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5415 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5416 .max_upscale_factor = 8, 5417 .max_downscale_factor = 8, 5418 }, 5419 5420 { 5421 .name = "Esmart1", 5422 .phys_id = ROCKCHIP_VOP2_ESMART1, 5423 .type = ESMART_LAYER, 5424 .win_sel_port_offset = 5, 5425 .layer_sel_win_id = { 3, 3, 3, 3 }, 5426 .reg_offset = 0x200, 5427 .axi_id = 0, 5428 .axi_yrgb_id = 0x0c, 5429 .axi_uv_id = 0x0d, 5430 .pd_id = VOP2_PD_ESMART, 5431 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5432 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5433 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5434 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5435 .max_upscale_factor = 8, 5436 .max_downscale_factor = 8, 5437 }, 5438 5439 { 5440 .name = "Esmart2", 5441 .phys_id = ROCKCHIP_VOP2_ESMART2, 5442 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 5443 .type = ESMART_LAYER, 5444 .win_sel_port_offset = 6, 5445 .layer_sel_win_id = { 6, 6, 6, 6 }, 5446 .reg_offset = 0x400, 5447 .axi_id = 1, 5448 .axi_yrgb_id = 0x0a, 5449 .axi_uv_id = 0x0b, 5450 .pd_id = VOP2_PD_ESMART, 5451 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5452 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5453 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5454 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5455 .max_upscale_factor = 8, 5456 .max_downscale_factor = 8, 5457 }, 5458 5459 { 5460 .name = "Esmart3", 5461 .phys_id = ROCKCHIP_VOP2_ESMART3, 5462 .type = ESMART_LAYER, 5463 .win_sel_port_offset = 7, 5464 .layer_sel_win_id = { 7, 7, 7, 7 }, 5465 .reg_offset = 0x600, 5466 .axi_id = 1, 5467 .axi_yrgb_id = 0x0c, 5468 .axi_uv_id = 0x0d, 5469 .pd_id = VOP2_PD_ESMART, 5470 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5471 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5472 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5473 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5474 .max_upscale_factor = 8, 5475 .max_downscale_factor = 8, 5476 }, 5477 }; 5478 5479 static struct dsc_error_info dsc_ecw[] = { 5480 {0x00000000, "no error detected by DSC encoder"}, 5481 {0x0030ffff, "bits per component error"}, 5482 {0x0040ffff, "multiple mode error"}, 5483 {0x0050ffff, "line buffer depth error"}, 5484 {0x0060ffff, "minor version error"}, 5485 {0x0070ffff, "picture height error"}, 5486 {0x0080ffff, "picture width error"}, 5487 {0x0090ffff, "number of slices error"}, 5488 {0x00c0ffff, "slice height Error "}, 5489 {0x00d0ffff, "slice width error"}, 5490 {0x00e0ffff, "second line BPG offset error"}, 5491 {0x00f0ffff, "non second line BPG offset error"}, 5492 {0x0100ffff, "PPS ID error"}, 5493 {0x0110ffff, "bits per pixel (BPP) Error"}, 5494 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 5495 5496 {0x01510001, "slice 0 RC buffer model overflow error"}, 5497 {0x01510002, "slice 1 RC buffer model overflow error"}, 5498 {0x01510004, "slice 2 RC buffer model overflow error"}, 5499 {0x01510008, "slice 3 RC buffer model overflow error"}, 5500 {0x01510010, "slice 4 RC buffer model overflow error"}, 5501 {0x01510020, "slice 5 RC buffer model overflow error"}, 5502 {0x01510040, "slice 6 RC buffer model overflow error"}, 5503 {0x01510080, "slice 7 RC buffer model overflow error"}, 5504 5505 {0x01610001, "slice 0 RC buffer model underflow error"}, 5506 {0x01610002, "slice 1 RC buffer model underflow error"}, 5507 {0x01610004, "slice 2 RC buffer model underflow error"}, 5508 {0x01610008, "slice 3 RC buffer model underflow error"}, 5509 {0x01610010, "slice 4 RC buffer model underflow error"}, 5510 {0x01610020, "slice 5 RC buffer model underflow error"}, 5511 {0x01610040, "slice 6 RC buffer model underflow error"}, 5512 {0x01610080, "slice 7 RC buffer model underflow error"}, 5513 5514 {0xffffffff, "unsuccessful RESET cycle status"}, 5515 {0x00a0ffff, "ICH full error precision settings error"}, 5516 {0x0020ffff, "native mode"}, 5517 }; 5518 5519 static struct dsc_error_info dsc_buffer_flow[] = { 5520 {0x00000000, "rate buffer status"}, 5521 {0x00000001, "line buffer status"}, 5522 {0x00000002, "decoder model status"}, 5523 {0x00000003, "pixel buffer status"}, 5524 {0x00000004, "balance fifo buffer status"}, 5525 {0x00000005, "syntax element fifo status"}, 5526 }; 5527 5528 static struct vop2_dsc_data rk3588_dsc_data[] = { 5529 { 5530 .id = ROCKCHIP_VOP2_DSC_8K, 5531 .pd_id = VOP2_PD_DSC_8K, 5532 .max_slice_num = 8, 5533 .max_linebuf_depth = 11, 5534 .min_bits_per_pixel = 8, 5535 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 5536 .dsc_txp_clk_name = "dsc_8k_txp_clk", 5537 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 5538 .dsc_cds_clk_name = "dsc_8k_cds_clk", 5539 }, 5540 5541 { 5542 .id = ROCKCHIP_VOP2_DSC_4K, 5543 .pd_id = VOP2_PD_DSC_4K, 5544 .max_slice_num = 2, 5545 .max_linebuf_depth = 11, 5546 .min_bits_per_pixel = 8, 5547 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 5548 .dsc_txp_clk_name = "dsc_4k_txp_clk", 5549 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 5550 .dsc_cds_clk_name = "dsc_4k_cds_clk", 5551 }, 5552 }; 5553 5554 static struct vop2_vp_data rk3588_vp_data[4] = { 5555 { 5556 .splice_vp_id = 1, 5557 .feature = VOP_FEATURE_OUTPUT_10BIT, 5558 .pre_scan_max_dly = 54, 5559 .max_dclk = 600000, 5560 .max_output = {7680, 4320}, 5561 }, 5562 { 5563 .feature = VOP_FEATURE_OUTPUT_10BIT, 5564 .pre_scan_max_dly = 54, 5565 .max_dclk = 600000, 5566 .max_output = {4096, 2304}, 5567 }, 5568 { 5569 .feature = VOP_FEATURE_OUTPUT_10BIT, 5570 .pre_scan_max_dly = 52, 5571 .max_dclk = 600000, 5572 .max_output = {4096, 2304}, 5573 }, 5574 { 5575 .feature = 0, 5576 .pre_scan_max_dly = 52, 5577 .max_dclk = 200000, 5578 .max_output = {1920, 1080}, 5579 }, 5580 }; 5581 5582 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 5583 { 5584 .id = VOP2_PD_CLUSTER0, 5585 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 5586 }, 5587 { 5588 .id = VOP2_PD_CLUSTER1, 5589 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 5590 .parent_id = VOP2_PD_CLUSTER0, 5591 }, 5592 { 5593 .id = VOP2_PD_CLUSTER2, 5594 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 5595 .parent_id = VOP2_PD_CLUSTER0, 5596 }, 5597 { 5598 .id = VOP2_PD_CLUSTER3, 5599 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 5600 .parent_id = VOP2_PD_CLUSTER0, 5601 }, 5602 { 5603 .id = VOP2_PD_ESMART, 5604 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 5605 BIT(ROCKCHIP_VOP2_ESMART2) | 5606 BIT(ROCKCHIP_VOP2_ESMART3), 5607 }, 5608 { 5609 .id = VOP2_PD_DSC_8K, 5610 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 5611 }, 5612 { 5613 .id = VOP2_PD_DSC_4K, 5614 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 5615 }, 5616 }; 5617 5618 const struct vop2_data rk3588_vop = { 5619 .version = VOP_VERSION_RK3588, 5620 .nr_vps = 4, 5621 .vp_data = rk3588_vp_data, 5622 .win_data = rk3588_win_data, 5623 .plane_mask = rk3588_vp_plane_mask[0], 5624 .plane_table = rk3588_plane_table, 5625 .pd = rk3588_vop_pd_data, 5626 .dsc = rk3588_dsc_data, 5627 .dsc_error_ecw = dsc_ecw, 5628 .dsc_error_buffer_flow = dsc_buffer_flow, 5629 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 5630 .nr_layers = 8, 5631 .nr_mixers = 7, 5632 .nr_gammas = 4, 5633 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 5634 .nr_dscs = 2, 5635 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 5636 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 5637 .dump_regs = rk3588_dump_regs, 5638 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 5639 }; 5640 5641 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 5642 .preinit = rockchip_vop2_preinit, 5643 .prepare = rockchip_vop2_prepare, 5644 .init = rockchip_vop2_init, 5645 .set_plane = rockchip_vop2_set_plane, 5646 .enable = rockchip_vop2_enable, 5647 .disable = rockchip_vop2_disable, 5648 .fixup_dts = rockchip_vop2_fixup_dts, 5649 .check = rockchip_vop2_check, 5650 .mode_valid = rockchip_vop2_mode_valid, 5651 .plane_check = rockchip_vop2_plane_check, 5652 .regs_dump = rockchip_vop2_regs_dump, 5653 .active_regs_dump = rockchip_vop2_active_regs_dump, 5654 .apply_soft_te = rockchip_vop2_apply_soft_te, 5655 }; 5656