xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision e63a27f7a96beae2cdcc4ca813c8b95c07c7d2e6)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <asm/arch/clock.h>
21 #include <asm/gpio.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 #include <dm/of_access.h>
33 
34 #include "rockchip_display.h"
35 #include "rockchip_crtc.h"
36 #include "rockchip_connector.h"
37 #include "rockchip_phy.h"
38 #include "rockchip_post_csc.h"
39 
40 /* System registers definition */
41 #define RK3568_REG_CFG_DONE			0x000
42 #define	CFG_DONE_EN				BIT(15)
43 
44 #define RK3568_VERSION_INFO			0x004
45 #define EN_MASK					1
46 
47 #define RK3568_AUTO_GATING_CTRL			0x008
48 #define AUTO_GATING_EN_SHIFT			31
49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT		14
50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT		7
51 
52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD		0x014
53 #define AXI0_PORT_URGENCY_EN_SHIFT		24
54 
55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD		0x018
56 #define AXI1_PORT_URGENCY_EN_SHIFT		24
57 
58 #define RK3576_SYS_MMU_CTRL			0x020
59 #define RKMMU_V2_EN_SHIFT			0
60 #define RKMMU_V2_SEL_AXI_SHIFT			1
61 
62 #define RK3568_SYS_AXI_LUT_CTRL			0x024
63 #define LUT_DMA_EN_SHIFT			0
64 #define DSP_VS_T_SEL_SHIFT			16
65 
66 #define RK3568_DSP_IF_EN			0x028
67 #define RGB_EN_SHIFT				0
68 #define RK3588_DP0_EN_SHIFT			0
69 #define RK3588_DP1_EN_SHIFT			1
70 #define RK3588_RGB_EN_SHIFT			8
71 #define HDMI0_EN_SHIFT				1
72 #define EDP0_EN_SHIFT				3
73 #define RK3588_EDP0_EN_SHIFT			2
74 #define RK3588_HDMI0_EN_SHIFT			3
75 #define MIPI0_EN_SHIFT				4
76 #define RK3588_EDP1_EN_SHIFT			4
77 #define RK3588_HDMI1_EN_SHIFT			5
78 #define RK3588_MIPI0_EN_SHIFT			6
79 #define MIPI1_EN_SHIFT				20
80 #define RK3588_MIPI1_EN_SHIFT			7
81 #define LVDS0_EN_SHIFT				5
82 #define LVDS1_EN_SHIFT				24
83 #define BT1120_EN_SHIFT				6
84 #define BT656_EN_SHIFT				7
85 #define IF_MUX_MASK				3
86 #define RGB_MUX_SHIFT				8
87 #define HDMI0_MUX_SHIFT				10
88 #define RK3588_DP0_MUX_SHIFT			12
89 #define RK3588_DP1_MUX_SHIFT			14
90 #define EDP0_MUX_SHIFT				14
91 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
92 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
93 #define MIPI0_MUX_SHIFT				16
94 #define RK3588_MIPI0_MUX_SHIFT			20
95 #define MIPI1_MUX_SHIFT				21
96 #define LVDS0_MUX_SHIFT				18
97 #define LVDS1_MUX_SHIFT				25
98 
99 #define RK3576_SYS_PORT_CTRL			0x028
100 #define VP_INTR_MERGE_EN_SHIFT			14
101 #define INTERLACE_FRM_REG_DONE_MASK		0x7
102 #define INTERLACE_FRM_REG_DONE_SHIFT		0
103 
104 #define RK3568_DSP_IF_CTRL			0x02c
105 #define LVDS_DUAL_EN_SHIFT			0
106 #define RK3588_BT656_UV_SWAP_SHIFT		0
107 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
108 #define RK3588_BT656_YC_SWAP_SHIFT		1
109 #define LVDS_DUAL_SWAP_EN_SHIFT			2
110 #define BT656_UV_SWAP				4
111 #define RK3588_BT1120_UV_SWAP_SHIFT		4
112 #define BT656_YC_SWAP				5
113 #define RK3588_BT1120_YC_SWAP_SHIFT		5
114 #define BT656_DCLK_POL				6
115 #define RK3588_HDMI_DUAL_EN_SHIFT		8
116 #define RK3588_EDP_DUAL_EN_SHIFT		8
117 #define RK3588_DP_DUAL_EN_SHIFT			9
118 #define RK3568_MIPI_DUAL_EN_SHIFT		10
119 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
120 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
121 
122 #define RK3568_DSP_IF_POL			0x030
123 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
124 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
125 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
126 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
127 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
128 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
129 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
130 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
131 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
132 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
133 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
134 
135 #define RK3562_MIPI_DCLK_POL_SHIFT		15
136 #define RK3562_MIPI_PIN_POL_SHIFT		12
137 #define RK3562_IF_PIN_POL_MASK			0x7
138 
139 #define RK3588_DP0_PIN_POL_SHIFT		8
140 #define RK3588_DP1_PIN_POL_SHIFT		12
141 #define RK3588_IF_PIN_POL_MASK			0x7
142 
143 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
144 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
145 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
146 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
147 #define MIPI0_PIXCLK_DIV_SHIFT			24
148 #define MIPI1_PIXCLK_DIV_SHIFT			26
149 
150 #define RK3576_SYS_CLUSTER_PD_CTRL		0x030
151 #define RK3576_CLUSTER_PD_EN_SHIFT		0
152 
153 #define RK3588_SYS_PD_CTRL			0x034
154 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
155 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
156 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
157 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
158 #define RK3588_DSC_8K_PD_EN_SHIFT		5
159 #define RK3588_DSC_4K_PD_EN_SHIFT		6
160 #define RK3588_ESMART_PD_EN_SHIFT		7
161 
162 #define RK3576_SYS_ESMART_PD_CTRL		0x034
163 #define RK3576_ESMART_PD_EN_SHIFT		0
164 #define RK3576_ESMART_LB_MODE_SEL_SHIFT		6
165 #define RK3576_ESMART_LB_MODE_SEL_MASK		0x3
166 
167 #define RK3568_SYS_OTP_WIN_EN			0x50
168 #define OTP_WIN_EN_SHIFT			0
169 #define RK3568_SYS_LUT_PORT_SEL			0x58
170 #define GAMMA_PORT_SEL_MASK			0x3
171 #define GAMMA_PORT_SEL_SHIFT			0
172 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
173 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
174 #define PORT_MERGE_EN_SHIFT			16
175 #define ESMART_LB_MODE_SEL_MASK			0x3
176 #define ESMART_LB_MODE_SEL_SHIFT		26
177 
178 #define RK3568_VP0_LINE_FLAG			0x70
179 #define RK3568_VP1_LINE_FLAG			0x74
180 #define RK3568_VP2_LINE_FLAG			0x78
181 #define RK3568_SYS0_INT_EN			0x80
182 #define RK3568_SYS0_INT_CLR			0x84
183 #define RK3568_SYS0_INT_STATUS			0x88
184 #define RK3568_SYS1_INT_EN			0x90
185 #define RK3568_SYS1_INT_CLR			0x94
186 #define RK3568_SYS1_INT_STATUS			0x98
187 #define RK3568_VP0_INT_EN			0xA0
188 #define RK3568_VP0_INT_CLR			0xA4
189 #define RK3568_VP0_INT_STATUS			0xA8
190 #define RK3568_VP1_INT_EN			0xB0
191 #define RK3568_VP1_INT_CLR			0xB4
192 #define RK3568_VP1_INT_STATUS			0xB8
193 #define RK3568_VP2_INT_EN			0xC0
194 #define RK3568_VP2_INT_CLR			0xC4
195 #define RK3568_VP2_INT_STATUS			0xC8
196 #define RK3568_VP2_INT_RAW_STATUS		0xCC
197 #define RK3588_VP3_INT_EN			0xD0
198 #define RK3588_VP3_INT_CLR			0xD4
199 #define RK3588_VP3_INT_STATUS			0xD8
200 #define RK3576_WB_CTRL				0x100
201 #define RK3576_WB_XSCAL_FACTOR			0x104
202 #define RK3576_WB_YRGB_MST			0x108
203 #define RK3576_WB_CBR_MST			0x10C
204 #define RK3576_WB_VIR_STRIDE			0x110
205 #define RK3576_WB_TIMEOUT_CTRL			0x114
206 #define RK3576_MIPI0_IF_CTRL			0x180
207 #define RK3576_IF_OUT_EN_SHIFT			0
208 #define RK3576_IF_CLK_OUT_EN_SHIFT		1
209 #define RK3576_IF_PORT_SEL_SHIFT		2
210 #define RK3576_IF_PORT_SEL_MASK			0x3
211 #define RK3576_IF_PIN_POL_SHIFT			4
212 #define RK3576_IF_PIN_POL_MASK			0x7
213 #define RK3576_IF_SPLIT_EN_SHIFT		8
214 #define RK3576_IF_DATA1_SEL_SHIFT		9
215 #define RK3576_MIPI_CMD_MODE_SHIFT		11
216 #define RK3576_IF_DCLK_SEL_SHIFT		21
217 #define RK3576_IF_DCLK_SEL_MASK			0x1
218 #define RK3576_IF_PIX_CLK_SEL_SHIFT		20
219 #define RK3576_IF_PIX_CLK_SEL_MASK		0x1
220 #define RK3576_IF_REGDONE_IMD_EN_SHIFT		31
221 #define RK3576_HDMI0_IF_CTRL			0x184
222 #define RK3576_EDP0_IF_CTRL			0x188
223 #define RK3576_DP0_IF_CTRL			0x18C
224 #define RK3576_RGB_IF_CTRL			0x194
225 #define RK3576_BT656_OUT_EN_SHIFT		12
226 #define RK3576_BT656_UV_SWAP_SHIFT		13
227 #define RK3576_BT656_YC_SWAP_SHIFT		14
228 #define RK3576_BT1120_OUT_EN_SHIFT		16
229 #define RK3576_BT1120_UV_SWAP_SHIFT		17
230 #define RK3576_BT1120_YC_SWAP_SHIFT		18
231 #define RK3576_DP1_IF_CTRL			0x1A4
232 #define RK3576_DP2_IF_CTRL			0x1B0
233 
234 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
235 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
236 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
237 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
238 
239 #define RK3568_SYS_STATUS0			0x60
240 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
241 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
242 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
243 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
244 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
245 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
246 #define RK3588_ESMART_PD_STATUS_SHIFT		15
247 
248 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
249 #define LINE_FLAG_NUM_MASK			0x1fff
250 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
251 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
252 
253 /* DSC CTRL registers definition */
254 #define RK3588_DSC_8K_SYS_CTRL			0x200
255 #define DSC_PORT_SEL_MASK			0x3
256 #define DSC_PORT_SEL_SHIFT			0
257 #define DSC_MAN_MODE_MASK			0x1
258 #define DSC_MAN_MODE_SHIFT			2
259 #define DSC_INTERFACE_MODE_MASK			0x3
260 #define DSC_INTERFACE_MODE_SHIFT		4
261 #define DSC_PIXEL_NUM_MASK			0x3
262 #define DSC_PIXEL_NUM_SHIFT			6
263 #define DSC_PXL_CLK_DIV_MASK			0x1
264 #define DSC_PXL_CLK_DIV_SHIFT			8
265 #define DSC_CDS_CLK_DIV_MASK			0x3
266 #define DSC_CDS_CLK_DIV_SHIFT			12
267 #define DSC_TXP_CLK_DIV_MASK			0x3
268 #define DSC_TXP_CLK_DIV_SHIFT			14
269 #define DSC_INIT_DLY_MODE_MASK			0x1
270 #define DSC_INIT_DLY_MODE_SHIFT			16
271 #define DSC_SCAN_EN_SHIFT			17
272 #define DSC_HALT_EN_SHIFT			18
273 
274 #define RK3588_DSC_8K_RST			0x204
275 #define RST_DEASSERT_MASK			0x1
276 #define RST_DEASSERT_SHIFT			0
277 
278 #define RK3588_DSC_8K_CFG_DONE			0x208
279 #define DSC_CFG_DONE_SHIFT			0
280 
281 #define RK3588_DSC_8K_INIT_DLY			0x20C
282 #define DSC_INIT_DLY_NUM_MASK			0xffff
283 #define DSC_INIT_DLY_NUM_SHIFT			0
284 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
285 
286 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
287 #define DSC_HTOTAL_PW_MASK			0xffffffff
288 #define DSC_HTOTAL_PW_SHIFT			0
289 
290 #define RK3588_DSC_8K_HACT_ST_END		0x214
291 #define DSC_HACT_ST_END_MASK			0xffffffff
292 #define DSC_HACT_ST_END_SHIFT			0
293 
294 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
295 #define DSC_VTOTAL_PW_MASK			0xffffffff
296 #define DSC_VTOTAL_PW_SHIFT			0
297 
298 #define RK3588_DSC_8K_VACT_ST_END		0x21C
299 #define DSC_VACT_ST_END_MASK			0xffffffff
300 #define DSC_VACT_ST_END_SHIFT			0
301 
302 #define RK3588_DSC_8K_STATUS			0x220
303 
304 /* Overlay registers definition    */
305 #define RK3528_OVL_SYS				0x500
306 #define RK3528_OVL_SYS_PORT_SEL			0x504
307 #define RK3528_OVL_SYS_GATING_EN		0x508
308 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
309 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
310 #define ESMART_DLY_NUM_MASK			0xff
311 #define ESMART_DLY_NUM_SHIFT			0
312 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
313 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
314 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
315 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
316 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
317 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
318 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
319 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL	0x540
320 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL	0x544
321 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL	0x548
322 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL	0x54c
323 
324 #define RK3528_OVL_PORT0_CTRL			0x600
325 #define RK3568_OVL_CTRL				0x600
326 #define OVL_MODE_SEL_MASK			0x1
327 #define OVL_MODE_SEL_SHIFT			0
328 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
329 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
330 #define RK3568_OVL_LAYER_SEL			0x604
331 #define LAYER_SEL_MASK				0xf
332 
333 #define RK3568_OVL_PORT_SEL			0x608
334 #define PORT_MUX_MASK				0xf
335 #define PORT_MUX_SHIFT				0
336 #define LAYER_SEL_PORT_MASK			0x3
337 #define LAYER_SEL_PORT_SHIFT			16
338 
339 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
340 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
341 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
342 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
343 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
344 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
345 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
346 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
347 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
348 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
349 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
350 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
351 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
352 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
353 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
354 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
355 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
356 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
357 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
358 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
359 #define RK3576_EXTRA_SRC_COLOR_CTRL		0x650
360 #define RK3576_EXTRA_DST_COLOR_CTRL		0x654
361 #define RK3576_EXTRA_SRC_ALPHA_CTRL		0x658
362 #define RK3576_EXTRA_DST_ALPHA_CTRL		0x65C
363 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
364 #define RK3528_HDR_DST_COLOR_CTRL		0x664
365 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
366 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
367 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
368 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
369 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
370 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
371 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
372 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
373 #define BG_MIX_CTRL_MASK			0xff
374 #define BG_MIX_CTRL_SHIFT			24
375 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
376 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
377 #define RK3568_CLUSTER_DLY_NUM			0x6F0
378 #define RK3568_SMART_DLY_NUM			0x6F8
379 
380 #define RK3528_OVL_PORT1_CTRL			0x700
381 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
382 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
383 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
384 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
385 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
386 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
387 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
388 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
389 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
390 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
391 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
392 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
393 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
394 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
395 #define RK3576_OVL_PORT2_CTRL			0x800
396 #define RK3576_OVL_PORT2_LAYER_SEL		0x804
397 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL	0x820
398 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL	0x824
399 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL	0x828
400 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL	0x82C
401 #define RK3576_OVL_PORT2_BG_MIX_CTRL		0x870
402 
403 /* Video Port registers definition */
404 #define RK3568_VP0_DSP_CTRL			0xC00
405 #define OUT_MODE_MASK				0xf
406 #define OUT_MODE_SHIFT				0
407 #define DATA_SWAP_MASK				0x1f
408 #define DATA_SWAP_SHIFT				8
409 #define DSP_BG_SWAP				0x1
410 #define DSP_RB_SWAP				0x2
411 #define DSP_RG_SWAP				0x4
412 #define DSP_DELTA_SWAP				0x8
413 #define CORE_DCLK_DIV_EN_SHIFT			4
414 #define P2I_EN_SHIFT				5
415 #define DSP_FILED_POL				6
416 #define INTERLACE_EN_SHIFT			7
417 #define DSP_X_MIR_EN_SHIFT			13
418 #define POST_DSP_OUT_R2Y_SHIFT			15
419 #define PRE_DITHER_DOWN_EN_SHIFT		16
420 #define DITHER_DOWN_EN_SHIFT			17
421 #define DITHER_DOWN_SEL_SHIFT			18
422 #define DITHER_DOWN_SEL_MASK			0x3
423 #define DITHER_DOWN_MODE_SHIFT			20
424 #define GAMMA_UPDATE_EN_SHIFT			22
425 #define DSP_LUT_EN_SHIFT			28
426 
427 #define STANDBY_EN_SHIFT			31
428 
429 #define RK3568_VP0_MIPI_CTRL			0xC04
430 #define DCLK_DIV2_SHIFT				4
431 #define DCLK_DIV2_MASK				0x3
432 #define MIPI_DUAL_EN_SHIFT			20
433 #define MIPI_DUAL_SWAP_EN_SHIFT			21
434 #define EDPI_TE_EN				28
435 #define EDPI_WMS_HOLD_EN			30
436 #define EDPI_WMS_FS				31
437 
438 
439 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
440 #define POST_URGENCY_EN_SHIFT			8
441 #define POST_URGENCY_THL_SHIFT			16
442 #define POST_URGENCY_THL_MASK			0xf
443 #define POST_URGENCY_THH_SHIFT			20
444 #define POST_URGENCY_THH_MASK			0xf
445 
446 #define RK3568_VP0_DCLK_SEL			0xC0C
447 #define RK3576_DCLK_CORE_SEL_SHIFT		0
448 #define RK3576_DCLK_OUT_SEL_SHIFT		2
449 
450 #define RK3568_VP0_3D_LUT_CTRL			0xC10
451 #define VP0_3D_LUT_EN_SHIFT				0
452 #define VP0_3D_LUT_UPDATE_SHIFT			2
453 
454 #define RK3588_VP0_CLK_CTRL			0xC0C
455 #define DCLK_CORE_DIV_SHIFT			0
456 #define DCLK_OUT_DIV_SHIFT			2
457 
458 #define RK3568_VP0_3D_LUT_MST			0xC20
459 
460 #define RK3568_VP0_DSP_BG			0xC2C
461 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
462 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
463 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
464 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
465 #define RK3568_VP0_POST_SCL_CTRL		0xC40
466 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
467 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
468 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
469 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
470 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
471 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
472 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
473 
474 #define RK3568_VP0_BCSH_CTRL			0xC60
475 #define BCSH_CTRL_Y2R_SHIFT			0
476 #define BCSH_CTRL_Y2R_MASK			0x1
477 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
478 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
479 #define BCSH_CTRL_R2Y_SHIFT			4
480 #define BCSH_CTRL_R2Y_MASK			0x1
481 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
482 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
483 
484 #define RK3568_VP0_BCSH_BCS			0xC64
485 #define BCSH_BRIGHTNESS_SHIFT			0
486 #define BCSH_BRIGHTNESS_MASK			0xFF
487 #define BCSH_CONTRAST_SHIFT			8
488 #define BCSH_CONTRAST_MASK			0x1FF
489 #define BCSH_SATURATION_SHIFT			20
490 #define BCSH_SATURATION_MASK			0x3FF
491 #define BCSH_OUT_MODE_SHIFT			30
492 #define BCSH_OUT_MODE_MASK			0x3
493 
494 #define RK3568_VP0_BCSH_H			0xC68
495 #define BCSH_SIN_HUE_SHIFT			0
496 #define BCSH_SIN_HUE_MASK			0x1FF
497 #define BCSH_COS_HUE_SHIFT			16
498 #define BCSH_COS_HUE_MASK			0x1FF
499 
500 #define RK3568_VP0_BCSH_COLOR			0xC6C
501 #define BCSH_EN_SHIFT				31
502 #define BCSH_EN_MASK				1
503 
504 #define RK3576_VP0_POST_DITHER_FRC_0		0xCA0
505 #define RK3576_VP0_POST_DITHER_FRC_1		0xCA4
506 #define RK3576_VP0_POST_DITHER_FRC_2		0xCA8
507 
508 #define RK3528_VP0_ACM_CTRL			0xCD0
509 #define POST_CSC_COE00_MASK			0xFFFF
510 #define POST_CSC_COE00_SHIFT			16
511 #define POST_R2Y_MODE_MASK			0x7
512 #define POST_R2Y_MODE_SHIFT			8
513 #define POST_CSC_MODE_MASK			0x7
514 #define POST_CSC_MODE_SHIFT			3
515 #define POST_R2Y_EN_MASK			0x1
516 #define POST_R2Y_EN_SHIFT			2
517 #define POST_CSC_EN_MASK			0x1
518 #define POST_CSC_EN_SHIFT			1
519 #define POST_ACM_BYPASS_EN_MASK			0x1
520 #define POST_ACM_BYPASS_EN_SHIFT		0
521 #define RK3528_VP0_CSC_COE01_02			0xCD4
522 #define RK3528_VP0_CSC_COE10_11			0xCD8
523 #define RK3528_VP0_CSC_COE12_20			0xCDC
524 #define RK3528_VP0_CSC_COE21_22			0xCE0
525 #define RK3528_VP0_CSC_OFFSET0			0xCE4
526 #define RK3528_VP0_CSC_OFFSET1			0xCE8
527 #define RK3528_VP0_CSC_OFFSET2			0xCEC
528 
529 #define RK3562_VP0_MCU_CTRL			0xCF8
530 #define MCU_TYPE_SHIFT				31
531 #define MCU_BYPASS_SHIFT			30
532 #define MCU_RS_SHIFT				29
533 #define MCU_FRAME_ST_SHIFT			28
534 #define MCU_HOLD_MODE_SHIFT			27
535 #define MCU_CLK_SEL_SHIFT			26
536 #define MCU_CLK_SEL_MASK			0x1
537 #define MCU_RW_PEND_SHIFT			20
538 #define MCU_RW_PEND_MASK			0x3F
539 #define MCU_RW_PST_SHIFT			16
540 #define MCU_RW_PST_MASK				0xF
541 #define MCU_CS_PEND_SHIFT			10
542 #define MCU_CS_PEND_MASK			0x3F
543 #define MCU_CS_PST_SHIFT			6
544 #define MCU_CS_PST_MASK				0xF
545 #define MCU_PIX_TOTAL_SHIFT			0
546 #define MCU_PIX_TOTAL_MASK			0x3F
547 
548 #define RK3562_VP0_MCU_RW_BYPASS_PORT		0xCFC
549 #define MCU_WRITE_DATA_BYPASS_SHIFT		0
550 #define MCU_WRITE_DATA_BYPASS_MASK		0xFFFFFFFF
551 
552 #define RK3568_VP1_DSP_CTRL			0xD00
553 #define RK3568_VP1_MIPI_CTRL			0xD04
554 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
555 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
556 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
557 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
558 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
559 #define RK3568_VP1_POST_SCL_CTRL		0xD40
560 #define RK3568_VP1_DSP_HACT_INFO		0xD34
561 #define RK3568_VP1_DSP_VACT_INFO		0xD38
562 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
563 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
564 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
565 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
566 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
567 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
568 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
569 
570 #define RK3568_VP2_DSP_CTRL			0xE00
571 #define RK3568_VP2_MIPI_CTRL			0xE04
572 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
573 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
574 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
575 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
576 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
577 #define RK3568_VP2_POST_SCL_CTRL		0xE40
578 #define RK3568_VP2_DSP_HACT_INFO		0xE34
579 #define RK3568_VP2_DSP_VACT_INFO		0xE38
580 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
581 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
582 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
583 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
584 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
585 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
586 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
587 #define RK3568_VP2_BCSH_CTRL			0xE60
588 #define RK3568_VP2_BCSH_BCS			0xE64
589 #define RK3568_VP2_BCSH_H			0xE68
590 #define RK3568_VP2_BCSH_COLOR_BAR		0xE6C
591 #define RK3576_VP2_MCU_CTRL			0xEF8
592 #define RK3576_VP2_MCU_RW_BYPASS_PORT		0xEFC
593 
594 /* Cluster0 register definition */
595 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
596 #define CLUSTER_YUV2RGB_EN_SHIFT		8
597 #define CLUSTER_RGB2YUV_EN_SHIFT		9
598 #define CLUSTER_CSC_MODE_SHIFT			10
599 #define CLUSTER_DITHER_UP_EN_SHIFT		18
600 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
601 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
602 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
603 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
604 #define AVG2_MASK				0x1
605 #define CLUSTER_AVG2_SHIFT			18
606 #define AVG4_MASK				0x1
607 #define CLUSTER_AVG4_SHIFT			19
608 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
609 #define CLUSTER_XGT_EN_SHIFT			24
610 #define XGT_MODE_MASK				0x3
611 #define CLUSTER_XGT_MODE_SHIFT			25
612 #define CLUSTER_XAVG_EN_SHIFT			27
613 #define CLUSTER_YRGB_GT2_SHIFT			28
614 #define CLUSTER_YRGB_GT4_SHIFT			29
615 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
616 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
617 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
618 #define CLUSTER_AXI_UV_ID_MASK			0x1f
619 #define CLUSTER_AXI_UV_ID_SHIFT			5
620 
621 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
622 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
623 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
624 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
625 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
626 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
627 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
628 #define RK3576_CLUSTER0_WIN0_ZME_CTRL		0x1040
629 #define WIN0_ZME_DERING_EN_SHIFT		3
630 #define WIN0_ZME_GATING_EN_SHIFT		31
631 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA	0x1044
632 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
633 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
634 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
635 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
636 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
637 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
638 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
639 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
640 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET	0x1078
641 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE	0x107C
642 
643 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
644 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
645 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
646 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
647 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
648 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
649 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
650 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
651 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
652 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
653 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
654 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
655 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
656 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
657 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
658 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
659 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET	0x10F8
660 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE	0x10FC
661 
662 #define RK3568_CLUSTER0_CTRL			0x1100
663 #define CLUSTER_EN_SHIFT			0
664 #define CLUSTER_AXI_ID_MASK			0x1
665 #define CLUSTER_AXI_ID_SHIFT			13
666 #define RK3576_CLUSTER0_PORT_SEL		0x11F4
667 #define CLUSTER_PORT_SEL_SHIFT			0
668 #define CLUSTER_PORT_SEL_MASK			0x3
669 #define RK3576_CLUSTER0_DLY_NUM			0x11F8
670 #define CLUSTER_WIN0_DLY_NUM_SHIFT		0
671 #define CLUSTER_WIN0_DLY_NUM_MASK		0xff
672 #define CLUSTER_WIN1_DLY_NUM_SHIFT		0
673 #define CLUSTER_WIN1_DLY_NUM_MASK		0xff
674 
675 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
676 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
677 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
678 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
679 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
680 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
681 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
682 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
683 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
684 #define RK3576_CLUSTER1_WIN0_ZME_CTRL		0x1240
685 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA	0x1244
686 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
687 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
688 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
689 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
690 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
691 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
692 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
693 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET	0x1278
694 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE	0x127C
695 
696 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
697 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
698 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
699 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
700 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
701 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
702 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
703 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
704 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
705 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
706 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
707 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
708 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
709 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
710 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
711 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
712 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET	0x12F8
713 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE	0x12FC
714 
715 #define RK3568_CLUSTER1_CTRL			0x1300
716 #define RK3576_CLUSTER1_PORT_SEL		0x13F4
717 #define RK3576_CLUSTER1_DLY_NUM			0x13F8
718 
719 /* Esmart register definition */
720 #define RK3568_ESMART0_CTRL0			0x1800
721 #define RGB2YUV_EN_SHIFT			1
722 #define CSC_MODE_SHIFT				2
723 #define CSC_MODE_MASK				0x3
724 #define ESMART_LB_SELECT_SHIFT			12
725 #define ESMART_LB_SELECT_MASK			0x3
726 
727 #define RK3568_ESMART0_CTRL1			0x1804
728 #define ESMART_AXI_YRGB_ID_MASK			0x1f
729 #define ESMART_AXI_YRGB_ID_SHIFT		4
730 #define ESMART_AXI_UV_ID_MASK			0x1f
731 #define ESMART_AXI_UV_ID_SHIFT			12
732 #define YMIRROR_EN_SHIFT			31
733 
734 #define RK3568_ESMART0_AXI_CTRL			0x1808
735 #define ESMART_AXI_ID_MASK			0x1
736 #define ESMART_AXI_ID_SHIFT			1
737 
738 #define RK3568_ESMART0_REGION0_CTRL		0x1810
739 #define WIN_EN_SHIFT				0
740 #define WIN_FORMAT_MASK				0x1f
741 #define WIN_FORMAT_SHIFT			1
742 #define REGION0_DITHER_UP_EN_SHIFT		12
743 #define REGION0_RB_SWAP_SHIFT			14
744 #define ESMART_XAVG_EN_SHIFT			20
745 #define ESMART_XGT_EN_SHIFT			21
746 #define ESMART_XGT_MODE_SHIFT			22
747 
748 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
749 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
750 #define RK3568_ESMART0_REGION0_VIR		0x181C
751 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
752 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
753 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
754 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
755 #define YRGB_XSCL_MODE_MASK			0x3
756 #define YRGB_XSCL_MODE_SHIFT			0
757 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
758 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
759 #define YRGB_YSCL_MODE_MASK			0x3
760 #define YRGB_YSCL_MODE_SHIFT			4
761 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
762 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
763 
764 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
765 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
766 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
767 #define RK3568_ESMART0_REGION1_CTRL		0x1840
768 #define YRGB_GT2_MASK				0x1
769 #define YRGB_GT2_SHIFT				8
770 #define YRGB_GT4_MASK				0x1
771 #define YRGB_GT4_SHIFT				9
772 
773 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
774 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
775 #define RK3568_ESMART0_REGION1_VIR		0x184C
776 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
777 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
778 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
779 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
780 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
781 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
782 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
783 #define RK3568_ESMART0_REGION2_CTRL		0x1870
784 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
785 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
786 #define RK3568_ESMART0_REGION2_VIR		0x187C
787 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
788 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
789 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
790 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
791 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
792 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
793 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
794 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
795 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
796 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
797 #define RK3568_ESMART0_REGION3_VIR		0x18AC
798 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
799 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
800 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
801 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
802 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
803 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
804 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
805 #define RK3568_ESMART0_COLOR_KEY_CTRL		0x18D0
806 #define RK3576_ESMART0_ALPHA_MAP		0x18D8
807 #define RK3576_ESMART0_PORT_SEL			0x18F4
808 #define ESMART_PORT_SEL_SHIFT			0
809 #define ESMART_PORT_SEL_MASK			0x3
810 #define RK3576_ESMART0_DLY_NUM			0x18F8
811 
812 #define RK3568_ESMART1_CTRL0			0x1A00
813 #define RK3568_ESMART1_CTRL1			0x1A04
814 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
815 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
816 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
817 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
818 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
819 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
820 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
821 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
822 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
823 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
824 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
825 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
826 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
827 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
828 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
829 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
830 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
831 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
832 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
833 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
834 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
835 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
836 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
837 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
838 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
839 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
840 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
841 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
842 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
843 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
844 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
845 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
846 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
847 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
848 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
849 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
850 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
851 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
852 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
853 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
854 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
855 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
856 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
857 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
858 #define RK3576_ESMART1_ALPHA_MAP		0x1AD8
859 #define RK3576_ESMART1_PORT_SEL			0x1AF4
860 #define RK3576_ESMART1_DLY_NUM			0x1AF8
861 
862 #define RK3568_SMART0_CTRL0			0x1C00
863 #define RK3568_SMART0_CTRL1			0x1C04
864 #define RK3568_SMART0_REGION0_CTRL		0x1C10
865 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
866 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
867 #define RK3568_SMART0_REGION0_VIR		0x1C1C
868 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
869 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
870 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
871 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
872 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
873 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
874 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
875 #define RK3568_SMART0_REGION1_CTRL		0x1C40
876 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
877 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
878 #define RK3568_SMART0_REGION1_VIR		0x1C4C
879 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
880 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
881 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
882 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
883 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
884 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
885 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
886 #define RK3568_SMART0_REGION2_CTRL		0x1C70
887 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
888 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
889 #define RK3568_SMART0_REGION2_VIR		0x1C7C
890 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
891 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
892 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
893 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
894 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
895 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
896 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
897 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
898 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
899 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
900 #define RK3568_SMART0_REGION3_VIR		0x1CAC
901 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
902 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
903 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
904 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
905 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
906 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
907 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
908 #define RK3576_ESMART2_ALPHA_MAP		0x1CD8
909 #define RK3576_ESMART2_PORT_SEL			0x1CF4
910 #define RK3576_ESMART2_DLY_NUM			0x1CF8
911 
912 #define RK3568_SMART1_CTRL0			0x1E00
913 #define RK3568_SMART1_CTRL1			0x1E04
914 #define RK3568_SMART1_REGION0_CTRL		0x1E10
915 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
916 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
917 #define RK3568_SMART1_REGION0_VIR		0x1E1C
918 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
919 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
920 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
921 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
922 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
923 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
924 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
925 #define RK3568_SMART1_REGION1_CTRL		0x1E40
926 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
927 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
928 #define RK3568_SMART1_REGION1_VIR		0x1E4C
929 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
930 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
931 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
932 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
933 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
934 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
935 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
936 #define RK3568_SMART1_REGION2_CTRL		0x1E70
937 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
938 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
939 #define RK3568_SMART1_REGION2_VIR		0x1E7C
940 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
941 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
942 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
943 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
944 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
945 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
946 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
947 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
948 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
949 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
950 #define RK3568_SMART1_REGION3_VIR		0x1EAC
951 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
952 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
953 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
954 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
955 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
956 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
957 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
958 #define RK3576_ESMART3_ALPHA_MAP		0x1ED8
959 #define RK3576_ESMART3_PORT_SEL			0x1EF4
960 #define RK3576_ESMART3_DLY_NUM			0x1EF8
961 
962 /* HDR register definition */
963 #define RK3568_HDR_LUT_CTRL			0x2000
964 
965 #define RK3588_VP3_DSP_CTRL			0xF00
966 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
967 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
968 
969 /* DSC 8K/4K register definition */
970 #define RK3588_DSC_8K_PPS0_3			0x4000
971 #define RK3588_DSC_8K_CTRL0			0x40A0
972 #define DSC_EN_SHIFT				0
973 #define DSC_RBIT_SHIFT				2
974 #define DSC_RBYT_SHIFT				3
975 #define DSC_FLAL_SHIFT				4
976 #define DSC_MER_SHIFT				5
977 #define DSC_EPB_SHIFT				6
978 #define DSC_EPL_SHIFT				7
979 #define DSC_NSLC_MASK				0x7
980 #define DSC_NSLC_SHIFT				16
981 #define DSC_SBO_SHIFT				28
982 #define DSC_IFEP_SHIFT				29
983 #define DSC_PPS_UPD_SHIFT			31
984 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
985 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
986 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
987 
988 #define RK3588_DSC_8K_CTRL1			0x40A4
989 #define RK3588_DSC_8K_STS0			0x40A8
990 #define RK3588_DSC_8K_ERS			0x40C4
991 
992 #define RK3588_DSC_4K_PPS0_3			0x4100
993 #define RK3588_DSC_4K_CTRL0			0x41A0
994 #define RK3588_DSC_4K_CTRL1			0x41A4
995 #define RK3588_DSC_4K_STS0			0x41A8
996 #define RK3588_DSC_4K_ERS			0x41C4
997 
998 /* RK3528 HDR register definition */
999 #define RK3528_HDR_LUT_CTRL			0x2000
1000 
1001 /* RK3528 ACM register definition */
1002 #define RK3528_ACM_CTRL				0x6400
1003 #define RK3528_ACM_DELTA_RANGE			0x6404
1004 #define RK3528_ACM_FETCH_START			0x6408
1005 #define RK3528_ACM_FETCH_DONE			0x6420
1006 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
1007 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
1008 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
1009 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
1010 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
1011 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
1012 
1013 #define RK3568_MAX_REG				0x1ED0
1014 
1015 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
1016 #define RK3568_GRF_VO_CON1			0x0364
1017 #define GRF_BT656_CLK_INV_SHIFT			1
1018 #define GRF_BT1120_CLK_INV_SHIFT		2
1019 #define GRF_RGB_DCLK_INV_SHIFT			3
1020 
1021 /* Base SYS_GRF: 0x2600a000*/
1022 #define RK3576_SYS_GRF_MEMFAULT_STATUS0		0x0148
1023 
1024 /* Base IOC_GRF: 0x26040000 */
1025 #define RK3576_VCCIO_IOC_MISC_CON8		0x6420
1026 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT	9
1027 #define RK3576_IOC_VOPLITE_SEL_SHIFT		11
1028 
1029 /* Base PMU2: 0x27380000 */
1030 #define RK3576_PMU_PWR_GATE_STS			0x0230
1031 #define PD_VOP_ESMART_DWN_STAT			12
1032 #define PD_VOP_CLUSTER_DWN_STAT			13
1033 #define RK3576_PMU_BISR_PDGEN_CON0		0x0510
1034 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT		12
1035 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT		13
1036 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0	0x0570
1037 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT	12
1038 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT	13
1039 
1040 #define RK3588_GRF_SOC_CON1			0x0304
1041 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT	14
1042 
1043 #define RK3588_GRF_VOP_CON2			0x0008
1044 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
1045 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
1046 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
1047 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
1048 
1049 #define RK3588_GRF_VO1_CON0			0x0000
1050 #define HDMI_SYNC_POL_MASK			0x3
1051 #define HDMI0_SYNC_POL_SHIFT			5
1052 #define HDMI1_SYNC_POL_SHIFT			7
1053 
1054 #define RK3588_PMU_BISR_CON3			0x20C
1055 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
1056 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
1057 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
1058 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
1059 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
1060 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
1061 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
1062 
1063 #define RK3588_PMU_BISR_STATUS5			0x294
1064 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
1065 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
1066 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
1067 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
1068 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
1069 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
1070 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
1071 
1072 #define VOP2_LAYER_MAX				8
1073 
1074 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
1075 
1076 /* KHz */
1077 #define VOP2_MAX_DCLK_RATE			600000
1078 
1079 /*
1080  * vop2 dsc id
1081  */
1082 #define ROCKCHIP_VOP2_DSC_8K	0
1083 #define ROCKCHIP_VOP2_DSC_4K	1
1084 
1085 /*
1086  * vop2 internal power domain id,
1087  * should be all none zero, 0 will be
1088  * treat as invalid;
1089  */
1090 #define VOP2_PD_CLUSTER0			BIT(0)
1091 #define VOP2_PD_CLUSTER1			BIT(1)
1092 #define VOP2_PD_CLUSTER2			BIT(2)
1093 #define VOP2_PD_CLUSTER3			BIT(3)
1094 #define VOP2_PD_DSC_8K				BIT(5)
1095 #define VOP2_PD_DSC_4K				BIT(6)
1096 #define VOP2_PD_ESMART				BIT(7)
1097 #define VOP2_PD_CLUSTER				BIT(8)
1098 
1099 #define VOP2_PLANE_NO_SCALING			BIT(16)
1100 
1101 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
1102 #define VOP_FEATURE_AFBDC		BIT(1)
1103 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
1104 #define VOP_FEATURE_HDR10		BIT(3)
1105 #define VOP_FEATURE_NEXT_HDR		BIT(4)
1106 /* a feature to splice two windows and two vps to support resolution > 4096 */
1107 #define VOP_FEATURE_SPLICE		BIT(5)
1108 #define VOP_FEATURE_OVERSCAN		BIT(6)
1109 #define VOP_FEATURE_VIVID_HDR		BIT(7)
1110 #define VOP_FEATURE_POST_ACM		BIT(8)
1111 #define VOP_FEATURE_POST_CSC		BIT(9)
1112 #define VOP_FEATURE_POST_FRC_V2		BIT(10)
1113 #define VOP_FEATURE_POST_SHARP		BIT(11)
1114 
1115 #define WIN_FEATURE_HDR2SDR		BIT(0)
1116 #define WIN_FEATURE_SDR2HDR		BIT(1)
1117 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
1118 #define WIN_FEATURE_AFBDC		BIT(3)
1119 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
1120 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
1121 /* a mirror win can only get fb address
1122  * from source win:
1123  * Cluster1---->Cluster0
1124  * Esmart1 ---->Esmart0
1125  * Smart1  ---->Smart0
1126  * This is a feather on rk3566
1127  */
1128 #define WIN_FEATURE_MIRROR		BIT(6)
1129 #define WIN_FEATURE_MULTI_AREA		BIT(7)
1130 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
1131 #define WIN_FEATURE_DCI			BIT(9)
1132 
1133 #define V4L2_COLORSPACE_BT709F		0xfe
1134 #define V4L2_COLORSPACE_BT2020F		0xff
1135 
1136 enum vop_csc_format {
1137 	CSC_BT601L,
1138 	CSC_BT709L,
1139 	CSC_BT601F,
1140 	CSC_BT2020L,
1141 	CSC_BT709L_13BIT,
1142 	CSC_BT709F_13BIT,
1143 	CSC_BT2020L_13BIT,
1144 	CSC_BT2020F_13BIT,
1145 };
1146 
1147 enum vop_csc_bit_depth {
1148 	CSC_10BIT_DEPTH,
1149 	CSC_13BIT_DEPTH,
1150 };
1151 
1152 enum vop2_pol {
1153 	HSYNC_POSITIVE = 0,
1154 	VSYNC_POSITIVE = 1,
1155 	DEN_NEGATIVE   = 2,
1156 	DCLK_INVERT    = 3
1157 };
1158 
1159 enum vop2_bcsh_out_mode {
1160 	BCSH_OUT_MODE_BLACK,
1161 	BCSH_OUT_MODE_BLUE,
1162 	BCSH_OUT_MODE_COLOR_BAR,
1163 	BCSH_OUT_MODE_NORMAL_VIDEO,
1164 };
1165 
1166 #define _VOP_REG(off, _mask, _shift, _write_mask) \
1167 		{ \
1168 		 .offset = off, \
1169 		 .mask = _mask, \
1170 		 .shift = _shift, \
1171 		 .write_mask = _write_mask, \
1172 		}
1173 
1174 #define VOP_REG(off, _mask, _shift) \
1175 		_VOP_REG(off, _mask, _shift, false)
1176 enum dither_down_mode {
1177 	RGB888_TO_RGB565 = 0x0,
1178 	RGB888_TO_RGB666 = 0x1
1179 };
1180 
1181 enum dither_down_mode_sel {
1182 	DITHER_DOWN_ALLEGRO = 0x0,
1183 	DITHER_DOWN_FRC = 0x1
1184 };
1185 
1186 enum vop2_video_ports_id {
1187 	VOP2_VP0,
1188 	VOP2_VP1,
1189 	VOP2_VP2,
1190 	VOP2_VP3,
1191 	VOP2_VP_MAX,
1192 };
1193 
1194 enum vop2_layer_type {
1195 	CLUSTER_LAYER = 0,
1196 	ESMART_LAYER = 1,
1197 	SMART_LAYER = 2,
1198 };
1199 
1200 /* This define must same with kernel win phy id */
1201 enum vop2_layer_phy_id {
1202 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1203 	ROCKCHIP_VOP2_CLUSTER1,
1204 	ROCKCHIP_VOP2_ESMART0,
1205 	ROCKCHIP_VOP2_ESMART1,
1206 	ROCKCHIP_VOP2_SMART0,
1207 	ROCKCHIP_VOP2_SMART1,
1208 	ROCKCHIP_VOP2_CLUSTER2,
1209 	ROCKCHIP_VOP2_CLUSTER3,
1210 	ROCKCHIP_VOP2_ESMART2,
1211 	ROCKCHIP_VOP2_ESMART3,
1212 	ROCKCHIP_VOP2_LAYER_MAX,
1213 };
1214 
1215 enum vop2_scale_up_mode {
1216 	VOP2_SCALE_UP_NRST_NBOR,
1217 	VOP2_SCALE_UP_BIL,
1218 	VOP2_SCALE_UP_BIC,
1219 	VOP2_SCALE_UP_ZME,
1220 };
1221 
1222 enum vop2_scale_down_mode {
1223 	VOP2_SCALE_DOWN_NRST_NBOR,
1224 	VOP2_SCALE_DOWN_BIL,
1225 	VOP2_SCALE_DOWN_AVG,
1226 	VOP2_SCALE_DOWN_ZME,
1227 };
1228 
1229 enum scale_mode {
1230 	SCALE_NONE = 0x0,
1231 	SCALE_UP   = 0x1,
1232 	SCALE_DOWN = 0x2
1233 };
1234 
1235 enum vop_dsc_interface_mode {
1236 	VOP_DSC_IF_DISABLE = 0,
1237 	VOP_DSC_IF_HDMI = 1,
1238 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1239 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1240 };
1241 
1242 enum vop3_pre_scale_down_mode {
1243 	VOP3_PRE_SCALE_UNSPPORT,
1244 	VOP3_PRE_SCALE_DOWN_GT,
1245 	VOP3_PRE_SCALE_DOWN_AVG,
1246 };
1247 
1248 enum vop3_esmart_lb_mode {
1249 	VOP3_ESMART_8K_MODE,
1250 	VOP3_ESMART_4K_4K_MODE,
1251 	VOP3_ESMART_4K_2K_2K_MODE,
1252 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1253 	VOP3_ESMART_4K_4K_4K_MODE,
1254 	VOP3_ESMART_4K_4K_2K_2K_MODE,
1255 };
1256 
1257 struct vop2_layer {
1258 	u8 id;
1259 	/**
1260 	 * @win_phys_id: window id of the layer selected.
1261 	 * Every layer must make sure to select different
1262 	 * windows of others.
1263 	 */
1264 	u8 win_phys_id;
1265 };
1266 
1267 struct vop2_power_domain_data {
1268 	u16 id;
1269 	u16 parent_id;
1270 	/*
1271 	 * @module_id_mask: module id of which module this power domain is belongs to.
1272 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1273 	 */
1274 	u32 module_id_mask;
1275 };
1276 
1277 struct vop2_win_data {
1278 	char *name;
1279 	u8 phys_id;
1280 	enum vop2_layer_type type;
1281 	u8 win_sel_port_offset;
1282 	u8 layer_sel_win_id[VOP2_VP_MAX];
1283 	u8 axi_id;
1284 	u8 axi_uv_id;
1285 	u8 axi_yrgb_id;
1286 	u8 splice_win_id;
1287 	u8 hsu_filter_mode;
1288 	u8 hsd_filter_mode;
1289 	u8 vsu_filter_mode;
1290 	u8 vsd_filter_mode;
1291 	u8 hsd_pre_filter_mode;
1292 	u8 vsd_pre_filter_mode;
1293 	u8 scale_engine_num;
1294 	u8 source_win_id;
1295 	u8 possible_crtcs;
1296 	u16 pd_id;
1297 	u32 reg_offset;
1298 	u32 max_upscale_factor;
1299 	u32 max_downscale_factor;
1300 	u32 feature;
1301 	u32 supported_rotations;
1302 	bool splice_mode_right;
1303 };
1304 
1305 struct vop2_vp_data {
1306 	u32 feature;
1307 	u32 max_dclk;
1308 	u8 pre_scan_max_dly;
1309 	u8 layer_mix_dly;
1310 	u8 hdrvivid_dly;
1311 	u8 sdr2hdr_dly;
1312 	u8 hdr_mix_dly;
1313 	u8 win_dly;
1314 	u8 splice_vp_id;
1315 	u8 pixel_rate;
1316 	struct vop_rect max_output;
1317 	struct vop_urgency *urgency;
1318 };
1319 
1320 struct vop2_plane_table {
1321 	enum vop2_layer_phy_id plane_id;
1322 	enum vop2_layer_type plane_type;
1323 };
1324 
1325 struct vop2_vp_plane_mask {
1326 	u8 primary_plane_id; /* use this win to show logo */
1327 	u8 attached_layers_nr; /* number layers attach to this vp */
1328 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1329 	u32 plane_mask;
1330 	int cursor_plane_id;
1331 };
1332 
1333 struct vop2_dsc_data {
1334 	u8 id;
1335 	u8 max_slice_num;
1336 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1337 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1338 	u16 pd_id;
1339 	const char *dsc_txp_clk_src_name;
1340 	const char *dsc_txp_clk_name;
1341 	const char *dsc_pxl_clk_name;
1342 	const char *dsc_cds_clk_name;
1343 };
1344 
1345 struct dsc_error_info {
1346 	u32 dsc_error_val;
1347 	char dsc_error_info[50];
1348 };
1349 
1350 struct vop2_dump_regs {
1351 	u32 offset;
1352 	const char *name;
1353 	u32 state_base;
1354 	u32 state_mask;
1355 	u32 state_shift;
1356 	bool enable_state;
1357 	u32 size;
1358 };
1359 
1360 struct vop2_esmart_lb_map {
1361 	u8 lb_mode;
1362 	u8 lb_map_value;
1363 };
1364 
1365 struct vop2_data {
1366 	u32 version;
1367 	u32 esmart_lb_mode;
1368 	struct vop2_vp_data *vp_data;
1369 	struct vop2_win_data *win_data;
1370 	struct vop2_vp_plane_mask *plane_mask;
1371 	struct vop2_plane_table *plane_table;
1372 	struct vop2_power_domain_data *pd;
1373 	struct vop2_dsc_data *dsc;
1374 	struct dsc_error_info *dsc_error_ecw;
1375 	struct dsc_error_info *dsc_error_buffer_flow;
1376 	struct vop2_dump_regs *dump_regs;
1377 	const struct vop2_esmart_lb_map *esmart_lb_mode_map;
1378 	u8 *vp_primary_plane_order;
1379 	u8 *vp_default_primary_plane;
1380 	u8 nr_vps;
1381 	u8 nr_layers;
1382 	u8 nr_mixers;
1383 	u8 nr_gammas;
1384 	u8 nr_pd;
1385 	u8 nr_dscs;
1386 	u8 nr_dsc_ecw;
1387 	u8 nr_dsc_buffer_flow;
1388 	u8 esmart_lb_mode_num;
1389 	u32 reg_len;
1390 	u32 dump_regs_size;
1391 };
1392 
1393 struct vop2 {
1394 	u32 *regsbak;
1395 	void *regs;
1396 	void *grf;
1397 	void *vop_grf;
1398 	void *vo1_grf;
1399 	void *sys_pmu;
1400 	void *ioc_grf;
1401 	u32 reg_len;
1402 	u32 version;
1403 	u32 esmart_lb_mode;
1404 	bool global_init;
1405 	bool merge_irq;
1406 	const struct vop2_data *data;
1407 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1408 };
1409 
1410 static struct vop2 *rockchip_vop2;
1411 
1412 static inline bool is_vop3(struct vop2 *vop2)
1413 {
1414 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1415 		return false;
1416 	else
1417 		return true;
1418 }
1419 
1420 /*
1421  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1422  * avg_sd_factor:
1423  * bli_su_factor:
1424  * bic_su_factor:
1425  * = (src - 1) / (dst - 1) << 16;
1426  *
1427  * ygt2 enable: dst get one line from two line of the src
1428  * ygt4 enable: dst get one line from four line of the src.
1429  *
1430  */
1431 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1432 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1433 
1434 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1435 				(fac * (dst - 1) >> 12 < (src - 1))
1436 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1437 				(fac * (dst - 1) >> 16 < (src - 1))
1438 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1439 				(fac * (dst - 1) >> 16 < (src - 1))
1440 
1441 static uint16_t vop2_scale_factor(enum scale_mode mode,
1442 				  int32_t filter_mode,
1443 				  uint32_t src, uint32_t dst)
1444 {
1445 	uint32_t fac = 0;
1446 	int i = 0;
1447 
1448 	if (mode == SCALE_NONE)
1449 		return 0;
1450 
1451 	/*
1452 	 * A workaround to avoid zero div.
1453 	 */
1454 	if ((dst == 1) || (src == 1)) {
1455 		dst = dst + 1;
1456 		src = src + 1;
1457 	}
1458 
1459 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1460 		fac = VOP2_BILI_SCL_DN(src, dst);
1461 		for (i = 0; i < 100; i++) {
1462 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1463 				break;
1464 			fac -= 1;
1465 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1466 		}
1467 	} else {
1468 		fac = VOP2_COMMON_SCL(src, dst);
1469 		for (i = 0; i < 100; i++) {
1470 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1471 				break;
1472 			fac -= 1;
1473 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1474 		}
1475 	}
1476 
1477 	return fac;
1478 }
1479 
1480 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1481 {
1482 	if (is_hor)
1483 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1484 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1485 }
1486 
1487 static uint16_t vop3_scale_factor(enum scale_mode mode,
1488 				  uint32_t src, uint32_t dst, bool is_hor)
1489 {
1490 	uint32_t fac = 0;
1491 	int i = 0;
1492 
1493 	if (mode == SCALE_NONE)
1494 		return 0;
1495 
1496 	/*
1497 	 * A workaround to avoid zero div.
1498 	 */
1499 	if ((dst == 1) || (src == 1)) {
1500 		dst = dst + 1;
1501 		src = src + 1;
1502 	}
1503 
1504 	if (mode == SCALE_DOWN) {
1505 		fac = VOP2_BILI_SCL_DN(src, dst);
1506 		for (i = 0; i < 100; i++) {
1507 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1508 				break;
1509 			fac -= 1;
1510 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1511 		}
1512 	} else {
1513 		fac = VOP2_COMMON_SCL(src, dst);
1514 		for (i = 0; i < 100; i++) {
1515 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1516 				break;
1517 			fac -= 1;
1518 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1519 		}
1520 	}
1521 
1522 	return fac;
1523 }
1524 
1525 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1526 {
1527 	if (src < dst)
1528 		return SCALE_UP;
1529 	else if (src > dst)
1530 		return SCALE_DOWN;
1531 
1532 	return SCALE_NONE;
1533 }
1534 
1535 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1536 {
1537 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1538 }
1539 
1540 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1541 {
1542 	int i = 0;
1543 
1544 	for (i = 0; i < vop2->data->nr_layers; i++) {
1545 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1546 			return vop2->data->vp_primary_plane_order[i];
1547 	}
1548 
1549 	return vop2->data->vp_primary_plane_order[0];
1550 }
1551 
1552 static inline u16 scl_cal_scale(int src, int dst, int shift)
1553 {
1554 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1555 }
1556 
1557 static inline u16 scl_cal_scale2(int src, int dst)
1558 {
1559 	return ((src - 1) << 12) / (dst - 1);
1560 }
1561 
1562 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1563 {
1564 	writel(v, vop2->regs + offset);
1565 	vop2->regsbak[offset >> 2] = v;
1566 }
1567 
1568 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1569 {
1570 	return readl(vop2->regs + offset);
1571 }
1572 
1573 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1574 				   u32 mask, u32 shift, u32 v,
1575 				   bool write_mask)
1576 {
1577 	if (!mask)
1578 		return;
1579 
1580 	if (write_mask) {
1581 		v = ((v & mask) << shift) | (mask << (shift + 16));
1582 	} else {
1583 		u32 cached_val = vop2->regsbak[offset >> 2];
1584 
1585 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1586 		vop2->regsbak[offset >> 2] = v;
1587 	}
1588 
1589 	writel(v, vop2->regs + offset);
1590 }
1591 
1592 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1593 				   u32 mask, u32 shift, u32 v)
1594 {
1595 	u32 val = 0;
1596 
1597 	val = (v << shift) | (mask << (shift + 16));
1598 	writel(val, grf_base + offset);
1599 }
1600 
1601 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1602 				  u32 mask, u32 shift)
1603 {
1604 	return (readl(grf_base + offset) >> shift) & mask;
1605 }
1606 
1607 static char *get_plane_name(int plane_id, char *name)
1608 {
1609 	switch (plane_id) {
1610 	case ROCKCHIP_VOP2_CLUSTER0:
1611 		strcat(name, "Cluster0");
1612 		break;
1613 	case ROCKCHIP_VOP2_CLUSTER1:
1614 		strcat(name, "Cluster1");
1615 		break;
1616 	case ROCKCHIP_VOP2_ESMART0:
1617 		strcat(name, "Esmart0");
1618 		break;
1619 	case ROCKCHIP_VOP2_ESMART1:
1620 		strcat(name, "Esmart1");
1621 		break;
1622 	case ROCKCHIP_VOP2_SMART0:
1623 		strcat(name, "Smart0");
1624 		break;
1625 	case ROCKCHIP_VOP2_SMART1:
1626 		strcat(name, "Smart1");
1627 		break;
1628 	case ROCKCHIP_VOP2_CLUSTER2:
1629 		strcat(name, "Cluster2");
1630 		break;
1631 	case ROCKCHIP_VOP2_CLUSTER3:
1632 		strcat(name, "Cluster3");
1633 		break;
1634 	case ROCKCHIP_VOP2_ESMART2:
1635 		strcat(name, "Esmart2");
1636 		break;
1637 	case ROCKCHIP_VOP2_ESMART3:
1638 		strcat(name, "Esmart3");
1639 		break;
1640 	}
1641 
1642 	return name;
1643 }
1644 
1645 static bool is_yuv_output(u32 bus_format)
1646 {
1647 	switch (bus_format) {
1648 	case MEDIA_BUS_FMT_YUV8_1X24:
1649 	case MEDIA_BUS_FMT_YUV10_1X30:
1650 	case MEDIA_BUS_FMT_YUYV10_1X20:
1651 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1652 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1653 	case MEDIA_BUS_FMT_YUYV8_2X8:
1654 	case MEDIA_BUS_FMT_YVYU8_2X8:
1655 	case MEDIA_BUS_FMT_UYVY8_2X8:
1656 	case MEDIA_BUS_FMT_VYUY8_2X8:
1657 	case MEDIA_BUS_FMT_YUYV8_1X16:
1658 	case MEDIA_BUS_FMT_YVYU8_1X16:
1659 	case MEDIA_BUS_FMT_UYVY8_1X16:
1660 	case MEDIA_BUS_FMT_VYUY8_1X16:
1661 		return true;
1662 	default:
1663 		return false;
1664 	}
1665 }
1666 
1667 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding,
1668 						 enum drm_color_range color_range,
1669 						 int bit_depth)
1670 {
1671 	bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0;
1672 	enum vop_csc_format csc_mode = CSC_BT709L;
1673 
1674 
1675 	switch (color_encoding) {
1676 	case DRM_COLOR_YCBCR_BT601:
1677 		if (full_range)
1678 			csc_mode = CSC_BT601F;
1679 		else
1680 			csc_mode = CSC_BT601L;
1681 		break;
1682 
1683 	case DRM_COLOR_YCBCR_BT709:
1684 		if (full_range) {
1685 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F;
1686 			if (bit_depth != CSC_13BIT_DEPTH)
1687 				printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1688 		} else {
1689 			csc_mode = CSC_BT709L;
1690 		}
1691 		break;
1692 
1693 	case DRM_COLOR_YCBCR_BT2020:
1694 		if (full_range) {
1695 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F;
1696 			if (bit_depth != CSC_13BIT_DEPTH)
1697 				printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1698 		} else {
1699 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L;
1700 		}
1701 		break;
1702 
1703 	default:
1704 		printf("Unsuport color_encoding:%d\n", color_encoding);
1705 	}
1706 
1707 	return csc_mode;
1708 }
1709 
1710 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1711 {
1712 	/*
1713 	 * FIXME:
1714 	 *
1715 	 * There is no media type for YUV444 output,
1716 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1717 	 * yuv format.
1718 	 *
1719 	 * From H/W testing, YUV444 mode need a rb swap.
1720 	 */
1721 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1722 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1723 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1724 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1725 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1726 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1727 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1728 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1729 		return true;
1730 	else
1731 		return false;
1732 }
1733 
1734 static bool is_rb_swap(u32 bus_format, u32 output_mode)
1735 {
1736 	/*
1737 	 * The default component order of serial rgb3x8 formats
1738 	 * is BGR. So it is needed to enable RB swap.
1739 	 */
1740 	if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 ||
1741 	    bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8)
1742 		return true;
1743 	else
1744 		return false;
1745 }
1746 
1747 static bool is_yc_swap(u32 bus_format)
1748 {
1749 	switch (bus_format) {
1750 	case MEDIA_BUS_FMT_YUYV8_1X16:
1751 	case MEDIA_BUS_FMT_YVYU8_1X16:
1752 	case MEDIA_BUS_FMT_YUYV8_2X8:
1753 	case MEDIA_BUS_FMT_YVYU8_2X8:
1754 		return true;
1755 	default:
1756 		return false;
1757 	}
1758 }
1759 
1760 static inline bool is_hot_plug_devices(int output_type)
1761 {
1762 	switch (output_type) {
1763 	case DRM_MODE_CONNECTOR_HDMIA:
1764 	case DRM_MODE_CONNECTOR_HDMIB:
1765 	case DRM_MODE_CONNECTOR_TV:
1766 	case DRM_MODE_CONNECTOR_DisplayPort:
1767 	case DRM_MODE_CONNECTOR_VGA:
1768 	case DRM_MODE_CONNECTOR_Unknown:
1769 		return true;
1770 	default:
1771 		return false;
1772 	}
1773 }
1774 
1775 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1776 {
1777 	int i = 0;
1778 
1779 	for (i = 0; i < vop2->data->nr_layers; i++) {
1780 		if (vop2->data->win_data[i].phys_id == phys_id)
1781 			return &vop2->data->win_data[i];
1782 	}
1783 
1784 	return NULL;
1785 }
1786 
1787 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1788 {
1789 	int i = 0;
1790 
1791 	for (i = 0; i < vop2->data->nr_pd; i++) {
1792 		if (vop2->data->pd[i].id == pd_id)
1793 			return &vop2->data->pd[i];
1794 	}
1795 
1796 	return NULL;
1797 }
1798 
1799 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1800 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1801 {
1802 	u32 vp_offset = crtc_id * 0x100;
1803 	int i;
1804 
1805 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1806 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1807 			crtc_id, false);
1808 
1809 	for (i = 0; i < lut_len; i++)
1810 		writel(lut_val[i], lut_regs + i);
1811 
1812 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1813 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1814 }
1815 
1816 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1817 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1818 {
1819 	u32 vp_offset = crtc_id * 0x100;
1820 	int i;
1821 
1822 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1823 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1824 			crtc_id, false);
1825 
1826 	for (i = 0; i < lut_len; i++)
1827 		writel(lut_val[i], lut_regs + i);
1828 
1829 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1830 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1831 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1832 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1833 }
1834 
1835 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1836 					struct display_state *state)
1837 {
1838 	struct connector_state *conn_state = &state->conn_state;
1839 	struct crtc_state *cstate = &state->crtc_state;
1840 	struct resource gamma_res;
1841 	fdt_size_t lut_size;
1842 	int i, lut_len, ret = 0;
1843 	u32 *lut_regs;
1844 	u32 r, g, b;
1845 	struct base2_disp_info *disp_info = conn_state->disp_info;
1846 	static int gamma_lut_en_num = 1;
1847 
1848 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1849 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1850 		return 0;
1851 	}
1852 
1853 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1854 	if (ret)
1855 		printf("failed to get gamma lut res\n");
1856 	lut_regs = (u32 *)gamma_res.start;
1857 	lut_size = gamma_res.end - gamma_res.start + 1;
1858 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1859 		printf("failed to get gamma lut register\n");
1860 		return 0;
1861 	}
1862 	lut_len = lut_size / 4;
1863 	if (lut_len != 256 && lut_len != 1024) {
1864 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1865 		return 0;
1866 	}
1867 
1868 	if (!cstate->lut_val) {
1869 		if (!disp_info)
1870 			return 0;
1871 
1872 		if (!disp_info->gamma_lut_data.size)
1873 			return 0;
1874 
1875 		cstate->lut_val = (u32 *)calloc(1, lut_size);
1876 		for (i = 0; i < lut_len; i++) {
1877 			r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1878 			g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1879 			b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1880 
1881 			cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1882 		}
1883 	}
1884 
1885 	if (vop2->version == VOP_VERSION_RK3568) {
1886 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1887 				     cstate->lut_val, lut_len);
1888 		gamma_lut_en_num++;
1889 	} else if (vop2->version == VOP_VERSION_RK3588) {
1890 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1891 				     cstate->lut_val, lut_len);
1892 		if (cstate->splice_mode) {
1893 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs,
1894 					     cstate->lut_val, lut_len);
1895 			gamma_lut_en_num++;
1896 		}
1897 		gamma_lut_en_num++;
1898 	}
1899 
1900 	free(cstate->lut_val);
1901 
1902 	return 0;
1903 }
1904 
1905 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1906 					struct display_state *state)
1907 {
1908 	struct connector_state *conn_state = &state->conn_state;
1909 	struct crtc_state *cstate = &state->crtc_state;
1910 	int i, cubic_lut_len;
1911 	u32 vp_offset = cstate->crtc_id * 0x100;
1912 	struct base2_disp_info *disp_info = conn_state->disp_info;
1913 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1914 	u32 *cubic_lut_addr;
1915 
1916 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1917 		return 0;
1918 
1919 	if (!disp_info->cubic_lut_data.size)
1920 		return 0;
1921 
1922 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1923 	cubic_lut_len = disp_info->cubic_lut_data.size;
1924 
1925 	for (i = 0; i < cubic_lut_len / 2; i++) {
1926 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1927 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1928 					((lut->lblue[2 * i] & 0xff) << 24);
1929 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1930 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1931 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1932 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1933 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1934 		*cubic_lut_addr++ = 0;
1935 	}
1936 
1937 	if (cubic_lut_len % 2) {
1938 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1939 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1940 					((lut->lblue[2 * i] & 0xff) << 24);
1941 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1942 		*cubic_lut_addr++ = 0;
1943 		*cubic_lut_addr = 0;
1944 	}
1945 
1946 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1947 		    get_cubic_lut_buffer(cstate->crtc_id));
1948 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1949 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1950 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1951 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1952 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1953 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1954 
1955 	return 0;
1956 }
1957 
1958 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1959 				 struct bcsh_state *bcsh_state, int crtc_id)
1960 {
1961 	struct crtc_state *cstate = &state->crtc_state;
1962 	u32 vp_offset = crtc_id * 0x100;
1963 
1964 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1965 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1966 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1967 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1968 
1969 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1970 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1971 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1972 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1973 
1974 	if (!cstate->bcsh_en) {
1975 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1976 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1977 		return;
1978 	}
1979 
1980 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1981 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1982 			bcsh_state->brightness, false);
1983 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1984 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1985 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1986 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1987 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1988 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1989 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1990 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1991 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1992 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1993 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1994 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1995 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1996 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1997 }
1998 
1999 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
2000 {
2001 	struct connector_state *conn_state = &state->conn_state;
2002 	struct base_bcsh_info *bcsh_info;
2003 	struct crtc_state *cstate = &state->crtc_state;
2004 	struct bcsh_state bcsh_state;
2005 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
2006 
2007 	if (!conn_state->disp_info)
2008 		return;
2009 	bcsh_info = &conn_state->disp_info->bcsh_info;
2010 	if (!bcsh_info)
2011 		return;
2012 
2013 	if (bcsh_info->brightness != 50 ||
2014 	    bcsh_info->contrast != 50 ||
2015 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
2016 		cstate->bcsh_en = true;
2017 
2018 	if (cstate->bcsh_en) {
2019 		if (!cstate->yuv_overlay)
2020 			cstate->post_r2y_en = 1;
2021 		if (!is_yuv_output(conn_state->bus_format))
2022 			cstate->post_y2r_en = 1;
2023 	} else {
2024 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2025 			cstate->post_r2y_en = 1;
2026 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2027 			cstate->post_y2r_en = 1;
2028 	}
2029 
2030 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2031 						      conn_state->color_range,
2032 						      CSC_10BIT_DEPTH);
2033 
2034 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
2035 		brightness = interpolate(0, -128, 100, 127,
2036 					 bcsh_info->brightness);
2037 	else
2038 		brightness = interpolate(0, -32, 100, 31,
2039 					 bcsh_info->brightness);
2040 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
2041 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
2042 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
2043 
2044 
2045 	/*
2046 	 *  a:[-30~0):
2047 	 *    sin_hue = 0x100 - sin(a)*256;
2048 	 *    cos_hue = cos(a)*256;
2049 	 *  a:[0~30]
2050 	 *    sin_hue = sin(a)*256;
2051 	 *    cos_hue = cos(a)*256;
2052 	 */
2053 	sin_hue = fixp_sin32(hue) >> 23;
2054 	cos_hue = fixp_cos32(hue) >> 23;
2055 
2056 	bcsh_state.brightness = brightness;
2057 	bcsh_state.contrast = contrast;
2058 	bcsh_state.saturation = saturation;
2059 	bcsh_state.sin_hue = sin_hue;
2060 	bcsh_state.cos_hue = cos_hue;
2061 
2062 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
2063 	if (cstate->splice_mode)
2064 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
2065 }
2066 
2067 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
2068 {
2069 	struct connector_state *conn_state = &state->conn_state;
2070 	struct drm_display_mode *mode = &conn_state->mode;
2071 	struct crtc_state *cstate = &state->crtc_state;
2072 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
2073 	u16 hdisplay = mode->crtc_hdisplay;
2074 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2075 
2076 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
2077 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
2078 	bg_dly -= bg_ovl_dly;
2079 
2080 	/*
2081 	 * splice mode: hdisplay must roundup as 4 pixel,
2082 	 * no splice mode: hdisplay must roundup as 2 pixel.
2083 	 */
2084 	if (cstate->splice_mode)
2085 		pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1;
2086 	else
2087 		pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2088 
2089 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
2090 		hsync_len = 8;
2091 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
2092 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
2093 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2094 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2095 }
2096 
2097 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
2098 {
2099 	struct connector_state *conn_state = &state->conn_state;
2100 	struct drm_display_mode *mode = &conn_state->mode;
2101 	struct crtc_state *cstate = &state->crtc_state;
2102 	struct vop2_win_data *win_data;
2103 	u32 bg_dly, pre_scan_dly;
2104 	u16 hdisplay = mode->crtc_hdisplay;
2105 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2106 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
2107 	u8 win_id;
2108 
2109 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
2110 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
2111 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
2112 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
2113 
2114 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
2115 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
2116 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
2117 	/* hdisplay must roundup as 2 pixel */
2118 	pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2119 	/**
2120 	 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will
2121 	 * lead to first line data be zero.
2122 	 */
2123 	pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len);
2124 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
2125 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2126 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2127 }
2128 
2129 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
2130 {
2131 	struct connector_state *conn_state = &state->conn_state;
2132 	struct drm_display_mode *mode = &conn_state->mode;
2133 	struct crtc_state *cstate = &state->crtc_state;
2134 	u32 vp_offset = (cstate->crtc_id * 0x100);
2135 	u16 vtotal = mode->crtc_vtotal;
2136 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2137 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2138 	u16 hdisplay = mode->crtc_hdisplay;
2139 	u16 vdisplay = mode->crtc_vdisplay;
2140 	u16 hsize =
2141 	    hdisplay * (conn_state->overscan.left_margin +
2142 			conn_state->overscan.right_margin) / 200;
2143 	u16 vsize =
2144 	    vdisplay * (conn_state->overscan.top_margin +
2145 			conn_state->overscan.bottom_margin) / 200;
2146 	u16 hact_end, vact_end;
2147 	u32 val;
2148 
2149 	hsize = round_down(hsize, 2);
2150 	vsize = round_down(vsize, 2);
2151 
2152 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
2153 	hact_end = hact_st + hsize;
2154 	val = hact_st << 16;
2155 	val |= hact_end;
2156 
2157 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
2158 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
2159 	vact_end = vact_st + vsize;
2160 	val = vact_st << 16;
2161 	val |= vact_end;
2162 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
2163 	val = scl_cal_scale2(vdisplay, vsize) << 16;
2164 	val |= scl_cal_scale2(hdisplay, hsize);
2165 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
2166 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
2167 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
2168 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
2169 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
2170 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
2171 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2172 		u16 vact_st_f1 = vtotal + vact_st + 1;
2173 		u16 vact_end_f1 = vact_st_f1 + vsize;
2174 
2175 		val = vact_st_f1 << 16 | vact_end_f1;
2176 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
2177 	}
2178 
2179 	if (is_vop3(vop2)) {
2180 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
2181 	} else {
2182 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
2183 		if (cstate->splice_mode)
2184 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
2185 	}
2186 }
2187 
2188 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
2189 {
2190 	struct connector_state *conn_state = &state->conn_state;
2191 	struct crtc_state *cstate = &state->crtc_state;
2192 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2193 	struct drm_display_mode *mode = &conn_state->mode;
2194 	u32 vp_offset = (cstate->crtc_id * 0x100);
2195 	s16 *lut_y;
2196 	s16 *lut_h;
2197 	s16 *lut_s;
2198 	u32 value;
2199 	int i;
2200 
2201 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2202 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2203 	if (!acm->acm_enable) {
2204 		writel(0, vop2->regs + RK3528_ACM_CTRL);
2205 		return;
2206 	}
2207 
2208 	printf("post acm enable\n");
2209 
2210 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
2211 
2212 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
2213 		((mode->vdisplay & 0xfff) << 20);
2214 	writel(value, vop2->regs + RK3528_ACM_CTRL);
2215 
2216 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
2217 		((acm->s_gain << 20) & 0x3ff00000);
2218 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
2219 
2220 	lut_y = &acm->gain_lut_hy[0];
2221 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
2222 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
2223 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
2224 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2225 			((lut_s[i] << 16) & 0xff0000);
2226 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
2227 	}
2228 
2229 	lut_y = &acm->gain_lut_hs[0];
2230 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
2231 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2232 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2233 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2234 			((lut_s[i] << 16) & 0xff0000);
2235 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2236 	}
2237 
2238 	lut_y = &acm->delta_lut_h[0];
2239 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2240 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2241 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2242 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2243 			((lut_s[i] << 20) & 0x3ff00000);
2244 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2245 	}
2246 
2247 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2248 }
2249 
2250 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2251 {
2252 	struct connector_state *conn_state = &state->conn_state;
2253 	struct crtc_state *cstate = &state->crtc_state;
2254 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2255 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2256 	struct post_csc_coef csc_coef;
2257 	bool is_input_yuv = false;
2258 	bool is_output_yuv = false;
2259 	bool post_r2y_en = false;
2260 	bool post_csc_en = false;
2261 	u32 vp_offset = (cstate->crtc_id * 0x100);
2262 	u32 value;
2263 	int range_type;
2264 
2265 	printf("post csc enable\n");
2266 
2267 	if (acm->acm_enable) {
2268 		if (!cstate->yuv_overlay)
2269 			post_r2y_en = true;
2270 
2271 		/* do y2r in csc module */
2272 		if (!is_yuv_output(conn_state->bus_format))
2273 			post_csc_en = true;
2274 	} else {
2275 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2276 			post_r2y_en = true;
2277 
2278 		/* do y2r in csc module */
2279 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2280 			post_csc_en = true;
2281 	}
2282 
2283 	if (csc->csc_enable)
2284 		post_csc_en = true;
2285 
2286 	if (cstate->yuv_overlay || post_r2y_en)
2287 		is_input_yuv = true;
2288 
2289 	if (is_yuv_output(conn_state->bus_format))
2290 		is_output_yuv = true;
2291 
2292 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2293 						      conn_state->color_range,
2294 						      CSC_13BIT_DEPTH);
2295 
2296 	if (post_csc_en) {
2297 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2298 				       is_output_yuv);
2299 
2300 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2301 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2302 				csc_coef.csc_coef00, false);
2303 		value = csc_coef.csc_coef01 & 0xffff;
2304 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2305 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2306 		value = csc_coef.csc_coef10 & 0xffff;
2307 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2308 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2309 		value = csc_coef.csc_coef12 & 0xffff;
2310 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2311 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2312 		value = csc_coef.csc_coef21 & 0xffff;
2313 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2314 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2315 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2316 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2317 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2318 
2319 		range_type = csc_coef.range_type ? 0 : 1;
2320 		range_type <<= is_input_yuv ? 0 : 1;
2321 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2322 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2323 	}
2324 
2325 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2326 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2327 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2328 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2329 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2330 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2331 }
2332 
2333 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2334 {
2335 	struct connector_state *conn_state = &state->conn_state;
2336 	struct base2_disp_info *disp_info = conn_state->disp_info;
2337 	const char *enable_flag;
2338 	if (!disp_info) {
2339 		printf("disp_info is empty\n");
2340 		return;
2341 	}
2342 
2343 	enable_flag = (const char *)&disp_info->cacm_header;
2344 	if (strncasecmp(enable_flag, "CACM", 4)) {
2345 		printf("acm and csc is not support\n");
2346 		return;
2347 	}
2348 
2349 	vop3_post_acm_config(state, vop2);
2350 	vop3_post_csc_config(state, vop2);
2351 }
2352 
2353 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2,
2354 					    struct vop2_power_domain_data *pd_data)
2355 {
2356 	int val = 0;
2357 	bool is_bisr_en, is_otp_bisr_en;
2358 
2359 	if (pd_data->id == VOP2_PD_CLUSTER) {
2360 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2361 					    EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2362 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2363 						EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2364 		if (is_bisr_en && is_otp_bisr_en)
2365 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2366 						  val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1),
2367 						  50 * 1000);
2368 		else
2369 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2370 						  val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1),
2371 						  50 * 1000);
2372 	} else {
2373 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2374 					    EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2375 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2376 						EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2377 		if (is_bisr_en && is_otp_bisr_en)
2378 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2379 						  val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1),
2380 						  50 * 1000);
2381 		else
2382 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2383 						  val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1),
2384 						  50 * 1000);
2385 	}
2386 }
2387 
2388 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2389 {
2390 	int ret = 0;
2391 
2392 	if (pd_data->id == VOP2_PD_CLUSTER)
2393 		vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK,
2394 				RK3576_CLUSTER_PD_EN_SHIFT, 0, true);
2395 	else
2396 		vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK,
2397 				RK3576_ESMART_PD_EN_SHIFT, 0, true);
2398 	ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data);
2399 	if (ret) {
2400 		printf("wait vop2 power domain timeout\n");
2401 		return ret;
2402 	}
2403 
2404 	return 0;
2405 }
2406 
2407 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2,
2408 					    struct vop2_power_domain_data *pd_data)
2409 {
2410 	int val = 0;
2411 	int shift = 0;
2412 	int shift_factor = 0;
2413 	bool is_bisr_en = false;
2414 
2415 	/*
2416 	 * The order of pd status bits in BISR_STS register
2417 	 * is different from that in VOP SYS_STS register.
2418 	 */
2419 	if (pd_data->id == VOP2_PD_DSC_8K ||
2420 	    pd_data->id == VOP2_PD_DSC_4K ||
2421 	    pd_data->id == VOP2_PD_ESMART)
2422 		shift_factor = 1;
2423 
2424 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2425 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2426 	if (is_bisr_en) {
2427 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2428 
2429 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2430 					  ((val >> shift) & 0x1), 50 * 1000);
2431 	} else {
2432 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2433 
2434 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2435 					  !((val >> shift) & 0x1), 50 * 1000);
2436 	}
2437 }
2438 
2439 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2440 {
2441 	int ret = 0;
2442 
2443 	vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK,
2444 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false);
2445 	ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data);
2446 	if (ret) {
2447 		printf("wait vop2 power domain timeout\n");
2448 		return ret;
2449 	}
2450 
2451 	return 0;
2452 }
2453 
2454 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2455 {
2456 	struct vop2_power_domain_data *pd_data;
2457 	int ret = 0;
2458 
2459 	if (!pd_id)
2460 		return 0;
2461 
2462 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2463 	if (!pd_data) {
2464 		printf("can't find pd_data by id\n");
2465 		return -EINVAL;
2466 	}
2467 
2468 	if (pd_data->parent_id) {
2469 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2470 		if (ret) {
2471 			printf("can't open parent power domain\n");
2472 			return -EINVAL;
2473 		}
2474 	}
2475 
2476 	/*
2477 	 * Read VOP internal power domain on/off status.
2478 	 * We should query BISR_STS register in PMU for
2479 	 * power up/down status when memory repair is enabled.
2480 	 * Return value: 1 for power on, 0 for power off;
2481 	 */
2482 	if (vop2->version == VOP_VERSION_RK3576)
2483 		ret = rk3576_vop2_power_domain_on(vop2, pd_data);
2484 	else
2485 		ret = rk3588_vop2_power_domain_on(vop2, pd_data);
2486 
2487 	return ret;
2488 }
2489 
2490 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2491 {
2492 	u32 *base = vop2->regs;
2493 	int i = 0;
2494 
2495 	/*
2496 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2497 	 */
2498 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2499 		vop2->regsbak[i] = base[i];
2500 }
2501 
2502 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2503 {
2504 	struct vop2_win_data *win_data;
2505 	int layer_phy_id = 0;
2506 	int i, j;
2507 	u32 ovl_port_offset = 0;
2508 	u32 layer_nr = 0;
2509 	u8 shift = 0;
2510 
2511 	/* layer sel win id */
2512 	for (i = 0; i < vop2->data->nr_vps; i++) {
2513 		shift = 0;
2514 		ovl_port_offset = 0x100 * i;
2515 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2516 		for (j = 0; j < layer_nr; j++) {
2517 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2518 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2519 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2520 					shift, win_data->layer_sel_win_id[i], false);
2521 			shift += 4;
2522 		}
2523 	}
2524 
2525 	if (vop2->version != VOP_VERSION_RK3576) {
2526 		/* win sel port */
2527 		for (i = 0; i < vop2->data->nr_vps; i++) {
2528 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2529 			for (j = 0; j < layer_nr; j++) {
2530 				if (!vop2->vp_plane_mask[i].attached_layers[j])
2531 					continue;
2532 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2533 				win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2534 				shift = win_data->win_sel_port_offset * 2;
2535 				vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL,
2536 						LAYER_SEL_PORT_MASK, shift, i, false);
2537 			}
2538 		}
2539 	}
2540 }
2541 
2542 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2543 {
2544 	struct crtc_state *cstate = &state->crtc_state;
2545 	struct vop2_win_data *win_data;
2546 	int layer_phy_id = 0;
2547 	int total_used_layer = 0;
2548 	int port_mux = 0;
2549 	int i, j;
2550 	u32 layer_nr = 0;
2551 	u8 shift = 0;
2552 
2553 	/* layer sel win id */
2554 	for (i = 0; i < vop2->data->nr_vps; i++) {
2555 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2556 		for (j = 0; j < layer_nr; j++) {
2557 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2558 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2559 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2560 					shift, win_data->layer_sel_win_id[i], false);
2561 			shift += 4;
2562 		}
2563 	}
2564 
2565 	/* win sel port */
2566 	for (i = 0; i < vop2->data->nr_vps; i++) {
2567 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2568 		for (j = 0; j < layer_nr; j++) {
2569 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2570 				continue;
2571 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2572 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2573 			shift = win_data->win_sel_port_offset * 2;
2574 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2575 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2576 		}
2577 	}
2578 
2579 	/**
2580 	 * port mux config
2581 	 */
2582 	for (i = 0; i < vop2->data->nr_vps; i++) {
2583 		shift = i * 4;
2584 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2585 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2586 			port_mux = total_used_layer - 1;
2587 		} else {
2588 			port_mux = 8;
2589 		}
2590 
2591 		if (i == vop2->data->nr_vps - 1)
2592 			port_mux = vop2->data->nr_mixers;
2593 
2594 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2595 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2596 				PORT_MUX_SHIFT + shift, port_mux, false);
2597 	}
2598 }
2599 
2600 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2601 {
2602 	if (!is_vop3(vop2))
2603 		return false;
2604 
2605 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2606 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2607 		return true;
2608 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2609 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2610 		return true;
2611 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2612 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2613 		return true;
2614 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE &&
2615 		 win->phys_id == ROCKCHIP_VOP2_ESMART3)
2616 		return true;
2617 	else
2618 		return false;
2619 }
2620 
2621 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2622 {
2623 	struct vop2_win_data *win_data;
2624 	int i;
2625 	u8 scale_engine_num = 0;
2626 
2627 	/* store plane mask for vop2_fixup_dts */
2628 	for (i = 0; i < vop2->data->nr_layers; i++) {
2629 		win_data = &vop2->data->win_data[i];
2630 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2631 			continue;
2632 
2633 		win_data->scale_engine_num = scale_engine_num++;
2634 	}
2635 }
2636 
2637 static int vop3_get_esmart_lb_mode(struct vop2 *vop2)
2638 {
2639 	const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map;
2640 	int i;
2641 
2642 	if (!esmart_lb_mode_map)
2643 		return vop2->esmart_lb_mode;
2644 
2645 	for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) {
2646 		if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode)
2647 			return esmart_lb_mode_map->lb_map_value;
2648 		esmart_lb_mode_map++;
2649 	}
2650 
2651 	if (i == vop2->data->esmart_lb_mode_num)
2652 		printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode);
2653 
2654 	return vop2->data->esmart_lb_mode_map[0].lb_map_value;
2655 }
2656 
2657 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2658 {
2659 	struct crtc_state *cstate = &state->crtc_state;
2660 	struct vop2_vp_plane_mask *plane_mask;
2661 	int active_vp_num = 0;
2662 	int layer_phy_id = 0;
2663 	int i, j;
2664 	int ret;
2665 	u32 layer_nr = 0;
2666 
2667 	if (vop2->global_init)
2668 		return;
2669 
2670 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2671 	if (soc_is_rk3566())
2672 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2673 				OTP_WIN_EN_SHIFT, 1, false);
2674 
2675 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2676 		u32 plane_mask;
2677 		int primary_plane_id;
2678 
2679 		for (i = 0; i < vop2->data->nr_vps; i++) {
2680 			plane_mask = cstate->crtc->vps[i].plane_mask;
2681 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2682 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2683 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2684 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2685 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2686 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2687 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2688 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2689 
2690 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2691 			for (j = 0; j < layer_nr; j++) {
2692 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2693 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2694 			}
2695 		}
2696 	} else {/* need soft assign plane mask */
2697 		printf("Assign plane mask automatically\n");
2698 		if (vop2->version == VOP_VERSION_RK3576) {
2699 			for (i = 0; i < vop2->data->nr_vps; i++) {
2700 				if (cstate->crtc->vps[i].enable) {
2701 					vop2->vp_plane_mask[i].attached_layers_nr = 1;
2702 					vop2->vp_plane_mask[i].primary_plane_id =
2703 						vop2->data->vp_default_primary_plane[i];
2704 					vop2->vp_plane_mask[i].attached_layers[0] =
2705 						vop2->data->vp_default_primary_plane[i];
2706 					vop2->vp_plane_mask[i].plane_mask |=
2707 						BIT(vop2->data->vp_default_primary_plane[i]);
2708 					active_vp_num++;
2709 				}
2710 			}
2711 			printf("VOP have %d active VP\n", active_vp_num);
2712 		} else {
2713 			/* find the first unplug devices and set it as main display */
2714 			int main_vp_index = -1;
2715 
2716 			for (i = 0; i < vop2->data->nr_vps; i++) {
2717 				if (cstate->crtc->vps[i].enable)
2718 					active_vp_num++;
2719 			}
2720 			printf("VOP have %d active VP\n", active_vp_num);
2721 
2722 			if (soc_is_rk3566() && active_vp_num > 2)
2723 				printf("ERROR: rk3566 only support 2 display output!!\n");
2724 			plane_mask = vop2->data->plane_mask;
2725 			plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2726 			/*
2727 			 * For rk3528, one display policy for hdmi store in plane_mask[0], and
2728 			 * the other for cvbs store in plane_mask[2].
2729 			 */
2730 			if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2731 			    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2732 				plane_mask += 2 * VOP2_VP_MAX;
2733 
2734 			if (vop2->version == VOP_VERSION_RK3528) {
2735 				/*
2736 				 * For rk3528, the plane mask of vp is limited, only esmart2 can
2737 				 * be selected by both vp0 and vp1.
2738 				 */
2739 				j = 0;
2740 			} else {
2741 				for (i = 0; i < vop2->data->nr_vps; i++) {
2742 					if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2743 						/* the first store main display plane mask */
2744 						vop2->vp_plane_mask[i] = plane_mask[0];
2745 						main_vp_index = i;
2746 						break;
2747 					}
2748 				}
2749 
2750 				/* if no find unplug devices, use vp0 as main display */
2751 				if (main_vp_index < 0) {
2752 					main_vp_index = 0;
2753 					vop2->vp_plane_mask[0] = plane_mask[0];
2754 				}
2755 
2756 				/* plane_mask[0] store main display, so we from plane_mask[1] */
2757 				j = 1;
2758 			}
2759 
2760 			/* init other display except main display */
2761 			for (i = 0; i < vop2->data->nr_vps; i++) {
2762 				/* main display or no connect devices */
2763 				if (i == main_vp_index || !cstate->crtc->vps[i].enable)
2764 					continue;
2765 				vop2->vp_plane_mask[i] = plane_mask[j++];
2766 			}
2767 		}
2768 		/* store plane mask for vop2_fixup_dts */
2769 		for (i = 0; i < vop2->data->nr_vps; i++) {
2770 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2771 			for (j = 0; j < layer_nr; j++) {
2772 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2773 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2774 			}
2775 		}
2776 	}
2777 
2778 	if (vop2->version == VOP_VERSION_RK3588)
2779 		rk3588_vop2_regsbak(vop2);
2780 	else
2781 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2782 
2783 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2784 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2785 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2786 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2787 
2788 	for (i = 0; i < vop2->data->nr_vps; i++) {
2789 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2790 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2791 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2792 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2793 	}
2794 
2795 	if (is_vop3(vop2))
2796 		vop3_overlay_init(vop2, state);
2797 	else
2798 		vop2_overlay_init(vop2, state);
2799 
2800 	if (is_vop3(vop2)) {
2801 		/*
2802 		 * you can rewrite at dts vop node:
2803 		 *
2804 		 * VOP3_ESMART_8K_MODE = 0,
2805 		 * VOP3_ESMART_4K_4K_MODE = 1,
2806 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2807 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2808 		 *
2809 		 * &vop {
2810 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2811 		 * };
2812 		 */
2813 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2814 		if (ret < 0)
2815 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2816 		if (vop2->version == VOP_VERSION_RK3576)
2817 			vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL,
2818 					RK3576_ESMART_LB_MODE_SEL_MASK,
2819 					RK3576_ESMART_LB_MODE_SEL_SHIFT,
2820 					vop3_get_esmart_lb_mode(vop2), true);
2821 		else
2822 			vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
2823 					ESMART_LB_MODE_SEL_MASK,
2824 					ESMART_LB_MODE_SEL_SHIFT,
2825 					vop3_get_esmart_lb_mode(vop2), true);
2826 
2827 		vop3_init_esmart_scale_engine(vop2);
2828 
2829 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2830 				DSP_VS_T_SEL_SHIFT, 0, false);
2831 
2832 		/*
2833 		 * This is a workaround for RK3528/RK3562/RK3576:
2834 		 *
2835 		 * The aclk pre auto gating function may disable the aclk
2836 		 * in some unexpected cases, which detected by hardware
2837 		 * automatically.
2838 		 *
2839 		 * For example, if the above function is enabled, the post
2840 		 * scale function will be affected, resulting in abnormal
2841 		 * display.
2842 		 */
2843 		if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 ||
2844 		    vop2->version == VOP_VERSION_RK3576)
2845 			vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
2846 					ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false);
2847 	}
2848 
2849 	if (vop2->version == VOP_VERSION_RK3568)
2850 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2851 
2852 	if (vop2->version == VOP_VERSION_RK3576) {
2853 		vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq");
2854 
2855 		/* Default use rkiommu 1.0 for axi0 */
2856 		vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true);
2857 
2858 		/* Init frc2.0 config */
2859 		vop2_writel(vop2, 0xca0, 0xc8);
2860 		vop2_writel(vop2, 0xca4, 0x01000100);
2861 		vop2_writel(vop2, 0xca8, 0x03ff0100);
2862 		vop2_writel(vop2, 0xda0, 0xc8);
2863 		vop2_writel(vop2, 0xda4, 0x01000100);
2864 		vop2_writel(vop2, 0xda8, 0x03ff0100);
2865 
2866 		if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true)
2867 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
2868 					VP_INTR_MERGE_EN_SHIFT, 1, true);
2869 
2870 		/* Set reg done every field for interlace */
2871 		vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK,
2872 				INTERLACE_FRM_REG_DONE_SHIFT, 0, false);
2873 	}
2874 
2875 	vop2->global_init = true;
2876 }
2877 
2878 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state)
2879 {
2880 	struct crtc_state *cstate = &state->crtc_state;
2881 	const struct vop2_data *vop2_data = vop2->data;
2882 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
2883 	struct resource sharp_regs;
2884 	u32 *sharp_reg_base;
2885 	int ret;
2886 
2887 	if (!(vp_data->feature & VOP_FEATURE_POST_SHARP))
2888 		return;
2889 
2890 	ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs);
2891 	if (ret) {
2892 		printf("failed to get sharp regs\n");
2893 		return;
2894 	}
2895 	sharp_reg_base = (u32 *)sharp_regs.start;
2896 
2897 	/*
2898 	 * After vop initialization, keep sw_sharp_enable always on.
2899 	 * Only enable/disable sharp submodule to avoid black screen.
2900 	 */
2901 	writel(0x1, sharp_reg_base);
2902 }
2903 
2904 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state,
2905 					  struct device_node *dsp_lut_node)
2906 {
2907 	struct crtc_state *cstate = &state->crtc_state;
2908 	struct resource gamma_res;
2909 	fdt_size_t lut_size;
2910 	u32 *lut_regs;
2911 	u32 *lut;
2912 	u32 r, g, b;
2913 	int lut_len;
2914 	int length;
2915 	int i, j;
2916 	int ret = 0;
2917 
2918 	of_get_property(dsp_lut_node, "gamma-lut", &length);
2919 	if (!length)
2920 		return -EINVAL;
2921 
2922 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
2923 	if (ret)
2924 		printf("failed to get gamma lut res\n");
2925 	lut_regs = (u32 *)gamma_res.start;
2926 	lut_size = gamma_res.end - gamma_res.start + 1;
2927 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
2928 		printf("failed to get gamma lut register\n");
2929 		return -EINVAL;
2930 	}
2931 	lut_len = lut_size / 4;
2932 
2933 	cstate->lut_val = (u32 *)calloc(1, lut_size);
2934 	if (!cstate->lut_val)
2935 		return -ENOMEM;
2936 
2937 	length >>= 2;
2938 	if (length != lut_len) {
2939 		lut = (u32 *)calloc(1, lut_len);
2940 		if (!lut) {
2941 			free(cstate->lut_val);
2942 			return -ENOMEM;
2943 		}
2944 
2945 		ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length);
2946 		if (ret) {
2947 			printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id);
2948 			free(cstate->lut_val);
2949 			free(lut);
2950 			return -EINVAL;
2951 		}
2952 
2953 		/*
2954 		 * In order to achieve the same gamma correction effect in different
2955 		 * platforms, the following conversion helps to translate from 8bit
2956 		 * gamma table with 256 parameters to 10bit gamma with 1024 parameters.
2957 		 */
2958 		for (i = 0; i < lut_len; i++) {
2959 			j = i * length / lut_len;
2960 			r = lut[j] / length / length * lut_len / length;
2961 			g = lut[j] / length % length * lut_len / length;
2962 			b = lut[j] % length * lut_len / length;
2963 
2964 			cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b;
2965 		}
2966 		free(lut);
2967 	} else {
2968 		of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len);
2969 	}
2970 
2971 	return 0;
2972 }
2973 
2974 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state)
2975 {
2976 	struct crtc_state *cstate = &state->crtc_state;
2977 	struct device_node *dsp_lut_node;
2978 	int phandle;
2979 	int ret = 0;
2980 
2981 	phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1);
2982 	if (phandle < 0)
2983 		return;
2984 
2985 	dsp_lut_node = of_find_node_by_phandle(phandle);
2986 	if (!dsp_lut_node)
2987 		return;
2988 
2989 	ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node);
2990 	if (ret)
2991 		printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id);
2992 }
2993 
2994 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2995 {
2996 	rockchip_vop2_of_get_dsp_lut(vop2, state);
2997 
2998 	rockchip_vop2_gamma_lut_init(vop2, state);
2999 	rockchip_vop2_cubic_lut_init(vop2, state);
3000 	rockchip_vop2_sharp_init(vop2, state);
3001 
3002 	return 0;
3003 }
3004 
3005 /*
3006  * VOP2 have multi video ports.
3007  * video port ------- crtc
3008  */
3009 static int rockchip_vop2_preinit(struct display_state *state)
3010 {
3011 	struct crtc_state *cstate = &state->crtc_state;
3012 	const struct vop2_data *vop2_data = cstate->crtc->data;
3013 	struct regmap *map;
3014 
3015 	if (!rockchip_vop2) {
3016 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
3017 		if (!rockchip_vop2)
3018 			return -ENOMEM;
3019 		memset(rockchip_vop2, 0, sizeof(struct vop2));
3020 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
3021 		rockchip_vop2->reg_len = RK3568_MAX_REG;
3022 #ifdef CONFIG_SPL_BUILD
3023 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
3024 #else
3025 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
3026 		map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf");
3027 		rockchip_vop2->grf = regmap_get_range(map, 0);
3028 		if (rockchip_vop2->grf <= 0)
3029 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
3030 #endif
3031 		rockchip_vop2->version = vop2_data->version;
3032 		rockchip_vop2->data = vop2_data;
3033 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
3034 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf");
3035 			rockchip_vop2->vop_grf = regmap_get_range(map, 0);
3036 			if (rockchip_vop2->vop_grf <= 0)
3037 				printf("%s: Get syscon vop_grf failed (ret=%p)\n",
3038 				       __func__, rockchip_vop2->vop_grf);
3039 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
3040 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
3041 			if (rockchip_vop2->vo1_grf <= 0)
3042 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n",
3043 				       __func__, rockchip_vop2->vo1_grf);
3044 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3045 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3046 			if (rockchip_vop2->sys_pmu <= 0)
3047 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3048 				       __func__, rockchip_vop2->sys_pmu);
3049 		} else if (rockchip_vop2->version == VOP_VERSION_RK3576) {
3050 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf");
3051 			rockchip_vop2->ioc_grf = regmap_get_range(map, 0);
3052 			if (rockchip_vop2->ioc_grf <= 0)
3053 				printf("%s: Get syscon ioc_grf failed (ret=%p)\n",
3054 				       __func__, rockchip_vop2->ioc_grf);
3055 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3056 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3057 			if (rockchip_vop2->sys_pmu <= 0)
3058 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3059 				       __func__, rockchip_vop2->sys_pmu);
3060 		}
3061 	}
3062 
3063 	cstate->private = rockchip_vop2;
3064 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
3065 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
3066 
3067 	vop2_global_initial(rockchip_vop2, state);
3068 
3069 	return 0;
3070 }
3071 
3072 /*
3073  * calc the dclk on rk3588
3074  * the available div of dclk is 1, 2, 4
3075  *
3076  */
3077 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
3078 {
3079 	if (child_clk * 4 <= max_dclk)
3080 		return child_clk * 4;
3081 	else if (child_clk * 2 <= max_dclk)
3082 		return child_clk * 2;
3083 	else if (child_clk <= max_dclk)
3084 		return child_clk;
3085 	else
3086 		return 0;
3087 }
3088 
3089 /*
3090  * 4 pixclk/cycle on rk3588
3091  * RGB/eDP/HDMI: if_pixclk >= dclk_core
3092  * DP: dp_pixclk = dclk_out <= dclk_core
3093  * DSI: mipi_pixclk <= dclk_out <= dclk_core
3094  */
3095 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
3096 				       int *dclk_core_div, int *dclk_out_div,
3097 				       int *if_pixclk_div, int *if_dclk_div)
3098 {
3099 	struct crtc_state *cstate = &state->crtc_state;
3100 	struct connector_state *conn_state = &state->conn_state;
3101 	struct drm_display_mode *mode = &conn_state->mode;
3102 	struct vop2 *vop2 = cstate->private;
3103 	unsigned long v_pixclk = mode->crtc_clock;
3104 	unsigned long dclk_core_rate = v_pixclk >> 2;
3105 	unsigned long dclk_rate = v_pixclk;
3106 	unsigned long dclk_out_rate;
3107 	u64 if_dclk_rate;
3108 	u64 if_pixclk_rate;
3109 	int output_type = conn_state->type;
3110 	int output_mode = conn_state->output_mode;
3111 	int K = 1;
3112 
3113 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
3114 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3115 		printf("Dual channel and YUV420 can't work together\n");
3116 		return -EINVAL;
3117 	}
3118 
3119 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3120 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
3121 		K = 2;
3122 
3123 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
3124 		/*
3125 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
3126 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
3127 		 */
3128 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3129 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3130 			dclk_rate = dclk_rate >> 1;
3131 			K = 2;
3132 		}
3133 		if (cstate->dsc_enable) {
3134 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
3135 			if_dclk_rate = cstate->dsc_cds_clk_rate;
3136 		} else {
3137 			if_pixclk_rate = (dclk_core_rate << 1) / K;
3138 			if_dclk_rate = dclk_core_rate / K;
3139 		}
3140 
3141 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
3142 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
3143 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3144 
3145 		if (!dclk_rate) {
3146 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
3147 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
3148 			return -EINVAL;
3149 		}
3150 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3151 		*if_dclk_div = dclk_rate / if_dclk_rate;
3152 		*dclk_core_div = dclk_rate / dclk_core_rate;
3153 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
3154 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
3155 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
3156 		/* edp_pixclk = edp_dclk > dclk_core */
3157 		if_pixclk_rate = v_pixclk / K;
3158 		if_dclk_rate = v_pixclk / K;
3159 		dclk_rate = if_pixclk_rate * K;
3160 		*dclk_core_div = dclk_rate / dclk_core_rate;
3161 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3162 		*if_dclk_div = *if_pixclk_div;
3163 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
3164 		dclk_out_rate = v_pixclk >> 2;
3165 		dclk_out_rate = dclk_out_rate / K;
3166 
3167 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3168 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3169 		if (!dclk_rate) {
3170 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
3171 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
3172 			return -EINVAL;
3173 		}
3174 		*dclk_out_div = dclk_rate / dclk_out_rate;
3175 		*dclk_core_div = dclk_rate / dclk_core_rate;
3176 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
3177 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3178 			K = 2;
3179 		if (cstate->dsc_enable)
3180 			/* dsc output is 96bit, dsi input is 192 bit */
3181 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
3182 		else
3183 			if_pixclk_rate = dclk_core_rate / K;
3184 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
3185 		dclk_out_rate = dclk_core_rate / K;
3186 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
3187 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3188 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3189 		if (!dclk_rate) {
3190 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
3191 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
3192 			return -EINVAL;
3193 		}
3194 
3195 		if (cstate->dsc_enable)
3196 			dclk_rate /= cstate->dsc_slice_num;
3197 
3198 		*dclk_out_div = dclk_rate / dclk_out_rate;
3199 		*dclk_core_div = dclk_rate / dclk_core_rate;
3200 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
3201 		if (cstate->dsc_enable)
3202 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
3203 
3204 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
3205 		dclk_rate = v_pixclk;
3206 		*dclk_core_div = dclk_rate / dclk_core_rate;
3207 	}
3208 
3209 	*if_pixclk_div = ilog2(*if_pixclk_div);
3210 	*if_dclk_div = ilog2(*if_dclk_div);
3211 	*dclk_core_div = ilog2(*dclk_core_div);
3212 	*dclk_out_div = ilog2(*dclk_out_div);
3213 
3214 	return dclk_rate;
3215 }
3216 
3217 static int vop2_calc_dsc_clk(struct display_state *state)
3218 {
3219 	struct connector_state *conn_state = &state->conn_state;
3220 	struct drm_display_mode *mode = &conn_state->mode;
3221 	struct crtc_state *cstate = &state->crtc_state;
3222 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
3223 	u8 k = 1;
3224 
3225 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3226 		k = 2;
3227 
3228 	cstate->dsc_txp_clk_rate = v_pixclk;
3229 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
3230 
3231 	cstate->dsc_pxl_clk_rate = v_pixclk;
3232 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
3233 
3234 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
3235 	 * cds_dat_width = 96;
3236 	 * bits_per_pixel = [8-12];
3237 	 * As cds clk is div from txp clk and only support 1/2/4 div,
3238 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
3239 	 * otherwise dsc_cds = crtc_clock / 8;
3240 	 */
3241 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
3242 
3243 	return 0;
3244 }
3245 
3246 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
3247 {
3248 	struct crtc_state *cstate = &state->crtc_state;
3249 	struct connector_state *conn_state = &state->conn_state;
3250 	struct drm_display_mode *mode = &conn_state->mode;
3251 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3252 	struct vop2 *vop2 = cstate->private;
3253 	u32 vp_offset = (cstate->crtc_id * 0x100);
3254 	u16 hdisplay = mode->crtc_hdisplay;
3255 	int output_if = conn_state->output_if;
3256 	int if_pixclk_div = 0;
3257 	int if_dclk_div = 0;
3258 	unsigned long dclk_rate;
3259 	bool dclk_inv, yc_swap = false;
3260 	u32 val;
3261 
3262 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3263 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3264 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
3265 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
3266 	} else {
3267 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3268 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3269 	}
3270 
3271 	if (cstate->dsc_enable) {
3272 		int k = 1;
3273 
3274 		if (!vop2->data->nr_dscs) {
3275 			printf("Unsupported DSC\n");
3276 			return 0;
3277 		}
3278 
3279 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3280 			k = 2;
3281 
3282 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
3283 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
3284 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
3285 
3286 		vop2_calc_dsc_clk(state);
3287 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
3288 		       cstate->dsc_id, dsc_sink_cap->slice_width,
3289 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
3290 	}
3291 
3292 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
3293 
3294 	if (output_if & VOP_OUTPUT_IF_RGB) {
3295 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3296 				4, false);
3297 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3298 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3299 	}
3300 
3301 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3302 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3303 				3, false);
3304 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3305 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3306 		yc_swap = is_yc_swap(conn_state->bus_format);
3307 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT,
3308 				yc_swap, false);
3309 	}
3310 
3311 	if (output_if & VOP_OUTPUT_IF_BT656) {
3312 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3313 				2, false);
3314 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3315 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3316 		yc_swap = is_yc_swap(conn_state->bus_format);
3317 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT,
3318 				yc_swap, false);
3319 	}
3320 
3321 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3322 		if (cstate->crtc_id == 2)
3323 			val = 0;
3324 		else
3325 			val = 1;
3326 
3327 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3328 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3329 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
3330 
3331 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
3332 				1, false);
3333 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
3334 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
3335 				if_pixclk_div, false);
3336 
3337 		if (conn_state->hold_mode) {
3338 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3339 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3340 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3341 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3342 		}
3343 	}
3344 
3345 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
3346 		if (cstate->crtc_id == 2)
3347 			val = 0;
3348 		else if (cstate->crtc_id == 3)
3349 			val = 1;
3350 		else
3351 			val = 3; /*VP1*/
3352 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3353 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3354 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
3355 
3356 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
3357 				1, false);
3358 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
3359 				val, false);
3360 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
3361 				if_pixclk_div, false);
3362 
3363 		if (conn_state->hold_mode) {
3364 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3365 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3366 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3367 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3368 		}
3369 	}
3370 
3371 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3372 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3373 				MIPI_DUAL_EN_SHIFT, 1, false);
3374 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3375 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3376 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3377 					false);
3378 		switch (conn_state->type) {
3379 		case DRM_MODE_CONNECTOR_DisplayPort:
3380 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3381 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
3382 			break;
3383 		case DRM_MODE_CONNECTOR_eDP:
3384 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3385 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
3386 			break;
3387 		case DRM_MODE_CONNECTOR_HDMIA:
3388 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3389 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
3390 			break;
3391 		case DRM_MODE_CONNECTOR_DSI:
3392 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3393 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
3394 			break;
3395 		default:
3396 			break;
3397 		}
3398 	}
3399 
3400 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3401 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
3402 				1, false);
3403 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3404 				cstate->crtc_id, false);
3405 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3406 				if_dclk_div, false);
3407 
3408 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3409 				if_pixclk_div, false);
3410 
3411 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3412 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
3413 	}
3414 
3415 	if (output_if & VOP_OUTPUT_IF_eDP1) {
3416 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
3417 				1, false);
3418 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3419 				cstate->crtc_id, false);
3420 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3421 				if_dclk_div, false);
3422 
3423 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3424 				if_pixclk_div, false);
3425 
3426 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3427 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
3428 	}
3429 
3430 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3431 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
3432 				1, false);
3433 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3434 				cstate->crtc_id, false);
3435 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3436 				if_dclk_div, false);
3437 
3438 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3439 				if_pixclk_div, false);
3440 
3441 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3442 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
3443 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3444 				HDMI_SYNC_POL_MASK,
3445 				HDMI0_SYNC_POL_SHIFT, val);
3446 	}
3447 
3448 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
3449 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
3450 				1, false);
3451 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3452 				cstate->crtc_id, false);
3453 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3454 				if_dclk_div, false);
3455 
3456 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3457 				if_pixclk_div, false);
3458 
3459 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3460 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
3461 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3462 				HDMI_SYNC_POL_MASK,
3463 				HDMI1_SYNC_POL_SHIFT, val);
3464 	}
3465 
3466 	if (output_if & VOP_OUTPUT_IF_DP0) {
3467 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
3468 				1, false);
3469 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
3470 				cstate->crtc_id, false);
3471 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3472 				RK3588_DP0_PIN_POL_SHIFT, val, false);
3473 	}
3474 
3475 	if (output_if & VOP_OUTPUT_IF_DP1) {
3476 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
3477 				1, false);
3478 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
3479 				cstate->crtc_id, false);
3480 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3481 				RK3588_DP1_PIN_POL_SHIFT, val, false);
3482 	}
3483 
3484 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3485 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
3486 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3487 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
3488 
3489 	return dclk_rate;
3490 }
3491 
3492 static unsigned long rk3576_vop2_if_cfg(struct display_state *state)
3493 {
3494 	struct crtc_state *cstate = &state->crtc_state;
3495 	struct connector_state *conn_state = &state->conn_state;
3496 	struct drm_display_mode *mode = &conn_state->mode;
3497 	struct vop2 *vop2 = cstate->private;
3498 	u32 vp_offset = (cstate->crtc_id * 0x100);
3499 	u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate;
3500 	int output_if = conn_state->output_if;
3501 	bool dclk_inv, yc_swap = false;
3502 	bool split_mode = !!(conn_state->output_flags &
3503 			     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE);
3504 	bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false;
3505 	bool interface_dclk_sel, interface_pix_clk_sel = false;
3506 	bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK ||
3507 			    conn_state->output_if & VOP_OUTPUT_IF_BT656;
3508 	unsigned long dclk_in_rate, dclk_core_rate;
3509 	u32 val;
3510 
3511 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3512 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3513 		/*
3514 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3515 		 * so set VOP hsync/vsync polarity as positive by default.
3516 		 */
3517 		val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3518 	} else {
3519 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3520 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3521 	}
3522 
3523 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ||
3524 	    mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode))
3525 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */
3526 	else
3527 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */
3528 	dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div;
3529 
3530 	if (double_pixel)
3531 		dclk_core_rate = mode->crtc_clock / 2;
3532 	else
3533 		dclk_core_rate = mode->crtc_clock / port_pix_rate;
3534 	post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */
3535 
3536 	if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3537 		pix_half_rate = true;
3538 		post_dclk_out_sel = true;
3539 	}
3540 
3541 	if (output_if & VOP_OUTPUT_IF_RGB) {
3542 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3543 		/*
3544 		 * RGB interface_pix_clk_sel will auto config according
3545 		 * to rgb_en/bt1120_en/bt656_en.
3546 		 */
3547 	} else if (output_if & VOP_OUTPUT_IF_eDP0) {
3548 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3549 		interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0;
3550 	} else {
3551 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3552 		interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0;
3553 	}
3554 
3555 	/* dclk_core */
3556 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3557 			RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false);
3558 	/* dclk_out */
3559 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3560 			RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false);
3561 
3562 	if (output_if & VOP_OUTPUT_IF_RGB) {
3563 		/* 0: dclk_core, 1: dclk_out */
3564 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3565 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3566 
3567 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3568 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3569 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3570 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3571 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3572 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3573 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3574 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3575 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3576 				RK3576_IF_PIN_POL_SHIFT, val, false);
3577 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3578 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv);
3579 	}
3580 
3581 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3582 		/* 0: dclk_core, 1: dclk_out */
3583 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3584 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3585 
3586 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3587 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3588 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3589 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3590 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3591 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3592 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3593 				RK3576_BT1120_OUT_EN_SHIFT, 1, false);
3594 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3595 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3596 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3597 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3598 		yc_swap = is_yc_swap(conn_state->bus_format);
3599 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3600 				RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false);
3601 	}
3602 
3603 	if (output_if & VOP_OUTPUT_IF_BT656) {
3604 		/* 0: dclk_core, 1: dclk_out */
3605 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3606 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3607 
3608 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3609 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3610 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3611 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3612 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3613 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3614 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3615 				RK3576_BT656_OUT_EN_SHIFT, 1, false);
3616 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3617 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3618 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3619 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3620 		yc_swap = is_yc_swap(conn_state->bus_format);
3621 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3622 				RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false);
3623 	}
3624 
3625 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3626 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3627 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3628 		/* 0: div2, 1: div4 */
3629 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3630 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3631 
3632 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3633 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3634 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3635 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3636 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3637 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3638 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3639 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3640 		/*
3641 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3642 		 * so set VOP hsync/vsync polarity as positive by default.
3643 		 */
3644 		if (vop2->version == VOP_VERSION_RK3576)
3645 			val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3646 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3647 				RK3576_IF_PIN_POL_SHIFT, val, false);
3648 
3649 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3650 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3651 					RK3576_MIPI_CMD_MODE_SHIFT, 1, false);
3652 
3653 		if (conn_state->hold_mode) {
3654 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3655 					EDPI_TE_EN, !cstate->soft_te, false);
3656 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3657 					EDPI_WMS_HOLD_EN, 1, false);
3658 		}
3659 	}
3660 
3661 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3662 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3663 				MIPI_DUAL_EN_SHIFT, 1, false);
3664 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3665 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3666 					MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3667 		switch (conn_state->type) {
3668 		case DRM_MODE_CONNECTOR_DisplayPort:
3669 			vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3670 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3671 			break;
3672 		case DRM_MODE_CONNECTOR_eDP:
3673 			vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3674 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3675 			break;
3676 		case DRM_MODE_CONNECTOR_HDMIA:
3677 			vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3678 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3679 			break;
3680 		case DRM_MODE_CONNECTOR_DSI:
3681 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3682 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3683 			break;
3684 		default:
3685 			break;
3686 		}
3687 	}
3688 
3689 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3690 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3691 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3692 		/* 0: dclk, 1: port0_dclk */
3693 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3694 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3695 
3696 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3697 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3698 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3699 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3700 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3701 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3702 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3703 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3704 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3705 				RK3576_IF_PIN_POL_SHIFT, val, false);
3706 	}
3707 
3708 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3709 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3710 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3711 		/* 0: div2, 1: div4 */
3712 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3713 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3714 
3715 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3716 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3717 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3718 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3719 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3720 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3721 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3722 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3723 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3724 				RK3576_IF_PIN_POL_SHIFT, val, false);
3725 	}
3726 
3727 	if (output_if & VOP_OUTPUT_IF_DP0) {
3728 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3729 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3730 		/* 0: no div, 1: div2 */
3731 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3732 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3733 
3734 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3735 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3736 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3737 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3738 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3739 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3740 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3741 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3742 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3743 				RK3576_IF_PIN_POL_SHIFT, val, false);
3744 	}
3745 
3746 	if (output_if & VOP_OUTPUT_IF_DP1) {
3747 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3748 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3749 		/* 0: no div, 1: div2 */
3750 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3751 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3752 
3753 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3754 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3755 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3756 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3757 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3758 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3759 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3760 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3761 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3762 				RK3576_IF_PIN_POL_SHIFT, val, false);
3763 	}
3764 
3765 	if (output_if & VOP_OUTPUT_IF_DP2) {
3766 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3767 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3768 		/* 0: no div, 1: div2 */
3769 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3770 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3771 
3772 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3773 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3774 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3775 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3776 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3777 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3778 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3779 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3780 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3781 				RK3576_IF_PIN_POL_SHIFT, val, false);
3782 	}
3783 
3784 	return mode->crtc_clock;
3785 }
3786 
3787 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state)
3788 {
3789 	struct crtc_state *cstate = &state->crtc_state;
3790 	struct connector_state *conn_state = &state->conn_state;
3791 	struct vop2 *vop2 = cstate->private;
3792 	u32 vp_offset = (cstate->crtc_id * 0x100);
3793 
3794 	if (conn_state->output_flags &
3795 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) {
3796 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3797 				LVDS_DUAL_EN_SHIFT, 1, false);
3798 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3799 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false);
3800 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3801 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3802 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3803 
3804 		return;
3805 	}
3806 
3807 	vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3808 			MIPI_DUAL_EN_SHIFT, 1, false);
3809 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) {
3810 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3811 				MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3812 	}
3813 
3814 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3815 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3816 				LVDS_DUAL_EN_SHIFT, 1, false);
3817 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3818 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false);
3819 	}
3820 }
3821 
3822 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
3823 {
3824 	struct crtc_state *cstate = &state->crtc_state;
3825 	struct connector_state *conn_state = &state->conn_state;
3826 	struct drm_display_mode *mode = &conn_state->mode;
3827 	struct vop2 *vop2 = cstate->private;
3828 	bool dclk_inv;
3829 	u32 val;
3830 
3831 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3832 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3833 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3834 
3835 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3836 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3837 				1, false);
3838 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3839 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3840 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3841 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3842 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3843 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3844 	}
3845 
3846 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
3847 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3848 				1, false);
3849 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
3850 				BT1120_EN_SHIFT, 1, false);
3851 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3852 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3853 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3854 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
3855 	}
3856 
3857 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3858 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3859 				1, false);
3860 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3861 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3862 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3863 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
3864 	}
3865 
3866 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3867 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3868 				1, false);
3869 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3870 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3871 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3872 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3873 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3874 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3875 	}
3876 
3877 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3878 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3879 				1, false);
3880 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3881 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3882 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3883 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3884 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3885 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3886 	}
3887 
3888 
3889 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3890 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3891 				1, false);
3892 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3893 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3894 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3895 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3896 	}
3897 
3898 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3899 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3900 				1, false);
3901 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3902 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3903 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3904 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3905 	}
3906 
3907 	if (conn_state->output_flags &
3908 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3909 	    conn_state->output_flags &
3910 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE)
3911 		rk3568_vop2_setup_dual_channel_if(state);
3912 
3913 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3914 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3915 				1, false);
3916 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3917 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3918 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3919 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3920 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3921 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3922 	}
3923 
3924 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3925 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3926 				1, false);
3927 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3928 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3929 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3930 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3931 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3932 				IF_CRTL_HDMI_PIN_POL_MASK,
3933 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3934 	}
3935 
3936 	return mode->crtc_clock;
3937 }
3938 
3939 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3940 {
3941 	struct crtc_state *cstate = &state->crtc_state;
3942 	struct connector_state *conn_state = &state->conn_state;
3943 	struct drm_display_mode *mode = &conn_state->mode;
3944 	struct vop2 *vop2 = cstate->private;
3945 	bool dclk_inv;
3946 	u32 val;
3947 
3948 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3949 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3950 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3951 
3952 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3953 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3954 				1, false);
3955 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3956 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3957 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3958 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3959 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3960 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3961 	}
3962 
3963 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3964 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3965 				1, false);
3966 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3967 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3968 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3969 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3970 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3971 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3972 	}
3973 
3974 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3975 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3976 				1, false);
3977 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3978 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3979 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3980 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3981 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3982 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3983 	}
3984 
3985 	return mode->crtc_clock;
3986 }
3987 
3988 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3989 {
3990 	struct crtc_state *cstate = &state->crtc_state;
3991 	struct connector_state *conn_state = &state->conn_state;
3992 	struct drm_display_mode *mode = &conn_state->mode;
3993 	struct vop2 *vop2 = cstate->private;
3994 	u32 val;
3995 
3996 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3997 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3998 
3999 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
4000 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
4001 				1, false);
4002 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4003 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4004 	}
4005 
4006 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
4007 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
4008 				1, false);
4009 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4010 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
4011 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4012 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
4013 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
4014 				IF_CRTL_HDMI_PIN_POL_MASK,
4015 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
4016 	}
4017 
4018 	return mode->crtc_clock;
4019 }
4020 
4021 static void vop2_post_color_swap(struct display_state *state)
4022 {
4023 	struct crtc_state *cstate = &state->crtc_state;
4024 	struct connector_state *conn_state = &state->conn_state;
4025 	struct vop2 *vop2 = cstate->private;
4026 	u32 vp_offset = (cstate->crtc_id * 0x100);
4027 	u32 output_type = conn_state->type;
4028 	u32 data_swap = 0;
4029 
4030 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) ||
4031 	    is_rb_swap(conn_state->bus_format, conn_state->output_mode))
4032 		data_swap = DSP_RB_SWAP;
4033 
4034 	if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) {
4035 		if ((output_type == DRM_MODE_CONNECTOR_HDMIA ||
4036 		     output_type == DRM_MODE_CONNECTOR_eDP) &&
4037 		    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
4038 		     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
4039 		data_swap |= DSP_RG_SWAP;
4040 	}
4041 
4042 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
4043 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
4044 }
4045 
4046 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
4047 {
4048 	int ret = 0;
4049 
4050 	if (parent->dev)
4051 		ret = clk_set_parent(clk, parent);
4052 	if (ret < 0)
4053 		debug("failed to set %s as parent for %s\n",
4054 		      parent->dev->name, clk->dev->name);
4055 }
4056 
4057 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
4058 {
4059 	int ret = 0;
4060 
4061 	if (clk->dev)
4062 		ret = clk_set_rate(clk, rate);
4063 	if (ret < 0)
4064 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
4065 
4066 	return ret;
4067 }
4068 
4069 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
4070 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
4071 				  int *dsc_cds_clk_div, u64 dclk_rate)
4072 {
4073 	struct crtc_state *cstate = &state->crtc_state;
4074 
4075 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
4076 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
4077 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
4078 
4079 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
4080 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
4081 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
4082 }
4083 
4084 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
4085 {
4086 	struct crtc_state *cstate = &state->crtc_state;
4087 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
4088 	struct drm_dsc_picture_parameter_set config_pps;
4089 	const struct vop2_data *vop2_data = vop2->data;
4090 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4091 	u32 *pps_val = (u32 *)&config_pps;
4092 	u32 decoder_regs_offset = (dsc_id * 0x100);
4093 	int i = 0;
4094 
4095 	memcpy(&config_pps, pps, sizeof(config_pps));
4096 
4097 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
4098 		config_pps.pps_3 &= 0xf0;
4099 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
4100 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
4101 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
4102 	}
4103 
4104 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
4105 		config_pps.rc_range_parameters[i] =
4106 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
4107 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
4108 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
4109 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
4110 	}
4111 
4112 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
4113 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
4114 }
4115 
4116 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
4117 {
4118 	struct connector_state *conn_state = &state->conn_state;
4119 	struct drm_display_mode *mode = &conn_state->mode;
4120 	struct crtc_state *cstate = &state->crtc_state;
4121 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
4122 	const struct vop2_data *vop2_data = vop2->data;
4123 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4124 	bool mipi_ds_mode = false;
4125 	u8 dsc_interface_mode = 0;
4126 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4127 	u16 hdisplay = mode->crtc_hdisplay;
4128 	u16 htotal = mode->crtc_htotal;
4129 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4130 	u16 vdisplay = mode->crtc_vdisplay;
4131 	u16 vtotal = mode->crtc_vtotal;
4132 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4133 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4134 	u16 vact_end = vact_st + vdisplay;
4135 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4136 	u32 decoder_regs_offset = (dsc_id * 0x100);
4137 	int dsc_txp_clk_div = 0;
4138 	int dsc_pxl_clk_div = 0;
4139 	int dsc_cds_clk_div = 0;
4140 	int val = 0;
4141 
4142 	if (!vop2->data->nr_dscs) {
4143 		printf("Unsupported DSC\n");
4144 		return;
4145 	}
4146 
4147 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
4148 		printf("DSC%d supported max slice is: %d, current is: %d\n",
4149 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
4150 
4151 	if (dsc_data->pd_id) {
4152 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
4153 			printf("open dsc%d pd fail\n", dsc_id);
4154 	}
4155 
4156 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
4157 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
4158 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
4159 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
4160 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
4161 		dsc_interface_mode = VOP_DSC_IF_HDMI;
4162 	} else {
4163 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
4164 		if (mipi_ds_mode)
4165 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
4166 		else
4167 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
4168 	}
4169 
4170 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4171 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4172 				DSC_MAN_MODE_SHIFT, 0, false);
4173 	else
4174 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4175 				DSC_MAN_MODE_SHIFT, 1, false);
4176 
4177 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
4178 
4179 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
4180 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
4181 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
4182 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
4183 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
4184 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
4185 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
4186 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
4187 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4188 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
4189 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
4190 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
4191 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4192 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
4193 
4194 	if (!mipi_ds_mode) {
4195 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
4196 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
4197 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
4198 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
4199 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
4200 		int k = 1;
4201 
4202 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4203 			k = 2;
4204 
4205 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
4206 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
4207 
4208 		/*
4209 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
4210 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
4211 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
4212 		 *
4213 		 * HDMI:
4214 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
4215 		 *                 delay_line_num = 4 - BPP / 8
4216 		 *                                = (64 - target_bpp / 8) / 16
4217 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4218 		 *
4219 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
4220 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
4221 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4222 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
4223 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4224 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
4225 		 */
4226 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
4227 		dsc_cds_rate_mhz = dsc_cds_rate;
4228 		dsc_hsync = hsync_len / 2;
4229 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
4230 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4231 		} else {
4232 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
4233 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
4234 					     be16_to_cpu(cstate->pps.chunk_size);
4235 
4236 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4237 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
4238 
4239 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
4240 			if (dsc_hsync < 8)
4241 				dsc_hsync = 8;
4242 		}
4243 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
4244 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
4245 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
4246 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
4247 
4248 		/*
4249 		 * htotal / dclk_core = dsc_htotal /cds_clk
4250 		 *
4251 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
4252 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
4253 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
4254 		 *
4255 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
4256 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
4257 		 */
4258 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
4259 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
4260 		val = dsc_htotal << 16 | dsc_hsync;
4261 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
4262 				DSC_HTOTAL_PW_SHIFT, val, false);
4263 
4264 		dsc_hact_st = hact_st / 2;
4265 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
4266 		val = dsc_hact_end << 16 | dsc_hact_st;
4267 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
4268 				DSC_HACT_ST_END_SHIFT, val, false);
4269 
4270 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
4271 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
4272 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
4273 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
4274 	}
4275 
4276 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
4277 			RST_DEASSERT_SHIFT, 1, false);
4278 	udelay(10);
4279 
4280 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
4281 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
4282 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4283 
4284 	vop2_load_pps(state, vop2, dsc_id);
4285 
4286 	val |= (1 << DSC_PPS_UPD_SHIFT);
4287 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4288 
4289 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
4290 	       dsc_id,
4291 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
4292 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
4293 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
4294 }
4295 
4296 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
4297 {
4298 	struct crtc_state *cstate = &state->crtc_state;
4299 	struct vop2 *vop2 = cstate->private;
4300 	struct udevice *vp_dev, *dev;
4301 	struct ofnode_phandle_args args;
4302 	char vp_name[10];
4303 	int ret;
4304 
4305 	if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576)
4306 		return false;
4307 
4308 	sprintf(vp_name, "port@%d", cstate->crtc_id);
4309 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
4310 		debug("warn: can't get vp device\n");
4311 		return false;
4312 	}
4313 
4314 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
4315 					 0, &args);
4316 	if (ret) {
4317 		debug("assigned-clock-parents's node not define\n");
4318 		return false;
4319 	}
4320 
4321 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
4322 		debug("warn: can't get clk device\n");
4323 		return false;
4324 	}
4325 
4326 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
4327 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
4328 		if (clk_dev)
4329 			*clk_dev = dev;
4330 		return true;
4331 	}
4332 
4333 	return false;
4334 }
4335 
4336 static void vop3_mcu_mode_setup(struct display_state *state)
4337 {
4338 	struct crtc_state *cstate = &state->crtc_state;
4339 	struct vop2 *vop2 = cstate->private;
4340 	u32 vp_offset = (cstate->crtc_id * 0x100);
4341 
4342 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4343 			MCU_TYPE_SHIFT, 1, false);
4344 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4345 			MCU_HOLD_MODE_SHIFT, 1, false);
4346 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4347 			MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false);
4348 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4349 			MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false);
4350 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4351 			MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false);
4352 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4353 			MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false);
4354 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4355 			MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false);
4356 }
4357 
4358 static void vop3_mcu_bypass_mode_setup(struct display_state *state)
4359 {
4360 	struct crtc_state *cstate = &state->crtc_state;
4361 	struct vop2 *vop2 = cstate->private;
4362 	u32 vp_offset = (cstate->crtc_id * 0x100);
4363 
4364 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4365 			MCU_TYPE_SHIFT, 1, false);
4366 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4367 			MCU_HOLD_MODE_SHIFT, 1, false);
4368 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4369 			MCU_PIX_TOTAL_SHIFT, 53, false);
4370 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4371 			MCU_CS_PST_SHIFT, 6, false);
4372 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4373 			MCU_CS_PEND_SHIFT, 48, false);
4374 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4375 			MCU_RW_PST_SHIFT, 12, false);
4376 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4377 			MCU_RW_PEND_SHIFT, 30, false);
4378 }
4379 
4380 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value)
4381 {
4382 	struct crtc_state *cstate = &state->crtc_state;
4383 	struct connector_state *conn_state = &state->conn_state;
4384 	struct drm_display_mode *mode = &conn_state->mode;
4385 	struct vop2 *vop2 = cstate->private;
4386 	u32 vp_offset = (cstate->crtc_id * 0x100);
4387 
4388 	/*
4389 	 * 1.set mcu bypass mode timing.
4390 	 * 2.set dclk rate to 150M.
4391 	 */
4392 	if (type == MCU_SETBYPASS && value) {
4393 		vop3_mcu_bypass_mode_setup(state);
4394 		vop2_clk_set_rate(&cstate->dclk, 150000000);
4395 	}
4396 
4397 	switch (type) {
4398 	case MCU_WRCMD:
4399 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4400 				MCU_RS_SHIFT, 0, false);
4401 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4402 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4403 				value, false);
4404 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4405 				MCU_RS_SHIFT, 1, false);
4406 		break;
4407 	case MCU_WRDATA:
4408 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4409 				MCU_RS_SHIFT, 1, false);
4410 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4411 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4412 				value, false);
4413 		break;
4414 	case MCU_SETBYPASS:
4415 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4416 				MCU_BYPASS_SHIFT, value ? 1 : 0, false);
4417 		break;
4418 	default:
4419 		break;
4420 	}
4421 
4422 	/*
4423 	 * 1.restore mcu data mode timing.
4424 	 * 2.restore dclk rate to crtc_clock.
4425 	 */
4426 	if (type == MCU_SETBYPASS && !value) {
4427 		vop3_mcu_mode_setup(state);
4428 		vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000);
4429 	}
4430 
4431 	return 0;
4432 }
4433 
4434 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id)
4435 {
4436 	const struct vop2_data *vop2_data = vop2->data;
4437 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id];
4438 	u32 vp_offset = crtc_id * 0x100;
4439 	bool pre_dither_down_en = false;
4440 
4441 	switch (bus_format) {
4442 	case MEDIA_BUS_FMT_RGB565_1X16:
4443 	case MEDIA_BUS_FMT_RGB565_2X8_LE:
4444 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4445 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4446 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4447 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false);
4448 		pre_dither_down_en = true;
4449 		break;
4450 	case MEDIA_BUS_FMT_RGB666_1X18:
4451 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
4452 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
4453 	case MEDIA_BUS_FMT_RGB666_3X6:
4454 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4455 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4456 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4457 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false);
4458 		pre_dither_down_en = true;
4459 		break;
4460 	case MEDIA_BUS_FMT_YUYV8_1X16:
4461 	case MEDIA_BUS_FMT_YUV8_1X24:
4462 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
4463 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4464 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4465 		pre_dither_down_en = true;
4466 		break;
4467 	case MEDIA_BUS_FMT_YUYV10_1X20:
4468 	case MEDIA_BUS_FMT_YUV10_1X30:
4469 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
4470 	case MEDIA_BUS_FMT_RGB101010_1X30:
4471 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4472 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4473 		pre_dither_down_en = false;
4474 		break;
4475 	case MEDIA_BUS_FMT_RGB888_3X8:
4476 	case MEDIA_BUS_FMT_RGB888_DUMMY_4X8:
4477 	case MEDIA_BUS_FMT_RGB888_1X24:
4478 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
4479 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
4480 	default:
4481 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4482 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4483 		pre_dither_down_en = true;
4484 		break;
4485 	}
4486 
4487 	if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0)
4488 		pre_dither_down_en = false;
4489 
4490 	if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) {
4491 		if (vop2->version == VOP_VERSION_RK3576) {
4492 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000);
4493 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100);
4494 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100);
4495 		}
4496 
4497 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4498 				PRE_DITHER_DOWN_EN_SHIFT, 0, false);
4499 		/* enable frc2.0 do 10->8 */
4500 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4501 				DITHER_DOWN_EN_SHIFT, 1, false);
4502 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4503 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false);
4504 	} else {
4505 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4506 				PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
4507 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4508 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false);
4509 	}
4510 }
4511 
4512 static int rockchip_vop2_init(struct display_state *state)
4513 {
4514 	struct crtc_state *cstate = &state->crtc_state;
4515 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
4516 	struct connector_state *conn_state = &state->conn_state;
4517 	struct drm_display_mode *mode = &conn_state->mode;
4518 	struct vop2 *vop2 = cstate->private;
4519 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4520 	u16 hdisplay = mode->crtc_hdisplay;
4521 	u16 htotal = mode->crtc_htotal;
4522 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4523 	u16 hact_end = hact_st + hdisplay;
4524 	u16 vdisplay = mode->crtc_vdisplay;
4525 	u16 vtotal = mode->crtc_vtotal;
4526 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4527 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4528 	u16 vact_end = vact_st + vdisplay;
4529 	bool yuv_overlay = false;
4530 	u32 vp_offset = (cstate->crtc_id * 0x100);
4531 	u32 line_flag_offset = (cstate->crtc_id * 4);
4532 	u32 val, act_end;
4533 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4534 	u8 dclk_div_factor = 0;
4535 	u8 vp_dclk_div = 1;
4536 	char output_type_name[30] = {0};
4537 #ifndef CONFIG_SPL_BUILD
4538 	char dclk_name[9];
4539 #endif
4540 	struct clk hdmi0_phy_pll;
4541 	struct clk hdmi1_phy_pll;
4542 	struct clk hdmi_phy_pll;
4543 	struct udevice *disp_dev;
4544 	unsigned long dclk_rate = 0;
4545 	int ret;
4546 
4547 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
4548 	       mode->crtc_hdisplay, mode->vdisplay,
4549 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
4550 	       mode->vrefresh,
4551 	       rockchip_get_output_if_name(conn_state->output_if, output_type_name),
4552 	       cstate->crtc_id);
4553 
4554 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
4555 		cstate->splice_mode = true;
4556 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
4557 		if (!cstate->splice_crtc_id) {
4558 			printf("%s: Splice mode is unsupported by vp%d\n",
4559 			       __func__, cstate->crtc_id);
4560 			return -EINVAL;
4561 		}
4562 
4563 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
4564 				PORT_MERGE_EN_SHIFT, 1, false);
4565 	}
4566 
4567 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4568 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4569 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4570 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4571 
4572 	if (vop2->data->vp_data[cstate->crtc_id].urgency) {
4573 		u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl;
4574 		u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh;
4575 
4576 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK,
4577 				AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4578 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK,
4579 				AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4580 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK,
4581 				POST_URGENCY_EN_SHIFT, 1, false);
4582 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK,
4583 				POST_URGENCY_THL_SHIFT, urgen_thl, false);
4584 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK,
4585 				POST_URGENCY_THH_SHIFT, urgen_thh, false);
4586 	}
4587 
4588 	vop2_initial(vop2, state);
4589 	if (vop2->version == VOP_VERSION_RK3588)
4590 		dclk_rate = rk3588_vop2_if_cfg(state);
4591 	else if (vop2->version == VOP_VERSION_RK3576)
4592 		dclk_rate = rk3576_vop2_if_cfg(state);
4593 	else if (vop2->version == VOP_VERSION_RK3568)
4594 		dclk_rate = rk3568_vop2_if_cfg(state);
4595 	else if (vop2->version == VOP_VERSION_RK3562)
4596 		dclk_rate = rk3562_vop2_if_cfg(state);
4597 	else if (vop2->version == VOP_VERSION_RK3528)
4598 		dclk_rate = rk3528_vop2_if_cfg(state);
4599 
4600 	if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
4601 	     !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) ||
4602 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
4603 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
4604 
4605 	vop2_post_color_swap(state);
4606 
4607 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
4608 			OUT_MODE_SHIFT, conn_state->output_mode, false);
4609 
4610 	vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id);
4611 	if (cstate->splice_mode)
4612 		vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id);
4613 
4614 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
4615 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
4616 			yuv_overlay, false);
4617 
4618 	cstate->yuv_overlay = yuv_overlay;
4619 
4620 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
4621 		    (htotal << 16) | hsync_len);
4622 	val = hact_st << 16;
4623 	val |= hact_end;
4624 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
4625 	val = vact_st << 16;
4626 	val |= vact_end;
4627 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
4628 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
4629 		u16 vact_st_f1 = vtotal + vact_st + 1;
4630 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
4631 
4632 		val = vact_st_f1 << 16 | vact_end_f1;
4633 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
4634 			    val);
4635 
4636 		val = vtotal << 16 | (vtotal + vsync_len);
4637 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
4638 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4639 				INTERLACE_EN_SHIFT, 1, false);
4640 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4641 				DSP_FILED_POL, 1, false);
4642 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4643 				P2I_EN_SHIFT, 1, false);
4644 		vtotal += vtotal + 1;
4645 		act_end = vact_end_f1;
4646 	} else {
4647 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4648 				INTERLACE_EN_SHIFT, 0, false);
4649 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4650 				P2I_EN_SHIFT, 0, false);
4651 		act_end = vact_end;
4652 	}
4653 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
4654 		    (vtotal << 16) | vsync_len);
4655 
4656 	if (vop2->version == VOP_VERSION_RK3528 ||
4657 	    vop2->version == VOP_VERSION_RK3562 ||
4658 	    vop2->version == VOP_VERSION_RK3568) {
4659 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
4660 		conn_state->output_if & VOP_OUTPUT_IF_BT656)
4661 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4662 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
4663 		else
4664 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4665 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
4666 
4667 		if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
4668 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4669 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
4670 		else
4671 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4672 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
4673 	}
4674 
4675 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4676 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
4677 
4678 	if (yuv_overlay)
4679 		val = 0x20010200;
4680 	else
4681 		val = 0;
4682 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
4683 	if (cstate->splice_mode) {
4684 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4685 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
4686 				yuv_overlay, false);
4687 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
4688 	}
4689 
4690 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4691 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
4692 
4693 	if (vp->xmirror_en)
4694 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4695 				DSP_X_MIR_EN_SHIFT, 1, false);
4696 
4697 	vop2_tv_config_update(state, vop2);
4698 	vop2_post_config(state, vop2);
4699 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
4700 		vop3_post_config(state, vop2);
4701 
4702 	if (cstate->dsc_enable) {
4703 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4704 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
4705 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
4706 		} else {
4707 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
4708 		}
4709 	}
4710 
4711 #ifndef CONFIG_SPL_BUILD
4712 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
4713 	ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk);
4714 	if (ret) {
4715 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
4716 		return ret;
4717 	}
4718 #endif
4719 
4720 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
4721 	if (!ret) {
4722 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
4723 		if (ret)
4724 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
4725 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
4726 		if (ret)
4727 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
4728 	} else {
4729 		hdmi0_phy_pll.dev = NULL;
4730 		hdmi1_phy_pll.dev = NULL;
4731 		debug("%s: Faile to find display-subsystem node\n", __func__);
4732 	}
4733 
4734 	if (vop2->version == VOP_VERSION_RK3528) {
4735 		struct ofnode_phandle_args args;
4736 
4737 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
4738 						 "#clock-cells", 0, 0, &args);
4739 		if (!ret) {
4740 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
4741 			if (ret) {
4742 				debug("warn: can't get clk device\n");
4743 				return ret;
4744 			}
4745 		} else {
4746 			debug("assigned-clock-parents's node not define\n");
4747 		}
4748 	}
4749 
4750 	if (vop2->version == VOP_VERSION_RK3576)
4751 		vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div;
4752 
4753 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
4754 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
4755 			vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll);
4756 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
4757 			vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll);
4758 
4759 		/*
4760 		 * uboot clk driver won't set dclk parent's rate when use
4761 		 * hdmi phypll as dclk source.
4762 		 * So set dclk rate is meaningless. Set hdmi phypll rate
4763 		 * directly.
4764 		 */
4765 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
4766 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000);
4767 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
4768 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000);
4769 		} else {
4770 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
4771 				ret = vop2_clk_set_rate(&hdmi_phy_pll,
4772 							dclk_rate / vp_dclk_div * 1000);
4773 			} else {
4774 #ifndef CONFIG_SPL_BUILD
4775 				ret = vop2_clk_set_rate(&cstate->dclk,
4776 							dclk_rate / vp_dclk_div * 1000);
4777 #else
4778 				if (vop2->version == VOP_VERSION_RK3528) {
4779 					void *cru_base = (void *)RK3528_CRU_BASE;
4780 
4781 					/* dclk src switch to hdmiphy pll */
4782 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
4783 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
4784 					ret = dclk_rate * 1000;
4785 				}
4786 #endif
4787 			}
4788 		}
4789 	} else {
4790 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
4791 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000);
4792 		else
4793 			ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000);
4794 	}
4795 
4796 	if (IS_ERR_VALUE(ret)) {
4797 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
4798 		       __func__, cstate->crtc_id, dclk_rate, ret);
4799 		return ret;
4800 	} else {
4801 		if (cstate->mcu_timing.mcu_pix_total) {
4802 			mode->crtc_clock = roundup(ret, 1000) / 1000;
4803 		} else {
4804 			dclk_div_factor = mode->crtc_clock / dclk_rate;
4805 			mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000;
4806 		}
4807 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
4808 	}
4809 
4810 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4811 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
4812 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4813 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
4814 
4815 	if (cstate->mcu_timing.mcu_pix_total) {
4816 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4817 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4818 				STANDBY_EN_SHIFT, 0, false);
4819 		vop3_mcu_mode_setup(state);
4820 	}
4821 
4822 	return 0;
4823 }
4824 
4825 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
4826 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
4827 			     uint32_t dst_h)
4828 {
4829 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
4830 	uint16_t hscl_filter_mode, vscl_filter_mode;
4831 	uint8_t xgt2 = 0, xgt4 = 0;
4832 	uint8_t ygt2 = 0, ygt4 = 0;
4833 	uint32_t xfac = 0, yfac = 0;
4834 	u32 win_offset = win->reg_offset;
4835 	bool xgt_en = false;
4836 	bool xavg_en = false;
4837 
4838 	if (is_vop3(vop2)) {
4839 		if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) {
4840 			if (src_w >= (8 * dst_w)) {
4841 				xgt4 = 1;
4842 				src_w >>= 2;
4843 			} else if (src_w >= (4 * dst_w)) {
4844 				xgt2 = 1;
4845 				src_w >>= 1;
4846 			}
4847 		} else {
4848 			if (src_w >= (4 * dst_w)) {
4849 				xgt4 = 1;
4850 				src_w >>= 2;
4851 			} else if (src_w >= (2 * dst_w)) {
4852 				xgt2 = 1;
4853 				src_w >>= 1;
4854 			}
4855 		}
4856 	}
4857 
4858 	/**
4859 	 * The rk3528 is processed as 2 pixel/cycle,
4860 	 * so ygt2/ygt4 needs to be triggered in advance to improve performance
4861 	 * when src_w is bigger than 1920.
4862 	 * dst_h / src_h is at [1, 0.65)     ygt2=0; ygt4=0;
4863 	 * dst_h / src_h is at [0.65, 0.35)  ygt2=1; ygt4=0;
4864 	 * dst_h / src_h is at [0.35, 0)     ygt2=0; ygt4=1;
4865 	 */
4866 	if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) {
4867 		if (src_h >= (100 * dst_h / 35)) {
4868 			ygt4 = 1;
4869 			src_h >>= 2;
4870 		} else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) {
4871 			ygt2 = 1;
4872 			src_h >>= 1;
4873 		}
4874 	} else {
4875 		if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) {
4876 			if (src_h >= (8 * dst_h)) {
4877 				ygt4 = 1;
4878 				src_h >>= 2;
4879 			} else if (src_h >= (4 * dst_h)) {
4880 				ygt2 = 1;
4881 				src_h >>= 1;
4882 			}
4883 		} else {
4884 			if (src_h >= (4 * dst_h)) {
4885 				ygt4 = 1;
4886 				src_h >>= 2;
4887 			} else if (src_h >= (2 * dst_h)) {
4888 				ygt2 = 1;
4889 				src_h >>= 1;
4890 			}
4891 		}
4892 	}
4893 
4894 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
4895 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
4896 
4897 	if (yrgb_hor_scl_mode == SCALE_UP)
4898 		hscl_filter_mode = win->hsu_filter_mode;
4899 	else
4900 		hscl_filter_mode = win->hsd_filter_mode;
4901 
4902 	if (yrgb_ver_scl_mode == SCALE_UP)
4903 		vscl_filter_mode = win->vsu_filter_mode;
4904 	else
4905 		vscl_filter_mode = win->vsd_filter_mode;
4906 
4907 	/*
4908 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
4909 	 * at scale down mode
4910 	 */
4911 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
4912 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
4913 		dst_w += 1;
4914 	}
4915 
4916 	if (is_vop3(vop2)) {
4917 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
4918 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
4919 
4920 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
4921 			xavg_en = xgt2 || xgt4;
4922 		else
4923 			xgt_en = xgt2 || xgt4;
4924 
4925 		if (vop2->version == VOP_VERSION_RK3576) {
4926 			bool zme_dering_en = false;
4927 
4928 			if ((yrgb_hor_scl_mode == SCALE_UP &&
4929 			     hscl_filter_mode == VOP2_SCALE_UP_ZME) ||
4930 			    (yrgb_ver_scl_mode == SCALE_UP &&
4931 			     vscl_filter_mode == VOP2_SCALE_UP_ZME))
4932 				zme_dering_en = true;
4933 
4934 			/* Recommended configuration from the algorithm */
4935 			vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset,
4936 				    0x04100d10);
4937 			vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset,
4938 					EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false);
4939 		}
4940 	} else {
4941 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
4942 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
4943 	}
4944 
4945 	if (win->type == CLUSTER_LAYER) {
4946 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
4947 			    yfac << 16 | xfac);
4948 
4949 		if (is_vop3(vop2)) {
4950 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4951 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
4952 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4953 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
4954 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4955 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
4956 
4957 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4958 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4959 					yrgb_hor_scl_mode, false);
4960 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4961 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4962 					yrgb_ver_scl_mode, false);
4963 		} else {
4964 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4965 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
4966 					yrgb_hor_scl_mode, false);
4967 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4968 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
4969 					yrgb_ver_scl_mode, false);
4970 		}
4971 
4972 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
4973 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4974 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
4975 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4976 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
4977 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4978 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
4979 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4980 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
4981 		} else {
4982 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4983 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
4984 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4985 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
4986 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4987 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
4988 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
4989 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
4990 		}
4991 	} else {
4992 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
4993 			    yfac << 16 | xfac);
4994 
4995 		if (is_vop3(vop2)) {
4996 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4997 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
4998 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4999 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
5000 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5001 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
5002 		}
5003 
5004 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5005 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
5006 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5007 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
5008 
5009 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5010 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
5011 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5012 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
5013 
5014 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5015 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
5016 				hscl_filter_mode, false);
5017 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5018 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
5019 				vscl_filter_mode, false);
5020 	}
5021 }
5022 
5023 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
5024 {
5025 	u32 win_offset = win->reg_offset;
5026 
5027 	if (win->type == CLUSTER_LAYER) {
5028 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
5029 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
5030 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
5031 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5032 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
5033 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5034 	} else {
5035 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
5036 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
5037 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
5038 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5039 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
5040 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5041 	}
5042 }
5043 
5044 static bool vop2_win_dither_up(uint32_t format)
5045 {
5046 	switch (format) {
5047 	case ROCKCHIP_FMT_RGB565:
5048 		return true;
5049 	default:
5050 		return false;
5051 	}
5052 }
5053 
5054 static bool vop2_is_mirror_win(struct vop2_win_data *win)
5055 {
5056 	return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR);
5057 }
5058 
5059 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
5060 {
5061 	struct crtc_state *cstate = &state->crtc_state;
5062 	struct connector_state *conn_state = &state->conn_state;
5063 	struct drm_display_mode *mode = &conn_state->mode;
5064 	struct vop2 *vop2 = cstate->private;
5065 	int src_w = cstate->src_rect.w;
5066 	int src_h = cstate->src_rect.h;
5067 	int crtc_x = cstate->crtc_rect.x;
5068 	int crtc_y = cstate->crtc_rect.y;
5069 	int crtc_w = cstate->crtc_rect.w;
5070 	int crtc_h = cstate->crtc_rect.h;
5071 	int xvir = cstate->xvir;
5072 	int y_mirror = 0;
5073 	int csc_mode;
5074 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5075 	/* offset of the right window in splice mode */
5076 	u32 splice_pixel_offset = 0;
5077 	u32 splice_yrgb_offset = 0;
5078 	u32 win_offset = win->reg_offset;
5079 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5080 	bool dither_up;
5081 
5082 	if (win->splice_mode_right) {
5083 		src_w = cstate->right_src_rect.w;
5084 		src_h = cstate->right_src_rect.h;
5085 		crtc_x = cstate->right_crtc_rect.x;
5086 		crtc_y = cstate->right_crtc_rect.y;
5087 		crtc_w = cstate->right_crtc_rect.w;
5088 		crtc_h = cstate->right_crtc_rect.h;
5089 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5090 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5091 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5092 	}
5093 
5094 	act_info = (src_h - 1) << 16;
5095 	act_info |= (src_w - 1) & 0xffff;
5096 
5097 	dsp_info = (crtc_h - 1) << 16;
5098 	dsp_info |= (crtc_w - 1) & 0xffff;
5099 
5100 	dsp_stx = crtc_x;
5101 	dsp_sty = crtc_y;
5102 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5103 
5104 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5105 		y_mirror = 1;
5106 	else
5107 		y_mirror = 0;
5108 
5109 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5110 
5111 	if (vop2->version != VOP_VERSION_RK3568)
5112 		vop2_axi_config(vop2, win);
5113 
5114 	if (y_mirror)
5115 		printf("WARN: y mirror is unsupported by cluster window\n");
5116 
5117 	if (is_vop3(vop2))
5118 		vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset,
5119 				CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT,
5120 				cstate->crtc_id, false);
5121 
5122 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
5123 	if (vop2->version == VOP_VERSION_RK3588)
5124 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
5125 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
5126 
5127 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
5128 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5129 			false);
5130 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
5131 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
5132 		    cstate->dma_addr + splice_yrgb_offset);
5133 
5134 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
5135 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
5136 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
5137 
5138 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
5139 
5140 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5141 					 CSC_10BIT_DEPTH);
5142 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5143 			CLUSTER_RGB2YUV_EN_SHIFT,
5144 			is_yuv_output(conn_state->bus_format), false);
5145 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
5146 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
5147 
5148 	dither_up = vop2_win_dither_up(cstate->format);
5149 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5150 			CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false);
5151 
5152 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
5153 
5154 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5155 
5156 	return 0;
5157 }
5158 
5159 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
5160 {
5161 	struct crtc_state *cstate = &state->crtc_state;
5162 	struct connector_state *conn_state = &state->conn_state;
5163 	struct drm_display_mode *mode = &conn_state->mode;
5164 	struct vop2 *vop2 = cstate->private;
5165 	int src_w = cstate->src_rect.w;
5166 	int src_h = cstate->src_rect.h;
5167 	int crtc_x = cstate->crtc_rect.x;
5168 	int crtc_y = cstate->crtc_rect.y;
5169 	int crtc_w = cstate->crtc_rect.w;
5170 	int crtc_h = cstate->crtc_rect.h;
5171 	int xvir = cstate->xvir;
5172 	int y_mirror = 0;
5173 	int csc_mode;
5174 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5175 	/* offset of the right window in splice mode */
5176 	u32 splice_pixel_offset = 0;
5177 	u32 splice_yrgb_offset = 0;
5178 	u32 win_offset = win->reg_offset;
5179 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5180 	u32 val;
5181 	bool dither_up;
5182 
5183 	if (vop2_is_mirror_win(win)) {
5184 		struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id);
5185 
5186 		if (!source_win) {
5187 			printf("invalid source win id %d\n", win->source_win_id);
5188 			return -ENODEV;
5189 		}
5190 
5191 		val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset);
5192 		if (!(val & BIT(WIN_EN_SHIFT))) {
5193 			printf("WARN: the source win should be enabled before mirror win\n");
5194 			return -EAGAIN;
5195 		}
5196 	}
5197 
5198 	if (win->splice_mode_right) {
5199 		src_w = cstate->right_src_rect.w;
5200 		src_h = cstate->right_src_rect.h;
5201 		crtc_x = cstate->right_crtc_rect.x;
5202 		crtc_y = cstate->right_crtc_rect.y;
5203 		crtc_w = cstate->right_crtc_rect.w;
5204 		crtc_h = cstate->right_crtc_rect.h;
5205 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5206 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5207 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5208 	}
5209 
5210 	/*
5211 	 * This is workaround solution for IC design:
5212 	 * esmart can't support scale down when actual_w % 16 == 1.
5213 	 */
5214 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
5215 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
5216 		src_w -= 1;
5217 	}
5218 
5219 	act_info = (src_h - 1) << 16;
5220 	act_info |= (src_w - 1) & 0xffff;
5221 
5222 	dsp_info = (crtc_h - 1) << 16;
5223 	dsp_info |= (crtc_w - 1) & 0xffff;
5224 
5225 	dsp_stx = crtc_x;
5226 	dsp_sty = crtc_y;
5227 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5228 
5229 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5230 		y_mirror = 1;
5231 	else
5232 		y_mirror = 0;
5233 
5234 	if (is_vop3(vop2)) {
5235 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset,
5236 				ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT,
5237 				win->scale_engine_num, false);
5238 		vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5239 				ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5240 				cstate->crtc_id, false);
5241 		vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset,
5242 				ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT,
5243 				0, false);
5244 
5245 		/* Merge esmart1/3 from vp1 post to vp0 */
5246 		if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 &&
5247 		    (win->phys_id == ROCKCHIP_VOP2_ESMART1 ||
5248 		     win->phys_id == ROCKCHIP_VOP2_ESMART3))
5249 			vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5250 					ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5251 					1, false);
5252 	}
5253 
5254 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5255 
5256 	if (vop2->version != VOP_VERSION_RK3568)
5257 		vop2_axi_config(vop2, win);
5258 
5259 	if (y_mirror)
5260 		cstate->dma_addr += (src_h - 1) * xvir * 4;
5261 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
5262 			YMIRROR_EN_SHIFT, y_mirror, false);
5263 
5264 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5265 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5266 			false);
5267 
5268 	if (vop2->version == VOP_VERSION_RK3576)
5269 		vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00);
5270 
5271 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
5272 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
5273 		    cstate->dma_addr + splice_yrgb_offset);
5274 
5275 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
5276 		    act_info);
5277 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
5278 		    dsp_info);
5279 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
5280 
5281 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5282 			WIN_EN_SHIFT, 1, false);
5283 
5284 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5285 					 CSC_10BIT_DEPTH);
5286 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
5287 			RGB2YUV_EN_SHIFT,
5288 			is_yuv_output(conn_state->bus_format), false);
5289 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
5290 			CSC_MODE_SHIFT, csc_mode, false);
5291 
5292 	dither_up = vop2_win_dither_up(cstate->format);
5293 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5294 			REGION0_DITHER_UP_EN_SHIFT, dither_up, false);
5295 
5296 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5297 
5298 	return 0;
5299 }
5300 
5301 static void vop2_calc_display_rect_for_splice(struct display_state *state)
5302 {
5303 	struct crtc_state *cstate = &state->crtc_state;
5304 	struct connector_state *conn_state = &state->conn_state;
5305 	struct drm_display_mode *mode = &conn_state->mode;
5306 	struct display_rect *src_rect = &cstate->src_rect;
5307 	struct display_rect *dst_rect = &cstate->crtc_rect;
5308 	struct display_rect left_src, left_dst, right_src, right_dst;
5309 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
5310 	int left_src_w, left_dst_w, right_dst_w;
5311 
5312 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
5313 	if (left_dst_w < 0)
5314 		left_dst_w = 0;
5315 	right_dst_w = dst_rect->w - left_dst_w;
5316 
5317 	if (!right_dst_w)
5318 		left_src_w = src_rect->w;
5319 	else
5320 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
5321 
5322 	left_src.x = src_rect->x;
5323 	left_src.w = left_src_w;
5324 	left_dst.x = dst_rect->x;
5325 	left_dst.w = left_dst_w;
5326 	right_src.x = left_src.x + left_src.w;
5327 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
5328 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
5329 	right_dst.w = right_dst_w;
5330 
5331 	left_src.y = src_rect->y;
5332 	left_src.h = src_rect->h;
5333 	left_dst.y = dst_rect->y;
5334 	left_dst.h = dst_rect->h;
5335 	right_src.y = src_rect->y;
5336 	right_src.h = src_rect->h;
5337 	right_dst.y = dst_rect->y;
5338 	right_dst.h = dst_rect->h;
5339 
5340 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
5341 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
5342 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
5343 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
5344 }
5345 
5346 static int rockchip_vop2_set_plane(struct display_state *state)
5347 {
5348 	struct crtc_state *cstate = &state->crtc_state;
5349 	struct vop2 *vop2 = cstate->private;
5350 	struct vop2_win_data *win_data;
5351 	struct vop2_win_data *splice_win_data;
5352 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5353 	char plane_name[10] = {0};
5354 	int ret;
5355 
5356 	if (cstate->crtc_rect.w > cstate->max_output.width) {
5357 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
5358 		       cstate->crtc_rect.w, cstate->max_output.width);
5359 		return -EINVAL;
5360 	}
5361 
5362 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5363 	if (!win_data) {
5364 		printf("invalid win id %d\n", primary_plane_id);
5365 		return -ENODEV;
5366 	}
5367 
5368 	/* ignore some plane register according vop3 esmart lb mode */
5369 	if (vop3_ignore_plane(vop2, win_data))
5370 		return -EACCES;
5371 
5372 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) {
5373 		if (vop2_power_domain_on(vop2, win_data->pd_id))
5374 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
5375 	}
5376 
5377 	if (cstate->splice_mode) {
5378 		if (win_data->splice_win_id) {
5379 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
5380 			splice_win_data->splice_mode_right = true;
5381 
5382 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
5383 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
5384 
5385 			vop2_calc_display_rect_for_splice(state);
5386 			if (win_data->type == CLUSTER_LAYER)
5387 				vop2_set_cluster_win(state, splice_win_data);
5388 			else
5389 				vop2_set_smart_win(state, splice_win_data);
5390 		} else {
5391 			printf("ERROR: splice mode is unsupported by plane %s\n",
5392 			       get_plane_name(primary_plane_id, plane_name));
5393 			return -EINVAL;
5394 		}
5395 	}
5396 
5397 	if (win_data->type == CLUSTER_LAYER)
5398 		ret = vop2_set_cluster_win(state, win_data);
5399 	else
5400 		ret = vop2_set_smart_win(state, win_data);
5401 	if (ret)
5402 		return ret;
5403 
5404 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
5405 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
5406 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
5407 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
5408 		cstate->dma_addr);
5409 
5410 	return 0;
5411 }
5412 
5413 static int rockchip_vop2_prepare(struct display_state *state)
5414 {
5415 	return 0;
5416 }
5417 
5418 static void vop2_dsc_cfg_done(struct display_state *state)
5419 {
5420 	struct connector_state *conn_state = &state->conn_state;
5421 	struct crtc_state *cstate = &state->crtc_state;
5422 	struct vop2 *vop2 = cstate->private;
5423 	u8 dsc_id = cstate->dsc_id;
5424 	u32 ctrl_regs_offset = (dsc_id * 0x30);
5425 
5426 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
5427 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
5428 				DSC_CFG_DONE_SHIFT, 1, false);
5429 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
5430 				DSC_CFG_DONE_SHIFT, 1, false);
5431 	} else {
5432 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
5433 				DSC_CFG_DONE_SHIFT, 1, false);
5434 	}
5435 }
5436 
5437 static int rockchip_vop2_enable(struct display_state *state)
5438 {
5439 	struct crtc_state *cstate = &state->crtc_state;
5440 	struct vop2 *vop2 = cstate->private;
5441 	u32 vp_offset = (cstate->crtc_id * 0x100);
5442 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5443 
5444 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5445 			STANDBY_EN_SHIFT, 0, false);
5446 
5447 	if (cstate->splice_mode)
5448 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5449 
5450 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5451 
5452 	if (cstate->dsc_enable)
5453 		vop2_dsc_cfg_done(state);
5454 
5455 	if (cstate->mcu_timing.mcu_pix_total)
5456 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
5457 				MCU_HOLD_MODE_SHIFT, 0, false);
5458 
5459 	return 0;
5460 }
5461 
5462 static int rockchip_vop2_disable(struct display_state *state)
5463 {
5464 	struct crtc_state *cstate = &state->crtc_state;
5465 	struct vop2 *vop2 = cstate->private;
5466 	u32 vp_offset = (cstate->crtc_id * 0x100);
5467 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5468 
5469 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5470 			STANDBY_EN_SHIFT, 1, false);
5471 
5472 	if (cstate->splice_mode)
5473 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5474 
5475 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5476 
5477 	return 0;
5478 }
5479 
5480 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
5481 {
5482 	struct crtc_state *cstate = &state->crtc_state;
5483 	struct vop2 *vop2 = cstate->private;
5484 	int i = 0;
5485 	int correct_cursor_plane = -1;
5486 	int plane_type = -1;
5487 
5488 	if (cursor_plane < 0)
5489 		return -1;
5490 
5491 	if (plane_mask & (1 << cursor_plane))
5492 		return cursor_plane;
5493 
5494 	/* Get current cursor plane type */
5495 	for (i = 0; i < vop2->data->nr_layers; i++) {
5496 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
5497 			plane_type = vop2->data->plane_table[i].plane_type;
5498 			break;
5499 		}
5500 	}
5501 
5502 	/* Get the other same plane type plane id */
5503 	for (i = 0; i < vop2->data->nr_layers; i++) {
5504 		if (vop2->data->plane_table[i].plane_type == plane_type &&
5505 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
5506 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
5507 			break;
5508 		}
5509 	}
5510 
5511 	/* To check whether the new correct_cursor_plane is attach to current vp */
5512 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
5513 		printf("error: faild to find correct plane as cursor plane\n");
5514 		return -1;
5515 	}
5516 
5517 	printf("vp%d adjust cursor plane from %d to %d\n",
5518 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
5519 
5520 	return correct_cursor_plane;
5521 }
5522 
5523 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
5524 {
5525 	struct crtc_state *cstate = &state->crtc_state;
5526 	struct vop2 *vop2 = cstate->private;
5527 	ofnode vp_node;
5528 	struct device_node *port_parent_node = cstate->ports_node;
5529 	static bool vop_fix_dts;
5530 	const char *path;
5531 	u32 plane_mask = 0;
5532 	int vp_id = 0;
5533 	int cursor_plane_id = -1;
5534 
5535 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
5536 		return 0;
5537 
5538 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
5539 		path = vp_node.np->full_name;
5540 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
5541 
5542 		if (cstate->crtc->assign_plane)
5543 			continue;
5544 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
5545 								 cstate->crtc->vps[vp_id].cursor_plane);
5546 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
5547 		       vp_id, plane_mask,
5548 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
5549 		       cursor_plane_id);
5550 
5551 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
5552 				     plane_mask, 1);
5553 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
5554 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
5555 		if (cursor_plane_id >= 0)
5556 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
5557 					     cursor_plane_id, 1);
5558 		vp_id++;
5559 	}
5560 
5561 	vop_fix_dts = true;
5562 
5563 	return 0;
5564 }
5565 
5566 static int rockchip_vop2_check(struct display_state *state)
5567 {
5568 	struct crtc_state *cstate = &state->crtc_state;
5569 	struct rockchip_crtc *crtc = cstate->crtc;
5570 
5571 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
5572 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
5573 		return -ENOTSUPP;
5574 	}
5575 
5576 	if (cstate->splice_mode) {
5577 		crtc->splice_mode = true;
5578 		crtc->splice_crtc_id = cstate->splice_crtc_id;
5579 	}
5580 
5581 	return 0;
5582 }
5583 
5584 static int rockchip_vop2_mode_valid(struct display_state *state)
5585 {
5586 	struct connector_state *conn_state = &state->conn_state;
5587 	struct crtc_state *cstate = &state->crtc_state;
5588 	struct drm_display_mode *mode = &conn_state->mode;
5589 	struct videomode vm;
5590 
5591 	drm_display_mode_to_videomode(mode, &vm);
5592 
5593 	if (vm.hactive < 32 || vm.vactive < 32 ||
5594 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
5595 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
5596 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
5597 		return -EINVAL;
5598 	}
5599 
5600 	return 0;
5601 }
5602 
5603 static int rockchip_vop2_mode_fixup(struct display_state *state)
5604 {
5605 	struct connector_state *conn_state = &state->conn_state;
5606 	struct drm_display_mode *mode = &conn_state->mode;
5607 	struct crtc_state *cstate = &state->crtc_state;
5608 	struct vop2 *vop2 = cstate->private;
5609 
5610 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
5611 
5612 	/*
5613 	 * For RK3568 and RK3588, the hactive of video timing must
5614 	 * be 4-pixel aligned.
5615 	 */
5616 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) {
5617 		if (mode->crtc_hdisplay % 4) {
5618 			int old_hdisplay = mode->crtc_hdisplay;
5619 			int align = 4 - (mode->crtc_hdisplay % 4);
5620 
5621 			mode->crtc_hdisplay += align;
5622 			mode->crtc_hsync_start += align;
5623 			mode->crtc_hsync_end += align;
5624 			mode->crtc_htotal += align;
5625 
5626 			printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n",
5627 			       old_hdisplay, mode->hdisplay);
5628 		}
5629 	}
5630 
5631 	/*
5632 	 * For RK3576 YUV420 output, hden signal introduce one cycle delay,
5633 	 * so we need to adjust hfp and hbp to compatible with this design.
5634 	 */
5635 	if (vop2->version == VOP_VERSION_RK3576 &&
5636 	    conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
5637 		mode->crtc_hsync_start += 2;
5638 		mode->crtc_hsync_end += 2;
5639 	}
5640 
5641 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
5642 		mode->crtc_clock *= 2;
5643 
5644 	/*
5645 	 * For RK3528, the path of CVBS output is like:
5646 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
5647 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
5648 	 * clock needs.
5649 	 */
5650 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
5651 		mode->crtc_clock *= 4;
5652 
5653 	mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format);
5654 	if (cstate->mcu_timing.mcu_pix_total)
5655 		mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1;
5656 
5657 	if (conn_state->secondary &&
5658 	    conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) {
5659 		mode->crtc_clock *= 2;
5660 		mode->crtc_hdisplay *= 2;
5661 		mode->crtc_hsync_start *= 2;
5662 		mode->crtc_hsync_end *= 2;
5663 		mode->crtc_htotal *= 2;
5664 	}
5665 
5666 	return 0;
5667 }
5668 
5669 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
5670 
5671 static int rockchip_vop2_plane_check(struct display_state *state)
5672 {
5673 	struct crtc_state *cstate = &state->crtc_state;
5674 	struct vop2 *vop2 = cstate->private;
5675 	struct display_rect *src = &cstate->src_rect;
5676 	struct display_rect *dst = &cstate->crtc_rect;
5677 	struct vop2_win_data *win_data;
5678 	int min_scale, max_scale;
5679 	int hscale, vscale;
5680 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5681 
5682 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5683 	if (!win_data) {
5684 		printf("ERROR: invalid win id %d\n", primary_plane_id);
5685 		return -ENODEV;
5686 	}
5687 
5688 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
5689 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
5690 
5691 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
5692 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
5693 	if (hscale < 0 || vscale < 0) {
5694 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
5695 		return -ERANGE;
5696 		}
5697 
5698 	return 0;
5699 }
5700 
5701 static int rockchip_vop2_apply_soft_te(struct display_state *state)
5702 {
5703 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
5704 	struct crtc_state *cstate = &state->crtc_state;
5705 	struct vop2 *vop2 = cstate->private;
5706 	u32 vp_offset = (cstate->crtc_id * 0x100);
5707 	int val = 0;
5708 	int ret = 0;
5709 
5710 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
5711 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
5712 	if (!ret) {
5713 #ifndef CONFIG_SPL_BUILD
5714 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5715 					 !val, 50 * 1000);
5716 		if (!ret) {
5717 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5718 						 val, 50 * 1000);
5719 			if (!ret) {
5720 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
5721 						EN_MASK, EDPI_WMS_FS, 1, false);
5722 			} else {
5723 				printf("ERROR: vp%d wait for active TE signal timeout\n",
5724 				       cstate->crtc_id);
5725 				return ret;
5726 			}
5727 		} else {
5728 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
5729 			return ret;
5730 		}
5731 #endif
5732 	} else {
5733 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
5734 		return ret;
5735 	}
5736 
5737 	return 0;
5738 }
5739 
5740 static int rockchip_vop2_regs_dump(struct display_state *state)
5741 {
5742 	struct crtc_state *cstate = &state->crtc_state;
5743 	struct vop2 *vop2 = cstate->private;
5744 	const struct vop2_data *vop2_data = vop2->data;
5745 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5746 	u32 len = 128;
5747 	u32 n, i, j;
5748 	u32 base;
5749 
5750 	if (!cstate->crtc->active)
5751 		return -EINVAL;
5752 
5753 	n = vop2_data->dump_regs_size;
5754 	for (i = 0; i < n; i++) {
5755 		base = regs[i].offset;
5756 		len = 128;
5757 		if (regs[i].size)
5758 			len = min(len, regs[i].size >> 2);
5759 		printf("\n%s:\n", regs[i].name);
5760 		for (j = 0; j < len;) {
5761 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5762 			       vop2_readl(vop2, base + (4 * j)),
5763 			       vop2_readl(vop2, base + (4 * (j + 1))),
5764 			       vop2_readl(vop2, base + (4 * (j + 2))),
5765 			       vop2_readl(vop2, base + (4 * (j + 3))));
5766 			j += 4;
5767 		}
5768 	}
5769 
5770 	return 0;
5771 }
5772 
5773 static int rockchip_vop2_active_regs_dump(struct display_state *state)
5774 {
5775 	struct crtc_state *cstate = &state->crtc_state;
5776 	struct vop2 *vop2 = cstate->private;
5777 	const struct vop2_data *vop2_data = vop2->data;
5778 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5779 	u32 len = 128;
5780 	u32 n, i, j;
5781 	u32 base;
5782 	bool enable_state;
5783 
5784 	if (!cstate->crtc->active)
5785 		return -EINVAL;
5786 
5787 	n = vop2_data->dump_regs_size;
5788 	for (i = 0; i < n; i++) {
5789 		if (regs[i].state_mask) {
5790 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
5791 				       regs[i].state_mask;
5792 			if (enable_state != regs[i].enable_state)
5793 				continue;
5794 		}
5795 
5796 		base = regs[i].offset;
5797 		len = 128;
5798 		if (regs[i].size)
5799 			len = min(len, regs[i].size >> 2);
5800 		printf("\n%s:\n", regs[i].name);
5801 		for (j = 0; j < len;) {
5802 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5803 			       vop2_readl(vop2, base + (4 * j)),
5804 			       vop2_readl(vop2, base + (4 * (j + 1))),
5805 			       vop2_readl(vop2, base + (4 * (j + 2))),
5806 			       vop2_readl(vop2, base + (4 * (j + 3))));
5807 			j += 4;
5808 		}
5809 	}
5810 
5811 	return 0;
5812 }
5813 
5814 static struct vop2_dump_regs rk3528_dump_regs[] = {
5815 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5816 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
5817 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5818 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5819 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5820 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5821 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5822 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5823 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5824 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
5825 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
5826 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5827 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
5828 };
5829 
5830 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5831 	ROCKCHIP_VOP2_ESMART0,
5832 	ROCKCHIP_VOP2_ESMART1,
5833 	ROCKCHIP_VOP2_ESMART2,
5834 	ROCKCHIP_VOP2_ESMART3,
5835 };
5836 
5837 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5838 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5839 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5840 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5841 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5842 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5843 };
5844 
5845 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5846 	{ /* one display policy for hdmi */
5847 		{/* main display */
5848 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5849 			.attached_layers_nr = 4,
5850 			.attached_layers = {
5851 				  ROCKCHIP_VOP2_CLUSTER0,
5852 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
5853 				},
5854 		},
5855 		{/* second display */},
5856 		{/* third  display */},
5857 		{/* fourth display */},
5858 	},
5859 
5860 	{ /* two display policy */
5861 		{/* main display */
5862 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5863 			.attached_layers_nr = 3,
5864 			.attached_layers = {
5865 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
5866 				},
5867 		},
5868 
5869 		{/* second display */
5870 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5871 			.attached_layers_nr = 2,
5872 			.attached_layers = {
5873 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5874 				},
5875 		},
5876 		{/* third  display */},
5877 		{/* fourth display */},
5878 	},
5879 
5880 	{ /* one display policy for cvbs */
5881 		{/* main display */
5882 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5883 			.attached_layers_nr = 2,
5884 			.attached_layers = {
5885 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5886 				},
5887 		},
5888 		{/* second display */},
5889 		{/* third  display */},
5890 		{/* fourth display */},
5891 	},
5892 
5893 	{/* reserved */},
5894 };
5895 
5896 static struct vop2_win_data rk3528_win_data[5] = {
5897 	{
5898 		.name = "Esmart0",
5899 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5900 		.type = ESMART_LAYER,
5901 		.win_sel_port_offset = 8,
5902 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
5903 		.reg_offset = 0,
5904 		.axi_id = 0,
5905 		.axi_yrgb_id = 0x06,
5906 		.axi_uv_id = 0x07,
5907 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5908 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5909 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5910 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5911 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5912 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5913 		.max_upscale_factor = 8,
5914 		.max_downscale_factor = 8,
5915 	},
5916 
5917 	{
5918 		.name = "Esmart1",
5919 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5920 		.type = ESMART_LAYER,
5921 		.win_sel_port_offset = 10,
5922 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
5923 		.reg_offset = 0x200,
5924 		.axi_id = 0,
5925 		.axi_yrgb_id = 0x08,
5926 		.axi_uv_id = 0x09,
5927 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5928 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5929 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5930 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5931 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5932 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5933 		.max_upscale_factor = 8,
5934 		.max_downscale_factor = 8,
5935 	},
5936 
5937 	{
5938 		.name = "Esmart2",
5939 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5940 		.type = ESMART_LAYER,
5941 		.win_sel_port_offset = 12,
5942 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
5943 		.reg_offset = 0x400,
5944 		.axi_id = 0,
5945 		.axi_yrgb_id = 0x0a,
5946 		.axi_uv_id = 0x0b,
5947 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5948 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5949 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5950 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5951 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5952 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5953 		.max_upscale_factor = 8,
5954 		.max_downscale_factor = 8,
5955 	},
5956 
5957 	{
5958 		.name = "Esmart3",
5959 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5960 		.type = ESMART_LAYER,
5961 		.win_sel_port_offset = 14,
5962 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
5963 		.reg_offset = 0x600,
5964 		.axi_id = 0,
5965 		.axi_yrgb_id = 0x0c,
5966 		.axi_uv_id = 0x0d,
5967 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5968 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5969 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5970 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5971 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5972 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5973 		.max_upscale_factor = 8,
5974 		.max_downscale_factor = 8,
5975 	},
5976 
5977 	{
5978 		.name = "Cluster0",
5979 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5980 		.type = CLUSTER_LAYER,
5981 		.win_sel_port_offset = 0,
5982 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
5983 		.reg_offset = 0,
5984 		.axi_id = 0,
5985 		.axi_yrgb_id = 0x02,
5986 		.axi_uv_id = 0x03,
5987 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5988 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5989 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5990 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5991 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5992 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5993 		.max_upscale_factor = 8,
5994 		.max_downscale_factor = 8,
5995 	},
5996 };
5997 
5998 static struct vop2_vp_data rk3528_vp_data[2] = {
5999 	{
6000 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
6001 			   VOP_FEATURE_POST_CSC,
6002 		.max_output = {4096, 4096},
6003 		.layer_mix_dly = 6,
6004 		.hdr_mix_dly = 2,
6005 		.win_dly = 8,
6006 	},
6007 	{
6008 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6009 		.max_output = {1920, 1080},
6010 		.layer_mix_dly = 2,
6011 		.hdr_mix_dly = 0,
6012 		.win_dly = 8,
6013 	},
6014 };
6015 
6016 const struct vop2_data rk3528_vop = {
6017 	.version = VOP_VERSION_RK3528,
6018 	.nr_vps = 2,
6019 	.vp_data = rk3528_vp_data,
6020 	.win_data = rk3528_win_data,
6021 	.plane_mask = rk3528_vp_plane_mask[0],
6022 	.plane_table = rk3528_plane_table,
6023 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
6024 	.nr_layers = 5,
6025 	.nr_mixers = 3,
6026 	.nr_gammas = 2,
6027 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
6028 	.dump_regs = rk3528_dump_regs,
6029 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
6030 };
6031 
6032 static struct vop2_dump_regs rk3562_dump_regs[] = {
6033 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6034 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
6035 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6036 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6037 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6038 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6039 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6040 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6041 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
6042 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
6043 };
6044 
6045 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6046 	ROCKCHIP_VOP2_ESMART0,
6047 	ROCKCHIP_VOP2_ESMART1,
6048 	ROCKCHIP_VOP2_ESMART2,
6049 	ROCKCHIP_VOP2_ESMART3,
6050 };
6051 
6052 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6053 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6054 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6055 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6056 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6057 };
6058 
6059 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6060 	{ /* one display policy for hdmi */
6061 		{/* main display */
6062 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6063 			.attached_layers_nr = 4,
6064 			.attached_layers = {
6065 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
6066 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
6067 				},
6068 		},
6069 		{/* second display */},
6070 		{/* third  display */},
6071 		{/* fourth display */},
6072 	},
6073 
6074 	{ /* two display policy */
6075 		{/* main display */
6076 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6077 			.attached_layers_nr = 2,
6078 			.attached_layers = {
6079 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
6080 				},
6081 		},
6082 
6083 		{/* second display */
6084 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6085 			.attached_layers_nr = 2,
6086 			.attached_layers = {
6087 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
6088 				},
6089 		},
6090 		{/* third  display */},
6091 		{/* fourth display */},
6092 	},
6093 
6094 	{/* reserved */},
6095 };
6096 
6097 static struct vop2_win_data rk3562_win_data[4] = {
6098 	{
6099 		.name = "Esmart0",
6100 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6101 		.type = ESMART_LAYER,
6102 		.win_sel_port_offset = 8,
6103 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6104 		.reg_offset = 0,
6105 		.axi_id = 0,
6106 		.axi_yrgb_id = 0x02,
6107 		.axi_uv_id = 0x03,
6108 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6109 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6110 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6111 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6112 		.max_upscale_factor = 8,
6113 		.max_downscale_factor = 8,
6114 	},
6115 
6116 	{
6117 		.name = "Esmart1",
6118 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6119 		.type = ESMART_LAYER,
6120 		.win_sel_port_offset = 10,
6121 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6122 		.reg_offset = 0x200,
6123 		.axi_id = 0,
6124 		.axi_yrgb_id = 0x04,
6125 		.axi_uv_id = 0x05,
6126 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6127 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6128 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6129 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6130 		.max_upscale_factor = 8,
6131 		.max_downscale_factor = 8,
6132 	},
6133 
6134 	{
6135 		.name = "Esmart2",
6136 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6137 		.type = ESMART_LAYER,
6138 		.win_sel_port_offset = 12,
6139 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
6140 		.reg_offset = 0x400,
6141 		.axi_id = 0,
6142 		.axi_yrgb_id = 0x06,
6143 		.axi_uv_id = 0x07,
6144 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6145 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6146 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6147 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6148 		.max_upscale_factor = 8,
6149 		.max_downscale_factor = 8,
6150 	},
6151 
6152 	{
6153 		.name = "Esmart3",
6154 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6155 		.type = ESMART_LAYER,
6156 		.win_sel_port_offset = 14,
6157 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
6158 		.reg_offset = 0x600,
6159 		.axi_id = 0,
6160 		.axi_yrgb_id = 0x08,
6161 		.axi_uv_id = 0x0d,
6162 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6163 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6164 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6165 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6166 		.max_upscale_factor = 8,
6167 		.max_downscale_factor = 8,
6168 	},
6169 };
6170 
6171 static struct vop2_vp_data rk3562_vp_data[2] = {
6172 	{
6173 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6174 		.max_output = {2048, 4096},
6175 		.win_dly = 8,
6176 		.layer_mix_dly = 8,
6177 	},
6178 	{
6179 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6180 		.max_output = {2048, 1080},
6181 		.win_dly = 8,
6182 		.layer_mix_dly = 8,
6183 	},
6184 };
6185 
6186 const struct vop2_data rk3562_vop = {
6187 	.version = VOP_VERSION_RK3562,
6188 	.nr_vps = 2,
6189 	.vp_data = rk3562_vp_data,
6190 	.win_data = rk3562_win_data,
6191 	.plane_mask = rk3562_vp_plane_mask[0],
6192 	.plane_table = rk3562_plane_table,
6193 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
6194 	.nr_layers = 4,
6195 	.nr_mixers = 3,
6196 	.nr_gammas = 2,
6197 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
6198 	.dump_regs = rk3562_dump_regs,
6199 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
6200 };
6201 
6202 static struct vop2_dump_regs rk3568_dump_regs[] = {
6203 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6204 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6205 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6206 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6207 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6208 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6209 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6210 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6211 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6212 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6213 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6214 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6215 };
6216 
6217 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6218 	ROCKCHIP_VOP2_SMART0,
6219 	ROCKCHIP_VOP2_SMART1,
6220 	ROCKCHIP_VOP2_ESMART0,
6221 	ROCKCHIP_VOP2_ESMART1,
6222 };
6223 
6224 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6225 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6226 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6227 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6228 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6229 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6230 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6231 };
6232 
6233 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6234 	{ /* one display policy */
6235 		{/* main display */
6236 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6237 			.attached_layers_nr = 6,
6238 			.attached_layers = {
6239 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
6240 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6241 				},
6242 		},
6243 		{/* second display */},
6244 		{/* third  display */},
6245 		{/* fourth display */},
6246 	},
6247 
6248 	{ /* two display policy */
6249 		{/* main display */
6250 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6251 			.attached_layers_nr = 3,
6252 			.attached_layers = {
6253 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6254 				},
6255 		},
6256 
6257 		{/* second display */
6258 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6259 			.attached_layers_nr = 3,
6260 			.attached_layers = {
6261 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6262 				},
6263 		},
6264 		{/* third  display */},
6265 		{/* fourth display */},
6266 	},
6267 
6268 	{ /* three display policy */
6269 		{/* main display */
6270 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6271 			.attached_layers_nr = 3,
6272 			.attached_layers = {
6273 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6274 				},
6275 		},
6276 
6277 		{/* second display */
6278 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6279 			.attached_layers_nr = 2,
6280 			.attached_layers = {
6281 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
6282 				},
6283 		},
6284 
6285 		{/* third  display */
6286 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6287 			.attached_layers_nr = 1,
6288 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
6289 		},
6290 
6291 		{/* fourth display */},
6292 	},
6293 
6294 	{/* reserved for four display policy */},
6295 };
6296 
6297 static struct vop2_win_data rk3568_win_data[6] = {
6298 	{
6299 		.name = "Cluster0",
6300 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6301 		.type = CLUSTER_LAYER,
6302 		.win_sel_port_offset = 0,
6303 		.layer_sel_win_id = { 0, 0, 0, 0xff },
6304 		.reg_offset = 0,
6305 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6306 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6307 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6308 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6309 		.max_upscale_factor = 4,
6310 		.max_downscale_factor = 4,
6311 	},
6312 
6313 	{
6314 		.name = "Cluster1",
6315 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6316 		.type = CLUSTER_LAYER,
6317 		.win_sel_port_offset = 1,
6318 		.layer_sel_win_id = { 1, 1, 1, 0xff },
6319 		.reg_offset = 0x200,
6320 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6321 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6322 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6323 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6324 		.max_upscale_factor = 4,
6325 		.max_downscale_factor = 4,
6326 		.source_win_id = ROCKCHIP_VOP2_CLUSTER0,
6327 		.feature = WIN_FEATURE_MIRROR,
6328 	},
6329 
6330 	{
6331 		.name = "Esmart0",
6332 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6333 		.type = ESMART_LAYER,
6334 		.win_sel_port_offset = 4,
6335 		.layer_sel_win_id = { 2, 2, 2, 0xff },
6336 		.reg_offset = 0,
6337 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6338 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6339 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6340 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6341 		.max_upscale_factor = 8,
6342 		.max_downscale_factor = 8,
6343 	},
6344 
6345 	{
6346 		.name = "Esmart1",
6347 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6348 		.type = ESMART_LAYER,
6349 		.win_sel_port_offset = 5,
6350 		.layer_sel_win_id = { 6, 6, 6, 0xff },
6351 		.reg_offset = 0x200,
6352 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6353 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6354 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6355 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6356 		.max_upscale_factor = 8,
6357 		.max_downscale_factor = 8,
6358 		.source_win_id = ROCKCHIP_VOP2_ESMART0,
6359 		.feature = WIN_FEATURE_MIRROR,
6360 	},
6361 
6362 	{
6363 		.name = "Smart0",
6364 		.phys_id = ROCKCHIP_VOP2_SMART0,
6365 		.type = SMART_LAYER,
6366 		.win_sel_port_offset = 6,
6367 		.layer_sel_win_id = { 3, 3, 3, 0xff },
6368 		.reg_offset = 0x400,
6369 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6370 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6371 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6372 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6373 		.max_upscale_factor = 8,
6374 		.max_downscale_factor = 8,
6375 	},
6376 
6377 	{
6378 		.name = "Smart1",
6379 		.phys_id = ROCKCHIP_VOP2_SMART1,
6380 		.type = SMART_LAYER,
6381 		.win_sel_port_offset = 7,
6382 		.layer_sel_win_id = { 7, 7, 7, 0xff },
6383 		.reg_offset = 0x600,
6384 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6385 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6386 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6387 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6388 		.max_upscale_factor = 8,
6389 		.max_downscale_factor = 8,
6390 		.source_win_id = ROCKCHIP_VOP2_SMART0,
6391 		.feature = WIN_FEATURE_MIRROR,
6392 	},
6393 };
6394 
6395 static struct vop2_vp_data rk3568_vp_data[3] = {
6396 	{
6397 		.feature = VOP_FEATURE_OUTPUT_10BIT,
6398 		.pre_scan_max_dly = 42,
6399 		.max_output = {4096, 2304},
6400 	},
6401 	{
6402 		.feature = 0,
6403 		.pre_scan_max_dly = 40,
6404 		.max_output = {2048, 1536},
6405 	},
6406 	{
6407 		.feature = 0,
6408 		.pre_scan_max_dly = 40,
6409 		.max_output = {1920, 1080},
6410 	},
6411 };
6412 
6413 const struct vop2_data rk3568_vop = {
6414 	.version = VOP_VERSION_RK3568,
6415 	.nr_vps = 3,
6416 	.vp_data = rk3568_vp_data,
6417 	.win_data = rk3568_win_data,
6418 	.plane_mask = rk356x_vp_plane_mask[0],
6419 	.plane_table = rk356x_plane_table,
6420 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
6421 	.nr_layers = 6,
6422 	.nr_mixers = 5,
6423 	.nr_gammas = 1,
6424 	.dump_regs = rk3568_dump_regs,
6425 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
6426 };
6427 
6428 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = {
6429 	ROCKCHIP_VOP2_ESMART0,
6430 	ROCKCHIP_VOP2_ESMART1,
6431 	ROCKCHIP_VOP2_ESMART2,
6432 };
6433 
6434 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6435 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6436 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6437 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6438 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6439 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6440 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6441 };
6442 
6443 static struct vop2_dump_regs rk3576_dump_regs[] = {
6444 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 },
6445 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 },
6446 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 },
6447 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 },
6448 	{ RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 },
6449 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6450 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6451 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6452 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6453 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6454 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6455 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6456 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 },
6457 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 },
6458 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 },
6459 };
6460 
6461 /*
6462  * RK3576 VOP with 2 Cluster win and 4 Esmart win.
6463  * Every Esmart win support 4 multi-region.
6464  * VP0 can use Cluster0/1 and Esmart0/2
6465  * VP1 can use Cluster0/1 and Esmart1/3
6466  * VP2 can use Esmart0/1/2/3
6467  *
6468  * Scale filter mode:
6469  *
6470  * * Cluster:
6471  * * Support prescale down:
6472  * * H/V: gt2/avg2 or gt4/avg4
6473  * * After prescale down:
6474  *      * nearest-neighbor/bilinear/multi-phase filter for scale up
6475  *      * nearest-neighbor/bilinear/multi-phase filter for scale down
6476  *
6477  * * Esmart:
6478  * * Support prescale down:
6479  * * H: gt2/avg2 or gt4/avg4
6480  * * V: gt2 or gt4
6481  * * After prescale down:
6482  *      * nearest-neighbor/bilinear/bicubic for scale up
6483  *      * nearest-neighbor/bilinear for scale down
6484  */
6485 static struct vop2_win_data rk3576_win_data[6] = {
6486 	{
6487 		.name = "Esmart0",
6488 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6489 		.type = ESMART_LAYER,
6490 		.layer_sel_win_id = { 2, 0xff, 0, 0xff },
6491 		.reg_offset = 0x0,
6492 		.supported_rotations = DRM_MODE_REFLECT_Y,
6493 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6494 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6495 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6496 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6497 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6498 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6499 		.pd_id = VOP2_PD_ESMART,
6500 		.axi_id = 0,
6501 		.axi_yrgb_id = 0x0a,
6502 		.axi_uv_id = 0x0b,
6503 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6504 		.max_upscale_factor = 8,
6505 		.max_downscale_factor = 8,
6506 		.feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH,
6507 	},
6508 	{
6509 		.name = "Esmart1",
6510 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6511 		.type = ESMART_LAYER,
6512 		.layer_sel_win_id = { 0xff, 2, 1, 0xff },
6513 		.reg_offset = 0x200,
6514 		.supported_rotations = DRM_MODE_REFLECT_Y,
6515 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6516 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6517 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6518 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6519 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6520 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6521 		.pd_id = VOP2_PD_ESMART,
6522 		.axi_id = 0,
6523 		.axi_yrgb_id = 0x0c,
6524 		.axi_uv_id = 0x0d,
6525 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6526 		.max_upscale_factor = 8,
6527 		.max_downscale_factor = 8,
6528 		.feature = WIN_FEATURE_MULTI_AREA,
6529 	},
6530 
6531 	{
6532 		.name = "Esmart2",
6533 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6534 		.type = ESMART_LAYER,
6535 		.layer_sel_win_id = { 3, 0xff, 2, 0xff },
6536 		.reg_offset = 0x400,
6537 		.supported_rotations = DRM_MODE_REFLECT_Y,
6538 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6539 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6540 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6541 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6542 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6543 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6544 		.pd_id = VOP2_PD_ESMART,
6545 		.axi_id = 1,
6546 		.axi_yrgb_id = 0x0a,
6547 		.axi_uv_id = 0x0b,
6548 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6549 		.max_upscale_factor = 8,
6550 		.max_downscale_factor = 8,
6551 		.feature = WIN_FEATURE_MULTI_AREA,
6552 	},
6553 
6554 	{
6555 		.name = "Esmart3",
6556 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6557 		.type = ESMART_LAYER,
6558 		.layer_sel_win_id = { 0xff, 3, 3, 0xff },
6559 		.reg_offset = 0x600,
6560 		.supported_rotations = DRM_MODE_REFLECT_Y,
6561 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6562 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6563 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6564 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6565 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6566 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6567 		.pd_id = VOP2_PD_ESMART,
6568 		.axi_id = 1,
6569 		.axi_yrgb_id = 0x0c,
6570 		.axi_uv_id = 0x0d,
6571 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6572 		.max_upscale_factor = 8,
6573 		.max_downscale_factor = 8,
6574 		.feature = WIN_FEATURE_MULTI_AREA,
6575 	},
6576 
6577 	{
6578 		.name = "Cluster0",
6579 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6580 		.type = CLUSTER_LAYER,
6581 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6582 		.reg_offset = 0x0,
6583 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6584 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6585 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6586 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6587 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6588 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6589 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6590 		.pd_id = VOP2_PD_CLUSTER,
6591 		.axi_yrgb_id = 0x02,
6592 		.axi_uv_id = 0x03,
6593 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6594 		.max_upscale_factor = 8,
6595 		.max_downscale_factor = 8,
6596 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6597 			   WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI,
6598 	},
6599 
6600 	{
6601 		.name = "Cluster1",
6602 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6603 		.type = CLUSTER_LAYER,
6604 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6605 		.reg_offset = 0x200,
6606 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6607 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6608 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6609 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6610 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6611 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6612 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6613 		.pd_id = VOP2_PD_CLUSTER,
6614 		.axi_yrgb_id = 0x06,
6615 		.axi_uv_id = 0x07,
6616 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6617 		.max_upscale_factor = 8,
6618 		.max_downscale_factor = 8,
6619 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6620 			   WIN_FEATURE_Y2R_13BIT_DEPTH,
6621 	},
6622 };
6623 
6624 /*
6625  * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4,
6626  * the urgency signal will be set to 1, when full post line buffer is over 6, the
6627  * urgency signal will be set to 0.
6628  */
6629 static struct vop_urgency rk3576_vp0_urgency = {
6630 	.urgen_thl = 4,
6631 	.urgen_thh = 6,
6632 };
6633 
6634 static struct vop2_vp_data rk3576_vp_data[3] = {
6635 	{
6636 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR |
6637 			   VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT |
6638 			   VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP,
6639 		.max_output = { 4096, 4096 },
6640 		.hdrvivid_dly = 21,
6641 		.sdr2hdr_dly = 21,
6642 		.layer_mix_dly = 8,
6643 		.hdr_mix_dly = 2,
6644 		.win_dly = 10,
6645 		.pixel_rate = 2,
6646 		.urgency = &rk3576_vp0_urgency,
6647 	},
6648 	{
6649 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN |
6650 			   VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2,
6651 		.max_output = { 2560, 2560 },
6652 		.hdrvivid_dly = 0,
6653 		.sdr2hdr_dly = 0,
6654 		.layer_mix_dly = 6,
6655 		.hdr_mix_dly = 0,
6656 		.win_dly = 10,
6657 		.pixel_rate = 1,
6658 	},
6659 	{
6660 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6661 		.max_output = { 1920, 1920 },
6662 		.hdrvivid_dly = 0,
6663 		.sdr2hdr_dly = 0,
6664 		.layer_mix_dly = 6,
6665 		.hdr_mix_dly = 0,
6666 		.win_dly = 10,
6667 		.pixel_rate = 1,
6668 	},
6669 };
6670 
6671 static struct vop2_power_domain_data rk3576_vop_pd_data[] = {
6672 	{
6673 		.id = VOP2_PD_CLUSTER,
6674 		.module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1),
6675 	},
6676 	{
6677 		.id = VOP2_PD_ESMART,
6678 		.module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) |
6679 				  BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3),
6680 	},
6681 };
6682 
6683 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = {
6684 	{VOP3_ESMART_4K_4K_4K_MODE, 2},
6685 	{VOP3_ESMART_4K_4K_2K_2K_MODE, 3}
6686 };
6687 
6688 const struct vop2_data rk3576_vop = {
6689 	.version = VOP_VERSION_RK3576,
6690 	.nr_vps = 3,
6691 	.nr_mixers = 4,
6692 	.nr_layers = 6,
6693 	.nr_gammas = 3,
6694 	.esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE,
6695 	.esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map),
6696 	.esmart_lb_mode_map = rk3576_esmart_lb_mode_map,
6697 	.vp_data = rk3576_vp_data,
6698 	.win_data = rk3576_win_data,
6699 	.plane_table = rk3576_plane_table,
6700 	.pd = rk3576_vop_pd_data,
6701 	.vp_default_primary_plane = rk3576_vp_default_primary_plane,
6702 	.nr_pd = ARRAY_SIZE(rk3576_vop_pd_data),
6703 	.dump_regs = rk3576_dump_regs,
6704 	.dump_regs_size = ARRAY_SIZE(rk3576_dump_regs),
6705 };
6706 
6707 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6708 	ROCKCHIP_VOP2_ESMART0,
6709 	ROCKCHIP_VOP2_ESMART1,
6710 	ROCKCHIP_VOP2_ESMART2,
6711 	ROCKCHIP_VOP2_ESMART3,
6712 	ROCKCHIP_VOP2_CLUSTER0,
6713 	ROCKCHIP_VOP2_CLUSTER1,
6714 	ROCKCHIP_VOP2_CLUSTER2,
6715 	ROCKCHIP_VOP2_CLUSTER3,
6716 };
6717 
6718 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6719 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6720 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6721 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
6722 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
6723 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6724 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6725 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6726 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6727 };
6728 
6729 static struct vop2_dump_regs rk3588_dump_regs[] = {
6730 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6731 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6732 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6733 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6734 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6735 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
6736 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6737 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6738 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
6739 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
6740 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6741 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6742 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6743 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6744 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6745 };
6746 
6747 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6748 	{ /* one display policy */
6749 		{/* main display */
6750 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6751 			.attached_layers_nr = 8,
6752 			.attached_layers = {
6753 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
6754 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
6755 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
6756 			},
6757 		},
6758 		{/* second display */},
6759 		{/* third  display */},
6760 		{/* fourth display */},
6761 	},
6762 
6763 	{ /* two display policy */
6764 		{/* main display */
6765 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6766 			.attached_layers_nr = 4,
6767 			.attached_layers = {
6768 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
6769 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
6770 			},
6771 		},
6772 
6773 		{/* second display */
6774 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6775 			.attached_layers_nr = 4,
6776 			.attached_layers = {
6777 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
6778 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
6779 			},
6780 		},
6781 		{/* third  display */},
6782 		{/* fourth display */},
6783 	},
6784 
6785 	{ /* three display policy */
6786 		{/* main display */
6787 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6788 			.attached_layers_nr = 3,
6789 			.attached_layers = {
6790 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
6791 			},
6792 		},
6793 
6794 		{/* second display */
6795 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6796 			.attached_layers_nr = 3,
6797 			.attached_layers = {
6798 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
6799 			},
6800 		},
6801 
6802 		{/* third  display */
6803 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6804 			.attached_layers_nr = 2,
6805 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
6806 		},
6807 
6808 		{/* fourth display */},
6809 	},
6810 
6811 	{ /* four display policy */
6812 		{/* main display */
6813 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6814 			.attached_layers_nr = 2,
6815 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
6816 		},
6817 
6818 		{/* second display */
6819 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6820 			.attached_layers_nr = 2,
6821 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
6822 		},
6823 
6824 		{/* third  display */
6825 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6826 			.attached_layers_nr = 2,
6827 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
6828 		},
6829 
6830 		{/* fourth display */
6831 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
6832 			.attached_layers_nr = 2,
6833 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
6834 		},
6835 	},
6836 
6837 };
6838 
6839 static struct vop2_win_data rk3588_win_data[8] = {
6840 	{
6841 		.name = "Cluster0",
6842 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6843 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
6844 		.type = CLUSTER_LAYER,
6845 		.win_sel_port_offset = 0,
6846 		.layer_sel_win_id = { 0, 0, 0, 0 },
6847 		.reg_offset = 0,
6848 		.axi_id = 0,
6849 		.axi_yrgb_id = 2,
6850 		.axi_uv_id = 3,
6851 		.pd_id = VOP2_PD_CLUSTER0,
6852 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6853 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6854 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6855 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6856 		.max_upscale_factor = 4,
6857 		.max_downscale_factor = 4,
6858 	},
6859 
6860 	{
6861 		.name = "Cluster1",
6862 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6863 		.type = CLUSTER_LAYER,
6864 		.win_sel_port_offset = 1,
6865 		.layer_sel_win_id = { 1, 1, 1, 1 },
6866 		.reg_offset = 0x200,
6867 		.axi_id = 0,
6868 		.axi_yrgb_id = 6,
6869 		.axi_uv_id = 7,
6870 		.pd_id = VOP2_PD_CLUSTER1,
6871 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6872 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6873 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6874 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6875 		.max_upscale_factor = 4,
6876 		.max_downscale_factor = 4,
6877 	},
6878 
6879 	{
6880 		.name = "Cluster2",
6881 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
6882 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
6883 		.type = CLUSTER_LAYER,
6884 		.win_sel_port_offset = 2,
6885 		.layer_sel_win_id = { 4, 4, 4, 4 },
6886 		.reg_offset = 0x400,
6887 		.axi_id = 1,
6888 		.axi_yrgb_id = 2,
6889 		.axi_uv_id = 3,
6890 		.pd_id = VOP2_PD_CLUSTER2,
6891 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6892 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6893 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6894 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6895 		.max_upscale_factor = 4,
6896 		.max_downscale_factor = 4,
6897 	},
6898 
6899 	{
6900 		.name = "Cluster3",
6901 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
6902 		.type = CLUSTER_LAYER,
6903 		.win_sel_port_offset = 3,
6904 		.layer_sel_win_id = { 5, 5, 5, 5 },
6905 		.reg_offset = 0x600,
6906 		.axi_id = 1,
6907 		.axi_yrgb_id = 6,
6908 		.axi_uv_id = 7,
6909 		.pd_id = VOP2_PD_CLUSTER3,
6910 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6911 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6912 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6913 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6914 		.max_upscale_factor = 4,
6915 		.max_downscale_factor = 4,
6916 	},
6917 
6918 	{
6919 		.name = "Esmart0",
6920 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6921 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
6922 		.type = ESMART_LAYER,
6923 		.win_sel_port_offset = 4,
6924 		.layer_sel_win_id = { 2, 2, 2, 2 },
6925 		.reg_offset = 0,
6926 		.axi_id = 0,
6927 		.axi_yrgb_id = 0x0a,
6928 		.axi_uv_id = 0x0b,
6929 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6930 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6931 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6932 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6933 		.max_upscale_factor = 8,
6934 		.max_downscale_factor = 8,
6935 	},
6936 
6937 	{
6938 		.name = "Esmart1",
6939 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6940 		.type = ESMART_LAYER,
6941 		.win_sel_port_offset = 5,
6942 		.layer_sel_win_id = { 3, 3, 3, 3 },
6943 		.reg_offset = 0x200,
6944 		.axi_id = 0,
6945 		.axi_yrgb_id = 0x0c,
6946 		.axi_uv_id = 0x0d,
6947 		.pd_id = VOP2_PD_ESMART,
6948 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6949 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6950 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6951 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6952 		.max_upscale_factor = 8,
6953 		.max_downscale_factor = 8,
6954 	},
6955 
6956 	{
6957 		.name = "Esmart2",
6958 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6959 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
6960 		.type = ESMART_LAYER,
6961 		.win_sel_port_offset = 6,
6962 		.layer_sel_win_id = { 6, 6, 6, 6 },
6963 		.reg_offset = 0x400,
6964 		.axi_id = 1,
6965 		.axi_yrgb_id = 0x0a,
6966 		.axi_uv_id = 0x0b,
6967 		.pd_id = VOP2_PD_ESMART,
6968 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6969 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6970 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6971 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6972 		.max_upscale_factor = 8,
6973 		.max_downscale_factor = 8,
6974 	},
6975 
6976 	{
6977 		.name = "Esmart3",
6978 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6979 		.type = ESMART_LAYER,
6980 		.win_sel_port_offset = 7,
6981 		.layer_sel_win_id = { 7, 7, 7, 7 },
6982 		.reg_offset = 0x600,
6983 		.axi_id = 1,
6984 		.axi_yrgb_id = 0x0c,
6985 		.axi_uv_id = 0x0d,
6986 		.pd_id = VOP2_PD_ESMART,
6987 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6988 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6989 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6990 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6991 		.max_upscale_factor = 8,
6992 		.max_downscale_factor = 8,
6993 	},
6994 };
6995 
6996 static struct dsc_error_info dsc_ecw[] = {
6997 	{0x00000000, "no error detected by DSC encoder"},
6998 	{0x0030ffff, "bits per component error"},
6999 	{0x0040ffff, "multiple mode error"},
7000 	{0x0050ffff, "line buffer depth error"},
7001 	{0x0060ffff, "minor version error"},
7002 	{0x0070ffff, "picture height error"},
7003 	{0x0080ffff, "picture width error"},
7004 	{0x0090ffff, "number of slices error"},
7005 	{0x00c0ffff, "slice height Error "},
7006 	{0x00d0ffff, "slice width error"},
7007 	{0x00e0ffff, "second line BPG offset error"},
7008 	{0x00f0ffff, "non second line BPG offset error"},
7009 	{0x0100ffff, "PPS ID error"},
7010 	{0x0110ffff, "bits per pixel (BPP) Error"},
7011 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
7012 
7013 	{0x01510001, "slice 0 RC buffer model overflow error"},
7014 	{0x01510002, "slice 1 RC buffer model overflow error"},
7015 	{0x01510004, "slice 2 RC buffer model overflow error"},
7016 	{0x01510008, "slice 3 RC buffer model overflow error"},
7017 	{0x01510010, "slice 4 RC buffer model overflow error"},
7018 	{0x01510020, "slice 5 RC buffer model overflow error"},
7019 	{0x01510040, "slice 6 RC buffer model overflow error"},
7020 	{0x01510080, "slice 7 RC buffer model overflow error"},
7021 
7022 	{0x01610001, "slice 0 RC buffer model underflow error"},
7023 	{0x01610002, "slice 1 RC buffer model underflow error"},
7024 	{0x01610004, "slice 2 RC buffer model underflow error"},
7025 	{0x01610008, "slice 3 RC buffer model underflow error"},
7026 	{0x01610010, "slice 4 RC buffer model underflow error"},
7027 	{0x01610020, "slice 5 RC buffer model underflow error"},
7028 	{0x01610040, "slice 6 RC buffer model underflow error"},
7029 	{0x01610080, "slice 7 RC buffer model underflow error"},
7030 
7031 	{0xffffffff, "unsuccessful RESET cycle status"},
7032 	{0x00a0ffff, "ICH full error precision settings error"},
7033 	{0x0020ffff, "native mode"},
7034 };
7035 
7036 static struct dsc_error_info dsc_buffer_flow[] = {
7037 	{0x00000000, "rate buffer status"},
7038 	{0x00000001, "line buffer status"},
7039 	{0x00000002, "decoder model status"},
7040 	{0x00000003, "pixel buffer status"},
7041 	{0x00000004, "balance fifo buffer status"},
7042 	{0x00000005, "syntax element fifo status"},
7043 };
7044 
7045 static struct vop2_dsc_data rk3588_dsc_data[] = {
7046 	{
7047 		.id = ROCKCHIP_VOP2_DSC_8K,
7048 		.pd_id = VOP2_PD_DSC_8K,
7049 		.max_slice_num = 8,
7050 		.max_linebuf_depth = 11,
7051 		.min_bits_per_pixel = 8,
7052 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
7053 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
7054 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
7055 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
7056 	},
7057 
7058 	{
7059 		.id = ROCKCHIP_VOP2_DSC_4K,
7060 		.pd_id = VOP2_PD_DSC_4K,
7061 		.max_slice_num = 2,
7062 		.max_linebuf_depth = 11,
7063 		.min_bits_per_pixel = 8,
7064 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
7065 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
7066 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
7067 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
7068 	},
7069 };
7070 
7071 static struct vop2_vp_data rk3588_vp_data[4] = {
7072 	{
7073 		.splice_vp_id = 1,
7074 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7075 		.pre_scan_max_dly = 54,
7076 		.max_dclk = 600000,
7077 		.max_output = {7680, 4320},
7078 	},
7079 	{
7080 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7081 		.pre_scan_max_dly = 54,
7082 		.max_dclk = 600000,
7083 		.max_output = {4096, 2304},
7084 	},
7085 	{
7086 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7087 		.pre_scan_max_dly = 52,
7088 		.max_dclk = 600000,
7089 		.max_output = {4096, 2304},
7090 	},
7091 	{
7092 		.feature = 0,
7093 		.pre_scan_max_dly = 52,
7094 		.max_dclk = 200000,
7095 		.max_output = {1920, 1080},
7096 	},
7097 };
7098 
7099 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
7100 	{
7101 	  .id = VOP2_PD_CLUSTER0,
7102 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
7103 	},
7104 	{
7105 	  .id = VOP2_PD_CLUSTER1,
7106 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
7107 	  .parent_id = VOP2_PD_CLUSTER0,
7108 	},
7109 	{
7110 	  .id = VOP2_PD_CLUSTER2,
7111 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
7112 	  .parent_id = VOP2_PD_CLUSTER0,
7113 	},
7114 	{
7115 	  .id = VOP2_PD_CLUSTER3,
7116 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
7117 	  .parent_id = VOP2_PD_CLUSTER0,
7118 	},
7119 	{
7120 	  .id = VOP2_PD_ESMART,
7121 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
7122 			    BIT(ROCKCHIP_VOP2_ESMART2) |
7123 			    BIT(ROCKCHIP_VOP2_ESMART3),
7124 	},
7125 	{
7126 	  .id = VOP2_PD_DSC_8K,
7127 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
7128 	},
7129 	{
7130 	  .id = VOP2_PD_DSC_4K,
7131 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
7132 	},
7133 };
7134 
7135 const struct vop2_data rk3588_vop = {
7136 	.version = VOP_VERSION_RK3588,
7137 	.nr_vps = 4,
7138 	.vp_data = rk3588_vp_data,
7139 	.win_data = rk3588_win_data,
7140 	.plane_mask = rk3588_vp_plane_mask[0],
7141 	.plane_table = rk3588_plane_table,
7142 	.pd = rk3588_vop_pd_data,
7143 	.dsc = rk3588_dsc_data,
7144 	.dsc_error_ecw = dsc_ecw,
7145 	.dsc_error_buffer_flow = dsc_buffer_flow,
7146 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
7147 	.nr_layers = 8,
7148 	.nr_mixers = 7,
7149 	.nr_gammas = 4,
7150 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
7151 	.nr_dscs = 2,
7152 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
7153 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
7154 	.dump_regs = rk3588_dump_regs,
7155 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
7156 };
7157 
7158 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
7159 	.preinit = rockchip_vop2_preinit,
7160 	.prepare = rockchip_vop2_prepare,
7161 	.init = rockchip_vop2_init,
7162 	.set_plane = rockchip_vop2_set_plane,
7163 	.enable = rockchip_vop2_enable,
7164 	.disable = rockchip_vop2_disable,
7165 	.fixup_dts = rockchip_vop2_fixup_dts,
7166 	.send_mcu_cmd = rockchip_vop2_send_mcu_cmd,
7167 	.check = rockchip_vop2_check,
7168 	.mode_valid = rockchip_vop2_mode_valid,
7169 	.mode_fixup = rockchip_vop2_mode_fixup,
7170 	.plane_check = rockchip_vop2_plane_check,
7171 	.regs_dump = rockchip_vop2_regs_dump,
7172 	.active_regs_dump = rockchip_vop2_active_regs_dump,
7173 	.apply_soft_te = rockchip_vop2_apply_soft_te,
7174 };
7175