xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision d8e7f4a5478d4c9e73858fb00a3ff61a96d59f0d)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <asm/gpio.h>
23 #include <linux/err.h>
24 #include <linux/ioport.h>
25 #include <dm/device.h>
26 #include <dm/read.h>
27 #include <dm/ofnode.h>
28 #include <fixp-arith.h>
29 #include <syscon.h>
30 #include <linux/iopoll.h>
31 #include <dm/uclass-internal.h>
32 #include <stdlib.h>
33 
34 #include "rockchip_display.h"
35 #include "rockchip_crtc.h"
36 #include "rockchip_connector.h"
37 #include "rockchip_phy.h"
38 #include "rockchip_post_csc.h"
39 
40 /* System registers definition */
41 #define RK3568_REG_CFG_DONE			0x000
42 #define	CFG_DONE_EN				BIT(15)
43 
44 #define RK3568_VERSION_INFO			0x004
45 #define EN_MASK					1
46 
47 #define RK3568_AUTO_GATING_CTRL			0x008
48 
49 #define RK3568_SYS_AXI_LUT_CTRL			0x024
50 #define LUT_DMA_EN_SHIFT			0
51 #define DSP_VS_T_SEL_SHIFT			16
52 
53 #define RK3568_DSP_IF_EN			0x028
54 #define RGB_EN_SHIFT				0
55 #define RK3588_DP0_EN_SHIFT			0
56 #define RK3588_DP1_EN_SHIFT			1
57 #define RK3588_RGB_EN_SHIFT			8
58 #define HDMI0_EN_SHIFT				1
59 #define EDP0_EN_SHIFT				3
60 #define RK3588_EDP0_EN_SHIFT			2
61 #define RK3588_HDMI0_EN_SHIFT			3
62 #define MIPI0_EN_SHIFT				4
63 #define RK3588_EDP1_EN_SHIFT			4
64 #define RK3588_HDMI1_EN_SHIFT			5
65 #define RK3588_MIPI0_EN_SHIFT                   6
66 #define MIPI1_EN_SHIFT				20
67 #define RK3588_MIPI1_EN_SHIFT                   7
68 #define LVDS0_EN_SHIFT				5
69 #define LVDS1_EN_SHIFT				24
70 #define BT1120_EN_SHIFT				6
71 #define BT656_EN_SHIFT				7
72 #define IF_MUX_MASK				3
73 #define RGB_MUX_SHIFT				8
74 #define HDMI0_MUX_SHIFT				10
75 #define RK3588_DP0_MUX_SHIFT			12
76 #define RK3588_DP1_MUX_SHIFT			14
77 #define EDP0_MUX_SHIFT				14
78 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
79 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
80 #define MIPI0_MUX_SHIFT				16
81 #define RK3588_MIPI0_MUX_SHIFT			20
82 #define MIPI1_MUX_SHIFT				21
83 #define LVDS0_MUX_SHIFT				18
84 #define LVDS1_MUX_SHIFT				25
85 
86 #define RK3568_DSP_IF_CTRL			0x02c
87 #define LVDS_DUAL_EN_SHIFT			0
88 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
89 #define LVDS_DUAL_SWAP_EN_SHIFT			2
90 #define BT656_UV_SWAP				4
91 #define BT656_YC_SWAP				5
92 #define BT656_DCLK_POL				6
93 #define RK3588_HDMI_DUAL_EN_SHIFT		8
94 #define RK3588_EDP_DUAL_EN_SHIFT		8
95 #define RK3588_DP_DUAL_EN_SHIFT			9
96 #define RK3568_MIPI_DUAL_EN_SHIFT		10
97 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
98 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
99 
100 #define RK3568_DSP_IF_POL			0x030
101 #define IF_CTRL_REG_DONE_IMD_MASK		1
102 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
103 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
104 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
105 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
106 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
107 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
108 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
109 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
110 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
111 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
112 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
113 
114 #define RK3562_MIPI_DCLK_POL_SHIFT		15
115 #define RK3562_MIPI_PIN_POL_SHIFT		12
116 #define RK3562_IF_PIN_POL_MASK			0x7
117 
118 #define RK3588_DP0_PIN_POL_SHIFT		8
119 #define RK3588_DP1_PIN_POL_SHIFT		12
120 #define RK3588_IF_PIN_POL_MASK			0x7
121 
122 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
123 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
124 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
125 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
126 #define MIPI0_PIXCLK_DIV_SHIFT			24
127 #define MIPI1_PIXCLK_DIV_SHIFT			26
128 
129 #define RK3568_SYS_OTP_WIN_EN			0x50
130 #define OTP_WIN_EN_SHIFT			0
131 #define RK3568_SYS_LUT_PORT_SEL			0x58
132 #define GAMMA_PORT_SEL_MASK			0x3
133 #define GAMMA_PORT_SEL_SHIFT			0
134 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
135 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
136 #define PORT_MERGE_EN_SHIFT			16
137 #define ESMART_LB_MODE_SEL_MASK			0x3
138 #define ESMART_LB_MODE_SEL_SHIFT		26
139 
140 #define RK3568_SYS_PD_CTRL			0x034
141 #define RK3568_VP0_LINE_FLAG			0x70
142 #define RK3568_VP1_LINE_FLAG			0x74
143 #define RK3568_VP2_LINE_FLAG			0x78
144 #define RK3568_SYS0_INT_EN			0x80
145 #define RK3568_SYS0_INT_CLR			0x84
146 #define RK3568_SYS0_INT_STATUS			0x88
147 #define RK3568_SYS1_INT_EN			0x90
148 #define RK3568_SYS1_INT_CLR			0x94
149 #define RK3568_SYS1_INT_STATUS			0x98
150 #define RK3568_VP0_INT_EN			0xA0
151 #define RK3568_VP0_INT_CLR			0xA4
152 #define RK3568_VP0_INT_STATUS			0xA8
153 #define RK3568_VP1_INT_EN			0xB0
154 #define RK3568_VP1_INT_CLR			0xB4
155 #define RK3568_VP1_INT_STATUS			0xB8
156 #define RK3568_VP2_INT_EN			0xC0
157 #define RK3568_VP2_INT_CLR			0xC4
158 #define RK3568_VP2_INT_STATUS			0xC8
159 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
160 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
161 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
162 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
163 #define RK3588_DSC_8K_PD_EN_SHIFT		5
164 #define RK3588_DSC_4K_PD_EN_SHIFT		6
165 #define RK3588_ESMART_PD_EN_SHIFT		7
166 
167 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
168 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
169 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
170 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
171 
172 #define RK3568_SYS_STATUS0			0x60
173 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
174 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
175 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
176 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
177 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
178 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
179 #define RK3588_ESMART_PD_STATUS_SHIFT		15
180 
181 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
182 #define LINE_FLAG_NUM_MASK			0x1fff
183 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
184 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
185 
186 /* DSC CTRL registers definition */
187 #define RK3588_DSC_8K_SYS_CTRL			0x200
188 #define DSC_PORT_SEL_MASK			0x3
189 #define DSC_PORT_SEL_SHIFT			0
190 #define DSC_MAN_MODE_MASK			0x1
191 #define DSC_MAN_MODE_SHIFT			2
192 #define DSC_INTERFACE_MODE_MASK			0x3
193 #define DSC_INTERFACE_MODE_SHIFT		4
194 #define DSC_PIXEL_NUM_MASK			0x3
195 #define DSC_PIXEL_NUM_SHIFT			6
196 #define DSC_PXL_CLK_DIV_MASK			0x1
197 #define DSC_PXL_CLK_DIV_SHIFT			8
198 #define DSC_CDS_CLK_DIV_MASK			0x3
199 #define DSC_CDS_CLK_DIV_SHIFT			12
200 #define DSC_TXP_CLK_DIV_MASK			0x3
201 #define DSC_TXP_CLK_DIV_SHIFT			14
202 #define DSC_INIT_DLY_MODE_MASK			0x1
203 #define DSC_INIT_DLY_MODE_SHIFT			16
204 #define DSC_SCAN_EN_SHIFT			17
205 #define DSC_HALT_EN_SHIFT			18
206 
207 #define RK3588_DSC_8K_RST			0x204
208 #define RST_DEASSERT_MASK			0x1
209 #define RST_DEASSERT_SHIFT			0
210 
211 #define RK3588_DSC_8K_CFG_DONE			0x208
212 #define DSC_CFG_DONE_SHIFT			0
213 
214 #define RK3588_DSC_8K_INIT_DLY			0x20C
215 #define DSC_INIT_DLY_NUM_MASK			0xffff
216 #define DSC_INIT_DLY_NUM_SHIFT			0
217 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
218 
219 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
220 #define DSC_HTOTAL_PW_MASK			0xffffffff
221 #define DSC_HTOTAL_PW_SHIFT			0
222 
223 #define RK3588_DSC_8K_HACT_ST_END		0x214
224 #define DSC_HACT_ST_END_MASK			0xffffffff
225 #define DSC_HACT_ST_END_SHIFT			0
226 
227 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
228 #define DSC_VTOTAL_PW_MASK			0xffffffff
229 #define DSC_VTOTAL_PW_SHIFT			0
230 
231 #define RK3588_DSC_8K_VACT_ST_END		0x21C
232 #define DSC_VACT_ST_END_MASK			0xffffffff
233 #define DSC_VACT_ST_END_SHIFT			0
234 
235 #define RK3588_DSC_8K_STATUS			0x220
236 
237 /* Overlay registers definition    */
238 #define RK3528_OVL_SYS				0x500
239 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
240 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
241 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
242 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
243 #define ESMART_DLY_NUM_MASK			0xff
244 #define ESMART_DLY_NUM_SHIFT			0
245 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
246 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
247 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
248 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
249 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
250 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
251 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
252 
253 #define RK3528_OVL_PORT0_CTRL			0x600
254 #define RK3568_OVL_CTRL				0x600
255 #define OVL_MODE_SEL_MASK			0x1
256 #define OVL_MODE_SEL_SHIFT			0
257 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
258 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
259 #define RK3568_OVL_LAYER_SEL			0x604
260 #define LAYER_SEL_MASK				0xf
261 
262 #define RK3568_OVL_PORT_SEL			0x608
263 #define PORT_MUX_MASK				0xf
264 #define PORT_MUX_SHIFT				0
265 #define LAYER_SEL_PORT_MASK			0x3
266 #define LAYER_SEL_PORT_SHIFT			16
267 
268 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
269 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
270 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
271 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
272 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
273 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
274 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
275 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
276 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
277 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
278 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
279 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
280 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
281 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
282 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
283 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
284 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
285 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
286 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
287 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
288 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
289 #define RK3528_HDR_DST_COLOR_CTRL		0x664
290 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
291 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
292 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
293 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
294 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
295 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
296 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
297 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
298 #define BG_MIX_CTRL_MASK			0xff
299 #define BG_MIX_CTRL_SHIFT			24
300 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
301 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
302 #define RK3568_CLUSTER_DLY_NUM			0x6F0
303 #define RK3568_SMART_DLY_NUM			0x6F8
304 
305 #define RK3528_OVL_PORT1_CTRL			0x700
306 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
307 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
308 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
309 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
310 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
311 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
312 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
313 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
314 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
315 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
316 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
317 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
318 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
319 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
320 
321 /* Video Port registers definition */
322 #define RK3568_VP0_DSP_CTRL			0xC00
323 #define OUT_MODE_MASK				0xf
324 #define OUT_MODE_SHIFT				0
325 #define DATA_SWAP_MASK				0x1f
326 #define DATA_SWAP_SHIFT				8
327 #define DSP_BG_SWAP				0x1
328 #define DSP_RB_SWAP				0x2
329 #define DSP_RG_SWAP				0x4
330 #define DSP_DELTA_SWAP				0x8
331 #define CORE_DCLK_DIV_EN_SHIFT			4
332 #define P2I_EN_SHIFT				5
333 #define DSP_FILED_POL				6
334 #define INTERLACE_EN_SHIFT			7
335 #define DSP_X_MIR_EN_SHIFT			13
336 #define POST_DSP_OUT_R2Y_SHIFT			15
337 #define PRE_DITHER_DOWN_EN_SHIFT		16
338 #define DITHER_DOWN_EN_SHIFT			17
339 #define DITHER_DOWN_MODE_SHIFT			20
340 #define GAMMA_UPDATE_EN_SHIFT			22
341 #define DSP_LUT_EN_SHIFT			28
342 
343 #define STANDBY_EN_SHIFT			31
344 
345 #define RK3568_VP0_MIPI_CTRL			0xC04
346 #define DCLK_DIV2_SHIFT				4
347 #define DCLK_DIV2_MASK				0x3
348 #define MIPI_DUAL_EN_SHIFT			20
349 #define MIPI_DUAL_SWAP_EN_SHIFT			21
350 #define EDPI_TE_EN				28
351 #define EDPI_WMS_HOLD_EN			30
352 #define EDPI_WMS_FS				31
353 
354 
355 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
356 
357 #define RK3568_VP0_DCLK_SEL			0xC0C
358 
359 #define RK3568_VP0_3D_LUT_CTRL			0xC10
360 #define VP0_3D_LUT_EN_SHIFT				0
361 #define VP0_3D_LUT_UPDATE_SHIFT			2
362 
363 #define RK3588_VP0_CLK_CTRL			0xC0C
364 #define DCLK_CORE_DIV_SHIFT			0
365 #define DCLK_OUT_DIV_SHIFT			2
366 
367 #define RK3568_VP0_3D_LUT_MST			0xC20
368 
369 #define RK3568_VP0_DSP_BG			0xC2C
370 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
371 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
372 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
373 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
374 #define RK3568_VP0_POST_SCL_CTRL		0xC40
375 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
376 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
377 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
378 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
379 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
380 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
381 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
382 
383 #define RK3568_VP0_BCSH_CTRL			0xC60
384 #define BCSH_CTRL_Y2R_SHIFT			0
385 #define BCSH_CTRL_Y2R_MASK			0x1
386 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
387 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
388 #define BCSH_CTRL_R2Y_SHIFT			4
389 #define BCSH_CTRL_R2Y_MASK			0x1
390 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
391 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
392 
393 #define RK3568_VP0_BCSH_BCS			0xC64
394 #define BCSH_BRIGHTNESS_SHIFT			0
395 #define BCSH_BRIGHTNESS_MASK			0xFF
396 #define BCSH_CONTRAST_SHIFT			8
397 #define BCSH_CONTRAST_MASK			0x1FF
398 #define BCSH_SATURATION_SHIFT			20
399 #define BCSH_SATURATION_MASK			0x3FF
400 #define BCSH_OUT_MODE_SHIFT			30
401 #define BCSH_OUT_MODE_MASK			0x3
402 
403 #define RK3568_VP0_BCSH_H			0xC68
404 #define BCSH_SIN_HUE_SHIFT			0
405 #define BCSH_SIN_HUE_MASK			0x1FF
406 #define BCSH_COS_HUE_SHIFT			16
407 #define BCSH_COS_HUE_MASK			0x1FF
408 
409 #define RK3568_VP0_BCSH_COLOR			0xC6C
410 #define BCSH_EN_SHIFT				31
411 #define BCSH_EN_MASK				1
412 
413 #define RK3528_VP0_ACM_CTRL			0xCD0
414 #define POST_CSC_COE00_MASK			0xFFFF
415 #define POST_CSC_COE00_SHIFT			16
416 #define POST_R2Y_MODE_MASK			0x7
417 #define POST_R2Y_MODE_SHIFT			8
418 #define POST_CSC_MODE_MASK			0x7
419 #define POST_CSC_MODE_SHIFT			3
420 #define POST_R2Y_EN_MASK			0x1
421 #define POST_R2Y_EN_SHIFT			2
422 #define POST_CSC_EN_MASK			0x1
423 #define POST_CSC_EN_SHIFT			1
424 #define POST_ACM_BYPASS_EN_MASK			0x1
425 #define POST_ACM_BYPASS_EN_SHIFT		0
426 #define RK3528_VP0_CSC_COE01_02			0xCD4
427 #define RK3528_VP0_CSC_COE10_11			0xCD8
428 #define RK3528_VP0_CSC_COE12_20			0xCDC
429 #define RK3528_VP0_CSC_COE21_22			0xCE0
430 #define RK3528_VP0_CSC_OFFSET0			0xCE4
431 #define RK3528_VP0_CSC_OFFSET1			0xCE8
432 #define RK3528_VP0_CSC_OFFSET2			0xCEC
433 
434 #define RK3568_VP1_DSP_CTRL			0xD00
435 #define RK3568_VP1_MIPI_CTRL			0xD04
436 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
437 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
438 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
439 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
440 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
441 #define RK3568_VP1_POST_SCL_CTRL		0xD40
442 #define RK3568_VP1_DSP_HACT_INFO		0xD34
443 #define RK3568_VP1_DSP_VACT_INFO		0xD38
444 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
445 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
446 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
447 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
448 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
449 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
450 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
451 
452 #define RK3568_VP2_DSP_CTRL			0xE00
453 #define RK3568_VP2_MIPI_CTRL			0xE04
454 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
455 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
456 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
457 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
458 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
459 #define RK3568_VP2_POST_SCL_CTRL		0xE40
460 #define RK3568_VP2_DSP_HACT_INFO		0xE34
461 #define RK3568_VP2_DSP_VACT_INFO		0xE38
462 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
463 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
464 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
465 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
466 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
467 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
468 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
469 
470 /* Cluster0 register definition */
471 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
472 #define CLUSTER_YUV2RGB_EN_SHIFT		8
473 #define CLUSTER_RGB2YUV_EN_SHIFT		9
474 #define CLUSTER_CSC_MODE_SHIFT			10
475 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
476 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
477 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
478 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
479 #define AVG2_MASK				0x1
480 #define CLUSTER_AVG2_SHIFT			18
481 #define AVG4_MASK				0x1
482 #define CLUSTER_AVG4_SHIFT			19
483 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
484 #define CLUSTER_XGT_EN_SHIFT			24
485 #define XGT_MODE_MASK				0x3
486 #define CLUSTER_XGT_MODE_SHIFT			25
487 #define CLUSTER_XAVG_EN_SHIFT			27
488 #define CLUSTER_YRGB_GT2_SHIFT			28
489 #define CLUSTER_YRGB_GT4_SHIFT			29
490 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
491 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
492 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
493 #define CLUSTER_AXI_UV_ID_MASK			0x1f
494 #define CLUSTER_AXI_UV_ID_SHIFT			5
495 
496 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
497 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
498 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
499 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
500 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
501 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
502 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
503 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
504 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
505 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
506 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
507 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
508 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
509 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
510 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
511 
512 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
513 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
514 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
515 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
516 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
517 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
518 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
519 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
520 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
521 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
522 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
523 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
524 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
525 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
526 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
527 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
528 
529 #define RK3568_CLUSTER0_CTRL			0x1100
530 #define CLUSTER_EN_SHIFT			0
531 #define CLUSTER_AXI_ID_MASK			0x1
532 #define CLUSTER_AXI_ID_SHIFT			13
533 
534 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
535 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
536 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
537 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
538 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
539 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
540 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
541 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
542 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
543 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
544 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
545 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
546 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
547 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
548 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
549 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
550 
551 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
552 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
553 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
554 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
555 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
556 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
557 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
558 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
559 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
560 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
561 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
562 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
563 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
564 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
565 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
566 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
567 
568 #define RK3568_CLUSTER1_CTRL			0x1300
569 
570 /* Esmart register definition */
571 #define RK3568_ESMART0_CTRL0			0x1800
572 #define RGB2YUV_EN_SHIFT			1
573 #define CSC_MODE_SHIFT				2
574 #define CSC_MODE_MASK				0x3
575 #define ESMART_LB_SELECT_SHIFT			12
576 #define ESMART_LB_SELECT_MASK			0x3
577 
578 #define RK3568_ESMART0_CTRL1			0x1804
579 #define ESMART_AXI_YRGB_ID_MASK			0x1f
580 #define ESMART_AXI_YRGB_ID_SHIFT		4
581 #define ESMART_AXI_UV_ID_MASK			0x1f
582 #define ESMART_AXI_UV_ID_SHIFT			12
583 #define YMIRROR_EN_SHIFT			31
584 
585 #define RK3568_ESMART0_AXI_CTRL			0x1808
586 #define ESMART_AXI_ID_MASK			0x1
587 #define ESMART_AXI_ID_SHIFT			1
588 
589 #define RK3568_ESMART0_REGION0_CTRL		0x1810
590 #define WIN_EN_SHIFT				0
591 #define WIN_FORMAT_MASK				0x1f
592 #define WIN_FORMAT_SHIFT			1
593 #define REGION0_RB_SWAP_SHIFT			14
594 #define ESMART_XAVG_EN_SHIFT			20
595 #define ESMART_XGT_EN_SHIFT			21
596 #define ESMART_XGT_MODE_SHIFT			22
597 
598 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
599 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
600 #define RK3568_ESMART0_REGION0_VIR		0x181C
601 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
602 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
603 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
604 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
605 #define YRGB_XSCL_MODE_MASK			0x3
606 #define YRGB_XSCL_MODE_SHIFT			0
607 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
608 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
609 #define YRGB_YSCL_MODE_MASK			0x3
610 #define YRGB_YSCL_MODE_SHIFT			4
611 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
612 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
613 
614 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
615 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
616 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
617 #define RK3568_ESMART0_REGION1_CTRL		0x1840
618 #define YRGB_GT2_MASK				0x1
619 #define YRGB_GT2_SHIFT				8
620 #define YRGB_GT4_MASK				0x1
621 #define YRGB_GT4_SHIFT				9
622 
623 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
624 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
625 #define RK3568_ESMART0_REGION1_VIR		0x184C
626 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
627 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
628 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
629 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
630 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
631 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
632 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
633 #define RK3568_ESMART0_REGION2_CTRL		0x1870
634 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
635 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
636 #define RK3568_ESMART0_REGION2_VIR		0x187C
637 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
638 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
639 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
640 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
641 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
642 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
643 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
644 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
645 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
646 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
647 #define RK3568_ESMART0_REGION3_VIR		0x18AC
648 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
649 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
650 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
651 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
652 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
653 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
654 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
655 
656 #define RK3568_ESMART1_CTRL0			0x1A00
657 #define RK3568_ESMART1_CTRL1			0x1A04
658 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
659 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
660 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
661 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
662 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
663 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
664 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
665 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
666 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
667 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
668 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
669 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
670 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
671 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
672 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
673 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
674 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
675 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
676 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
677 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
678 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
679 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
680 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
681 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
682 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
683 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
684 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
685 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
686 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
687 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
688 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
689 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
690 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
691 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
692 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
693 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
694 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
695 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
696 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
697 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
698 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
699 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
700 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
701 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
702 
703 #define RK3568_SMART0_CTRL0			0x1C00
704 #define RK3568_SMART0_CTRL1			0x1C04
705 #define RK3568_SMART0_REGION0_CTRL		0x1C10
706 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
707 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
708 #define RK3568_SMART0_REGION0_VIR		0x1C1C
709 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
710 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
711 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
712 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
713 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
714 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
715 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
716 #define RK3568_SMART0_REGION1_CTRL		0x1C40
717 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
718 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
719 #define RK3568_SMART0_REGION1_VIR		0x1C4C
720 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
721 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
722 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
723 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
724 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
725 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
726 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
727 #define RK3568_SMART0_REGION2_CTRL		0x1C70
728 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
729 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
730 #define RK3568_SMART0_REGION2_VIR		0x1C7C
731 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
732 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
733 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
734 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
735 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
736 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
737 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
738 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
739 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
740 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
741 #define RK3568_SMART0_REGION3_VIR		0x1CAC
742 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
743 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
744 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
745 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
746 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
747 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
748 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
749 
750 #define RK3568_SMART1_CTRL0			0x1E00
751 #define RK3568_SMART1_CTRL1			0x1E04
752 #define RK3568_SMART1_REGION0_CTRL		0x1E10
753 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
754 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
755 #define RK3568_SMART1_REGION0_VIR		0x1E1C
756 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
757 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
758 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
759 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
760 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
761 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
762 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
763 #define RK3568_SMART1_REGION1_CTRL		0x1E40
764 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
765 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
766 #define RK3568_SMART1_REGION1_VIR		0x1E4C
767 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
768 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
769 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
770 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
771 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
772 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
773 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
774 #define RK3568_SMART1_REGION2_CTRL		0x1E70
775 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
776 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
777 #define RK3568_SMART1_REGION2_VIR		0x1E7C
778 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
779 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
780 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
781 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
782 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
783 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
784 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
785 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
786 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
787 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
788 #define RK3568_SMART1_REGION3_VIR		0x1EAC
789 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
790 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
791 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
792 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
793 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
794 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
795 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
796 
797 /* HDR register definition */
798 #define RK3568_HDR_LUT_CTRL			0x2000
799 
800 #define RK3588_VP3_DSP_CTRL			0xF00
801 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
802 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
803 
804 /* DSC 8K/4K register definition */
805 #define RK3588_DSC_8K_PPS0_3			0x4000
806 #define RK3588_DSC_8K_CTRL0			0x40A0
807 #define DSC_EN_SHIFT				0
808 #define DSC_RBIT_SHIFT				2
809 #define DSC_RBYT_SHIFT				3
810 #define DSC_FLAL_SHIFT				4
811 #define DSC_MER_SHIFT				5
812 #define DSC_EPB_SHIFT				6
813 #define DSC_EPL_SHIFT				7
814 #define DSC_NSLC_MASK				0x7
815 #define DSC_NSLC_SHIFT				16
816 #define DSC_SBO_SHIFT				28
817 #define DSC_IFEP_SHIFT				29
818 #define DSC_PPS_UPD_SHIFT			31
819 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
820 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
821 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
822 
823 #define RK3588_DSC_8K_CTRL1			0x40A4
824 #define RK3588_DSC_8K_STS0			0x40A8
825 #define RK3588_DSC_8K_ERS			0x40C4
826 
827 #define RK3588_DSC_4K_PPS0_3			0x4100
828 #define RK3588_DSC_4K_CTRL0			0x41A0
829 #define RK3588_DSC_4K_CTRL1			0x41A4
830 #define RK3588_DSC_4K_STS0			0x41A8
831 #define RK3588_DSC_4K_ERS			0x41C4
832 
833 /* RK3528 HDR register definition */
834 #define RK3528_HDR_LUT_CTRL			0x2000
835 
836 /* RK3528 ACM register definition */
837 #define RK3528_ACM_CTRL				0x6400
838 #define RK3528_ACM_DELTA_RANGE			0x6404
839 #define RK3528_ACM_FETCH_START			0x6408
840 #define RK3528_ACM_FETCH_DONE			0x6420
841 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
842 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
843 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
844 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
845 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
846 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
847 
848 #define RK3568_MAX_REG				0x1ED0
849 
850 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
851 #define RK3568_GRF_VO_CON1			0x0364
852 #define GRF_BT656_CLK_INV_SHIFT			1
853 #define GRF_BT1120_CLK_INV_SHIFT		2
854 #define GRF_RGB_DCLK_INV_SHIFT			3
855 
856 #define RK3588_GRF_VOP_CON2			0x0008
857 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
858 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
859 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
860 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
861 
862 #define RK3588_GRF_VO1_CON0			0x0000
863 #define HDMI_SYNC_POL_MASK			0x3
864 #define HDMI0_SYNC_POL_SHIFT			5
865 #define HDMI1_SYNC_POL_SHIFT			7
866 
867 #define RK3588_PMU_BISR_CON3			0x20C
868 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
869 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
870 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
871 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
872 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
873 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
874 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
875 
876 #define RK3588_PMU_BISR_STATUS5			0x294
877 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
878 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
879 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
880 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
881 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
882 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
883 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
884 
885 #define VOP2_LAYER_MAX				8
886 
887 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
888 
889 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
890 
891 /* KHz */
892 #define VOP2_MAX_DCLK_RATE			600000
893 
894 /*
895  * vop2 dsc id
896  */
897 #define ROCKCHIP_VOP2_DSC_8K	0
898 #define ROCKCHIP_VOP2_DSC_4K	1
899 
900 /*
901  * vop2 internal power domain id,
902  * should be all none zero, 0 will be
903  * treat as invalid;
904  */
905 #define VOP2_PD_CLUSTER0			BIT(0)
906 #define VOP2_PD_CLUSTER1			BIT(1)
907 #define VOP2_PD_CLUSTER2			BIT(2)
908 #define VOP2_PD_CLUSTER3			BIT(3)
909 #define VOP2_PD_DSC_8K				BIT(5)
910 #define VOP2_PD_DSC_4K				BIT(6)
911 #define VOP2_PD_ESMART				BIT(7)
912 
913 #define VOP2_PLANE_NO_SCALING			BIT(16)
914 
915 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
916 #define VOP_FEATURE_AFBDC		BIT(1)
917 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
918 #define VOP_FEATURE_HDR10		BIT(3)
919 #define VOP_FEATURE_NEXT_HDR		BIT(4)
920 /* a feature to splice two windows and two vps to support resolution > 4096 */
921 #define VOP_FEATURE_SPLICE		BIT(5)
922 #define VOP_FEATURE_OVERSCAN		BIT(6)
923 #define VOP_FEATURE_VIVID_HDR		BIT(7)
924 #define VOP_FEATURE_POST_ACM		BIT(8)
925 #define VOP_FEATURE_POST_CSC		BIT(9)
926 
927 #define WIN_FEATURE_HDR2SDR		BIT(0)
928 #define WIN_FEATURE_SDR2HDR		BIT(1)
929 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
930 #define WIN_FEATURE_AFBDC		BIT(3)
931 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
932 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
933 /* a mirror win can only get fb address
934  * from source win:
935  * Cluster1---->Cluster0
936  * Esmart1 ---->Esmart0
937  * Smart1  ---->Smart0
938  * This is a feather on rk3566
939  */
940 #define WIN_FEATURE_MIRROR		BIT(6)
941 #define WIN_FEATURE_MULTI_AREA		BIT(7)
942 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
943 
944 #define V4L2_COLORSPACE_BT709F		0xfe
945 #define V4L2_COLORSPACE_BT2020F		0xff
946 
947 enum vop_csc_format {
948 	CSC_BT601L,
949 	CSC_BT709L,
950 	CSC_BT601F,
951 	CSC_BT2020,
952 	CSC_BT709L_13BIT,
953 	CSC_BT709F_13BIT,
954 	CSC_BT2020L_13BIT,
955 	CSC_BT2020F_13BIT,
956 };
957 
958 enum vop_csc_bit_depth {
959 	CSC_10BIT_DEPTH,
960 	CSC_13BIT_DEPTH,
961 };
962 
963 enum vop2_pol {
964 	HSYNC_POSITIVE = 0,
965 	VSYNC_POSITIVE = 1,
966 	DEN_NEGATIVE   = 2,
967 	DCLK_INVERT    = 3
968 };
969 
970 enum vop2_bcsh_out_mode {
971 	BCSH_OUT_MODE_BLACK,
972 	BCSH_OUT_MODE_BLUE,
973 	BCSH_OUT_MODE_COLOR_BAR,
974 	BCSH_OUT_MODE_NORMAL_VIDEO,
975 };
976 
977 #define _VOP_REG(off, _mask, _shift, _write_mask) \
978 		{ \
979 		 .offset = off, \
980 		 .mask = _mask, \
981 		 .shift = _shift, \
982 		 .write_mask = _write_mask, \
983 		}
984 
985 #define VOP_REG(off, _mask, _shift) \
986 		_VOP_REG(off, _mask, _shift, false)
987 enum dither_down_mode {
988 	RGB888_TO_RGB565 = 0x0,
989 	RGB888_TO_RGB666 = 0x1
990 };
991 
992 enum vop2_video_ports_id {
993 	VOP2_VP0,
994 	VOP2_VP1,
995 	VOP2_VP2,
996 	VOP2_VP3,
997 	VOP2_VP_MAX,
998 };
999 
1000 enum vop2_layer_type {
1001 	CLUSTER_LAYER = 0,
1002 	ESMART_LAYER = 1,
1003 	SMART_LAYER = 2,
1004 };
1005 
1006 /* This define must same with kernel win phy id */
1007 enum vop2_layer_phy_id {
1008 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1009 	ROCKCHIP_VOP2_CLUSTER1,
1010 	ROCKCHIP_VOP2_ESMART0,
1011 	ROCKCHIP_VOP2_ESMART1,
1012 	ROCKCHIP_VOP2_SMART0,
1013 	ROCKCHIP_VOP2_SMART1,
1014 	ROCKCHIP_VOP2_CLUSTER2,
1015 	ROCKCHIP_VOP2_CLUSTER3,
1016 	ROCKCHIP_VOP2_ESMART2,
1017 	ROCKCHIP_VOP2_ESMART3,
1018 	ROCKCHIP_VOP2_LAYER_MAX,
1019 };
1020 
1021 enum vop2_scale_up_mode {
1022 	VOP2_SCALE_UP_NRST_NBOR,
1023 	VOP2_SCALE_UP_BIL,
1024 	VOP2_SCALE_UP_BIC,
1025 };
1026 
1027 enum vop2_scale_down_mode {
1028 	VOP2_SCALE_DOWN_NRST_NBOR,
1029 	VOP2_SCALE_DOWN_BIL,
1030 	VOP2_SCALE_DOWN_AVG,
1031 };
1032 
1033 enum scale_mode {
1034 	SCALE_NONE = 0x0,
1035 	SCALE_UP   = 0x1,
1036 	SCALE_DOWN = 0x2
1037 };
1038 
1039 enum vop_dsc_interface_mode {
1040 	VOP_DSC_IF_DISABLE = 0,
1041 	VOP_DSC_IF_HDMI = 1,
1042 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1043 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1044 };
1045 
1046 enum vop3_pre_scale_down_mode {
1047 	VOP3_PRE_SCALE_UNSPPORT,
1048 	VOP3_PRE_SCALE_DOWN_GT,
1049 	VOP3_PRE_SCALE_DOWN_AVG,
1050 };
1051 
1052 enum vop3_esmart_lb_mode {
1053 	VOP3_ESMART_8K_MODE,
1054 	VOP3_ESMART_4K_4K_MODE,
1055 	VOP3_ESMART_4K_2K_2K_MODE,
1056 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1057 };
1058 
1059 struct vop2_layer {
1060 	u8 id;
1061 	/**
1062 	 * @win_phys_id: window id of the layer selected.
1063 	 * Every layer must make sure to select different
1064 	 * windows of others.
1065 	 */
1066 	u8 win_phys_id;
1067 };
1068 
1069 struct vop2_power_domain_data {
1070 	u8 id;
1071 	u8 parent_id;
1072 	/*
1073 	 * @module_id_mask: module id of which module this power domain is belongs to.
1074 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1075 	 */
1076 	u32 module_id_mask;
1077 };
1078 
1079 struct vop2_win_data {
1080 	char *name;
1081 	u8 phys_id;
1082 	enum vop2_layer_type type;
1083 	u8 win_sel_port_offset;
1084 	u8 layer_sel_win_id[VOP2_VP_MAX];
1085 	u8 axi_id;
1086 	u8 axi_uv_id;
1087 	u8 axi_yrgb_id;
1088 	u8 splice_win_id;
1089 	u8 pd_id;
1090 	u8 hsu_filter_mode;
1091 	u8 hsd_filter_mode;
1092 	u8 vsu_filter_mode;
1093 	u8 vsd_filter_mode;
1094 	u8 hsd_pre_filter_mode;
1095 	u8 vsd_pre_filter_mode;
1096 	u8 scale_engine_num;
1097 	u32 reg_offset;
1098 	u32 max_upscale_factor;
1099 	u32 max_downscale_factor;
1100 	bool splice_mode_right;
1101 };
1102 
1103 struct vop2_vp_data {
1104 	u32 feature;
1105 	u8 pre_scan_max_dly;
1106 	u8 layer_mix_dly;
1107 	u8 hdr_mix_dly;
1108 	u8 win_dly;
1109 	u8 splice_vp_id;
1110 	struct vop_rect max_output;
1111 	u32 max_dclk;
1112 };
1113 
1114 struct vop2_plane_table {
1115 	enum vop2_layer_phy_id plane_id;
1116 	enum vop2_layer_type plane_type;
1117 };
1118 
1119 struct vop2_vp_plane_mask {
1120 	u8 primary_plane_id; /* use this win to show logo */
1121 	u8 attached_layers_nr; /* number layers attach to this vp */
1122 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1123 	u32 plane_mask;
1124 	int cursor_plane_id;
1125 };
1126 
1127 struct vop2_dsc_data {
1128 	u8 id;
1129 	u8 pd_id;
1130 	u8 max_slice_num;
1131 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1132 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1133 	const char *dsc_txp_clk_src_name;
1134 	const char *dsc_txp_clk_name;
1135 	const char *dsc_pxl_clk_name;
1136 	const char *dsc_cds_clk_name;
1137 };
1138 
1139 struct dsc_error_info {
1140 	u32 dsc_error_val;
1141 	char dsc_error_info[50];
1142 };
1143 
1144 struct vop2_dump_regs {
1145 	u32 offset;
1146 	const char *name;
1147 	u32 state_base;
1148 	u32 state_mask;
1149 	u32 state_shift;
1150 	bool enable_state;
1151 };
1152 
1153 struct vop2_data {
1154 	u32 version;
1155 	u32 esmart_lb_mode;
1156 	struct vop2_vp_data *vp_data;
1157 	struct vop2_win_data *win_data;
1158 	struct vop2_vp_plane_mask *plane_mask;
1159 	struct vop2_plane_table *plane_table;
1160 	struct vop2_power_domain_data *pd;
1161 	struct vop2_dsc_data *dsc;
1162 	struct dsc_error_info *dsc_error_ecw;
1163 	struct dsc_error_info *dsc_error_buffer_flow;
1164 	struct vop2_dump_regs *dump_regs;
1165 	u8 *vp_primary_plane_order;
1166 	u8 nr_vps;
1167 	u8 nr_layers;
1168 	u8 nr_mixers;
1169 	u8 nr_gammas;
1170 	u8 nr_pd;
1171 	u8 nr_dscs;
1172 	u8 nr_dsc_ecw;
1173 	u8 nr_dsc_buffer_flow;
1174 	u32 reg_len;
1175 	u32 dump_regs_size;
1176 };
1177 
1178 struct vop2 {
1179 	u32 *regsbak;
1180 	void *regs;
1181 	void *grf;
1182 	void *vop_grf;
1183 	void *vo1_grf;
1184 	void *sys_pmu;
1185 	u32 reg_len;
1186 	u32 version;
1187 	u32 esmart_lb_mode;
1188 	bool global_init;
1189 	const struct vop2_data *data;
1190 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1191 };
1192 
1193 static struct vop2 *rockchip_vop2;
1194 
1195 static inline bool is_vop3(struct vop2 *vop2)
1196 {
1197 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1198 		return false;
1199 	else
1200 		return true;
1201 }
1202 
1203 /*
1204  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1205  * avg_sd_factor:
1206  * bli_su_factor:
1207  * bic_su_factor:
1208  * = (src - 1) / (dst - 1) << 16;
1209  *
1210  * ygt2 enable: dst get one line from two line of the src
1211  * ygt4 enable: dst get one line from four line of the src.
1212  *
1213  */
1214 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1215 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1216 
1217 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1218 				(fac * (dst - 1) >> 12 < (src - 1))
1219 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1220 				(fac * (dst - 1) >> 16 < (src - 1))
1221 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1222 				(fac * (dst - 1) >> 16 < (src - 1))
1223 
1224 static uint16_t vop2_scale_factor(enum scale_mode mode,
1225 				  int32_t filter_mode,
1226 				  uint32_t src, uint32_t dst)
1227 {
1228 	uint32_t fac = 0;
1229 	int i = 0;
1230 
1231 	if (mode == SCALE_NONE)
1232 		return 0;
1233 
1234 	/*
1235 	 * A workaround to avoid zero div.
1236 	 */
1237 	if ((dst == 1) || (src == 1)) {
1238 		dst = dst + 1;
1239 		src = src + 1;
1240 	}
1241 
1242 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1243 		fac = VOP2_BILI_SCL_DN(src, dst);
1244 		for (i = 0; i < 100; i++) {
1245 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1246 				break;
1247 			fac -= 1;
1248 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1249 		}
1250 	} else {
1251 		fac = VOP2_COMMON_SCL(src, dst);
1252 		for (i = 0; i < 100; i++) {
1253 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1254 				break;
1255 			fac -= 1;
1256 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1257 		}
1258 	}
1259 
1260 	return fac;
1261 }
1262 
1263 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1264 {
1265 	if (is_hor)
1266 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1267 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1268 }
1269 
1270 static uint16_t vop3_scale_factor(enum scale_mode mode,
1271 				  uint32_t src, uint32_t dst, bool is_hor)
1272 {
1273 	uint32_t fac = 0;
1274 	int i = 0;
1275 
1276 	if (mode == SCALE_NONE)
1277 		return 0;
1278 
1279 	/*
1280 	 * A workaround to avoid zero div.
1281 	 */
1282 	if ((dst == 1) || (src == 1)) {
1283 		dst = dst + 1;
1284 		src = src + 1;
1285 	}
1286 
1287 	if (mode == SCALE_DOWN) {
1288 		fac = VOP2_BILI_SCL_DN(src, dst);
1289 		for (i = 0; i < 100; i++) {
1290 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1291 				break;
1292 			fac -= 1;
1293 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1294 		}
1295 	} else {
1296 		fac = VOP2_COMMON_SCL(src, dst);
1297 		for (i = 0; i < 100; i++) {
1298 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1299 				break;
1300 			fac -= 1;
1301 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1302 		}
1303 	}
1304 
1305 	return fac;
1306 }
1307 
1308 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1309 {
1310 	if (src < dst)
1311 		return SCALE_UP;
1312 	else if (src > dst)
1313 		return SCALE_DOWN;
1314 
1315 	return SCALE_NONE;
1316 }
1317 
1318 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1319 {
1320 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1321 }
1322 
1323 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1324 {
1325 	int i = 0;
1326 
1327 	for (i = 0; i < vop2->data->nr_layers; i++) {
1328 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1329 			return vop2->data->vp_primary_plane_order[i];
1330 	}
1331 
1332 	return vop2->data->vp_primary_plane_order[0];
1333 }
1334 
1335 static inline u16 scl_cal_scale(int src, int dst, int shift)
1336 {
1337 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1338 }
1339 
1340 static inline u16 scl_cal_scale2(int src, int dst)
1341 {
1342 	return ((src - 1) << 12) / (dst - 1);
1343 }
1344 
1345 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1346 {
1347 	writel(v, vop2->regs + offset);
1348 	vop2->regsbak[offset >> 2] = v;
1349 }
1350 
1351 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1352 {
1353 	return readl(vop2->regs + offset);
1354 }
1355 
1356 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1357 				   u32 mask, u32 shift, u32 v,
1358 				   bool write_mask)
1359 {
1360 	if (!mask)
1361 		return;
1362 
1363 	if (write_mask) {
1364 		v = ((v & mask) << shift) | (mask << (shift + 16));
1365 	} else {
1366 		u32 cached_val = vop2->regsbak[offset >> 2];
1367 
1368 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1369 		vop2->regsbak[offset >> 2] = v;
1370 	}
1371 
1372 	writel(v, vop2->regs + offset);
1373 }
1374 
1375 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1376 				   u32 mask, u32 shift, u32 v)
1377 {
1378 	u32 val = 0;
1379 
1380 	val = (v << shift) | (mask << (shift + 16));
1381 	writel(val, grf_base + offset);
1382 }
1383 
1384 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1385 				  u32 mask, u32 shift)
1386 {
1387 	return (readl(grf_base + offset) >> shift) & mask;
1388 }
1389 
1390 static char* get_output_if_name(u32 output_if, char *name)
1391 {
1392 	if (output_if & VOP_OUTPUT_IF_RGB)
1393 		strcat(name, " RGB");
1394 	if (output_if & VOP_OUTPUT_IF_BT1120)
1395 		strcat(name, " BT1120");
1396 	if (output_if & VOP_OUTPUT_IF_BT656)
1397 		strcat(name, " BT656");
1398 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1399 		strcat(name, " LVDS0");
1400 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1401 		strcat(name, " LVDS1");
1402 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1403 		strcat(name, " MIPI0");
1404 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1405 		strcat(name, " MIPI1");
1406 	if (output_if & VOP_OUTPUT_IF_eDP0)
1407 		strcat(name, " eDP0");
1408 	if (output_if & VOP_OUTPUT_IF_eDP1)
1409 		strcat(name, " eDP1");
1410 	if (output_if & VOP_OUTPUT_IF_DP0)
1411 		strcat(name, " DP0");
1412 	if (output_if & VOP_OUTPUT_IF_DP1)
1413 		strcat(name, " DP1");
1414 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1415 		strcat(name, " HDMI0");
1416 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1417 		strcat(name, " HDMI1");
1418 
1419 	return name;
1420 }
1421 
1422 static char *get_plane_name(int plane_id, char *name)
1423 {
1424 	switch (plane_id) {
1425 	case ROCKCHIP_VOP2_CLUSTER0:
1426 		strcat(name, "Cluster0");
1427 		break;
1428 	case ROCKCHIP_VOP2_CLUSTER1:
1429 		strcat(name, "Cluster1");
1430 		break;
1431 	case ROCKCHIP_VOP2_ESMART0:
1432 		strcat(name, "Esmart0");
1433 		break;
1434 	case ROCKCHIP_VOP2_ESMART1:
1435 		strcat(name, "Esmart1");
1436 		break;
1437 	case ROCKCHIP_VOP2_SMART0:
1438 		strcat(name, "Smart0");
1439 		break;
1440 	case ROCKCHIP_VOP2_SMART1:
1441 		strcat(name, "Smart1");
1442 		break;
1443 	case ROCKCHIP_VOP2_CLUSTER2:
1444 		strcat(name, "Cluster2");
1445 		break;
1446 	case ROCKCHIP_VOP2_CLUSTER3:
1447 		strcat(name, "Cluster3");
1448 		break;
1449 	case ROCKCHIP_VOP2_ESMART2:
1450 		strcat(name, "Esmart2");
1451 		break;
1452 	case ROCKCHIP_VOP2_ESMART3:
1453 		strcat(name, "Esmart3");
1454 		break;
1455 	}
1456 
1457 	return name;
1458 }
1459 
1460 static bool is_yuv_output(u32 bus_format)
1461 {
1462 	switch (bus_format) {
1463 	case MEDIA_BUS_FMT_YUV8_1X24:
1464 	case MEDIA_BUS_FMT_YUV10_1X30:
1465 	case MEDIA_BUS_FMT_YUYV10_1X20:
1466 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1467 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1468 	case MEDIA_BUS_FMT_YUYV8_2X8:
1469 	case MEDIA_BUS_FMT_YVYU8_2X8:
1470 	case MEDIA_BUS_FMT_UYVY8_2X8:
1471 	case MEDIA_BUS_FMT_VYUY8_2X8:
1472 	case MEDIA_BUS_FMT_YUYV8_1X16:
1473 	case MEDIA_BUS_FMT_YVYU8_1X16:
1474 	case MEDIA_BUS_FMT_UYVY8_1X16:
1475 	case MEDIA_BUS_FMT_VYUY8_1X16:
1476 		return true;
1477 	default:
1478 		return false;
1479 	}
1480 }
1481 
1482 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1483 {
1484 	switch (csc_mode) {
1485 	case V4L2_COLORSPACE_SMPTE170M:
1486 	case V4L2_COLORSPACE_470_SYSTEM_M:
1487 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1488 		return CSC_BT601L;
1489 	case V4L2_COLORSPACE_REC709:
1490 	case V4L2_COLORSPACE_SMPTE240M:
1491 	case V4L2_COLORSPACE_DEFAULT:
1492 		if (bit_depth == CSC_13BIT_DEPTH)
1493 			return CSC_BT709L_13BIT;
1494 		else
1495 			return CSC_BT709L;
1496 	case V4L2_COLORSPACE_JPEG:
1497 		return CSC_BT601F;
1498 	case V4L2_COLORSPACE_BT2020:
1499 		if (bit_depth == CSC_13BIT_DEPTH)
1500 			return CSC_BT2020L_13BIT;
1501 		else
1502 			return CSC_BT2020;
1503 	case V4L2_COLORSPACE_BT709F:
1504 		if (bit_depth == CSC_10BIT_DEPTH) {
1505 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1506 			return CSC_BT601F;
1507 		} else {
1508 			return CSC_BT709F_13BIT;
1509 		}
1510 	case V4L2_COLORSPACE_BT2020F:
1511 		if (bit_depth == CSC_10BIT_DEPTH) {
1512 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1513 			return CSC_BT601F;
1514 		} else {
1515 			return CSC_BT2020F_13BIT;
1516 		}
1517 	default:
1518 		return CSC_BT709L;
1519 	}
1520 }
1521 
1522 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1523 {
1524 	/*
1525 	 * FIXME:
1526 	 *
1527 	 * There is no media type for YUV444 output,
1528 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1529 	 * yuv format.
1530 	 *
1531 	 * From H/W testing, YUV444 mode need a rb swap.
1532 	 */
1533 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1534 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1535 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1536 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1537 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1538 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1539 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1540 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1541 		return true;
1542 	else
1543 		return false;
1544 }
1545 
1546 static inline bool is_hot_plug_devices(int output_type)
1547 {
1548 	switch (output_type) {
1549 	case DRM_MODE_CONNECTOR_HDMIA:
1550 	case DRM_MODE_CONNECTOR_HDMIB:
1551 	case DRM_MODE_CONNECTOR_TV:
1552 	case DRM_MODE_CONNECTOR_DisplayPort:
1553 	case DRM_MODE_CONNECTOR_VGA:
1554 	case DRM_MODE_CONNECTOR_Unknown:
1555 		return true;
1556 	default:
1557 		return false;
1558 	}
1559 }
1560 
1561 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1562 {
1563 	int i = 0;
1564 
1565 	for (i = 0; i < vop2->data->nr_layers; i++) {
1566 		if (vop2->data->win_data[i].phys_id == phys_id)
1567 			return &vop2->data->win_data[i];
1568 	}
1569 
1570 	return NULL;
1571 }
1572 
1573 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1574 {
1575 	int i = 0;
1576 
1577 	for (i = 0; i < vop2->data->nr_pd; i++) {
1578 		if (vop2->data->pd[i].id == pd_id)
1579 			return &vop2->data->pd[i];
1580 	}
1581 
1582 	return NULL;
1583 }
1584 
1585 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1586 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1587 {
1588 	u32 vp_offset = crtc_id * 0x100;
1589 	int i;
1590 
1591 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1592 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1593 			crtc_id, false);
1594 
1595 	for (i = 0; i < lut_len; i++)
1596 		writel(lut_val[i], lut_regs + i);
1597 
1598 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1599 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1600 }
1601 
1602 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1603 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1604 {
1605 	u32 vp_offset = crtc_id * 0x100;
1606 	int i;
1607 
1608 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1609 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1610 			crtc_id, false);
1611 
1612 	for (i = 0; i < lut_len; i++)
1613 		writel(lut_val[i], lut_regs + i);
1614 
1615 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1616 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1617 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1618 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1619 }
1620 
1621 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1622 					struct display_state *state)
1623 {
1624 	struct connector_state *conn_state = &state->conn_state;
1625 	struct crtc_state *cstate = &state->crtc_state;
1626 	struct resource gamma_res;
1627 	fdt_size_t lut_size;
1628 	int i, lut_len, ret = 0;
1629 	u32 *lut_regs;
1630 	u32 *lut_val;
1631 	u32 r, g, b;
1632 	struct base2_disp_info *disp_info = conn_state->disp_info;
1633 	static int gamma_lut_en_num = 1;
1634 
1635 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1636 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1637 		return 0;
1638 	}
1639 
1640 	if (!disp_info)
1641 		return 0;
1642 
1643 	if (!disp_info->gamma_lut_data.size)
1644 		return 0;
1645 
1646 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1647 	if (ret)
1648 		printf("failed to get gamma lut res\n");
1649 	lut_regs = (u32 *)gamma_res.start;
1650 	lut_size = gamma_res.end - gamma_res.start + 1;
1651 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1652 		printf("failed to get gamma lut register\n");
1653 		return 0;
1654 	}
1655 	lut_len = lut_size / 4;
1656 	if (lut_len != 256 && lut_len != 1024) {
1657 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1658 		return 0;
1659 	}
1660 	lut_val = (u32 *)calloc(1, lut_size);
1661 	for (i = 0; i < lut_len; i++) {
1662 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1663 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1664 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1665 
1666 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1667 	}
1668 
1669 	if (vop2->version == VOP_VERSION_RK3568) {
1670 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1671 		gamma_lut_en_num++;
1672 	} else if (vop2->version == VOP_VERSION_RK3588) {
1673 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1674 		if (cstate->splice_mode) {
1675 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1676 			gamma_lut_en_num++;
1677 		}
1678 		gamma_lut_en_num++;
1679 	}
1680 
1681 	return 0;
1682 }
1683 
1684 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1685 					struct display_state *state)
1686 {
1687 	struct connector_state *conn_state = &state->conn_state;
1688 	struct crtc_state *cstate = &state->crtc_state;
1689 	int i, cubic_lut_len;
1690 	u32 vp_offset = cstate->crtc_id * 0x100;
1691 	struct base2_disp_info *disp_info = conn_state->disp_info;
1692 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1693 	u32 *cubic_lut_addr;
1694 
1695 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1696 		return 0;
1697 
1698 	if (!disp_info->cubic_lut_data.size)
1699 		return 0;
1700 
1701 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1702 	cubic_lut_len = disp_info->cubic_lut_data.size;
1703 
1704 	for (i = 0; i < cubic_lut_len / 2; i++) {
1705 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1706 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1707 					((lut->lblue[2 * i] & 0xff) << 24);
1708 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1709 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1710 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1711 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1712 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1713 		*cubic_lut_addr++ = 0;
1714 	}
1715 
1716 	if (cubic_lut_len % 2) {
1717 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1718 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1719 					((lut->lblue[2 * i] & 0xff) << 24);
1720 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1721 		*cubic_lut_addr++ = 0;
1722 		*cubic_lut_addr = 0;
1723 	}
1724 
1725 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1726 		    get_cubic_lut_buffer(cstate->crtc_id));
1727 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1728 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1729 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1730 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1731 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1732 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1733 
1734 	return 0;
1735 }
1736 
1737 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1738 				 struct bcsh_state *bcsh_state, int crtc_id)
1739 {
1740 	struct crtc_state *cstate = &state->crtc_state;
1741 	u32 vp_offset = crtc_id * 0x100;
1742 
1743 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1744 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1745 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1746 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1747 
1748 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1749 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1750 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1751 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1752 
1753 	if (!cstate->bcsh_en) {
1754 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1755 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1756 		return;
1757 	}
1758 
1759 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1760 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1761 			bcsh_state->brightness, false);
1762 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1763 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1764 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1765 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1766 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1767 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1768 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1769 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1770 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1771 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1772 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1773 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1774 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1775 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1776 }
1777 
1778 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1779 {
1780 	struct connector_state *conn_state = &state->conn_state;
1781 	struct base_bcsh_info *bcsh_info;
1782 	struct crtc_state *cstate = &state->crtc_state;
1783 	struct bcsh_state bcsh_state;
1784 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1785 
1786 	if (!conn_state->disp_info)
1787 		return;
1788 	bcsh_info = &conn_state->disp_info->bcsh_info;
1789 	if (!bcsh_info)
1790 		return;
1791 
1792 	if (bcsh_info->brightness != 50 ||
1793 	    bcsh_info->contrast != 50 ||
1794 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1795 		cstate->bcsh_en = true;
1796 
1797 	if (cstate->bcsh_en) {
1798 		if (!cstate->yuv_overlay)
1799 			cstate->post_r2y_en = 1;
1800 		if (!is_yuv_output(conn_state->bus_format))
1801 			cstate->post_y2r_en = 1;
1802 	} else {
1803 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1804 			cstate->post_r2y_en = 1;
1805 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1806 			cstate->post_y2r_en = 1;
1807 	}
1808 
1809 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1810 
1811 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1812 		brightness = interpolate(0, -128, 100, 127,
1813 					 bcsh_info->brightness);
1814 	else
1815 		brightness = interpolate(0, -32, 100, 31,
1816 					 bcsh_info->brightness);
1817 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1818 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1819 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1820 
1821 
1822 	/*
1823 	 *  a:[-30~0):
1824 	 *    sin_hue = 0x100 - sin(a)*256;
1825 	 *    cos_hue = cos(a)*256;
1826 	 *  a:[0~30]
1827 	 *    sin_hue = sin(a)*256;
1828 	 *    cos_hue = cos(a)*256;
1829 	 */
1830 	sin_hue = fixp_sin32(hue) >> 23;
1831 	cos_hue = fixp_cos32(hue) >> 23;
1832 
1833 	bcsh_state.brightness = brightness;
1834 	bcsh_state.contrast = contrast;
1835 	bcsh_state.saturation = saturation;
1836 	bcsh_state.sin_hue = sin_hue;
1837 	bcsh_state.cos_hue = cos_hue;
1838 
1839 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1840 	if (cstate->splice_mode)
1841 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1842 }
1843 
1844 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1845 {
1846 	struct connector_state *conn_state = &state->conn_state;
1847 	struct drm_display_mode *mode = &conn_state->mode;
1848 	struct crtc_state *cstate = &state->crtc_state;
1849 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1850 	u16 hdisplay = mode->crtc_hdisplay;
1851 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1852 
1853 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1854 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1855 	bg_dly -= bg_ovl_dly;
1856 
1857 	if (cstate->splice_mode)
1858 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1859 	else
1860 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1861 
1862 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1863 		hsync_len = 8;
1864 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1865 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1866 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1867 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1868 }
1869 
1870 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
1871 {
1872 	struct connector_state *conn_state = &state->conn_state;
1873 	struct drm_display_mode *mode = &conn_state->mode;
1874 	struct crtc_state *cstate = &state->crtc_state;
1875 	struct vop2_win_data *win_data;
1876 	u32 bg_dly, pre_scan_dly;
1877 	u16 hdisplay = mode->crtc_hdisplay;
1878 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1879 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
1880 	u8 win_id;
1881 
1882 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
1883 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
1884 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
1885 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
1886 
1887 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
1888 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
1889 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
1890 	pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1891 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1892 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
1893 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1894 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1895 }
1896 
1897 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1898 {
1899 	struct connector_state *conn_state = &state->conn_state;
1900 	struct drm_display_mode *mode = &conn_state->mode;
1901 	struct crtc_state *cstate = &state->crtc_state;
1902 	u32 vp_offset = (cstate->crtc_id * 0x100);
1903 	u16 vtotal = mode->crtc_vtotal;
1904 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1905 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1906 	u16 hdisplay = mode->crtc_hdisplay;
1907 	u16 vdisplay = mode->crtc_vdisplay;
1908 	u16 hsize =
1909 	    hdisplay * (conn_state->overscan.left_margin +
1910 			conn_state->overscan.right_margin) / 200;
1911 	u16 vsize =
1912 	    vdisplay * (conn_state->overscan.top_margin +
1913 			conn_state->overscan.bottom_margin) / 200;
1914 	u16 hact_end, vact_end;
1915 	u32 val;
1916 
1917 	hsize = round_down(hsize, 2);
1918 	vsize = round_down(vsize, 2);
1919 
1920 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1921 	hact_end = hact_st + hsize;
1922 	val = hact_st << 16;
1923 	val |= hact_end;
1924 
1925 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1926 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1927 	vact_end = vact_st + vsize;
1928 	val = vact_st << 16;
1929 	val |= vact_end;
1930 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1931 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1932 	val |= scl_cal_scale2(hdisplay, hsize);
1933 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1934 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1935 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1936 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1937 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1938 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1939 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1940 		u16 vact_st_f1 = vtotal + vact_st + 1;
1941 		u16 vact_end_f1 = vact_st_f1 + vsize;
1942 
1943 		val = vact_st_f1 << 16 | vact_end_f1;
1944 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1945 	}
1946 
1947 	if (is_vop3(vop2)) {
1948 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
1949 	} else {
1950 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1951 		if (cstate->splice_mode)
1952 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1953 	}
1954 }
1955 
1956 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
1957 {
1958 	struct connector_state *conn_state = &state->conn_state;
1959 	struct crtc_state *cstate = &state->crtc_state;
1960 	struct acm_data *acm = &conn_state->disp_info->acm_data;
1961 	struct drm_display_mode *mode = &conn_state->mode;
1962 	u32 vp_offset = (cstate->crtc_id * 0x100);
1963 	s16 *lut_y;
1964 	s16 *lut_h;
1965 	s16 *lut_s;
1966 	u32 value;
1967 	int i;
1968 
1969 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1970 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
1971 	if (!acm->acm_enable) {
1972 		writel(0, vop2->regs + RK3528_ACM_CTRL);
1973 		return;
1974 	}
1975 
1976 	printf("post acm enable\n");
1977 
1978 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
1979 
1980 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
1981 		((mode->vdisplay & 0xfff) << 20);
1982 	writel(value, vop2->regs + RK3528_ACM_CTRL);
1983 
1984 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
1985 		((acm->s_gain << 20) & 0x3ff00000);
1986 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
1987 
1988 	lut_y = &acm->gain_lut_hy[0];
1989 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
1990 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
1991 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
1992 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
1993 			((lut_s[i] << 16) & 0xff0000);
1994 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
1995 	}
1996 
1997 	lut_y = &acm->gain_lut_hs[0];
1998 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
1999 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2000 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2001 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2002 			((lut_s[i] << 16) & 0xff0000);
2003 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2004 	}
2005 
2006 	lut_y = &acm->delta_lut_h[0];
2007 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2008 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2009 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2010 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2011 			((lut_s[i] << 20) & 0x3ff00000);
2012 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2013 	}
2014 
2015 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2016 }
2017 
2018 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2019 {
2020 	struct connector_state *conn_state = &state->conn_state;
2021 	struct crtc_state *cstate = &state->crtc_state;
2022 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2023 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2024 	struct post_csc_coef csc_coef;
2025 	bool is_input_yuv = false;
2026 	bool is_output_yuv = false;
2027 	bool post_r2y_en = false;
2028 	bool post_csc_en = false;
2029 	u32 vp_offset = (cstate->crtc_id * 0x100);
2030 	u32 value;
2031 	int range_type;
2032 
2033 	printf("post csc enable\n");
2034 
2035 	if (acm->acm_enable) {
2036 		if (!cstate->yuv_overlay)
2037 			post_r2y_en = true;
2038 
2039 		/* do y2r in csc module */
2040 		if (!is_yuv_output(conn_state->bus_format))
2041 			post_csc_en = true;
2042 	} else {
2043 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2044 			post_r2y_en = true;
2045 
2046 		/* do y2r in csc module */
2047 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2048 			post_csc_en = true;
2049 	}
2050 
2051 	if (csc->csc_enable)
2052 		post_csc_en = true;
2053 
2054 	if (cstate->yuv_overlay || post_r2y_en)
2055 		is_input_yuv = true;
2056 
2057 	if (is_yuv_output(conn_state->bus_format))
2058 		is_output_yuv = true;
2059 
2060 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH);
2061 
2062 	if (post_csc_en) {
2063 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2064 				       is_output_yuv);
2065 
2066 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2067 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2068 				csc_coef.csc_coef00, false);
2069 		value = csc_coef.csc_coef01 & 0xffff;
2070 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2071 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2072 		value = csc_coef.csc_coef10 & 0xffff;
2073 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2074 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2075 		value = csc_coef.csc_coef12 & 0xffff;
2076 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2077 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2078 		value = csc_coef.csc_coef21 & 0xffff;
2079 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2080 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2081 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2082 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2083 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2084 
2085 		range_type = csc_coef.range_type ? 0 : 1;
2086 		range_type <<= is_input_yuv ? 0 : 1;
2087 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2088 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2089 	}
2090 
2091 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2092 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2093 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2094 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2095 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2096 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2097 }
2098 
2099 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2100 {
2101 	struct connector_state *conn_state = &state->conn_state;
2102 	struct base2_disp_info *disp_info = conn_state->disp_info;
2103 	const char *enable_flag;
2104 	if (!disp_info) {
2105 		printf("disp_info is empty\n");
2106 		return;
2107 	}
2108 
2109 	enable_flag = (const char *)&disp_info->cacm_header;
2110 	if (strncasecmp(enable_flag, "CACM", 4)) {
2111 		printf("acm and csc is not support\n");
2112 		return;
2113 	}
2114 
2115 	vop3_post_acm_config(state, vop2);
2116 	vop3_post_csc_config(state, vop2);
2117 }
2118 
2119 /*
2120  * Read VOP internal power domain on/off status.
2121  * We should query BISR_STS register in PMU for
2122  * power up/down status when memory repair is enabled.
2123  * Return value: 1 for power on, 0 for power off;
2124  */
2125 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2126 {
2127 	int val = 0;
2128 	int shift = 0;
2129 	int shift_factor = 0;
2130 	bool is_bisr_en = false;
2131 
2132 	/*
2133 	 * The order of pd status bits in BISR_STS register
2134 	 * is different from that in VOP SYS_STS register.
2135 	 */
2136 	if (pd_data->id == VOP2_PD_DSC_8K ||
2137 	    pd_data->id == VOP2_PD_DSC_4K ||
2138 	    pd_data->id == VOP2_PD_ESMART)
2139 			shift_factor = 1;
2140 
2141 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2142 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2143 	if (is_bisr_en) {
2144 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2145 
2146 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2147 					  ((val >> shift) & 0x1), 50 * 1000);
2148 	} else {
2149 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2150 
2151 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2152 					  !((val >> shift) & 0x1), 50 * 1000);
2153 	}
2154 }
2155 
2156 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2157 {
2158 	struct vop2_power_domain_data *pd_data;
2159 	int ret = 0;
2160 
2161 	if (!pd_id)
2162 		return 0;
2163 
2164 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2165 	if (!pd_data) {
2166 		printf("can't find pd_data by id\n");
2167 		return -EINVAL;
2168 	}
2169 
2170 	if (pd_data->parent_id) {
2171 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2172 		if (ret) {
2173 			printf("can't open parent power domain\n");
2174 			return -EINVAL;
2175 		}
2176 	}
2177 
2178 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
2179 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
2180 	ret = vop2_wait_power_domain_on(vop2, pd_data);
2181 	if (ret) {
2182 		printf("wait vop2 power domain timeout\n");
2183 		return ret;
2184 	}
2185 
2186 	return 0;
2187 }
2188 
2189 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2190 {
2191 	u32 *base = vop2->regs;
2192 	int i = 0;
2193 
2194 	/*
2195 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2196 	 */
2197 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2198 		vop2->regsbak[i] = base[i];
2199 }
2200 
2201 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2202 {
2203 	struct vop2_win_data *win_data;
2204 	int layer_phy_id = 0;
2205 	int i, j;
2206 	u32 ovl_port_offset = 0;
2207 	u32 layer_nr = 0;
2208 	u8 shift = 0;
2209 
2210 	/* layer sel win id */
2211 	for (i = 0; i < vop2->data->nr_vps; i++) {
2212 		shift = 0;
2213 		ovl_port_offset = 0x100 * i;
2214 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2215 		for (j = 0; j < layer_nr; j++) {
2216 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2217 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2218 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2219 					shift, win_data->layer_sel_win_id[i], false);
2220 			shift += 4;
2221 		}
2222 	}
2223 
2224 	/* win sel port */
2225 	for (i = 0; i < vop2->data->nr_vps; i++) {
2226 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2227 		for (j = 0; j < layer_nr; j++) {
2228 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2229 				continue;
2230 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2231 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2232 			shift = win_data->win_sel_port_offset * 2;
2233 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
2234 					shift, i, false);
2235 		}
2236 	}
2237 }
2238 
2239 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2240 {
2241 	struct crtc_state *cstate = &state->crtc_state;
2242 	struct vop2_win_data *win_data;
2243 	int layer_phy_id = 0;
2244 	int total_used_layer = 0;
2245 	int port_mux = 0;
2246 	int i, j;
2247 	u32 layer_nr = 0;
2248 	u8 shift = 0;
2249 
2250 	/* layer sel win id */
2251 	for (i = 0; i < vop2->data->nr_vps; i++) {
2252 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2253 		for (j = 0; j < layer_nr; j++) {
2254 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2255 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2256 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2257 					shift, win_data->layer_sel_win_id[i], false);
2258 			shift += 4;
2259 		}
2260 	}
2261 
2262 	/* win sel port */
2263 	for (i = 0; i < vop2->data->nr_vps; i++) {
2264 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2265 		for (j = 0; j < layer_nr; j++) {
2266 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2267 				continue;
2268 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2269 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2270 			shift = win_data->win_sel_port_offset * 2;
2271 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2272 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2273 		}
2274 	}
2275 
2276 	/**
2277 	 * port mux config
2278 	 */
2279 	for (i = 0; i < vop2->data->nr_vps; i++) {
2280 		shift = i * 4;
2281 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2282 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2283 			port_mux = total_used_layer - 1;
2284 		} else {
2285 			port_mux = 8;
2286 		}
2287 
2288 		if (i == vop2->data->nr_vps - 1)
2289 			port_mux = vop2->data->nr_mixers;
2290 
2291 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2292 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2293 				PORT_MUX_SHIFT + shift, port_mux, false);
2294 	}
2295 }
2296 
2297 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2298 {
2299 	if (!is_vop3(vop2))
2300 		return false;
2301 
2302 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2303 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2304 		return true;
2305 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2306 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2307 		return true;
2308 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2309 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2310 		return true;
2311 	else
2312 		return false;
2313 }
2314 
2315 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2316 {
2317 	struct vop2_win_data *win_data;
2318 	int i;
2319 	u8 scale_engine_num = 0;
2320 
2321 	/* store plane mask for vop2_fixup_dts */
2322 	for (i = 0; i < vop2->data->nr_layers; i++) {
2323 		win_data = &vop2->data->win_data[i];
2324 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2325 			continue;
2326 
2327 		win_data->scale_engine_num = scale_engine_num++;
2328 	}
2329 }
2330 
2331 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2332 {
2333 	struct crtc_state *cstate = &state->crtc_state;
2334 	struct vop2_vp_plane_mask *plane_mask;
2335 	int layer_phy_id = 0;
2336 	int i, j;
2337 	int ret;
2338 	u32 layer_nr = 0;
2339 
2340 	if (vop2->global_init)
2341 		return;
2342 
2343 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2344 	if (soc_is_rk3566())
2345 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2346 				OTP_WIN_EN_SHIFT, 1, false);
2347 
2348 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2349 		u32 plane_mask;
2350 		int primary_plane_id;
2351 
2352 		for (i = 0; i < vop2->data->nr_vps; i++) {
2353 			plane_mask = cstate->crtc->vps[i].plane_mask;
2354 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2355 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2356 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2357 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2358 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2359 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2360 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2361 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2362 
2363 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2364 			for (j = 0; j < layer_nr; j++) {
2365 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2366 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2367 			}
2368 		}
2369 	} else {/* need soft assign plane mask */
2370 		/* find the first unplug devices and set it as main display */
2371 		int main_vp_index = -1;
2372 		int active_vp_num = 0;
2373 
2374 		for (i = 0; i < vop2->data->nr_vps; i++) {
2375 			if (cstate->crtc->vps[i].enable)
2376 				active_vp_num++;
2377 		}
2378 		printf("VOP have %d active VP\n", active_vp_num);
2379 
2380 		if (soc_is_rk3566() && active_vp_num > 2)
2381 			printf("ERROR: rk3566 only support 2 display output!!\n");
2382 		plane_mask = vop2->data->plane_mask;
2383 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2384 		/*
2385 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2386 		 * for cvbs store in plane_mask[2].
2387 		 */
2388 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2389 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2390 			plane_mask += 2 * VOP2_VP_MAX;
2391 
2392 		if (vop2->version == VOP_VERSION_RK3528) {
2393 			/*
2394 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2395 			 * by both vp0 and vp1.
2396 			 */
2397 			j = 0;
2398 		} else {
2399 			for (i = 0; i < vop2->data->nr_vps; i++) {
2400 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2401 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2402 					main_vp_index = i;
2403 					break;
2404 				}
2405 			}
2406 
2407 			/* if no find unplug devices, use vp0 as main display */
2408 			if (main_vp_index < 0) {
2409 				main_vp_index = 0;
2410 				vop2->vp_plane_mask[0] = plane_mask[0];
2411 			}
2412 
2413 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2414 		}
2415 
2416 		/* init other display except main display */
2417 		for (i = 0; i < vop2->data->nr_vps; i++) {
2418 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2419 				continue;
2420 			vop2->vp_plane_mask[i] = plane_mask[j++];
2421 		}
2422 
2423 		/* store plane mask for vop2_fixup_dts */
2424 		for (i = 0; i < vop2->data->nr_vps; i++) {
2425 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2426 			for (j = 0; j < layer_nr; j++) {
2427 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2428 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2429 			}
2430 		}
2431 	}
2432 
2433 	if (vop2->version == VOP_VERSION_RK3588)
2434 		rk3588_vop2_regsbak(vop2);
2435 	else
2436 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2437 
2438 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2439 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2440 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2441 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2442 
2443 	for (i = 0; i < vop2->data->nr_vps; i++) {
2444 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2445 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2446 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2447 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2448 	}
2449 
2450 	if (is_vop3(vop2))
2451 		vop3_overlay_init(vop2, state);
2452 	else
2453 		vop2_overlay_init(vop2, state);
2454 
2455 	if (is_vop3(vop2)) {
2456 		/*
2457 		 * you can rewrite at dts vop node:
2458 		 *
2459 		 * VOP3_ESMART_8K_MODE = 0,
2460 		 * VOP3_ESMART_4K_4K_MODE = 1,
2461 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2462 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2463 		 *
2464 		 * &vop {
2465 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2466 		 * };
2467 		 */
2468 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2469 		if (ret < 0)
2470 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2471 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2472 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2473 
2474 		vop3_init_esmart_scale_engine(vop2);
2475 
2476 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2477 				DSP_VS_T_SEL_SHIFT, 0, false);
2478 	}
2479 
2480 	if (vop2->version == VOP_VERSION_RK3568)
2481 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2482 
2483 	vop2->global_init = true;
2484 }
2485 
2486 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2487 {
2488 	struct crtc_state *cstate = &state->crtc_state;
2489 	int ret;
2490 
2491 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
2492 	ret = clk_set_defaults(cstate->dev);
2493 	if (ret)
2494 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
2495 
2496 	rockchip_vop2_gamma_lut_init(vop2, state);
2497 	rockchip_vop2_cubic_lut_init(vop2, state);
2498 
2499 	return 0;
2500 }
2501 
2502 /*
2503  * VOP2 have multi video ports.
2504  * video port ------- crtc
2505  */
2506 static int rockchip_vop2_preinit(struct display_state *state)
2507 {
2508 	struct crtc_state *cstate = &state->crtc_state;
2509 	const struct vop2_data *vop2_data = cstate->crtc->data;
2510 
2511 	if (!rockchip_vop2) {
2512 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2513 		if (!rockchip_vop2)
2514 			return -ENOMEM;
2515 		memset(rockchip_vop2, 0, sizeof(struct vop2));
2516 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2517 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2518 #ifdef CONFIG_SPL_BUILD
2519 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
2520 #else
2521 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2522 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2523 		if (rockchip_vop2->grf <= 0)
2524 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2525 #endif
2526 		rockchip_vop2->version = vop2_data->version;
2527 		rockchip_vop2->data = vop2_data;
2528 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2529 			struct regmap *map;
2530 
2531 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2532 			if (rockchip_vop2->vop_grf <= 0)
2533 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2534 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2535 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2536 			if (rockchip_vop2->vo1_grf <= 0)
2537 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2538 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2539 			if (rockchip_vop2->sys_pmu <= 0)
2540 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2541 		}
2542 	}
2543 
2544 	cstate->private = rockchip_vop2;
2545 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2546 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2547 
2548 	vop2_global_initial(rockchip_vop2, state);
2549 
2550 	return 0;
2551 }
2552 
2553 /*
2554  * calc the dclk on rk3588
2555  * the available div of dclk is 1, 2, 4
2556  *
2557  */
2558 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2559 {
2560 	if (child_clk * 4 <= max_dclk)
2561 		return child_clk * 4;
2562 	else if (child_clk * 2 <= max_dclk)
2563 		return child_clk * 2;
2564 	else if (child_clk <= max_dclk)
2565 		return child_clk;
2566 	else
2567 		return 0;
2568 }
2569 
2570 /*
2571  * 4 pixclk/cycle on rk3588
2572  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2573  * DP: dp_pixclk = dclk_out <= dclk_core
2574  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2575  */
2576 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2577 				       int *dclk_core_div, int *dclk_out_div,
2578 				       int *if_pixclk_div, int *if_dclk_div)
2579 {
2580 	struct crtc_state *cstate = &state->crtc_state;
2581 	struct connector_state *conn_state = &state->conn_state;
2582 	struct drm_display_mode *mode = &conn_state->mode;
2583 	struct vop2 *vop2 = cstate->private;
2584 	unsigned long v_pixclk = mode->crtc_clock;
2585 	unsigned long dclk_core_rate = v_pixclk >> 2;
2586 	unsigned long dclk_rate = v_pixclk;
2587 	unsigned long dclk_out_rate;
2588 	u64 if_dclk_rate;
2589 	u64 if_pixclk_rate;
2590 	int output_type = conn_state->type;
2591 	int output_mode = conn_state->output_mode;
2592 	int K = 1;
2593 
2594 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2595 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2596 		printf("Dual channel and YUV420 can't work together\n");
2597 		return -EINVAL;
2598 	}
2599 
2600 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2601 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2602 		K = 2;
2603 
2604 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2605 		/*
2606 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2607 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2608 		 */
2609 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2610 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2611 			dclk_rate = dclk_rate >> 1;
2612 			K = 2;
2613 		}
2614 		if (cstate->dsc_enable) {
2615 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2616 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2617 		} else {
2618 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2619 			if_dclk_rate = dclk_core_rate / K;
2620 		}
2621 
2622 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2623 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
2624 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2625 
2626 		if (!dclk_rate) {
2627 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2628 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
2629 			return -EINVAL;
2630 		}
2631 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2632 		*if_dclk_div = dclk_rate / if_dclk_rate;
2633 		*dclk_core_div = dclk_rate / dclk_core_rate;
2634 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2635 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2636 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2637 		/* edp_pixclk = edp_dclk > dclk_core */
2638 		if_pixclk_rate = v_pixclk / K;
2639 		if_dclk_rate = v_pixclk / K;
2640 		dclk_rate = if_pixclk_rate * K;
2641 		*dclk_core_div = dclk_rate / dclk_core_rate;
2642 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2643 		*if_dclk_div = *if_pixclk_div;
2644 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2645 		dclk_out_rate = v_pixclk >> 2;
2646 		dclk_out_rate = dclk_out_rate / K;
2647 
2648 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2649 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2650 		if (!dclk_rate) {
2651 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2652 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
2653 			return -EINVAL;
2654 		}
2655 		*dclk_out_div = dclk_rate / dclk_out_rate;
2656 		*dclk_core_div = dclk_rate / dclk_core_rate;
2657 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2658 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2659 			K = 2;
2660 		if (cstate->dsc_enable)
2661 			/* dsc output is 96bit, dsi input is 192 bit */
2662 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2663 		else
2664 			if_pixclk_rate = dclk_core_rate / K;
2665 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2666 		dclk_out_rate = dclk_core_rate / K;
2667 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2668 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2669 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2670 		if (!dclk_rate) {
2671 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2672 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
2673 			return -EINVAL;
2674 		}
2675 
2676 		if (cstate->dsc_enable)
2677 			dclk_rate /= cstate->dsc_slice_num;
2678 
2679 		*dclk_out_div = dclk_rate / dclk_out_rate;
2680 		*dclk_core_div = dclk_rate / dclk_core_rate;
2681 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2682 		if (cstate->dsc_enable)
2683 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2684 
2685 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2686 		dclk_rate = v_pixclk;
2687 		*dclk_core_div = dclk_rate / dclk_core_rate;
2688 	}
2689 
2690 	*if_pixclk_div = ilog2(*if_pixclk_div);
2691 	*if_dclk_div = ilog2(*if_dclk_div);
2692 	*dclk_core_div = ilog2(*dclk_core_div);
2693 	*dclk_out_div = ilog2(*dclk_out_div);
2694 
2695 	return dclk_rate;
2696 }
2697 
2698 static int vop2_calc_dsc_clk(struct display_state *state)
2699 {
2700 	struct connector_state *conn_state = &state->conn_state;
2701 	struct drm_display_mode *mode = &conn_state->mode;
2702 	struct crtc_state *cstate = &state->crtc_state;
2703 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2704 	u8 k = 1;
2705 
2706 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2707 		k = 2;
2708 
2709 	cstate->dsc_txp_clk_rate = v_pixclk;
2710 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2711 
2712 	cstate->dsc_pxl_clk_rate = v_pixclk;
2713 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2714 
2715 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2716 	 * cds_dat_width = 96;
2717 	 * bits_per_pixel = [8-12];
2718 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2719 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2720 	 * otherwise dsc_cds = crtc_clock / 8;
2721 	 */
2722 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2723 
2724 	return 0;
2725 }
2726 
2727 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2728 {
2729 	struct crtc_state *cstate = &state->crtc_state;
2730 	struct connector_state *conn_state = &state->conn_state;
2731 	struct drm_display_mode *mode = &conn_state->mode;
2732 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2733 	struct vop2 *vop2 = cstate->private;
2734 	u32 vp_offset = (cstate->crtc_id * 0x100);
2735 	u16 hdisplay = mode->crtc_hdisplay;
2736 	int output_if = conn_state->output_if;
2737 	int if_pixclk_div = 0;
2738 	int if_dclk_div = 0;
2739 	unsigned long dclk_rate;
2740 	u32 val;
2741 
2742 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2743 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2744 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2745 	} else {
2746 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2747 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2748 	}
2749 
2750 	if (cstate->dsc_enable) {
2751 		int k = 1;
2752 
2753 		if (!vop2->data->nr_dscs) {
2754 			printf("Unsupported DSC\n");
2755 			return 0;
2756 		}
2757 
2758 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2759 			k = 2;
2760 
2761 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2762 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2763 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2764 
2765 		vop2_calc_dsc_clk(state);
2766 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2767 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2768 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2769 	}
2770 
2771 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2772 
2773 	if (output_if & VOP_OUTPUT_IF_RGB) {
2774 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2775 				4, false);
2776 	}
2777 
2778 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2779 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2780 				3, false);
2781 	}
2782 
2783 	if (output_if & VOP_OUTPUT_IF_BT656) {
2784 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2785 				2, false);
2786 	}
2787 
2788 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2789 		if (cstate->crtc_id == 2)
2790 			val = 0;
2791 		else
2792 			val = 1;
2793 
2794 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2795 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2796 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2797 
2798 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2799 				1, false);
2800 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2801 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2802 				if_pixclk_div, false);
2803 
2804 		if (conn_state->hold_mode) {
2805 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2806 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
2807 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2808 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2809 		}
2810 	}
2811 
2812 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2813 		if (cstate->crtc_id == 2)
2814 			val = 0;
2815 		else if (cstate->crtc_id == 3)
2816 			val = 1;
2817 		else
2818 			val = 3; /*VP1*/
2819 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2820 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2821 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2822 
2823 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2824 				1, false);
2825 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2826 				val, false);
2827 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2828 				if_pixclk_div, false);
2829 
2830 		if (conn_state->hold_mode) {
2831 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2832 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
2833 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2834 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2835 		}
2836 	}
2837 
2838 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2839 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2840 				MIPI_DUAL_EN_SHIFT, 1, false);
2841 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2842 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2843 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2844 					false);
2845 		switch (conn_state->type) {
2846 		case DRM_MODE_CONNECTOR_DisplayPort:
2847 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2848 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2849 			break;
2850 		case DRM_MODE_CONNECTOR_eDP:
2851 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2852 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2853 			break;
2854 		case DRM_MODE_CONNECTOR_HDMIA:
2855 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2856 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2857 			break;
2858 		case DRM_MODE_CONNECTOR_DSI:
2859 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2860 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2861 			break;
2862 		default:
2863 			break;
2864 		}
2865 	}
2866 
2867 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2868 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2869 				1, false);
2870 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2871 				cstate->crtc_id, false);
2872 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2873 				if_dclk_div, false);
2874 
2875 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2876 				if_pixclk_div, false);
2877 
2878 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2879 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2880 	}
2881 
2882 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2883 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2884 				1, false);
2885 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2886 				cstate->crtc_id, false);
2887 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2888 				if_dclk_div, false);
2889 
2890 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2891 				if_pixclk_div, false);
2892 
2893 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2894 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2895 	}
2896 
2897 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2898 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2899 				1, false);
2900 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2901 				cstate->crtc_id, false);
2902 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2903 				if_dclk_div, false);
2904 
2905 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2906 				if_pixclk_div, false);
2907 
2908 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2909 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2910 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2911 				HDMI_SYNC_POL_MASK,
2912 				HDMI0_SYNC_POL_SHIFT, val);
2913 	}
2914 
2915 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2916 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2917 				1, false);
2918 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2919 				cstate->crtc_id, false);
2920 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2921 				if_dclk_div, false);
2922 
2923 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2924 				if_pixclk_div, false);
2925 
2926 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2927 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2928 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2929 				HDMI_SYNC_POL_MASK,
2930 				HDMI1_SYNC_POL_SHIFT, val);
2931 	}
2932 
2933 	if (output_if & VOP_OUTPUT_IF_DP0) {
2934 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2935 				1, false);
2936 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2937 				cstate->crtc_id, false);
2938 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2939 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2940 	}
2941 
2942 	if (output_if & VOP_OUTPUT_IF_DP1) {
2943 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2944 				1, false);
2945 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2946 				cstate->crtc_id, false);
2947 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2948 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2949 	}
2950 
2951 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2952 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2953 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2954 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2955 
2956 	return dclk_rate;
2957 }
2958 
2959 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2960 {
2961 	struct crtc_state *cstate = &state->crtc_state;
2962 	struct connector_state *conn_state = &state->conn_state;
2963 	struct drm_display_mode *mode = &conn_state->mode;
2964 	struct vop2 *vop2 = cstate->private;
2965 	u32 vp_offset = (cstate->crtc_id * 0x100);
2966 	bool dclk_inv;
2967 	u32 val;
2968 
2969 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2970 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2971 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2972 
2973 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2974 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2975 				1, false);
2976 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2977 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2978 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
2979 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
2980 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2981 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2982 	}
2983 
2984 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2985 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2986 				1, false);
2987 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2988 				BT1120_EN_SHIFT, 1, false);
2989 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2990 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2991 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2992 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2993 	}
2994 
2995 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2996 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2997 				1, false);
2998 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2999 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3000 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3001 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
3002 	}
3003 
3004 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3005 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3006 				1, false);
3007 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3008 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3009 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3010 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3011 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3012 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3013 	}
3014 
3015 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3016 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3017 				1, false);
3018 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3019 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3020 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3021 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3022 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3023 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3024 	}
3025 
3026 	if (conn_state->output_flags &
3027 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
3028 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
3029 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3030 				LVDS_DUAL_EN_SHIFT, 1, false);
3031 		if (conn_state->output_flags &
3032 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3033 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3034 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
3035 					false);
3036 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3037 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3038 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3039 	}
3040 
3041 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3042 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3043 				1, false);
3044 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3045 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3046 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3047 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3048 	}
3049 
3050 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3051 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3052 				1, false);
3053 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3054 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3055 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3056 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3057 	}
3058 
3059 	if (conn_state->output_flags &
3060 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3061 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3062 				MIPI_DUAL_EN_SHIFT, 1, false);
3063 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3064 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3065 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3066 					false);
3067 	}
3068 
3069 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3070 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3071 				1, false);
3072 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3073 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3074 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3075 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3076 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3077 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3078 	}
3079 
3080 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3081 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3082 				1, false);
3083 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3084 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3085 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3086 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3087 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3088 				IF_CRTL_HDMI_PIN_POL_MASK,
3089 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3090 	}
3091 
3092 	return mode->clock;
3093 }
3094 
3095 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3096 {
3097 	struct crtc_state *cstate = &state->crtc_state;
3098 	struct connector_state *conn_state = &state->conn_state;
3099 	struct drm_display_mode *mode = &conn_state->mode;
3100 	struct vop2 *vop2 = cstate->private;
3101 	u32 val;
3102 
3103 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3104 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3105 
3106 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3107 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3108 				1, false);
3109 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3110 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3111 	}
3112 
3113 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3114 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3115 				1, false);
3116 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3117 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3118 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3119 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3120 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3121 				IF_CRTL_HDMI_PIN_POL_MASK,
3122 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3123 	}
3124 
3125 	return mode->crtc_clock;
3126 }
3127 
3128 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3129 {
3130 	struct crtc_state *cstate = &state->crtc_state;
3131 	struct connector_state *conn_state = &state->conn_state;
3132 	struct drm_display_mode *mode = &conn_state->mode;
3133 	struct vop2 *vop2 = cstate->private;
3134 	bool dclk_inv;
3135 	u32 val;
3136 
3137 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
3138 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3139 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3140 
3141 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3142 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3143 				1, false);
3144 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3145 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3146 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3147 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3148 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3149 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3150 	}
3151 
3152 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3153 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3154 				1, false);
3155 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3156 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3157 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3158 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3159 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3160 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3161 	}
3162 
3163 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3164 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3165 				1, false);
3166 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3167 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3168 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3169 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3170 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3171 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3172 	}
3173 
3174 	return mode->crtc_clock;
3175 }
3176 
3177 static void vop2_post_color_swap(struct display_state *state)
3178 {
3179 	struct crtc_state *cstate = &state->crtc_state;
3180 	struct connector_state *conn_state = &state->conn_state;
3181 	struct vop2 *vop2 = cstate->private;
3182 	u32 vp_offset = (cstate->crtc_id * 0x100);
3183 	u32 output_type = conn_state->type;
3184 	u32 data_swap = 0;
3185 
3186 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
3187 		data_swap = DSP_RB_SWAP;
3188 
3189 	if (vop2->version == VOP_VERSION_RK3588 &&
3190 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
3191 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
3192 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
3193 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
3194 		data_swap |= DSP_RG_SWAP;
3195 
3196 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
3197 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
3198 }
3199 
3200 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
3201 {
3202 	int ret = 0;
3203 
3204 	if (parent->dev)
3205 		ret = clk_set_parent(clk, parent);
3206 	if (ret < 0)
3207 		debug("failed to set %s as parent for %s\n",
3208 		      parent->dev->name, clk->dev->name);
3209 }
3210 
3211 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
3212 {
3213 	int ret = 0;
3214 
3215 	if (clk->dev)
3216 		ret = clk_set_rate(clk, rate);
3217 	if (ret < 0)
3218 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
3219 
3220 	return ret;
3221 }
3222 
3223 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
3224 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
3225 				  int *dsc_cds_clk_div, u64 dclk_rate)
3226 {
3227 	struct crtc_state *cstate = &state->crtc_state;
3228 
3229 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
3230 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
3231 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
3232 
3233 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
3234 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
3235 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
3236 }
3237 
3238 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
3239 {
3240 	struct crtc_state *cstate = &state->crtc_state;
3241 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
3242 	struct drm_dsc_picture_parameter_set config_pps;
3243 	const struct vop2_data *vop2_data = vop2->data;
3244 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3245 	u32 *pps_val = (u32 *)&config_pps;
3246 	u32 decoder_regs_offset = (dsc_id * 0x100);
3247 	int i = 0;
3248 
3249 	memcpy(&config_pps, pps, sizeof(config_pps));
3250 
3251 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
3252 		config_pps.pps_3 &= 0xf0;
3253 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
3254 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
3255 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
3256 	}
3257 
3258 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
3259 		config_pps.rc_range_parameters[i] =
3260 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
3261 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
3262 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
3263 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
3264 	}
3265 
3266 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
3267 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
3268 }
3269 
3270 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
3271 {
3272 	struct connector_state *conn_state = &state->conn_state;
3273 	struct drm_display_mode *mode = &conn_state->mode;
3274 	struct crtc_state *cstate = &state->crtc_state;
3275 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3276 	const struct vop2_data *vop2_data = vop2->data;
3277 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3278 	bool mipi_ds_mode = false;
3279 	u8 dsc_interface_mode = 0;
3280 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3281 	u16 hdisplay = mode->crtc_hdisplay;
3282 	u16 htotal = mode->crtc_htotal;
3283 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3284 	u16 vdisplay = mode->crtc_vdisplay;
3285 	u16 vtotal = mode->crtc_vtotal;
3286 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3287 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3288 	u16 vact_end = vact_st + vdisplay;
3289 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3290 	u32 decoder_regs_offset = (dsc_id * 0x100);
3291 	int dsc_txp_clk_div = 0;
3292 	int dsc_pxl_clk_div = 0;
3293 	int dsc_cds_clk_div = 0;
3294 	int val = 0;
3295 
3296 	if (!vop2->data->nr_dscs) {
3297 		printf("Unsupported DSC\n");
3298 		return;
3299 	}
3300 
3301 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
3302 		printf("DSC%d supported max slice is: %d, current is: %d\n",
3303 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
3304 
3305 	if (dsc_data->pd_id) {
3306 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
3307 			printf("open dsc%d pd fail\n", dsc_id);
3308 	}
3309 
3310 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
3311 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
3312 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
3313 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
3314 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3315 		dsc_interface_mode = VOP_DSC_IF_HDMI;
3316 	} else {
3317 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
3318 		if (mipi_ds_mode)
3319 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
3320 		else
3321 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
3322 	}
3323 
3324 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3325 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3326 				DSC_MAN_MODE_SHIFT, 0, false);
3327 	else
3328 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3329 				DSC_MAN_MODE_SHIFT, 1, false);
3330 
3331 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
3332 
3333 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
3334 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
3335 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
3336 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3337 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3338 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3339 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3340 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3341 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3342 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3343 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3344 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3345 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3346 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3347 
3348 	if (!mipi_ds_mode) {
3349 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3350 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3351 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3352 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3353 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3354 		int k = 1;
3355 
3356 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3357 			k = 2;
3358 
3359 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3360 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3361 
3362 		/*
3363 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3364 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3365 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3366 		 *
3367 		 * HDMI:
3368 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3369 		 *                 delay_line_num = 4 - BPP / 8
3370 		 *                                = (64 - target_bpp / 8) / 16
3371 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3372 		 *
3373 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
3374 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
3375 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3376 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
3377 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3378 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
3379 		 */
3380 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3381 		dsc_cds_rate_mhz = dsc_cds_rate;
3382 		dsc_hsync = hsync_len / 2;
3383 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
3384 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3385 		} else {
3386 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
3387 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
3388 					     be16_to_cpu(cstate->pps.chunk_size);
3389 
3390 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3391 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
3392 
3393 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
3394 			if (dsc_hsync < 8)
3395 				dsc_hsync = 8;
3396 		}
3397 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3398 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3399 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3400 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3401 
3402 		/*
3403 		 * htotal / dclk_core = dsc_htotal /cds_clk
3404 		 *
3405 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3406 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3407 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3408 		 *
3409 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3410 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3411 		 */
3412 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3413 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3414 		val = dsc_htotal << 16 | dsc_hsync;
3415 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3416 				DSC_HTOTAL_PW_SHIFT, val, false);
3417 
3418 		dsc_hact_st = hact_st / 2;
3419 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3420 		val = dsc_hact_end << 16 | dsc_hact_st;
3421 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3422 				DSC_HACT_ST_END_SHIFT, val, false);
3423 
3424 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3425 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3426 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3427 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3428 	}
3429 
3430 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3431 			RST_DEASSERT_SHIFT, 1, false);
3432 	udelay(10);
3433 
3434 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3435 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3436 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3437 
3438 	vop2_load_pps(state, vop2, dsc_id);
3439 
3440 	val |= (1 << DSC_PPS_UPD_SHIFT);
3441 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3442 
3443 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3444 	       dsc_id,
3445 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3446 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3447 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3448 }
3449 
3450 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3451 {
3452 	struct crtc_state *cstate = &state->crtc_state;
3453 	struct vop2 *vop2 = cstate->private;
3454 	struct udevice *vp_dev, *dev;
3455 	struct ofnode_phandle_args args;
3456 	char vp_name[10];
3457 	int ret;
3458 
3459 	if (vop2->version != VOP_VERSION_RK3588)
3460 		return false;
3461 
3462 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3463 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3464 		debug("warn: can't get vp device\n");
3465 		return false;
3466 	}
3467 
3468 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3469 					 0, &args);
3470 	if (ret) {
3471 		debug("assigned-clock-parents's node not define\n");
3472 		return false;
3473 	}
3474 
3475 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3476 		debug("warn: can't get clk device\n");
3477 		return false;
3478 	}
3479 
3480 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3481 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3482 		if (clk_dev)
3483 			*clk_dev = dev;
3484 		return true;
3485 	}
3486 
3487 	return false;
3488 }
3489 
3490 static int rockchip_vop2_init(struct display_state *state)
3491 {
3492 	struct crtc_state *cstate = &state->crtc_state;
3493 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3494 	struct connector_state *conn_state = &state->conn_state;
3495 	struct drm_display_mode *mode = &conn_state->mode;
3496 	struct vop2 *vop2 = cstate->private;
3497 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3498 	u16 hdisplay = mode->crtc_hdisplay;
3499 	u16 htotal = mode->crtc_htotal;
3500 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3501 	u16 hact_end = hact_st + hdisplay;
3502 	u16 vdisplay = mode->crtc_vdisplay;
3503 	u16 vtotal = mode->crtc_vtotal;
3504 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3505 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3506 	u16 vact_end = vact_st + vdisplay;
3507 	bool yuv_overlay = false;
3508 	u32 vp_offset = (cstate->crtc_id * 0x100);
3509 	u32 line_flag_offset = (cstate->crtc_id * 4);
3510 	u32 val, act_end;
3511 	u8 dither_down_en = 0;
3512 	u8 dither_down_mode = 0;
3513 	u8 pre_dither_down_en = 0;
3514 	u8 dclk_div_factor = 0;
3515 	char output_type_name[30] = {0};
3516 #ifndef CONFIG_SPL_BUILD
3517 	char dclk_name[9];
3518 #endif
3519 	struct clk dclk;
3520 	struct clk hdmi0_phy_pll;
3521 	struct clk hdmi1_phy_pll;
3522 	struct clk hdmi_phy_pll;
3523 	struct udevice *disp_dev;
3524 	unsigned long dclk_rate = 0;
3525 	int ret;
3526 
3527 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3528 	       mode->crtc_hdisplay, mode->vdisplay,
3529 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3530 	       mode->vrefresh,
3531 	       get_output_if_name(conn_state->output_if, output_type_name),
3532 	       cstate->crtc_id);
3533 
3534 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3535 		cstate->splice_mode = true;
3536 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3537 		if (!cstate->splice_crtc_id) {
3538 			printf("%s: Splice mode is unsupported by vp%d\n",
3539 			       __func__, cstate->crtc_id);
3540 			return -EINVAL;
3541 		}
3542 
3543 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3544 				PORT_MERGE_EN_SHIFT, 1, false);
3545 	}
3546 
3547 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3548 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3549 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3550 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3551 
3552 	vop2_initial(vop2, state);
3553 	if (vop2->version == VOP_VERSION_RK3588)
3554 		dclk_rate = rk3588_vop2_if_cfg(state);
3555 	else if (vop2->version == VOP_VERSION_RK3568)
3556 		dclk_rate = rk3568_vop2_if_cfg(state);
3557 	else if (vop2->version == VOP_VERSION_RK3528)
3558 		dclk_rate = rk3528_vop2_if_cfg(state);
3559 	else if (vop2->version == VOP_VERSION_RK3562)
3560 		dclk_rate = rk3562_vop2_if_cfg(state);
3561 
3562 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3563 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3564 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3565 
3566 	vop2_post_color_swap(state);
3567 
3568 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3569 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3570 
3571 	switch (conn_state->bus_format) {
3572 	case MEDIA_BUS_FMT_RGB565_1X16:
3573 		dither_down_en = 1;
3574 		dither_down_mode = RGB888_TO_RGB565;
3575 		pre_dither_down_en = 1;
3576 		break;
3577 	case MEDIA_BUS_FMT_RGB666_1X18:
3578 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3579 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3580 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3581 		dither_down_en = 1;
3582 		dither_down_mode = RGB888_TO_RGB666;
3583 		pre_dither_down_en = 1;
3584 		break;
3585 	case MEDIA_BUS_FMT_YUV8_1X24:
3586 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3587 		dither_down_en = 0;
3588 		pre_dither_down_en = 1;
3589 		break;
3590 	case MEDIA_BUS_FMT_YUV10_1X30:
3591 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3592 		dither_down_en = 0;
3593 		pre_dither_down_en = 0;
3594 		break;
3595 	case MEDIA_BUS_FMT_YUYV10_1X20:
3596 	case MEDIA_BUS_FMT_RGB888_1X24:
3597 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3598 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3599 	case MEDIA_BUS_FMT_RGB101010_1X30:
3600 	default:
3601 		dither_down_en = 0;
3602 		pre_dither_down_en = 1;
3603 		break;
3604 	}
3605 
3606 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3607 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3608 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3609 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3610 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3611 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3612 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3613 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3614 
3615 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3616 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3617 			yuv_overlay, false);
3618 
3619 	cstate->yuv_overlay = yuv_overlay;
3620 
3621 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3622 		    (htotal << 16) | hsync_len);
3623 	val = hact_st << 16;
3624 	val |= hact_end;
3625 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3626 	val = vact_st << 16;
3627 	val |= vact_end;
3628 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3629 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3630 		u16 vact_st_f1 = vtotal + vact_st + 1;
3631 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3632 
3633 		val = vact_st_f1 << 16 | vact_end_f1;
3634 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3635 			    val);
3636 
3637 		val = vtotal << 16 | (vtotal + vsync_len);
3638 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3639 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3640 				INTERLACE_EN_SHIFT, 1, false);
3641 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3642 				DSP_FILED_POL, 1, false);
3643 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3644 				P2I_EN_SHIFT, 1, false);
3645 		vtotal += vtotal + 1;
3646 		act_end = vact_end_f1;
3647 	} else {
3648 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3649 				INTERLACE_EN_SHIFT, 0, false);
3650 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3651 				P2I_EN_SHIFT, 0, false);
3652 		act_end = vact_end;
3653 	}
3654 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3655 		    (vtotal << 16) | vsync_len);
3656 
3657 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) {
3658 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3659 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3660 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3661 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
3662 		else
3663 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3664 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
3665 	}
3666 
3667 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3668 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3669 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3670 	else
3671 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3672 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3673 
3674 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3675 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3676 
3677 	if (yuv_overlay)
3678 		val = 0x20010200;
3679 	else
3680 		val = 0;
3681 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3682 	if (cstate->splice_mode) {
3683 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3684 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3685 				yuv_overlay, false);
3686 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3687 	}
3688 
3689 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3690 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3691 
3692 	if (vp->xmirror_en)
3693 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3694 				DSP_X_MIR_EN_SHIFT, 1, false);
3695 
3696 	vop2_tv_config_update(state, vop2);
3697 	vop2_post_config(state, vop2);
3698 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
3699 		vop3_post_config(state, vop2);
3700 
3701 	if (cstate->dsc_enable) {
3702 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3703 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
3704 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
3705 		} else {
3706 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
3707 		}
3708 	}
3709 
3710 #ifndef CONFIG_SPL_BUILD
3711 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3712 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
3713 	if (ret) {
3714 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3715 		return ret;
3716 	}
3717 #endif
3718 
3719 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3720 	if (!ret) {
3721 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3722 		if (ret)
3723 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3724 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3725 		if (ret)
3726 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3727 	} else {
3728 		hdmi0_phy_pll.dev = NULL;
3729 		hdmi1_phy_pll.dev = NULL;
3730 		debug("%s: Faile to find display-subsystem node\n", __func__);
3731 	}
3732 
3733 	if (vop2->version == VOP_VERSION_RK3528) {
3734 		struct ofnode_phandle_args args;
3735 
3736 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3737 						 "#clock-cells", 0, 0, &args);
3738 		if (!ret) {
3739 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3740 			if (ret) {
3741 				debug("warn: can't get clk device\n");
3742 				return ret;
3743 			}
3744 		} else {
3745 			debug("assigned-clock-parents's node not define\n");
3746 		}
3747 	}
3748 
3749 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3750 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3751 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
3752 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3753 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
3754 
3755 		/*
3756 		 * uboot clk driver won't set dclk parent's rate when use
3757 		 * hdmi phypll as dclk source.
3758 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3759 		 * directly.
3760 		 */
3761 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3762 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3763 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3764 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3765 		} else {
3766 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3767 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3768 			} else {
3769 #ifndef CONFIG_SPL_BUILD
3770 				/*
3771 				 * For RK3528, the path of CVBS output is like:
3772 				 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
3773 				 * The vop2 dclk should be four times crtc_clock for CVBS sampling
3774 				 * clock needs.
3775 				 */
3776 				if (vop2->version == VOP_VERSION_RK3528 &&
3777 				    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3778 					ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000);
3779 				else
3780 					ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3781 #else
3782 				if (vop2->version == VOP_VERSION_RK3528) {
3783 					void *cru_base = (void *)RK3528_CRU_BASE;
3784 
3785 					/* dclk src switch to hdmiphy pll */
3786 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
3787 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
3788 					ret = dclk_rate * 1000;
3789 				}
3790 #endif
3791 			}
3792 		}
3793 	} else {
3794 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3795 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3796 		else
3797 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3798 	}
3799 
3800 	if (IS_ERR_VALUE(ret)) {
3801 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3802 		       __func__, cstate->crtc_id, dclk_rate, ret);
3803 		return ret;
3804 	} else {
3805 		dclk_div_factor = mode->clock / dclk_rate;
3806 		if (vop2->version == VOP_VERSION_RK3528 &&
3807 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3808 			mode->crtc_clock = ret / 4 / 1000;
3809 		else
3810 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3811 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3812 	}
3813 
3814 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3815 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3816 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3817 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3818 
3819 	return 0;
3820 }
3821 
3822 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3823 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3824 			     uint32_t dst_h)
3825 {
3826 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3827 	uint16_t hscl_filter_mode, vscl_filter_mode;
3828 	uint8_t xgt2 = 0, xgt4 = 0;
3829 	uint8_t ygt2 = 0, ygt4 = 0;
3830 	uint32_t xfac = 0, yfac = 0;
3831 	u32 win_offset = win->reg_offset;
3832 	bool xgt_en = false;
3833 	bool xavg_en = false;
3834 
3835 	if (is_vop3(vop2)) {
3836 		if (src_w >= (4 * dst_w)) {
3837 			xgt4 = 1;
3838 			src_w >>= 2;
3839 		} else if (src_w >= (2 * dst_w)) {
3840 			xgt2 = 1;
3841 			src_w >>= 1;
3842 		}
3843 	}
3844 
3845 	if (src_h >= (4 * dst_h)) {
3846 		ygt4 = 1;
3847 		src_h >>= 2;
3848 	} else if (src_h >= (2 * dst_h)) {
3849 		ygt2 = 1;
3850 		src_h >>= 1;
3851 	}
3852 
3853 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3854 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3855 
3856 	if (yrgb_hor_scl_mode == SCALE_UP)
3857 		hscl_filter_mode = win->hsu_filter_mode;
3858 	else
3859 		hscl_filter_mode = win->hsd_filter_mode;
3860 
3861 	if (yrgb_ver_scl_mode == SCALE_UP)
3862 		vscl_filter_mode = win->vsu_filter_mode;
3863 	else
3864 		vscl_filter_mode = win->vsd_filter_mode;
3865 
3866 	/*
3867 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
3868 	 * at scale down mode
3869 	 */
3870 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
3871 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
3872 		dst_w += 1;
3873 	}
3874 
3875 	if (is_vop3(vop2)) {
3876 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
3877 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
3878 
3879 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
3880 			xavg_en = xgt2 || xgt4;
3881 		else
3882 			xgt_en = xgt2 || xgt4;
3883 	} else {
3884 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
3885 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
3886 	}
3887 
3888 	if (win->type == CLUSTER_LAYER) {
3889 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3890 			    yfac << 16 | xfac);
3891 
3892 		if (is_vop3(vop2)) {
3893 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3894 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
3895 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3896 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
3897 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3898 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3899 
3900 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3901 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3902 					yrgb_hor_scl_mode, false);
3903 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3904 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3905 					yrgb_ver_scl_mode, false);
3906 		} else {
3907 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3908 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3909 					yrgb_hor_scl_mode, false);
3910 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3911 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3912 					yrgb_ver_scl_mode, false);
3913 		}
3914 
3915 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
3916 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3917 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
3918 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3919 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
3920 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3921 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
3922 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3923 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
3924 		} else {
3925 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3926 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
3927 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3928 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
3929 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3930 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
3931 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3932 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
3933 		}
3934 	} else {
3935 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
3936 			    yfac << 16 | xfac);
3937 
3938 		if (is_vop3(vop2)) {
3939 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3940 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
3941 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3942 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
3943 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3944 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3945 		}
3946 
3947 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3948 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
3949 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3950 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
3951 
3952 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3953 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3954 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3955 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3956 
3957 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3958 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
3959 				hscl_filter_mode, false);
3960 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3961 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
3962 				vscl_filter_mode, false);
3963 	}
3964 }
3965 
3966 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3967 {
3968 	u32 win_offset = win->reg_offset;
3969 
3970 	if (win->type == CLUSTER_LAYER) {
3971 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3972 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3973 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3974 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3975 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3976 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3977 	} else {
3978 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3979 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3980 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3981 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3982 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3983 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3984 	}
3985 }
3986 
3987 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3988 {
3989 	struct crtc_state *cstate = &state->crtc_state;
3990 	struct connector_state *conn_state = &state->conn_state;
3991 	struct drm_display_mode *mode = &conn_state->mode;
3992 	struct vop2 *vop2 = cstate->private;
3993 	int src_w = cstate->src_rect.w;
3994 	int src_h = cstate->src_rect.h;
3995 	int crtc_x = cstate->crtc_rect.x;
3996 	int crtc_y = cstate->crtc_rect.y;
3997 	int crtc_w = cstate->crtc_rect.w;
3998 	int crtc_h = cstate->crtc_rect.h;
3999 	int xvir = cstate->xvir;
4000 	int y_mirror = 0;
4001 	int csc_mode;
4002 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4003 	/* offset of the right window in splice mode */
4004 	u32 splice_pixel_offset = 0;
4005 	u32 splice_yrgb_offset = 0;
4006 	u32 win_offset = win->reg_offset;
4007 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4008 
4009 	if (win->splice_mode_right) {
4010 		src_w = cstate->right_src_rect.w;
4011 		src_h = cstate->right_src_rect.h;
4012 		crtc_x = cstate->right_crtc_rect.x;
4013 		crtc_y = cstate->right_crtc_rect.y;
4014 		crtc_w = cstate->right_crtc_rect.w;
4015 		crtc_h = cstate->right_crtc_rect.h;
4016 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4017 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4018 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4019 	}
4020 
4021 	act_info = (src_h - 1) << 16;
4022 	act_info |= (src_w - 1) & 0xffff;
4023 
4024 	dsp_info = (crtc_h - 1) << 16;
4025 	dsp_info |= (crtc_w - 1) & 0xffff;
4026 
4027 	dsp_stx = crtc_x;
4028 	dsp_sty = crtc_y;
4029 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4030 
4031 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4032 		y_mirror = 1;
4033 	else
4034 		y_mirror = 0;
4035 
4036 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4037 
4038 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4039 	    vop2->version == VOP_VERSION_RK3562)
4040 		vop2_axi_config(vop2, win);
4041 
4042 	if (y_mirror)
4043 		printf("WARN: y mirror is unsupported by cluster window\n");
4044 
4045 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
4046 	if (vop2->version == VOP_VERSION_RK3588)
4047 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
4048 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
4049 
4050 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
4051 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4052 			false);
4053 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
4054 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
4055 		    cstate->dma_addr + splice_yrgb_offset);
4056 
4057 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
4058 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
4059 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
4060 
4061 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
4062 
4063 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4064 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4065 			CLUSTER_RGB2YUV_EN_SHIFT,
4066 			is_yuv_output(conn_state->bus_format), false);
4067 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
4068 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
4069 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
4070 
4071 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4072 }
4073 
4074 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
4075 {
4076 	struct crtc_state *cstate = &state->crtc_state;
4077 	struct connector_state *conn_state = &state->conn_state;
4078 	struct drm_display_mode *mode = &conn_state->mode;
4079 	struct vop2 *vop2 = cstate->private;
4080 	int src_w = cstate->src_rect.w;
4081 	int src_h = cstate->src_rect.h;
4082 	int crtc_x = cstate->crtc_rect.x;
4083 	int crtc_y = cstate->crtc_rect.y;
4084 	int crtc_w = cstate->crtc_rect.w;
4085 	int crtc_h = cstate->crtc_rect.h;
4086 	int xvir = cstate->xvir;
4087 	int y_mirror = 0;
4088 	int csc_mode;
4089 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4090 	/* offset of the right window in splice mode */
4091 	u32 splice_pixel_offset = 0;
4092 	u32 splice_yrgb_offset = 0;
4093 	u32 win_offset = win->reg_offset;
4094 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4095 
4096 	if (win->splice_mode_right) {
4097 		src_w = cstate->right_src_rect.w;
4098 		src_h = cstate->right_src_rect.h;
4099 		crtc_x = cstate->right_crtc_rect.x;
4100 		crtc_y = cstate->right_crtc_rect.y;
4101 		crtc_w = cstate->right_crtc_rect.w;
4102 		crtc_h = cstate->right_crtc_rect.h;
4103 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4104 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4105 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4106 	}
4107 
4108 	/*
4109 	 * This is workaround solution for IC design:
4110 	 * esmart can't support scale down when actual_w % 16 == 1.
4111 	 */
4112 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
4113 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
4114 		src_w -= 1;
4115 	}
4116 
4117 	act_info = (src_h - 1) << 16;
4118 	act_info |= (src_w - 1) & 0xffff;
4119 
4120 	dsp_info = (crtc_h - 1) << 16;
4121 	dsp_info |= (crtc_w - 1) & 0xffff;
4122 
4123 	dsp_stx = crtc_x;
4124 	dsp_sty = crtc_y;
4125 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4126 
4127 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4128 		y_mirror = 1;
4129 	else
4130 		y_mirror = 0;
4131 
4132 	if (is_vop3(vop2))
4133 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
4134 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
4135 
4136 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4137 
4138 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4139 	    vop2->version == VOP_VERSION_RK3562)
4140 		vop2_axi_config(vop2, win);
4141 
4142 	if (y_mirror)
4143 		cstate->dma_addr += (src_h - 1) * xvir * 4;
4144 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
4145 			YMIRROR_EN_SHIFT, y_mirror, false);
4146 
4147 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4148 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4149 			false);
4150 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
4151 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
4152 		    cstate->dma_addr + splice_yrgb_offset);
4153 
4154 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
4155 		    act_info);
4156 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
4157 		    dsp_info);
4158 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
4159 
4160 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
4161 			WIN_EN_SHIFT, 1, false);
4162 
4163 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4164 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
4165 			RGB2YUV_EN_SHIFT,
4166 			is_yuv_output(conn_state->bus_format), false);
4167 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
4168 			CSC_MODE_SHIFT, csc_mode, false);
4169 
4170 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4171 }
4172 
4173 static void vop2_calc_display_rect_for_splice(struct display_state *state)
4174 {
4175 	struct crtc_state *cstate = &state->crtc_state;
4176 	struct connector_state *conn_state = &state->conn_state;
4177 	struct drm_display_mode *mode = &conn_state->mode;
4178 	struct display_rect *src_rect = &cstate->src_rect;
4179 	struct display_rect *dst_rect = &cstate->crtc_rect;
4180 	struct display_rect left_src, left_dst, right_src, right_dst;
4181 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
4182 	int left_src_w, left_dst_w, right_dst_w;
4183 
4184 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
4185 	if (left_dst_w < 0)
4186 		left_dst_w = 0;
4187 	right_dst_w = dst_rect->w - left_dst_w;
4188 
4189 	if (!right_dst_w)
4190 		left_src_w = src_rect->w;
4191 	else
4192 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
4193 
4194 	left_src.x = src_rect->x;
4195 	left_src.w = left_src_w;
4196 	left_dst.x = dst_rect->x;
4197 	left_dst.w = left_dst_w;
4198 	right_src.x = left_src.x + left_src.w;
4199 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
4200 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
4201 	right_dst.w = right_dst_w;
4202 
4203 	left_src.y = src_rect->y;
4204 	left_src.h = src_rect->h;
4205 	left_dst.y = dst_rect->y;
4206 	left_dst.h = dst_rect->h;
4207 	right_src.y = src_rect->y;
4208 	right_src.h = src_rect->h;
4209 	right_dst.y = dst_rect->y;
4210 	right_dst.h = dst_rect->h;
4211 
4212 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
4213 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
4214 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
4215 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
4216 }
4217 
4218 static int rockchip_vop2_set_plane(struct display_state *state)
4219 {
4220 	struct crtc_state *cstate = &state->crtc_state;
4221 	struct vop2 *vop2 = cstate->private;
4222 	struct vop2_win_data *win_data;
4223 	struct vop2_win_data *splice_win_data;
4224 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4225 	char plane_name[10] = {0};
4226 
4227 	if (cstate->crtc_rect.w > cstate->max_output.width) {
4228 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
4229 		       cstate->crtc_rect.w, cstate->max_output.width);
4230 		return -EINVAL;
4231 	}
4232 
4233 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4234 	if (!win_data) {
4235 		printf("invalid win id %d\n", primary_plane_id);
4236 		return -ENODEV;
4237 	}
4238 
4239 	/* ignore some plane register according vop3 esmart lb mode */
4240 	if (vop3_ignore_plane(vop2, win_data))
4241 		return -EACCES;
4242 
4243 	if (vop2->version == VOP_VERSION_RK3588) {
4244 		if (vop2_power_domain_on(vop2, win_data->pd_id))
4245 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
4246 	}
4247 
4248 	if (cstate->splice_mode) {
4249 		if (win_data->splice_win_id) {
4250 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
4251 			splice_win_data->splice_mode_right = true;
4252 
4253 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
4254 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
4255 
4256 			vop2_calc_display_rect_for_splice(state);
4257 			if (win_data->type == CLUSTER_LAYER)
4258 				vop2_set_cluster_win(state, splice_win_data);
4259 			else
4260 				vop2_set_smart_win(state, splice_win_data);
4261 		} else {
4262 			printf("ERROR: splice mode is unsupported by plane %s\n",
4263 			       get_plane_name(primary_plane_id, plane_name));
4264 			return -EINVAL;
4265 		}
4266 	}
4267 
4268 	if (win_data->type == CLUSTER_LAYER)
4269 		vop2_set_cluster_win(state, win_data);
4270 	else
4271 		vop2_set_smart_win(state, win_data);
4272 
4273 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
4274 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
4275 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
4276 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
4277 		cstate->dma_addr);
4278 
4279 	return 0;
4280 }
4281 
4282 static int rockchip_vop2_prepare(struct display_state *state)
4283 {
4284 	return 0;
4285 }
4286 
4287 static void vop2_dsc_cfg_done(struct display_state *state)
4288 {
4289 	struct connector_state *conn_state = &state->conn_state;
4290 	struct crtc_state *cstate = &state->crtc_state;
4291 	struct vop2 *vop2 = cstate->private;
4292 	u8 dsc_id = cstate->dsc_id;
4293 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4294 
4295 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4296 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
4297 				DSC_CFG_DONE_SHIFT, 1, false);
4298 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
4299 				DSC_CFG_DONE_SHIFT, 1, false);
4300 	} else {
4301 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
4302 				DSC_CFG_DONE_SHIFT, 1, false);
4303 	}
4304 }
4305 
4306 static int rockchip_vop2_enable(struct display_state *state)
4307 {
4308 	struct crtc_state *cstate = &state->crtc_state;
4309 	struct vop2 *vop2 = cstate->private;
4310 	u32 vp_offset = (cstate->crtc_id * 0x100);
4311 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4312 
4313 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4314 			STANDBY_EN_SHIFT, 0, false);
4315 
4316 	if (cstate->splice_mode)
4317 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4318 
4319 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4320 
4321 	if (cstate->dsc_enable)
4322 		vop2_dsc_cfg_done(state);
4323 
4324 	return 0;
4325 }
4326 
4327 static int rockchip_vop2_disable(struct display_state *state)
4328 {
4329 	struct crtc_state *cstate = &state->crtc_state;
4330 	struct vop2 *vop2 = cstate->private;
4331 	u32 vp_offset = (cstate->crtc_id * 0x100);
4332 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4333 
4334 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4335 			STANDBY_EN_SHIFT, 1, false);
4336 
4337 	if (cstate->splice_mode)
4338 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4339 
4340 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4341 
4342 	return 0;
4343 }
4344 
4345 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
4346 {
4347 	struct crtc_state *cstate = &state->crtc_state;
4348 	struct vop2 *vop2 = cstate->private;
4349 	int i = 0;
4350 	int correct_cursor_plane = -1;
4351 	int plane_type = -1;
4352 
4353 	if (cursor_plane < 0)
4354 		return -1;
4355 
4356 	if (plane_mask & (1 << cursor_plane))
4357 		return cursor_plane;
4358 
4359 	/* Get current cursor plane type */
4360 	for (i = 0; i < vop2->data->nr_layers; i++) {
4361 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
4362 			plane_type = vop2->data->plane_table[i].plane_type;
4363 			break;
4364 		}
4365 	}
4366 
4367 	/* Get the other same plane type plane id */
4368 	for (i = 0; i < vop2->data->nr_layers; i++) {
4369 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4370 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4371 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4372 			break;
4373 		}
4374 	}
4375 
4376 	/* To check whether the new correct_cursor_plane is attach to current vp */
4377 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4378 		printf("error: faild to find correct plane as cursor plane\n");
4379 		return -1;
4380 	}
4381 
4382 	printf("vp%d adjust cursor plane from %d to %d\n",
4383 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4384 
4385 	return correct_cursor_plane;
4386 }
4387 
4388 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4389 {
4390 	struct crtc_state *cstate = &state->crtc_state;
4391 	struct vop2 *vop2 = cstate->private;
4392 	ofnode vp_node;
4393 	struct device_node *port_parent_node = cstate->ports_node;
4394 	static bool vop_fix_dts;
4395 	const char *path;
4396 	u32 plane_mask = 0;
4397 	int vp_id = 0;
4398 	int cursor_plane_id = -1;
4399 
4400 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4401 		return 0;
4402 
4403 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4404 		path = vp_node.np->full_name;
4405 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4406 
4407 		if (cstate->crtc->assign_plane)
4408 			continue;
4409 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4410 								 cstate->crtc->vps[vp_id].cursor_plane);
4411 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4412 		       vp_id, plane_mask,
4413 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4414 		       cursor_plane_id);
4415 
4416 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4417 				     plane_mask, 1);
4418 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4419 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4420 		if (cursor_plane_id >= 0)
4421 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4422 					     cursor_plane_id, 1);
4423 		vp_id++;
4424 	}
4425 
4426 	vop_fix_dts = true;
4427 
4428 	return 0;
4429 }
4430 
4431 static int rockchip_vop2_check(struct display_state *state)
4432 {
4433 	struct crtc_state *cstate = &state->crtc_state;
4434 	struct rockchip_crtc *crtc = cstate->crtc;
4435 
4436 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4437 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4438 		return -ENOTSUPP;
4439 	}
4440 
4441 	if (cstate->splice_mode) {
4442 		crtc->splice_mode = true;
4443 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4444 	}
4445 
4446 	return 0;
4447 }
4448 
4449 static int rockchip_vop2_mode_valid(struct display_state *state)
4450 {
4451 	struct connector_state *conn_state = &state->conn_state;
4452 	struct crtc_state *cstate = &state->crtc_state;
4453 	struct drm_display_mode *mode = &conn_state->mode;
4454 	struct videomode vm;
4455 
4456 	drm_display_mode_to_videomode(mode, &vm);
4457 
4458 	if (vm.hactive < 32 || vm.vactive < 32 ||
4459 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4460 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4461 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4462 		return -EINVAL;
4463 	}
4464 
4465 	return 0;
4466 }
4467 
4468 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4469 
4470 static int rockchip_vop2_plane_check(struct display_state *state)
4471 {
4472 	struct crtc_state *cstate = &state->crtc_state;
4473 	struct vop2 *vop2 = cstate->private;
4474 	struct display_rect *src = &cstate->src_rect;
4475 	struct display_rect *dst = &cstate->crtc_rect;
4476 	struct vop2_win_data *win_data;
4477 	int min_scale, max_scale;
4478 	int hscale, vscale;
4479 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4480 
4481 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4482 	if (!win_data) {
4483 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4484 		return -ENODEV;
4485 	}
4486 
4487 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4488 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4489 
4490 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4491 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4492 	if (hscale < 0 || vscale < 0) {
4493 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4494 		return -ERANGE;
4495 		}
4496 
4497 	return 0;
4498 }
4499 
4500 static int rockchip_vop2_apply_soft_te(struct display_state *state)
4501 {
4502 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
4503 	struct crtc_state *cstate = &state->crtc_state;
4504 	struct vop2 *vop2 = cstate->private;
4505 	u32 vp_offset = (cstate->crtc_id * 0x100);
4506 	int val = 0;
4507 	int ret = 0;
4508 
4509 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
4510 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
4511 	if (!ret) {
4512 #ifndef CONFIG_SPL_BUILD
4513 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
4514 					 !val, 50 * 1000);
4515 		if (!ret) {
4516 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
4517 						 val, 50 * 1000);
4518 			if (!ret) {
4519 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4520 						EN_MASK, EDPI_WMS_FS, 1, false);
4521 			} else {
4522 				printf("ERROR: vp%d wait for active TE signal timeout\n",
4523 				       cstate->crtc_id);
4524 				return ret;
4525 			}
4526 		} else {
4527 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
4528 			return ret;
4529 		}
4530 #endif
4531 	} else {
4532 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
4533 		return ret;
4534 	}
4535 
4536 	return 0;
4537 }
4538 
4539 static int rockchip_vop2_regs_dump(struct display_state *state)
4540 {
4541 	struct crtc_state *cstate = &state->crtc_state;
4542 	struct vop2 *vop2 = cstate->private;
4543 	const struct vop2_data *vop2_data = vop2->data;
4544 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4545 	u32 n, i, j;
4546 	u32 base;
4547 
4548 	if (!cstate->crtc->active)
4549 		return -EINVAL;
4550 
4551 	n = vop2_data->dump_regs_size;
4552 	for (i = 0; i < n; i++) {
4553 		base = regs[i].offset;
4554 		printf("\n%s:\n", regs[i].name);
4555 		for (j = 0; j < 68;) {
4556 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4557 			       vop2_readl(vop2, base + (4 * j)),
4558 			       vop2_readl(vop2, base + (4 * (j + 1))),
4559 			       vop2_readl(vop2, base + (4 * (j + 2))),
4560 			       vop2_readl(vop2, base + (4 * (j + 3))));
4561 			j += 4;
4562 		}
4563 	}
4564 
4565 	return 0;
4566 }
4567 
4568 static int rockchip_vop2_active_regs_dump(struct display_state *state)
4569 {
4570 	struct crtc_state *cstate = &state->crtc_state;
4571 	struct vop2 *vop2 = cstate->private;
4572 	const struct vop2_data *vop2_data = vop2->data;
4573 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
4574 	u32 n, i, j;
4575 	u32 base;
4576 	bool enable_state;
4577 
4578 	if (!cstate->crtc->active)
4579 		return -EINVAL;
4580 
4581 	n = vop2_data->dump_regs_size;
4582 	for (i = 0; i < n; i++) {
4583 		if (regs[i].state_mask) {
4584 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
4585 				       regs[i].state_mask;
4586 			if (enable_state != regs[i].enable_state)
4587 				continue;
4588 		}
4589 
4590 		base = regs[i].offset;
4591 		printf("\n%s:\n", regs[i].name);
4592 		for (j = 0; j < 68;) {
4593 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
4594 			       vop2_readl(vop2, base + (4 * j)),
4595 			       vop2_readl(vop2, base + (4 * (j + 1))),
4596 			       vop2_readl(vop2, base + (4 * (j + 2))),
4597 			       vop2_readl(vop2, base + (4 * (j + 3))));
4598 			j += 4;
4599 		}
4600 	}
4601 
4602 	return 0;
4603 }
4604 
4605 static struct vop2_dump_regs rk3528_dump_regs[] = {
4606 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4607 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
4608 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4609 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4610 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4611 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4612 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
4613 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4614 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4615 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
4616 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
4617 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
4618 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
4619 };
4620 
4621 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4622 	ROCKCHIP_VOP2_ESMART0,
4623 	ROCKCHIP_VOP2_ESMART1,
4624 	ROCKCHIP_VOP2_ESMART2,
4625 	ROCKCHIP_VOP2_ESMART3,
4626 };
4627 
4628 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4629 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4630 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4631 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4632 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4633 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4634 };
4635 
4636 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4637 	{ /* one display policy for hdmi */
4638 		{/* main display */
4639 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4640 			.attached_layers_nr = 4,
4641 			.attached_layers = {
4642 				  ROCKCHIP_VOP2_CLUSTER0,
4643 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4644 				},
4645 		},
4646 		{/* second display */},
4647 		{/* third  display */},
4648 		{/* fourth display */},
4649 	},
4650 
4651 	{ /* two display policy */
4652 		{/* main display */
4653 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4654 			.attached_layers_nr = 3,
4655 			.attached_layers = {
4656 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4657 				},
4658 		},
4659 
4660 		{/* second display */
4661 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4662 			.attached_layers_nr = 2,
4663 			.attached_layers = {
4664 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4665 				},
4666 		},
4667 		{/* third  display */},
4668 		{/* fourth display */},
4669 	},
4670 
4671 	{ /* one display policy for cvbs */
4672 		{/* main display */
4673 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4674 			.attached_layers_nr = 2,
4675 			.attached_layers = {
4676 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4677 				},
4678 		},
4679 		{/* second display */},
4680 		{/* third  display */},
4681 		{/* fourth display */},
4682 	},
4683 
4684 	{/* reserved */},
4685 };
4686 
4687 static struct vop2_win_data rk3528_win_data[5] = {
4688 	{
4689 		.name = "Esmart0",
4690 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4691 		.type = ESMART_LAYER,
4692 		.win_sel_port_offset = 8,
4693 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4694 		.reg_offset = 0,
4695 		.axi_id = 0,
4696 		.axi_yrgb_id = 0x06,
4697 		.axi_uv_id = 0x07,
4698 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4699 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4700 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4701 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4702 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4703 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4704 		.max_upscale_factor = 8,
4705 		.max_downscale_factor = 8,
4706 	},
4707 
4708 	{
4709 		.name = "Esmart1",
4710 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4711 		.type = ESMART_LAYER,
4712 		.win_sel_port_offset = 10,
4713 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4714 		.reg_offset = 0x200,
4715 		.axi_id = 0,
4716 		.axi_yrgb_id = 0x08,
4717 		.axi_uv_id = 0x09,
4718 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4719 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4720 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4721 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4722 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4723 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4724 		.max_upscale_factor = 8,
4725 		.max_downscale_factor = 8,
4726 	},
4727 
4728 	{
4729 		.name = "Esmart2",
4730 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4731 		.type = ESMART_LAYER,
4732 		.win_sel_port_offset = 12,
4733 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4734 		.reg_offset = 0x400,
4735 		.axi_id = 0,
4736 		.axi_yrgb_id = 0x0a,
4737 		.axi_uv_id = 0x0b,
4738 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4739 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4740 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4741 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4742 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4743 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4744 		.max_upscale_factor = 8,
4745 		.max_downscale_factor = 8,
4746 	},
4747 
4748 	{
4749 		.name = "Esmart3",
4750 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4751 		.type = ESMART_LAYER,
4752 		.win_sel_port_offset = 14,
4753 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
4754 		.reg_offset = 0x600,
4755 		.axi_id = 0,
4756 		.axi_yrgb_id = 0x0c,
4757 		.axi_uv_id = 0x0d,
4758 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4759 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4760 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4761 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4762 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4763 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4764 		.max_upscale_factor = 8,
4765 		.max_downscale_factor = 8,
4766 	},
4767 
4768 	{
4769 		.name = "Cluster0",
4770 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4771 		.type = CLUSTER_LAYER,
4772 		.win_sel_port_offset = 0,
4773 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
4774 		.reg_offset = 0,
4775 		.axi_id = 0,
4776 		.axi_yrgb_id = 0x02,
4777 		.axi_uv_id = 0x03,
4778 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4779 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4780 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4781 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4782 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4783 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4784 		.max_upscale_factor = 8,
4785 		.max_downscale_factor = 8,
4786 	},
4787 };
4788 
4789 static struct vop2_vp_data rk3528_vp_data[2] = {
4790 	{
4791 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
4792 			   VOP_FEATURE_POST_CSC,
4793 		.max_output = {4096, 4096},
4794 		.layer_mix_dly = 6,
4795 		.hdr_mix_dly = 2,
4796 		.win_dly = 8,
4797 	},
4798 	{
4799 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4800 		.max_output = {1920, 1080},
4801 		.layer_mix_dly = 2,
4802 		.hdr_mix_dly = 0,
4803 		.win_dly = 8,
4804 	},
4805 };
4806 
4807 const struct vop2_data rk3528_vop = {
4808 	.version = VOP_VERSION_RK3528,
4809 	.nr_vps = 2,
4810 	.vp_data = rk3528_vp_data,
4811 	.win_data = rk3528_win_data,
4812 	.plane_mask = rk3528_vp_plane_mask[0],
4813 	.plane_table = rk3528_plane_table,
4814 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
4815 	.nr_layers = 5,
4816 	.nr_mixers = 3,
4817 	.nr_gammas = 2,
4818 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
4819 	.dump_regs = rk3528_dump_regs,
4820 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
4821 };
4822 
4823 static struct vop2_dump_regs rk3562_dump_regs[] = {
4824 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4825 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
4826 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4827 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4828 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
4829 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4830 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
4831 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
4832 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
4833 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
4834 };
4835 
4836 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4837 	ROCKCHIP_VOP2_ESMART0,
4838 	ROCKCHIP_VOP2_ESMART1,
4839 	ROCKCHIP_VOP2_ESMART2,
4840 	ROCKCHIP_VOP2_ESMART3,
4841 };
4842 
4843 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4844 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4845 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4846 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4847 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4848 };
4849 
4850 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4851 	{ /* one display policy for hdmi */
4852 		{/* main display */
4853 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4854 			.attached_layers_nr = 4,
4855 			.attached_layers = {
4856 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
4857 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
4858 				},
4859 		},
4860 		{/* second display */},
4861 		{/* third  display */},
4862 		{/* fourth display */},
4863 	},
4864 
4865 	{ /* two display policy */
4866 		{/* main display */
4867 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4868 			.attached_layers_nr = 2,
4869 			.attached_layers = {
4870 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4871 				},
4872 		},
4873 
4874 		{/* second display */
4875 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
4876 			.attached_layers_nr = 2,
4877 			.attached_layers = {
4878 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4879 				},
4880 		},
4881 		{/* third  display */},
4882 		{/* fourth display */},
4883 	},
4884 
4885 	{/* reserved */},
4886 };
4887 
4888 static struct vop2_win_data rk3562_win_data[4] = {
4889 	{
4890 		.name = "Esmart0",
4891 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4892 		.type = ESMART_LAYER,
4893 		.win_sel_port_offset = 8,
4894 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
4895 		.reg_offset = 0,
4896 		.axi_id = 0,
4897 		.axi_yrgb_id = 0x02,
4898 		.axi_uv_id = 0x03,
4899 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4900 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4901 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4902 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4903 		.max_upscale_factor = 8,
4904 		.max_downscale_factor = 8,
4905 	},
4906 
4907 	{
4908 		.name = "Esmart1",
4909 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4910 		.type = ESMART_LAYER,
4911 		.win_sel_port_offset = 10,
4912 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
4913 		.reg_offset = 0x200,
4914 		.axi_id = 0,
4915 		.axi_yrgb_id = 0x04,
4916 		.axi_uv_id = 0x05,
4917 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4918 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4919 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4920 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4921 		.max_upscale_factor = 8,
4922 		.max_downscale_factor = 8,
4923 	},
4924 
4925 	{
4926 		.name = "Esmart2",
4927 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4928 		.type = ESMART_LAYER,
4929 		.win_sel_port_offset = 12,
4930 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
4931 		.reg_offset = 0x400,
4932 		.axi_id = 0,
4933 		.axi_yrgb_id = 0x06,
4934 		.axi_uv_id = 0x07,
4935 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4936 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4937 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4938 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4939 		.max_upscale_factor = 8,
4940 		.max_downscale_factor = 8,
4941 	},
4942 
4943 	{
4944 		.name = "Esmart3",
4945 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4946 		.type = ESMART_LAYER,
4947 		.win_sel_port_offset = 14,
4948 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
4949 		.reg_offset = 0x600,
4950 		.axi_id = 0,
4951 		.axi_yrgb_id = 0x08,
4952 		.axi_uv_id = 0x0d,
4953 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4954 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4955 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4956 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4957 		.max_upscale_factor = 8,
4958 		.max_downscale_factor = 8,
4959 	},
4960 };
4961 
4962 static struct vop2_vp_data rk3562_vp_data[2] = {
4963 	{
4964 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4965 		.max_output = {2048, 4096},
4966 		.win_dly = 8,
4967 		.layer_mix_dly = 8,
4968 	},
4969 	{
4970 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4971 		.max_output = {2048, 1080},
4972 		.win_dly = 8,
4973 		.layer_mix_dly = 8,
4974 	},
4975 };
4976 
4977 const struct vop2_data rk3562_vop = {
4978 	.version = VOP_VERSION_RK3562,
4979 	.nr_vps = 2,
4980 	.vp_data = rk3562_vp_data,
4981 	.win_data = rk3562_win_data,
4982 	.plane_mask = rk3562_vp_plane_mask[0],
4983 	.plane_table = rk3562_plane_table,
4984 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
4985 	.nr_layers = 4,
4986 	.nr_mixers = 3,
4987 	.nr_gammas = 2,
4988 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
4989 	.dump_regs = rk3562_dump_regs,
4990 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
4991 };
4992 
4993 static struct vop2_dump_regs rk3568_dump_regs[] = {
4994 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
4995 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
4996 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4997 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
4998 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
4999 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5000 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
5001 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5002 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5003 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
5004 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
5005 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5006 };
5007 
5008 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5009 	ROCKCHIP_VOP2_SMART0,
5010 	ROCKCHIP_VOP2_SMART1,
5011 	ROCKCHIP_VOP2_ESMART0,
5012 	ROCKCHIP_VOP2_ESMART1,
5013 };
5014 
5015 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5016 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5017 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5018 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5019 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5020 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5021 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
5022 };
5023 
5024 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5025 	{ /* one display policy */
5026 		{/* main display */
5027 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5028 			.attached_layers_nr = 6,
5029 			.attached_layers = {
5030 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
5031 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5032 				},
5033 		},
5034 		{/* second display */},
5035 		{/* third  display */},
5036 		{/* fourth display */},
5037 	},
5038 
5039 	{ /* two display policy */
5040 		{/* main display */
5041 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5042 			.attached_layers_nr = 3,
5043 			.attached_layers = {
5044 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5045 				},
5046 		},
5047 
5048 		{/* second display */
5049 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5050 			.attached_layers_nr = 3,
5051 			.attached_layers = {
5052 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
5053 				},
5054 		},
5055 		{/* third  display */},
5056 		{/* fourth display */},
5057 	},
5058 
5059 	{ /* three display policy */
5060 		{/* main display */
5061 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
5062 			.attached_layers_nr = 3,
5063 			.attached_layers = {
5064 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
5065 				},
5066 		},
5067 
5068 		{/* second display */
5069 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
5070 			.attached_layers_nr = 2,
5071 			.attached_layers = {
5072 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
5073 				},
5074 		},
5075 
5076 		{/* third  display */
5077 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5078 			.attached_layers_nr = 1,
5079 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
5080 		},
5081 
5082 		{/* fourth display */},
5083 	},
5084 
5085 	{/* reserved for four display policy */},
5086 };
5087 
5088 static struct vop2_win_data rk3568_win_data[6] = {
5089 	{
5090 		.name = "Cluster0",
5091 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5092 		.type = CLUSTER_LAYER,
5093 		.win_sel_port_offset = 0,
5094 		.layer_sel_win_id = { 0, 0, 0, 0xff },
5095 		.reg_offset = 0,
5096 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5097 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5098 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5099 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5100 		.max_upscale_factor = 4,
5101 		.max_downscale_factor = 4,
5102 	},
5103 
5104 	{
5105 		.name = "Cluster1",
5106 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5107 		.type = CLUSTER_LAYER,
5108 		.win_sel_port_offset = 1,
5109 		.layer_sel_win_id = { 1, 1, 1, 0xff },
5110 		.reg_offset = 0x200,
5111 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5112 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5113 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5114 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5115 		.max_upscale_factor = 4,
5116 		.max_downscale_factor = 4,
5117 	},
5118 
5119 	{
5120 		.name = "Esmart0",
5121 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5122 		.type = ESMART_LAYER,
5123 		.win_sel_port_offset = 4,
5124 		.layer_sel_win_id = { 2, 2, 2, 0xff },
5125 		.reg_offset = 0,
5126 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5127 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5128 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5129 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5130 		.max_upscale_factor = 8,
5131 		.max_downscale_factor = 8,
5132 	},
5133 
5134 	{
5135 		.name = "Esmart1",
5136 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5137 		.type = ESMART_LAYER,
5138 		.win_sel_port_offset = 5,
5139 		.layer_sel_win_id = { 6, 6, 6, 0xff },
5140 		.reg_offset = 0x200,
5141 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5142 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5143 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5144 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5145 		.max_upscale_factor = 8,
5146 		.max_downscale_factor = 8,
5147 	},
5148 
5149 	{
5150 		.name = "Smart0",
5151 		.phys_id = ROCKCHIP_VOP2_SMART0,
5152 		.type = SMART_LAYER,
5153 		.win_sel_port_offset = 6,
5154 		.layer_sel_win_id = { 3, 3, 3, 0xff },
5155 		.reg_offset = 0x400,
5156 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5157 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5158 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5159 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5160 		.max_upscale_factor = 8,
5161 		.max_downscale_factor = 8,
5162 	},
5163 
5164 	{
5165 		.name = "Smart1",
5166 		.phys_id = ROCKCHIP_VOP2_SMART1,
5167 		.type = SMART_LAYER,
5168 		.win_sel_port_offset = 7,
5169 		.layer_sel_win_id = { 7, 7, 7, 0xff },
5170 		.reg_offset = 0x600,
5171 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5172 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5173 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5174 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5175 		.max_upscale_factor = 8,
5176 		.max_downscale_factor = 8,
5177 	},
5178 };
5179 
5180 static struct vop2_vp_data rk3568_vp_data[3] = {
5181 	{
5182 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5183 		.pre_scan_max_dly = 42,
5184 		.max_output = {4096, 2304},
5185 	},
5186 	{
5187 		.feature = 0,
5188 		.pre_scan_max_dly = 40,
5189 		.max_output = {2048, 1536},
5190 	},
5191 	{
5192 		.feature = 0,
5193 		.pre_scan_max_dly = 40,
5194 		.max_output = {1920, 1080},
5195 	},
5196 };
5197 
5198 const struct vop2_data rk3568_vop = {
5199 	.version = VOP_VERSION_RK3568,
5200 	.nr_vps = 3,
5201 	.vp_data = rk3568_vp_data,
5202 	.win_data = rk3568_win_data,
5203 	.plane_mask = rk356x_vp_plane_mask[0],
5204 	.plane_table = rk356x_plane_table,
5205 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
5206 	.nr_layers = 6,
5207 	.nr_mixers = 5,
5208 	.nr_gammas = 1,
5209 	.dump_regs = rk3568_dump_regs,
5210 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
5211 };
5212 
5213 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5214 	ROCKCHIP_VOP2_ESMART0,
5215 	ROCKCHIP_VOP2_ESMART1,
5216 	ROCKCHIP_VOP2_ESMART2,
5217 	ROCKCHIP_VOP2_ESMART3,
5218 	ROCKCHIP_VOP2_CLUSTER0,
5219 	ROCKCHIP_VOP2_CLUSTER1,
5220 	ROCKCHIP_VOP2_CLUSTER2,
5221 	ROCKCHIP_VOP2_CLUSTER3,
5222 };
5223 
5224 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5225 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5226 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5227 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
5228 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
5229 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5230 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5231 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5232 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5233 };
5234 
5235 static struct vop2_dump_regs rk3588_dump_regs[] = {
5236 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5237 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
5238 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5239 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5240 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
5241 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
5242 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5243 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
5244 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
5245 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
5246 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5247 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5248 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
5249 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
5250 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5251 };
5252 
5253 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5254 	{ /* one display policy */
5255 		{/* main display */
5256 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5257 			.attached_layers_nr = 8,
5258 			.attached_layers = {
5259 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
5260 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
5261 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
5262 			},
5263 		},
5264 		{/* second display */},
5265 		{/* third  display */},
5266 		{/* fourth display */},
5267 	},
5268 
5269 	{ /* two display policy */
5270 		{/* main display */
5271 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5272 			.attached_layers_nr = 4,
5273 			.attached_layers = {
5274 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
5275 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
5276 			},
5277 		},
5278 
5279 		{/* second display */
5280 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5281 			.attached_layers_nr = 4,
5282 			.attached_layers = {
5283 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
5284 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
5285 			},
5286 		},
5287 		{/* third  display */},
5288 		{/* fourth display */},
5289 	},
5290 
5291 	{ /* three display policy */
5292 		{/* main display */
5293 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5294 			.attached_layers_nr = 3,
5295 			.attached_layers = {
5296 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
5297 			},
5298 		},
5299 
5300 		{/* second display */
5301 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5302 			.attached_layers_nr = 3,
5303 			.attached_layers = {
5304 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
5305 			},
5306 		},
5307 
5308 		{/* third  display */
5309 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5310 			.attached_layers_nr = 2,
5311 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
5312 		},
5313 
5314 		{/* fourth display */},
5315 	},
5316 
5317 	{ /* four display policy */
5318 		{/* main display */
5319 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5320 			.attached_layers_nr = 2,
5321 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
5322 		},
5323 
5324 		{/* second display */
5325 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
5326 			.attached_layers_nr = 2,
5327 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
5328 		},
5329 
5330 		{/* third  display */
5331 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5332 			.attached_layers_nr = 2,
5333 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
5334 		},
5335 
5336 		{/* fourth display */
5337 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5338 			.attached_layers_nr = 2,
5339 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
5340 		},
5341 	},
5342 
5343 };
5344 
5345 static struct vop2_win_data rk3588_win_data[8] = {
5346 	{
5347 		.name = "Cluster0",
5348 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5349 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
5350 		.type = CLUSTER_LAYER,
5351 		.win_sel_port_offset = 0,
5352 		.layer_sel_win_id = { 0, 0, 0, 0 },
5353 		.reg_offset = 0,
5354 		.axi_id = 0,
5355 		.axi_yrgb_id = 2,
5356 		.axi_uv_id = 3,
5357 		.pd_id = VOP2_PD_CLUSTER0,
5358 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5359 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5360 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5361 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5362 		.max_upscale_factor = 4,
5363 		.max_downscale_factor = 4,
5364 	},
5365 
5366 	{
5367 		.name = "Cluster1",
5368 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5369 		.type = CLUSTER_LAYER,
5370 		.win_sel_port_offset = 1,
5371 		.layer_sel_win_id = { 1, 1, 1, 1 },
5372 		.reg_offset = 0x200,
5373 		.axi_id = 0,
5374 		.axi_yrgb_id = 6,
5375 		.axi_uv_id = 7,
5376 		.pd_id = VOP2_PD_CLUSTER1,
5377 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5378 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5379 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5380 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5381 		.max_upscale_factor = 4,
5382 		.max_downscale_factor = 4,
5383 	},
5384 
5385 	{
5386 		.name = "Cluster2",
5387 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
5388 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
5389 		.type = CLUSTER_LAYER,
5390 		.win_sel_port_offset = 2,
5391 		.layer_sel_win_id = { 4, 4, 4, 4 },
5392 		.reg_offset = 0x400,
5393 		.axi_id = 1,
5394 		.axi_yrgb_id = 2,
5395 		.axi_uv_id = 3,
5396 		.pd_id = VOP2_PD_CLUSTER2,
5397 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5398 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5399 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5400 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5401 		.max_upscale_factor = 4,
5402 		.max_downscale_factor = 4,
5403 	},
5404 
5405 	{
5406 		.name = "Cluster3",
5407 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
5408 		.type = CLUSTER_LAYER,
5409 		.win_sel_port_offset = 3,
5410 		.layer_sel_win_id = { 5, 5, 5, 5 },
5411 		.reg_offset = 0x600,
5412 		.axi_id = 1,
5413 		.axi_yrgb_id = 6,
5414 		.axi_uv_id = 7,
5415 		.pd_id = VOP2_PD_CLUSTER3,
5416 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5417 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5418 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5419 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5420 		.max_upscale_factor = 4,
5421 		.max_downscale_factor = 4,
5422 	},
5423 
5424 	{
5425 		.name = "Esmart0",
5426 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5427 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
5428 		.type = ESMART_LAYER,
5429 		.win_sel_port_offset = 4,
5430 		.layer_sel_win_id = { 2, 2, 2, 2 },
5431 		.reg_offset = 0,
5432 		.axi_id = 0,
5433 		.axi_yrgb_id = 0x0a,
5434 		.axi_uv_id = 0x0b,
5435 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5436 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5437 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5438 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5439 		.max_upscale_factor = 8,
5440 		.max_downscale_factor = 8,
5441 	},
5442 
5443 	{
5444 		.name = "Esmart1",
5445 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5446 		.type = ESMART_LAYER,
5447 		.win_sel_port_offset = 5,
5448 		.layer_sel_win_id = { 3, 3, 3, 3 },
5449 		.reg_offset = 0x200,
5450 		.axi_id = 0,
5451 		.axi_yrgb_id = 0x0c,
5452 		.axi_uv_id = 0x0d,
5453 		.pd_id = VOP2_PD_ESMART,
5454 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5455 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5456 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5457 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5458 		.max_upscale_factor = 8,
5459 		.max_downscale_factor = 8,
5460 	},
5461 
5462 	{
5463 		.name = "Esmart2",
5464 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5465 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
5466 		.type = ESMART_LAYER,
5467 		.win_sel_port_offset = 6,
5468 		.layer_sel_win_id = { 6, 6, 6, 6 },
5469 		.reg_offset = 0x400,
5470 		.axi_id = 1,
5471 		.axi_yrgb_id = 0x0a,
5472 		.axi_uv_id = 0x0b,
5473 		.pd_id = VOP2_PD_ESMART,
5474 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5475 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5476 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5477 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5478 		.max_upscale_factor = 8,
5479 		.max_downscale_factor = 8,
5480 	},
5481 
5482 	{
5483 		.name = "Esmart3",
5484 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5485 		.type = ESMART_LAYER,
5486 		.win_sel_port_offset = 7,
5487 		.layer_sel_win_id = { 7, 7, 7, 7 },
5488 		.reg_offset = 0x600,
5489 		.axi_id = 1,
5490 		.axi_yrgb_id = 0x0c,
5491 		.axi_uv_id = 0x0d,
5492 		.pd_id = VOP2_PD_ESMART,
5493 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5494 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5495 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5496 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5497 		.max_upscale_factor = 8,
5498 		.max_downscale_factor = 8,
5499 	},
5500 };
5501 
5502 static struct dsc_error_info dsc_ecw[] = {
5503 	{0x00000000, "no error detected by DSC encoder"},
5504 	{0x0030ffff, "bits per component error"},
5505 	{0x0040ffff, "multiple mode error"},
5506 	{0x0050ffff, "line buffer depth error"},
5507 	{0x0060ffff, "minor version error"},
5508 	{0x0070ffff, "picture height error"},
5509 	{0x0080ffff, "picture width error"},
5510 	{0x0090ffff, "number of slices error"},
5511 	{0x00c0ffff, "slice height Error "},
5512 	{0x00d0ffff, "slice width error"},
5513 	{0x00e0ffff, "second line BPG offset error"},
5514 	{0x00f0ffff, "non second line BPG offset error"},
5515 	{0x0100ffff, "PPS ID error"},
5516 	{0x0110ffff, "bits per pixel (BPP) Error"},
5517 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
5518 
5519 	{0x01510001, "slice 0 RC buffer model overflow error"},
5520 	{0x01510002, "slice 1 RC buffer model overflow error"},
5521 	{0x01510004, "slice 2 RC buffer model overflow error"},
5522 	{0x01510008, "slice 3 RC buffer model overflow error"},
5523 	{0x01510010, "slice 4 RC buffer model overflow error"},
5524 	{0x01510020, "slice 5 RC buffer model overflow error"},
5525 	{0x01510040, "slice 6 RC buffer model overflow error"},
5526 	{0x01510080, "slice 7 RC buffer model overflow error"},
5527 
5528 	{0x01610001, "slice 0 RC buffer model underflow error"},
5529 	{0x01610002, "slice 1 RC buffer model underflow error"},
5530 	{0x01610004, "slice 2 RC buffer model underflow error"},
5531 	{0x01610008, "slice 3 RC buffer model underflow error"},
5532 	{0x01610010, "slice 4 RC buffer model underflow error"},
5533 	{0x01610020, "slice 5 RC buffer model underflow error"},
5534 	{0x01610040, "slice 6 RC buffer model underflow error"},
5535 	{0x01610080, "slice 7 RC buffer model underflow error"},
5536 
5537 	{0xffffffff, "unsuccessful RESET cycle status"},
5538 	{0x00a0ffff, "ICH full error precision settings error"},
5539 	{0x0020ffff, "native mode"},
5540 };
5541 
5542 static struct dsc_error_info dsc_buffer_flow[] = {
5543 	{0x00000000, "rate buffer status"},
5544 	{0x00000001, "line buffer status"},
5545 	{0x00000002, "decoder model status"},
5546 	{0x00000003, "pixel buffer status"},
5547 	{0x00000004, "balance fifo buffer status"},
5548 	{0x00000005, "syntax element fifo status"},
5549 };
5550 
5551 static struct vop2_dsc_data rk3588_dsc_data[] = {
5552 	{
5553 		.id = ROCKCHIP_VOP2_DSC_8K,
5554 		.pd_id = VOP2_PD_DSC_8K,
5555 		.max_slice_num = 8,
5556 		.max_linebuf_depth = 11,
5557 		.min_bits_per_pixel = 8,
5558 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
5559 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
5560 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
5561 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
5562 	},
5563 
5564 	{
5565 		.id = ROCKCHIP_VOP2_DSC_4K,
5566 		.pd_id = VOP2_PD_DSC_4K,
5567 		.max_slice_num = 2,
5568 		.max_linebuf_depth = 11,
5569 		.min_bits_per_pixel = 8,
5570 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
5571 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
5572 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
5573 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
5574 	},
5575 };
5576 
5577 static struct vop2_vp_data rk3588_vp_data[4] = {
5578 	{
5579 		.splice_vp_id = 1,
5580 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5581 		.pre_scan_max_dly = 54,
5582 		.max_dclk = 600000,
5583 		.max_output = {7680, 4320},
5584 	},
5585 	{
5586 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5587 		.pre_scan_max_dly = 54,
5588 		.max_dclk = 600000,
5589 		.max_output = {4096, 2304},
5590 	},
5591 	{
5592 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5593 		.pre_scan_max_dly = 52,
5594 		.max_dclk = 600000,
5595 		.max_output = {4096, 2304},
5596 	},
5597 	{
5598 		.feature = 0,
5599 		.pre_scan_max_dly = 52,
5600 		.max_dclk = 200000,
5601 		.max_output = {1920, 1080},
5602 	},
5603 };
5604 
5605 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
5606 	{
5607 	  .id = VOP2_PD_CLUSTER0,
5608 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
5609 	},
5610 	{
5611 	  .id = VOP2_PD_CLUSTER1,
5612 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
5613 	  .parent_id = VOP2_PD_CLUSTER0,
5614 	},
5615 	{
5616 	  .id = VOP2_PD_CLUSTER2,
5617 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
5618 	  .parent_id = VOP2_PD_CLUSTER0,
5619 	},
5620 	{
5621 	  .id = VOP2_PD_CLUSTER3,
5622 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
5623 	  .parent_id = VOP2_PD_CLUSTER0,
5624 	},
5625 	{
5626 	  .id = VOP2_PD_ESMART,
5627 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
5628 			    BIT(ROCKCHIP_VOP2_ESMART2) |
5629 			    BIT(ROCKCHIP_VOP2_ESMART3),
5630 	},
5631 	{
5632 	  .id = VOP2_PD_DSC_8K,
5633 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
5634 	},
5635 	{
5636 	  .id = VOP2_PD_DSC_4K,
5637 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
5638 	},
5639 };
5640 
5641 const struct vop2_data rk3588_vop = {
5642 	.version = VOP_VERSION_RK3588,
5643 	.nr_vps = 4,
5644 	.vp_data = rk3588_vp_data,
5645 	.win_data = rk3588_win_data,
5646 	.plane_mask = rk3588_vp_plane_mask[0],
5647 	.plane_table = rk3588_plane_table,
5648 	.pd = rk3588_vop_pd_data,
5649 	.dsc = rk3588_dsc_data,
5650 	.dsc_error_ecw = dsc_ecw,
5651 	.dsc_error_buffer_flow = dsc_buffer_flow,
5652 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
5653 	.nr_layers = 8,
5654 	.nr_mixers = 7,
5655 	.nr_gammas = 4,
5656 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
5657 	.nr_dscs = 2,
5658 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
5659 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
5660 	.dump_regs = rk3588_dump_regs,
5661 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
5662 };
5663 
5664 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
5665 	.preinit = rockchip_vop2_preinit,
5666 	.prepare = rockchip_vop2_prepare,
5667 	.init = rockchip_vop2_init,
5668 	.set_plane = rockchip_vop2_set_plane,
5669 	.enable = rockchip_vop2_enable,
5670 	.disable = rockchip_vop2_disable,
5671 	.fixup_dts = rockchip_vop2_fixup_dts,
5672 	.check = rockchip_vop2_check,
5673 	.mode_valid = rockchip_vop2_mode_valid,
5674 	.plane_check = rockchip_vop2_plane_check,
5675 	.regs_dump = rockchip_vop2_regs_dump,
5676 	.active_regs_dump = rockchip_vop2_active_regs_dump,
5677 	.apply_soft_te = rockchip_vop2_apply_soft_te,
5678 };
5679