xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision d8e26cc8fb2365d0eb393f5466a00d7e2c83db4d)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <asm/arch/cpu.h>
14 #include <asm/unaligned.h>
15 #include <asm/io.h>
16 #include <linux/list.h>
17 #include <linux/log2.h>
18 #include <linux/media-bus-format.h>
19 #include <clk.h>
20 #include <asm/arch/clock.h>
21 #include <linux/err.h>
22 #include <linux/ioport.h>
23 #include <dm/device.h>
24 #include <dm/read.h>
25 #include <fixp-arith.h>
26 #include <syscon.h>
27 #include <linux/iopoll.h>
28 
29 #include "rockchip_display.h"
30 #include "rockchip_crtc.h"
31 #include "rockchip_connector.h"
32 
33 /* System registers definition */
34 #define RK3568_REG_CFG_DONE			0x000
35 #define	CFG_DONE_EN				BIT(15)
36 
37 #define RK3568_VERSION_INFO			0x004
38 #define EN_MASK					1
39 
40 #define RK3568_AUTO_GATING_CTRL			0x008
41 
42 #define RK3568_SYS_AXI_LUT_CTRL			0x024
43 #define LUT_DMA_EN_SHIFT			0
44 
45 #define RK3568_DSP_IF_EN			0x028
46 #define RGB_EN_SHIFT				0
47 #define RK3588_DP0_EN_SHIFT			0
48 #define RK3588_DP1_EN_SHIFT			1
49 #define RK3588_RGB_EN_SHIFT			8
50 #define HDMI0_EN_SHIFT				1
51 #define EDP0_EN_SHIFT				3
52 #define RK3588_EDP0_EN_SHIFT			2
53 #define RK3588_HDMI0_EN_SHIFT			3
54 #define MIPI0_EN_SHIFT				4
55 #define RK3588_EDP1_EN_SHIFT			4
56 #define RK3588_HDMI1_EN_SHIFT			5
57 #define RK3588_MIPI0_EN_SHIFT                   6
58 #define MIPI1_EN_SHIFT				20
59 #define RK3588_MIPI1_EN_SHIFT                   7
60 #define LVDS0_EN_SHIFT				5
61 #define LVDS1_EN_SHIFT				24
62 #define BT1120_EN_SHIFT				6
63 #define BT656_EN_SHIFT				7
64 #define IF_MUX_MASK				3
65 #define RGB_MUX_SHIFT				8
66 #define HDMI0_MUX_SHIFT				10
67 #define RK3588_DP0_MUX_SHIFT			12
68 #define RK3588_DP1_MUX_SHIFT			14
69 #define EDP0_MUX_SHIFT				14
70 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
71 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
72 #define MIPI0_MUX_SHIFT				16
73 #define RK3588_MIPI0_MUX_SHIFT			20
74 #define MIPI1_MUX_SHIFT				21
75 #define LVDS0_MUX_SHIFT				18
76 #define LVDS1_MUX_SHIFT				25
77 
78 #define RK3568_DSP_IF_CTRL			0x02c
79 #define LVDS_DUAL_EN_SHIFT			0
80 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
81 #define LVDS_DUAL_SWAP_EN_SHIFT			2
82 #define RK3568_DSP_IF_POL			0x030
83 #define IF_CTRL_REG_DONE_IMD_MASK		1
84 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
85 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
86 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
87 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
88 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
89 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
90 
91 #define RK3588_DP0_PIN_POL_SHIFT		8
92 #define RK3588_DP1_PIN_POL_SHIFT		12
93 #define RK3588_IF_PIN_POL_MASK			0x7
94 
95 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
96 
97 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
98 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
99 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
100 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
101 #define MIPI0_PIXCLK_DIV_SHIFT			24
102 #define MIPI1_PIXCLK_DIV_SHIFT			26
103 
104 #define RK3568_SYS_OTP_WIN_EN			0x50
105 #define OTP_WIN_EN_SHIFT			0
106 #define RK3568_SYS_LUT_PORT_SEL			0x58
107 #define GAMMA_PORT_SEL_MASK			0x3
108 #define GAMMA_PORT_SEL_SHIFT			0
109 #define RK3568_MIPI_DUAL_EN_SHIFT		10
110 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
111 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
112 
113 #define RK3568_SYS_PD_CTRL			0x034
114 #define RK3568_VP0_LINE_FLAG			0x70
115 #define RK3568_VP1_LINE_FLAG			0x74
116 #define RK3568_VP2_LINE_FLAG			0x78
117 #define RK3568_SYS0_INT_EN			0x80
118 #define RK3568_SYS0_INT_CLR			0x84
119 #define RK3568_SYS0_INT_STATUS			0x88
120 #define RK3568_SYS1_INT_EN			0x90
121 #define RK3568_SYS1_INT_CLR			0x94
122 #define RK3568_SYS1_INT_STATUS			0x98
123 #define RK3568_VP0_INT_EN			0xA0
124 #define RK3568_VP0_INT_CLR			0xA4
125 #define RK3568_VP0_INT_STATUS			0xA8
126 #define RK3568_VP1_INT_EN			0xB0
127 #define RK3568_VP1_INT_CLR			0xB4
128 #define RK3568_VP1_INT_STATUS			0xB8
129 #define RK3568_VP2_INT_EN			0xC0
130 #define RK3568_VP2_INT_CLR			0xC4
131 #define RK3568_VP2_INT_STATUS			0xC8
132 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
133 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
134 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
135 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
136 #define RK3588_ESMART_PD_EN_SHIFT		7
137 
138 #define RK3568_SYS_STATUS0			0x60
139 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
140 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
141 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
142 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
143 #define RK3588_ESMART_PD_STATUS_SHIFT		15
144 
145 /* Overlay registers definition    */
146 #define RK3568_OVL_CTRL				0x600
147 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
148 #define RK3568_OVL_LAYER_SEL			0x604
149 #define LAYER_SEL_MASK				0xf
150 
151 #define RK3568_OVL_PORT_SEL			0x608
152 #define PORT_MUX_MASK				0xf
153 #define PORT_MUX_SHIFT				0
154 #define LAYER_SEL_PORT_MASK			0x3
155 #define LAYER_SEL_PORT_SHIFT			16
156 
157 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
158 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
159 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
160 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
161 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
162 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
163 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
164 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
165 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
166 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
167 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
168 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
169 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
170 #define BG_MIX_CTRL_MASK			0xff
171 #define BG_MIX_CTRL_SHIFT			24
172 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
173 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
174 #define RK3568_CLUSTER_DLY_NUM			0x6F0
175 #define RK3568_SMART_DLY_NUM			0x6F8
176 
177 /* Video Port registers definition */
178 #define RK3568_VP0_DSP_CTRL			0xC00
179 #define OUT_MODE_MASK				0xf
180 #define OUT_MODE_SHIFT				0
181 #define DATA_SWAP_MASK				0x1f
182 #define DATA_SWAP_SHIFT				8
183 #define DSP_RB_SWAP				2
184 #define CORE_DCLK_DIV_EN_SHIFT			4
185 #define P2I_EN_SHIFT				5
186 #define DSP_FILED_POL				6
187 #define INTERLACE_EN_SHIFT			7
188 #define POST_DSP_OUT_R2Y_SHIFT			15
189 #define PRE_DITHER_DOWN_EN_SHIFT		16
190 #define DITHER_DOWN_EN_SHIFT			17
191 #define DSP_LUT_EN_SHIFT			28
192 
193 #define STANDBY_EN_SHIFT			31
194 
195 #define RK3568_VP0_MIPI_CTRL			0xC04
196 #define DCLK_DIV2_SHIFT				4
197 #define DCLK_DIV2_MASK				0x3
198 #define MIPI_DUAL_EN_SHIFT			20
199 #define MIPI_DUAL_SWAP_EN_SHIFT			21
200 
201 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
202 #define RK3568_VP0_3D_LUT_CTRL			0xC10
203 #define VP0_3D_LUT_EN_SHIFT				0
204 #define VP0_3D_LUT_UPDATE_SHIFT			2
205 
206 #define RK3588_VP0_CLK_CTRL			0xC0C
207 #define DCLK_CORE_DIV_SHIFT			0
208 #define DCLK_OUT_DIV_SHIFT			2
209 
210 #define RK3568_VP0_3D_LUT_MST			0xC20
211 
212 #define RK3568_VP0_DSP_BG			0xC2C
213 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
214 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
215 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
216 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
217 #define RK3568_VP0_POST_SCL_CTRL		0xC40
218 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
219 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
220 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
221 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
222 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
223 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
224 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
225 
226 #define RK3568_VP0_BCSH_CTRL			0xC60
227 #define BCSH_CTRL_Y2R_SHIFT			0
228 #define BCSH_CTRL_Y2R_MASK			0x1
229 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
230 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
231 #define BCSH_CTRL_R2Y_SHIFT			4
232 #define BCSH_CTRL_R2Y_MASK			0x1
233 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
234 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
235 
236 #define RK3568_VP0_BCSH_BCS			0xC64
237 #define BCSH_BRIGHTNESS_SHIFT			0
238 #define BCSH_BRIGHTNESS_MASK			0xFF
239 #define BCSH_CONTRAST_SHIFT			8
240 #define BCSH_CONTRAST_MASK			0x1FF
241 #define BCSH_SATURATION_SHIFT			20
242 #define BCSH_SATURATION_MASK			0x3FF
243 #define BCSH_OUT_MODE_SHIFT			30
244 #define BCSH_OUT_MODE_MASK			0x3
245 
246 #define RK3568_VP0_BCSH_H			0xC68
247 #define BCSH_SIN_HUE_SHIFT			0
248 #define BCSH_SIN_HUE_MASK			0x1FF
249 #define BCSH_COS_HUE_SHIFT			16
250 #define BCSH_COS_HUE_MASK			0x1FF
251 
252 #define RK3568_VP0_BCSH_COLOR			0xC6C
253 #define BCSH_EN_SHIFT				31
254 #define BCSH_EN_MASK				1
255 
256 #define RK3568_VP1_DSP_CTRL			0xD00
257 #define RK3568_VP1_MIPI_CTRL			0xD04
258 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
259 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
260 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
261 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
262 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
263 #define RK3568_VP1_POST_SCL_CTRL		0xD40
264 #define RK3568_VP1_DSP_HACT_INFO		0xD34
265 #define RK3568_VP1_DSP_VACT_INFO		0xD38
266 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
267 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
268 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
269 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
270 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
271 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
272 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
273 
274 #define RK3568_VP2_DSP_CTRL			0xE00
275 #define RK3568_VP2_MIPI_CTRL			0xE04
276 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
277 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
278 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
279 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
280 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
281 #define RK3568_VP2_POST_SCL_CTRL		0xE40
282 #define RK3568_VP2_DSP_HACT_INFO		0xE34
283 #define RK3568_VP2_DSP_VACT_INFO		0xE38
284 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
285 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
286 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
287 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
288 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
289 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
290 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
291 
292 /* Cluster0 register definition */
293 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
294 #define CLUSTER_YUV2RGB_EN_SHIFT		8
295 #define CLUSTER_RGB2YUV_EN_SHIFT		9
296 #define CLUSTER_CSC_MODE_SHIFT			10
297 #define CLUSTER_YRGB_XSCL_MODE_SHIFT		12
298 #define CLUSTER_YRGB_YSCL_MODE_SHIFT		14
299 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
300 #define CLUSTER_YRGB_GT2_SHIFT			28
301 #define CLUSTER_YRGB_GT4_SHIFT			29
302 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
303 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
304 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
305 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
306 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
307 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
308 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
309 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
310 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
311 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
312 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
313 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
314 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
315 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
316 
317 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
318 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
319 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
320 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
321 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
322 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
323 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
324 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
325 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
326 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
327 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
328 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
329 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
330 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
331 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
332 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
333 
334 #define RK3568_CLUSTER0_CTRL			0x1100
335 #define CLUSTER_EN_SHIFT			0
336 
337 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
338 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
339 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
340 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
341 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
342 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
343 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
344 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
345 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
346 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
347 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
348 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
349 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
350 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
351 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
352 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
353 
354 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
355 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
356 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
357 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
358 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
359 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
360 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
361 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
362 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
363 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
364 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
365 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
366 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
367 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
368 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
369 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
370 
371 #define RK3568_CLUSTER1_CTRL			0x1300
372 
373 /* Esmart register definition */
374 #define RK3568_ESMART0_CTRL0			0x1800
375 #define RGB2YUV_EN_SHIFT			1
376 #define CSC_MODE_SHIFT				2
377 #define CSC_MODE_MASK				0x3
378 
379 #define RK3568_ESMART0_CTRL1			0x1804
380 #define YMIRROR_EN_SHIFT			31
381 #define RK3568_ESMART0_REGION0_CTRL		0x1810
382 #define REGION0_RB_SWAP_SHIFT			14
383 #define WIN_EN_SHIFT				0
384 #define WIN_FORMAT_MASK				0x1f
385 #define WIN_FORMAT_SHIFT			1
386 
387 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
388 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
389 #define RK3568_ESMART0_REGION0_VIR		0x181C
390 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
391 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
392 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
393 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
394 #define YRGB_XSCL_MODE_MASK			0x3
395 #define YRGB_XSCL_MODE_SHIFT			0
396 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
397 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
398 #define YRGB_YSCL_MODE_MASK			0x3
399 #define YRGB_YSCL_MODE_SHIFT			4
400 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
401 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
402 
403 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
404 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
405 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
406 #define RK3568_ESMART0_REGION1_CTRL		0x1840
407 #define YRGB_GT2_MASK				0x1
408 #define YRGB_GT2_SHIFT				8
409 #define YRGB_GT4_MASK				0x1
410 #define YRGB_GT4_SHIFT				9
411 
412 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
413 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
414 #define RK3568_ESMART0_REGION1_VIR		0x184C
415 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
416 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
417 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
418 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
419 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
420 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
421 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
422 #define RK3568_ESMART0_REGION2_CTRL		0x1870
423 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
424 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
425 #define RK3568_ESMART0_REGION2_VIR		0x187C
426 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
427 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
428 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
429 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
430 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
431 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
432 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
433 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
434 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
435 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
436 #define RK3568_ESMART0_REGION3_VIR		0x18AC
437 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
438 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
439 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
440 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
441 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
442 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
443 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
444 
445 #define RK3568_ESMART1_CTRL0			0x1A00
446 #define RK3568_ESMART1_CTRL1			0x1A04
447 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
448 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
449 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
450 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
451 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
452 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
453 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
454 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
455 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
456 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
457 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
458 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
459 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
460 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
461 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
462 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
463 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
464 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
465 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
466 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
467 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
468 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
469 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
470 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
471 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
472 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
473 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
474 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
475 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
476 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
477 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
478 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
479 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
480 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
481 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
482 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
483 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
484 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
485 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
486 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
487 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
488 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
489 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
490 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
491 
492 #define RK3568_SMART0_CTRL0			0x1C00
493 #define RK3568_SMART0_CTRL1			0x1C04
494 #define RK3568_SMART0_REGION0_CTRL		0x1C10
495 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
496 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
497 #define RK3568_SMART0_REGION0_VIR		0x1C1C
498 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
499 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
500 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
501 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
502 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
503 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
504 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
505 #define RK3568_SMART0_REGION1_CTRL		0x1C40
506 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
507 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
508 #define RK3568_SMART0_REGION1_VIR		0x1C4C
509 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
510 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
511 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
512 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
513 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
514 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
515 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
516 #define RK3568_SMART0_REGION2_CTRL		0x1C70
517 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
518 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
519 #define RK3568_SMART0_REGION2_VIR		0x1C7C
520 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
521 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
522 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
523 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
524 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
525 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
526 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
527 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
528 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
529 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
530 #define RK3568_SMART0_REGION3_VIR		0x1CAC
531 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
532 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
533 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
534 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
535 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
536 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
537 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
538 
539 #define RK3568_SMART1_CTRL0			0x1E00
540 #define RK3568_SMART1_CTRL1			0x1E04
541 #define RK3568_SMART1_REGION0_CTRL		0x1E10
542 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
543 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
544 #define RK3568_SMART1_REGION0_VIR		0x1E1C
545 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
546 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
547 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
548 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
549 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
550 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
551 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
552 #define RK3568_SMART1_REGION1_CTRL		0x1E40
553 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
554 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
555 #define RK3568_SMART1_REGION1_VIR		0x1E4C
556 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
557 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
558 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
559 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
560 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
561 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
562 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
563 #define RK3568_SMART1_REGION2_CTRL		0x1E70
564 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
565 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
566 #define RK3568_SMART1_REGION2_VIR		0x1E7C
567 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
568 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
569 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
570 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
571 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
572 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
573 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
574 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
575 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
576 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
577 #define RK3568_SMART1_REGION3_VIR		0x1EAC
578 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
579 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
580 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
581 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
582 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
583 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
584 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
585 
586 #define RK3568_MAX_REG				0x1ED0
587 
588 #define RK3568_GRF_VO_CON1			0x0364
589 #define GRF_BT656_CLK_INV_SHIFT			1
590 #define GRF_BT1120_CLK_INV_SHIFT		2
591 #define GRF_RGB_DCLK_INV_SHIFT			3
592 
593 #define RK3588_GRF_VOP_CON2			0x0008
594 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
595 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
596 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
597 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
598 
599 #define RK3588_PMU_BISR_CON3			0x20C
600 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
601 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
602 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
603 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
604 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
605 
606 #define RK3588_PMU_BISR_STATUS5			0x294
607 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
608 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
609 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
610 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
611 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
612 
613 #define VOP2_LAYER_MAX				8
614 
615 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
616 
617 enum vop2_csc_format {
618 	CSC_BT601L,
619 	CSC_BT709L,
620 	CSC_BT601F,
621 	CSC_BT2020,
622 };
623 
624 enum vop2_pol {
625 	HSYNC_POSITIVE = 0,
626 	VSYNC_POSITIVE = 1,
627 	DEN_NEGATIVE   = 2,
628 	DCLK_INVERT    = 3
629 };
630 
631 enum vop2_bcsh_out_mode {
632 	BCSH_OUT_MODE_BLACK,
633 	BCSH_OUT_MODE_BLUE,
634 	BCSH_OUT_MODE_COLOR_BAR,
635 	BCSH_OUT_MODE_NORMAL_VIDEO,
636 };
637 
638 #define _VOP_REG(off, _mask, _shift, _write_mask) \
639 		{ \
640 		 .offset = off, \
641 		 .mask = _mask, \
642 		 .shift = _shift, \
643 		 .write_mask = _write_mask, \
644 		}
645 
646 #define VOP_REG(off, _mask, _shift) \
647 		_VOP_REG(off, _mask, _shift, false)
648 enum dither_down_mode {
649 	RGB888_TO_RGB565 = 0x0,
650 	RGB888_TO_RGB666 = 0x1
651 };
652 
653 enum vop2_video_ports_id {
654 	VOP2_VP0,
655 	VOP2_VP1,
656 	VOP2_VP2,
657 	VOP2_VP3,
658 	VOP2_VP_MAX,
659 };
660 
661 enum vop2_layer_type {
662 	CLUSTER_LAYER = 0,
663 	ESMART_LAYER = 1,
664 	SMART_LAYER = 2,
665 };
666 
667 /* This define must same with kernel win phy id */
668 enum vop2_layer_phy_id {
669 	ROCKCHIP_VOP2_CLUSTER0 = 0,
670 	ROCKCHIP_VOP2_CLUSTER1,
671 	ROCKCHIP_VOP2_ESMART0,
672 	ROCKCHIP_VOP2_ESMART1,
673 	ROCKCHIP_VOP2_SMART0,
674 	ROCKCHIP_VOP2_SMART1,
675 	ROCKCHIP_VOP2_CLUSTER2,
676 	ROCKCHIP_VOP2_CLUSTER3,
677 	ROCKCHIP_VOP2_ESMART2,
678 	ROCKCHIP_VOP2_ESMART3,
679 	ROCKCHIP_VOP2_LAYER_MAX,
680 };
681 
682 enum vop2_scale_up_mode {
683 	VOP2_SCALE_UP_NRST_NBOR,
684 	VOP2_SCALE_UP_BIL,
685 	VOP2_SCALE_UP_BIC,
686 };
687 
688 enum vop2_scale_down_mode {
689 	VOP2_SCALE_DOWN_NRST_NBOR,
690 	VOP2_SCALE_DOWN_BIL,
691 	VOP2_SCALE_DOWN_AVG,
692 };
693 
694 enum scale_mode {
695 	SCALE_NONE = 0x0,
696 	SCALE_UP   = 0x1,
697 	SCALE_DOWN = 0x2
698 };
699 
700 struct vop2_layer {
701 	u8 id;
702 	/**
703 	 * @win_phys_id: window id of the layer selected.
704 	 * Every layer must make sure to select different
705 	 * windows of others.
706 	 */
707 	u8 win_phys_id;
708 };
709 
710 struct vop2_power_domain_data {
711 	bool is_parent_needed;
712 	u8 pd_en_shift;
713 	u8 pd_status_shift;
714 	u8 pmu_status_shift;
715 	u8 bisr_en_status_shift;
716 	u8 parent_phy_id;
717 };
718 
719 struct vop2_win_data {
720 	char *name;
721 	u8 phys_id;
722 	enum vop2_layer_type type;
723 	u8 win_sel_port_offset;
724 	u8 layer_sel_win_id;
725 	u32 reg_offset;
726 	struct vop2_power_domain_data *pd_data;
727 };
728 
729 struct vop2_vp_data {
730 	u32 feature;
731 	u8 pre_scan_max_dly;
732 	struct vop_rect max_output;
733 	u32 max_dclk;
734 };
735 
736 struct vop2_plane_table {
737 	enum vop2_layer_phy_id plane_id;
738 	enum vop2_layer_type plane_type;
739 };
740 
741 struct vop2_vp_plane_mask {
742 	u8 primary_plane_id; /* use this win to show logo */
743 	u8 attached_layers_nr; /* number layers attach to this vp */
744 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
745 	u32 plane_mask;
746 	int cursor_plane_id;
747 };
748 
749 struct vop2_data {
750 	u32 version;
751 	struct vop2_vp_data *vp_data;
752 	struct vop2_win_data *win_data;
753 	struct vop2_vp_plane_mask *plane_mask;
754 	struct vop2_plane_table *plane_table;
755 	u8 nr_vps;
756 	u8 nr_layers;
757 	u8 nr_mixers;
758 	u8 nr_gammas;
759 	u8 nr_dscs;
760 	u32 reg_len;
761 };
762 
763 struct vop2 {
764 	u32 *regsbak;
765 	void *regs;
766 	void *grf;
767 	void *vop_grf;
768 	void *vo1_grf;
769 	void *sys_pmu;
770 	u32 reg_len;
771 	u32 version;
772 	bool global_init;
773 	const struct vop2_data *data;
774 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
775 };
776 
777 static struct vop2 *rockchip_vop2;
778 /*
779  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
780  * avg_sd_factor:
781  * bli_su_factor:
782  * bic_su_factor:
783  * = (src - 1) / (dst - 1) << 16;
784  *
785  * gt2 enable: dst get one line from two line of the src
786  * gt4 enable: dst get one line from four line of the src.
787  *
788  */
789 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
790 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
791 
792 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
793 				(fac * (dst - 1) >> 12 < (src - 1))
794 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
795 				(fac * (dst - 1) >> 16 < (src - 1))
796 
797 static uint16_t vop2_scale_factor(enum scale_mode mode,
798 				  int32_t filter_mode,
799 				  uint32_t src, uint32_t dst)
800 {
801 	uint32_t fac = 0;
802 	int i = 0;
803 
804 	if (mode == SCALE_NONE)
805 		return 0;
806 
807 	/*
808 	 * A workaround to avoid zero div.
809 	 */
810 	if ((dst == 1) || (src == 1)) {
811 		dst = dst + 1;
812 		src = src + 1;
813 	}
814 
815 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
816 		fac = VOP2_BILI_SCL_DN(src, dst);
817 		for (i = 0; i < 100; i++) {
818 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
819 				break;
820 			fac -= 1;
821 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
822 		}
823 	} else {
824 		fac = VOP2_COMMON_SCL(src, dst);
825 		for (i = 0; i < 100; i++) {
826 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
827 				break;
828 			fac -= 1;
829 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
830 		}
831 	}
832 
833 	return fac;
834 }
835 
836 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
837 {
838 	if (src < dst)
839 		return SCALE_UP;
840 	else if (src > dst)
841 		return SCALE_DOWN;
842 
843 	return SCALE_NONE;
844 }
845 
846 static u8 rk3588_vop2_vp_primary_plane_order[VOP2_VP_MAX] = {
847 	ROCKCHIP_VOP2_ESMART0,
848 	ROCKCHIP_VOP2_ESMART1,
849 	ROCKCHIP_VOP2_ESMART2,
850 	ROCKCHIP_VOP2_ESMART3,
851 };
852 
853 static u8 rk3568_vop2_vp_primary_plane_order[VOP2_VP_MAX] = {
854 	ROCKCHIP_VOP2_SMART0,
855 	ROCKCHIP_VOP2_SMART1,
856 	ROCKCHIP_VOP2_ESMART1,
857 };
858 
859 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
860 {
861 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
862 }
863 
864 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
865 {
866 	int i = 0;
867 	u8 *vop2_vp_primary_plane_order;
868 	u8 default_primary_plane;
869 
870 	if (vop2->version == VOP_VERSION_RK3588) {
871 		vop2_vp_primary_plane_order = rk3588_vop2_vp_primary_plane_order;
872 		default_primary_plane = ROCKCHIP_VOP2_ESMART0;
873 	} else {
874 		vop2_vp_primary_plane_order = rk3568_vop2_vp_primary_plane_order;
875 		default_primary_plane = ROCKCHIP_VOP2_SMART0;
876 	}
877 
878 	for (i = 0; i < vop2->data->nr_vps; i++) {
879 		if (plane_mask & BIT(vop2_vp_primary_plane_order[i]))
880 			return vop2_vp_primary_plane_order[i];
881 	}
882 
883 	return default_primary_plane;
884 }
885 
886 static inline u16 scl_cal_scale(int src, int dst, int shift)
887 {
888 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
889 }
890 
891 static inline u16 scl_cal_scale2(int src, int dst)
892 {
893 	return ((src - 1) << 12) / (dst - 1);
894 }
895 
896 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
897 {
898 	writel(v, vop2->regs + offset);
899 	vop2->regsbak[offset >> 2] = v;
900 }
901 
902 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
903 {
904 	return readl(vop2->regs + offset);
905 }
906 
907 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
908 				   u32 mask, u32 shift, u32 v,
909 				   bool write_mask)
910 {
911 	if (!mask)
912 		return;
913 
914 	if (write_mask) {
915 		v = ((v & mask) << shift) | (mask << (shift + 16));
916 	} else {
917 		u32 cached_val = vop2->regsbak[offset >> 2];
918 
919 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
920 		vop2->regsbak[offset >> 2] = v;
921 	}
922 
923 	writel(v, vop2->regs + offset);
924 }
925 
926 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
927 				   u32 mask, u32 shift, u32 v)
928 {
929 	u32 val = 0;
930 
931 	val = (v << shift) | (mask << (shift + 16));
932 	writel(val, grf_base + offset);
933 }
934 
935 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
936 				  u32 mask, u32 shift)
937 {
938 	return (readl(grf_base + offset) >> shift) & mask;
939 }
940 
941 static inline int us_to_vertical_line(struct drm_display_mode *mode, int us)
942 {
943 	return us * mode->clock / mode->htotal / 1000;
944 }
945 
946 static char* get_output_if_name(u32 output_if, char *name)
947 {
948 	if (output_if & VOP_OUTPUT_IF_RGB)
949 		strcat(name, " RGB");
950 	if (output_if & VOP_OUTPUT_IF_BT1120)
951 		strcat(name, " BT1120");
952 	if (output_if & VOP_OUTPUT_IF_BT656)
953 		strcat(name, " BT656");
954 	if (output_if & VOP_OUTPUT_IF_LVDS0)
955 		strcat(name, " LVDS0");
956 	if (output_if & VOP_OUTPUT_IF_LVDS1)
957 		strcat(name, " LVDS1");
958 	if (output_if & VOP_OUTPUT_IF_MIPI0)
959 		strcat(name, " MIPI0");
960 	if (output_if & VOP_OUTPUT_IF_MIPI1)
961 		strcat(name, " MIPI1");
962 	if (output_if & VOP_OUTPUT_IF_eDP0)
963 		strcat(name, " eDP0");
964 	if (output_if & VOP_OUTPUT_IF_eDP1)
965 		strcat(name, " eDP1");
966 	if (output_if & VOP_OUTPUT_IF_DP0)
967 		strcat(name, " DP0");
968 	if (output_if & VOP_OUTPUT_IF_DP1)
969 		strcat(name, " DP1");
970 	if (output_if & VOP_OUTPUT_IF_HDMI0)
971 		strcat(name, " HDMI0");
972 	if (output_if & VOP_OUTPUT_IF_HDMI1)
973 		strcat(name, " HDMI1");
974 
975 	return name;
976 }
977 
978 static char *get_plane_name(int plane_id, char *name)
979 {
980 	switch (plane_id) {
981 	case ROCKCHIP_VOP2_CLUSTER0:
982 		strcat(name, "Cluster0");
983 		break;
984 	case ROCKCHIP_VOP2_CLUSTER1:
985 		strcat(name, "Cluster1");
986 		break;
987 	case ROCKCHIP_VOP2_ESMART0:
988 		strcat(name, "Esmart0");
989 		break;
990 	case ROCKCHIP_VOP2_ESMART1:
991 		strcat(name, "Esmart1");
992 		break;
993 	case ROCKCHIP_VOP2_SMART0:
994 		strcat(name, "Smart0");
995 		break;
996 	case ROCKCHIP_VOP2_SMART1:
997 		strcat(name, "Smart1");
998 		break;
999 	case ROCKCHIP_VOP2_CLUSTER2:
1000 		strcat(name, "Cluster2");
1001 		break;
1002 	case ROCKCHIP_VOP2_CLUSTER3:
1003 		strcat(name, "Cluster3");
1004 		break;
1005 	case ROCKCHIP_VOP2_ESMART2:
1006 		strcat(name, "Esmart2");
1007 		break;
1008 	case ROCKCHIP_VOP2_ESMART3:
1009 		strcat(name, "Esmart3");
1010 		break;
1011 	}
1012 
1013 	return name;
1014 }
1015 
1016 static bool is_yuv_output(u32 bus_format)
1017 {
1018 	switch (bus_format) {
1019 	case MEDIA_BUS_FMT_YUV8_1X24:
1020 	case MEDIA_BUS_FMT_YUV10_1X30:
1021 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1022 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1023 	case MEDIA_BUS_FMT_YUYV8_2X8:
1024 	case MEDIA_BUS_FMT_YVYU8_2X8:
1025 	case MEDIA_BUS_FMT_UYVY8_2X8:
1026 	case MEDIA_BUS_FMT_VYUY8_2X8:
1027 	case MEDIA_BUS_FMT_YUYV8_1X16:
1028 	case MEDIA_BUS_FMT_YVYU8_1X16:
1029 	case MEDIA_BUS_FMT_UYVY8_1X16:
1030 	case MEDIA_BUS_FMT_VYUY8_1X16:
1031 		return true;
1032 	default:
1033 		return false;
1034 	}
1035 }
1036 
1037 static int vop2_convert_csc_mode(int csc_mode)
1038 {
1039 	switch (csc_mode) {
1040 	case V4L2_COLORSPACE_SMPTE170M:
1041 	case V4L2_COLORSPACE_470_SYSTEM_M:
1042 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1043 		return CSC_BT601L;
1044 	case V4L2_COLORSPACE_REC709:
1045 	case V4L2_COLORSPACE_SMPTE240M:
1046 	case V4L2_COLORSPACE_DEFAULT:
1047 		return CSC_BT709L;
1048 	case V4L2_COLORSPACE_JPEG:
1049 		return CSC_BT601F;
1050 	case V4L2_COLORSPACE_BT2020:
1051 		return CSC_BT2020;
1052 	default:
1053 		return CSC_BT709L;
1054 	}
1055 }
1056 
1057 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1058 {
1059 	/*
1060 	 * FIXME:
1061 	 *
1062 	 * There is no media type for YUV444 output,
1063 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1064 	 * yuv format.
1065 	 *
1066 	 * From H/W testing, YUV444 mode need a rb swap.
1067 	 */
1068 	if ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1069 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1070 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1071 	     output_mode == ROCKCHIP_OUT_MODE_P888))
1072 		return true;
1073 	else
1074 		return false;
1075 }
1076 
1077 static inline bool is_hot_plug_devices(int output_type)
1078 {
1079 	switch (output_type) {
1080 	case DRM_MODE_CONNECTOR_HDMIA:
1081 	case DRM_MODE_CONNECTOR_HDMIB:
1082 	case DRM_MODE_CONNECTOR_TV:
1083 	case DRM_MODE_CONNECTOR_DisplayPort:
1084 	case DRM_MODE_CONNECTOR_VGA:
1085 	case DRM_MODE_CONNECTOR_Unknown:
1086 		return true;
1087 	default:
1088 		return false;
1089 	}
1090 }
1091 
1092 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1093 {
1094 	int i = 0;
1095 
1096 	for (i = 0; i < vop2->data->nr_layers; i++) {
1097 		if (vop2->data->win_data[i].phys_id == phys_id)
1098 			return &vop2->data->win_data[i];
1099 	}
1100 
1101 	return NULL;
1102 }
1103 
1104 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1105 					struct display_state *state)
1106 {
1107 	struct connector_state *conn_state = &state->conn_state;
1108 	struct crtc_state *cstate = &state->crtc_state;
1109 	struct resource gamma_res;
1110 	fdt_size_t lut_size;
1111 	int i, lut_len, ret = 0;
1112 	u32 *lut_regs;
1113 	u32 *lut_val;
1114 	u32 r, g, b;
1115 	u32 vp_offset = cstate->crtc_id * 0x100;
1116 	struct base2_disp_info *disp_info = conn_state->disp_info;
1117 	static int gamma_lut_en_num = 1;
1118 
1119 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1120 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1121 		return 0;
1122 	}
1123 
1124 	if (!disp_info)
1125 		return 0;
1126 
1127 	if (!disp_info->gamma_lut_data.size)
1128 		return 0;
1129 
1130 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1131 	if (ret)
1132 		printf("failed to get gamma lut res\n");
1133 	lut_regs = (u32 *)gamma_res.start;
1134 	lut_size = gamma_res.end - gamma_res.start + 1;
1135 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1136 		printf("failed to get gamma lut register\n");
1137 		return 0;
1138 	}
1139 	lut_len = lut_size / 4;
1140 	if (lut_len != 256 && lut_len != 1024) {
1141 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1142 		return 0;
1143 	}
1144 	lut_val = (u32 *)calloc(1, lut_size);
1145 	for (i = 0; i < lut_len; i++) {
1146 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1147 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1148 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1149 
1150 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1151 	}
1152 
1153 	for (i = 0; i < lut_len; i++)
1154 		writel(lut_val[i], lut_regs + i);
1155 
1156 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1157 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1158 			cstate->crtc_id , false);
1159 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1160 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1161 	gamma_lut_en_num++;
1162 
1163 	return 0;
1164 }
1165 
1166 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1167 					struct display_state *state)
1168 {
1169 	struct connector_state *conn_state = &state->conn_state;
1170 	struct crtc_state *cstate = &state->crtc_state;
1171 	int i, cubic_lut_len;
1172 	u32 vp_offset = cstate->crtc_id * 0x100;
1173 	struct base2_disp_info *disp_info = conn_state->disp_info;
1174 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1175 	u32 *cubic_lut_addr;
1176 
1177 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1178 		return 0;
1179 
1180 	if (!disp_info->cubic_lut_data.size)
1181 		return 0;
1182 
1183 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1184 	cubic_lut_len = disp_info->cubic_lut_data.size;
1185 
1186 	for (i = 0; i < cubic_lut_len / 2; i++) {
1187 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1188 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1189 					((lut->lblue[2 * i] & 0xff) << 24);
1190 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1191 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1192 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1193 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1194 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1195 		*cubic_lut_addr++ = 0;
1196 	}
1197 
1198 	if (cubic_lut_len % 2) {
1199 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1200 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1201 					((lut->lblue[2 * i] & 0xff) << 24);
1202 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1203 		*cubic_lut_addr++ = 0;
1204 		*cubic_lut_addr = 0;
1205 	}
1206 
1207 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1208 		    get_cubic_lut_buffer(cstate->crtc_id));
1209 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1210 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1211 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1212 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1213 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1214 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1215 
1216 	return 0;
1217 }
1218 
1219 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1220 {
1221 	struct connector_state *conn_state = &state->conn_state;
1222 	struct base_bcsh_info *bcsh_info;
1223 	struct crtc_state *cstate = &state->crtc_state;
1224 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1225 	bool bcsh_en = false, post_r2y_en = false, post_y2r_en = false;
1226 	u32 vp_offset = (cstate->crtc_id * 0x100);
1227 	int post_csc_mode;
1228 
1229 	if (!conn_state->disp_info)
1230 		return;
1231 	bcsh_info = &conn_state->disp_info->bcsh_info;
1232 	if (!bcsh_info)
1233 		return;
1234 
1235 	if (bcsh_info->brightness != 50 ||
1236 	    bcsh_info->contrast != 50 ||
1237 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1238 		bcsh_en = true;
1239 
1240 	if (bcsh_en) {
1241 		if (!cstate->yuv_overlay)
1242 			post_r2y_en = 1;
1243 		if (!is_yuv_output(conn_state->bus_format))
1244 			post_y2r_en = 1;
1245 	} else {
1246 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1247 			post_r2y_en = 1;
1248 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1249 			post_y2r_en = 1;
1250 	}
1251 
1252 	post_csc_mode = vop2_convert_csc_mode(conn_state->color_space);
1253 
1254 
1255 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1256 			BCSH_CTRL_R2Y_SHIFT, post_r2y_en, false);
1257 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1258 			BCSH_CTRL_Y2R_SHIFT, post_y2r_en, false);
1259 
1260 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1261 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, post_csc_mode, false);
1262 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1263 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, post_csc_mode, false);
1264 	if (!bcsh_en) {
1265 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1266 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1267 		return;
1268 	}
1269 
1270 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1271 		brightness = interpolate(0, -128, 100, 127,
1272 					 bcsh_info->brightness);
1273 	else
1274 		brightness = interpolate(0, -32, 100, 31,
1275 					 bcsh_info->brightness);
1276 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1277 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1278 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1279 
1280 
1281 	/*
1282 	 *  a:[-30~0):
1283 	 *    sin_hue = 0x100 - sin(a)*256;
1284 	 *    cos_hue = cos(a)*256;
1285 	 *  a:[0~30]
1286 	 *    sin_hue = sin(a)*256;
1287 	 *    cos_hue = cos(a)*256;
1288 	 */
1289 	sin_hue = fixp_sin32(hue) >> 23;
1290 	cos_hue = fixp_cos32(hue) >> 23;
1291 
1292 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1293 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1294 			brightness, false);
1295 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1296 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, contrast, false);
1297 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1298 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1299 			saturation * contrast / 0x100, false);
1300 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1301 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, sin_hue, false);
1302 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1303 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, cos_hue, false);
1304 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1305 			 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1306 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1307 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1308 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1309 }
1310 
1311 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1312 {
1313 	struct connector_state *conn_state = &state->conn_state;
1314 	struct drm_display_mode *mode = &conn_state->mode;
1315 	struct crtc_state *cstate = &state->crtc_state;
1316 	u32 vp_offset = (cstate->crtc_id * 0x100);
1317 	u16 vtotal = mode->crtc_vtotal;
1318 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1319 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1320 	u16 hdisplay = mode->crtc_hdisplay;
1321 	u16 vdisplay = mode->crtc_vdisplay;
1322 	u16 hsize =
1323 	    hdisplay * (conn_state->overscan.left_margin +
1324 			conn_state->overscan.right_margin) / 200;
1325 	u16 vsize =
1326 	    vdisplay * (conn_state->overscan.top_margin +
1327 			conn_state->overscan.bottom_margin) / 200;
1328 	u16 hact_end, vact_end;
1329 	u32 val;
1330 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1331 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1332 
1333 	hsize = round_down(hsize, 2);
1334 	vsize = round_down(vsize, 2);
1335 
1336 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1337 	hact_end = hact_st + hsize;
1338 	val = hact_st << 16;
1339 	val |= hact_end;
1340 
1341 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1342 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1343 	vact_end = vact_st + vsize;
1344 	val = vact_st << 16;
1345 	val |= vact_end;
1346 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1347 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1348 	val |= scl_cal_scale2(hdisplay, hsize);
1349 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1350 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1351 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1352 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1353 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1354 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1355 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1356 		u16 vact_st_f1 = vtotal + vact_st + 1;
1357 		u16 vact_end_f1 = vact_st_f1 + vsize;
1358 
1359 		val = vact_st_f1 << 16 | vact_end_f1;
1360 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1361 	}
1362 
1363 	bg_ovl_dly = cstate->crtc->vps[cstate->crtc_id].bg_ovl_dly;
1364 	bg_dly =  vop2->data->vp_data[cstate->crtc_id].pre_scan_max_dly;
1365 	bg_dly -= bg_ovl_dly;
1366 	pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1367 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1368 		hsync_len = 8;
1369 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1370 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + cstate->crtc_id * 4,
1371 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1372 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + vp_offset, pre_scan_dly);
1373 }
1374 
1375 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
1376 {
1377 	int val = 0;
1378 	int shift = 0;
1379 	bool is_bisr_en = false;
1380 
1381 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK,
1382 				    pd_data->bisr_en_status_shift);
1383 	if (is_bisr_en) {
1384 		shift = pd_data->pmu_status_shift;
1385 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
1386 					  !((val >> shift) & 0x1), 50 * 1000);
1387 	} else {
1388 		shift = pd_data->pd_status_shift;
1389 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
1390 					  !((val >> shift) & 0x1), 50 * 1000);
1391 	}
1392 }
1393 
1394 static int vop2_power_domain_on(struct vop2 *vop2, int plane_id)
1395 {
1396 	struct vop2_win_data *win_data;
1397 	struct vop2_power_domain_data *pd_data;
1398 	int ret = 0;
1399 
1400 	win_data = vop2_find_win_by_phys_id(vop2, plane_id);
1401 	if (!win_data) {
1402 		printf("can't find win_data by phys_id\n");
1403 		return -EINVAL;
1404 	}
1405 	pd_data = win_data->pd_data;
1406 	if (pd_data->is_parent_needed) {
1407 		ret = vop2_power_domain_on(vop2, pd_data->parent_phy_id);
1408 		if (ret) {
1409 			printf("can't open parent power domain\n");
1410 			return -EINVAL;
1411 		}
1412 	}
1413 
1414 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, pd_data->pd_en_shift, 0, false);
1415 	ret = vop2_wait_power_domain_on(vop2, pd_data);
1416 	if (ret) {
1417 		printf("wait vop2 power domain timeout\n");
1418 		return ret;
1419 	}
1420 
1421 	return 0;
1422 }
1423 
1424 static void rk3588_vop2_regsbak(struct vop2 *vop2)
1425 {
1426 	u32 *base = vop2->regs;
1427 	int i = 0;
1428 
1429 	/*
1430 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
1431 	 */
1432 	for (i = 0; i < (vop2->reg_len >> 2); i++)
1433 		vop2->regsbak[i] = base[i];
1434 }
1435 
1436 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
1437 {
1438 	struct crtc_state *cstate = &state->crtc_state;
1439 	int i, j, port_mux = 0, total_used_layer = 0;
1440 	u8 shift = 0;
1441 	int layer_phy_id = 0;
1442 	u32 layer_nr = 0;
1443 	struct vop2_win_data *win_data;
1444 	struct vop2_vp_plane_mask *plane_mask;
1445 
1446 	if (vop2->global_init)
1447 		return;
1448 
1449 	/* OTP must enable at the first time, otherwise mirror layer register is error */
1450 	if (soc_is_rk3566())
1451 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
1452 				OTP_WIN_EN_SHIFT, 1, false);
1453 
1454 	if (cstate->crtc->assign_plane) {/* dts assign plane */
1455 		u32 plane_mask;
1456 		int primary_plane_id;
1457 
1458 		for (i = 0; i < vop2->data->nr_vps; i++) {
1459 			plane_mask = cstate->crtc->vps[i].plane_mask;
1460 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
1461 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
1462 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
1463 			primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
1464 			vop2->vp_plane_mask[i].primary_plane_id =  primary_plane_id;
1465 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
1466 
1467 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
1468 			for (j = 0; j < layer_nr; j++) {
1469 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
1470 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
1471 			}
1472 		}
1473 	} else {/* need soft assign plane mask */
1474 		/* find the first unplug devices and set it as main display */
1475 		int main_vp_index = -1;
1476 		int active_vp_num = 0;
1477 
1478 		for (i = 0; i < vop2->data->nr_vps; i++) {
1479 			if (cstate->crtc->vps[i].enable)
1480 				active_vp_num++;
1481 		}
1482 		printf("VOP have %d active VP\n", active_vp_num);
1483 
1484 		if (soc_is_rk3566() && active_vp_num > 2)
1485 			printf("ERROR: rk3566 only support 2 display output!!\n");
1486 		plane_mask = vop2->data->plane_mask;
1487 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
1488 
1489 		for (i = 0; i < vop2->data->nr_vps; i++) {
1490 			if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
1491 				vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
1492 				main_vp_index = i;
1493 				break;
1494 			}
1495 		}
1496 
1497 		/* if no find unplug devices, use vp0 as main display */
1498 		if (main_vp_index < 0) {
1499 			main_vp_index = 0;
1500 			vop2->vp_plane_mask[0] = plane_mask[0];
1501 		}
1502 
1503 		j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
1504 
1505 		/* init other display except main display */
1506 		for (i = 0; i < vop2->data->nr_vps; i++) {
1507 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
1508 				continue;
1509 			vop2->vp_plane_mask[i] = plane_mask[j++];
1510 		}
1511 
1512 		/* store plane mask for vop2_fixup_dts */
1513 		for (i = 0; i < vop2->data->nr_vps; i++) {
1514 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1515 			/* rk3566 only support 3+3 policy */
1516 			if (soc_is_rk3566() && active_vp_num == 1) {
1517 				if (cstate->crtc->vps[i].enable) {
1518 					for (j = 0; j < 3; j++) {
1519 						layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1520 						vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
1521 					}
1522 				}
1523 			} else {
1524 				for (j = 0; j < layer_nr; j++) {
1525 					layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1526 					vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
1527 				}
1528 			}
1529 		}
1530 	}
1531 
1532 	if (vop2->version == VOP_VERSION_RK3588) {
1533 		for (i = 0; i < vop2->data->nr_vps; i++) {
1534 			if (cstate->crtc->vps[i].enable) {
1535 				if (vop2_power_domain_on(vop2, vop2->vp_plane_mask[i].primary_plane_id))
1536 					printf("open vp[%d] plane pd fail\n", i);
1537 			}
1538 		}
1539 	}
1540 
1541 	if (vop2->version == VOP_VERSION_RK3588)
1542 		rk3588_vop2_regsbak(vop2);
1543 	else
1544 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
1545 
1546 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
1547 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
1548 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
1549 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
1550 
1551 	for (i = 0; i < vop2->data->nr_vps; i++) {
1552 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
1553 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
1554 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
1555 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
1556 	}
1557 
1558 	shift = 0;
1559 	/* layer sel win id */
1560 	for (i = 0; i < vop2->data->nr_vps; i++) {
1561 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1562 		for (j = 0; j < layer_nr; j++) {
1563 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1564 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1565 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
1566 					shift, win_data->layer_sel_win_id, false);
1567 			shift += 4;
1568 		}
1569 	}
1570 
1571 	/* win sel port */
1572 	for (i = 0; i < vop2->data->nr_vps; i++) {
1573 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1574 		for (j = 0; j < layer_nr; j++) {
1575 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1576 				continue;
1577 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1578 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1579 			shift = win_data->win_sel_port_offset * 2;
1580 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
1581 					LAYER_SEL_PORT_SHIFT + shift, i, false);
1582 		}
1583 	}
1584 
1585 	/**
1586 	 * port mux config
1587 	 */
1588 	for (i = 0; i < vop2->data->nr_vps; i++) {
1589 		shift = i * 4;
1590 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
1591 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
1592 			port_mux = total_used_layer - 1;
1593 		} else {
1594 			port_mux = 8;
1595 		}
1596 
1597 		if (i == vop2->data->nr_vps - 1)
1598 			port_mux = vop2->data->nr_mixers;
1599 
1600 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
1601 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
1602 				PORT_MUX_SHIFT + shift, port_mux, false);
1603 	}
1604 
1605 	if (vop2->version == VOP_VERSION_RK3568)
1606 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
1607 
1608 	vop2->global_init = true;
1609 }
1610 
1611 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
1612 {
1613 	struct crtc_state *cstate = &state->crtc_state;
1614 	int ret;
1615 
1616 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
1617 	ret = clk_set_defaults(cstate->dev);
1618 	if (ret)
1619 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
1620 
1621 	rockchip_vop2_gamma_lut_init(vop2, state);
1622 	rockchip_vop2_cubic_lut_init(vop2, state);
1623 
1624 	return 0;
1625 }
1626 
1627 /*
1628  * VOP2 have multi video ports.
1629  * video port ------- crtc
1630  */
1631 static int rockchip_vop2_preinit(struct display_state *state)
1632 {
1633 	struct crtc_state *cstate = &state->crtc_state;
1634 	const struct vop2_data *vop2_data = cstate->crtc->data;
1635 
1636 	if (!rockchip_vop2) {
1637 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
1638 		if (!rockchip_vop2)
1639 			return -ENOMEM;
1640 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
1641 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
1642 		rockchip_vop2->reg_len = RK3568_MAX_REG;
1643 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1644 		if (rockchip_vop2->grf <= 0)
1645 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
1646 		rockchip_vop2->version = vop2_data->version;
1647 		rockchip_vop2->data = vop2_data;
1648 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
1649 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
1650 			if (rockchip_vop2->vop_grf <= 0)
1651 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
1652 			rockchip_vop2->vo1_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VO_GRF);
1653 			if (rockchip_vop2->vo1_grf <= 0)
1654 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
1655 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
1656 			if (rockchip_vop2->vo1_grf <= 0)
1657 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
1658 		}
1659 	}
1660 
1661 	cstate->private = rockchip_vop2;
1662 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
1663 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
1664 
1665 	vop2_global_initial(rockchip_vop2, state);
1666 
1667 	return 0;
1668 }
1669 
1670 /*
1671  * calc the dclk on rk3588
1672  * the available div of dclk is 1, 2, 4
1673  *
1674  */
1675 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
1676 {
1677 	if (child_clk * 4 <= max_dclk)
1678 		return child_clk * 4;
1679 	else if (child_clk * 2 <= max_dclk)
1680 		return child_clk * 2;
1681 	else if (child_clk <= max_dclk)
1682 		return child_clk;
1683 	else
1684 		return 0;
1685 }
1686 
1687 /*
1688  * 4 pixclk/cycle on rk3588
1689  * RGB/eDP/HDMI: if_pixclk >= dclk_core
1690  * DP: dp_pixclk = dclk_out <= dclk_core
1691  * DSI: mipi_pixclk <= dclk_out <= dclk_core
1692  */
1693 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
1694 				       int *dclk_core_div, int *dclk_out_div,
1695 				       int *if_pixclk_div, int *if_dclk_div)
1696 {
1697 	struct crtc_state *cstate = &state->crtc_state;
1698 	struct connector_state *conn_state = &state->conn_state;
1699 	struct drm_display_mode *mode = &conn_state->mode;
1700 	struct vop2 *vop2 = cstate->private;
1701 	unsigned long v_pixclk = mode->clock;
1702 	unsigned long dclk_core_rate = v_pixclk >> 2;
1703 	unsigned long dclk_rate = v_pixclk;
1704 	unsigned long dclk_out_rate;
1705 	u64 if_dclk_rate;
1706 	u64 if_pixclk_rate;
1707 	int output_type = conn_state->type;
1708 	int output_mode = conn_state->output_mode;
1709 	int K = 1;
1710 
1711 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
1712 		/*
1713 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
1714 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
1715 		 */
1716 		if (output_mode == ROCKCHIP_OUT_MODE_YUV420)
1717 			K = 2;
1718 		if (conn_state->dsc_enable) {
1719 			if_pixclk_rate = conn_state->dsc_cds_clk << 1;
1720 			if_dclk_rate = conn_state->dsc_cds_clk;
1721 		} else {
1722 			if_pixclk_rate = (dclk_core_rate << 1) / K;
1723 			if_dclk_rate = dclk_core_rate / K;
1724 		}
1725 
1726 		dclk_rate = vop2_calc_dclk(if_pixclk_rate, vop2->data->vp_data->max_dclk);
1727 		if (!dclk_rate) {
1728 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
1729 			       vop2->data->vp_data->max_dclk, if_pixclk_rate);
1730 			return -EINVAL;
1731 		}
1732 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
1733 		*if_dclk_div = dclk_rate / if_dclk_rate;
1734 
1735 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
1736 		/* edp_pixclk = edp_dclk > dclk_core */
1737 		if_pixclk_rate = v_pixclk / K;
1738 		if_dclk_rate = v_pixclk / K;
1739 		dclk_rate = if_pixclk_rate * K;
1740 		*dclk_core_div = dclk_rate / dclk_core_rate;
1741 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
1742 		*if_dclk_div = *if_pixclk_div;
1743 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
1744 		if (output_mode == ROCKCHIP_OUT_MODE_YUV420)
1745 			dclk_out_rate = v_pixclk >> 3;
1746 		else
1747 			dclk_out_rate = v_pixclk >> 2;
1748 
1749 		dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk);
1750 		if (!dclk_rate) {
1751 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
1752 			       vop2->data->vp_data->max_dclk, dclk_core_rate);
1753 			return -EINVAL;
1754 		}
1755 		*dclk_out_div = dclk_rate / dclk_out_rate;
1756 		*dclk_core_div = dclk_rate / dclk_core_rate;
1757 
1758 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
1759 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
1760 			K = 2;
1761 		if (conn_state->dsc_enable)
1762 			if_pixclk_rate = conn_state->dsc_cds_clk >> 1;
1763 		else
1764 			if_pixclk_rate = dclk_core_rate / K;
1765 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
1766 		dclk_out_rate = if_pixclk_rate;
1767 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
1768 		dclk_rate = dclk_core_rate;
1769 		*dclk_out_div = dclk_rate / dclk_out_rate;
1770 		*dclk_core_div = dclk_rate / dclk_core_rate;
1771 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
1772 
1773 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
1774 		dclk_rate = v_pixclk;
1775 		*dclk_core_div = dclk_rate / dclk_core_rate;
1776 	}
1777 
1778 	*if_pixclk_div = ilog2(*if_pixclk_div);
1779 	*if_dclk_div = ilog2(*if_dclk_div);
1780 	*dclk_core_div = ilog2(*dclk_core_div);
1781 	*dclk_out_div = ilog2(*dclk_out_div);
1782 
1783 	return dclk_rate;
1784 }
1785 
1786 static int vop2_calc_dsc_clk(struct connector_state *conn_state)
1787 {
1788 	struct drm_display_mode *mode = &conn_state->mode;
1789 	u64 v_pixclk = mode->clock * 1000LL; /* video timing pixclk */
1790 	u8 k = 1;
1791 
1792 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
1793 		k = 2;
1794 
1795 	conn_state->dsc_pxl_clk = v_pixclk;
1796 	do_div(conn_state->dsc_pxl_clk, (conn_state->dsc_slice_num * k));
1797 
1798 	conn_state->dsc_txp_clk = v_pixclk;
1799 	do_div(conn_state->dsc_txp_clk, (conn_state->dsc_pixel_num * k));
1800 
1801 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
1802 	 * cds_dat_width = 96;
1803 	 * bits_per_pixel = [8-12];
1804 	 * As only support 1/2/4 div, so we set dsc_cds = crtc_clock / 8;
1805 	 */
1806 	conn_state->dsc_cds_clk = mode->crtc_clock / 8 * 1000;
1807 
1808 	return 0;
1809 }
1810 
1811 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
1812 {
1813 	struct crtc_state *cstate = &state->crtc_state;
1814 	struct connector_state *conn_state = &state->conn_state;
1815 	struct drm_display_mode *mode = &conn_state->mode;
1816 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &conn_state->dsc_sink_cap;
1817 	struct vop2 *vop2 = cstate->private;
1818 	u32 vp_offset = (cstate->crtc_id * 0x100);
1819 	u16 hdisplay = mode->crtc_hdisplay;
1820 	int output_if = conn_state->output_if;
1821 	int dclk_core_div = 0;
1822 	int dclk_out_div = 0;
1823 	int if_pixclk_div = 0;
1824 	int if_dclk_div = 0;
1825 	unsigned long dclk_rate;
1826 	u32 val;
1827 
1828 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
1829 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
1830 
1831 	if (conn_state->dsc_enable) {
1832 		if (!vop2->data->nr_dscs) {
1833 			printf("No DSC\n");
1834 			return 0;
1835 		}
1836 		conn_state->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
1837 		conn_state->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width;
1838 		conn_state->dsc_pixel_num = conn_state->dsc_slice_num >= 4 ?
1839 					    4 : conn_state->dsc_slice_num >= 2 ? 2 : 1;
1840 		vop2_calc_dsc_clk(conn_state);
1841 	}
1842 
1843 	dclk_rate = vop2_calc_cru_cfg(state, &dclk_core_div, &dclk_out_div, &if_pixclk_div, &if_dclk_div);
1844 
1845 	if (output_if & VOP_OUTPUT_IF_RGB) {
1846 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
1847 				4, false);
1848 	}
1849 
1850 	if (output_if & VOP_OUTPUT_IF_BT1120) {
1851 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
1852 				3, false);
1853 	}
1854 
1855 	if (output_if & VOP_OUTPUT_IF_BT656) {
1856 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
1857 				2, false);
1858 	}
1859 
1860 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
1861 		if (cstate->crtc_id == 2)
1862 			val = 0;
1863 		else
1864 			val = 1;
1865 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
1866 			vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI_DSI0_MODE_SEL_SHIFT,
1867 					1, false);
1868 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
1869 				1, false);
1870 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
1871 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
1872 				if_pixclk_div, false);
1873 	}
1874 
1875 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
1876 		if (cstate->crtc_id == 2)
1877 			val = 0;
1878 		else if (cstate->crtc_id == 3)
1879 			val = 1;
1880 		else
1881 			val = 3; /*VP1*/
1882 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
1883 			vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI_DSI1_MODE_SEL_SHIFT,
1884 					1, false);
1885 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
1886 				1, false);
1887 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
1888 				val, false);
1889 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
1890 				if_pixclk_div, false);
1891 	}
1892 
1893 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
1894 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
1895 				RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
1896 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
1897 				MIPI_DUAL_EN_SHIFT, 1, false);
1898 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
1899 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
1900 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
1901 					false);
1902 	}
1903 
1904 	if (output_if & VOP_OUTPUT_IF_eDP0) {
1905 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
1906 				1, false);
1907 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
1908 				cstate->crtc_id, false);
1909 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
1910 				if_dclk_div, false);
1911 
1912 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
1913 				if_pixclk_div, false);
1914 
1915 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
1916 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
1917 	}
1918 
1919 	if (output_if & VOP_OUTPUT_IF_eDP1) {
1920 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
1921 				1, false);
1922 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
1923 				cstate->crtc_id, false);
1924 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
1925 				if_dclk_div, false);
1926 
1927 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
1928 				if_pixclk_div, false);
1929 	}
1930 
1931 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
1932 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
1933 				1, false);
1934 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
1935 				cstate->crtc_id, false);
1936 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
1937 				if_dclk_div, false);
1938 
1939 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
1940 				if_pixclk_div, false);
1941 	}
1942 
1943 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
1944 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
1945 				1, false);
1946 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
1947 				cstate->crtc_id, false);
1948 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
1949 				if_dclk_div, false);
1950 
1951 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
1952 				if_pixclk_div, false);
1953 	}
1954 
1955 	if (output_if & VOP_OUTPUT_IF_DP0) {
1956 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
1957 				1, false);
1958 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
1959 				cstate->crtc_id, false);
1960 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
1961 				RK3588_DP0_PIN_POL_SHIFT, val, false);
1962 	}
1963 
1964 	if (output_if & VOP_OUTPUT_IF_DP1) {
1965 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
1966 				1, false);
1967 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
1968 				cstate->crtc_id, false);
1969 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
1970 				RK3588_DP1_PIN_POL_SHIFT, val, false);
1971 	}
1972 
1973 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
1974 			DCLK_CORE_DIV_SHIFT, dclk_core_div, false);
1975 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
1976 			DCLK_OUT_DIV_SHIFT, dclk_out_div, false);
1977 
1978 	return dclk_rate;
1979 }
1980 
1981 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
1982 {
1983 	struct crtc_state *cstate = &state->crtc_state;
1984 	struct connector_state *conn_state = &state->conn_state;
1985 	struct drm_display_mode *mode = &conn_state->mode;
1986 	struct vop2 *vop2 = cstate->private;
1987 	u32 vp_offset = (cstate->crtc_id * 0x100);
1988 	bool dclk_inv;
1989 	u32 val;
1990 
1991 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
1992 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
1993 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
1994 
1995 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
1996 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
1997 				1, false);
1998 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
1999 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2000 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2001 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2002 	}
2003 
2004 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2005 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2006 				1, false);
2007 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2008 				BT1120_EN_SHIFT, 1, false);
2009 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2010 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2011 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2012 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2013 	}
2014 
2015 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2016 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2017 				1, false);
2018 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2019 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2020 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2021 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2022 	}
2023 
2024 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2025 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2026 				1, false);
2027 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2028 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
2029 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2030 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2031 	}
2032 
2033 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2034 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
2035 				1, false);
2036 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2037 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
2038 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2039 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2040 	}
2041 
2042 	if (conn_state->output_flags &
2043 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
2044 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
2045 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2046 				LVDS_DUAL_EN_SHIFT, 1, false);
2047 		if (conn_state->output_flags &
2048 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2049 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2050 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
2051 					false);
2052 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2053 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2054 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
2055 	}
2056 
2057 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
2058 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
2059 				1, false);
2060 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2061 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
2062 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2063 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2064 	}
2065 
2066 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
2067 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
2068 				1, false);
2069 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2070 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
2071 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2072 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2073 	}
2074 
2075 	if (conn_state->output_flags &
2076 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2077 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2078 				MIPI_DUAL_EN_SHIFT, 1, false);
2079 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2080 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2081 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2082 					false);
2083 	}
2084 
2085 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
2086 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
2087 				1, false);
2088 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2089 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
2090 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2091 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
2092 	}
2093 
2094 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2095 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2096 				1, false);
2097 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2098 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2099 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2100 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2101 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2102 				IF_CRTL_HDMI_PIN_POL_MASK,
2103 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2104 	}
2105 
2106 	return mode->clock;
2107 }
2108 
2109 static int rockchip_vop2_init(struct display_state *state)
2110 {
2111 	struct crtc_state *cstate = &state->crtc_state;
2112 	struct connector_state *conn_state = &state->conn_state;
2113 	struct drm_display_mode *mode = &conn_state->mode;
2114 	struct vop2 *vop2 = cstate->private;
2115 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2116 	u16 hdisplay = mode->crtc_hdisplay;
2117 	u16 htotal = mode->crtc_htotal;
2118 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2119 	u16 hact_end = hact_st + hdisplay;
2120 	u16 vdisplay = mode->crtc_vdisplay;
2121 	u16 vtotal = mode->crtc_vtotal;
2122 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
2123 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2124 	u16 vact_end = vact_st + vdisplay;
2125 	bool yuv_overlay = false;
2126 	u32 vp_offset = (cstate->crtc_id * 0x100);
2127 	u32 val;
2128 	u8 dither_down_en = 0;
2129 	u8 pre_dither_down_en = 0;
2130 	char output_type_name[30] = {0};
2131 	char dclk_name[9];
2132 	struct clk dclk;
2133 	unsigned long dclk_rate;
2134 	int ret;
2135 
2136 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
2137 	       mode->hdisplay, mode->vdisplay,
2138 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
2139 	       mode->vscan,
2140 	       get_output_if_name(conn_state->output_if, output_type_name),
2141 	       cstate->crtc_id);
2142 
2143 	vop2_initial(vop2, state);
2144 	if (vop2->version == VOP_VERSION_RK3588)
2145 		dclk_rate = rk3588_vop2_if_cfg(state);
2146 	else
2147 		dclk_rate = rk3568_vop2_if_cfg(state);
2148 
2149 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
2150 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
2151 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
2152 
2153 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
2154 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
2155 				DATA_SWAP_MASK, DATA_SWAP_SHIFT, DSP_RB_SWAP,
2156 				false);
2157 	else
2158 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
2159 				DATA_SWAP_MASK, DATA_SWAP_SHIFT, 0,
2160 				false);
2161 
2162 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
2163 			OUT_MODE_SHIFT, conn_state->output_mode, false);
2164 
2165 	switch (conn_state->bus_format) {
2166 	case MEDIA_BUS_FMT_RGB565_1X16:
2167 		dither_down_en = 1;
2168 		break;
2169 	case MEDIA_BUS_FMT_RGB666_1X18:
2170 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
2171 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
2172 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
2173 		dither_down_en = 1;
2174 		break;
2175 	case MEDIA_BUS_FMT_YUV8_1X24:
2176 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
2177 		dither_down_en = 0;
2178 		pre_dither_down_en = 1;
2179 		break;
2180 	case MEDIA_BUS_FMT_YUV10_1X30:
2181 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
2182 	case MEDIA_BUS_FMT_RGB888_1X24:
2183 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
2184 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
2185 	default:
2186 		dither_down_en = 0;
2187 		pre_dither_down_en = 0;
2188 		break;
2189 	}
2190 
2191 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
2192 		pre_dither_down_en = 0;
2193 	else
2194 		pre_dither_down_en = 1;
2195 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2196 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
2197 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2198 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
2199 
2200 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
2201 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
2202 			yuv_overlay, false);
2203 
2204 	cstate->yuv_overlay = yuv_overlay;
2205 
2206 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
2207 		    (htotal << 16) | hsync_len);
2208 	val = hact_st << 16;
2209 	val |= hact_end;
2210 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
2211 	val = vact_st << 16;
2212 	val |= vact_end;
2213 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
2214 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2215 		u16 vact_st_f1 = vtotal + vact_st + 1;
2216 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
2217 
2218 		val = vact_st_f1 << 16 | vact_end_f1;
2219 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
2220 			    val);
2221 
2222 		val = vtotal << 16 | (vtotal + vsync_len);
2223 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
2224 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2225 				INTERLACE_EN_SHIFT, 1, false);
2226 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2227 				DSP_FILED_POL, 1, false);
2228 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2229 				P2I_EN_SHIFT, 1, false);
2230 		vtotal += vtotal + 1;
2231 	} else {
2232 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2233 				INTERLACE_EN_SHIFT, 0, false);
2234 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2235 				P2I_EN_SHIFT, 0, false);
2236 	}
2237 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
2238 		    (vtotal << 16) | vsync_len);
2239 	val = !!(mode->flags & DRM_MODE_FLAG_DBLCLK);
2240 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2241 			CORE_DCLK_DIV_EN_SHIFT, val, false);
2242 
2243 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
2244 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2245 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
2246 	else
2247 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2248 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
2249 
2250 	if (yuv_overlay)
2251 		val = 0x20010200;
2252 	else
2253 		val = 0;
2254 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
2255 
2256 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2257 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
2258 
2259 	vop2_tv_config_update(state, vop2);
2260 	vop2_post_config(state, vop2);
2261 
2262 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
2263 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
2264 	if (!ret)
2265 		ret = clk_set_rate(&dclk, dclk_rate * 1000);
2266 	if (IS_ERR_VALUE(ret)) {
2267 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
2268 		       __func__, cstate->crtc_id, dclk_rate, ret);
2269 		return ret;
2270 	}
2271 
2272 	return 0;
2273 }
2274 
2275 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
2276 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
2277 			     uint32_t dst_h)
2278 {
2279 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
2280 	uint16_t hscl_filter_mode, vscl_filter_mode;
2281 	uint8_t gt2 = 0, gt4 = 0;
2282 	uint32_t xfac = 0, yfac = 0;
2283 	uint16_t hsu_filter_mode = VOP2_SCALE_UP_BIC;
2284 	uint16_t hsd_filter_mode = VOP2_SCALE_DOWN_BIL;
2285 	uint16_t vsu_filter_mode = VOP2_SCALE_UP_BIL;
2286 	uint16_t vsd_filter_mode = VOP2_SCALE_DOWN_BIL;
2287 	u32 win_offset = win->reg_offset;
2288 
2289 	if (src_h >= (4 * dst_h))
2290 		gt4 = 1;
2291 	else if (src_h >= (2 * dst_h))
2292 		gt2 = 1;
2293 
2294 	if (gt4)
2295 		src_h >>= 2;
2296 	else if (gt2)
2297 		src_h >>= 1;
2298 
2299 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
2300 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
2301 
2302 	if (yrgb_hor_scl_mode == SCALE_UP)
2303 		hscl_filter_mode = hsu_filter_mode;
2304 	else
2305 		hscl_filter_mode = hsd_filter_mode;
2306 
2307 	if (yrgb_ver_scl_mode == SCALE_UP)
2308 		vscl_filter_mode = vsu_filter_mode;
2309 	else
2310 		vscl_filter_mode = vsd_filter_mode;
2311 
2312 	/*
2313 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
2314 	 * at scale down mode
2315 	 */
2316 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) {
2317 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
2318 		dst_w += 1;
2319 	}
2320 
2321 	xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
2322 	yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
2323 
2324 	if (win->type == CLUSTER_LAYER) {
2325 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
2326 			    yfac << 16 | xfac);
2327 
2328 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2329 				YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, gt2, false);
2330 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2331 				YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, gt4, false);
2332 
2333 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2334 				YRGB_XSCL_MODE_MASK, CLUSTER_YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
2335 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2336 				YRGB_YSCL_MODE_MASK, CLUSTER_YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
2337 
2338 	} else {
2339 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
2340 			    yfac << 16 | xfac);
2341 
2342 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
2343 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, gt2, false);
2344 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
2345 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, gt4, false);
2346 
2347 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2348 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
2349 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2350 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
2351 
2352 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2353 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
2354 				hscl_filter_mode, false);
2355 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2356 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
2357 				vscl_filter_mode, false);
2358 	}
2359 }
2360 
2361 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
2362 {
2363 	struct crtc_state *cstate = &state->crtc_state;
2364 	struct connector_state *conn_state = &state->conn_state;
2365 	struct drm_display_mode *mode = &conn_state->mode;
2366 	struct vop2 *vop2 = cstate->private;
2367 	int src_w = cstate->src_w;
2368 	int src_h = cstate->src_h;
2369 	int crtc_x = cstate->crtc_x;
2370 	int crtc_y = cstate->crtc_y;
2371 	int crtc_w = cstate->crtc_w;
2372 	int crtc_h = cstate->crtc_h;
2373 	int xvir = cstate->xvir;
2374 	int y_mirror = 0;
2375 	int csc_mode;
2376 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
2377 	u32 win_offset = win->reg_offset;
2378 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2379 
2380 	act_info = (src_h - 1) << 16;
2381 	act_info |= (src_w - 1) & 0xffff;
2382 
2383 	dsp_info = (crtc_h - 1) << 16;
2384 	dsp_info |= (crtc_w - 1) & 0xffff;
2385 
2386 	dsp_stx = crtc_x;
2387 	dsp_sty = crtc_y;
2388 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
2389 
2390 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
2391 		y_mirror = 1;
2392 	else
2393 		y_mirror = 0;
2394 
2395 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
2396 
2397 	if (y_mirror)
2398 		printf("WARN: y mirror is unsupported by cluster window\n");
2399 
2400 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
2401 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
2402 			false);
2403 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
2404 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, cstate->dma_addr);
2405 
2406 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
2407 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
2408 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
2409 
2410 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
2411 
2412 	csc_mode = vop2_convert_csc_mode(conn_state->color_space);
2413 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
2414 			CLUSTER_RGB2YUV_EN_SHIFT,
2415 			is_yuv_output(conn_state->bus_format), false);
2416 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
2417 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
2418 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
2419 
2420 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2421 }
2422 
2423 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
2424 {
2425 	struct crtc_state *cstate = &state->crtc_state;
2426 	struct connector_state *conn_state = &state->conn_state;
2427 	struct drm_display_mode *mode = &conn_state->mode;
2428 	struct vop2 *vop2 = cstate->private;
2429 	int src_w = cstate->src_w;
2430 	int src_h = cstate->src_h;
2431 	int crtc_x = cstate->crtc_x;
2432 	int crtc_y = cstate->crtc_y;
2433 	int crtc_w = cstate->crtc_w;
2434 	int crtc_h = cstate->crtc_h;
2435 	int xvir = cstate->xvir;
2436 	int y_mirror = 0;
2437 	int csc_mode;
2438 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
2439 	u32 win_offset = win->reg_offset;
2440 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2441 
2442 	/*
2443 	 * This is workaround solution for IC design:
2444 	 * esmart can't support scale down when actual_w % 16 == 1.
2445 	 */
2446 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
2447 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
2448 		src_w -= 1;
2449 	}
2450 
2451 	act_info = (src_h - 1) << 16;
2452 	act_info |= (src_w - 1) & 0xffff;
2453 
2454 	dsp_info = (crtc_h - 1) << 16;
2455 	dsp_info |= (crtc_w - 1) & 0xffff;
2456 
2457 	dsp_stx = crtc_x;
2458 	dsp_sty = crtc_y;
2459 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
2460 
2461 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
2462 		y_mirror = 1;
2463 	else
2464 		y_mirror = 0;
2465 
2466 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
2467 
2468 	if (y_mirror)
2469 		cstate->dma_addr += (src_h - 1) * xvir * 4;
2470 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
2471 			YMIRROR_EN_SHIFT, y_mirror, false);
2472 
2473 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
2474 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
2475 			false);
2476 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
2477 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
2478 		    cstate->dma_addr);
2479 
2480 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
2481 		    act_info);
2482 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
2483 		    dsp_info);
2484 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
2485 
2486 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
2487 			WIN_EN_SHIFT, 1, false);
2488 
2489 	csc_mode = vop2_convert_csc_mode(conn_state->color_space);
2490 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
2491 			RGB2YUV_EN_SHIFT,
2492 			is_yuv_output(conn_state->bus_format), false);
2493 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
2494 			CSC_MODE_SHIFT, csc_mode, false);
2495 
2496 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2497 }
2498 
2499 static int rockchip_vop2_set_plane(struct display_state *state)
2500 {
2501 	struct crtc_state *cstate = &state->crtc_state;
2502 	struct vop2 *vop2 = cstate->private;
2503 	struct vop2_win_data *win_data;
2504 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
2505 	char plane_name[10] = {0};
2506 
2507 	if (cstate->crtc_w > cstate->max_output.width) {
2508 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
2509 		       cstate->crtc_w, cstate->max_output.width);
2510 		return -EINVAL;
2511 	}
2512 
2513 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
2514 	if (!win_data) {
2515 		printf("invalid win id %d\n", primary_plane_id);
2516 		return -ENODEV;
2517 	}
2518 
2519 	if (win_data->type == CLUSTER_LAYER)
2520 		vop2_set_cluster_win(state, win_data);
2521 	else
2522 		vop2_set_smart_win(state, win_data);
2523 
2524 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
2525 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
2526 		cstate->src_w, cstate->src_h, cstate->crtc_w, cstate->crtc_h,
2527 		cstate->crtc_x, cstate->crtc_y, cstate->format,
2528 		cstate->dma_addr);
2529 
2530 	return 0;
2531 }
2532 
2533 static int rockchip_vop2_prepare(struct display_state *state)
2534 {
2535 	return 0;
2536 }
2537 
2538 static int rockchip_vop2_enable(struct display_state *state)
2539 {
2540 	struct crtc_state *cstate = &state->crtc_state;
2541 	struct vop2 *vop2 = cstate->private;
2542 	u32 vp_offset = (cstate->crtc_id * 0x100);
2543 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2544 
2545 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2546 			STANDBY_EN_SHIFT, 0, false);
2547 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2548 
2549 	return 0;
2550 }
2551 
2552 static int rockchip_vop2_disable(struct display_state *state)
2553 {
2554 	struct crtc_state *cstate = &state->crtc_state;
2555 	struct vop2 *vop2 = cstate->private;
2556 	u32 vp_offset = (cstate->crtc_id * 0x100);
2557 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2558 
2559 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2560 			STANDBY_EN_SHIFT, 1, false);
2561 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2562 
2563 	return 0;
2564 }
2565 
2566 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
2567 {
2568 	struct crtc_state *cstate = &state->crtc_state;
2569 	struct vop2 *vop2 = cstate->private;
2570 	int i = 0;
2571 	int correct_cursor_plane = -1;
2572 	int plane_type = -1;
2573 
2574 	if (cursor_plane < 0)
2575 		return -1;
2576 
2577 	if (plane_mask & (1 << cursor_plane))
2578 		return cursor_plane;
2579 
2580 	/* Get current cursor plane type */
2581 	for (i = 0; i < vop2->data->nr_layers; i++) {
2582 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
2583 			plane_type = vop2->data->plane_table[i].plane_type;
2584 			break;
2585 		}
2586 	}
2587 
2588 	/* Get the other same plane type plane id */
2589 	for (i = 0; i < vop2->data->nr_layers; i++) {
2590 		if (vop2->data->plane_table[i].plane_type == plane_type &&
2591 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
2592 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
2593 			break;
2594 		}
2595 	}
2596 
2597 	/* To check whether the new correct_cursor_plane is attach to current vp */
2598 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
2599 		printf("error: faild to find correct plane as cursor plane\n");
2600 		return -1;
2601 	}
2602 
2603 	printf("vp%d adjust cursor plane from %d to %d\n",
2604 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
2605 
2606 	return correct_cursor_plane;
2607 }
2608 
2609 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
2610 {
2611 	struct crtc_state *cstate = &state->crtc_state;
2612 	struct vop2 *vop2 = cstate->private;
2613 	ofnode vp_node;
2614 	struct device_node *port_parent_node = cstate->ports_node;
2615 	static bool vop_fix_dts;
2616 	const char *path;
2617 	u32 plane_mask = 0;
2618 	int vp_id = 0;
2619 	int cursor_plane_id = -1;
2620 
2621 	if (vop_fix_dts)
2622 		return 0;
2623 
2624 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
2625 		path = vp_node.np->full_name;
2626 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
2627 
2628 		if (cstate->crtc->assign_plane)
2629 			continue;
2630 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
2631 								 cstate->crtc->vps[vp_id].cursor_plane);
2632 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
2633 		       vp_id, plane_mask,
2634 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
2635 		       cursor_plane_id);
2636 
2637 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
2638 				     plane_mask, 1);
2639 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
2640 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
2641 		if (cursor_plane_id >= 0)
2642 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
2643 					     cursor_plane_id, 1);
2644 		vp_id++;
2645 	}
2646 
2647 	vop_fix_dts = true;
2648 
2649 	return 0;
2650 }
2651 
2652 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
2653 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
2654 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
2655 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
2656 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
2657 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
2658 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
2659 };
2660 
2661 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
2662 	{ /* one display policy */
2663 		{/* main display */
2664 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
2665 			.attached_layers_nr = 6,
2666 			.attached_layers = {
2667 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
2668 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
2669 				},
2670 		},
2671 		{/* second display */},
2672 		{/* third  display */},
2673 		{/* fourth display */},
2674 	},
2675 
2676 	{ /* two display policy */
2677 		{/* main display */
2678 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
2679 			.attached_layers_nr = 3,
2680 			.attached_layers = {
2681 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
2682 				},
2683 		},
2684 
2685 		{/* second display */
2686 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
2687 			.attached_layers_nr = 3,
2688 			.attached_layers = {
2689 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
2690 				},
2691 		},
2692 		{/* third  display */},
2693 		{/* fourth display */},
2694 	},
2695 
2696 	{ /* three display policy */
2697 		{/* main display */
2698 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
2699 			.attached_layers_nr = 3,
2700 			.attached_layers = {
2701 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
2702 				},
2703 		},
2704 
2705 		{/* second display */
2706 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
2707 			.attached_layers_nr = 2,
2708 			.attached_layers = {
2709 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
2710 				},
2711 		},
2712 
2713 		{/* third  display */
2714 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
2715 			.attached_layers_nr = 1,
2716 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
2717 		},
2718 
2719 		{/* fourth display */},
2720 	},
2721 
2722 	{/* reserved for four display policy */},
2723 };
2724 
2725 static struct vop2_win_data rk3568_win_data[6] = {
2726 	{
2727 		.name = "Cluster0",
2728 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
2729 		.type = CLUSTER_LAYER,
2730 		.win_sel_port_offset = 0,
2731 		.layer_sel_win_id = 0,
2732 		.reg_offset = 0,
2733 	},
2734 
2735 	{
2736 		.name = "Cluster1",
2737 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
2738 		.type = CLUSTER_LAYER,
2739 		.win_sel_port_offset = 1,
2740 		.layer_sel_win_id = 1,
2741 		.reg_offset = 0x200,
2742 	},
2743 
2744 	{
2745 		.name = "Esmart0",
2746 		.phys_id = ROCKCHIP_VOP2_ESMART0,
2747 		.type = ESMART_LAYER,
2748 		.win_sel_port_offset = 4,
2749 		.layer_sel_win_id = 2,
2750 		.reg_offset = 0,
2751 	},
2752 
2753 	{
2754 		.name = "Esmart1",
2755 		.phys_id = ROCKCHIP_VOP2_ESMART1,
2756 		.type = ESMART_LAYER,
2757 		.win_sel_port_offset = 5,
2758 		.layer_sel_win_id = 6,
2759 		.reg_offset = 0x200,
2760 	},
2761 
2762 	{
2763 		.name = "Smart0",
2764 		.phys_id = ROCKCHIP_VOP2_SMART0,
2765 		.type = SMART_LAYER,
2766 		.win_sel_port_offset = 6,
2767 		.layer_sel_win_id = 3,
2768 		.reg_offset = 0x400,
2769 	},
2770 
2771 	{
2772 		.name = "Smart1",
2773 		.phys_id = ROCKCHIP_VOP2_SMART1,
2774 		.type = SMART_LAYER,
2775 		.win_sel_port_offset = 7,
2776 		.layer_sel_win_id = 7,
2777 		.reg_offset = 0x600,
2778 	},
2779 };
2780 
2781 static struct vop2_vp_data rk3568_vp_data[3] = {
2782 	{
2783 		.feature = VOP_FEATURE_OUTPUT_10BIT,
2784 		.pre_scan_max_dly = 42,
2785 		.max_output = {4096, 2304},
2786 	},
2787 	{
2788 		.feature = 0,
2789 		.pre_scan_max_dly = 40,
2790 		.max_output = {2048, 1536},
2791 	},
2792 	{
2793 		.feature = 0,
2794 		.pre_scan_max_dly = 40,
2795 		.max_output = {1920, 1080},
2796 	},
2797 };
2798 
2799 const struct vop2_data rk3568_vop = {
2800 	.version = VOP_VERSION_RK3568,
2801 	.nr_vps = 3,
2802 	.vp_data = rk3568_vp_data,
2803 	.win_data = rk3568_win_data,
2804 	.plane_mask = rk356x_vp_plane_mask[0],
2805 	.plane_table = rk356x_plane_table,
2806 	.nr_layers = 6,
2807 	.nr_mixers = 5,
2808 	.nr_gammas = 1,
2809 };
2810 
2811 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
2812 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
2813 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
2814 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
2815 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
2816 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
2817 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
2818 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
2819 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
2820 };
2821 
2822 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
2823 	{ /* one display policy */
2824 		{/* main display */
2825 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
2826 			.attached_layers_nr = 8,
2827 			.attached_layers = {
2828 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
2829 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
2830 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
2831 			},
2832 		},
2833 		{/* second display */},
2834 		{/* third  display */},
2835 		{/* fourth display */},
2836 	},
2837 
2838 	{ /* two display policy */
2839 		{/* main display */
2840 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
2841 			.attached_layers_nr = 4,
2842 			.attached_layers = {
2843 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
2844 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
2845 			},
2846 		},
2847 
2848 		{/* second display */
2849 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
2850 			.attached_layers_nr = 4,
2851 			.attached_layers = {
2852 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
2853 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
2854 			},
2855 		},
2856 		{/* third  display */},
2857 		{/* fourth display */},
2858 	},
2859 
2860 	{ /* three display policy */
2861 		{/* main display */
2862 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
2863 			.attached_layers_nr = 3,
2864 			.attached_layers = {
2865 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
2866 			},
2867 		},
2868 
2869 		{/* second display */
2870 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
2871 			.attached_layers_nr = 3,
2872 			.attached_layers = {
2873 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
2874 			},
2875 		},
2876 
2877 		{/* third  display */
2878 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
2879 			.attached_layers_nr = 2,
2880 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
2881 		},
2882 
2883 		{/* fourth display */},
2884 	},
2885 
2886 	{ /* four display policy */
2887 		{/* main display */
2888 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
2889 			.attached_layers_nr = 2,
2890 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
2891 		},
2892 
2893 		{/* second display */
2894 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER1,
2895 			.attached_layers_nr = 2,
2896 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
2897 		},
2898 
2899 		{/* third  display */
2900 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
2901 			.attached_layers_nr = 2,
2902 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
2903 		},
2904 
2905 		{/* fourth display */
2906 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER3,
2907 			.attached_layers_nr = 2,
2908 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
2909 		},
2910 	},
2911 
2912 };
2913 
2914 static struct vop2_power_domain_data rk3588_cluster0_pd_data = {
2915 	.pd_en_shift = RK3588_CLUSTER0_PD_EN_SHIFT,
2916 	.pd_status_shift = RK3588_CLUSTER0_PD_STATUS_SHIFT,
2917 	.pmu_status_shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI,
2918 	.bisr_en_status_shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT,
2919 };
2920 
2921 static struct vop2_power_domain_data rk3588_cluster1_pd_data = {
2922 	.is_parent_needed = true,
2923 	.pd_en_shift = RK3588_CLUSTER1_PD_EN_SHIFT,
2924 	.pd_status_shift = RK3588_CLUSTER1_PD_STATUS_SHIFT,
2925 	.pmu_status_shift = RK3588_PD_CLUSTER1_PWR_STAT_SHIFI,
2926 	.bisr_en_status_shift = RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT,
2927 	.parent_phy_id = ROCKCHIP_VOP2_CLUSTER0,
2928 };
2929 
2930 static struct vop2_power_domain_data rk3588_cluster2_pd_data = {
2931 	.is_parent_needed = true,
2932 	.pd_en_shift = RK3588_CLUSTER2_PD_EN_SHIFT,
2933 	.pd_status_shift = RK3588_CLUSTER2_PD_STATUS_SHIFT,
2934 	.pmu_status_shift = RK3588_PD_CLUSTER2_PWR_STAT_SHIFI,
2935 	.bisr_en_status_shift = RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT,
2936 	.parent_phy_id = ROCKCHIP_VOP2_CLUSTER0,
2937 };
2938 
2939 static struct vop2_power_domain_data rk3588_cluster3_pd_data = {
2940 	.is_parent_needed = true,
2941 	.pd_en_shift = RK3588_CLUSTER3_PD_EN_SHIFT,
2942 	.pd_status_shift = RK3588_CLUSTER3_PD_STATUS_SHIFT,
2943 	.pmu_status_shift = RK3588_PD_CLUSTER3_PWR_STAT_SHIFI,
2944 	.bisr_en_status_shift = RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT,
2945 	.parent_phy_id = ROCKCHIP_VOP2_CLUSTER0,
2946 };
2947 
2948 static struct vop2_power_domain_data rk3588_esmart_pd_data = {
2949 	.pd_en_shift = RK3588_ESMART_PD_EN_SHIFT,
2950 	.pd_status_shift = RK3588_ESMART_PD_STATUS_SHIFT,
2951 	.pmu_status_shift = RK3588_PD_ESMART_PWR_STAT_SHIFI,
2952 	.bisr_en_status_shift = RK3588_PD_ESMART_REPAIR_EN_SHIFT,
2953 };
2954 
2955 static struct vop2_win_data rk3588_win_data[8] = {
2956 	{
2957 		.name = "Cluster0",
2958 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
2959 		.type = CLUSTER_LAYER,
2960 		.win_sel_port_offset = 0,
2961 		.layer_sel_win_id = 0,
2962 		.reg_offset = 0,
2963 		.pd_data = &rk3588_cluster0_pd_data,
2964 	},
2965 
2966 	{
2967 		.name = "Cluster1",
2968 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
2969 		.type = CLUSTER_LAYER,
2970 		.win_sel_port_offset = 1,
2971 		.layer_sel_win_id = 1,
2972 		.reg_offset = 0x200,
2973 		.pd_data = &rk3588_cluster1_pd_data,
2974 	},
2975 
2976 	{
2977 		.name = "Cluster2",
2978 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
2979 		.type = CLUSTER_LAYER,
2980 		.win_sel_port_offset = 2,
2981 		.layer_sel_win_id = 4,
2982 		.reg_offset = 0x400,
2983 		.pd_data = &rk3588_cluster2_pd_data,
2984 	},
2985 
2986 	{
2987 		.name = "Cluster3",
2988 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
2989 		.type = CLUSTER_LAYER,
2990 		.win_sel_port_offset = 3,
2991 		.layer_sel_win_id = 5,
2992 		.reg_offset = 0x600,
2993 		.pd_data = &rk3588_cluster3_pd_data,
2994 	},
2995 
2996 	{
2997 		.name = "Esmart0",
2998 		.phys_id = ROCKCHIP_VOP2_ESMART0,
2999 		.type = ESMART_LAYER,
3000 		.win_sel_port_offset = 4,
3001 		.layer_sel_win_id = 2,
3002 		.reg_offset = 0,
3003 		.pd_data = &rk3588_esmart_pd_data,
3004 	},
3005 
3006 	{
3007 		.name = "Esmart1",
3008 		.phys_id = ROCKCHIP_VOP2_ESMART1,
3009 		.type = ESMART_LAYER,
3010 		.win_sel_port_offset = 5,
3011 		.layer_sel_win_id = 3,
3012 		.reg_offset = 0x200,
3013 		.pd_data = &rk3588_esmart_pd_data,
3014 	},
3015 
3016 	{
3017 		.name = "Esmart2",
3018 		.phys_id = ROCKCHIP_VOP2_ESMART2,
3019 		.type = ESMART_LAYER,
3020 		.win_sel_port_offset = 6,
3021 		.layer_sel_win_id = 6,
3022 		.reg_offset = 0x400,
3023 		.pd_data = &rk3588_esmart_pd_data,
3024 	},
3025 
3026 	{
3027 		.name = "Esmart3",
3028 		.phys_id = ROCKCHIP_VOP2_ESMART3,
3029 		.type = ESMART_LAYER,
3030 		.win_sel_port_offset = 7,
3031 		.layer_sel_win_id = 7,
3032 		.reg_offset = 0x600,
3033 		.pd_data = &rk3588_esmart_pd_data,
3034 	},
3035 };
3036 
3037 static struct vop2_vp_data rk3588_vp_data[4] = {
3038 	{
3039 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3040 		.pre_scan_max_dly = 42,
3041 		.max_dclk = 600000,
3042 		.max_output = {7680, 4320},
3043 	},
3044 	{
3045 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3046 		.pre_scan_max_dly = 40,
3047 		.max_dclk = 600000,
3048 		.max_output = {4096, 2304},
3049 	},
3050 	{
3051 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3052 		.pre_scan_max_dly = 52,
3053 		.max_dclk = 600000,
3054 		.max_output = {4096, 2304},
3055 	},
3056 	{
3057 		.feature = 0,
3058 		.pre_scan_max_dly = 52,
3059 		.max_dclk = 200000,
3060 		.max_output = {1920, 1080},
3061 	},
3062 };
3063 
3064 const struct vop2_data rk3588_vop = {
3065 	.version = VOP_VERSION_RK3588,
3066 	.nr_vps = 4,
3067 	.vp_data = rk3588_vp_data,
3068 	.win_data = rk3588_win_data,
3069 	.plane_mask = rk3588_vp_plane_mask[0],
3070 	.plane_table = rk3588_plane_table,
3071 	.nr_layers = 8,
3072 	.nr_mixers = 7,
3073 	.nr_gammas = 4,
3074 	.nr_dscs = 2,
3075 };
3076 
3077 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
3078 	.preinit = rockchip_vop2_preinit,
3079 	.prepare = rockchip_vop2_prepare,
3080 	.init = rockchip_vop2_init,
3081 	.set_plane = rockchip_vop2_set_plane,
3082 	.enable = rockchip_vop2_enable,
3083 	.disable = rockchip_vop2_disable,
3084 	.fixup_dts = rockchip_vop2_fixup_dts,
3085 };
3086