1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <asm/arch/clock.h> 21 #include <asm/gpio.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 #include <dm/of_access.h> 33 34 #include "rockchip_display.h" 35 #include "rockchip_crtc.h" 36 #include "rockchip_connector.h" 37 #include "rockchip_phy.h" 38 #include "rockchip_post_csc.h" 39 40 /* System registers definition */ 41 #define RK3568_REG_CFG_DONE 0x000 42 #define CFG_DONE_EN BIT(15) 43 44 #define RK3568_VERSION_INFO 0x004 45 #define EN_MASK 1 46 47 #define RK3568_AUTO_GATING_CTRL 0x008 48 #define AUTO_GATING_EN_SHIFT 31 49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT 14 50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT 7 51 52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD 0x014 53 #define AXI0_PORT_URGENCY_EN_SHIFT 24 54 55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD 0x018 56 #define AXI1_PORT_URGENCY_EN_SHIFT 24 57 58 #define RK3576_SYS_MMU_CTRL 0x020 59 #define RKMMU_V2_EN_SHIFT 0 60 #define RKMMU_V2_SEL_AXI_SHIFT 1 61 62 #define RK3568_SYS_AXI_LUT_CTRL 0x024 63 #define LUT_DMA_EN_SHIFT 0 64 #define DSP_VS_T_SEL_SHIFT 16 65 66 #define RK3568_DSP_IF_EN 0x028 67 #define RGB_EN_SHIFT 0 68 #define RK3588_DP0_EN_SHIFT 0 69 #define RK3588_DP1_EN_SHIFT 1 70 #define RK3588_RGB_EN_SHIFT 8 71 #define HDMI0_EN_SHIFT 1 72 #define EDP0_EN_SHIFT 3 73 #define RK3588_EDP0_EN_SHIFT 2 74 #define RK3588_HDMI0_EN_SHIFT 3 75 #define MIPI0_EN_SHIFT 4 76 #define RK3588_EDP1_EN_SHIFT 4 77 #define RK3588_HDMI1_EN_SHIFT 5 78 #define RK3588_MIPI0_EN_SHIFT 6 79 #define MIPI1_EN_SHIFT 20 80 #define RK3588_MIPI1_EN_SHIFT 7 81 #define LVDS0_EN_SHIFT 5 82 #define LVDS1_EN_SHIFT 24 83 #define BT1120_EN_SHIFT 6 84 #define BT656_EN_SHIFT 7 85 #define IF_MUX_MASK 3 86 #define RGB_MUX_SHIFT 8 87 #define HDMI0_MUX_SHIFT 10 88 #define RK3588_DP0_MUX_SHIFT 12 89 #define RK3588_DP1_MUX_SHIFT 14 90 #define EDP0_MUX_SHIFT 14 91 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 92 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 93 #define MIPI0_MUX_SHIFT 16 94 #define RK3588_MIPI0_MUX_SHIFT 20 95 #define MIPI1_MUX_SHIFT 21 96 #define LVDS0_MUX_SHIFT 18 97 #define LVDS1_MUX_SHIFT 25 98 99 #define RK3576_SYS_PORT_CTRL 0x028 100 #define VP_INTR_MERGE_EN_SHIFT 14 101 #define INTERLACE_FRM_REG_DONE_MASK 0x7 102 #define INTERLACE_FRM_REG_DONE_SHIFT 0 103 104 #define RK3568_DSP_IF_CTRL 0x02c 105 #define LVDS_DUAL_EN_SHIFT 0 106 #define RK3588_BT656_UV_SWAP_SHIFT 0 107 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 108 #define RK3588_BT656_YC_SWAP_SHIFT 1 109 #define LVDS_DUAL_SWAP_EN_SHIFT 2 110 #define BT656_UV_SWAP 4 111 #define RK3588_BT1120_UV_SWAP_SHIFT 4 112 #define BT656_YC_SWAP 5 113 #define RK3588_BT1120_YC_SWAP_SHIFT 5 114 #define BT656_DCLK_POL 6 115 #define RK3588_HDMI_DUAL_EN_SHIFT 8 116 #define RK3588_EDP_DUAL_EN_SHIFT 8 117 #define RK3588_DP_DUAL_EN_SHIFT 9 118 #define RK3568_MIPI_DUAL_EN_SHIFT 10 119 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 120 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 121 122 #define RK3568_DSP_IF_POL 0x030 123 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 124 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 125 #define IF_CTRL_MIPI_PIN_POL_MASK 0x7 126 #define IF_CTRL_MIPI_PIN_POL_SHIFT 16 127 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 128 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 129 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 130 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 131 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 132 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 133 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 134 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 135 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 136 137 #define RK3562_MIPI_DCLK_POL_SHIFT 15 138 #define RK3562_MIPI_PIN_POL_SHIFT 12 139 #define RK3562_IF_PIN_POL_MASK 0x7 140 141 #define RK3588_DP0_PIN_POL_SHIFT 8 142 #define RK3588_DP1_PIN_POL_SHIFT 12 143 #define RK3588_IF_PIN_POL_MASK 0x7 144 145 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 146 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 147 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 148 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 149 #define MIPI0_PIXCLK_DIV_SHIFT 24 150 #define MIPI1_PIXCLK_DIV_SHIFT 26 151 152 #define RK3576_SYS_CLUSTER_PD_CTRL 0x030 153 #define RK3576_CLUSTER_PD_EN_SHIFT 0 154 155 #define RK3588_SYS_PD_CTRL 0x034 156 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 157 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 158 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 159 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 160 #define RK3588_DSC_8K_PD_EN_SHIFT 5 161 #define RK3588_DSC_4K_PD_EN_SHIFT 6 162 #define RK3588_ESMART_PD_EN_SHIFT 7 163 164 #define RK3576_SYS_ESMART_PD_CTRL 0x034 165 #define RK3576_ESMART_PD_EN_SHIFT 0 166 #define RK3576_ESMART_LB_MODE_SEL_SHIFT 6 167 #define RK3576_ESMART_LB_MODE_SEL_MASK 0x3 168 169 #define RK3568_SYS_OTP_WIN_EN 0x50 170 #define OTP_WIN_EN_SHIFT 0 171 #define RK3568_SYS_LUT_PORT_SEL 0x58 172 #define GAMMA_PORT_SEL_MASK 0x3 173 #define GAMMA_PORT_SEL_SHIFT 0 174 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 175 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 176 #define PORT_MERGE_EN_SHIFT 16 177 #define ESMART_LB_MODE_SEL_MASK 0x3 178 #define ESMART_LB_MODE_SEL_SHIFT 26 179 180 #define RK3568_VP0_LINE_FLAG 0x70 181 #define RK3568_VP1_LINE_FLAG 0x74 182 #define RK3568_VP2_LINE_FLAG 0x78 183 #define RK3568_SYS0_INT_EN 0x80 184 #define RK3568_SYS0_INT_CLR 0x84 185 #define RK3568_SYS0_INT_STATUS 0x88 186 #define RK3568_SYS1_INT_EN 0x90 187 #define RK3568_SYS1_INT_CLR 0x94 188 #define RK3568_SYS1_INT_STATUS 0x98 189 #define RK3568_VP0_INT_EN 0xA0 190 #define RK3568_VP0_INT_CLR 0xA4 191 #define RK3568_VP0_INT_STATUS 0xA8 192 #define RK3568_VP1_INT_EN 0xB0 193 #define RK3568_VP1_INT_CLR 0xB4 194 #define RK3568_VP1_INT_STATUS 0xB8 195 #define RK3568_VP2_INT_EN 0xC0 196 #define RK3568_VP2_INT_CLR 0xC4 197 #define RK3568_VP2_INT_STATUS 0xC8 198 #define RK3568_VP2_INT_RAW_STATUS 0xCC 199 #define RK3588_VP3_INT_EN 0xD0 200 #define RK3588_VP3_INT_CLR 0xD4 201 #define RK3588_VP3_INT_STATUS 0xD8 202 #define RK3576_WB_CTRL 0x100 203 #define RK3576_WB_XSCAL_FACTOR 0x104 204 #define RK3576_WB_YRGB_MST 0x108 205 #define RK3576_WB_CBR_MST 0x10C 206 #define RK3576_WB_VIR_STRIDE 0x110 207 #define RK3576_WB_TIMEOUT_CTRL 0x114 208 #define RK3576_MIPI0_IF_CTRL 0x180 209 #define RK3576_IF_OUT_EN_SHIFT 0 210 #define RK3576_IF_CLK_OUT_EN_SHIFT 1 211 #define RK3576_IF_PORT_SEL_SHIFT 2 212 #define RK3576_IF_PORT_SEL_MASK 0x3 213 #define RK3576_IF_PIN_POL_SHIFT 4 214 #define RK3576_IF_PIN_POL_MASK 0x7 215 #define RK3576_IF_SPLIT_EN_SHIFT 8 216 #define RK3576_IF_DATA1_SEL_SHIFT 9 217 #define RK3576_MIPI_CMD_MODE_SHIFT 11 218 #define RK3576_IF_DCLK_SEL_SHIFT 21 219 #define RK3576_IF_DCLK_SEL_MASK 0x1 220 #define RK3576_IF_PIX_CLK_SEL_SHIFT 20 221 #define RK3576_IF_PIX_CLK_SEL_MASK 0x1 222 #define RK3576_IF_REGDONE_IMD_EN_SHIFT 31 223 #define RK3576_HDMI0_IF_CTRL 0x184 224 #define RK3576_EDP0_IF_CTRL 0x188 225 #define RK3576_DP0_IF_CTRL 0x18C 226 #define RK3576_RGB_IF_CTRL 0x194 227 #define RK3576_BT656_OUT_EN_SHIFT 12 228 #define RK3576_BT656_UV_SWAP_SHIFT 13 229 #define RK3576_BT656_YC_SWAP_SHIFT 14 230 #define RK3576_BT1120_OUT_EN_SHIFT 16 231 #define RK3576_BT1120_UV_SWAP_SHIFT 17 232 #define RK3576_BT1120_YC_SWAP_SHIFT 18 233 #define RK3576_DP1_IF_CTRL 0x1A4 234 #define RK3576_DP2_IF_CTRL 0x1B0 235 236 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 237 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 238 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 239 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 240 241 #define RK3568_SYS_STATUS0 0x60 242 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 243 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 244 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 245 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 246 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 247 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 248 #define RK3588_ESMART_PD_STATUS_SHIFT 15 249 250 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 251 #define LINE_FLAG_NUM_MASK 0x1fff 252 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 253 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 254 255 /* DSC CTRL registers definition */ 256 #define RK3588_DSC_8K_SYS_CTRL 0x200 257 #define DSC_PORT_SEL_MASK 0x3 258 #define DSC_PORT_SEL_SHIFT 0 259 #define DSC_MAN_MODE_MASK 0x1 260 #define DSC_MAN_MODE_SHIFT 2 261 #define DSC_INTERFACE_MODE_MASK 0x3 262 #define DSC_INTERFACE_MODE_SHIFT 4 263 #define DSC_PIXEL_NUM_MASK 0x3 264 #define DSC_PIXEL_NUM_SHIFT 6 265 #define DSC_PXL_CLK_DIV_MASK 0x1 266 #define DSC_PXL_CLK_DIV_SHIFT 8 267 #define DSC_CDS_CLK_DIV_MASK 0x3 268 #define DSC_CDS_CLK_DIV_SHIFT 12 269 #define DSC_TXP_CLK_DIV_MASK 0x3 270 #define DSC_TXP_CLK_DIV_SHIFT 14 271 #define DSC_INIT_DLY_MODE_MASK 0x1 272 #define DSC_INIT_DLY_MODE_SHIFT 16 273 #define DSC_SCAN_EN_SHIFT 17 274 #define DSC_HALT_EN_SHIFT 18 275 276 #define RK3588_DSC_8K_RST 0x204 277 #define RST_DEASSERT_MASK 0x1 278 #define RST_DEASSERT_SHIFT 0 279 280 #define RK3588_DSC_8K_CFG_DONE 0x208 281 #define DSC_CFG_DONE_SHIFT 0 282 283 #define RK3588_DSC_8K_INIT_DLY 0x20C 284 #define DSC_INIT_DLY_NUM_MASK 0xffff 285 #define DSC_INIT_DLY_NUM_SHIFT 0 286 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 287 288 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 289 #define DSC_HTOTAL_PW_MASK 0xffffffff 290 #define DSC_HTOTAL_PW_SHIFT 0 291 292 #define RK3588_DSC_8K_HACT_ST_END 0x214 293 #define DSC_HACT_ST_END_MASK 0xffffffff 294 #define DSC_HACT_ST_END_SHIFT 0 295 296 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 297 #define DSC_VTOTAL_PW_MASK 0xffffffff 298 #define DSC_VTOTAL_PW_SHIFT 0 299 300 #define RK3588_DSC_8K_VACT_ST_END 0x21C 301 #define DSC_VACT_ST_END_MASK 0xffffffff 302 #define DSC_VACT_ST_END_SHIFT 0 303 304 #define RK3588_DSC_8K_STATUS 0x220 305 306 /* Overlay registers definition */ 307 #define RK3528_OVL_SYS 0x500 308 #define RK3528_OVL_SYS_PORT_SEL 0x504 309 #define RK3528_OVL_SYS_GATING_EN 0x508 310 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 311 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 312 #define ESMART_DLY_NUM_MASK 0xff 313 #define ESMART_DLY_NUM_SHIFT 0 314 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 315 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 316 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 317 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 318 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 319 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 320 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 321 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL 0x540 322 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL 0x544 323 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL 0x548 324 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL 0x54c 325 326 #define RK3528_OVL_PORT0_CTRL 0x600 327 #define RK3568_OVL_CTRL 0x600 328 #define OVL_MODE_SEL_MASK 0x1 329 #define OVL_MODE_SEL_SHIFT 0 330 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 331 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 332 #define RK3568_OVL_LAYER_SEL 0x604 333 #define LAYER_SEL_MASK 0xf 334 335 #define RK3568_OVL_PORT_SEL 0x608 336 #define PORT_MUX_MASK 0xf 337 #define PORT_MUX_SHIFT 0 338 #define LAYER_SEL_PORT_MASK 0x3 339 #define LAYER_SEL_PORT_SHIFT 16 340 341 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 342 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 343 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 344 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 345 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 346 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 347 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 348 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 349 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 350 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 351 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 352 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 353 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 354 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 355 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 356 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 357 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 358 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 359 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 360 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 361 #define RK3576_EXTRA_SRC_COLOR_CTRL 0x650 362 #define RK3576_EXTRA_DST_COLOR_CTRL 0x654 363 #define RK3576_EXTRA_SRC_ALPHA_CTRL 0x658 364 #define RK3576_EXTRA_DST_ALPHA_CTRL 0x65C 365 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 366 #define RK3528_HDR_DST_COLOR_CTRL 0x664 367 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 368 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 369 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 370 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 371 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 372 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 373 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 374 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 375 #define BG_MIX_CTRL_MASK 0xff 376 #define BG_MIX_CTRL_SHIFT 24 377 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 378 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 379 #define RK3568_CLUSTER_DLY_NUM 0x6F0 380 #define RK3568_SMART_DLY_NUM 0x6F8 381 382 #define RK3528_OVL_PORT1_CTRL 0x700 383 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 384 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 385 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 386 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 387 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 388 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 389 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 390 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 391 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 392 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 393 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 394 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 395 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 396 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 397 #define RK3576_OVL_PORT2_CTRL 0x800 398 #define RK3576_OVL_PORT2_LAYER_SEL 0x804 399 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL 0x820 400 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL 0x824 401 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL 0x828 402 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL 0x82C 403 #define RK3576_OVL_PORT2_BG_MIX_CTRL 0x870 404 405 /* Video Port registers definition */ 406 #define RK3568_VP0_DSP_CTRL 0xC00 407 #define OUT_MODE_MASK 0xf 408 #define OUT_MODE_SHIFT 0 409 #define DATA_SWAP_MASK 0x1f 410 #define DATA_SWAP_SHIFT 8 411 #define DSP_BG_SWAP 0x1 412 #define DSP_RB_SWAP 0x2 413 #define DSP_RG_SWAP 0x4 414 #define DSP_DELTA_SWAP 0x8 415 #define CORE_DCLK_DIV_EN_SHIFT 4 416 #define P2I_EN_SHIFT 5 417 #define DSP_FILED_POL 6 418 #define INTERLACE_EN_SHIFT 7 419 #define DSP_X_MIR_EN_SHIFT 13 420 #define POST_DSP_OUT_R2Y_SHIFT 15 421 #define PRE_DITHER_DOWN_EN_SHIFT 16 422 #define DITHER_DOWN_EN_SHIFT 17 423 #define DITHER_DOWN_SEL_SHIFT 18 424 #define DITHER_DOWN_SEL_MASK 0x3 425 #define DITHER_DOWN_MODE_SHIFT 20 426 #define GAMMA_UPDATE_EN_SHIFT 22 427 #define DSP_LUT_EN_SHIFT 28 428 429 #define STANDBY_EN_SHIFT 31 430 431 #define RK3568_VP0_MIPI_CTRL 0xC04 432 #define DCLK_DIV2_SHIFT 4 433 #define DCLK_DIV2_MASK 0x3 434 #define MIPI_DUAL_EN_SHIFT 20 435 #define MIPI_DUAL_SWAP_EN_SHIFT 21 436 #define EDPI_TE_EN 28 437 #define EDPI_WMS_HOLD_EN 30 438 #define EDPI_WMS_FS 31 439 440 441 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 442 #define POST_URGENCY_EN_SHIFT 8 443 #define POST_URGENCY_THL_SHIFT 16 444 #define POST_URGENCY_THL_MASK 0xf 445 #define POST_URGENCY_THH_SHIFT 20 446 #define POST_URGENCY_THH_MASK 0xf 447 448 #define RK3568_VP0_DCLK_SEL 0xC0C 449 #define RK3576_DCLK_CORE_SEL_SHIFT 0 450 #define RK3576_DCLK_OUT_SEL_SHIFT 2 451 452 #define RK3568_VP0_3D_LUT_CTRL 0xC10 453 #define VP0_3D_LUT_EN_SHIFT 0 454 #define VP0_3D_LUT_UPDATE_SHIFT 2 455 456 #define RK3588_VP0_CLK_CTRL 0xC0C 457 #define DCLK_CORE_DIV_SHIFT 0 458 #define DCLK_OUT_DIV_SHIFT 2 459 460 #define RK3568_VP0_3D_LUT_MST 0xC20 461 462 #define RK3568_VP0_DSP_BG 0xC2C 463 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 464 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 465 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 466 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 467 #define RK3568_VP0_POST_SCL_CTRL 0xC40 468 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 469 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 470 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 471 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 472 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 473 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 474 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 475 476 #define RK3568_VP0_BCSH_CTRL 0xC60 477 #define BCSH_CTRL_Y2R_SHIFT 0 478 #define BCSH_CTRL_Y2R_MASK 0x1 479 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 480 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 481 #define BCSH_CTRL_R2Y_SHIFT 4 482 #define BCSH_CTRL_R2Y_MASK 0x1 483 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 484 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 485 486 #define RK3568_VP0_BCSH_BCS 0xC64 487 #define BCSH_BRIGHTNESS_SHIFT 0 488 #define BCSH_BRIGHTNESS_MASK 0xFF 489 #define BCSH_CONTRAST_SHIFT 8 490 #define BCSH_CONTRAST_MASK 0x1FF 491 #define BCSH_SATURATION_SHIFT 20 492 #define BCSH_SATURATION_MASK 0x3FF 493 #define BCSH_OUT_MODE_SHIFT 30 494 #define BCSH_OUT_MODE_MASK 0x3 495 496 #define RK3568_VP0_BCSH_H 0xC68 497 #define BCSH_SIN_HUE_SHIFT 0 498 #define BCSH_SIN_HUE_MASK 0x1FF 499 #define BCSH_COS_HUE_SHIFT 16 500 #define BCSH_COS_HUE_MASK 0x1FF 501 502 #define RK3568_VP0_BCSH_COLOR 0xC6C 503 #define BCSH_EN_SHIFT 31 504 #define BCSH_EN_MASK 1 505 506 #define RK3576_VP0_POST_DITHER_FRC_0 0xCA0 507 #define RK3576_VP0_POST_DITHER_FRC_1 0xCA4 508 #define RK3576_VP0_POST_DITHER_FRC_2 0xCA8 509 510 #define RK3528_VP0_ACM_CTRL 0xCD0 511 #define POST_CSC_COE00_MASK 0xFFFF 512 #define POST_CSC_COE00_SHIFT 16 513 #define POST_R2Y_MODE_MASK 0x7 514 #define POST_R2Y_MODE_SHIFT 8 515 #define POST_CSC_MODE_MASK 0x7 516 #define POST_CSC_MODE_SHIFT 3 517 #define POST_R2Y_EN_MASK 0x1 518 #define POST_R2Y_EN_SHIFT 2 519 #define POST_CSC_EN_MASK 0x1 520 #define POST_CSC_EN_SHIFT 1 521 #define POST_ACM_BYPASS_EN_MASK 0x1 522 #define POST_ACM_BYPASS_EN_SHIFT 0 523 #define RK3528_VP0_CSC_COE01_02 0xCD4 524 #define RK3528_VP0_CSC_COE10_11 0xCD8 525 #define RK3528_VP0_CSC_COE12_20 0xCDC 526 #define RK3528_VP0_CSC_COE21_22 0xCE0 527 #define RK3528_VP0_CSC_OFFSET0 0xCE4 528 #define RK3528_VP0_CSC_OFFSET1 0xCE8 529 #define RK3528_VP0_CSC_OFFSET2 0xCEC 530 531 #define RK3562_VP0_MCU_CTRL 0xCF8 532 #define MCU_TYPE_SHIFT 31 533 #define MCU_BYPASS_SHIFT 30 534 #define MCU_RS_SHIFT 29 535 #define MCU_FRAME_ST_SHIFT 28 536 #define MCU_HOLD_MODE_SHIFT 27 537 #define MCU_CLK_SEL_SHIFT 26 538 #define MCU_CLK_SEL_MASK 0x1 539 #define MCU_RW_PEND_SHIFT 20 540 #define MCU_RW_PEND_MASK 0x3F 541 #define MCU_RW_PST_SHIFT 16 542 #define MCU_RW_PST_MASK 0xF 543 #define MCU_CS_PEND_SHIFT 10 544 #define MCU_CS_PEND_MASK 0x3F 545 #define MCU_CS_PST_SHIFT 6 546 #define MCU_CS_PST_MASK 0xF 547 #define MCU_PIX_TOTAL_SHIFT 0 548 #define MCU_PIX_TOTAL_MASK 0x3F 549 550 #define RK3562_VP0_MCU_RW_BYPASS_PORT 0xCFC 551 #define MCU_WRITE_DATA_BYPASS_SHIFT 0 552 #define MCU_WRITE_DATA_BYPASS_MASK 0xFFFFFFFF 553 554 #define RK3568_VP1_DSP_CTRL 0xD00 555 #define RK3568_VP1_MIPI_CTRL 0xD04 556 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 557 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 558 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 559 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 560 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 561 #define RK3568_VP1_POST_SCL_CTRL 0xD40 562 #define RK3568_VP1_DSP_HACT_INFO 0xD34 563 #define RK3568_VP1_DSP_VACT_INFO 0xD38 564 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 565 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 566 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 567 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 568 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 569 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 570 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 571 572 #define RK3568_VP2_DSP_CTRL 0xE00 573 #define RK3568_VP2_MIPI_CTRL 0xE04 574 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 575 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 576 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 577 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 578 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 579 #define RK3568_VP2_POST_SCL_CTRL 0xE40 580 #define RK3568_VP2_DSP_HACT_INFO 0xE34 581 #define RK3568_VP2_DSP_VACT_INFO 0xE38 582 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 583 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 584 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 585 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 586 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 587 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 588 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 589 #define RK3568_VP2_BCSH_CTRL 0xE60 590 #define RK3568_VP2_BCSH_BCS 0xE64 591 #define RK3568_VP2_BCSH_H 0xE68 592 #define RK3568_VP2_BCSH_COLOR_BAR 0xE6C 593 #define RK3576_VP2_MCU_CTRL 0xEF8 594 #define RK3576_VP2_MCU_RW_BYPASS_PORT 0xEFC 595 596 /* Cluster0 register definition */ 597 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 598 #define CLUSTER_YUV2RGB_EN_SHIFT 8 599 #define CLUSTER_RGB2YUV_EN_SHIFT 9 600 #define CLUSTER_CSC_MODE_SHIFT 10 601 #define CLUSTER_DITHER_UP_EN_SHIFT 18 602 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 603 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 604 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 605 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 606 #define AVG2_MASK 0x1 607 #define CLUSTER_AVG2_SHIFT 18 608 #define AVG4_MASK 0x1 609 #define CLUSTER_AVG4_SHIFT 19 610 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 611 #define CLUSTER_XGT_EN_SHIFT 24 612 #define XGT_MODE_MASK 0x3 613 #define CLUSTER_XGT_MODE_SHIFT 25 614 #define CLUSTER_XAVG_EN_SHIFT 27 615 #define CLUSTER_YRGB_GT2_SHIFT 28 616 #define CLUSTER_YRGB_GT4_SHIFT 29 617 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 618 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 619 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 620 #define CLUSTER_AXI_UV_ID_MASK 0x1f 621 #define CLUSTER_AXI_UV_ID_SHIFT 5 622 623 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 624 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 625 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 626 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 627 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 628 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 629 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 630 #define RK3576_CLUSTER0_WIN0_ZME_CTRL 0x1040 631 #define WIN0_ZME_DERING_EN_SHIFT 3 632 #define WIN0_ZME_GATING_EN_SHIFT 31 633 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA 0x1044 634 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 635 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 636 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 637 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 638 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 639 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 640 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 641 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 642 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET 0x1078 643 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE 0x107C 644 645 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 646 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 647 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 648 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 649 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 650 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 651 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 652 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 653 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 654 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 655 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 656 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 657 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 658 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 659 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 660 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 661 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET 0x10F8 662 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE 0x10FC 663 664 #define RK3568_CLUSTER0_CTRL 0x1100 665 #define CLUSTER_EN_SHIFT 0 666 #define CLUSTER_AXI_ID_MASK 0x1 667 #define CLUSTER_AXI_ID_SHIFT 13 668 #define RK3576_CLUSTER0_PORT_SEL 0x11F4 669 #define CLUSTER_PORT_SEL_SHIFT 0 670 #define CLUSTER_PORT_SEL_MASK 0x3 671 #define RK3576_CLUSTER0_DLY_NUM 0x11F8 672 #define CLUSTER_WIN0_DLY_NUM_SHIFT 0 673 #define CLUSTER_WIN0_DLY_NUM_MASK 0xff 674 #define CLUSTER_WIN1_DLY_NUM_SHIFT 0 675 #define CLUSTER_WIN1_DLY_NUM_MASK 0xff 676 677 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 678 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 679 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 680 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 681 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 682 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 683 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 684 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 685 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 686 #define RK3576_CLUSTER1_WIN0_ZME_CTRL 0x1240 687 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA 0x1244 688 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 689 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 690 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 691 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 692 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 693 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 694 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 695 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET 0x1278 696 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE 0x127C 697 698 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 699 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 700 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 701 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 702 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 703 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 704 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 705 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 706 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 707 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 708 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 709 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 710 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 711 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 712 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 713 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 714 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET 0x12F8 715 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE 0x12FC 716 717 #define RK3568_CLUSTER1_CTRL 0x1300 718 #define RK3576_CLUSTER1_PORT_SEL 0x13F4 719 #define RK3576_CLUSTER1_DLY_NUM 0x13F8 720 721 /* Esmart register definition */ 722 #define RK3568_ESMART0_CTRL0 0x1800 723 #define RGB2YUV_EN_SHIFT 1 724 #define CSC_MODE_SHIFT 2 725 #define CSC_MODE_MASK 0x3 726 #define ESMART_LB_SELECT_SHIFT 12 727 #define ESMART_LB_SELECT_MASK 0x3 728 729 #define RK3568_ESMART0_CTRL1 0x1804 730 #define ESMART_AXI_YRGB_ID_MASK 0x1f 731 #define ESMART_AXI_YRGB_ID_SHIFT 4 732 #define ESMART_AXI_UV_ID_MASK 0x1f 733 #define ESMART_AXI_UV_ID_SHIFT 12 734 #define YMIRROR_EN_SHIFT 31 735 736 #define RK3568_ESMART0_AXI_CTRL 0x1808 737 #define ESMART_AXI_ID_MASK 0x1 738 #define ESMART_AXI_ID_SHIFT 1 739 740 #define RK3568_ESMART0_REGION0_CTRL 0x1810 741 #define WIN_EN_SHIFT 0 742 #define WIN_FORMAT_MASK 0x1f 743 #define WIN_FORMAT_SHIFT 1 744 #define REGION0_DITHER_UP_EN_SHIFT 12 745 #define REGION0_RB_SWAP_SHIFT 14 746 #define ESMART_XAVG_EN_SHIFT 20 747 #define ESMART_XGT_EN_SHIFT 21 748 #define ESMART_XGT_MODE_SHIFT 22 749 750 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 751 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 752 #define RK3568_ESMART0_REGION0_VIR 0x181C 753 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 754 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 755 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 756 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 757 #define YRGB_XSCL_MODE_MASK 0x3 758 #define YRGB_XSCL_MODE_SHIFT 0 759 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 760 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 761 #define YRGB_YSCL_MODE_MASK 0x3 762 #define YRGB_YSCL_MODE_SHIFT 4 763 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 764 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 765 766 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 767 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 768 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 769 #define RK3568_ESMART0_REGION1_CTRL 0x1840 770 #define YRGB_GT2_MASK 0x1 771 #define YRGB_GT2_SHIFT 8 772 #define YRGB_GT4_MASK 0x1 773 #define YRGB_GT4_SHIFT 9 774 775 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 776 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 777 #define RK3568_ESMART0_REGION1_VIR 0x184C 778 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 779 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 780 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 781 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 782 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 783 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 784 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 785 #define RK3568_ESMART0_REGION2_CTRL 0x1870 786 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 787 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 788 #define RK3568_ESMART0_REGION2_VIR 0x187C 789 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 790 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 791 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 792 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 793 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 794 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 795 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 796 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 797 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 798 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 799 #define RK3568_ESMART0_REGION3_VIR 0x18AC 800 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 801 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 802 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 803 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 804 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 805 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 806 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 807 #define RK3568_ESMART0_COLOR_KEY_CTRL 0x18D0 808 #define RK3576_ESMART0_ALPHA_MAP 0x18D8 809 #define RK3576_ESMART0_PORT_SEL 0x18F4 810 #define ESMART_PORT_SEL_SHIFT 0 811 #define ESMART_PORT_SEL_MASK 0x3 812 #define RK3576_ESMART0_DLY_NUM 0x18F8 813 814 #define RK3568_ESMART1_CTRL0 0x1A00 815 #define RK3568_ESMART1_CTRL1 0x1A04 816 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 817 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 818 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 819 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 820 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 821 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 822 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 823 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 824 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 825 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 826 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 827 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 828 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 829 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 830 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 831 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 832 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 833 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 834 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 835 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 836 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 837 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 838 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 839 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 840 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 841 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 842 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 843 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 844 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 845 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 846 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 847 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 848 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 849 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 850 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 851 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 852 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 853 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 854 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 855 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 856 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 857 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 858 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 859 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 860 #define RK3576_ESMART1_ALPHA_MAP 0x1AD8 861 #define RK3576_ESMART1_PORT_SEL 0x1AF4 862 #define RK3576_ESMART1_DLY_NUM 0x1AF8 863 864 #define RK3568_SMART0_CTRL0 0x1C00 865 #define RK3568_SMART0_CTRL1 0x1C04 866 #define RK3568_SMART0_REGION0_CTRL 0x1C10 867 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 868 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 869 #define RK3568_SMART0_REGION0_VIR 0x1C1C 870 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 871 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 872 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 873 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 874 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 875 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 876 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 877 #define RK3568_SMART0_REGION1_CTRL 0x1C40 878 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 879 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 880 #define RK3568_SMART0_REGION1_VIR 0x1C4C 881 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 882 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 883 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 884 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 885 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 886 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 887 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 888 #define RK3568_SMART0_REGION2_CTRL 0x1C70 889 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 890 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 891 #define RK3568_SMART0_REGION2_VIR 0x1C7C 892 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 893 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 894 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 895 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 896 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 897 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 898 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 899 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 900 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 901 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 902 #define RK3568_SMART0_REGION3_VIR 0x1CAC 903 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 904 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 905 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 906 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 907 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 908 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 909 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 910 #define RK3576_ESMART2_ALPHA_MAP 0x1CD8 911 #define RK3576_ESMART2_PORT_SEL 0x1CF4 912 #define RK3576_ESMART2_DLY_NUM 0x1CF8 913 914 #define RK3568_SMART1_CTRL0 0x1E00 915 #define RK3568_SMART1_CTRL1 0x1E04 916 #define RK3568_SMART1_REGION0_CTRL 0x1E10 917 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 918 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 919 #define RK3568_SMART1_REGION0_VIR 0x1E1C 920 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 921 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 922 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 923 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 924 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 925 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 926 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 927 #define RK3568_SMART1_REGION1_CTRL 0x1E40 928 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 929 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 930 #define RK3568_SMART1_REGION1_VIR 0x1E4C 931 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 932 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 933 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 934 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 935 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 936 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 937 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 938 #define RK3568_SMART1_REGION2_CTRL 0x1E70 939 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 940 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 941 #define RK3568_SMART1_REGION2_VIR 0x1E7C 942 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 943 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 944 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 945 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 946 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 947 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 948 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 949 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 950 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 951 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 952 #define RK3568_SMART1_REGION3_VIR 0x1EAC 953 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 954 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 955 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 956 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 957 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 958 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 959 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 960 #define RK3576_ESMART3_ALPHA_MAP 0x1ED8 961 #define RK3576_ESMART3_PORT_SEL 0x1EF4 962 #define RK3576_ESMART3_DLY_NUM 0x1EF8 963 964 /* HDR register definition */ 965 #define RK3568_HDR_LUT_CTRL 0x2000 966 967 #define RK3588_VP3_DSP_CTRL 0xF00 968 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 969 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 970 971 /* DSC 8K/4K register definition */ 972 #define RK3588_DSC_8K_PPS0_3 0x4000 973 #define RK3588_DSC_8K_CTRL0 0x40A0 974 #define DSC_EN_SHIFT 0 975 #define DSC_RBIT_SHIFT 2 976 #define DSC_RBYT_SHIFT 3 977 #define DSC_FLAL_SHIFT 4 978 #define DSC_MER_SHIFT 5 979 #define DSC_EPB_SHIFT 6 980 #define DSC_EPL_SHIFT 7 981 #define DSC_NSLC_MASK 0x7 982 #define DSC_NSLC_SHIFT 16 983 #define DSC_SBO_SHIFT 28 984 #define DSC_IFEP_SHIFT 29 985 #define DSC_PPS_UPD_SHIFT 31 986 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 987 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 988 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 989 990 #define RK3588_DSC_8K_CTRL1 0x40A4 991 #define RK3588_DSC_8K_STS0 0x40A8 992 #define RK3588_DSC_8K_ERS 0x40C4 993 994 #define RK3588_DSC_4K_PPS0_3 0x4100 995 #define RK3588_DSC_4K_CTRL0 0x41A0 996 #define RK3588_DSC_4K_CTRL1 0x41A4 997 #define RK3588_DSC_4K_STS0 0x41A8 998 #define RK3588_DSC_4K_ERS 0x41C4 999 1000 /* RK3528 HDR register definition */ 1001 #define RK3528_HDR_LUT_CTRL 0x2000 1002 1003 /* RK3528 ACM register definition */ 1004 #define RK3528_ACM_CTRL 0x6400 1005 #define RK3528_ACM_DELTA_RANGE 0x6404 1006 #define RK3528_ACM_FETCH_START 0x6408 1007 #define RK3528_ACM_FETCH_DONE 0x6420 1008 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 1009 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 1010 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 1011 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 1012 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 1013 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 1014 1015 #define RK3568_MAX_REG 0x1ED0 1016 1017 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 1018 #define RK3568_GRF_VO_CON1 0x0364 1019 #define GRF_BT656_CLK_INV_SHIFT 1 1020 #define GRF_BT1120_CLK_INV_SHIFT 2 1021 #define GRF_RGB_DCLK_INV_SHIFT 3 1022 1023 /* Base SYS_GRF: 0x2600a000*/ 1024 #define RK3576_SYS_GRF_MEMFAULT_STATUS0 0x0148 1025 1026 /* Base IOC_GRF: 0x26040000 */ 1027 #define RK3576_VCCIO_IOC_MISC_CON8 0x6420 1028 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT 9 1029 #define RK3576_IOC_VOPLITE_SEL_SHIFT 11 1030 1031 /* Base PMU2: 0x27380000 */ 1032 #define RK3576_PMU_PWR_GATE_STS 0x0230 1033 #define PD_VOP_ESMART_DWN_STAT 12 1034 #define PD_VOP_CLUSTER_DWN_STAT 13 1035 #define RK3576_PMU_BISR_PDGEN_CON0 0x0510 1036 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT 12 1037 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT 13 1038 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0 0x0570 1039 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT 12 1040 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT 13 1041 1042 #define RK3588_GRF_SOC_CON1 0x0304 1043 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT 14 1044 1045 #define RK3588_GRF_VOP_CON2 0x0008 1046 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 1047 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 1048 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 1049 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 1050 1051 #define RK3588_GRF_VO1_CON0 0x0000 1052 #define HDMI_SYNC_POL_MASK 0x3 1053 #define HDMI0_SYNC_POL_SHIFT 5 1054 #define HDMI1_SYNC_POL_SHIFT 7 1055 1056 #define RK3588_PMU_BISR_CON3 0x20C 1057 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 1058 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 1059 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 1060 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 1061 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 1062 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 1063 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 1064 1065 #define RK3588_PMU_BISR_STATUS5 0x294 1066 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 1067 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 1068 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 1069 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 1070 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 1071 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 1072 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 1073 1074 #define VOP2_LAYER_MAX 8 1075 1076 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 1077 1078 /* KHz */ 1079 #define VOP2_MAX_DCLK_RATE 600000 1080 1081 /* 1082 * vop2 dsc id 1083 */ 1084 #define ROCKCHIP_VOP2_DSC_8K 0 1085 #define ROCKCHIP_VOP2_DSC_4K 1 1086 1087 /* 1088 * vop2 internal power domain id, 1089 * should be all none zero, 0 will be 1090 * treat as invalid; 1091 */ 1092 #define VOP2_PD_CLUSTER0 BIT(0) 1093 #define VOP2_PD_CLUSTER1 BIT(1) 1094 #define VOP2_PD_CLUSTER2 BIT(2) 1095 #define VOP2_PD_CLUSTER3 BIT(3) 1096 #define VOP2_PD_DSC_8K BIT(5) 1097 #define VOP2_PD_DSC_4K BIT(6) 1098 #define VOP2_PD_ESMART BIT(7) 1099 #define VOP2_PD_CLUSTER BIT(8) 1100 1101 #define VOP2_PLANE_NO_SCALING BIT(16) 1102 1103 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 1104 #define VOP_FEATURE_AFBDC BIT(1) 1105 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 1106 #define VOP_FEATURE_HDR10 BIT(3) 1107 #define VOP_FEATURE_NEXT_HDR BIT(4) 1108 /* a feature to splice two windows and two vps to support resolution > 4096 */ 1109 #define VOP_FEATURE_SPLICE BIT(5) 1110 #define VOP_FEATURE_OVERSCAN BIT(6) 1111 #define VOP_FEATURE_VIVID_HDR BIT(7) 1112 #define VOP_FEATURE_POST_ACM BIT(8) 1113 #define VOP_FEATURE_POST_CSC BIT(9) 1114 #define VOP_FEATURE_POST_FRC_V2 BIT(10) 1115 #define VOP_FEATURE_POST_SHARP BIT(11) 1116 1117 #define WIN_FEATURE_HDR2SDR BIT(0) 1118 #define WIN_FEATURE_SDR2HDR BIT(1) 1119 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 1120 #define WIN_FEATURE_AFBDC BIT(3) 1121 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 1122 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 1123 /* a mirror win can only get fb address 1124 * from source win: 1125 * Cluster1---->Cluster0 1126 * Esmart1 ---->Esmart0 1127 * Smart1 ---->Smart0 1128 * This is a feather on rk3566 1129 */ 1130 #define WIN_FEATURE_MIRROR BIT(6) 1131 #define WIN_FEATURE_MULTI_AREA BIT(7) 1132 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 1133 #define WIN_FEATURE_DCI BIT(9) 1134 1135 #define V4L2_COLORSPACE_BT709F 0xfe 1136 #define V4L2_COLORSPACE_BT2020F 0xff 1137 1138 enum vop_csc_format { 1139 CSC_BT601L, 1140 CSC_BT709L, 1141 CSC_BT601F, 1142 CSC_BT2020L, 1143 CSC_BT709L_13BIT, 1144 CSC_BT709F_13BIT, 1145 CSC_BT2020L_13BIT, 1146 CSC_BT2020F_13BIT, 1147 }; 1148 1149 enum vop_csc_bit_depth { 1150 CSC_10BIT_DEPTH, 1151 CSC_13BIT_DEPTH, 1152 }; 1153 1154 enum vop2_pol { 1155 HSYNC_POSITIVE = 0, 1156 VSYNC_POSITIVE = 1, 1157 DEN_NEGATIVE = 2, 1158 DCLK_INVERT = 3 1159 }; 1160 1161 enum vop2_bcsh_out_mode { 1162 BCSH_OUT_MODE_BLACK, 1163 BCSH_OUT_MODE_BLUE, 1164 BCSH_OUT_MODE_COLOR_BAR, 1165 BCSH_OUT_MODE_NORMAL_VIDEO, 1166 }; 1167 1168 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 1169 { \ 1170 .offset = off, \ 1171 .mask = _mask, \ 1172 .shift = _shift, \ 1173 .write_mask = _write_mask, \ 1174 } 1175 1176 #define VOP_REG(off, _mask, _shift) \ 1177 _VOP_REG(off, _mask, _shift, false) 1178 enum dither_down_mode { 1179 RGB888_TO_RGB565 = 0x0, 1180 RGB888_TO_RGB666 = 0x1 1181 }; 1182 1183 enum dither_down_mode_sel { 1184 DITHER_DOWN_ALLEGRO = 0x0, 1185 DITHER_DOWN_FRC = 0x1 1186 }; 1187 1188 enum vop2_video_ports_id { 1189 VOP2_VP0, 1190 VOP2_VP1, 1191 VOP2_VP2, 1192 VOP2_VP3, 1193 VOP2_VP_MAX, 1194 }; 1195 1196 enum vop2_layer_type { 1197 CLUSTER_LAYER = 0, 1198 ESMART_LAYER = 1, 1199 SMART_LAYER = 2, 1200 }; 1201 1202 /* This define must same with kernel win phy id */ 1203 enum vop2_layer_phy_id { 1204 ROCKCHIP_VOP2_CLUSTER0 = 0, 1205 ROCKCHIP_VOP2_CLUSTER1, 1206 ROCKCHIP_VOP2_ESMART0, 1207 ROCKCHIP_VOP2_ESMART1, 1208 ROCKCHIP_VOP2_SMART0, 1209 ROCKCHIP_VOP2_SMART1, 1210 ROCKCHIP_VOP2_CLUSTER2, 1211 ROCKCHIP_VOP2_CLUSTER3, 1212 ROCKCHIP_VOP2_ESMART2, 1213 ROCKCHIP_VOP2_ESMART3, 1214 ROCKCHIP_VOP2_LAYER_MAX, 1215 }; 1216 1217 enum vop2_scale_up_mode { 1218 VOP2_SCALE_UP_NRST_NBOR, 1219 VOP2_SCALE_UP_BIL, 1220 VOP2_SCALE_UP_BIC, 1221 VOP2_SCALE_UP_ZME, 1222 }; 1223 1224 enum vop2_scale_down_mode { 1225 VOP2_SCALE_DOWN_NRST_NBOR, 1226 VOP2_SCALE_DOWN_BIL, 1227 VOP2_SCALE_DOWN_AVG, 1228 VOP2_SCALE_DOWN_ZME, 1229 }; 1230 1231 enum scale_mode { 1232 SCALE_NONE = 0x0, 1233 SCALE_UP = 0x1, 1234 SCALE_DOWN = 0x2 1235 }; 1236 1237 enum vop_dsc_interface_mode { 1238 VOP_DSC_IF_DISABLE = 0, 1239 VOP_DSC_IF_HDMI = 1, 1240 VOP_DSC_IF_MIPI_DS_MODE = 2, 1241 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1242 }; 1243 1244 enum vop3_pre_scale_down_mode { 1245 VOP3_PRE_SCALE_UNSPPORT, 1246 VOP3_PRE_SCALE_DOWN_GT, 1247 VOP3_PRE_SCALE_DOWN_AVG, 1248 }; 1249 1250 enum vop3_esmart_lb_mode { 1251 VOP3_ESMART_8K_MODE, 1252 VOP3_ESMART_4K_4K_MODE, 1253 VOP3_ESMART_4K_2K_2K_MODE, 1254 VOP3_ESMART_2K_2K_2K_2K_MODE, 1255 VOP3_ESMART_4K_4K_4K_MODE, 1256 VOP3_ESMART_4K_4K_2K_2K_MODE, 1257 }; 1258 1259 struct vop2_layer { 1260 u8 id; 1261 /** 1262 * @win_phys_id: window id of the layer selected. 1263 * Every layer must make sure to select different 1264 * windows of others. 1265 */ 1266 u8 win_phys_id; 1267 }; 1268 1269 struct vop2_power_domain_data { 1270 u16 id; 1271 u16 parent_id; 1272 /* 1273 * @module_id_mask: module id of which module this power domain is belongs to. 1274 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1275 */ 1276 u32 module_id_mask; 1277 }; 1278 1279 struct vop2_win_data { 1280 char *name; 1281 u8 phys_id; 1282 enum vop2_layer_type type; 1283 u8 win_sel_port_offset; 1284 u8 layer_sel_win_id[VOP2_VP_MAX]; 1285 u8 axi_id; 1286 u8 axi_uv_id; 1287 u8 axi_yrgb_id; 1288 u8 splice_win_id; 1289 u8 hsu_filter_mode; 1290 u8 hsd_filter_mode; 1291 u8 vsu_filter_mode; 1292 u8 vsd_filter_mode; 1293 u8 hsd_pre_filter_mode; 1294 u8 vsd_pre_filter_mode; 1295 u8 scale_engine_num; 1296 u8 source_win_id; 1297 u8 possible_crtcs; 1298 u16 pd_id; 1299 u32 reg_offset; 1300 u32 max_upscale_factor; 1301 u32 max_downscale_factor; 1302 u32 feature; 1303 u32 supported_rotations; 1304 bool splice_mode_right; 1305 }; 1306 1307 struct vop2_vp_data { 1308 u32 feature; 1309 u32 max_dclk; 1310 u8 pre_scan_max_dly; 1311 u8 layer_mix_dly; 1312 u8 hdrvivid_dly; 1313 u8 sdr2hdr_dly; 1314 u8 hdr_mix_dly; 1315 u8 win_dly; 1316 u8 splice_vp_id; 1317 u8 pixel_rate; 1318 struct vop_rect max_output; 1319 struct vop_urgency *urgency; 1320 }; 1321 1322 struct vop2_plane_table { 1323 enum vop2_layer_phy_id plane_id; 1324 enum vop2_layer_type plane_type; 1325 }; 1326 1327 struct vop2_vp_plane_mask { 1328 u8 primary_plane_id; /* use this win to show logo */ 1329 u8 attached_layers_nr; /* number layers attach to this vp */ 1330 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1331 u32 plane_mask; 1332 int cursor_plane_id; 1333 }; 1334 1335 struct vop2_dsc_data { 1336 u8 id; 1337 u8 max_slice_num; 1338 u8 max_linebuf_depth; /* used to generate the bitstream */ 1339 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1340 u16 pd_id; 1341 const char *dsc_txp_clk_src_name; 1342 const char *dsc_txp_clk_name; 1343 const char *dsc_pxl_clk_name; 1344 const char *dsc_cds_clk_name; 1345 }; 1346 1347 struct dsc_error_info { 1348 u32 dsc_error_val; 1349 char dsc_error_info[50]; 1350 }; 1351 1352 struct vop2_dump_regs { 1353 u32 offset; 1354 const char *name; 1355 u32 state_base; 1356 u32 state_mask; 1357 u32 state_shift; 1358 bool enable_state; 1359 u32 size; 1360 }; 1361 1362 struct vop2_esmart_lb_map { 1363 u8 lb_mode; 1364 u8 lb_map_value; 1365 }; 1366 1367 struct vop2_data { 1368 u32 version; 1369 u32 esmart_lb_mode; 1370 struct vop2_vp_data *vp_data; 1371 struct vop2_win_data *win_data; 1372 struct vop2_vp_plane_mask *plane_mask; 1373 struct vop2_plane_table *plane_table; 1374 struct vop2_power_domain_data *pd; 1375 struct vop2_dsc_data *dsc; 1376 struct dsc_error_info *dsc_error_ecw; 1377 struct dsc_error_info *dsc_error_buffer_flow; 1378 struct vop2_dump_regs *dump_regs; 1379 const struct vop2_esmart_lb_map *esmart_lb_mode_map; 1380 u8 *vp_primary_plane_order; 1381 u8 *vp_default_primary_plane; 1382 u8 nr_vps; 1383 u8 nr_layers; 1384 u8 nr_mixers; 1385 u8 nr_gammas; 1386 u8 nr_pd; 1387 u8 nr_dscs; 1388 u8 nr_dsc_ecw; 1389 u8 nr_dsc_buffer_flow; 1390 u8 esmart_lb_mode_num; 1391 u32 reg_len; 1392 u32 dump_regs_size; 1393 }; 1394 1395 struct vop2 { 1396 u32 *regsbak; 1397 void *regs; 1398 void *grf; 1399 void *vop_grf; 1400 void *vo1_grf; 1401 void *sys_pmu; 1402 void *ioc_grf; 1403 u32 reg_len; 1404 u32 version; 1405 u32 esmart_lb_mode; 1406 bool global_init; 1407 bool merge_irq; 1408 const struct vop2_data *data; 1409 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1410 }; 1411 1412 static struct vop2 *rockchip_vop2; 1413 1414 static inline bool is_vop3(struct vop2 *vop2) 1415 { 1416 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1417 return false; 1418 else 1419 return true; 1420 } 1421 1422 /* 1423 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1424 * avg_sd_factor: 1425 * bli_su_factor: 1426 * bic_su_factor: 1427 * = (src - 1) / (dst - 1) << 16; 1428 * 1429 * ygt2 enable: dst get one line from two line of the src 1430 * ygt4 enable: dst get one line from four line of the src. 1431 * 1432 */ 1433 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1434 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1435 1436 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1437 (fac * (dst - 1) >> 12 < (src - 1)) 1438 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1439 (fac * (dst - 1) >> 16 < (src - 1)) 1440 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1441 (fac * (dst - 1) >> 16 < (src - 1)) 1442 1443 static uint16_t vop2_scale_factor(enum scale_mode mode, 1444 int32_t filter_mode, 1445 uint32_t src, uint32_t dst) 1446 { 1447 uint32_t fac = 0; 1448 int i = 0; 1449 1450 if (mode == SCALE_NONE) 1451 return 0; 1452 1453 /* 1454 * A workaround to avoid zero div. 1455 */ 1456 if ((dst == 1) || (src == 1)) { 1457 dst = dst + 1; 1458 src = src + 1; 1459 } 1460 1461 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1462 fac = VOP2_BILI_SCL_DN(src, dst); 1463 for (i = 0; i < 100; i++) { 1464 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1465 break; 1466 fac -= 1; 1467 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1468 } 1469 } else { 1470 fac = VOP2_COMMON_SCL(src, dst); 1471 for (i = 0; i < 100; i++) { 1472 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1473 break; 1474 fac -= 1; 1475 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1476 } 1477 } 1478 1479 return fac; 1480 } 1481 1482 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1483 { 1484 if (is_hor) 1485 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1486 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1487 } 1488 1489 static uint16_t vop3_scale_factor(enum scale_mode mode, 1490 uint32_t src, uint32_t dst, bool is_hor) 1491 { 1492 uint32_t fac = 0; 1493 int i = 0; 1494 1495 if (mode == SCALE_NONE) 1496 return 0; 1497 1498 /* 1499 * A workaround to avoid zero div. 1500 */ 1501 if ((dst == 1) || (src == 1)) { 1502 dst = dst + 1; 1503 src = src + 1; 1504 } 1505 1506 if (mode == SCALE_DOWN) { 1507 fac = VOP2_BILI_SCL_DN(src, dst); 1508 for (i = 0; i < 100; i++) { 1509 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1510 break; 1511 fac -= 1; 1512 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1513 } 1514 } else { 1515 fac = VOP2_COMMON_SCL(src, dst); 1516 for (i = 0; i < 100; i++) { 1517 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1518 break; 1519 fac -= 1; 1520 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1521 } 1522 } 1523 1524 return fac; 1525 } 1526 1527 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1528 { 1529 if (src < dst) 1530 return SCALE_UP; 1531 else if (src > dst) 1532 return SCALE_DOWN; 1533 1534 return SCALE_NONE; 1535 } 1536 1537 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1538 { 1539 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1540 } 1541 1542 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1543 { 1544 int i = 0; 1545 1546 for (i = 0; i < vop2->data->nr_layers; i++) { 1547 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1548 return vop2->data->vp_primary_plane_order[i]; 1549 } 1550 1551 return vop2->data->vp_primary_plane_order[0]; 1552 } 1553 1554 static inline u16 scl_cal_scale(int src, int dst, int shift) 1555 { 1556 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1557 } 1558 1559 static inline u16 scl_cal_scale2(int src, int dst) 1560 { 1561 return ((src - 1) << 12) / (dst - 1); 1562 } 1563 1564 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1565 { 1566 writel(v, vop2->regs + offset); 1567 vop2->regsbak[offset >> 2] = v; 1568 } 1569 1570 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1571 { 1572 return readl(vop2->regs + offset); 1573 } 1574 1575 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1576 u32 mask, u32 shift, u32 v, 1577 bool write_mask) 1578 { 1579 if (!mask) 1580 return; 1581 1582 if (write_mask) { 1583 v = ((v & mask) << shift) | (mask << (shift + 16)); 1584 } else { 1585 u32 cached_val = vop2->regsbak[offset >> 2]; 1586 1587 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1588 vop2->regsbak[offset >> 2] = v; 1589 } 1590 1591 writel(v, vop2->regs + offset); 1592 } 1593 1594 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1595 u32 mask, u32 shift, u32 v) 1596 { 1597 u32 val = 0; 1598 1599 val = (v << shift) | (mask << (shift + 16)); 1600 writel(val, grf_base + offset); 1601 } 1602 1603 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1604 u32 mask, u32 shift) 1605 { 1606 return (readl(grf_base + offset) >> shift) & mask; 1607 } 1608 1609 static char *get_plane_name(int plane_id, char *name) 1610 { 1611 switch (plane_id) { 1612 case ROCKCHIP_VOP2_CLUSTER0: 1613 strcat(name, "Cluster0"); 1614 break; 1615 case ROCKCHIP_VOP2_CLUSTER1: 1616 strcat(name, "Cluster1"); 1617 break; 1618 case ROCKCHIP_VOP2_ESMART0: 1619 strcat(name, "Esmart0"); 1620 break; 1621 case ROCKCHIP_VOP2_ESMART1: 1622 strcat(name, "Esmart1"); 1623 break; 1624 case ROCKCHIP_VOP2_SMART0: 1625 strcat(name, "Smart0"); 1626 break; 1627 case ROCKCHIP_VOP2_SMART1: 1628 strcat(name, "Smart1"); 1629 break; 1630 case ROCKCHIP_VOP2_CLUSTER2: 1631 strcat(name, "Cluster2"); 1632 break; 1633 case ROCKCHIP_VOP2_CLUSTER3: 1634 strcat(name, "Cluster3"); 1635 break; 1636 case ROCKCHIP_VOP2_ESMART2: 1637 strcat(name, "Esmart2"); 1638 break; 1639 case ROCKCHIP_VOP2_ESMART3: 1640 strcat(name, "Esmart3"); 1641 break; 1642 } 1643 1644 return name; 1645 } 1646 1647 static bool is_yuv_output(u32 bus_format) 1648 { 1649 switch (bus_format) { 1650 case MEDIA_BUS_FMT_YUV8_1X24: 1651 case MEDIA_BUS_FMT_YUV10_1X30: 1652 case MEDIA_BUS_FMT_YUYV10_1X20: 1653 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1654 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1655 case MEDIA_BUS_FMT_YUYV8_2X8: 1656 case MEDIA_BUS_FMT_YVYU8_2X8: 1657 case MEDIA_BUS_FMT_UYVY8_2X8: 1658 case MEDIA_BUS_FMT_VYUY8_2X8: 1659 case MEDIA_BUS_FMT_YUYV8_1X16: 1660 case MEDIA_BUS_FMT_YVYU8_1X16: 1661 case MEDIA_BUS_FMT_UYVY8_1X16: 1662 case MEDIA_BUS_FMT_VYUY8_1X16: 1663 return true; 1664 default: 1665 return false; 1666 } 1667 } 1668 1669 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding, 1670 enum drm_color_range color_range, 1671 int bit_depth) 1672 { 1673 bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0; 1674 enum vop_csc_format csc_mode = CSC_BT709L; 1675 1676 1677 switch (color_encoding) { 1678 case DRM_COLOR_YCBCR_BT601: 1679 if (full_range) 1680 csc_mode = CSC_BT601F; 1681 else 1682 csc_mode = CSC_BT601L; 1683 break; 1684 1685 case DRM_COLOR_YCBCR_BT709: 1686 if (full_range) { 1687 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F; 1688 if (bit_depth != CSC_13BIT_DEPTH) 1689 printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1690 } else { 1691 csc_mode = CSC_BT709L; 1692 } 1693 break; 1694 1695 case DRM_COLOR_YCBCR_BT2020: 1696 if (full_range) { 1697 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F; 1698 if (bit_depth != CSC_13BIT_DEPTH) 1699 printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1700 } else { 1701 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L; 1702 } 1703 break; 1704 1705 default: 1706 printf("Unsuport color_encoding:%d\n", color_encoding); 1707 } 1708 1709 return csc_mode; 1710 } 1711 1712 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1713 { 1714 /* 1715 * FIXME: 1716 * 1717 * There is no media type for YUV444 output, 1718 * so when out_mode is AAAA or P888, assume output is YUV444 on 1719 * yuv format. 1720 * 1721 * From H/W testing, YUV444 mode need a rb swap. 1722 */ 1723 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1724 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1725 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1726 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1727 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1728 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1729 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1730 output_mode == ROCKCHIP_OUT_MODE_P888))) 1731 return true; 1732 else 1733 return false; 1734 } 1735 1736 static bool is_rb_swap(u32 bus_format, u32 output_mode) 1737 { 1738 /* 1739 * The default component order of serial rgb3x8 formats 1740 * is BGR. So it is needed to enable RB swap. 1741 */ 1742 if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 || 1743 bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8) 1744 return true; 1745 else 1746 return false; 1747 } 1748 1749 static bool is_yc_swap(u32 bus_format) 1750 { 1751 switch (bus_format) { 1752 case MEDIA_BUS_FMT_YUYV8_1X16: 1753 case MEDIA_BUS_FMT_YVYU8_1X16: 1754 case MEDIA_BUS_FMT_YUYV8_2X8: 1755 case MEDIA_BUS_FMT_YVYU8_2X8: 1756 return true; 1757 default: 1758 return false; 1759 } 1760 } 1761 1762 static inline bool is_hot_plug_devices(int output_type) 1763 { 1764 switch (output_type) { 1765 case DRM_MODE_CONNECTOR_HDMIA: 1766 case DRM_MODE_CONNECTOR_HDMIB: 1767 case DRM_MODE_CONNECTOR_TV: 1768 case DRM_MODE_CONNECTOR_DisplayPort: 1769 case DRM_MODE_CONNECTOR_VGA: 1770 case DRM_MODE_CONNECTOR_Unknown: 1771 return true; 1772 default: 1773 return false; 1774 } 1775 } 1776 1777 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1778 { 1779 int i = 0; 1780 1781 for (i = 0; i < vop2->data->nr_layers; i++) { 1782 if (vop2->data->win_data[i].phys_id == phys_id) 1783 return &vop2->data->win_data[i]; 1784 } 1785 1786 return NULL; 1787 } 1788 1789 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1790 { 1791 int i = 0; 1792 1793 for (i = 0; i < vop2->data->nr_pd; i++) { 1794 if (vop2->data->pd[i].id == pd_id) 1795 return &vop2->data->pd[i]; 1796 } 1797 1798 return NULL; 1799 } 1800 1801 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1802 u32 *lut_regs, u32 *lut_val, int lut_len) 1803 { 1804 u32 vp_offset = crtc_id * 0x100; 1805 int i; 1806 1807 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1808 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1809 crtc_id, false); 1810 1811 for (i = 0; i < lut_len; i++) 1812 writel(lut_val[i], lut_regs + i); 1813 1814 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1815 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1816 } 1817 1818 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1819 u32 *lut_regs, u32 *lut_val, int lut_len) 1820 { 1821 u32 vp_offset = crtc_id * 0x100; 1822 int i; 1823 1824 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1825 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1826 crtc_id, false); 1827 1828 for (i = 0; i < lut_len; i++) 1829 writel(lut_val[i], lut_regs + i); 1830 1831 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1832 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1833 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1834 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1835 } 1836 1837 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1838 struct display_state *state) 1839 { 1840 struct connector_state *conn_state = &state->conn_state; 1841 struct crtc_state *cstate = &state->crtc_state; 1842 struct resource gamma_res; 1843 fdt_size_t lut_size; 1844 int i, lut_len, ret = 0; 1845 u32 *lut_regs; 1846 u32 r, g, b; 1847 struct base2_disp_info *disp_info = conn_state->disp_info; 1848 static int gamma_lut_en_num = 1; 1849 1850 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1851 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1852 return 0; 1853 } 1854 1855 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1856 if (ret) 1857 printf("failed to get gamma lut res\n"); 1858 lut_regs = (u32 *)gamma_res.start; 1859 lut_size = gamma_res.end - gamma_res.start + 1; 1860 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1861 printf("failed to get gamma lut register\n"); 1862 return 0; 1863 } 1864 lut_len = lut_size / 4; 1865 if (lut_len != 256 && lut_len != 1024) { 1866 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1867 return 0; 1868 } 1869 1870 if (!cstate->lut_val) { 1871 if (!disp_info) 1872 return 0; 1873 1874 if (!disp_info->gamma_lut_data.size) 1875 return 0; 1876 1877 cstate->lut_val = (u32 *)calloc(1, lut_size); 1878 for (i = 0; i < lut_len; i++) { 1879 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1880 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1881 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1882 1883 cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1884 } 1885 } 1886 1887 if (vop2->version == VOP_VERSION_RK3568) { 1888 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1889 cstate->lut_val, lut_len); 1890 gamma_lut_en_num++; 1891 } else if (vop2->version == VOP_VERSION_RK3588) { 1892 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1893 cstate->lut_val, lut_len); 1894 if (cstate->splice_mode) { 1895 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, 1896 cstate->lut_val, lut_len); 1897 gamma_lut_en_num++; 1898 } 1899 gamma_lut_en_num++; 1900 } 1901 1902 free(cstate->lut_val); 1903 1904 return 0; 1905 } 1906 1907 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1908 struct display_state *state) 1909 { 1910 struct connector_state *conn_state = &state->conn_state; 1911 struct crtc_state *cstate = &state->crtc_state; 1912 int i, cubic_lut_len; 1913 u32 vp_offset = cstate->crtc_id * 0x100; 1914 struct base2_disp_info *disp_info = conn_state->disp_info; 1915 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1916 u32 *cubic_lut_addr; 1917 1918 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1919 return 0; 1920 1921 if (!disp_info->cubic_lut_data.size) 1922 return 0; 1923 1924 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1925 cubic_lut_len = disp_info->cubic_lut_data.size; 1926 1927 for (i = 0; i < cubic_lut_len / 2; i++) { 1928 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1929 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1930 ((lut->lblue[2 * i] & 0xff) << 24); 1931 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1932 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1933 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1934 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1935 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1936 *cubic_lut_addr++ = 0; 1937 } 1938 1939 if (cubic_lut_len % 2) { 1940 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1941 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1942 ((lut->lblue[2 * i] & 0xff) << 24); 1943 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1944 *cubic_lut_addr++ = 0; 1945 *cubic_lut_addr = 0; 1946 } 1947 1948 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1949 get_cubic_lut_buffer(cstate->crtc_id)); 1950 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1951 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1952 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1953 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1954 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1955 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1956 1957 return 0; 1958 } 1959 1960 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1961 struct bcsh_state *bcsh_state, int crtc_id) 1962 { 1963 struct crtc_state *cstate = &state->crtc_state; 1964 u32 vp_offset = crtc_id * 0x100; 1965 1966 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1967 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1968 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1969 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1970 1971 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1972 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1973 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1974 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1975 1976 if (!cstate->bcsh_en) { 1977 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1978 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1979 return; 1980 } 1981 1982 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1983 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1984 bcsh_state->brightness, false); 1985 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1986 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1987 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1988 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1989 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1990 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1991 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1992 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1993 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1994 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1995 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1996 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1997 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1998 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1999 } 2000 2001 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 2002 { 2003 struct connector_state *conn_state = &state->conn_state; 2004 struct base_bcsh_info *bcsh_info; 2005 struct crtc_state *cstate = &state->crtc_state; 2006 struct bcsh_state bcsh_state; 2007 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 2008 2009 if (!conn_state->disp_info) 2010 return; 2011 bcsh_info = &conn_state->disp_info->bcsh_info; 2012 if (!bcsh_info) 2013 return; 2014 2015 if (bcsh_info->brightness != 50 || 2016 bcsh_info->contrast != 50 || 2017 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 2018 cstate->bcsh_en = true; 2019 2020 if (cstate->bcsh_en) { 2021 if (!cstate->yuv_overlay) 2022 cstate->post_r2y_en = 1; 2023 if (!is_yuv_output(conn_state->bus_format)) 2024 cstate->post_y2r_en = 1; 2025 } else { 2026 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2027 cstate->post_r2y_en = 1; 2028 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2029 cstate->post_y2r_en = 1; 2030 } 2031 2032 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2033 conn_state->color_range, 2034 CSC_10BIT_DEPTH); 2035 2036 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 2037 brightness = interpolate(0, -128, 100, 127, 2038 bcsh_info->brightness); 2039 else 2040 brightness = interpolate(0, -32, 100, 31, 2041 bcsh_info->brightness); 2042 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 2043 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 2044 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 2045 2046 2047 /* 2048 * a:[-30~0): 2049 * sin_hue = 0x100 - sin(a)*256; 2050 * cos_hue = cos(a)*256; 2051 * a:[0~30] 2052 * sin_hue = sin(a)*256; 2053 * cos_hue = cos(a)*256; 2054 */ 2055 sin_hue = fixp_sin32(hue) >> 23; 2056 cos_hue = fixp_cos32(hue) >> 23; 2057 2058 bcsh_state.brightness = brightness; 2059 bcsh_state.contrast = contrast; 2060 bcsh_state.saturation = saturation; 2061 bcsh_state.sin_hue = sin_hue; 2062 bcsh_state.cos_hue = cos_hue; 2063 2064 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 2065 if (cstate->splice_mode) 2066 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 2067 } 2068 2069 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 2070 { 2071 struct connector_state *conn_state = &state->conn_state; 2072 struct drm_display_mode *mode = &conn_state->mode; 2073 struct crtc_state *cstate = &state->crtc_state; 2074 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 2075 u16 hdisplay = mode->crtc_hdisplay; 2076 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2077 2078 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 2079 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 2080 bg_dly -= bg_ovl_dly; 2081 2082 /* 2083 * splice mode: hdisplay must roundup as 4 pixel, 2084 * no splice mode: hdisplay must roundup as 2 pixel. 2085 */ 2086 if (cstate->splice_mode) 2087 pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1; 2088 else 2089 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2090 2091 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 2092 hsync_len = 8; 2093 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 2094 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 2095 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2096 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2097 } 2098 2099 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 2100 { 2101 struct connector_state *conn_state = &state->conn_state; 2102 struct drm_display_mode *mode = &conn_state->mode; 2103 struct crtc_state *cstate = &state->crtc_state; 2104 struct vop2_win_data *win_data; 2105 u32 bg_dly, pre_scan_dly; 2106 u16 hdisplay = mode->crtc_hdisplay; 2107 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2108 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 2109 u8 win_id; 2110 2111 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 2112 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 2113 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 2114 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 2115 2116 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 2117 vop2->data->vp_data[crtc_id].layer_mix_dly + 2118 vop2->data->vp_data[crtc_id].hdr_mix_dly; 2119 /* hdisplay must roundup as 2 pixel */ 2120 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2121 /** 2122 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will 2123 * lead to first line data be zero. 2124 */ 2125 pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len); 2126 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 2127 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2128 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2129 } 2130 2131 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 2132 { 2133 struct connector_state *conn_state = &state->conn_state; 2134 struct drm_display_mode *mode = &conn_state->mode; 2135 struct crtc_state *cstate = &state->crtc_state; 2136 u32 vp_offset = (cstate->crtc_id * 0x100); 2137 u16 vtotal = mode->crtc_vtotal; 2138 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2139 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2140 u16 hdisplay = mode->crtc_hdisplay; 2141 u16 vdisplay = mode->crtc_vdisplay; 2142 u16 hsize = 2143 hdisplay * (conn_state->overscan.left_margin + 2144 conn_state->overscan.right_margin) / 200; 2145 u16 vsize = 2146 vdisplay * (conn_state->overscan.top_margin + 2147 conn_state->overscan.bottom_margin) / 200; 2148 u16 hact_end, vact_end; 2149 u32 val; 2150 2151 hsize = round_down(hsize, 2); 2152 vsize = round_down(vsize, 2); 2153 2154 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 2155 hact_end = hact_st + hsize; 2156 val = hact_st << 16; 2157 val |= hact_end; 2158 2159 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 2160 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 2161 vact_end = vact_st + vsize; 2162 val = vact_st << 16; 2163 val |= vact_end; 2164 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 2165 val = scl_cal_scale2(vdisplay, vsize) << 16; 2166 val |= scl_cal_scale2(hdisplay, hsize); 2167 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 2168 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 2169 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 2170 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 2171 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 2172 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 2173 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2174 u16 vact_st_f1 = vtotal + vact_st + 1; 2175 u16 vact_end_f1 = vact_st_f1 + vsize; 2176 2177 val = vact_st_f1 << 16 | vact_end_f1; 2178 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 2179 } 2180 2181 if (is_vop3(vop2)) { 2182 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 2183 } else { 2184 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 2185 if (cstate->splice_mode) 2186 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 2187 } 2188 } 2189 2190 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 2191 { 2192 struct connector_state *conn_state = &state->conn_state; 2193 struct crtc_state *cstate = &state->crtc_state; 2194 struct acm_data *acm = &conn_state->disp_info->acm_data; 2195 struct drm_display_mode *mode = &conn_state->mode; 2196 u32 vp_offset = (cstate->crtc_id * 0x100); 2197 s16 *lut_y; 2198 s16 *lut_h; 2199 s16 *lut_s; 2200 u32 value; 2201 int i; 2202 2203 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2204 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2205 if (!acm->acm_enable) { 2206 writel(0, vop2->regs + RK3528_ACM_CTRL); 2207 return; 2208 } 2209 2210 printf("post acm enable\n"); 2211 2212 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 2213 2214 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 2215 ((mode->vdisplay & 0xfff) << 20); 2216 writel(value, vop2->regs + RK3528_ACM_CTRL); 2217 2218 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 2219 ((acm->s_gain << 20) & 0x3ff00000); 2220 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 2221 2222 lut_y = &acm->gain_lut_hy[0]; 2223 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 2224 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 2225 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 2226 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2227 ((lut_s[i] << 16) & 0xff0000); 2228 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 2229 } 2230 2231 lut_y = &acm->gain_lut_hs[0]; 2232 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 2233 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 2234 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2235 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2236 ((lut_s[i] << 16) & 0xff0000); 2237 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2238 } 2239 2240 lut_y = &acm->delta_lut_h[0]; 2241 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2242 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2243 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2244 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2245 ((lut_s[i] << 20) & 0x3ff00000); 2246 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2247 } 2248 2249 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2250 } 2251 2252 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2253 { 2254 struct connector_state *conn_state = &state->conn_state; 2255 struct crtc_state *cstate = &state->crtc_state; 2256 struct acm_data *acm = &conn_state->disp_info->acm_data; 2257 struct csc_info *csc = &conn_state->disp_info->csc_info; 2258 struct post_csc_coef csc_coef; 2259 bool is_input_yuv = false; 2260 bool is_output_yuv = false; 2261 bool post_r2y_en = false; 2262 bool post_csc_en = false; 2263 u32 vp_offset = (cstate->crtc_id * 0x100); 2264 u32 value; 2265 int range_type; 2266 2267 printf("post csc enable\n"); 2268 2269 if (acm->acm_enable) { 2270 if (!cstate->yuv_overlay) 2271 post_r2y_en = true; 2272 2273 /* do y2r in csc module */ 2274 if (!is_yuv_output(conn_state->bus_format)) 2275 post_csc_en = true; 2276 } else { 2277 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2278 post_r2y_en = true; 2279 2280 /* do y2r in csc module */ 2281 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2282 post_csc_en = true; 2283 } 2284 2285 if (csc->csc_enable) 2286 post_csc_en = true; 2287 2288 if (cstate->yuv_overlay || post_r2y_en) 2289 is_input_yuv = true; 2290 2291 if (is_yuv_output(conn_state->bus_format)) 2292 is_output_yuv = true; 2293 2294 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2295 conn_state->color_range, 2296 CSC_13BIT_DEPTH); 2297 2298 if (post_csc_en) { 2299 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2300 is_output_yuv); 2301 2302 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2303 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2304 csc_coef.csc_coef00, false); 2305 value = csc_coef.csc_coef01 & 0xffff; 2306 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2307 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2308 value = csc_coef.csc_coef10 & 0xffff; 2309 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2310 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2311 value = csc_coef.csc_coef12 & 0xffff; 2312 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2313 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2314 value = csc_coef.csc_coef21 & 0xffff; 2315 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2316 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2317 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2318 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2319 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2320 2321 range_type = csc_coef.range_type ? 0 : 1; 2322 range_type <<= is_input_yuv ? 0 : 1; 2323 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2324 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2325 } 2326 2327 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2328 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2329 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2330 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2331 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2332 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2333 } 2334 2335 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2336 { 2337 struct connector_state *conn_state = &state->conn_state; 2338 struct base2_disp_info *disp_info = conn_state->disp_info; 2339 const char *enable_flag; 2340 if (!disp_info) { 2341 printf("disp_info is empty\n"); 2342 return; 2343 } 2344 2345 enable_flag = (const char *)&disp_info->cacm_header; 2346 if (strncasecmp(enable_flag, "CACM", 4)) { 2347 printf("acm and csc is not support\n"); 2348 return; 2349 } 2350 2351 vop3_post_acm_config(state, vop2); 2352 vop3_post_csc_config(state, vop2); 2353 } 2354 2355 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2, 2356 struct vop2_power_domain_data *pd_data) 2357 { 2358 int val = 0; 2359 bool is_bisr_en, is_otp_bisr_en; 2360 2361 if (pd_data->id == VOP2_PD_CLUSTER) { 2362 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2363 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2364 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2365 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2366 if (is_bisr_en && is_otp_bisr_en) 2367 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2368 val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1), 2369 50 * 1000); 2370 else 2371 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2372 val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1), 2373 50 * 1000); 2374 } else { 2375 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2376 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2377 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2378 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2379 if (is_bisr_en && is_otp_bisr_en) 2380 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2381 val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1), 2382 50 * 1000); 2383 else 2384 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2385 val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1), 2386 50 * 1000); 2387 } 2388 } 2389 2390 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2391 { 2392 int ret = 0; 2393 2394 if (pd_data->id == VOP2_PD_CLUSTER) 2395 vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK, 2396 RK3576_CLUSTER_PD_EN_SHIFT, 0, true); 2397 else 2398 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK, 2399 RK3576_ESMART_PD_EN_SHIFT, 0, true); 2400 ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data); 2401 if (ret) { 2402 printf("wait vop2 power domain timeout\n"); 2403 return ret; 2404 } 2405 2406 return 0; 2407 } 2408 2409 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2, 2410 struct vop2_power_domain_data *pd_data) 2411 { 2412 int val = 0; 2413 int shift = 0; 2414 int shift_factor = 0; 2415 bool is_bisr_en = false; 2416 2417 /* 2418 * The order of pd status bits in BISR_STS register 2419 * is different from that in VOP SYS_STS register. 2420 */ 2421 if (pd_data->id == VOP2_PD_DSC_8K || 2422 pd_data->id == VOP2_PD_DSC_4K || 2423 pd_data->id == VOP2_PD_ESMART) 2424 shift_factor = 1; 2425 2426 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2427 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2428 if (is_bisr_en) { 2429 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2430 2431 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2432 ((val >> shift) & 0x1), 50 * 1000); 2433 } else { 2434 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2435 2436 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2437 !((val >> shift) & 0x1), 50 * 1000); 2438 } 2439 } 2440 2441 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2442 { 2443 int ret = 0; 2444 2445 vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK, 2446 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false); 2447 ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data); 2448 if (ret) { 2449 printf("wait vop2 power domain timeout\n"); 2450 return ret; 2451 } 2452 2453 return 0; 2454 } 2455 2456 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2457 { 2458 struct vop2_power_domain_data *pd_data; 2459 int ret = 0; 2460 2461 if (!pd_id) 2462 return 0; 2463 2464 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2465 if (!pd_data) { 2466 printf("can't find pd_data by id\n"); 2467 return -EINVAL; 2468 } 2469 2470 if (pd_data->parent_id) { 2471 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2472 if (ret) { 2473 printf("can't open parent power domain\n"); 2474 return -EINVAL; 2475 } 2476 } 2477 2478 /* 2479 * Read VOP internal power domain on/off status. 2480 * We should query BISR_STS register in PMU for 2481 * power up/down status when memory repair is enabled. 2482 * Return value: 1 for power on, 0 for power off; 2483 */ 2484 if (vop2->version == VOP_VERSION_RK3576) 2485 ret = rk3576_vop2_power_domain_on(vop2, pd_data); 2486 else 2487 ret = rk3588_vop2_power_domain_on(vop2, pd_data); 2488 2489 return ret; 2490 } 2491 2492 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2493 { 2494 u32 *base = vop2->regs; 2495 int i = 0; 2496 2497 /* 2498 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2499 */ 2500 for (i = 0; i < (vop2->reg_len >> 2); i++) 2501 vop2->regsbak[i] = base[i]; 2502 } 2503 2504 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2505 { 2506 struct vop2_win_data *win_data; 2507 int layer_phy_id = 0; 2508 int i, j; 2509 u32 ovl_port_offset = 0; 2510 u32 layer_nr = 0; 2511 u8 shift = 0; 2512 2513 /* layer sel win id */ 2514 for (i = 0; i < vop2->data->nr_vps; i++) { 2515 shift = 0; 2516 ovl_port_offset = 0x100 * i; 2517 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2518 for (j = 0; j < layer_nr; j++) { 2519 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2520 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2521 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2522 shift, win_data->layer_sel_win_id[i], false); 2523 shift += 4; 2524 } 2525 } 2526 2527 if (vop2->version != VOP_VERSION_RK3576) { 2528 /* win sel port */ 2529 for (i = 0; i < vop2->data->nr_vps; i++) { 2530 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2531 for (j = 0; j < layer_nr; j++) { 2532 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2533 continue; 2534 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2535 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2536 shift = win_data->win_sel_port_offset * 2; 2537 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL, 2538 LAYER_SEL_PORT_MASK, shift, i, false); 2539 } 2540 } 2541 } 2542 } 2543 2544 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2545 { 2546 struct crtc_state *cstate = &state->crtc_state; 2547 struct vop2_win_data *win_data; 2548 int layer_phy_id = 0; 2549 int total_used_layer = 0; 2550 int port_mux = 0; 2551 int i, j; 2552 u32 layer_nr = 0; 2553 u8 shift = 0; 2554 2555 /* layer sel win id */ 2556 for (i = 0; i < vop2->data->nr_vps; i++) { 2557 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2558 for (j = 0; j < layer_nr; j++) { 2559 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2560 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2561 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2562 shift, win_data->layer_sel_win_id[i], false); 2563 shift += 4; 2564 } 2565 } 2566 2567 /* win sel port */ 2568 for (i = 0; i < vop2->data->nr_vps; i++) { 2569 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2570 for (j = 0; j < layer_nr; j++) { 2571 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2572 continue; 2573 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2574 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2575 shift = win_data->win_sel_port_offset * 2; 2576 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2577 LAYER_SEL_PORT_SHIFT + shift, i, false); 2578 } 2579 } 2580 2581 /** 2582 * port mux config 2583 */ 2584 for (i = 0; i < vop2->data->nr_vps; i++) { 2585 shift = i * 4; 2586 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2587 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2588 port_mux = total_used_layer - 1; 2589 } else { 2590 port_mux = 8; 2591 } 2592 2593 if (i == vop2->data->nr_vps - 1) 2594 port_mux = vop2->data->nr_mixers; 2595 2596 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2597 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2598 PORT_MUX_SHIFT + shift, port_mux, false); 2599 } 2600 } 2601 2602 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2603 { 2604 if (!is_vop3(vop2)) 2605 return false; 2606 2607 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2608 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2609 return true; 2610 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2611 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2612 return true; 2613 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2614 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2615 return true; 2616 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE && 2617 win->phys_id == ROCKCHIP_VOP2_ESMART3) 2618 return true; 2619 else 2620 return false; 2621 } 2622 2623 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2624 { 2625 struct vop2_win_data *win_data; 2626 int i; 2627 u8 scale_engine_num = 0; 2628 2629 /* store plane mask for vop2_fixup_dts */ 2630 for (i = 0; i < vop2->data->nr_layers; i++) { 2631 win_data = &vop2->data->win_data[i]; 2632 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2633 continue; 2634 2635 win_data->scale_engine_num = scale_engine_num++; 2636 } 2637 } 2638 2639 static int vop3_get_esmart_lb_mode(struct vop2 *vop2) 2640 { 2641 const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map; 2642 int i; 2643 2644 if (!esmart_lb_mode_map) 2645 return vop2->esmart_lb_mode; 2646 2647 for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) { 2648 if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode) 2649 return esmart_lb_mode_map->lb_map_value; 2650 esmart_lb_mode_map++; 2651 } 2652 2653 if (i == vop2->data->esmart_lb_mode_num) 2654 printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode); 2655 2656 return vop2->data->esmart_lb_mode_map[0].lb_map_value; 2657 } 2658 2659 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2660 { 2661 struct crtc_state *cstate = &state->crtc_state; 2662 struct vop2_vp_plane_mask *plane_mask; 2663 int active_vp_num = 0; 2664 int layer_phy_id = 0; 2665 int i, j; 2666 int ret; 2667 u32 layer_nr = 0; 2668 2669 if (vop2->global_init) 2670 return; 2671 2672 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2673 if (soc_is_rk3566()) 2674 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2675 OTP_WIN_EN_SHIFT, 1, false); 2676 2677 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2678 u32 plane_mask; 2679 int primary_plane_id; 2680 2681 for (i = 0; i < vop2->data->nr_vps; i++) { 2682 plane_mask = cstate->crtc->vps[i].plane_mask; 2683 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2684 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2685 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2686 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2687 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2688 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2689 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2690 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2691 2692 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2693 for (j = 0; j < layer_nr; j++) { 2694 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2695 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2696 } 2697 } 2698 } else {/* need soft assign plane mask */ 2699 printf("Assign plane mask automatically\n"); 2700 if (vop2->version == VOP_VERSION_RK3576) { 2701 for (i = 0; i < vop2->data->nr_vps; i++) { 2702 if (cstate->crtc->vps[i].enable) { 2703 vop2->vp_plane_mask[i].attached_layers_nr = 1; 2704 vop2->vp_plane_mask[i].primary_plane_id = 2705 vop2->data->vp_default_primary_plane[i]; 2706 vop2->vp_plane_mask[i].attached_layers[0] = 2707 vop2->data->vp_default_primary_plane[i]; 2708 vop2->vp_plane_mask[i].plane_mask |= 2709 BIT(vop2->data->vp_default_primary_plane[i]); 2710 active_vp_num++; 2711 } 2712 } 2713 printf("VOP have %d active VP\n", active_vp_num); 2714 } else { 2715 /* find the first unplug devices and set it as main display */ 2716 int main_vp_index = -1; 2717 2718 for (i = 0; i < vop2->data->nr_vps; i++) { 2719 if (cstate->crtc->vps[i].enable) 2720 active_vp_num++; 2721 } 2722 printf("VOP have %d active VP\n", active_vp_num); 2723 2724 if (soc_is_rk3566() && active_vp_num > 2) 2725 printf("ERROR: rk3566 only support 2 display output!!\n"); 2726 plane_mask = vop2->data->plane_mask; 2727 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2728 /* 2729 * For rk3528, one display policy for hdmi store in plane_mask[0], and 2730 * the other for cvbs store in plane_mask[2]. 2731 */ 2732 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2733 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2734 plane_mask += 2 * VOP2_VP_MAX; 2735 2736 if (vop2->version == VOP_VERSION_RK3528) { 2737 /* 2738 * For rk3528, the plane mask of vp is limited, only esmart2 can 2739 * be selected by both vp0 and vp1. 2740 */ 2741 j = 0; 2742 } else { 2743 for (i = 0; i < vop2->data->nr_vps; i++) { 2744 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2745 /* the first store main display plane mask */ 2746 vop2->vp_plane_mask[i] = plane_mask[0]; 2747 main_vp_index = i; 2748 break; 2749 } 2750 } 2751 2752 /* if no find unplug devices, use vp0 as main display */ 2753 if (main_vp_index < 0) { 2754 main_vp_index = 0; 2755 vop2->vp_plane_mask[0] = plane_mask[0]; 2756 } 2757 2758 /* plane_mask[0] store main display, so we from plane_mask[1] */ 2759 j = 1; 2760 } 2761 2762 /* init other display except main display */ 2763 for (i = 0; i < vop2->data->nr_vps; i++) { 2764 /* main display or no connect devices */ 2765 if (i == main_vp_index || !cstate->crtc->vps[i].enable) 2766 continue; 2767 vop2->vp_plane_mask[i] = plane_mask[j++]; 2768 } 2769 } 2770 /* store plane mask for vop2_fixup_dts */ 2771 for (i = 0; i < vop2->data->nr_vps; i++) { 2772 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2773 for (j = 0; j < layer_nr; j++) { 2774 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2775 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2776 } 2777 } 2778 } 2779 2780 if (vop2->version == VOP_VERSION_RK3588) 2781 rk3588_vop2_regsbak(vop2); 2782 else 2783 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2784 2785 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2786 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2787 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2788 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2789 2790 for (i = 0; i < vop2->data->nr_vps; i++) { 2791 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2792 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2793 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2794 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2795 } 2796 2797 if (is_vop3(vop2)) 2798 vop3_overlay_init(vop2, state); 2799 else 2800 vop2_overlay_init(vop2, state); 2801 2802 if (is_vop3(vop2)) { 2803 /* 2804 * you can rewrite at dts vop node: 2805 * 2806 * VOP3_ESMART_8K_MODE = 0, 2807 * VOP3_ESMART_4K_4K_MODE = 1, 2808 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2809 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2810 * 2811 * &vop { 2812 * esmart_lb_mode = /bits/ 8 <2>; 2813 * }; 2814 */ 2815 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2816 if (ret < 0) 2817 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2818 if (vop2->version == VOP_VERSION_RK3576) 2819 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, 2820 RK3576_ESMART_LB_MODE_SEL_MASK, 2821 RK3576_ESMART_LB_MODE_SEL_SHIFT, 2822 vop3_get_esmart_lb_mode(vop2), true); 2823 else 2824 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 2825 ESMART_LB_MODE_SEL_MASK, 2826 ESMART_LB_MODE_SEL_SHIFT, 2827 vop3_get_esmart_lb_mode(vop2), true); 2828 2829 vop3_init_esmart_scale_engine(vop2); 2830 2831 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2832 DSP_VS_T_SEL_SHIFT, 0, false); 2833 2834 /* 2835 * This is a workaround for RK3528/RK3562/RK3576: 2836 * 2837 * The aclk pre auto gating function may disable the aclk 2838 * in some unexpected cases, which detected by hardware 2839 * automatically. 2840 * 2841 * For example, if the above function is enabled, the post 2842 * scale function will be affected, resulting in abnormal 2843 * display. 2844 */ 2845 if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 || 2846 vop2->version == VOP_VERSION_RK3576) 2847 vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK, 2848 ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false); 2849 } 2850 2851 if (vop2->version == VOP_VERSION_RK3568) 2852 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2853 2854 if (vop2->version == VOP_VERSION_RK3576) { 2855 vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq"); 2856 2857 /* Default use rkiommu 1.0 for axi0 */ 2858 vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true); 2859 2860 /* Init frc2.0 config */ 2861 vop2_writel(vop2, 0xca0, 0xc8); 2862 vop2_writel(vop2, 0xca4, 0x01000100); 2863 vop2_writel(vop2, 0xca8, 0x03ff0100); 2864 vop2_writel(vop2, 0xda0, 0xc8); 2865 vop2_writel(vop2, 0xda4, 0x01000100); 2866 vop2_writel(vop2, 0xda8, 0x03ff0100); 2867 2868 if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true) 2869 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2870 VP_INTR_MERGE_EN_SHIFT, 1, true); 2871 2872 /* Set reg done every field for interlace */ 2873 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK, 2874 INTERLACE_FRM_REG_DONE_SHIFT, 0, false); 2875 } 2876 2877 vop2->global_init = true; 2878 } 2879 2880 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state) 2881 { 2882 struct crtc_state *cstate = &state->crtc_state; 2883 const struct vop2_data *vop2_data = vop2->data; 2884 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2885 struct resource sharp_regs; 2886 u32 *sharp_reg_base; 2887 int ret; 2888 2889 if (!(vp_data->feature & VOP_FEATURE_POST_SHARP)) 2890 return; 2891 2892 ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs); 2893 if (ret) { 2894 printf("failed to get sharp regs\n"); 2895 return; 2896 } 2897 sharp_reg_base = (u32 *)sharp_regs.start; 2898 2899 /* 2900 * After vop initialization, keep sw_sharp_enable always on. 2901 * Only enable/disable sharp submodule to avoid black screen. 2902 */ 2903 writel(0x1, sharp_reg_base); 2904 } 2905 2906 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state, 2907 struct device_node *dsp_lut_node) 2908 { 2909 struct crtc_state *cstate = &state->crtc_state; 2910 struct resource gamma_res; 2911 fdt_size_t lut_size; 2912 u32 *lut_regs; 2913 u32 *lut; 2914 u32 r, g, b; 2915 int lut_len; 2916 int length; 2917 int i, j; 2918 int ret = 0; 2919 2920 of_get_property(dsp_lut_node, "gamma-lut", &length); 2921 if (!length) 2922 return -EINVAL; 2923 2924 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 2925 if (ret) 2926 printf("failed to get gamma lut res\n"); 2927 lut_regs = (u32 *)gamma_res.start; 2928 lut_size = gamma_res.end - gamma_res.start + 1; 2929 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 2930 printf("failed to get gamma lut register\n"); 2931 return -EINVAL; 2932 } 2933 lut_len = lut_size / 4; 2934 2935 cstate->lut_val = (u32 *)calloc(1, lut_size); 2936 if (!cstate->lut_val) 2937 return -ENOMEM; 2938 2939 length >>= 2; 2940 if (length != lut_len) { 2941 lut = (u32 *)calloc(1, lut_len); 2942 if (!lut) { 2943 free(cstate->lut_val); 2944 return -ENOMEM; 2945 } 2946 2947 ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length); 2948 if (ret) { 2949 printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id); 2950 free(cstate->lut_val); 2951 free(lut); 2952 return -EINVAL; 2953 } 2954 2955 /* 2956 * In order to achieve the same gamma correction effect in different 2957 * platforms, the following conversion helps to translate from 8bit 2958 * gamma table with 256 parameters to 10bit gamma with 1024 parameters. 2959 */ 2960 for (i = 0; i < lut_len; i++) { 2961 j = i * length / lut_len; 2962 r = lut[j] / length / length * lut_len / length; 2963 g = lut[j] / length % length * lut_len / length; 2964 b = lut[j] % length * lut_len / length; 2965 2966 cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b; 2967 } 2968 free(lut); 2969 } else { 2970 of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len); 2971 } 2972 2973 return 0; 2974 } 2975 2976 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state) 2977 { 2978 struct crtc_state *cstate = &state->crtc_state; 2979 struct device_node *dsp_lut_node; 2980 int phandle; 2981 int ret = 0; 2982 2983 phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1); 2984 if (phandle < 0) 2985 return; 2986 2987 dsp_lut_node = of_find_node_by_phandle(phandle); 2988 if (!dsp_lut_node) 2989 return; 2990 2991 ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node); 2992 if (ret) 2993 printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id); 2994 } 2995 2996 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2997 { 2998 rockchip_vop2_of_get_dsp_lut(vop2, state); 2999 3000 rockchip_vop2_gamma_lut_init(vop2, state); 3001 rockchip_vop2_cubic_lut_init(vop2, state); 3002 rockchip_vop2_sharp_init(vop2, state); 3003 3004 return 0; 3005 } 3006 3007 /* 3008 * VOP2 have multi video ports. 3009 * video port ------- crtc 3010 */ 3011 static int rockchip_vop2_preinit(struct display_state *state) 3012 { 3013 struct crtc_state *cstate = &state->crtc_state; 3014 const struct vop2_data *vop2_data = cstate->crtc->data; 3015 struct regmap *map; 3016 3017 if (!rockchip_vop2) { 3018 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 3019 if (!rockchip_vop2) 3020 return -ENOMEM; 3021 memset(rockchip_vop2, 0, sizeof(struct vop2)); 3022 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 3023 rockchip_vop2->reg_len = RK3568_MAX_REG; 3024 #ifdef CONFIG_SPL_BUILD 3025 rockchip_vop2->regs = (void *)RK3528_VOP_BASE; 3026 #else 3027 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 3028 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf"); 3029 rockchip_vop2->grf = regmap_get_range(map, 0); 3030 if (rockchip_vop2->grf <= 0) 3031 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 3032 #endif 3033 rockchip_vop2->version = vop2_data->version; 3034 rockchip_vop2->data = vop2_data; 3035 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 3036 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf"); 3037 rockchip_vop2->vop_grf = regmap_get_range(map, 0); 3038 if (rockchip_vop2->vop_grf <= 0) 3039 printf("%s: Get syscon vop_grf failed (ret=%p)\n", 3040 __func__, rockchip_vop2->vop_grf); 3041 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 3042 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 3043 if (rockchip_vop2->vo1_grf <= 0) 3044 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", 3045 __func__, rockchip_vop2->vo1_grf); 3046 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3047 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3048 if (rockchip_vop2->sys_pmu <= 0) 3049 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3050 __func__, rockchip_vop2->sys_pmu); 3051 } else if (rockchip_vop2->version == VOP_VERSION_RK3576) { 3052 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf"); 3053 rockchip_vop2->ioc_grf = regmap_get_range(map, 0); 3054 if (rockchip_vop2->ioc_grf <= 0) 3055 printf("%s: Get syscon ioc_grf failed (ret=%p)\n", 3056 __func__, rockchip_vop2->ioc_grf); 3057 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3058 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3059 if (rockchip_vop2->sys_pmu <= 0) 3060 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3061 __func__, rockchip_vop2->sys_pmu); 3062 } 3063 } 3064 3065 cstate->private = rockchip_vop2; 3066 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 3067 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 3068 3069 vop2_global_initial(rockchip_vop2, state); 3070 3071 return 0; 3072 } 3073 3074 /* 3075 * calc the dclk on rk3588 3076 * the available div of dclk is 1, 2, 4 3077 * 3078 */ 3079 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 3080 { 3081 if (child_clk * 4 <= max_dclk) 3082 return child_clk * 4; 3083 else if (child_clk * 2 <= max_dclk) 3084 return child_clk * 2; 3085 else if (child_clk <= max_dclk) 3086 return child_clk; 3087 else 3088 return 0; 3089 } 3090 3091 /* 3092 * 4 pixclk/cycle on rk3588 3093 * RGB/eDP/HDMI: if_pixclk >= dclk_core 3094 * DP: dp_pixclk = dclk_out <= dclk_core 3095 * DSI: mipi_pixclk <= dclk_out <= dclk_core 3096 */ 3097 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 3098 int *dclk_core_div, int *dclk_out_div, 3099 int *if_pixclk_div, int *if_dclk_div) 3100 { 3101 struct crtc_state *cstate = &state->crtc_state; 3102 struct connector_state *conn_state = &state->conn_state; 3103 struct drm_display_mode *mode = &conn_state->mode; 3104 struct vop2 *vop2 = cstate->private; 3105 unsigned long v_pixclk = mode->crtc_clock; 3106 unsigned long dclk_core_rate = v_pixclk >> 2; 3107 unsigned long dclk_rate = v_pixclk; 3108 unsigned long dclk_out_rate; 3109 u64 if_dclk_rate; 3110 u64 if_pixclk_rate; 3111 int output_type = conn_state->type; 3112 int output_mode = conn_state->output_mode; 3113 int K = 1; 3114 3115 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 3116 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3117 printf("Dual channel and YUV420 can't work together\n"); 3118 return -EINVAL; 3119 } 3120 3121 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3122 output_mode == ROCKCHIP_OUT_MODE_YUV420) 3123 K = 2; 3124 3125 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 3126 /* 3127 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 3128 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 3129 */ 3130 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3131 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3132 dclk_rate = dclk_rate >> 1; 3133 K = 2; 3134 } 3135 if (cstate->dsc_enable) { 3136 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 3137 if_dclk_rate = cstate->dsc_cds_clk_rate; 3138 } else { 3139 if_pixclk_rate = (dclk_core_rate << 1) / K; 3140 if_dclk_rate = dclk_core_rate / K; 3141 } 3142 3143 if (v_pixclk > VOP2_MAX_DCLK_RATE) 3144 dclk_rate = vop2_calc_dclk(dclk_core_rate, 3145 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3146 3147 if (!dclk_rate) { 3148 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 3149 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 3150 return -EINVAL; 3151 } 3152 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3153 *if_dclk_div = dclk_rate / if_dclk_rate; 3154 *dclk_core_div = dclk_rate / dclk_core_rate; 3155 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 3156 dclk_rate, *if_pixclk_div, *if_dclk_div); 3157 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 3158 /* edp_pixclk = edp_dclk > dclk_core */ 3159 if_pixclk_rate = v_pixclk / K; 3160 if_dclk_rate = v_pixclk / K; 3161 dclk_rate = if_pixclk_rate * K; 3162 *dclk_core_div = dclk_rate / dclk_core_rate; 3163 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3164 *if_dclk_div = *if_pixclk_div; 3165 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 3166 dclk_out_rate = v_pixclk >> 2; 3167 dclk_out_rate = dclk_out_rate / K; 3168 3169 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3170 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3171 if (!dclk_rate) { 3172 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 3173 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 3174 return -EINVAL; 3175 } 3176 *dclk_out_div = dclk_rate / dclk_out_rate; 3177 *dclk_core_div = dclk_rate / dclk_core_rate; 3178 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 3179 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3180 K = 2; 3181 if (cstate->dsc_enable) 3182 /* dsc output is 96bit, dsi input is 192 bit */ 3183 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 3184 else 3185 if_pixclk_rate = dclk_core_rate / K; 3186 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 3187 dclk_out_rate = dclk_core_rate / K; 3188 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 3189 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3190 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3191 if (!dclk_rate) { 3192 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 3193 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 3194 return -EINVAL; 3195 } 3196 3197 if (cstate->dsc_enable) 3198 dclk_rate /= cstate->dsc_slice_num; 3199 3200 *dclk_out_div = dclk_rate / dclk_out_rate; 3201 *dclk_core_div = dclk_rate / dclk_core_rate; 3202 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 3203 if (cstate->dsc_enable) 3204 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 3205 3206 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 3207 dclk_rate = v_pixclk; 3208 *dclk_core_div = dclk_rate / dclk_core_rate; 3209 } 3210 3211 *if_pixclk_div = ilog2(*if_pixclk_div); 3212 *if_dclk_div = ilog2(*if_dclk_div); 3213 *dclk_core_div = ilog2(*dclk_core_div); 3214 *dclk_out_div = ilog2(*dclk_out_div); 3215 3216 return dclk_rate; 3217 } 3218 3219 static int vop2_calc_dsc_clk(struct display_state *state) 3220 { 3221 struct connector_state *conn_state = &state->conn_state; 3222 struct drm_display_mode *mode = &conn_state->mode; 3223 struct crtc_state *cstate = &state->crtc_state; 3224 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 3225 u8 k = 1; 3226 3227 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3228 k = 2; 3229 3230 cstate->dsc_txp_clk_rate = v_pixclk; 3231 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 3232 3233 cstate->dsc_pxl_clk_rate = v_pixclk; 3234 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 3235 3236 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 3237 * cds_dat_width = 96; 3238 * bits_per_pixel = [8-12]; 3239 * As cds clk is div from txp clk and only support 1/2/4 div, 3240 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 3241 * otherwise dsc_cds = crtc_clock / 8; 3242 */ 3243 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 3244 3245 return 0; 3246 } 3247 3248 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 3249 { 3250 struct crtc_state *cstate = &state->crtc_state; 3251 struct connector_state *conn_state = &state->conn_state; 3252 struct drm_display_mode *mode = &conn_state->mode; 3253 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3254 struct vop2 *vop2 = cstate->private; 3255 u32 vp_offset = (cstate->crtc_id * 0x100); 3256 u16 hdisplay = mode->crtc_hdisplay; 3257 int output_if = conn_state->output_if; 3258 int if_pixclk_div = 0; 3259 int if_dclk_div = 0; 3260 unsigned long dclk_rate; 3261 bool dclk_inv, yc_swap = false; 3262 u32 val; 3263 3264 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3265 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3266 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 3267 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 3268 } else { 3269 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3270 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3271 } 3272 3273 if (cstate->dsc_enable) { 3274 int k = 1; 3275 3276 if (!vop2->data->nr_dscs) { 3277 printf("Unsupported DSC\n"); 3278 return 0; 3279 } 3280 3281 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3282 k = 2; 3283 3284 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 3285 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 3286 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 3287 3288 vop2_calc_dsc_clk(state); 3289 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 3290 cstate->dsc_id, dsc_sink_cap->slice_width, 3291 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 3292 } 3293 3294 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 3295 3296 if (output_if & VOP_OUTPUT_IF_RGB) { 3297 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3298 4, false); 3299 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3300 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3301 } 3302 3303 if (output_if & VOP_OUTPUT_IF_BT1120) { 3304 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3305 3, false); 3306 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3307 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3308 yc_swap = is_yc_swap(conn_state->bus_format); 3309 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT, 3310 yc_swap, false); 3311 } 3312 3313 if (output_if & VOP_OUTPUT_IF_BT656) { 3314 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3315 2, false); 3316 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3317 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3318 yc_swap = is_yc_swap(conn_state->bus_format); 3319 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT, 3320 yc_swap, false); 3321 } 3322 3323 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3324 if (cstate->crtc_id == 2) 3325 val = 0; 3326 else 3327 val = 1; 3328 3329 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3330 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3331 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 3332 3333 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 3334 1, false); 3335 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 3336 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 3337 if_pixclk_div, false); 3338 3339 if (conn_state->hold_mode) { 3340 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3341 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3342 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3343 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3344 } 3345 } 3346 3347 if (output_if & VOP_OUTPUT_IF_MIPI1) { 3348 if (cstate->crtc_id == 2) 3349 val = 0; 3350 else if (cstate->crtc_id == 3) 3351 val = 1; 3352 else 3353 val = 3; /*VP1*/ 3354 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3355 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3356 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 3357 3358 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 3359 1, false); 3360 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 3361 val, false); 3362 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 3363 if_pixclk_div, false); 3364 3365 if (conn_state->hold_mode) { 3366 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3367 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3368 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3369 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3370 } 3371 } 3372 3373 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3374 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3375 MIPI_DUAL_EN_SHIFT, 1, false); 3376 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3377 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3378 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3379 false); 3380 switch (conn_state->type) { 3381 case DRM_MODE_CONNECTOR_DisplayPort: 3382 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3383 RK3588_DP_DUAL_EN_SHIFT, 1, false); 3384 break; 3385 case DRM_MODE_CONNECTOR_eDP: 3386 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3387 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 3388 break; 3389 case DRM_MODE_CONNECTOR_HDMIA: 3390 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3391 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 3392 break; 3393 case DRM_MODE_CONNECTOR_DSI: 3394 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3395 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 3396 break; 3397 default: 3398 break; 3399 } 3400 } 3401 3402 if (output_if & VOP_OUTPUT_IF_eDP0) { 3403 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 3404 1, false); 3405 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3406 cstate->crtc_id, false); 3407 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3408 if_dclk_div, false); 3409 3410 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3411 if_pixclk_div, false); 3412 3413 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3414 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 3415 } 3416 3417 if (output_if & VOP_OUTPUT_IF_eDP1) { 3418 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 3419 1, false); 3420 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3421 cstate->crtc_id, false); 3422 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3423 if_dclk_div, false); 3424 3425 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3426 if_pixclk_div, false); 3427 3428 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3429 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 3430 } 3431 3432 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3433 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 3434 1, false); 3435 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3436 cstate->crtc_id, false); 3437 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3438 if_dclk_div, false); 3439 3440 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3441 if_pixclk_div, false); 3442 3443 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3444 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 3445 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3446 HDMI_SYNC_POL_MASK, 3447 HDMI0_SYNC_POL_SHIFT, val); 3448 } 3449 3450 if (output_if & VOP_OUTPUT_IF_HDMI1) { 3451 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 3452 1, false); 3453 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3454 cstate->crtc_id, false); 3455 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3456 if_dclk_div, false); 3457 3458 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3459 if_pixclk_div, false); 3460 3461 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3462 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 3463 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3464 HDMI_SYNC_POL_MASK, 3465 HDMI1_SYNC_POL_SHIFT, val); 3466 } 3467 3468 if (output_if & VOP_OUTPUT_IF_DP0) { 3469 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 3470 1, false); 3471 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 3472 cstate->crtc_id, false); 3473 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3474 RK3588_DP0_PIN_POL_SHIFT, val, false); 3475 } 3476 3477 if (output_if & VOP_OUTPUT_IF_DP1) { 3478 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 3479 1, false); 3480 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 3481 cstate->crtc_id, false); 3482 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3483 RK3588_DP1_PIN_POL_SHIFT, val, false); 3484 } 3485 3486 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3487 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 3488 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3489 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 3490 3491 return dclk_rate; 3492 } 3493 3494 static unsigned long rk3576_vop2_if_cfg(struct display_state *state) 3495 { 3496 struct crtc_state *cstate = &state->crtc_state; 3497 struct connector_state *conn_state = &state->conn_state; 3498 struct drm_display_mode *mode = &conn_state->mode; 3499 struct vop2 *vop2 = cstate->private; 3500 u32 vp_offset = (cstate->crtc_id * 0x100); 3501 u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate; 3502 int output_if = conn_state->output_if; 3503 bool dclk_inv, yc_swap = false; 3504 bool split_mode = !!(conn_state->output_flags & 3505 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE); 3506 bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false; 3507 bool interface_dclk_sel, interface_pix_clk_sel = false; 3508 bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK || 3509 conn_state->output_if & VOP_OUTPUT_IF_BT656; 3510 unsigned long dclk_in_rate, dclk_core_rate; 3511 u32 val; 3512 3513 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3514 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3515 /* 3516 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3517 * so set VOP hsync/vsync polarity as positive by default. 3518 */ 3519 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3520 } else { 3521 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3522 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3523 } 3524 3525 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 || 3526 mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode)) 3527 cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */ 3528 else 3529 cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */ 3530 dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div; 3531 3532 if (double_pixel) 3533 dclk_core_rate = mode->crtc_clock / 2; 3534 else 3535 dclk_core_rate = mode->crtc_clock / port_pix_rate; 3536 post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */ 3537 3538 if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3539 pix_half_rate = true; 3540 post_dclk_out_sel = true; 3541 } 3542 3543 if (output_if & VOP_OUTPUT_IF_RGB) { 3544 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3545 /* 3546 * RGB interface_pix_clk_sel will auto config according 3547 * to rgb_en/bt1120_en/bt656_en. 3548 */ 3549 } else if (output_if & VOP_OUTPUT_IF_eDP0) { 3550 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3551 interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0; 3552 } else { 3553 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3554 interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0; 3555 } 3556 3557 /* dclk_core */ 3558 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3559 RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false); 3560 /* dclk_out */ 3561 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3562 RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false); 3563 3564 if (output_if & VOP_OUTPUT_IF_RGB) { 3565 /* 0: dclk_core, 1: dclk_out */ 3566 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3567 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3568 3569 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3570 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3571 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3572 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3573 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3574 RK3576_IF_OUT_EN_SHIFT, 1, false); 3575 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3576 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3577 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3578 RK3576_IF_PIN_POL_SHIFT, val, false); 3579 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3580 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv); 3581 } 3582 3583 if (output_if & VOP_OUTPUT_IF_BT1120) { 3584 /* 0: dclk_core, 1: dclk_out */ 3585 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3586 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3587 3588 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3589 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3590 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3591 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3592 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3593 RK3576_IF_OUT_EN_SHIFT, 1, false); 3594 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3595 RK3576_BT1120_OUT_EN_SHIFT, 1, false); 3596 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3597 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3598 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3599 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3600 yc_swap = is_yc_swap(conn_state->bus_format); 3601 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3602 RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false); 3603 } 3604 3605 if (output_if & VOP_OUTPUT_IF_BT656) { 3606 /* 0: dclk_core, 1: dclk_out */ 3607 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3608 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3609 3610 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3611 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3612 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3613 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3614 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3615 RK3576_IF_OUT_EN_SHIFT, 1, false); 3616 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3617 RK3576_BT656_OUT_EN_SHIFT, 1, false); 3618 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3619 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3620 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3621 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3622 yc_swap = is_yc_swap(conn_state->bus_format); 3623 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3624 RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false); 3625 } 3626 3627 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3628 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3629 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3630 /* 0: div2, 1: div4 */ 3631 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3632 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3633 3634 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3635 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3636 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3637 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3638 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3639 RK3576_IF_OUT_EN_SHIFT, 1, false); 3640 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3641 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3642 /* 3643 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3644 * so set VOP hsync/vsync polarity as positive by default. 3645 */ 3646 if (vop2->version == VOP_VERSION_RK3576) 3647 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3648 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3649 RK3576_IF_PIN_POL_SHIFT, val, false); 3650 3651 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3652 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3653 RK3576_MIPI_CMD_MODE_SHIFT, 1, false); 3654 3655 if (conn_state->hold_mode) { 3656 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3657 EDPI_TE_EN, !cstate->soft_te, false); 3658 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3659 EDPI_WMS_HOLD_EN, 1, false); 3660 } 3661 } 3662 3663 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3664 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3665 MIPI_DUAL_EN_SHIFT, 1, false); 3666 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3667 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3668 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3669 switch (conn_state->type) { 3670 case DRM_MODE_CONNECTOR_DisplayPort: 3671 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3672 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3673 break; 3674 case DRM_MODE_CONNECTOR_eDP: 3675 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3676 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3677 break; 3678 case DRM_MODE_CONNECTOR_HDMIA: 3679 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3680 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3681 break; 3682 case DRM_MODE_CONNECTOR_DSI: 3683 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3684 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3685 break; 3686 default: 3687 break; 3688 } 3689 } 3690 3691 if (output_if & VOP_OUTPUT_IF_eDP0) { 3692 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3693 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3694 /* 0: dclk, 1: port0_dclk */ 3695 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3696 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3697 3698 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3699 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3700 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3701 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3702 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3703 RK3576_IF_OUT_EN_SHIFT, 1, false); 3704 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3705 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3706 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3707 RK3576_IF_PIN_POL_SHIFT, val, false); 3708 } 3709 3710 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3711 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3712 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3713 /* 0: div2, 1: div4 */ 3714 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3715 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3716 3717 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3718 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3719 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3720 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3721 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3722 RK3576_IF_OUT_EN_SHIFT, 1, false); 3723 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3724 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3725 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3726 RK3576_IF_PIN_POL_SHIFT, val, false); 3727 } 3728 3729 if (output_if & VOP_OUTPUT_IF_DP0) { 3730 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3731 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3732 /* 0: no div, 1: div2 */ 3733 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3734 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3735 3736 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3737 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3738 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3739 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3740 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3741 RK3576_IF_OUT_EN_SHIFT, 1, false); 3742 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3743 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3744 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3745 RK3576_IF_PIN_POL_SHIFT, val, false); 3746 } 3747 3748 if (output_if & VOP_OUTPUT_IF_DP1) { 3749 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3750 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3751 /* 0: no div, 1: div2 */ 3752 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3753 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3754 3755 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3756 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3757 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3758 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3759 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3760 RK3576_IF_OUT_EN_SHIFT, 1, false); 3761 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3762 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3763 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3764 RK3576_IF_PIN_POL_SHIFT, val, false); 3765 } 3766 3767 if (output_if & VOP_OUTPUT_IF_DP2) { 3768 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3769 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3770 /* 0: no div, 1: div2 */ 3771 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3772 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3773 3774 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3775 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3776 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3777 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3778 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3779 RK3576_IF_OUT_EN_SHIFT, 1, false); 3780 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3781 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3782 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3783 RK3576_IF_PIN_POL_SHIFT, val, false); 3784 } 3785 3786 return mode->crtc_clock; 3787 } 3788 3789 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state) 3790 { 3791 struct crtc_state *cstate = &state->crtc_state; 3792 struct connector_state *conn_state = &state->conn_state; 3793 struct vop2 *vop2 = cstate->private; 3794 u32 vp_offset = (cstate->crtc_id * 0x100); 3795 3796 if (conn_state->output_flags & 3797 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) { 3798 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3799 LVDS_DUAL_EN_SHIFT, 1, false); 3800 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3801 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false); 3802 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3803 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3804 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3805 3806 return; 3807 } 3808 3809 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3810 MIPI_DUAL_EN_SHIFT, 1, false); 3811 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) { 3812 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3813 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3814 } 3815 3816 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3817 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3818 LVDS_DUAL_EN_SHIFT, 1, false); 3819 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3820 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false); 3821 } 3822 } 3823 3824 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 3825 { 3826 struct crtc_state *cstate = &state->crtc_state; 3827 struct connector_state *conn_state = &state->conn_state; 3828 struct drm_display_mode *mode = &conn_state->mode; 3829 struct vop2 *vop2 = cstate->private; 3830 bool dclk_inv; 3831 u32 val; 3832 3833 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3834 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3835 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3836 3837 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3838 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3839 1, false); 3840 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3841 RGB_MUX_SHIFT, cstate->crtc_id, false); 3842 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3843 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3844 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3845 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3846 } 3847 3848 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 3849 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3850 1, false); 3851 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 3852 BT1120_EN_SHIFT, 1, false); 3853 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3854 RGB_MUX_SHIFT, cstate->crtc_id, false); 3855 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3856 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 3857 } 3858 3859 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3860 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3861 1, false); 3862 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3863 RGB_MUX_SHIFT, cstate->crtc_id, false); 3864 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3865 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 3866 } 3867 3868 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3869 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3870 1, false); 3871 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3872 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3873 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3874 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3875 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3876 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3877 } 3878 3879 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3880 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 3881 1, false); 3882 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3883 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 3884 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3885 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3886 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3887 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3888 } 3889 3890 3891 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3892 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3893 1, false); 3894 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3895 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3896 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3897 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3898 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3899 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3900 } 3901 3902 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3903 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3904 1, false); 3905 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3906 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3907 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3908 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3909 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3910 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3911 } 3912 3913 if (conn_state->output_flags & 3914 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3915 conn_state->output_flags & 3916 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) 3917 rk3568_vop2_setup_dual_channel_if(state); 3918 3919 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3920 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3921 1, false); 3922 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3923 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3924 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3925 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3926 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 3927 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 3928 } 3929 3930 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3931 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3932 1, false); 3933 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3934 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3935 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3936 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3937 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3938 IF_CRTL_HDMI_PIN_POL_MASK, 3939 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3940 } 3941 3942 return mode->crtc_clock; 3943 } 3944 3945 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3946 { 3947 struct crtc_state *cstate = &state->crtc_state; 3948 struct connector_state *conn_state = &state->conn_state; 3949 struct drm_display_mode *mode = &conn_state->mode; 3950 struct vop2 *vop2 = cstate->private; 3951 bool dclk_inv; 3952 u32 vp_offset = (cstate->crtc_id * 0x100); 3953 u32 val; 3954 3955 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3956 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3957 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3958 3959 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3960 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3961 1, false); 3962 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3963 RGB_MUX_SHIFT, cstate->crtc_id, false); 3964 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 3965 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3966 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3967 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3968 } 3969 3970 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3971 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3972 1, false); 3973 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3974 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3975 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3976 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3977 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3978 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3979 } 3980 3981 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3982 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3983 1, false); 3984 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3985 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3986 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3987 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 3988 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3989 RK3562_MIPI_PIN_POL_SHIFT, val, false); 3990 3991 if (conn_state->hold_mode) { 3992 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3993 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3994 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3995 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3996 } 3997 } 3998 3999 return mode->crtc_clock; 4000 } 4001 4002 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 4003 { 4004 struct crtc_state *cstate = &state->crtc_state; 4005 struct connector_state *conn_state = &state->conn_state; 4006 struct drm_display_mode *mode = &conn_state->mode; 4007 struct vop2 *vop2 = cstate->private; 4008 u32 val; 4009 4010 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4011 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4012 4013 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4014 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4015 1, false); 4016 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4017 RGB_MUX_SHIFT, cstate->crtc_id, false); 4018 } 4019 4020 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4021 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4022 1, false); 4023 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4024 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4025 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4026 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4027 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4028 IF_CRTL_HDMI_PIN_POL_MASK, 4029 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4030 } 4031 4032 return mode->crtc_clock; 4033 } 4034 4035 static void vop2_post_color_swap(struct display_state *state) 4036 { 4037 struct crtc_state *cstate = &state->crtc_state; 4038 struct connector_state *conn_state = &state->conn_state; 4039 struct vop2 *vop2 = cstate->private; 4040 u32 vp_offset = (cstate->crtc_id * 0x100); 4041 u32 output_type = conn_state->type; 4042 u32 data_swap = 0; 4043 4044 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) || 4045 is_rb_swap(conn_state->bus_format, conn_state->output_mode)) 4046 data_swap = DSP_RB_SWAP; 4047 4048 if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) { 4049 if ((output_type == DRM_MODE_CONNECTOR_HDMIA || 4050 output_type == DRM_MODE_CONNECTOR_eDP) && 4051 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 4052 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 4053 data_swap |= DSP_RG_SWAP; 4054 } 4055 4056 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 4057 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 4058 } 4059 4060 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 4061 { 4062 int ret = 0; 4063 4064 if (parent->dev) 4065 ret = clk_set_parent(clk, parent); 4066 if (ret < 0) 4067 debug("failed to set %s as parent for %s\n", 4068 parent->dev->name, clk->dev->name); 4069 } 4070 4071 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 4072 { 4073 int ret = 0; 4074 4075 if (clk->dev) 4076 ret = clk_set_rate(clk, rate); 4077 if (ret < 0) 4078 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 4079 4080 return ret; 4081 } 4082 4083 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 4084 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 4085 int *dsc_cds_clk_div, u64 dclk_rate) 4086 { 4087 struct crtc_state *cstate = &state->crtc_state; 4088 4089 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 4090 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 4091 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 4092 4093 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 4094 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 4095 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 4096 } 4097 4098 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 4099 { 4100 struct crtc_state *cstate = &state->crtc_state; 4101 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 4102 struct drm_dsc_picture_parameter_set config_pps; 4103 const struct vop2_data *vop2_data = vop2->data; 4104 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4105 u32 *pps_val = (u32 *)&config_pps; 4106 u32 decoder_regs_offset = (dsc_id * 0x100); 4107 int i = 0; 4108 4109 memcpy(&config_pps, pps, sizeof(config_pps)); 4110 4111 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 4112 config_pps.pps_3 &= 0xf0; 4113 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 4114 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 4115 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 4116 } 4117 4118 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 4119 config_pps.rc_range_parameters[i] = 4120 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 4121 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 4122 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 4123 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 4124 } 4125 4126 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 4127 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 4128 } 4129 4130 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 4131 { 4132 struct connector_state *conn_state = &state->conn_state; 4133 struct drm_display_mode *mode = &conn_state->mode; 4134 struct crtc_state *cstate = &state->crtc_state; 4135 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 4136 const struct vop2_data *vop2_data = vop2->data; 4137 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4138 bool mipi_ds_mode = false; 4139 u8 dsc_interface_mode = 0; 4140 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4141 u16 hdisplay = mode->crtc_hdisplay; 4142 u16 htotal = mode->crtc_htotal; 4143 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4144 u16 vdisplay = mode->crtc_vdisplay; 4145 u16 vtotal = mode->crtc_vtotal; 4146 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4147 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4148 u16 vact_end = vact_st + vdisplay; 4149 u32 ctrl_regs_offset = (dsc_id * 0x30); 4150 u32 decoder_regs_offset = (dsc_id * 0x100); 4151 int dsc_txp_clk_div = 0; 4152 int dsc_pxl_clk_div = 0; 4153 int dsc_cds_clk_div = 0; 4154 int val = 0; 4155 4156 if (!vop2->data->nr_dscs) { 4157 printf("Unsupported DSC\n"); 4158 return; 4159 } 4160 4161 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 4162 printf("DSC%d supported max slice is: %d, current is: %d\n", 4163 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 4164 4165 if (dsc_data->pd_id) { 4166 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 4167 printf("open dsc%d pd fail\n", dsc_id); 4168 } 4169 4170 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 4171 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 4172 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 4173 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 4174 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 4175 dsc_interface_mode = VOP_DSC_IF_HDMI; 4176 } else { 4177 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 4178 if (mipi_ds_mode) 4179 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 4180 else 4181 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 4182 } 4183 4184 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4185 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4186 DSC_MAN_MODE_SHIFT, 0, false); 4187 else 4188 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4189 DSC_MAN_MODE_SHIFT, 1, false); 4190 4191 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 4192 4193 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 4194 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 4195 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 4196 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 4197 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 4198 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 4199 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 4200 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 4201 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4202 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 4203 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 4204 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 4205 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4206 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 4207 4208 if (!mipi_ds_mode) { 4209 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 4210 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 4211 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 4212 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 4213 u32 dly_num, dsc_cds_rate_mhz, val = 0; 4214 int k = 1; 4215 4216 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4217 k = 2; 4218 4219 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 4220 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 4221 4222 /* 4223 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 4224 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 4225 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 4226 * 4227 * HDMI: 4228 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 4229 * delay_line_num = 4 - BPP / 8 4230 * = (64 - target_bpp / 8) / 16 4231 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4232 * 4233 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 4234 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 4235 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4236 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 4237 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4238 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 4239 */ 4240 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 4241 dsc_cds_rate_mhz = dsc_cds_rate; 4242 dsc_hsync = hsync_len / 2; 4243 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 4244 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4245 } else { 4246 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 4247 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 4248 be16_to_cpu(cstate->pps.chunk_size); 4249 4250 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4251 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 4252 4253 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 4254 if (dsc_hsync < 8) 4255 dsc_hsync = 8; 4256 } 4257 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 4258 DSC_INIT_DLY_MODE_SHIFT, 0, false); 4259 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 4260 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 4261 4262 /* 4263 * htotal / dclk_core = dsc_htotal /cds_clk 4264 * 4265 * dclk_core = DCLK / (1 << dclk_core->div_val) 4266 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 4267 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 4268 * 4269 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 4270 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 4271 */ 4272 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 4273 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 4274 val = dsc_htotal << 16 | dsc_hsync; 4275 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 4276 DSC_HTOTAL_PW_SHIFT, val, false); 4277 4278 dsc_hact_st = hact_st / 2; 4279 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 4280 val = dsc_hact_end << 16 | dsc_hact_st; 4281 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 4282 DSC_HACT_ST_END_SHIFT, val, false); 4283 4284 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 4285 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 4286 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 4287 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 4288 } 4289 4290 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 4291 RST_DEASSERT_SHIFT, 1, false); 4292 udelay(10); 4293 4294 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 4295 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 4296 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4297 4298 vop2_load_pps(state, vop2, dsc_id); 4299 4300 val |= (1 << DSC_PPS_UPD_SHIFT); 4301 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4302 4303 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 4304 dsc_id, 4305 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 4306 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 4307 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 4308 } 4309 4310 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 4311 { 4312 struct crtc_state *cstate = &state->crtc_state; 4313 struct vop2 *vop2 = cstate->private; 4314 struct udevice *vp_dev, *dev; 4315 struct ofnode_phandle_args args; 4316 char vp_name[10]; 4317 int ret; 4318 4319 if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576) 4320 return false; 4321 4322 sprintf(vp_name, "port@%d", cstate->crtc_id); 4323 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 4324 debug("warn: can't get vp device\n"); 4325 return false; 4326 } 4327 4328 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 4329 0, &args); 4330 if (ret) { 4331 debug("assigned-clock-parents's node not define\n"); 4332 return false; 4333 } 4334 4335 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 4336 debug("warn: can't get clk device\n"); 4337 return false; 4338 } 4339 4340 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 4341 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 4342 if (clk_dev) 4343 *clk_dev = dev; 4344 return true; 4345 } 4346 4347 return false; 4348 } 4349 4350 static void vop3_mcu_mode_setup(struct display_state *state) 4351 { 4352 struct crtc_state *cstate = &state->crtc_state; 4353 struct vop2 *vop2 = cstate->private; 4354 u32 vp_offset = (cstate->crtc_id * 0x100); 4355 4356 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4357 MCU_TYPE_SHIFT, 1, false); 4358 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4359 MCU_HOLD_MODE_SHIFT, 1, false); 4360 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4361 MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false); 4362 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4363 MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false); 4364 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4365 MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false); 4366 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4367 MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false); 4368 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4369 MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false); 4370 } 4371 4372 static void vop3_mcu_bypass_mode_setup(struct display_state *state) 4373 { 4374 struct crtc_state *cstate = &state->crtc_state; 4375 struct vop2 *vop2 = cstate->private; 4376 u32 vp_offset = (cstate->crtc_id * 0x100); 4377 4378 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4379 MCU_TYPE_SHIFT, 1, false); 4380 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4381 MCU_HOLD_MODE_SHIFT, 1, false); 4382 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4383 MCU_PIX_TOTAL_SHIFT, 53, false); 4384 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4385 MCU_CS_PST_SHIFT, 6, false); 4386 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4387 MCU_CS_PEND_SHIFT, 48, false); 4388 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4389 MCU_RW_PST_SHIFT, 12, false); 4390 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4391 MCU_RW_PEND_SHIFT, 30, false); 4392 } 4393 4394 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value) 4395 { 4396 struct crtc_state *cstate = &state->crtc_state; 4397 struct connector_state *conn_state = &state->conn_state; 4398 struct drm_display_mode *mode = &conn_state->mode; 4399 struct vop2 *vop2 = cstate->private; 4400 u32 vp_offset = (cstate->crtc_id * 0x100); 4401 4402 /* 4403 * 1.set mcu bypass mode timing. 4404 * 2.set dclk rate to 150M. 4405 */ 4406 if (type == MCU_SETBYPASS && value) { 4407 vop3_mcu_bypass_mode_setup(state); 4408 vop2_clk_set_rate(&cstate->dclk, 150000000); 4409 } 4410 4411 switch (type) { 4412 case MCU_WRCMD: 4413 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4414 MCU_RS_SHIFT, 0, false); 4415 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4416 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4417 value, false); 4418 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4419 MCU_RS_SHIFT, 1, false); 4420 break; 4421 case MCU_WRDATA: 4422 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4423 MCU_RS_SHIFT, 1, false); 4424 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4425 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4426 value, false); 4427 break; 4428 case MCU_SETBYPASS: 4429 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4430 MCU_BYPASS_SHIFT, value ? 1 : 0, false); 4431 break; 4432 default: 4433 break; 4434 } 4435 4436 /* 4437 * 1.restore mcu data mode timing. 4438 * 2.restore dclk rate to crtc_clock. 4439 */ 4440 if (type == MCU_SETBYPASS && !value) { 4441 vop3_mcu_mode_setup(state); 4442 vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000); 4443 } 4444 4445 return 0; 4446 } 4447 4448 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id) 4449 { 4450 const struct vop2_data *vop2_data = vop2->data; 4451 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id]; 4452 u32 vp_offset = crtc_id * 0x100; 4453 bool pre_dither_down_en = false; 4454 4455 switch (bus_format) { 4456 case MEDIA_BUS_FMT_RGB565_1X16: 4457 case MEDIA_BUS_FMT_RGB565_2X8_LE: 4458 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4459 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4460 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4461 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false); 4462 pre_dither_down_en = true; 4463 break; 4464 case MEDIA_BUS_FMT_RGB666_1X18: 4465 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 4466 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 4467 case MEDIA_BUS_FMT_RGB666_3X6: 4468 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4469 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4470 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4471 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false); 4472 pre_dither_down_en = true; 4473 break; 4474 case MEDIA_BUS_FMT_YUYV8_1X16: 4475 case MEDIA_BUS_FMT_YUV8_1X24: 4476 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 4477 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4478 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4479 pre_dither_down_en = true; 4480 break; 4481 case MEDIA_BUS_FMT_YUYV10_1X20: 4482 case MEDIA_BUS_FMT_YUV10_1X30: 4483 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 4484 case MEDIA_BUS_FMT_RGB101010_1X30: 4485 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4486 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4487 pre_dither_down_en = false; 4488 break; 4489 case MEDIA_BUS_FMT_RGB888_3X8: 4490 case MEDIA_BUS_FMT_RGB888_DUMMY_4X8: 4491 case MEDIA_BUS_FMT_RGB888_1X24: 4492 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 4493 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 4494 default: 4495 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4496 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4497 pre_dither_down_en = true; 4498 break; 4499 } 4500 4501 if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0) 4502 pre_dither_down_en = false; 4503 4504 if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) { 4505 if (vop2->version == VOP_VERSION_RK3576) { 4506 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000); 4507 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100); 4508 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100); 4509 } 4510 4511 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4512 PRE_DITHER_DOWN_EN_SHIFT, 0, false); 4513 /* enable frc2.0 do 10->8 */ 4514 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4515 DITHER_DOWN_EN_SHIFT, 1, false); 4516 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4517 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false); 4518 } else { 4519 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4520 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 4521 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4522 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false); 4523 } 4524 } 4525 4526 static int rockchip_vop2_init(struct display_state *state) 4527 { 4528 struct crtc_state *cstate = &state->crtc_state; 4529 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 4530 struct connector_state *conn_state = &state->conn_state; 4531 struct drm_display_mode *mode = &conn_state->mode; 4532 struct vop2 *vop2 = cstate->private; 4533 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4534 u16 hdisplay = mode->crtc_hdisplay; 4535 u16 htotal = mode->crtc_htotal; 4536 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4537 u16 hact_end = hact_st + hdisplay; 4538 u16 vdisplay = mode->crtc_vdisplay; 4539 u16 vtotal = mode->crtc_vtotal; 4540 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4541 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4542 u16 vact_end = vact_st + vdisplay; 4543 bool yuv_overlay = false; 4544 u32 vp_offset = (cstate->crtc_id * 0x100); 4545 u32 line_flag_offset = (cstate->crtc_id * 4); 4546 u32 val, act_end; 4547 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4548 u8 dclk_div_factor = 0; 4549 u8 vp_dclk_div = 1; 4550 char output_type_name[30] = {0}; 4551 #ifndef CONFIG_SPL_BUILD 4552 char dclk_name[9]; 4553 #endif 4554 struct clk hdmi0_phy_pll; 4555 struct clk hdmi1_phy_pll; 4556 struct clk hdmi_phy_pll; 4557 struct udevice *disp_dev; 4558 unsigned long dclk_rate = 0; 4559 int ret; 4560 4561 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 4562 mode->crtc_hdisplay, mode->vdisplay, 4563 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 4564 mode->vrefresh, 4565 rockchip_get_output_if_name(conn_state->output_if, output_type_name), 4566 cstate->crtc_id); 4567 4568 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 4569 cstate->splice_mode = true; 4570 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 4571 if (!cstate->splice_crtc_id) { 4572 printf("%s: Splice mode is unsupported by vp%d\n", 4573 __func__, cstate->crtc_id); 4574 return -EINVAL; 4575 } 4576 4577 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 4578 PORT_MERGE_EN_SHIFT, 1, false); 4579 } 4580 4581 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4582 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4583 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4584 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4585 4586 if (vop2->data->vp_data[cstate->crtc_id].urgency) { 4587 u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl; 4588 u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh; 4589 4590 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK, 4591 AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4592 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK, 4593 AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4594 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK, 4595 POST_URGENCY_EN_SHIFT, 1, false); 4596 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK, 4597 POST_URGENCY_THL_SHIFT, urgen_thl, false); 4598 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK, 4599 POST_URGENCY_THH_SHIFT, urgen_thh, false); 4600 } 4601 4602 vop2_initial(vop2, state); 4603 if (vop2->version == VOP_VERSION_RK3588) 4604 dclk_rate = rk3588_vop2_if_cfg(state); 4605 else if (vop2->version == VOP_VERSION_RK3576) 4606 dclk_rate = rk3576_vop2_if_cfg(state); 4607 else if (vop2->version == VOP_VERSION_RK3568) 4608 dclk_rate = rk3568_vop2_if_cfg(state); 4609 else if (vop2->version == VOP_VERSION_RK3562) 4610 dclk_rate = rk3562_vop2_if_cfg(state); 4611 else if (vop2->version == VOP_VERSION_RK3528) 4612 dclk_rate = rk3528_vop2_if_cfg(state); 4613 4614 if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 4615 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) || 4616 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4617 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 4618 4619 vop2_post_color_swap(state); 4620 4621 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 4622 OUT_MODE_SHIFT, conn_state->output_mode, false); 4623 4624 vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id); 4625 if (cstate->splice_mode) 4626 vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id); 4627 4628 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 4629 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 4630 yuv_overlay, false); 4631 4632 cstate->yuv_overlay = yuv_overlay; 4633 4634 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 4635 (htotal << 16) | hsync_len); 4636 val = hact_st << 16; 4637 val |= hact_end; 4638 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 4639 val = vact_st << 16; 4640 val |= vact_end; 4641 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 4642 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 4643 u16 vact_st_f1 = vtotal + vact_st + 1; 4644 u16 vact_end_f1 = vact_st_f1 + vdisplay; 4645 4646 val = vact_st_f1 << 16 | vact_end_f1; 4647 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 4648 val); 4649 4650 val = vtotal << 16 | (vtotal + vsync_len); 4651 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 4652 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4653 INTERLACE_EN_SHIFT, 1, false); 4654 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4655 DSP_FILED_POL, 1, false); 4656 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4657 P2I_EN_SHIFT, 1, false); 4658 vtotal += vtotal + 1; 4659 act_end = vact_end_f1; 4660 } else { 4661 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4662 INTERLACE_EN_SHIFT, 0, false); 4663 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4664 P2I_EN_SHIFT, 0, false); 4665 act_end = vact_end; 4666 } 4667 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 4668 (vtotal << 16) | vsync_len); 4669 4670 if (vop2->version == VOP_VERSION_RK3528 || 4671 vop2->version == VOP_VERSION_RK3562 || 4672 vop2->version == VOP_VERSION_RK3568) { 4673 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 4674 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4675 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4676 CORE_DCLK_DIV_EN_SHIFT, 1, false); 4677 else 4678 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4679 CORE_DCLK_DIV_EN_SHIFT, 0, false); 4680 4681 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 4682 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4683 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 4684 else 4685 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4686 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 4687 } 4688 4689 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4690 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 4691 4692 if (yuv_overlay) 4693 val = 0x20010200; 4694 else 4695 val = 0; 4696 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 4697 if (cstate->splice_mode) { 4698 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4699 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 4700 yuv_overlay, false); 4701 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 4702 } 4703 4704 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4705 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 4706 4707 if (vp->xmirror_en) 4708 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4709 DSP_X_MIR_EN_SHIFT, 1, false); 4710 4711 vop2_tv_config_update(state, vop2); 4712 vop2_post_config(state, vop2); 4713 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 4714 vop3_post_config(state, vop2); 4715 4716 if (cstate->dsc_enable) { 4717 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4718 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 4719 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 4720 } else { 4721 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 4722 } 4723 } 4724 4725 #ifndef CONFIG_SPL_BUILD 4726 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 4727 ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk); 4728 if (ret) { 4729 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 4730 return ret; 4731 } 4732 #endif 4733 4734 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 4735 if (!ret) { 4736 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 4737 if (ret) 4738 debug("%s: hdmi0_phy_pll may not define\n", __func__); 4739 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 4740 if (ret) 4741 debug("%s: hdmi1_phy_pll may not define\n", __func__); 4742 } else { 4743 hdmi0_phy_pll.dev = NULL; 4744 hdmi1_phy_pll.dev = NULL; 4745 debug("%s: Faile to find display-subsystem node\n", __func__); 4746 } 4747 4748 if (vop2->version == VOP_VERSION_RK3528) { 4749 struct ofnode_phandle_args args; 4750 4751 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 4752 "#clock-cells", 0, 0, &args); 4753 if (!ret) { 4754 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 4755 if (ret) { 4756 debug("warn: can't get clk device\n"); 4757 return ret; 4758 } 4759 } else { 4760 debug("assigned-clock-parents's node not define\n"); 4761 } 4762 } 4763 4764 if (vop2->version == VOP_VERSION_RK3576) 4765 vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div; 4766 4767 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 4768 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 4769 vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll); 4770 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 4771 vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll); 4772 4773 /* 4774 * uboot clk driver won't set dclk parent's rate when use 4775 * hdmi phypll as dclk source. 4776 * So set dclk rate is meaningless. Set hdmi phypll rate 4777 * directly. 4778 */ 4779 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 4780 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000); 4781 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 4782 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000); 4783 } else { 4784 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 4785 ret = vop2_clk_set_rate(&hdmi_phy_pll, 4786 dclk_rate / vp_dclk_div * 1000); 4787 } else { 4788 #ifndef CONFIG_SPL_BUILD 4789 ret = vop2_clk_set_rate(&cstate->dclk, 4790 dclk_rate / vp_dclk_div * 1000); 4791 #else 4792 if (vop2->version == VOP_VERSION_RK3528) { 4793 void *cru_base = (void *)RK3528_CRU_BASE; 4794 4795 /* dclk src switch to hdmiphy pll */ 4796 writel((BIT(0) << 16) | BIT(0), cru_base + 0x450); 4797 rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000); 4798 ret = dclk_rate * 1000; 4799 } 4800 #endif 4801 } 4802 } 4803 } else { 4804 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 4805 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000); 4806 else 4807 ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000); 4808 } 4809 4810 if (IS_ERR_VALUE(ret)) { 4811 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 4812 __func__, cstate->crtc_id, dclk_rate, ret); 4813 return ret; 4814 } else { 4815 if (cstate->mcu_timing.mcu_pix_total) { 4816 mode->crtc_clock = roundup(ret, 1000) / 1000; 4817 } else { 4818 dclk_div_factor = mode->crtc_clock / dclk_rate; 4819 mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000; 4820 } 4821 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 4822 } 4823 4824 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4825 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 4826 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4827 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 4828 4829 if (cstate->mcu_timing.mcu_pix_total) { 4830 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4831 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4832 STANDBY_EN_SHIFT, 0, false); 4833 vop3_mcu_mode_setup(state); 4834 } 4835 4836 return 0; 4837 } 4838 4839 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 4840 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 4841 uint32_t dst_h) 4842 { 4843 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 4844 uint16_t hscl_filter_mode, vscl_filter_mode; 4845 uint8_t xgt2 = 0, xgt4 = 0; 4846 uint8_t ygt2 = 0, ygt4 = 0; 4847 uint32_t xfac = 0, yfac = 0; 4848 u32 win_offset = win->reg_offset; 4849 bool xgt_en = false; 4850 bool xavg_en = false; 4851 4852 if (is_vop3(vop2)) { 4853 if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) { 4854 if (src_w >= (8 * dst_w)) { 4855 xgt4 = 1; 4856 src_w >>= 2; 4857 } else if (src_w >= (4 * dst_w)) { 4858 xgt2 = 1; 4859 src_w >>= 1; 4860 } 4861 } else { 4862 if (src_w >= (4 * dst_w)) { 4863 xgt4 = 1; 4864 src_w >>= 2; 4865 } else if (src_w >= (2 * dst_w)) { 4866 xgt2 = 1; 4867 src_w >>= 1; 4868 } 4869 } 4870 } 4871 4872 /** 4873 * The rk3528 is processed as 2 pixel/cycle, 4874 * so ygt2/ygt4 needs to be triggered in advance to improve performance 4875 * when src_w is bigger than 1920. 4876 * dst_h / src_h is at [1, 0.65) ygt2=0; ygt4=0; 4877 * dst_h / src_h is at [0.65, 0.35) ygt2=1; ygt4=0; 4878 * dst_h / src_h is at [0.35, 0) ygt2=0; ygt4=1; 4879 */ 4880 if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) { 4881 if (src_h >= (100 * dst_h / 35)) { 4882 ygt4 = 1; 4883 src_h >>= 2; 4884 } else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) { 4885 ygt2 = 1; 4886 src_h >>= 1; 4887 } 4888 } else { 4889 if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) { 4890 if (src_h >= (8 * dst_h)) { 4891 ygt4 = 1; 4892 src_h >>= 2; 4893 } else if (src_h >= (4 * dst_h)) { 4894 ygt2 = 1; 4895 src_h >>= 1; 4896 } 4897 } else { 4898 if (src_h >= (4 * dst_h)) { 4899 ygt4 = 1; 4900 src_h >>= 2; 4901 } else if (src_h >= (2 * dst_h)) { 4902 ygt2 = 1; 4903 src_h >>= 1; 4904 } 4905 } 4906 } 4907 4908 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 4909 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 4910 4911 if (yrgb_hor_scl_mode == SCALE_UP) 4912 hscl_filter_mode = win->hsu_filter_mode; 4913 else 4914 hscl_filter_mode = win->hsd_filter_mode; 4915 4916 if (yrgb_ver_scl_mode == SCALE_UP) 4917 vscl_filter_mode = win->vsu_filter_mode; 4918 else 4919 vscl_filter_mode = win->vsd_filter_mode; 4920 4921 /* 4922 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 4923 * at scale down mode 4924 */ 4925 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 4926 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 4927 dst_w += 1; 4928 } 4929 4930 if (is_vop3(vop2)) { 4931 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 4932 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 4933 4934 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 4935 xavg_en = xgt2 || xgt4; 4936 else 4937 xgt_en = xgt2 || xgt4; 4938 4939 if (vop2->version == VOP_VERSION_RK3576) { 4940 bool zme_dering_en = false; 4941 4942 if ((yrgb_hor_scl_mode == SCALE_UP && 4943 hscl_filter_mode == VOP2_SCALE_UP_ZME) || 4944 (yrgb_ver_scl_mode == SCALE_UP && 4945 vscl_filter_mode == VOP2_SCALE_UP_ZME)) 4946 zme_dering_en = true; 4947 4948 /* Recommended configuration from the algorithm */ 4949 vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset, 4950 0x04100d10); 4951 vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset, 4952 EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false); 4953 } 4954 } else { 4955 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 4956 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 4957 } 4958 4959 if (win->type == CLUSTER_LAYER) { 4960 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 4961 yfac << 16 | xfac); 4962 4963 if (is_vop3(vop2)) { 4964 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4965 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 4966 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4967 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 4968 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4969 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 4970 4971 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4972 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 4973 yrgb_hor_scl_mode, false); 4974 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4975 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 4976 yrgb_ver_scl_mode, false); 4977 } else { 4978 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4979 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 4980 yrgb_hor_scl_mode, false); 4981 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4982 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 4983 yrgb_ver_scl_mode, false); 4984 } 4985 4986 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 4987 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4988 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 4989 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4990 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 4991 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4992 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 4993 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4994 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 4995 } else { 4996 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4997 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 4998 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4999 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 5000 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5001 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 5002 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5003 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 5004 } 5005 } else { 5006 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 5007 yfac << 16 | xfac); 5008 5009 if (is_vop3(vop2)) { 5010 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5011 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 5012 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5013 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 5014 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5015 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5016 } 5017 5018 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5019 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 5020 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5021 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 5022 5023 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5024 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 5025 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5026 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 5027 5028 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5029 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 5030 hscl_filter_mode, false); 5031 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5032 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 5033 vscl_filter_mode, false); 5034 } 5035 } 5036 5037 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 5038 { 5039 u32 win_offset = win->reg_offset; 5040 5041 if (win->type == CLUSTER_LAYER) { 5042 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 5043 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 5044 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 5045 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5046 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 5047 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5048 } else { 5049 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 5050 ESMART_AXI_ID_SHIFT, win->axi_id, false); 5051 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 5052 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5053 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 5054 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5055 } 5056 } 5057 5058 static bool vop2_win_dither_up(uint32_t format) 5059 { 5060 switch (format) { 5061 case ROCKCHIP_FMT_RGB565: 5062 return true; 5063 default: 5064 return false; 5065 } 5066 } 5067 5068 static bool vop2_is_mirror_win(struct vop2_win_data *win) 5069 { 5070 return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR); 5071 } 5072 5073 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 5074 { 5075 struct crtc_state *cstate = &state->crtc_state; 5076 struct connector_state *conn_state = &state->conn_state; 5077 struct drm_display_mode *mode = &conn_state->mode; 5078 struct vop2 *vop2 = cstate->private; 5079 int src_w = cstate->src_rect.w; 5080 int src_h = cstate->src_rect.h; 5081 int crtc_x = cstate->crtc_rect.x; 5082 int crtc_y = cstate->crtc_rect.y; 5083 int crtc_w = cstate->crtc_rect.w; 5084 int crtc_h = cstate->crtc_rect.h; 5085 int xvir = cstate->xvir; 5086 int y_mirror = 0; 5087 int csc_mode; 5088 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5089 /* offset of the right window in splice mode */ 5090 u32 splice_pixel_offset = 0; 5091 u32 splice_yrgb_offset = 0; 5092 u32 win_offset = win->reg_offset; 5093 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5094 bool dither_up; 5095 5096 if (win->splice_mode_right) { 5097 src_w = cstate->right_src_rect.w; 5098 src_h = cstate->right_src_rect.h; 5099 crtc_x = cstate->right_crtc_rect.x; 5100 crtc_y = cstate->right_crtc_rect.y; 5101 crtc_w = cstate->right_crtc_rect.w; 5102 crtc_h = cstate->right_crtc_rect.h; 5103 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5104 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5105 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5106 } 5107 5108 act_info = (src_h - 1) << 16; 5109 act_info |= (src_w - 1) & 0xffff; 5110 5111 dsp_info = (crtc_h - 1) << 16; 5112 dsp_info |= (crtc_w - 1) & 0xffff; 5113 5114 dsp_stx = crtc_x; 5115 dsp_sty = crtc_y; 5116 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5117 5118 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5119 y_mirror = 1; 5120 else 5121 y_mirror = 0; 5122 5123 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5124 5125 if (vop2->version != VOP_VERSION_RK3568) 5126 vop2_axi_config(vop2, win); 5127 5128 if (y_mirror) 5129 printf("WARN: y mirror is unsupported by cluster window\n"); 5130 5131 if (is_vop3(vop2)) 5132 vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset, 5133 CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT, 5134 cstate->crtc_id, false); 5135 5136 /* rk3588 should set half_blocK_en to 1 in line and tile mode */ 5137 if (vop2->version == VOP_VERSION_RK3588) 5138 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 5139 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 5140 5141 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 5142 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5143 false); 5144 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 5145 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 5146 cstate->dma_addr + splice_yrgb_offset); 5147 5148 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 5149 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 5150 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 5151 5152 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 5153 5154 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5155 CSC_10BIT_DEPTH); 5156 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5157 CLUSTER_RGB2YUV_EN_SHIFT, 5158 is_yuv_output(conn_state->bus_format), false); 5159 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 5160 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 5161 5162 dither_up = vop2_win_dither_up(cstate->format); 5163 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5164 CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false); 5165 5166 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 5167 5168 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5169 5170 return 0; 5171 } 5172 5173 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 5174 { 5175 struct crtc_state *cstate = &state->crtc_state; 5176 struct connector_state *conn_state = &state->conn_state; 5177 struct drm_display_mode *mode = &conn_state->mode; 5178 struct vop2 *vop2 = cstate->private; 5179 int src_w = cstate->src_rect.w; 5180 int src_h = cstate->src_rect.h; 5181 int crtc_x = cstate->crtc_rect.x; 5182 int crtc_y = cstate->crtc_rect.y; 5183 int crtc_w = cstate->crtc_rect.w; 5184 int crtc_h = cstate->crtc_rect.h; 5185 int xvir = cstate->xvir; 5186 int y_mirror = 0; 5187 int csc_mode; 5188 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5189 /* offset of the right window in splice mode */ 5190 u32 splice_pixel_offset = 0; 5191 u32 splice_yrgb_offset = 0; 5192 u32 win_offset = win->reg_offset; 5193 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5194 u32 val; 5195 bool dither_up; 5196 5197 if (vop2_is_mirror_win(win)) { 5198 struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id); 5199 5200 if (!source_win) { 5201 printf("invalid source win id %d\n", win->source_win_id); 5202 return -ENODEV; 5203 } 5204 5205 val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset); 5206 if (!(val & BIT(WIN_EN_SHIFT))) { 5207 printf("WARN: the source win should be enabled before mirror win\n"); 5208 return -EAGAIN; 5209 } 5210 } 5211 5212 if (win->splice_mode_right) { 5213 src_w = cstate->right_src_rect.w; 5214 src_h = cstate->right_src_rect.h; 5215 crtc_x = cstate->right_crtc_rect.x; 5216 crtc_y = cstate->right_crtc_rect.y; 5217 crtc_w = cstate->right_crtc_rect.w; 5218 crtc_h = cstate->right_crtc_rect.h; 5219 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5220 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5221 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5222 } 5223 5224 /* 5225 * This is workaround solution for IC design: 5226 * esmart can't support scale down when actual_w % 16 == 1. 5227 */ 5228 if (src_w > crtc_w && (src_w & 0xf) == 1) { 5229 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 5230 src_w -= 1; 5231 } 5232 5233 act_info = (src_h - 1) << 16; 5234 act_info |= (src_w - 1) & 0xffff; 5235 5236 dsp_info = (crtc_h - 1) << 16; 5237 dsp_info |= (crtc_w - 1) & 0xffff; 5238 5239 dsp_stx = crtc_x; 5240 dsp_sty = crtc_y; 5241 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5242 5243 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5244 y_mirror = 1; 5245 else 5246 y_mirror = 0; 5247 5248 if (is_vop3(vop2)) { 5249 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, 5250 ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT, 5251 win->scale_engine_num, false); 5252 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5253 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5254 cstate->crtc_id, false); 5255 vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset, 5256 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 5257 0, false); 5258 5259 /* Merge esmart1/3 from vp1 post to vp0 */ 5260 if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 && 5261 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || 5262 win->phys_id == ROCKCHIP_VOP2_ESMART3)) 5263 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5264 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5265 1, false); 5266 } 5267 5268 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5269 5270 if (vop2->version != VOP_VERSION_RK3568) 5271 vop2_axi_config(vop2, win); 5272 5273 if (y_mirror) 5274 cstate->dma_addr += (src_h - 1) * xvir * 4; 5275 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 5276 YMIRROR_EN_SHIFT, y_mirror, false); 5277 5278 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5279 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5280 false); 5281 5282 if (vop2->version == VOP_VERSION_RK3576) 5283 vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00); 5284 5285 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 5286 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 5287 cstate->dma_addr + splice_yrgb_offset); 5288 5289 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 5290 act_info); 5291 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 5292 dsp_info); 5293 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 5294 5295 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5296 WIN_EN_SHIFT, 1, false); 5297 5298 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5299 CSC_10BIT_DEPTH); 5300 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 5301 RGB2YUV_EN_SHIFT, 5302 is_yuv_output(conn_state->bus_format), false); 5303 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 5304 CSC_MODE_SHIFT, csc_mode, false); 5305 5306 dither_up = vop2_win_dither_up(cstate->format); 5307 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5308 REGION0_DITHER_UP_EN_SHIFT, dither_up, false); 5309 5310 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5311 5312 return 0; 5313 } 5314 5315 static void vop2_calc_display_rect_for_splice(struct display_state *state) 5316 { 5317 struct crtc_state *cstate = &state->crtc_state; 5318 struct connector_state *conn_state = &state->conn_state; 5319 struct drm_display_mode *mode = &conn_state->mode; 5320 struct display_rect *src_rect = &cstate->src_rect; 5321 struct display_rect *dst_rect = &cstate->crtc_rect; 5322 struct display_rect left_src, left_dst, right_src, right_dst; 5323 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 5324 int left_src_w, left_dst_w, right_dst_w; 5325 5326 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 5327 if (left_dst_w < 0) 5328 left_dst_w = 0; 5329 right_dst_w = dst_rect->w - left_dst_w; 5330 5331 if (!right_dst_w) 5332 left_src_w = src_rect->w; 5333 else 5334 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 5335 5336 left_src.x = src_rect->x; 5337 left_src.w = left_src_w; 5338 left_dst.x = dst_rect->x; 5339 left_dst.w = left_dst_w; 5340 right_src.x = left_src.x + left_src.w; 5341 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 5342 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 5343 right_dst.w = right_dst_w; 5344 5345 left_src.y = src_rect->y; 5346 left_src.h = src_rect->h; 5347 left_dst.y = dst_rect->y; 5348 left_dst.h = dst_rect->h; 5349 right_src.y = src_rect->y; 5350 right_src.h = src_rect->h; 5351 right_dst.y = dst_rect->y; 5352 right_dst.h = dst_rect->h; 5353 5354 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 5355 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 5356 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 5357 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 5358 } 5359 5360 static int rockchip_vop2_set_plane(struct display_state *state) 5361 { 5362 struct crtc_state *cstate = &state->crtc_state; 5363 struct vop2 *vop2 = cstate->private; 5364 struct vop2_win_data *win_data; 5365 struct vop2_win_data *splice_win_data; 5366 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5367 char plane_name[10] = {0}; 5368 int ret; 5369 5370 if (cstate->crtc_rect.w > cstate->max_output.width) { 5371 printf("ERROR: output w[%d] exceeded max width[%d]\n", 5372 cstate->crtc_rect.w, cstate->max_output.width); 5373 return -EINVAL; 5374 } 5375 5376 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5377 if (!win_data) { 5378 printf("invalid win id %d\n", primary_plane_id); 5379 return -ENODEV; 5380 } 5381 5382 /* ignore some plane register according vop3 esmart lb mode */ 5383 if (vop3_ignore_plane(vop2, win_data)) 5384 return -EACCES; 5385 5386 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) { 5387 if (vop2_power_domain_on(vop2, win_data->pd_id)) 5388 printf("open vp%d plane pd fail\n", cstate->crtc_id); 5389 } 5390 5391 if (cstate->splice_mode) { 5392 if (win_data->splice_win_id) { 5393 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 5394 splice_win_data->splice_mode_right = true; 5395 5396 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 5397 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 5398 5399 vop2_calc_display_rect_for_splice(state); 5400 if (win_data->type == CLUSTER_LAYER) 5401 vop2_set_cluster_win(state, splice_win_data); 5402 else 5403 vop2_set_smart_win(state, splice_win_data); 5404 } else { 5405 printf("ERROR: splice mode is unsupported by plane %s\n", 5406 get_plane_name(primary_plane_id, plane_name)); 5407 return -EINVAL; 5408 } 5409 } 5410 5411 if (win_data->type == CLUSTER_LAYER) 5412 ret = vop2_set_cluster_win(state, win_data); 5413 else 5414 ret = vop2_set_smart_win(state, win_data); 5415 if (ret) 5416 return ret; 5417 5418 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 5419 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 5420 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 5421 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 5422 cstate->dma_addr); 5423 5424 return 0; 5425 } 5426 5427 static int rockchip_vop2_prepare(struct display_state *state) 5428 { 5429 return 0; 5430 } 5431 5432 static void vop2_dsc_cfg_done(struct display_state *state) 5433 { 5434 struct connector_state *conn_state = &state->conn_state; 5435 struct crtc_state *cstate = &state->crtc_state; 5436 struct vop2 *vop2 = cstate->private; 5437 u8 dsc_id = cstate->dsc_id; 5438 u32 ctrl_regs_offset = (dsc_id * 0x30); 5439 5440 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5441 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 5442 DSC_CFG_DONE_SHIFT, 1, false); 5443 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 5444 DSC_CFG_DONE_SHIFT, 1, false); 5445 } else { 5446 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 5447 DSC_CFG_DONE_SHIFT, 1, false); 5448 } 5449 } 5450 5451 static int rockchip_vop2_enable(struct display_state *state) 5452 { 5453 struct crtc_state *cstate = &state->crtc_state; 5454 struct vop2 *vop2 = cstate->private; 5455 u32 vp_offset = (cstate->crtc_id * 0x100); 5456 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5457 5458 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5459 STANDBY_EN_SHIFT, 0, false); 5460 5461 if (cstate->splice_mode) 5462 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5463 5464 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5465 5466 if (cstate->dsc_enable) 5467 vop2_dsc_cfg_done(state); 5468 5469 if (cstate->mcu_timing.mcu_pix_total) 5470 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 5471 MCU_HOLD_MODE_SHIFT, 0, false); 5472 5473 return 0; 5474 } 5475 5476 static int rockchip_vop2_disable(struct display_state *state) 5477 { 5478 struct crtc_state *cstate = &state->crtc_state; 5479 struct vop2 *vop2 = cstate->private; 5480 u32 vp_offset = (cstate->crtc_id * 0x100); 5481 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5482 5483 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5484 STANDBY_EN_SHIFT, 1, false); 5485 5486 if (cstate->splice_mode) 5487 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5488 5489 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5490 5491 return 0; 5492 } 5493 5494 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 5495 { 5496 struct crtc_state *cstate = &state->crtc_state; 5497 struct vop2 *vop2 = cstate->private; 5498 int i = 0; 5499 int correct_cursor_plane = -1; 5500 int plane_type = -1; 5501 5502 if (cursor_plane < 0) 5503 return -1; 5504 5505 if (plane_mask & (1 << cursor_plane)) 5506 return cursor_plane; 5507 5508 /* Get current cursor plane type */ 5509 for (i = 0; i < vop2->data->nr_layers; i++) { 5510 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 5511 plane_type = vop2->data->plane_table[i].plane_type; 5512 break; 5513 } 5514 } 5515 5516 /* Get the other same plane type plane id */ 5517 for (i = 0; i < vop2->data->nr_layers; i++) { 5518 if (vop2->data->plane_table[i].plane_type == plane_type && 5519 vop2->data->plane_table[i].plane_id != cursor_plane) { 5520 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 5521 break; 5522 } 5523 } 5524 5525 /* To check whether the new correct_cursor_plane is attach to current vp */ 5526 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 5527 printf("error: faild to find correct plane as cursor plane\n"); 5528 return -1; 5529 } 5530 5531 printf("vp%d adjust cursor plane from %d to %d\n", 5532 cstate->crtc_id, cursor_plane, correct_cursor_plane); 5533 5534 return correct_cursor_plane; 5535 } 5536 5537 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 5538 { 5539 struct crtc_state *cstate = &state->crtc_state; 5540 struct vop2 *vop2 = cstate->private; 5541 ofnode vp_node; 5542 struct device_node *port_parent_node = cstate->ports_node; 5543 static bool vop_fix_dts; 5544 const char *path; 5545 u32 plane_mask = 0; 5546 int vp_id = 0; 5547 int cursor_plane_id = -1; 5548 5549 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 5550 return 0; 5551 5552 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 5553 path = vp_node.np->full_name; 5554 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 5555 5556 if (cstate->crtc->assign_plane) 5557 continue; 5558 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 5559 cstate->crtc->vps[vp_id].cursor_plane); 5560 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 5561 vp_id, plane_mask, 5562 vop2->vp_plane_mask[vp_id].primary_plane_id, 5563 cursor_plane_id); 5564 5565 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 5566 plane_mask, 1); 5567 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 5568 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 5569 if (cursor_plane_id >= 0) 5570 do_fixup_by_path_u32(blob, path, "cursor-win-id", 5571 cursor_plane_id, 1); 5572 vp_id++; 5573 } 5574 5575 vop_fix_dts = true; 5576 5577 return 0; 5578 } 5579 5580 static int rockchip_vop2_check(struct display_state *state) 5581 { 5582 struct crtc_state *cstate = &state->crtc_state; 5583 struct rockchip_crtc *crtc = cstate->crtc; 5584 5585 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 5586 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 5587 return -ENOTSUPP; 5588 } 5589 5590 if (cstate->splice_mode) { 5591 crtc->splice_mode = true; 5592 crtc->splice_crtc_id = cstate->splice_crtc_id; 5593 } 5594 5595 return 0; 5596 } 5597 5598 static int rockchip_vop2_mode_valid(struct display_state *state) 5599 { 5600 struct connector_state *conn_state = &state->conn_state; 5601 struct crtc_state *cstate = &state->crtc_state; 5602 struct drm_display_mode *mode = &conn_state->mode; 5603 struct videomode vm; 5604 5605 drm_display_mode_to_videomode(mode, &vm); 5606 5607 if (vm.hactive < 32 || vm.vactive < 32 || 5608 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 5609 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 5610 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 5611 return -EINVAL; 5612 } 5613 5614 return 0; 5615 } 5616 5617 static int rockchip_vop2_mode_fixup(struct display_state *state) 5618 { 5619 struct connector_state *conn_state = &state->conn_state; 5620 struct rockchip_connector *conn = conn_state->connector; 5621 struct drm_display_mode *mode = &conn_state->mode; 5622 struct crtc_state *cstate = &state->crtc_state; 5623 struct vop2 *vop2 = cstate->private; 5624 5625 if (conn_state->secondary) { 5626 if (!(conn->dual_channel_mode && 5627 conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) && 5628 conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) 5629 drm_mode_convert_to_split_mode(mode); 5630 } 5631 5632 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE); 5633 5634 /* 5635 * For RK3568 and RK3588, the hactive of video timing must 5636 * be 4-pixel aligned. 5637 */ 5638 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) { 5639 if (mode->crtc_hdisplay % 4) { 5640 int old_hdisplay = mode->crtc_hdisplay; 5641 int align = 4 - (mode->crtc_hdisplay % 4); 5642 5643 mode->crtc_hdisplay += align; 5644 mode->crtc_hsync_start += align; 5645 mode->crtc_hsync_end += align; 5646 mode->crtc_htotal += align; 5647 5648 printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n", 5649 old_hdisplay, mode->hdisplay); 5650 } 5651 } 5652 5653 /* 5654 * For RK3576 YUV420 output, hden signal introduce one cycle delay, 5655 * so we need to adjust hfp and hbp to compatible with this design. 5656 */ 5657 if (vop2->version == VOP_VERSION_RK3576 && 5658 conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 5659 mode->crtc_hsync_start += 2; 5660 mode->crtc_hsync_end += 2; 5661 } 5662 5663 if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656) 5664 mode->crtc_clock *= 2; 5665 5666 /* 5667 * For RK3528, the path of CVBS output is like: 5668 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 5669 * The vop2 dclk should be four times crtc_clock for CVBS sampling 5670 * clock needs. 5671 */ 5672 if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656) 5673 mode->crtc_clock *= 4; 5674 5675 mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format); 5676 if (cstate->mcu_timing.mcu_pix_total) 5677 mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1; 5678 5679 return 0; 5680 } 5681 5682 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 5683 5684 static int rockchip_vop2_plane_check(struct display_state *state) 5685 { 5686 struct crtc_state *cstate = &state->crtc_state; 5687 struct vop2 *vop2 = cstate->private; 5688 struct display_rect *src = &cstate->src_rect; 5689 struct display_rect *dst = &cstate->crtc_rect; 5690 struct vop2_win_data *win_data; 5691 int min_scale, max_scale; 5692 int hscale, vscale; 5693 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5694 5695 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5696 if (!win_data) { 5697 printf("ERROR: invalid win id %d\n", primary_plane_id); 5698 return -ENODEV; 5699 } 5700 5701 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 5702 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 5703 5704 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 5705 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 5706 if (hscale < 0 || vscale < 0) { 5707 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 5708 return -ERANGE; 5709 } 5710 5711 return 0; 5712 } 5713 5714 static int rockchip_vop2_apply_soft_te(struct display_state *state) 5715 { 5716 __maybe_unused struct connector_state *conn_state = &state->conn_state; 5717 struct crtc_state *cstate = &state->crtc_state; 5718 struct vop2 *vop2 = cstate->private; 5719 u32 vp_offset = (cstate->crtc_id * 0x100); 5720 int val = 0; 5721 int ret = 0; 5722 5723 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 5724 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 5725 if (!ret) { 5726 #ifndef CONFIG_SPL_BUILD 5727 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5728 !val, 50 * 1000); 5729 if (!ret) { 5730 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5731 val, 50 * 1000); 5732 if (!ret) { 5733 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 5734 EN_MASK, EDPI_WMS_FS, 1, false); 5735 } else { 5736 printf("ERROR: vp%d wait for active TE signal timeout\n", 5737 cstate->crtc_id); 5738 return ret; 5739 } 5740 } else { 5741 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 5742 return ret; 5743 } 5744 #endif 5745 } else { 5746 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 5747 return ret; 5748 } 5749 5750 return 0; 5751 } 5752 5753 static int rockchip_vop2_regs_dump(struct display_state *state) 5754 { 5755 struct crtc_state *cstate = &state->crtc_state; 5756 struct vop2 *vop2 = cstate->private; 5757 const struct vop2_data *vop2_data = vop2->data; 5758 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5759 u32 len = 128; 5760 u32 n, i, j; 5761 u32 base; 5762 5763 if (!cstate->crtc->active) 5764 return -EINVAL; 5765 5766 n = vop2_data->dump_regs_size; 5767 for (i = 0; i < n; i++) { 5768 base = regs[i].offset; 5769 len = 128; 5770 if (regs[i].size) 5771 len = min(len, regs[i].size >> 2); 5772 printf("\n%s:\n", regs[i].name); 5773 for (j = 0; j < len;) { 5774 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5775 vop2_readl(vop2, base + (4 * j)), 5776 vop2_readl(vop2, base + (4 * (j + 1))), 5777 vop2_readl(vop2, base + (4 * (j + 2))), 5778 vop2_readl(vop2, base + (4 * (j + 3)))); 5779 j += 4; 5780 } 5781 } 5782 5783 return 0; 5784 } 5785 5786 static int rockchip_vop2_active_regs_dump(struct display_state *state) 5787 { 5788 struct crtc_state *cstate = &state->crtc_state; 5789 struct vop2 *vop2 = cstate->private; 5790 const struct vop2_data *vop2_data = vop2->data; 5791 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5792 u32 len = 128; 5793 u32 n, i, j; 5794 u32 base; 5795 bool enable_state; 5796 5797 if (!cstate->crtc->active) 5798 return -EINVAL; 5799 5800 n = vop2_data->dump_regs_size; 5801 for (i = 0; i < n; i++) { 5802 if (regs[i].state_mask) { 5803 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 5804 regs[i].state_mask; 5805 if (enable_state != regs[i].enable_state) 5806 continue; 5807 } 5808 5809 base = regs[i].offset; 5810 len = 128; 5811 if (regs[i].size) 5812 len = min(len, regs[i].size >> 2); 5813 printf("\n%s:\n", regs[i].name); 5814 for (j = 0; j < len;) { 5815 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5816 vop2_readl(vop2, base + (4 * j)), 5817 vop2_readl(vop2, base + (4 * (j + 1))), 5818 vop2_readl(vop2, base + (4 * (j + 2))), 5819 vop2_readl(vop2, base + (4 * (j + 3)))); 5820 j += 4; 5821 } 5822 } 5823 5824 return 0; 5825 } 5826 5827 static struct vop2_dump_regs rk3528_dump_regs[] = { 5828 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 5829 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 5830 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5831 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5832 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5833 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5834 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 5835 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 5836 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 5837 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 5838 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 5839 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 5840 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 5841 }; 5842 5843 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5844 ROCKCHIP_VOP2_ESMART0, 5845 ROCKCHIP_VOP2_ESMART1, 5846 ROCKCHIP_VOP2_ESMART2, 5847 ROCKCHIP_VOP2_ESMART3, 5848 }; 5849 5850 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5851 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5852 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5853 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5854 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5855 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5856 }; 5857 5858 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5859 { /* one display policy for hdmi */ 5860 {/* main display */ 5861 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5862 .attached_layers_nr = 4, 5863 .attached_layers = { 5864 ROCKCHIP_VOP2_CLUSTER0, 5865 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 5866 }, 5867 }, 5868 {/* second display */}, 5869 {/* third display */}, 5870 {/* fourth display */}, 5871 }, 5872 5873 { /* two display policy */ 5874 {/* main display */ 5875 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5876 .attached_layers_nr = 3, 5877 .attached_layers = { 5878 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 5879 }, 5880 }, 5881 5882 {/* second display */ 5883 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5884 .attached_layers_nr = 2, 5885 .attached_layers = { 5886 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5887 }, 5888 }, 5889 {/* third display */}, 5890 {/* fourth display */}, 5891 }, 5892 5893 { /* one display policy for cvbs */ 5894 {/* main display */ 5895 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5896 .attached_layers_nr = 2, 5897 .attached_layers = { 5898 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5899 }, 5900 }, 5901 {/* second display */}, 5902 {/* third display */}, 5903 {/* fourth display */}, 5904 }, 5905 5906 {/* reserved */}, 5907 }; 5908 5909 static struct vop2_win_data rk3528_win_data[5] = { 5910 { 5911 .name = "Esmart0", 5912 .phys_id = ROCKCHIP_VOP2_ESMART0, 5913 .type = ESMART_LAYER, 5914 .win_sel_port_offset = 8, 5915 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 5916 .reg_offset = 0, 5917 .axi_id = 0, 5918 .axi_yrgb_id = 0x06, 5919 .axi_uv_id = 0x07, 5920 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5921 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5922 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5923 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5924 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5925 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5926 .max_upscale_factor = 8, 5927 .max_downscale_factor = 8, 5928 }, 5929 5930 { 5931 .name = "Esmart1", 5932 .phys_id = ROCKCHIP_VOP2_ESMART1, 5933 .type = ESMART_LAYER, 5934 .win_sel_port_offset = 10, 5935 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 5936 .reg_offset = 0x200, 5937 .axi_id = 0, 5938 .axi_yrgb_id = 0x08, 5939 .axi_uv_id = 0x09, 5940 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5941 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5942 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5943 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5944 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5945 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5946 .max_upscale_factor = 8, 5947 .max_downscale_factor = 8, 5948 }, 5949 5950 { 5951 .name = "Esmart2", 5952 .phys_id = ROCKCHIP_VOP2_ESMART2, 5953 .type = ESMART_LAYER, 5954 .win_sel_port_offset = 12, 5955 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 5956 .reg_offset = 0x400, 5957 .axi_id = 0, 5958 .axi_yrgb_id = 0x0a, 5959 .axi_uv_id = 0x0b, 5960 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5961 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5962 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5963 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5964 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5965 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5966 .max_upscale_factor = 8, 5967 .max_downscale_factor = 8, 5968 }, 5969 5970 { 5971 .name = "Esmart3", 5972 .phys_id = ROCKCHIP_VOP2_ESMART3, 5973 .type = ESMART_LAYER, 5974 .win_sel_port_offset = 14, 5975 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 5976 .reg_offset = 0x600, 5977 .axi_id = 0, 5978 .axi_yrgb_id = 0x0c, 5979 .axi_uv_id = 0x0d, 5980 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5981 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5982 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5983 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5984 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5985 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5986 .max_upscale_factor = 8, 5987 .max_downscale_factor = 8, 5988 }, 5989 5990 { 5991 .name = "Cluster0", 5992 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5993 .type = CLUSTER_LAYER, 5994 .win_sel_port_offset = 0, 5995 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 5996 .reg_offset = 0, 5997 .axi_id = 0, 5998 .axi_yrgb_id = 0x02, 5999 .axi_uv_id = 0x03, 6000 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6001 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6002 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6003 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6004 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6005 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6006 .max_upscale_factor = 8, 6007 .max_downscale_factor = 8, 6008 }, 6009 }; 6010 6011 static struct vop2_vp_data rk3528_vp_data[2] = { 6012 { 6013 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 6014 VOP_FEATURE_POST_CSC, 6015 .max_output = {4096, 4096}, 6016 .layer_mix_dly = 6, 6017 .hdr_mix_dly = 2, 6018 .win_dly = 8, 6019 }, 6020 { 6021 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6022 .max_output = {1920, 1080}, 6023 .layer_mix_dly = 2, 6024 .hdr_mix_dly = 0, 6025 .win_dly = 8, 6026 }, 6027 }; 6028 6029 const struct vop2_data rk3528_vop = { 6030 .version = VOP_VERSION_RK3528, 6031 .nr_vps = 2, 6032 .vp_data = rk3528_vp_data, 6033 .win_data = rk3528_win_data, 6034 .plane_mask = rk3528_vp_plane_mask[0], 6035 .plane_table = rk3528_plane_table, 6036 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 6037 .nr_layers = 5, 6038 .nr_mixers = 3, 6039 .nr_gammas = 2, 6040 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 6041 .dump_regs = rk3528_dump_regs, 6042 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 6043 }; 6044 6045 static struct vop2_dump_regs rk3562_dump_regs[] = { 6046 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6047 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6048 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6049 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6050 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6051 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6052 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6053 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6054 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6055 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6056 }; 6057 6058 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6059 ROCKCHIP_VOP2_ESMART0, 6060 ROCKCHIP_VOP2_ESMART1, 6061 ROCKCHIP_VOP2_ESMART2, 6062 ROCKCHIP_VOP2_ESMART3, 6063 }; 6064 6065 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6066 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6067 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6068 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6069 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6070 }; 6071 6072 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6073 { /* one display policy for hdmi */ 6074 {/* main display */ 6075 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6076 .attached_layers_nr = 4, 6077 .attached_layers = { 6078 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 6079 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6080 }, 6081 }, 6082 {/* second display */}, 6083 {/* third display */}, 6084 {/* fourth display */}, 6085 }, 6086 6087 { /* two display policy */ 6088 {/* main display */ 6089 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6090 .attached_layers_nr = 2, 6091 .attached_layers = { 6092 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 6093 }, 6094 }, 6095 6096 {/* second display */ 6097 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6098 .attached_layers_nr = 2, 6099 .attached_layers = { 6100 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6101 }, 6102 }, 6103 {/* third display */}, 6104 {/* fourth display */}, 6105 }, 6106 6107 {/* reserved */}, 6108 }; 6109 6110 static struct vop2_win_data rk3562_win_data[4] = { 6111 { 6112 .name = "Esmart0", 6113 .phys_id = ROCKCHIP_VOP2_ESMART0, 6114 .type = ESMART_LAYER, 6115 .win_sel_port_offset = 8, 6116 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6117 .reg_offset = 0, 6118 .axi_id = 0, 6119 .axi_yrgb_id = 0x02, 6120 .axi_uv_id = 0x03, 6121 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6122 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6123 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6124 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6125 .max_upscale_factor = 8, 6126 .max_downscale_factor = 8, 6127 }, 6128 6129 { 6130 .name = "Esmart1", 6131 .phys_id = ROCKCHIP_VOP2_ESMART1, 6132 .type = ESMART_LAYER, 6133 .win_sel_port_offset = 10, 6134 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6135 .reg_offset = 0x200, 6136 .axi_id = 0, 6137 .axi_yrgb_id = 0x04, 6138 .axi_uv_id = 0x05, 6139 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6140 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6141 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6142 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6143 .max_upscale_factor = 8, 6144 .max_downscale_factor = 8, 6145 }, 6146 6147 { 6148 .name = "Esmart2", 6149 .phys_id = ROCKCHIP_VOP2_ESMART2, 6150 .type = ESMART_LAYER, 6151 .win_sel_port_offset = 12, 6152 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 6153 .reg_offset = 0x400, 6154 .axi_id = 0, 6155 .axi_yrgb_id = 0x06, 6156 .axi_uv_id = 0x07, 6157 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6158 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6159 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6160 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6161 .max_upscale_factor = 8, 6162 .max_downscale_factor = 8, 6163 }, 6164 6165 { 6166 .name = "Esmart3", 6167 .phys_id = ROCKCHIP_VOP2_ESMART3, 6168 .type = ESMART_LAYER, 6169 .win_sel_port_offset = 14, 6170 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 6171 .reg_offset = 0x600, 6172 .axi_id = 0, 6173 .axi_yrgb_id = 0x08, 6174 .axi_uv_id = 0x0d, 6175 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6176 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6177 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6178 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6179 .max_upscale_factor = 8, 6180 .max_downscale_factor = 8, 6181 }, 6182 }; 6183 6184 static struct vop2_vp_data rk3562_vp_data[2] = { 6185 { 6186 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6187 .max_output = {2048, 4096}, 6188 .win_dly = 8, 6189 .layer_mix_dly = 8, 6190 }, 6191 { 6192 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6193 .max_output = {2048, 1080}, 6194 .win_dly = 8, 6195 .layer_mix_dly = 8, 6196 }, 6197 }; 6198 6199 const struct vop2_data rk3562_vop = { 6200 .version = VOP_VERSION_RK3562, 6201 .nr_vps = 2, 6202 .vp_data = rk3562_vp_data, 6203 .win_data = rk3562_win_data, 6204 .plane_mask = rk3562_vp_plane_mask[0], 6205 .plane_table = rk3562_plane_table, 6206 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 6207 .nr_layers = 4, 6208 .nr_mixers = 3, 6209 .nr_gammas = 2, 6210 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 6211 .dump_regs = rk3562_dump_regs, 6212 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 6213 }; 6214 6215 static struct vop2_dump_regs rk3568_dump_regs[] = { 6216 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6217 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6218 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6219 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6220 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6221 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6222 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6223 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6224 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6225 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6226 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6227 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6228 }; 6229 6230 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6231 ROCKCHIP_VOP2_SMART0, 6232 ROCKCHIP_VOP2_SMART1, 6233 ROCKCHIP_VOP2_ESMART0, 6234 ROCKCHIP_VOP2_ESMART1, 6235 }; 6236 6237 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6238 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6239 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6240 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6241 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6242 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6243 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6244 }; 6245 6246 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6247 { /* one display policy */ 6248 {/* main display */ 6249 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6250 .attached_layers_nr = 6, 6251 .attached_layers = { 6252 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 6253 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6254 }, 6255 }, 6256 {/* second display */}, 6257 {/* third display */}, 6258 {/* fourth display */}, 6259 }, 6260 6261 { /* two display policy */ 6262 {/* main display */ 6263 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6264 .attached_layers_nr = 3, 6265 .attached_layers = { 6266 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6267 }, 6268 }, 6269 6270 {/* second display */ 6271 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6272 .attached_layers_nr = 3, 6273 .attached_layers = { 6274 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6275 }, 6276 }, 6277 {/* third display */}, 6278 {/* fourth display */}, 6279 }, 6280 6281 { /* three display policy */ 6282 {/* main display */ 6283 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6284 .attached_layers_nr = 3, 6285 .attached_layers = { 6286 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6287 }, 6288 }, 6289 6290 {/* second display */ 6291 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6292 .attached_layers_nr = 2, 6293 .attached_layers = { 6294 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 6295 }, 6296 }, 6297 6298 {/* third display */ 6299 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6300 .attached_layers_nr = 1, 6301 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 6302 }, 6303 6304 {/* fourth display */}, 6305 }, 6306 6307 {/* reserved for four display policy */}, 6308 }; 6309 6310 static struct vop2_win_data rk3568_win_data[6] = { 6311 { 6312 .name = "Cluster0", 6313 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6314 .type = CLUSTER_LAYER, 6315 .win_sel_port_offset = 0, 6316 .layer_sel_win_id = { 0, 0, 0, 0xff }, 6317 .reg_offset = 0, 6318 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6319 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6320 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6321 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6322 .max_upscale_factor = 4, 6323 .max_downscale_factor = 4, 6324 }, 6325 6326 { 6327 .name = "Cluster1", 6328 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6329 .type = CLUSTER_LAYER, 6330 .win_sel_port_offset = 1, 6331 .layer_sel_win_id = { 1, 1, 1, 0xff }, 6332 .reg_offset = 0x200, 6333 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6334 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6335 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6336 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6337 .max_upscale_factor = 4, 6338 .max_downscale_factor = 4, 6339 .source_win_id = ROCKCHIP_VOP2_CLUSTER0, 6340 .feature = WIN_FEATURE_MIRROR, 6341 }, 6342 6343 { 6344 .name = "Esmart0", 6345 .phys_id = ROCKCHIP_VOP2_ESMART0, 6346 .type = ESMART_LAYER, 6347 .win_sel_port_offset = 4, 6348 .layer_sel_win_id = { 2, 2, 2, 0xff }, 6349 .reg_offset = 0, 6350 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6351 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6352 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6353 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6354 .max_upscale_factor = 8, 6355 .max_downscale_factor = 8, 6356 }, 6357 6358 { 6359 .name = "Esmart1", 6360 .phys_id = ROCKCHIP_VOP2_ESMART1, 6361 .type = ESMART_LAYER, 6362 .win_sel_port_offset = 5, 6363 .layer_sel_win_id = { 6, 6, 6, 0xff }, 6364 .reg_offset = 0x200, 6365 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6366 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6367 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6368 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6369 .max_upscale_factor = 8, 6370 .max_downscale_factor = 8, 6371 .source_win_id = ROCKCHIP_VOP2_ESMART0, 6372 .feature = WIN_FEATURE_MIRROR, 6373 }, 6374 6375 { 6376 .name = "Smart0", 6377 .phys_id = ROCKCHIP_VOP2_SMART0, 6378 .type = SMART_LAYER, 6379 .win_sel_port_offset = 6, 6380 .layer_sel_win_id = { 3, 3, 3, 0xff }, 6381 .reg_offset = 0x400, 6382 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6383 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6384 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6385 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6386 .max_upscale_factor = 8, 6387 .max_downscale_factor = 8, 6388 }, 6389 6390 { 6391 .name = "Smart1", 6392 .phys_id = ROCKCHIP_VOP2_SMART1, 6393 .type = SMART_LAYER, 6394 .win_sel_port_offset = 7, 6395 .layer_sel_win_id = { 7, 7, 7, 0xff }, 6396 .reg_offset = 0x600, 6397 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6398 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6399 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6400 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6401 .max_upscale_factor = 8, 6402 .max_downscale_factor = 8, 6403 .source_win_id = ROCKCHIP_VOP2_SMART0, 6404 .feature = WIN_FEATURE_MIRROR, 6405 }, 6406 }; 6407 6408 static struct vop2_vp_data rk3568_vp_data[3] = { 6409 { 6410 .feature = VOP_FEATURE_OUTPUT_10BIT, 6411 .pre_scan_max_dly = 42, 6412 .max_output = {4096, 2304}, 6413 }, 6414 { 6415 .feature = 0, 6416 .pre_scan_max_dly = 40, 6417 .max_output = {2048, 1536}, 6418 }, 6419 { 6420 .feature = 0, 6421 .pre_scan_max_dly = 40, 6422 .max_output = {1920, 1080}, 6423 }, 6424 }; 6425 6426 const struct vop2_data rk3568_vop = { 6427 .version = VOP_VERSION_RK3568, 6428 .nr_vps = 3, 6429 .vp_data = rk3568_vp_data, 6430 .win_data = rk3568_win_data, 6431 .plane_mask = rk356x_vp_plane_mask[0], 6432 .plane_table = rk356x_plane_table, 6433 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 6434 .nr_layers = 6, 6435 .nr_mixers = 5, 6436 .nr_gammas = 1, 6437 .dump_regs = rk3568_dump_regs, 6438 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 6439 }; 6440 6441 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = { 6442 ROCKCHIP_VOP2_ESMART0, 6443 ROCKCHIP_VOP2_ESMART1, 6444 ROCKCHIP_VOP2_ESMART2, 6445 }; 6446 6447 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6448 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6449 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6450 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6451 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6452 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6453 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6454 }; 6455 6456 static struct vop2_dump_regs rk3576_dump_regs[] = { 6457 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 }, 6458 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 }, 6459 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6460 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6461 { RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6462 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6463 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6464 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6465 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6466 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6467 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6468 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6469 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 }, 6470 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 }, 6471 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 }, 6472 }; 6473 6474 /* 6475 * RK3576 VOP with 2 Cluster win and 4 Esmart win. 6476 * Every Esmart win support 4 multi-region. 6477 * VP0 can use Cluster0/1 and Esmart0/2 6478 * VP1 can use Cluster0/1 and Esmart1/3 6479 * VP2 can use Esmart0/1/2/3 6480 * 6481 * Scale filter mode: 6482 * 6483 * * Cluster: 6484 * * Support prescale down: 6485 * * H/V: gt2/avg2 or gt4/avg4 6486 * * After prescale down: 6487 * * nearest-neighbor/bilinear/multi-phase filter for scale up 6488 * * nearest-neighbor/bilinear/multi-phase filter for scale down 6489 * 6490 * * Esmart: 6491 * * Support prescale down: 6492 * * H: gt2/avg2 or gt4/avg4 6493 * * V: gt2 or gt4 6494 * * After prescale down: 6495 * * nearest-neighbor/bilinear/bicubic for scale up 6496 * * nearest-neighbor/bilinear for scale down 6497 */ 6498 static struct vop2_win_data rk3576_win_data[6] = { 6499 { 6500 .name = "Esmart0", 6501 .phys_id = ROCKCHIP_VOP2_ESMART0, 6502 .type = ESMART_LAYER, 6503 .layer_sel_win_id = { 2, 0xff, 0, 0xff }, 6504 .reg_offset = 0x0, 6505 .supported_rotations = DRM_MODE_REFLECT_Y, 6506 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6507 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6508 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6509 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6510 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6511 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6512 .pd_id = VOP2_PD_ESMART, 6513 .axi_id = 0, 6514 .axi_yrgb_id = 0x0a, 6515 .axi_uv_id = 0x0b, 6516 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6517 .max_upscale_factor = 8, 6518 .max_downscale_factor = 8, 6519 .feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH, 6520 }, 6521 { 6522 .name = "Esmart1", 6523 .phys_id = ROCKCHIP_VOP2_ESMART1, 6524 .type = ESMART_LAYER, 6525 .layer_sel_win_id = { 0xff, 2, 1, 0xff }, 6526 .reg_offset = 0x200, 6527 .supported_rotations = DRM_MODE_REFLECT_Y, 6528 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6529 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6530 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6531 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6532 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6533 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6534 .pd_id = VOP2_PD_ESMART, 6535 .axi_id = 0, 6536 .axi_yrgb_id = 0x0c, 6537 .axi_uv_id = 0x0d, 6538 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6539 .max_upscale_factor = 8, 6540 .max_downscale_factor = 8, 6541 .feature = WIN_FEATURE_MULTI_AREA, 6542 }, 6543 6544 { 6545 .name = "Esmart2", 6546 .phys_id = ROCKCHIP_VOP2_ESMART2, 6547 .type = ESMART_LAYER, 6548 .layer_sel_win_id = { 3, 0xff, 2, 0xff }, 6549 .reg_offset = 0x400, 6550 .supported_rotations = DRM_MODE_REFLECT_Y, 6551 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6552 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6553 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6554 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6555 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6556 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6557 .pd_id = VOP2_PD_ESMART, 6558 .axi_id = 1, 6559 .axi_yrgb_id = 0x0a, 6560 .axi_uv_id = 0x0b, 6561 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6562 .max_upscale_factor = 8, 6563 .max_downscale_factor = 8, 6564 .feature = WIN_FEATURE_MULTI_AREA, 6565 }, 6566 6567 { 6568 .name = "Esmart3", 6569 .phys_id = ROCKCHIP_VOP2_ESMART3, 6570 .type = ESMART_LAYER, 6571 .layer_sel_win_id = { 0xff, 3, 3, 0xff }, 6572 .reg_offset = 0x600, 6573 .supported_rotations = DRM_MODE_REFLECT_Y, 6574 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6575 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6576 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6577 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6578 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6579 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6580 .pd_id = VOP2_PD_ESMART, 6581 .axi_id = 1, 6582 .axi_yrgb_id = 0x0c, 6583 .axi_uv_id = 0x0d, 6584 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6585 .max_upscale_factor = 8, 6586 .max_downscale_factor = 8, 6587 .feature = WIN_FEATURE_MULTI_AREA, 6588 }, 6589 6590 { 6591 .name = "Cluster0", 6592 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6593 .type = CLUSTER_LAYER, 6594 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6595 .reg_offset = 0x0, 6596 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6597 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6598 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6599 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6600 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6601 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6602 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6603 .pd_id = VOP2_PD_CLUSTER, 6604 .axi_yrgb_id = 0x02, 6605 .axi_uv_id = 0x03, 6606 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6607 .max_upscale_factor = 8, 6608 .max_downscale_factor = 8, 6609 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6610 WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI, 6611 }, 6612 6613 { 6614 .name = "Cluster1", 6615 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6616 .type = CLUSTER_LAYER, 6617 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6618 .reg_offset = 0x200, 6619 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6620 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6621 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6622 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6623 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6624 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6625 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6626 .pd_id = VOP2_PD_CLUSTER, 6627 .axi_yrgb_id = 0x06, 6628 .axi_uv_id = 0x07, 6629 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6630 .max_upscale_factor = 8, 6631 .max_downscale_factor = 8, 6632 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6633 WIN_FEATURE_Y2R_13BIT_DEPTH, 6634 }, 6635 }; 6636 6637 /* 6638 * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4, 6639 * the urgency signal will be set to 1, when full post line buffer is over 6, the 6640 * urgency signal will be set to 0. 6641 */ 6642 static struct vop_urgency rk3576_vp0_urgency = { 6643 .urgen_thl = 4, 6644 .urgen_thh = 6, 6645 }; 6646 6647 static struct vop2_vp_data rk3576_vp_data[3] = { 6648 { 6649 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR | 6650 VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT | 6651 VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP, 6652 .max_output = { 4096, 4096 }, 6653 .hdrvivid_dly = 21, 6654 .sdr2hdr_dly = 21, 6655 .layer_mix_dly = 8, 6656 .hdr_mix_dly = 2, 6657 .win_dly = 10, 6658 .pixel_rate = 2, 6659 .urgency = &rk3576_vp0_urgency, 6660 }, 6661 { 6662 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | 6663 VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2, 6664 .max_output = { 2560, 2560 }, 6665 .hdrvivid_dly = 0, 6666 .sdr2hdr_dly = 0, 6667 .layer_mix_dly = 6, 6668 .hdr_mix_dly = 0, 6669 .win_dly = 10, 6670 .pixel_rate = 1, 6671 }, 6672 { 6673 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6674 .max_output = { 1920, 1920 }, 6675 .hdrvivid_dly = 0, 6676 .sdr2hdr_dly = 0, 6677 .layer_mix_dly = 6, 6678 .hdr_mix_dly = 0, 6679 .win_dly = 10, 6680 .pixel_rate = 1, 6681 }, 6682 }; 6683 6684 static struct vop2_power_domain_data rk3576_vop_pd_data[] = { 6685 { 6686 .id = VOP2_PD_CLUSTER, 6687 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1), 6688 }, 6689 { 6690 .id = VOP2_PD_ESMART, 6691 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | 6692 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3), 6693 }, 6694 }; 6695 6696 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = { 6697 {VOP3_ESMART_4K_4K_4K_MODE, 2}, 6698 {VOP3_ESMART_4K_4K_2K_2K_MODE, 3} 6699 }; 6700 6701 const struct vop2_data rk3576_vop = { 6702 .version = VOP_VERSION_RK3576, 6703 .nr_vps = 3, 6704 .nr_mixers = 4, 6705 .nr_layers = 6, 6706 .nr_gammas = 3, 6707 .esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE, 6708 .esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map), 6709 .esmart_lb_mode_map = rk3576_esmart_lb_mode_map, 6710 .vp_data = rk3576_vp_data, 6711 .win_data = rk3576_win_data, 6712 .plane_table = rk3576_plane_table, 6713 .pd = rk3576_vop_pd_data, 6714 .vp_default_primary_plane = rk3576_vp_default_primary_plane, 6715 .nr_pd = ARRAY_SIZE(rk3576_vop_pd_data), 6716 .dump_regs = rk3576_dump_regs, 6717 .dump_regs_size = ARRAY_SIZE(rk3576_dump_regs), 6718 }; 6719 6720 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6721 ROCKCHIP_VOP2_ESMART0, 6722 ROCKCHIP_VOP2_ESMART1, 6723 ROCKCHIP_VOP2_ESMART2, 6724 ROCKCHIP_VOP2_ESMART3, 6725 ROCKCHIP_VOP2_CLUSTER0, 6726 ROCKCHIP_VOP2_CLUSTER1, 6727 ROCKCHIP_VOP2_CLUSTER2, 6728 ROCKCHIP_VOP2_CLUSTER3, 6729 }; 6730 6731 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6732 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6733 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6734 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 6735 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 6736 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6737 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6738 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6739 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6740 }; 6741 6742 static struct vop2_dump_regs rk3588_dump_regs[] = { 6743 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6744 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6745 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6746 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6747 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6748 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 6749 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6750 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6751 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 6752 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 6753 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6754 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6755 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6756 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6757 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6758 }; 6759 6760 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6761 { /* one display policy */ 6762 {/* main display */ 6763 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6764 .attached_layers_nr = 8, 6765 .attached_layers = { 6766 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 6767 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 6768 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 6769 }, 6770 }, 6771 {/* second display */}, 6772 {/* third display */}, 6773 {/* fourth display */}, 6774 }, 6775 6776 { /* two display policy */ 6777 {/* main display */ 6778 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6779 .attached_layers_nr = 4, 6780 .attached_layers = { 6781 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 6782 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 6783 }, 6784 }, 6785 6786 {/* second display */ 6787 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6788 .attached_layers_nr = 4, 6789 .attached_layers = { 6790 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 6791 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 6792 }, 6793 }, 6794 {/* third display */}, 6795 {/* fourth display */}, 6796 }, 6797 6798 { /* three display policy */ 6799 {/* main display */ 6800 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6801 .attached_layers_nr = 3, 6802 .attached_layers = { 6803 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 6804 }, 6805 }, 6806 6807 {/* second display */ 6808 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6809 .attached_layers_nr = 3, 6810 .attached_layers = { 6811 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 6812 }, 6813 }, 6814 6815 {/* third display */ 6816 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6817 .attached_layers_nr = 2, 6818 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 6819 }, 6820 6821 {/* fourth display */}, 6822 }, 6823 6824 { /* four display policy */ 6825 {/* main display */ 6826 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6827 .attached_layers_nr = 2, 6828 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 6829 }, 6830 6831 {/* second display */ 6832 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6833 .attached_layers_nr = 2, 6834 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 6835 }, 6836 6837 {/* third display */ 6838 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6839 .attached_layers_nr = 2, 6840 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 6841 }, 6842 6843 {/* fourth display */ 6844 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6845 .attached_layers_nr = 2, 6846 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 6847 }, 6848 }, 6849 6850 }; 6851 6852 static struct vop2_win_data rk3588_win_data[8] = { 6853 { 6854 .name = "Cluster0", 6855 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6856 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 6857 .type = CLUSTER_LAYER, 6858 .win_sel_port_offset = 0, 6859 .layer_sel_win_id = { 0, 0, 0, 0 }, 6860 .reg_offset = 0, 6861 .axi_id = 0, 6862 .axi_yrgb_id = 2, 6863 .axi_uv_id = 3, 6864 .pd_id = VOP2_PD_CLUSTER0, 6865 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6866 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6867 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6868 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6869 .max_upscale_factor = 4, 6870 .max_downscale_factor = 4, 6871 }, 6872 6873 { 6874 .name = "Cluster1", 6875 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6876 .type = CLUSTER_LAYER, 6877 .win_sel_port_offset = 1, 6878 .layer_sel_win_id = { 1, 1, 1, 1 }, 6879 .reg_offset = 0x200, 6880 .axi_id = 0, 6881 .axi_yrgb_id = 6, 6882 .axi_uv_id = 7, 6883 .pd_id = VOP2_PD_CLUSTER1, 6884 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6885 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6886 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6887 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6888 .max_upscale_factor = 4, 6889 .max_downscale_factor = 4, 6890 }, 6891 6892 { 6893 .name = "Cluster2", 6894 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 6895 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 6896 .type = CLUSTER_LAYER, 6897 .win_sel_port_offset = 2, 6898 .layer_sel_win_id = { 4, 4, 4, 4 }, 6899 .reg_offset = 0x400, 6900 .axi_id = 1, 6901 .axi_yrgb_id = 2, 6902 .axi_uv_id = 3, 6903 .pd_id = VOP2_PD_CLUSTER2, 6904 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6905 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6906 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6907 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6908 .max_upscale_factor = 4, 6909 .max_downscale_factor = 4, 6910 }, 6911 6912 { 6913 .name = "Cluster3", 6914 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 6915 .type = CLUSTER_LAYER, 6916 .win_sel_port_offset = 3, 6917 .layer_sel_win_id = { 5, 5, 5, 5 }, 6918 .reg_offset = 0x600, 6919 .axi_id = 1, 6920 .axi_yrgb_id = 6, 6921 .axi_uv_id = 7, 6922 .pd_id = VOP2_PD_CLUSTER3, 6923 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6924 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6925 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6926 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6927 .max_upscale_factor = 4, 6928 .max_downscale_factor = 4, 6929 }, 6930 6931 { 6932 .name = "Esmart0", 6933 .phys_id = ROCKCHIP_VOP2_ESMART0, 6934 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 6935 .type = ESMART_LAYER, 6936 .win_sel_port_offset = 4, 6937 .layer_sel_win_id = { 2, 2, 2, 2 }, 6938 .reg_offset = 0, 6939 .axi_id = 0, 6940 .axi_yrgb_id = 0x0a, 6941 .axi_uv_id = 0x0b, 6942 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6943 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6944 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6945 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6946 .max_upscale_factor = 8, 6947 .max_downscale_factor = 8, 6948 }, 6949 6950 { 6951 .name = "Esmart1", 6952 .phys_id = ROCKCHIP_VOP2_ESMART1, 6953 .type = ESMART_LAYER, 6954 .win_sel_port_offset = 5, 6955 .layer_sel_win_id = { 3, 3, 3, 3 }, 6956 .reg_offset = 0x200, 6957 .axi_id = 0, 6958 .axi_yrgb_id = 0x0c, 6959 .axi_uv_id = 0x0d, 6960 .pd_id = VOP2_PD_ESMART, 6961 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6962 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6963 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6964 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6965 .max_upscale_factor = 8, 6966 .max_downscale_factor = 8, 6967 }, 6968 6969 { 6970 .name = "Esmart2", 6971 .phys_id = ROCKCHIP_VOP2_ESMART2, 6972 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 6973 .type = ESMART_LAYER, 6974 .win_sel_port_offset = 6, 6975 .layer_sel_win_id = { 6, 6, 6, 6 }, 6976 .reg_offset = 0x400, 6977 .axi_id = 1, 6978 .axi_yrgb_id = 0x0a, 6979 .axi_uv_id = 0x0b, 6980 .pd_id = VOP2_PD_ESMART, 6981 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6982 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6983 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6984 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6985 .max_upscale_factor = 8, 6986 .max_downscale_factor = 8, 6987 }, 6988 6989 { 6990 .name = "Esmart3", 6991 .phys_id = ROCKCHIP_VOP2_ESMART3, 6992 .type = ESMART_LAYER, 6993 .win_sel_port_offset = 7, 6994 .layer_sel_win_id = { 7, 7, 7, 7 }, 6995 .reg_offset = 0x600, 6996 .axi_id = 1, 6997 .axi_yrgb_id = 0x0c, 6998 .axi_uv_id = 0x0d, 6999 .pd_id = VOP2_PD_ESMART, 7000 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7001 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7002 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7003 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7004 .max_upscale_factor = 8, 7005 .max_downscale_factor = 8, 7006 }, 7007 }; 7008 7009 static struct dsc_error_info dsc_ecw[] = { 7010 {0x00000000, "no error detected by DSC encoder"}, 7011 {0x0030ffff, "bits per component error"}, 7012 {0x0040ffff, "multiple mode error"}, 7013 {0x0050ffff, "line buffer depth error"}, 7014 {0x0060ffff, "minor version error"}, 7015 {0x0070ffff, "picture height error"}, 7016 {0x0080ffff, "picture width error"}, 7017 {0x0090ffff, "number of slices error"}, 7018 {0x00c0ffff, "slice height Error "}, 7019 {0x00d0ffff, "slice width error"}, 7020 {0x00e0ffff, "second line BPG offset error"}, 7021 {0x00f0ffff, "non second line BPG offset error"}, 7022 {0x0100ffff, "PPS ID error"}, 7023 {0x0110ffff, "bits per pixel (BPP) Error"}, 7024 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 7025 7026 {0x01510001, "slice 0 RC buffer model overflow error"}, 7027 {0x01510002, "slice 1 RC buffer model overflow error"}, 7028 {0x01510004, "slice 2 RC buffer model overflow error"}, 7029 {0x01510008, "slice 3 RC buffer model overflow error"}, 7030 {0x01510010, "slice 4 RC buffer model overflow error"}, 7031 {0x01510020, "slice 5 RC buffer model overflow error"}, 7032 {0x01510040, "slice 6 RC buffer model overflow error"}, 7033 {0x01510080, "slice 7 RC buffer model overflow error"}, 7034 7035 {0x01610001, "slice 0 RC buffer model underflow error"}, 7036 {0x01610002, "slice 1 RC buffer model underflow error"}, 7037 {0x01610004, "slice 2 RC buffer model underflow error"}, 7038 {0x01610008, "slice 3 RC buffer model underflow error"}, 7039 {0x01610010, "slice 4 RC buffer model underflow error"}, 7040 {0x01610020, "slice 5 RC buffer model underflow error"}, 7041 {0x01610040, "slice 6 RC buffer model underflow error"}, 7042 {0x01610080, "slice 7 RC buffer model underflow error"}, 7043 7044 {0xffffffff, "unsuccessful RESET cycle status"}, 7045 {0x00a0ffff, "ICH full error precision settings error"}, 7046 {0x0020ffff, "native mode"}, 7047 }; 7048 7049 static struct dsc_error_info dsc_buffer_flow[] = { 7050 {0x00000000, "rate buffer status"}, 7051 {0x00000001, "line buffer status"}, 7052 {0x00000002, "decoder model status"}, 7053 {0x00000003, "pixel buffer status"}, 7054 {0x00000004, "balance fifo buffer status"}, 7055 {0x00000005, "syntax element fifo status"}, 7056 }; 7057 7058 static struct vop2_dsc_data rk3588_dsc_data[] = { 7059 { 7060 .id = ROCKCHIP_VOP2_DSC_8K, 7061 .pd_id = VOP2_PD_DSC_8K, 7062 .max_slice_num = 8, 7063 .max_linebuf_depth = 11, 7064 .min_bits_per_pixel = 8, 7065 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 7066 .dsc_txp_clk_name = "dsc_8k_txp_clk", 7067 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 7068 .dsc_cds_clk_name = "dsc_8k_cds_clk", 7069 }, 7070 7071 { 7072 .id = ROCKCHIP_VOP2_DSC_4K, 7073 .pd_id = VOP2_PD_DSC_4K, 7074 .max_slice_num = 2, 7075 .max_linebuf_depth = 11, 7076 .min_bits_per_pixel = 8, 7077 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 7078 .dsc_txp_clk_name = "dsc_4k_txp_clk", 7079 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 7080 .dsc_cds_clk_name = "dsc_4k_cds_clk", 7081 }, 7082 }; 7083 7084 static struct vop2_vp_data rk3588_vp_data[4] = { 7085 { 7086 .splice_vp_id = 1, 7087 .feature = VOP_FEATURE_OUTPUT_10BIT, 7088 .pre_scan_max_dly = 54, 7089 .max_dclk = 600000, 7090 .max_output = {7680, 4320}, 7091 }, 7092 { 7093 .feature = VOP_FEATURE_OUTPUT_10BIT, 7094 .pre_scan_max_dly = 54, 7095 .max_dclk = 600000, 7096 .max_output = {4096, 2304}, 7097 }, 7098 { 7099 .feature = VOP_FEATURE_OUTPUT_10BIT, 7100 .pre_scan_max_dly = 52, 7101 .max_dclk = 600000, 7102 .max_output = {4096, 2304}, 7103 }, 7104 { 7105 .feature = 0, 7106 .pre_scan_max_dly = 52, 7107 .max_dclk = 200000, 7108 .max_output = {1920, 1080}, 7109 }, 7110 }; 7111 7112 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 7113 { 7114 .id = VOP2_PD_CLUSTER0, 7115 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 7116 }, 7117 { 7118 .id = VOP2_PD_CLUSTER1, 7119 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 7120 .parent_id = VOP2_PD_CLUSTER0, 7121 }, 7122 { 7123 .id = VOP2_PD_CLUSTER2, 7124 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 7125 .parent_id = VOP2_PD_CLUSTER0, 7126 }, 7127 { 7128 .id = VOP2_PD_CLUSTER3, 7129 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 7130 .parent_id = VOP2_PD_CLUSTER0, 7131 }, 7132 { 7133 .id = VOP2_PD_ESMART, 7134 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 7135 BIT(ROCKCHIP_VOP2_ESMART2) | 7136 BIT(ROCKCHIP_VOP2_ESMART3), 7137 }, 7138 { 7139 .id = VOP2_PD_DSC_8K, 7140 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 7141 }, 7142 { 7143 .id = VOP2_PD_DSC_4K, 7144 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 7145 }, 7146 }; 7147 7148 const struct vop2_data rk3588_vop = { 7149 .version = VOP_VERSION_RK3588, 7150 .nr_vps = 4, 7151 .vp_data = rk3588_vp_data, 7152 .win_data = rk3588_win_data, 7153 .plane_mask = rk3588_vp_plane_mask[0], 7154 .plane_table = rk3588_plane_table, 7155 .pd = rk3588_vop_pd_data, 7156 .dsc = rk3588_dsc_data, 7157 .dsc_error_ecw = dsc_ecw, 7158 .dsc_error_buffer_flow = dsc_buffer_flow, 7159 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 7160 .nr_layers = 8, 7161 .nr_mixers = 7, 7162 .nr_gammas = 4, 7163 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 7164 .nr_dscs = 2, 7165 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 7166 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 7167 .dump_regs = rk3588_dump_regs, 7168 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 7169 }; 7170 7171 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 7172 .preinit = rockchip_vop2_preinit, 7173 .prepare = rockchip_vop2_prepare, 7174 .init = rockchip_vop2_init, 7175 .set_plane = rockchip_vop2_set_plane, 7176 .enable = rockchip_vop2_enable, 7177 .disable = rockchip_vop2_disable, 7178 .fixup_dts = rockchip_vop2_fixup_dts, 7179 .send_mcu_cmd = rockchip_vop2_send_mcu_cmd, 7180 .check = rockchip_vop2_check, 7181 .mode_valid = rockchip_vop2_mode_valid, 7182 .mode_fixup = rockchip_vop2_mode_fixup, 7183 .plane_check = rockchip_vop2_plane_check, 7184 .regs_dump = rockchip_vop2_regs_dump, 7185 .active_regs_dump = rockchip_vop2_active_regs_dump, 7186 .apply_soft_te = rockchip_vop2_apply_soft_te, 7187 }; 7188