1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <asm/arch/clock.h> 21 #include <asm/gpio.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 #include <dm/of_access.h> 33 34 #include "rockchip_display.h" 35 #include "rockchip_crtc.h" 36 #include "rockchip_connector.h" 37 #include "rockchip_phy.h" 38 #include "rockchip_post_csc.h" 39 40 /* System registers definition */ 41 #define RK3568_REG_CFG_DONE 0x000 42 #define CFG_DONE_EN BIT(15) 43 44 #define RK3568_VERSION_INFO 0x004 45 #define EN_MASK 1 46 47 #define RK3568_AUTO_GATING_CTRL 0x008 48 #define AUTO_GATING_EN_SHIFT 31 49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT 14 50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT 7 51 52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD 0x014 53 #define AXI0_PORT_URGENCY_EN_SHIFT 24 54 55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD 0x018 56 #define AXI1_PORT_URGENCY_EN_SHIFT 24 57 58 #define RK3576_SYS_MMU_CTRL 0x020 59 #define RKMMU_V2_EN_SHIFT 0 60 #define RKMMU_V2_SEL_AXI_SHIFT 1 61 62 #define RK3568_SYS_AXI_LUT_CTRL 0x024 63 #define LUT_DMA_EN_SHIFT 0 64 #define DSP_VS_T_SEL_SHIFT 16 65 66 #define RK3568_DSP_IF_EN 0x028 67 #define RGB_EN_SHIFT 0 68 #define RK3588_DP0_EN_SHIFT 0 69 #define RK3588_DP1_EN_SHIFT 1 70 #define RK3588_RGB_EN_SHIFT 8 71 #define HDMI0_EN_SHIFT 1 72 #define EDP0_EN_SHIFT 3 73 #define RK3588_EDP0_EN_SHIFT 2 74 #define RK3588_HDMI0_EN_SHIFT 3 75 #define MIPI0_EN_SHIFT 4 76 #define RK3588_EDP1_EN_SHIFT 4 77 #define RK3588_HDMI1_EN_SHIFT 5 78 #define RK3588_MIPI0_EN_SHIFT 6 79 #define MIPI1_EN_SHIFT 20 80 #define RK3588_MIPI1_EN_SHIFT 7 81 #define LVDS0_EN_SHIFT 5 82 #define LVDS1_EN_SHIFT 24 83 #define BT1120_EN_SHIFT 6 84 #define BT656_EN_SHIFT 7 85 #define IF_MUX_MASK 3 86 #define RGB_MUX_SHIFT 8 87 #define HDMI0_MUX_SHIFT 10 88 #define RK3588_DP0_MUX_SHIFT 12 89 #define RK3588_DP1_MUX_SHIFT 14 90 #define EDP0_MUX_SHIFT 14 91 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 92 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 93 #define MIPI0_MUX_SHIFT 16 94 #define RK3588_MIPI0_MUX_SHIFT 20 95 #define MIPI1_MUX_SHIFT 21 96 #define LVDS0_MUX_SHIFT 18 97 #define LVDS1_MUX_SHIFT 25 98 99 #define RK3576_SYS_PORT_CTRL 0x028 100 #define VP_INTR_MERGE_EN_SHIFT 14 101 #define RK3576_DSP_VS_T_SEL_SHIFT 4 102 #define INTERLACE_FRM_REG_DONE_MASK 0x7 103 #define INTERLACE_FRM_REG_DONE_SHIFT 0 104 105 #define RK3568_DSP_IF_CTRL 0x02c 106 #define LVDS_DUAL_EN_SHIFT 0 107 #define RK3588_BT656_UV_SWAP_SHIFT 0 108 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 109 #define RK3588_BT656_YC_SWAP_SHIFT 1 110 #define LVDS_DUAL_SWAP_EN_SHIFT 2 111 #define BT656_UV_SWAP 4 112 #define RK3588_BT1120_UV_SWAP_SHIFT 4 113 #define BT656_YC_SWAP 5 114 #define RK3588_BT1120_YC_SWAP_SHIFT 5 115 #define BT656_DCLK_POL 6 116 #define RK3588_HDMI_DUAL_EN_SHIFT 8 117 #define RK3588_EDP_DUAL_EN_SHIFT 8 118 #define RK3588_DP_DUAL_EN_SHIFT 9 119 #define RK3568_MIPI_DUAL_EN_SHIFT 10 120 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 121 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 122 123 #define RK3568_DSP_IF_POL 0x030 124 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 125 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 126 #define IF_CTRL_MIPI_PIN_POL_MASK 0x7 127 #define IF_CTRL_MIPI_PIN_POL_SHIFT 16 128 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 129 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 130 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 131 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 132 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 133 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 134 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 135 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 136 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 137 138 #define RK3562_MIPI_DCLK_POL_SHIFT 15 139 #define RK3562_MIPI_PIN_POL_SHIFT 12 140 #define RK3562_IF_PIN_POL_MASK 0x7 141 142 #define RK3588_DP0_PIN_POL_SHIFT 8 143 #define RK3588_DP1_PIN_POL_SHIFT 12 144 #define RK3588_IF_PIN_POL_MASK 0x7 145 146 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 147 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 148 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 149 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 150 #define MIPI0_PIXCLK_DIV_SHIFT 24 151 #define MIPI1_PIXCLK_DIV_SHIFT 26 152 153 #define RK3576_SYS_CLUSTER_PD_CTRL 0x030 154 #define RK3576_CLUSTER_PD_EN_SHIFT 0 155 156 #define RK3588_SYS_PD_CTRL 0x034 157 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 158 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 159 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 160 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 161 #define RK3588_DSC_8K_PD_EN_SHIFT 5 162 #define RK3588_DSC_4K_PD_EN_SHIFT 6 163 #define RK3588_ESMART_PD_EN_SHIFT 7 164 165 #define RK3576_SYS_ESMART_PD_CTRL 0x034 166 #define RK3576_ESMART_PD_EN_SHIFT 0 167 #define RK3576_ESMART_LB_MODE_SEL_SHIFT 6 168 #define RK3576_ESMART_LB_MODE_SEL_MASK 0x3 169 170 #define RK3568_SYS_OTP_WIN_EN 0x50 171 #define OTP_WIN_EN_SHIFT 0 172 #define RK3568_SYS_LUT_PORT_SEL 0x58 173 #define GAMMA_PORT_SEL_MASK 0x3 174 #define GAMMA_PORT_SEL_SHIFT 0 175 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 176 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 177 #define PORT_MERGE_EN_SHIFT 16 178 #define ESMART_LB_MODE_SEL_MASK 0x3 179 #define ESMART_LB_MODE_SEL_SHIFT 26 180 181 #define RK3568_VP0_LINE_FLAG 0x70 182 #define RK3568_VP1_LINE_FLAG 0x74 183 #define RK3568_VP2_LINE_FLAG 0x78 184 #define RK3568_SYS0_INT_EN 0x80 185 #define RK3568_SYS0_INT_CLR 0x84 186 #define RK3568_SYS0_INT_STATUS 0x88 187 #define RK3568_SYS1_INT_EN 0x90 188 #define RK3568_SYS1_INT_CLR 0x94 189 #define RK3568_SYS1_INT_STATUS 0x98 190 #define RK3568_VP0_INT_EN 0xA0 191 #define RK3568_VP0_INT_CLR 0xA4 192 #define RK3568_VP0_INT_STATUS 0xA8 193 #define RK3568_VP1_INT_EN 0xB0 194 #define RK3568_VP1_INT_CLR 0xB4 195 #define RK3568_VP1_INT_STATUS 0xB8 196 #define RK3568_VP2_INT_EN 0xC0 197 #define RK3568_VP2_INT_CLR 0xC4 198 #define RK3568_VP2_INT_STATUS 0xC8 199 #define RK3568_VP2_INT_RAW_STATUS 0xCC 200 #define RK3588_VP3_INT_EN 0xD0 201 #define RK3588_VP3_INT_CLR 0xD4 202 #define RK3588_VP3_INT_STATUS 0xD8 203 #define RK3576_WB_CTRL 0x100 204 #define RK3576_WB_XSCAL_FACTOR 0x104 205 #define RK3576_WB_YRGB_MST 0x108 206 #define RK3576_WB_CBR_MST 0x10C 207 #define RK3576_WB_VIR_STRIDE 0x110 208 #define RK3576_WB_TIMEOUT_CTRL 0x114 209 #define RK3576_MIPI0_IF_CTRL 0x180 210 #define RK3576_IF_OUT_EN_SHIFT 0 211 #define RK3576_IF_CLK_OUT_EN_SHIFT 1 212 #define RK3576_IF_PORT_SEL_SHIFT 2 213 #define RK3576_IF_PORT_SEL_MASK 0x3 214 #define RK3576_IF_PIN_POL_SHIFT 4 215 #define RK3576_IF_PIN_POL_MASK 0x7 216 #define RK3576_IF_SPLIT_EN_SHIFT 8 217 #define RK3576_IF_DATA1_SEL_SHIFT 9 218 #define RK3576_MIPI_CMD_MODE_SHIFT 11 219 #define RK3576_IF_DCLK_SEL_SHIFT 21 220 #define RK3576_IF_DCLK_SEL_MASK 0x1 221 #define RK3576_IF_PIX_CLK_SEL_SHIFT 20 222 #define RK3576_IF_PIX_CLK_SEL_MASK 0x1 223 #define RK3576_IF_REGDONE_IMD_EN_SHIFT 31 224 #define RK3576_HDMI0_IF_CTRL 0x184 225 #define RK3576_EDP0_IF_CTRL 0x188 226 #define RK3576_DP0_IF_CTRL 0x18C 227 #define RK3576_RGB_IF_CTRL 0x194 228 #define RK3576_BT656_OUT_EN_SHIFT 12 229 #define RK3576_BT656_UV_SWAP_SHIFT 13 230 #define RK3576_BT656_YC_SWAP_SHIFT 14 231 #define RK3576_BT1120_OUT_EN_SHIFT 16 232 #define RK3576_BT1120_UV_SWAP_SHIFT 17 233 #define RK3576_BT1120_YC_SWAP_SHIFT 18 234 #define RK3576_DP1_IF_CTRL 0x1A4 235 #define RK3576_DP2_IF_CTRL 0x1B0 236 237 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 238 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 239 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 240 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 241 242 #define RK3568_SYS_STATUS0 0x60 243 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 244 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 245 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 246 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 247 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 248 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 249 #define RK3588_ESMART_PD_STATUS_SHIFT 15 250 251 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 252 #define LINE_FLAG_NUM_MASK 0x1fff 253 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 254 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 255 256 /* DSC CTRL registers definition */ 257 #define RK3588_DSC_8K_SYS_CTRL 0x200 258 #define DSC_PORT_SEL_MASK 0x3 259 #define DSC_PORT_SEL_SHIFT 0 260 #define DSC_MAN_MODE_MASK 0x1 261 #define DSC_MAN_MODE_SHIFT 2 262 #define DSC_INTERFACE_MODE_MASK 0x3 263 #define DSC_INTERFACE_MODE_SHIFT 4 264 #define DSC_PIXEL_NUM_MASK 0x3 265 #define DSC_PIXEL_NUM_SHIFT 6 266 #define DSC_PXL_CLK_DIV_MASK 0x1 267 #define DSC_PXL_CLK_DIV_SHIFT 8 268 #define DSC_CDS_CLK_DIV_MASK 0x3 269 #define DSC_CDS_CLK_DIV_SHIFT 12 270 #define DSC_TXP_CLK_DIV_MASK 0x3 271 #define DSC_TXP_CLK_DIV_SHIFT 14 272 #define DSC_INIT_DLY_MODE_MASK 0x1 273 #define DSC_INIT_DLY_MODE_SHIFT 16 274 #define DSC_SCAN_EN_SHIFT 17 275 #define DSC_HALT_EN_SHIFT 18 276 277 #define RK3588_DSC_8K_RST 0x204 278 #define RST_DEASSERT_MASK 0x1 279 #define RST_DEASSERT_SHIFT 0 280 281 #define RK3588_DSC_8K_CFG_DONE 0x208 282 #define DSC_CFG_DONE_SHIFT 0 283 284 #define RK3588_DSC_8K_INIT_DLY 0x20C 285 #define DSC_INIT_DLY_NUM_MASK 0xffff 286 #define DSC_INIT_DLY_NUM_SHIFT 0 287 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 288 289 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 290 #define DSC_HTOTAL_PW_MASK 0xffffffff 291 #define DSC_HTOTAL_PW_SHIFT 0 292 293 #define RK3588_DSC_8K_HACT_ST_END 0x214 294 #define DSC_HACT_ST_END_MASK 0xffffffff 295 #define DSC_HACT_ST_END_SHIFT 0 296 297 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 298 #define DSC_VTOTAL_PW_MASK 0xffffffff 299 #define DSC_VTOTAL_PW_SHIFT 0 300 301 #define RK3588_DSC_8K_VACT_ST_END 0x21C 302 #define DSC_VACT_ST_END_MASK 0xffffffff 303 #define DSC_VACT_ST_END_SHIFT 0 304 305 #define RK3588_DSC_8K_STATUS 0x220 306 307 /* Overlay registers definition */ 308 #define RK3528_OVL_SYS 0x500 309 #define RK3528_OVL_SYS_PORT_SEL 0x504 310 #define RK3528_OVL_SYS_GATING_EN 0x508 311 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 312 #define CLUSTER_DLY_NUM_SHIFT 0 313 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 314 #define ESMART_DLY_NUM_MASK 0xff 315 #define ESMART_DLY_NUM_SHIFT 0 316 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 317 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 318 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 319 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 320 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 321 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 322 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 323 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL 0x540 324 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL 0x544 325 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL 0x548 326 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL 0x54c 327 328 #define RK3528_OVL_PORT0_CTRL 0x600 329 #define RK3568_OVL_CTRL 0x600 330 #define OVL_MODE_SEL_MASK 0x1 331 #define OVL_MODE_SEL_SHIFT 0 332 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 333 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 334 #define RK3568_OVL_LAYER_SEL 0x604 335 #define LAYER_SEL_MASK 0xf 336 337 #define RK3568_OVL_PORT_SEL 0x608 338 #define PORT_MUX_MASK 0xf 339 #define PORT_MUX_SHIFT 0 340 #define LAYER_SEL_PORT_MASK 0x3 341 #define LAYER_SEL_PORT_SHIFT 16 342 343 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 344 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 345 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 346 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 347 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 348 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 349 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 350 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 351 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 352 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 353 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 354 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 355 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 356 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 357 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 358 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 359 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 360 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 361 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 362 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 363 #define RK3576_EXTRA_SRC_COLOR_CTRL 0x650 364 #define RK3576_EXTRA_DST_COLOR_CTRL 0x654 365 #define RK3576_EXTRA_SRC_ALPHA_CTRL 0x658 366 #define RK3576_EXTRA_DST_ALPHA_CTRL 0x65C 367 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 368 #define RK3528_HDR_DST_COLOR_CTRL 0x664 369 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 370 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 371 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 372 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 373 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 374 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 375 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 376 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 377 #define BG_MIX_CTRL_MASK 0xff 378 #define BG_MIX_CTRL_SHIFT 24 379 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 380 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 381 #define RK3568_CLUSTER_DLY_NUM 0x6F0 382 #define RK3568_CLUSTER_DLY_NUM1 0x6F4 383 #define CLUSTER_DLY_NUM_MASK 0xffff 384 #define CLUSTER0_DLY_NUM_SHIFT 0 385 #define CLUSTER1_DLY_NUM_SHIFT 16 386 #define RK3568_SMART_DLY_NUM 0x6F8 387 #define SMART_DLY_NUM_MASK 0xff 388 #define ESMART0_DLY_NUM_SHIFT 0 389 #define ESMART1_DLY_NUM_SHIFT 8 390 #define SMART0_DLY_NUM_SHIFT 16 391 #define SMART1_DLY_NUM_SHIFT 24 392 393 #define RK3528_OVL_PORT1_CTRL 0x700 394 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 395 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 396 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 397 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 398 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 399 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 400 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 401 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 402 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 403 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 404 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 405 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 406 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 407 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 408 #define RK3576_OVL_PORT2_CTRL 0x800 409 #define RK3576_OVL_PORT2_LAYER_SEL 0x804 410 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL 0x820 411 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL 0x824 412 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL 0x828 413 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL 0x82C 414 #define RK3576_OVL_PORT2_BG_MIX_CTRL 0x870 415 416 /* Video Port registers definition */ 417 #define RK3568_VP0_DSP_CTRL 0xC00 418 #define OUT_MODE_MASK 0xf 419 #define OUT_MODE_SHIFT 0 420 #define DATA_SWAP_MASK 0x1f 421 #define DATA_SWAP_SHIFT 8 422 #define DSP_BG_SWAP 0x1 423 #define DSP_RB_SWAP 0x2 424 #define DSP_RG_SWAP 0x4 425 #define DSP_DELTA_SWAP 0x8 426 #define CORE_DCLK_DIV_EN_SHIFT 4 427 #define P2I_EN_SHIFT 5 428 #define DSP_FILED_POL 6 429 #define INTERLACE_EN_SHIFT 7 430 #define DSP_X_MIR_EN_SHIFT 13 431 #define POST_DSP_OUT_R2Y_SHIFT 15 432 #define PRE_DITHER_DOWN_EN_SHIFT 16 433 #define DITHER_DOWN_EN_SHIFT 17 434 #define DITHER_DOWN_SEL_SHIFT 18 435 #define DITHER_DOWN_SEL_MASK 0x3 436 #define DITHER_DOWN_MODE_SHIFT 20 437 #define GAMMA_UPDATE_EN_SHIFT 22 438 #define DSP_LUT_EN_SHIFT 28 439 440 #define STANDBY_EN_SHIFT 31 441 442 #define RK3568_VP0_MIPI_CTRL 0xC04 443 #define DCLK_DIV2_SHIFT 4 444 #define DCLK_DIV2_MASK 0x3 445 #define MIPI_DUAL_EN_SHIFT 20 446 #define MIPI_DUAL_SWAP_EN_SHIFT 21 447 #define EDPI_TE_EN 28 448 #define EDPI_WMS_HOLD_EN 30 449 #define EDPI_WMS_FS 31 450 451 452 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 453 #define POST_URGENCY_EN_SHIFT 8 454 #define POST_URGENCY_THL_SHIFT 16 455 #define POST_URGENCY_THL_MASK 0xf 456 #define POST_URGENCY_THH_SHIFT 20 457 #define POST_URGENCY_THH_MASK 0xf 458 459 #define RK3568_VP0_DCLK_SEL 0xC0C 460 #define RK3576_DCLK_CORE_SEL_SHIFT 0 461 #define RK3576_DCLK_OUT_SEL_SHIFT 2 462 463 #define RK3568_VP0_3D_LUT_CTRL 0xC10 464 #define VP0_3D_LUT_EN_SHIFT 0 465 #define VP0_3D_LUT_UPDATE_SHIFT 2 466 467 #define RK3588_VP0_CLK_CTRL 0xC0C 468 #define DCLK_CORE_DIV_SHIFT 0 469 #define DCLK_OUT_DIV_SHIFT 2 470 471 #define RK3568_VP0_3D_LUT_MST 0xC20 472 473 #define RK3568_VP0_DSP_BG 0xC2C 474 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 475 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 476 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 477 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 478 #define RK3568_VP0_POST_SCL_CTRL 0xC40 479 #define RK3568_VP0_POST_SCALE_MASK 0x3 480 #define RK3568_VP0_POST_SCALE_SHIFT 0 481 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 482 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 483 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 484 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 485 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 486 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 487 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 488 489 #define RK3568_VP0_BCSH_CTRL 0xC60 490 #define BCSH_CTRL_Y2R_SHIFT 0 491 #define BCSH_CTRL_Y2R_MASK 0x1 492 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 493 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 494 #define BCSH_CTRL_R2Y_SHIFT 4 495 #define BCSH_CTRL_R2Y_MASK 0x1 496 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 497 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 498 499 #define RK3568_VP0_BCSH_BCS 0xC64 500 #define BCSH_BRIGHTNESS_SHIFT 0 501 #define BCSH_BRIGHTNESS_MASK 0xFF 502 #define BCSH_CONTRAST_SHIFT 8 503 #define BCSH_CONTRAST_MASK 0x1FF 504 #define BCSH_SATURATION_SHIFT 20 505 #define BCSH_SATURATION_MASK 0x3FF 506 #define BCSH_OUT_MODE_SHIFT 30 507 #define BCSH_OUT_MODE_MASK 0x3 508 509 #define RK3568_VP0_BCSH_H 0xC68 510 #define BCSH_SIN_HUE_SHIFT 0 511 #define BCSH_SIN_HUE_MASK 0x1FF 512 #define BCSH_COS_HUE_SHIFT 16 513 #define BCSH_COS_HUE_MASK 0x1FF 514 515 #define RK3568_VP0_BCSH_COLOR 0xC6C 516 #define BCSH_EN_SHIFT 31 517 #define BCSH_EN_MASK 1 518 519 #define RK3576_VP0_POST_DITHER_FRC_0 0xCA0 520 #define RK3576_VP0_POST_DITHER_FRC_1 0xCA4 521 #define RK3576_VP0_POST_DITHER_FRC_2 0xCA8 522 523 #define RK3528_VP0_ACM_CTRL 0xCD0 524 #define POST_CSC_COE00_MASK 0xFFFF 525 #define POST_CSC_COE00_SHIFT 16 526 #define POST_R2Y_MODE_MASK 0x7 527 #define POST_R2Y_MODE_SHIFT 8 528 #define POST_CSC_MODE_MASK 0x7 529 #define POST_CSC_MODE_SHIFT 3 530 #define POST_R2Y_EN_MASK 0x1 531 #define POST_R2Y_EN_SHIFT 2 532 #define POST_CSC_EN_MASK 0x1 533 #define POST_CSC_EN_SHIFT 1 534 #define POST_ACM_BYPASS_EN_MASK 0x1 535 #define POST_ACM_BYPASS_EN_SHIFT 0 536 #define RK3528_VP0_CSC_COE01_02 0xCD4 537 #define RK3528_VP0_CSC_COE10_11 0xCD8 538 #define RK3528_VP0_CSC_COE12_20 0xCDC 539 #define RK3528_VP0_CSC_COE21_22 0xCE0 540 #define RK3528_VP0_CSC_OFFSET0 0xCE4 541 #define RK3528_VP0_CSC_OFFSET1 0xCE8 542 #define RK3528_VP0_CSC_OFFSET2 0xCEC 543 544 #define RK3562_VP0_MCU_CTRL 0xCF8 545 #define MCU_TYPE_SHIFT 31 546 #define MCU_BYPASS_SHIFT 30 547 #define MCU_RS_SHIFT 29 548 #define MCU_FRAME_ST_SHIFT 28 549 #define MCU_HOLD_MODE_SHIFT 27 550 #define MCU_CLK_SEL_SHIFT 26 551 #define MCU_CLK_SEL_MASK 0x1 552 #define MCU_RW_PEND_SHIFT 20 553 #define MCU_RW_PEND_MASK 0x3F 554 #define MCU_RW_PST_SHIFT 16 555 #define MCU_RW_PST_MASK 0xF 556 #define MCU_CS_PEND_SHIFT 10 557 #define MCU_CS_PEND_MASK 0x3F 558 #define MCU_CS_PST_SHIFT 6 559 #define MCU_CS_PST_MASK 0xF 560 #define MCU_PIX_TOTAL_SHIFT 0 561 #define MCU_PIX_TOTAL_MASK 0x3F 562 563 #define RK3562_VP0_MCU_RW_BYPASS_PORT 0xCFC 564 #define MCU_WRITE_DATA_BYPASS_SHIFT 0 565 #define MCU_WRITE_DATA_BYPASS_MASK 0xFFFFFFFF 566 567 #define RK3568_VP1_DSP_CTRL 0xD00 568 #define RK3568_VP1_MIPI_CTRL 0xD04 569 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 570 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 571 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 572 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 573 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 574 #define RK3568_VP1_POST_SCL_CTRL 0xD40 575 #define RK3568_VP1_DSP_HACT_INFO 0xD34 576 #define RK3568_VP1_DSP_VACT_INFO 0xD38 577 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 578 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 579 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 580 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 581 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 582 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 583 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 584 585 #define RK3568_VP2_DSP_CTRL 0xE00 586 #define RK3568_VP2_MIPI_CTRL 0xE04 587 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 588 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 589 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 590 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 591 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 592 #define RK3568_VP2_POST_SCL_CTRL 0xE40 593 #define RK3568_VP2_DSP_HACT_INFO 0xE34 594 #define RK3568_VP2_DSP_VACT_INFO 0xE38 595 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 596 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 597 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 598 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 599 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 600 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 601 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 602 #define RK3568_VP2_BCSH_CTRL 0xE60 603 #define RK3568_VP2_BCSH_BCS 0xE64 604 #define RK3568_VP2_BCSH_H 0xE68 605 #define RK3568_VP2_BCSH_COLOR_BAR 0xE6C 606 #define RK3576_VP2_MCU_CTRL 0xEF8 607 #define RK3576_VP2_MCU_RW_BYPASS_PORT 0xEFC 608 609 /* Cluster0 register definition */ 610 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 611 #define CLUSTER_YUV2RGB_EN_SHIFT 8 612 #define CLUSTER_RGB2YUV_EN_SHIFT 9 613 #define CLUSTER_CSC_MODE_SHIFT 10 614 #define CLUSTER_DITHER_UP_EN_SHIFT 18 615 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 616 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 617 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 618 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 619 #define AVG2_MASK 0x1 620 #define CLUSTER_AVG2_SHIFT 18 621 #define AVG4_MASK 0x1 622 #define CLUSTER_AVG4_SHIFT 19 623 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 624 #define CLUSTER_XGT_EN_SHIFT 24 625 #define XGT_MODE_MASK 0x3 626 #define CLUSTER_XGT_MODE_SHIFT 25 627 #define CLUSTER_XAVG_EN_SHIFT 27 628 #define CLUSTER_YRGB_GT2_SHIFT 28 629 #define CLUSTER_YRGB_GT4_SHIFT 29 630 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 631 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 632 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 633 #define CLUSTER_AXI_UV_ID_MASK 0x1f 634 #define CLUSTER_AXI_UV_ID_SHIFT 5 635 636 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 637 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 638 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 639 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 640 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 641 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 642 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 643 #define RK3576_CLUSTER0_WIN0_ZME_CTRL 0x1040 644 #define WIN0_ZME_DERING_EN_SHIFT 3 645 #define WIN0_ZME_GATING_EN_SHIFT 31 646 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA 0x1044 647 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 648 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 649 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 650 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 651 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 652 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 653 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 654 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 655 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET 0x1078 656 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE 0x107C 657 658 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 659 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 660 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 661 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 662 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 663 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 664 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 665 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 666 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 667 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 668 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 669 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 670 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 671 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 672 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 673 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 674 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET 0x10F8 675 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE 0x10FC 676 677 #define RK3568_CLUSTER0_CTRL 0x1100 678 #define CLUSTER_EN_SHIFT 0 679 #define CLUSTER_AXI_ID_MASK 0x1 680 #define CLUSTER_AXI_ID_SHIFT 13 681 #define RK3576_CLUSTER0_PORT_SEL 0x11F4 682 #define CLUSTER_PORT_SEL_SHIFT 0 683 #define CLUSTER_PORT_SEL_MASK 0x3 684 #define RK3576_CLUSTER0_DLY_NUM 0x11F8 685 #define CLUSTER_WIN0_DLY_NUM_SHIFT 0 686 #define CLUSTER_WIN0_DLY_NUM_MASK 0xff 687 #define CLUSTER_WIN1_DLY_NUM_SHIFT 0 688 #define CLUSTER_WIN1_DLY_NUM_MASK 0xff 689 690 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 691 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 692 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 693 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 694 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 695 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 696 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 697 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 698 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 699 #define RK3576_CLUSTER1_WIN0_ZME_CTRL 0x1240 700 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA 0x1244 701 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 702 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 703 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 704 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 705 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 706 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 707 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 708 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET 0x1278 709 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE 0x127C 710 711 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 712 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 713 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 714 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 715 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 716 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 717 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 718 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 719 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 720 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 721 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 722 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 723 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 724 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 725 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 726 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 727 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET 0x12F8 728 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE 0x12FC 729 730 #define RK3568_CLUSTER1_CTRL 0x1300 731 #define RK3576_CLUSTER1_PORT_SEL 0x13F4 732 #define RK3576_CLUSTER1_DLY_NUM 0x13F8 733 734 /* Esmart register definition */ 735 #define RK3568_ESMART0_CTRL0 0x1800 736 #define RGB2YUV_EN_SHIFT 1 737 #define CSC_MODE_SHIFT 2 738 #define CSC_MODE_MASK 0x3 739 #define ESMART_LB_SELECT_SHIFT 12 740 #define ESMART_LB_SELECT_MASK 0x3 741 742 #define RK3568_ESMART0_CTRL1 0x1804 743 #define ESMART_AXI_YRGB_ID_MASK 0x1f 744 #define ESMART_AXI_YRGB_ID_SHIFT 4 745 #define ESMART_AXI_UV_ID_MASK 0x1f 746 #define ESMART_AXI_UV_ID_SHIFT 12 747 #define YMIRROR_EN_SHIFT 31 748 749 #define RK3568_ESMART0_AXI_CTRL 0x1808 750 #define ESMART_AXI_ID_MASK 0x1 751 #define ESMART_AXI_ID_SHIFT 1 752 753 #define RK3568_ESMART0_REGION0_CTRL 0x1810 754 #define WIN_EN_SHIFT 0 755 #define WIN_FORMAT_MASK 0x1f 756 #define WIN_FORMAT_SHIFT 1 757 #define REGION0_DITHER_UP_EN_SHIFT 12 758 #define REGION0_RB_SWAP_SHIFT 14 759 #define ESMART_XAVG_EN_SHIFT 20 760 #define ESMART_XGT_EN_SHIFT 21 761 #define ESMART_XGT_MODE_SHIFT 22 762 763 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 764 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 765 #define RK3568_ESMART0_REGION0_VIR 0x181C 766 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 767 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 768 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 769 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 770 #define YRGB_XSCL_MODE_MASK 0x3 771 #define YRGB_XSCL_MODE_SHIFT 0 772 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 773 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 774 #define YRGB_YSCL_MODE_MASK 0x3 775 #define YRGB_YSCL_MODE_SHIFT 4 776 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 777 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 778 779 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 780 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 781 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 782 #define RK3568_ESMART0_REGION1_CTRL 0x1840 783 #define YRGB_GT2_MASK 0x1 784 #define YRGB_GT2_SHIFT 8 785 #define YRGB_GT4_MASK 0x1 786 #define YRGB_GT4_SHIFT 9 787 788 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 789 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 790 #define RK3568_ESMART0_REGION1_VIR 0x184C 791 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 792 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 793 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 794 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 795 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 796 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 797 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 798 #define RK3568_ESMART0_REGION2_CTRL 0x1870 799 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 800 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 801 #define RK3568_ESMART0_REGION2_VIR 0x187C 802 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 803 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 804 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 805 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 806 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 807 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 808 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 809 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 810 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 811 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 812 #define RK3568_ESMART0_REGION3_VIR 0x18AC 813 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 814 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 815 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 816 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 817 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 818 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 819 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 820 #define RK3568_ESMART0_COLOR_KEY_CTRL 0x18D0 821 #define RK3576_ESMART0_ALPHA_MAP 0x18D8 822 #define RK3576_ESMART0_PORT_SEL 0x18F4 823 #define ESMART_PORT_SEL_SHIFT 0 824 #define ESMART_PORT_SEL_MASK 0x3 825 #define RK3576_ESMART0_DLY_NUM 0x18F8 826 827 #define RK3568_ESMART1_CTRL0 0x1A00 828 #define RK3568_ESMART1_CTRL1 0x1A04 829 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 830 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 831 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 832 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 833 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 834 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 835 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 836 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 837 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 838 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 839 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 840 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 841 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 842 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 843 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 844 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 845 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 846 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 847 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 848 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 849 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 850 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 851 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 852 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 853 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 854 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 855 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 856 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 857 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 858 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 859 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 860 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 861 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 862 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 863 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 864 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 865 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 866 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 867 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 868 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 869 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 870 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 871 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 872 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 873 #define RK3576_ESMART1_ALPHA_MAP 0x1AD8 874 #define RK3576_ESMART1_PORT_SEL 0x1AF4 875 #define RK3576_ESMART1_DLY_NUM 0x1AF8 876 877 #define RK3568_SMART0_CTRL0 0x1C00 878 #define RK3568_SMART0_CTRL1 0x1C04 879 #define RK3568_SMART0_REGION0_CTRL 0x1C10 880 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 881 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 882 #define RK3568_SMART0_REGION0_VIR 0x1C1C 883 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 884 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 885 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 886 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 887 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 888 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 889 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 890 #define RK3568_SMART0_REGION1_CTRL 0x1C40 891 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 892 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 893 #define RK3568_SMART0_REGION1_VIR 0x1C4C 894 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 895 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 896 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 897 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 898 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 899 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 900 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 901 #define RK3568_SMART0_REGION2_CTRL 0x1C70 902 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 903 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 904 #define RK3568_SMART0_REGION2_VIR 0x1C7C 905 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 906 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 907 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 908 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 909 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 910 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 911 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 912 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 913 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 914 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 915 #define RK3568_SMART0_REGION3_VIR 0x1CAC 916 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 917 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 918 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 919 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 920 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 921 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 922 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 923 #define RK3576_ESMART2_ALPHA_MAP 0x1CD8 924 #define RK3576_ESMART2_PORT_SEL 0x1CF4 925 #define RK3576_ESMART2_DLY_NUM 0x1CF8 926 927 #define RK3568_SMART1_CTRL0 0x1E00 928 #define RK3568_SMART1_CTRL1 0x1E04 929 #define RK3568_SMART1_REGION0_CTRL 0x1E10 930 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 931 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 932 #define RK3568_SMART1_REGION0_VIR 0x1E1C 933 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 934 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 935 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 936 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 937 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 938 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 939 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 940 #define RK3568_SMART1_REGION1_CTRL 0x1E40 941 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 942 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 943 #define RK3568_SMART1_REGION1_VIR 0x1E4C 944 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 945 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 946 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 947 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 948 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 949 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 950 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 951 #define RK3568_SMART1_REGION2_CTRL 0x1E70 952 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 953 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 954 #define RK3568_SMART1_REGION2_VIR 0x1E7C 955 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 956 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 957 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 958 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 959 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 960 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 961 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 962 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 963 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 964 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 965 #define RK3568_SMART1_REGION3_VIR 0x1EAC 966 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 967 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 968 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 969 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 970 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 971 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 972 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 973 #define RK3576_ESMART3_ALPHA_MAP 0x1ED8 974 #define RK3576_ESMART3_PORT_SEL 0x1EF4 975 #define RK3576_ESMART3_DLY_NUM 0x1EF8 976 977 /* HDR register definition */ 978 #define RK3568_HDR_LUT_CTRL 0x2000 979 980 #define RK3588_VP3_DSP_CTRL 0xF00 981 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 982 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 983 984 /* DSC 8K/4K register definition */ 985 #define RK3588_DSC_8K_PPS0_3 0x4000 986 #define RK3588_DSC_8K_CTRL0 0x40A0 987 #define DSC_EN_SHIFT 0 988 #define DSC_RBIT_SHIFT 2 989 #define DSC_RBYT_SHIFT 3 990 #define DSC_FLAL_SHIFT 4 991 #define DSC_MER_SHIFT 5 992 #define DSC_EPB_SHIFT 6 993 #define DSC_EPL_SHIFT 7 994 #define DSC_NSLC_MASK 0x7 995 #define DSC_NSLC_SHIFT 16 996 #define DSC_SBO_SHIFT 28 997 #define DSC_IFEP_SHIFT 29 998 #define DSC_PPS_UPD_SHIFT 31 999 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 1000 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 1001 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 1002 1003 #define RK3588_DSC_8K_CTRL1 0x40A4 1004 #define RK3588_DSC_8K_STS0 0x40A8 1005 #define RK3588_DSC_8K_ERS 0x40C4 1006 1007 #define RK3588_DSC_4K_PPS0_3 0x4100 1008 #define RK3588_DSC_4K_CTRL0 0x41A0 1009 #define RK3588_DSC_4K_CTRL1 0x41A4 1010 #define RK3588_DSC_4K_STS0 0x41A8 1011 #define RK3588_DSC_4K_ERS 0x41C4 1012 1013 /* RK3528 HDR register definition */ 1014 #define RK3528_HDR_LUT_CTRL 0x2000 1015 1016 /* RK3528 ACM register definition */ 1017 #define RK3528_ACM_CTRL 0x6400 1018 #define RK3528_ACM_DELTA_RANGE 0x6404 1019 #define RK3528_ACM_FETCH_START 0x6408 1020 #define RK3528_ACM_FETCH_DONE 0x6420 1021 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 1022 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 1023 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 1024 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 1025 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 1026 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 1027 1028 #define RK3568_MAX_REG 0x1ED0 1029 1030 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 1031 #define RK3568_GRF_VO_CON1 0x0364 1032 #define GRF_BT656_CLK_INV_SHIFT 1 1033 #define GRF_BT1120_CLK_INV_SHIFT 2 1034 #define GRF_RGB_DCLK_INV_SHIFT 3 1035 1036 /* Base SYS_GRF: 0x2600a000*/ 1037 #define RK3576_SYS_GRF_MEMFAULT_STATUS0 0x0148 1038 1039 /* Base IOC_GRF: 0x26040000 */ 1040 #define RK3576_VCCIO_IOC_MISC_CON8 0x6420 1041 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT 9 1042 #define RK3576_IOC_VOPLITE_SEL_SHIFT 11 1043 1044 /* Base PMU2: 0x27380000 */ 1045 #define RK3576_PMU_PWR_GATE_STS 0x0230 1046 #define PD_VOP_ESMART_DWN_STAT 12 1047 #define PD_VOP_CLUSTER_DWN_STAT 13 1048 #define RK3576_PMU_BISR_PDGEN_CON0 0x0510 1049 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT 12 1050 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT 13 1051 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0 0x0570 1052 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT 12 1053 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT 13 1054 1055 #define RK3588_GRF_SOC_CON1 0x0304 1056 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT 14 1057 1058 #define RK3588_GRF_VOP_CON2 0x0008 1059 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 1060 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 1061 #define RK3588_GRF_HDMITX0_COMPRESS_MODE_SHIFT 2 1062 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 1063 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 1064 #define RK3588_GRF_HDMITX1_COMPRESS_MODE_SHIFT 5 1065 1066 #define RK3588_GRF_VO1_CON0 0x0000 1067 #define HDMI_SYNC_POL_MASK 0x3 1068 #define HDMI0_SYNC_POL_SHIFT 5 1069 #define HDMI1_SYNC_POL_SHIFT 7 1070 1071 #define RK3588_PMU_BISR_CON3 0x20C 1072 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 1073 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 1074 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 1075 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 1076 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 1077 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 1078 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 1079 1080 #define RK3588_PMU_BISR_STATUS5 0x294 1081 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 1082 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 1083 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 1084 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 1085 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 1086 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 1087 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 1088 1089 #define VOP2_LAYER_MAX 8 1090 1091 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 1092 1093 /* KHz */ 1094 #define VOP2_MAX_DCLK_RATE 600000 1095 1096 /* 1097 * vop2 dsc id 1098 */ 1099 #define ROCKCHIP_VOP2_DSC_8K 0 1100 #define ROCKCHIP_VOP2_DSC_4K 1 1101 1102 /* 1103 * vop2 internal power domain id, 1104 * should be all none zero, 0 will be 1105 * treat as invalid; 1106 */ 1107 #define VOP2_PD_CLUSTER0 BIT(0) 1108 #define VOP2_PD_CLUSTER1 BIT(1) 1109 #define VOP2_PD_CLUSTER2 BIT(2) 1110 #define VOP2_PD_CLUSTER3 BIT(3) 1111 #define VOP2_PD_DSC_8K BIT(5) 1112 #define VOP2_PD_DSC_4K BIT(6) 1113 #define VOP2_PD_ESMART BIT(7) 1114 #define VOP2_PD_CLUSTER BIT(8) 1115 1116 #define VOP2_PLANE_NO_SCALING BIT(16) 1117 1118 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 1119 #define VOP_FEATURE_AFBDC BIT(1) 1120 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 1121 #define VOP_FEATURE_HDR10 BIT(3) 1122 #define VOP_FEATURE_NEXT_HDR BIT(4) 1123 /* a feature to splice two windows and two vps to support resolution > 4096 */ 1124 #define VOP_FEATURE_SPLICE BIT(5) 1125 #define VOP_FEATURE_OVERSCAN BIT(6) 1126 #define VOP_FEATURE_VIVID_HDR BIT(7) 1127 #define VOP_FEATURE_POST_ACM BIT(8) 1128 #define VOP_FEATURE_POST_CSC BIT(9) 1129 #define VOP_FEATURE_POST_FRC_V2 BIT(10) 1130 #define VOP_FEATURE_POST_SHARP BIT(11) 1131 1132 #define WIN_FEATURE_HDR2SDR BIT(0) 1133 #define WIN_FEATURE_SDR2HDR BIT(1) 1134 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 1135 #define WIN_FEATURE_AFBDC BIT(3) 1136 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 1137 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 1138 /* a mirror win can only get fb address 1139 * from source win: 1140 * Cluster1---->Cluster0 1141 * Esmart1 ---->Esmart0 1142 * Smart1 ---->Smart0 1143 * This is a feather on rk3566 1144 */ 1145 #define WIN_FEATURE_MIRROR BIT(6) 1146 #define WIN_FEATURE_MULTI_AREA BIT(7) 1147 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 1148 #define WIN_FEATURE_DCI BIT(9) 1149 1150 #define V4L2_COLORSPACE_BT709F 0xfe 1151 #define V4L2_COLORSPACE_BT2020F 0xff 1152 1153 enum vop_csc_format { 1154 CSC_BT601L, 1155 CSC_BT709L, 1156 CSC_BT601F, 1157 CSC_BT2020L, 1158 CSC_BT709L_13BIT, 1159 CSC_BT709F_13BIT, 1160 CSC_BT2020L_13BIT, 1161 CSC_BT2020F_13BIT, 1162 }; 1163 1164 enum vop_csc_bit_depth { 1165 CSC_10BIT_DEPTH, 1166 CSC_13BIT_DEPTH, 1167 }; 1168 1169 enum vop2_pol { 1170 HSYNC_POSITIVE = 0, 1171 VSYNC_POSITIVE = 1, 1172 DEN_NEGATIVE = 2, 1173 DCLK_INVERT = 3 1174 }; 1175 1176 enum vop2_bcsh_out_mode { 1177 BCSH_OUT_MODE_BLACK, 1178 BCSH_OUT_MODE_BLUE, 1179 BCSH_OUT_MODE_COLOR_BAR, 1180 BCSH_OUT_MODE_NORMAL_VIDEO, 1181 }; 1182 1183 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 1184 { \ 1185 .offset = off, \ 1186 .mask = _mask, \ 1187 .shift = _shift, \ 1188 .write_mask = _write_mask, \ 1189 } 1190 1191 #define VOP_REG(off, _mask, _shift) \ 1192 _VOP_REG(off, _mask, _shift, false) 1193 enum dither_down_mode { 1194 RGB888_TO_RGB565 = 0x0, 1195 RGB888_TO_RGB666 = 0x1 1196 }; 1197 1198 enum dither_down_mode_sel { 1199 DITHER_DOWN_ALLEGRO = 0x0, 1200 DITHER_DOWN_FRC = 0x1 1201 }; 1202 1203 enum vop2_video_ports_id { 1204 VOP2_VP0, 1205 VOP2_VP1, 1206 VOP2_VP2, 1207 VOP2_VP3, 1208 VOP2_VP_MAX, 1209 }; 1210 1211 enum vop2_layer_type { 1212 CLUSTER_LAYER = 0, 1213 ESMART_LAYER = 1, 1214 SMART_LAYER = 2, 1215 }; 1216 1217 enum vop2_plane_type { 1218 VOP2_PLANE_TYPE_OVERLAY = 0, 1219 VOP2_PLANE_TYPE_PRIMARY = 1, 1220 VOP2_PLANE_TYPE_CURSOR = 2, 1221 }; 1222 1223 /* This define must same with kernel win phy id */ 1224 enum vop2_layer_phy_id { 1225 ROCKCHIP_VOP2_CLUSTER0 = 0, 1226 ROCKCHIP_VOP2_CLUSTER1, 1227 ROCKCHIP_VOP2_ESMART0, 1228 ROCKCHIP_VOP2_ESMART1, 1229 ROCKCHIP_VOP2_SMART0, 1230 ROCKCHIP_VOP2_SMART1, 1231 ROCKCHIP_VOP2_CLUSTER2, 1232 ROCKCHIP_VOP2_CLUSTER3, 1233 ROCKCHIP_VOP2_ESMART2, 1234 ROCKCHIP_VOP2_ESMART3, 1235 ROCKCHIP_VOP2_LAYER_MAX, 1236 ROCKCHIP_VOP2_PHY_ID_INVALID = (u8)-1, 1237 }; 1238 1239 enum vop2_scale_up_mode { 1240 VOP2_SCALE_UP_NRST_NBOR, 1241 VOP2_SCALE_UP_BIL, 1242 VOP2_SCALE_UP_BIC, 1243 VOP2_SCALE_UP_ZME, 1244 }; 1245 1246 enum vop2_scale_down_mode { 1247 VOP2_SCALE_DOWN_NRST_NBOR, 1248 VOP2_SCALE_DOWN_BIL, 1249 VOP2_SCALE_DOWN_AVG, 1250 VOP2_SCALE_DOWN_ZME, 1251 }; 1252 1253 enum scale_mode { 1254 SCALE_NONE = 0x0, 1255 SCALE_UP = 0x1, 1256 SCALE_DOWN = 0x2 1257 }; 1258 1259 enum vop_dsc_interface_mode { 1260 VOP_DSC_IF_DISABLE = 0, 1261 VOP_DSC_IF_HDMI = 1, 1262 VOP_DSC_IF_MIPI_DS_MODE = 2, 1263 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1264 }; 1265 1266 enum vop3_pre_scale_down_mode { 1267 VOP3_PRE_SCALE_UNSPPORT, 1268 VOP3_PRE_SCALE_DOWN_GT, 1269 VOP3_PRE_SCALE_DOWN_AVG, 1270 }; 1271 1272 /* 1273 * the delay number of a window in different mode. 1274 */ 1275 enum vop2_win_dly_mode { 1276 VOP2_DLY_MODE_DEFAULT, /* default mode */ 1277 VOP2_DLY_MODE_HISO_S, /* HDR in SDR out mode, as a SDR window */ 1278 VOP2_DLY_MODE_HIHO_H, /* HDR in HDR out mode, as a HDR window */ 1279 VOP2_DLY_MODE_DOVI_IN_CORE1, /* dovi video input, as dovi core1 */ 1280 VOP2_DLY_MODE_DOVI_IN_CORE2, /* dovi video input, as dovi core2 */ 1281 VOP2_DLY_MODE_NONDOVI_IN_CORE1, /* ndovi video input, as dovi core1 */ 1282 VOP2_DLY_MODE_NONDOVI_IN_CORE2, /* ndovi video input, as dovi core2 */ 1283 VOP2_DLY_MODE_MAX, 1284 }; 1285 1286 enum vop3_esmart_lb_mode { 1287 VOP3_ESMART_8K_MODE, 1288 VOP3_ESMART_4K_4K_MODE, 1289 VOP3_ESMART_4K_2K_2K_MODE, 1290 VOP3_ESMART_2K_2K_2K_2K_MODE, 1291 VOP3_ESMART_4K_4K_4K_MODE, 1292 VOP3_ESMART_4K_4K_2K_2K_MODE, 1293 }; 1294 1295 struct vop2_layer { 1296 u8 id; 1297 /** 1298 * @win_phys_id: window id of the layer selected. 1299 * Every layer must make sure to select different 1300 * windows of others. 1301 */ 1302 u8 win_phys_id; 1303 }; 1304 1305 struct vop2_power_domain_data { 1306 u16 id; 1307 u16 parent_id; 1308 /* 1309 * @module_id_mask: module id of which module this power domain is belongs to. 1310 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1311 */ 1312 u32 module_id_mask; 1313 }; 1314 1315 struct vop2_win_data { 1316 char *name; 1317 u8 phys_id; 1318 enum vop2_layer_type type; 1319 enum vop2_plane_type plane_type; 1320 u8 win_sel_port_offset; 1321 u8 layer_sel_win_id[VOP2_VP_MAX]; 1322 u8 axi_id; 1323 u8 axi_uv_id; 1324 u8 axi_yrgb_id; 1325 u8 splice_win_id; 1326 u8 hsu_filter_mode; 1327 u8 hsd_filter_mode; 1328 u8 vsu_filter_mode; 1329 u8 vsd_filter_mode; 1330 u8 hsd_pre_filter_mode; 1331 u8 vsd_pre_filter_mode; 1332 u8 scale_engine_num; 1333 u8 source_win_id; 1334 u8 possible_vp_mask; 1335 u8 dly[VOP2_DLY_MODE_MAX]; 1336 u16 pd_id; 1337 u32 reg_offset; 1338 u32 max_upscale_factor; 1339 u32 max_downscale_factor; 1340 u32 feature; 1341 u32 supported_rotations; 1342 bool splice_mode_right; 1343 }; 1344 1345 struct vop2_vp_data { 1346 u32 feature; 1347 u32 max_dclk; 1348 u8 pre_scan_max_dly; 1349 u8 layer_mix_dly; 1350 u8 hdrvivid_dly; 1351 u8 sdr2hdr_dly; 1352 u8 hdr_mix_dly; 1353 u8 win_dly; 1354 u8 splice_vp_id; 1355 u8 pixel_rate; 1356 struct vop_rect max_output; 1357 struct vop_urgency *urgency; 1358 }; 1359 1360 struct vop2_vp_plane_mask { 1361 u8 primary_plane_id; /* use this win to show logo */ 1362 u8 cursor_plane_id; 1363 u8 attached_layers_nr; /* number layers attach to this vp */ 1364 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1365 u32 plane_mask; 1366 }; 1367 1368 struct vop2_dsc_data { 1369 u8 id; 1370 u8 max_slice_num; 1371 u8 max_linebuf_depth; /* used to generate the bitstream */ 1372 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1373 u16 pd_id; 1374 const char *dsc_txp_clk_src_name; 1375 const char *dsc_txp_clk_name; 1376 const char *dsc_pxl_clk_name; 1377 const char *dsc_cds_clk_name; 1378 }; 1379 1380 struct dsc_error_info { 1381 u32 dsc_error_val; 1382 char dsc_error_info[50]; 1383 }; 1384 1385 struct vop2_dump_regs { 1386 u32 offset; 1387 const char *name; 1388 u32 state_base; 1389 u32 state_mask; 1390 u32 state_shift; 1391 bool enable_state; 1392 u32 size; 1393 }; 1394 1395 struct vop2_esmart_lb_map { 1396 u8 lb_mode; 1397 u8 lb_map_value; 1398 }; 1399 1400 /** 1401 * struct vop2_ops - helper operations for vop2 hardware 1402 * 1403 * These hooks are used by the common part of the vop2 driver to 1404 * implement the proper behaviour of different variants. 1405 */ 1406 struct vop2_ops { 1407 void (*setup_win_dly)(struct display_state *state, int crtc_id); 1408 void (*setup_overlay)(struct display_state *state); 1409 }; 1410 1411 struct vop2_data { 1412 u32 version; 1413 u32 esmart_lb_mode; 1414 struct vop2_vp_data *vp_data; 1415 struct vop2_win_data *win_data; 1416 struct vop2_vp_plane_mask *plane_mask; 1417 struct vop2_power_domain_data *pd; 1418 struct vop2_dsc_data *dsc; 1419 struct dsc_error_info *dsc_error_ecw; 1420 struct dsc_error_info *dsc_error_buffer_flow; 1421 struct vop2_dump_regs *dump_regs; 1422 const struct vop2_esmart_lb_map *esmart_lb_mode_map; 1423 const struct vop2_ops *ops; 1424 u8 nr_vps; 1425 u8 nr_layers; 1426 u8 nr_mixers; 1427 u8 nr_gammas; 1428 u8 nr_pd; 1429 u8 nr_dscs; 1430 u8 nr_dsc_ecw; 1431 u8 nr_dsc_buffer_flow; 1432 u8 esmart_lb_mode_num; 1433 u32 reg_len; 1434 u32 dump_regs_size; 1435 u32 plane_mask_base; 1436 }; 1437 1438 struct vop2 { 1439 u32 *regsbak; 1440 void *regs; 1441 void *grf; 1442 void *vop_grf; 1443 void *vo1_grf; 1444 void *sys_pmu; 1445 void *ioc_grf; 1446 u32 reg_len; 1447 u32 version; 1448 u32 esmart_lb_mode; 1449 bool global_init; 1450 bool merge_irq; 1451 const struct vop2_data *data; 1452 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1453 }; 1454 1455 static struct vop2 *rockchip_vop2; 1456 1457 /* vop2_layer_phy_id */ 1458 static const char *const vop2_layer_name_list[] = { 1459 "Cluster0", 1460 "Cluster1", 1461 "Esmart0", 1462 "Esmart1", 1463 "Smart0", 1464 "Smart1", 1465 "Cluster2", 1466 "Cluster3", 1467 "Esmart2", 1468 "Esmart3", 1469 }; 1470 1471 static inline const char *vop2_plane_phys_id_to_string(u8 phys_id) 1472 { 1473 if (phys_id == ROCKCHIP_VOP2_PHY_ID_INVALID) 1474 return "INVALID"; 1475 1476 if (phys_id >= ARRAY_SIZE(vop2_layer_name_list)) 1477 return NULL; 1478 1479 return vop2_layer_name_list[phys_id]; 1480 } 1481 1482 static inline bool is_vop3(struct vop2 *vop2) 1483 { 1484 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1485 return false; 1486 else 1487 return true; 1488 } 1489 1490 /* 1491 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1492 * avg_sd_factor: 1493 * bli_su_factor: 1494 * bic_su_factor: 1495 * = (src - 1) / (dst - 1) << 16; 1496 * 1497 * ygt2 enable: dst get one line from two line of the src 1498 * ygt4 enable: dst get one line from four line of the src. 1499 * 1500 */ 1501 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1502 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1503 1504 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1505 (fac * (dst - 1) >> 12 < (src - 1)) 1506 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1507 (fac * (dst - 1) >> 16 < (src - 1)) 1508 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1509 (fac * (dst - 1) >> 16 < (src - 1)) 1510 1511 static uint16_t vop2_scale_factor(enum scale_mode mode, 1512 int32_t filter_mode, 1513 uint32_t src, uint32_t dst) 1514 { 1515 uint32_t fac = 0; 1516 int i = 0; 1517 1518 if (mode == SCALE_NONE) 1519 return 0; 1520 1521 /* 1522 * A workaround to avoid zero div. 1523 */ 1524 if ((dst == 1) || (src == 1)) { 1525 dst = dst + 1; 1526 src = src + 1; 1527 } 1528 1529 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1530 fac = VOP2_BILI_SCL_DN(src, dst); 1531 for (i = 0; i < 100; i++) { 1532 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1533 break; 1534 fac -= 1; 1535 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1536 } 1537 } else { 1538 fac = VOP2_COMMON_SCL(src, dst); 1539 for (i = 0; i < 100; i++) { 1540 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1541 break; 1542 fac -= 1; 1543 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1544 } 1545 } 1546 1547 return fac; 1548 } 1549 1550 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1551 { 1552 if (is_hor) 1553 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1554 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1555 } 1556 1557 static uint16_t vop3_scale_factor(enum scale_mode mode, 1558 uint32_t src, uint32_t dst, bool is_hor) 1559 { 1560 uint32_t fac = 0; 1561 int i = 0; 1562 1563 if (mode == SCALE_NONE) 1564 return 0; 1565 1566 /* 1567 * A workaround to avoid zero div. 1568 */ 1569 if ((dst == 1) || (src == 1)) { 1570 dst = dst + 1; 1571 src = src + 1; 1572 } 1573 1574 if (mode == SCALE_DOWN) { 1575 fac = VOP2_BILI_SCL_DN(src, dst); 1576 for (i = 0; i < 100; i++) { 1577 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1578 break; 1579 fac -= 1; 1580 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1581 } 1582 } else { 1583 fac = VOP2_COMMON_SCL(src, dst); 1584 for (i = 0; i < 100; i++) { 1585 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1586 break; 1587 fac -= 1; 1588 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1589 } 1590 } 1591 1592 return fac; 1593 } 1594 1595 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1596 { 1597 if (src < dst) 1598 return SCALE_UP; 1599 else if (src > dst) 1600 return SCALE_DOWN; 1601 1602 return SCALE_NONE; 1603 } 1604 1605 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1606 { 1607 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1608 } 1609 1610 static inline bool vop2_win_can_attach_to_vp(struct vop2_win_data *win_data, u8 vp_id) 1611 { 1612 return win_data->possible_vp_mask & BIT(vp_id); 1613 } 1614 1615 static int vop2_vp_find_attachable_win(struct display_state *state, u8 vp_id) 1616 { 1617 struct crtc_state *cstate = &state->crtc_state; 1618 struct vop2 *vop2 = cstate->private; 1619 u32 plane_mask = cstate->crtc->vps[vp_id].plane_mask; 1620 int i = 0; 1621 1622 if (!plane_mask) 1623 return ROCKCHIP_VOP2_PHY_ID_INVALID; 1624 1625 for (i = 0; i < vop2->data->nr_layers; i++) { 1626 if (vop2_win_can_attach_to_vp(&vop2->data->win_data[i], vp_id)) 1627 break; 1628 } 1629 1630 return vop2->data->win_data[i].phys_id; 1631 } 1632 1633 static inline u16 scl_cal_scale(int src, int dst, int shift) 1634 { 1635 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1636 } 1637 1638 static inline u16 scl_cal_scale2(int src, int dst) 1639 { 1640 return ((src - 1) << 12) / (dst - 1); 1641 } 1642 1643 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1644 { 1645 writel(v, vop2->regs + offset); 1646 vop2->regsbak[offset >> 2] = v; 1647 } 1648 1649 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1650 { 1651 return readl(vop2->regs + offset); 1652 } 1653 1654 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1655 u32 mask, u32 shift, u32 v, 1656 bool write_mask) 1657 { 1658 if (!mask) 1659 return; 1660 1661 if (write_mask) { 1662 v = ((v & mask) << shift) | (mask << (shift + 16)); 1663 } else { 1664 u32 cached_val = vop2->regsbak[offset >> 2]; 1665 1666 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1667 vop2->regsbak[offset >> 2] = v; 1668 } 1669 1670 writel(v, vop2->regs + offset); 1671 } 1672 1673 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1674 u32 mask, u32 shift, u32 v) 1675 { 1676 u32 val = 0; 1677 1678 val = (v << shift) | (mask << (shift + 16)); 1679 writel(val, grf_base + offset); 1680 } 1681 1682 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1683 u32 mask, u32 shift) 1684 { 1685 return (readl(grf_base + offset) >> shift) & mask; 1686 } 1687 1688 static bool is_yuv_output(u32 bus_format) 1689 { 1690 switch (bus_format) { 1691 case MEDIA_BUS_FMT_YUV8_1X24: 1692 case MEDIA_BUS_FMT_YUV10_1X30: 1693 case MEDIA_BUS_FMT_YUYV10_1X20: 1694 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1695 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1696 case MEDIA_BUS_FMT_YUYV8_2X8: 1697 case MEDIA_BUS_FMT_YVYU8_2X8: 1698 case MEDIA_BUS_FMT_UYVY8_2X8: 1699 case MEDIA_BUS_FMT_VYUY8_2X8: 1700 case MEDIA_BUS_FMT_YUYV8_1X16: 1701 case MEDIA_BUS_FMT_YVYU8_1X16: 1702 case MEDIA_BUS_FMT_UYVY8_1X16: 1703 case MEDIA_BUS_FMT_VYUY8_1X16: 1704 return true; 1705 default: 1706 return false; 1707 } 1708 } 1709 1710 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding, 1711 enum drm_color_range color_range, 1712 int bit_depth) 1713 { 1714 bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0; 1715 enum vop_csc_format csc_mode = CSC_BT709L; 1716 1717 1718 switch (color_encoding) { 1719 case DRM_COLOR_YCBCR_BT601: 1720 if (full_range) 1721 csc_mode = CSC_BT601F; 1722 else 1723 csc_mode = CSC_BT601L; 1724 break; 1725 1726 case DRM_COLOR_YCBCR_BT709: 1727 if (full_range) { 1728 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F; 1729 if (bit_depth != CSC_13BIT_DEPTH) 1730 printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1731 } else { 1732 csc_mode = CSC_BT709L; 1733 } 1734 break; 1735 1736 case DRM_COLOR_YCBCR_BT2020: 1737 if (full_range) { 1738 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F; 1739 if (bit_depth != CSC_13BIT_DEPTH) 1740 printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1741 } else { 1742 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L; 1743 } 1744 break; 1745 1746 default: 1747 printf("Unsuport color_encoding:%d\n", color_encoding); 1748 } 1749 1750 return csc_mode; 1751 } 1752 1753 static bool is_uv_swap(struct display_state *state) 1754 { 1755 struct connector_state *conn_state = &state->conn_state; 1756 u32 bus_format = conn_state->bus_format; 1757 u32 output_mode = conn_state->output_mode; 1758 u32 output_type = conn_state->type; 1759 1760 /* 1761 * FIXME: 1762 * 1763 * There is no media type for YUV444 output, 1764 * so when out_mode is AAAA or P888, assume output is YUV444 on 1765 * yuv format. 1766 * 1767 * From H/W testing, YUV444 mode need a rb swap except eDP. 1768 */ 1769 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1770 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1771 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1772 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1773 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1774 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1775 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1776 output_mode == ROCKCHIP_OUT_MODE_P888) && 1777 !(output_type == DRM_MODE_CONNECTOR_eDP))) 1778 return true; 1779 else 1780 return false; 1781 } 1782 1783 static bool is_rb_swap(struct display_state *state) 1784 { 1785 struct connector_state *conn_state = &state->conn_state; 1786 u32 bus_format = conn_state->bus_format; 1787 1788 /* 1789 * The default component order of serial rgb3x8 formats 1790 * is BGR. So it is needed to enable RB swap. 1791 */ 1792 if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 || 1793 bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8) 1794 return true; 1795 else 1796 return false; 1797 } 1798 1799 static bool is_yc_swap(u32 bus_format) 1800 { 1801 switch (bus_format) { 1802 case MEDIA_BUS_FMT_YUYV8_1X16: 1803 case MEDIA_BUS_FMT_YVYU8_1X16: 1804 case MEDIA_BUS_FMT_YUYV8_2X8: 1805 case MEDIA_BUS_FMT_YVYU8_2X8: 1806 return true; 1807 default: 1808 return false; 1809 } 1810 } 1811 1812 static inline bool is_hot_plug_devices(int output_type) 1813 { 1814 switch (output_type) { 1815 case DRM_MODE_CONNECTOR_HDMIA: 1816 case DRM_MODE_CONNECTOR_HDMIB: 1817 case DRM_MODE_CONNECTOR_TV: 1818 case DRM_MODE_CONNECTOR_DisplayPort: 1819 case DRM_MODE_CONNECTOR_VGA: 1820 case DRM_MODE_CONNECTOR_Unknown: 1821 return true; 1822 default: 1823 return false; 1824 } 1825 } 1826 1827 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1828 { 1829 int i = 0; 1830 1831 for (i = 0; i < vop2->data->nr_layers; i++) { 1832 if (vop2->data->win_data[i].phys_id == phys_id) 1833 return &vop2->data->win_data[i]; 1834 } 1835 1836 return NULL; 1837 } 1838 1839 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1840 { 1841 int i = 0; 1842 1843 for (i = 0; i < vop2->data->nr_pd; i++) { 1844 if (vop2->data->pd[i].id == pd_id) 1845 return &vop2->data->pd[i]; 1846 } 1847 1848 return NULL; 1849 } 1850 1851 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1852 u32 *lut_regs, u32 *lut_val, int lut_len) 1853 { 1854 u32 vp_offset = crtc_id * 0x100; 1855 int i; 1856 1857 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1858 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1859 crtc_id, false); 1860 1861 for (i = 0; i < lut_len; i++) 1862 writel(lut_val[i], lut_regs + i); 1863 1864 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1865 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1866 } 1867 1868 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1869 u32 *lut_regs, u32 *lut_val, int lut_len) 1870 { 1871 u32 vp_offset = crtc_id * 0x100; 1872 int i; 1873 1874 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1875 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1876 crtc_id, false); 1877 1878 for (i = 0; i < lut_len; i++) 1879 writel(lut_val[i], lut_regs + i); 1880 1881 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1882 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1883 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1884 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1885 } 1886 1887 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1888 struct display_state *state) 1889 { 1890 struct connector_state *conn_state = &state->conn_state; 1891 struct crtc_state *cstate = &state->crtc_state; 1892 struct resource gamma_res; 1893 fdt_size_t lut_size; 1894 int i, lut_len, ret = 0; 1895 u32 *lut_regs; 1896 u32 r, g, b; 1897 struct base2_disp_info *disp_info = conn_state->disp_info; 1898 static int gamma_lut_en_num = 1; 1899 1900 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1901 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1902 return 0; 1903 } 1904 1905 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1906 if (ret) 1907 printf("failed to get gamma lut res\n"); 1908 lut_regs = (u32 *)gamma_res.start; 1909 lut_size = gamma_res.end - gamma_res.start + 1; 1910 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1911 printf("failed to get gamma lut register\n"); 1912 return 0; 1913 } 1914 lut_len = lut_size / 4; 1915 if (lut_len != 256 && lut_len != 1024) { 1916 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1917 return 0; 1918 } 1919 1920 if (!cstate->lut_val) { 1921 if (!disp_info) 1922 return 0; 1923 1924 if (!disp_info->gamma_lut_data.size) 1925 return 0; 1926 1927 cstate->lut_val = (u32 *)calloc(1, lut_size); 1928 for (i = 0; i < lut_len; i++) { 1929 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1930 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1931 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1932 1933 cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1934 } 1935 } 1936 1937 if (vop2->version == VOP_VERSION_RK3568) { 1938 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1939 cstate->lut_val, lut_len); 1940 gamma_lut_en_num++; 1941 } else { 1942 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1943 cstate->lut_val, lut_len); 1944 if (cstate->splice_mode) { 1945 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, 1946 cstate->lut_val, lut_len); 1947 gamma_lut_en_num++; 1948 } 1949 gamma_lut_en_num++; 1950 } 1951 1952 free(cstate->lut_val); 1953 1954 return 0; 1955 } 1956 1957 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1958 struct display_state *state) 1959 { 1960 struct connector_state *conn_state = &state->conn_state; 1961 struct crtc_state *cstate = &state->crtc_state; 1962 int i, cubic_lut_len; 1963 u32 vp_offset = cstate->crtc_id * 0x100; 1964 struct base2_disp_info *disp_info = conn_state->disp_info; 1965 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1966 u32 *cubic_lut_addr; 1967 1968 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1969 return 0; 1970 1971 if (!disp_info->cubic_lut_data.size) 1972 return 0; 1973 1974 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1975 cubic_lut_len = disp_info->cubic_lut_data.size; 1976 1977 for (i = 0; i < cubic_lut_len / 2; i++) { 1978 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1979 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1980 ((lut->lblue[2 * i] & 0xff) << 24); 1981 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1982 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1983 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1984 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1985 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1986 *cubic_lut_addr++ = 0; 1987 } 1988 1989 if (cubic_lut_len % 2) { 1990 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1991 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1992 ((lut->lblue[2 * i] & 0xff) << 24); 1993 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1994 *cubic_lut_addr++ = 0; 1995 *cubic_lut_addr = 0; 1996 } 1997 1998 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1999 get_cubic_lut_buffer(cstate->crtc_id)); 2000 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 2001 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 2002 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 2003 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 2004 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 2005 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 2006 2007 return 0; 2008 } 2009 2010 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 2011 struct bcsh_state *bcsh_state, int crtc_id) 2012 { 2013 struct crtc_state *cstate = &state->crtc_state; 2014 u32 vp_offset = crtc_id * 0x100; 2015 2016 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 2017 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 2018 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 2019 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 2020 2021 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 2022 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 2023 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 2024 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 2025 2026 if (!cstate->bcsh_en) { 2027 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 2028 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 2029 return; 2030 } 2031 2032 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2033 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 2034 bcsh_state->brightness, false); 2035 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2036 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 2037 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2038 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 2039 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 2040 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2041 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 2042 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2043 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 2044 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2045 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 2046 BCSH_OUT_MODE_NORMAL_VIDEO, false); 2047 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 2048 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 2049 } 2050 2051 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 2052 { 2053 struct connector_state *conn_state = &state->conn_state; 2054 struct base_bcsh_info *bcsh_info; 2055 struct crtc_state *cstate = &state->crtc_state; 2056 struct bcsh_state bcsh_state; 2057 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 2058 2059 if (!conn_state->disp_info) 2060 return; 2061 bcsh_info = &conn_state->disp_info->bcsh_info; 2062 if (!bcsh_info) 2063 return; 2064 2065 if (bcsh_info->brightness != 50 || 2066 bcsh_info->contrast != 50 || 2067 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 2068 cstate->bcsh_en = true; 2069 2070 if (cstate->bcsh_en) { 2071 if (!cstate->yuv_overlay) 2072 cstate->post_r2y_en = 1; 2073 if (!is_yuv_output(conn_state->bus_format)) 2074 cstate->post_y2r_en = 1; 2075 } else { 2076 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2077 cstate->post_r2y_en = 1; 2078 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2079 cstate->post_y2r_en = 1; 2080 } 2081 2082 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2083 conn_state->color_range, 2084 CSC_10BIT_DEPTH); 2085 2086 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 2087 brightness = interpolate(0, -128, 100, 127, 2088 bcsh_info->brightness); 2089 else 2090 brightness = interpolate(0, -32, 100, 31, 2091 bcsh_info->brightness); 2092 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 2093 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 2094 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 2095 2096 2097 /* 2098 * a:[-30~0): 2099 * sin_hue = 0x100 - sin(a)*256; 2100 * cos_hue = cos(a)*256; 2101 * a:[0~30] 2102 * sin_hue = sin(a)*256; 2103 * cos_hue = cos(a)*256; 2104 */ 2105 sin_hue = fixp_sin32(hue) >> 23; 2106 cos_hue = fixp_cos32(hue) >> 23; 2107 2108 bcsh_state.brightness = brightness; 2109 bcsh_state.contrast = contrast; 2110 bcsh_state.saturation = saturation; 2111 bcsh_state.sin_hue = sin_hue; 2112 bcsh_state.cos_hue = cos_hue; 2113 2114 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 2115 if (cstate->splice_mode) 2116 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 2117 } 2118 2119 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 2120 { 2121 struct connector_state *conn_state = &state->conn_state; 2122 struct drm_display_mode *mode = &conn_state->mode; 2123 struct crtc_state *cstate = &state->crtc_state; 2124 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 2125 u16 hdisplay = mode->crtc_hdisplay; 2126 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2127 2128 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 2129 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 2130 bg_dly -= bg_ovl_dly; 2131 2132 /* 2133 * splice mode: hdisplay must roundup as 4 pixel, 2134 * no splice mode: hdisplay must roundup as 2 pixel. 2135 */ 2136 if (cstate->splice_mode) 2137 pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1; 2138 else 2139 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2140 2141 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 2142 hsync_len = 8; 2143 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 2144 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 2145 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2146 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2147 } 2148 2149 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 2150 { 2151 struct connector_state *conn_state = &state->conn_state; 2152 struct drm_display_mode *mode = &conn_state->mode; 2153 u32 bg_dly, pre_scan_dly; 2154 u16 hdisplay = mode->crtc_hdisplay; 2155 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2156 2157 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 2158 vop2->data->vp_data[crtc_id].layer_mix_dly + 2159 vop2->data->vp_data[crtc_id].hdr_mix_dly; 2160 /* hdisplay must roundup as 2 pixel */ 2161 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2162 /** 2163 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will 2164 * lead to first line data be zero. 2165 */ 2166 pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len); 2167 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 2168 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2169 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2170 } 2171 2172 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 2173 { 2174 struct connector_state *conn_state = &state->conn_state; 2175 struct drm_display_mode *mode = &conn_state->mode; 2176 struct crtc_state *cstate = &state->crtc_state; 2177 const struct vop2_data *vop2_data = vop2->data; 2178 const struct vop2_ops *vop2_ops = vop2_data->ops; 2179 u32 vp_offset = (cstate->crtc_id * 0x100); 2180 u16 vtotal = mode->crtc_vtotal; 2181 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2182 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2183 u16 hdisplay = mode->crtc_hdisplay; 2184 u16 vdisplay = mode->crtc_vdisplay; 2185 u16 hsize; 2186 u16 vsize; 2187 u16 hact_end, vact_end; 2188 u32 val; 2189 2190 /* 2191 * For RK3576, use the win scale instead of the post scale to configure 2192 * overscan parameters, because the sharp/post scale/split functions are 2193 * mutually exclusice. 2194 */ 2195 if (vop2->version == VOP_VERSION_RK3576) { 2196 hsize = hdisplay; 2197 vsize = vdisplay; 2198 2199 cstate->overscan_by_win_scale = true; 2200 } else { 2201 hsize = hdisplay * (conn_state->overscan.left_margin + 2202 conn_state->overscan.right_margin) / 200; 2203 vsize = vdisplay * (conn_state->overscan.top_margin + 2204 conn_state->overscan.bottom_margin) / 200; 2205 hsize = round_down(hsize, 2); 2206 vsize = round_down(vsize, 2); 2207 2208 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 2209 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 2210 } 2211 2212 hact_end = hact_st + hsize; 2213 val = hact_st << 16; 2214 val |= hact_end; 2215 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 2216 vact_end = vact_st + vsize; 2217 val = vact_st << 16; 2218 val |= vact_end; 2219 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 2220 val = scl_cal_scale2(vdisplay, vsize) << 16; 2221 val |= scl_cal_scale2(hdisplay, hsize); 2222 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 2223 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 2224 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 2225 vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 2226 RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT, 2227 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 2228 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false); 2229 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2230 u16 vact_st_f1 = vtotal + vact_st + 1; 2231 u16 vact_end_f1 = vact_st_f1 + vsize; 2232 2233 val = vact_st_f1 << 16 | vact_end_f1; 2234 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 2235 } 2236 2237 if (is_vop3(vop2)) { 2238 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 2239 } else { 2240 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 2241 vop2_ops->setup_win_dly(state, cstate->crtc_id); 2242 if (cstate->splice_mode) { 2243 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 2244 vop2_ops->setup_win_dly(state, cstate->splice_crtc_id); 2245 } 2246 } 2247 } 2248 2249 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 2250 { 2251 struct connector_state *conn_state = &state->conn_state; 2252 struct crtc_state *cstate = &state->crtc_state; 2253 struct acm_data *acm = &conn_state->disp_info->acm_data; 2254 struct drm_display_mode *mode = &conn_state->mode; 2255 u32 vp_offset = (cstate->crtc_id * 0x100); 2256 s16 *lut_y; 2257 s16 *lut_h; 2258 s16 *lut_s; 2259 u32 value; 2260 int i; 2261 2262 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2263 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2264 if (!acm->acm_enable) { 2265 writel(0, vop2->regs + RK3528_ACM_CTRL); 2266 return; 2267 } 2268 2269 printf("post acm enable\n"); 2270 2271 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 2272 2273 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 2274 ((mode->vdisplay & 0xfff) << 20); 2275 writel(value, vop2->regs + RK3528_ACM_CTRL); 2276 2277 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 2278 ((acm->s_gain << 20) & 0x3ff00000); 2279 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 2280 2281 lut_y = &acm->gain_lut_hy[0]; 2282 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 2283 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 2284 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 2285 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2286 ((lut_s[i] << 16) & 0xff0000); 2287 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 2288 } 2289 2290 lut_y = &acm->gain_lut_hs[0]; 2291 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 2292 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 2293 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2294 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2295 ((lut_s[i] << 16) & 0xff0000); 2296 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2297 } 2298 2299 lut_y = &acm->delta_lut_h[0]; 2300 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2301 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2302 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2303 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2304 ((lut_s[i] << 20) & 0x3ff00000); 2305 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2306 } 2307 2308 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2309 } 2310 2311 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2312 { 2313 struct connector_state *conn_state = &state->conn_state; 2314 struct crtc_state *cstate = &state->crtc_state; 2315 struct acm_data *acm = &conn_state->disp_info->acm_data; 2316 struct csc_info *csc = &conn_state->disp_info->csc_info; 2317 struct post_csc_coef csc_coef; 2318 bool is_input_yuv = false; 2319 bool is_output_yuv = false; 2320 bool post_r2y_en = false; 2321 bool post_csc_en = false; 2322 u32 vp_offset = (cstate->crtc_id * 0x100); 2323 u32 value; 2324 int range_type; 2325 2326 printf("post csc enable\n"); 2327 2328 if (acm->acm_enable) { 2329 if (!cstate->yuv_overlay) 2330 post_r2y_en = true; 2331 2332 /* do y2r in csc module */ 2333 if (!is_yuv_output(conn_state->bus_format)) 2334 post_csc_en = true; 2335 } else { 2336 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2337 post_r2y_en = true; 2338 2339 /* do y2r in csc module */ 2340 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2341 post_csc_en = true; 2342 } 2343 2344 if (csc->csc_enable) 2345 post_csc_en = true; 2346 2347 if (cstate->yuv_overlay || post_r2y_en) 2348 is_input_yuv = true; 2349 2350 if (is_yuv_output(conn_state->bus_format)) 2351 is_output_yuv = true; 2352 2353 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2354 conn_state->color_range, 2355 CSC_13BIT_DEPTH); 2356 2357 if (post_csc_en) { 2358 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2359 is_output_yuv); 2360 2361 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2362 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2363 csc_coef.csc_coef00, false); 2364 value = csc_coef.csc_coef01 & 0xffff; 2365 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2366 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2367 value = csc_coef.csc_coef10 & 0xffff; 2368 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2369 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2370 value = csc_coef.csc_coef12 & 0xffff; 2371 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2372 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2373 value = csc_coef.csc_coef21 & 0xffff; 2374 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2375 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2376 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2377 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2378 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2379 2380 range_type = csc_coef.range_type ? 0 : 1; 2381 range_type <<= is_input_yuv ? 0 : 1; 2382 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2383 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2384 } 2385 2386 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2387 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2388 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2389 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2390 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2391 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2392 } 2393 2394 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2395 { 2396 struct connector_state *conn_state = &state->conn_state; 2397 struct base2_disp_info *disp_info = conn_state->disp_info; 2398 const char *enable_flag; 2399 if (!disp_info) { 2400 printf("disp_info is empty\n"); 2401 return; 2402 } 2403 2404 enable_flag = (const char *)&disp_info->cacm_header; 2405 if (strncasecmp(enable_flag, "CACM", 4)) { 2406 printf("acm and csc is not support\n"); 2407 return; 2408 } 2409 2410 vop3_post_acm_config(state, vop2); 2411 vop3_post_csc_config(state, vop2); 2412 } 2413 2414 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2, 2415 struct vop2_power_domain_data *pd_data) 2416 { 2417 int val = 0; 2418 bool is_bisr_en, is_otp_bisr_en; 2419 2420 if (pd_data->id == VOP2_PD_CLUSTER) { 2421 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2422 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2423 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2424 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2425 if (is_bisr_en && is_otp_bisr_en) 2426 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2427 val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1), 2428 50 * 1000); 2429 else 2430 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2431 val, !((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1), 2432 50 * 1000); 2433 } else { 2434 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2435 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2436 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2437 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2438 if (is_bisr_en && is_otp_bisr_en) 2439 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2440 val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1), 2441 50 * 1000); 2442 else 2443 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2444 val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1), 2445 50 * 1000); 2446 } 2447 } 2448 2449 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2450 { 2451 int ret = 0; 2452 2453 if (pd_data->id == VOP2_PD_CLUSTER) 2454 vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK, 2455 RK3576_CLUSTER_PD_EN_SHIFT, 0, true); 2456 else 2457 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK, 2458 RK3576_ESMART_PD_EN_SHIFT, 0, true); 2459 ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data); 2460 if (ret) { 2461 printf("wait vop2 power domain timeout\n"); 2462 return ret; 2463 } 2464 2465 return 0; 2466 } 2467 2468 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2, 2469 struct vop2_power_domain_data *pd_data) 2470 { 2471 int val = 0; 2472 int shift = 0; 2473 int shift_factor = 0; 2474 bool is_bisr_en = false; 2475 2476 /* 2477 * The order of pd status bits in BISR_STS register 2478 * is different from that in VOP SYS_STS register. 2479 */ 2480 if (pd_data->id == VOP2_PD_DSC_8K || 2481 pd_data->id == VOP2_PD_DSC_4K || 2482 pd_data->id == VOP2_PD_ESMART) 2483 shift_factor = 1; 2484 2485 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2486 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2487 if (is_bisr_en) { 2488 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2489 2490 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2491 ((val >> shift) & 0x1), 50 * 1000); 2492 } else { 2493 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2494 2495 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2496 !((val >> shift) & 0x1), 50 * 1000); 2497 } 2498 } 2499 2500 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2501 { 2502 int ret = 0; 2503 2504 vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK, 2505 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false); 2506 ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data); 2507 if (ret) { 2508 printf("wait vop2 power domain timeout\n"); 2509 return ret; 2510 } 2511 2512 return 0; 2513 } 2514 2515 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2516 { 2517 struct vop2_power_domain_data *pd_data; 2518 int ret = 0; 2519 2520 if (!pd_id) 2521 return 0; 2522 2523 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2524 if (!pd_data) { 2525 printf("can't find pd_data by id\n"); 2526 return -EINVAL; 2527 } 2528 2529 if (pd_data->parent_id) { 2530 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2531 if (ret) { 2532 printf("can't open parent power domain\n"); 2533 return -EINVAL; 2534 } 2535 } 2536 2537 /* 2538 * Read VOP internal power domain on/off status. 2539 * We should query BISR_STS register in PMU for 2540 * power up/down status when memory repair is enabled. 2541 * Return value: 1 for power on, 0 for power off; 2542 */ 2543 if (vop2->version == VOP_VERSION_RK3576) 2544 ret = rk3576_vop2_power_domain_on(vop2, pd_data); 2545 else 2546 ret = rk3588_vop2_power_domain_on(vop2, pd_data); 2547 2548 return ret; 2549 } 2550 2551 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2552 { 2553 u32 *base = vop2->regs; 2554 int i = 0; 2555 2556 /* 2557 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2558 */ 2559 for (i = 0; i < (vop2->reg_len >> 2); i++) 2560 vop2->regsbak[i] = base[i]; 2561 } 2562 2563 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2564 { 2565 if (!is_vop3(vop2)) 2566 return false; 2567 2568 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2569 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2570 return true; 2571 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2572 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2573 return true; 2574 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2575 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2576 return true; 2577 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE && 2578 win->phys_id == ROCKCHIP_VOP2_ESMART3) 2579 return true; 2580 else 2581 return false; 2582 } 2583 2584 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2585 { 2586 struct vop2_win_data *win_data; 2587 int i; 2588 u8 scale_engine_num = 0; 2589 2590 /* store plane mask for vop2_fixup_dts */ 2591 for (i = 0; i < vop2->data->nr_layers; i++) { 2592 win_data = &vop2->data->win_data[i]; 2593 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2594 continue; 2595 2596 win_data->scale_engine_num = scale_engine_num++; 2597 } 2598 } 2599 2600 static int vop3_get_esmart_lb_mode(struct vop2 *vop2) 2601 { 2602 const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map; 2603 int i; 2604 2605 if (!esmart_lb_mode_map) 2606 return vop2->esmart_lb_mode; 2607 2608 for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) { 2609 if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode) 2610 return esmart_lb_mode_map->lb_map_value; 2611 esmart_lb_mode_map++; 2612 } 2613 2614 if (i == vop2->data->esmart_lb_mode_num) 2615 printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode); 2616 2617 return vop2->data->esmart_lb_mode_map[0].lb_map_value; 2618 } 2619 2620 static inline void vop2_plane_mask_to_possible_vp_mask(struct display_state *state) 2621 { 2622 struct crtc_state *cstate = &state->crtc_state; 2623 struct vop2 *vop2 = cstate->private; 2624 const struct vop2_data *vop2_data = vop2->data; 2625 struct vop2_win_data *win_data; 2626 u32 plane_mask; 2627 u32 nr_planes; 2628 u32 phys_id; 2629 int i, j; 2630 2631 for (i = 0; i < vop2_data->nr_layers; i++) { 2632 win_data = &vop2_data->win_data[i]; 2633 win_data->possible_vp_mask = 0; 2634 } 2635 2636 for (i = 0; i < vop2_data->nr_vps; i++) { 2637 plane_mask = cstate->crtc->vps[i].plane_mask; 2638 nr_planes = hweight32(plane_mask); 2639 2640 for (j = 0; j < nr_planes; j++) { 2641 phys_id = ffs(plane_mask) - 1; 2642 win_data = vop2_find_win_by_phys_id(vop2, phys_id); 2643 win_data->possible_vp_mask |= BIT(i); 2644 plane_mask &= ~BIT(phys_id); 2645 } 2646 } 2647 } 2648 2649 /* 2650 * The function checks whether the 'rockchip,plane-mask' property assigned 2651 * in DTS is valid. 2652 */ 2653 static bool vop2_plane_mask_check(struct display_state *state) 2654 { 2655 struct crtc_state *cstate = &state->crtc_state; 2656 struct vop2 *vop2 = cstate->private; 2657 struct vop2_win_data *win_data; 2658 u32 assigned_plane_mask = 0, plane_mask = 0; 2659 u32 phys_id; 2660 u32 nr_planes; 2661 u8 primary_plane_id, cursor_plane_id; 2662 int i, j; 2663 2664 /* 2665 * If plane mask is assigned in DTS, then every plane need to be assigned to 2666 * one of all the VPs, and no single plane can be assigned to more than one 2667 * VP. 2668 */ 2669 for (i = 0; i < vop2->data->nr_vps; i++) { 2670 plane_mask = cstate->crtc->vps[i].plane_mask; 2671 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2672 cursor_plane_id = cstate->crtc->vps[i].cursor_plane_id; 2673 nr_planes = hweight32(plane_mask); 2674 2675 /* 2676 * If the plane mask and primary plane both are assigned in DTS, the 2677 * primary plane should be included in the plane mask of VPx. 2678 */ 2679 if (plane_mask && primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID && 2680 !(BIT(primary_plane_id) & plane_mask)) { 2681 printf("Invalid primary plane %s[0x%lx] for VP%d[plane mask: 0x%08x]\n", 2682 vop2_plane_phys_id_to_string(primary_plane_id), 2683 BIT(primary_plane_id), i, plane_mask); 2684 return false; 2685 } 2686 2687 if (cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID && 2688 cursor_plane_id == primary_plane_id) { 2689 printf("Assigned cursor plane of VP%d [%s] has been assigned as its pirmary plane\n", 2690 i, vop2_plane_phys_id_to_string(cursor_plane_id)); 2691 return false; 2692 } 2693 2694 /* 2695 * If the plane mask and cursor plane both are assigned in DTS, the 2696 * cursor plane should be included in the plane mask of VPx. 2697 */ 2698 if (plane_mask && cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID && 2699 !(BIT(cursor_plane_id) & plane_mask)) { 2700 printf("Invalid cursor plane %s[0x%lx] for VP%d[plane mask: 0x%08x]\n", 2701 vop2_plane_phys_id_to_string(cursor_plane_id), 2702 BIT(cursor_plane_id), i, plane_mask); 2703 return false; 2704 } 2705 2706 /* 2707 * Every plane assigned to the specific VP should follow the constraints 2708 * of default &vop2_win_data.possible_vp_mask. 2709 */ 2710 for (j = 0; j < nr_planes; j++) { 2711 phys_id = ffs(plane_mask) - 1; 2712 win_data = vop2_find_win_by_phys_id(vop2, phys_id); 2713 if (!win_data) { 2714 printf("Invalid plane id %d in VP%d assigned plane mask\n", 2715 phys_id, i); 2716 return false; 2717 } 2718 2719 if (!(vop2_win_can_attach_to_vp(win_data, i))) { 2720 printf("%s can not attach to VP%d\n", 2721 vop2_plane_phys_id_to_string(phys_id), i); 2722 return false; 2723 } 2724 2725 plane_mask &= ~BIT(phys_id); 2726 } 2727 2728 if (assigned_plane_mask & cstate->crtc->vps[i].plane_mask) { 2729 printf("the same window can't be assigned to two vp\n"); 2730 return false; 2731 } 2732 assigned_plane_mask |= cstate->crtc->vps[i].plane_mask; 2733 } 2734 2735 if (assigned_plane_mask != vop2->data->plane_mask_base) { 2736 printf("all windows should be assigned, full plane mask: [0x%08x], current plane mask: [0x%08x]\n", 2737 vop2->data->plane_mask_base, assigned_plane_mask); 2738 return false; 2739 } 2740 2741 /* 2742 * If plane_mask assigned in DTS is valid, then convert it to &vop2_win_data.possible_vp_mask 2743 * and replace the default one with it. 2744 */ 2745 vop2_plane_mask_to_possible_vp_mask(state); 2746 2747 return true; 2748 } 2749 2750 static void rockchip_cursor_plane_assign(struct display_state *state, u8 vp_id) 2751 { 2752 struct crtc_state *cstate = &state->crtc_state; 2753 struct vop2 *vop2 = cstate->private; 2754 struct vop2_win_data *win_data; 2755 int i, j; 2756 2757 if (cstate->crtc->vps[vp_id].cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 2758 win_data = vop2_find_win_by_phys_id(vop2, cstate->crtc->vps[vp_id].cursor_plane_id); 2759 if (win_data) { 2760 if (vop2_win_can_attach_to_vp(win_data, vp_id)) 2761 vop2->vp_plane_mask[vp_id].cursor_plane_id = 2762 cstate->crtc->vps[vp_id].cursor_plane_id; 2763 return; 2764 } 2765 } 2766 2767 for (i = 0; i < vop2->data->nr_layers; i++) { 2768 win_data = &vop2->data->win_data[i]; 2769 2770 if (win_data->plane_type != VOP2_PLANE_TYPE_CURSOR) 2771 continue; 2772 2773 if (!vop2_win_can_attach_to_vp(win_data, vp_id)) 2774 continue; 2775 2776 for (j = 0; j < vop2->data->nr_vps; j++) { 2777 if (win_data->phys_id == vop2->vp_plane_mask[j].cursor_plane_id) 2778 break; 2779 } 2780 2781 /* The win has been used as the cursor plane for other VPs */ 2782 if (j < vop2->data->nr_vps) 2783 continue; 2784 2785 vop2->vp_plane_mask[vp_id].cursor_plane_id = win_data->phys_id; 2786 return; 2787 } 2788 2789 vop2->vp_plane_mask[vp_id].cursor_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID; 2790 } 2791 2792 static void vop2_plane_mask_assign(struct display_state *state) 2793 { 2794 struct crtc_state *cstate = &state->crtc_state; 2795 struct vop2 *vop2 = cstate->private; 2796 struct vop2_vp_plane_mask *plane_mask; 2797 struct vop2_win_data *win_data; 2798 u32 nr_planes = 0; 2799 int active_vp_num = 0; 2800 int main_vp_index = -1; 2801 int layer_phy_id = 0; 2802 int i, j, k; 2803 2804 printf("Assign default plane mask\n"); 2805 2806 /* 2807 * For vop3, &vop2_vp_plane_mask.plane_mask will not be fixup in 2808 * &rockchip_crtc_funcs.fixup_dts(), because planes can be switched 2809 * between different CRTCs flexibly and the userspace do not need 2810 * the plane_mask to restrict the binding between the crtc and plane. 2811 * We just find a expected plane for logo display. 2812 */ 2813 if (is_vop3(vop2)) { 2814 for (i = 0; i < vop2->data->nr_vps; i++) { 2815 /* 2816 * mark the primary plane id of the VP that is 2817 * not enabled to invalid. 2818 */ 2819 vop2->vp_plane_mask[i].primary_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID; 2820 if (!cstate->crtc->vps[i].enable) 2821 continue; 2822 2823 rockchip_cursor_plane_assign(state, i); 2824 for (j = 0; j < vop2->data->nr_layers; j++) { 2825 win_data = &vop2->data->win_data[j]; 2826 2827 if (win_data->plane_type != VOP2_PLANE_TYPE_PRIMARY) 2828 continue; 2829 2830 if (!vop2_win_can_attach_to_vp(win_data, i)) 2831 continue; 2832 2833 for (k = 0; k < vop2->data->nr_vps; k++) { 2834 if (win_data->phys_id == vop2->vp_plane_mask[k].primary_plane_id) 2835 break; 2836 } 2837 2838 /* The win has been used as the primary plane for other VPs */ 2839 if (k < vop2->data->nr_vps) 2840 continue; 2841 2842 vop2->vp_plane_mask[i].attached_layers_nr = 1; 2843 vop2->vp_plane_mask[i].primary_plane_id = win_data->phys_id; 2844 vop2->vp_plane_mask[i].attached_layers[0] = win_data->phys_id; 2845 vop2->vp_plane_mask[i].plane_mask |= BIT(win_data->phys_id); 2846 active_vp_num++; 2847 break; 2848 } 2849 2850 if (vop2->vp_plane_mask[i].primary_plane_id == ROCKCHIP_VOP2_PHY_ID_INVALID) 2851 printf("ERROR: No primary plane find for video_port%d\n", i); 2852 } 2853 printf("VOP have %d active VP\n", active_vp_num); 2854 } else { 2855 for (i = 0; i < vop2->data->nr_vps; i++) { 2856 /* 2857 * mark the primary plane id of the VP that is 2858 * not enabled to invalid. 2859 */ 2860 vop2->vp_plane_mask[i].primary_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID; 2861 if (cstate->crtc->vps[i].enable) { 2862 rockchip_cursor_plane_assign(state, i); 2863 active_vp_num++; 2864 } 2865 } 2866 printf("VOP have %d active VP\n", active_vp_num); 2867 2868 if (soc_is_rk3566() && active_vp_num > 2) 2869 printf("ERROR: rk3566 only support 2 display output!!\n"); 2870 plane_mask = vop2->data->plane_mask; 2871 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2872 2873 /* 2874 * For RK3566, the main planes should be enabled before the mirror planes. 2875 * The devices that support hot plug may be disconnected initially, so we 2876 * assign the main planes to the first device that does not support hot 2877 * plug, in order to ensure that the mirror planes are not enabled first. 2878 */ 2879 if (soc_is_rk3566()) { 2880 for (i = 0; i < vop2->data->nr_vps; i++) { 2881 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2882 /* the first store main display plane mask */ 2883 vop2->vp_plane_mask[i] = plane_mask[0]; 2884 main_vp_index = i; 2885 break; 2886 } 2887 } 2888 2889 /* if no find unplug devices, use vp0 as main display */ 2890 if (main_vp_index < 0) { 2891 main_vp_index = 0; 2892 vop2->vp_plane_mask[0] = plane_mask[0]; 2893 } 2894 2895 /* plane_mask[0] store main display, so we from plane_mask[1] */ 2896 j = 1; 2897 } else { 2898 /* 2899 * For the platforms except RK3566, we assign the plane mask of 2900 * VPx according to the &vop2_data.plane_mask[active_vp_num][x]. 2901 */ 2902 j = 0; 2903 } 2904 2905 /* init other display except main display */ 2906 for (i = 0; i < vop2->data->nr_vps; i++) { 2907 /* main display or no connect devices */ 2908 if (i == main_vp_index || !cstate->crtc->vps[i].enable) 2909 continue; 2910 vop2->vp_plane_mask[i] = plane_mask[j++]; 2911 /* 2912 * For rk3588, the main window should attach to the VP0 while 2913 * the splice window should attach to the VP1 when the display 2914 * mode is over 4k. 2915 * If only one VP is enabled and the plane mask is not assigned 2916 * in DTS, all main windows will be assigned to the enabled VPx, 2917 * and all splice windows will be assigned to the VPx+1, in order 2918 * to ensure that the splice mode work well. 2919 */ 2920 if (vop2->version == VOP_VERSION_RK3588 && active_vp_num == 1) 2921 vop2->vp_plane_mask[(i + 1) % vop2->data->nr_vps] = plane_mask[j++]; 2922 } 2923 2924 /* store plane mask for vop2_fixup_dts */ 2925 for (i = 0; i < vop2->data->nr_vps; i++) { 2926 nr_planes = vop2->vp_plane_mask[i].attached_layers_nr; 2927 for (j = 0; j < nr_planes; j++) { 2928 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2929 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2930 } 2931 } 2932 } 2933 } 2934 2935 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2936 { 2937 struct crtc_state *cstate = &state->crtc_state; 2938 const struct vop2_data *vop2_data = vop2->data; 2939 const struct vop2_ops *vop2_ops = vop2_data->ops; 2940 u32 nr_planes = 0; 2941 u32 plane_mask; 2942 u8 primary_plane_id; 2943 const u8 *tmp; 2944 int i, j; 2945 2946 if (vop2->global_init) 2947 return; 2948 2949 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2950 if (soc_is_rk3566()) 2951 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2952 OTP_WIN_EN_SHIFT, 1, false); 2953 2954 /* The plane mask is assigned in DTS */ 2955 if (cstate->crtc->assign_plane) { 2956 /* check whether plane mask and primary plane are valid */ 2957 if (vop2_plane_mask_check(state)) { 2958 for (i = 0; i < vop2->data->nr_vps; i++) { 2959 plane_mask = cstate->crtc->vps[i].plane_mask; 2960 nr_planes = hweight32(plane_mask); /* use bitmap to store plane mask */ 2961 vop2->vp_plane_mask[i].attached_layers_nr = nr_planes; 2962 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2963 /* 2964 * If the primary plane of specific VP is not assigned 2965 * in DTS, find a proper primary plane according to the 2966 * &vop2_win_data.possible_vp_mask. 2967 */ 2968 if (primary_plane_id == ROCKCHIP_VOP2_PHY_ID_INVALID) 2969 primary_plane_id = vop2_vp_find_attachable_win(state, i); 2970 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2971 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2972 2973 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id] */ 2974 for (j = 0; j < nr_planes; j++) { 2975 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2976 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2977 } 2978 } 2979 } else { 2980 vop2_plane_mask_assign(state); 2981 } 2982 } else { 2983 /* 2984 * If no plane mask assignment, plane mask and primary plane will be 2985 * assigned automatically. 2986 */ 2987 vop2_plane_mask_assign(state); 2988 } 2989 2990 if (vop2->version == VOP_VERSION_RK3588) 2991 rk3588_vop2_regsbak(vop2); 2992 else 2993 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2994 2995 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2996 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2997 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2998 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2999 3000 for (i = 0; i < vop2->data->nr_vps; i++) { 3001 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 3002 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 3003 printf("%s ", 3004 vop2_plane_phys_id_to_string(vop2->vp_plane_mask[i].attached_layers[j])); 3005 printf("], primary plane: %s\n", 3006 vop2_plane_phys_id_to_string(vop2->vp_plane_mask[i].primary_plane_id)); 3007 } 3008 3009 vop2_ops->setup_overlay(state); 3010 3011 if (is_vop3(vop2)) { 3012 /* 3013 * you can rewrite at dts vop node: 3014 * 3015 * VOP3_ESMART_8K_MODE = 0, 3016 * VOP3_ESMART_4K_4K_MODE = 1, 3017 * VOP3_ESMART_4K_2K_2K_MODE = 2, 3018 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 3019 * 3020 * &vop { 3021 * esmart_lb_mode = /bits/ 8 <2>; 3022 * }; 3023 */ 3024 tmp = dev_read_u8_array_ptr(cstate->dev, "esmart_lb_mode", 1); 3025 if (tmp) 3026 vop2->esmart_lb_mode = *tmp; 3027 else 3028 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 3029 if (vop2->version == VOP_VERSION_RK3576) 3030 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, 3031 RK3576_ESMART_LB_MODE_SEL_MASK, 3032 RK3576_ESMART_LB_MODE_SEL_SHIFT, 3033 vop3_get_esmart_lb_mode(vop2), true); 3034 else 3035 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 3036 ESMART_LB_MODE_SEL_MASK, 3037 ESMART_LB_MODE_SEL_SHIFT, 3038 vop3_get_esmart_lb_mode(vop2), false); 3039 3040 vop3_init_esmart_scale_engine(vop2); 3041 3042 if (vop2->version == VOP_VERSION_RK3576) 3043 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 3044 RK3576_DSP_VS_T_SEL_SHIFT, 0, true); 3045 else 3046 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 3047 DSP_VS_T_SEL_SHIFT, 0, false); 3048 3049 /* 3050 * This is a workaround for RK3528/RK3562/RK3576: 3051 * 3052 * The aclk pre auto gating function may disable the aclk 3053 * in some unexpected cases, which detected by hardware 3054 * automatically. 3055 * 3056 * For example, if the above function is enabled, the post 3057 * scale function will be affected, resulting in abnormal 3058 * display. 3059 */ 3060 if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 || 3061 vop2->version == VOP_VERSION_RK3576) 3062 vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK, 3063 ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false); 3064 } 3065 3066 if (vop2->version == VOP_VERSION_RK3568) 3067 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 3068 3069 if (vop2->version == VOP_VERSION_RK3576) { 3070 vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq"); 3071 3072 /* Default use rkiommu 2.0 for axi0 */ 3073 vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 1, true); 3074 3075 /* Init frc2.0 config */ 3076 vop2_writel(vop2, 0xca0, 0xc8); 3077 vop2_writel(vop2, 0xca4, 0x01000100); 3078 vop2_writel(vop2, 0xca8, 0x03ff0100); 3079 vop2_writel(vop2, 0xda0, 0xc8); 3080 vop2_writel(vop2, 0xda4, 0x01000100); 3081 vop2_writel(vop2, 0xda8, 0x03ff0100); 3082 3083 if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true) 3084 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 3085 VP_INTR_MERGE_EN_SHIFT, 1, true); 3086 3087 /* Set reg done every field for interlace */ 3088 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK, 3089 INTERLACE_FRM_REG_DONE_SHIFT, 0, false); 3090 } 3091 3092 vop2->global_init = true; 3093 } 3094 3095 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state) 3096 { 3097 struct crtc_state *cstate = &state->crtc_state; 3098 const struct vop2_data *vop2_data = vop2->data; 3099 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 3100 struct resource sharp_regs; 3101 u32 *sharp_reg_base; 3102 int ret; 3103 3104 if (!(vp_data->feature & VOP_FEATURE_POST_SHARP)) 3105 return; 3106 3107 ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs); 3108 if (ret) { 3109 printf("failed to get sharp regs\n"); 3110 return; 3111 } 3112 sharp_reg_base = (u32 *)sharp_regs.start; 3113 3114 /* 3115 * After vop initialization, keep sw_sharp_enable always on. 3116 * Only enable/disable sharp submodule to avoid black screen. 3117 */ 3118 writel(0x1, sharp_reg_base); 3119 } 3120 3121 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state) 3122 { 3123 struct crtc_state *cstate = &state->crtc_state; 3124 const struct vop2_data *vop2_data = vop2->data; 3125 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 3126 struct resource acm_regs; 3127 u32 *acm_reg_base; 3128 u32 vp_offset = (cstate->crtc_id * 0x100); 3129 int ret; 3130 3131 if (!(vp_data->feature & VOP_FEATURE_POST_ACM)) 3132 return; 3133 3134 ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs); 3135 if (ret) { 3136 printf("failed to get acm regs\n"); 3137 return; 3138 } 3139 acm_reg_base = (u32 *)acm_regs.start; 3140 3141 /* 3142 * Black screen is displayed when acm bypass switched 3143 * between enable and disable. Therefore, disable acm 3144 * bypass by default after system boot. 3145 */ 3146 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 3147 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 3148 3149 writel(0, acm_reg_base + 0); 3150 } 3151 3152 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state, 3153 struct device_node *dsp_lut_node) 3154 { 3155 struct crtc_state *cstate = &state->crtc_state; 3156 struct resource gamma_res; 3157 fdt_size_t lut_size; 3158 u32 *lut_regs; 3159 u32 *lut; 3160 u32 r, g, b; 3161 int lut_len; 3162 int length; 3163 int i, j; 3164 int ret = 0; 3165 3166 of_get_property(dsp_lut_node, "gamma-lut", &length); 3167 if (!length) 3168 return -EINVAL; 3169 3170 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 3171 if (ret) 3172 printf("failed to get gamma lut res\n"); 3173 lut_regs = (u32 *)gamma_res.start; 3174 lut_size = gamma_res.end - gamma_res.start + 1; 3175 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 3176 printf("failed to get gamma lut register\n"); 3177 return -EINVAL; 3178 } 3179 lut_len = lut_size / 4; 3180 3181 cstate->lut_val = (u32 *)calloc(1, lut_size); 3182 if (!cstate->lut_val) 3183 return -ENOMEM; 3184 3185 length >>= 2; 3186 if (length != lut_len) { 3187 lut = (u32 *)calloc(1, lut_len); 3188 if (!lut) { 3189 free(cstate->lut_val); 3190 return -ENOMEM; 3191 } 3192 3193 ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length); 3194 if (ret) { 3195 printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id); 3196 free(cstate->lut_val); 3197 free(lut); 3198 return -EINVAL; 3199 } 3200 3201 /* 3202 * In order to achieve the same gamma correction effect in different 3203 * platforms, the following conversion helps to translate from 8bit 3204 * gamma table with 256 parameters to 10bit gamma with 1024 parameters. 3205 */ 3206 for (i = 0; i < lut_len; i++) { 3207 j = i * length / lut_len; 3208 r = lut[j] / length / length * lut_len / length; 3209 g = lut[j] / length % length * lut_len / length; 3210 b = lut[j] % length * lut_len / length; 3211 3212 cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b; 3213 } 3214 free(lut); 3215 } else { 3216 of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len); 3217 } 3218 3219 return 0; 3220 } 3221 3222 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state) 3223 { 3224 struct crtc_state *cstate = &state->crtc_state; 3225 struct device_node *dsp_lut_node; 3226 int phandle; 3227 int ret = 0; 3228 3229 phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1); 3230 if (phandle < 0) 3231 return; 3232 3233 dsp_lut_node = of_find_node_by_phandle(phandle); 3234 if (!dsp_lut_node) 3235 return; 3236 3237 ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node); 3238 if (ret) 3239 printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id); 3240 } 3241 3242 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 3243 { 3244 rockchip_vop2_of_get_dsp_lut(vop2, state); 3245 3246 rockchip_vop2_gamma_lut_init(vop2, state); 3247 rockchip_vop2_cubic_lut_init(vop2, state); 3248 rockchip_vop2_sharp_init(vop2, state); 3249 rockchip_vop2_acm_init(vop2, state); 3250 3251 return 0; 3252 } 3253 3254 /* 3255 * VOP2 have multi video ports. 3256 * video port ------- crtc 3257 */ 3258 static int rockchip_vop2_preinit(struct display_state *state) 3259 { 3260 struct crtc_state *cstate = &state->crtc_state; 3261 const struct vop2_data *vop2_data = cstate->crtc->data; 3262 struct regmap *map; 3263 char dclk_name[16]; 3264 int ret; 3265 3266 if (!rockchip_vop2) { 3267 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 3268 if (!rockchip_vop2) 3269 return -ENOMEM; 3270 memset(rockchip_vop2, 0, sizeof(struct vop2)); 3271 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 3272 rockchip_vop2->reg_len = RK3568_MAX_REG; 3273 #ifdef CONFIG_SPL_BUILD 3274 rockchip_vop2->regs = (void *)RK3528_VOP_BASE; 3275 #else 3276 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 3277 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf"); 3278 rockchip_vop2->grf = regmap_get_range(map, 0); 3279 if (rockchip_vop2->grf <= 0) 3280 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 3281 #endif 3282 rockchip_vop2->version = vop2_data->version; 3283 rockchip_vop2->data = vop2_data; 3284 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 3285 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf"); 3286 rockchip_vop2->vop_grf = regmap_get_range(map, 0); 3287 if (rockchip_vop2->vop_grf <= 0) 3288 printf("%s: Get syscon vop_grf failed (ret=%p)\n", 3289 __func__, rockchip_vop2->vop_grf); 3290 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 3291 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 3292 if (rockchip_vop2->vo1_grf <= 0) 3293 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", 3294 __func__, rockchip_vop2->vo1_grf); 3295 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3296 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3297 if (rockchip_vop2->sys_pmu <= 0) 3298 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3299 __func__, rockchip_vop2->sys_pmu); 3300 } else if (rockchip_vop2->version == VOP_VERSION_RK3576) { 3301 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf"); 3302 rockchip_vop2->ioc_grf = regmap_get_range(map, 0); 3303 if (rockchip_vop2->ioc_grf <= 0) 3304 printf("%s: Get syscon ioc_grf failed (ret=%p)\n", 3305 __func__, rockchip_vop2->ioc_grf); 3306 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3307 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3308 if (rockchip_vop2->sys_pmu <= 0) 3309 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3310 __func__, rockchip_vop2->sys_pmu); 3311 } 3312 } 3313 3314 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3315 if (dev_read_stringlist_search(cstate->dev, "reset-names", dclk_name) > 0) { 3316 ret = reset_get_by_name(cstate->dev, dclk_name, &cstate->dclk_rst); 3317 if (ret < 0) { 3318 printf("%s: failed to get dclk reset: %d\n", __func__, ret); 3319 cstate->dclk_rst.dev = NULL; 3320 } 3321 } 3322 3323 cstate->private = rockchip_vop2; 3324 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 3325 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 3326 3327 vop2_global_initial(rockchip_vop2, state); 3328 3329 return 0; 3330 } 3331 3332 /* 3333 * calc the dclk on rk3588 3334 * the available div of dclk is 1, 2, 4 3335 * 3336 */ 3337 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 3338 { 3339 if (child_clk * 4 <= max_dclk) 3340 return child_clk * 4; 3341 else if (child_clk * 2 <= max_dclk) 3342 return child_clk * 2; 3343 else if (child_clk <= max_dclk) 3344 return child_clk; 3345 else 3346 return 0; 3347 } 3348 3349 /* 3350 * 4 pixclk/cycle on rk3588 3351 * RGB/eDP/HDMI: if_pixclk >= dclk_core 3352 * DP: dp_pixclk = dclk_out <= dclk_core 3353 * DSI: mipi_pixclk <= dclk_out <= dclk_core 3354 */ 3355 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 3356 int *dclk_core_div, int *dclk_out_div, 3357 int *if_pixclk_div, int *if_dclk_div) 3358 { 3359 struct crtc_state *cstate = &state->crtc_state; 3360 struct connector_state *conn_state = &state->conn_state; 3361 struct drm_display_mode *mode = &conn_state->mode; 3362 struct vop2 *vop2 = cstate->private; 3363 unsigned long v_pixclk = mode->crtc_clock; 3364 unsigned long dclk_core_rate = v_pixclk >> 2; 3365 unsigned long dclk_rate = v_pixclk; 3366 unsigned long dclk_out_rate; 3367 u64 if_dclk_rate; 3368 u64 if_pixclk_rate; 3369 int output_type = conn_state->type; 3370 int output_mode = conn_state->output_mode; 3371 int K = 1; 3372 3373 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 3374 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3375 printf("Dual channel and YUV420 can't work together\n"); 3376 return -EINVAL; 3377 } 3378 3379 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3380 output_mode == ROCKCHIP_OUT_MODE_YUV420) 3381 K = 2; 3382 3383 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 3384 /* 3385 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 3386 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 3387 */ 3388 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3389 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3390 dclk_rate = dclk_rate >> 1; 3391 K = 2; 3392 } 3393 if (cstate->dsc_enable) { 3394 if_pixclk_rate = cstate->dsc_cds_clk_rate / 1000 << 1; 3395 if_dclk_rate = cstate->dsc_cds_clk_rate / 1000; 3396 } else { 3397 if_pixclk_rate = (dclk_core_rate << 1) / K; 3398 if_dclk_rate = dclk_core_rate / K; 3399 } 3400 3401 if (v_pixclk > VOP2_MAX_DCLK_RATE) 3402 dclk_rate = vop2_calc_dclk(dclk_core_rate, 3403 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3404 3405 if (!dclk_rate) { 3406 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 3407 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 3408 return -EINVAL; 3409 } 3410 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3411 *if_dclk_div = dclk_rate / if_dclk_rate; 3412 *dclk_core_div = dclk_rate / dclk_core_rate; 3413 /* For HDMI DSC mode, the dclk_out_div should be the same as dclk_core_div */ 3414 if (cstate->dsc_enable) 3415 *dclk_out_div = *dclk_core_div; 3416 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 3417 dclk_rate, *if_pixclk_div, *if_dclk_div); 3418 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 3419 /* edp_pixclk = edp_dclk > dclk_core */ 3420 if_pixclk_rate = v_pixclk / K; 3421 if_dclk_rate = v_pixclk / K; 3422 dclk_rate = if_pixclk_rate * K; 3423 *dclk_core_div = dclk_rate / dclk_core_rate; 3424 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3425 *if_dclk_div = *if_pixclk_div; 3426 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 3427 dclk_out_rate = v_pixclk >> 2; 3428 dclk_out_rate = dclk_out_rate / K; 3429 3430 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3431 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3432 if (!dclk_rate) { 3433 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 3434 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 3435 return -EINVAL; 3436 } 3437 *dclk_out_div = dclk_rate / dclk_out_rate; 3438 *dclk_core_div = dclk_rate / dclk_core_rate; 3439 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 3440 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3441 K = 2; 3442 if (cstate->dsc_enable) 3443 /* dsc output is 96bit, dsi input is 192 bit */ 3444 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 3445 else 3446 if_pixclk_rate = dclk_core_rate / K; 3447 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 3448 dclk_out_rate = dclk_core_rate / K; 3449 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 3450 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3451 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3452 if (!dclk_rate) { 3453 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 3454 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 3455 return -EINVAL; 3456 } 3457 3458 if (cstate->dsc_enable) 3459 dclk_rate /= cstate->dsc_slice_num; 3460 3461 *dclk_out_div = dclk_rate / dclk_out_rate; 3462 *dclk_core_div = dclk_rate / dclk_core_rate; 3463 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 3464 if (cstate->dsc_enable) 3465 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 3466 3467 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 3468 dclk_rate = v_pixclk; 3469 *dclk_core_div = dclk_rate / dclk_core_rate; 3470 } 3471 3472 *if_pixclk_div = ilog2(*if_pixclk_div); 3473 *if_dclk_div = ilog2(*if_dclk_div); 3474 *dclk_core_div = ilog2(*dclk_core_div); 3475 /* 3476 * For RK3588, dclk_out is designed for DP, MIPI(both DSC and non-DSC mode) 3477 * and HDMI in DSC mode. 3478 */ 3479 if (output_type == DRM_MODE_CONNECTOR_DisplayPort || 3480 output_type == DRM_MODE_CONNECTOR_DSI || 3481 (output_type == DRM_MODE_CONNECTOR_HDMIA && cstate->dsc_enable)) 3482 *dclk_out_div = ilog2(*dclk_out_div); 3483 else 3484 *dclk_out_div = 0; 3485 3486 return dclk_rate; 3487 } 3488 3489 static int vop2_calc_dsc_clk(struct display_state *state) 3490 { 3491 struct connector_state *conn_state = &state->conn_state; 3492 struct drm_display_mode *mode = &conn_state->mode; 3493 struct crtc_state *cstate = &state->crtc_state; 3494 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 3495 u8 k = 1; 3496 3497 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3498 k = 2; 3499 3500 cstate->dsc_txp_clk_rate = v_pixclk; 3501 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 3502 3503 cstate->dsc_pxl_clk_rate = v_pixclk; 3504 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 3505 3506 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 3507 * cds_dat_width = 96; 3508 * bits_per_pixel = [8-12]; 3509 * As cds clk is div from txp clk and only support 1/2/4 div, 3510 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 3511 * otherwise dsc_cds = crtc_clock / 8; 3512 */ 3513 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 3514 3515 return 0; 3516 } 3517 3518 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 3519 { 3520 struct crtc_state *cstate = &state->crtc_state; 3521 struct connector_state *conn_state = &state->conn_state; 3522 struct drm_display_mode *mode = &conn_state->mode; 3523 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3524 struct vop2 *vop2 = cstate->private; 3525 u32 vp_offset = (cstate->crtc_id * 0x100); 3526 u16 hdisplay = mode->crtc_hdisplay; 3527 int output_if = conn_state->output_if; 3528 int if_pixclk_div = 0; 3529 int if_dclk_div = 0; 3530 unsigned long dclk_rate; 3531 bool dclk_inv, yc_swap = false; 3532 u32 val; 3533 3534 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3535 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3536 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 3537 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 3538 } else { 3539 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3540 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3541 } 3542 3543 if (cstate->dsc_enable) { 3544 int k = 1; 3545 3546 if (!vop2->data->nr_dscs) { 3547 printf("Unsupported DSC\n"); 3548 return 0; 3549 } 3550 3551 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3552 k = 2; 3553 3554 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 3555 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 3556 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 3557 3558 vop2_calc_dsc_clk(state); 3559 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 3560 cstate->dsc_id, dsc_sink_cap->slice_width, 3561 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 3562 } 3563 3564 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 3565 3566 if (output_if & VOP_OUTPUT_IF_RGB) { 3567 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3568 4, false); 3569 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3570 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3571 } 3572 3573 if (output_if & VOP_OUTPUT_IF_BT1120) { 3574 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3575 3, false); 3576 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3577 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3578 yc_swap = is_yc_swap(conn_state->bus_format); 3579 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT, 3580 yc_swap, false); 3581 } 3582 3583 if (output_if & VOP_OUTPUT_IF_BT656) { 3584 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3585 2, false); 3586 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3587 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3588 yc_swap = is_yc_swap(conn_state->bus_format); 3589 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT, 3590 yc_swap, false); 3591 } 3592 3593 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3594 if (cstate->crtc_id == 2) 3595 val = 0; 3596 else 3597 val = 1; 3598 3599 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3600 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3601 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 3602 3603 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 3604 1, false); 3605 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 3606 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 3607 if_pixclk_div, false); 3608 3609 if (conn_state->hold_mode) { 3610 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3611 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3612 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3613 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3614 } 3615 } 3616 3617 if (output_if & VOP_OUTPUT_IF_MIPI1) { 3618 if (cstate->crtc_id == 2) 3619 val = 0; 3620 else if (cstate->crtc_id == 3) 3621 val = 1; 3622 else 3623 val = 3; /*VP1*/ 3624 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3625 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3626 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 3627 3628 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 3629 1, false); 3630 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 3631 val, false); 3632 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 3633 if_pixclk_div, false); 3634 3635 if (conn_state->hold_mode) { 3636 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3637 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3638 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3639 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3640 } 3641 } 3642 3643 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3644 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3645 MIPI_DUAL_EN_SHIFT, 1, false); 3646 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3647 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3648 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3649 false); 3650 switch (conn_state->type) { 3651 case DRM_MODE_CONNECTOR_DisplayPort: 3652 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3653 RK3588_DP_DUAL_EN_SHIFT, 1, false); 3654 break; 3655 case DRM_MODE_CONNECTOR_eDP: 3656 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3657 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 3658 break; 3659 case DRM_MODE_CONNECTOR_HDMIA: 3660 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3661 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 3662 break; 3663 case DRM_MODE_CONNECTOR_DSI: 3664 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3665 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 3666 break; 3667 default: 3668 break; 3669 } 3670 } 3671 3672 if (output_if & VOP_OUTPUT_IF_eDP0) { 3673 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 3674 1, false); 3675 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3676 cstate->crtc_id, false); 3677 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3678 if_dclk_div, false); 3679 3680 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3681 if_pixclk_div, false); 3682 3683 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3684 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 3685 } 3686 3687 if (output_if & VOP_OUTPUT_IF_eDP1) { 3688 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 3689 1, false); 3690 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3691 cstate->crtc_id, false); 3692 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3693 if_dclk_div, false); 3694 3695 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3696 if_pixclk_div, false); 3697 3698 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3699 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 3700 } 3701 3702 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3703 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 3704 1, false); 3705 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3706 cstate->crtc_id, false); 3707 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3708 if_dclk_div, false); 3709 3710 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3711 if_pixclk_div, false); 3712 3713 if (cstate->dsc_enable) 3714 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3715 RK3588_GRF_HDMITX0_COMPRESS_MODE_SHIFT, 1); 3716 3717 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3718 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 3719 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3720 HDMI_SYNC_POL_MASK, 3721 HDMI0_SYNC_POL_SHIFT, val); 3722 } 3723 3724 if (output_if & VOP_OUTPUT_IF_HDMI1) { 3725 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 3726 1, false); 3727 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3728 cstate->crtc_id, false); 3729 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3730 if_dclk_div, false); 3731 3732 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3733 if_pixclk_div, false); 3734 3735 if (cstate->dsc_enable) 3736 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3737 RK3588_GRF_HDMITX1_COMPRESS_MODE_SHIFT, 1); 3738 3739 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3740 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 3741 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3742 HDMI_SYNC_POL_MASK, 3743 HDMI1_SYNC_POL_SHIFT, val); 3744 } 3745 3746 if (output_if & VOP_OUTPUT_IF_DP0) { 3747 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 3748 cstate->crtc_id, false); 3749 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3750 RK3588_DP0_PIN_POL_SHIFT, val, false); 3751 } 3752 3753 if (output_if & VOP_OUTPUT_IF_DP1) { 3754 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 3755 cstate->crtc_id, false); 3756 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3757 RK3588_DP1_PIN_POL_SHIFT, val, false); 3758 } 3759 3760 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3761 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 3762 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3763 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 3764 3765 return dclk_rate; 3766 } 3767 3768 static unsigned long rk3576_vop2_if_cfg(struct display_state *state) 3769 { 3770 struct crtc_state *cstate = &state->crtc_state; 3771 struct connector_state *conn_state = &state->conn_state; 3772 struct drm_display_mode *mode = &conn_state->mode; 3773 struct vop2 *vop2 = cstate->private; 3774 u32 vp_offset = (cstate->crtc_id * 0x100); 3775 u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate; 3776 int output_if = conn_state->output_if; 3777 bool dclk_inv, yc_swap = false; 3778 bool split_mode = !!(conn_state->output_flags & 3779 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE); 3780 bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false; 3781 bool interface_dclk_sel, interface_pix_clk_sel = false; 3782 bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK || 3783 conn_state->output_if & VOP_OUTPUT_IF_BT656; 3784 unsigned long dclk_in_rate, dclk_core_rate; 3785 u32 val; 3786 3787 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3788 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3789 /* 3790 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3791 * so set VOP hsync/vsync polarity as positive by default. 3792 */ 3793 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3794 } else { 3795 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3796 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3797 } 3798 3799 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 || 3800 mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode)) 3801 cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */ 3802 else 3803 cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */ 3804 dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div; 3805 3806 if (double_pixel) 3807 dclk_core_rate = mode->crtc_clock / 2; 3808 else 3809 dclk_core_rate = mode->crtc_clock / port_pix_rate; 3810 post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */ 3811 3812 if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3813 pix_half_rate = true; 3814 post_dclk_out_sel = true; 3815 } 3816 3817 if (output_if & VOP_OUTPUT_IF_RGB) { 3818 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3819 /* 3820 * RGB interface_pix_clk_sel will auto config according 3821 * to rgb_en/bt1120_en/bt656_en. 3822 */ 3823 } else if (output_if & VOP_OUTPUT_IF_eDP0) { 3824 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3825 interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0; 3826 } else { 3827 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3828 interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0; 3829 } 3830 3831 /* dclk_core */ 3832 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3833 RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false); 3834 /* dclk_out */ 3835 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3836 RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false); 3837 3838 if (output_if & VOP_OUTPUT_IF_RGB) { 3839 /* 0: dclk_core, 1: dclk_out */ 3840 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3841 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3842 3843 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3844 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3845 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3846 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3847 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3848 RK3576_IF_OUT_EN_SHIFT, 1, false); 3849 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3850 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3851 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3852 RK3576_IF_PIN_POL_SHIFT, val, false); 3853 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3854 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv); 3855 } 3856 3857 if (output_if & VOP_OUTPUT_IF_BT1120) { 3858 /* 0: dclk_core, 1: dclk_out */ 3859 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3860 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3861 3862 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3863 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3864 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3865 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3866 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3867 RK3576_IF_OUT_EN_SHIFT, 1, false); 3868 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3869 RK3576_BT1120_OUT_EN_SHIFT, 1, false); 3870 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3871 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3872 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3873 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3874 yc_swap = is_yc_swap(conn_state->bus_format); 3875 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3876 RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false); 3877 } 3878 3879 if (output_if & VOP_OUTPUT_IF_BT656) { 3880 /* 0: dclk_core, 1: dclk_out */ 3881 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3882 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3883 3884 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3885 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3886 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3887 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3888 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3889 RK3576_IF_OUT_EN_SHIFT, 1, false); 3890 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3891 RK3576_BT656_OUT_EN_SHIFT, 1, false); 3892 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3893 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3894 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3895 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3896 yc_swap = is_yc_swap(conn_state->bus_format); 3897 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3898 RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false); 3899 } 3900 3901 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3902 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3903 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3904 /* 0: div2, 1: div4 */ 3905 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3906 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3907 3908 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3909 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3910 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3911 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3912 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3913 RK3576_IF_OUT_EN_SHIFT, 1, false); 3914 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3915 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3916 /* 3917 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3918 * so set VOP hsync/vsync polarity as positive by default. 3919 */ 3920 if (vop2->version == VOP_VERSION_RK3576) 3921 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3922 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3923 RK3576_IF_PIN_POL_SHIFT, val, false); 3924 3925 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3926 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3927 RK3576_MIPI_CMD_MODE_SHIFT, 1, false); 3928 3929 if (conn_state->hold_mode) { 3930 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3931 EDPI_TE_EN, !cstate->soft_te, false); 3932 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3933 EDPI_WMS_HOLD_EN, 1, false); 3934 } 3935 } 3936 3937 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3938 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3939 MIPI_DUAL_EN_SHIFT, 1, false); 3940 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3941 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3942 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3943 switch (conn_state->type) { 3944 case DRM_MODE_CONNECTOR_DisplayPort: 3945 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3946 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3947 break; 3948 case DRM_MODE_CONNECTOR_eDP: 3949 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3950 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3951 break; 3952 case DRM_MODE_CONNECTOR_HDMIA: 3953 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3954 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3955 break; 3956 case DRM_MODE_CONNECTOR_DSI: 3957 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3958 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3959 break; 3960 default: 3961 break; 3962 } 3963 } 3964 3965 if (output_if & VOP_OUTPUT_IF_eDP0) { 3966 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3967 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3968 /* 0: dclk, 1: port0_dclk */ 3969 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3970 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3971 3972 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3973 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3974 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3975 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3976 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3977 RK3576_IF_OUT_EN_SHIFT, 1, false); 3978 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3979 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3980 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3981 RK3576_IF_PIN_POL_SHIFT, val, false); 3982 } 3983 3984 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3985 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3986 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3987 /* 0: div2, 1: div4 */ 3988 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3989 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3990 3991 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3992 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3993 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3994 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3995 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3996 RK3576_IF_OUT_EN_SHIFT, 1, false); 3997 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3998 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3999 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 4000 RK3576_IF_PIN_POL_SHIFT, val, false); 4001 } 4002 4003 if (output_if & VOP_OUTPUT_IF_DP0) { 4004 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 4005 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 4006 /* 0: no div, 1: div2 */ 4007 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 4008 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 4009 4010 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 4011 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 4012 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 4013 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 4014 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 4015 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 4016 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 4017 RK3576_IF_PIN_POL_SHIFT, val, false); 4018 } 4019 4020 if (output_if & VOP_OUTPUT_IF_DP1) { 4021 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 4022 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 4023 /* 0: no div, 1: div2 */ 4024 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 4025 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 4026 4027 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 4028 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 4029 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 4030 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 4031 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 4032 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 4033 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK, 4034 RK3576_IF_PIN_POL_SHIFT, val, false); 4035 } 4036 4037 if (output_if & VOP_OUTPUT_IF_DP2) { 4038 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 4039 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 4040 /* 0: no div, 1: div2 */ 4041 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 4042 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 4043 4044 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 4045 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 4046 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 4047 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 4048 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 4049 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 4050 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK, 4051 RK3576_IF_PIN_POL_SHIFT, val, false); 4052 } 4053 4054 return mode->crtc_clock; 4055 } 4056 4057 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state) 4058 { 4059 struct crtc_state *cstate = &state->crtc_state; 4060 struct connector_state *conn_state = &state->conn_state; 4061 struct vop2 *vop2 = cstate->private; 4062 u32 vp_offset = (cstate->crtc_id * 0x100); 4063 4064 if (conn_state->output_flags & 4065 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) { 4066 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4067 LVDS_DUAL_EN_SHIFT, 1, false); 4068 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4069 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false); 4070 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 4071 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4072 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 4073 4074 return; 4075 } 4076 4077 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 4078 MIPI_DUAL_EN_SHIFT, 1, false); 4079 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) { 4080 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 4081 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 4082 } 4083 4084 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 4085 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4086 LVDS_DUAL_EN_SHIFT, 1, false); 4087 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 4088 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false); 4089 } 4090 } 4091 4092 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 4093 { 4094 struct crtc_state *cstate = &state->crtc_state; 4095 struct connector_state *conn_state = &state->conn_state; 4096 struct drm_display_mode *mode = &conn_state->mode; 4097 struct vop2 *vop2 = cstate->private; 4098 bool dclk_inv; 4099 u32 val; 4100 4101 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 4102 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4103 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4104 4105 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 4106 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 4107 1, false); 4108 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4109 RGB_MUX_SHIFT, cstate->crtc_id, false); 4110 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 4111 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4112 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 4113 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 4114 } 4115 4116 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 4117 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 4118 1, false); 4119 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 4120 BT1120_EN_SHIFT, 1, false); 4121 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4122 RGB_MUX_SHIFT, cstate->crtc_id, false); 4123 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 4124 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 4125 } 4126 4127 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4128 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4129 1, false); 4130 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4131 RGB_MUX_SHIFT, cstate->crtc_id, false); 4132 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 4133 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 4134 } 4135 4136 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 4137 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 4138 1, false); 4139 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4140 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 4141 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 4142 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4143 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4144 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 4145 } 4146 4147 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 4148 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 4149 1, false); 4150 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4151 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 4152 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 4153 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4154 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4155 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 4156 } 4157 4158 4159 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 4160 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 4161 1, false); 4162 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4163 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 4164 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4165 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 4166 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 4167 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 4168 } 4169 4170 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 4171 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 4172 1, false); 4173 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4174 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 4175 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4176 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 4177 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 4178 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 4179 } 4180 4181 if (conn_state->output_flags & 4182 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 4183 conn_state->output_flags & 4184 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) 4185 rk3568_vop2_setup_dual_channel_if(state); 4186 4187 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 4188 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 4189 1, false); 4190 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4191 EDP0_MUX_SHIFT, cstate->crtc_id, false); 4192 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4193 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 4194 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 4195 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 4196 } 4197 4198 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4199 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4200 1, false); 4201 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4202 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4203 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4204 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4205 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4206 IF_CRTL_HDMI_PIN_POL_MASK, 4207 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4208 } 4209 4210 return mode->crtc_clock; 4211 } 4212 4213 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 4214 { 4215 struct crtc_state *cstate = &state->crtc_state; 4216 struct connector_state *conn_state = &state->conn_state; 4217 struct drm_display_mode *mode = &conn_state->mode; 4218 struct vop2 *vop2 = cstate->private; 4219 bool dclk_inv; 4220 u32 vp_offset = (cstate->crtc_id * 0x100); 4221 u32 val; 4222 4223 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 4224 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4225 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4226 4227 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 4228 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 4229 1, false); 4230 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4231 RGB_MUX_SHIFT, cstate->crtc_id, false); 4232 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 4233 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 4234 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4235 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4236 } 4237 4238 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 4239 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 4240 1, false); 4241 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4242 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 4243 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4244 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 4245 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4246 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4247 } 4248 4249 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 4250 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 4251 1, false); 4252 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4253 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 4254 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4255 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 4256 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4257 RK3562_MIPI_PIN_POL_SHIFT, val, false); 4258 4259 if (conn_state->hold_mode) { 4260 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4261 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 4262 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4263 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 4264 } 4265 } 4266 4267 return mode->crtc_clock; 4268 } 4269 4270 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 4271 { 4272 struct crtc_state *cstate = &state->crtc_state; 4273 struct connector_state *conn_state = &state->conn_state; 4274 struct drm_display_mode *mode = &conn_state->mode; 4275 struct vop2 *vop2 = cstate->private; 4276 u32 val; 4277 4278 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4279 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4280 4281 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4282 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4283 1, false); 4284 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4285 RGB_MUX_SHIFT, cstate->crtc_id, false); 4286 } 4287 4288 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4289 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4290 1, false); 4291 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4292 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4293 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4294 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4295 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4296 IF_CRTL_HDMI_PIN_POL_MASK, 4297 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4298 } 4299 4300 return mode->crtc_clock; 4301 } 4302 4303 static void vop2_post_color_swap(struct display_state *state) 4304 { 4305 struct crtc_state *cstate = &state->crtc_state; 4306 struct connector_state *conn_state = &state->conn_state; 4307 struct vop2 *vop2 = cstate->private; 4308 u32 vp_offset = (cstate->crtc_id * 0x100); 4309 u32 output_type = conn_state->type; 4310 u32 data_swap = 0; 4311 4312 if (is_uv_swap(state) || is_rb_swap(state)) 4313 data_swap = DSP_RB_SWAP; 4314 4315 if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) { 4316 if ((output_type == DRM_MODE_CONNECTOR_HDMIA || 4317 output_type == DRM_MODE_CONNECTOR_DisplayPort) && 4318 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 4319 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 4320 data_swap |= DSP_RG_SWAP; 4321 } 4322 4323 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 4324 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 4325 } 4326 4327 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 4328 { 4329 int ret = 0; 4330 4331 if (parent->dev) 4332 ret = clk_set_parent(clk, parent); 4333 if (ret < 0) 4334 debug("failed to set %s as parent for %s\n", 4335 parent->dev->name, clk->dev->name); 4336 } 4337 4338 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 4339 { 4340 int ret = 0; 4341 4342 if (clk->dev) 4343 ret = clk_set_rate(clk, rate); 4344 if (ret < 0) 4345 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 4346 4347 return ret; 4348 } 4349 4350 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 4351 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 4352 int *dsc_cds_clk_div, u64 dclk_rate) 4353 { 4354 struct crtc_state *cstate = &state->crtc_state; 4355 4356 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 4357 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 4358 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 4359 4360 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 4361 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 4362 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 4363 } 4364 4365 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 4366 { 4367 struct crtc_state *cstate = &state->crtc_state; 4368 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 4369 struct drm_dsc_picture_parameter_set config_pps; 4370 const struct vop2_data *vop2_data = vop2->data; 4371 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4372 u32 *pps_val = (u32 *)&config_pps; 4373 u32 decoder_regs_offset = (dsc_id * 0x100); 4374 int i = 0; 4375 4376 memcpy(&config_pps, pps, sizeof(config_pps)); 4377 4378 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 4379 config_pps.pps_3 &= 0xf0; 4380 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 4381 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 4382 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 4383 } 4384 4385 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 4386 config_pps.rc_range_parameters[i] = 4387 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 4388 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 4389 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 4390 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 4391 } 4392 4393 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 4394 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 4395 } 4396 4397 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 4398 { 4399 struct connector_state *conn_state = &state->conn_state; 4400 struct drm_display_mode *mode = &conn_state->mode; 4401 struct crtc_state *cstate = &state->crtc_state; 4402 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 4403 const struct vop2_data *vop2_data = vop2->data; 4404 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4405 bool mipi_ds_mode = false; 4406 u8 dsc_interface_mode = 0; 4407 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4408 u16 hdisplay = mode->crtc_hdisplay; 4409 u16 htotal = mode->crtc_htotal; 4410 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4411 u16 vdisplay = mode->crtc_vdisplay; 4412 u16 vtotal = mode->crtc_vtotal; 4413 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4414 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4415 u16 vact_end = vact_st + vdisplay; 4416 u32 ctrl_regs_offset = (dsc_id * 0x30); 4417 u32 decoder_regs_offset = (dsc_id * 0x100); 4418 int dsc_txp_clk_div = 0; 4419 int dsc_pxl_clk_div = 0; 4420 int dsc_cds_clk_div = 0; 4421 int val = 0; 4422 4423 if (!vop2->data->nr_dscs) { 4424 printf("Unsupported DSC\n"); 4425 return; 4426 } 4427 4428 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 4429 printf("DSC%d supported max slice is: %d, current is: %d\n", 4430 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 4431 4432 if (dsc_data->pd_id) { 4433 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 4434 printf("open dsc%d pd fail\n", dsc_id); 4435 } 4436 4437 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 4438 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 4439 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 4440 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 4441 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 4442 dsc_interface_mode = VOP_DSC_IF_HDMI; 4443 } else { 4444 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 4445 if (mipi_ds_mode) 4446 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 4447 else 4448 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 4449 } 4450 4451 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4452 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4453 DSC_MAN_MODE_SHIFT, 0, false); 4454 else 4455 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4456 DSC_MAN_MODE_SHIFT, 1, false); 4457 4458 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 4459 4460 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 4461 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 4462 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 4463 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 4464 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 4465 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 4466 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 4467 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 4468 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4469 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 4470 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 4471 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 4472 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4473 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 4474 4475 if (!mipi_ds_mode) { 4476 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 4477 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 4478 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 4479 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 4480 u32 dly_num, dsc_cds_rate_mhz, val = 0; 4481 int k = 1; 4482 4483 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4484 k = 2; 4485 4486 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 4487 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 4488 4489 /* 4490 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 4491 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 4492 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 4493 * 4494 * HDMI: 4495 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 4496 * delay_line_num = 4 - BPP / 8 4497 * = (64 - target_bpp / 8) / 16 4498 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4499 * 4500 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 4501 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 4502 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4503 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 4504 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4505 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 4506 */ 4507 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 4508 dsc_cds_rate_mhz = dsc_cds_rate; 4509 dsc_hsync = hsync_len / 2; 4510 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 4511 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4512 } else { 4513 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 4514 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 4515 be16_to_cpu(cstate->pps.chunk_size); 4516 4517 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4518 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 4519 4520 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 4521 if (dsc_hsync < 8) 4522 dsc_hsync = 8; 4523 } 4524 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 4525 DSC_INIT_DLY_MODE_SHIFT, 0, false); 4526 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 4527 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 4528 4529 /* 4530 * htotal / dclk_core = dsc_htotal /cds_clk 4531 * 4532 * dclk_core = DCLK / (1 << dclk_core->div_val) 4533 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 4534 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 4535 * 4536 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 4537 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 4538 */ 4539 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 4540 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 4541 val = dsc_htotal << 16 | dsc_hsync; 4542 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 4543 DSC_HTOTAL_PW_SHIFT, val, false); 4544 4545 dsc_hact_st = hact_st / 2; 4546 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 4547 val = dsc_hact_end << 16 | dsc_hact_st; 4548 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 4549 DSC_HACT_ST_END_SHIFT, val, false); 4550 4551 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 4552 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 4553 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 4554 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 4555 } 4556 4557 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 4558 RST_DEASSERT_SHIFT, 1, false); 4559 udelay(10); 4560 4561 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 4562 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 4563 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4564 4565 vop2_load_pps(state, vop2, dsc_id); 4566 4567 val |= (1 << DSC_PPS_UPD_SHIFT); 4568 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4569 4570 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 4571 dsc_id, 4572 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 4573 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 4574 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 4575 } 4576 4577 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 4578 { 4579 struct crtc_state *cstate = &state->crtc_state; 4580 struct vop2 *vop2 = cstate->private; 4581 struct udevice *vp_dev, *dev; 4582 struct ofnode_phandle_args args; 4583 char vp_name[10]; 4584 int ret; 4585 4586 if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576) 4587 return false; 4588 4589 sprintf(vp_name, "port@%d", cstate->crtc_id); 4590 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 4591 debug("warn: can't get vp device\n"); 4592 return false; 4593 } 4594 4595 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 4596 0, &args); 4597 if (ret) { 4598 debug("assigned-clock-parents's node not define\n"); 4599 return false; 4600 } 4601 4602 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 4603 debug("warn: can't get clk device\n"); 4604 return false; 4605 } 4606 4607 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 4608 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 4609 if (clk_dev) 4610 *clk_dev = dev; 4611 return true; 4612 } 4613 4614 return false; 4615 } 4616 4617 static void vop3_mcu_mode_setup(struct display_state *state) 4618 { 4619 struct crtc_state *cstate = &state->crtc_state; 4620 struct vop2 *vop2 = cstate->private; 4621 u32 vp_offset = (cstate->crtc_id * 0x100); 4622 4623 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4624 MCU_TYPE_SHIFT, 1, false); 4625 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4626 MCU_HOLD_MODE_SHIFT, 1, false); 4627 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4628 MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false); 4629 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4630 MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false); 4631 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4632 MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false); 4633 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4634 MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false); 4635 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4636 MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false); 4637 } 4638 4639 static void vop3_mcu_bypass_mode_setup(struct display_state *state) 4640 { 4641 struct crtc_state *cstate = &state->crtc_state; 4642 struct vop2 *vop2 = cstate->private; 4643 u32 vp_offset = (cstate->crtc_id * 0x100); 4644 4645 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4646 MCU_TYPE_SHIFT, 1, false); 4647 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4648 MCU_HOLD_MODE_SHIFT, 1, false); 4649 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4650 MCU_PIX_TOTAL_SHIFT, 53, false); 4651 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4652 MCU_CS_PST_SHIFT, 6, false); 4653 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4654 MCU_CS_PEND_SHIFT, 48, false); 4655 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4656 MCU_RW_PST_SHIFT, 12, false); 4657 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4658 MCU_RW_PEND_SHIFT, 30, false); 4659 } 4660 4661 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value) 4662 { 4663 struct crtc_state *cstate = &state->crtc_state; 4664 struct connector_state *conn_state = &state->conn_state; 4665 struct drm_display_mode *mode = &conn_state->mode; 4666 struct vop2 *vop2 = cstate->private; 4667 u32 vp_offset = (cstate->crtc_id * 0x100); 4668 4669 /* 4670 * 1.set mcu bypass mode timing. 4671 * 2.set dclk rate to 150M. 4672 */ 4673 if (type == MCU_SETBYPASS && value) { 4674 vop3_mcu_bypass_mode_setup(state); 4675 vop2_clk_set_rate(&cstate->dclk, 150000000); 4676 } 4677 4678 switch (type) { 4679 case MCU_WRCMD: 4680 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4681 MCU_RS_SHIFT, 0, false); 4682 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4683 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4684 value, false); 4685 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4686 MCU_RS_SHIFT, 1, false); 4687 break; 4688 case MCU_WRDATA: 4689 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4690 MCU_RS_SHIFT, 1, false); 4691 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4692 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4693 value, false); 4694 break; 4695 case MCU_SETBYPASS: 4696 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4697 MCU_BYPASS_SHIFT, value ? 1 : 0, false); 4698 break; 4699 default: 4700 break; 4701 } 4702 4703 /* 4704 * 1.restore mcu data mode timing. 4705 * 2.restore dclk rate to crtc_clock. 4706 */ 4707 if (type == MCU_SETBYPASS && !value) { 4708 vop3_mcu_mode_setup(state); 4709 vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000); 4710 } 4711 4712 return 0; 4713 } 4714 4715 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id) 4716 { 4717 const struct vop2_data *vop2_data = vop2->data; 4718 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id]; 4719 u32 vp_offset = crtc_id * 0x100; 4720 bool pre_dither_down_en = false; 4721 4722 switch (bus_format) { 4723 case MEDIA_BUS_FMT_RGB565_1X16: 4724 case MEDIA_BUS_FMT_RGB565_2X8_LE: 4725 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4726 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4727 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4728 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false); 4729 pre_dither_down_en = true; 4730 break; 4731 case MEDIA_BUS_FMT_RGB666_1X18: 4732 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 4733 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 4734 case MEDIA_BUS_FMT_RGB666_3X6: 4735 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4736 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4737 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4738 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false); 4739 pre_dither_down_en = true; 4740 break; 4741 case MEDIA_BUS_FMT_YUYV8_1X16: 4742 case MEDIA_BUS_FMT_YUV8_1X24: 4743 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 4744 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4745 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4746 pre_dither_down_en = true; 4747 break; 4748 case MEDIA_BUS_FMT_YUYV10_1X20: 4749 case MEDIA_BUS_FMT_YUV10_1X30: 4750 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 4751 case MEDIA_BUS_FMT_RGB101010_1X30: 4752 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4753 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4754 pre_dither_down_en = false; 4755 break; 4756 case MEDIA_BUS_FMT_RGB888_3X8: 4757 case MEDIA_BUS_FMT_RGB888_DUMMY_4X8: 4758 case MEDIA_BUS_FMT_RGB888_1X24: 4759 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 4760 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 4761 default: 4762 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4763 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4764 pre_dither_down_en = true; 4765 break; 4766 } 4767 4768 if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0) 4769 pre_dither_down_en = false; 4770 4771 if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) { 4772 if (vop2->version == VOP_VERSION_RK3576) { 4773 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000); 4774 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100); 4775 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100); 4776 } 4777 4778 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4779 PRE_DITHER_DOWN_EN_SHIFT, 0, false); 4780 /* enable frc2.0 do 10->8 */ 4781 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4782 DITHER_DOWN_EN_SHIFT, 1, false); 4783 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4784 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false); 4785 } else { 4786 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4787 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 4788 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4789 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false); 4790 } 4791 } 4792 4793 static int rockchip_vop2_init(struct display_state *state) 4794 { 4795 struct crtc_state *cstate = &state->crtc_state; 4796 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 4797 struct connector_state *conn_state = &state->conn_state; 4798 struct drm_display_mode *mode = &conn_state->mode; 4799 struct vop2 *vop2 = cstate->private; 4800 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4801 u16 hdisplay = mode->crtc_hdisplay; 4802 u16 htotal = mode->crtc_htotal; 4803 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4804 u16 hact_end = hact_st + hdisplay; 4805 u16 vdisplay = mode->crtc_vdisplay; 4806 u16 vtotal = mode->crtc_vtotal; 4807 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4808 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4809 u16 vact_end = vact_st + vdisplay; 4810 bool yuv_overlay = false; 4811 u32 vp_offset = (cstate->crtc_id * 0x100); 4812 u32 line_flag_offset = (cstate->crtc_id * 4); 4813 u32 val, act_end; 4814 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4815 u8 dclk_div_factor = 0; 4816 u8 vp_dclk_div = 1; 4817 char output_type_name[30] = {0}; 4818 #ifndef CONFIG_SPL_BUILD 4819 char dclk_name[9]; 4820 #endif 4821 struct clk hdmi0_phy_pll; 4822 struct clk hdmi1_phy_pll; 4823 struct clk hdmi_phy_pll; 4824 struct udevice *disp_dev; 4825 unsigned long dclk_rate = 0; 4826 int ret; 4827 4828 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 4829 mode->crtc_hdisplay, mode->vdisplay, 4830 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 4831 mode->vrefresh, 4832 rockchip_get_output_if_name(conn_state->output_if, output_type_name), 4833 cstate->crtc_id); 4834 4835 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 4836 cstate->splice_mode = true; 4837 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 4838 if (!cstate->splice_crtc_id) { 4839 printf("%s: Splice mode is unsupported by vp%d\n", 4840 __func__, cstate->crtc_id); 4841 return -EINVAL; 4842 } 4843 4844 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 4845 PORT_MERGE_EN_SHIFT, 1, false); 4846 } 4847 4848 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4849 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4850 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4851 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4852 4853 if (vop2->data->vp_data[cstate->crtc_id].urgency) { 4854 u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl; 4855 u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh; 4856 4857 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK, 4858 AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4859 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK, 4860 AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4861 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK, 4862 POST_URGENCY_EN_SHIFT, 1, false); 4863 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK, 4864 POST_URGENCY_THL_SHIFT, urgen_thl, false); 4865 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK, 4866 POST_URGENCY_THH_SHIFT, urgen_thh, false); 4867 } 4868 4869 vop2_initial(vop2, state); 4870 if (vop2->version == VOP_VERSION_RK3588) 4871 dclk_rate = rk3588_vop2_if_cfg(state); 4872 else if (vop2->version == VOP_VERSION_RK3576) 4873 dclk_rate = rk3576_vop2_if_cfg(state); 4874 else if (vop2->version == VOP_VERSION_RK3568) 4875 dclk_rate = rk3568_vop2_if_cfg(state); 4876 else if (vop2->version == VOP_VERSION_RK3562) 4877 dclk_rate = rk3562_vop2_if_cfg(state); 4878 else if (vop2->version == VOP_VERSION_RK3528) 4879 dclk_rate = rk3528_vop2_if_cfg(state); 4880 4881 if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 4882 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) || 4883 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4884 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 4885 4886 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 4887 if (vop2->version == VOP_VERSION_RK3588 && 4888 conn_state->type == DRM_MODE_CONNECTOR_DisplayPort) 4889 conn_state->output_mode = RK3588_DP_OUT_MODE_YUV420; 4890 } else if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV422) { 4891 if (vop2->version == VOP_VERSION_RK3576 && 4892 conn_state->type == DRM_MODE_CONNECTOR_eDP) 4893 conn_state->output_mode = RK3576_EDP_OUT_MODE_YUV422; 4894 else if (vop2->version == VOP_VERSION_RK3588 && 4895 conn_state->type == DRM_MODE_CONNECTOR_eDP) 4896 conn_state->output_mode = RK3588_EDP_OUTPUT_MODE_YUV422; 4897 else if (vop2->version == VOP_VERSION_RK3576 && 4898 conn_state->type == DRM_MODE_CONNECTOR_HDMIA) 4899 conn_state->output_mode = RK3576_HDMI_OUT_MODE_YUV422; 4900 else if (conn_state->type == DRM_MODE_CONNECTOR_DisplayPort) 4901 conn_state->output_mode = RK3588_DP_OUT_MODE_YUV422; 4902 } 4903 4904 vop2_post_color_swap(state); 4905 4906 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 4907 OUT_MODE_SHIFT, conn_state->output_mode, false); 4908 4909 vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id); 4910 if (cstate->splice_mode) 4911 vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id); 4912 4913 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 4914 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 4915 yuv_overlay, false); 4916 4917 cstate->yuv_overlay = yuv_overlay; 4918 4919 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 4920 (htotal << 16) | hsync_len); 4921 val = hact_st << 16; 4922 val |= hact_end; 4923 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 4924 val = vact_st << 16; 4925 val |= vact_end; 4926 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 4927 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 4928 u16 vact_st_f1 = vtotal + vact_st + 1; 4929 u16 vact_end_f1 = vact_st_f1 + vdisplay; 4930 4931 val = vact_st_f1 << 16 | vact_end_f1; 4932 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 4933 val); 4934 4935 val = vtotal << 16 | (vtotal + vsync_len); 4936 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 4937 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4938 INTERLACE_EN_SHIFT, 1, false); 4939 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4940 DSP_FILED_POL, 1, false); 4941 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4942 P2I_EN_SHIFT, 1, false); 4943 vtotal += vtotal + 1; 4944 act_end = vact_end_f1; 4945 } else { 4946 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4947 INTERLACE_EN_SHIFT, 0, false); 4948 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4949 P2I_EN_SHIFT, 0, false); 4950 act_end = vact_end; 4951 } 4952 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 4953 (vtotal << 16) | vsync_len); 4954 4955 if (vop2->version == VOP_VERSION_RK3528 || 4956 vop2->version == VOP_VERSION_RK3562 || 4957 vop2->version == VOP_VERSION_RK3568) { 4958 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 4959 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4960 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4961 CORE_DCLK_DIV_EN_SHIFT, 1, false); 4962 else 4963 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4964 CORE_DCLK_DIV_EN_SHIFT, 0, false); 4965 4966 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 4967 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4968 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 4969 else 4970 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4971 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 4972 } 4973 4974 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4975 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 4976 4977 if (yuv_overlay) 4978 val = 0x20010200; 4979 else 4980 val = 0; 4981 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 4982 if (cstate->splice_mode) { 4983 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4984 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 4985 yuv_overlay, false); 4986 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 4987 } 4988 4989 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4990 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 4991 4992 if (vp->xmirror_en) 4993 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4994 DSP_X_MIR_EN_SHIFT, 1, false); 4995 4996 vop2_tv_config_update(state, vop2); 4997 vop2_post_config(state, vop2); 4998 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 4999 vop3_post_config(state, vop2); 5000 5001 if (cstate->dsc_enable) { 5002 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5003 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 5004 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 5005 } else { 5006 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 5007 } 5008 } 5009 5010 #ifndef CONFIG_SPL_BUILD 5011 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 5012 ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk); 5013 if (ret) { 5014 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 5015 return ret; 5016 } 5017 #endif 5018 5019 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 5020 if (!ret) { 5021 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 5022 if (ret) 5023 debug("%s: hdmi0_phy_pll may not define\n", __func__); 5024 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 5025 if (ret) 5026 debug("%s: hdmi1_phy_pll may not define\n", __func__); 5027 } else { 5028 hdmi0_phy_pll.dev = NULL; 5029 hdmi1_phy_pll.dev = NULL; 5030 debug("%s: Faile to find display-subsystem node\n", __func__); 5031 } 5032 5033 if (vop2->version == VOP_VERSION_RK3528) { 5034 struct ofnode_phandle_args args; 5035 5036 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 5037 "#clock-cells", 0, 0, &args); 5038 if (!ret) { 5039 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 5040 if (ret) { 5041 debug("warn: can't get clk device\n"); 5042 return ret; 5043 } 5044 } else { 5045 debug("assigned-clock-parents's node not define\n"); 5046 } 5047 } 5048 5049 if (vop2->version == VOP_VERSION_RK3576) 5050 vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div; 5051 5052 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 5053 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 5054 vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll); 5055 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 5056 vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll); 5057 5058 /* 5059 * uboot clk driver won't set dclk parent's rate when use 5060 * hdmi phypll as dclk source. 5061 * So set dclk rate is meaningless. Set hdmi phypll rate 5062 * directly. 5063 */ 5064 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 5065 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000); 5066 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 5067 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000); 5068 } else { 5069 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 5070 ret = vop2_clk_set_rate(&hdmi_phy_pll, 5071 dclk_rate / vp_dclk_div * 1000); 5072 } else { 5073 #ifndef CONFIG_SPL_BUILD 5074 ret = vop2_clk_set_rate(&cstate->dclk, 5075 dclk_rate / vp_dclk_div * 1000); 5076 #else 5077 if (vop2->version == VOP_VERSION_RK3528) { 5078 void *cru_base = (void *)RK3528_CRU_BASE; 5079 5080 /* dclk src switch to hdmiphy pll */ 5081 writel((BIT(0) << 16) | BIT(0), cru_base + 0x450); 5082 rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000); 5083 ret = dclk_rate * 1000; 5084 } 5085 #endif 5086 } 5087 } 5088 } else { 5089 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 5090 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000); 5091 else 5092 ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000); 5093 } 5094 5095 if (IS_ERR_VALUE(ret)) { 5096 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 5097 __func__, cstate->crtc_id, dclk_rate, ret); 5098 return ret; 5099 } else { 5100 if (cstate->mcu_timing.mcu_pix_total) { 5101 mode->crtc_clock = roundup(ret, 1000) / 1000; 5102 } else { 5103 dclk_div_factor = mode->crtc_clock / dclk_rate; 5104 mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000; 5105 } 5106 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 5107 } 5108 5109 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 5110 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 5111 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 5112 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 5113 5114 if (cstate->mcu_timing.mcu_pix_total) { 5115 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5116 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5117 STANDBY_EN_SHIFT, 0, false); 5118 vop3_mcu_mode_setup(state); 5119 } 5120 5121 return 0; 5122 } 5123 5124 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 5125 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 5126 uint32_t dst_h) 5127 { 5128 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 5129 uint16_t hscl_filter_mode, vscl_filter_mode; 5130 uint8_t xgt2 = 0, xgt4 = 0; 5131 uint8_t ygt2 = 0, ygt4 = 0; 5132 uint32_t xfac = 0, yfac = 0; 5133 u32 win_offset = win->reg_offset; 5134 bool xgt_en = false; 5135 bool xavg_en = false; 5136 5137 if (is_vop3(vop2)) { 5138 if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) { 5139 if (src_w >= (8 * dst_w)) { 5140 xgt4 = 1; 5141 src_w >>= 2; 5142 } else if (src_w >= (4 * dst_w)) { 5143 xgt2 = 1; 5144 src_w >>= 1; 5145 } 5146 } else { 5147 if (src_w >= (4 * dst_w)) { 5148 xgt4 = 1; 5149 src_w >>= 2; 5150 } else if (src_w >= (2 * dst_w)) { 5151 xgt2 = 1; 5152 src_w >>= 1; 5153 } 5154 } 5155 } 5156 5157 /** 5158 * The rk3528 is processed as 2 pixel/cycle, 5159 * so ygt2/ygt4 needs to be triggered in advance to improve performance 5160 * when src_w is bigger than 1920. 5161 * dst_h / src_h is at [1, 0.65) ygt2=0; ygt4=0; 5162 * dst_h / src_h is at [0.65, 0.35) ygt2=1; ygt4=0; 5163 * dst_h / src_h is at [0.35, 0) ygt2=0; ygt4=1; 5164 */ 5165 if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) { 5166 if (src_h >= (100 * dst_h / 35)) { 5167 ygt4 = 1; 5168 src_h >>= 2; 5169 } else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) { 5170 ygt2 = 1; 5171 src_h >>= 1; 5172 } 5173 } else { 5174 if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) { 5175 if (src_h >= (8 * dst_h)) { 5176 ygt4 = 1; 5177 src_h >>= 2; 5178 } else if (src_h >= (4 * dst_h)) { 5179 ygt2 = 1; 5180 src_h >>= 1; 5181 } 5182 } else { 5183 if (src_h >= (4 * dst_h)) { 5184 ygt4 = 1; 5185 src_h >>= 2; 5186 } else if (src_h >= (2 * dst_h)) { 5187 ygt2 = 1; 5188 src_h >>= 1; 5189 } 5190 } 5191 } 5192 5193 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 5194 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 5195 5196 if (yrgb_hor_scl_mode == SCALE_UP) 5197 hscl_filter_mode = win->hsu_filter_mode; 5198 else 5199 hscl_filter_mode = win->hsd_filter_mode; 5200 5201 if (yrgb_ver_scl_mode == SCALE_UP) 5202 vscl_filter_mode = win->vsu_filter_mode; 5203 else 5204 vscl_filter_mode = win->vsd_filter_mode; 5205 5206 /* 5207 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 5208 * at scale down mode 5209 */ 5210 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 5211 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 5212 dst_w += 1; 5213 } 5214 5215 if (is_vop3(vop2)) { 5216 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 5217 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 5218 5219 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 5220 xavg_en = xgt2 || xgt4; 5221 else 5222 xgt_en = xgt2 || xgt4; 5223 5224 if (vop2->version == VOP_VERSION_RK3576) { 5225 bool zme_dering_en = false; 5226 5227 if ((yrgb_hor_scl_mode == SCALE_UP && 5228 hscl_filter_mode == VOP2_SCALE_UP_ZME) || 5229 (yrgb_ver_scl_mode == SCALE_UP && 5230 vscl_filter_mode == VOP2_SCALE_UP_ZME)) 5231 zme_dering_en = true; 5232 5233 /* Recommended configuration from the algorithm */ 5234 vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset, 5235 0x04100d10); 5236 vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset, 5237 EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false); 5238 } 5239 } else { 5240 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 5241 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 5242 } 5243 5244 if (win->type == CLUSTER_LAYER) { 5245 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 5246 yfac << 16 | xfac); 5247 5248 if (is_vop3(vop2)) { 5249 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5250 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 5251 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5252 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 5253 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5254 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5255 5256 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5257 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5258 yrgb_hor_scl_mode, false); 5259 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5260 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5261 yrgb_ver_scl_mode, false); 5262 } else { 5263 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5264 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5265 yrgb_hor_scl_mode, false); 5266 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5267 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5268 yrgb_ver_scl_mode, false); 5269 } 5270 5271 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 5272 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5273 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 5274 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5275 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 5276 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5277 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 5278 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5279 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 5280 } else { 5281 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5282 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 5283 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5284 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 5285 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5286 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 5287 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5288 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 5289 } 5290 } else { 5291 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 5292 yfac << 16 | xfac); 5293 5294 if (is_vop3(vop2)) { 5295 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5296 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 5297 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5298 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 5299 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5300 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5301 } 5302 5303 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5304 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 5305 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5306 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 5307 5308 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5309 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 5310 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5311 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 5312 5313 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5314 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 5315 hscl_filter_mode, false); 5316 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5317 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 5318 vscl_filter_mode, false); 5319 } 5320 } 5321 5322 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 5323 { 5324 u32 win_offset = win->reg_offset; 5325 5326 if (win->type == CLUSTER_LAYER) { 5327 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 5328 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 5329 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 5330 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5331 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 5332 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5333 } else { 5334 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 5335 ESMART_AXI_ID_SHIFT, win->axi_id, false); 5336 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 5337 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5338 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 5339 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5340 } 5341 } 5342 5343 static bool vop2_win_dither_up(uint32_t format) 5344 { 5345 switch (format) { 5346 case ROCKCHIP_FMT_RGB565: 5347 return true; 5348 default: 5349 return false; 5350 } 5351 } 5352 5353 static bool vop2_is_mirror_win(struct vop2_win_data *win) 5354 { 5355 return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR); 5356 } 5357 5358 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 5359 { 5360 struct crtc_state *cstate = &state->crtc_state; 5361 struct connector_state *conn_state = &state->conn_state; 5362 struct drm_display_mode *mode = &conn_state->mode; 5363 struct vop2 *vop2 = cstate->private; 5364 const struct vop2_data *vop2_data = vop2->data; 5365 const struct vop2_ops *vop2_ops = vop2_data->ops; 5366 int src_w = cstate->src_rect.w; 5367 int src_h = cstate->src_rect.h; 5368 int crtc_x = cstate->crtc_rect.x; 5369 int crtc_y = cstate->crtc_rect.y; 5370 int crtc_w = cstate->crtc_rect.w; 5371 int crtc_h = cstate->crtc_rect.h; 5372 int xvir = cstate->xvir; 5373 int y_mirror = 0; 5374 int csc_mode; 5375 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5376 /* offset of the right window in splice mode */ 5377 u32 splice_pixel_offset = 0; 5378 u32 splice_yrgb_offset = 0; 5379 u32 win_offset = win->reg_offset; 5380 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5381 bool dither_up; 5382 5383 if (win->splice_mode_right) { 5384 src_w = cstate->right_src_rect.w; 5385 src_h = cstate->right_src_rect.h; 5386 crtc_x = cstate->right_crtc_rect.x; 5387 crtc_y = cstate->right_crtc_rect.y; 5388 crtc_w = cstate->right_crtc_rect.w; 5389 crtc_h = cstate->right_crtc_rect.h; 5390 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5391 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5392 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5393 } 5394 5395 act_info = (src_h - 1) << 16; 5396 act_info |= (src_w - 1) & 0xffff; 5397 5398 dsp_info = (crtc_h - 1) << 16; 5399 dsp_info |= (crtc_w - 1) & 0xffff; 5400 5401 dsp_stx = crtc_x; 5402 dsp_sty = crtc_y; 5403 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5404 5405 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5406 y_mirror = 1; 5407 else 5408 y_mirror = 0; 5409 5410 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5411 5412 if (vop2->version != VOP_VERSION_RK3568) 5413 vop2_axi_config(vop2, win); 5414 5415 if (y_mirror) 5416 printf("WARN: y mirror is unsupported by cluster window\n"); 5417 5418 if (is_vop3(vop2)) { 5419 vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset, 5420 CLUSTER_PORT_SEL_MASK, CLUSTER_PORT_SEL_SHIFT, 5421 cstate->crtc_id, false); 5422 vop2_ops->setup_win_dly(state, cstate->crtc_id); 5423 } 5424 5425 /* 5426 * rk3588 and later platforms should set half_blocK_en to 1 in line and tile mode. 5427 */ 5428 if (vop2->version >= VOP_VERSION_RK3588) 5429 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 5430 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 5431 5432 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 5433 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5434 false); 5435 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 5436 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 5437 cstate->dma_addr + splice_yrgb_offset); 5438 5439 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 5440 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 5441 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 5442 5443 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 5444 5445 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5446 CSC_10BIT_DEPTH); 5447 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5448 CLUSTER_RGB2YUV_EN_SHIFT, 5449 is_yuv_output(conn_state->bus_format), false); 5450 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 5451 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 5452 5453 dither_up = vop2_win_dither_up(cstate->format); 5454 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5455 CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false); 5456 5457 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 5458 5459 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5460 5461 return 0; 5462 } 5463 5464 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 5465 { 5466 struct crtc_state *cstate = &state->crtc_state; 5467 struct connector_state *conn_state = &state->conn_state; 5468 struct drm_display_mode *mode = &conn_state->mode; 5469 struct vop2 *vop2 = cstate->private; 5470 const struct vop2_data *vop2_data = vop2->data; 5471 const struct vop2_ops *vop2_ops = vop2_data->ops; 5472 int src_w = cstate->src_rect.w; 5473 int src_h = cstate->src_rect.h; 5474 int crtc_x = cstate->crtc_rect.x; 5475 int crtc_y = cstate->crtc_rect.y; 5476 int crtc_w = cstate->crtc_rect.w; 5477 int crtc_h = cstate->crtc_rect.h; 5478 int xvir = cstate->xvir; 5479 int y_mirror = 0; 5480 int csc_mode; 5481 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5482 /* offset of the right window in splice mode */ 5483 u32 splice_pixel_offset = 0; 5484 u32 splice_yrgb_offset = 0; 5485 u32 win_offset = win->reg_offset; 5486 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5487 u32 val; 5488 bool dither_up; 5489 5490 if (vop2_is_mirror_win(win)) { 5491 struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id); 5492 5493 if (!source_win) { 5494 printf("invalid source win id %d\n", win->source_win_id); 5495 return -ENODEV; 5496 } 5497 5498 val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset); 5499 if (!(val & BIT(WIN_EN_SHIFT))) { 5500 printf("WARN: the source win should be enabled before mirror win\n"); 5501 return -EAGAIN; 5502 } 5503 } 5504 5505 if (win->splice_mode_right) { 5506 src_w = cstate->right_src_rect.w; 5507 src_h = cstate->right_src_rect.h; 5508 crtc_x = cstate->right_crtc_rect.x; 5509 crtc_y = cstate->right_crtc_rect.y; 5510 crtc_w = cstate->right_crtc_rect.w; 5511 crtc_h = cstate->right_crtc_rect.h; 5512 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5513 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5514 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5515 } 5516 5517 /* 5518 * This is workaround solution for IC design: 5519 * esmart can't support scale down when actual_w % 16 == 1. 5520 */ 5521 if (src_w > crtc_w && (src_w & 0xf) == 1) { 5522 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 5523 src_w -= 1; 5524 } 5525 5526 act_info = (src_h - 1) << 16; 5527 act_info |= (src_w - 1) & 0xffff; 5528 5529 dsp_info = (crtc_h - 1) << 16; 5530 dsp_info |= (crtc_w - 1) & 0xffff; 5531 5532 dsp_stx = crtc_x; 5533 dsp_sty = crtc_y; 5534 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5535 5536 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5537 y_mirror = 1; 5538 else 5539 y_mirror = 0; 5540 5541 if (is_vop3(vop2)) { 5542 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, 5543 ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT, 5544 win->scale_engine_num, false); 5545 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5546 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5547 cstate->crtc_id, false); 5548 vop2_ops->setup_win_dly(state, cstate->crtc_id); 5549 5550 /* Merge esmart1/3 from vp1 post to vp0 */ 5551 if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 && 5552 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || 5553 win->phys_id == ROCKCHIP_VOP2_ESMART3)) 5554 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5555 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5556 1, false); 5557 } 5558 5559 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5560 5561 if (vop2->version != VOP_VERSION_RK3568) 5562 vop2_axi_config(vop2, win); 5563 5564 if (y_mirror) 5565 cstate->dma_addr += (src_h - 1) * xvir * 4; 5566 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 5567 YMIRROR_EN_SHIFT, y_mirror, false); 5568 5569 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5570 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5571 false); 5572 5573 if (vop2->version == VOP_VERSION_RK3576) 5574 vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00); 5575 5576 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 5577 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 5578 cstate->dma_addr + splice_yrgb_offset); 5579 5580 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 5581 act_info); 5582 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 5583 dsp_info); 5584 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 5585 5586 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5587 WIN_EN_SHIFT, 1, false); 5588 5589 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5590 CSC_10BIT_DEPTH); 5591 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 5592 RGB2YUV_EN_SHIFT, 5593 is_yuv_output(conn_state->bus_format), false); 5594 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 5595 CSC_MODE_SHIFT, csc_mode, false); 5596 5597 dither_up = vop2_win_dither_up(cstate->format); 5598 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5599 REGION0_DITHER_UP_EN_SHIFT, dither_up, false); 5600 5601 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5602 5603 return 0; 5604 } 5605 5606 static void vop2_calc_display_rect_for_splice(struct display_state *state) 5607 { 5608 struct crtc_state *cstate = &state->crtc_state; 5609 struct connector_state *conn_state = &state->conn_state; 5610 struct drm_display_mode *mode = &conn_state->mode; 5611 struct display_rect *src_rect = &cstate->src_rect; 5612 struct display_rect *dst_rect = &cstate->crtc_rect; 5613 struct display_rect left_src, left_dst, right_src, right_dst; 5614 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 5615 int left_src_w, left_dst_w, right_dst_w; 5616 5617 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 5618 if (left_dst_w < 0) 5619 left_dst_w = 0; 5620 right_dst_w = dst_rect->w - left_dst_w; 5621 5622 if (!right_dst_w) 5623 left_src_w = src_rect->w; 5624 else 5625 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 5626 5627 left_src.x = src_rect->x; 5628 left_src.w = left_src_w; 5629 left_dst.x = dst_rect->x; 5630 left_dst.w = left_dst_w; 5631 right_src.x = left_src.x + left_src.w; 5632 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 5633 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 5634 right_dst.w = right_dst_w; 5635 5636 left_src.y = src_rect->y; 5637 left_src.h = src_rect->h; 5638 left_dst.y = dst_rect->y; 5639 left_dst.h = dst_rect->h; 5640 right_src.y = src_rect->y; 5641 right_src.h = src_rect->h; 5642 right_dst.y = dst_rect->y; 5643 right_dst.h = dst_rect->h; 5644 5645 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 5646 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 5647 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 5648 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 5649 } 5650 5651 static int rockchip_vop2_set_plane(struct display_state *state) 5652 { 5653 struct crtc_state *cstate = &state->crtc_state; 5654 struct vop2 *vop2 = cstate->private; 5655 struct vop2_win_data *win_data; 5656 struct vop2_win_data *splice_win_data; 5657 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5658 int ret; 5659 5660 if (cstate->crtc_rect.w > cstate->max_output.width) { 5661 printf("ERROR: output w[%d] exceeded max width[%d]\n", 5662 cstate->crtc_rect.w, cstate->max_output.width); 5663 return -EINVAL; 5664 } 5665 5666 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5667 if (!win_data) { 5668 printf("invalid win id %d\n", primary_plane_id); 5669 return -ENODEV; 5670 } 5671 5672 /* ignore some plane register according vop3 esmart lb mode */ 5673 if (vop3_ignore_plane(vop2, win_data)) 5674 return -EACCES; 5675 5676 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) { 5677 if (vop2_power_domain_on(vop2, win_data->pd_id)) 5678 printf("open vp%d plane pd fail\n", cstate->crtc_id); 5679 } 5680 5681 if (cstate->splice_mode) { 5682 if (win_data->splice_win_id) { 5683 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 5684 splice_win_data->splice_mode_right = true; 5685 5686 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 5687 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 5688 5689 vop2_calc_display_rect_for_splice(state); 5690 if (win_data->type == CLUSTER_LAYER) 5691 vop2_set_cluster_win(state, splice_win_data); 5692 else 5693 vop2_set_smart_win(state, splice_win_data); 5694 } else { 5695 printf("ERROR: splice mode is unsupported by plane %s\n", 5696 vop2_plane_phys_id_to_string(primary_plane_id)); 5697 return -EINVAL; 5698 } 5699 } 5700 5701 if (win_data->type == CLUSTER_LAYER) 5702 ret = vop2_set_cluster_win(state, win_data); 5703 else 5704 ret = vop2_set_smart_win(state, win_data); 5705 if (ret) 5706 return ret; 5707 5708 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 5709 cstate->crtc_id, vop2_plane_phys_id_to_string(primary_plane_id), 5710 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 5711 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 5712 cstate->dma_addr); 5713 5714 return 0; 5715 } 5716 5717 static int rockchip_vop2_prepare(struct display_state *state) 5718 { 5719 return 0; 5720 } 5721 5722 static void vop2_dsc_cfg_done(struct display_state *state) 5723 { 5724 struct connector_state *conn_state = &state->conn_state; 5725 struct crtc_state *cstate = &state->crtc_state; 5726 struct vop2 *vop2 = cstate->private; 5727 u8 dsc_id = cstate->dsc_id; 5728 u32 ctrl_regs_offset = (dsc_id * 0x30); 5729 5730 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5731 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 5732 DSC_CFG_DONE_SHIFT, 1, false); 5733 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 5734 DSC_CFG_DONE_SHIFT, 1, false); 5735 } else { 5736 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 5737 DSC_CFG_DONE_SHIFT, 1, false); 5738 } 5739 } 5740 5741 static int rockchip_vop2_enable(struct display_state *state) 5742 { 5743 struct crtc_state *cstate = &state->crtc_state; 5744 struct vop2 *vop2 = cstate->private; 5745 u32 vp_offset = (cstate->crtc_id * 0x100); 5746 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5747 5748 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5749 STANDBY_EN_SHIFT, 0, false); 5750 5751 if (cstate->splice_mode) 5752 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5753 5754 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5755 5756 if (cstate->dsc_enable) 5757 vop2_dsc_cfg_done(state); 5758 5759 if (cstate->mcu_timing.mcu_pix_total) 5760 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 5761 MCU_HOLD_MODE_SHIFT, 0, false); 5762 5763 return 0; 5764 } 5765 5766 static int rk3588_vop2_post_enable(struct display_state *state) 5767 { 5768 struct connector_state *conn_state = &state->conn_state; 5769 struct crtc_state *cstate = &state->crtc_state; 5770 struct vop2 *vop2 = cstate->private; 5771 int output_if = conn_state->output_if; 5772 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5773 int ret, val; 5774 5775 if (output_if & VOP_OUTPUT_IF_DP0) 5776 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 5777 1, false); 5778 5779 if (output_if & VOP_OUTPUT_IF_DP1) 5780 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 5781 1, false); 5782 5783 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1)) { 5784 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5785 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5786 val & BIT(cstate->crtc_id), 50 * 1000); 5787 if (ret) 5788 printf("%s wait cfg done timeout\n", __func__); 5789 5790 if (cstate->dclk_rst.dev) { 5791 reset_assert(&cstate->dclk_rst); 5792 udelay(20); 5793 reset_deassert(&cstate->dclk_rst); 5794 } 5795 } 5796 5797 return 0; 5798 } 5799 5800 static int rk3576_vop2_post_enable(struct display_state *state) 5801 { 5802 struct connector_state *conn_state = &state->conn_state; 5803 struct crtc_state *cstate = &state->crtc_state; 5804 struct vop2 *vop2 = cstate->private; 5805 int output_if = conn_state->output_if; 5806 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5807 int ret, val; 5808 5809 if (output_if & VOP_OUTPUT_IF_DP0) 5810 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 5811 RK3576_IF_OUT_EN_SHIFT, 1, false); 5812 5813 if (output_if & VOP_OUTPUT_IF_DP1) 5814 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 5815 RK3576_IF_OUT_EN_SHIFT, 1, false); 5816 5817 if (output_if & VOP_OUTPUT_IF_DP2) 5818 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 5819 RK3576_IF_OUT_EN_SHIFT, 1, false); 5820 5821 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) { 5822 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5823 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5824 val & BIT(cstate->crtc_id), 50 * 1000); 5825 if (ret) 5826 printf("%s wait cfg done timeout\n", __func__); 5827 5828 if (cstate->dclk_rst.dev) { 5829 reset_assert(&cstate->dclk_rst); 5830 udelay(20); 5831 reset_deassert(&cstate->dclk_rst); 5832 } 5833 } 5834 5835 return 0; 5836 } 5837 5838 static int rockchip_vop2_post_enable(struct display_state *state) 5839 { 5840 struct crtc_state *cstate = &state->crtc_state; 5841 struct vop2 *vop2 = cstate->private; 5842 5843 if (vop2->version == VOP_VERSION_RK3588) 5844 rk3588_vop2_post_enable(state); 5845 else if (vop2->version == VOP_VERSION_RK3576) 5846 rk3576_vop2_post_enable(state); 5847 5848 return 0; 5849 } 5850 5851 static int rockchip_vop2_disable(struct display_state *state) 5852 { 5853 struct crtc_state *cstate = &state->crtc_state; 5854 struct vop2 *vop2 = cstate->private; 5855 u32 vp_offset = (cstate->crtc_id * 0x100); 5856 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5857 5858 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5859 STANDBY_EN_SHIFT, 1, false); 5860 5861 if (cstate->splice_mode) 5862 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5863 5864 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5865 5866 return 0; 5867 } 5868 5869 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 5870 { 5871 struct crtc_state *cstate = &state->crtc_state; 5872 struct vop2 *vop2 = cstate->private; 5873 ofnode vp_node; 5874 struct device_node *port_parent_node = cstate->ports_node; 5875 static bool vop_fix_dts; 5876 const char *path; 5877 u32 plane_mask = 0; 5878 int vp_id = 0; 5879 5880 /* 5881 * For vop3, &vop2_vp_plane_mask.plane_mask will not be fixup in 5882 * &rockchip_crtc_funcs.fixup_dts(), because planes can be switched 5883 * between different CRTCs flexibly and the userspace do not need 5884 * the plane_mask to restrict the binding between the crtc and plane. 5885 * We just find a expected plane for logo display. 5886 */ 5887 if (vop_fix_dts || is_vop3(vop2)) 5888 return 0; 5889 5890 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 5891 path = vp_node.np->full_name; 5892 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 5893 5894 if (cstate->crtc->assign_plane) 5895 continue; 5896 5897 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 5898 vp_id, plane_mask, 5899 vop2->vp_plane_mask[vp_id].primary_plane_id, 5900 vop2->vp_plane_mask[vp_id].cursor_plane_id); 5901 5902 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 5903 plane_mask, 1); 5904 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 5905 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 5906 if (vop2->vp_plane_mask[vp_id].cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) 5907 do_fixup_by_path_u32(blob, path, "cursor-win-id", 5908 vop2->vp_plane_mask[vp_id].cursor_plane_id, 1); 5909 vp_id++; 5910 } 5911 5912 vop_fix_dts = true; 5913 5914 return 0; 5915 } 5916 5917 static int rockchip_vop2_check(struct display_state *state) 5918 { 5919 struct crtc_state *cstate = &state->crtc_state; 5920 struct rockchip_crtc *crtc = cstate->crtc; 5921 5922 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 5923 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 5924 return -ENOTSUPP; 5925 } 5926 5927 if (cstate->splice_mode) { 5928 crtc->splice_mode = true; 5929 crtc->splice_crtc_id = cstate->splice_crtc_id; 5930 } 5931 5932 return 0; 5933 } 5934 5935 static int rockchip_vop2_mode_valid(struct display_state *state) 5936 { 5937 struct connector_state *conn_state = &state->conn_state; 5938 struct crtc_state *cstate = &state->crtc_state; 5939 struct drm_display_mode *mode = &conn_state->mode; 5940 struct videomode vm; 5941 5942 drm_display_mode_to_videomode(mode, &vm); 5943 5944 if (vm.hactive < 32 || vm.vactive < 32 || 5945 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 5946 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 5947 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 5948 return -EINVAL; 5949 } 5950 5951 return 0; 5952 } 5953 5954 static int rockchip_vop2_mode_fixup(struct display_state *state) 5955 { 5956 struct connector_state *conn_state = &state->conn_state; 5957 struct rockchip_connector *conn = conn_state->connector; 5958 struct drm_display_mode *mode = &conn_state->mode; 5959 struct crtc_state *cstate = &state->crtc_state; 5960 struct vop2 *vop2 = cstate->private; 5961 5962 if (conn_state->secondary) { 5963 if (!(conn->dual_channel_mode && 5964 conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) && 5965 conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) 5966 drm_mode_convert_to_split_mode(mode); 5967 } 5968 5969 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE); 5970 5971 /* 5972 * For RK3568 and RK3588, the hactive of video timing must 5973 * be 4-pixel aligned. 5974 */ 5975 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) { 5976 if (mode->crtc_hdisplay % 4) { 5977 int old_hdisplay = mode->crtc_hdisplay; 5978 int align = 4 - (mode->crtc_hdisplay % 4); 5979 5980 mode->crtc_hdisplay += align; 5981 mode->crtc_hsync_start += align; 5982 mode->crtc_hsync_end += align; 5983 mode->crtc_htotal += align; 5984 5985 printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n", 5986 old_hdisplay, mode->hdisplay); 5987 } 5988 } 5989 5990 if (vop2->version == VOP_VERSION_RK3576) { 5991 /* 5992 * For RK3576 YUV420 output, hden signal introduce one cycle delay, 5993 * so we need to adjust hfp and hbp to compatible with this design. 5994 */ 5995 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 5996 mode->crtc_hsync_start += 2; 5997 mode->crtc_hsync_end += 2; 5998 } 5999 /* 6000 * For RK3576 DP output, vp send 2 pixels 1 cycle. So the hactive, 6001 * hfp, hsync, hbp should be 2-pixel aligned. 6002 */ 6003 if (conn_state->output_if & 6004 (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) { 6005 mode->crtc_hdisplay += mode->crtc_hdisplay % 2; 6006 mode->crtc_hsync_start += mode->crtc_hsync_start % 2; 6007 mode->crtc_hsync_end += mode->crtc_hsync_end % 2; 6008 mode->crtc_htotal += mode->crtc_htotal % 2; 6009 } 6010 } 6011 6012 if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656) 6013 mode->crtc_clock *= 2; 6014 6015 /* 6016 * For RK3528, the path of CVBS output is like: 6017 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 6018 * The vop2 dclk should be four times crtc_clock for CVBS sampling 6019 * clock needs. 6020 */ 6021 if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656) 6022 mode->crtc_clock *= 4; 6023 6024 mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format); 6025 if (cstate->mcu_timing.mcu_pix_total) 6026 mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1; 6027 6028 return 0; 6029 } 6030 6031 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 6032 6033 static int rockchip_vop2_plane_check(struct display_state *state) 6034 { 6035 struct crtc_state *cstate = &state->crtc_state; 6036 struct vop2 *vop2 = cstate->private; 6037 struct display_rect *src = &cstate->src_rect; 6038 struct display_rect *dst = &cstate->crtc_rect; 6039 struct vop2_win_data *win_data; 6040 int min_scale, max_scale; 6041 int hscale, vscale; 6042 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 6043 6044 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 6045 if (!win_data) { 6046 printf("ERROR: invalid win id %d\n", primary_plane_id); 6047 return -ENODEV; 6048 } 6049 6050 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 6051 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 6052 6053 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 6054 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 6055 if (hscale < 0 || vscale < 0) { 6056 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 6057 return -ERANGE; 6058 } 6059 6060 return 0; 6061 } 6062 6063 static int rockchip_vop2_apply_soft_te(struct display_state *state) 6064 { 6065 __maybe_unused struct connector_state *conn_state = &state->conn_state; 6066 struct crtc_state *cstate = &state->crtc_state; 6067 struct vop2 *vop2 = cstate->private; 6068 u32 vp_offset = (cstate->crtc_id * 0x100); 6069 int val = 0; 6070 int ret = 0; 6071 6072 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 6073 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 6074 if (!ret) { 6075 #ifndef CONFIG_SPL_BUILD 6076 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 6077 !val, 50 * 1000); 6078 if (!ret) { 6079 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 6080 val, 50 * 1000); 6081 if (!ret) { 6082 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 6083 EN_MASK, EDPI_WMS_FS, 1, false); 6084 } else { 6085 printf("ERROR: vp%d wait for active TE signal timeout\n", 6086 cstate->crtc_id); 6087 return ret; 6088 } 6089 } else { 6090 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 6091 return ret; 6092 } 6093 #endif 6094 } else { 6095 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 6096 return ret; 6097 } 6098 6099 return 0; 6100 } 6101 6102 static int rockchip_vop2_regs_dump(struct display_state *state) 6103 { 6104 struct crtc_state *cstate = &state->crtc_state; 6105 struct vop2 *vop2 = cstate->private; 6106 const struct vop2_data *vop2_data = vop2->data; 6107 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 6108 u32 len = 128; 6109 u32 n, i, j; 6110 u32 base; 6111 6112 if (!cstate->crtc->active) 6113 return -EINVAL; 6114 6115 n = vop2_data->dump_regs_size; 6116 for (i = 0; i < n; i++) { 6117 base = regs[i].offset; 6118 len = 128; 6119 if (regs[i].size) 6120 len = min(len, regs[i].size >> 2); 6121 printf("\n%s:\n", regs[i].name); 6122 for (j = 0; j < len;) { 6123 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 6124 vop2_readl(vop2, base + (4 * j)), 6125 vop2_readl(vop2, base + (4 * (j + 1))), 6126 vop2_readl(vop2, base + (4 * (j + 2))), 6127 vop2_readl(vop2, base + (4 * (j + 3)))); 6128 j += 4; 6129 } 6130 } 6131 6132 return 0; 6133 } 6134 6135 static int rockchip_vop2_active_regs_dump(struct display_state *state) 6136 { 6137 struct crtc_state *cstate = &state->crtc_state; 6138 struct vop2 *vop2 = cstate->private; 6139 const struct vop2_data *vop2_data = vop2->data; 6140 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 6141 u32 len = 128; 6142 u32 n, i, j; 6143 u32 base; 6144 bool enable_state; 6145 6146 if (!cstate->crtc->active) 6147 return -EINVAL; 6148 6149 n = vop2_data->dump_regs_size; 6150 for (i = 0; i < n; i++) { 6151 if (regs[i].state_mask) { 6152 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 6153 regs[i].state_mask; 6154 if (enable_state != regs[i].enable_state) 6155 continue; 6156 } 6157 6158 base = regs[i].offset; 6159 len = 128; 6160 if (regs[i].size) 6161 len = min(len, regs[i].size >> 2); 6162 printf("\n%s:\n", regs[i].name); 6163 for (j = 0; j < len;) { 6164 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 6165 vop2_readl(vop2, base + (4 * j)), 6166 vop2_readl(vop2, base + (4 * (j + 1))), 6167 vop2_readl(vop2, base + (4 * (j + 2))), 6168 vop2_readl(vop2, base + (4 * (j + 3)))); 6169 j += 4; 6170 } 6171 } 6172 6173 return 0; 6174 } 6175 6176 static void rk3528_setup_win_dly(struct display_state *state, int crtc_id) 6177 { 6178 struct crtc_state *cstate = &state->crtc_state; 6179 struct vop2 *vop2 = cstate->private; 6180 struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id]; 6181 uint32_t dly = 0; /* For vop3, the default window delay is 0 */ 6182 6183 switch (plane_mask->primary_plane_id) { 6184 case ROCKCHIP_VOP2_CLUSTER0: 6185 vop2_mask_write(vop2, RK3528_OVL_SYS_CLUSTER0_CTRL, CLUSTER_DLY_NUM_MASK, 6186 CLUSTER_DLY_NUM_SHIFT, dly, false); 6187 break; 6188 case ROCKCHIP_VOP2_ESMART0: 6189 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL, ESMART_DLY_NUM_MASK, 6190 ESMART_DLY_NUM_SHIFT, dly, false); 6191 break; 6192 case ROCKCHIP_VOP2_ESMART1: 6193 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART1_CTRL, ESMART_DLY_NUM_MASK, 6194 ESMART_DLY_NUM_SHIFT, dly, false); 6195 break; 6196 case ROCKCHIP_VOP2_ESMART2: 6197 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART2_CTRL, ESMART_DLY_NUM_MASK, 6198 ESMART_DLY_NUM_SHIFT, dly, false); 6199 break; 6200 case ROCKCHIP_VOP2_ESMART3: 6201 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART3_CTRL, ESMART_DLY_NUM_MASK, 6202 ESMART_DLY_NUM_SHIFT, dly, false); 6203 break; 6204 } 6205 } 6206 6207 static void rk3528_setup_overlay(struct display_state *state) 6208 { 6209 struct crtc_state *cstate = &state->crtc_state; 6210 struct vop2 *vop2 = cstate->private; 6211 struct vop2_win_data *win_data; 6212 int i; 6213 u32 offset = 0; 6214 u8 shift = 0; 6215 6216 /* init the layer sel value to 0xff(Disable layer) */ 6217 for (i = 0; i < vop2->data->nr_vps; i++) { 6218 offset = 0x100 * i; 6219 vop2_writel(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, 0xffffffff); 6220 } 6221 6222 /* layer sel win id */ 6223 for (i = 0; i < vop2->data->nr_vps; i++) { 6224 if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 6225 offset = 0x100 * i; 6226 win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id); 6227 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, 6228 LAYER_SEL_MASK, 0, win_data->layer_sel_win_id[i], false); 6229 } 6230 } 6231 6232 /* win sel port */ 6233 for (i = 0; i < vop2->data->nr_vps; i++) { 6234 if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 6235 win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id); 6236 shift = win_data->win_sel_port_offset * 2; 6237 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL, 6238 LAYER_SEL_PORT_MASK, shift, i, false); 6239 } 6240 } 6241 } 6242 6243 static void rk3568_setup_win_dly(struct display_state *state, int crtc_id) 6244 { 6245 struct crtc_state *cstate = &state->crtc_state; 6246 struct vop2 *vop2 = cstate->private; 6247 struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id]; 6248 struct vop2_win_data *win_data; 6249 uint32_t dly; 6250 6251 win_data = vop2_find_win_by_phys_id(vop2, plane_mask->primary_plane_id); 6252 dly = win_data->dly[VOP2_DLY_MODE_DEFAULT]; 6253 if (win_data->type == CLUSTER_LAYER) 6254 dly |= dly << 8; 6255 6256 switch (plane_mask->primary_plane_id) { 6257 case ROCKCHIP_VOP2_CLUSTER0: 6258 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6259 CLUSTER0_DLY_NUM_SHIFT, dly, false); 6260 break; 6261 case ROCKCHIP_VOP2_CLUSTER1: 6262 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6263 CLUSTER1_DLY_NUM_SHIFT, dly, false); 6264 break; 6265 case ROCKCHIP_VOP2_CLUSTER2: 6266 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM1, CLUSTER_DLY_NUM_MASK, 6267 CLUSTER0_DLY_NUM_SHIFT, dly, false); 6268 break; 6269 case ROCKCHIP_VOP2_CLUSTER3: 6270 vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM1, CLUSTER_DLY_NUM_MASK, 6271 CLUSTER1_DLY_NUM_SHIFT, dly, false); 6272 break; 6273 case ROCKCHIP_VOP2_ESMART0: 6274 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6275 ESMART0_DLY_NUM_SHIFT, dly, false); 6276 break; 6277 case ROCKCHIP_VOP2_ESMART1: 6278 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6279 ESMART1_DLY_NUM_SHIFT, dly, false); 6280 break; 6281 case ROCKCHIP_VOP2_SMART0: 6282 case ROCKCHIP_VOP2_ESMART2: 6283 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6284 SMART0_DLY_NUM_SHIFT, dly, false); 6285 break; 6286 case ROCKCHIP_VOP2_SMART1: 6287 case ROCKCHIP_VOP2_ESMART3: 6288 vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK, 6289 SMART1_DLY_NUM_SHIFT, dly, false); 6290 break; 6291 } 6292 } 6293 6294 static void rk3568_setup_overlay(struct display_state *state) 6295 { 6296 struct crtc_state *cstate = &state->crtc_state; 6297 struct vop2 *vop2 = cstate->private; 6298 struct vop2_win_data *win_data; 6299 int layer_phy_id = 0; 6300 int total_used_layer = 0; 6301 int port_mux = 0; 6302 int i, j; 6303 u32 layer_nr = 0; 6304 u8 shift = 0; 6305 6306 /* layer sel win id */ 6307 for (i = 0; i < vop2->data->nr_vps; i++) { 6308 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 6309 for (j = 0; j < layer_nr; j++) { 6310 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 6311 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 6312 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 6313 shift, win_data->layer_sel_win_id[i], false); 6314 shift += 4; 6315 } 6316 } 6317 6318 /* win sel port */ 6319 for (i = 0; i < vop2->data->nr_vps; i++) { 6320 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 6321 for (j = 0; j < layer_nr; j++) { 6322 if (!vop2->vp_plane_mask[i].attached_layers[j]) 6323 continue; 6324 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 6325 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 6326 shift = win_data->win_sel_port_offset * 2; 6327 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 6328 LAYER_SEL_PORT_SHIFT + shift, i, false); 6329 } 6330 } 6331 6332 /** 6333 * port mux config 6334 */ 6335 for (i = 0; i < vop2->data->nr_vps; i++) { 6336 shift = i * 4; 6337 if (vop2->vp_plane_mask[i].attached_layers_nr) { 6338 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 6339 port_mux = total_used_layer - 1; 6340 } else { 6341 port_mux = 8; 6342 } 6343 6344 if (i == vop2->data->nr_vps - 1) 6345 port_mux = vop2->data->nr_mixers; 6346 6347 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 6348 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 6349 PORT_MUX_SHIFT + shift, port_mux, false); 6350 } 6351 } 6352 6353 static void rk3576_setup_win_dly(struct display_state *state, int crtc_id) 6354 { 6355 struct crtc_state *cstate = &state->crtc_state; 6356 struct vop2 *vop2 = cstate->private; 6357 struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id]; 6358 uint32_t dly = 0; /* For vop3, the default window delay is 0 */ 6359 6360 switch (plane_mask->primary_plane_id) { 6361 case ROCKCHIP_VOP2_CLUSTER0: 6362 vop2_mask_write(vop2, RK3576_CLUSTER0_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6363 CLUSTER_DLY_NUM_SHIFT, dly, false); 6364 break; 6365 case ROCKCHIP_VOP2_CLUSTER1: 6366 vop2_mask_write(vop2, RK3576_CLUSTER1_DLY_NUM, CLUSTER_DLY_NUM_MASK, 6367 CLUSTER_DLY_NUM_SHIFT, dly, false); 6368 break; 6369 case ROCKCHIP_VOP2_ESMART0: 6370 vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM, ESMART_DLY_NUM_MASK, 6371 ESMART_DLY_NUM_SHIFT, dly, false); 6372 break; 6373 case ROCKCHIP_VOP2_ESMART1: 6374 vop2_mask_write(vop2, RK3576_ESMART1_DLY_NUM, ESMART_DLY_NUM_MASK, 6375 ESMART_DLY_NUM_SHIFT, dly, false); 6376 break; 6377 case ROCKCHIP_VOP2_ESMART2: 6378 vop2_mask_write(vop2, RK3576_ESMART2_DLY_NUM, ESMART_DLY_NUM_MASK, 6379 ESMART_DLY_NUM_SHIFT, dly, false); 6380 break; 6381 case ROCKCHIP_VOP2_ESMART3: 6382 vop2_mask_write(vop2, RK3576_ESMART3_DLY_NUM, ESMART_DLY_NUM_MASK, 6383 ESMART_DLY_NUM_SHIFT, dly, false); 6384 break; 6385 } 6386 } 6387 6388 static void rk3576_setup_overlay(struct display_state *state) 6389 { 6390 struct crtc_state *cstate = &state->crtc_state; 6391 struct vop2 *vop2 = cstate->private; 6392 struct vop2_win_data *win_data; 6393 int i; 6394 u32 offset = 0; 6395 6396 /* layer sel win id */ 6397 for (i = 0; i < vop2->data->nr_vps; i++) { 6398 if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) { 6399 offset = 0x100 * i; 6400 win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id); 6401 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, LAYER_SEL_MASK, 6402 0, win_data->layer_sel_win_id[i], false); 6403 } 6404 } 6405 } 6406 6407 static struct vop2_dump_regs rk3528_dump_regs[] = { 6408 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6409 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6410 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6411 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6412 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6413 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6414 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6415 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6416 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6417 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6418 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6419 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6420 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 6421 }; 6422 6423 #define RK3528_PLANE_MASK_BASE \ 6424 (BIT(ROCKCHIP_VOP2_CLUSTER0) | \ 6425 BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 6426 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3)) 6427 6428 static struct vop2_win_data rk3528_win_data[5] = { 6429 { 6430 .name = "Esmart0", 6431 .phys_id = ROCKCHIP_VOP2_ESMART0, 6432 .type = ESMART_LAYER, 6433 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6434 .win_sel_port_offset = 8, 6435 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 6436 .reg_offset = 0, 6437 .axi_id = 0, 6438 .axi_yrgb_id = 0x06, 6439 .axi_uv_id = 0x07, 6440 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6441 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6442 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6443 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6444 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6445 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6446 .possible_vp_mask = BIT(VOP2_VP0), 6447 .max_upscale_factor = 8, 6448 .max_downscale_factor = 8, 6449 }, 6450 6451 { 6452 .name = "Esmart1", 6453 .phys_id = ROCKCHIP_VOP2_ESMART1, 6454 .type = ESMART_LAYER, 6455 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6456 .win_sel_port_offset = 10, 6457 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 6458 .reg_offset = 0x200, 6459 .axi_id = 0, 6460 .axi_yrgb_id = 0x08, 6461 .axi_uv_id = 0x09, 6462 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6463 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6464 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6465 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6466 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6467 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6468 .possible_vp_mask = BIT(VOP2_VP0), 6469 .max_upscale_factor = 8, 6470 .max_downscale_factor = 8, 6471 }, 6472 6473 { 6474 .name = "Esmart2", 6475 .phys_id = ROCKCHIP_VOP2_ESMART2, 6476 .type = ESMART_LAYER, 6477 .plane_type = VOP2_PLANE_TYPE_CURSOR, 6478 .win_sel_port_offset = 12, 6479 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 6480 .reg_offset = 0x400, 6481 .axi_id = 0, 6482 .axi_yrgb_id = 0x0a, 6483 .axi_uv_id = 0x0b, 6484 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6485 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6486 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6487 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6488 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6489 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6490 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1), 6491 .max_upscale_factor = 8, 6492 .max_downscale_factor = 8, 6493 }, 6494 6495 { 6496 .name = "Esmart3", 6497 .phys_id = ROCKCHIP_VOP2_ESMART3, 6498 .type = ESMART_LAYER, 6499 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6500 .win_sel_port_offset = 14, 6501 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 6502 .reg_offset = 0x600, 6503 .axi_id = 0, 6504 .axi_yrgb_id = 0x0c, 6505 .axi_uv_id = 0x0d, 6506 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6507 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6508 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6509 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6510 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6511 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6512 .possible_vp_mask = BIT(VOP2_VP1), 6513 .max_upscale_factor = 8, 6514 .max_downscale_factor = 8, 6515 }, 6516 6517 { 6518 .name = "Cluster0", 6519 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6520 .type = CLUSTER_LAYER, 6521 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6522 .win_sel_port_offset = 0, 6523 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 6524 .reg_offset = 0, 6525 .axi_id = 0, 6526 .axi_yrgb_id = 0x02, 6527 .axi_uv_id = 0x03, 6528 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6529 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6530 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6531 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6532 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6533 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6534 .possible_vp_mask = BIT(VOP2_VP0), 6535 .max_upscale_factor = 8, 6536 .max_downscale_factor = 8, 6537 }, 6538 }; 6539 6540 static struct vop2_vp_data rk3528_vp_data[2] = { 6541 { 6542 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 6543 VOP_FEATURE_POST_CSC, 6544 .max_output = {4096, 4096}, 6545 .layer_mix_dly = 6, 6546 .hdr_mix_dly = 2, 6547 .win_dly = 8, 6548 }, 6549 { 6550 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6551 .max_output = {1920, 1080}, 6552 .layer_mix_dly = 2, 6553 .hdr_mix_dly = 0, 6554 .win_dly = 8, 6555 }, 6556 }; 6557 6558 static const struct vop2_ops rk3528_vop_ops = { 6559 .setup_win_dly = rk3528_setup_win_dly, 6560 .setup_overlay = rk3528_setup_overlay, 6561 }; 6562 6563 const struct vop2_data rk3528_vop = { 6564 .version = VOP_VERSION_RK3528, 6565 .nr_vps = 2, 6566 .vp_data = rk3528_vp_data, 6567 .win_data = rk3528_win_data, 6568 .plane_mask_base = RK3528_PLANE_MASK_BASE, 6569 .nr_layers = 5, 6570 .nr_mixers = 3, 6571 .nr_gammas = 2, 6572 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 6573 .dump_regs = rk3528_dump_regs, 6574 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 6575 .ops = &rk3528_vop_ops, 6576 6577 }; 6578 6579 static struct vop2_dump_regs rk3562_dump_regs[] = { 6580 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6581 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6582 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6583 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6584 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6585 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6586 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6587 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6588 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6589 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6590 }; 6591 6592 #define RK3562_PLANE_MASK_BASE \ 6593 (BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 6594 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3)) 6595 6596 static struct vop2_win_data rk3562_win_data[4] = { 6597 { 6598 .name = "Esmart0", 6599 .phys_id = ROCKCHIP_VOP2_ESMART0, 6600 .type = ESMART_LAYER, 6601 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6602 .win_sel_port_offset = 8, 6603 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6604 .reg_offset = 0, 6605 .axi_id = 0, 6606 .axi_yrgb_id = 0x02, 6607 .axi_uv_id = 0x03, 6608 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6609 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6610 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6611 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6612 .possible_vp_mask = BIT(VOP2_VP0), 6613 .max_upscale_factor = 8, 6614 .max_downscale_factor = 8, 6615 }, 6616 6617 { 6618 .name = "Esmart1", 6619 .phys_id = ROCKCHIP_VOP2_ESMART1, 6620 .type = ESMART_LAYER, 6621 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6622 .win_sel_port_offset = 10, 6623 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6624 .reg_offset = 0x200, 6625 .axi_id = 0, 6626 .axi_yrgb_id = 0x04, 6627 .axi_uv_id = 0x05, 6628 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6629 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6630 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6631 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6632 .possible_vp_mask = BIT(VOP2_VP0), 6633 .max_upscale_factor = 8, 6634 .max_downscale_factor = 8, 6635 }, 6636 6637 { 6638 .name = "Esmart2", 6639 .phys_id = ROCKCHIP_VOP2_ESMART2, 6640 .type = ESMART_LAYER, 6641 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6642 .win_sel_port_offset = 12, 6643 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 6644 .reg_offset = 0x400, 6645 .axi_id = 0, 6646 .axi_yrgb_id = 0x06, 6647 .axi_uv_id = 0x07, 6648 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6649 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6650 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6651 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6652 .possible_vp_mask = BIT(VOP2_VP0), 6653 .max_upscale_factor = 8, 6654 .max_downscale_factor = 8, 6655 }, 6656 6657 { 6658 .name = "Esmart3", 6659 .phys_id = ROCKCHIP_VOP2_ESMART3, 6660 .type = ESMART_LAYER, 6661 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6662 .win_sel_port_offset = 14, 6663 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 6664 .reg_offset = 0x600, 6665 .axi_id = 0, 6666 .axi_yrgb_id = 0x08, 6667 .axi_uv_id = 0x0d, 6668 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6669 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6670 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6671 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6672 .possible_vp_mask = BIT(VOP2_VP0), 6673 .max_upscale_factor = 8, 6674 .max_downscale_factor = 8, 6675 }, 6676 }; 6677 6678 static struct vop2_vp_data rk3562_vp_data[2] = { 6679 { 6680 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6681 .max_output = {2048, 4096}, 6682 .win_dly = 6, 6683 .layer_mix_dly = 8, 6684 }, 6685 { 6686 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6687 .max_output = {2048, 1080}, 6688 .win_dly = 8, 6689 .layer_mix_dly = 8, 6690 }, 6691 }; 6692 6693 static const struct vop2_ops rk3562_vop_ops = { 6694 .setup_win_dly = rk3528_setup_win_dly, 6695 .setup_overlay = rk3528_setup_overlay, 6696 }; 6697 6698 const struct vop2_data rk3562_vop = { 6699 .version = VOP_VERSION_RK3562, 6700 .nr_vps = 2, 6701 .vp_data = rk3562_vp_data, 6702 .win_data = rk3562_win_data, 6703 .plane_mask_base = RK3562_PLANE_MASK_BASE, 6704 .nr_layers = 4, 6705 .nr_mixers = 3, 6706 .nr_gammas = 2, 6707 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 6708 .dump_regs = rk3562_dump_regs, 6709 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 6710 .ops = &rk3562_vop_ops, 6711 }; 6712 6713 static struct vop2_dump_regs rk3568_dump_regs[] = { 6714 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6715 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6716 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6717 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6718 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6719 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6720 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6721 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6722 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6723 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6724 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6725 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6726 }; 6727 6728 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6729 { /* one display policy */ 6730 {/* main display */ 6731 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6732 .attached_layers_nr = 6, 6733 .attached_layers = { 6734 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 6735 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6736 }, 6737 }, 6738 {/* second display */}, 6739 {/* third display */}, 6740 {/* fourth display */}, 6741 }, 6742 6743 { /* two display policy */ 6744 {/* main display */ 6745 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6746 .attached_layers_nr = 3, 6747 .attached_layers = { 6748 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6749 }, 6750 }, 6751 6752 {/* second display */ 6753 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6754 .attached_layers_nr = 3, 6755 .attached_layers = { 6756 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6757 }, 6758 }, 6759 {/* third display */}, 6760 {/* fourth display */}, 6761 }, 6762 6763 { /* three display policy */ 6764 {/* main display */ 6765 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6766 .attached_layers_nr = 3, 6767 .attached_layers = { 6768 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6769 }, 6770 }, 6771 6772 {/* second display */ 6773 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6774 .attached_layers_nr = 2, 6775 .attached_layers = { 6776 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 6777 }, 6778 }, 6779 6780 {/* third display */ 6781 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6782 .attached_layers_nr = 1, 6783 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 6784 }, 6785 6786 {/* fourth display */}, 6787 }, 6788 6789 {/* reserved for four display policy */}, 6790 }; 6791 6792 #define RK3568_PLANE_MASK_BASE \ 6793 (BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1) | \ 6794 BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 6795 BIT(ROCKCHIP_VOP2_SMART0) | BIT(ROCKCHIP_VOP2_SMART1)) 6796 6797 static struct vop2_win_data rk3568_win_data[6] = { 6798 { 6799 .name = "Cluster0", 6800 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6801 .type = CLUSTER_LAYER, 6802 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6803 .win_sel_port_offset = 0, 6804 .layer_sel_win_id = { 0, 0, 0, 0xff }, 6805 .reg_offset = 0, 6806 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6807 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6808 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6809 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6810 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6811 .max_upscale_factor = 4, 6812 .max_downscale_factor = 4, 6813 .dly = { 0, 27, 21 }, 6814 }, 6815 6816 { 6817 .name = "Cluster1", 6818 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6819 .type = CLUSTER_LAYER, 6820 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6821 .win_sel_port_offset = 1, 6822 .layer_sel_win_id = { 1, 1, 1, 0xff }, 6823 .reg_offset = 0x200, 6824 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6825 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6826 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6827 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6828 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6829 .max_upscale_factor = 4, 6830 .max_downscale_factor = 4, 6831 .source_win_id = ROCKCHIP_VOP2_CLUSTER0, 6832 .feature = WIN_FEATURE_MIRROR, 6833 .dly = { 0, 27, 21 }, 6834 }, 6835 6836 { 6837 .name = "Esmart0", 6838 .phys_id = ROCKCHIP_VOP2_ESMART0, 6839 .type = ESMART_LAYER, 6840 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 6841 .win_sel_port_offset = 4, 6842 .layer_sel_win_id = { 2, 2, 2, 0xff }, 6843 .reg_offset = 0, 6844 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6845 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6846 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6847 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6848 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6849 .max_upscale_factor = 8, 6850 .max_downscale_factor = 8, 6851 .dly = { 20, 47, 41 }, 6852 }, 6853 6854 { 6855 .name = "Esmart1", 6856 .phys_id = ROCKCHIP_VOP2_ESMART1, 6857 .type = ESMART_LAYER, 6858 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6859 .win_sel_port_offset = 5, 6860 .layer_sel_win_id = { 6, 6, 6, 0xff }, 6861 .reg_offset = 0x200, 6862 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6863 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6864 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6865 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6866 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6867 .max_upscale_factor = 8, 6868 .max_downscale_factor = 8, 6869 .dly = { 20, 47, 41 }, 6870 .source_win_id = ROCKCHIP_VOP2_ESMART0, 6871 .feature = WIN_FEATURE_MIRROR, 6872 }, 6873 6874 { 6875 .name = "Smart0", 6876 .phys_id = ROCKCHIP_VOP2_SMART0, 6877 .type = SMART_LAYER, 6878 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6879 .win_sel_port_offset = 6, 6880 .layer_sel_win_id = { 3, 3, 3, 0xff }, 6881 .reg_offset = 0x400, 6882 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6883 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6884 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6885 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6886 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6887 .max_upscale_factor = 8, 6888 .max_downscale_factor = 8, 6889 .dly = { 20, 47, 41 }, 6890 }, 6891 6892 { 6893 .name = "Smart1", 6894 .phys_id = ROCKCHIP_VOP2_SMART1, 6895 .type = SMART_LAYER, 6896 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 6897 .win_sel_port_offset = 7, 6898 .layer_sel_win_id = { 7, 7, 7, 0xff }, 6899 .reg_offset = 0x600, 6900 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6901 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6902 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6903 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6904 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2), 6905 .max_upscale_factor = 8, 6906 .max_downscale_factor = 8, 6907 .dly = { 20, 47, 41 }, 6908 .source_win_id = ROCKCHIP_VOP2_SMART0, 6909 .feature = WIN_FEATURE_MIRROR, 6910 }, 6911 }; 6912 6913 static struct vop2_vp_data rk3568_vp_data[3] = { 6914 { 6915 .feature = VOP_FEATURE_OUTPUT_10BIT, 6916 .pre_scan_max_dly = 42, 6917 .max_output = {4096, 2304}, 6918 }, 6919 { 6920 .feature = 0, 6921 .pre_scan_max_dly = 40, 6922 .max_output = {2048, 1536}, 6923 }, 6924 { 6925 .feature = 0, 6926 .pre_scan_max_dly = 40, 6927 .max_output = {1920, 1080}, 6928 }, 6929 }; 6930 6931 static const struct vop2_ops rk3568_vop_ops = { 6932 .setup_win_dly = rk3568_setup_win_dly, 6933 .setup_overlay = rk3568_setup_overlay, 6934 }; 6935 6936 const struct vop2_data rk3568_vop = { 6937 .version = VOP_VERSION_RK3568, 6938 .nr_vps = 3, 6939 .vp_data = rk3568_vp_data, 6940 .win_data = rk3568_win_data, 6941 .plane_mask = rk356x_vp_plane_mask[0], 6942 .plane_mask_base = RK3568_PLANE_MASK_BASE, 6943 .nr_layers = 6, 6944 .nr_mixers = 5, 6945 .nr_gammas = 1, 6946 .dump_regs = rk3568_dump_regs, 6947 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 6948 .ops = &rk3568_vop_ops, 6949 }; 6950 6951 #define RK3576_PLANE_MASK_BASE \ 6952 (BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1) | \ 6953 BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 6954 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3)) 6955 6956 static struct vop2_dump_regs rk3576_dump_regs[] = { 6957 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 }, 6958 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 }, 6959 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6960 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6961 { RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6962 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6963 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6964 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6965 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6966 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6967 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6968 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6969 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 }, 6970 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 }, 6971 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 }, 6972 }; 6973 6974 /* 6975 * RK3576 VOP with 2 Cluster win and 4 Esmart win. 6976 * Every Esmart win support 4 multi-region. 6977 * VP0 can use Cluster0/1 and Esmart0/2 6978 * VP1 can use Cluster0/1 and Esmart1/3 6979 * VP2 can use Esmart0/1/2/3 6980 * 6981 * Scale filter mode: 6982 * 6983 * * Cluster: 6984 * * Support prescale down: 6985 * * H/V: gt2/avg2 or gt4/avg4 6986 * * After prescale down: 6987 * * nearest-neighbor/bilinear/multi-phase filter for scale up 6988 * * nearest-neighbor/bilinear/multi-phase filter for scale down 6989 * 6990 * * Esmart: 6991 * * Support prescale down: 6992 * * H: gt2/avg2 or gt4/avg4 6993 * * V: gt2 or gt4 6994 * * After prescale down: 6995 * * nearest-neighbor/bilinear/bicubic for scale up 6996 * * nearest-neighbor/bilinear for scale down 6997 * 6998 * AXI config:: 6999 * 7000 * * Cluster0 win0: 0xa, 0xb [AXI0] 7001 * * Cluster0 win1: 0xc, 0xd [AXI0] 7002 * * Cluster1 win0: 0x6, 0x7 [AXI0] 7003 * * Cluster1 win1: 0x8, 0x9 [AXI0] 7004 * * Esmart0: 0x10, 0x11 [AXI0] 7005 * * Esmart1: 0x12, 0x13 [AXI0] 7006 * * Esmart2: 0xa, 0xb [AXI1] 7007 * * Esmart3: 0xc, 0xd [AXI1] 7008 * * Lut dma rid: 0x1, 0x2, 0x3 [AXI0] 7009 * * DCI dma rid: 0x4 [AXI0] 7010 * * Metadata rid: 0x5 [AXI0] 7011 * 7012 * * Limit: 7013 * * (1) 0x0 and 0xf can't be used; 7014 * * (2) cluster and lut/dci/metadata rid must smaller than 0xf, If Cluster rid is bigger than 0xf, 7015 * * VOP will dead at the system bandwidth very terrible scene. 7016 */ 7017 static struct vop2_win_data rk3576_win_data[6] = { 7018 { 7019 .name = "Esmart0", 7020 .phys_id = ROCKCHIP_VOP2_ESMART0, 7021 .type = ESMART_LAYER, 7022 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7023 .layer_sel_win_id = { 2, 0xff, 0, 0xff }, 7024 .reg_offset = 0x0, 7025 .supported_rotations = DRM_MODE_REFLECT_Y, 7026 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7027 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7028 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7029 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7030 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7031 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 7032 .pd_id = VOP2_PD_ESMART, 7033 .axi_id = 0, 7034 .axi_yrgb_id = 0x10, 7035 .axi_uv_id = 0x11, 7036 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP2), 7037 .max_upscale_factor = 8, 7038 .max_downscale_factor = 8, 7039 .feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH, 7040 }, 7041 { 7042 .name = "Esmart1", 7043 .phys_id = ROCKCHIP_VOP2_ESMART1, 7044 .type = ESMART_LAYER, 7045 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7046 .layer_sel_win_id = { 0xff, 2, 1, 0xff }, 7047 .reg_offset = 0x200, 7048 .supported_rotations = DRM_MODE_REFLECT_Y, 7049 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7050 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7051 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7052 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7053 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7054 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 7055 .pd_id = VOP2_PD_ESMART, 7056 .axi_id = 0, 7057 .axi_yrgb_id = 0x12, 7058 .axi_uv_id = 0x13, 7059 .possible_vp_mask = BIT(VOP2_VP1) | BIT(VOP2_VP2), 7060 .max_upscale_factor = 8, 7061 .max_downscale_factor = 8, 7062 .feature = WIN_FEATURE_MULTI_AREA, 7063 }, 7064 7065 { 7066 .name = "Esmart2", 7067 .phys_id = ROCKCHIP_VOP2_ESMART2, 7068 .type = ESMART_LAYER, 7069 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7070 .layer_sel_win_id = { 3, 0xff, 2, 0xff }, 7071 .reg_offset = 0x400, 7072 .supported_rotations = DRM_MODE_REFLECT_Y, 7073 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7074 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7075 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7076 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7077 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7078 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 7079 .pd_id = VOP2_PD_ESMART, 7080 .axi_id = 1, 7081 .axi_yrgb_id = 0x0a, 7082 .axi_uv_id = 0x0b, 7083 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP2), 7084 .max_upscale_factor = 8, 7085 .max_downscale_factor = 8, 7086 .feature = WIN_FEATURE_MULTI_AREA, 7087 }, 7088 7089 { 7090 .name = "Esmart3", 7091 .phys_id = ROCKCHIP_VOP2_ESMART3, 7092 .type = ESMART_LAYER, 7093 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7094 .layer_sel_win_id = { 0xff, 3, 3, 0xff }, 7095 .reg_offset = 0x600, 7096 .supported_rotations = DRM_MODE_REFLECT_Y, 7097 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7098 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7099 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7100 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7101 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7102 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 7103 .pd_id = VOP2_PD_ESMART, 7104 .axi_id = 1, 7105 .axi_yrgb_id = 0x0c, 7106 .axi_uv_id = 0x0d, 7107 .possible_vp_mask = BIT(VOP2_VP1) | BIT(VOP2_VP2), 7108 .max_upscale_factor = 8, 7109 .max_downscale_factor = 8, 7110 .feature = WIN_FEATURE_MULTI_AREA, 7111 }, 7112 7113 { 7114 .name = "Cluster0", 7115 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 7116 .type = CLUSTER_LAYER, 7117 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7118 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 7119 .reg_offset = 0x0, 7120 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 7121 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 7122 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7123 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7124 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7125 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7126 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7127 .pd_id = VOP2_PD_CLUSTER, 7128 .axi_yrgb_id = 0x0a, 7129 .axi_uv_id = 0x0b, 7130 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1), 7131 .max_upscale_factor = 8, 7132 .max_downscale_factor = 8, 7133 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 7134 WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI, 7135 }, 7136 7137 { 7138 .name = "Cluster1", 7139 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 7140 .type = CLUSTER_LAYER, 7141 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7142 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 7143 .reg_offset = 0x200, 7144 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 7145 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 7146 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7147 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7148 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7149 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7150 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 7151 .pd_id = VOP2_PD_CLUSTER, 7152 .axi_yrgb_id = 0x06, 7153 .axi_uv_id = 0x07, 7154 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1), 7155 .max_upscale_factor = 8, 7156 .max_downscale_factor = 8, 7157 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 7158 WIN_FEATURE_Y2R_13BIT_DEPTH, 7159 }, 7160 }; 7161 7162 /* 7163 * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4, 7164 * the urgency signal will be set to 1, when full post line buffer is over 6, the 7165 * urgency signal will be set to 0. 7166 */ 7167 static struct vop_urgency rk3576_vp0_urgency = { 7168 .urgen_thl = 4, 7169 .urgen_thh = 6, 7170 }; 7171 7172 static struct vop2_vp_data rk3576_vp_data[3] = { 7173 { 7174 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR | 7175 VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT | 7176 VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP, 7177 .max_output = { 4096, 4096 }, 7178 .hdrvivid_dly = 21, 7179 .sdr2hdr_dly = 21, 7180 .layer_mix_dly = 8, 7181 .hdr_mix_dly = 2, 7182 .win_dly = 10, 7183 .pixel_rate = 2, 7184 .urgency = &rk3576_vp0_urgency, 7185 }, 7186 { 7187 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | 7188 VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2, 7189 .max_output = { 2560, 2560 }, 7190 .hdrvivid_dly = 0, 7191 .sdr2hdr_dly = 0, 7192 .layer_mix_dly = 6, 7193 .hdr_mix_dly = 0, 7194 .win_dly = 10, 7195 .pixel_rate = 1, 7196 }, 7197 { 7198 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 7199 .max_output = { 1920, 1920 }, 7200 .hdrvivid_dly = 0, 7201 .sdr2hdr_dly = 0, 7202 .layer_mix_dly = 6, 7203 .hdr_mix_dly = 0, 7204 .win_dly = 10, 7205 .pixel_rate = 1, 7206 }, 7207 }; 7208 7209 static struct vop2_power_domain_data rk3576_vop_pd_data[] = { 7210 { 7211 .id = VOP2_PD_CLUSTER, 7212 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1), 7213 }, 7214 { 7215 .id = VOP2_PD_ESMART, 7216 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | 7217 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3), 7218 }, 7219 }; 7220 7221 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = { 7222 {VOP3_ESMART_4K_4K_4K_MODE, 2}, 7223 {VOP3_ESMART_4K_4K_2K_2K_MODE, 3} 7224 }; 7225 7226 static const struct vop2_ops rk3576_vop_ops = { 7227 .setup_win_dly = rk3576_setup_win_dly, 7228 .setup_overlay = rk3576_setup_overlay, 7229 }; 7230 7231 const struct vop2_data rk3576_vop = { 7232 .version = VOP_VERSION_RK3576, 7233 .nr_vps = 3, 7234 .nr_mixers = 4, 7235 .nr_layers = 6, 7236 .nr_gammas = 3, 7237 .esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE, 7238 .esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map), 7239 .esmart_lb_mode_map = rk3576_esmart_lb_mode_map, 7240 .vp_data = rk3576_vp_data, 7241 .win_data = rk3576_win_data, 7242 .plane_mask_base = RK3576_PLANE_MASK_BASE, 7243 .pd = rk3576_vop_pd_data, 7244 .nr_pd = ARRAY_SIZE(rk3576_vop_pd_data), 7245 .dump_regs = rk3576_dump_regs, 7246 .dump_regs_size = ARRAY_SIZE(rk3576_dump_regs), 7247 .ops = &rk3576_vop_ops, 7248 }; 7249 7250 static struct vop2_dump_regs rk3588_dump_regs[] = { 7251 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 7252 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 7253 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 7254 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 7255 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 7256 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 7257 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 7258 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 7259 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 7260 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 7261 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 7262 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 7263 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 7264 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 7265 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 7266 }; 7267 7268 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 7269 { /* one display policy */ 7270 {/* main display */ 7271 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7272 .attached_layers_nr = 4, 7273 .attached_layers = { 7274 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 7275 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 7276 }, 7277 }, 7278 7279 {/* planes for the splice mode */ 7280 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7281 .attached_layers_nr = 4, 7282 .attached_layers = { 7283 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, 7284 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 7285 }, 7286 }, 7287 {/* third display */}, 7288 {/* fourth display */}, 7289 }, 7290 7291 { /* two display policy */ 7292 {/* main display */ 7293 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7294 .attached_layers_nr = 4, 7295 .attached_layers = { 7296 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 7297 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 7298 }, 7299 }, 7300 7301 {/* second display */ 7302 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7303 .attached_layers_nr = 4, 7304 .attached_layers = { 7305 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, 7306 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 7307 }, 7308 }, 7309 {/* third display */}, 7310 {/* fourth display */}, 7311 }, 7312 7313 { /* three display policy */ 7314 {/* main display */ 7315 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7316 .attached_layers_nr = 3, 7317 .attached_layers = { 7318 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER2, 7319 ROCKCHIP_VOP2_ESMART0 7320 }, 7321 }, 7322 7323 {/* second display */ 7324 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7325 .attached_layers_nr = 3, 7326 .attached_layers = { 7327 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_CLUSTER3, 7328 ROCKCHIP_VOP2_ESMART1 7329 }, 7330 }, 7331 7332 {/* third display */ 7333 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 7334 .attached_layers_nr = 2, 7335 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 7336 }, 7337 7338 {/* fourth display */}, 7339 }, 7340 7341 { /* four display policy */ 7342 {/* main display */ 7343 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7344 .attached_layers_nr = 2, 7345 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 7346 }, 7347 7348 {/* second display */ 7349 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7350 .attached_layers_nr = 2, 7351 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 7352 }, 7353 7354 {/* third display */ 7355 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 7356 .attached_layers_nr = 2, 7357 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 7358 }, 7359 7360 {/* fourth display */ 7361 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 7362 .attached_layers_nr = 2, 7363 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 7364 }, 7365 }, 7366 7367 }; 7368 7369 #define RK3588_PLANE_MASK_BASE \ 7370 (BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1) | \ 7371 BIT(ROCKCHIP_VOP2_CLUSTER2) | BIT(ROCKCHIP_VOP2_CLUSTER3) | \ 7372 BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | \ 7373 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3)) 7374 7375 static struct vop2_win_data rk3588_win_data[8] = { 7376 { 7377 .name = "Cluster0", 7378 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 7379 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 7380 .type = CLUSTER_LAYER, 7381 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7382 .win_sel_port_offset = 0, 7383 .layer_sel_win_id = { 0, 0, 0, 0 }, 7384 .reg_offset = 0, 7385 .axi_id = 0, 7386 .axi_yrgb_id = 2, 7387 .axi_uv_id = 3, 7388 .pd_id = VOP2_PD_CLUSTER0, 7389 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7390 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7391 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7392 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7393 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7394 .max_upscale_factor = 4, 7395 .max_downscale_factor = 4, 7396 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7397 }, 7398 7399 { 7400 .name = "Cluster1", 7401 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 7402 .type = CLUSTER_LAYER, 7403 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7404 .win_sel_port_offset = 1, 7405 .layer_sel_win_id = { 1, 1, 1, 1 }, 7406 .reg_offset = 0x200, 7407 .axi_id = 0, 7408 .axi_yrgb_id = 6, 7409 .axi_uv_id = 7, 7410 .pd_id = VOP2_PD_CLUSTER1, 7411 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7412 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7413 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7414 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7415 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7416 .max_upscale_factor = 4, 7417 .max_downscale_factor = 4, 7418 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7419 }, 7420 7421 { 7422 .name = "Cluster2", 7423 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 7424 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 7425 .type = CLUSTER_LAYER, 7426 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7427 .win_sel_port_offset = 2, 7428 .layer_sel_win_id = { 4, 4, 4, 4 }, 7429 .reg_offset = 0x400, 7430 .axi_id = 1, 7431 .axi_yrgb_id = 2, 7432 .axi_uv_id = 3, 7433 .pd_id = VOP2_PD_CLUSTER2, 7434 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7435 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7436 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7437 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7438 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7439 .max_upscale_factor = 4, 7440 .max_downscale_factor = 4, 7441 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7442 }, 7443 7444 { 7445 .name = "Cluster3", 7446 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 7447 .type = CLUSTER_LAYER, 7448 .plane_type = VOP2_PLANE_TYPE_OVERLAY, 7449 .win_sel_port_offset = 3, 7450 .layer_sel_win_id = { 5, 5, 5, 5 }, 7451 .reg_offset = 0x600, 7452 .axi_id = 1, 7453 .axi_yrgb_id = 6, 7454 .axi_uv_id = 7, 7455 .pd_id = VOP2_PD_CLUSTER3, 7456 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7457 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7458 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7459 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7460 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7461 .max_upscale_factor = 4, 7462 .max_downscale_factor = 4, 7463 .dly = { 4, 26, 29, 4, 35, 3, 5 }, 7464 }, 7465 7466 { 7467 .name = "Esmart0", 7468 .phys_id = ROCKCHIP_VOP2_ESMART0, 7469 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 7470 .type = ESMART_LAYER, 7471 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7472 .win_sel_port_offset = 4, 7473 .layer_sel_win_id = { 2, 2, 2, 2 }, 7474 .reg_offset = 0, 7475 .axi_id = 0, 7476 .axi_yrgb_id = 0x0a, 7477 .axi_uv_id = 0x0b, 7478 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7479 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7480 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7481 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7482 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7483 .max_upscale_factor = 8, 7484 .max_downscale_factor = 8, 7485 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7486 }, 7487 7488 { 7489 .name = "Esmart1", 7490 .phys_id = ROCKCHIP_VOP2_ESMART1, 7491 .type = ESMART_LAYER, 7492 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7493 .win_sel_port_offset = 5, 7494 .layer_sel_win_id = { 3, 3, 3, 3 }, 7495 .reg_offset = 0x200, 7496 .axi_id = 0, 7497 .axi_yrgb_id = 0x0c, 7498 .axi_uv_id = 0x0d, 7499 .pd_id = VOP2_PD_ESMART, 7500 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7501 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7502 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7503 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7504 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7505 .max_upscale_factor = 8, 7506 .max_downscale_factor = 8, 7507 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7508 }, 7509 7510 { 7511 .name = "Esmart2", 7512 .phys_id = ROCKCHIP_VOP2_ESMART2, 7513 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 7514 .type = ESMART_LAYER, 7515 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7516 .win_sel_port_offset = 6, 7517 .layer_sel_win_id = { 6, 6, 6, 6 }, 7518 .reg_offset = 0x400, 7519 .axi_id = 1, 7520 .axi_yrgb_id = 0x0a, 7521 .axi_uv_id = 0x0b, 7522 .pd_id = VOP2_PD_ESMART, 7523 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7524 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7525 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7526 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7527 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7528 .max_upscale_factor = 8, 7529 .max_downscale_factor = 8, 7530 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7531 }, 7532 7533 { 7534 .name = "Esmart3", 7535 .phys_id = ROCKCHIP_VOP2_ESMART3, 7536 .type = ESMART_LAYER, 7537 .plane_type = VOP2_PLANE_TYPE_PRIMARY, 7538 .win_sel_port_offset = 7, 7539 .layer_sel_win_id = { 7, 7, 7, 7 }, 7540 .reg_offset = 0x600, 7541 .axi_id = 1, 7542 .axi_yrgb_id = 0x0c, 7543 .axi_uv_id = 0x0d, 7544 .pd_id = VOP2_PD_ESMART, 7545 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7546 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7547 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7548 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7549 .possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3), 7550 .max_upscale_factor = 8, 7551 .max_downscale_factor = 8, 7552 .dly = { 23, 45, 48, 23, 54, 22, 24 }, 7553 }, 7554 }; 7555 7556 static struct dsc_error_info dsc_ecw[] = { 7557 {0x00000000, "no error detected by DSC encoder"}, 7558 {0x0030ffff, "bits per component error"}, 7559 {0x0040ffff, "multiple mode error"}, 7560 {0x0050ffff, "line buffer depth error"}, 7561 {0x0060ffff, "minor version error"}, 7562 {0x0070ffff, "picture height error"}, 7563 {0x0080ffff, "picture width error"}, 7564 {0x0090ffff, "number of slices error"}, 7565 {0x00c0ffff, "slice height Error "}, 7566 {0x00d0ffff, "slice width error"}, 7567 {0x00e0ffff, "second line BPG offset error"}, 7568 {0x00f0ffff, "non second line BPG offset error"}, 7569 {0x0100ffff, "PPS ID error"}, 7570 {0x0110ffff, "bits per pixel (BPP) Error"}, 7571 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 7572 7573 {0x01510001, "slice 0 RC buffer model overflow error"}, 7574 {0x01510002, "slice 1 RC buffer model overflow error"}, 7575 {0x01510004, "slice 2 RC buffer model overflow error"}, 7576 {0x01510008, "slice 3 RC buffer model overflow error"}, 7577 {0x01510010, "slice 4 RC buffer model overflow error"}, 7578 {0x01510020, "slice 5 RC buffer model overflow error"}, 7579 {0x01510040, "slice 6 RC buffer model overflow error"}, 7580 {0x01510080, "slice 7 RC buffer model overflow error"}, 7581 7582 {0x01610001, "slice 0 RC buffer model underflow error"}, 7583 {0x01610002, "slice 1 RC buffer model underflow error"}, 7584 {0x01610004, "slice 2 RC buffer model underflow error"}, 7585 {0x01610008, "slice 3 RC buffer model underflow error"}, 7586 {0x01610010, "slice 4 RC buffer model underflow error"}, 7587 {0x01610020, "slice 5 RC buffer model underflow error"}, 7588 {0x01610040, "slice 6 RC buffer model underflow error"}, 7589 {0x01610080, "slice 7 RC buffer model underflow error"}, 7590 7591 {0xffffffff, "unsuccessful RESET cycle status"}, 7592 {0x00a0ffff, "ICH full error precision settings error"}, 7593 {0x0020ffff, "native mode"}, 7594 }; 7595 7596 static struct dsc_error_info dsc_buffer_flow[] = { 7597 {0x00000000, "rate buffer status"}, 7598 {0x00000001, "line buffer status"}, 7599 {0x00000002, "decoder model status"}, 7600 {0x00000003, "pixel buffer status"}, 7601 {0x00000004, "balance fifo buffer status"}, 7602 {0x00000005, "syntax element fifo status"}, 7603 }; 7604 7605 static struct vop2_dsc_data rk3588_dsc_data[] = { 7606 { 7607 .id = ROCKCHIP_VOP2_DSC_8K, 7608 .pd_id = VOP2_PD_DSC_8K, 7609 .max_slice_num = 8, 7610 .max_linebuf_depth = 11, 7611 .min_bits_per_pixel = 8, 7612 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 7613 .dsc_txp_clk_name = "dsc_8k_txp_clk", 7614 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 7615 .dsc_cds_clk_name = "dsc_8k_cds_clk", 7616 }, 7617 7618 { 7619 .id = ROCKCHIP_VOP2_DSC_4K, 7620 .pd_id = VOP2_PD_DSC_4K, 7621 .max_slice_num = 2, 7622 .max_linebuf_depth = 11, 7623 .min_bits_per_pixel = 8, 7624 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 7625 .dsc_txp_clk_name = "dsc_4k_txp_clk", 7626 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 7627 .dsc_cds_clk_name = "dsc_4k_cds_clk", 7628 }, 7629 }; 7630 7631 static struct vop2_vp_data rk3588_vp_data[4] = { 7632 { 7633 .splice_vp_id = 1, 7634 .feature = VOP_FEATURE_OUTPUT_10BIT, 7635 .pre_scan_max_dly = 54, 7636 .max_dclk = 600000, 7637 .max_output = {7680, 4320}, 7638 }, 7639 { 7640 .feature = VOP_FEATURE_OUTPUT_10BIT, 7641 .pre_scan_max_dly = 54, 7642 .max_dclk = 600000, 7643 .max_output = {4096, 2304}, 7644 }, 7645 { 7646 .feature = VOP_FEATURE_OUTPUT_10BIT, 7647 .pre_scan_max_dly = 52, 7648 .max_dclk = 600000, 7649 .max_output = {4096, 2304}, 7650 }, 7651 { 7652 .feature = 0, 7653 .pre_scan_max_dly = 52, 7654 .max_dclk = 200000, 7655 .max_output = {1920, 1080}, 7656 }, 7657 }; 7658 7659 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 7660 { 7661 .id = VOP2_PD_CLUSTER0, 7662 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 7663 }, 7664 { 7665 .id = VOP2_PD_CLUSTER1, 7666 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 7667 .parent_id = VOP2_PD_CLUSTER0, 7668 }, 7669 { 7670 .id = VOP2_PD_CLUSTER2, 7671 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 7672 .parent_id = VOP2_PD_CLUSTER0, 7673 }, 7674 { 7675 .id = VOP2_PD_CLUSTER3, 7676 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 7677 .parent_id = VOP2_PD_CLUSTER0, 7678 }, 7679 { 7680 .id = VOP2_PD_ESMART, 7681 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 7682 BIT(ROCKCHIP_VOP2_ESMART2) | 7683 BIT(ROCKCHIP_VOP2_ESMART3), 7684 }, 7685 { 7686 .id = VOP2_PD_DSC_8K, 7687 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 7688 }, 7689 { 7690 .id = VOP2_PD_DSC_4K, 7691 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 7692 }, 7693 }; 7694 7695 static const struct vop2_ops rk3588_vop_ops = { 7696 .setup_win_dly = rk3568_setup_win_dly, 7697 .setup_overlay = rk3568_setup_overlay, 7698 }; 7699 7700 const struct vop2_data rk3588_vop = { 7701 .version = VOP_VERSION_RK3588, 7702 .nr_vps = 4, 7703 .vp_data = rk3588_vp_data, 7704 .win_data = rk3588_win_data, 7705 .plane_mask = rk3588_vp_plane_mask[0], 7706 .plane_mask_base = RK3588_PLANE_MASK_BASE, 7707 .pd = rk3588_vop_pd_data, 7708 .dsc = rk3588_dsc_data, 7709 .dsc_error_ecw = dsc_ecw, 7710 .dsc_error_buffer_flow = dsc_buffer_flow, 7711 .nr_layers = 8, 7712 .nr_mixers = 7, 7713 .nr_gammas = 4, 7714 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 7715 .nr_dscs = 2, 7716 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 7717 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 7718 .dump_regs = rk3588_dump_regs, 7719 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 7720 .ops = &rk3588_vop_ops, 7721 }; 7722 7723 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 7724 .preinit = rockchip_vop2_preinit, 7725 .prepare = rockchip_vop2_prepare, 7726 .init = rockchip_vop2_init, 7727 .set_plane = rockchip_vop2_set_plane, 7728 .enable = rockchip_vop2_enable, 7729 .post_enable = rockchip_vop2_post_enable, 7730 .disable = rockchip_vop2_disable, 7731 .fixup_dts = rockchip_vop2_fixup_dts, 7732 .send_mcu_cmd = rockchip_vop2_send_mcu_cmd, 7733 .check = rockchip_vop2_check, 7734 .mode_valid = rockchip_vop2_mode_valid, 7735 .mode_fixup = rockchip_vop2_mode_fixup, 7736 .plane_check = rockchip_vop2_plane_check, 7737 .regs_dump = rockchip_vop2_regs_dump, 7738 .active_regs_dump = rockchip_vop2_active_regs_dump, 7739 .apply_soft_te = rockchip_vop2_apply_soft_te, 7740 }; 7741