xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision c95f09d3e8643ebcae3e4e2b9beccfa10acd1c0c)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <asm/arch/clock.h>
21 #include <asm/gpio.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 #include <dm/of_access.h>
33 
34 #include "rockchip_display.h"
35 #include "rockchip_crtc.h"
36 #include "rockchip_connector.h"
37 #include "rockchip_phy.h"
38 #include "rockchip_post_csc.h"
39 
40 /* System registers definition */
41 #define RK3568_REG_CFG_DONE			0x000
42 #define	CFG_DONE_EN				BIT(15)
43 
44 #define RK3568_VERSION_INFO			0x004
45 #define EN_MASK					1
46 
47 #define RK3568_AUTO_GATING_CTRL			0x008
48 #define AUTO_GATING_EN_SHIFT			31
49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT		14
50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT		7
51 
52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD		0x014
53 #define AXI0_PORT_URGENCY_EN_SHIFT		24
54 
55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD		0x018
56 #define AXI1_PORT_URGENCY_EN_SHIFT		24
57 
58 #define RK3576_SYS_MMU_CTRL			0x020
59 #define RKMMU_V2_EN_SHIFT			0
60 #define RKMMU_V2_SEL_AXI_SHIFT			1
61 
62 #define RK3568_SYS_AXI_LUT_CTRL			0x024
63 #define LUT_DMA_EN_SHIFT			0
64 #define DSP_VS_T_SEL_SHIFT			16
65 
66 #define RK3568_DSP_IF_EN			0x028
67 #define RGB_EN_SHIFT				0
68 #define RK3588_DP0_EN_SHIFT			0
69 #define RK3588_DP1_EN_SHIFT			1
70 #define RK3588_RGB_EN_SHIFT			8
71 #define HDMI0_EN_SHIFT				1
72 #define EDP0_EN_SHIFT				3
73 #define RK3588_EDP0_EN_SHIFT			2
74 #define RK3588_HDMI0_EN_SHIFT			3
75 #define MIPI0_EN_SHIFT				4
76 #define RK3588_EDP1_EN_SHIFT			4
77 #define RK3588_HDMI1_EN_SHIFT			5
78 #define RK3588_MIPI0_EN_SHIFT			6
79 #define MIPI1_EN_SHIFT				20
80 #define RK3588_MIPI1_EN_SHIFT			7
81 #define LVDS0_EN_SHIFT				5
82 #define LVDS1_EN_SHIFT				24
83 #define BT1120_EN_SHIFT				6
84 #define BT656_EN_SHIFT				7
85 #define IF_MUX_MASK				3
86 #define RGB_MUX_SHIFT				8
87 #define HDMI0_MUX_SHIFT				10
88 #define RK3588_DP0_MUX_SHIFT			12
89 #define RK3588_DP1_MUX_SHIFT			14
90 #define EDP0_MUX_SHIFT				14
91 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
92 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
93 #define MIPI0_MUX_SHIFT				16
94 #define RK3588_MIPI0_MUX_SHIFT			20
95 #define MIPI1_MUX_SHIFT				21
96 #define LVDS0_MUX_SHIFT				18
97 #define LVDS1_MUX_SHIFT				25
98 
99 #define RK3576_SYS_PORT_CTRL			0x028
100 #define VP_INTR_MERGE_EN_SHIFT			14
101 #define RK3576_DSP_VS_T_SEL_SHIFT		4
102 #define INTERLACE_FRM_REG_DONE_MASK		0x7
103 #define INTERLACE_FRM_REG_DONE_SHIFT		0
104 
105 #define RK3568_DSP_IF_CTRL			0x02c
106 #define LVDS_DUAL_EN_SHIFT			0
107 #define RK3588_BT656_UV_SWAP_SHIFT		0
108 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
109 #define RK3588_BT656_YC_SWAP_SHIFT		1
110 #define LVDS_DUAL_SWAP_EN_SHIFT			2
111 #define BT656_UV_SWAP				4
112 #define RK3588_BT1120_UV_SWAP_SHIFT		4
113 #define BT656_YC_SWAP				5
114 #define RK3588_BT1120_YC_SWAP_SHIFT		5
115 #define BT656_DCLK_POL				6
116 #define RK3588_HDMI_DUAL_EN_SHIFT		8
117 #define RK3588_EDP_DUAL_EN_SHIFT		8
118 #define RK3588_DP_DUAL_EN_SHIFT			9
119 #define RK3568_MIPI_DUAL_EN_SHIFT		10
120 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
121 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
122 
123 #define RK3568_DSP_IF_POL			0x030
124 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
125 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
126 #define IF_CTRL_MIPI_PIN_POL_MASK		0x7
127 #define IF_CTRL_MIPI_PIN_POL_SHIFT		16
128 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
129 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
130 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
131 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
132 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
133 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
134 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
135 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
136 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
137 
138 #define RK3562_MIPI_DCLK_POL_SHIFT		15
139 #define RK3562_MIPI_PIN_POL_SHIFT		12
140 #define RK3562_IF_PIN_POL_MASK			0x7
141 
142 #define RK3588_DP0_PIN_POL_SHIFT		8
143 #define RK3588_DP1_PIN_POL_SHIFT		12
144 #define RK3588_IF_PIN_POL_MASK			0x7
145 
146 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
147 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
148 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
149 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
150 #define MIPI0_PIXCLK_DIV_SHIFT			24
151 #define MIPI1_PIXCLK_DIV_SHIFT			26
152 
153 #define RK3576_SYS_CLUSTER_PD_CTRL		0x030
154 #define RK3576_CLUSTER_PD_EN_SHIFT		0
155 
156 #define RK3588_SYS_PD_CTRL			0x034
157 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
158 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
159 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
160 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
161 #define RK3588_DSC_8K_PD_EN_SHIFT		5
162 #define RK3588_DSC_4K_PD_EN_SHIFT		6
163 #define RK3588_ESMART_PD_EN_SHIFT		7
164 
165 #define RK3576_SYS_ESMART_PD_CTRL		0x034
166 #define RK3576_ESMART_PD_EN_SHIFT		0
167 #define RK3576_ESMART_LB_MODE_SEL_SHIFT		6
168 #define RK3576_ESMART_LB_MODE_SEL_MASK		0x3
169 
170 #define RK3568_SYS_OTP_WIN_EN			0x50
171 #define OTP_WIN_EN_SHIFT			0
172 #define RK3568_SYS_LUT_PORT_SEL			0x58
173 #define GAMMA_PORT_SEL_MASK			0x3
174 #define GAMMA_PORT_SEL_SHIFT			0
175 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
176 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
177 #define PORT_MERGE_EN_SHIFT			16
178 #define ESMART_LB_MODE_SEL_MASK			0x3
179 #define ESMART_LB_MODE_SEL_SHIFT		26
180 
181 #define RK3568_VP0_LINE_FLAG			0x70
182 #define RK3568_VP1_LINE_FLAG			0x74
183 #define RK3568_VP2_LINE_FLAG			0x78
184 #define RK3568_SYS0_INT_EN			0x80
185 #define RK3568_SYS0_INT_CLR			0x84
186 #define RK3568_SYS0_INT_STATUS			0x88
187 #define RK3568_SYS1_INT_EN			0x90
188 #define RK3568_SYS1_INT_CLR			0x94
189 #define RK3568_SYS1_INT_STATUS			0x98
190 #define RK3568_VP0_INT_EN			0xA0
191 #define RK3568_VP0_INT_CLR			0xA4
192 #define RK3568_VP0_INT_STATUS			0xA8
193 #define RK3568_VP1_INT_EN			0xB0
194 #define RK3568_VP1_INT_CLR			0xB4
195 #define RK3568_VP1_INT_STATUS			0xB8
196 #define RK3568_VP2_INT_EN			0xC0
197 #define RK3568_VP2_INT_CLR			0xC4
198 #define RK3568_VP2_INT_STATUS			0xC8
199 #define RK3568_VP2_INT_RAW_STATUS		0xCC
200 #define RK3588_VP3_INT_EN			0xD0
201 #define RK3588_VP3_INT_CLR			0xD4
202 #define RK3588_VP3_INT_STATUS			0xD8
203 #define RK3576_WB_CTRL				0x100
204 #define RK3576_WB_XSCAL_FACTOR			0x104
205 #define RK3576_WB_YRGB_MST			0x108
206 #define RK3576_WB_CBR_MST			0x10C
207 #define RK3576_WB_VIR_STRIDE			0x110
208 #define RK3576_WB_TIMEOUT_CTRL			0x114
209 #define RK3576_MIPI0_IF_CTRL			0x180
210 #define RK3576_IF_OUT_EN_SHIFT			0
211 #define RK3576_IF_CLK_OUT_EN_SHIFT		1
212 #define RK3576_IF_PORT_SEL_SHIFT		2
213 #define RK3576_IF_PORT_SEL_MASK			0x3
214 #define RK3576_IF_PIN_POL_SHIFT			4
215 #define RK3576_IF_PIN_POL_MASK			0x7
216 #define RK3576_IF_SPLIT_EN_SHIFT		8
217 #define RK3576_IF_DATA1_SEL_SHIFT		9
218 #define RK3576_MIPI_CMD_MODE_SHIFT		11
219 #define RK3576_IF_DCLK_SEL_SHIFT		21
220 #define RK3576_IF_DCLK_SEL_MASK			0x1
221 #define RK3576_IF_PIX_CLK_SEL_SHIFT		20
222 #define RK3576_IF_PIX_CLK_SEL_MASK		0x1
223 #define RK3576_IF_REGDONE_IMD_EN_SHIFT		31
224 #define RK3576_HDMI0_IF_CTRL			0x184
225 #define RK3576_EDP0_IF_CTRL			0x188
226 #define RK3576_DP0_IF_CTRL			0x18C
227 #define RK3576_RGB_IF_CTRL			0x194
228 #define RK3576_BT656_OUT_EN_SHIFT		12
229 #define RK3576_BT656_UV_SWAP_SHIFT		13
230 #define RK3576_BT656_YC_SWAP_SHIFT		14
231 #define RK3576_BT1120_OUT_EN_SHIFT		16
232 #define RK3576_BT1120_UV_SWAP_SHIFT		17
233 #define RK3576_BT1120_YC_SWAP_SHIFT		18
234 #define RK3576_DP1_IF_CTRL			0x1A4
235 #define RK3576_DP2_IF_CTRL			0x1B0
236 
237 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
238 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
239 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
240 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
241 
242 #define RK3568_SYS_STATUS0			0x60
243 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
244 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
245 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
246 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
247 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
248 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
249 #define RK3588_ESMART_PD_STATUS_SHIFT		15
250 
251 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
252 #define LINE_FLAG_NUM_MASK			0x1fff
253 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
254 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
255 
256 /* DSC CTRL registers definition */
257 #define RK3588_DSC_8K_SYS_CTRL			0x200
258 #define DSC_PORT_SEL_MASK			0x3
259 #define DSC_PORT_SEL_SHIFT			0
260 #define DSC_MAN_MODE_MASK			0x1
261 #define DSC_MAN_MODE_SHIFT			2
262 #define DSC_INTERFACE_MODE_MASK			0x3
263 #define DSC_INTERFACE_MODE_SHIFT		4
264 #define DSC_PIXEL_NUM_MASK			0x3
265 #define DSC_PIXEL_NUM_SHIFT			6
266 #define DSC_PXL_CLK_DIV_MASK			0x1
267 #define DSC_PXL_CLK_DIV_SHIFT			8
268 #define DSC_CDS_CLK_DIV_MASK			0x3
269 #define DSC_CDS_CLK_DIV_SHIFT			12
270 #define DSC_TXP_CLK_DIV_MASK			0x3
271 #define DSC_TXP_CLK_DIV_SHIFT			14
272 #define DSC_INIT_DLY_MODE_MASK			0x1
273 #define DSC_INIT_DLY_MODE_SHIFT			16
274 #define DSC_SCAN_EN_SHIFT			17
275 #define DSC_HALT_EN_SHIFT			18
276 
277 #define RK3588_DSC_8K_RST			0x204
278 #define RST_DEASSERT_MASK			0x1
279 #define RST_DEASSERT_SHIFT			0
280 
281 #define RK3588_DSC_8K_CFG_DONE			0x208
282 #define DSC_CFG_DONE_SHIFT			0
283 
284 #define RK3588_DSC_8K_INIT_DLY			0x20C
285 #define DSC_INIT_DLY_NUM_MASK			0xffff
286 #define DSC_INIT_DLY_NUM_SHIFT			0
287 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
288 
289 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
290 #define DSC_HTOTAL_PW_MASK			0xffffffff
291 #define DSC_HTOTAL_PW_SHIFT			0
292 
293 #define RK3588_DSC_8K_HACT_ST_END		0x214
294 #define DSC_HACT_ST_END_MASK			0xffffffff
295 #define DSC_HACT_ST_END_SHIFT			0
296 
297 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
298 #define DSC_VTOTAL_PW_MASK			0xffffffff
299 #define DSC_VTOTAL_PW_SHIFT			0
300 
301 #define RK3588_DSC_8K_VACT_ST_END		0x21C
302 #define DSC_VACT_ST_END_MASK			0xffffffff
303 #define DSC_VACT_ST_END_SHIFT			0
304 
305 #define RK3588_DSC_8K_STATUS			0x220
306 
307 /* Overlay registers definition    */
308 #define RK3528_OVL_SYS				0x500
309 #define RK3528_OVL_SYS_PORT_SEL			0x504
310 #define RK3528_OVL_SYS_GATING_EN		0x508
311 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
312 #define CLUSTER_DLY_NUM_SHIFT			0
313 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
314 #define ESMART_DLY_NUM_MASK			0xff
315 #define ESMART_DLY_NUM_SHIFT			0
316 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
317 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
318 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
319 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
320 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
321 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
322 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
323 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL	0x540
324 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL	0x544
325 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL	0x548
326 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL	0x54c
327 
328 #define RK3528_OVL_PORT0_CTRL			0x600
329 #define RK3568_OVL_CTRL				0x600
330 #define OVL_MODE_SEL_MASK			0x1
331 #define OVL_MODE_SEL_SHIFT			0
332 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
333 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
334 #define RK3568_OVL_LAYER_SEL			0x604
335 #define LAYER_SEL_MASK				0xf
336 
337 #define RK3568_OVL_PORT_SEL			0x608
338 #define PORT_MUX_MASK				0xf
339 #define PORT_MUX_SHIFT				0
340 #define LAYER_SEL_PORT_MASK			0x3
341 #define LAYER_SEL_PORT_SHIFT			16
342 
343 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
344 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
345 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
346 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
347 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
348 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
349 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
350 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
351 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
352 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
353 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
354 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
355 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
356 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
357 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
358 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
359 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
360 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
361 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
362 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
363 #define RK3576_EXTRA_SRC_COLOR_CTRL		0x650
364 #define RK3576_EXTRA_DST_COLOR_CTRL		0x654
365 #define RK3576_EXTRA_SRC_ALPHA_CTRL		0x658
366 #define RK3576_EXTRA_DST_ALPHA_CTRL		0x65C
367 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
368 #define RK3528_HDR_DST_COLOR_CTRL		0x664
369 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
370 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
371 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
372 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
373 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
374 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
375 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
376 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
377 #define BG_MIX_CTRL_MASK			0xff
378 #define BG_MIX_CTRL_SHIFT			24
379 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
380 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
381 #define RK3568_CLUSTER_DLY_NUM			0x6F0
382 #define RK3568_CLUSTER_DLY_NUM1			0x6F4
383 #define CLUSTER_DLY_NUM_MASK			0xffff
384 #define CLUSTER0_DLY_NUM_SHIFT			0
385 #define CLUSTER1_DLY_NUM_SHIFT			16
386 #define RK3568_SMART_DLY_NUM			0x6F8
387 #define SMART_DLY_NUM_MASK			0xff
388 #define ESMART0_DLY_NUM_SHIFT			0
389 #define ESMART1_DLY_NUM_SHIFT			8
390 #define SMART0_DLY_NUM_SHIFT			16
391 #define SMART1_DLY_NUM_SHIFT			24
392 
393 #define RK3528_OVL_PORT1_CTRL			0x700
394 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
395 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
396 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
397 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
398 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
399 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
400 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
401 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
402 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
403 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
404 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
405 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
406 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
407 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
408 #define RK3576_OVL_PORT2_CTRL			0x800
409 #define RK3576_OVL_PORT2_LAYER_SEL		0x804
410 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL	0x820
411 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL	0x824
412 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL	0x828
413 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL	0x82C
414 #define RK3576_OVL_PORT2_BG_MIX_CTRL		0x870
415 
416 /* Video Port registers definition */
417 #define RK3568_VP0_DSP_CTRL			0xC00
418 #define OUT_MODE_MASK				0xf
419 #define OUT_MODE_SHIFT				0
420 #define DATA_SWAP_MASK				0x1f
421 #define DATA_SWAP_SHIFT				8
422 #define DSP_BG_SWAP				0x1
423 #define DSP_RB_SWAP				0x2
424 #define DSP_RG_SWAP				0x4
425 #define DSP_DELTA_SWAP				0x8
426 #define CORE_DCLK_DIV_EN_SHIFT			4
427 #define P2I_EN_SHIFT				5
428 #define DSP_FILED_POL				6
429 #define INTERLACE_EN_SHIFT			7
430 #define DSP_X_MIR_EN_SHIFT			13
431 #define POST_DSP_OUT_R2Y_SHIFT			15
432 #define PRE_DITHER_DOWN_EN_SHIFT		16
433 #define DITHER_DOWN_EN_SHIFT			17
434 #define DITHER_DOWN_SEL_SHIFT			18
435 #define DITHER_DOWN_SEL_MASK			0x3
436 #define DITHER_DOWN_MODE_SHIFT			20
437 #define GAMMA_UPDATE_EN_SHIFT			22
438 #define DSP_LUT_EN_SHIFT			28
439 
440 #define STANDBY_EN_SHIFT			31
441 
442 #define RK3568_VP0_MIPI_CTRL			0xC04
443 #define DCLK_DIV2_SHIFT				4
444 #define DCLK_DIV2_MASK				0x3
445 #define MIPI_DUAL_EN_SHIFT			20
446 #define MIPI_DUAL_SWAP_EN_SHIFT			21
447 #define EDPI_TE_EN				28
448 #define EDPI_WMS_HOLD_EN			30
449 #define EDPI_WMS_FS				31
450 
451 
452 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
453 #define POST_URGENCY_EN_SHIFT			8
454 #define POST_URGENCY_THL_SHIFT			16
455 #define POST_URGENCY_THL_MASK			0xf
456 #define POST_URGENCY_THH_SHIFT			20
457 #define POST_URGENCY_THH_MASK			0xf
458 
459 #define RK3568_VP0_DCLK_SEL			0xC0C
460 #define RK3576_DCLK_CORE_SEL_SHIFT		0
461 #define RK3576_DCLK_OUT_SEL_SHIFT		2
462 
463 #define RK3568_VP0_3D_LUT_CTRL			0xC10
464 #define VP0_3D_LUT_EN_SHIFT				0
465 #define VP0_3D_LUT_UPDATE_SHIFT			2
466 
467 #define RK3588_VP0_CLK_CTRL			0xC0C
468 #define DCLK_CORE_DIV_SHIFT			0
469 #define DCLK_OUT_DIV_SHIFT			2
470 
471 #define RK3568_VP0_3D_LUT_MST			0xC20
472 
473 #define RK3568_VP0_DSP_BG			0xC2C
474 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
475 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
476 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
477 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
478 #define RK3568_VP0_POST_SCL_CTRL		0xC40
479 #define RK3568_VP0_POST_SCALE_MASK		0x3
480 #define RK3568_VP0_POST_SCALE_SHIFT		0
481 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
482 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
483 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
484 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
485 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
486 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
487 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
488 
489 #define RK3568_VP0_BCSH_CTRL			0xC60
490 #define BCSH_CTRL_Y2R_SHIFT			0
491 #define BCSH_CTRL_Y2R_MASK			0x1
492 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
493 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
494 #define BCSH_CTRL_R2Y_SHIFT			4
495 #define BCSH_CTRL_R2Y_MASK			0x1
496 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
497 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
498 
499 #define RK3568_VP0_BCSH_BCS			0xC64
500 #define BCSH_BRIGHTNESS_SHIFT			0
501 #define BCSH_BRIGHTNESS_MASK			0xFF
502 #define BCSH_CONTRAST_SHIFT			8
503 #define BCSH_CONTRAST_MASK			0x1FF
504 #define BCSH_SATURATION_SHIFT			20
505 #define BCSH_SATURATION_MASK			0x3FF
506 #define BCSH_OUT_MODE_SHIFT			30
507 #define BCSH_OUT_MODE_MASK			0x3
508 
509 #define RK3568_VP0_BCSH_H			0xC68
510 #define BCSH_SIN_HUE_SHIFT			0
511 #define BCSH_SIN_HUE_MASK			0x1FF
512 #define BCSH_COS_HUE_SHIFT			16
513 #define BCSH_COS_HUE_MASK			0x1FF
514 
515 #define RK3568_VP0_BCSH_COLOR			0xC6C
516 #define BCSH_EN_SHIFT				31
517 #define BCSH_EN_MASK				1
518 
519 #define RK3576_VP0_POST_DITHER_FRC_0		0xCA0
520 #define RK3576_VP0_POST_DITHER_FRC_1		0xCA4
521 #define RK3576_VP0_POST_DITHER_FRC_2		0xCA8
522 
523 #define RK3528_VP0_ACM_CTRL			0xCD0
524 #define POST_CSC_COE00_MASK			0xFFFF
525 #define POST_CSC_COE00_SHIFT			16
526 #define POST_R2Y_MODE_MASK			0x7
527 #define POST_R2Y_MODE_SHIFT			8
528 #define POST_CSC_MODE_MASK			0x7
529 #define POST_CSC_MODE_SHIFT			3
530 #define POST_R2Y_EN_MASK			0x1
531 #define POST_R2Y_EN_SHIFT			2
532 #define POST_CSC_EN_MASK			0x1
533 #define POST_CSC_EN_SHIFT			1
534 #define POST_ACM_BYPASS_EN_MASK			0x1
535 #define POST_ACM_BYPASS_EN_SHIFT		0
536 #define RK3528_VP0_CSC_COE01_02			0xCD4
537 #define RK3528_VP0_CSC_COE10_11			0xCD8
538 #define RK3528_VP0_CSC_COE12_20			0xCDC
539 #define RK3528_VP0_CSC_COE21_22			0xCE0
540 #define RK3528_VP0_CSC_OFFSET0			0xCE4
541 #define RK3528_VP0_CSC_OFFSET1			0xCE8
542 #define RK3528_VP0_CSC_OFFSET2			0xCEC
543 
544 #define RK3562_VP0_MCU_CTRL			0xCF8
545 #define MCU_TYPE_SHIFT				31
546 #define MCU_BYPASS_SHIFT			30
547 #define MCU_RS_SHIFT				29
548 #define MCU_FRAME_ST_SHIFT			28
549 #define MCU_HOLD_MODE_SHIFT			27
550 #define MCU_CLK_SEL_SHIFT			26
551 #define MCU_CLK_SEL_MASK			0x1
552 #define MCU_RW_PEND_SHIFT			20
553 #define MCU_RW_PEND_MASK			0x3F
554 #define MCU_RW_PST_SHIFT			16
555 #define MCU_RW_PST_MASK				0xF
556 #define MCU_CS_PEND_SHIFT			10
557 #define MCU_CS_PEND_MASK			0x3F
558 #define MCU_CS_PST_SHIFT			6
559 #define MCU_CS_PST_MASK				0xF
560 #define MCU_PIX_TOTAL_SHIFT			0
561 #define MCU_PIX_TOTAL_MASK			0x3F
562 
563 #define RK3562_VP0_MCU_RW_BYPASS_PORT		0xCFC
564 #define MCU_WRITE_DATA_BYPASS_SHIFT		0
565 #define MCU_WRITE_DATA_BYPASS_MASK		0xFFFFFFFF
566 
567 #define RK3568_VP1_DSP_CTRL			0xD00
568 #define RK3568_VP1_MIPI_CTRL			0xD04
569 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
570 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
571 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
572 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
573 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
574 #define RK3568_VP1_POST_SCL_CTRL		0xD40
575 #define RK3568_VP1_DSP_HACT_INFO		0xD34
576 #define RK3568_VP1_DSP_VACT_INFO		0xD38
577 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
578 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
579 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
580 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
581 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
582 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
583 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
584 
585 #define RK3568_VP2_DSP_CTRL			0xE00
586 #define RK3568_VP2_MIPI_CTRL			0xE04
587 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
588 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
589 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
590 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
591 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
592 #define RK3568_VP2_POST_SCL_CTRL		0xE40
593 #define RK3568_VP2_DSP_HACT_INFO		0xE34
594 #define RK3568_VP2_DSP_VACT_INFO		0xE38
595 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
596 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
597 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
598 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
599 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
600 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
601 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
602 #define RK3568_VP2_BCSH_CTRL			0xE60
603 #define RK3568_VP2_BCSH_BCS			0xE64
604 #define RK3568_VP2_BCSH_H			0xE68
605 #define RK3568_VP2_BCSH_COLOR_BAR		0xE6C
606 #define RK3576_VP2_MCU_CTRL			0xEF8
607 #define RK3576_VP2_MCU_RW_BYPASS_PORT		0xEFC
608 
609 /* Cluster0 register definition */
610 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
611 #define CLUSTER_YUV2RGB_EN_SHIFT		8
612 #define CLUSTER_RGB2YUV_EN_SHIFT		9
613 #define CLUSTER_CSC_MODE_SHIFT			10
614 #define CLUSTER_DITHER_UP_EN_SHIFT		18
615 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
616 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
617 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
618 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
619 #define AVG2_MASK				0x1
620 #define CLUSTER_AVG2_SHIFT			18
621 #define AVG4_MASK				0x1
622 #define CLUSTER_AVG4_SHIFT			19
623 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
624 #define CLUSTER_XGT_EN_SHIFT			24
625 #define XGT_MODE_MASK				0x3
626 #define CLUSTER_XGT_MODE_SHIFT			25
627 #define CLUSTER_XAVG_EN_SHIFT			27
628 #define CLUSTER_YRGB_GT2_SHIFT			28
629 #define CLUSTER_YRGB_GT4_SHIFT			29
630 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
631 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
632 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
633 #define CLUSTER_AXI_UV_ID_MASK			0x1f
634 #define CLUSTER_AXI_UV_ID_SHIFT			5
635 
636 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
637 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
638 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
639 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
640 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
641 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
642 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
643 #define RK3576_CLUSTER0_WIN0_ZME_CTRL		0x1040
644 #define WIN0_ZME_DERING_EN_SHIFT		3
645 #define WIN0_ZME_GATING_EN_SHIFT		31
646 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA	0x1044
647 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
648 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
649 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
650 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
651 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
652 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
653 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
654 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
655 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET	0x1078
656 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE	0x107C
657 
658 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
659 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
660 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
661 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
662 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
663 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
664 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
665 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
666 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
667 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
668 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
669 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
670 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
671 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
672 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
673 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
674 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET	0x10F8
675 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE	0x10FC
676 
677 #define RK3568_CLUSTER0_CTRL			0x1100
678 #define CLUSTER_EN_SHIFT			0
679 #define CLUSTER_AXI_ID_MASK			0x1
680 #define CLUSTER_AXI_ID_SHIFT			13
681 #define RK3576_CLUSTER0_PORT_SEL		0x11F4
682 #define CLUSTER_PORT_SEL_SHIFT			0
683 #define CLUSTER_PORT_SEL_MASK			0x3
684 #define RK3576_CLUSTER0_DLY_NUM			0x11F8
685 #define CLUSTER_WIN0_DLY_NUM_SHIFT		0
686 #define CLUSTER_WIN0_DLY_NUM_MASK		0xff
687 #define CLUSTER_WIN1_DLY_NUM_SHIFT		0
688 #define CLUSTER_WIN1_DLY_NUM_MASK		0xff
689 
690 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
691 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
692 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
693 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
694 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
695 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
696 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
697 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
698 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
699 #define RK3576_CLUSTER1_WIN0_ZME_CTRL		0x1240
700 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA	0x1244
701 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
702 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
703 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
704 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
705 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
706 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
707 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
708 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET	0x1278
709 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE	0x127C
710 
711 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
712 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
713 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
714 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
715 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
716 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
717 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
718 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
719 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
720 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
721 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
722 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
723 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
724 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
725 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
726 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
727 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET	0x12F8
728 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE	0x12FC
729 
730 #define RK3568_CLUSTER1_CTRL			0x1300
731 #define RK3576_CLUSTER1_PORT_SEL		0x13F4
732 #define RK3576_CLUSTER1_DLY_NUM			0x13F8
733 
734 /* Esmart register definition */
735 #define RK3568_ESMART0_CTRL0			0x1800
736 #define RGB2YUV_EN_SHIFT			1
737 #define CSC_MODE_SHIFT				2
738 #define CSC_MODE_MASK				0x3
739 #define ESMART_LB_SELECT_SHIFT			12
740 #define ESMART_LB_SELECT_MASK			0x3
741 
742 #define RK3568_ESMART0_CTRL1			0x1804
743 #define ESMART_AXI_YRGB_ID_MASK			0x1f
744 #define ESMART_AXI_YRGB_ID_SHIFT		4
745 #define ESMART_AXI_UV_ID_MASK			0x1f
746 #define ESMART_AXI_UV_ID_SHIFT			12
747 #define YMIRROR_EN_SHIFT			31
748 
749 #define RK3568_ESMART0_AXI_CTRL			0x1808
750 #define ESMART_AXI_ID_MASK			0x1
751 #define ESMART_AXI_ID_SHIFT			1
752 
753 #define RK3568_ESMART0_REGION0_CTRL		0x1810
754 #define WIN_EN_SHIFT				0
755 #define WIN_FORMAT_MASK				0x1f
756 #define WIN_FORMAT_SHIFT			1
757 #define REGION0_DITHER_UP_EN_SHIFT		12
758 #define REGION0_RB_SWAP_SHIFT			14
759 #define ESMART_XAVG_EN_SHIFT			20
760 #define ESMART_XGT_EN_SHIFT			21
761 #define ESMART_XGT_MODE_SHIFT			22
762 
763 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
764 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
765 #define RK3568_ESMART0_REGION0_VIR		0x181C
766 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
767 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
768 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
769 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
770 #define YRGB_XSCL_MODE_MASK			0x3
771 #define YRGB_XSCL_MODE_SHIFT			0
772 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
773 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
774 #define YRGB_YSCL_MODE_MASK			0x3
775 #define YRGB_YSCL_MODE_SHIFT			4
776 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
777 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
778 
779 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
780 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
781 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
782 #define RK3568_ESMART0_REGION1_CTRL		0x1840
783 #define YRGB_GT2_MASK				0x1
784 #define YRGB_GT2_SHIFT				8
785 #define YRGB_GT4_MASK				0x1
786 #define YRGB_GT4_SHIFT				9
787 
788 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
789 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
790 #define RK3568_ESMART0_REGION1_VIR		0x184C
791 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
792 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
793 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
794 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
795 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
796 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
797 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
798 #define RK3568_ESMART0_REGION2_CTRL		0x1870
799 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
800 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
801 #define RK3568_ESMART0_REGION2_VIR		0x187C
802 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
803 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
804 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
805 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
806 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
807 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
808 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
809 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
810 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
811 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
812 #define RK3568_ESMART0_REGION3_VIR		0x18AC
813 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
814 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
815 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
816 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
817 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
818 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
819 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
820 #define RK3568_ESMART0_COLOR_KEY_CTRL		0x18D0
821 #define RK3576_ESMART0_ALPHA_MAP		0x18D8
822 #define RK3576_ESMART0_PORT_SEL			0x18F4
823 #define ESMART_PORT_SEL_SHIFT			0
824 #define ESMART_PORT_SEL_MASK			0x3
825 #define RK3576_ESMART0_DLY_NUM			0x18F8
826 
827 #define RK3568_ESMART1_CTRL0			0x1A00
828 #define RK3568_ESMART1_CTRL1			0x1A04
829 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
830 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
831 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
832 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
833 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
834 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
835 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
836 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
837 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
838 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
839 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
840 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
841 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
842 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
843 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
844 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
845 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
846 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
847 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
848 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
849 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
850 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
851 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
852 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
853 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
854 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
855 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
856 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
857 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
858 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
859 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
860 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
861 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
862 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
863 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
864 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
865 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
866 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
867 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
868 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
869 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
870 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
871 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
872 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
873 #define RK3576_ESMART1_ALPHA_MAP		0x1AD8
874 #define RK3576_ESMART1_PORT_SEL			0x1AF4
875 #define RK3576_ESMART1_DLY_NUM			0x1AF8
876 
877 #define RK3568_SMART0_CTRL0			0x1C00
878 #define RK3568_SMART0_CTRL1			0x1C04
879 #define RK3568_SMART0_REGION0_CTRL		0x1C10
880 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
881 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
882 #define RK3568_SMART0_REGION0_VIR		0x1C1C
883 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
884 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
885 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
886 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
887 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
888 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
889 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
890 #define RK3568_SMART0_REGION1_CTRL		0x1C40
891 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
892 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
893 #define RK3568_SMART0_REGION1_VIR		0x1C4C
894 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
895 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
896 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
897 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
898 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
899 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
900 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
901 #define RK3568_SMART0_REGION2_CTRL		0x1C70
902 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
903 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
904 #define RK3568_SMART0_REGION2_VIR		0x1C7C
905 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
906 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
907 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
908 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
909 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
910 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
911 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
912 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
913 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
914 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
915 #define RK3568_SMART0_REGION3_VIR		0x1CAC
916 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
917 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
918 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
919 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
920 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
921 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
922 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
923 #define RK3576_ESMART2_ALPHA_MAP		0x1CD8
924 #define RK3576_ESMART2_PORT_SEL			0x1CF4
925 #define RK3576_ESMART2_DLY_NUM			0x1CF8
926 
927 #define RK3568_SMART1_CTRL0			0x1E00
928 #define RK3568_SMART1_CTRL1			0x1E04
929 #define RK3568_SMART1_REGION0_CTRL		0x1E10
930 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
931 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
932 #define RK3568_SMART1_REGION0_VIR		0x1E1C
933 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
934 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
935 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
936 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
937 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
938 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
939 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
940 #define RK3568_SMART1_REGION1_CTRL		0x1E40
941 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
942 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
943 #define RK3568_SMART1_REGION1_VIR		0x1E4C
944 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
945 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
946 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
947 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
948 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
949 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
950 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
951 #define RK3568_SMART1_REGION2_CTRL		0x1E70
952 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
953 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
954 #define RK3568_SMART1_REGION2_VIR		0x1E7C
955 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
956 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
957 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
958 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
959 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
960 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
961 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
962 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
963 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
964 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
965 #define RK3568_SMART1_REGION3_VIR		0x1EAC
966 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
967 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
968 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
969 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
970 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
971 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
972 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
973 #define RK3576_ESMART3_ALPHA_MAP		0x1ED8
974 #define RK3576_ESMART3_PORT_SEL			0x1EF4
975 #define RK3576_ESMART3_DLY_NUM			0x1EF8
976 
977 /* HDR register definition */
978 #define RK3568_HDR_LUT_CTRL			0x2000
979 
980 #define RK3588_VP3_DSP_CTRL			0xF00
981 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
982 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
983 
984 /* DSC 8K/4K register definition */
985 #define RK3588_DSC_8K_PPS0_3			0x4000
986 #define RK3588_DSC_8K_CTRL0			0x40A0
987 #define DSC_EN_SHIFT				0
988 #define DSC_RBIT_SHIFT				2
989 #define DSC_RBYT_SHIFT				3
990 #define DSC_FLAL_SHIFT				4
991 #define DSC_MER_SHIFT				5
992 #define DSC_EPB_SHIFT				6
993 #define DSC_EPL_SHIFT				7
994 #define DSC_NSLC_MASK				0x7
995 #define DSC_NSLC_SHIFT				16
996 #define DSC_SBO_SHIFT				28
997 #define DSC_IFEP_SHIFT				29
998 #define DSC_PPS_UPD_SHIFT			31
999 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
1000 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
1001 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
1002 
1003 #define RK3588_DSC_8K_CTRL1			0x40A4
1004 #define RK3588_DSC_8K_STS0			0x40A8
1005 #define RK3588_DSC_8K_ERS			0x40C4
1006 
1007 #define RK3588_DSC_4K_PPS0_3			0x4100
1008 #define RK3588_DSC_4K_CTRL0			0x41A0
1009 #define RK3588_DSC_4K_CTRL1			0x41A4
1010 #define RK3588_DSC_4K_STS0			0x41A8
1011 #define RK3588_DSC_4K_ERS			0x41C4
1012 
1013 /* RK3528 HDR register definition */
1014 #define RK3528_HDR_LUT_CTRL			0x2000
1015 
1016 /* RK3528 ACM register definition */
1017 #define RK3528_ACM_CTRL				0x6400
1018 #define RK3528_ACM_DELTA_RANGE			0x6404
1019 #define RK3528_ACM_FETCH_START			0x6408
1020 #define RK3528_ACM_FETCH_DONE			0x6420
1021 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
1022 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
1023 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
1024 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
1025 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
1026 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
1027 
1028 /* RK3576 SHARP register definition */
1029 #define RK3576_SHARP_CTRL			0x0000
1030 #define SW_SHARP_ENABLE_SHIFT			0
1031 
1032 #define RK3568_MAX_REG				0x1ED0
1033 
1034 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
1035 #define RK3568_GRF_VO_CON1			0x0364
1036 #define GRF_BT656_CLK_INV_SHIFT			1
1037 #define GRF_BT1120_CLK_INV_SHIFT		2
1038 #define GRF_RGB_DCLK_INV_SHIFT			3
1039 
1040 /* Base SYS_GRF: 0x2600a000*/
1041 #define RK3576_SYS_GRF_MEMFAULT_STATUS0		0x0148
1042 
1043 /* Base IOC_GRF: 0x26040000 */
1044 #define RK3576_VCCIO_IOC_MISC_CON8		0x6420
1045 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT	9
1046 #define RK3576_IOC_VOPLITE_SEL_SHIFT		11
1047 
1048 /* Base PMU2: 0x27380000 */
1049 #define RK3576_PMU_PWR_GATE_STS			0x0230
1050 #define PD_VOP_ESMART_DWN_STAT			12
1051 #define PD_VOP_CLUSTER_DWN_STAT			13
1052 #define RK3576_PMU_BISR_PDGEN_CON0		0x0510
1053 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT		12
1054 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT		13
1055 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0	0x0570
1056 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT	12
1057 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT	13
1058 
1059 #define RK3588_GRF_SOC_CON1			0x0304
1060 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT	14
1061 
1062 #define RK3588_GRF_VOP_CON2			0x0008
1063 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
1064 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
1065 #define RK3588_GRF_HDMITX0_COMPRESS_MODE_SHIFT	2
1066 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
1067 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
1068 #define RK3588_GRF_HDMITX1_COMPRESS_MODE_SHIFT	5
1069 
1070 #define RK3588_GRF_VO1_CON0			0x0000
1071 #define HDMI_SYNC_POL_MASK			0x3
1072 #define HDMI0_SYNC_POL_SHIFT			5
1073 #define HDMI1_SYNC_POL_SHIFT			7
1074 
1075 #define RK3588_PMU_BISR_CON3			0x20C
1076 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
1077 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
1078 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
1079 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
1080 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
1081 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
1082 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
1083 
1084 #define RK3588_PMU_BISR_STATUS5			0x294
1085 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
1086 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
1087 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
1088 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
1089 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
1090 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
1091 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
1092 
1093 #define VOP2_LAYER_MAX				8
1094 
1095 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
1096 
1097 /* KHz */
1098 #define VOP2_MAX_DCLK_RATE			600000
1099 
1100 /*
1101  * vop2 dsc id
1102  */
1103 #define ROCKCHIP_VOP2_DSC_8K	0
1104 #define ROCKCHIP_VOP2_DSC_4K	1
1105 
1106 /*
1107  * vop2 internal power domain id,
1108  * should be all none zero, 0 will be
1109  * treat as invalid;
1110  */
1111 #define VOP2_PD_CLUSTER0			BIT(0)
1112 #define VOP2_PD_CLUSTER1			BIT(1)
1113 #define VOP2_PD_CLUSTER2			BIT(2)
1114 #define VOP2_PD_CLUSTER3			BIT(3)
1115 #define VOP2_PD_DSC_8K				BIT(5)
1116 #define VOP2_PD_DSC_4K				BIT(6)
1117 #define VOP2_PD_ESMART				BIT(7)
1118 #define VOP2_PD_CLUSTER				BIT(8)
1119 
1120 #define VOP2_PLANE_NO_SCALING			BIT(16)
1121 
1122 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
1123 #define VOP_FEATURE_AFBDC		BIT(1)
1124 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
1125 #define VOP_FEATURE_HDR10		BIT(3)
1126 #define VOP_FEATURE_NEXT_HDR		BIT(4)
1127 /* a feature to splice two windows and two vps to support resolution > 4096 */
1128 #define VOP_FEATURE_SPLICE		BIT(5)
1129 #define VOP_FEATURE_OVERSCAN		BIT(6)
1130 #define VOP_FEATURE_VIVID_HDR		BIT(7)
1131 #define VOP_FEATURE_POST_ACM		BIT(8)
1132 #define VOP_FEATURE_POST_CSC		BIT(9)
1133 #define VOP_FEATURE_POST_FRC_V2		BIT(10)
1134 #define VOP_FEATURE_POST_SHARP		BIT(11)
1135 
1136 #define WIN_FEATURE_HDR2SDR		BIT(0)
1137 #define WIN_FEATURE_SDR2HDR		BIT(1)
1138 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
1139 #define WIN_FEATURE_AFBDC		BIT(3)
1140 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
1141 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
1142 /* a mirror win can only get fb address
1143  * from source win:
1144  * Cluster1---->Cluster0
1145  * Esmart1 ---->Esmart0
1146  * Smart1  ---->Smart0
1147  * This is a feather on rk3566
1148  */
1149 #define WIN_FEATURE_MIRROR		BIT(6)
1150 #define WIN_FEATURE_MULTI_AREA		BIT(7)
1151 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
1152 #define WIN_FEATURE_DCI			BIT(9)
1153 
1154 #define V4L2_COLORSPACE_BT709F		0xfe
1155 #define V4L2_COLORSPACE_BT2020F		0xff
1156 
1157 enum vop_csc_format {
1158 	CSC_BT601L,
1159 	CSC_BT709L,
1160 	CSC_BT601F,
1161 	CSC_BT2020L,
1162 	CSC_BT709L_13BIT,
1163 	CSC_BT709F_13BIT,
1164 	CSC_BT2020L_13BIT,
1165 	CSC_BT2020F_13BIT,
1166 };
1167 
1168 enum vop_csc_bit_depth {
1169 	CSC_10BIT_DEPTH,
1170 	CSC_13BIT_DEPTH,
1171 };
1172 
1173 enum vop2_pol {
1174 	HSYNC_POSITIVE = 0,
1175 	VSYNC_POSITIVE = 1,
1176 	DEN_NEGATIVE   = 2,
1177 	DCLK_INVERT    = 3
1178 };
1179 
1180 enum vop2_bcsh_out_mode {
1181 	BCSH_OUT_MODE_BLACK,
1182 	BCSH_OUT_MODE_BLUE,
1183 	BCSH_OUT_MODE_COLOR_BAR,
1184 	BCSH_OUT_MODE_NORMAL_VIDEO,
1185 };
1186 
1187 #define _VOP_REG(off, _mask, _shift, _write_mask) \
1188 		{ \
1189 		 .offset = off, \
1190 		 .mask = _mask, \
1191 		 .shift = _shift, \
1192 		 .write_mask = _write_mask, \
1193 		}
1194 
1195 #define VOP_REG(off, _mask, _shift) \
1196 		_VOP_REG(off, _mask, _shift, false)
1197 enum dither_down_mode {
1198 	RGB888_TO_RGB565 = 0x0,
1199 	RGB888_TO_RGB666 = 0x1
1200 };
1201 
1202 enum dither_down_mode_sel {
1203 	DITHER_DOWN_ALLEGRO = 0x0,
1204 	DITHER_DOWN_FRC = 0x1
1205 };
1206 
1207 enum vop2_video_ports_id {
1208 	VOP2_VP0,
1209 	VOP2_VP1,
1210 	VOP2_VP2,
1211 	VOP2_VP3,
1212 	VOP2_VP_MAX,
1213 };
1214 
1215 enum vop2_layer_type {
1216 	CLUSTER_LAYER = 0,
1217 	ESMART_LAYER = 1,
1218 	SMART_LAYER = 2,
1219 };
1220 
1221 enum vop2_plane_type {
1222 	VOP2_PLANE_TYPE_OVERLAY = 0,
1223 	VOP2_PLANE_TYPE_PRIMARY = 1,
1224 	VOP2_PLANE_TYPE_CURSOR = 2,
1225 };
1226 
1227 /* This define must same with kernel win phy id */
1228 enum vop2_layer_phy_id {
1229 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1230 	ROCKCHIP_VOP2_CLUSTER1,
1231 	ROCKCHIP_VOP2_ESMART0,
1232 	ROCKCHIP_VOP2_ESMART1,
1233 	ROCKCHIP_VOP2_SMART0,
1234 	ROCKCHIP_VOP2_SMART1,
1235 	ROCKCHIP_VOP2_CLUSTER2,
1236 	ROCKCHIP_VOP2_CLUSTER3,
1237 	ROCKCHIP_VOP2_ESMART2,
1238 	ROCKCHIP_VOP2_ESMART3,
1239 	ROCKCHIP_VOP2_LAYER_MAX,
1240 	ROCKCHIP_VOP2_PHY_ID_INVALID = (u8)-1,
1241 };
1242 
1243 enum vop2_scale_up_mode {
1244 	VOP2_SCALE_UP_NRST_NBOR,
1245 	VOP2_SCALE_UP_BIL,
1246 	VOP2_SCALE_UP_BIC,
1247 	VOP2_SCALE_UP_ZME,
1248 };
1249 
1250 enum vop2_scale_down_mode {
1251 	VOP2_SCALE_DOWN_NRST_NBOR,
1252 	VOP2_SCALE_DOWN_BIL,
1253 	VOP2_SCALE_DOWN_AVG,
1254 	VOP2_SCALE_DOWN_ZME,
1255 };
1256 
1257 enum scale_mode {
1258 	SCALE_NONE = 0x0,
1259 	SCALE_UP   = 0x1,
1260 	SCALE_DOWN = 0x2
1261 };
1262 
1263 enum vop_dsc_interface_mode {
1264 	VOP_DSC_IF_DISABLE = 0,
1265 	VOP_DSC_IF_HDMI = 1,
1266 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1267 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1268 };
1269 
1270 enum vop3_pre_scale_down_mode {
1271 	VOP3_PRE_SCALE_UNSPPORT,
1272 	VOP3_PRE_SCALE_DOWN_GT,
1273 	VOP3_PRE_SCALE_DOWN_AVG,
1274 };
1275 
1276 /*
1277  *  the delay number of a window in different mode.
1278  */
1279 enum vop2_win_dly_mode {
1280 	VOP2_DLY_MODE_DEFAULT,		/* default mode */
1281 	VOP2_DLY_MODE_HISO_S,		/* HDR in SDR out mode, as a SDR window */
1282 	VOP2_DLY_MODE_HIHO_H,		/* HDR in HDR out mode, as a HDR window */
1283 	VOP2_DLY_MODE_DOVI_IN_CORE1,	/* dovi video input, as dovi core1 */
1284 	VOP2_DLY_MODE_DOVI_IN_CORE2,	/* dovi video input, as dovi core2 */
1285 	VOP2_DLY_MODE_NONDOVI_IN_CORE1,	/* ndovi video input, as dovi core1 */
1286 	VOP2_DLY_MODE_NONDOVI_IN_CORE2,	/* ndovi video input, as dovi core2 */
1287 	VOP2_DLY_MODE_MAX,
1288 };
1289 
1290 enum vop3_esmart_lb_mode {
1291 	VOP3_ESMART_8K_MODE,
1292 	VOP3_ESMART_4K_4K_MODE,
1293 	VOP3_ESMART_4K_2K_2K_MODE,
1294 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1295 	VOP3_ESMART_4K_4K_4K_MODE,
1296 	VOP3_ESMART_4K_4K_2K_2K_MODE,
1297 };
1298 
1299 struct vop2_layer {
1300 	u8 id;
1301 	/**
1302 	 * @win_phys_id: window id of the layer selected.
1303 	 * Every layer must make sure to select different
1304 	 * windows of others.
1305 	 */
1306 	u8 win_phys_id;
1307 };
1308 
1309 struct vop2_power_domain_data {
1310 	u16 id;
1311 	u16 parent_id;
1312 	/*
1313 	 * @module_id_mask: module id of which module this power domain is belongs to.
1314 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1315 	 */
1316 	u32 module_id_mask;
1317 };
1318 
1319 struct vop2_win_data {
1320 	char *name;
1321 	u8 phys_id;
1322 	enum vop2_layer_type type;
1323 	enum vop2_plane_type plane_type;
1324 	u8 win_sel_port_offset;
1325 	u8 layer_sel_win_id[VOP2_VP_MAX];
1326 	u8 axi_id;
1327 	u8 axi_uv_id;
1328 	u8 axi_yrgb_id;
1329 	u8 splice_win_id;
1330 	u8 hsu_filter_mode;
1331 	u8 hsd_filter_mode;
1332 	u8 vsu_filter_mode;
1333 	u8 vsd_filter_mode;
1334 	u8 hsd_pre_filter_mode;
1335 	u8 vsd_pre_filter_mode;
1336 	u8 scale_engine_num;
1337 	u8 source_win_id;
1338 	u8 possible_vp_mask;
1339 	u8 dly[VOP2_DLY_MODE_MAX];
1340 	u16 pd_id;
1341 	u32 reg_offset;
1342 	u32 max_upscale_factor;
1343 	u32 max_downscale_factor;
1344 	u32 feature;
1345 	u32 supported_rotations;
1346 	bool splice_mode_right;
1347 };
1348 
1349 struct vop2_vp_data {
1350 	u32 feature;
1351 	u32 max_dclk;
1352 	u8 pre_scan_max_dly;
1353 	u8 layer_mix_dly;
1354 	u8 hdrvivid_dly;
1355 	u8 sdr2hdr_dly;
1356 	u8 hdr_mix_dly;
1357 	u8 win_dly;
1358 	u8 splice_vp_id;
1359 	u8 pixel_rate;
1360 	struct vop_rect max_output;
1361 	struct vop_urgency *urgency;
1362 };
1363 
1364 struct vop2_vp_plane_mask {
1365 	u8 primary_plane_id; /* use this win to show logo */
1366 	u8 cursor_plane_id;
1367 	u8 attached_layers_nr; /* number layers attach to this vp */
1368 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1369 	u32 plane_mask;
1370 };
1371 
1372 struct vop2_dsc_data {
1373 	u8 id;
1374 	u8 max_slice_num;
1375 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1376 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1377 	u16 pd_id;
1378 	const char *dsc_txp_clk_src_name;
1379 	const char *dsc_txp_clk_name;
1380 	const char *dsc_pxl_clk_name;
1381 	const char *dsc_cds_clk_name;
1382 };
1383 
1384 struct dsc_error_info {
1385 	u32 dsc_error_val;
1386 	char dsc_error_info[50];
1387 };
1388 
1389 struct vop2_dump_regs {
1390 	u32 offset;
1391 	const char *name;
1392 	u32 state_base;
1393 	u32 state_mask;
1394 	u32 state_shift;
1395 	bool enable_state;
1396 	u32 size;
1397 };
1398 
1399 struct vop2_esmart_lb_map {
1400 	u8 lb_mode;
1401 	u8 lb_map_value;
1402 };
1403 
1404 /**
1405 * struct vop2_ops - helper operations for vop2 hardware
1406 *
1407 * These hooks are used by the common part of the vop2 driver to
1408 * implement the proper behaviour of different variants.
1409 */
1410 struct vop2_ops {
1411 	void (*setup_win_dly)(struct display_state *state, int crtc_id);
1412 	void (*setup_overlay)(struct display_state *state);
1413 };
1414 
1415 struct vop2_data {
1416 	u32 version;
1417 	u32 esmart_lb_mode;
1418 	struct vop2_vp_data *vp_data;
1419 	struct vop2_win_data *win_data;
1420 	struct vop2_vp_plane_mask *plane_mask;
1421 	struct vop2_power_domain_data *pd;
1422 	struct vop2_dsc_data *dsc;
1423 	struct dsc_error_info *dsc_error_ecw;
1424 	struct dsc_error_info *dsc_error_buffer_flow;
1425 	struct vop2_dump_regs *dump_regs;
1426 	const struct vop2_esmart_lb_map *esmart_lb_mode_map;
1427 	const struct vop2_ops *ops;
1428 	u8 nr_vps;
1429 	u8 nr_layers;
1430 	u8 nr_mixers;
1431 	u8 nr_gammas;
1432 	u8 nr_pd;
1433 	u8 nr_dscs;
1434 	u8 nr_dsc_ecw;
1435 	u8 nr_dsc_buffer_flow;
1436 	u8 esmart_lb_mode_num;
1437 	u32 reg_len;
1438 	u32 dump_regs_size;
1439 	u32 plane_mask_base;
1440 };
1441 
1442 struct vop2 {
1443 	u32 *regsbak;
1444 	void *regs;
1445 	void *grf;
1446 	void *vop_grf;
1447 	void *vo1_grf;
1448 	void *sys_pmu;
1449 	void *ioc_grf;
1450 	void *sharp_res;
1451 	u32 reg_len;
1452 	u32 version;
1453 	u32 esmart_lb_mode;
1454 	bool global_init;
1455 	bool merge_irq;
1456 	const struct vop2_data *data;
1457 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1458 };
1459 
1460 static struct vop2 *rockchip_vop2;
1461 
1462 /* vop2_layer_phy_id */
1463 static const char *const vop2_layer_name_list[] = {
1464 	"Cluster0",
1465 	"Cluster1",
1466 	"Esmart0",
1467 	"Esmart1",
1468 	"Smart0",
1469 	"Smart1",
1470 	"Cluster2",
1471 	"Cluster3",
1472 	"Esmart2",
1473 	"Esmart3",
1474 };
1475 
1476 static inline const char *vop2_plane_phys_id_to_string(u8 phys_id)
1477 {
1478 	if (phys_id == ROCKCHIP_VOP2_PHY_ID_INVALID)
1479 		return "INVALID";
1480 
1481 	if (phys_id >= ARRAY_SIZE(vop2_layer_name_list))
1482 		return NULL;
1483 
1484 	return vop2_layer_name_list[phys_id];
1485 }
1486 
1487 static inline bool is_vop3(struct vop2 *vop2)
1488 {
1489 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1490 		return false;
1491 	else
1492 		return true;
1493 }
1494 
1495 /*
1496  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1497  * avg_sd_factor:
1498  * bli_su_factor:
1499  * bic_su_factor:
1500  * = (src - 1) / (dst - 1) << 16;
1501  *
1502  * ygt2 enable: dst get one line from two line of the src
1503  * ygt4 enable: dst get one line from four line of the src.
1504  *
1505  */
1506 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1507 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1508 
1509 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1510 				(fac * (dst - 1) >> 12 < (src - 1))
1511 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1512 				(fac * (dst - 1) >> 16 < (src - 1))
1513 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1514 				(fac * (dst - 1) >> 16 < (src - 1))
1515 
1516 static uint16_t vop2_scale_factor(enum scale_mode mode,
1517 				  int32_t filter_mode,
1518 				  uint32_t src, uint32_t dst)
1519 {
1520 	uint32_t fac = 0;
1521 	int i = 0;
1522 
1523 	if (mode == SCALE_NONE)
1524 		return 0;
1525 
1526 	/*
1527 	 * A workaround to avoid zero div.
1528 	 */
1529 	if ((dst == 1) || (src == 1)) {
1530 		dst = dst + 1;
1531 		src = src + 1;
1532 	}
1533 
1534 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1535 		fac = VOP2_BILI_SCL_DN(src, dst);
1536 		for (i = 0; i < 100; i++) {
1537 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1538 				break;
1539 			fac -= 1;
1540 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1541 		}
1542 	} else {
1543 		fac = VOP2_COMMON_SCL(src, dst);
1544 		for (i = 0; i < 100; i++) {
1545 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1546 				break;
1547 			fac -= 1;
1548 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1549 		}
1550 	}
1551 
1552 	return fac;
1553 }
1554 
1555 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1556 {
1557 	if (is_hor)
1558 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1559 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1560 }
1561 
1562 static uint16_t vop3_scale_factor(enum scale_mode mode,
1563 				  uint32_t src, uint32_t dst, bool is_hor)
1564 {
1565 	uint32_t fac = 0;
1566 	int i = 0;
1567 
1568 	if (mode == SCALE_NONE)
1569 		return 0;
1570 
1571 	/*
1572 	 * A workaround to avoid zero div.
1573 	 */
1574 	if ((dst == 1) || (src == 1)) {
1575 		dst = dst + 1;
1576 		src = src + 1;
1577 	}
1578 
1579 	if (mode == SCALE_DOWN) {
1580 		fac = VOP2_BILI_SCL_DN(src, dst);
1581 		for (i = 0; i < 100; i++) {
1582 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1583 				break;
1584 			fac -= 1;
1585 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1586 		}
1587 	} else {
1588 		fac = VOP2_COMMON_SCL(src, dst);
1589 		for (i = 0; i < 100; i++) {
1590 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1591 				break;
1592 			fac -= 1;
1593 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1594 		}
1595 	}
1596 
1597 	return fac;
1598 }
1599 
1600 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1601 {
1602 	if (src < dst)
1603 		return SCALE_UP;
1604 	else if (src > dst)
1605 		return SCALE_DOWN;
1606 
1607 	return SCALE_NONE;
1608 }
1609 
1610 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1611 {
1612 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1613 }
1614 
1615 static inline bool vop2_win_can_attach_to_vp(struct vop2_win_data *win_data, u8 vp_id)
1616 {
1617 	return win_data->possible_vp_mask & BIT(vp_id);
1618 }
1619 
1620 static int vop2_vp_find_attachable_win(struct display_state *state, u8 vp_id)
1621 {
1622 	struct crtc_state *cstate = &state->crtc_state;
1623 	struct vop2 *vop2 = cstate->private;
1624 	u32 plane_mask = cstate->crtc->vps[vp_id].plane_mask;
1625 	int i = 0;
1626 
1627 	if (!plane_mask)
1628 		return ROCKCHIP_VOP2_PHY_ID_INVALID;
1629 
1630 	for (i = 0; i < vop2->data->nr_layers; i++) {
1631 		if (vop2_win_can_attach_to_vp(&vop2->data->win_data[i], vp_id))
1632 			break;
1633 	}
1634 
1635 	return vop2->data->win_data[i].phys_id;
1636 }
1637 
1638 static inline u16 scl_cal_scale(int src, int dst, int shift)
1639 {
1640 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1641 }
1642 
1643 static inline u16 scl_cal_scale2(int src, int dst)
1644 {
1645 	return ((src - 1) << 12) / (dst - 1);
1646 }
1647 
1648 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1649 {
1650 	writel(v, vop2->regs + offset);
1651 	vop2->regsbak[offset >> 2] = v;
1652 }
1653 
1654 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1655 {
1656 	return readl(vop2->regs + offset);
1657 }
1658 
1659 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1660 				   u32 mask, u32 shift, u32 v,
1661 				   bool write_mask)
1662 {
1663 	if (!mask)
1664 		return;
1665 
1666 	if (write_mask) {
1667 		v = ((v & mask) << shift) | (mask << (shift + 16));
1668 	} else {
1669 		u32 cached_val = vop2->regsbak[offset >> 2];
1670 
1671 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1672 		vop2->regsbak[offset >> 2] = v;
1673 	}
1674 
1675 	writel(v, vop2->regs + offset);
1676 }
1677 
1678 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1679 				   u32 mask, u32 shift, u32 v)
1680 {
1681 	u32 val = 0;
1682 
1683 	val = (v << shift) | (mask << (shift + 16));
1684 	writel(val, grf_base + offset);
1685 }
1686 
1687 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1688 				  u32 mask, u32 shift)
1689 {
1690 	return (readl(grf_base + offset) >> shift) & mask;
1691 }
1692 
1693 static bool is_yuv_output(u32 bus_format)
1694 {
1695 	switch (bus_format) {
1696 	case MEDIA_BUS_FMT_YUV8_1X24:
1697 	case MEDIA_BUS_FMT_YUV10_1X30:
1698 	case MEDIA_BUS_FMT_YUYV10_1X20:
1699 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1700 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1701 	case MEDIA_BUS_FMT_YUYV8_2X8:
1702 	case MEDIA_BUS_FMT_YVYU8_2X8:
1703 	case MEDIA_BUS_FMT_UYVY8_2X8:
1704 	case MEDIA_BUS_FMT_VYUY8_2X8:
1705 	case MEDIA_BUS_FMT_YUYV8_1X16:
1706 	case MEDIA_BUS_FMT_YVYU8_1X16:
1707 	case MEDIA_BUS_FMT_UYVY8_1X16:
1708 	case MEDIA_BUS_FMT_VYUY8_1X16:
1709 		return true;
1710 	default:
1711 		return false;
1712 	}
1713 }
1714 
1715 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding,
1716 						 enum drm_color_range color_range,
1717 						 int bit_depth)
1718 {
1719 	bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0;
1720 	enum vop_csc_format csc_mode = CSC_BT709L;
1721 
1722 
1723 	switch (color_encoding) {
1724 	case DRM_COLOR_YCBCR_BT601:
1725 		if (full_range)
1726 			csc_mode = CSC_BT601F;
1727 		else
1728 			csc_mode = CSC_BT601L;
1729 		break;
1730 
1731 	case DRM_COLOR_YCBCR_BT709:
1732 		if (full_range) {
1733 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F;
1734 			if (bit_depth != CSC_13BIT_DEPTH)
1735 				printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1736 		} else {
1737 			csc_mode = CSC_BT709L;
1738 		}
1739 		break;
1740 
1741 	case DRM_COLOR_YCBCR_BT2020:
1742 		if (full_range) {
1743 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F;
1744 			if (bit_depth != CSC_13BIT_DEPTH)
1745 				printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1746 		} else {
1747 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L;
1748 		}
1749 		break;
1750 
1751 	default:
1752 		printf("Unsuport color_encoding:%d\n", color_encoding);
1753 	}
1754 
1755 	return csc_mode;
1756 }
1757 
1758 static bool is_uv_swap(struct display_state *state)
1759 {
1760 	struct connector_state *conn_state = &state->conn_state;
1761 	u32 bus_format = conn_state->bus_format;
1762 	u32 output_mode = conn_state->output_mode;
1763 	u32 output_type = conn_state->type;
1764 
1765 	/*
1766 	 * FIXME:
1767 	 *
1768 	 * There is no media type for YUV444 output,
1769 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1770 	 * yuv format.
1771 	 *
1772 	 * From H/W testing, YUV444 mode need a rb swap except eDP.
1773 	 */
1774 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1775 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1776 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1777 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1778 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1779 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1780 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1781 	     output_mode == ROCKCHIP_OUT_MODE_P888) &&
1782 	     !(output_type == DRM_MODE_CONNECTOR_eDP)))
1783 		return true;
1784 	else
1785 		return false;
1786 }
1787 
1788 static bool is_rb_swap(struct display_state *state)
1789 {
1790 	struct connector_state *conn_state = &state->conn_state;
1791 	u32 bus_format = conn_state->bus_format;
1792 
1793 	/*
1794 	 * The default component order of serial rgb3x8 formats
1795 	 * is BGR. So it is needed to enable RB swap.
1796 	 */
1797 	if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 ||
1798 	    bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8)
1799 		return true;
1800 	else
1801 		return false;
1802 }
1803 
1804 static bool is_yc_swap(u32 bus_format)
1805 {
1806 	switch (bus_format) {
1807 	case MEDIA_BUS_FMT_YUYV8_1X16:
1808 	case MEDIA_BUS_FMT_YVYU8_1X16:
1809 	case MEDIA_BUS_FMT_YUYV8_2X8:
1810 	case MEDIA_BUS_FMT_YVYU8_2X8:
1811 		return true;
1812 	default:
1813 		return false;
1814 	}
1815 }
1816 
1817 static inline bool is_hot_plug_devices(int output_type)
1818 {
1819 	switch (output_type) {
1820 	case DRM_MODE_CONNECTOR_HDMIA:
1821 	case DRM_MODE_CONNECTOR_HDMIB:
1822 	case DRM_MODE_CONNECTOR_TV:
1823 	case DRM_MODE_CONNECTOR_DisplayPort:
1824 	case DRM_MODE_CONNECTOR_VGA:
1825 	case DRM_MODE_CONNECTOR_Unknown:
1826 		return true;
1827 	default:
1828 		return false;
1829 	}
1830 }
1831 
1832 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1833 {
1834 	int i = 0;
1835 
1836 	for (i = 0; i < vop2->data->nr_layers; i++) {
1837 		if (vop2->data->win_data[i].phys_id == phys_id)
1838 			return &vop2->data->win_data[i];
1839 	}
1840 
1841 	return NULL;
1842 }
1843 
1844 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1845 {
1846 	int i = 0;
1847 
1848 	for (i = 0; i < vop2->data->nr_pd; i++) {
1849 		if (vop2->data->pd[i].id == pd_id)
1850 			return &vop2->data->pd[i];
1851 	}
1852 
1853 	return NULL;
1854 }
1855 
1856 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1857 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1858 {
1859 	u32 vp_offset = crtc_id * 0x100;
1860 	int i;
1861 
1862 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1863 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1864 			crtc_id, false);
1865 
1866 	for (i = 0; i < lut_len; i++)
1867 		writel(lut_val[i], lut_regs + i);
1868 
1869 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1870 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1871 }
1872 
1873 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1874 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1875 {
1876 	u32 vp_offset = crtc_id * 0x100;
1877 	int i;
1878 
1879 	if (vop2->version == VOP_VERSION_RK3576)
1880 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1881 				GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1882 				crtc_id, true);
1883 	else
1884 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1885 				GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1886 				crtc_id, false);
1887 
1888 	for (i = 0; i < lut_len; i++)
1889 		writel(lut_val[i], lut_regs + i);
1890 
1891 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1892 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1893 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1894 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1895 }
1896 
1897 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1898 					struct display_state *state)
1899 {
1900 	struct connector_state *conn_state = &state->conn_state;
1901 	struct crtc_state *cstate = &state->crtc_state;
1902 	struct resource gamma_res;
1903 	fdt_size_t lut_size;
1904 	int i, lut_len, ret = 0;
1905 	u32 *lut_regs;
1906 	u32 r, g, b;
1907 	struct base2_disp_info *disp_info = conn_state->disp_info;
1908 	static int gamma_lut_en_num = 1;
1909 
1910 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1911 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1912 		return 0;
1913 	}
1914 
1915 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1916 	if (ret)
1917 		printf("failed to get gamma lut res\n");
1918 	lut_regs = (u32 *)gamma_res.start;
1919 	lut_size = gamma_res.end - gamma_res.start + 1;
1920 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1921 		printf("failed to get gamma lut register\n");
1922 		return 0;
1923 	}
1924 	lut_len = lut_size / 4;
1925 	if (lut_len != 256 && lut_len != 1024) {
1926 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1927 		return 0;
1928 	}
1929 
1930 	if (!cstate->lut_val) {
1931 		if (!disp_info)
1932 			return 0;
1933 
1934 		if (!disp_info->gamma_lut_data.size)
1935 			return 0;
1936 
1937 		cstate->lut_val = (u32 *)calloc(1, lut_size);
1938 		for (i = 0; i < lut_len; i++) {
1939 			r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1940 			g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1941 			b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1942 
1943 			cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1944 		}
1945 	}
1946 
1947 	if (vop2->version == VOP_VERSION_RK3568) {
1948 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1949 				     cstate->lut_val, lut_len);
1950 		gamma_lut_en_num++;
1951 	} else {
1952 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1953 				     cstate->lut_val, lut_len);
1954 		if (cstate->splice_mode) {
1955 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs,
1956 					     cstate->lut_val, lut_len);
1957 			gamma_lut_en_num++;
1958 		}
1959 		gamma_lut_en_num++;
1960 	}
1961 
1962 	free(cstate->lut_val);
1963 
1964 	return 0;
1965 }
1966 
1967 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1968 					struct display_state *state)
1969 {
1970 	struct connector_state *conn_state = &state->conn_state;
1971 	struct crtc_state *cstate = &state->crtc_state;
1972 	int i, cubic_lut_len;
1973 	u32 vp_offset = cstate->crtc_id * 0x100;
1974 	struct base2_disp_info *disp_info = conn_state->disp_info;
1975 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1976 	u32 *cubic_lut_addr;
1977 
1978 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1979 		return 0;
1980 
1981 	if (!disp_info->cubic_lut_data.size)
1982 		return 0;
1983 
1984 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1985 	cubic_lut_len = disp_info->cubic_lut_data.size;
1986 
1987 	for (i = 0; i < cubic_lut_len / 2; i++) {
1988 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1989 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1990 					((lut->lblue[2 * i] & 0xff) << 24);
1991 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1992 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1993 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1994 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1995 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1996 		*cubic_lut_addr++ = 0;
1997 	}
1998 
1999 	if (cubic_lut_len % 2) {
2000 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
2001 					((lut->lgreen[2 * i] & 0xfff) << 12) +
2002 					((lut->lblue[2 * i] & 0xff) << 24);
2003 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
2004 		*cubic_lut_addr++ = 0;
2005 		*cubic_lut_addr = 0;
2006 	}
2007 
2008 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
2009 		    get_cubic_lut_buffer(cstate->crtc_id));
2010 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
2011 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
2012 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
2013 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
2014 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
2015 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
2016 
2017 	return 0;
2018 }
2019 
2020 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
2021 				 struct bcsh_state *bcsh_state, int crtc_id)
2022 {
2023 	struct crtc_state *cstate = &state->crtc_state;
2024 	u32 vp_offset = crtc_id * 0x100;
2025 
2026 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
2027 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
2028 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
2029 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
2030 
2031 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
2032 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
2033 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
2034 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
2035 
2036 	if (!cstate->bcsh_en) {
2037 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
2038 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
2039 		return;
2040 	}
2041 
2042 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
2043 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
2044 			bcsh_state->brightness, false);
2045 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
2046 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
2047 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
2048 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
2049 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
2050 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
2051 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
2052 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
2053 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
2054 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
2055 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
2056 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
2057 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
2058 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
2059 }
2060 
2061 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
2062 {
2063 	struct connector_state *conn_state = &state->conn_state;
2064 	struct base_bcsh_info *bcsh_info;
2065 	struct crtc_state *cstate = &state->crtc_state;
2066 	struct bcsh_state bcsh_state;
2067 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
2068 
2069 	if (!conn_state->disp_info)
2070 		return;
2071 	bcsh_info = &conn_state->disp_info->bcsh_info;
2072 	if (!bcsh_info)
2073 		return;
2074 
2075 	if (bcsh_info->brightness != 50 ||
2076 	    bcsh_info->contrast != 50 ||
2077 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
2078 		cstate->bcsh_en = true;
2079 
2080 	if (cstate->bcsh_en) {
2081 		if (!cstate->yuv_overlay)
2082 			cstate->post_r2y_en = 1;
2083 		if (!is_yuv_output(conn_state->bus_format))
2084 			cstate->post_y2r_en = 1;
2085 	} else {
2086 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2087 			cstate->post_r2y_en = 1;
2088 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2089 			cstate->post_y2r_en = 1;
2090 	}
2091 
2092 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2093 						      conn_state->color_range,
2094 						      CSC_10BIT_DEPTH);
2095 
2096 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
2097 		brightness = interpolate(0, -128, 100, 127,
2098 					 bcsh_info->brightness);
2099 	else
2100 		brightness = interpolate(0, -32, 100, 31,
2101 					 bcsh_info->brightness);
2102 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
2103 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
2104 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
2105 
2106 
2107 	/*
2108 	 *  a:[-30~0):
2109 	 *    sin_hue = 0x100 - sin(a)*256;
2110 	 *    cos_hue = cos(a)*256;
2111 	 *  a:[0~30]
2112 	 *    sin_hue = sin(a)*256;
2113 	 *    cos_hue = cos(a)*256;
2114 	 */
2115 	sin_hue = fixp_sin32(hue) >> 23;
2116 	cos_hue = fixp_cos32(hue) >> 23;
2117 
2118 	bcsh_state.brightness = brightness;
2119 	bcsh_state.contrast = contrast;
2120 	bcsh_state.saturation = saturation;
2121 	bcsh_state.sin_hue = sin_hue;
2122 	bcsh_state.cos_hue = cos_hue;
2123 
2124 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
2125 	if (cstate->splice_mode)
2126 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
2127 }
2128 
2129 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
2130 {
2131 	struct connector_state *conn_state = &state->conn_state;
2132 	struct drm_display_mode *mode = &conn_state->mode;
2133 	struct crtc_state *cstate = &state->crtc_state;
2134 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
2135 	u16 hdisplay = mode->crtc_hdisplay;
2136 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2137 
2138 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
2139 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
2140 	bg_dly -= bg_ovl_dly;
2141 
2142 	/*
2143 	 * splice mode: hdisplay must roundup as 4 pixel,
2144 	 * no splice mode: hdisplay must roundup as 2 pixel.
2145 	 */
2146 	if (cstate->splice_mode)
2147 		pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1;
2148 	else
2149 		pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2150 
2151 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
2152 		hsync_len = 8;
2153 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
2154 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
2155 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2156 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2157 }
2158 
2159 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
2160 {
2161 	struct connector_state *conn_state = &state->conn_state;
2162 	struct drm_display_mode *mode = &conn_state->mode;
2163 	u32 bg_dly, pre_scan_dly;
2164 	u16 hdisplay = mode->crtc_hdisplay;
2165 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2166 
2167 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
2168 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
2169 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
2170 	/* hdisplay must roundup as 2 pixel */
2171 	pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2172 	/**
2173 	 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will
2174 	 * lead to first line data be zero.
2175 	 */
2176 	pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len);
2177 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
2178 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2179 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2180 }
2181 
2182 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
2183 {
2184 	struct connector_state *conn_state = &state->conn_state;
2185 	struct drm_display_mode *mode = &conn_state->mode;
2186 	struct crtc_state *cstate = &state->crtc_state;
2187 	const struct vop2_data *vop2_data = vop2->data;
2188 	const struct vop2_ops *vop2_ops = vop2_data->ops;
2189 	u32 vp_offset = (cstate->crtc_id * 0x100);
2190 	u16 vtotal = mode->crtc_vtotal;
2191 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2192 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2193 	u16 hdisplay = mode->crtc_hdisplay;
2194 	u16 vdisplay = mode->crtc_vdisplay;
2195 	u16 hsize;
2196 	u16 vsize;
2197 	u16 hact_end, vact_end;
2198 	u32 val;
2199 
2200 	/*
2201 	 * For RK3576, use the win scale instead of the post scale to configure
2202 	 * overscan parameters, because the sharp/post scale/split functions are
2203 	 * mutually exclusice.
2204 	 */
2205 	if (vop2->version == VOP_VERSION_RK3576) {
2206 		hsize = hdisplay;
2207 		vsize = vdisplay;
2208 
2209 		cstate->overscan_by_win_scale = true;
2210 	} else {
2211 		hsize = hdisplay * (conn_state->overscan.left_margin +
2212 				    conn_state->overscan.right_margin) / 200;
2213 		vsize = vdisplay * (conn_state->overscan.top_margin +
2214 				    conn_state->overscan.bottom_margin) / 200;
2215 		hsize = round_down(hsize, 2);
2216 		vsize = round_down(vsize, 2);
2217 
2218 		hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
2219 		vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
2220 	}
2221 
2222 	hact_end = hact_st + hsize;
2223 	val = hact_st << 16;
2224 	val |= hact_end;
2225 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
2226 	vact_end = vact_st + vsize;
2227 	val = vact_st << 16;
2228 	val |= vact_end;
2229 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
2230 	val = scl_cal_scale2(vdisplay, vsize) << 16;
2231 	val |= scl_cal_scale2(hdisplay, hsize);
2232 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
2233 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
2234 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
2235 	vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
2236 			RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT,
2237 			POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
2238 			POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false);
2239 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2240 		u16 vact_st_f1 = vtotal + vact_st + 1;
2241 		u16 vact_end_f1 = vact_st_f1 + vsize;
2242 
2243 		val = vact_st_f1 << 16 | vact_end_f1;
2244 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
2245 	}
2246 
2247 	if (is_vop3(vop2)) {
2248 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
2249 	} else {
2250 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
2251 		vop2_ops->setup_win_dly(state, cstate->crtc_id);
2252 		if (cstate->splice_mode) {
2253 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
2254 			vop2_ops->setup_win_dly(state, cstate->splice_crtc_id);
2255 		}
2256 	}
2257 }
2258 
2259 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
2260 {
2261 	struct connector_state *conn_state = &state->conn_state;
2262 	struct crtc_state *cstate = &state->crtc_state;
2263 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2264 	struct drm_display_mode *mode = &conn_state->mode;
2265 	u32 vp_offset = (cstate->crtc_id * 0x100);
2266 	s16 *lut_y;
2267 	s16 *lut_h;
2268 	s16 *lut_s;
2269 	u32 value;
2270 	int i;
2271 
2272 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2273 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2274 	if (!acm->acm_enable) {
2275 		writel(0, vop2->regs + RK3528_ACM_CTRL);
2276 		return;
2277 	}
2278 
2279 	printf("post acm enable\n");
2280 
2281 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
2282 
2283 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
2284 		((mode->vdisplay & 0xfff) << 20);
2285 	writel(value, vop2->regs + RK3528_ACM_CTRL);
2286 
2287 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
2288 		((acm->s_gain << 20) & 0x3ff00000);
2289 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
2290 
2291 	lut_y = &acm->gain_lut_hy[0];
2292 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
2293 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
2294 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
2295 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2296 			((lut_s[i] << 16) & 0xff0000);
2297 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
2298 	}
2299 
2300 	lut_y = &acm->gain_lut_hs[0];
2301 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
2302 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2303 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2304 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2305 			((lut_s[i] << 16) & 0xff0000);
2306 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2307 	}
2308 
2309 	lut_y = &acm->delta_lut_h[0];
2310 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2311 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2312 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2313 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2314 			((lut_s[i] << 20) & 0x3ff00000);
2315 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2316 	}
2317 
2318 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2319 }
2320 
2321 static void vop3_get_csc_info_from_bcsh(struct display_state *state,
2322 					struct csc_info *csc_info)
2323 {
2324 	struct connector_state *conn_state = &state->conn_state;
2325 	struct base_bcsh_info *bcsh_info;
2326 
2327 	if (!conn_state->disp_info)
2328 		return;
2329 
2330 	bcsh_info = &conn_state->disp_info->bcsh_info;
2331 	if (!bcsh_info)
2332 		return;
2333 
2334 	csc_info->r_gain = 256;
2335 	csc_info->g_gain = 256;
2336 	csc_info->b_gain = 256;
2337 	csc_info->r_offset = 256;
2338 	csc_info->g_offset = 256;
2339 	csc_info->b_offset = 256;
2340 	if (bcsh_info->brightness == 50 && bcsh_info->contrast == 50 &&
2341 	    bcsh_info->saturation == 50 && bcsh_info->hue == 50) {
2342 		csc_info->csc_enable = false;
2343 		csc_info->brightness = 256;
2344 		csc_info->contrast = 256;
2345 		csc_info->saturation = 256;
2346 		csc_info->hue = 256;
2347 	} else {
2348 		csc_info->csc_enable = true;
2349 		csc_info->brightness = bcsh_info->brightness * 511 / 100;
2350 		csc_info->contrast = bcsh_info->contrast * 511 / 100;
2351 		csc_info->saturation = bcsh_info->saturation * 511 / 100;
2352 		csc_info->hue = bcsh_info->hue * 511 / 100;
2353 	}
2354 }
2355 
2356 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2357 {
2358 	struct connector_state *conn_state = &state->conn_state;
2359 	struct crtc_state *cstate = &state->crtc_state;
2360 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2361 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2362 	struct post_csc_coef csc_coef;
2363 	bool is_input_yuv = false;
2364 	bool is_output_yuv = false;
2365 	bool post_r2y_en = false;
2366 	bool post_csc_en = false;
2367 	u32 vp_offset = (cstate->crtc_id * 0x100);
2368 	u32 value;
2369 	int range_type;
2370 
2371 	printf("post csc enable\n");
2372 
2373 	if (!csc->csc_enable)
2374 		vop3_get_csc_info_from_bcsh(state, csc);
2375 
2376 	if (acm->acm_enable) {
2377 		if (!cstate->yuv_overlay)
2378 			post_r2y_en = true;
2379 
2380 		/* do y2r in csc module */
2381 		if (!is_yuv_output(conn_state->bus_format))
2382 			post_csc_en = true;
2383 	} else {
2384 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2385 			post_r2y_en = true;
2386 
2387 		/* do y2r in csc module */
2388 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2389 			post_csc_en = true;
2390 	}
2391 
2392 	if (csc->csc_enable)
2393 		post_csc_en = true;
2394 
2395 	if (cstate->yuv_overlay || post_r2y_en)
2396 		is_input_yuv = true;
2397 
2398 	if (is_yuv_output(conn_state->bus_format))
2399 		is_output_yuv = true;
2400 
2401 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2402 						      conn_state->color_range,
2403 						      CSC_13BIT_DEPTH);
2404 
2405 	if (post_csc_en) {
2406 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2407 				       is_output_yuv);
2408 
2409 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2410 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2411 				csc_coef.csc_coef00, false);
2412 		value = csc_coef.csc_coef01 & 0xffff;
2413 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2414 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2415 		value = csc_coef.csc_coef10 & 0xffff;
2416 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2417 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2418 		value = csc_coef.csc_coef12 & 0xffff;
2419 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2420 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2421 		value = csc_coef.csc_coef21 & 0xffff;
2422 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2423 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2424 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2425 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2426 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2427 
2428 		range_type = csc_coef.range_type ? 0 : 1;
2429 		range_type <<= is_input_yuv ? 0 : 1;
2430 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2431 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2432 	}
2433 
2434 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2435 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2436 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2437 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2438 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2439 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2440 }
2441 
2442 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2443 {
2444 	struct connector_state *conn_state = &state->conn_state;
2445 	struct base2_disp_info *disp_info = conn_state->disp_info;
2446 	const char *enable_flag;
2447 	if (!disp_info) {
2448 		printf("disp_info is empty\n");
2449 		return;
2450 	}
2451 
2452 	enable_flag = (const char *)&disp_info->cacm_header;
2453 	if (strncasecmp(enable_flag, "CACM", 4)) {
2454 		printf("acm and csc is not support\n");
2455 		return;
2456 	}
2457 
2458 	vop3_post_acm_config(state, vop2);
2459 	vop3_post_csc_config(state, vop2);
2460 }
2461 
2462 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2,
2463 					    struct vop2_power_domain_data *pd_data)
2464 {
2465 	int val = 0;
2466 	bool is_bisr_en, is_otp_bisr_en;
2467 
2468 	if (pd_data->id == VOP2_PD_CLUSTER) {
2469 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2470 					    EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2471 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2472 						EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2473 		if (is_bisr_en && is_otp_bisr_en)
2474 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2475 						  val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1),
2476 						  50 * 1000);
2477 		else
2478 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2479 						  val, !((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1),
2480 						  50 * 1000);
2481 	} else {
2482 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2483 					    EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2484 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2485 						EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2486 		if (is_bisr_en && is_otp_bisr_en)
2487 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2488 						  val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1),
2489 						  50 * 1000);
2490 		else
2491 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2492 						  val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1),
2493 						  50 * 1000);
2494 	}
2495 }
2496 
2497 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2498 {
2499 	int ret = 0;
2500 
2501 	if (pd_data->id == VOP2_PD_CLUSTER)
2502 		vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK,
2503 				RK3576_CLUSTER_PD_EN_SHIFT, 0, true);
2504 	else
2505 		vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK,
2506 				RK3576_ESMART_PD_EN_SHIFT, 0, true);
2507 	ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data);
2508 	if (ret) {
2509 		printf("wait vop2 power domain timeout\n");
2510 		return ret;
2511 	}
2512 
2513 	return 0;
2514 }
2515 
2516 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2,
2517 					    struct vop2_power_domain_data *pd_data)
2518 {
2519 	int val = 0;
2520 	int shift = 0;
2521 	int shift_factor = 0;
2522 	bool is_bisr_en = false;
2523 
2524 	/*
2525 	 * The order of pd status bits in BISR_STS register
2526 	 * is different from that in VOP SYS_STS register.
2527 	 */
2528 	if (pd_data->id == VOP2_PD_DSC_8K ||
2529 	    pd_data->id == VOP2_PD_DSC_4K ||
2530 	    pd_data->id == VOP2_PD_ESMART)
2531 		shift_factor = 1;
2532 
2533 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2534 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2535 	if (is_bisr_en) {
2536 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2537 
2538 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2539 					  ((val >> shift) & 0x1), 50 * 1000);
2540 	} else {
2541 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2542 
2543 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2544 					  !((val >> shift) & 0x1), 50 * 1000);
2545 	}
2546 }
2547 
2548 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2549 {
2550 	int ret = 0;
2551 
2552 	vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK,
2553 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false);
2554 	ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data);
2555 	if (ret) {
2556 		printf("wait vop2 power domain timeout\n");
2557 		return ret;
2558 	}
2559 
2560 	return 0;
2561 }
2562 
2563 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2564 {
2565 	struct vop2_power_domain_data *pd_data;
2566 	int ret = 0;
2567 
2568 	if (!pd_id)
2569 		return 0;
2570 
2571 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2572 	if (!pd_data) {
2573 		printf("can't find pd_data by id\n");
2574 		return -EINVAL;
2575 	}
2576 
2577 	if (pd_data->parent_id) {
2578 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2579 		if (ret) {
2580 			printf("can't open parent power domain\n");
2581 			return -EINVAL;
2582 		}
2583 	}
2584 
2585 	/*
2586 	 * Read VOP internal power domain on/off status.
2587 	 * We should query BISR_STS register in PMU for
2588 	 * power up/down status when memory repair is enabled.
2589 	 * Return value: 1 for power on, 0 for power off;
2590 	 */
2591 	if (vop2->version == VOP_VERSION_RK3576)
2592 		ret = rk3576_vop2_power_domain_on(vop2, pd_data);
2593 	else
2594 		ret = rk3588_vop2_power_domain_on(vop2, pd_data);
2595 
2596 	return ret;
2597 }
2598 
2599 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2600 {
2601 	u32 *base = vop2->regs;
2602 	int i = 0;
2603 
2604 	/*
2605 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2606 	 */
2607 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2608 		vop2->regsbak[i] = base[i];
2609 }
2610 
2611 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2612 {
2613 	if (!is_vop3(vop2))
2614 		return false;
2615 
2616 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2617 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2618 		return true;
2619 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2620 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2621 		return true;
2622 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2623 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2624 		return true;
2625 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE &&
2626 		 win->phys_id == ROCKCHIP_VOP2_ESMART3)
2627 		return true;
2628 	else
2629 		return false;
2630 }
2631 
2632 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2633 {
2634 	struct vop2_win_data *win_data;
2635 	int i;
2636 	u8 scale_engine_num = 0;
2637 
2638 	/* store plane mask for vop2_fixup_dts */
2639 	for (i = 0; i < vop2->data->nr_layers; i++) {
2640 		win_data = &vop2->data->win_data[i];
2641 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2642 			continue;
2643 
2644 		win_data->scale_engine_num = scale_engine_num++;
2645 	}
2646 }
2647 
2648 static int vop3_get_esmart_lb_mode(struct vop2 *vop2)
2649 {
2650 	const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map;
2651 	int i;
2652 
2653 	if (!esmart_lb_mode_map)
2654 		return vop2->esmart_lb_mode;
2655 
2656 	for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) {
2657 		if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode)
2658 			return esmart_lb_mode_map->lb_map_value;
2659 		esmart_lb_mode_map++;
2660 	}
2661 
2662 	if (i == vop2->data->esmart_lb_mode_num)
2663 		printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode);
2664 
2665 	return vop2->data->esmart_lb_mode_map[0].lb_map_value;
2666 }
2667 
2668 static inline void vop2_plane_mask_to_possible_vp_mask(struct display_state *state)
2669 {
2670 	struct crtc_state *cstate = &state->crtc_state;
2671 	struct vop2 *vop2 = cstate->private;
2672 	const struct vop2_data *vop2_data = vop2->data;
2673 	struct vop2_win_data *win_data;
2674 	u32 plane_mask;
2675 	u32 nr_planes;
2676 	u32 phys_id;
2677 	int i, j;
2678 
2679 	for (i = 0; i < vop2_data->nr_layers; i++) {
2680 		win_data = &vop2_data->win_data[i];
2681 		win_data->possible_vp_mask = 0;
2682 	}
2683 
2684 	for (i = 0; i < vop2_data->nr_vps; i++) {
2685 		plane_mask = cstate->crtc->vps[i].plane_mask;
2686 		nr_planes = hweight32(plane_mask);
2687 
2688 		for (j = 0; j < nr_planes; j++) {
2689 			phys_id = ffs(plane_mask) - 1;
2690 			win_data = vop2_find_win_by_phys_id(vop2, phys_id);
2691 			win_data->possible_vp_mask |= BIT(i);
2692 			plane_mask &= ~BIT(phys_id);
2693 		}
2694 	}
2695 }
2696 
2697 /*
2698  * The function checks whether the 'rockchip,plane-mask' property assigned
2699  * in DTS is valid.
2700  */
2701 static bool vop2_plane_mask_check(struct display_state *state)
2702 {
2703 	struct crtc_state *cstate = &state->crtc_state;
2704 	struct vop2 *vop2 = cstate->private;
2705 	struct vop2_win_data *win_data;
2706 	u32 assigned_plane_mask = 0, plane_mask = 0;
2707 	u32 phys_id;
2708 	u32 nr_planes;
2709 	u8 primary_plane_id, cursor_plane_id;
2710 	int i, j;
2711 
2712 	/*
2713 	 * If plane mask is assigned in DTS, then every plane need to be assigned to
2714 	 * one of all the VPs, and no single plane can be assigned to more than one
2715 	 * VP.
2716 	 */
2717 	for (i = 0; i < vop2->data->nr_vps; i++) {
2718 		plane_mask = cstate->crtc->vps[i].plane_mask;
2719 		primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2720 		cursor_plane_id = cstate->crtc->vps[i].cursor_plane_id;
2721 		nr_planes = hweight32(plane_mask);
2722 
2723 		/*
2724 		 * If the plane mask and primary plane both are assigned in DTS, the
2725 		 * primary plane should be included in the plane mask of VPx.
2726 		 */
2727 		if (plane_mask && primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID &&
2728 		    !(BIT(primary_plane_id) & plane_mask)) {
2729 			printf("Invalid primary plane %s[0x%lx] for VP%d[plane mask: 0x%08x]\n",
2730 			       vop2_plane_phys_id_to_string(primary_plane_id),
2731 			       BIT(primary_plane_id), i, plane_mask);
2732 			return false;
2733 		}
2734 
2735 		if (cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID &&
2736 		    cursor_plane_id == primary_plane_id) {
2737 			printf("Assigned cursor plane of VP%d [%s] has been assigned as its pirmary plane\n",
2738 			       i, vop2_plane_phys_id_to_string(cursor_plane_id));
2739 			return false;
2740 		}
2741 
2742 		/*
2743 		 * If the plane mask and cursor plane both are assigned in DTS, the
2744 		 * cursor plane should be included in the plane mask of VPx.
2745 		 */
2746 		if (plane_mask && cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID &&
2747 		    !(BIT(cursor_plane_id) & plane_mask)) {
2748 			printf("Invalid cursor plane %s[0x%lx] for VP%d[plane mask: 0x%08x]\n",
2749 			       vop2_plane_phys_id_to_string(cursor_plane_id),
2750 			       BIT(cursor_plane_id), i, plane_mask);
2751 			return false;
2752 		}
2753 
2754 		/*
2755 		 * Every plane assigned to the specific VP should follow the constraints
2756 		 * of default &vop2_win_data.possible_vp_mask.
2757 		 */
2758 		for (j = 0; j < nr_planes; j++) {
2759 			phys_id = ffs(plane_mask) - 1;
2760 			win_data = vop2_find_win_by_phys_id(vop2, phys_id);
2761 			if (!win_data) {
2762 				printf("Invalid plane id %d in VP%d assigned plane mask\n",
2763 				       phys_id, i);
2764 				return false;
2765 			}
2766 
2767 			if (!(vop2_win_can_attach_to_vp(win_data, i))) {
2768 				printf("%s can not attach to VP%d\n",
2769 				       vop2_plane_phys_id_to_string(phys_id), i);
2770 				return false;
2771 			}
2772 
2773 			plane_mask &= ~BIT(phys_id);
2774 		}
2775 
2776 		if (assigned_plane_mask & cstate->crtc->vps[i].plane_mask) {
2777 			printf("the same window can't be assigned to two vp\n");
2778 			return false;
2779 		}
2780 		assigned_plane_mask |= cstate->crtc->vps[i].plane_mask;
2781 	}
2782 
2783 	if (assigned_plane_mask != vop2->data->plane_mask_base) {
2784 		printf("all windows should be assigned, full plane mask: [0x%08x], current plane mask: [0x%08x]\n",
2785 		       vop2->data->plane_mask_base, assigned_plane_mask);
2786 		return false;
2787 	}
2788 
2789 	/*
2790 	 * If plane_mask assigned in DTS is valid, then convert it to &vop2_win_data.possible_vp_mask
2791 	 * and replace the default one with it.
2792 	 */
2793 	vop2_plane_mask_to_possible_vp_mask(state);
2794 
2795 	return true;
2796 }
2797 
2798 static void rockchip_cursor_plane_assign(struct display_state *state, u8 vp_id)
2799 {
2800 	struct crtc_state *cstate = &state->crtc_state;
2801 	struct vop2 *vop2 = cstate->private;
2802 	struct vop2_win_data *win_data;
2803 	int i, j;
2804 
2805 	if (cstate->crtc->vps[vp_id].cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) {
2806 		win_data = vop2_find_win_by_phys_id(vop2, cstate->crtc->vps[vp_id].cursor_plane_id);
2807 		if (win_data) {
2808 			if (vop2_win_can_attach_to_vp(win_data, vp_id))
2809 				vop2->vp_plane_mask[vp_id].cursor_plane_id =
2810 					cstate->crtc->vps[vp_id].cursor_plane_id;
2811 			return;
2812 		}
2813 	}
2814 
2815 	for (i = 0; i < vop2->data->nr_layers; i++) {
2816 		win_data = &vop2->data->win_data[i];
2817 
2818 		if (win_data->plane_type != VOP2_PLANE_TYPE_CURSOR)
2819 			continue;
2820 
2821 		if (!vop2_win_can_attach_to_vp(win_data, vp_id))
2822 			continue;
2823 
2824 		for (j = 0; j < vop2->data->nr_vps; j++) {
2825 			if (win_data->phys_id == vop2->vp_plane_mask[j].cursor_plane_id)
2826 				break;
2827 		}
2828 
2829 		/* The win has been used as the cursor plane for other VPs */
2830 		if (j < vop2->data->nr_vps)
2831 			continue;
2832 
2833 		vop2->vp_plane_mask[vp_id].cursor_plane_id = win_data->phys_id;
2834 		return;
2835 	}
2836 
2837 	vop2->vp_plane_mask[vp_id].cursor_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID;
2838 }
2839 
2840 static void vop2_plane_mask_assign(struct display_state *state)
2841 {
2842 	struct crtc_state *cstate = &state->crtc_state;
2843 	struct vop2 *vop2 = cstate->private;
2844 	struct vop2_vp_plane_mask *plane_mask;
2845 	struct vop2_win_data *win_data;
2846 	u32 nr_planes = 0;
2847 	int active_vp_num = 0;
2848 	int main_vp_index = -1;
2849 	int layer_phy_id = 0;
2850 	int i, j, k;
2851 
2852 	printf("Assign default plane mask\n");
2853 
2854 	/*
2855 	 * For vop3, &vop2_vp_plane_mask.plane_mask will not be fixup in
2856 	 * &rockchip_crtc_funcs.fixup_dts(), because planes can be switched
2857 	 * between different CRTCs flexibly and the userspace do not need
2858 	 * the plane_mask to restrict the binding between the crtc and plane.
2859 	 * We just find a expected plane for logo display.
2860 	 */
2861 	if (is_vop3(vop2)) {
2862 		for (i = 0; i < vop2->data->nr_vps; i++) {
2863 			/*
2864 			 * mark the primary plane id of the VP that is
2865 			 * not enabled to invalid.
2866 			 */
2867 			vop2->vp_plane_mask[i].primary_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID;
2868 			if (!cstate->crtc->vps[i].enable)
2869 				continue;
2870 
2871 			rockchip_cursor_plane_assign(state, i);
2872 			for (j = 0; j < vop2->data->nr_layers; j++) {
2873 				win_data = &vop2->data->win_data[j];
2874 
2875 				if (win_data->plane_type != VOP2_PLANE_TYPE_PRIMARY)
2876 					continue;
2877 
2878 				if (!vop2_win_can_attach_to_vp(win_data, i))
2879 					continue;
2880 
2881 				for (k = 0; k < vop2->data->nr_vps; k++) {
2882 					if (win_data->phys_id == vop2->vp_plane_mask[k].primary_plane_id)
2883 						break;
2884 				}
2885 
2886 				/* The win has been used as the primary plane for other VPs */
2887 				if (k < vop2->data->nr_vps)
2888 					continue;
2889 
2890 				vop2->vp_plane_mask[i].attached_layers_nr = 1;
2891 				vop2->vp_plane_mask[i].primary_plane_id = win_data->phys_id;
2892 				vop2->vp_plane_mask[i].attached_layers[0] = win_data->phys_id;
2893 				vop2->vp_plane_mask[i].plane_mask |= BIT(win_data->phys_id);
2894 				active_vp_num++;
2895 				break;
2896 			}
2897 
2898 			if (vop2->vp_plane_mask[i].primary_plane_id == ROCKCHIP_VOP2_PHY_ID_INVALID)
2899 				printf("ERROR: No primary plane find for video_port%d\n", i);
2900 		}
2901 		printf("VOP have %d active VP\n", active_vp_num);
2902 	} else {
2903 		for (i = 0; i < vop2->data->nr_vps; i++) {
2904 			/*
2905 			 * mark the primary plane id of the VP that is
2906 			 * not enabled to invalid.
2907 			 */
2908 			vop2->vp_plane_mask[i].primary_plane_id = ROCKCHIP_VOP2_PHY_ID_INVALID;
2909 			if (cstate->crtc->vps[i].enable) {
2910 				rockchip_cursor_plane_assign(state, i);
2911 				active_vp_num++;
2912 			}
2913 		}
2914 		printf("VOP have %d active VP\n", active_vp_num);
2915 
2916 		if (soc_is_rk3566() && active_vp_num > 2)
2917 			printf("ERROR: rk3566 only support 2 display output!!\n");
2918 		plane_mask = vop2->data->plane_mask;
2919 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2920 
2921 		/*
2922 		 * For RK3566, the main planes should be enabled before the mirror planes.
2923 		 * The devices that support hot plug may be disconnected initially, so we
2924 		 * assign the main planes to the first device that does not support hot
2925 		 * plug, in order to ensure that the mirror planes are not enabled first.
2926 		 */
2927 		if (soc_is_rk3566()) {
2928 			for (i = 0; i < vop2->data->nr_vps; i++) {
2929 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2930 					/* the first store main display plane mask */
2931 					vop2->vp_plane_mask[i] = plane_mask[0];
2932 					main_vp_index = i;
2933 					break;
2934 				}
2935 			}
2936 
2937 			/* if no find unplug devices, use vp0 as main display */
2938 			if (main_vp_index < 0) {
2939 				main_vp_index = 0;
2940 				vop2->vp_plane_mask[0] = plane_mask[0];
2941 			}
2942 
2943 			/* plane_mask[0] store main display, so we from plane_mask[1] */
2944 			j = 1;
2945 		} else {
2946 			/*
2947 			 * For the platforms except RK3566, we assign the plane mask of
2948 			 * VPx according to the &vop2_data.plane_mask[active_vp_num][x].
2949 			 */
2950 			j = 0;
2951 		}
2952 
2953 		/* init other display except main display */
2954 		for (i = 0; i < vop2->data->nr_vps; i++) {
2955 			/* main display or no connect devices */
2956 			if (i == main_vp_index || !cstate->crtc->vps[i].enable)
2957 				continue;
2958 			vop2->vp_plane_mask[i] = plane_mask[j++];
2959 			/*
2960 			 * For rk3588, the main window should attach to the VP0 while
2961 			 * the splice window should attach to the VP1 when the display
2962 			 * mode is over 4k.
2963 			 * If only one VP is enabled and the plane mask is not assigned
2964 			 * in DTS, all main windows will be assigned to the enabled VPx,
2965 			 * and all splice windows will be assigned to the VPx+1, in order
2966 			 * to ensure that the splice mode work well.
2967 			 */
2968 			if (vop2->version == VOP_VERSION_RK3588 && active_vp_num == 1)
2969 				vop2->vp_plane_mask[(i + 1) % vop2->data->nr_vps] = plane_mask[j++];
2970 		}
2971 
2972 		/* store plane mask for vop2_fixup_dts */
2973 		for (i = 0; i < vop2->data->nr_vps; i++) {
2974 			nr_planes = vop2->vp_plane_mask[i].attached_layers_nr;
2975 			for (j = 0; j < nr_planes; j++) {
2976 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2977 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2978 			}
2979 		}
2980 	}
2981 }
2982 
2983 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2984 {
2985 	struct crtc_state *cstate = &state->crtc_state;
2986 	const struct vop2_data *vop2_data = vop2->data;
2987 	const struct vop2_ops *vop2_ops = vop2_data->ops;
2988 	u32 nr_planes = 0;
2989 	u32 plane_mask;
2990 	u8 primary_plane_id;
2991 	const u8 *tmp;
2992 	int i, j;
2993 
2994 	if (vop2->global_init)
2995 		return;
2996 
2997 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2998 	if (soc_is_rk3566())
2999 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
3000 				OTP_WIN_EN_SHIFT, 1, false);
3001 
3002 	/* The plane mask is assigned in DTS */
3003 	if (cstate->crtc->assign_plane) {
3004 		/* check whether plane mask and primary plane are valid */
3005 		if (vop2_plane_mask_check(state)) {
3006 			for (i = 0; i < vop2->data->nr_vps; i++) {
3007 				plane_mask = cstate->crtc->vps[i].plane_mask;
3008 				nr_planes = hweight32(plane_mask); /* use bitmap to store plane mask */
3009 				vop2->vp_plane_mask[i].attached_layers_nr = nr_planes;
3010 				primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
3011 				/*
3012 				 * If the primary plane of specific VP is not assigned
3013 				 * in DTS, find a proper primary plane according to the
3014 				 * &vop2_win_data.possible_vp_mask.
3015 				 */
3016 				if (primary_plane_id == ROCKCHIP_VOP2_PHY_ID_INVALID)
3017 					primary_plane_id = vop2_vp_find_attachable_win(state, i);
3018 				vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
3019 				vop2->vp_plane_mask[i].plane_mask = plane_mask;
3020 
3021 				/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id] */
3022 				for (j = 0; j < nr_planes; j++) {
3023 					vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
3024 					plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
3025 				}
3026 			}
3027 		} else {
3028 			vop2_plane_mask_assign(state);
3029 		}
3030 	} else {
3031 		/*
3032 		 * If no plane mask assignment, plane mask and primary plane will be
3033 		 * assigned automatically.
3034 		 */
3035 		vop2_plane_mask_assign(state);
3036 	}
3037 
3038 	if (vop2->version == VOP_VERSION_RK3588)
3039 		rk3588_vop2_regsbak(vop2);
3040 	else
3041 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
3042 
3043 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
3044 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
3045 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3046 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
3047 
3048 	for (i = 0; i < vop2->data->nr_vps; i++) {
3049 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
3050 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
3051 			printf("%s ",
3052 			       vop2_plane_phys_id_to_string(vop2->vp_plane_mask[i].attached_layers[j]));
3053 		printf("], primary plane: %s\n",
3054 		       vop2_plane_phys_id_to_string(vop2->vp_plane_mask[i].primary_plane_id));
3055 	}
3056 
3057 	vop2_ops->setup_overlay(state);
3058 
3059 	if (is_vop3(vop2)) {
3060 		/*
3061 		 * you can rewrite at dts vop node:
3062 		 *
3063 		 * VOP3_ESMART_8K_MODE = 0,
3064 		 * VOP3_ESMART_4K_4K_MODE = 1,
3065 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
3066 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
3067 		 *
3068 		 * &vop {
3069 		 * 	esmart_lb_mode = /bits/ 8 <2>;
3070 		 * };
3071 		 */
3072 		tmp = dev_read_u8_array_ptr(cstate->dev, "esmart_lb_mode", 1);
3073 		if (tmp)
3074 			vop2->esmart_lb_mode = *tmp;
3075 		else
3076 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
3077 		if (vop2->version == VOP_VERSION_RK3576)
3078 			vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL,
3079 					RK3576_ESMART_LB_MODE_SEL_MASK,
3080 					RK3576_ESMART_LB_MODE_SEL_SHIFT,
3081 					vop3_get_esmart_lb_mode(vop2), true);
3082 		else
3083 			vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
3084 					ESMART_LB_MODE_SEL_MASK,
3085 					ESMART_LB_MODE_SEL_SHIFT,
3086 					vop3_get_esmart_lb_mode(vop2), false);
3087 
3088 		vop3_init_esmart_scale_engine(vop2);
3089 
3090 		if (vop2->version == VOP_VERSION_RK3576)
3091 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
3092 					RK3576_DSP_VS_T_SEL_SHIFT, 0, true);
3093 		else
3094 			vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
3095 					DSP_VS_T_SEL_SHIFT, 0, false);
3096 
3097 		/*
3098 		 * This is a workaround for RK3528/RK3562/RK3576:
3099 		 *
3100 		 * The aclk pre auto gating function may disable the aclk
3101 		 * in some unexpected cases, which detected by hardware
3102 		 * automatically.
3103 		 *
3104 		 * For example, if the above function is enabled, the post
3105 		 * scale function will be affected, resulting in abnormal
3106 		 * display.
3107 		 */
3108 		if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 ||
3109 		    vop2->version == VOP_VERSION_RK3576)
3110 			vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
3111 					ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false);
3112 	}
3113 
3114 	if (vop2->version == VOP_VERSION_RK3568)
3115 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
3116 
3117 	if (vop2->version == VOP_VERSION_RK3576) {
3118 		vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq");
3119 
3120 		/* Default use rkiommu 2.0 for axi0 */
3121 		vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 1, true);
3122 
3123 		/* Init frc2.0 config */
3124 		vop2_writel(vop2, 0xca0, 0xc8);
3125 		vop2_writel(vop2, 0xca4, 0x01000100);
3126 		vop2_writel(vop2, 0xca8, 0x03ff0100);
3127 		vop2_writel(vop2, 0xda0, 0xc8);
3128 		vop2_writel(vop2, 0xda4, 0x01000100);
3129 		vop2_writel(vop2, 0xda8, 0x03ff0100);
3130 
3131 		if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true)
3132 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
3133 					VP_INTR_MERGE_EN_SHIFT, 1, true);
3134 
3135 		/* Set reg done every field for interlace */
3136 		vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK,
3137 				INTERLACE_FRM_REG_DONE_SHIFT, 0, false);
3138 	}
3139 
3140 	vop2->global_init = true;
3141 }
3142 
3143 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state)
3144 {
3145 	struct crtc_state *cstate = &state->crtc_state;
3146 	const struct vop2_data *vop2_data = vop2->data;
3147 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
3148 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3149 	struct resource sharp_regs;
3150 	int ret;
3151 
3152 	if (!(vp_data->feature & VOP_FEATURE_POST_SHARP) || !vp->sharp_en)
3153 		return;
3154 
3155 	ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs);
3156 	if (ret) {
3157 		printf("failed to get sharp regs\n");
3158 		return;
3159 	}
3160 	vop2->sharp_res = (void *)sharp_regs.start;
3161 
3162 	/*
3163 	 * After vop initialization, keep sw_sharp_enable always on.
3164 	 * Only enable/disable sharp submodule to avoid black screen.
3165 	 */
3166 	writel(true << SW_SHARP_ENABLE_SHIFT, vop2->sharp_res + RK3576_SHARP_CTRL);
3167 }
3168 
3169 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state)
3170 {
3171 	struct crtc_state *cstate = &state->crtc_state;
3172 	const struct vop2_data *vop2_data = vop2->data;
3173 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
3174 	struct resource acm_regs;
3175 	u32 *acm_reg_base;
3176 	u32 vp_offset = (cstate->crtc_id * 0x100);
3177 	int ret;
3178 
3179 	if (!(vp_data->feature & VOP_FEATURE_POST_ACM))
3180 		return;
3181 
3182 	ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs);
3183 	if (ret) {
3184 		printf("failed to get acm regs\n");
3185 		return;
3186 	}
3187 	acm_reg_base = (u32 *)acm_regs.start;
3188 
3189 	/*
3190 	 * Black screen is displayed when acm bypass switched
3191 	 * between enable and disable. Therefore, disable acm
3192 	 * bypass by default after system boot.
3193 	 */
3194 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
3195 			POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
3196 
3197 	writel(0, acm_reg_base + 0);
3198 }
3199 
3200 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state,
3201 					  struct device_node *dsp_lut_node)
3202 {
3203 	struct crtc_state *cstate = &state->crtc_state;
3204 	struct resource gamma_res;
3205 	fdt_size_t lut_size;
3206 	u32 *lut_regs;
3207 	u32 *lut;
3208 	u32 r, g, b;
3209 	int lut_len;
3210 	int length;
3211 	int i, j;
3212 	int ret = 0;
3213 
3214 	of_get_property(dsp_lut_node, "gamma-lut", &length);
3215 	if (!length)
3216 		return -EINVAL;
3217 
3218 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
3219 	if (ret)
3220 		printf("failed to get gamma lut res\n");
3221 	lut_regs = (u32 *)gamma_res.start;
3222 	lut_size = gamma_res.end - gamma_res.start + 1;
3223 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
3224 		printf("failed to get gamma lut register\n");
3225 		return -EINVAL;
3226 	}
3227 	lut_len = lut_size / 4;
3228 
3229 	cstate->lut_val = (u32 *)calloc(1, lut_size);
3230 	if (!cstate->lut_val)
3231 		return -ENOMEM;
3232 
3233 	length >>= 2;
3234 	if (length != lut_len) {
3235 		lut = (u32 *)calloc(1, lut_len);
3236 		if (!lut) {
3237 			free(cstate->lut_val);
3238 			return -ENOMEM;
3239 		}
3240 
3241 		ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length);
3242 		if (ret) {
3243 			printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id);
3244 			free(cstate->lut_val);
3245 			free(lut);
3246 			return -EINVAL;
3247 		}
3248 
3249 		/*
3250 		 * In order to achieve the same gamma correction effect in different
3251 		 * platforms, the following conversion helps to translate from 8bit
3252 		 * gamma table with 256 parameters to 10bit gamma with 1024 parameters.
3253 		 */
3254 		for (i = 0; i < lut_len; i++) {
3255 			j = i * length / lut_len;
3256 			r = lut[j] / length / length * lut_len / length;
3257 			g = lut[j] / length % length * lut_len / length;
3258 			b = lut[j] % length * lut_len / length;
3259 
3260 			cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b;
3261 		}
3262 		free(lut);
3263 	} else {
3264 		of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len);
3265 	}
3266 
3267 	return 0;
3268 }
3269 
3270 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state)
3271 {
3272 	struct crtc_state *cstate = &state->crtc_state;
3273 	struct device_node *dsp_lut_node;
3274 	int phandle;
3275 	int ret = 0;
3276 
3277 	phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1);
3278 	if (phandle < 0)
3279 		return;
3280 
3281 	dsp_lut_node = of_find_node_by_phandle(phandle);
3282 	if (!dsp_lut_node)
3283 		return;
3284 
3285 	ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node);
3286 	if (ret)
3287 		printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id);
3288 }
3289 
3290 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
3291 {
3292 	rockchip_vop2_of_get_dsp_lut(vop2, state);
3293 
3294 	rockchip_vop2_gamma_lut_init(vop2, state);
3295 	rockchip_vop2_cubic_lut_init(vop2, state);
3296 	rockchip_vop2_sharp_init(vop2, state);
3297 	rockchip_vop2_acm_init(vop2, state);
3298 
3299 	return 0;
3300 }
3301 
3302 /*
3303  * VOP2 have multi video ports.
3304  * video port ------- crtc
3305  */
3306 static int rockchip_vop2_preinit(struct display_state *state)
3307 {
3308 	struct crtc_state *cstate = &state->crtc_state;
3309 	const struct vop2_data *vop2_data = cstate->crtc->data;
3310 	struct regmap *map;
3311 	char dclk_name[16];
3312 	int ret;
3313 
3314 	if (!rockchip_vop2) {
3315 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
3316 		if (!rockchip_vop2)
3317 			return -ENOMEM;
3318 		memset(rockchip_vop2, 0, sizeof(struct vop2));
3319 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
3320 		rockchip_vop2->reg_len = RK3568_MAX_REG;
3321 #ifdef CONFIG_SPL_BUILD
3322 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
3323 #else
3324 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
3325 		map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf");
3326 		rockchip_vop2->grf = regmap_get_range(map, 0);
3327 		if (rockchip_vop2->grf <= 0)
3328 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
3329 #endif
3330 		rockchip_vop2->version = vop2_data->version;
3331 		rockchip_vop2->data = vop2_data;
3332 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
3333 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf");
3334 			rockchip_vop2->vop_grf = regmap_get_range(map, 0);
3335 			if (rockchip_vop2->vop_grf <= 0)
3336 				printf("%s: Get syscon vop_grf failed (ret=%p)\n",
3337 				       __func__, rockchip_vop2->vop_grf);
3338 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
3339 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
3340 			if (rockchip_vop2->vo1_grf <= 0)
3341 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n",
3342 				       __func__, rockchip_vop2->vo1_grf);
3343 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3344 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3345 			if (rockchip_vop2->sys_pmu <= 0)
3346 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3347 				       __func__, rockchip_vop2->sys_pmu);
3348 		} else if (rockchip_vop2->version == VOP_VERSION_RK3576) {
3349 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf");
3350 			rockchip_vop2->ioc_grf = regmap_get_range(map, 0);
3351 			if (rockchip_vop2->ioc_grf <= 0)
3352 				printf("%s: Get syscon ioc_grf failed (ret=%p)\n",
3353 				       __func__, rockchip_vop2->ioc_grf);
3354 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3355 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3356 			if (rockchip_vop2->sys_pmu <= 0)
3357 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3358 				       __func__, rockchip_vop2->sys_pmu);
3359 		}
3360 	}
3361 
3362 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3363 	if (dev_read_stringlist_search(cstate->dev, "reset-names", dclk_name) > 0) {
3364 		ret = reset_get_by_name(cstate->dev, dclk_name, &cstate->dclk_rst);
3365 		if (ret < 0) {
3366 			printf("%s: failed to get dclk reset: %d\n", __func__, ret);
3367 			cstate->dclk_rst.dev = NULL;
3368 		}
3369 	}
3370 
3371 	cstate->private = rockchip_vop2;
3372 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
3373 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
3374 
3375 	vop2_global_initial(rockchip_vop2, state);
3376 
3377 	return 0;
3378 }
3379 
3380 /*
3381  * calc the dclk on rk3588
3382  * the available div of dclk is 1, 2, 4
3383  *
3384  */
3385 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
3386 {
3387 	if (child_clk * 4 <= max_dclk)
3388 		return child_clk * 4;
3389 	else if (child_clk * 2 <= max_dclk)
3390 		return child_clk * 2;
3391 	else if (child_clk <= max_dclk)
3392 		return child_clk;
3393 	else
3394 		return 0;
3395 }
3396 
3397 /*
3398  * 4 pixclk/cycle on rk3588
3399  * RGB/eDP/HDMI: if_pixclk >= dclk_core
3400  * DP: dp_pixclk = dclk_out <= dclk_core
3401  * DSI: mipi_pixclk <= dclk_out <= dclk_core
3402  */
3403 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
3404 				       int *dclk_core_div, int *dclk_out_div,
3405 				       int *if_pixclk_div, int *if_dclk_div)
3406 {
3407 	struct crtc_state *cstate = &state->crtc_state;
3408 	struct connector_state *conn_state = &state->conn_state;
3409 	struct drm_display_mode *mode = &conn_state->mode;
3410 	struct vop2 *vop2 = cstate->private;
3411 	unsigned long v_pixclk = mode->crtc_clock * 1000L;
3412 	unsigned long dclk_core_rate = v_pixclk >> 2;
3413 	unsigned long dclk_rate = v_pixclk;
3414 	unsigned long dclk_out_rate;
3415 	u64 if_dclk_rate;
3416 	u64 if_pixclk_rate;
3417 	int output_type = conn_state->type;
3418 	int output_mode = conn_state->output_mode;
3419 	int K = 1;
3420 
3421 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
3422 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3423 		printf("Dual channel and YUV420 can't work together\n");
3424 		return -EINVAL;
3425 	}
3426 
3427 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3428 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
3429 		K = 2;
3430 
3431 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
3432 		/*
3433 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
3434 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
3435 		 */
3436 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3437 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3438 			dclk_rate = dclk_rate >> 1;
3439 			K = 2;
3440 		}
3441 		if (cstate->dsc_enable) {
3442 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
3443 			if_dclk_rate = cstate->dsc_cds_clk_rate;
3444 		} else {
3445 			if_pixclk_rate = (dclk_core_rate << 1) / K;
3446 			if_dclk_rate = dclk_core_rate / K;
3447 		}
3448 
3449 		if (v_pixclk > VOP2_MAX_DCLK_RATE * 1000L)
3450 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
3451 						   vop2->data->vp_data[cstate->crtc_id].max_dclk * 1000L);
3452 
3453 		if (!dclk_rate) {
3454 			printf("HDMI if_pixclk_rate out of range(max_dclk: %ld HZ, dclk_core: %lld HZ)\n",
3455 			       vop2->data->vp_data[cstate->crtc_id].max_dclk * 1000L, if_pixclk_rate);
3456 			return -EINVAL;
3457 		}
3458 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3459 		*if_dclk_div = dclk_rate / if_dclk_rate;
3460 		*dclk_core_div = dclk_rate / dclk_core_rate;
3461 		/* For HDMI DSC mode, the dclk_out_div should be the same as dclk_core_div */
3462 		if (cstate->dsc_enable)
3463 			*dclk_out_div = *dclk_core_div;
3464 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
3465 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
3466 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
3467 		/* edp_pixclk = edp_dclk > dclk_core */
3468 		if_pixclk_rate = v_pixclk / K;
3469 		if_dclk_rate = v_pixclk / K;
3470 		dclk_rate = if_pixclk_rate * K;
3471 		*dclk_core_div = dclk_rate / dclk_core_rate;
3472 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3473 		*if_dclk_div = *if_pixclk_div;
3474 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
3475 		dclk_out_rate = v_pixclk >> 2;
3476 		dclk_out_rate = dclk_out_rate / K;
3477 
3478 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3479 					   vop2->data->vp_data[cstate->crtc_id].max_dclk * 1000L);
3480 		if (!dclk_rate) {
3481 			printf("DP dclk_core out of range(max_dclk: %ld HZ, dclk_core: %ld HZ)\n",
3482 			       vop2->data->vp_data[cstate->crtc_id].max_dclk * 1000L, dclk_core_rate);
3483 			return -EINVAL;
3484 		}
3485 		*dclk_out_div = dclk_rate / dclk_out_rate;
3486 		*dclk_core_div = dclk_rate / dclk_core_rate;
3487 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
3488 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3489 			K = 2;
3490 		if (cstate->dsc_enable)
3491 			/* dsc output is 96bit, dsi input is 192 bit */
3492 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
3493 		else
3494 			if_pixclk_rate = dclk_core_rate / K;
3495 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
3496 		dclk_out_rate = dclk_core_rate / K;
3497 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
3498 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3499 					   vop2->data->vp_data[cstate->crtc_id].max_dclk * 1000L);
3500 		if (!dclk_rate) {
3501 			printf("MIPI dclk out of range(max_dclk: %ld HZ, dclk_rate: %ld HZ)\n",
3502 			       vop2->data->vp_data[cstate->crtc_id].max_dclk * 1000L, dclk_rate);
3503 			return -EINVAL;
3504 		}
3505 
3506 		if (cstate->dsc_enable)
3507 			dclk_rate /= cstate->dsc_slice_num;
3508 
3509 		*dclk_out_div = dclk_rate / dclk_out_rate;
3510 		*dclk_core_div = dclk_rate / dclk_core_rate;
3511 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
3512 		if (cstate->dsc_enable)
3513 			*if_pixclk_div = dclk_out_rate / if_pixclk_rate;
3514 
3515 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
3516 		dclk_rate = v_pixclk;
3517 		*dclk_core_div = dclk_rate / dclk_core_rate;
3518 	}
3519 
3520 	*if_pixclk_div = ilog2(*if_pixclk_div);
3521 	*if_dclk_div = ilog2(*if_dclk_div);
3522 	*dclk_core_div = ilog2(*dclk_core_div);
3523 	/*
3524 	 * For RK3588, dclk_out is designed for DP, MIPI(both DSC and non-DSC mode)
3525 	 * and HDMI in DSC mode.
3526 	 */
3527 	if (output_type == DRM_MODE_CONNECTOR_DisplayPort ||
3528 	    output_type == DRM_MODE_CONNECTOR_DSI ||
3529 	    (output_type == DRM_MODE_CONNECTOR_HDMIA && cstate->dsc_enable))
3530 		*dclk_out_div = ilog2(*dclk_out_div);
3531 	else
3532 		*dclk_out_div = 0;
3533 
3534 	return dclk_rate;
3535 }
3536 
3537 static int vop2_calc_dsc_clk(struct display_state *state)
3538 {
3539 	struct connector_state *conn_state = &state->conn_state;
3540 	struct drm_display_mode *mode = &conn_state->mode;
3541 	struct crtc_state *cstate = &state->crtc_state;
3542 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
3543 	u8 k = 1;
3544 
3545 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3546 		k = 2;
3547 
3548 	cstate->dsc_txp_clk_rate = v_pixclk;
3549 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
3550 
3551 	cstate->dsc_pxl_clk_rate = v_pixclk;
3552 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
3553 
3554 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
3555 	 * cds_dat_width = 96;
3556 	 * bits_per_pixel = [8-12];
3557 	 * As cds clk is div from txp clk and only support 1/2/4 div,
3558 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
3559 	 * otherwise dsc_cds = crtc_clock / 8;
3560 	 */
3561 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
3562 
3563 	return 0;
3564 }
3565 
3566 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
3567 {
3568 	struct crtc_state *cstate = &state->crtc_state;
3569 	struct connector_state *conn_state = &state->conn_state;
3570 	struct drm_display_mode *mode = &conn_state->mode;
3571 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3572 	struct vop2 *vop2 = cstate->private;
3573 	u32 vp_offset = (cstate->crtc_id * 0x100);
3574 	u16 hdisplay = mode->crtc_hdisplay;
3575 	int output_if = conn_state->output_if;
3576 	int if_pixclk_div = 0;
3577 	int if_dclk_div = 0;
3578 	unsigned long dclk_rate;
3579 	bool dclk_inv, yc_swap = false;
3580 	u32 val;
3581 
3582 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3583 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3584 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
3585 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
3586 	} else {
3587 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3588 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3589 	}
3590 
3591 	if (cstate->dsc_enable) {
3592 		int k = 1;
3593 
3594 		if (!vop2->data->nr_dscs) {
3595 			printf("Unsupported DSC\n");
3596 			return 0;
3597 		}
3598 
3599 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3600 			k = 2;
3601 
3602 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
3603 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
3604 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
3605 
3606 		vop2_calc_dsc_clk(state);
3607 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
3608 		       cstate->dsc_id, dsc_sink_cap->slice_width,
3609 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
3610 	}
3611 
3612 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
3613 
3614 	if (output_if & VOP_OUTPUT_IF_RGB) {
3615 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3616 				4, false);
3617 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3618 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3619 	}
3620 
3621 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3622 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3623 				3, false);
3624 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3625 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3626 		yc_swap = is_yc_swap(conn_state->bus_format);
3627 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT,
3628 				yc_swap, false);
3629 	}
3630 
3631 	if (output_if & VOP_OUTPUT_IF_BT656) {
3632 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3633 				2, false);
3634 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3635 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3636 		yc_swap = is_yc_swap(conn_state->bus_format);
3637 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT,
3638 				yc_swap, false);
3639 	}
3640 
3641 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3642 		if (cstate->crtc_id == 2)
3643 			val = 0;
3644 		else
3645 			val = 1;
3646 
3647 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3648 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3649 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
3650 
3651 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
3652 				1, false);
3653 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
3654 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
3655 				if_pixclk_div, false);
3656 
3657 		if (conn_state->hold_mode) {
3658 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3659 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3660 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3661 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3662 		}
3663 	}
3664 
3665 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
3666 		if (cstate->crtc_id == 2)
3667 			val = 0;
3668 		else if (cstate->crtc_id == 3)
3669 			val = 1;
3670 		else
3671 			val = 3; /*VP1*/
3672 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3673 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3674 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
3675 
3676 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
3677 				1, false);
3678 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
3679 				val, false);
3680 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
3681 				if_pixclk_div, false);
3682 
3683 		if (conn_state->hold_mode) {
3684 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3685 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3686 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3687 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3688 		}
3689 	}
3690 
3691 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3692 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3693 				MIPI_DUAL_EN_SHIFT, 1, false);
3694 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3695 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3696 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3697 					false);
3698 		switch (conn_state->type) {
3699 		case DRM_MODE_CONNECTOR_DisplayPort:
3700 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3701 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
3702 			break;
3703 		case DRM_MODE_CONNECTOR_eDP:
3704 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3705 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
3706 			break;
3707 		case DRM_MODE_CONNECTOR_HDMIA:
3708 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3709 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
3710 			break;
3711 		case DRM_MODE_CONNECTOR_DSI:
3712 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3713 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
3714 			break;
3715 		default:
3716 			break;
3717 		}
3718 	}
3719 
3720 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3721 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
3722 				1, false);
3723 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3724 				cstate->crtc_id, false);
3725 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3726 				if_dclk_div, false);
3727 
3728 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3729 				if_pixclk_div, false);
3730 
3731 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3732 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
3733 	}
3734 
3735 	if (output_if & VOP_OUTPUT_IF_eDP1) {
3736 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
3737 				1, false);
3738 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3739 				cstate->crtc_id, false);
3740 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3741 				if_dclk_div, false);
3742 
3743 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3744 				if_pixclk_div, false);
3745 
3746 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3747 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
3748 	}
3749 
3750 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3751 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
3752 				1, false);
3753 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3754 				cstate->crtc_id, false);
3755 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3756 				if_dclk_div, false);
3757 
3758 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3759 				if_pixclk_div, false);
3760 
3761 		if (cstate->dsc_enable)
3762 			vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3763 					RK3588_GRF_HDMITX0_COMPRESS_MODE_SHIFT, 1);
3764 
3765 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3766 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
3767 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3768 				HDMI_SYNC_POL_MASK,
3769 				HDMI0_SYNC_POL_SHIFT, val);
3770 	}
3771 
3772 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
3773 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
3774 				1, false);
3775 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3776 				cstate->crtc_id, false);
3777 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3778 				if_dclk_div, false);
3779 
3780 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3781 				if_pixclk_div, false);
3782 
3783 		if (cstate->dsc_enable)
3784 			vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3785 					RK3588_GRF_HDMITX1_COMPRESS_MODE_SHIFT, 1);
3786 
3787 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3788 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
3789 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3790 				HDMI_SYNC_POL_MASK,
3791 				HDMI1_SYNC_POL_SHIFT, val);
3792 	}
3793 
3794 	if (output_if & VOP_OUTPUT_IF_DP0) {
3795 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
3796 				cstate->crtc_id, false);
3797 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3798 				RK3588_DP0_PIN_POL_SHIFT, val, false);
3799 	}
3800 
3801 	if (output_if & VOP_OUTPUT_IF_DP1) {
3802 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
3803 				cstate->crtc_id, false);
3804 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3805 				RK3588_DP1_PIN_POL_SHIFT, val, false);
3806 	}
3807 
3808 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3809 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
3810 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3811 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
3812 
3813 	return dclk_rate / 1000;
3814 }
3815 
3816 static unsigned long rk3576_vop2_if_cfg(struct display_state *state)
3817 {
3818 	struct crtc_state *cstate = &state->crtc_state;
3819 	struct connector_state *conn_state = &state->conn_state;
3820 	struct drm_display_mode *mode = &conn_state->mode;
3821 	struct vop2 *vop2 = cstate->private;
3822 	u32 vp_offset = (cstate->crtc_id * 0x100);
3823 	u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate;
3824 	int output_if = conn_state->output_if;
3825 	bool dclk_inv, yc_swap = false;
3826 	bool split_mode = !!(conn_state->output_flags &
3827 			     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE);
3828 	bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false;
3829 	bool interface_dclk_sel, interface_pix_clk_sel = false;
3830 	bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK ||
3831 			    conn_state->output_if & VOP_OUTPUT_IF_BT656;
3832 	unsigned long dclk_in_rate, dclk_core_rate;
3833 	u32 val;
3834 
3835 	if (split_mode) {
3836 		printf("WARN: split is enabled, post-scaler shouldn't be set\n");
3837 		conn_state->overscan.left_margin = 100;
3838 		conn_state->overscan.right_margin = 100;
3839 		conn_state->overscan.top_margin = 100;
3840 		conn_state->overscan.bottom_margin = 100;
3841 
3842 		/*
3843 		 * VOP split and sharp use the same line buffer. If enable
3844 		 * split, sharp must be disabled completely.
3845 		 */
3846 		if (vop2->data->vp_data[cstate->crtc_id].feature & VOP_FEATURE_POST_SHARP)
3847 			writel(false << SW_SHARP_ENABLE_SHIFT,
3848 			       vop2->sharp_res + RK3576_SHARP_CTRL);
3849 	}
3850 
3851 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3852 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3853 		/*
3854 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3855 		 * so set VOP hsync/vsync polarity as positive by default.
3856 		 */
3857 		val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3858 	} else {
3859 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3860 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3861 	}
3862 
3863 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ||
3864 	    mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode))
3865 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */
3866 	else
3867 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */
3868 	dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div;
3869 
3870 	if (double_pixel)
3871 		dclk_core_rate = mode->crtc_clock / 2;
3872 	else
3873 		dclk_core_rate = mode->crtc_clock / port_pix_rate;
3874 	post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */
3875 
3876 	if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3877 		pix_half_rate = true;
3878 		post_dclk_out_sel = true;
3879 	}
3880 
3881 	if (output_if & VOP_OUTPUT_IF_RGB) {
3882 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3883 		/*
3884 		 * RGB interface_pix_clk_sel will auto config according
3885 		 * to rgb_en/bt1120_en/bt656_en.
3886 		 */
3887 	} else if (output_if & VOP_OUTPUT_IF_eDP0) {
3888 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3889 		interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0;
3890 	} else {
3891 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3892 		interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0;
3893 	}
3894 
3895 	/* dclk_core */
3896 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3897 			RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false);
3898 	/* dclk_out */
3899 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3900 			RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false);
3901 
3902 	if (output_if & VOP_OUTPUT_IF_RGB) {
3903 		/* 0: dclk_core, 1: dclk_out */
3904 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3905 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3906 
3907 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3908 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3909 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3910 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3911 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3912 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3913 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3914 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3915 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3916 				RK3576_IF_PIN_POL_SHIFT, val, false);
3917 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3918 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv);
3919 	}
3920 
3921 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3922 		/* 0: dclk_core, 1: dclk_out */
3923 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3924 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3925 
3926 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3927 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3928 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3929 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3930 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3931 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3932 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3933 				RK3576_BT1120_OUT_EN_SHIFT, 1, false);
3934 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3935 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3936 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3937 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3938 		yc_swap = is_yc_swap(conn_state->bus_format);
3939 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3940 				RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false);
3941 	}
3942 
3943 	if (output_if & VOP_OUTPUT_IF_BT656) {
3944 		/* 0: dclk_core, 1: dclk_out */
3945 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3946 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3947 
3948 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3949 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3950 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3951 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3952 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3953 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3954 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3955 				RK3576_BT656_OUT_EN_SHIFT, 1, false);
3956 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3957 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3958 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3959 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3960 		yc_swap = is_yc_swap(conn_state->bus_format);
3961 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3962 				RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false);
3963 	}
3964 
3965 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3966 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3967 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3968 		/* 0: div2, 1: div4 */
3969 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3970 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3971 
3972 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3973 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3974 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3975 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3976 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3977 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3978 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3979 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3980 		/*
3981 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3982 		 * so set VOP hsync/vsync polarity as positive by default.
3983 		 */
3984 		if (vop2->version == VOP_VERSION_RK3576)
3985 			val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3986 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3987 				RK3576_IF_PIN_POL_SHIFT, val, false);
3988 
3989 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3990 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3991 					RK3576_MIPI_CMD_MODE_SHIFT, 1, false);
3992 
3993 		if (conn_state->hold_mode) {
3994 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3995 					EDPI_TE_EN, !cstate->soft_te, false);
3996 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3997 					EDPI_WMS_HOLD_EN, 1, false);
3998 		}
3999 	}
4000 
4001 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4002 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
4003 				MIPI_DUAL_EN_SHIFT, 1, false);
4004 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
4005 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
4006 					MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
4007 		switch (conn_state->type) {
4008 		case DRM_MODE_CONNECTOR_DisplayPort:
4009 			vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
4010 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
4011 			break;
4012 		case DRM_MODE_CONNECTOR_eDP:
4013 			vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
4014 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
4015 			break;
4016 		case DRM_MODE_CONNECTOR_HDMIA:
4017 			vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
4018 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
4019 			break;
4020 		case DRM_MODE_CONNECTOR_DSI:
4021 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
4022 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
4023 			break;
4024 		default:
4025 			break;
4026 		}
4027 	}
4028 
4029 	if (output_if & VOP_OUTPUT_IF_eDP0) {
4030 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
4031 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
4032 		/* 0: dclk, 1: port0_dclk */
4033 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
4034 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
4035 
4036 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
4037 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
4038 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
4039 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
4040 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
4041 				RK3576_IF_OUT_EN_SHIFT, 1, false);
4042 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
4043 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
4044 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
4045 				RK3576_IF_PIN_POL_SHIFT, val, false);
4046 	}
4047 
4048 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
4049 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
4050 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
4051 		/* 0: div2, 1: div4 */
4052 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
4053 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
4054 
4055 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
4056 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
4057 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
4058 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
4059 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
4060 				RK3576_IF_OUT_EN_SHIFT, 1, false);
4061 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
4062 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
4063 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
4064 				RK3576_IF_PIN_POL_SHIFT, val, false);
4065 	}
4066 
4067 	if (output_if & VOP_OUTPUT_IF_DP0) {
4068 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
4069 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
4070 		/* 0: no div, 1: div2 */
4071 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
4072 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
4073 
4074 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
4075 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
4076 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
4077 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
4078 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
4079 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
4080 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
4081 				RK3576_IF_PIN_POL_SHIFT, val, false);
4082 	}
4083 
4084 	if (output_if & VOP_OUTPUT_IF_DP1) {
4085 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
4086 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
4087 		/* 0: no div, 1: div2 */
4088 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
4089 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
4090 
4091 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
4092 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
4093 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
4094 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
4095 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
4096 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
4097 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK,
4098 				RK3576_IF_PIN_POL_SHIFT, val, false);
4099 	}
4100 
4101 	if (output_if & VOP_OUTPUT_IF_DP2) {
4102 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
4103 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
4104 		/* 0: no div, 1: div2 */
4105 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
4106 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
4107 
4108 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
4109 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
4110 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
4111 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
4112 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
4113 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
4114 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK,
4115 				RK3576_IF_PIN_POL_SHIFT, val, false);
4116 	}
4117 
4118 	return mode->crtc_clock;
4119 }
4120 
4121 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state)
4122 {
4123 	struct crtc_state *cstate = &state->crtc_state;
4124 	struct connector_state *conn_state = &state->conn_state;
4125 	struct vop2 *vop2 = cstate->private;
4126 	u32 vp_offset = (cstate->crtc_id * 0x100);
4127 
4128 	if (conn_state->output_flags &
4129 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) {
4130 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
4131 				LVDS_DUAL_EN_SHIFT, 1, false);
4132 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
4133 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false);
4134 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
4135 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
4136 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
4137 
4138 		return;
4139 	}
4140 
4141 	vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
4142 			MIPI_DUAL_EN_SHIFT, 1, false);
4143 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) {
4144 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
4145 				MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
4146 	}
4147 
4148 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
4149 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
4150 				LVDS_DUAL_EN_SHIFT, 1, false);
4151 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
4152 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false);
4153 	}
4154 }
4155 
4156 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
4157 {
4158 	struct crtc_state *cstate = &state->crtc_state;
4159 	struct connector_state *conn_state = &state->conn_state;
4160 	struct drm_display_mode *mode = &conn_state->mode;
4161 	struct vop2 *vop2 = cstate->private;
4162 	bool dclk_inv;
4163 	u32 val;
4164 
4165 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
4166 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
4167 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
4168 
4169 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
4170 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
4171 				1, false);
4172 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4173 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4174 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
4175 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4176 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
4177 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
4178 	}
4179 
4180 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
4181 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
4182 				1, false);
4183 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
4184 				BT1120_EN_SHIFT, 1, false);
4185 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4186 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4187 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
4188 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
4189 	}
4190 
4191 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
4192 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
4193 				1, false);
4194 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4195 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4196 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
4197 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
4198 	}
4199 
4200 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
4201 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
4202 				1, false);
4203 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4204 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
4205 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
4206 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4207 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4208 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
4209 	}
4210 
4211 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
4212 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
4213 				1, false);
4214 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4215 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
4216 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
4217 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4218 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4219 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
4220 	}
4221 
4222 
4223 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
4224 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
4225 				1, false);
4226 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4227 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
4228 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4229 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
4230 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK,
4231 				IF_CTRL_MIPI_PIN_POL_SHIFT, val, false);
4232 	}
4233 
4234 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
4235 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
4236 				1, false);
4237 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4238 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
4239 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4240 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
4241 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK,
4242 				IF_CTRL_MIPI_PIN_POL_SHIFT, val, false);
4243 	}
4244 
4245 	if (conn_state->output_flags &
4246 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
4247 	    conn_state->output_flags &
4248 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE)
4249 		rk3568_vop2_setup_dual_channel_if(state);
4250 
4251 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
4252 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
4253 				1, false);
4254 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4255 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
4256 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4257 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
4258 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
4259 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
4260 	}
4261 
4262 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
4263 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
4264 				1, false);
4265 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4266 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
4267 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4268 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
4269 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
4270 				IF_CRTL_HDMI_PIN_POL_MASK,
4271 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
4272 	}
4273 
4274 	return mode->crtc_clock;
4275 }
4276 
4277 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
4278 {
4279 	struct crtc_state *cstate = &state->crtc_state;
4280 	struct connector_state *conn_state = &state->conn_state;
4281 	struct drm_display_mode *mode = &conn_state->mode;
4282 	struct vop2 *vop2 = cstate->private;
4283 	bool dclk_inv;
4284 	u32 vp_offset = (cstate->crtc_id * 0x100);
4285 	u32 val;
4286 
4287 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
4288 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
4289 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
4290 
4291 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
4292 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
4293 				1, false);
4294 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4295 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4296 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
4297 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
4298 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4299 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4300 	}
4301 
4302 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
4303 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
4304 				1, false);
4305 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4306 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
4307 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4308 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
4309 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4310 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4311 	}
4312 
4313 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
4314 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
4315 				1, false);
4316 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4317 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
4318 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4319 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
4320 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4321 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
4322 
4323 		if (conn_state->hold_mode) {
4324 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4325 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
4326 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4327 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
4328 		}
4329 	}
4330 
4331 	return mode->crtc_clock;
4332 }
4333 
4334 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
4335 {
4336 	struct crtc_state *cstate = &state->crtc_state;
4337 	struct connector_state *conn_state = &state->conn_state;
4338 	struct drm_display_mode *mode = &conn_state->mode;
4339 	struct vop2 *vop2 = cstate->private;
4340 	u32 val;
4341 
4342 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
4343 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
4344 
4345 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
4346 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
4347 				1, false);
4348 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4349 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4350 	}
4351 
4352 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
4353 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
4354 				1, false);
4355 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4356 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
4357 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4358 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
4359 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
4360 				IF_CRTL_HDMI_PIN_POL_MASK,
4361 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
4362 	}
4363 
4364 	return mode->crtc_clock;
4365 }
4366 
4367 static void vop2_post_color_swap(struct display_state *state)
4368 {
4369 	struct crtc_state *cstate = &state->crtc_state;
4370 	struct connector_state *conn_state = &state->conn_state;
4371 	struct vop2 *vop2 = cstate->private;
4372 	u32 vp_offset = (cstate->crtc_id * 0x100);
4373 	u32 output_type = conn_state->type;
4374 	u32 data_swap = 0;
4375 
4376 	if (is_uv_swap(state) || is_rb_swap(state))
4377 		data_swap = DSP_RB_SWAP;
4378 
4379 	if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) {
4380 		if ((output_type == DRM_MODE_CONNECTOR_HDMIA ||
4381 		     output_type == DRM_MODE_CONNECTOR_DisplayPort) &&
4382 		    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
4383 		     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
4384 		data_swap |= DSP_RG_SWAP;
4385 	}
4386 
4387 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
4388 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
4389 }
4390 
4391 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
4392 {
4393 	int ret = 0;
4394 
4395 	if (parent->dev)
4396 		ret = clk_set_parent(clk, parent);
4397 	if (ret < 0)
4398 		debug("failed to set %s as parent for %s\n",
4399 		      parent->dev->name, clk->dev->name);
4400 }
4401 
4402 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
4403 {
4404 	int ret = 0;
4405 
4406 	if (clk->dev)
4407 		ret = clk_set_rate(clk, rate);
4408 	if (ret < 0)
4409 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
4410 
4411 	return ret;
4412 }
4413 
4414 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
4415 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
4416 				  int *dsc_cds_clk_div, u64 dclk_rate)
4417 {
4418 	struct crtc_state *cstate = &state->crtc_state;
4419 
4420 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
4421 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
4422 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
4423 
4424 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
4425 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
4426 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
4427 }
4428 
4429 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
4430 {
4431 	struct crtc_state *cstate = &state->crtc_state;
4432 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
4433 	struct drm_dsc_picture_parameter_set config_pps;
4434 	const struct vop2_data *vop2_data = vop2->data;
4435 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4436 	u32 *pps_val = (u32 *)&config_pps;
4437 	u32 decoder_regs_offset = (dsc_id * 0x100);
4438 	int i = 0;
4439 
4440 	memcpy(&config_pps, pps, sizeof(config_pps));
4441 
4442 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
4443 		config_pps.pps_3 &= 0xf0;
4444 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
4445 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
4446 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
4447 	}
4448 
4449 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
4450 		config_pps.rc_range_parameters[i] =
4451 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
4452 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
4453 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
4454 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
4455 	}
4456 
4457 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
4458 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
4459 }
4460 
4461 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
4462 {
4463 	struct connector_state *conn_state = &state->conn_state;
4464 	struct drm_display_mode *mode = &conn_state->mode;
4465 	struct crtc_state *cstate = &state->crtc_state;
4466 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
4467 	const struct vop2_data *vop2_data = vop2->data;
4468 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4469 	bool mipi_ds_mode = false;
4470 	u8 dsc_interface_mode = 0;
4471 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4472 	u16 hdisplay = mode->crtc_hdisplay;
4473 	u16 htotal = mode->crtc_htotal;
4474 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4475 	u16 vdisplay = mode->crtc_vdisplay;
4476 	u16 vtotal = mode->crtc_vtotal;
4477 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4478 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4479 	u16 vact_end = vact_st + vdisplay;
4480 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4481 	u32 decoder_regs_offset = (dsc_id * 0x100);
4482 	int dsc_txp_clk_div = 0;
4483 	int dsc_pxl_clk_div = 0;
4484 	int dsc_cds_clk_div = 0;
4485 	int val = 0;
4486 
4487 	if (!vop2->data->nr_dscs) {
4488 		printf("Unsupported DSC\n");
4489 		return;
4490 	}
4491 
4492 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
4493 		printf("DSC%d supported max slice is: %d, current is: %d\n",
4494 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
4495 
4496 	if (dsc_data->pd_id) {
4497 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
4498 			printf("open dsc%d pd fail\n", dsc_id);
4499 	}
4500 
4501 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
4502 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
4503 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
4504 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
4505 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
4506 		dsc_interface_mode = VOP_DSC_IF_HDMI;
4507 	} else {
4508 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
4509 		if (mipi_ds_mode)
4510 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
4511 		else
4512 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
4513 	}
4514 
4515 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4516 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4517 				DSC_MAN_MODE_SHIFT, 0, false);
4518 	else
4519 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4520 				DSC_MAN_MODE_SHIFT, 1, false);
4521 
4522 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
4523 
4524 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
4525 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
4526 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
4527 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
4528 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
4529 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
4530 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
4531 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
4532 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4533 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
4534 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
4535 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
4536 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4537 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
4538 
4539 	if (!mipi_ds_mode) {
4540 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
4541 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
4542 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
4543 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
4544 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
4545 		int k = 1;
4546 
4547 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4548 			k = 2;
4549 
4550 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
4551 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
4552 
4553 		/*
4554 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
4555 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
4556 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
4557 		 *
4558 		 * HDMI:
4559 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
4560 		 *                 delay_line_num = 4 - BPP / 8
4561 		 *                                = (64 - target_bpp / 8) / 16
4562 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4563 		 *
4564 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
4565 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
4566 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4567 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
4568 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4569 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
4570 		 */
4571 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
4572 		dsc_cds_rate_mhz = dsc_cds_rate;
4573 		dsc_hsync = hsync_len / 2;
4574 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
4575 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4576 		} else {
4577 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
4578 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
4579 					     be16_to_cpu(cstate->pps.chunk_size);
4580 
4581 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4582 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
4583 
4584 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
4585 			if (dsc_hsync < 8)
4586 				dsc_hsync = 8;
4587 		}
4588 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
4589 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
4590 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
4591 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
4592 
4593 		/*
4594 		 * htotal / dclk_core = dsc_htotal /cds_clk
4595 		 *
4596 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
4597 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
4598 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
4599 		 *
4600 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
4601 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
4602 		 */
4603 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
4604 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
4605 		val = dsc_htotal << 16 | dsc_hsync;
4606 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
4607 				DSC_HTOTAL_PW_SHIFT, val, false);
4608 
4609 		dsc_hact_st = hact_st / 2;
4610 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
4611 		val = dsc_hact_end << 16 | dsc_hact_st;
4612 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
4613 				DSC_HACT_ST_END_SHIFT, val, false);
4614 
4615 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
4616 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
4617 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
4618 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
4619 	}
4620 
4621 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
4622 			RST_DEASSERT_SHIFT, 1, false);
4623 	udelay(10);
4624 
4625 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
4626 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
4627 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4628 
4629 	vop2_load_pps(state, vop2, dsc_id);
4630 
4631 	val |= (1 << DSC_PPS_UPD_SHIFT);
4632 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4633 
4634 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
4635 	       dsc_id,
4636 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
4637 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
4638 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
4639 }
4640 
4641 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
4642 {
4643 	struct crtc_state *cstate = &state->crtc_state;
4644 	struct vop2 *vop2 = cstate->private;
4645 	struct udevice *vp_dev, *dev;
4646 	struct ofnode_phandle_args args;
4647 	char vp_name[10];
4648 	int ret;
4649 
4650 	if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576)
4651 		return false;
4652 
4653 	sprintf(vp_name, "port@%d", cstate->crtc_id);
4654 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
4655 		debug("warn: can't get vp device\n");
4656 		return false;
4657 	}
4658 
4659 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
4660 					 0, &args);
4661 	if (ret) {
4662 		debug("assigned-clock-parents's node not define\n");
4663 		return false;
4664 	}
4665 
4666 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
4667 		debug("warn: can't get clk device\n");
4668 		return false;
4669 	}
4670 
4671 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
4672 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
4673 		if (clk_dev)
4674 			*clk_dev = dev;
4675 		return true;
4676 	}
4677 
4678 	return false;
4679 }
4680 
4681 static void vop3_mcu_mode_setup(struct display_state *state)
4682 {
4683 	struct crtc_state *cstate = &state->crtc_state;
4684 	struct vop2 *vop2 = cstate->private;
4685 	u32 vp_offset = (cstate->crtc_id * 0x100);
4686 
4687 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4688 			MCU_TYPE_SHIFT, 1, false);
4689 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4690 			MCU_HOLD_MODE_SHIFT, 1, false);
4691 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4692 			MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false);
4693 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4694 			MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false);
4695 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4696 			MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false);
4697 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4698 			MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false);
4699 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4700 			MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false);
4701 }
4702 
4703 static void vop3_mcu_bypass_mode_setup(struct display_state *state)
4704 {
4705 	struct crtc_state *cstate = &state->crtc_state;
4706 	struct vop2 *vop2 = cstate->private;
4707 	u32 vp_offset = (cstate->crtc_id * 0x100);
4708 
4709 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4710 			MCU_TYPE_SHIFT, 1, false);
4711 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4712 			MCU_HOLD_MODE_SHIFT, 1, false);
4713 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4714 			MCU_PIX_TOTAL_SHIFT, 53, false);
4715 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4716 			MCU_CS_PST_SHIFT, 6, false);
4717 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4718 			MCU_CS_PEND_SHIFT, 48, false);
4719 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4720 			MCU_RW_PST_SHIFT, 12, false);
4721 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4722 			MCU_RW_PEND_SHIFT, 30, false);
4723 }
4724 
4725 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value)
4726 {
4727 	struct crtc_state *cstate = &state->crtc_state;
4728 	struct connector_state *conn_state = &state->conn_state;
4729 	struct drm_display_mode *mode = &conn_state->mode;
4730 	struct vop2 *vop2 = cstate->private;
4731 	u32 vp_offset = (cstate->crtc_id * 0x100);
4732 
4733 	/*
4734 	 * 1.set mcu bypass mode timing.
4735 	 * 2.set dclk rate to 150M.
4736 	 */
4737 	if (type == MCU_SETBYPASS && value) {
4738 		vop3_mcu_bypass_mode_setup(state);
4739 		vop2_clk_set_rate(&cstate->dclk, 150000000);
4740 	}
4741 
4742 	switch (type) {
4743 	case MCU_WRCMD:
4744 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4745 				MCU_RS_SHIFT, 0, false);
4746 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4747 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4748 				value, false);
4749 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4750 				MCU_RS_SHIFT, 1, false);
4751 		break;
4752 	case MCU_WRDATA:
4753 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4754 				MCU_RS_SHIFT, 1, false);
4755 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4756 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4757 				value, false);
4758 		break;
4759 	case MCU_SETBYPASS:
4760 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4761 				MCU_BYPASS_SHIFT, value ? 1 : 0, false);
4762 		break;
4763 	default:
4764 		break;
4765 	}
4766 
4767 	/*
4768 	 * 1.restore mcu data mode timing.
4769 	 * 2.restore dclk rate to crtc_clock.
4770 	 */
4771 	if (type == MCU_SETBYPASS && !value) {
4772 		vop3_mcu_mode_setup(state);
4773 		vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000);
4774 	}
4775 
4776 	return 0;
4777 }
4778 
4779 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id)
4780 {
4781 	const struct vop2_data *vop2_data = vop2->data;
4782 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id];
4783 	u32 vp_offset = crtc_id * 0x100;
4784 	bool pre_dither_down_en = false;
4785 
4786 	switch (bus_format) {
4787 	case MEDIA_BUS_FMT_RGB565_1X16:
4788 	case MEDIA_BUS_FMT_RGB565_2X8_LE:
4789 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4790 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4791 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4792 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false);
4793 		pre_dither_down_en = true;
4794 		break;
4795 	case MEDIA_BUS_FMT_RGB666_1X18:
4796 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
4797 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
4798 	case MEDIA_BUS_FMT_RGB666_3X6:
4799 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4800 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4801 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4802 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false);
4803 		pre_dither_down_en = true;
4804 		break;
4805 	case MEDIA_BUS_FMT_YUYV8_1X16:
4806 	case MEDIA_BUS_FMT_YUV8_1X24:
4807 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
4808 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4809 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4810 		pre_dither_down_en = true;
4811 		break;
4812 	case MEDIA_BUS_FMT_YUYV10_1X20:
4813 	case MEDIA_BUS_FMT_YUV10_1X30:
4814 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
4815 	case MEDIA_BUS_FMT_RGB101010_1X30:
4816 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4817 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4818 		pre_dither_down_en = false;
4819 		break;
4820 	case MEDIA_BUS_FMT_RGB888_3X8:
4821 	case MEDIA_BUS_FMT_RGB888_DUMMY_4X8:
4822 	case MEDIA_BUS_FMT_RGB888_1X24:
4823 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
4824 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
4825 	default:
4826 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4827 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4828 		pre_dither_down_en = true;
4829 		break;
4830 	}
4831 
4832 	if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0)
4833 		pre_dither_down_en = false;
4834 
4835 	if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) {
4836 		if (vop2->version == VOP_VERSION_RK3576) {
4837 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000);
4838 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100);
4839 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100);
4840 		}
4841 
4842 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4843 				PRE_DITHER_DOWN_EN_SHIFT, 0, false);
4844 		/* enable frc2.0 do 10->8 */
4845 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4846 				DITHER_DOWN_EN_SHIFT, 1, false);
4847 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4848 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false);
4849 	} else {
4850 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4851 				PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
4852 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4853 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false);
4854 	}
4855 }
4856 
4857 static int rockchip_vop2_init(struct display_state *state)
4858 {
4859 	struct crtc_state *cstate = &state->crtc_state;
4860 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
4861 	struct connector_state *conn_state = &state->conn_state;
4862 	struct drm_display_mode *mode = &conn_state->mode;
4863 	struct vop2 *vop2 = cstate->private;
4864 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4865 	u16 hdisplay = mode->crtc_hdisplay;
4866 	u16 htotal = mode->crtc_htotal;
4867 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4868 	u16 hact_end = hact_st + hdisplay;
4869 	u16 vdisplay = mode->crtc_vdisplay;
4870 	u16 vtotal = mode->crtc_vtotal;
4871 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4872 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4873 	u16 vact_end = vact_st + vdisplay;
4874 	bool yuv_overlay = false;
4875 	u32 vp_offset = (cstate->crtc_id * 0x100);
4876 	u32 line_flag_offset = (cstate->crtc_id * 4);
4877 	u32 val, act_end;
4878 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4879 	u8 dclk_div_factor = 0;
4880 	u8 vp_dclk_div = 1;
4881 	char output_type_name[30] = {0};
4882 #ifndef CONFIG_SPL_BUILD
4883 	char dclk_name[9];
4884 #endif
4885 	struct clk hdmi0_phy_pll;
4886 	struct clk hdmi1_phy_pll;
4887 	struct clk hdmi_phy_pll;
4888 	struct udevice *disp_dev;
4889 	unsigned long dclk_rate = 0;
4890 	int ret;
4891 
4892 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
4893 	       mode->crtc_hdisplay, mode->vdisplay,
4894 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
4895 	       mode->vrefresh,
4896 	       rockchip_get_output_if_name(conn_state->output_if, output_type_name),
4897 	       cstate->crtc_id);
4898 
4899 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
4900 		cstate->splice_mode = true;
4901 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
4902 		if (!cstate->splice_crtc_id) {
4903 			printf("%s: Splice mode is unsupported by vp%d\n",
4904 			       __func__, cstate->crtc_id);
4905 			return -EINVAL;
4906 		}
4907 
4908 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
4909 				PORT_MERGE_EN_SHIFT, 1, false);
4910 	}
4911 
4912 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4913 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4914 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4915 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4916 
4917 	if (vop2->data->vp_data[cstate->crtc_id].urgency) {
4918 		u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl;
4919 		u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh;
4920 
4921 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK,
4922 				AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4923 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK,
4924 				AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4925 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK,
4926 				POST_URGENCY_EN_SHIFT, 1, false);
4927 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK,
4928 				POST_URGENCY_THL_SHIFT, urgen_thl, false);
4929 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK,
4930 				POST_URGENCY_THH_SHIFT, urgen_thh, false);
4931 	}
4932 
4933 	vop2_initial(vop2, state);
4934 	if (vop2->version == VOP_VERSION_RK3588)
4935 		dclk_rate = rk3588_vop2_if_cfg(state);
4936 	else if (vop2->version == VOP_VERSION_RK3576)
4937 		dclk_rate = rk3576_vop2_if_cfg(state);
4938 	else if (vop2->version == VOP_VERSION_RK3568)
4939 		dclk_rate = rk3568_vop2_if_cfg(state);
4940 	else if (vop2->version == VOP_VERSION_RK3562)
4941 		dclk_rate = rk3562_vop2_if_cfg(state);
4942 	else if (vop2->version == VOP_VERSION_RK3528)
4943 		dclk_rate = rk3528_vop2_if_cfg(state);
4944 
4945 	if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
4946 	     !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) ||
4947 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
4948 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
4949 
4950 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
4951 		if (vop2->version == VOP_VERSION_RK3588 &&
4952 		    conn_state->type == DRM_MODE_CONNECTOR_DisplayPort)
4953 			conn_state->output_mode = RK3588_DP_OUT_MODE_YUV420;
4954 	} else if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV422) {
4955 		if (vop2->version == VOP_VERSION_RK3576 &&
4956 		    conn_state->type == DRM_MODE_CONNECTOR_eDP)
4957 			conn_state->output_mode = RK3576_EDP_OUT_MODE_YUV422;
4958 		else if (vop2->version == VOP_VERSION_RK3588 &&
4959 			 conn_state->type == DRM_MODE_CONNECTOR_eDP)
4960 			conn_state->output_mode = RK3588_EDP_OUTPUT_MODE_YUV422;
4961 		else if (vop2->version == VOP_VERSION_RK3576 &&
4962 			 conn_state->type == DRM_MODE_CONNECTOR_HDMIA)
4963 			conn_state->output_mode = RK3576_HDMI_OUT_MODE_YUV422;
4964 		else if (conn_state->type == DRM_MODE_CONNECTOR_DisplayPort)
4965 			conn_state->output_mode = RK3588_DP_OUT_MODE_YUV422;
4966 	}
4967 
4968 	vop2_post_color_swap(state);
4969 
4970 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
4971 			OUT_MODE_SHIFT, conn_state->output_mode, false);
4972 
4973 	vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id);
4974 	if (cstate->splice_mode)
4975 		vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id);
4976 
4977 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
4978 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
4979 			yuv_overlay, false);
4980 
4981 	cstate->yuv_overlay = yuv_overlay;
4982 
4983 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
4984 		    (htotal << 16) | hsync_len);
4985 	val = hact_st << 16;
4986 	val |= hact_end;
4987 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
4988 	val = vact_st << 16;
4989 	val |= vact_end;
4990 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
4991 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
4992 		u16 vact_st_f1 = vtotal + vact_st + 1;
4993 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
4994 
4995 		val = vact_st_f1 << 16 | vact_end_f1;
4996 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
4997 			    val);
4998 
4999 		val = vtotal << 16 | (vtotal + vsync_len);
5000 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
5001 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5002 				INTERLACE_EN_SHIFT, 1, false);
5003 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5004 				DSP_FILED_POL, 1, false);
5005 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5006 				P2I_EN_SHIFT, 1, false);
5007 		vtotal += vtotal + 1;
5008 		act_end = vact_end_f1;
5009 	} else {
5010 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5011 				INTERLACE_EN_SHIFT, 0, false);
5012 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5013 				P2I_EN_SHIFT, 0, false);
5014 		act_end = vact_end;
5015 	}
5016 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
5017 		    (vtotal << 16) | vsync_len);
5018 
5019 	if (vop2->version == VOP_VERSION_RK3528 ||
5020 	    vop2->version == VOP_VERSION_RK3562 ||
5021 	    vop2->version == VOP_VERSION_RK3568) {
5022 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
5023 		conn_state->output_if & VOP_OUTPUT_IF_BT656)
5024 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5025 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
5026 		else
5027 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5028 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
5029 
5030 		if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
5031 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
5032 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
5033 		else
5034 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
5035 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
5036 	}
5037 
5038 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
5039 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
5040 
5041 	if (yuv_overlay)
5042 		val = 0x20010200;
5043 	else
5044 		val = 0;
5045 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
5046 	if (cstate->splice_mode) {
5047 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
5048 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
5049 				yuv_overlay, false);
5050 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
5051 	}
5052 
5053 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5054 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
5055 
5056 	if (vp->xmirror_en)
5057 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5058 				DSP_X_MIR_EN_SHIFT, 1, false);
5059 
5060 	vop2_tv_config_update(state, vop2);
5061 	vop2_post_config(state, vop2);
5062 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
5063 		vop3_post_config(state, vop2);
5064 
5065 	if (cstate->dsc_enable) {
5066 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
5067 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
5068 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
5069 		} else {
5070 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
5071 		}
5072 	}
5073 
5074 #ifndef CONFIG_SPL_BUILD
5075 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
5076 	ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk);
5077 	if (ret) {
5078 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
5079 		return ret;
5080 	}
5081 #endif
5082 
5083 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
5084 	if (!ret) {
5085 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
5086 		if (ret)
5087 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
5088 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
5089 		if (ret)
5090 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
5091 	} else {
5092 		hdmi0_phy_pll.dev = NULL;
5093 		hdmi1_phy_pll.dev = NULL;
5094 		debug("%s: Faile to find display-subsystem node\n", __func__);
5095 	}
5096 
5097 	if (vop2->version == VOP_VERSION_RK3528) {
5098 		struct ofnode_phandle_args args;
5099 
5100 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
5101 						 "#clock-cells", 0, 0, &args);
5102 		if (!ret) {
5103 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
5104 			if (ret) {
5105 				debug("warn: can't get clk device\n");
5106 				return ret;
5107 			}
5108 		} else {
5109 			debug("assigned-clock-parents's node not define\n");
5110 		}
5111 	}
5112 
5113 	if (vop2->version == VOP_VERSION_RK3576)
5114 		vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div;
5115 
5116 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
5117 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
5118 			vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll);
5119 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
5120 			vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll);
5121 
5122 		/*
5123 		 * uboot clk driver won't set dclk parent's rate when use
5124 		 * hdmi phypll as dclk source.
5125 		 * So set dclk rate is meaningless. Set hdmi phypll rate
5126 		 * directly.
5127 		 */
5128 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
5129 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000);
5130 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
5131 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000);
5132 		} else {
5133 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
5134 				ret = vop2_clk_set_rate(&hdmi_phy_pll,
5135 							dclk_rate / vp_dclk_div * 1000);
5136 			} else {
5137 #ifndef CONFIG_SPL_BUILD
5138 				ret = vop2_clk_set_rate(&cstate->dclk,
5139 							dclk_rate / vp_dclk_div * 1000);
5140 #else
5141 				if (vop2->version == VOP_VERSION_RK3528) {
5142 					void *cru_base = (void *)RK3528_CRU_BASE;
5143 
5144 					/* dclk src switch to hdmiphy pll */
5145 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
5146 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
5147 					ret = dclk_rate * 1000;
5148 				}
5149 #endif
5150 			}
5151 		}
5152 	} else {
5153 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
5154 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000);
5155 		else
5156 			ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000);
5157 	}
5158 
5159 	if (IS_ERR_VALUE(ret)) {
5160 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
5161 		       __func__, cstate->crtc_id, dclk_rate, ret);
5162 		return ret;
5163 	} else {
5164 		if (cstate->mcu_timing.mcu_pix_total) {
5165 			mode->crtc_clock = roundup(ret, 1000) / 1000;
5166 		} else {
5167 			dclk_div_factor = mode->crtc_clock / dclk_rate;
5168 			mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000;
5169 		}
5170 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
5171 	}
5172 
5173 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
5174 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
5175 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
5176 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
5177 
5178 	if (cstate->mcu_timing.mcu_pix_total) {
5179 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5180 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5181 				STANDBY_EN_SHIFT, 0, false);
5182 		vop3_mcu_mode_setup(state);
5183 	}
5184 
5185 	return 0;
5186 }
5187 
5188 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
5189 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
5190 			     uint32_t dst_h)
5191 {
5192 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
5193 	uint16_t hscl_filter_mode, vscl_filter_mode;
5194 	uint8_t xgt2 = 0, xgt4 = 0;
5195 	uint8_t ygt2 = 0, ygt4 = 0;
5196 	uint32_t xfac = 0, yfac = 0;
5197 	u32 win_offset = win->reg_offset;
5198 	bool xgt_en = false;
5199 	bool xavg_en = false;
5200 
5201 	if (is_vop3(vop2)) {
5202 		if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) {
5203 			if (src_w >= (8 * dst_w)) {
5204 				xgt4 = 1;
5205 				src_w >>= 2;
5206 			} else if (src_w >= (4 * dst_w)) {
5207 				xgt2 = 1;
5208 				src_w >>= 1;
5209 			}
5210 		} else {
5211 			if (src_w >= (4 * dst_w)) {
5212 				xgt4 = 1;
5213 				src_w >>= 2;
5214 			} else if (src_w >= (2 * dst_w)) {
5215 				xgt2 = 1;
5216 				src_w >>= 1;
5217 			}
5218 		}
5219 	}
5220 
5221 	/**
5222 	 * The rk3528 is processed as 2 pixel/cycle,
5223 	 * so ygt2/ygt4 needs to be triggered in advance to improve performance
5224 	 * when src_w is bigger than 1920.
5225 	 * dst_h / src_h is at [1, 0.65)     ygt2=0; ygt4=0;
5226 	 * dst_h / src_h is at [0.65, 0.35)  ygt2=1; ygt4=0;
5227 	 * dst_h / src_h is at [0.35, 0)     ygt2=0; ygt4=1;
5228 	 */
5229 	if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) {
5230 		if (src_h >= (100 * dst_h / 35)) {
5231 			ygt4 = 1;
5232 			src_h >>= 2;
5233 		} else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) {
5234 			ygt2 = 1;
5235 			src_h >>= 1;
5236 		}
5237 	} else {
5238 		if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) {
5239 			if (src_h >= (8 * dst_h)) {
5240 				ygt4 = 1;
5241 				src_h >>= 2;
5242 			} else if (src_h >= (4 * dst_h)) {
5243 				ygt2 = 1;
5244 				src_h >>= 1;
5245 			}
5246 		} else {
5247 			if (src_h >= (4 * dst_h)) {
5248 				ygt4 = 1;
5249 				src_h >>= 2;
5250 			} else if (src_h >= (2 * dst_h)) {
5251 				ygt2 = 1;
5252 				src_h >>= 1;
5253 			}
5254 		}
5255 	}
5256 
5257 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
5258 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
5259 
5260 	if (yrgb_hor_scl_mode == SCALE_UP)
5261 		hscl_filter_mode = win->hsu_filter_mode;
5262 	else
5263 		hscl_filter_mode = win->hsd_filter_mode;
5264 
5265 	if (yrgb_ver_scl_mode == SCALE_UP)
5266 		vscl_filter_mode = win->vsu_filter_mode;
5267 	else
5268 		vscl_filter_mode = win->vsd_filter_mode;
5269 
5270 	/*
5271 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
5272 	 * at scale down mode
5273 	 */
5274 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
5275 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
5276 		dst_w += 1;
5277 	}
5278 
5279 	if (is_vop3(vop2)) {
5280 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
5281 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
5282 
5283 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
5284 			xavg_en = xgt2 || xgt4;
5285 		else
5286 			xgt_en = xgt2 || xgt4;
5287 
5288 		if (vop2->version == VOP_VERSION_RK3576) {
5289 			bool zme_dering_en = false;
5290 
5291 			if ((yrgb_hor_scl_mode == SCALE_UP &&
5292 			     hscl_filter_mode == VOP2_SCALE_UP_ZME) ||
5293 			    (yrgb_ver_scl_mode == SCALE_UP &&
5294 			     vscl_filter_mode == VOP2_SCALE_UP_ZME))
5295 				zme_dering_en = true;
5296 
5297 			/* Recommended configuration from the algorithm */
5298 			vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset,
5299 				    0x04100d10);
5300 			vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset,
5301 					EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false);
5302 		}
5303 	} else {
5304 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
5305 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
5306 	}
5307 
5308 	if (win->type == CLUSTER_LAYER) {
5309 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
5310 			    yfac << 16 | xfac);
5311 
5312 		if (is_vop3(vop2)) {
5313 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5314 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
5315 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5316 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
5317 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5318 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
5319 
5320 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5321 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
5322 					yrgb_hor_scl_mode, false);
5323 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5324 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
5325 					yrgb_ver_scl_mode, false);
5326 		} else {
5327 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5328 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
5329 					yrgb_hor_scl_mode, false);
5330 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5331 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
5332 					yrgb_ver_scl_mode, false);
5333 		}
5334 
5335 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
5336 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5337 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
5338 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5339 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
5340 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5341 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
5342 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5343 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
5344 		} else {
5345 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5346 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
5347 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5348 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
5349 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5350 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
5351 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5352 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
5353 		}
5354 	} else {
5355 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
5356 			    yfac << 16 | xfac);
5357 
5358 		if (is_vop3(vop2)) {
5359 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5360 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
5361 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5362 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
5363 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5364 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
5365 		}
5366 
5367 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5368 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
5369 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5370 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
5371 
5372 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5373 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
5374 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5375 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
5376 
5377 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5378 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
5379 				hscl_filter_mode, false);
5380 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5381 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
5382 				vscl_filter_mode, false);
5383 	}
5384 }
5385 
5386 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
5387 {
5388 	u32 win_offset = win->reg_offset;
5389 
5390 	if (win->type == CLUSTER_LAYER) {
5391 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
5392 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
5393 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
5394 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5395 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
5396 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5397 	} else {
5398 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
5399 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
5400 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
5401 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5402 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
5403 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5404 	}
5405 }
5406 
5407 static bool vop2_win_dither_up(uint32_t format)
5408 {
5409 	switch (format) {
5410 	case ROCKCHIP_FMT_RGB565:
5411 		return true;
5412 	default:
5413 		return false;
5414 	}
5415 }
5416 
5417 static bool vop2_is_mirror_win(struct vop2_win_data *win)
5418 {
5419 	return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR);
5420 }
5421 
5422 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
5423 {
5424 	struct crtc_state *cstate = &state->crtc_state;
5425 	struct connector_state *conn_state = &state->conn_state;
5426 	struct drm_display_mode *mode = &conn_state->mode;
5427 	struct vop2 *vop2 = cstate->private;
5428 	const struct vop2_data *vop2_data = vop2->data;
5429 	const struct vop2_ops *vop2_ops = vop2_data->ops;
5430 	int src_w = cstate->src_rect.w;
5431 	int src_h = cstate->src_rect.h;
5432 	int crtc_x = cstate->crtc_rect.x;
5433 	int crtc_y = cstate->crtc_rect.y;
5434 	int crtc_w = cstate->crtc_rect.w;
5435 	int crtc_h = cstate->crtc_rect.h;
5436 	int xvir = cstate->xvir;
5437 	int y_mirror = 0;
5438 	int csc_mode;
5439 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5440 	/* offset of the right window in splice mode */
5441 	u32 splice_pixel_offset = 0;
5442 	u32 splice_yrgb_offset = 0;
5443 	u32 win_offset = win->reg_offset;
5444 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5445 	bool dither_up;
5446 
5447 	if (win->splice_mode_right) {
5448 		src_w = cstate->right_src_rect.w;
5449 		src_h = cstate->right_src_rect.h;
5450 		crtc_x = cstate->right_crtc_rect.x;
5451 		crtc_y = cstate->right_crtc_rect.y;
5452 		crtc_w = cstate->right_crtc_rect.w;
5453 		crtc_h = cstate->right_crtc_rect.h;
5454 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5455 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5456 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5457 	}
5458 
5459 	act_info = (src_h - 1) << 16;
5460 	act_info |= (src_w - 1) & 0xffff;
5461 
5462 	dsp_info = (crtc_h - 1) << 16;
5463 	dsp_info |= (crtc_w - 1) & 0xffff;
5464 
5465 	dsp_stx = crtc_x;
5466 	dsp_sty = crtc_y;
5467 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5468 
5469 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5470 		y_mirror = 1;
5471 	else
5472 		y_mirror = 0;
5473 
5474 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5475 
5476 	if (vop2->version != VOP_VERSION_RK3568)
5477 		vop2_axi_config(vop2, win);
5478 
5479 	if (y_mirror)
5480 		printf("WARN: y mirror is unsupported by cluster window\n");
5481 
5482 	if (is_vop3(vop2)) {
5483 		vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset,
5484 				CLUSTER_PORT_SEL_MASK, CLUSTER_PORT_SEL_SHIFT,
5485 				cstate->crtc_id, false);
5486 		vop2_ops->setup_win_dly(state, cstate->crtc_id);
5487 	}
5488 
5489 	/*
5490 	 * rk3588 and later platforms should set half_blocK_en to 1 in line and tile mode.
5491 	 */
5492 	if (vop2->version >= VOP_VERSION_RK3588)
5493 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
5494 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
5495 
5496 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
5497 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5498 			false);
5499 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
5500 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
5501 		    cstate->dma_addr + splice_yrgb_offset);
5502 
5503 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
5504 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
5505 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
5506 
5507 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
5508 
5509 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5510 					 CSC_10BIT_DEPTH);
5511 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5512 			CLUSTER_RGB2YUV_EN_SHIFT,
5513 			is_yuv_output(conn_state->bus_format), false);
5514 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
5515 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
5516 
5517 	dither_up = vop2_win_dither_up(cstate->format);
5518 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5519 			CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false);
5520 
5521 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
5522 
5523 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5524 
5525 	return 0;
5526 }
5527 
5528 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
5529 {
5530 	struct crtc_state *cstate = &state->crtc_state;
5531 	struct connector_state *conn_state = &state->conn_state;
5532 	struct drm_display_mode *mode = &conn_state->mode;
5533 	struct vop2 *vop2 = cstate->private;
5534 	const struct vop2_data *vop2_data = vop2->data;
5535 	const struct vop2_ops *vop2_ops = vop2_data->ops;
5536 	int src_w = cstate->src_rect.w;
5537 	int src_h = cstate->src_rect.h;
5538 	int crtc_x = cstate->crtc_rect.x;
5539 	int crtc_y = cstate->crtc_rect.y;
5540 	int crtc_w = cstate->crtc_rect.w;
5541 	int crtc_h = cstate->crtc_rect.h;
5542 	int xvir = cstate->xvir;
5543 	int y_mirror = 0;
5544 	int csc_mode;
5545 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5546 	/* offset of the right window in splice mode */
5547 	u32 splice_pixel_offset = 0;
5548 	u32 splice_yrgb_offset = 0;
5549 	u32 win_offset = win->reg_offset;
5550 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5551 	u32 val;
5552 	bool dither_up;
5553 
5554 	if (vop2_is_mirror_win(win)) {
5555 		struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id);
5556 
5557 		if (!source_win) {
5558 			printf("invalid source win id %d\n", win->source_win_id);
5559 			return -ENODEV;
5560 		}
5561 
5562 		val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset);
5563 		if (!(val & BIT(WIN_EN_SHIFT))) {
5564 			printf("WARN: the source win should be enabled before mirror win\n");
5565 			return -EAGAIN;
5566 		}
5567 	}
5568 
5569 	if (win->splice_mode_right) {
5570 		src_w = cstate->right_src_rect.w;
5571 		src_h = cstate->right_src_rect.h;
5572 		crtc_x = cstate->right_crtc_rect.x;
5573 		crtc_y = cstate->right_crtc_rect.y;
5574 		crtc_w = cstate->right_crtc_rect.w;
5575 		crtc_h = cstate->right_crtc_rect.h;
5576 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5577 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5578 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5579 	}
5580 
5581 	/*
5582 	 * This is workaround solution for IC design:
5583 	 * esmart can't support scale down when actual_w % 16 == 1.
5584 	 */
5585 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
5586 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
5587 		src_w -= 1;
5588 	}
5589 
5590 	act_info = (src_h - 1) << 16;
5591 	act_info |= (src_w - 1) & 0xffff;
5592 
5593 	dsp_info = (crtc_h - 1) << 16;
5594 	dsp_info |= (crtc_w - 1) & 0xffff;
5595 
5596 	dsp_stx = crtc_x;
5597 	dsp_sty = crtc_y;
5598 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5599 
5600 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5601 		y_mirror = 1;
5602 	else
5603 		y_mirror = 0;
5604 
5605 	if (is_vop3(vop2)) {
5606 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset,
5607 				ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT,
5608 				win->scale_engine_num, false);
5609 		vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5610 				ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5611 				cstate->crtc_id, false);
5612 		vop2_ops->setup_win_dly(state, cstate->crtc_id);
5613 
5614 		/* Merge esmart1/3 from vp1 post to vp0 */
5615 		if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 &&
5616 		    (win->phys_id == ROCKCHIP_VOP2_ESMART1 ||
5617 		     win->phys_id == ROCKCHIP_VOP2_ESMART3))
5618 			vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5619 					ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5620 					1, false);
5621 	}
5622 
5623 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5624 
5625 	if (vop2->version != VOP_VERSION_RK3568)
5626 		vop2_axi_config(vop2, win);
5627 
5628 	if (y_mirror)
5629 		cstate->dma_addr += (src_h - 1) * xvir * 4;
5630 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
5631 			YMIRROR_EN_SHIFT, y_mirror, false);
5632 
5633 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5634 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5635 			false);
5636 
5637 	if (vop2->version == VOP_VERSION_RK3576)
5638 		vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00);
5639 
5640 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
5641 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
5642 		    cstate->dma_addr + splice_yrgb_offset);
5643 
5644 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
5645 		    act_info);
5646 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
5647 		    dsp_info);
5648 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
5649 
5650 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5651 			WIN_EN_SHIFT, 1, false);
5652 
5653 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5654 					 CSC_10BIT_DEPTH);
5655 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
5656 			RGB2YUV_EN_SHIFT,
5657 			is_yuv_output(conn_state->bus_format), false);
5658 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
5659 			CSC_MODE_SHIFT, csc_mode, false);
5660 
5661 	dither_up = vop2_win_dither_up(cstate->format);
5662 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5663 			REGION0_DITHER_UP_EN_SHIFT, dither_up, false);
5664 
5665 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5666 
5667 	return 0;
5668 }
5669 
5670 static void vop2_calc_display_rect_for_splice(struct display_state *state)
5671 {
5672 	struct crtc_state *cstate = &state->crtc_state;
5673 	struct connector_state *conn_state = &state->conn_state;
5674 	struct drm_display_mode *mode = &conn_state->mode;
5675 	struct display_rect *src_rect = &cstate->src_rect;
5676 	struct display_rect *dst_rect = &cstate->crtc_rect;
5677 	struct display_rect left_src, left_dst, right_src, right_dst;
5678 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
5679 	int left_src_w, left_dst_w, right_dst_w;
5680 
5681 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
5682 	if (left_dst_w < 0)
5683 		left_dst_w = 0;
5684 	right_dst_w = dst_rect->w - left_dst_w;
5685 
5686 	if (!right_dst_w)
5687 		left_src_w = src_rect->w;
5688 	else
5689 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
5690 
5691 	left_src.x = src_rect->x;
5692 	left_src.w = left_src_w;
5693 	left_dst.x = dst_rect->x;
5694 	left_dst.w = left_dst_w;
5695 	right_src.x = left_src.x + left_src.w;
5696 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
5697 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
5698 	right_dst.w = right_dst_w;
5699 
5700 	left_src.y = src_rect->y;
5701 	left_src.h = src_rect->h;
5702 	left_dst.y = dst_rect->y;
5703 	left_dst.h = dst_rect->h;
5704 	right_src.y = src_rect->y;
5705 	right_src.h = src_rect->h;
5706 	right_dst.y = dst_rect->y;
5707 	right_dst.h = dst_rect->h;
5708 
5709 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
5710 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
5711 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
5712 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
5713 }
5714 
5715 static int rockchip_vop2_set_plane(struct display_state *state)
5716 {
5717 	struct crtc_state *cstate = &state->crtc_state;
5718 	struct vop2 *vop2 = cstate->private;
5719 	struct vop2_win_data *win_data;
5720 	struct vop2_win_data *splice_win_data;
5721 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5722 	int ret;
5723 
5724 	if (cstate->crtc_rect.w > cstate->max_output.width) {
5725 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
5726 		       cstate->crtc_rect.w, cstate->max_output.width);
5727 		return -EINVAL;
5728 	}
5729 
5730 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5731 	if (!win_data) {
5732 		printf("invalid win id %d\n", primary_plane_id);
5733 		return -ENODEV;
5734 	}
5735 
5736 	/* ignore some plane register according vop3 esmart lb mode */
5737 	if (vop3_ignore_plane(vop2, win_data))
5738 		return -EACCES;
5739 
5740 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) {
5741 		if (vop2_power_domain_on(vop2, win_data->pd_id))
5742 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
5743 	}
5744 
5745 	if (cstate->splice_mode) {
5746 		if (win_data->splice_win_id) {
5747 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
5748 			splice_win_data->splice_mode_right = true;
5749 
5750 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
5751 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
5752 
5753 			vop2_calc_display_rect_for_splice(state);
5754 			if (win_data->type == CLUSTER_LAYER)
5755 				vop2_set_cluster_win(state, splice_win_data);
5756 			else
5757 				vop2_set_smart_win(state, splice_win_data);
5758 		} else {
5759 			printf("ERROR: splice mode is unsupported by plane %s\n",
5760 			       vop2_plane_phys_id_to_string(primary_plane_id));
5761 			return -EINVAL;
5762 		}
5763 	}
5764 
5765 	if (win_data->type == CLUSTER_LAYER)
5766 		ret = vop2_set_cluster_win(state, win_data);
5767 	else
5768 		ret = vop2_set_smart_win(state, win_data);
5769 	if (ret)
5770 		return ret;
5771 
5772 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
5773 		cstate->crtc_id, vop2_plane_phys_id_to_string(primary_plane_id),
5774 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
5775 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
5776 		cstate->dma_addr);
5777 
5778 	return 0;
5779 }
5780 
5781 static int rockchip_vop2_prepare(struct display_state *state)
5782 {
5783 	return 0;
5784 }
5785 
5786 static void vop2_dsc_cfg_done(struct display_state *state)
5787 {
5788 	struct connector_state *conn_state = &state->conn_state;
5789 	struct crtc_state *cstate = &state->crtc_state;
5790 	struct vop2 *vop2 = cstate->private;
5791 	u8 dsc_id = cstate->dsc_id;
5792 	u32 ctrl_regs_offset = (dsc_id * 0x30);
5793 
5794 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
5795 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
5796 				DSC_CFG_DONE_SHIFT, 1, false);
5797 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
5798 				DSC_CFG_DONE_SHIFT, 1, false);
5799 	} else {
5800 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
5801 				DSC_CFG_DONE_SHIFT, 1, false);
5802 	}
5803 }
5804 
5805 static int rockchip_vop2_enable(struct display_state *state)
5806 {
5807 	struct crtc_state *cstate = &state->crtc_state;
5808 	struct vop2 *vop2 = cstate->private;
5809 	u32 vp_offset = (cstate->crtc_id * 0x100);
5810 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5811 
5812 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5813 			STANDBY_EN_SHIFT, 0, false);
5814 
5815 	if (cstate->splice_mode)
5816 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5817 
5818 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5819 
5820 	if (cstate->dsc_enable)
5821 		vop2_dsc_cfg_done(state);
5822 
5823 	if (cstate->mcu_timing.mcu_pix_total)
5824 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
5825 				MCU_HOLD_MODE_SHIFT, 0, false);
5826 
5827 	return 0;
5828 }
5829 
5830 static int rk3588_vop2_post_enable(struct display_state *state)
5831 {
5832 	struct connector_state *conn_state = &state->conn_state;
5833 	struct crtc_state *cstate = &state->crtc_state;
5834 	struct vop2 *vop2 = cstate->private;
5835 	int output_if = conn_state->output_if;
5836 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5837 	int ret, val;
5838 
5839 	if (output_if & VOP_OUTPUT_IF_DP0)
5840 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
5841 				1, false);
5842 
5843 	if (output_if & VOP_OUTPUT_IF_DP1)
5844 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
5845 				1, false);
5846 
5847 	if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1)) {
5848 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5849 		ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val,
5850 					 val & BIT(cstate->crtc_id), 50 * 1000);
5851 		if (ret)
5852 			printf("%s wait cfg done timeout\n", __func__);
5853 
5854 		if (cstate->dclk_rst.dev) {
5855 			reset_assert(&cstate->dclk_rst);
5856 			udelay(20);
5857 			reset_deassert(&cstate->dclk_rst);
5858 		}
5859 	}
5860 
5861 	return 0;
5862 }
5863 
5864 static int rk3576_vop2_post_enable(struct display_state *state)
5865 {
5866 	struct connector_state *conn_state = &state->conn_state;
5867 	struct crtc_state *cstate = &state->crtc_state;
5868 	struct vop2 *vop2 = cstate->private;
5869 	int output_if = conn_state->output_if;
5870 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5871 	int ret, val;
5872 
5873 	if (output_if & VOP_OUTPUT_IF_DP0)
5874 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
5875 				RK3576_IF_OUT_EN_SHIFT, 1, false);
5876 
5877 	if (output_if & VOP_OUTPUT_IF_DP1)
5878 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
5879 				RK3576_IF_OUT_EN_SHIFT, 1, false);
5880 
5881 	if (output_if & VOP_OUTPUT_IF_DP2)
5882 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
5883 				RK3576_IF_OUT_EN_SHIFT, 1, false);
5884 
5885 	if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) {
5886 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5887 		ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val,
5888 					 val & BIT(cstate->crtc_id), 50 * 1000);
5889 		if (ret)
5890 			printf("%s wait cfg done timeout\n", __func__);
5891 
5892 		if (cstate->dclk_rst.dev) {
5893 			reset_assert(&cstate->dclk_rst);
5894 			udelay(20);
5895 			reset_deassert(&cstate->dclk_rst);
5896 		}
5897 	}
5898 
5899 	return 0;
5900 }
5901 
5902 static int rockchip_vop2_post_enable(struct display_state *state)
5903 {
5904 	struct crtc_state *cstate = &state->crtc_state;
5905 	struct vop2 *vop2 = cstate->private;
5906 
5907 	if (vop2->version == VOP_VERSION_RK3588)
5908 		rk3588_vop2_post_enable(state);
5909 	else if (vop2->version == VOP_VERSION_RK3576)
5910 		rk3576_vop2_post_enable(state);
5911 
5912 	return 0;
5913 }
5914 
5915 static int rockchip_vop2_disable(struct display_state *state)
5916 {
5917 	struct crtc_state *cstate = &state->crtc_state;
5918 	struct vop2 *vop2 = cstate->private;
5919 	u32 vp_offset = (cstate->crtc_id * 0x100);
5920 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5921 
5922 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5923 			STANDBY_EN_SHIFT, 1, false);
5924 
5925 	if (cstate->splice_mode)
5926 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5927 
5928 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5929 
5930 	return 0;
5931 }
5932 
5933 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
5934 {
5935 	struct crtc_state *cstate = &state->crtc_state;
5936 	struct vop2 *vop2 = cstate->private;
5937 	ofnode vp_node;
5938 	struct device_node *port_parent_node = cstate->ports_node;
5939 	static bool vop_fix_dts;
5940 	const char *path;
5941 	u32 plane_mask = 0;
5942 	int vp_id = 0;
5943 
5944 	/*
5945 	 * For vop3, &vop2_vp_plane_mask.plane_mask will not be fixup in
5946 	 * &rockchip_crtc_funcs.fixup_dts(), because planes can be switched
5947 	 * between different CRTCs flexibly and the userspace do not need
5948 	 * the plane_mask to restrict the binding between the crtc and plane.
5949 	 * We just find a expected plane for logo display.
5950 	 */
5951 	if (vop_fix_dts || is_vop3(vop2))
5952 		return 0;
5953 
5954 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
5955 		path = vp_node.np->full_name;
5956 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
5957 
5958 		if (cstate->crtc->assign_plane)
5959 			continue;
5960 
5961 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
5962 		       vp_id, plane_mask,
5963 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
5964 		       vop2->vp_plane_mask[vp_id].cursor_plane_id);
5965 
5966 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
5967 				     plane_mask, 1);
5968 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
5969 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
5970 		if (vop2->vp_plane_mask[vp_id].cursor_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID)
5971 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
5972 					     vop2->vp_plane_mask[vp_id].cursor_plane_id, 1);
5973 		vp_id++;
5974 	}
5975 
5976 	vop_fix_dts = true;
5977 
5978 	return 0;
5979 }
5980 
5981 static int rockchip_vop2_check(struct display_state *state)
5982 {
5983 	struct crtc_state *cstate = &state->crtc_state;
5984 	struct rockchip_crtc *crtc = cstate->crtc;
5985 
5986 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
5987 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
5988 		return -ENOTSUPP;
5989 	}
5990 
5991 	if (cstate->splice_mode) {
5992 		crtc->splice_mode = true;
5993 		crtc->splice_crtc_id = cstate->splice_crtc_id;
5994 	}
5995 
5996 	return 0;
5997 }
5998 
5999 static int rockchip_vop2_mode_valid(struct display_state *state)
6000 {
6001 	struct connector_state *conn_state = &state->conn_state;
6002 	struct crtc_state *cstate = &state->crtc_state;
6003 	struct drm_display_mode *mode = &conn_state->mode;
6004 	struct videomode vm;
6005 
6006 	drm_display_mode_to_videomode(mode, &vm);
6007 
6008 	if (vm.hactive < 32 || vm.vactive < 32 ||
6009 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
6010 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
6011 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
6012 		return -EINVAL;
6013 	}
6014 
6015 	return 0;
6016 }
6017 
6018 static int rockchip_vop2_mode_fixup(struct display_state *state)
6019 {
6020 	struct connector_state *conn_state = &state->conn_state;
6021 	struct rockchip_connector *conn = conn_state->connector;
6022 	struct drm_display_mode *mode = &conn_state->mode;
6023 	struct crtc_state *cstate = &state->crtc_state;
6024 	struct vop2 *vop2 = cstate->private;
6025 
6026 	if (conn_state->secondary) {
6027 		if (!(conn->dual_channel_mode &&
6028 		      conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) &&
6029 		    conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS)
6030 			drm_mode_convert_to_split_mode(mode);
6031 	}
6032 
6033 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
6034 
6035 	/*
6036 	 * For RK3568 and RK3588, the hactive of video timing must
6037 	 * be 4-pixel aligned.
6038 	 */
6039 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) {
6040 		if (mode->crtc_hdisplay % 4) {
6041 			int old_hdisplay = mode->crtc_hdisplay;
6042 			int align = 4 - (mode->crtc_hdisplay % 4);
6043 
6044 			mode->crtc_hdisplay += align;
6045 			mode->crtc_hsync_start += align;
6046 			mode->crtc_hsync_end += align;
6047 			mode->crtc_htotal += align;
6048 
6049 			printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n",
6050 			       old_hdisplay, mode->hdisplay);
6051 		}
6052 	}
6053 
6054 	/*
6055 	 * When the dsc bpp is less than 9, hdmi output will flash on TV.
6056 	 * It is speculated that the reason is that pixel rate of sink
6057 	 * decoding is not enough.
6058 	 * Taking 8bpp as an example, dsc clk needs to be 1/3 of the input
6059 	 * clk. the theoretical calculation of DEN compression 1/3, at this
6060 	 * time, the clk of vop dsc to hdmi tx can be reduced to about 260M
6061 	 * to meet the 8bpp transmission.
6062 	 * RK3588 dsc clk only supports 1/2 frequency division, so dsc clk
6063 	 * is 1/2 input clk, which needs to increase blank, which is
6064 	 * equivalent to compressing the absolute DEN time. TV is likely to
6065 	 * decode at a decoding rate of around 260M. DEN absolute time
6066 	 * shortening results in abnormal TV decoding.
6067 	 * So the value of hblank needs to be reduced when bpp is below 9.
6068 	 * The measurement can be displayed normally on TV, but reducing
6069 	 * the hblank will result in non-standard timing of the hdmi output.
6070 	 * This may cause compatibility issues and hdmi cts certification
6071 	 * may fail.
6072 	 */
6073 	if (vop2->version == VOP_VERSION_RK3588) {
6074 		if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
6075 			if (cstate->dsc_sink_cap.target_bits_per_pixel_x16 < 0x90 &&
6076 			    cstate->dsc_enable) {
6077 				u8 vrefresh = drm_mode_vrefresh(mode);
6078 
6079 				mode->crtc_hsync_start = mode->hdisplay + 10;
6080 				mode->crtc_hsync_end = mode->crtc_hsync_start + 10;
6081 				mode->crtc_htotal = mode->crtc_hsync_end + 10;
6082 				mode->crtc_clock = (u32)mode->crtc_htotal * mode->crtc_vtotal *
6083 					vrefresh / 1000;
6084 			}
6085 		}
6086 	}
6087 
6088 	if (vop2->version == VOP_VERSION_RK3576) {
6089 		/*
6090 		 * For RK3576 YUV420 output, hden signal introduce one cycle delay,
6091 		 * so we need to adjust hfp and hbp to compatible with this design.
6092 		 */
6093 		if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
6094 			mode->crtc_hsync_start += 2;
6095 			mode->crtc_hsync_end += 2;
6096 		}
6097 		/*
6098 		 * For RK3576 DP output, vp send 2 pixels 1 cycle. So the hactive,
6099 		 * hfp, hsync, hbp should be 2-pixel aligned.
6100 		 */
6101 		if (conn_state->output_if &
6102 		    (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) {
6103 			mode->crtc_hdisplay += mode->crtc_hdisplay % 2;
6104 			mode->crtc_hsync_start += mode->crtc_hsync_start % 2;
6105 			mode->crtc_hsync_end += mode->crtc_hsync_end % 2;
6106 			mode->crtc_htotal += mode->crtc_htotal % 2;
6107 		}
6108 	}
6109 
6110 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
6111 		mode->crtc_clock *= 2;
6112 
6113 	/*
6114 	 * For RK3528, the path of CVBS output is like:
6115 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
6116 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
6117 	 * clock needs.
6118 	 */
6119 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
6120 		mode->crtc_clock *= 4;
6121 
6122 	mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format);
6123 	if (cstate->mcu_timing.mcu_pix_total)
6124 		mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1;
6125 
6126 	return 0;
6127 }
6128 
6129 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
6130 
6131 static int rockchip_vop2_plane_check(struct display_state *state)
6132 {
6133 	struct crtc_state *cstate = &state->crtc_state;
6134 	struct vop2 *vop2 = cstate->private;
6135 	struct display_rect *src = &cstate->src_rect;
6136 	struct display_rect *dst = &cstate->crtc_rect;
6137 	struct vop2_win_data *win_data;
6138 	int min_scale, max_scale;
6139 	int hscale, vscale;
6140 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
6141 
6142 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
6143 	if (!win_data) {
6144 		printf("ERROR: invalid win id %d\n", primary_plane_id);
6145 		return -ENODEV;
6146 	}
6147 
6148 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
6149 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
6150 
6151 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
6152 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
6153 	if (hscale < 0 || vscale < 0) {
6154 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
6155 		return -ERANGE;
6156 		}
6157 
6158 	return 0;
6159 }
6160 
6161 static int rockchip_vop2_apply_soft_te(struct display_state *state)
6162 {
6163 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
6164 	struct crtc_state *cstate = &state->crtc_state;
6165 	struct vop2 *vop2 = cstate->private;
6166 	u32 vp_offset = (cstate->crtc_id * 0x100);
6167 	int val = 0;
6168 	int ret = 0;
6169 
6170 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
6171 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
6172 	if (!ret) {
6173 #ifndef CONFIG_SPL_BUILD
6174 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
6175 					 !val, 50 * 1000);
6176 		if (!ret) {
6177 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
6178 						 val, 50 * 1000);
6179 			if (!ret) {
6180 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
6181 						EN_MASK, EDPI_WMS_FS, 1, false);
6182 			} else {
6183 				printf("ERROR: vp%d wait for active TE signal timeout\n",
6184 				       cstate->crtc_id);
6185 				return ret;
6186 			}
6187 		} else {
6188 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
6189 			return ret;
6190 		}
6191 #endif
6192 	} else {
6193 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
6194 		return ret;
6195 	}
6196 
6197 	return 0;
6198 }
6199 
6200 static int rockchip_vop2_regs_dump(struct display_state *state)
6201 {
6202 	struct crtc_state *cstate = &state->crtc_state;
6203 	struct vop2 *vop2 = cstate->private;
6204 	const struct vop2_data *vop2_data = vop2->data;
6205 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
6206 	u32 len = 128;
6207 	u32 n, i, j;
6208 	u32 base;
6209 
6210 	if (!cstate->crtc->active)
6211 		return -EINVAL;
6212 
6213 	n = vop2_data->dump_regs_size;
6214 	for (i = 0; i < n; i++) {
6215 		base = regs[i].offset;
6216 		len = 128;
6217 		if (regs[i].size)
6218 			len = min(len, regs[i].size >> 2);
6219 		printf("\n%s:\n", regs[i].name);
6220 		for (j = 0; j < len;) {
6221 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
6222 			       vop2_readl(vop2, base + (4 * j)),
6223 			       vop2_readl(vop2, base + (4 * (j + 1))),
6224 			       vop2_readl(vop2, base + (4 * (j + 2))),
6225 			       vop2_readl(vop2, base + (4 * (j + 3))));
6226 			j += 4;
6227 		}
6228 	}
6229 
6230 	return 0;
6231 }
6232 
6233 static int rockchip_vop2_active_regs_dump(struct display_state *state)
6234 {
6235 	struct crtc_state *cstate = &state->crtc_state;
6236 	struct vop2 *vop2 = cstate->private;
6237 	const struct vop2_data *vop2_data = vop2->data;
6238 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
6239 	u32 len = 128;
6240 	u32 n, i, j;
6241 	u32 base;
6242 	bool enable_state;
6243 
6244 	if (!cstate->crtc->active)
6245 		return -EINVAL;
6246 
6247 	n = vop2_data->dump_regs_size;
6248 	for (i = 0; i < n; i++) {
6249 		if (regs[i].state_mask) {
6250 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
6251 				       regs[i].state_mask;
6252 			if (enable_state != regs[i].enable_state)
6253 				continue;
6254 		}
6255 
6256 		base = regs[i].offset;
6257 		len = 128;
6258 		if (regs[i].size)
6259 			len = min(len, regs[i].size >> 2);
6260 		printf("\n%s:\n", regs[i].name);
6261 		for (j = 0; j < len;) {
6262 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
6263 			       vop2_readl(vop2, base + (4 * j)),
6264 			       vop2_readl(vop2, base + (4 * (j + 1))),
6265 			       vop2_readl(vop2, base + (4 * (j + 2))),
6266 			       vop2_readl(vop2, base + (4 * (j + 3))));
6267 			j += 4;
6268 		}
6269 	}
6270 
6271 	return 0;
6272 }
6273 
6274 static void rk3528_setup_win_dly(struct display_state *state, int crtc_id)
6275 {
6276 	struct crtc_state *cstate = &state->crtc_state;
6277 	struct vop2 *vop2 = cstate->private;
6278 	struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id];
6279 	uint32_t dly = 0; /* For vop3, the default window delay is 0 */
6280 
6281 	switch (plane_mask->primary_plane_id) {
6282 	case ROCKCHIP_VOP2_CLUSTER0:
6283 		vop2_mask_write(vop2, RK3528_OVL_SYS_CLUSTER0_CTRL, CLUSTER_DLY_NUM_MASK,
6284 				CLUSTER_DLY_NUM_SHIFT, dly, false);
6285 		break;
6286 	case ROCKCHIP_VOP2_ESMART0:
6287 		vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL, ESMART_DLY_NUM_MASK,
6288 				ESMART_DLY_NUM_SHIFT, dly, false);
6289 		break;
6290 	case ROCKCHIP_VOP2_ESMART1:
6291 		vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART1_CTRL, ESMART_DLY_NUM_MASK,
6292 				ESMART_DLY_NUM_SHIFT, dly, false);
6293 		break;
6294 	case ROCKCHIP_VOP2_ESMART2:
6295 		vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART2_CTRL, ESMART_DLY_NUM_MASK,
6296 				ESMART_DLY_NUM_SHIFT, dly, false);
6297 		break;
6298 	case ROCKCHIP_VOP2_ESMART3:
6299 		vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART3_CTRL, ESMART_DLY_NUM_MASK,
6300 				ESMART_DLY_NUM_SHIFT, dly, false);
6301 		break;
6302 	}
6303 }
6304 
6305 static void rk3528_setup_overlay(struct display_state *state)
6306 {
6307 	struct crtc_state *cstate = &state->crtc_state;
6308 	struct vop2 *vop2 = cstate->private;
6309 	struct vop2_win_data *win_data;
6310 	int i;
6311 	u32 offset = 0;
6312 	u8 shift = 0;
6313 
6314 	/* init the layer sel value to 0xff(Disable layer) */
6315 	for (i = 0; i < vop2->data->nr_vps; i++) {
6316 		offset = 0x100 * i;
6317 		vop2_writel(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, 0xffffffff);
6318 	}
6319 
6320 	/* layer sel win id */
6321 	for (i = 0; i < vop2->data->nr_vps; i++) {
6322 		if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) {
6323 			offset = 0x100 * i;
6324 			win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id);
6325 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset,
6326 					LAYER_SEL_MASK, 0, win_data->layer_sel_win_id[i], false);
6327 		}
6328 	}
6329 
6330 	/* win sel port */
6331 	for (i = 0; i < vop2->data->nr_vps; i++) {
6332 		if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) {
6333 			win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id);
6334 			shift = win_data->win_sel_port_offset * 2;
6335 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL,
6336 					LAYER_SEL_PORT_MASK, shift, i, false);
6337 		}
6338 	}
6339 }
6340 
6341 static void rk3568_setup_win_dly(struct display_state *state, int crtc_id)
6342 {
6343 	struct crtc_state *cstate = &state->crtc_state;
6344 	struct vop2 *vop2 = cstate->private;
6345 	struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id];
6346 	struct vop2_win_data *win_data;
6347 	uint32_t dly;
6348 
6349 	win_data = vop2_find_win_by_phys_id(vop2, plane_mask->primary_plane_id);
6350 	dly = win_data->dly[VOP2_DLY_MODE_DEFAULT];
6351 	if (win_data->type == CLUSTER_LAYER)
6352 		dly |= dly << 8;
6353 
6354 	switch (plane_mask->primary_plane_id) {
6355 	case ROCKCHIP_VOP2_CLUSTER0:
6356 		vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM, CLUSTER_DLY_NUM_MASK,
6357 				CLUSTER0_DLY_NUM_SHIFT, dly, false);
6358 		break;
6359 	case ROCKCHIP_VOP2_CLUSTER1:
6360 		vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM, CLUSTER_DLY_NUM_MASK,
6361 				CLUSTER1_DLY_NUM_SHIFT, dly, false);
6362 		break;
6363 	case ROCKCHIP_VOP2_CLUSTER2:
6364 		vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM1, CLUSTER_DLY_NUM_MASK,
6365 				CLUSTER0_DLY_NUM_SHIFT, dly, false);
6366 		break;
6367 	case ROCKCHIP_VOP2_CLUSTER3:
6368 		vop2_mask_write(vop2, RK3568_CLUSTER_DLY_NUM1, CLUSTER_DLY_NUM_MASK,
6369 				CLUSTER1_DLY_NUM_SHIFT, dly, false);
6370 		break;
6371 	case ROCKCHIP_VOP2_ESMART0:
6372 		vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK,
6373 				ESMART0_DLY_NUM_SHIFT, dly, false);
6374 		break;
6375 	case ROCKCHIP_VOP2_ESMART1:
6376 		vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK,
6377 				ESMART1_DLY_NUM_SHIFT, dly, false);
6378 		break;
6379 	case ROCKCHIP_VOP2_SMART0:
6380 	case ROCKCHIP_VOP2_ESMART2:
6381 		vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK,
6382 				SMART0_DLY_NUM_SHIFT, dly, false);
6383 		break;
6384 	case ROCKCHIP_VOP2_SMART1:
6385 	case ROCKCHIP_VOP2_ESMART3:
6386 		vop2_mask_write(vop2, RK3568_SMART_DLY_NUM, SMART_DLY_NUM_MASK,
6387 				SMART1_DLY_NUM_SHIFT, dly, false);
6388 		break;
6389 	}
6390 }
6391 
6392 static void rk3568_setup_overlay(struct display_state *state)
6393 {
6394 	struct crtc_state *cstate = &state->crtc_state;
6395 	struct vop2 *vop2 = cstate->private;
6396 	struct vop2_win_data *win_data;
6397 	int layer_phy_id = 0;
6398 	int total_used_layer = 0;
6399 	int port_mux = 0;
6400 	int i, j;
6401 	u32 layer_nr = 0;
6402 	u8 shift = 0;
6403 
6404 	/* layer sel win id */
6405 	for (i = 0; i < vop2->data->nr_vps; i++) {
6406 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
6407 		for (j = 0; j < layer_nr; j++) {
6408 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
6409 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
6410 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
6411 					shift, win_data->layer_sel_win_id[i], false);
6412 			shift += 4;
6413 		}
6414 	}
6415 
6416 	/* win sel port */
6417 	for (i = 0; i < vop2->data->nr_vps; i++) {
6418 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
6419 		for (j = 0; j < layer_nr; j++) {
6420 			if (!vop2->vp_plane_mask[i].attached_layers[j])
6421 				continue;
6422 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
6423 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
6424 			shift = win_data->win_sel_port_offset * 2;
6425 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
6426 					LAYER_SEL_PORT_SHIFT + shift, i, false);
6427 		}
6428 	}
6429 
6430 	/**
6431 	 * port mux config
6432 	 */
6433 	for (i = 0; i < vop2->data->nr_vps; i++) {
6434 		shift = i * 4;
6435 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
6436 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
6437 			port_mux = total_used_layer - 1;
6438 		} else {
6439 			port_mux = 8;
6440 		}
6441 
6442 		if (i == vop2->data->nr_vps - 1)
6443 			port_mux = vop2->data->nr_mixers;
6444 
6445 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
6446 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
6447 				PORT_MUX_SHIFT + shift, port_mux, false);
6448 	}
6449 }
6450 
6451 static void rk3576_setup_win_dly(struct display_state *state, int crtc_id)
6452 {
6453 	struct crtc_state *cstate = &state->crtc_state;
6454 	struct vop2 *vop2 = cstate->private;
6455 	struct vop2_vp_plane_mask *plane_mask = &vop2->vp_plane_mask[crtc_id];
6456 	uint32_t dly = 0; /* For vop3, the default window delay is 0 */
6457 
6458 	switch (plane_mask->primary_plane_id) {
6459 	case ROCKCHIP_VOP2_CLUSTER0:
6460 		vop2_mask_write(vop2, RK3576_CLUSTER0_DLY_NUM, CLUSTER_DLY_NUM_MASK,
6461 				CLUSTER_DLY_NUM_SHIFT, dly, false);
6462 		break;
6463 	case ROCKCHIP_VOP2_CLUSTER1:
6464 		vop2_mask_write(vop2, RK3576_CLUSTER1_DLY_NUM, CLUSTER_DLY_NUM_MASK,
6465 				CLUSTER_DLY_NUM_SHIFT, dly, false);
6466 		break;
6467 	case ROCKCHIP_VOP2_ESMART0:
6468 		vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM, ESMART_DLY_NUM_MASK,
6469 				ESMART_DLY_NUM_SHIFT, dly, false);
6470 		break;
6471 	case ROCKCHIP_VOP2_ESMART1:
6472 		vop2_mask_write(vop2, RK3576_ESMART1_DLY_NUM, ESMART_DLY_NUM_MASK,
6473 				ESMART_DLY_NUM_SHIFT, dly, false);
6474 		break;
6475 	case ROCKCHIP_VOP2_ESMART2:
6476 		vop2_mask_write(vop2, RK3576_ESMART2_DLY_NUM, ESMART_DLY_NUM_MASK,
6477 				ESMART_DLY_NUM_SHIFT, dly, false);
6478 		break;
6479 	case ROCKCHIP_VOP2_ESMART3:
6480 		vop2_mask_write(vop2, RK3576_ESMART3_DLY_NUM, ESMART_DLY_NUM_MASK,
6481 				ESMART_DLY_NUM_SHIFT, dly, false);
6482 		break;
6483 	}
6484 }
6485 
6486 static void rk3576_setup_overlay(struct display_state *state)
6487 {
6488 	struct crtc_state *cstate = &state->crtc_state;
6489 	struct vop2 *vop2 = cstate->private;
6490 	struct vop2_win_data *win_data;
6491 	int i;
6492 	u32 offset = 0;
6493 
6494 	/* layer sel win id */
6495 	for (i = 0; i < vop2->data->nr_vps; i++) {
6496 		if (vop2->vp_plane_mask[i].primary_plane_id != ROCKCHIP_VOP2_PHY_ID_INVALID) {
6497 			offset = 0x100 * i;
6498 			win_data = vop2_find_win_by_phys_id(vop2, vop2->vp_plane_mask[i].primary_plane_id);
6499 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + offset, LAYER_SEL_MASK,
6500 					0, win_data->layer_sel_win_id[i], false);
6501 		}
6502 	}
6503 }
6504 
6505 static struct vop2_dump_regs rk3528_dump_regs[] = {
6506 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6507 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
6508 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6509 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6510 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6511 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6512 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6513 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6514 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6515 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
6516 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
6517 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6518 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
6519 };
6520 
6521 #define RK3528_PLANE_MASK_BASE \
6522 	(BIT(ROCKCHIP_VOP2_CLUSTER0) | \
6523 	 BIT(ROCKCHIP_VOP2_ESMART0)  | BIT(ROCKCHIP_VOP2_ESMART1)  | \
6524 	 BIT(ROCKCHIP_VOP2_ESMART2)  | BIT(ROCKCHIP_VOP2_ESMART3))
6525 
6526 static struct vop2_win_data rk3528_win_data[5] = {
6527 	{
6528 		.name = "Esmart0",
6529 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6530 		.type = ESMART_LAYER,
6531 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
6532 		.win_sel_port_offset = 8,
6533 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
6534 		.reg_offset = 0,
6535 		.axi_id = 0,
6536 		.axi_yrgb_id = 0x06,
6537 		.axi_uv_id = 0x07,
6538 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6539 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6540 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6541 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6542 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6543 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6544 		.possible_vp_mask = BIT(VOP2_VP0),
6545 		.max_upscale_factor = 8,
6546 		.max_downscale_factor = 8,
6547 	},
6548 
6549 	{
6550 		.name = "Esmart1",
6551 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6552 		.type = ESMART_LAYER,
6553 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
6554 		.win_sel_port_offset = 10,
6555 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
6556 		.reg_offset = 0x200,
6557 		.axi_id = 0,
6558 		.axi_yrgb_id = 0x08,
6559 		.axi_uv_id = 0x09,
6560 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6561 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6562 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6563 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6564 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6565 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6566 		.possible_vp_mask = BIT(VOP2_VP0),
6567 		.max_upscale_factor = 8,
6568 		.max_downscale_factor = 8,
6569 	},
6570 
6571 	{
6572 		.name = "Esmart2",
6573 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6574 		.type = ESMART_LAYER,
6575 		.plane_type = VOP2_PLANE_TYPE_CURSOR,
6576 		.win_sel_port_offset = 12,
6577 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
6578 		.reg_offset = 0x400,
6579 		.axi_id = 0,
6580 		.axi_yrgb_id = 0x0a,
6581 		.axi_uv_id = 0x0b,
6582 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6583 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6584 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6585 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6586 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6587 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6588 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1),
6589 		.max_upscale_factor = 8,
6590 		.max_downscale_factor = 8,
6591 	},
6592 
6593 	{
6594 		.name = "Esmart3",
6595 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6596 		.type = ESMART_LAYER,
6597 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
6598 		.win_sel_port_offset = 14,
6599 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
6600 		.reg_offset = 0x600,
6601 		.axi_id = 0,
6602 		.axi_yrgb_id = 0x0c,
6603 		.axi_uv_id = 0x0d,
6604 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6605 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6606 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6607 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6608 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6609 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6610 		.possible_vp_mask = BIT(VOP2_VP1),
6611 		.max_upscale_factor = 8,
6612 		.max_downscale_factor = 8,
6613 	},
6614 
6615 	{
6616 		.name = "Cluster0",
6617 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6618 		.type = CLUSTER_LAYER,
6619 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
6620 		.win_sel_port_offset = 0,
6621 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
6622 		.reg_offset = 0,
6623 		.axi_id = 0,
6624 		.axi_yrgb_id = 0x02,
6625 		.axi_uv_id = 0x03,
6626 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6627 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6628 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6629 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6630 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6631 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6632 		.possible_vp_mask = BIT(VOP2_VP0),
6633 		.max_upscale_factor = 8,
6634 		.max_downscale_factor = 8,
6635 	},
6636 };
6637 
6638 static struct vop2_vp_data rk3528_vp_data[2] = {
6639 	{
6640 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
6641 			   VOP_FEATURE_POST_CSC,
6642 		.max_output = {4096, 4096},
6643 		.layer_mix_dly = 6,
6644 		.hdr_mix_dly = 2,
6645 		.win_dly = 8,
6646 	},
6647 	{
6648 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6649 		.max_output = {1920, 1080},
6650 		.layer_mix_dly = 2,
6651 		.hdr_mix_dly = 0,
6652 		.win_dly = 8,
6653 	},
6654 };
6655 
6656 static const struct vop2_ops rk3528_vop_ops = {
6657 	.setup_win_dly = rk3528_setup_win_dly,
6658 	.setup_overlay = rk3528_setup_overlay,
6659 };
6660 
6661 const struct vop2_data rk3528_vop = {
6662 	.version = VOP_VERSION_RK3528,
6663 	.nr_vps = 2,
6664 	.vp_data = rk3528_vp_data,
6665 	.win_data = rk3528_win_data,
6666 	.plane_mask_base = RK3528_PLANE_MASK_BASE,
6667 	.nr_layers = 5,
6668 	.nr_mixers = 3,
6669 	.nr_gammas = 2,
6670 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
6671 	.dump_regs = rk3528_dump_regs,
6672 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
6673 	.ops = &rk3528_vop_ops,
6674 
6675 };
6676 
6677 static struct vop2_dump_regs rk3562_dump_regs[] = {
6678 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6679 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
6680 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6681 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6682 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6683 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6684 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6685 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6686 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
6687 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
6688 };
6689 
6690 #define RK3562_PLANE_MASK_BASE \
6691 	(BIT(ROCKCHIP_VOP2_ESMART0)  | BIT(ROCKCHIP_VOP2_ESMART1)  | \
6692 	 BIT(ROCKCHIP_VOP2_ESMART2)  | BIT(ROCKCHIP_VOP2_ESMART3))
6693 
6694 static struct vop2_win_data rk3562_win_data[4] = {
6695 	{
6696 		.name = "Esmart0",
6697 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6698 		.type = ESMART_LAYER,
6699 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
6700 		.win_sel_port_offset = 8,
6701 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6702 		.reg_offset = 0,
6703 		.axi_id = 0,
6704 		.axi_yrgb_id = 0x02,
6705 		.axi_uv_id = 0x03,
6706 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6707 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6708 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6709 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6710 		.possible_vp_mask = BIT(VOP2_VP0),
6711 		.max_upscale_factor = 8,
6712 		.max_downscale_factor = 8,
6713 	},
6714 
6715 	{
6716 		.name = "Esmart1",
6717 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6718 		.type = ESMART_LAYER,
6719 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
6720 		.win_sel_port_offset = 10,
6721 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6722 		.reg_offset = 0x200,
6723 		.axi_id = 0,
6724 		.axi_yrgb_id = 0x04,
6725 		.axi_uv_id = 0x05,
6726 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6727 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6728 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6729 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6730 		.possible_vp_mask = BIT(VOP2_VP0),
6731 		.max_upscale_factor = 8,
6732 		.max_downscale_factor = 8,
6733 	},
6734 
6735 	{
6736 		.name = "Esmart2",
6737 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6738 		.type = ESMART_LAYER,
6739 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
6740 		.win_sel_port_offset = 12,
6741 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
6742 		.reg_offset = 0x400,
6743 		.axi_id = 0,
6744 		.axi_yrgb_id = 0x06,
6745 		.axi_uv_id = 0x07,
6746 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6747 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6748 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6749 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6750 		.possible_vp_mask = BIT(VOP2_VP0),
6751 		.max_upscale_factor = 8,
6752 		.max_downscale_factor = 8,
6753 	},
6754 
6755 	{
6756 		.name = "Esmart3",
6757 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6758 		.type = ESMART_LAYER,
6759 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
6760 		.win_sel_port_offset = 14,
6761 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
6762 		.reg_offset = 0x600,
6763 		.axi_id = 0,
6764 		.axi_yrgb_id = 0x08,
6765 		.axi_uv_id = 0x0d,
6766 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6767 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6768 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6769 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6770 		.possible_vp_mask = BIT(VOP2_VP0),
6771 		.max_upscale_factor = 8,
6772 		.max_downscale_factor = 8,
6773 	},
6774 };
6775 
6776 static struct vop2_vp_data rk3562_vp_data[2] = {
6777 	{
6778 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6779 		.max_output = {2048, 4096},
6780 		.win_dly = 6,
6781 		.layer_mix_dly = 8,
6782 	},
6783 	{
6784 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6785 		.max_output = {2048, 1080},
6786 		.win_dly = 8,
6787 		.layer_mix_dly = 8,
6788 	},
6789 };
6790 
6791 static const struct vop2_ops rk3562_vop_ops = {
6792 	.setup_win_dly = rk3528_setup_win_dly,
6793 	.setup_overlay = rk3528_setup_overlay,
6794 };
6795 
6796 const struct vop2_data rk3562_vop = {
6797 	.version = VOP_VERSION_RK3562,
6798 	.nr_vps = 2,
6799 	.vp_data = rk3562_vp_data,
6800 	.win_data = rk3562_win_data,
6801 	.plane_mask_base = RK3562_PLANE_MASK_BASE,
6802 	.nr_layers = 4,
6803 	.nr_mixers = 3,
6804 	.nr_gammas = 2,
6805 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
6806 	.dump_regs = rk3562_dump_regs,
6807 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
6808 	.ops = &rk3562_vop_ops,
6809 };
6810 
6811 static struct vop2_dump_regs rk3568_dump_regs[] = {
6812 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6813 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6814 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6815 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6816 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6817 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6818 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6819 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6820 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6821 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6822 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6823 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6824 };
6825 
6826 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6827 	{ /* one display policy */
6828 		{/* main display */
6829 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6830 			.attached_layers_nr = 6,
6831 			.attached_layers = {
6832 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
6833 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6834 				},
6835 		},
6836 		{/* second display */},
6837 		{/* third  display */},
6838 		{/* fourth display */},
6839 	},
6840 
6841 	{ /* two display policy */
6842 		{/* main display */
6843 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6844 			.attached_layers_nr = 3,
6845 			.attached_layers = {
6846 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6847 				},
6848 		},
6849 
6850 		{/* second display */
6851 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6852 			.attached_layers_nr = 3,
6853 			.attached_layers = {
6854 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6855 				},
6856 		},
6857 		{/* third  display */},
6858 		{/* fourth display */},
6859 	},
6860 
6861 	{ /* three display policy */
6862 		{/* main display */
6863 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6864 			.attached_layers_nr = 3,
6865 			.attached_layers = {
6866 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6867 				},
6868 		},
6869 
6870 		{/* second display */
6871 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6872 			.attached_layers_nr = 2,
6873 			.attached_layers = {
6874 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
6875 				},
6876 		},
6877 
6878 		{/* third  display */
6879 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6880 			.attached_layers_nr = 1,
6881 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
6882 		},
6883 
6884 		{/* fourth display */},
6885 	},
6886 
6887 	{/* reserved for four display policy */},
6888 };
6889 
6890 #define RK3568_PLANE_MASK_BASE \
6891 	(BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1) | \
6892 	 BIT(ROCKCHIP_VOP2_ESMART0)  | BIT(ROCKCHIP_VOP2_ESMART1)  | \
6893 	 BIT(ROCKCHIP_VOP2_SMART0)   | BIT(ROCKCHIP_VOP2_SMART1))
6894 
6895 static struct vop2_win_data rk3568_win_data[6] = {
6896 	{
6897 		.name = "Cluster0",
6898 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6899 		.type = CLUSTER_LAYER,
6900 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
6901 		.win_sel_port_offset = 0,
6902 		.layer_sel_win_id = { 0, 0, 0, 0xff },
6903 		.reg_offset = 0,
6904 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6905 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6906 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6907 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6908 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2),
6909 		.max_upscale_factor = 4,
6910 		.max_downscale_factor = 4,
6911 		.dly = { 0, 27, 21 },
6912 	},
6913 
6914 	{
6915 		.name = "Cluster1",
6916 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6917 		.type = CLUSTER_LAYER,
6918 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
6919 		.win_sel_port_offset = 1,
6920 		.layer_sel_win_id = { 1, 1, 1, 0xff },
6921 		.reg_offset = 0x200,
6922 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6923 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6924 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6925 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6926 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2),
6927 		.max_upscale_factor = 4,
6928 		.max_downscale_factor = 4,
6929 		.source_win_id = ROCKCHIP_VOP2_CLUSTER0,
6930 		.feature = WIN_FEATURE_MIRROR,
6931 		.dly = { 0, 27, 21 },
6932 	},
6933 
6934 	{
6935 		.name = "Esmart0",
6936 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6937 		.type = ESMART_LAYER,
6938 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
6939 		.win_sel_port_offset = 4,
6940 		.layer_sel_win_id = { 2, 2, 2, 0xff },
6941 		.reg_offset = 0,
6942 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6943 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6944 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6945 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6946 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2),
6947 		.max_upscale_factor = 8,
6948 		.max_downscale_factor = 8,
6949 		.dly = { 20, 47, 41 },
6950 	},
6951 
6952 	{
6953 		.name = "Esmart1",
6954 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6955 		.type = ESMART_LAYER,
6956 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
6957 		.win_sel_port_offset = 5,
6958 		.layer_sel_win_id = { 6, 6, 6, 0xff },
6959 		.reg_offset = 0x200,
6960 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6961 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6962 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6963 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6964 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2),
6965 		.max_upscale_factor = 8,
6966 		.max_downscale_factor = 8,
6967 		.dly = { 20, 47, 41 },
6968 		.source_win_id = ROCKCHIP_VOP2_ESMART0,
6969 		.feature = WIN_FEATURE_MIRROR,
6970 	},
6971 
6972 	{
6973 		.name = "Smart0",
6974 		.phys_id = ROCKCHIP_VOP2_SMART0,
6975 		.type = SMART_LAYER,
6976 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
6977 		.win_sel_port_offset = 6,
6978 		.layer_sel_win_id = { 3, 3, 3, 0xff },
6979 		.reg_offset = 0x400,
6980 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6981 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6982 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6983 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6984 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2),
6985 		.max_upscale_factor = 8,
6986 		.max_downscale_factor = 8,
6987 		.dly = { 20, 47, 41 },
6988 	},
6989 
6990 	{
6991 		.name = "Smart1",
6992 		.phys_id = ROCKCHIP_VOP2_SMART1,
6993 		.type = SMART_LAYER,
6994 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
6995 		.win_sel_port_offset = 7,
6996 		.layer_sel_win_id = { 7, 7, 7, 0xff },
6997 		.reg_offset = 0x600,
6998 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6999 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7000 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7001 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7002 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2),
7003 		.max_upscale_factor = 8,
7004 		.max_downscale_factor = 8,
7005 		.dly = { 20, 47, 41 },
7006 		.source_win_id = ROCKCHIP_VOP2_SMART0,
7007 		.feature = WIN_FEATURE_MIRROR,
7008 	},
7009 };
7010 
7011 static struct vop2_vp_data rk3568_vp_data[3] = {
7012 	{
7013 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7014 		.pre_scan_max_dly = 42,
7015 		.max_output = {4096, 2304},
7016 	},
7017 	{
7018 		.feature = 0,
7019 		.pre_scan_max_dly = 40,
7020 		.max_output = {2048, 1536},
7021 	},
7022 	{
7023 		.feature = 0,
7024 		.pre_scan_max_dly = 40,
7025 		.max_output = {1920, 1080},
7026 	},
7027 };
7028 
7029 static const struct vop2_ops rk3568_vop_ops = {
7030 	.setup_win_dly = rk3568_setup_win_dly,
7031 	.setup_overlay = rk3568_setup_overlay,
7032 };
7033 
7034 const struct vop2_data rk3568_vop = {
7035 	.version = VOP_VERSION_RK3568,
7036 	.nr_vps = 3,
7037 	.vp_data = rk3568_vp_data,
7038 	.win_data = rk3568_win_data,
7039 	.plane_mask = rk356x_vp_plane_mask[0],
7040 	.plane_mask_base = RK3568_PLANE_MASK_BASE,
7041 	.nr_layers = 6,
7042 	.nr_mixers = 5,
7043 	.nr_gammas = 1,
7044 	.dump_regs = rk3568_dump_regs,
7045 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
7046 	.ops = &rk3568_vop_ops,
7047 };
7048 
7049 #define RK3576_PLANE_MASK_BASE \
7050 	(BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1) | \
7051 	 BIT(ROCKCHIP_VOP2_ESMART0)  | BIT(ROCKCHIP_VOP2_ESMART1)  | \
7052 	 BIT(ROCKCHIP_VOP2_ESMART2)  | BIT(ROCKCHIP_VOP2_ESMART3))
7053 
7054 static struct vop2_dump_regs rk3576_dump_regs[] = {
7055 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 },
7056 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 },
7057 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 },
7058 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 },
7059 	{ RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 },
7060 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
7061 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
7062 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
7063 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
7064 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
7065 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 },
7066 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 },
7067 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 },
7068 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 },
7069 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 },
7070 };
7071 
7072 /*
7073  * RK3576 VOP with 2 Cluster win and 4 Esmart win.
7074  * Every Esmart win support 4 multi-region.
7075  * VP0 can use Cluster0/1 and Esmart0/2
7076  * VP1 can use Cluster0/1 and Esmart1/3
7077  * VP2 can use Esmart0/1/2/3
7078  *
7079  * Scale filter mode:
7080  *
7081  * * Cluster:
7082  * * Support prescale down:
7083  * * H/V: gt2/avg2 or gt4/avg4
7084  * * After prescale down:
7085  *	* nearest-neighbor/bilinear/multi-phase filter for scale up
7086  *	* nearest-neighbor/bilinear/multi-phase filter for scale down
7087  *
7088  * * Esmart:
7089  * * Support prescale down:
7090  * * H: gt2/avg2 or gt4/avg4
7091  * * V: gt2 or gt4
7092  * * After prescale down:
7093  *	* nearest-neighbor/bilinear/bicubic for scale up
7094  *	* nearest-neighbor/bilinear for scale down
7095  *
7096  * AXI config::
7097  *
7098  * * Cluster0 win0: 0xa,  0xb       [AXI0]
7099  * * Cluster0 win1: 0xc,  0xd       [AXI0]
7100  * * Cluster1 win0: 0x6,  0x7       [AXI0]
7101  * * Cluster1 win1: 0x8,  0x9       [AXI0]
7102  * * Esmart0:       0x10, 0x11      [AXI0]
7103  * * Esmart1:       0x12, 0x13      [AXI0]
7104  * * Esmart2:       0xa,  0xb       [AXI1]
7105  * * Esmart3:       0xc,  0xd       [AXI1]
7106  * * Lut dma rid:   0x1,  0x2,  0x3 [AXI0]
7107  * * DCI dma rid:   0x4             [AXI0]
7108  * * Metadata rid:  0x5             [AXI0]
7109  *
7110  * * Limit:
7111  * * (1) 0x0 and 0xf can't be used;
7112  * * (2) cluster and lut/dci/metadata rid must smaller than 0xf, If Cluster rid is bigger than 0xf,
7113  * * VOP will dead at the system bandwidth very terrible scene.
7114  */
7115 static struct vop2_win_data rk3576_win_data[6] = {
7116 	{
7117 		.name = "Esmart0",
7118 		.phys_id = ROCKCHIP_VOP2_ESMART0,
7119 		.type = ESMART_LAYER,
7120 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
7121 		.layer_sel_win_id = { 2, 0xff, 0, 0xff },
7122 		.reg_offset = 0x0,
7123 		.supported_rotations = DRM_MODE_REFLECT_Y,
7124 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7125 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7126 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7127 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7128 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
7129 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
7130 		.pd_id = VOP2_PD_ESMART,
7131 		.axi_id = 0,
7132 		.axi_yrgb_id = 0x10,
7133 		.axi_uv_id = 0x11,
7134 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP2),
7135 		.max_upscale_factor = 8,
7136 		.max_downscale_factor = 8,
7137 		.feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH,
7138 	},
7139 	{
7140 		.name = "Esmart1",
7141 		.phys_id = ROCKCHIP_VOP2_ESMART1,
7142 		.type = ESMART_LAYER,
7143 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
7144 		.layer_sel_win_id = { 0xff, 2, 1, 0xff },
7145 		.reg_offset = 0x200,
7146 		.supported_rotations = DRM_MODE_REFLECT_Y,
7147 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7148 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7149 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7150 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7151 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
7152 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
7153 		.pd_id = VOP2_PD_ESMART,
7154 		.axi_id = 0,
7155 		.axi_yrgb_id = 0x12,
7156 		.axi_uv_id = 0x13,
7157 		.possible_vp_mask = BIT(VOP2_VP1) | BIT(VOP2_VP2),
7158 		.max_upscale_factor = 8,
7159 		.max_downscale_factor = 8,
7160 		.feature = WIN_FEATURE_MULTI_AREA,
7161 	},
7162 
7163 	{
7164 		.name = "Esmart2",
7165 		.phys_id = ROCKCHIP_VOP2_ESMART2,
7166 		.type = ESMART_LAYER,
7167 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
7168 		.layer_sel_win_id = { 3, 0xff, 2, 0xff },
7169 		.reg_offset = 0x400,
7170 		.supported_rotations = DRM_MODE_REFLECT_Y,
7171 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7172 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7173 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7174 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7175 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
7176 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
7177 		.pd_id = VOP2_PD_ESMART,
7178 		.axi_id = 1,
7179 		.axi_yrgb_id = 0x0a,
7180 		.axi_uv_id = 0x0b,
7181 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP2),
7182 		.max_upscale_factor = 8,
7183 		.max_downscale_factor = 8,
7184 		.feature = WIN_FEATURE_MULTI_AREA,
7185 	},
7186 
7187 	{
7188 		.name = "Esmart3",
7189 		.phys_id = ROCKCHIP_VOP2_ESMART3,
7190 		.type = ESMART_LAYER,
7191 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
7192 		.layer_sel_win_id = { 0xff, 3, 3, 0xff },
7193 		.reg_offset = 0x600,
7194 		.supported_rotations = DRM_MODE_REFLECT_Y,
7195 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7196 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7197 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7198 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7199 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
7200 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
7201 		.pd_id = VOP2_PD_ESMART,
7202 		.axi_id = 1,
7203 		.axi_yrgb_id = 0x0c,
7204 		.axi_uv_id = 0x0d,
7205 		.possible_vp_mask = BIT(VOP2_VP1) | BIT(VOP2_VP2),
7206 		.max_upscale_factor = 8,
7207 		.max_downscale_factor = 8,
7208 		.feature = WIN_FEATURE_MULTI_AREA,
7209 	},
7210 
7211 	{
7212 		.name = "Cluster0",
7213 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
7214 		.type = CLUSTER_LAYER,
7215 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
7216 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
7217 		.reg_offset = 0x0,
7218 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
7219 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
7220 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7221 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7222 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7223 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
7224 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
7225 		.pd_id = VOP2_PD_CLUSTER,
7226 		.axi_yrgb_id = 0x0a,
7227 		.axi_uv_id = 0x0b,
7228 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1),
7229 		.max_upscale_factor = 8,
7230 		.max_downscale_factor = 8,
7231 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
7232 			   WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI,
7233 	},
7234 
7235 	{
7236 		.name = "Cluster1",
7237 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
7238 		.type = CLUSTER_LAYER,
7239 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
7240 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
7241 		.reg_offset = 0x200,
7242 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
7243 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
7244 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7245 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7246 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7247 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
7248 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
7249 		.pd_id = VOP2_PD_CLUSTER,
7250 		.axi_yrgb_id = 0x06,
7251 		.axi_uv_id = 0x07,
7252 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1),
7253 		.max_upscale_factor = 8,
7254 		.max_downscale_factor = 8,
7255 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
7256 			   WIN_FEATURE_Y2R_13BIT_DEPTH,
7257 	},
7258 };
7259 
7260 /*
7261  * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4,
7262  * the urgency signal will be set to 1, when full post line buffer is over 6, the
7263  * urgency signal will be set to 0.
7264  */
7265 static struct vop_urgency rk3576_vp0_urgency = {
7266 	.urgen_thl = 4,
7267 	.urgen_thh = 6,
7268 };
7269 
7270 static struct vop2_vp_data rk3576_vp_data[3] = {
7271 	{
7272 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR |
7273 			   VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT |
7274 			   VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP,
7275 		.max_output = { 4096, 4096 },
7276 		.hdrvivid_dly = 21,
7277 		.sdr2hdr_dly = 21,
7278 		.layer_mix_dly = 8,
7279 		.hdr_mix_dly = 2,
7280 		.win_dly = 10,
7281 		.pixel_rate = 2,
7282 		.urgency = &rk3576_vp0_urgency,
7283 	},
7284 	{
7285 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN |
7286 			   VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2,
7287 		.max_output = { 2560, 2560 },
7288 		.hdrvivid_dly = 0,
7289 		.sdr2hdr_dly = 0,
7290 		.layer_mix_dly = 6,
7291 		.hdr_mix_dly = 0,
7292 		.win_dly = 10,
7293 		.pixel_rate = 1,
7294 	},
7295 	{
7296 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
7297 		.max_output = { 1920, 1920 },
7298 		.hdrvivid_dly = 0,
7299 		.sdr2hdr_dly = 0,
7300 		.layer_mix_dly = 6,
7301 		.hdr_mix_dly = 0,
7302 		.win_dly = 10,
7303 		.pixel_rate = 1,
7304 	},
7305 };
7306 
7307 static struct vop2_power_domain_data rk3576_vop_pd_data[] = {
7308 	{
7309 		.id = VOP2_PD_CLUSTER,
7310 		.module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1),
7311 	},
7312 	{
7313 		.id = VOP2_PD_ESMART,
7314 		.module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) |
7315 				  BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3),
7316 	},
7317 };
7318 
7319 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = {
7320 	{VOP3_ESMART_4K_4K_4K_MODE, 2},
7321 	{VOP3_ESMART_4K_4K_2K_2K_MODE, 3}
7322 };
7323 
7324 static const struct vop2_ops rk3576_vop_ops = {
7325 	.setup_win_dly = rk3576_setup_win_dly,
7326 	.setup_overlay = rk3576_setup_overlay,
7327 };
7328 
7329 const struct vop2_data rk3576_vop = {
7330 	.version = VOP_VERSION_RK3576,
7331 	.nr_vps = 3,
7332 	.nr_mixers = 4,
7333 	.nr_layers = 6,
7334 	.nr_gammas = 3,
7335 	.esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE,
7336 	.esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map),
7337 	.esmart_lb_mode_map = rk3576_esmart_lb_mode_map,
7338 	.vp_data = rk3576_vp_data,
7339 	.win_data = rk3576_win_data,
7340 	.plane_mask_base = RK3576_PLANE_MASK_BASE,
7341 	.pd = rk3576_vop_pd_data,
7342 	.nr_pd = ARRAY_SIZE(rk3576_vop_pd_data),
7343 	.dump_regs = rk3576_dump_regs,
7344 	.dump_regs_size = ARRAY_SIZE(rk3576_dump_regs),
7345 	.ops = &rk3576_vop_ops,
7346 };
7347 
7348 static struct vop2_dump_regs rk3588_dump_regs[] = {
7349 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
7350 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
7351 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
7352 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
7353 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
7354 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
7355 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
7356 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
7357 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
7358 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
7359 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
7360 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
7361 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
7362 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
7363 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
7364 };
7365 
7366 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
7367 	{ /* one display policy */
7368 		{/* main display */
7369 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
7370 			.attached_layers_nr = 4,
7371 			.attached_layers = {
7372 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
7373 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2
7374 			},
7375 		},
7376 
7377 		{/* planes for the splice mode */
7378 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
7379 			.attached_layers_nr = 4,
7380 			.attached_layers = {
7381 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1,
7382 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
7383 			},
7384 		},
7385 		{/* third  display */},
7386 		{/* fourth display */},
7387 	},
7388 
7389 	{ /* two display policy */
7390 		{/* main display */
7391 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
7392 			.attached_layers_nr = 4,
7393 			.attached_layers = {
7394 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
7395 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2
7396 			},
7397 		},
7398 
7399 		{/* second display */
7400 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
7401 			.attached_layers_nr = 4,
7402 			.attached_layers = {
7403 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1,
7404 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
7405 			},
7406 		},
7407 		{/* third  display */},
7408 		{/* fourth display */},
7409 	},
7410 
7411 	{ /* three display policy */
7412 		{/* main display */
7413 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
7414 			.attached_layers_nr = 3,
7415 			.attached_layers = {
7416 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER2,
7417 				  ROCKCHIP_VOP2_ESMART0
7418 			},
7419 		},
7420 
7421 		{/* second display */
7422 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
7423 			.attached_layers_nr = 3,
7424 			.attached_layers = {
7425 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_CLUSTER3,
7426 				  ROCKCHIP_VOP2_ESMART1
7427 			},
7428 		},
7429 
7430 		{/* third  display */
7431 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
7432 			.attached_layers_nr = 2,
7433 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
7434 		},
7435 
7436 		{/* fourth display */},
7437 	},
7438 
7439 	{ /* four display policy */
7440 		{/* main display */
7441 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
7442 			.attached_layers_nr = 2,
7443 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
7444 		},
7445 
7446 		{/* second display */
7447 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
7448 			.attached_layers_nr = 2,
7449 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
7450 		},
7451 
7452 		{/* third  display */
7453 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
7454 			.attached_layers_nr = 2,
7455 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
7456 		},
7457 
7458 		{/* fourth display */
7459 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
7460 			.attached_layers_nr = 2,
7461 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
7462 		},
7463 	},
7464 
7465 };
7466 
7467 #define RK3588_PLANE_MASK_BASE \
7468 	(BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1) | \
7469 	 BIT(ROCKCHIP_VOP2_CLUSTER2) | BIT(ROCKCHIP_VOP2_CLUSTER3) | \
7470 	 BIT(ROCKCHIP_VOP2_ESMART0)  | BIT(ROCKCHIP_VOP2_ESMART1)  | \
7471 	 BIT(ROCKCHIP_VOP2_ESMART2)  | BIT(ROCKCHIP_VOP2_ESMART3))
7472 
7473 static struct vop2_win_data rk3588_win_data[8] = {
7474 	{
7475 		.name = "Cluster0",
7476 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
7477 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
7478 		.type = CLUSTER_LAYER,
7479 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
7480 		.win_sel_port_offset = 0,
7481 		.layer_sel_win_id = { 0, 0, 0, 0 },
7482 		.reg_offset = 0,
7483 		.axi_id = 0,
7484 		.axi_yrgb_id = 2,
7485 		.axi_uv_id = 3,
7486 		.pd_id = VOP2_PD_CLUSTER0,
7487 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7488 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7489 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7490 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7491 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3),
7492 		.max_upscale_factor = 4,
7493 		.max_downscale_factor = 4,
7494 		.dly = { 4, 26, 29, 4, 35, 3, 5 },
7495 	},
7496 
7497 	{
7498 		.name = "Cluster1",
7499 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
7500 		.type = CLUSTER_LAYER,
7501 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
7502 		.win_sel_port_offset = 1,
7503 		.layer_sel_win_id = { 1, 1, 1, 1 },
7504 		.reg_offset = 0x200,
7505 		.axi_id = 0,
7506 		.axi_yrgb_id = 6,
7507 		.axi_uv_id = 7,
7508 		.pd_id = VOP2_PD_CLUSTER1,
7509 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7510 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7511 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7512 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7513 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3),
7514 		.max_upscale_factor = 4,
7515 		.max_downscale_factor = 4,
7516 		.dly = { 4, 26, 29, 4, 35, 3, 5 },
7517 	},
7518 
7519 	{
7520 		.name = "Cluster2",
7521 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
7522 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
7523 		.type = CLUSTER_LAYER,
7524 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
7525 		.win_sel_port_offset = 2,
7526 		.layer_sel_win_id = { 4, 4, 4, 4 },
7527 		.reg_offset = 0x400,
7528 		.axi_id = 1,
7529 		.axi_yrgb_id = 2,
7530 		.axi_uv_id = 3,
7531 		.pd_id = VOP2_PD_CLUSTER2,
7532 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7533 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7534 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7535 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7536 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3),
7537 		.max_upscale_factor = 4,
7538 		.max_downscale_factor = 4,
7539 		.dly = { 4, 26, 29, 4, 35, 3, 5 },
7540 	},
7541 
7542 	{
7543 		.name = "Cluster3",
7544 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
7545 		.type = CLUSTER_LAYER,
7546 		.plane_type = VOP2_PLANE_TYPE_OVERLAY,
7547 		.win_sel_port_offset = 3,
7548 		.layer_sel_win_id = { 5, 5, 5, 5 },
7549 		.reg_offset = 0x600,
7550 		.axi_id = 1,
7551 		.axi_yrgb_id = 6,
7552 		.axi_uv_id = 7,
7553 		.pd_id = VOP2_PD_CLUSTER3,
7554 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7555 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7556 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7557 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7558 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3),
7559 		.max_upscale_factor = 4,
7560 		.max_downscale_factor = 4,
7561 		.dly = { 4, 26, 29, 4, 35, 3, 5 },
7562 	},
7563 
7564 	{
7565 		.name = "Esmart0",
7566 		.phys_id = ROCKCHIP_VOP2_ESMART0,
7567 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
7568 		.type = ESMART_LAYER,
7569 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
7570 		.win_sel_port_offset = 4,
7571 		.layer_sel_win_id = { 2, 2, 2, 2 },
7572 		.reg_offset = 0,
7573 		.axi_id = 0,
7574 		.axi_yrgb_id = 0x0a,
7575 		.axi_uv_id = 0x0b,
7576 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7577 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7578 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7579 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7580 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3),
7581 		.max_upscale_factor = 8,
7582 		.max_downscale_factor = 8,
7583 		.dly = { 23, 45, 48, 23, 54, 22, 24 },
7584 	},
7585 
7586 	{
7587 		.name = "Esmart1",
7588 		.phys_id = ROCKCHIP_VOP2_ESMART1,
7589 		.type = ESMART_LAYER,
7590 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
7591 		.win_sel_port_offset = 5,
7592 		.layer_sel_win_id = { 3, 3, 3, 3 },
7593 		.reg_offset = 0x200,
7594 		.axi_id = 0,
7595 		.axi_yrgb_id = 0x0c,
7596 		.axi_uv_id = 0x0d,
7597 		.pd_id = VOP2_PD_ESMART,
7598 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7599 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7600 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7601 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7602 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3),
7603 		.max_upscale_factor = 8,
7604 		.max_downscale_factor = 8,
7605 		.dly = { 23, 45, 48, 23, 54, 22, 24 },
7606 	},
7607 
7608 	{
7609 		.name = "Esmart2",
7610 		.phys_id = ROCKCHIP_VOP2_ESMART2,
7611 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
7612 		.type = ESMART_LAYER,
7613 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
7614 		.win_sel_port_offset = 6,
7615 		.layer_sel_win_id = { 6, 6, 6, 6 },
7616 		.reg_offset = 0x400,
7617 		.axi_id = 1,
7618 		.axi_yrgb_id = 0x0a,
7619 		.axi_uv_id = 0x0b,
7620 		.pd_id = VOP2_PD_ESMART,
7621 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7622 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7623 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7624 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7625 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3),
7626 		.max_upscale_factor = 8,
7627 		.max_downscale_factor = 8,
7628 		.dly = { 23, 45, 48, 23, 54, 22, 24 },
7629 	},
7630 
7631 	{
7632 		.name = "Esmart3",
7633 		.phys_id = ROCKCHIP_VOP2_ESMART3,
7634 		.type = ESMART_LAYER,
7635 		.plane_type = VOP2_PLANE_TYPE_PRIMARY,
7636 		.win_sel_port_offset = 7,
7637 		.layer_sel_win_id = { 7, 7, 7, 7 },
7638 		.reg_offset = 0x600,
7639 		.axi_id = 1,
7640 		.axi_yrgb_id = 0x0c,
7641 		.axi_uv_id = 0x0d,
7642 		.pd_id = VOP2_PD_ESMART,
7643 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7644 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7645 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7646 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7647 		.possible_vp_mask = BIT(VOP2_VP0) | BIT(VOP2_VP1) | BIT(VOP2_VP2) | BIT(VOP2_VP3),
7648 		.max_upscale_factor = 8,
7649 		.max_downscale_factor = 8,
7650 		.dly = { 23, 45, 48, 23, 54, 22, 24 },
7651 	},
7652 };
7653 
7654 static struct dsc_error_info dsc_ecw[] = {
7655 	{0x00000000, "no error detected by DSC encoder"},
7656 	{0x0030ffff, "bits per component error"},
7657 	{0x0040ffff, "multiple mode error"},
7658 	{0x0050ffff, "line buffer depth error"},
7659 	{0x0060ffff, "minor version error"},
7660 	{0x0070ffff, "picture height error"},
7661 	{0x0080ffff, "picture width error"},
7662 	{0x0090ffff, "number of slices error"},
7663 	{0x00c0ffff, "slice height Error "},
7664 	{0x00d0ffff, "slice width error"},
7665 	{0x00e0ffff, "second line BPG offset error"},
7666 	{0x00f0ffff, "non second line BPG offset error"},
7667 	{0x0100ffff, "PPS ID error"},
7668 	{0x0110ffff, "bits per pixel (BPP) Error"},
7669 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
7670 
7671 	{0x01510001, "slice 0 RC buffer model overflow error"},
7672 	{0x01510002, "slice 1 RC buffer model overflow error"},
7673 	{0x01510004, "slice 2 RC buffer model overflow error"},
7674 	{0x01510008, "slice 3 RC buffer model overflow error"},
7675 	{0x01510010, "slice 4 RC buffer model overflow error"},
7676 	{0x01510020, "slice 5 RC buffer model overflow error"},
7677 	{0x01510040, "slice 6 RC buffer model overflow error"},
7678 	{0x01510080, "slice 7 RC buffer model overflow error"},
7679 
7680 	{0x01610001, "slice 0 RC buffer model underflow error"},
7681 	{0x01610002, "slice 1 RC buffer model underflow error"},
7682 	{0x01610004, "slice 2 RC buffer model underflow error"},
7683 	{0x01610008, "slice 3 RC buffer model underflow error"},
7684 	{0x01610010, "slice 4 RC buffer model underflow error"},
7685 	{0x01610020, "slice 5 RC buffer model underflow error"},
7686 	{0x01610040, "slice 6 RC buffer model underflow error"},
7687 	{0x01610080, "slice 7 RC buffer model underflow error"},
7688 
7689 	{0xffffffff, "unsuccessful RESET cycle status"},
7690 	{0x00a0ffff, "ICH full error precision settings error"},
7691 	{0x0020ffff, "native mode"},
7692 };
7693 
7694 static struct dsc_error_info dsc_buffer_flow[] = {
7695 	{0x00000000, "rate buffer status"},
7696 	{0x00000001, "line buffer status"},
7697 	{0x00000002, "decoder model status"},
7698 	{0x00000003, "pixel buffer status"},
7699 	{0x00000004, "balance fifo buffer status"},
7700 	{0x00000005, "syntax element fifo status"},
7701 };
7702 
7703 static struct vop2_dsc_data rk3588_dsc_data[] = {
7704 	{
7705 		.id = ROCKCHIP_VOP2_DSC_8K,
7706 		.pd_id = VOP2_PD_DSC_8K,
7707 		.max_slice_num = 8,
7708 		.max_linebuf_depth = 11,
7709 		.min_bits_per_pixel = 8,
7710 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
7711 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
7712 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
7713 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
7714 	},
7715 
7716 	{
7717 		.id = ROCKCHIP_VOP2_DSC_4K,
7718 		.pd_id = VOP2_PD_DSC_4K,
7719 		.max_slice_num = 2,
7720 		.max_linebuf_depth = 11,
7721 		.min_bits_per_pixel = 8,
7722 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
7723 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
7724 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
7725 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
7726 	},
7727 };
7728 
7729 static struct vop2_vp_data rk3588_vp_data[4] = {
7730 	{
7731 		.splice_vp_id = 1,
7732 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7733 		.pre_scan_max_dly = 54,
7734 		.max_dclk = 600000,
7735 		.max_output = {7680, 4320},
7736 	},
7737 	{
7738 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7739 		.pre_scan_max_dly = 54,
7740 		.max_dclk = 600000,
7741 		.max_output = {4096, 2304},
7742 	},
7743 	{
7744 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7745 		.pre_scan_max_dly = 52,
7746 		.max_dclk = 600000,
7747 		.max_output = {4096, 2304},
7748 	},
7749 	{
7750 		.feature = 0,
7751 		.pre_scan_max_dly = 52,
7752 		.max_dclk = 200000,
7753 		.max_output = {1920, 1080},
7754 	},
7755 };
7756 
7757 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
7758 	{
7759 	  .id = VOP2_PD_CLUSTER0,
7760 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
7761 	},
7762 	{
7763 	  .id = VOP2_PD_CLUSTER1,
7764 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
7765 	  .parent_id = VOP2_PD_CLUSTER0,
7766 	},
7767 	{
7768 	  .id = VOP2_PD_CLUSTER2,
7769 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
7770 	  .parent_id = VOP2_PD_CLUSTER0,
7771 	},
7772 	{
7773 	  .id = VOP2_PD_CLUSTER3,
7774 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
7775 	  .parent_id = VOP2_PD_CLUSTER0,
7776 	},
7777 	{
7778 	  .id = VOP2_PD_ESMART,
7779 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
7780 			    BIT(ROCKCHIP_VOP2_ESMART2) |
7781 			    BIT(ROCKCHIP_VOP2_ESMART3),
7782 	},
7783 	{
7784 	  .id = VOP2_PD_DSC_8K,
7785 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
7786 	},
7787 	{
7788 	  .id = VOP2_PD_DSC_4K,
7789 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
7790 	},
7791 };
7792 
7793 static const struct vop2_ops rk3588_vop_ops = {
7794 	.setup_win_dly = rk3568_setup_win_dly,
7795 	.setup_overlay = rk3568_setup_overlay,
7796 };
7797 
7798 const struct vop2_data rk3588_vop = {
7799 	.version = VOP_VERSION_RK3588,
7800 	.nr_vps = 4,
7801 	.vp_data = rk3588_vp_data,
7802 	.win_data = rk3588_win_data,
7803 	.plane_mask = rk3588_vp_plane_mask[0],
7804 	.plane_mask_base = RK3588_PLANE_MASK_BASE,
7805 	.pd = rk3588_vop_pd_data,
7806 	.dsc = rk3588_dsc_data,
7807 	.dsc_error_ecw = dsc_ecw,
7808 	.dsc_error_buffer_flow = dsc_buffer_flow,
7809 	.nr_layers = 8,
7810 	.nr_mixers = 7,
7811 	.nr_gammas = 4,
7812 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
7813 	.nr_dscs = 2,
7814 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
7815 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
7816 	.dump_regs = rk3588_dump_regs,
7817 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
7818 	.ops = &rk3588_vop_ops,
7819 };
7820 
7821 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
7822 	.preinit = rockchip_vop2_preinit,
7823 	.prepare = rockchip_vop2_prepare,
7824 	.init = rockchip_vop2_init,
7825 	.set_plane = rockchip_vop2_set_plane,
7826 	.enable = rockchip_vop2_enable,
7827 	.post_enable = rockchip_vop2_post_enable,
7828 	.disable = rockchip_vop2_disable,
7829 	.fixup_dts = rockchip_vop2_fixup_dts,
7830 	.send_mcu_cmd = rockchip_vop2_send_mcu_cmd,
7831 	.check = rockchip_vop2_check,
7832 	.mode_valid = rockchip_vop2_mode_valid,
7833 	.mode_fixup = rockchip_vop2_mode_fixup,
7834 	.plane_check = rockchip_vop2_plane_check,
7835 	.regs_dump = rockchip_vop2_regs_dump,
7836 	.active_regs_dump = rockchip_vop2_active_regs_dump,
7837 	.apply_soft_te = rockchip_vop2_apply_soft_te,
7838 };
7839