xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision c8f193b7cff59f72ff5cb386fb8894772965d7e5)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <fixp-arith.h>
27 #include <syscon.h>
28 #include <linux/iopoll.h>
29 #include <dm/uclass-internal.h>
30 
31 #include "rockchip_display.h"
32 #include "rockchip_crtc.h"
33 #include "rockchip_connector.h"
34 
35 /* System registers definition */
36 #define RK3568_REG_CFG_DONE			0x000
37 #define	CFG_DONE_EN				BIT(15)
38 
39 #define RK3568_VERSION_INFO			0x004
40 #define EN_MASK					1
41 
42 #define RK3568_AUTO_GATING_CTRL			0x008
43 
44 #define RK3568_SYS_AXI_LUT_CTRL			0x024
45 #define LUT_DMA_EN_SHIFT			0
46 
47 #define RK3568_DSP_IF_EN			0x028
48 #define RGB_EN_SHIFT				0
49 #define RK3588_DP0_EN_SHIFT			0
50 #define RK3588_DP1_EN_SHIFT			1
51 #define RK3588_RGB_EN_SHIFT			8
52 #define HDMI0_EN_SHIFT				1
53 #define EDP0_EN_SHIFT				3
54 #define RK3588_EDP0_EN_SHIFT			2
55 #define RK3588_HDMI0_EN_SHIFT			3
56 #define MIPI0_EN_SHIFT				4
57 #define RK3588_EDP1_EN_SHIFT			4
58 #define RK3588_HDMI1_EN_SHIFT			5
59 #define RK3588_MIPI0_EN_SHIFT                   6
60 #define MIPI1_EN_SHIFT				20
61 #define RK3588_MIPI1_EN_SHIFT                   7
62 #define LVDS0_EN_SHIFT				5
63 #define LVDS1_EN_SHIFT				24
64 #define BT1120_EN_SHIFT				6
65 #define BT656_EN_SHIFT				7
66 #define IF_MUX_MASK				3
67 #define RGB_MUX_SHIFT				8
68 #define HDMI0_MUX_SHIFT				10
69 #define RK3588_DP0_MUX_SHIFT			12
70 #define RK3588_DP1_MUX_SHIFT			14
71 #define EDP0_MUX_SHIFT				14
72 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
73 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
74 #define MIPI0_MUX_SHIFT				16
75 #define RK3588_MIPI0_MUX_SHIFT			20
76 #define MIPI1_MUX_SHIFT				21
77 #define LVDS0_MUX_SHIFT				18
78 #define LVDS1_MUX_SHIFT				25
79 
80 #define RK3568_DSP_IF_CTRL			0x02c
81 #define LVDS_DUAL_EN_SHIFT			0
82 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
83 #define LVDS_DUAL_SWAP_EN_SHIFT			2
84 #define RK3568_MIPI_DUAL_EN_SHIFT		10
85 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
86 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
87 
88 #define RK3568_DSP_IF_POL			0x030
89 #define IF_CTRL_REG_DONE_IMD_MASK		1
90 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
91 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
92 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
93 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
94 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
95 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
96 
97 #define RK3588_DP0_PIN_POL_SHIFT		8
98 #define RK3588_DP1_PIN_POL_SHIFT		12
99 #define RK3588_IF_PIN_POL_MASK			0x7
100 
101 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
102 
103 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
104 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
105 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
106 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
107 #define MIPI0_PIXCLK_DIV_SHIFT			24
108 #define MIPI1_PIXCLK_DIV_SHIFT			26
109 
110 #define RK3568_SYS_OTP_WIN_EN			0x50
111 #define OTP_WIN_EN_SHIFT			0
112 #define RK3568_SYS_LUT_PORT_SEL			0x58
113 #define GAMMA_PORT_SEL_MASK			0x3
114 #define GAMMA_PORT_SEL_SHIFT			0
115 #define PORT_MERGE_EN_SHIFT			16
116 
117 #define RK3568_SYS_PD_CTRL			0x034
118 #define RK3568_VP0_LINE_FLAG			0x70
119 #define RK3568_VP1_LINE_FLAG			0x74
120 #define RK3568_VP2_LINE_FLAG			0x78
121 #define RK3568_SYS0_INT_EN			0x80
122 #define RK3568_SYS0_INT_CLR			0x84
123 #define RK3568_SYS0_INT_STATUS			0x88
124 #define RK3568_SYS1_INT_EN			0x90
125 #define RK3568_SYS1_INT_CLR			0x94
126 #define RK3568_SYS1_INT_STATUS			0x98
127 #define RK3568_VP0_INT_EN			0xA0
128 #define RK3568_VP0_INT_CLR			0xA4
129 #define RK3568_VP0_INT_STATUS			0xA8
130 #define RK3568_VP1_INT_EN			0xB0
131 #define RK3568_VP1_INT_CLR			0xB4
132 #define RK3568_VP1_INT_STATUS			0xB8
133 #define RK3568_VP2_INT_EN			0xC0
134 #define RK3568_VP2_INT_CLR			0xC4
135 #define RK3568_VP2_INT_STATUS			0xC8
136 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
137 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
138 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
139 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
140 #define RK3588_DSC_8K_PD_EN_SHIFT		5
141 #define RK3588_DSC_4K_PD_EN_SHIFT		6
142 #define RK3588_ESMART_PD_EN_SHIFT		7
143 
144 #define RK3568_SYS_STATUS0			0x60
145 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
146 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
147 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
148 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
149 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
150 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
151 #define RK3588_ESMART_PD_STATUS_SHIFT		15
152 
153 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
154 #define LINE_FLAG_NUM_MASK			0x1fff
155 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
156 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
157 
158 /* DSC CTRL registers definition */
159 #define RK3588_DSC_8K_SYS_CTRL			0x200
160 #define DSC_PORT_SEL_MASK			0x3
161 #define DSC_PORT_SEL_SHIFT			0
162 #define DSC_MAN_MODE_MASK			0x1
163 #define DSC_MAN_MODE_SHIFT			2
164 #define DSC_INTERFACE_MODE_MASK			0x3
165 #define DSC_INTERFACE_MODE_SHIFT		4
166 #define DSC_PIXEL_NUM_MASK			0x3
167 #define DSC_PIXEL_NUM_SHIFT			6
168 #define DSC_PXL_CLK_DIV_MASK			0x1
169 #define DSC_PXL_CLK_DIV_SHIFT			8
170 #define DSC_CDS_CLK_DIV_MASK			0x3
171 #define DSC_CDS_CLK_DIV_SHIFT			12
172 #define DSC_TXP_CLK_DIV_MASK			0x3
173 #define DSC_TXP_CLK_DIV_SHIFT			14
174 #define DSC_INIT_DLY_MODE_MASK			0x1
175 #define DSC_INIT_DLY_MODE_SHIFT			16
176 #define DSC_SCAN_EN_SHIFT			17
177 #define DSC_HALT_EN_SHIFT			18
178 
179 #define RK3588_DSC_8K_RST			0x204
180 #define RST_DEASSERT_MASK			0x1
181 #define RST_DEASSERT_SHIFT			0
182 
183 #define RK3588_DSC_8K_CFG_DONE			0x208
184 #define DSC_CFG_DONE_SHIFT			0
185 
186 #define RK3588_DSC_8K_INIT_DLY			0x20C
187 #define DSC_INIT_DLY_NUM_MASK			0xffff
188 #define DSC_INIT_DLY_NUM_SHIFT			0
189 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
190 
191 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
192 #define DSC_HTOTAL_PW_MASK			0xffffffff
193 #define DSC_HTOTAL_PW_SHIFT			0
194 
195 #define RK3588_DSC_8K_HACT_ST_END		0x214
196 #define DSC_HACT_ST_END_MASK			0xffffffff
197 #define DSC_HACT_ST_END_SHIFT			0
198 
199 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
200 #define DSC_VTOTAL_PW_MASK			0xffffffff
201 #define DSC_VTOTAL_PW_SHIFT			0
202 
203 #define RK3588_DSC_8K_VACT_ST_END		0x21C
204 #define DSC_VACT_ST_END_MASK			0xffffffff
205 #define DSC_VACT_ST_END_SHIFT			0
206 
207 #define RK3588_DSC_8K_STATUS			0x220
208 
209 /* Overlay registers definition    */
210 #define RK3568_OVL_CTRL				0x600
211 #define OVL_MODE_SEL_MASK			0x1
212 #define OVL_MODE_SEL_SHIFT			0
213 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
214 #define RK3568_OVL_LAYER_SEL			0x604
215 #define LAYER_SEL_MASK				0xf
216 
217 #define RK3568_OVL_PORT_SEL			0x608
218 #define PORT_MUX_MASK				0xf
219 #define PORT_MUX_SHIFT				0
220 #define LAYER_SEL_PORT_MASK			0x3
221 #define LAYER_SEL_PORT_SHIFT			16
222 
223 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
224 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
225 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
226 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
227 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
228 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
229 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
230 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
231 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
232 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
233 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
234 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
235 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
236 #define BG_MIX_CTRL_MASK			0xff
237 #define BG_MIX_CTRL_SHIFT			24
238 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
239 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
240 #define RK3568_CLUSTER_DLY_NUM			0x6F0
241 #define RK3568_SMART_DLY_NUM			0x6F8
242 
243 /* Video Port registers definition */
244 #define RK3568_VP0_DSP_CTRL			0xC00
245 #define OUT_MODE_MASK				0xf
246 #define OUT_MODE_SHIFT				0
247 #define DATA_SWAP_MASK				0x1f
248 #define DATA_SWAP_SHIFT				8
249 #define DSP_BG_SWAP				0x1
250 #define DSP_RB_SWAP				0x2
251 #define DSP_RG_SWAP				0x4
252 #define DSP_DELTA_SWAP				0x8
253 #define CORE_DCLK_DIV_EN_SHIFT			4
254 #define P2I_EN_SHIFT				5
255 #define DSP_FILED_POL				6
256 #define INTERLACE_EN_SHIFT			7
257 #define POST_DSP_OUT_R2Y_SHIFT			15
258 #define PRE_DITHER_DOWN_EN_SHIFT		16
259 #define DITHER_DOWN_EN_SHIFT			17
260 #define DSP_LUT_EN_SHIFT			28
261 
262 #define STANDBY_EN_SHIFT			31
263 
264 #define RK3568_VP0_MIPI_CTRL			0xC04
265 #define DCLK_DIV2_SHIFT				4
266 #define DCLK_DIV2_MASK				0x3
267 #define MIPI_DUAL_EN_SHIFT			20
268 #define MIPI_DUAL_SWAP_EN_SHIFT			21
269 #define EDPI_TE_EN				28
270 #define EDPI_WMS_HOLD_EN			30
271 #define EDPI_WMS_FS				31
272 
273 
274 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
275 #define RK3568_VP0_3D_LUT_CTRL			0xC10
276 #define VP0_3D_LUT_EN_SHIFT				0
277 #define VP0_3D_LUT_UPDATE_SHIFT			2
278 
279 #define RK3588_VP0_CLK_CTRL			0xC0C
280 #define DCLK_CORE_DIV_SHIFT			0
281 #define DCLK_OUT_DIV_SHIFT			2
282 
283 #define RK3568_VP0_3D_LUT_MST			0xC20
284 
285 #define RK3568_VP0_DSP_BG			0xC2C
286 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
287 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
288 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
289 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
290 #define RK3568_VP0_POST_SCL_CTRL		0xC40
291 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
292 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
293 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
294 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
295 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
296 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
297 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
298 
299 #define RK3568_VP0_BCSH_CTRL			0xC60
300 #define BCSH_CTRL_Y2R_SHIFT			0
301 #define BCSH_CTRL_Y2R_MASK			0x1
302 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
303 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
304 #define BCSH_CTRL_R2Y_SHIFT			4
305 #define BCSH_CTRL_R2Y_MASK			0x1
306 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
307 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
308 
309 #define RK3568_VP0_BCSH_BCS			0xC64
310 #define BCSH_BRIGHTNESS_SHIFT			0
311 #define BCSH_BRIGHTNESS_MASK			0xFF
312 #define BCSH_CONTRAST_SHIFT			8
313 #define BCSH_CONTRAST_MASK			0x1FF
314 #define BCSH_SATURATION_SHIFT			20
315 #define BCSH_SATURATION_MASK			0x3FF
316 #define BCSH_OUT_MODE_SHIFT			30
317 #define BCSH_OUT_MODE_MASK			0x3
318 
319 #define RK3568_VP0_BCSH_H			0xC68
320 #define BCSH_SIN_HUE_SHIFT			0
321 #define BCSH_SIN_HUE_MASK			0x1FF
322 #define BCSH_COS_HUE_SHIFT			16
323 #define BCSH_COS_HUE_MASK			0x1FF
324 
325 #define RK3568_VP0_BCSH_COLOR			0xC6C
326 #define BCSH_EN_SHIFT				31
327 #define BCSH_EN_MASK				1
328 
329 #define RK3568_VP1_DSP_CTRL			0xD00
330 #define RK3568_VP1_MIPI_CTRL			0xD04
331 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
332 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
333 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
334 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
335 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
336 #define RK3568_VP1_POST_SCL_CTRL		0xD40
337 #define RK3568_VP1_DSP_HACT_INFO		0xD34
338 #define RK3568_VP1_DSP_VACT_INFO		0xD38
339 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
340 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
341 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
342 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
343 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
344 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
345 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
346 
347 #define RK3568_VP2_DSP_CTRL			0xE00
348 #define RK3568_VP2_MIPI_CTRL			0xE04
349 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
350 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
351 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
352 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
353 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
354 #define RK3568_VP2_POST_SCL_CTRL		0xE40
355 #define RK3568_VP2_DSP_HACT_INFO		0xE34
356 #define RK3568_VP2_DSP_VACT_INFO		0xE38
357 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
358 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
359 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
360 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
361 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
362 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
363 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
364 
365 /* Cluster0 register definition */
366 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
367 #define CLUSTER_YUV2RGB_EN_SHIFT		8
368 #define CLUSTER_RGB2YUV_EN_SHIFT		9
369 #define CLUSTER_CSC_MODE_SHIFT			10
370 #define CLUSTER_YRGB_XSCL_MODE_SHIFT		12
371 #define CLUSTER_YRGB_YSCL_MODE_SHIFT		14
372 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
373 #define CLUSTER_YRGB_GT2_SHIFT			28
374 #define CLUSTER_YRGB_GT4_SHIFT			29
375 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
376 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
377 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
378 #define CLUSTER_AXI_UV_ID_MASK			0x1f
379 #define CLUSTER_AXI_UV_ID_SHIFT			5
380 
381 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
382 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
383 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
384 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
385 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
386 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
387 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
388 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
389 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
390 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
391 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
392 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
393 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
394 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
395 
396 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
397 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
398 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
399 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
400 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
401 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
402 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
403 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
404 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
405 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
406 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
407 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
408 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
409 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
410 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
411 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
412 
413 #define RK3568_CLUSTER0_CTRL			0x1100
414 #define CLUSTER_EN_SHIFT			0
415 #define CLUSTER_AXI_ID_MASK			0x1
416 #define CLUSTER_AXI_ID_SHIFT			13
417 
418 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
419 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
420 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
421 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
422 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
423 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
424 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
425 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
426 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
427 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
428 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
429 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
430 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
431 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
432 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
433 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
434 
435 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
436 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
437 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
438 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
439 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
440 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
441 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
442 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
443 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
444 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
445 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
446 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
447 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
448 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
449 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
450 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
451 
452 #define RK3568_CLUSTER1_CTRL			0x1300
453 
454 /* Esmart register definition */
455 #define RK3568_ESMART0_CTRL0			0x1800
456 #define RGB2YUV_EN_SHIFT			1
457 #define CSC_MODE_SHIFT				2
458 #define CSC_MODE_MASK				0x3
459 
460 #define RK3568_ESMART0_CTRL1			0x1804
461 #define ESMART_AXI_YRGB_ID_MASK			0x1f
462 #define ESMART_AXI_YRGB_ID_SHIFT		4
463 #define ESMART_AXI_UV_ID_MASK			0x1f
464 #define ESMART_AXI_UV_ID_SHIFT			12
465 #define YMIRROR_EN_SHIFT			31
466 
467 #define RK3568_ESMART0_AXI_CTRL			0x1808
468 #define ESMART_AXI_ID_MASK			0x1
469 #define ESMART_AXI_ID_SHIFT			1
470 
471 #define RK3568_ESMART0_REGION0_CTRL		0x1810
472 #define REGION0_RB_SWAP_SHIFT			14
473 #define WIN_EN_SHIFT				0
474 #define WIN_FORMAT_MASK				0x1f
475 #define WIN_FORMAT_SHIFT			1
476 
477 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
478 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
479 #define RK3568_ESMART0_REGION0_VIR		0x181C
480 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
481 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
482 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
483 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
484 #define YRGB_XSCL_MODE_MASK			0x3
485 #define YRGB_XSCL_MODE_SHIFT			0
486 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
487 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
488 #define YRGB_YSCL_MODE_MASK			0x3
489 #define YRGB_YSCL_MODE_SHIFT			4
490 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
491 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
492 
493 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
494 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
495 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
496 #define RK3568_ESMART0_REGION1_CTRL		0x1840
497 #define YRGB_GT2_MASK				0x1
498 #define YRGB_GT2_SHIFT				8
499 #define YRGB_GT4_MASK				0x1
500 #define YRGB_GT4_SHIFT				9
501 
502 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
503 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
504 #define RK3568_ESMART0_REGION1_VIR		0x184C
505 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
506 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
507 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
508 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
509 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
510 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
511 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
512 #define RK3568_ESMART0_REGION2_CTRL		0x1870
513 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
514 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
515 #define RK3568_ESMART0_REGION2_VIR		0x187C
516 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
517 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
518 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
519 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
520 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
521 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
522 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
523 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
524 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
525 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
526 #define RK3568_ESMART0_REGION3_VIR		0x18AC
527 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
528 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
529 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
530 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
531 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
532 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
533 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
534 
535 #define RK3568_ESMART1_CTRL0			0x1A00
536 #define RK3568_ESMART1_CTRL1			0x1A04
537 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
538 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
539 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
540 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
541 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
542 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
543 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
544 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
545 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
546 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
547 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
548 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
549 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
550 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
551 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
552 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
553 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
554 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
555 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
556 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
557 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
558 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
559 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
560 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
561 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
562 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
563 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
564 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
565 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
566 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
567 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
568 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
569 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
570 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
571 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
572 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
573 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
574 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
575 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
576 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
577 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
578 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
579 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
580 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
581 
582 #define RK3568_SMART0_CTRL0			0x1C00
583 #define RK3568_SMART0_CTRL1			0x1C04
584 #define RK3568_SMART0_REGION0_CTRL		0x1C10
585 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
586 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
587 #define RK3568_SMART0_REGION0_VIR		0x1C1C
588 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
589 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
590 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
591 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
592 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
593 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
594 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
595 #define RK3568_SMART0_REGION1_CTRL		0x1C40
596 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
597 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
598 #define RK3568_SMART0_REGION1_VIR		0x1C4C
599 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
600 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
601 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
602 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
603 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
604 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
605 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
606 #define RK3568_SMART0_REGION2_CTRL		0x1C70
607 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
608 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
609 #define RK3568_SMART0_REGION2_VIR		0x1C7C
610 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
611 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
612 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
613 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
614 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
615 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
616 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
617 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
618 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
619 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
620 #define RK3568_SMART0_REGION3_VIR		0x1CAC
621 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
622 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
623 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
624 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
625 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
626 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
627 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
628 
629 #define RK3568_SMART1_CTRL0			0x1E00
630 #define RK3568_SMART1_CTRL1			0x1E04
631 #define RK3568_SMART1_REGION0_CTRL		0x1E10
632 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
633 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
634 #define RK3568_SMART1_REGION0_VIR		0x1E1C
635 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
636 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
637 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
638 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
639 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
640 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
641 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
642 #define RK3568_SMART1_REGION1_CTRL		0x1E40
643 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
644 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
645 #define RK3568_SMART1_REGION1_VIR		0x1E4C
646 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
647 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
648 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
649 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
650 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
651 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
652 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
653 #define RK3568_SMART1_REGION2_CTRL		0x1E70
654 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
655 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
656 #define RK3568_SMART1_REGION2_VIR		0x1E7C
657 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
658 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
659 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
660 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
661 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
662 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
663 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
664 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
665 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
666 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
667 #define RK3568_SMART1_REGION3_VIR		0x1EAC
668 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
669 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
670 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
671 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
672 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
673 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
674 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
675 
676 /* DSC 8K/4K register definition */
677 #define RK3588_DSC_8K_PPS0_3			0x4000
678 #define RK3588_DSC_8K_CTRL0			0x40A0
679 #define DSC_EN_SHIFT				0
680 #define DSC_RBIT_SHIFT				2
681 #define DSC_RBYT_SHIFT				3
682 #define DSC_FLAL_SHIFT				4
683 #define DSC_MER_SHIFT				5
684 #define DSC_EPB_SHIFT				6
685 #define DSC_EPL_SHIFT				7
686 #define DSC_NSLC_SHIFT				16
687 #define DSC_SBO_SHIFT				28
688 #define DSC_IFEP_SHIFT				29
689 #define DSC_PPS_UPD_SHIFT			31
690 
691 #define RK3588_DSC_8K_CTRL1			0x40A4
692 #define RK3588_DSC_8K_STS0			0x40A8
693 #define RK3588_DSC_8K_ERS			0x40C4
694 
695 #define RK3588_DSC_4K_PPS0_3			0x4100
696 #define RK3588_DSC_4K_CTRL0			0x41A0
697 #define RK3588_DSC_4K_CTRL1			0x41A4
698 #define RK3588_DSC_4K_STS0			0x41A8
699 #define RK3588_DSC_4K_ERS			0x41C4
700 
701 #define RK3568_MAX_REG				0x1ED0
702 
703 #define RK3568_GRF_VO_CON1			0x0364
704 #define GRF_BT656_CLK_INV_SHIFT			1
705 #define GRF_BT1120_CLK_INV_SHIFT		2
706 #define GRF_RGB_DCLK_INV_SHIFT			3
707 
708 #define RK3588_GRF_VOP_CON2			0x0008
709 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
710 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
711 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
712 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
713 
714 #define RK3588_GRF_VO1_CON0			0x0000
715 #define HDMI_SYNC_POL_MASK			0x3
716 #define HDMI0_SYNC_POL_SHIFT			5
717 #define HDMI1_SYNC_POL_SHIFT			7
718 
719 #define RK3588_PMU_BISR_CON3			0x20C
720 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
721 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
722 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
723 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
724 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
725 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
726 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
727 
728 #define RK3588_PMU_BISR_STATUS5			0x294
729 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
730 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
731 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
732 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
733 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
734 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
735 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
736 
737 #define VOP2_LAYER_MAX				8
738 
739 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
740 
741 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
742 
743 /* KHz */
744 #define VOP2_MAX_DCLK_RATE			600000
745 
746 /*
747  * vop2 dsc id
748  */
749 #define ROCKCHIP_VOP2_DSC_8K	0
750 #define ROCKCHIP_VOP2_DSC_4K	1
751 
752 /*
753  * vop2 internal power domain id,
754  * should be all none zero, 0 will be
755  * treat as invalid;
756  */
757 #define VOP2_PD_CLUSTER0			BIT(0)
758 #define VOP2_PD_CLUSTER1			BIT(1)
759 #define VOP2_PD_CLUSTER2			BIT(2)
760 #define VOP2_PD_CLUSTER3			BIT(3)
761 #define VOP2_PD_DSC_8K				BIT(5)
762 #define VOP2_PD_DSC_4K				BIT(6)
763 #define VOP2_PD_ESMART				BIT(7)
764 
765 enum vop2_csc_format {
766 	CSC_BT601L,
767 	CSC_BT709L,
768 	CSC_BT601F,
769 	CSC_BT2020,
770 };
771 
772 enum vop2_pol {
773 	HSYNC_POSITIVE = 0,
774 	VSYNC_POSITIVE = 1,
775 	DEN_NEGATIVE   = 2,
776 	DCLK_INVERT    = 3
777 };
778 
779 enum vop2_bcsh_out_mode {
780 	BCSH_OUT_MODE_BLACK,
781 	BCSH_OUT_MODE_BLUE,
782 	BCSH_OUT_MODE_COLOR_BAR,
783 	BCSH_OUT_MODE_NORMAL_VIDEO,
784 };
785 
786 #define _VOP_REG(off, _mask, _shift, _write_mask) \
787 		{ \
788 		 .offset = off, \
789 		 .mask = _mask, \
790 		 .shift = _shift, \
791 		 .write_mask = _write_mask, \
792 		}
793 
794 #define VOP_REG(off, _mask, _shift) \
795 		_VOP_REG(off, _mask, _shift, false)
796 enum dither_down_mode {
797 	RGB888_TO_RGB565 = 0x0,
798 	RGB888_TO_RGB666 = 0x1
799 };
800 
801 enum vop2_video_ports_id {
802 	VOP2_VP0,
803 	VOP2_VP1,
804 	VOP2_VP2,
805 	VOP2_VP3,
806 	VOP2_VP_MAX,
807 };
808 
809 enum vop2_layer_type {
810 	CLUSTER_LAYER = 0,
811 	ESMART_LAYER = 1,
812 	SMART_LAYER = 2,
813 };
814 
815 /* This define must same with kernel win phy id */
816 enum vop2_layer_phy_id {
817 	ROCKCHIP_VOP2_CLUSTER0 = 0,
818 	ROCKCHIP_VOP2_CLUSTER1,
819 	ROCKCHIP_VOP2_ESMART0,
820 	ROCKCHIP_VOP2_ESMART1,
821 	ROCKCHIP_VOP2_SMART0,
822 	ROCKCHIP_VOP2_SMART1,
823 	ROCKCHIP_VOP2_CLUSTER2,
824 	ROCKCHIP_VOP2_CLUSTER3,
825 	ROCKCHIP_VOP2_ESMART2,
826 	ROCKCHIP_VOP2_ESMART3,
827 	ROCKCHIP_VOP2_LAYER_MAX,
828 };
829 
830 enum vop2_scale_up_mode {
831 	VOP2_SCALE_UP_NRST_NBOR,
832 	VOP2_SCALE_UP_BIL,
833 	VOP2_SCALE_UP_BIC,
834 };
835 
836 enum vop2_scale_down_mode {
837 	VOP2_SCALE_DOWN_NRST_NBOR,
838 	VOP2_SCALE_DOWN_BIL,
839 	VOP2_SCALE_DOWN_AVG,
840 };
841 
842 enum scale_mode {
843 	SCALE_NONE = 0x0,
844 	SCALE_UP   = 0x1,
845 	SCALE_DOWN = 0x2
846 };
847 
848 enum vop_dsc_interface_mode {
849 	VOP_DSC_IF_DISABLE = 0,
850 	VOP_DSC_IF_HDMI = 1,
851 	VOP_DSC_IF_MIPI_DS_MODE = 2,
852 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
853 };
854 
855 struct vop2_layer {
856 	u8 id;
857 	/**
858 	 * @win_phys_id: window id of the layer selected.
859 	 * Every layer must make sure to select different
860 	 * windows of others.
861 	 */
862 	u8 win_phys_id;
863 };
864 
865 struct vop2_power_domain_data {
866 	u8 id;
867 	u8 parent_id;
868 	/*
869 	 * @module_id_mask: module id of which module this power domain is belongs to.
870 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
871 	 */
872 	u32 module_id_mask;
873 };
874 
875 struct vop2_win_data {
876 	char *name;
877 	u8 phys_id;
878 	enum vop2_layer_type type;
879 	u8 win_sel_port_offset;
880 	u8 layer_sel_win_id;
881 	u8 axi_id;
882 	u8 axi_uv_id;
883 	u8 axi_yrgb_id;
884 	u8 splice_win_id;
885 	u8 pd_id;
886 	u32 reg_offset;
887 	bool splice_mode_right;
888 };
889 
890 struct vop2_vp_data {
891 	u32 feature;
892 	u8 pre_scan_max_dly;
893 	u8 splice_vp_id;
894 	struct vop_rect max_output;
895 	u32 max_dclk;
896 };
897 
898 struct vop2_plane_table {
899 	enum vop2_layer_phy_id plane_id;
900 	enum vop2_layer_type plane_type;
901 };
902 
903 struct vop2_vp_plane_mask {
904 	u8 primary_plane_id; /* use this win to show logo */
905 	u8 attached_layers_nr; /* number layers attach to this vp */
906 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
907 	u32 plane_mask;
908 	int cursor_plane_id;
909 };
910 
911 struct vop2_dsc_data {
912 	u8 id;
913 	u8 pd_id;
914 	u8 max_slice_num;
915 	u8 max_linebuf_depth;	/* used to generate the bitstream */
916 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
917 	const char *dsc_txp_clk_src_name;
918 	const char *dsc_txp_clk_name;
919 	const char *dsc_pxl_clk_name;
920 	const char *dsc_cds_clk_name;
921 };
922 
923 struct dsc_error_info {
924 	u32 dsc_error_val;
925 	char dsc_error_info[50];
926 };
927 
928 struct vop2_data {
929 	u32 version;
930 	struct vop2_vp_data *vp_data;
931 	struct vop2_win_data *win_data;
932 	struct vop2_vp_plane_mask *plane_mask;
933 	struct vop2_plane_table *plane_table;
934 	struct vop2_power_domain_data *pd;
935 	struct vop2_dsc_data *dsc;
936 	struct dsc_error_info *dsc_error_ecw;
937 	struct dsc_error_info *dsc_error_buffer_flow;
938 	u8 nr_vps;
939 	u8 nr_layers;
940 	u8 nr_mixers;
941 	u8 nr_gammas;
942 	u8 nr_pd;
943 	u8 nr_dscs;
944 	u8 nr_dsc_ecw;
945 	u8 nr_dsc_buffer_flow;
946 	u32 reg_len;
947 };
948 
949 struct vop2 {
950 	u32 *regsbak;
951 	void *regs;
952 	void *grf;
953 	void *vop_grf;
954 	void *vo1_grf;
955 	void *sys_pmu;
956 	u32 reg_len;
957 	u32 version;
958 	bool global_init;
959 	const struct vop2_data *data;
960 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
961 };
962 
963 static struct vop2 *rockchip_vop2;
964 /*
965  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
966  * avg_sd_factor:
967  * bli_su_factor:
968  * bic_su_factor:
969  * = (src - 1) / (dst - 1) << 16;
970  *
971  * gt2 enable: dst get one line from two line of the src
972  * gt4 enable: dst get one line from four line of the src.
973  *
974  */
975 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
976 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
977 
978 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
979 				(fac * (dst - 1) >> 12 < (src - 1))
980 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
981 				(fac * (dst - 1) >> 16 < (src - 1))
982 
983 static uint16_t vop2_scale_factor(enum scale_mode mode,
984 				  int32_t filter_mode,
985 				  uint32_t src, uint32_t dst)
986 {
987 	uint32_t fac = 0;
988 	int i = 0;
989 
990 	if (mode == SCALE_NONE)
991 		return 0;
992 
993 	/*
994 	 * A workaround to avoid zero div.
995 	 */
996 	if ((dst == 1) || (src == 1)) {
997 		dst = dst + 1;
998 		src = src + 1;
999 	}
1000 
1001 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1002 		fac = VOP2_BILI_SCL_DN(src, dst);
1003 		for (i = 0; i < 100; i++) {
1004 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1005 				break;
1006 			fac -= 1;
1007 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1008 		}
1009 	} else {
1010 		fac = VOP2_COMMON_SCL(src, dst);
1011 		for (i = 0; i < 100; i++) {
1012 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1013 				break;
1014 			fac -= 1;
1015 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1016 		}
1017 	}
1018 
1019 	return fac;
1020 }
1021 
1022 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1023 {
1024 	if (src < dst)
1025 		return SCALE_UP;
1026 	else if (src > dst)
1027 		return SCALE_DOWN;
1028 
1029 	return SCALE_NONE;
1030 }
1031 
1032 static u8 rk3588_vop2_vp_primary_plane_order[VOP2_VP_MAX] = {
1033 	ROCKCHIP_VOP2_ESMART0,
1034 	ROCKCHIP_VOP2_ESMART1,
1035 	ROCKCHIP_VOP2_ESMART2,
1036 	ROCKCHIP_VOP2_ESMART3,
1037 };
1038 
1039 static u8 rk3568_vop2_vp_primary_plane_order[VOP2_VP_MAX] = {
1040 	ROCKCHIP_VOP2_SMART0,
1041 	ROCKCHIP_VOP2_SMART1,
1042 	ROCKCHIP_VOP2_ESMART1,
1043 };
1044 
1045 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1046 {
1047 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1048 }
1049 
1050 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1051 {
1052 	int i = 0;
1053 	u8 *vop2_vp_primary_plane_order;
1054 	u8 default_primary_plane;
1055 
1056 	if (vop2->version == VOP_VERSION_RK3588) {
1057 		vop2_vp_primary_plane_order = rk3588_vop2_vp_primary_plane_order;
1058 		default_primary_plane = ROCKCHIP_VOP2_ESMART0;
1059 	} else {
1060 		vop2_vp_primary_plane_order = rk3568_vop2_vp_primary_plane_order;
1061 		default_primary_plane = ROCKCHIP_VOP2_SMART0;
1062 	}
1063 
1064 	for (i = 0; i < vop2->data->nr_vps; i++) {
1065 		if (plane_mask & BIT(vop2_vp_primary_plane_order[i]))
1066 			return vop2_vp_primary_plane_order[i];
1067 	}
1068 
1069 	return default_primary_plane;
1070 }
1071 
1072 static inline u16 scl_cal_scale(int src, int dst, int shift)
1073 {
1074 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1075 }
1076 
1077 static inline u16 scl_cal_scale2(int src, int dst)
1078 {
1079 	return ((src - 1) << 12) / (dst - 1);
1080 }
1081 
1082 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1083 {
1084 	writel(v, vop2->regs + offset);
1085 	vop2->regsbak[offset >> 2] = v;
1086 }
1087 
1088 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1089 {
1090 	return readl(vop2->regs + offset);
1091 }
1092 
1093 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1094 				   u32 mask, u32 shift, u32 v,
1095 				   bool write_mask)
1096 {
1097 	if (!mask)
1098 		return;
1099 
1100 	if (write_mask) {
1101 		v = ((v & mask) << shift) | (mask << (shift + 16));
1102 	} else {
1103 		u32 cached_val = vop2->regsbak[offset >> 2];
1104 
1105 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1106 		vop2->regsbak[offset >> 2] = v;
1107 	}
1108 
1109 	writel(v, vop2->regs + offset);
1110 }
1111 
1112 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1113 				   u32 mask, u32 shift, u32 v)
1114 {
1115 	u32 val = 0;
1116 
1117 	val = (v << shift) | (mask << (shift + 16));
1118 	writel(val, grf_base + offset);
1119 }
1120 
1121 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1122 				  u32 mask, u32 shift)
1123 {
1124 	return (readl(grf_base + offset) >> shift) & mask;
1125 }
1126 
1127 static char* get_output_if_name(u32 output_if, char *name)
1128 {
1129 	if (output_if & VOP_OUTPUT_IF_RGB)
1130 		strcat(name, " RGB");
1131 	if (output_if & VOP_OUTPUT_IF_BT1120)
1132 		strcat(name, " BT1120");
1133 	if (output_if & VOP_OUTPUT_IF_BT656)
1134 		strcat(name, " BT656");
1135 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1136 		strcat(name, " LVDS0");
1137 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1138 		strcat(name, " LVDS1");
1139 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1140 		strcat(name, " MIPI0");
1141 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1142 		strcat(name, " MIPI1");
1143 	if (output_if & VOP_OUTPUT_IF_eDP0)
1144 		strcat(name, " eDP0");
1145 	if (output_if & VOP_OUTPUT_IF_eDP1)
1146 		strcat(name, " eDP1");
1147 	if (output_if & VOP_OUTPUT_IF_DP0)
1148 		strcat(name, " DP0");
1149 	if (output_if & VOP_OUTPUT_IF_DP1)
1150 		strcat(name, " DP1");
1151 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1152 		strcat(name, " HDMI0");
1153 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1154 		strcat(name, " HDMI1");
1155 
1156 	return name;
1157 }
1158 
1159 static char *get_plane_name(int plane_id, char *name)
1160 {
1161 	switch (plane_id) {
1162 	case ROCKCHIP_VOP2_CLUSTER0:
1163 		strcat(name, "Cluster0");
1164 		break;
1165 	case ROCKCHIP_VOP2_CLUSTER1:
1166 		strcat(name, "Cluster1");
1167 		break;
1168 	case ROCKCHIP_VOP2_ESMART0:
1169 		strcat(name, "Esmart0");
1170 		break;
1171 	case ROCKCHIP_VOP2_ESMART1:
1172 		strcat(name, "Esmart1");
1173 		break;
1174 	case ROCKCHIP_VOP2_SMART0:
1175 		strcat(name, "Smart0");
1176 		break;
1177 	case ROCKCHIP_VOP2_SMART1:
1178 		strcat(name, "Smart1");
1179 		break;
1180 	case ROCKCHIP_VOP2_CLUSTER2:
1181 		strcat(name, "Cluster2");
1182 		break;
1183 	case ROCKCHIP_VOP2_CLUSTER3:
1184 		strcat(name, "Cluster3");
1185 		break;
1186 	case ROCKCHIP_VOP2_ESMART2:
1187 		strcat(name, "Esmart2");
1188 		break;
1189 	case ROCKCHIP_VOP2_ESMART3:
1190 		strcat(name, "Esmart3");
1191 		break;
1192 	}
1193 
1194 	return name;
1195 }
1196 
1197 static bool is_yuv_output(u32 bus_format)
1198 {
1199 	switch (bus_format) {
1200 	case MEDIA_BUS_FMT_YUV8_1X24:
1201 	case MEDIA_BUS_FMT_YUV10_1X30:
1202 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1203 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1204 	case MEDIA_BUS_FMT_YUYV8_2X8:
1205 	case MEDIA_BUS_FMT_YVYU8_2X8:
1206 	case MEDIA_BUS_FMT_UYVY8_2X8:
1207 	case MEDIA_BUS_FMT_VYUY8_2X8:
1208 	case MEDIA_BUS_FMT_YUYV8_1X16:
1209 	case MEDIA_BUS_FMT_YVYU8_1X16:
1210 	case MEDIA_BUS_FMT_UYVY8_1X16:
1211 	case MEDIA_BUS_FMT_VYUY8_1X16:
1212 		return true;
1213 	default:
1214 		return false;
1215 	}
1216 }
1217 
1218 static int vop2_convert_csc_mode(int csc_mode)
1219 {
1220 	switch (csc_mode) {
1221 	case V4L2_COLORSPACE_SMPTE170M:
1222 	case V4L2_COLORSPACE_470_SYSTEM_M:
1223 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1224 		return CSC_BT601L;
1225 	case V4L2_COLORSPACE_REC709:
1226 	case V4L2_COLORSPACE_SMPTE240M:
1227 	case V4L2_COLORSPACE_DEFAULT:
1228 		return CSC_BT709L;
1229 	case V4L2_COLORSPACE_JPEG:
1230 		return CSC_BT601F;
1231 	case V4L2_COLORSPACE_BT2020:
1232 		return CSC_BT2020;
1233 	default:
1234 		return CSC_BT709L;
1235 	}
1236 }
1237 
1238 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1239 {
1240 	/*
1241 	 * FIXME:
1242 	 *
1243 	 * There is no media type for YUV444 output,
1244 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1245 	 * yuv format.
1246 	 *
1247 	 * From H/W testing, YUV444 mode need a rb swap.
1248 	 */
1249 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1250 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1251 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1252 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1253 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1254 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1255 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1256 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1257 		return true;
1258 	else
1259 		return false;
1260 }
1261 
1262 static inline bool is_hot_plug_devices(int output_type)
1263 {
1264 	switch (output_type) {
1265 	case DRM_MODE_CONNECTOR_HDMIA:
1266 	case DRM_MODE_CONNECTOR_HDMIB:
1267 	case DRM_MODE_CONNECTOR_TV:
1268 	case DRM_MODE_CONNECTOR_DisplayPort:
1269 	case DRM_MODE_CONNECTOR_VGA:
1270 	case DRM_MODE_CONNECTOR_Unknown:
1271 		return true;
1272 	default:
1273 		return false;
1274 	}
1275 }
1276 
1277 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1278 {
1279 	int i = 0;
1280 
1281 	for (i = 0; i < vop2->data->nr_layers; i++) {
1282 		if (vop2->data->win_data[i].phys_id == phys_id)
1283 			return &vop2->data->win_data[i];
1284 	}
1285 
1286 	return NULL;
1287 }
1288 
1289 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1290 {
1291 	int i = 0;
1292 
1293 	for (i = 0; i < vop2->data->nr_pd; i++) {
1294 		if (vop2->data->pd[i].id == pd_id)
1295 			return &vop2->data->pd[i];
1296 	}
1297 
1298 	return NULL;
1299 }
1300 
1301 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1302 					struct display_state *state)
1303 {
1304 	struct connector_state *conn_state = &state->conn_state;
1305 	struct crtc_state *cstate = &state->crtc_state;
1306 	struct resource gamma_res;
1307 	fdt_size_t lut_size;
1308 	int i, lut_len, ret = 0;
1309 	u32 *lut_regs;
1310 	u32 *lut_val;
1311 	u32 r, g, b;
1312 	u32 vp_offset = cstate->crtc_id * 0x100;
1313 	struct base2_disp_info *disp_info = conn_state->disp_info;
1314 	static int gamma_lut_en_num = 1;
1315 
1316 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1317 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1318 		return 0;
1319 	}
1320 
1321 	if (!disp_info)
1322 		return 0;
1323 
1324 	if (!disp_info->gamma_lut_data.size)
1325 		return 0;
1326 
1327 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1328 	if (ret)
1329 		printf("failed to get gamma lut res\n");
1330 	lut_regs = (u32 *)gamma_res.start;
1331 	lut_size = gamma_res.end - gamma_res.start + 1;
1332 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1333 		printf("failed to get gamma lut register\n");
1334 		return 0;
1335 	}
1336 	lut_len = lut_size / 4;
1337 	if (lut_len != 256 && lut_len != 1024) {
1338 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1339 		return 0;
1340 	}
1341 	lut_val = (u32 *)calloc(1, lut_size);
1342 	for (i = 0; i < lut_len; i++) {
1343 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1344 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1345 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1346 
1347 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1348 	}
1349 
1350 	for (i = 0; i < lut_len; i++)
1351 		writel(lut_val[i], lut_regs + i);
1352 
1353 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1354 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1355 			cstate->crtc_id , false);
1356 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1357 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1358 	gamma_lut_en_num++;
1359 
1360 	return 0;
1361 }
1362 
1363 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1364 					struct display_state *state)
1365 {
1366 	struct connector_state *conn_state = &state->conn_state;
1367 	struct crtc_state *cstate = &state->crtc_state;
1368 	int i, cubic_lut_len;
1369 	u32 vp_offset = cstate->crtc_id * 0x100;
1370 	struct base2_disp_info *disp_info = conn_state->disp_info;
1371 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1372 	u32 *cubic_lut_addr;
1373 
1374 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1375 		return 0;
1376 
1377 	if (!disp_info->cubic_lut_data.size)
1378 		return 0;
1379 
1380 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1381 	cubic_lut_len = disp_info->cubic_lut_data.size;
1382 
1383 	for (i = 0; i < cubic_lut_len / 2; i++) {
1384 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1385 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1386 					((lut->lblue[2 * i] & 0xff) << 24);
1387 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1388 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1389 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1390 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1391 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1392 		*cubic_lut_addr++ = 0;
1393 	}
1394 
1395 	if (cubic_lut_len % 2) {
1396 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1397 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1398 					((lut->lblue[2 * i] & 0xff) << 24);
1399 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1400 		*cubic_lut_addr++ = 0;
1401 		*cubic_lut_addr = 0;
1402 	}
1403 
1404 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1405 		    get_cubic_lut_buffer(cstate->crtc_id));
1406 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1407 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1408 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1409 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1410 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1411 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1412 
1413 	return 0;
1414 }
1415 
1416 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1417 				 struct bcsh_state *bcsh_state, int crtc_id)
1418 {
1419 	struct crtc_state *cstate = &state->crtc_state;
1420 	u32 vp_offset = crtc_id * 0x100;
1421 
1422 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1423 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1424 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1425 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1426 
1427 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1428 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1429 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1430 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1431 
1432 	if (!cstate->bcsh_en) {
1433 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1434 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1435 		return;
1436 	}
1437 
1438 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1439 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1440 			bcsh_state->brightness, false);
1441 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1442 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1443 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1444 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1445 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1446 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1447 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1448 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1449 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1450 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1451 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1452 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1453 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1454 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1455 }
1456 
1457 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1458 {
1459 	struct connector_state *conn_state = &state->conn_state;
1460 	struct base_bcsh_info *bcsh_info;
1461 	struct crtc_state *cstate = &state->crtc_state;
1462 	struct bcsh_state bcsh_state;
1463 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1464 
1465 	if (!conn_state->disp_info)
1466 		return;
1467 	bcsh_info = &conn_state->disp_info->bcsh_info;
1468 	if (!bcsh_info)
1469 		return;
1470 
1471 	if (bcsh_info->brightness != 50 ||
1472 	    bcsh_info->contrast != 50 ||
1473 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1474 		cstate->bcsh_en = true;
1475 
1476 	if (cstate->bcsh_en) {
1477 		if (!cstate->yuv_overlay)
1478 			cstate->post_r2y_en = 1;
1479 		if (!is_yuv_output(conn_state->bus_format))
1480 			cstate->post_y2r_en = 1;
1481 	} else {
1482 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1483 			cstate->post_r2y_en = 1;
1484 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1485 			cstate->post_y2r_en = 1;
1486 	}
1487 
1488 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space);
1489 
1490 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1491 		brightness = interpolate(0, -128, 100, 127,
1492 					 bcsh_info->brightness);
1493 	else
1494 		brightness = interpolate(0, -32, 100, 31,
1495 					 bcsh_info->brightness);
1496 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1497 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1498 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1499 
1500 
1501 	/*
1502 	 *  a:[-30~0):
1503 	 *    sin_hue = 0x100 - sin(a)*256;
1504 	 *    cos_hue = cos(a)*256;
1505 	 *  a:[0~30]
1506 	 *    sin_hue = sin(a)*256;
1507 	 *    cos_hue = cos(a)*256;
1508 	 */
1509 	sin_hue = fixp_sin32(hue) >> 23;
1510 	cos_hue = fixp_cos32(hue) >> 23;
1511 
1512 	bcsh_state.brightness = brightness;
1513 	bcsh_state.contrast = contrast;
1514 	bcsh_state.saturation = saturation;
1515 	bcsh_state.sin_hue = sin_hue;
1516 	bcsh_state.cos_hue = cos_hue;
1517 
1518 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1519 	if (cstate->splice_mode)
1520 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1521 }
1522 
1523 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1524 {
1525 	struct connector_state *conn_state = &state->conn_state;
1526 	struct drm_display_mode *mode = &conn_state->mode;
1527 	struct crtc_state *cstate = &state->crtc_state;
1528 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1529 	u16 hdisplay = mode->crtc_hdisplay;
1530 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1531 
1532 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1533 	bg_dly =  vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1534 	bg_dly -= bg_ovl_dly;
1535 
1536 	if (cstate->splice_mode)
1537 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1538 	else
1539 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1540 
1541 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1542 		hsync_len = 8;
1543 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1544 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1545 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1546 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1547 }
1548 
1549 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1550 {
1551 	struct connector_state *conn_state = &state->conn_state;
1552 	struct drm_display_mode *mode = &conn_state->mode;
1553 	struct crtc_state *cstate = &state->crtc_state;
1554 	u32 vp_offset = (cstate->crtc_id * 0x100);
1555 	u16 vtotal = mode->crtc_vtotal;
1556 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1557 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1558 	u16 hdisplay = mode->crtc_hdisplay;
1559 	u16 vdisplay = mode->crtc_vdisplay;
1560 	u16 hsize =
1561 	    hdisplay * (conn_state->overscan.left_margin +
1562 			conn_state->overscan.right_margin) / 200;
1563 	u16 vsize =
1564 	    vdisplay * (conn_state->overscan.top_margin +
1565 			conn_state->overscan.bottom_margin) / 200;
1566 	u16 hact_end, vact_end;
1567 	u32 val;
1568 
1569 	hsize = round_down(hsize, 2);
1570 	vsize = round_down(vsize, 2);
1571 
1572 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1573 	hact_end = hact_st + hsize;
1574 	val = hact_st << 16;
1575 	val |= hact_end;
1576 
1577 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1578 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1579 	vact_end = vact_st + vsize;
1580 	val = vact_st << 16;
1581 	val |= vact_end;
1582 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1583 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1584 	val |= scl_cal_scale2(hdisplay, hsize);
1585 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1586 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1587 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1588 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1589 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1590 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1591 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1592 		u16 vact_st_f1 = vtotal + vact_st + 1;
1593 		u16 vact_end_f1 = vact_st_f1 + vsize;
1594 
1595 		val = vact_st_f1 << 16 | vact_end_f1;
1596 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1597 	}
1598 
1599 	vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1600 	if (cstate->splice_mode)
1601 		vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1602 }
1603 
1604 /*
1605  * Read VOP internal power domain on/off status.
1606  * We should query BISR_STS register in PMU for
1607  * power up/down status when memory repair is enabled.
1608  * Return value: 1 for power on, 0 for power off;
1609  */
1610 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
1611 {
1612 	int val = 0;
1613 	int shift = 0;
1614 	int shift_factor = 0;
1615 	bool is_bisr_en = false;
1616 
1617 	/*
1618 	 * The order of pd status bits in BISR_STS register
1619 	 * is different from that in VOP SYS_STS register.
1620 	 */
1621 	if (pd_data->id == VOP2_PD_DSC_8K ||
1622 	    pd_data->id == VOP2_PD_DSC_4K ||
1623 	    pd_data->id == VOP2_PD_ESMART)
1624 			shift_factor = 1;
1625 
1626 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
1627 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
1628 	if (is_bisr_en) {
1629 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
1630 
1631 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
1632 					  ((val >> shift) & 0x1), 50 * 1000);
1633 	} else {
1634 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
1635 
1636 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
1637 					  !((val >> shift) & 0x1), 50 * 1000);
1638 	}
1639 }
1640 
1641 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
1642 {
1643 	struct vop2_power_domain_data *pd_data;
1644 	int ret = 0;
1645 
1646 	if (!pd_id)
1647 		return 0;
1648 
1649 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
1650 	if (!pd_data) {
1651 		printf("can't find pd_data by id\n");
1652 		return -EINVAL;
1653 	}
1654 
1655 	if (pd_data->parent_id) {
1656 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
1657 		if (ret) {
1658 			printf("can't open parent power domain\n");
1659 			return -EINVAL;
1660 		}
1661 	}
1662 
1663 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
1664 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
1665 	ret = vop2_wait_power_domain_on(vop2, pd_data);
1666 	if (ret) {
1667 		printf("wait vop2 power domain timeout\n");
1668 		return ret;
1669 	}
1670 
1671 	return 0;
1672 }
1673 
1674 static void rk3588_vop2_regsbak(struct vop2 *vop2)
1675 {
1676 	u32 *base = vop2->regs;
1677 	int i = 0;
1678 
1679 	/*
1680 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
1681 	 */
1682 	for (i = 0; i < (vop2->reg_len >> 2); i++)
1683 		vop2->regsbak[i] = base[i];
1684 }
1685 
1686 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
1687 {
1688 	struct crtc_state *cstate = &state->crtc_state;
1689 	int i, j, port_mux = 0, total_used_layer = 0;
1690 	u8 shift = 0;
1691 	int layer_phy_id = 0;
1692 	u32 layer_nr = 0;
1693 	struct vop2_win_data *win_data;
1694 	struct vop2_vp_plane_mask *plane_mask;
1695 
1696 	if (vop2->global_init)
1697 		return;
1698 
1699 	/* OTP must enable at the first time, otherwise mirror layer register is error */
1700 	if (soc_is_rk3566())
1701 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
1702 				OTP_WIN_EN_SHIFT, 1, false);
1703 
1704 	if (cstate->crtc->assign_plane) {/* dts assign plane */
1705 		u32 plane_mask;
1706 		int primary_plane_id;
1707 
1708 		for (i = 0; i < vop2->data->nr_vps; i++) {
1709 			plane_mask = cstate->crtc->vps[i].plane_mask;
1710 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
1711 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
1712 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
1713 			primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
1714 			vop2->vp_plane_mask[i].primary_plane_id =  primary_plane_id;
1715 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
1716 
1717 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
1718 			for (j = 0; j < layer_nr; j++) {
1719 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
1720 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
1721 			}
1722 		}
1723 	} else {/* need soft assign plane mask */
1724 		/* find the first unplug devices and set it as main display */
1725 		int main_vp_index = -1;
1726 		int active_vp_num = 0;
1727 
1728 		for (i = 0; i < vop2->data->nr_vps; i++) {
1729 			if (cstate->crtc->vps[i].enable)
1730 				active_vp_num++;
1731 		}
1732 		printf("VOP have %d active VP\n", active_vp_num);
1733 
1734 		if (soc_is_rk3566() && active_vp_num > 2)
1735 			printf("ERROR: rk3566 only support 2 display output!!\n");
1736 		plane_mask = vop2->data->plane_mask;
1737 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
1738 
1739 		for (i = 0; i < vop2->data->nr_vps; i++) {
1740 			if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
1741 				vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
1742 				main_vp_index = i;
1743 				break;
1744 			}
1745 		}
1746 
1747 		/* if no find unplug devices, use vp0 as main display */
1748 		if (main_vp_index < 0) {
1749 			main_vp_index = 0;
1750 			vop2->vp_plane_mask[0] = plane_mask[0];
1751 		}
1752 
1753 		j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
1754 
1755 		/* init other display except main display */
1756 		for (i = 0; i < vop2->data->nr_vps; i++) {
1757 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
1758 				continue;
1759 			vop2->vp_plane_mask[i] = plane_mask[j++];
1760 		}
1761 
1762 		/* store plane mask for vop2_fixup_dts */
1763 		for (i = 0; i < vop2->data->nr_vps; i++) {
1764 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1765 			for (j = 0; j < layer_nr; j++) {
1766 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1767 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
1768 			}
1769 		}
1770 	}
1771 
1772 	if (vop2->version == VOP_VERSION_RK3588)
1773 		rk3588_vop2_regsbak(vop2);
1774 	else
1775 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
1776 
1777 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
1778 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
1779 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
1780 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
1781 
1782 	for (i = 0; i < vop2->data->nr_vps; i++) {
1783 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
1784 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
1785 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
1786 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
1787 	}
1788 
1789 	shift = 0;
1790 	/* layer sel win id */
1791 	for (i = 0; i < vop2->data->nr_vps; i++) {
1792 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1793 		for (j = 0; j < layer_nr; j++) {
1794 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1795 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1796 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
1797 					shift, win_data->layer_sel_win_id, false);
1798 			shift += 4;
1799 		}
1800 	}
1801 
1802 	/* win sel port */
1803 	for (i = 0; i < vop2->data->nr_vps; i++) {
1804 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1805 		for (j = 0; j < layer_nr; j++) {
1806 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1807 				continue;
1808 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1809 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1810 			shift = win_data->win_sel_port_offset * 2;
1811 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
1812 					LAYER_SEL_PORT_SHIFT + shift, i, false);
1813 		}
1814 	}
1815 
1816 	/**
1817 	 * port mux config
1818 	 */
1819 	for (i = 0; i < vop2->data->nr_vps; i++) {
1820 		shift = i * 4;
1821 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
1822 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
1823 			port_mux = total_used_layer - 1;
1824 		} else {
1825 			port_mux = 8;
1826 		}
1827 
1828 		if (i == vop2->data->nr_vps - 1)
1829 			port_mux = vop2->data->nr_mixers;
1830 
1831 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
1832 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
1833 				PORT_MUX_SHIFT + shift, port_mux, false);
1834 	}
1835 
1836 	if (vop2->version == VOP_VERSION_RK3568)
1837 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
1838 
1839 	vop2->global_init = true;
1840 }
1841 
1842 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
1843 {
1844 	struct crtc_state *cstate = &state->crtc_state;
1845 	int ret;
1846 
1847 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
1848 	ret = clk_set_defaults(cstate->dev);
1849 	if (ret)
1850 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
1851 
1852 	rockchip_vop2_gamma_lut_init(vop2, state);
1853 	rockchip_vop2_cubic_lut_init(vop2, state);
1854 
1855 	return 0;
1856 }
1857 
1858 /*
1859  * VOP2 have multi video ports.
1860  * video port ------- crtc
1861  */
1862 static int rockchip_vop2_preinit(struct display_state *state)
1863 {
1864 	struct crtc_state *cstate = &state->crtc_state;
1865 	const struct vop2_data *vop2_data = cstate->crtc->data;
1866 
1867 	if (!rockchip_vop2) {
1868 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
1869 		if (!rockchip_vop2)
1870 			return -ENOMEM;
1871 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
1872 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
1873 		rockchip_vop2->reg_len = RK3568_MAX_REG;
1874 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1875 		if (rockchip_vop2->grf <= 0)
1876 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
1877 		rockchip_vop2->version = vop2_data->version;
1878 		rockchip_vop2->data = vop2_data;
1879 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
1880 			struct regmap *map;
1881 
1882 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
1883 			if (rockchip_vop2->vop_grf <= 0)
1884 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
1885 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
1886 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
1887 			if (rockchip_vop2->vo1_grf <= 0)
1888 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
1889 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
1890 			if (rockchip_vop2->sys_pmu <= 0)
1891 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
1892 		}
1893 	}
1894 
1895 	cstate->private = rockchip_vop2;
1896 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
1897 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
1898 
1899 	vop2_global_initial(rockchip_vop2, state);
1900 
1901 	return 0;
1902 }
1903 
1904 /*
1905  * calc the dclk on rk3588
1906  * the available div of dclk is 1, 2, 4
1907  *
1908  */
1909 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
1910 {
1911 	if (child_clk * 4 <= max_dclk)
1912 		return child_clk * 4;
1913 	else if (child_clk * 2 <= max_dclk)
1914 		return child_clk * 2;
1915 	else if (child_clk <= max_dclk)
1916 		return child_clk;
1917 	else
1918 		return 0;
1919 }
1920 
1921 /*
1922  * 4 pixclk/cycle on rk3588
1923  * RGB/eDP/HDMI: if_pixclk >= dclk_core
1924  * DP: dp_pixclk = dclk_out <= dclk_core
1925  * DSI: mipi_pixclk <= dclk_out <= dclk_core
1926  */
1927 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
1928 				       int *dclk_core_div, int *dclk_out_div,
1929 				       int *if_pixclk_div, int *if_dclk_div)
1930 {
1931 	struct crtc_state *cstate = &state->crtc_state;
1932 	struct connector_state *conn_state = &state->conn_state;
1933 	struct drm_display_mode *mode = &conn_state->mode;
1934 	struct vop2 *vop2 = cstate->private;
1935 	unsigned long v_pixclk = mode->clock;
1936 	unsigned long dclk_core_rate = v_pixclk >> 2;
1937 	unsigned long dclk_rate = v_pixclk;
1938 	unsigned long dclk_out_rate;
1939 	u64 if_dclk_rate;
1940 	u64 if_pixclk_rate;
1941 	int output_type = conn_state->type;
1942 	int output_mode = conn_state->output_mode;
1943 	int K = 1;
1944 
1945 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
1946 		/*
1947 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
1948 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
1949 		 */
1950 		if (output_mode == ROCKCHIP_OUT_MODE_YUV420) {
1951 			dclk_rate = dclk_rate >> 1;
1952 			K = 2;
1953 		}
1954 		if (cstate->dsc_enable) {
1955 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
1956 			if_dclk_rate = cstate->dsc_cds_clk_rate;
1957 		} else {
1958 			if_pixclk_rate = (dclk_core_rate << 1) / K;
1959 			if_dclk_rate = dclk_core_rate / K;
1960 		}
1961 
1962 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
1963 			dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk);
1964 
1965 		if (!dclk_rate) {
1966 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
1967 			       vop2->data->vp_data->max_dclk, if_pixclk_rate);
1968 			return -EINVAL;
1969 		}
1970 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
1971 		*if_dclk_div = dclk_rate / if_dclk_rate;
1972 		*dclk_core_div = dclk_rate / dclk_core_rate;
1973 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
1974 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
1975 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
1976 		/* edp_pixclk = edp_dclk > dclk_core */
1977 		if_pixclk_rate = v_pixclk / K;
1978 		if_dclk_rate = v_pixclk / K;
1979 		dclk_rate = if_pixclk_rate * K;
1980 		*dclk_core_div = dclk_rate / dclk_core_rate;
1981 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
1982 		*if_dclk_div = *if_pixclk_div;
1983 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
1984 		if (output_mode == ROCKCHIP_OUT_MODE_YUV420)
1985 			dclk_out_rate = v_pixclk >> 3;
1986 		else
1987 			dclk_out_rate = v_pixclk >> 2;
1988 
1989 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
1990 		if (!dclk_rate) {
1991 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
1992 			       vop2->data->vp_data->max_dclk, dclk_core_rate);
1993 			return -EINVAL;
1994 		}
1995 		*dclk_out_div = dclk_rate / dclk_out_rate;
1996 		*dclk_core_div = dclk_rate / dclk_core_rate;
1997 
1998 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
1999 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2000 			K = 2;
2001 		if (cstate->dsc_enable)
2002 			/* dsc output is 96bit, dsi input is 192 bit */
2003 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2004 		else
2005 			if_pixclk_rate = dclk_core_rate / K;
2006 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2007 		dclk_out_rate = dclk_core_rate / K;
2008 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2009 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
2010 		if (!dclk_rate) {
2011 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2012 			       vop2->data->vp_data->max_dclk, dclk_rate);
2013 			return -EINVAL;
2014 		}
2015 
2016 		if (cstate->dsc_enable)
2017 			dclk_rate = dclk_rate >> 1;
2018 
2019 		*dclk_out_div = dclk_rate / dclk_out_rate;
2020 		*dclk_core_div = dclk_rate / dclk_core_rate;
2021 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2022 		if (cstate->dsc_enable)
2023 			*if_pixclk_div = dclk_out_rate / if_pixclk_rate;
2024 
2025 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2026 		dclk_rate = v_pixclk;
2027 		*dclk_core_div = dclk_rate / dclk_core_rate;
2028 	}
2029 
2030 	*if_pixclk_div = ilog2(*if_pixclk_div);
2031 	*if_dclk_div = ilog2(*if_dclk_div);
2032 	*dclk_core_div = ilog2(*dclk_core_div);
2033 	*dclk_out_div = ilog2(*dclk_out_div);
2034 
2035 	return dclk_rate;
2036 }
2037 
2038 static int vop2_calc_dsc_clk(struct display_state *state)
2039 {
2040 	struct connector_state *conn_state = &state->conn_state;
2041 	struct drm_display_mode *mode = &conn_state->mode;
2042 	struct crtc_state *cstate = &state->crtc_state;
2043 	u64 v_pixclk = mode->clock; /* video timing pixclk */
2044 	u8 k = 1;
2045 
2046 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2047 		k = 2;
2048 
2049 	cstate->dsc_txp_clk_rate = v_pixclk;
2050 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2051 
2052 	cstate->dsc_pxl_clk_rate = v_pixclk;
2053 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2054 
2055 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2056 	 * cds_dat_width = 96;
2057 	 * bits_per_pixel = [8-12];
2058 	 * As only support 1/2/4 div, so we set dsc_cds = crtc_clock / 8;
2059 	 */
2060 	cstate->dsc_cds_clk_rate = v_pixclk / 8;
2061 
2062 	return 0;
2063 }
2064 
2065 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2066 {
2067 	struct crtc_state *cstate = &state->crtc_state;
2068 	struct connector_state *conn_state = &state->conn_state;
2069 	struct drm_display_mode *mode = &conn_state->mode;
2070 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2071 	struct vop2 *vop2 = cstate->private;
2072 	u32 vp_offset = (cstate->crtc_id * 0x100);
2073 	u16 hdisplay = mode->crtc_hdisplay;
2074 	int output_if = conn_state->output_if;
2075 	int dclk_core_div = 0;
2076 	int dclk_out_div = 0;
2077 	int if_pixclk_div = 0;
2078 	int if_dclk_div = 0;
2079 	unsigned long dclk_rate;
2080 	u32 val;
2081 
2082 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2083 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2084 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2085 	} else {
2086 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2087 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2088 	}
2089 
2090 	if (cstate->dsc_enable) {
2091 		int k = 1;
2092 
2093 		if (!vop2->data->nr_dscs) {
2094 			printf("Unsupported DSC\n");
2095 			return 0;
2096 		}
2097 
2098 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2099 			k = 2;
2100 
2101 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2102 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2103 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2104 
2105 		vop2_calc_dsc_clk(state);
2106 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2107 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2108 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2109 	}
2110 
2111 	dclk_rate = vop2_calc_cru_cfg(state, &dclk_core_div, &dclk_out_div, &if_pixclk_div, &if_dclk_div);
2112 
2113 	if (output_if & VOP_OUTPUT_IF_RGB) {
2114 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2115 				4, false);
2116 	}
2117 
2118 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2119 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2120 				3, false);
2121 	}
2122 
2123 	if (output_if & VOP_OUTPUT_IF_BT656) {
2124 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2125 				2, false);
2126 	}
2127 
2128 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2129 		if (cstate->crtc_id == 2)
2130 			val = 0;
2131 		else
2132 			val = 1;
2133 
2134 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2135 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2136 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2137 
2138 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2139 				1, false);
2140 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2141 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2142 				if_pixclk_div, false);
2143 
2144 		if (conn_state->hold_mode) {
2145 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2146 					EN_MASK, EDPI_TE_EN, 1, false);
2147 
2148 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2149 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2150 		}
2151 	}
2152 
2153 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2154 		if (cstate->crtc_id == 2)
2155 			val = 0;
2156 		else if (cstate->crtc_id == 3)
2157 			val = 1;
2158 		else
2159 			val = 3; /*VP1*/
2160 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2161 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2162 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2163 
2164 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2165 				1, false);
2166 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2167 				val, false);
2168 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2169 				if_pixclk_div, false);
2170 
2171 		if (conn_state->hold_mode) {
2172 			/* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */
2173 			if (vop2->version == VOP_VERSION_RK3588 && val == 3)
2174 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2175 						EN_MASK, EDPI_TE_EN, 0, false);
2176 			else
2177 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2178 						EN_MASK, EDPI_TE_EN, 1, false);
2179 
2180 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2181 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2182 		}
2183 	}
2184 
2185 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2186 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2187 				RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2188 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2189 				MIPI_DUAL_EN_SHIFT, 1, false);
2190 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2191 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2192 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2193 					false);
2194 	}
2195 
2196 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2197 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2198 				1, false);
2199 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2200 				cstate->crtc_id, false);
2201 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2202 				if_dclk_div, false);
2203 
2204 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2205 				if_pixclk_div, false);
2206 
2207 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2208 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2209 	}
2210 
2211 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2212 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2213 				1, false);
2214 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2215 				cstate->crtc_id, false);
2216 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2217 				if_dclk_div, false);
2218 
2219 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2220 				if_pixclk_div, false);
2221 
2222 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2223 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2224 	}
2225 
2226 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2227 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2228 				1, false);
2229 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2230 				cstate->crtc_id, false);
2231 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2232 				if_dclk_div, false);
2233 
2234 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2235 				if_pixclk_div, false);
2236 
2237 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2238 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2239 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2240 				HDMI_SYNC_POL_MASK,
2241 				HDMI0_SYNC_POL_SHIFT, val);
2242 	}
2243 
2244 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2245 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2246 				1, false);
2247 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2248 				cstate->crtc_id, false);
2249 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2250 				if_dclk_div, false);
2251 
2252 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2253 				if_pixclk_div, false);
2254 
2255 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2256 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2257 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2258 				HDMI_SYNC_POL_MASK,
2259 				HDMI1_SYNC_POL_SHIFT, val);
2260 	}
2261 
2262 	if (output_if & VOP_OUTPUT_IF_DP0) {
2263 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2264 				1, false);
2265 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2266 				cstate->crtc_id, false);
2267 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2268 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2269 	}
2270 
2271 	if (output_if & VOP_OUTPUT_IF_DP1) {
2272 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2273 				1, false);
2274 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2275 				cstate->crtc_id, false);
2276 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2277 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2278 	}
2279 
2280 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2281 			DCLK_CORE_DIV_SHIFT, dclk_core_div, false);
2282 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2283 			DCLK_OUT_DIV_SHIFT, dclk_out_div, false);
2284 
2285 	return dclk_rate;
2286 }
2287 
2288 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2289 {
2290 	struct crtc_state *cstate = &state->crtc_state;
2291 	struct connector_state *conn_state = &state->conn_state;
2292 	struct drm_display_mode *mode = &conn_state->mode;
2293 	struct vop2 *vop2 = cstate->private;
2294 	u32 vp_offset = (cstate->crtc_id * 0x100);
2295 	bool dclk_inv;
2296 	u32 val;
2297 
2298 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2299 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2300 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2301 
2302 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2303 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2304 				1, false);
2305 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2306 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2307 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2308 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2309 	}
2310 
2311 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2312 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2313 				1, false);
2314 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2315 				BT1120_EN_SHIFT, 1, false);
2316 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2317 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2318 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2319 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2320 	}
2321 
2322 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2323 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2324 				1, false);
2325 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2326 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2327 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2328 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2329 	}
2330 
2331 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2332 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2333 				1, false);
2334 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2335 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
2336 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2337 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2338 	}
2339 
2340 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2341 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
2342 				1, false);
2343 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2344 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
2345 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2346 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2347 	}
2348 
2349 	if (conn_state->output_flags &
2350 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
2351 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
2352 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2353 				LVDS_DUAL_EN_SHIFT, 1, false);
2354 		if (conn_state->output_flags &
2355 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2356 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2357 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
2358 					false);
2359 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2360 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2361 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
2362 	}
2363 
2364 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
2365 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
2366 				1, false);
2367 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2368 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
2369 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2370 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2371 	}
2372 
2373 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
2374 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
2375 				1, false);
2376 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2377 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
2378 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2379 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2380 	}
2381 
2382 	if (conn_state->output_flags &
2383 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2384 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2385 				MIPI_DUAL_EN_SHIFT, 1, false);
2386 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2387 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2388 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2389 					false);
2390 	}
2391 
2392 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
2393 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
2394 				1, false);
2395 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2396 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
2397 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2398 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
2399 	}
2400 
2401 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2402 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2403 				1, false);
2404 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2405 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2406 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2407 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2408 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2409 				IF_CRTL_HDMI_PIN_POL_MASK,
2410 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2411 	}
2412 
2413 	return mode->clock;
2414 }
2415 
2416 static void vop2_post_color_swap(struct display_state *state)
2417 {
2418 	struct crtc_state *cstate = &state->crtc_state;
2419 	struct connector_state *conn_state = &state->conn_state;
2420 	struct vop2 *vop2 = cstate->private;
2421 	u32 vp_offset = (cstate->crtc_id * 0x100);
2422 	u32 output_type = conn_state->type;
2423 	u32 data_swap = 0;
2424 
2425 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
2426 		data_swap = DSP_RB_SWAP;
2427 
2428 	if (vop2->version == VOP_VERSION_RK3588 &&
2429 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
2430 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
2431 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
2432 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
2433 		data_swap |= DSP_RG_SWAP;
2434 
2435 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
2436 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
2437 }
2438 
2439 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
2440 {
2441 	int ret = 0;
2442 
2443 	if (parent->dev)
2444 		ret = clk_set_parent(clk, parent);
2445 	if (ret < 0)
2446 		debug("failed to set %s as parent for %s\n",
2447 		      parent->dev->name, clk->dev->name);
2448 }
2449 
2450 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
2451 {
2452 	int ret = 0;
2453 
2454 	if (clk->dev)
2455 		ret = clk_set_rate(clk, rate);
2456 	if (ret < 0)
2457 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
2458 
2459 	return ret;
2460 }
2461 
2462 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
2463 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
2464 				  int *dsc_cds_clk_div, u64 dclk_rate)
2465 {
2466 	struct crtc_state *cstate = &state->crtc_state;
2467 
2468 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
2469 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
2470 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
2471 
2472 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
2473 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
2474 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
2475 }
2476 
2477 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
2478 {
2479 	struct crtc_state *cstate = &state->crtc_state;
2480 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
2481 	struct drm_dsc_picture_parameter_set config_pps;
2482 	const struct vop2_data *vop2_data = vop2->data;
2483 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
2484 	u32 *pps_val = (u32 *)&config_pps;
2485 	u32 decoder_regs_offset = (dsc_id * 0x100);
2486 	int i = 0;
2487 
2488 	memcpy(&config_pps, pps, sizeof(config_pps));
2489 
2490 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
2491 		config_pps.pps_3 &= 0xf0;
2492 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
2493 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
2494 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
2495 	}
2496 
2497 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
2498 		config_pps.rc_range_parameters[i] =
2499 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
2500 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
2501 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
2502 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
2503 	}
2504 
2505 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
2506 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
2507 }
2508 
2509 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
2510 {
2511 	struct connector_state *conn_state = &state->conn_state;
2512 	struct drm_display_mode *mode = &conn_state->mode;
2513 	struct crtc_state *cstate = &state->crtc_state;
2514 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2515 	const struct vop2_data *vop2_data = vop2->data;
2516 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
2517 	bool mipi_ds_mode = false;
2518 	u8 dsc_interface_mode = 0;
2519 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2520 	u16 hdisplay = mode->crtc_hdisplay;
2521 	u16 htotal = mode->crtc_htotal;
2522 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2523 	u16 vdisplay = mode->crtc_vdisplay;
2524 	u16 vtotal = mode->crtc_vtotal;
2525 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
2526 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2527 	u16 vact_end = vact_st + vdisplay;
2528 	u32 ctrl_regs_offset = (dsc_id * 0x30);
2529 	u32 decoder_regs_offset = (dsc_id * 0x100);
2530 	u32 backup_regs_offset = 0;
2531 	int dsc_txp_clk_div = 0;
2532 	int dsc_pxl_clk_div = 0;
2533 	int dsc_cds_clk_div = 0;
2534 
2535 	if (!vop2->data->nr_dscs) {
2536 		printf("Unsupported DSC\n");
2537 		return;
2538 	}
2539 
2540 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
2541 		printf("DSC%d supported max slice is: %d, current is: %d\n",
2542 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
2543 
2544 	if (dsc_data->pd_id) {
2545 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
2546 			printf("open dsc%d pd fail\n", dsc_id);
2547 	}
2548 
2549 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
2550 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
2551 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
2552 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
2553 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2554 		dsc_interface_mode = VOP_DSC_IF_HDMI;
2555 	} else {
2556 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
2557 		if (mipi_ds_mode)
2558 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
2559 		else
2560 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
2561 	}
2562 
2563 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2564 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
2565 				DSC_MAN_MODE_SHIFT, 0, false);
2566 	else
2567 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
2568 				DSC_MAN_MODE_SHIFT, 1, false);
2569 
2570 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
2571 
2572 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
2573 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
2574 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
2575 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
2576 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
2577 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
2578 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
2579 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
2580 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
2581 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
2582 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
2583 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
2584 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
2585 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
2586 
2587 	if (!mipi_ds_mode) {
2588 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
2589 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
2590 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
2591 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
2592 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
2593 
2594 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
2595 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
2596 
2597 		/*
2598 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
2599 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
2600 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
2601 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
2602 		 *                 delay_line_num = 4 - BPP / 8
2603 		 *                                = (64 - target_bpp / 8) / 16
2604 		 *
2605 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
2606 		 */
2607 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
2608 		dsc_cds_rate_mhz = dsc_cds_rate;
2609 		dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
2610 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
2611 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
2612 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
2613 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
2614 
2615 		dsc_hsync = hsync_len / 2;
2616 		dsc_htotal = htotal / (1 << dsc_cds_clk_div);
2617 		val = dsc_htotal << 16 | dsc_hsync;
2618 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
2619 				DSC_HTOTAL_PW_SHIFT, val, false);
2620 
2621 		dsc_hact_st = hact_st / 2;
2622 		dsc_hact_end = (hdisplay * target_bpp >> 4) / 24 + dsc_hact_st;
2623 		val = dsc_hact_end << 16 | dsc_hact_st;
2624 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
2625 				DSC_HACT_ST_END_SHIFT, val, false);
2626 
2627 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
2628 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
2629 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
2630 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
2631 	}
2632 
2633 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
2634 			RST_DEASSERT_SHIFT, 1, false);
2635 	udelay(10);
2636 	/* read current dsc core register and backup to regsbak */
2637 	backup_regs_offset = RK3588_DSC_8K_CTRL0;
2638 	vop2->regsbak[backup_regs_offset >> 2] = vop2_readl(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset);
2639 
2640 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2641 			DSC_EN_SHIFT, 1, false);
2642 	vop2_load_pps(state, vop2, dsc_id);
2643 
2644 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2645 			DSC_RBIT_SHIFT, 1, false);
2646 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2647 			DSC_RBYT_SHIFT, 0, false);
2648 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2649 			DSC_FLAL_SHIFT, 1, false);
2650 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2651 			DSC_MER_SHIFT, 1, false);
2652 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2653 			DSC_EPB_SHIFT, 0, false);
2654 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2655 			DSC_EPL_SHIFT, 1, false);
2656 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2657 			DSC_NSLC_SHIFT, ilog2(cstate->dsc_slice_num), false);
2658 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2659 			DSC_SBO_SHIFT, 1, false);
2660 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2661 			DSC_IFEP_SHIFT, dsc_sink_cap->version_minor == 2 ? 1 : 0, false);
2662 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
2663 			DSC_PPS_UPD_SHIFT, 1, false);
2664 
2665 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
2666 	       dsc_id,
2667 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
2668 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
2669 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
2670 }
2671 
2672 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
2673 {
2674 	struct crtc_state *cstate = &state->crtc_state;
2675 	struct vop2 *vop2 = cstate->private;
2676 	struct udevice *vp_dev, *dev;
2677 	struct ofnode_phandle_args args;
2678 	char vp_name[10];
2679 	int ret;
2680 
2681 	if (vop2->version != VOP_VERSION_RK3588)
2682 		return false;
2683 
2684 	sprintf(vp_name, "port@%d", cstate->crtc_id);
2685 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
2686 		printf("warn: can't get vp device\n");
2687 		return false;
2688 	}
2689 
2690 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
2691 					 0, &args);
2692 	if (ret) {
2693 		printf("warn: can't get assigned-clock-parents's node\n");
2694 		return false;
2695 	}
2696 
2697 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
2698 		printf("warn: can't get clk device\n");
2699 		return false;
2700 	}
2701 
2702 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
2703 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
2704 		if (clk_dev)
2705 			*clk_dev = dev;
2706 		return true;
2707 	}
2708 
2709 	return false;
2710 }
2711 
2712 static int rockchip_vop2_init(struct display_state *state)
2713 {
2714 	struct crtc_state *cstate = &state->crtc_state;
2715 	struct connector_state *conn_state = &state->conn_state;
2716 	struct drm_display_mode *mode = &conn_state->mode;
2717 	struct vop2 *vop2 = cstate->private;
2718 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2719 	u16 hdisplay = mode->crtc_hdisplay;
2720 	u16 htotal = mode->crtc_htotal;
2721 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2722 	u16 hact_end = hact_st + hdisplay;
2723 	u16 vdisplay = mode->crtc_vdisplay;
2724 	u16 vtotal = mode->crtc_vtotal;
2725 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
2726 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2727 	u16 vact_end = vact_st + vdisplay;
2728 	bool yuv_overlay = false;
2729 	bool splice_en = false;
2730 	u32 vp_offset = (cstate->crtc_id * 0x100);
2731 	u32 line_flag_offset = (cstate->crtc_id * 4);
2732 	u32 val, act_end;
2733 	u8 dither_down_en = 0;
2734 	u8 pre_dither_down_en = 0;
2735 	char output_type_name[30] = {0};
2736 	char dclk_name[9];
2737 	struct clk dclk;
2738 	struct clk hdmi0_phy_pll;
2739 	struct clk hdmi1_phy_pll;
2740 	struct clk hdmi_phy_pll;
2741 	struct udevice *disp_dev;
2742 	unsigned long dclk_rate;
2743 	int ret;
2744 
2745 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
2746 	       mode->hdisplay, mode->vdisplay,
2747 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
2748 	       mode->vscan,
2749 	       get_output_if_name(conn_state->output_if, output_type_name),
2750 	       cstate->crtc_id);
2751 
2752 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
2753 		cstate->splice_mode = true;
2754 		splice_en = true;
2755 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
2756 		if (!cstate->splice_crtc_id) {
2757 			printf("%s: Splice mode is unsupported by vp%d\n",
2758 			       __func__, cstate->crtc_id);
2759 			return -EINVAL;
2760 		}
2761 	}
2762 
2763 	vop2_initial(vop2, state);
2764 	if (vop2->version == VOP_VERSION_RK3588)
2765 		dclk_rate = rk3588_vop2_if_cfg(state);
2766 	else
2767 		dclk_rate = rk3568_vop2_if_cfg(state);
2768 
2769 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
2770 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
2771 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
2772 
2773 	vop2_post_color_swap(state);
2774 
2775 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
2776 			OUT_MODE_SHIFT, conn_state->output_mode, false);
2777 
2778 	switch (conn_state->bus_format) {
2779 	case MEDIA_BUS_FMT_RGB565_1X16:
2780 		dither_down_en = 1;
2781 		break;
2782 	case MEDIA_BUS_FMT_RGB666_1X18:
2783 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
2784 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
2785 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
2786 		dither_down_en = 1;
2787 		break;
2788 	case MEDIA_BUS_FMT_YUV8_1X24:
2789 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
2790 		dither_down_en = 0;
2791 		pre_dither_down_en = 1;
2792 		break;
2793 	case MEDIA_BUS_FMT_YUV10_1X30:
2794 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
2795 	case MEDIA_BUS_FMT_RGB888_1X24:
2796 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
2797 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
2798 	default:
2799 		dither_down_en = 0;
2800 		pre_dither_down_en = 0;
2801 		break;
2802 	}
2803 
2804 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
2805 		pre_dither_down_en = 0;
2806 	else
2807 		pre_dither_down_en = 1;
2808 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2809 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
2810 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2811 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
2812 
2813 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
2814 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
2815 			yuv_overlay, false);
2816 
2817 	cstate->yuv_overlay = yuv_overlay;
2818 
2819 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
2820 			PORT_MERGE_EN_SHIFT, splice_en, false);
2821 
2822 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
2823 		    (htotal << 16) | hsync_len);
2824 	val = hact_st << 16;
2825 	val |= hact_end;
2826 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
2827 	val = vact_st << 16;
2828 	val |= vact_end;
2829 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
2830 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2831 		u16 vact_st_f1 = vtotal + vact_st + 1;
2832 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
2833 
2834 		val = vact_st_f1 << 16 | vact_end_f1;
2835 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
2836 			    val);
2837 
2838 		val = vtotal << 16 | (vtotal + vsync_len);
2839 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
2840 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2841 				INTERLACE_EN_SHIFT, 1, false);
2842 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2843 				DSP_FILED_POL, 1, false);
2844 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2845 				P2I_EN_SHIFT, 1, false);
2846 		vtotal += vtotal + 1;
2847 		act_end = vact_end_f1;
2848 	} else {
2849 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2850 				INTERLACE_EN_SHIFT, 0, false);
2851 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2852 				P2I_EN_SHIFT, 0, false);
2853 		act_end = vact_end;
2854 	}
2855 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
2856 		    (vtotal << 16) | vsync_len);
2857 
2858 	if (vop2->version == VOP_VERSION_RK3568) {
2859 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
2860 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
2861 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2862 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
2863 		else
2864 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2865 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
2866 	}
2867 
2868 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
2869 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2870 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
2871 	else
2872 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2873 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
2874 
2875 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
2876 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
2877 
2878 	if (yuv_overlay)
2879 		val = 0x20010200;
2880 	else
2881 		val = 0;
2882 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
2883 	if (splice_en) {
2884 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
2885 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
2886 				yuv_overlay, false);
2887 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
2888 	}
2889 
2890 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2891 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
2892 
2893 	vop2_tv_config_update(state, vop2);
2894 	vop2_post_config(state, vop2);
2895 
2896 	if (cstate->dsc_enable) {
2897 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2898 			vop2_dsc_enable(state, vop2, 0, dclk_rate);
2899 			vop2_dsc_enable(state, vop2, 1, dclk_rate);
2900 		} else {
2901 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate);
2902 		}
2903 	}
2904 
2905 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
2906 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
2907 	if (ret) {
2908 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
2909 		return ret;
2910 	}
2911 
2912 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
2913 	if (!ret) {
2914 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
2915 		if (ret)
2916 			printf("%s: Failed to get hdmi0_phy_pll ret=%d\n", __func__, ret);
2917 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
2918 		if (ret)
2919 			printf("%s: Failed to get hdmi1_phy_pll ret=%d\n", __func__, ret);
2920 	} else {
2921 		hdmi0_phy_pll.dev = NULL;
2922 		hdmi1_phy_pll.dev = NULL;
2923 		printf("%s: Faile to find display-subsystem node\n", __func__);
2924 	}
2925 
2926 	if (mode->clock < VOP2_MAX_DCLK_RATE) {
2927 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
2928 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
2929 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
2930 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
2931 
2932 		/*
2933 		 * uboot clk driver won't set dclk parent's rate when use
2934 		 * hdmi phypll as dclk source.
2935 		 * So set dclk rate is meaningless. Set hdmi phypll rate
2936 		 * directly.
2937 		 */
2938 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
2939 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
2940 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
2941 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
2942 		} else {
2943 			if (is_extend_pll(state, &hdmi_phy_pll.dev))
2944 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
2945 			else
2946 				ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
2947 		}
2948 
2949 		if (IS_ERR_VALUE(ret)) {
2950 			printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
2951 			       __func__, cstate->crtc_id, dclk_rate, ret);
2952 			return ret;
2953 		} else {
2954 			if (mode->flags & DRM_MODE_FLAG_DBLCLK)
2955 				mode->crtc_clock = ret * 2 / 1000;
2956 			else
2957 				mode->crtc_clock = ret / 1000;
2958 		}
2959 	} else {
2960 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
2961 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
2962 		else
2963 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
2964 
2965 		if (IS_ERR_VALUE(ret)) {
2966 			printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
2967 			       __func__, cstate->crtc_id, dclk_rate, ret);
2968 			return ret;
2969 		} else {
2970 			if (mode->flags & DRM_MODE_FLAG_DBLCLK)
2971 				mode->crtc_clock = ret * 2 / 1000;
2972 			else
2973 				mode->crtc_clock = ret / 1000;
2974 		}
2975 	}
2976 
2977 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
2978 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
2979 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
2980 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
2981 
2982 	return 0;
2983 }
2984 
2985 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
2986 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
2987 			     uint32_t dst_h)
2988 {
2989 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
2990 	uint16_t hscl_filter_mode, vscl_filter_mode;
2991 	uint8_t gt2 = 0, gt4 = 0;
2992 	uint32_t xfac = 0, yfac = 0;
2993 	uint16_t hsu_filter_mode = VOP2_SCALE_UP_BIC;
2994 	uint16_t hsd_filter_mode = VOP2_SCALE_DOWN_BIL;
2995 	uint16_t vsu_filter_mode = VOP2_SCALE_UP_BIL;
2996 	uint16_t vsd_filter_mode = VOP2_SCALE_DOWN_BIL;
2997 	u32 win_offset = win->reg_offset;
2998 
2999 	if (src_h >= (4 * dst_h))
3000 		gt4 = 1;
3001 	else if (src_h >= (2 * dst_h))
3002 		gt2 = 1;
3003 
3004 	if (gt4)
3005 		src_h >>= 2;
3006 	else if (gt2)
3007 		src_h >>= 1;
3008 
3009 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3010 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3011 
3012 	if (yrgb_hor_scl_mode == SCALE_UP)
3013 		hscl_filter_mode = hsu_filter_mode;
3014 	else
3015 		hscl_filter_mode = hsd_filter_mode;
3016 
3017 	if (yrgb_ver_scl_mode == SCALE_UP)
3018 		vscl_filter_mode = vsu_filter_mode;
3019 	else
3020 		vscl_filter_mode = vsd_filter_mode;
3021 
3022 	/*
3023 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
3024 	 * at scale down mode
3025 	 */
3026 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) {
3027 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
3028 		dst_w += 1;
3029 	}
3030 
3031 	xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
3032 	yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
3033 
3034 	if (win->type == CLUSTER_LAYER) {
3035 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3036 			    yfac << 16 | xfac);
3037 
3038 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3039 				YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, gt2, false);
3040 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3041 				YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, gt4, false);
3042 
3043 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3044 				YRGB_XSCL_MODE_MASK, CLUSTER_YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3045 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3046 				YRGB_YSCL_MODE_MASK, CLUSTER_YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3047 
3048 	} else {
3049 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
3050 			    yfac << 16 | xfac);
3051 
3052 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3053 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, gt2, false);
3054 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3055 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, gt4, false);
3056 
3057 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3058 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3059 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3060 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3061 
3062 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3063 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
3064 				hscl_filter_mode, false);
3065 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3066 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
3067 				vscl_filter_mode, false);
3068 	}
3069 }
3070 
3071 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3072 {
3073 	u32 win_offset = win->reg_offset;
3074 
3075 	if (win->type == CLUSTER_LAYER) {
3076 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3077 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3078 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3079 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3080 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3081 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3082 	} else {
3083 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3084 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3085 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3086 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3087 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3088 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3089 	}
3090 }
3091 
3092 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3093 {
3094 	struct crtc_state *cstate = &state->crtc_state;
3095 	struct connector_state *conn_state = &state->conn_state;
3096 	struct drm_display_mode *mode = &conn_state->mode;
3097 	struct vop2 *vop2 = cstate->private;
3098 	int src_w = cstate->src_rect.w;
3099 	int src_h = cstate->src_rect.h;
3100 	int crtc_x = cstate->crtc_rect.x;
3101 	int crtc_y = cstate->crtc_rect.y;
3102 	int crtc_w = cstate->crtc_rect.w;
3103 	int crtc_h = cstate->crtc_rect.h;
3104 	int xvir = cstate->xvir;
3105 	int y_mirror = 0;
3106 	int csc_mode;
3107 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3108 	/* offset of the right window in splice mode */
3109 	u32 splice_pixel_offset = 0;
3110 	u32 splice_yrgb_offset = 0;
3111 	u32 win_offset = win->reg_offset;
3112 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3113 
3114 	if (win->splice_mode_right) {
3115 		src_w = cstate->right_src_rect.w;
3116 		src_h = cstate->right_src_rect.h;
3117 		crtc_x = cstate->right_crtc_rect.x;
3118 		crtc_y = cstate->right_crtc_rect.y;
3119 		crtc_w = cstate->right_crtc_rect.w;
3120 		crtc_h = cstate->right_crtc_rect.h;
3121 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3122 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3123 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3124 	}
3125 
3126 	act_info = (src_h - 1) << 16;
3127 	act_info |= (src_w - 1) & 0xffff;
3128 
3129 	dsp_info = (crtc_h - 1) << 16;
3130 	dsp_info |= (crtc_w - 1) & 0xffff;
3131 
3132 	dsp_stx = crtc_x;
3133 	dsp_sty = crtc_y;
3134 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3135 
3136 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3137 		y_mirror = 1;
3138 	else
3139 		y_mirror = 0;
3140 
3141 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3142 
3143 	if (vop2->version == VOP_VERSION_RK3588)
3144 		vop2_axi_config(vop2, win);
3145 
3146 	if (y_mirror)
3147 		printf("WARN: y mirror is unsupported by cluster window\n");
3148 
3149 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
3150 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3151 			false);
3152 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
3153 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
3154 		    cstate->dma_addr + splice_yrgb_offset);
3155 
3156 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
3157 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
3158 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
3159 
3160 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
3161 
3162 	csc_mode = vop2_convert_csc_mode(conn_state->color_space);
3163 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
3164 			CLUSTER_RGB2YUV_EN_SHIFT,
3165 			is_yuv_output(conn_state->bus_format), false);
3166 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
3167 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
3168 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
3169 
3170 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3171 }
3172 
3173 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
3174 {
3175 	struct crtc_state *cstate = &state->crtc_state;
3176 	struct connector_state *conn_state = &state->conn_state;
3177 	struct drm_display_mode *mode = &conn_state->mode;
3178 	struct vop2 *vop2 = cstate->private;
3179 	int src_w = cstate->src_rect.w;
3180 	int src_h = cstate->src_rect.h;
3181 	int crtc_x = cstate->crtc_rect.x;
3182 	int crtc_y = cstate->crtc_rect.y;
3183 	int crtc_w = cstate->crtc_rect.w;
3184 	int crtc_h = cstate->crtc_rect.h;
3185 	int xvir = cstate->xvir;
3186 	int y_mirror = 0;
3187 	int csc_mode;
3188 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3189 	/* offset of the right window in splice mode */
3190 	u32 splice_pixel_offset = 0;
3191 	u32 splice_yrgb_offset = 0;
3192 	u32 win_offset = win->reg_offset;
3193 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3194 
3195 	if (win->splice_mode_right) {
3196 		src_w = cstate->right_src_rect.w;
3197 		src_h = cstate->right_src_rect.h;
3198 		crtc_x = cstate->right_crtc_rect.x;
3199 		crtc_y = cstate->right_crtc_rect.y;
3200 		crtc_w = cstate->right_crtc_rect.w;
3201 		crtc_h = cstate->right_crtc_rect.h;
3202 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3203 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3204 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3205 	}
3206 
3207 	/*
3208 	 * This is workaround solution for IC design:
3209 	 * esmart can't support scale down when actual_w % 16 == 1.
3210 	 */
3211 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
3212 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
3213 		src_w -= 1;
3214 	}
3215 
3216 	act_info = (src_h - 1) << 16;
3217 	act_info |= (src_w - 1) & 0xffff;
3218 
3219 	dsp_info = (crtc_h - 1) << 16;
3220 	dsp_info |= (crtc_w - 1) & 0xffff;
3221 
3222 	dsp_stx = crtc_x;
3223 	dsp_sty = crtc_y;
3224 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3225 
3226 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3227 		y_mirror = 1;
3228 	else
3229 		y_mirror = 0;
3230 
3231 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3232 
3233 	if (vop2->version == VOP_VERSION_RK3588)
3234 		vop2_axi_config(vop2, win);
3235 
3236 	if (y_mirror)
3237 		cstate->dma_addr += (src_h - 1) * xvir * 4;
3238 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
3239 			YMIRROR_EN_SHIFT, y_mirror, false);
3240 
3241 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3242 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3243 			false);
3244 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
3245 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
3246 		    cstate->dma_addr + splice_yrgb_offset);
3247 
3248 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
3249 		    act_info);
3250 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
3251 		    dsp_info);
3252 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
3253 
3254 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
3255 			WIN_EN_SHIFT, 1, false);
3256 
3257 	csc_mode = vop2_convert_csc_mode(conn_state->color_space);
3258 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
3259 			RGB2YUV_EN_SHIFT,
3260 			is_yuv_output(conn_state->bus_format), false);
3261 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
3262 			CSC_MODE_SHIFT, csc_mode, false);
3263 
3264 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3265 }
3266 
3267 static int display_rect_calc_scale(int src, int dst)
3268 {
3269 	int scale = 0;
3270 
3271 	if (WARN_ON(src < 0 || dst < 0))
3272 		return -EINVAL;
3273 
3274 	if (dst == 0)
3275 		return 0;
3276 
3277 	if (src > (dst << 16))
3278 		return DIV_ROUND_UP(src, dst);
3279 
3280 	scale = src / dst;
3281 
3282 	return scale;
3283 }
3284 
3285 static int display_rect_calc_hscale(const struct display_rect *src,
3286 				    const struct display_rect *dst,
3287 				    int min_hscale, int max_hscale)
3288 {
3289 	int src_w = src->w;
3290 	int dst_w = dst->w;
3291 	int hscale = display_rect_calc_scale(src_w, dst_w);
3292 
3293 	if (hscale < 0 || dst_w == 0)
3294 		return hscale;
3295 
3296 	if (hscale < min_hscale || hscale > max_hscale)
3297 		return -ERANGE;
3298 
3299 	return hscale;
3300 }
3301 
3302 static void vop2_calc_display_rect_for_splice(struct display_state *state)
3303 {
3304 	struct crtc_state *cstate = &state->crtc_state;
3305 	struct connector_state *conn_state = &state->conn_state;
3306 	struct drm_display_mode *mode = &conn_state->mode;
3307 	struct display_rect *src_rect = &cstate->src_rect;
3308 	struct display_rect *dst_rect = &cstate->crtc_rect;
3309 	struct display_rect left_src, left_dst, right_src, right_dst;
3310 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
3311 	int hscale = display_rect_calc_hscale(src_rect, dst_rect, 0, INT_MAX);
3312 	int left_src_w, left_dst_w, right_dst_w;
3313 
3314 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
3315 	if (left_dst_w < 0)
3316 		left_dst_w = 0;
3317 	right_dst_w = dst_rect->w - left_dst_w;
3318 
3319 	if (!right_dst_w)
3320 		left_src_w = src_rect->w;
3321 	else
3322 		left_src_w = left_dst_w * hscale;
3323 
3324 	left_src.x = src_rect->x;
3325 	left_src.w = left_src_w;
3326 	left_dst.x = dst_rect->x;
3327 	left_dst.w = left_dst_w;
3328 	right_src.x = left_src.x + left_src.w;
3329 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
3330 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
3331 	right_dst.w = right_dst_w;
3332 
3333 	left_src.y = src_rect->y;
3334 	left_src.h = src_rect->h;
3335 	left_dst.y = dst_rect->y;
3336 	left_dst.h = dst_rect->h;
3337 	right_src.y = src_rect->y;
3338 	right_src.h = src_rect->h;
3339 	right_dst.y = dst_rect->y;
3340 	right_dst.h = dst_rect->h;
3341 
3342 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
3343 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
3344 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
3345 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
3346 }
3347 
3348 static int rockchip_vop2_set_plane(struct display_state *state)
3349 {
3350 	struct crtc_state *cstate = &state->crtc_state;
3351 	struct vop2 *vop2 = cstate->private;
3352 	struct vop2_win_data *win_data;
3353 	struct vop2_win_data *splice_win_data;
3354 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
3355 	char plane_name[10] = {0};
3356 
3357 	if (cstate->crtc_rect.w > cstate->max_output.width) {
3358 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
3359 		       cstate->crtc_rect.w, cstate->max_output.width);
3360 		return -EINVAL;
3361 	}
3362 
3363 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
3364 	if (!win_data) {
3365 		printf("invalid win id %d\n", primary_plane_id);
3366 		return -ENODEV;
3367 	}
3368 
3369 	if (vop2->version == VOP_VERSION_RK3588) {
3370 		if (vop2_power_domain_on(vop2, win_data->pd_id))
3371 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
3372 	}
3373 
3374 	if (cstate->splice_mode) {
3375 		if (win_data->splice_win_id) {
3376 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
3377 			splice_win_data->splice_mode_right = true;
3378 
3379 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
3380 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
3381 
3382 			vop2_calc_display_rect_for_splice(state);
3383 			if (win_data->type == CLUSTER_LAYER)
3384 				vop2_set_cluster_win(state, splice_win_data);
3385 			else
3386 				vop2_set_smart_win(state, splice_win_data);
3387 		} else {
3388 			printf("ERROR: splice mode is unsupported by plane %s\n",
3389 			       get_plane_name(primary_plane_id, plane_name));
3390 			return -EINVAL;
3391 		}
3392 	}
3393 
3394 	if (win_data->type == CLUSTER_LAYER)
3395 		vop2_set_cluster_win(state, win_data);
3396 	else
3397 		vop2_set_smart_win(state, win_data);
3398 
3399 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
3400 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
3401 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
3402 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
3403 		cstate->dma_addr);
3404 
3405 	return 0;
3406 }
3407 
3408 static int rockchip_vop2_prepare(struct display_state *state)
3409 {
3410 	return 0;
3411 }
3412 
3413 static void vop2_dsc_cfg_done(struct display_state *state)
3414 {
3415 	struct connector_state *conn_state = &state->conn_state;
3416 	struct crtc_state *cstate = &state->crtc_state;
3417 	struct vop2 *vop2 = cstate->private;
3418 	u8 dsc_id = cstate->dsc_id;
3419 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3420 
3421 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3422 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
3423 				DSC_CFG_DONE_SHIFT, 1, false);
3424 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
3425 				DSC_CFG_DONE_SHIFT, 1, false);
3426 	} else {
3427 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
3428 				DSC_CFG_DONE_SHIFT, 1, false);
3429 	}
3430 }
3431 
3432 static int rockchip_vop2_enable(struct display_state *state)
3433 {
3434 	struct crtc_state *cstate = &state->crtc_state;
3435 	struct vop2 *vop2 = cstate->private;
3436 	u32 vp_offset = (cstate->crtc_id * 0x100);
3437 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3438 
3439 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3440 			STANDBY_EN_SHIFT, 0, false);
3441 
3442 	if (cstate->splice_mode)
3443 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3444 
3445 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3446 
3447 	if (cstate->dsc_enable)
3448 		vop2_dsc_cfg_done(state);
3449 
3450 	return 0;
3451 }
3452 
3453 static int rockchip_vop2_disable(struct display_state *state)
3454 {
3455 	struct crtc_state *cstate = &state->crtc_state;
3456 	struct vop2 *vop2 = cstate->private;
3457 	u32 vp_offset = (cstate->crtc_id * 0x100);
3458 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3459 
3460 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3461 			STANDBY_EN_SHIFT, 1, false);
3462 
3463 	if (cstate->splice_mode)
3464 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3465 
3466 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3467 
3468 	return 0;
3469 }
3470 
3471 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
3472 {
3473 	struct crtc_state *cstate = &state->crtc_state;
3474 	struct vop2 *vop2 = cstate->private;
3475 	int i = 0;
3476 	int correct_cursor_plane = -1;
3477 	int plane_type = -1;
3478 
3479 	if (cursor_plane < 0)
3480 		return -1;
3481 
3482 	if (plane_mask & (1 << cursor_plane))
3483 		return cursor_plane;
3484 
3485 	/* Get current cursor plane type */
3486 	for (i = 0; i < vop2->data->nr_layers; i++) {
3487 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
3488 			plane_type = vop2->data->plane_table[i].plane_type;
3489 			break;
3490 		}
3491 	}
3492 
3493 	/* Get the other same plane type plane id */
3494 	for (i = 0; i < vop2->data->nr_layers; i++) {
3495 		if (vop2->data->plane_table[i].plane_type == plane_type &&
3496 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
3497 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
3498 			break;
3499 		}
3500 	}
3501 
3502 	/* To check whether the new correct_cursor_plane is attach to current vp */
3503 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
3504 		printf("error: faild to find correct plane as cursor plane\n");
3505 		return -1;
3506 	}
3507 
3508 	printf("vp%d adjust cursor plane from %d to %d\n",
3509 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
3510 
3511 	return correct_cursor_plane;
3512 }
3513 
3514 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
3515 {
3516 	struct crtc_state *cstate = &state->crtc_state;
3517 	struct vop2 *vop2 = cstate->private;
3518 	ofnode vp_node;
3519 	struct device_node *port_parent_node = cstate->ports_node;
3520 	static bool vop_fix_dts;
3521 	const char *path;
3522 	u32 plane_mask = 0;
3523 	int vp_id = 0;
3524 	int cursor_plane_id = -1;
3525 
3526 	if (vop_fix_dts)
3527 		return 0;
3528 
3529 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
3530 		path = vp_node.np->full_name;
3531 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
3532 
3533 		if (cstate->crtc->assign_plane)
3534 			continue;
3535 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
3536 								 cstate->crtc->vps[vp_id].cursor_plane);
3537 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
3538 		       vp_id, plane_mask,
3539 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
3540 		       cursor_plane_id);
3541 
3542 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
3543 				     plane_mask, 1);
3544 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
3545 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
3546 		if (cursor_plane_id >= 0)
3547 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
3548 					     cursor_plane_id, 1);
3549 		vp_id++;
3550 	}
3551 
3552 	vop_fix_dts = true;
3553 
3554 	return 0;
3555 }
3556 
3557 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
3558 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
3559 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
3560 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
3561 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
3562 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
3563 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
3564 };
3565 
3566 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
3567 	{ /* one display policy */
3568 		{/* main display */
3569 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
3570 			.attached_layers_nr = 6,
3571 			.attached_layers = {
3572 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
3573 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
3574 				},
3575 		},
3576 		{/* second display */},
3577 		{/* third  display */},
3578 		{/* fourth display */},
3579 	},
3580 
3581 	{ /* two display policy */
3582 		{/* main display */
3583 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
3584 			.attached_layers_nr = 3,
3585 			.attached_layers = {
3586 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
3587 				},
3588 		},
3589 
3590 		{/* second display */
3591 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
3592 			.attached_layers_nr = 3,
3593 			.attached_layers = {
3594 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
3595 				},
3596 		},
3597 		{/* third  display */},
3598 		{/* fourth display */},
3599 	},
3600 
3601 	{ /* three display policy */
3602 		{/* main display */
3603 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
3604 			.attached_layers_nr = 3,
3605 			.attached_layers = {
3606 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
3607 				},
3608 		},
3609 
3610 		{/* second display */
3611 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
3612 			.attached_layers_nr = 2,
3613 			.attached_layers = {
3614 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
3615 				},
3616 		},
3617 
3618 		{/* third  display */
3619 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
3620 			.attached_layers_nr = 1,
3621 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
3622 		},
3623 
3624 		{/* fourth display */},
3625 	},
3626 
3627 	{/* reserved for four display policy */},
3628 };
3629 
3630 static struct vop2_win_data rk3568_win_data[6] = {
3631 	{
3632 		.name = "Cluster0",
3633 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
3634 		.type = CLUSTER_LAYER,
3635 		.win_sel_port_offset = 0,
3636 		.layer_sel_win_id = 0,
3637 		.reg_offset = 0,
3638 	},
3639 
3640 	{
3641 		.name = "Cluster1",
3642 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
3643 		.type = CLUSTER_LAYER,
3644 		.win_sel_port_offset = 1,
3645 		.layer_sel_win_id = 1,
3646 		.reg_offset = 0x200,
3647 	},
3648 
3649 	{
3650 		.name = "Esmart0",
3651 		.phys_id = ROCKCHIP_VOP2_ESMART0,
3652 		.type = ESMART_LAYER,
3653 		.win_sel_port_offset = 4,
3654 		.layer_sel_win_id = 2,
3655 		.reg_offset = 0,
3656 	},
3657 
3658 	{
3659 		.name = "Esmart1",
3660 		.phys_id = ROCKCHIP_VOP2_ESMART1,
3661 		.type = ESMART_LAYER,
3662 		.win_sel_port_offset = 5,
3663 		.layer_sel_win_id = 6,
3664 		.reg_offset = 0x200,
3665 	},
3666 
3667 	{
3668 		.name = "Smart0",
3669 		.phys_id = ROCKCHIP_VOP2_SMART0,
3670 		.type = SMART_LAYER,
3671 		.win_sel_port_offset = 6,
3672 		.layer_sel_win_id = 3,
3673 		.reg_offset = 0x400,
3674 	},
3675 
3676 	{
3677 		.name = "Smart1",
3678 		.phys_id = ROCKCHIP_VOP2_SMART1,
3679 		.type = SMART_LAYER,
3680 		.win_sel_port_offset = 7,
3681 		.layer_sel_win_id = 7,
3682 		.reg_offset = 0x600,
3683 	},
3684 };
3685 
3686 static struct vop2_vp_data rk3568_vp_data[3] = {
3687 	{
3688 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3689 		.pre_scan_max_dly = 42,
3690 		.max_output = {4096, 2304},
3691 	},
3692 	{
3693 		.feature = 0,
3694 		.pre_scan_max_dly = 40,
3695 		.max_output = {2048, 1536},
3696 	},
3697 	{
3698 		.feature = 0,
3699 		.pre_scan_max_dly = 40,
3700 		.max_output = {1920, 1080},
3701 	},
3702 };
3703 
3704 const struct vop2_data rk3568_vop = {
3705 	.version = VOP_VERSION_RK3568,
3706 	.nr_vps = 3,
3707 	.vp_data = rk3568_vp_data,
3708 	.win_data = rk3568_win_data,
3709 	.plane_mask = rk356x_vp_plane_mask[0],
3710 	.plane_table = rk356x_plane_table,
3711 	.nr_layers = 6,
3712 	.nr_mixers = 5,
3713 	.nr_gammas = 1,
3714 };
3715 
3716 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
3717 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
3718 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
3719 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
3720 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
3721 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
3722 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
3723 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
3724 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
3725 };
3726 
3727 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
3728 	{ /* one display policy */
3729 		{/* main display */
3730 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3731 			.attached_layers_nr = 8,
3732 			.attached_layers = {
3733 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
3734 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
3735 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
3736 			},
3737 		},
3738 		{/* second display */},
3739 		{/* third  display */},
3740 		{/* fourth display */},
3741 	},
3742 
3743 	{ /* two display policy */
3744 		{/* main display */
3745 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3746 			.attached_layers_nr = 4,
3747 			.attached_layers = {
3748 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
3749 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
3750 			},
3751 		},
3752 
3753 		{/* second display */
3754 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
3755 			.attached_layers_nr = 4,
3756 			.attached_layers = {
3757 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
3758 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
3759 			},
3760 		},
3761 		{/* third  display */},
3762 		{/* fourth display */},
3763 	},
3764 
3765 	{ /* three display policy */
3766 		{/* main display */
3767 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3768 			.attached_layers_nr = 3,
3769 			.attached_layers = {
3770 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
3771 			},
3772 		},
3773 
3774 		{/* second display */
3775 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
3776 			.attached_layers_nr = 3,
3777 			.attached_layers = {
3778 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
3779 			},
3780 		},
3781 
3782 		{/* third  display */
3783 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
3784 			.attached_layers_nr = 2,
3785 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
3786 		},
3787 
3788 		{/* fourth display */},
3789 	},
3790 
3791 	{ /* four display policy */
3792 		{/* main display */
3793 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3794 			.attached_layers_nr = 2,
3795 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
3796 		},
3797 
3798 		{/* second display */
3799 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER1,
3800 			.attached_layers_nr = 2,
3801 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
3802 		},
3803 
3804 		{/* third  display */
3805 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
3806 			.attached_layers_nr = 2,
3807 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
3808 		},
3809 
3810 		{/* fourth display */
3811 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER3,
3812 			.attached_layers_nr = 2,
3813 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
3814 		},
3815 	},
3816 
3817 };
3818 
3819 static struct vop2_win_data rk3588_win_data[8] = {
3820 	{
3821 		.name = "Cluster0",
3822 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
3823 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
3824 		.type = CLUSTER_LAYER,
3825 		.win_sel_port_offset = 0,
3826 		.layer_sel_win_id = 0,
3827 		.reg_offset = 0,
3828 		.axi_id = 0,
3829 		.axi_yrgb_id = 2,
3830 		.axi_uv_id = 3,
3831 		.pd_id = VOP2_PD_CLUSTER0,
3832 	},
3833 
3834 	{
3835 		.name = "Cluster1",
3836 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
3837 		.type = CLUSTER_LAYER,
3838 		.win_sel_port_offset = 1,
3839 		.layer_sel_win_id = 1,
3840 		.reg_offset = 0x200,
3841 		.axi_id = 0,
3842 		.axi_yrgb_id = 6,
3843 		.axi_uv_id = 7,
3844 		.pd_id = VOP2_PD_CLUSTER1,
3845 	},
3846 
3847 	{
3848 		.name = "Cluster2",
3849 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
3850 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
3851 		.type = CLUSTER_LAYER,
3852 		.win_sel_port_offset = 2,
3853 		.layer_sel_win_id = 4,
3854 		.reg_offset = 0x400,
3855 		.axi_id = 1,
3856 		.axi_yrgb_id = 2,
3857 		.axi_uv_id = 3,
3858 		.pd_id = VOP2_PD_CLUSTER2,
3859 	},
3860 
3861 	{
3862 		.name = "Cluster3",
3863 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
3864 		.type = CLUSTER_LAYER,
3865 		.win_sel_port_offset = 3,
3866 		.layer_sel_win_id = 5,
3867 		.reg_offset = 0x600,
3868 		.axi_id = 1,
3869 		.axi_yrgb_id = 6,
3870 		.axi_uv_id = 7,
3871 		.pd_id = VOP2_PD_CLUSTER3,
3872 	},
3873 
3874 	{
3875 		.name = "Esmart0",
3876 		.phys_id = ROCKCHIP_VOP2_ESMART0,
3877 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
3878 		.type = ESMART_LAYER,
3879 		.win_sel_port_offset = 4,
3880 		.layer_sel_win_id = 2,
3881 		.reg_offset = 0,
3882 		.axi_id = 0,
3883 		.axi_yrgb_id = 0x0a,
3884 		.axi_uv_id = 0x0b,
3885 	},
3886 
3887 	{
3888 		.name = "Esmart1",
3889 		.phys_id = ROCKCHIP_VOP2_ESMART1,
3890 		.type = ESMART_LAYER,
3891 		.win_sel_port_offset = 5,
3892 		.layer_sel_win_id = 3,
3893 		.reg_offset = 0x200,
3894 		.axi_id = 0,
3895 		.axi_yrgb_id = 0x0c,
3896 		.axi_uv_id = 0x0d,
3897 		.pd_id = VOP2_PD_ESMART,
3898 	},
3899 
3900 	{
3901 		.name = "Esmart2",
3902 		.phys_id = ROCKCHIP_VOP2_ESMART2,
3903 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
3904 		.type = ESMART_LAYER,
3905 		.win_sel_port_offset = 6,
3906 		.layer_sel_win_id = 6,
3907 		.reg_offset = 0x400,
3908 		.axi_id = 1,
3909 		.axi_yrgb_id = 0x0a,
3910 		.axi_uv_id = 0x0b,
3911 		.pd_id = VOP2_PD_ESMART,
3912 	},
3913 
3914 	{
3915 		.name = "Esmart3",
3916 		.phys_id = ROCKCHIP_VOP2_ESMART3,
3917 		.type = ESMART_LAYER,
3918 		.win_sel_port_offset = 7,
3919 		.layer_sel_win_id = 7,
3920 		.reg_offset = 0x600,
3921 		.axi_id = 1,
3922 		.axi_yrgb_id = 0x0c,
3923 		.axi_uv_id = 0x0d,
3924 		.pd_id = VOP2_PD_ESMART,
3925 	},
3926 };
3927 
3928 static struct dsc_error_info dsc_ecw[] = {
3929 	{0x00000000, "no error detected by DSC encoder"},
3930 	{0x0030ffff, "bits per component error"},
3931 	{0x0040ffff, "multiple mode error"},
3932 	{0x0050ffff, "line buffer depth error"},
3933 	{0x0060ffff, "minor version error"},
3934 	{0x0070ffff, "picture height error"},
3935 	{0x0080ffff, "picture width error"},
3936 	{0x0090ffff, "number of slices error"},
3937 	{0x00c0ffff, "slice height Error "},
3938 	{0x00d0ffff, "slice width error"},
3939 	{0x00e0ffff, "second line BPG offset error"},
3940 	{0x00f0ffff, "non second line BPG offset error"},
3941 	{0x0100ffff, "PPS ID error"},
3942 	{0x0110ffff, "bits per pixel (BPP) Error"},
3943 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
3944 
3945 	{0x01510001, "slice 0 RC buffer model overflow error"},
3946 	{0x01510002, "slice 1 RC buffer model overflow error"},
3947 	{0x01510004, "slice 2 RC buffer model overflow error"},
3948 	{0x01510008, "slice 3 RC buffer model overflow error"},
3949 	{0x01510010, "slice 4 RC buffer model overflow error"},
3950 	{0x01510020, "slice 5 RC buffer model overflow error"},
3951 	{0x01510040, "slice 6 RC buffer model overflow error"},
3952 	{0x01510080, "slice 7 RC buffer model overflow error"},
3953 
3954 	{0x01610001, "slice 0 RC buffer model underflow error"},
3955 	{0x01610002, "slice 1 RC buffer model underflow error"},
3956 	{0x01610004, "slice 2 RC buffer model underflow error"},
3957 	{0x01610008, "slice 3 RC buffer model underflow error"},
3958 	{0x01610010, "slice 4 RC buffer model underflow error"},
3959 	{0x01610020, "slice 5 RC buffer model underflow error"},
3960 	{0x01610040, "slice 6 RC buffer model underflow error"},
3961 	{0x01610080, "slice 7 RC buffer model underflow error"},
3962 
3963 	{0xffffffff, "unsuccessful RESET cycle status"},
3964 	{0x00a0ffff, "ICH full error precision settings error"},
3965 	{0x0020ffff, "native mode"},
3966 };
3967 
3968 static struct dsc_error_info dsc_buffer_flow[] = {
3969 	{0x00000000, "rate buffer status"},
3970 	{0x00000001, "line buffer status"},
3971 	{0x00000002, "decoder model status"},
3972 	{0x00000003, "pixel buffer status"},
3973 	{0x00000004, "balance fifo buffer status"},
3974 	{0x00000005, "syntax element fifo status"},
3975 };
3976 
3977 static struct vop2_dsc_data rk3588_dsc_data[] = {
3978 	{
3979 		.id = ROCKCHIP_VOP2_DSC_8K,
3980 		.pd_id = VOP2_PD_DSC_8K,
3981 		.max_slice_num = 8,
3982 		.max_linebuf_depth = 11,
3983 		.min_bits_per_pixel = 9,
3984 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
3985 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
3986 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
3987 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
3988 	},
3989 
3990 	{
3991 		.id = ROCKCHIP_VOP2_DSC_4K,
3992 		.pd_id = VOP2_PD_DSC_4K,
3993 		.max_slice_num = 2,
3994 		.max_linebuf_depth = 11,
3995 		.min_bits_per_pixel = 9,
3996 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
3997 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
3998 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
3999 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
4000 	},
4001 };
4002 
4003 static struct vop2_vp_data rk3588_vp_data[4] = {
4004 	{
4005 		.splice_vp_id = 1,
4006 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4007 		.pre_scan_max_dly = 54,
4008 		.max_dclk = 600000,
4009 		.max_output = {7680, 4320},
4010 	},
4011 	{
4012 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4013 		.pre_scan_max_dly = 54,
4014 		.max_dclk = 600000,
4015 		.max_output = {4096, 2304},
4016 	},
4017 	{
4018 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4019 		.pre_scan_max_dly = 52,
4020 		.max_dclk = 600000,
4021 		.max_output = {4096, 2304},
4022 	},
4023 	{
4024 		.feature = 0,
4025 		.pre_scan_max_dly = 52,
4026 		.max_dclk = 200000,
4027 		.max_output = {1920, 1080},
4028 	},
4029 };
4030 
4031 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
4032 	{
4033 	  .id = VOP2_PD_CLUSTER0,
4034 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
4035 	},
4036 	{
4037 	  .id = VOP2_PD_CLUSTER1,
4038 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
4039 	  .parent_id = VOP2_PD_CLUSTER0,
4040 	},
4041 	{
4042 	  .id = VOP2_PD_CLUSTER2,
4043 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
4044 	  .parent_id = VOP2_PD_CLUSTER0,
4045 	},
4046 	{
4047 	  .id = VOP2_PD_CLUSTER3,
4048 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
4049 	  .parent_id = VOP2_PD_CLUSTER0,
4050 	},
4051 	{
4052 	  .id = VOP2_PD_ESMART,
4053 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
4054 			    BIT(ROCKCHIP_VOP2_ESMART2) |
4055 			    BIT(ROCKCHIP_VOP2_ESMART3),
4056 	},
4057 	{
4058 	  .id = VOP2_PD_DSC_8K,
4059 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
4060 	},
4061 	{
4062 	  .id = VOP2_PD_DSC_4K,
4063 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
4064 	},
4065 };
4066 
4067 const struct vop2_data rk3588_vop = {
4068 	.version = VOP_VERSION_RK3588,
4069 	.nr_vps = 4,
4070 	.vp_data = rk3588_vp_data,
4071 	.win_data = rk3588_win_data,
4072 	.plane_mask = rk3588_vp_plane_mask[0],
4073 	.plane_table = rk3588_plane_table,
4074 	.pd = rk3588_vop_pd_data,
4075 	.dsc = rk3588_dsc_data,
4076 	.dsc_error_ecw = dsc_ecw,
4077 	.dsc_error_buffer_flow = dsc_buffer_flow,
4078 	.nr_layers = 8,
4079 	.nr_mixers = 7,
4080 	.nr_gammas = 4,
4081 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
4082 	.nr_dscs = 2,
4083 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
4084 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
4085 };
4086 
4087 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
4088 	.preinit = rockchip_vop2_preinit,
4089 	.prepare = rockchip_vop2_prepare,
4090 	.init = rockchip_vop2_init,
4091 	.set_plane = rockchip_vop2_set_plane,
4092 	.enable = rockchip_vop2_enable,
4093 	.disable = rockchip_vop2_disable,
4094 	.fixup_dts = rockchip_vop2_fixup_dts,
4095 };
4096