xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision c765acc048ab55ad18fa2c969e491eccbb2abf29)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 
33 #include "rockchip_display.h"
34 #include "rockchip_crtc.h"
35 #include "rockchip_connector.h"
36 #include "rockchip_post_csc.h"
37 
38 /* System registers definition */
39 #define RK3568_REG_CFG_DONE			0x000
40 #define	CFG_DONE_EN				BIT(15)
41 
42 #define RK3568_VERSION_INFO			0x004
43 #define EN_MASK					1
44 
45 #define RK3568_AUTO_GATING_CTRL			0x008
46 
47 #define RK3568_SYS_AXI_LUT_CTRL			0x024
48 #define LUT_DMA_EN_SHIFT			0
49 #define DSP_VS_T_SEL_SHIFT			16
50 
51 #define RK3568_DSP_IF_EN			0x028
52 #define RGB_EN_SHIFT				0
53 #define RK3588_DP0_EN_SHIFT			0
54 #define RK3588_DP1_EN_SHIFT			1
55 #define RK3588_RGB_EN_SHIFT			8
56 #define HDMI0_EN_SHIFT				1
57 #define EDP0_EN_SHIFT				3
58 #define RK3588_EDP0_EN_SHIFT			2
59 #define RK3588_HDMI0_EN_SHIFT			3
60 #define MIPI0_EN_SHIFT				4
61 #define RK3588_EDP1_EN_SHIFT			4
62 #define RK3588_HDMI1_EN_SHIFT			5
63 #define RK3588_MIPI0_EN_SHIFT                   6
64 #define MIPI1_EN_SHIFT				20
65 #define RK3588_MIPI1_EN_SHIFT                   7
66 #define LVDS0_EN_SHIFT				5
67 #define LVDS1_EN_SHIFT				24
68 #define BT1120_EN_SHIFT				6
69 #define BT656_EN_SHIFT				7
70 #define IF_MUX_MASK				3
71 #define RGB_MUX_SHIFT				8
72 #define HDMI0_MUX_SHIFT				10
73 #define RK3588_DP0_MUX_SHIFT			12
74 #define RK3588_DP1_MUX_SHIFT			14
75 #define EDP0_MUX_SHIFT				14
76 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
77 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
78 #define MIPI0_MUX_SHIFT				16
79 #define RK3588_MIPI0_MUX_SHIFT			20
80 #define MIPI1_MUX_SHIFT				21
81 #define LVDS0_MUX_SHIFT				18
82 #define LVDS1_MUX_SHIFT				25
83 
84 #define RK3568_DSP_IF_CTRL			0x02c
85 #define LVDS_DUAL_EN_SHIFT			0
86 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
87 #define LVDS_DUAL_SWAP_EN_SHIFT			2
88 #define BT656_UV_SWAP				4
89 #define BT656_YC_SWAP				5
90 #define BT656_DCLK_POL				6
91 #define RK3588_HDMI_DUAL_EN_SHIFT		8
92 #define RK3588_EDP_DUAL_EN_SHIFT		8
93 #define RK3588_DP_DUAL_EN_SHIFT			9
94 #define RK3568_MIPI_DUAL_EN_SHIFT		10
95 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
96 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
97 
98 #define RK3568_DSP_IF_POL			0x030
99 #define IF_CTRL_REG_DONE_IMD_MASK		1
100 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
101 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
102 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
103 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
104 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
105 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
106 
107 #define RK3562_MIPI_DCLK_POL_SHIFT		15
108 #define RK3562_MIPI_PIN_POL_SHIFT		12
109 #define RK3562_IF_PIN_POL_MASK			0x7
110 
111 #define RK3588_DP0_PIN_POL_SHIFT		8
112 #define RK3588_DP1_PIN_POL_SHIFT		12
113 #define RK3588_IF_PIN_POL_MASK			0x7
114 
115 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
116 #define IF_CRTL_RGB_LVDS_PIN_POL_SHIFT		0
117 
118 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
119 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
120 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
121 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
122 #define MIPI0_PIXCLK_DIV_SHIFT			24
123 #define MIPI1_PIXCLK_DIV_SHIFT			26
124 
125 #define RK3568_SYS_OTP_WIN_EN			0x50
126 #define OTP_WIN_EN_SHIFT			0
127 #define RK3568_SYS_LUT_PORT_SEL			0x58
128 #define GAMMA_PORT_SEL_MASK			0x3
129 #define GAMMA_PORT_SEL_SHIFT			0
130 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
131 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
132 #define PORT_MERGE_EN_SHIFT			16
133 #define ESMART_LB_MODE_SEL_MASK			0x3
134 #define ESMART_LB_MODE_SEL_SHIFT		26
135 
136 #define RK3568_SYS_PD_CTRL			0x034
137 #define RK3568_VP0_LINE_FLAG			0x70
138 #define RK3568_VP1_LINE_FLAG			0x74
139 #define RK3568_VP2_LINE_FLAG			0x78
140 #define RK3568_SYS0_INT_EN			0x80
141 #define RK3568_SYS0_INT_CLR			0x84
142 #define RK3568_SYS0_INT_STATUS			0x88
143 #define RK3568_SYS1_INT_EN			0x90
144 #define RK3568_SYS1_INT_CLR			0x94
145 #define RK3568_SYS1_INT_STATUS			0x98
146 #define RK3568_VP0_INT_EN			0xA0
147 #define RK3568_VP0_INT_CLR			0xA4
148 #define RK3568_VP0_INT_STATUS			0xA8
149 #define RK3568_VP1_INT_EN			0xB0
150 #define RK3568_VP1_INT_CLR			0xB4
151 #define RK3568_VP1_INT_STATUS			0xB8
152 #define RK3568_VP2_INT_EN			0xC0
153 #define RK3568_VP2_INT_CLR			0xC4
154 #define RK3568_VP2_INT_STATUS			0xC8
155 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
156 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
157 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
158 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
159 #define RK3588_DSC_8K_PD_EN_SHIFT		5
160 #define RK3588_DSC_4K_PD_EN_SHIFT		6
161 #define RK3588_ESMART_PD_EN_SHIFT		7
162 
163 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
164 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
165 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
166 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
167 
168 #define RK3568_SYS_STATUS0			0x60
169 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
170 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
171 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
172 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
173 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
174 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
175 #define RK3588_ESMART_PD_STATUS_SHIFT		15
176 
177 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
178 #define LINE_FLAG_NUM_MASK			0x1fff
179 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
180 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
181 
182 /* DSC CTRL registers definition */
183 #define RK3588_DSC_8K_SYS_CTRL			0x200
184 #define DSC_PORT_SEL_MASK			0x3
185 #define DSC_PORT_SEL_SHIFT			0
186 #define DSC_MAN_MODE_MASK			0x1
187 #define DSC_MAN_MODE_SHIFT			2
188 #define DSC_INTERFACE_MODE_MASK			0x3
189 #define DSC_INTERFACE_MODE_SHIFT		4
190 #define DSC_PIXEL_NUM_MASK			0x3
191 #define DSC_PIXEL_NUM_SHIFT			6
192 #define DSC_PXL_CLK_DIV_MASK			0x1
193 #define DSC_PXL_CLK_DIV_SHIFT			8
194 #define DSC_CDS_CLK_DIV_MASK			0x3
195 #define DSC_CDS_CLK_DIV_SHIFT			12
196 #define DSC_TXP_CLK_DIV_MASK			0x3
197 #define DSC_TXP_CLK_DIV_SHIFT			14
198 #define DSC_INIT_DLY_MODE_MASK			0x1
199 #define DSC_INIT_DLY_MODE_SHIFT			16
200 #define DSC_SCAN_EN_SHIFT			17
201 #define DSC_HALT_EN_SHIFT			18
202 
203 #define RK3588_DSC_8K_RST			0x204
204 #define RST_DEASSERT_MASK			0x1
205 #define RST_DEASSERT_SHIFT			0
206 
207 #define RK3588_DSC_8K_CFG_DONE			0x208
208 #define DSC_CFG_DONE_SHIFT			0
209 
210 #define RK3588_DSC_8K_INIT_DLY			0x20C
211 #define DSC_INIT_DLY_NUM_MASK			0xffff
212 #define DSC_INIT_DLY_NUM_SHIFT			0
213 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
214 
215 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
216 #define DSC_HTOTAL_PW_MASK			0xffffffff
217 #define DSC_HTOTAL_PW_SHIFT			0
218 
219 #define RK3588_DSC_8K_HACT_ST_END		0x214
220 #define DSC_HACT_ST_END_MASK			0xffffffff
221 #define DSC_HACT_ST_END_SHIFT			0
222 
223 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
224 #define DSC_VTOTAL_PW_MASK			0xffffffff
225 #define DSC_VTOTAL_PW_SHIFT			0
226 
227 #define RK3588_DSC_8K_VACT_ST_END		0x21C
228 #define DSC_VACT_ST_END_MASK			0xffffffff
229 #define DSC_VACT_ST_END_SHIFT			0
230 
231 #define RK3588_DSC_8K_STATUS			0x220
232 
233 /* Overlay registers definition    */
234 #define RK3528_OVL_SYS				0x500
235 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
236 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
237 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
238 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
239 #define ESMART_DLY_NUM_MASK			0xff
240 #define ESMART_DLY_NUM_SHIFT			0
241 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
242 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
243 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
244 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
245 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
246 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
247 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
248 
249 #define RK3528_OVL_PORT0_CTRL			0x600
250 #define RK3568_OVL_CTRL				0x600
251 #define OVL_MODE_SEL_MASK			0x1
252 #define OVL_MODE_SEL_SHIFT			0
253 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
254 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
255 #define RK3568_OVL_LAYER_SEL			0x604
256 #define LAYER_SEL_MASK				0xf
257 
258 #define RK3568_OVL_PORT_SEL			0x608
259 #define PORT_MUX_MASK				0xf
260 #define PORT_MUX_SHIFT				0
261 #define LAYER_SEL_PORT_MASK			0x3
262 #define LAYER_SEL_PORT_SHIFT			16
263 
264 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
265 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
266 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
267 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
268 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
269 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
270 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
271 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
272 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
273 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
274 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
275 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
276 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
277 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
278 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
279 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
280 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
281 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
282 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
283 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
284 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
285 #define RK3528_HDR_DST_COLOR_CTRL		0x664
286 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
287 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
288 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
289 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
290 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
291 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
292 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
293 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
294 #define BG_MIX_CTRL_MASK			0xff
295 #define BG_MIX_CTRL_SHIFT			24
296 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
297 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
298 #define RK3568_CLUSTER_DLY_NUM			0x6F0
299 #define RK3568_SMART_DLY_NUM			0x6F8
300 
301 #define RK3528_OVL_PORT1_CTRL			0x700
302 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
303 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
304 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
305 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
306 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
307 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
308 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
309 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
310 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
311 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
312 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
313 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
314 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
315 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
316 
317 /* Video Port registers definition */
318 #define RK3568_VP0_DSP_CTRL			0xC00
319 #define OUT_MODE_MASK				0xf
320 #define OUT_MODE_SHIFT				0
321 #define DATA_SWAP_MASK				0x1f
322 #define DATA_SWAP_SHIFT				8
323 #define DSP_BG_SWAP				0x1
324 #define DSP_RB_SWAP				0x2
325 #define DSP_RG_SWAP				0x4
326 #define DSP_DELTA_SWAP				0x8
327 #define CORE_DCLK_DIV_EN_SHIFT			4
328 #define P2I_EN_SHIFT				5
329 #define DSP_FILED_POL				6
330 #define INTERLACE_EN_SHIFT			7
331 #define DSP_X_MIR_EN_SHIFT			13
332 #define POST_DSP_OUT_R2Y_SHIFT			15
333 #define PRE_DITHER_DOWN_EN_SHIFT		16
334 #define DITHER_DOWN_EN_SHIFT			17
335 #define DITHER_DOWN_MODE_SHIFT			20
336 #define GAMMA_UPDATE_EN_SHIFT			22
337 #define DSP_LUT_EN_SHIFT			28
338 
339 #define STANDBY_EN_SHIFT			31
340 
341 #define RK3568_VP0_MIPI_CTRL			0xC04
342 #define DCLK_DIV2_SHIFT				4
343 #define DCLK_DIV2_MASK				0x3
344 #define MIPI_DUAL_EN_SHIFT			20
345 #define MIPI_DUAL_SWAP_EN_SHIFT			21
346 #define EDPI_TE_EN				28
347 #define EDPI_WMS_HOLD_EN			30
348 #define EDPI_WMS_FS				31
349 
350 
351 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
352 
353 #define RK3568_VP0_DCLK_SEL			0xC0C
354 
355 #define RK3568_VP0_3D_LUT_CTRL			0xC10
356 #define VP0_3D_LUT_EN_SHIFT				0
357 #define VP0_3D_LUT_UPDATE_SHIFT			2
358 
359 #define RK3588_VP0_CLK_CTRL			0xC0C
360 #define DCLK_CORE_DIV_SHIFT			0
361 #define DCLK_OUT_DIV_SHIFT			2
362 
363 #define RK3568_VP0_3D_LUT_MST			0xC20
364 
365 #define RK3568_VP0_DSP_BG			0xC2C
366 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
367 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
368 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
369 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
370 #define RK3568_VP0_POST_SCL_CTRL		0xC40
371 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
372 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
373 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
374 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
375 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
376 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
377 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
378 
379 #define RK3568_VP0_BCSH_CTRL			0xC60
380 #define BCSH_CTRL_Y2R_SHIFT			0
381 #define BCSH_CTRL_Y2R_MASK			0x1
382 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
383 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
384 #define BCSH_CTRL_R2Y_SHIFT			4
385 #define BCSH_CTRL_R2Y_MASK			0x1
386 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
387 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
388 
389 #define RK3568_VP0_BCSH_BCS			0xC64
390 #define BCSH_BRIGHTNESS_SHIFT			0
391 #define BCSH_BRIGHTNESS_MASK			0xFF
392 #define BCSH_CONTRAST_SHIFT			8
393 #define BCSH_CONTRAST_MASK			0x1FF
394 #define BCSH_SATURATION_SHIFT			20
395 #define BCSH_SATURATION_MASK			0x3FF
396 #define BCSH_OUT_MODE_SHIFT			30
397 #define BCSH_OUT_MODE_MASK			0x3
398 
399 #define RK3568_VP0_BCSH_H			0xC68
400 #define BCSH_SIN_HUE_SHIFT			0
401 #define BCSH_SIN_HUE_MASK			0x1FF
402 #define BCSH_COS_HUE_SHIFT			16
403 #define BCSH_COS_HUE_MASK			0x1FF
404 
405 #define RK3568_VP0_BCSH_COLOR			0xC6C
406 #define BCSH_EN_SHIFT				31
407 #define BCSH_EN_MASK				1
408 
409 #define RK3528_VP0_ACM_CTRL			0xCD0
410 #define POST_CSC_COE00_MASK			0xFFFF
411 #define POST_CSC_COE00_SHIFT			16
412 #define POST_R2Y_MODE_MASK			0x7
413 #define POST_R2Y_MODE_SHIFT			8
414 #define POST_CSC_MODE_MASK			0x7
415 #define POST_CSC_MODE_SHIFT			3
416 #define POST_R2Y_EN_MASK			0x1
417 #define POST_R2Y_EN_SHIFT			2
418 #define POST_CSC_EN_MASK			0x1
419 #define POST_CSC_EN_SHIFT			1
420 #define POST_ACM_BYPASS_EN_MASK			0x1
421 #define POST_ACM_BYPASS_EN_SHIFT		0
422 #define RK3528_VP0_CSC_COE01_02			0xCD4
423 #define RK3528_VP0_CSC_COE10_11			0xCD8
424 #define RK3528_VP0_CSC_COE12_20			0xCDC
425 #define RK3528_VP0_CSC_COE21_22			0xCE0
426 #define RK3528_VP0_CSC_OFFSET0			0xCE4
427 #define RK3528_VP0_CSC_OFFSET1			0xCE8
428 #define RK3528_VP0_CSC_OFFSET2			0xCEC
429 
430 #define RK3568_VP1_DSP_CTRL			0xD00
431 #define RK3568_VP1_MIPI_CTRL			0xD04
432 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
433 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
434 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
435 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
436 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
437 #define RK3568_VP1_POST_SCL_CTRL		0xD40
438 #define RK3568_VP1_DSP_HACT_INFO		0xD34
439 #define RK3568_VP1_DSP_VACT_INFO		0xD38
440 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
441 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
442 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
443 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
444 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
445 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
446 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
447 
448 #define RK3568_VP2_DSP_CTRL			0xE00
449 #define RK3568_VP2_MIPI_CTRL			0xE04
450 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
451 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
452 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
453 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
454 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
455 #define RK3568_VP2_POST_SCL_CTRL		0xE40
456 #define RK3568_VP2_DSP_HACT_INFO		0xE34
457 #define RK3568_VP2_DSP_VACT_INFO		0xE38
458 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
459 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
460 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
461 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
462 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
463 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
464 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
465 
466 /* Cluster0 register definition */
467 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
468 #define CLUSTER_YUV2RGB_EN_SHIFT		8
469 #define CLUSTER_RGB2YUV_EN_SHIFT		9
470 #define CLUSTER_CSC_MODE_SHIFT			10
471 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
472 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
473 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
474 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
475 #define AVG2_MASK				0x1
476 #define CLUSTER_AVG2_SHIFT			18
477 #define AVG4_MASK				0x1
478 #define CLUSTER_AVG4_SHIFT			19
479 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
480 #define CLUSTER_XGT_EN_SHIFT			24
481 #define XGT_MODE_MASK				0x3
482 #define CLUSTER_XGT_MODE_SHIFT			25
483 #define CLUSTER_XAVG_EN_SHIFT			27
484 #define CLUSTER_YRGB_GT2_SHIFT			28
485 #define CLUSTER_YRGB_GT4_SHIFT			29
486 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
487 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
488 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
489 #define CLUSTER_AXI_UV_ID_MASK			0x1f
490 #define CLUSTER_AXI_UV_ID_SHIFT			5
491 
492 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
493 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
494 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
495 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
496 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
497 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
498 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
499 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
500 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
501 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
502 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
503 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
504 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
505 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
506 
507 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
508 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
509 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
510 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
511 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
512 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
513 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
514 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
515 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
516 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
517 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
518 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
519 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
520 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
521 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
522 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
523 
524 #define RK3568_CLUSTER0_CTRL			0x1100
525 #define CLUSTER_EN_SHIFT			0
526 #define CLUSTER_AXI_ID_MASK			0x1
527 #define CLUSTER_AXI_ID_SHIFT			13
528 
529 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
530 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
531 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
532 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
533 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
534 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
535 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
536 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
537 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
538 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
539 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
540 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
541 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
542 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
543 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
544 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
545 
546 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
547 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
548 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
549 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
550 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
551 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
552 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
553 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
554 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
555 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
556 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
557 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
558 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
559 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
560 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
561 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
562 
563 #define RK3568_CLUSTER1_CTRL			0x1300
564 
565 /* Esmart register definition */
566 #define RK3568_ESMART0_CTRL0			0x1800
567 #define RGB2YUV_EN_SHIFT			1
568 #define CSC_MODE_SHIFT				2
569 #define CSC_MODE_MASK				0x3
570 #define ESMART_LB_SELECT_SHIFT			12
571 #define ESMART_LB_SELECT_MASK			0x3
572 
573 #define RK3568_ESMART0_CTRL1			0x1804
574 #define ESMART_AXI_YRGB_ID_MASK			0x1f
575 #define ESMART_AXI_YRGB_ID_SHIFT		4
576 #define ESMART_AXI_UV_ID_MASK			0x1f
577 #define ESMART_AXI_UV_ID_SHIFT			12
578 #define YMIRROR_EN_SHIFT			31
579 
580 #define RK3568_ESMART0_AXI_CTRL			0x1808
581 #define ESMART_AXI_ID_MASK			0x1
582 #define ESMART_AXI_ID_SHIFT			1
583 
584 #define RK3568_ESMART0_REGION0_CTRL		0x1810
585 #define WIN_EN_SHIFT				0
586 #define WIN_FORMAT_MASK				0x1f
587 #define WIN_FORMAT_SHIFT			1
588 #define REGION0_RB_SWAP_SHIFT			14
589 #define ESMART_XAVG_EN_SHIFT			20
590 #define ESMART_XGT_EN_SHIFT			21
591 #define ESMART_XGT_MODE_SHIFT			22
592 
593 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
594 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
595 #define RK3568_ESMART0_REGION0_VIR		0x181C
596 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
597 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
598 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
599 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
600 #define YRGB_XSCL_MODE_MASK			0x3
601 #define YRGB_XSCL_MODE_SHIFT			0
602 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
603 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
604 #define YRGB_YSCL_MODE_MASK			0x3
605 #define YRGB_YSCL_MODE_SHIFT			4
606 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
607 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
608 
609 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
610 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
611 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
612 #define RK3568_ESMART0_REGION1_CTRL		0x1840
613 #define YRGB_GT2_MASK				0x1
614 #define YRGB_GT2_SHIFT				8
615 #define YRGB_GT4_MASK				0x1
616 #define YRGB_GT4_SHIFT				9
617 
618 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
619 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
620 #define RK3568_ESMART0_REGION1_VIR		0x184C
621 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
622 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
623 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
624 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
625 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
626 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
627 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
628 #define RK3568_ESMART0_REGION2_CTRL		0x1870
629 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
630 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
631 #define RK3568_ESMART0_REGION2_VIR		0x187C
632 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
633 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
634 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
635 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
636 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
637 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
638 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
639 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
640 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
641 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
642 #define RK3568_ESMART0_REGION3_VIR		0x18AC
643 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
644 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
645 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
646 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
647 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
648 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
649 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
650 
651 #define RK3568_ESMART1_CTRL0			0x1A00
652 #define RK3568_ESMART1_CTRL1			0x1A04
653 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
654 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
655 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
656 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
657 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
658 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
659 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
660 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
661 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
662 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
663 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
664 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
665 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
666 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
667 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
668 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
669 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
670 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
671 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
672 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
673 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
674 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
675 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
676 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
677 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
678 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
679 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
680 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
681 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
682 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
683 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
684 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
685 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
686 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
687 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
688 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
689 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
690 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
691 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
692 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
693 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
694 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
695 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
696 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
697 
698 #define RK3568_SMART0_CTRL0			0x1C00
699 #define RK3568_SMART0_CTRL1			0x1C04
700 #define RK3568_SMART0_REGION0_CTRL		0x1C10
701 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
702 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
703 #define RK3568_SMART0_REGION0_VIR		0x1C1C
704 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
705 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
706 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
707 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
708 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
709 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
710 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
711 #define RK3568_SMART0_REGION1_CTRL		0x1C40
712 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
713 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
714 #define RK3568_SMART0_REGION1_VIR		0x1C4C
715 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
716 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
717 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
718 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
719 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
720 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
721 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
722 #define RK3568_SMART0_REGION2_CTRL		0x1C70
723 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
724 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
725 #define RK3568_SMART0_REGION2_VIR		0x1C7C
726 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
727 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
728 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
729 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
730 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
731 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
732 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
733 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
734 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
735 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
736 #define RK3568_SMART0_REGION3_VIR		0x1CAC
737 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
738 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
739 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
740 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
741 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
742 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
743 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
744 
745 #define RK3568_SMART1_CTRL0			0x1E00
746 #define RK3568_SMART1_CTRL1			0x1E04
747 #define RK3568_SMART1_REGION0_CTRL		0x1E10
748 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
749 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
750 #define RK3568_SMART1_REGION0_VIR		0x1E1C
751 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
752 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
753 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
754 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
755 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
756 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
757 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
758 #define RK3568_SMART1_REGION1_CTRL		0x1E40
759 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
760 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
761 #define RK3568_SMART1_REGION1_VIR		0x1E4C
762 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
763 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
764 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
765 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
766 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
767 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
768 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
769 #define RK3568_SMART1_REGION2_CTRL		0x1E70
770 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
771 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
772 #define RK3568_SMART1_REGION2_VIR		0x1E7C
773 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
774 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
775 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
776 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
777 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
778 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
779 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
780 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
781 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
782 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
783 #define RK3568_SMART1_REGION3_VIR		0x1EAC
784 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
785 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
786 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
787 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
788 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
789 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
790 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
791 
792 /* DSC 8K/4K register definition */
793 #define RK3588_DSC_8K_PPS0_3			0x4000
794 #define RK3588_DSC_8K_CTRL0			0x40A0
795 #define DSC_EN_SHIFT				0
796 #define DSC_RBIT_SHIFT				2
797 #define DSC_RBYT_SHIFT				3
798 #define DSC_FLAL_SHIFT				4
799 #define DSC_MER_SHIFT				5
800 #define DSC_EPB_SHIFT				6
801 #define DSC_EPL_SHIFT				7
802 #define DSC_NSLC_MASK				0x7
803 #define DSC_NSLC_SHIFT				16
804 #define DSC_SBO_SHIFT				28
805 #define DSC_IFEP_SHIFT				29
806 #define DSC_PPS_UPD_SHIFT			31
807 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
808 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
809 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
810 
811 #define RK3588_DSC_8K_CTRL1			0x40A4
812 #define RK3588_DSC_8K_STS0			0x40A8
813 #define RK3588_DSC_8K_ERS			0x40C4
814 
815 #define RK3588_DSC_4K_PPS0_3			0x4100
816 #define RK3588_DSC_4K_CTRL0			0x41A0
817 #define RK3588_DSC_4K_CTRL1			0x41A4
818 #define RK3588_DSC_4K_STS0			0x41A8
819 #define RK3588_DSC_4K_ERS			0x41C4
820 
821 /* RK3528 ACM register definition */
822 #define RK3528_ACM_CTRL				0x6400
823 #define RK3528_ACM_DELTA_RANGE			0x6404
824 #define RK3528_ACM_FETCH_START			0x6408
825 #define RK3528_ACM_FETCH_DONE			0x6420
826 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
827 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
828 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
829 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
830 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
831 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
832 
833 #define RK3568_MAX_REG				0x1ED0
834 
835 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
836 #define RK3568_GRF_VO_CON1			0x0364
837 #define GRF_BT656_CLK_INV_SHIFT			1
838 #define GRF_BT1120_CLK_INV_SHIFT		2
839 #define GRF_RGB_DCLK_INV_SHIFT			3
840 
841 #define RK3588_GRF_VOP_CON2			0x0008
842 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
843 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
844 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
845 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
846 
847 #define RK3588_GRF_VO1_CON0			0x0000
848 #define HDMI_SYNC_POL_MASK			0x3
849 #define HDMI0_SYNC_POL_SHIFT			5
850 #define HDMI1_SYNC_POL_SHIFT			7
851 
852 #define RK3588_PMU_BISR_CON3			0x20C
853 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
854 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
855 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
856 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
857 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
858 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
859 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
860 
861 #define RK3588_PMU_BISR_STATUS5			0x294
862 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
863 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
864 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
865 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
866 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
867 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
868 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
869 
870 #define VOP2_LAYER_MAX				8
871 
872 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
873 
874 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
875 
876 /* KHz */
877 #define VOP2_MAX_DCLK_RATE			600000
878 
879 /*
880  * vop2 dsc id
881  */
882 #define ROCKCHIP_VOP2_DSC_8K	0
883 #define ROCKCHIP_VOP2_DSC_4K	1
884 
885 /*
886  * vop2 internal power domain id,
887  * should be all none zero, 0 will be
888  * treat as invalid;
889  */
890 #define VOP2_PD_CLUSTER0			BIT(0)
891 #define VOP2_PD_CLUSTER1			BIT(1)
892 #define VOP2_PD_CLUSTER2			BIT(2)
893 #define VOP2_PD_CLUSTER3			BIT(3)
894 #define VOP2_PD_DSC_8K				BIT(5)
895 #define VOP2_PD_DSC_4K				BIT(6)
896 #define VOP2_PD_ESMART				BIT(7)
897 
898 #define VOP2_PLANE_NO_SCALING			BIT(16)
899 
900 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
901 #define VOP_FEATURE_AFBDC		BIT(1)
902 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
903 #define VOP_FEATURE_HDR10		BIT(3)
904 #define VOP_FEATURE_NEXT_HDR		BIT(4)
905 /* a feature to splice two windows and two vps to support resolution > 4096 */
906 #define VOP_FEATURE_SPLICE		BIT(5)
907 #define VOP_FEATURE_OVERSCAN		BIT(6)
908 #define VOP_FEATURE_VIVID_HDR		BIT(7)
909 #define VOP_FEATURE_POST_ACM		BIT(8)
910 #define VOP_FEATURE_POST_CSC		BIT(9)
911 
912 #define WIN_FEATURE_HDR2SDR		BIT(0)
913 #define WIN_FEATURE_SDR2HDR		BIT(1)
914 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
915 #define WIN_FEATURE_AFBDC		BIT(3)
916 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
917 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
918 /* a mirror win can only get fb address
919  * from source win:
920  * Cluster1---->Cluster0
921  * Esmart1 ---->Esmart0
922  * Smart1  ---->Smart0
923  * This is a feather on rk3566
924  */
925 #define WIN_FEATURE_MIRROR		BIT(6)
926 #define WIN_FEATURE_MULTI_AREA		BIT(7)
927 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
928 
929 #define V4L2_COLORSPACE_BT709F		0xfe
930 #define V4L2_COLORSPACE_BT2020F		0xff
931 
932 enum vop_csc_format {
933 	CSC_BT601L,
934 	CSC_BT709L,
935 	CSC_BT601F,
936 	CSC_BT2020,
937 	CSC_BT709L_13BIT,
938 	CSC_BT709F_13BIT,
939 	CSC_BT2020L_13BIT,
940 	CSC_BT2020F_13BIT,
941 };
942 
943 enum vop_csc_bit_depth {
944 	CSC_10BIT_DEPTH,
945 	CSC_13BIT_DEPTH,
946 };
947 
948 enum vop2_pol {
949 	HSYNC_POSITIVE = 0,
950 	VSYNC_POSITIVE = 1,
951 	DEN_NEGATIVE   = 2,
952 	DCLK_INVERT    = 3
953 };
954 
955 enum vop2_bcsh_out_mode {
956 	BCSH_OUT_MODE_BLACK,
957 	BCSH_OUT_MODE_BLUE,
958 	BCSH_OUT_MODE_COLOR_BAR,
959 	BCSH_OUT_MODE_NORMAL_VIDEO,
960 };
961 
962 #define _VOP_REG(off, _mask, _shift, _write_mask) \
963 		{ \
964 		 .offset = off, \
965 		 .mask = _mask, \
966 		 .shift = _shift, \
967 		 .write_mask = _write_mask, \
968 		}
969 
970 #define VOP_REG(off, _mask, _shift) \
971 		_VOP_REG(off, _mask, _shift, false)
972 enum dither_down_mode {
973 	RGB888_TO_RGB565 = 0x0,
974 	RGB888_TO_RGB666 = 0x1
975 };
976 
977 enum vop2_video_ports_id {
978 	VOP2_VP0,
979 	VOP2_VP1,
980 	VOP2_VP2,
981 	VOP2_VP3,
982 	VOP2_VP_MAX,
983 };
984 
985 enum vop2_layer_type {
986 	CLUSTER_LAYER = 0,
987 	ESMART_LAYER = 1,
988 	SMART_LAYER = 2,
989 };
990 
991 /* This define must same with kernel win phy id */
992 enum vop2_layer_phy_id {
993 	ROCKCHIP_VOP2_CLUSTER0 = 0,
994 	ROCKCHIP_VOP2_CLUSTER1,
995 	ROCKCHIP_VOP2_ESMART0,
996 	ROCKCHIP_VOP2_ESMART1,
997 	ROCKCHIP_VOP2_SMART0,
998 	ROCKCHIP_VOP2_SMART1,
999 	ROCKCHIP_VOP2_CLUSTER2,
1000 	ROCKCHIP_VOP2_CLUSTER3,
1001 	ROCKCHIP_VOP2_ESMART2,
1002 	ROCKCHIP_VOP2_ESMART3,
1003 	ROCKCHIP_VOP2_LAYER_MAX,
1004 };
1005 
1006 enum vop2_scale_up_mode {
1007 	VOP2_SCALE_UP_NRST_NBOR,
1008 	VOP2_SCALE_UP_BIL,
1009 	VOP2_SCALE_UP_BIC,
1010 };
1011 
1012 enum vop2_scale_down_mode {
1013 	VOP2_SCALE_DOWN_NRST_NBOR,
1014 	VOP2_SCALE_DOWN_BIL,
1015 	VOP2_SCALE_DOWN_AVG,
1016 };
1017 
1018 enum scale_mode {
1019 	SCALE_NONE = 0x0,
1020 	SCALE_UP   = 0x1,
1021 	SCALE_DOWN = 0x2
1022 };
1023 
1024 enum vop_dsc_interface_mode {
1025 	VOP_DSC_IF_DISABLE = 0,
1026 	VOP_DSC_IF_HDMI = 1,
1027 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1028 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1029 };
1030 
1031 enum vop3_pre_scale_down_mode {
1032 	VOP3_PRE_SCALE_UNSPPORT,
1033 	VOP3_PRE_SCALE_DOWN_GT,
1034 	VOP3_PRE_SCALE_DOWN_AVG,
1035 };
1036 
1037 enum vop3_esmart_lb_mode {
1038 	VOP3_ESMART_8K_MODE,
1039 	VOP3_ESMART_4K_4K_MODE,
1040 	VOP3_ESMART_4K_2K_2K_MODE,
1041 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1042 };
1043 
1044 struct vop2_layer {
1045 	u8 id;
1046 	/**
1047 	 * @win_phys_id: window id of the layer selected.
1048 	 * Every layer must make sure to select different
1049 	 * windows of others.
1050 	 */
1051 	u8 win_phys_id;
1052 };
1053 
1054 struct vop2_power_domain_data {
1055 	u8 id;
1056 	u8 parent_id;
1057 	/*
1058 	 * @module_id_mask: module id of which module this power domain is belongs to.
1059 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1060 	 */
1061 	u32 module_id_mask;
1062 };
1063 
1064 struct vop2_win_data {
1065 	char *name;
1066 	u8 phys_id;
1067 	enum vop2_layer_type type;
1068 	u8 win_sel_port_offset;
1069 	u8 layer_sel_win_id[VOP2_VP_MAX];
1070 	u8 axi_id;
1071 	u8 axi_uv_id;
1072 	u8 axi_yrgb_id;
1073 	u8 splice_win_id;
1074 	u8 pd_id;
1075 	u8 hsu_filter_mode;
1076 	u8 hsd_filter_mode;
1077 	u8 vsu_filter_mode;
1078 	u8 vsd_filter_mode;
1079 	u8 hsd_pre_filter_mode;
1080 	u8 vsd_pre_filter_mode;
1081 	u8 scale_engine_num;
1082 	u32 reg_offset;
1083 	u32 max_upscale_factor;
1084 	u32 max_downscale_factor;
1085 	bool splice_mode_right;
1086 };
1087 
1088 struct vop2_vp_data {
1089 	u32 feature;
1090 	u8 pre_scan_max_dly;
1091 	u8 layer_mix_dly;
1092 	u8 hdr_mix_dly;
1093 	u8 win_dly;
1094 	u8 splice_vp_id;
1095 	struct vop_rect max_output;
1096 	u32 max_dclk;
1097 };
1098 
1099 struct vop2_plane_table {
1100 	enum vop2_layer_phy_id plane_id;
1101 	enum vop2_layer_type plane_type;
1102 };
1103 
1104 struct vop2_vp_plane_mask {
1105 	u8 primary_plane_id; /* use this win to show logo */
1106 	u8 attached_layers_nr; /* number layers attach to this vp */
1107 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1108 	u32 plane_mask;
1109 	int cursor_plane_id;
1110 };
1111 
1112 struct vop2_dsc_data {
1113 	u8 id;
1114 	u8 pd_id;
1115 	u8 max_slice_num;
1116 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1117 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1118 	const char *dsc_txp_clk_src_name;
1119 	const char *dsc_txp_clk_name;
1120 	const char *dsc_pxl_clk_name;
1121 	const char *dsc_cds_clk_name;
1122 };
1123 
1124 struct dsc_error_info {
1125 	u32 dsc_error_val;
1126 	char dsc_error_info[50];
1127 };
1128 
1129 struct vop2_data {
1130 	u32 version;
1131 	u32 esmart_lb_mode;
1132 	struct vop2_vp_data *vp_data;
1133 	struct vop2_win_data *win_data;
1134 	struct vop2_vp_plane_mask *plane_mask;
1135 	struct vop2_plane_table *plane_table;
1136 	struct vop2_power_domain_data *pd;
1137 	struct vop2_dsc_data *dsc;
1138 	struct dsc_error_info *dsc_error_ecw;
1139 	struct dsc_error_info *dsc_error_buffer_flow;
1140 	u8 *vp_primary_plane_order;
1141 	u8 nr_vps;
1142 	u8 nr_layers;
1143 	u8 nr_mixers;
1144 	u8 nr_gammas;
1145 	u8 nr_pd;
1146 	u8 nr_dscs;
1147 	u8 nr_dsc_ecw;
1148 	u8 nr_dsc_buffer_flow;
1149 	u32 reg_len;
1150 };
1151 
1152 struct vop2 {
1153 	u32 *regsbak;
1154 	void *regs;
1155 	void *grf;
1156 	void *vop_grf;
1157 	void *vo1_grf;
1158 	void *sys_pmu;
1159 	u32 reg_len;
1160 	u32 version;
1161 	u32 esmart_lb_mode;
1162 	bool global_init;
1163 	const struct vop2_data *data;
1164 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1165 };
1166 
1167 static struct vop2 *rockchip_vop2;
1168 
1169 static inline bool is_vop3(struct vop2 *vop2)
1170 {
1171 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1172 		return false;
1173 	else
1174 		return true;
1175 }
1176 
1177 /*
1178  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1179  * avg_sd_factor:
1180  * bli_su_factor:
1181  * bic_su_factor:
1182  * = (src - 1) / (dst - 1) << 16;
1183  *
1184  * ygt2 enable: dst get one line from two line of the src
1185  * ygt4 enable: dst get one line from four line of the src.
1186  *
1187  */
1188 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1189 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1190 
1191 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1192 				(fac * (dst - 1) >> 12 < (src - 1))
1193 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1194 				(fac * (dst - 1) >> 16 < (src - 1))
1195 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1196 				(fac * (dst - 1) >> 16 < (src - 1))
1197 
1198 static uint16_t vop2_scale_factor(enum scale_mode mode,
1199 				  int32_t filter_mode,
1200 				  uint32_t src, uint32_t dst)
1201 {
1202 	uint32_t fac = 0;
1203 	int i = 0;
1204 
1205 	if (mode == SCALE_NONE)
1206 		return 0;
1207 
1208 	/*
1209 	 * A workaround to avoid zero div.
1210 	 */
1211 	if ((dst == 1) || (src == 1)) {
1212 		dst = dst + 1;
1213 		src = src + 1;
1214 	}
1215 
1216 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1217 		fac = VOP2_BILI_SCL_DN(src, dst);
1218 		for (i = 0; i < 100; i++) {
1219 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1220 				break;
1221 			fac -= 1;
1222 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1223 		}
1224 	} else {
1225 		fac = VOP2_COMMON_SCL(src, dst);
1226 		for (i = 0; i < 100; i++) {
1227 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1228 				break;
1229 			fac -= 1;
1230 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1231 		}
1232 	}
1233 
1234 	return fac;
1235 }
1236 
1237 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1238 {
1239 	if (is_hor)
1240 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1241 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1242 }
1243 
1244 static uint16_t vop3_scale_factor(enum scale_mode mode,
1245 				  uint32_t src, uint32_t dst, bool is_hor)
1246 {
1247 	uint32_t fac = 0;
1248 	int i = 0;
1249 
1250 	if (mode == SCALE_NONE)
1251 		return 0;
1252 
1253 	/*
1254 	 * A workaround to avoid zero div.
1255 	 */
1256 	if ((dst == 1) || (src == 1)) {
1257 		dst = dst + 1;
1258 		src = src + 1;
1259 	}
1260 
1261 	if (mode == SCALE_DOWN) {
1262 		fac = VOP2_BILI_SCL_DN(src, dst);
1263 		for (i = 0; i < 100; i++) {
1264 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1265 				break;
1266 			fac -= 1;
1267 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1268 		}
1269 	} else {
1270 		fac = VOP2_COMMON_SCL(src, dst);
1271 		for (i = 0; i < 100; i++) {
1272 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1273 				break;
1274 			fac -= 1;
1275 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1276 		}
1277 	}
1278 
1279 	return fac;
1280 }
1281 
1282 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1283 {
1284 	if (src < dst)
1285 		return SCALE_UP;
1286 	else if (src > dst)
1287 		return SCALE_DOWN;
1288 
1289 	return SCALE_NONE;
1290 }
1291 
1292 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1293 {
1294 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1295 }
1296 
1297 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1298 {
1299 	int i = 0;
1300 
1301 	for (i = 0; i < vop2->data->nr_layers; i++) {
1302 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1303 			return vop2->data->vp_primary_plane_order[i];
1304 	}
1305 
1306 	return vop2->data->vp_primary_plane_order[0];
1307 }
1308 
1309 static inline u16 scl_cal_scale(int src, int dst, int shift)
1310 {
1311 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1312 }
1313 
1314 static inline u16 scl_cal_scale2(int src, int dst)
1315 {
1316 	return ((src - 1) << 12) / (dst - 1);
1317 }
1318 
1319 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1320 {
1321 	writel(v, vop2->regs + offset);
1322 	vop2->regsbak[offset >> 2] = v;
1323 }
1324 
1325 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1326 {
1327 	return readl(vop2->regs + offset);
1328 }
1329 
1330 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1331 				   u32 mask, u32 shift, u32 v,
1332 				   bool write_mask)
1333 {
1334 	if (!mask)
1335 		return;
1336 
1337 	if (write_mask) {
1338 		v = ((v & mask) << shift) | (mask << (shift + 16));
1339 	} else {
1340 		u32 cached_val = vop2->regsbak[offset >> 2];
1341 
1342 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1343 		vop2->regsbak[offset >> 2] = v;
1344 	}
1345 
1346 	writel(v, vop2->regs + offset);
1347 }
1348 
1349 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1350 				   u32 mask, u32 shift, u32 v)
1351 {
1352 	u32 val = 0;
1353 
1354 	val = (v << shift) | (mask << (shift + 16));
1355 	writel(val, grf_base + offset);
1356 }
1357 
1358 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1359 				  u32 mask, u32 shift)
1360 {
1361 	return (readl(grf_base + offset) >> shift) & mask;
1362 }
1363 
1364 static char* get_output_if_name(u32 output_if, char *name)
1365 {
1366 	if (output_if & VOP_OUTPUT_IF_RGB)
1367 		strcat(name, " RGB");
1368 	if (output_if & VOP_OUTPUT_IF_BT1120)
1369 		strcat(name, " BT1120");
1370 	if (output_if & VOP_OUTPUT_IF_BT656)
1371 		strcat(name, " BT656");
1372 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1373 		strcat(name, " LVDS0");
1374 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1375 		strcat(name, " LVDS1");
1376 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1377 		strcat(name, " MIPI0");
1378 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1379 		strcat(name, " MIPI1");
1380 	if (output_if & VOP_OUTPUT_IF_eDP0)
1381 		strcat(name, " eDP0");
1382 	if (output_if & VOP_OUTPUT_IF_eDP1)
1383 		strcat(name, " eDP1");
1384 	if (output_if & VOP_OUTPUT_IF_DP0)
1385 		strcat(name, " DP0");
1386 	if (output_if & VOP_OUTPUT_IF_DP1)
1387 		strcat(name, " DP1");
1388 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1389 		strcat(name, " HDMI0");
1390 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1391 		strcat(name, " HDMI1");
1392 
1393 	return name;
1394 }
1395 
1396 static char *get_plane_name(int plane_id, char *name)
1397 {
1398 	switch (plane_id) {
1399 	case ROCKCHIP_VOP2_CLUSTER0:
1400 		strcat(name, "Cluster0");
1401 		break;
1402 	case ROCKCHIP_VOP2_CLUSTER1:
1403 		strcat(name, "Cluster1");
1404 		break;
1405 	case ROCKCHIP_VOP2_ESMART0:
1406 		strcat(name, "Esmart0");
1407 		break;
1408 	case ROCKCHIP_VOP2_ESMART1:
1409 		strcat(name, "Esmart1");
1410 		break;
1411 	case ROCKCHIP_VOP2_SMART0:
1412 		strcat(name, "Smart0");
1413 		break;
1414 	case ROCKCHIP_VOP2_SMART1:
1415 		strcat(name, "Smart1");
1416 		break;
1417 	case ROCKCHIP_VOP2_CLUSTER2:
1418 		strcat(name, "Cluster2");
1419 		break;
1420 	case ROCKCHIP_VOP2_CLUSTER3:
1421 		strcat(name, "Cluster3");
1422 		break;
1423 	case ROCKCHIP_VOP2_ESMART2:
1424 		strcat(name, "Esmart2");
1425 		break;
1426 	case ROCKCHIP_VOP2_ESMART3:
1427 		strcat(name, "Esmart3");
1428 		break;
1429 	}
1430 
1431 	return name;
1432 }
1433 
1434 static bool is_yuv_output(u32 bus_format)
1435 {
1436 	switch (bus_format) {
1437 	case MEDIA_BUS_FMT_YUV8_1X24:
1438 	case MEDIA_BUS_FMT_YUV10_1X30:
1439 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1440 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1441 	case MEDIA_BUS_FMT_YUYV8_2X8:
1442 	case MEDIA_BUS_FMT_YVYU8_2X8:
1443 	case MEDIA_BUS_FMT_UYVY8_2X8:
1444 	case MEDIA_BUS_FMT_VYUY8_2X8:
1445 	case MEDIA_BUS_FMT_YUYV8_1X16:
1446 	case MEDIA_BUS_FMT_YVYU8_1X16:
1447 	case MEDIA_BUS_FMT_UYVY8_1X16:
1448 	case MEDIA_BUS_FMT_VYUY8_1X16:
1449 		return true;
1450 	default:
1451 		return false;
1452 	}
1453 }
1454 
1455 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1456 {
1457 	switch (csc_mode) {
1458 	case V4L2_COLORSPACE_SMPTE170M:
1459 	case V4L2_COLORSPACE_470_SYSTEM_M:
1460 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1461 		return CSC_BT601L;
1462 	case V4L2_COLORSPACE_REC709:
1463 	case V4L2_COLORSPACE_SMPTE240M:
1464 	case V4L2_COLORSPACE_DEFAULT:
1465 		if (bit_depth == CSC_13BIT_DEPTH)
1466 			return CSC_BT709L_13BIT;
1467 		else
1468 			return CSC_BT709L;
1469 	case V4L2_COLORSPACE_JPEG:
1470 		return CSC_BT601F;
1471 	case V4L2_COLORSPACE_BT2020:
1472 		if (bit_depth == CSC_13BIT_DEPTH)
1473 			return CSC_BT2020L_13BIT;
1474 		else
1475 			return CSC_BT2020;
1476 	case V4L2_COLORSPACE_BT709F:
1477 		if (bit_depth == CSC_10BIT_DEPTH) {
1478 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1479 			return CSC_BT601F;
1480 		} else {
1481 			return CSC_BT709F_13BIT;
1482 		}
1483 	case V4L2_COLORSPACE_BT2020F:
1484 		if (bit_depth == CSC_10BIT_DEPTH) {
1485 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1486 			return CSC_BT601F;
1487 		} else {
1488 			return CSC_BT2020F_13BIT;
1489 		}
1490 	default:
1491 		return CSC_BT709L;
1492 	}
1493 }
1494 
1495 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1496 {
1497 	/*
1498 	 * FIXME:
1499 	 *
1500 	 * There is no media type for YUV444 output,
1501 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1502 	 * yuv format.
1503 	 *
1504 	 * From H/W testing, YUV444 mode need a rb swap.
1505 	 */
1506 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1507 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1508 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1509 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1510 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1511 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1512 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1513 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1514 		return true;
1515 	else
1516 		return false;
1517 }
1518 
1519 static inline bool is_hot_plug_devices(int output_type)
1520 {
1521 	switch (output_type) {
1522 	case DRM_MODE_CONNECTOR_HDMIA:
1523 	case DRM_MODE_CONNECTOR_HDMIB:
1524 	case DRM_MODE_CONNECTOR_TV:
1525 	case DRM_MODE_CONNECTOR_DisplayPort:
1526 	case DRM_MODE_CONNECTOR_VGA:
1527 	case DRM_MODE_CONNECTOR_Unknown:
1528 		return true;
1529 	default:
1530 		return false;
1531 	}
1532 }
1533 
1534 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1535 {
1536 	int i = 0;
1537 
1538 	for (i = 0; i < vop2->data->nr_layers; i++) {
1539 		if (vop2->data->win_data[i].phys_id == phys_id)
1540 			return &vop2->data->win_data[i];
1541 	}
1542 
1543 	return NULL;
1544 }
1545 
1546 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1547 {
1548 	int i = 0;
1549 
1550 	for (i = 0; i < vop2->data->nr_pd; i++) {
1551 		if (vop2->data->pd[i].id == pd_id)
1552 			return &vop2->data->pd[i];
1553 	}
1554 
1555 	return NULL;
1556 }
1557 
1558 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1559 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1560 {
1561 	u32 vp_offset = crtc_id * 0x100;
1562 	int i;
1563 
1564 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1565 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1566 			crtc_id, false);
1567 
1568 	for (i = 0; i < lut_len; i++)
1569 		writel(lut_val[i], lut_regs + i);
1570 
1571 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1572 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1573 }
1574 
1575 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1576 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1577 {
1578 	u32 vp_offset = crtc_id * 0x100;
1579 	int i;
1580 
1581 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1582 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1583 			crtc_id, false);
1584 
1585 	for (i = 0; i < lut_len; i++)
1586 		writel(lut_val[i], lut_regs + i);
1587 
1588 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1589 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1590 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1591 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1592 }
1593 
1594 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1595 					struct display_state *state)
1596 {
1597 	struct connector_state *conn_state = &state->conn_state;
1598 	struct crtc_state *cstate = &state->crtc_state;
1599 	struct resource gamma_res;
1600 	fdt_size_t lut_size;
1601 	int i, lut_len, ret = 0;
1602 	u32 *lut_regs;
1603 	u32 *lut_val;
1604 	u32 r, g, b;
1605 	struct base2_disp_info *disp_info = conn_state->disp_info;
1606 	static int gamma_lut_en_num = 1;
1607 
1608 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1609 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1610 		return 0;
1611 	}
1612 
1613 	if (!disp_info)
1614 		return 0;
1615 
1616 	if (!disp_info->gamma_lut_data.size)
1617 		return 0;
1618 
1619 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1620 	if (ret)
1621 		printf("failed to get gamma lut res\n");
1622 	lut_regs = (u32 *)gamma_res.start;
1623 	lut_size = gamma_res.end - gamma_res.start + 1;
1624 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1625 		printf("failed to get gamma lut register\n");
1626 		return 0;
1627 	}
1628 	lut_len = lut_size / 4;
1629 	if (lut_len != 256 && lut_len != 1024) {
1630 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1631 		return 0;
1632 	}
1633 	lut_val = (u32 *)calloc(1, lut_size);
1634 	for (i = 0; i < lut_len; i++) {
1635 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1636 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1637 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1638 
1639 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1640 	}
1641 
1642 	if (vop2->version == VOP_VERSION_RK3568) {
1643 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1644 		gamma_lut_en_num++;
1645 	} else if (vop2->version == VOP_VERSION_RK3588) {
1646 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1647 		if (cstate->splice_mode) {
1648 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1649 			gamma_lut_en_num++;
1650 		}
1651 		gamma_lut_en_num++;
1652 	}
1653 
1654 	return 0;
1655 }
1656 
1657 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1658 					struct display_state *state)
1659 {
1660 	struct connector_state *conn_state = &state->conn_state;
1661 	struct crtc_state *cstate = &state->crtc_state;
1662 	int i, cubic_lut_len;
1663 	u32 vp_offset = cstate->crtc_id * 0x100;
1664 	struct base2_disp_info *disp_info = conn_state->disp_info;
1665 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1666 	u32 *cubic_lut_addr;
1667 
1668 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1669 		return 0;
1670 
1671 	if (!disp_info->cubic_lut_data.size)
1672 		return 0;
1673 
1674 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1675 	cubic_lut_len = disp_info->cubic_lut_data.size;
1676 
1677 	for (i = 0; i < cubic_lut_len / 2; i++) {
1678 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1679 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1680 					((lut->lblue[2 * i] & 0xff) << 24);
1681 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1682 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1683 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1684 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1685 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1686 		*cubic_lut_addr++ = 0;
1687 	}
1688 
1689 	if (cubic_lut_len % 2) {
1690 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1691 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1692 					((lut->lblue[2 * i] & 0xff) << 24);
1693 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1694 		*cubic_lut_addr++ = 0;
1695 		*cubic_lut_addr = 0;
1696 	}
1697 
1698 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1699 		    get_cubic_lut_buffer(cstate->crtc_id));
1700 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1701 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1702 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1703 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1704 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1705 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1706 
1707 	return 0;
1708 }
1709 
1710 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1711 				 struct bcsh_state *bcsh_state, int crtc_id)
1712 {
1713 	struct crtc_state *cstate = &state->crtc_state;
1714 	u32 vp_offset = crtc_id * 0x100;
1715 
1716 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1717 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1718 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1719 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1720 
1721 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1722 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1723 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1724 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1725 
1726 	if (!cstate->bcsh_en) {
1727 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1728 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1729 		return;
1730 	}
1731 
1732 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1733 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1734 			bcsh_state->brightness, false);
1735 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1736 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1737 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1738 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1739 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1740 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1741 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1742 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1743 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1744 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1745 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1746 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1747 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1748 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1749 }
1750 
1751 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1752 {
1753 	struct connector_state *conn_state = &state->conn_state;
1754 	struct base_bcsh_info *bcsh_info;
1755 	struct crtc_state *cstate = &state->crtc_state;
1756 	struct bcsh_state bcsh_state;
1757 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1758 
1759 	if (!conn_state->disp_info)
1760 		return;
1761 	bcsh_info = &conn_state->disp_info->bcsh_info;
1762 	if (!bcsh_info)
1763 		return;
1764 
1765 	if (bcsh_info->brightness != 50 ||
1766 	    bcsh_info->contrast != 50 ||
1767 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1768 		cstate->bcsh_en = true;
1769 
1770 	if (cstate->bcsh_en) {
1771 		if (!cstate->yuv_overlay)
1772 			cstate->post_r2y_en = 1;
1773 		if (!is_yuv_output(conn_state->bus_format))
1774 			cstate->post_y2r_en = 1;
1775 	} else {
1776 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1777 			cstate->post_r2y_en = 1;
1778 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1779 			cstate->post_y2r_en = 1;
1780 	}
1781 
1782 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1783 
1784 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1785 		brightness = interpolate(0, -128, 100, 127,
1786 					 bcsh_info->brightness);
1787 	else
1788 		brightness = interpolate(0, -32, 100, 31,
1789 					 bcsh_info->brightness);
1790 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1791 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1792 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1793 
1794 
1795 	/*
1796 	 *  a:[-30~0):
1797 	 *    sin_hue = 0x100 - sin(a)*256;
1798 	 *    cos_hue = cos(a)*256;
1799 	 *  a:[0~30]
1800 	 *    sin_hue = sin(a)*256;
1801 	 *    cos_hue = cos(a)*256;
1802 	 */
1803 	sin_hue = fixp_sin32(hue) >> 23;
1804 	cos_hue = fixp_cos32(hue) >> 23;
1805 
1806 	bcsh_state.brightness = brightness;
1807 	bcsh_state.contrast = contrast;
1808 	bcsh_state.saturation = saturation;
1809 	bcsh_state.sin_hue = sin_hue;
1810 	bcsh_state.cos_hue = cos_hue;
1811 
1812 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1813 	if (cstate->splice_mode)
1814 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1815 }
1816 
1817 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1818 {
1819 	struct connector_state *conn_state = &state->conn_state;
1820 	struct drm_display_mode *mode = &conn_state->mode;
1821 	struct crtc_state *cstate = &state->crtc_state;
1822 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1823 	u16 hdisplay = mode->crtc_hdisplay;
1824 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1825 
1826 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1827 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1828 	bg_dly -= bg_ovl_dly;
1829 
1830 	if (cstate->splice_mode)
1831 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1832 	else
1833 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1834 
1835 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1836 		hsync_len = 8;
1837 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1838 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1839 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1840 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1841 }
1842 
1843 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
1844 {
1845 	struct connector_state *conn_state = &state->conn_state;
1846 	struct drm_display_mode *mode = &conn_state->mode;
1847 	struct crtc_state *cstate = &state->crtc_state;
1848 	struct vop2_win_data *win_data;
1849 	u32 bg_dly, pre_scan_dly;
1850 	u16 hdisplay = mode->crtc_hdisplay;
1851 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1852 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
1853 	u8 win_id;
1854 
1855 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
1856 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
1857 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
1858 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
1859 
1860 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
1861 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
1862 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
1863 	pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1864 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1865 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
1866 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1867 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1868 }
1869 
1870 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1871 {
1872 	struct connector_state *conn_state = &state->conn_state;
1873 	struct drm_display_mode *mode = &conn_state->mode;
1874 	struct crtc_state *cstate = &state->crtc_state;
1875 	u32 vp_offset = (cstate->crtc_id * 0x100);
1876 	u16 vtotal = mode->crtc_vtotal;
1877 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1878 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1879 	u16 hdisplay = mode->crtc_hdisplay;
1880 	u16 vdisplay = mode->crtc_vdisplay;
1881 	u16 hsize =
1882 	    hdisplay * (conn_state->overscan.left_margin +
1883 			conn_state->overscan.right_margin) / 200;
1884 	u16 vsize =
1885 	    vdisplay * (conn_state->overscan.top_margin +
1886 			conn_state->overscan.bottom_margin) / 200;
1887 	u16 hact_end, vact_end;
1888 	u32 val;
1889 
1890 	hsize = round_down(hsize, 2);
1891 	vsize = round_down(vsize, 2);
1892 
1893 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1894 	hact_end = hact_st + hsize;
1895 	val = hact_st << 16;
1896 	val |= hact_end;
1897 
1898 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1899 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1900 	vact_end = vact_st + vsize;
1901 	val = vact_st << 16;
1902 	val |= vact_end;
1903 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1904 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1905 	val |= scl_cal_scale2(hdisplay, hsize);
1906 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1907 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1908 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1909 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1910 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1911 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1912 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1913 		u16 vact_st_f1 = vtotal + vact_st + 1;
1914 		u16 vact_end_f1 = vact_st_f1 + vsize;
1915 
1916 		val = vact_st_f1 << 16 | vact_end_f1;
1917 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1918 	}
1919 
1920 	if (is_vop3(vop2)) {
1921 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
1922 	} else {
1923 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1924 		if (cstate->splice_mode)
1925 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1926 	}
1927 }
1928 
1929 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
1930 {
1931 	struct connector_state *conn_state = &state->conn_state;
1932 	struct crtc_state *cstate = &state->crtc_state;
1933 	struct acm_data *acm = &conn_state->disp_info->acm_data;
1934 	struct drm_display_mode *mode = &conn_state->mode;
1935 	u32 vp_offset = (cstate->crtc_id * 0x100);
1936 	s16 *lut_y;
1937 	s16 *lut_h;
1938 	s16 *lut_s;
1939 	u32 value;
1940 	int i;
1941 
1942 	if (!acm->acm_enable) {
1943 		writel(0x2, vop2->regs + RK3528_ACM_CTRL);
1944 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1945 				POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 1, false);
1946 		return;
1947 	}
1948 
1949 	printf("post acm enable\n");
1950 
1951 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
1952 
1953 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
1954 		((mode->vdisplay & 0xfff) << 20);
1955 	writel(value, vop2->regs + RK3528_ACM_CTRL);
1956 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1957 			POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
1958 
1959 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
1960 		((acm->s_gain << 20) & 0x3ff00000);
1961 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
1962 
1963 	lut_y = &acm->gain_lut_hy[0];
1964 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
1965 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
1966 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
1967 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
1968 			((lut_s[i] << 16) & 0xff0000);
1969 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
1970 	}
1971 
1972 	lut_y = &acm->gain_lut_hs[0];
1973 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
1974 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
1975 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
1976 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
1977 			((lut_s[i] << 16) & 0xff0000);
1978 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
1979 	}
1980 
1981 	lut_y = &acm->delta_lut_h[0];
1982 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
1983 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
1984 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
1985 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
1986 			((lut_s[i] << 20) & 0x3ff00000);
1987 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
1988 	}
1989 
1990 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
1991 }
1992 
1993 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
1994 {
1995 	struct connector_state *conn_state = &state->conn_state;
1996 	struct crtc_state *cstate = &state->crtc_state;
1997 	struct acm_data *acm = &conn_state->disp_info->acm_data;
1998 	struct csc_info *csc = &conn_state->disp_info->csc_info;
1999 	struct post_csc_coef csc_coef;
2000 	bool is_input_yuv = false;
2001 	bool is_output_yuv = false;
2002 	bool post_r2y_en = false;
2003 	bool post_csc_en = false;
2004 	u32 vp_offset = (cstate->crtc_id * 0x100);
2005 	u32 value;
2006 	int range_type;
2007 
2008 	printf("post csc enable\n");
2009 
2010 	if (acm->acm_enable) {
2011 		if (!cstate->yuv_overlay)
2012 			post_r2y_en = true;
2013 
2014 		/* do y2r in csc module */
2015 		if (!is_yuv_output(conn_state->bus_format))
2016 			post_csc_en = true;
2017 	} else {
2018 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2019 			post_r2y_en = true;
2020 
2021 		/* do y2r in csc module */
2022 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2023 			post_csc_en = true;
2024 	}
2025 
2026 	if (csc->csc_enable)
2027 		post_csc_en = true;
2028 
2029 	if (cstate->yuv_overlay || post_r2y_en)
2030 		is_input_yuv = true;
2031 
2032 	if (is_yuv_output(conn_state->bus_format))
2033 		is_output_yuv = true;
2034 
2035 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH);
2036 
2037 	if (post_csc_en) {
2038 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2039 				       is_output_yuv);
2040 
2041 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2042 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2043 				csc_coef.csc_coef00, false);
2044 		value = (csc_coef.csc_coef02 << 16) | csc_coef.csc_coef01;
2045 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2046 		value = (csc_coef.csc_coef11 << 16) | csc_coef.csc_coef10;
2047 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2048 		value = (csc_coef.csc_coef20 << 16) | csc_coef.csc_coef12;
2049 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2050 		value = (csc_coef.csc_coef22 << 16) | csc_coef.csc_coef21;
2051 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2052 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2053 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2054 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2055 
2056 		range_type = csc_coef.range_type ? 0 : 1;
2057 		range_type <<= is_input_yuv ? 0 : 1;
2058 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2059 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2060 	}
2061 
2062 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2063 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, post_r2y_en ? 1 : 0, false);
2064 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2065 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2066 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2067 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2068 }
2069 
2070 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2071 {
2072 	struct connector_state *conn_state = &state->conn_state;
2073 	struct base2_disp_info *disp_info = conn_state->disp_info;
2074 	const char *enable_flag;
2075 
2076 	if (!disp_info) {
2077 		printf("disp_info is empty\n");
2078 		return;
2079 	}
2080 
2081 	enable_flag = (const char *)&disp_info->cacm_header;
2082 	if (strncasecmp(enable_flag, "CACM", 4)) {
2083 		printf("acm and csc is not support\n");
2084 		return;
2085 	}
2086 
2087 	vop3_post_acm_config(state, vop2);
2088 	vop3_post_csc_config(state, vop2);
2089 }
2090 
2091 /*
2092  * Read VOP internal power domain on/off status.
2093  * We should query BISR_STS register in PMU for
2094  * power up/down status when memory repair is enabled.
2095  * Return value: 1 for power on, 0 for power off;
2096  */
2097 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2098 {
2099 	int val = 0;
2100 	int shift = 0;
2101 	int shift_factor = 0;
2102 	bool is_bisr_en = false;
2103 
2104 	/*
2105 	 * The order of pd status bits in BISR_STS register
2106 	 * is different from that in VOP SYS_STS register.
2107 	 */
2108 	if (pd_data->id == VOP2_PD_DSC_8K ||
2109 	    pd_data->id == VOP2_PD_DSC_4K ||
2110 	    pd_data->id == VOP2_PD_ESMART)
2111 			shift_factor = 1;
2112 
2113 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2114 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2115 	if (is_bisr_en) {
2116 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2117 
2118 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2119 					  ((val >> shift) & 0x1), 50 * 1000);
2120 	} else {
2121 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2122 
2123 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2124 					  !((val >> shift) & 0x1), 50 * 1000);
2125 	}
2126 }
2127 
2128 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2129 {
2130 	struct vop2_power_domain_data *pd_data;
2131 	int ret = 0;
2132 
2133 	if (!pd_id)
2134 		return 0;
2135 
2136 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2137 	if (!pd_data) {
2138 		printf("can't find pd_data by id\n");
2139 		return -EINVAL;
2140 	}
2141 
2142 	if (pd_data->parent_id) {
2143 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2144 		if (ret) {
2145 			printf("can't open parent power domain\n");
2146 			return -EINVAL;
2147 		}
2148 	}
2149 
2150 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
2151 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
2152 	ret = vop2_wait_power_domain_on(vop2, pd_data);
2153 	if (ret) {
2154 		printf("wait vop2 power domain timeout\n");
2155 		return ret;
2156 	}
2157 
2158 	return 0;
2159 }
2160 
2161 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2162 {
2163 	u32 *base = vop2->regs;
2164 	int i = 0;
2165 
2166 	/*
2167 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2168 	 */
2169 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2170 		vop2->regsbak[i] = base[i];
2171 }
2172 
2173 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2174 {
2175 	struct vop2_win_data *win_data;
2176 	int layer_phy_id = 0;
2177 	int i, j;
2178 	u32 ovl_port_offset = 0;
2179 	u32 layer_nr = 0;
2180 	u8 shift = 0;
2181 
2182 	/* layer sel win id */
2183 	for (i = 0; i < vop2->data->nr_vps; i++) {
2184 		shift = 0;
2185 		ovl_port_offset = 0x100 * i;
2186 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2187 		for (j = 0; j < layer_nr; j++) {
2188 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2189 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2190 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2191 					shift, win_data->layer_sel_win_id[i], false);
2192 			shift += 4;
2193 		}
2194 	}
2195 
2196 	/* win sel port */
2197 	for (i = 0; i < vop2->data->nr_vps; i++) {
2198 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2199 		for (j = 0; j < layer_nr; j++) {
2200 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2201 				continue;
2202 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2203 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2204 			shift = win_data->win_sel_port_offset * 2;
2205 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
2206 					shift, i, false);
2207 		}
2208 	}
2209 }
2210 
2211 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2212 {
2213 	struct crtc_state *cstate = &state->crtc_state;
2214 	struct vop2_win_data *win_data;
2215 	int layer_phy_id = 0;
2216 	int total_used_layer = 0;
2217 	int port_mux = 0;
2218 	int i, j;
2219 	u32 layer_nr = 0;
2220 	u8 shift = 0;
2221 
2222 	/* layer sel win id */
2223 	for (i = 0; i < vop2->data->nr_vps; i++) {
2224 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2225 		for (j = 0; j < layer_nr; j++) {
2226 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2227 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2228 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2229 					shift, win_data->layer_sel_win_id[i], false);
2230 			shift += 4;
2231 		}
2232 	}
2233 
2234 	/* win sel port */
2235 	for (i = 0; i < vop2->data->nr_vps; i++) {
2236 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2237 		for (j = 0; j < layer_nr; j++) {
2238 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2239 				continue;
2240 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2241 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2242 			shift = win_data->win_sel_port_offset * 2;
2243 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2244 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2245 		}
2246 	}
2247 
2248 	/**
2249 	 * port mux config
2250 	 */
2251 	for (i = 0; i < vop2->data->nr_vps; i++) {
2252 		shift = i * 4;
2253 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2254 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2255 			port_mux = total_used_layer - 1;
2256 		} else {
2257 			port_mux = 8;
2258 		}
2259 
2260 		if (i == vop2->data->nr_vps - 1)
2261 			port_mux = vop2->data->nr_mixers;
2262 
2263 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2264 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2265 				PORT_MUX_SHIFT + shift, port_mux, false);
2266 	}
2267 }
2268 
2269 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2270 {
2271 	if (!is_vop3(vop2))
2272 		return false;
2273 
2274 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2275 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2276 		return true;
2277 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2278 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2279 		return true;
2280 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2281 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2282 		return true;
2283 	else
2284 		return false;
2285 }
2286 
2287 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2288 {
2289 	struct vop2_win_data *win_data;
2290 	int i;
2291 	u8 scale_engine_num = 0;
2292 
2293 	/* store plane mask for vop2_fixup_dts */
2294 	for (i = 0; i < vop2->data->nr_layers; i++) {
2295 		win_data = &vop2->data->win_data[i];
2296 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2297 			continue;
2298 
2299 		win_data->scale_engine_num = scale_engine_num++;
2300 	}
2301 }
2302 
2303 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2304 {
2305 	struct crtc_state *cstate = &state->crtc_state;
2306 	struct vop2_vp_plane_mask *plane_mask;
2307 	int layer_phy_id = 0;
2308 	int i, j;
2309 	int ret;
2310 	u32 layer_nr = 0;
2311 
2312 	if (vop2->global_init)
2313 		return;
2314 
2315 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2316 	if (soc_is_rk3566())
2317 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2318 				OTP_WIN_EN_SHIFT, 1, false);
2319 
2320 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2321 		u32 plane_mask;
2322 		int primary_plane_id;
2323 
2324 		for (i = 0; i < vop2->data->nr_vps; i++) {
2325 			plane_mask = cstate->crtc->vps[i].plane_mask;
2326 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2327 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2328 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2329 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2330 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2331 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2332 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2333 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2334 
2335 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2336 			for (j = 0; j < layer_nr; j++) {
2337 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2338 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2339 			}
2340 		}
2341 	} else {/* need soft assign plane mask */
2342 		/* find the first unplug devices and set it as main display */
2343 		int main_vp_index = -1;
2344 		int active_vp_num = 0;
2345 
2346 		for (i = 0; i < vop2->data->nr_vps; i++) {
2347 			if (cstate->crtc->vps[i].enable)
2348 				active_vp_num++;
2349 		}
2350 		printf("VOP have %d active VP\n", active_vp_num);
2351 
2352 		if (soc_is_rk3566() && active_vp_num > 2)
2353 			printf("ERROR: rk3566 only support 2 display output!!\n");
2354 		plane_mask = vop2->data->plane_mask;
2355 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2356 		/*
2357 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2358 		 * for cvbs store in plane_mask[2].
2359 		 */
2360 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2361 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2362 			plane_mask += 2 * VOP2_VP_MAX;
2363 
2364 		if (vop2->version == VOP_VERSION_RK3528) {
2365 			/*
2366 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2367 			 * by both vp0 and vp1.
2368 			 */
2369 			j = 0;
2370 		} else {
2371 			for (i = 0; i < vop2->data->nr_vps; i++) {
2372 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2373 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2374 					main_vp_index = i;
2375 					break;
2376 				}
2377 			}
2378 
2379 			/* if no find unplug devices, use vp0 as main display */
2380 			if (main_vp_index < 0) {
2381 				main_vp_index = 0;
2382 				vop2->vp_plane_mask[0] = plane_mask[0];
2383 			}
2384 
2385 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2386 		}
2387 
2388 		/* init other display except main display */
2389 		for (i = 0; i < vop2->data->nr_vps; i++) {
2390 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2391 				continue;
2392 			vop2->vp_plane_mask[i] = plane_mask[j++];
2393 		}
2394 
2395 		/* store plane mask for vop2_fixup_dts */
2396 		for (i = 0; i < vop2->data->nr_vps; i++) {
2397 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2398 			for (j = 0; j < layer_nr; j++) {
2399 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2400 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2401 			}
2402 		}
2403 	}
2404 
2405 	if (vop2->version == VOP_VERSION_RK3588)
2406 		rk3588_vop2_regsbak(vop2);
2407 	else
2408 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2409 
2410 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2411 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2412 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2413 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2414 
2415 	for (i = 0; i < vop2->data->nr_vps; i++) {
2416 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2417 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2418 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2419 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2420 	}
2421 
2422 	if (is_vop3(vop2))
2423 		vop3_overlay_init(vop2, state);
2424 	else
2425 		vop2_overlay_init(vop2, state);
2426 
2427 	if (is_vop3(vop2)) {
2428 		/*
2429 		 * you can rewrite at dts vop node:
2430 		 *
2431 		 * VOP3_ESMART_8K_MODE = 0,
2432 		 * VOP3_ESMART_4K_4K_MODE = 1,
2433 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2434 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2435 		 *
2436 		 * &vop {
2437 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2438 		 * };
2439 		 */
2440 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2441 		if (ret < 0)
2442 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2443 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2444 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2445 
2446 		vop3_init_esmart_scale_engine(vop2);
2447 
2448 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2449 				DSP_VS_T_SEL_SHIFT, 0, false);
2450 	}
2451 
2452 	if (vop2->version == VOP_VERSION_RK3568)
2453 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2454 
2455 	vop2->global_init = true;
2456 }
2457 
2458 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2459 {
2460 	struct crtc_state *cstate = &state->crtc_state;
2461 	int ret;
2462 
2463 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
2464 	ret = clk_set_defaults(cstate->dev);
2465 	if (ret)
2466 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
2467 
2468 	rockchip_vop2_gamma_lut_init(vop2, state);
2469 	rockchip_vop2_cubic_lut_init(vop2, state);
2470 
2471 	return 0;
2472 }
2473 
2474 /*
2475  * VOP2 have multi video ports.
2476  * video port ------- crtc
2477  */
2478 static int rockchip_vop2_preinit(struct display_state *state)
2479 {
2480 	struct crtc_state *cstate = &state->crtc_state;
2481 	const struct vop2_data *vop2_data = cstate->crtc->data;
2482 
2483 	if (!rockchip_vop2) {
2484 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2485 		if (!rockchip_vop2)
2486 			return -ENOMEM;
2487 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2488 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2489 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2490 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2491 		if (rockchip_vop2->grf <= 0)
2492 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2493 		rockchip_vop2->version = vop2_data->version;
2494 		rockchip_vop2->data = vop2_data;
2495 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2496 			struct regmap *map;
2497 
2498 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2499 			if (rockchip_vop2->vop_grf <= 0)
2500 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2501 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2502 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2503 			if (rockchip_vop2->vo1_grf <= 0)
2504 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2505 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2506 			if (rockchip_vop2->sys_pmu <= 0)
2507 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2508 		}
2509 	}
2510 
2511 	cstate->private = rockchip_vop2;
2512 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2513 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2514 
2515 	vop2_global_initial(rockchip_vop2, state);
2516 
2517 	return 0;
2518 }
2519 
2520 /*
2521  * calc the dclk on rk3588
2522  * the available div of dclk is 1, 2, 4
2523  *
2524  */
2525 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2526 {
2527 	if (child_clk * 4 <= max_dclk)
2528 		return child_clk * 4;
2529 	else if (child_clk * 2 <= max_dclk)
2530 		return child_clk * 2;
2531 	else if (child_clk <= max_dclk)
2532 		return child_clk;
2533 	else
2534 		return 0;
2535 }
2536 
2537 /*
2538  * 4 pixclk/cycle on rk3588
2539  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2540  * DP: dp_pixclk = dclk_out <= dclk_core
2541  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2542  */
2543 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2544 				       int *dclk_core_div, int *dclk_out_div,
2545 				       int *if_pixclk_div, int *if_dclk_div)
2546 {
2547 	struct crtc_state *cstate = &state->crtc_state;
2548 	struct connector_state *conn_state = &state->conn_state;
2549 	struct drm_display_mode *mode = &conn_state->mode;
2550 	struct vop2 *vop2 = cstate->private;
2551 	unsigned long v_pixclk = mode->crtc_clock;
2552 	unsigned long dclk_core_rate = v_pixclk >> 2;
2553 	unsigned long dclk_rate = v_pixclk;
2554 	unsigned long dclk_out_rate;
2555 	u64 if_dclk_rate;
2556 	u64 if_pixclk_rate;
2557 	int output_type = conn_state->type;
2558 	int output_mode = conn_state->output_mode;
2559 	int K = 1;
2560 
2561 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2562 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2563 		printf("Dual channel and YUV420 can't work together\n");
2564 		return -EINVAL;
2565 	}
2566 
2567 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2568 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2569 		K = 2;
2570 
2571 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2572 		/*
2573 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2574 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2575 		 */
2576 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2577 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2578 			dclk_rate = dclk_rate >> 1;
2579 			K = 2;
2580 		}
2581 		if (cstate->dsc_enable) {
2582 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2583 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2584 		} else {
2585 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2586 			if_dclk_rate = dclk_core_rate / K;
2587 		}
2588 
2589 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2590 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
2591 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2592 
2593 		if (!dclk_rate) {
2594 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2595 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
2596 			return -EINVAL;
2597 		}
2598 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2599 		*if_dclk_div = dclk_rate / if_dclk_rate;
2600 		*dclk_core_div = dclk_rate / dclk_core_rate;
2601 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2602 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2603 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2604 		/* edp_pixclk = edp_dclk > dclk_core */
2605 		if_pixclk_rate = v_pixclk / K;
2606 		if_dclk_rate = v_pixclk / K;
2607 		dclk_rate = if_pixclk_rate * K;
2608 		*dclk_core_div = dclk_rate / dclk_core_rate;
2609 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2610 		*if_dclk_div = *if_pixclk_div;
2611 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2612 		dclk_out_rate = v_pixclk >> 2;
2613 		dclk_out_rate = dclk_out_rate / K;
2614 
2615 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2616 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2617 		if (!dclk_rate) {
2618 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2619 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
2620 			return -EINVAL;
2621 		}
2622 		*dclk_out_div = dclk_rate / dclk_out_rate;
2623 		*dclk_core_div = dclk_rate / dclk_core_rate;
2624 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2625 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2626 			K = 2;
2627 		if (cstate->dsc_enable)
2628 			/* dsc output is 96bit, dsi input is 192 bit */
2629 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2630 		else
2631 			if_pixclk_rate = dclk_core_rate / K;
2632 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2633 		dclk_out_rate = dclk_core_rate / K;
2634 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2635 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
2636 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
2637 		if (!dclk_rate) {
2638 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2639 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
2640 			return -EINVAL;
2641 		}
2642 
2643 		if (cstate->dsc_enable)
2644 			dclk_rate = dclk_rate >> 1;
2645 
2646 		*dclk_out_div = dclk_rate / dclk_out_rate;
2647 		*dclk_core_div = dclk_rate / dclk_core_rate;
2648 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2649 		if (cstate->dsc_enable)
2650 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2651 
2652 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2653 		dclk_rate = v_pixclk;
2654 		*dclk_core_div = dclk_rate / dclk_core_rate;
2655 	}
2656 
2657 	*if_pixclk_div = ilog2(*if_pixclk_div);
2658 	*if_dclk_div = ilog2(*if_dclk_div);
2659 	*dclk_core_div = ilog2(*dclk_core_div);
2660 	*dclk_out_div = ilog2(*dclk_out_div);
2661 
2662 	return dclk_rate;
2663 }
2664 
2665 static int vop2_calc_dsc_clk(struct display_state *state)
2666 {
2667 	struct connector_state *conn_state = &state->conn_state;
2668 	struct drm_display_mode *mode = &conn_state->mode;
2669 	struct crtc_state *cstate = &state->crtc_state;
2670 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2671 	u8 k = 1;
2672 
2673 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2674 		k = 2;
2675 
2676 	cstate->dsc_txp_clk_rate = v_pixclk;
2677 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2678 
2679 	cstate->dsc_pxl_clk_rate = v_pixclk;
2680 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2681 
2682 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2683 	 * cds_dat_width = 96;
2684 	 * bits_per_pixel = [8-12];
2685 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2686 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2687 	 * otherwise dsc_cds = crtc_clock / 8;
2688 	 */
2689 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2690 
2691 	return 0;
2692 }
2693 
2694 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2695 {
2696 	struct crtc_state *cstate = &state->crtc_state;
2697 	struct connector_state *conn_state = &state->conn_state;
2698 	struct drm_display_mode *mode = &conn_state->mode;
2699 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2700 	struct vop2 *vop2 = cstate->private;
2701 	u32 vp_offset = (cstate->crtc_id * 0x100);
2702 	u16 hdisplay = mode->crtc_hdisplay;
2703 	int output_if = conn_state->output_if;
2704 	int if_pixclk_div = 0;
2705 	int if_dclk_div = 0;
2706 	unsigned long dclk_rate;
2707 	u32 val;
2708 
2709 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2710 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2711 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2712 	} else {
2713 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2714 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2715 	}
2716 
2717 	if (cstate->dsc_enable) {
2718 		int k = 1;
2719 
2720 		if (!vop2->data->nr_dscs) {
2721 			printf("Unsupported DSC\n");
2722 			return 0;
2723 		}
2724 
2725 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2726 			k = 2;
2727 
2728 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2729 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2730 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2731 
2732 		vop2_calc_dsc_clk(state);
2733 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2734 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2735 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2736 	}
2737 
2738 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2739 
2740 	if (output_if & VOP_OUTPUT_IF_RGB) {
2741 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2742 				4, false);
2743 	}
2744 
2745 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2746 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2747 				3, false);
2748 	}
2749 
2750 	if (output_if & VOP_OUTPUT_IF_BT656) {
2751 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2752 				2, false);
2753 	}
2754 
2755 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2756 		if (cstate->crtc_id == 2)
2757 			val = 0;
2758 		else
2759 			val = 1;
2760 
2761 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2762 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2763 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2764 
2765 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2766 				1, false);
2767 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2768 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2769 				if_pixclk_div, false);
2770 
2771 		if (conn_state->hold_mode) {
2772 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2773 					EN_MASK, EDPI_TE_EN, 1, false);
2774 
2775 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2776 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2777 		}
2778 	}
2779 
2780 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2781 		if (cstate->crtc_id == 2)
2782 			val = 0;
2783 		else if (cstate->crtc_id == 3)
2784 			val = 1;
2785 		else
2786 			val = 3; /*VP1*/
2787 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2788 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2789 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2790 
2791 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2792 				1, false);
2793 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2794 				val, false);
2795 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2796 				if_pixclk_div, false);
2797 
2798 		if (conn_state->hold_mode) {
2799 			/* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */
2800 			if (vop2->version == VOP_VERSION_RK3588 && val == 3)
2801 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2802 						EN_MASK, EDPI_TE_EN, 0, false);
2803 			else
2804 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2805 						EN_MASK, EDPI_TE_EN, 1, false);
2806 
2807 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2808 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2809 		}
2810 	}
2811 
2812 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2813 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2814 				MIPI_DUAL_EN_SHIFT, 1, false);
2815 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2816 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2817 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2818 					false);
2819 		switch (conn_state->type) {
2820 		case DRM_MODE_CONNECTOR_DisplayPort:
2821 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2822 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2823 			break;
2824 		case DRM_MODE_CONNECTOR_eDP:
2825 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2826 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2827 			break;
2828 		case DRM_MODE_CONNECTOR_HDMIA:
2829 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2830 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2831 			break;
2832 		case DRM_MODE_CONNECTOR_DSI:
2833 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2834 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2835 			break;
2836 		default:
2837 			break;
2838 		}
2839 	}
2840 
2841 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2842 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2843 				1, false);
2844 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2845 				cstate->crtc_id, false);
2846 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2847 				if_dclk_div, false);
2848 
2849 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2850 				if_pixclk_div, false);
2851 
2852 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2853 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2854 	}
2855 
2856 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2857 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2858 				1, false);
2859 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2860 				cstate->crtc_id, false);
2861 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2862 				if_dclk_div, false);
2863 
2864 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2865 				if_pixclk_div, false);
2866 
2867 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2868 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2869 	}
2870 
2871 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2872 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2873 				1, false);
2874 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2875 				cstate->crtc_id, false);
2876 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2877 				if_dclk_div, false);
2878 
2879 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2880 				if_pixclk_div, false);
2881 
2882 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2883 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2884 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2885 				HDMI_SYNC_POL_MASK,
2886 				HDMI0_SYNC_POL_SHIFT, val);
2887 	}
2888 
2889 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2890 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2891 				1, false);
2892 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2893 				cstate->crtc_id, false);
2894 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2895 				if_dclk_div, false);
2896 
2897 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2898 				if_pixclk_div, false);
2899 
2900 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2901 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2902 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2903 				HDMI_SYNC_POL_MASK,
2904 				HDMI1_SYNC_POL_SHIFT, val);
2905 	}
2906 
2907 	if (output_if & VOP_OUTPUT_IF_DP0) {
2908 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2909 				1, false);
2910 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2911 				cstate->crtc_id, false);
2912 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2913 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2914 	}
2915 
2916 	if (output_if & VOP_OUTPUT_IF_DP1) {
2917 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2918 				1, false);
2919 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2920 				cstate->crtc_id, false);
2921 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2922 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2923 	}
2924 
2925 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2926 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2927 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2928 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2929 
2930 	return dclk_rate;
2931 }
2932 
2933 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2934 {
2935 	struct crtc_state *cstate = &state->crtc_state;
2936 	struct connector_state *conn_state = &state->conn_state;
2937 	struct drm_display_mode *mode = &conn_state->mode;
2938 	struct vop2 *vop2 = cstate->private;
2939 	u32 vp_offset = (cstate->crtc_id * 0x100);
2940 	bool dclk_inv;
2941 	u32 val;
2942 
2943 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2944 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2945 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2946 
2947 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2948 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2949 				1, false);
2950 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2951 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2952 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2953 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2954 	}
2955 
2956 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2957 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2958 				1, false);
2959 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2960 				BT1120_EN_SHIFT, 1, false);
2961 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2962 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2963 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2964 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2965 	}
2966 
2967 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2968 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2969 				1, false);
2970 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2971 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2972 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2973 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2974 	}
2975 
2976 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2977 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2978 				1, false);
2979 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2980 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
2981 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2982 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2983 	}
2984 
2985 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2986 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
2987 				1, false);
2988 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2989 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
2990 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2991 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2992 	}
2993 
2994 	if (conn_state->output_flags &
2995 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
2996 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
2997 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2998 				LVDS_DUAL_EN_SHIFT, 1, false);
2999 		if (conn_state->output_flags &
3000 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3001 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3002 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
3003 					false);
3004 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3005 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3006 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3007 	}
3008 
3009 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3010 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3011 				1, false);
3012 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3013 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3014 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3015 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3016 	}
3017 
3018 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3019 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3020 				1, false);
3021 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3022 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3023 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3024 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3025 	}
3026 
3027 	if (conn_state->output_flags &
3028 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3029 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3030 				MIPI_DUAL_EN_SHIFT, 1, false);
3031 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3032 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3033 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3034 					false);
3035 	}
3036 
3037 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3038 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3039 				1, false);
3040 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3041 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3042 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3043 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3044 	}
3045 
3046 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3047 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3048 				1, false);
3049 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3050 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3051 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3052 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3053 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3054 				IF_CRTL_HDMI_PIN_POL_MASK,
3055 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3056 	}
3057 
3058 	return mode->clock;
3059 }
3060 
3061 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3062 {
3063 	struct crtc_state *cstate = &state->crtc_state;
3064 	struct connector_state *conn_state = &state->conn_state;
3065 	struct drm_display_mode *mode = &conn_state->mode;
3066 	struct vop2 *vop2 = cstate->private;
3067 	u32 val;
3068 
3069 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3070 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3071 
3072 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3073 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3074 				1, false);
3075 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3076 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3077 	}
3078 
3079 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3080 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3081 				1, false);
3082 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3083 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3084 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3085 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3086 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3087 				IF_CRTL_HDMI_PIN_POL_MASK,
3088 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3089 	}
3090 
3091 	return mode->crtc_clock;
3092 }
3093 
3094 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3095 {
3096 	struct crtc_state *cstate = &state->crtc_state;
3097 	struct connector_state *conn_state = &state->conn_state;
3098 	struct drm_display_mode *mode = &conn_state->mode;
3099 	struct vop2 *vop2 = cstate->private;
3100 	bool dclk_inv;
3101 	u32 val;
3102 
3103 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
3104 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3105 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3106 
3107 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3108 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3109 				1, false);
3110 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3111 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3112 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
3113 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3114 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3115 				IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3116 	}
3117 
3118 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3119 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3120 				1, false);
3121 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3122 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3123 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3124 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
3125 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3126 				IF_CRTL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3127 	}
3128 
3129 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3130 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3131 				1, false);
3132 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3133 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3134 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3135 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
3136 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
3137 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
3138 	}
3139 
3140 	return mode->crtc_clock;
3141 }
3142 
3143 static void vop2_post_color_swap(struct display_state *state)
3144 {
3145 	struct crtc_state *cstate = &state->crtc_state;
3146 	struct connector_state *conn_state = &state->conn_state;
3147 	struct vop2 *vop2 = cstate->private;
3148 	u32 vp_offset = (cstate->crtc_id * 0x100);
3149 	u32 output_type = conn_state->type;
3150 	u32 data_swap = 0;
3151 
3152 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
3153 		data_swap = DSP_RB_SWAP;
3154 
3155 	if (vop2->version == VOP_VERSION_RK3588 &&
3156 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
3157 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
3158 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
3159 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
3160 		data_swap |= DSP_RG_SWAP;
3161 
3162 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
3163 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
3164 }
3165 
3166 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
3167 {
3168 	int ret = 0;
3169 
3170 	if (parent->dev)
3171 		ret = clk_set_parent(clk, parent);
3172 	if (ret < 0)
3173 		debug("failed to set %s as parent for %s\n",
3174 		      parent->dev->name, clk->dev->name);
3175 }
3176 
3177 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
3178 {
3179 	int ret = 0;
3180 
3181 	if (clk->dev)
3182 		ret = clk_set_rate(clk, rate);
3183 	if (ret < 0)
3184 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
3185 
3186 	return ret;
3187 }
3188 
3189 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
3190 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
3191 				  int *dsc_cds_clk_div, u64 dclk_rate)
3192 {
3193 	struct crtc_state *cstate = &state->crtc_state;
3194 
3195 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
3196 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
3197 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
3198 
3199 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
3200 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
3201 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
3202 }
3203 
3204 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
3205 {
3206 	struct crtc_state *cstate = &state->crtc_state;
3207 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
3208 	struct drm_dsc_picture_parameter_set config_pps;
3209 	const struct vop2_data *vop2_data = vop2->data;
3210 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3211 	u32 *pps_val = (u32 *)&config_pps;
3212 	u32 decoder_regs_offset = (dsc_id * 0x100);
3213 	int i = 0;
3214 
3215 	memcpy(&config_pps, pps, sizeof(config_pps));
3216 
3217 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
3218 		config_pps.pps_3 &= 0xf0;
3219 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
3220 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
3221 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
3222 	}
3223 
3224 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
3225 		config_pps.rc_range_parameters[i] =
3226 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
3227 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
3228 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
3229 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
3230 	}
3231 
3232 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
3233 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
3234 }
3235 
3236 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
3237 {
3238 	struct connector_state *conn_state = &state->conn_state;
3239 	struct drm_display_mode *mode = &conn_state->mode;
3240 	struct crtc_state *cstate = &state->crtc_state;
3241 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3242 	const struct vop2_data *vop2_data = vop2->data;
3243 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3244 	bool mipi_ds_mode = false;
3245 	u8 dsc_interface_mode = 0;
3246 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3247 	u16 hdisplay = mode->crtc_hdisplay;
3248 	u16 htotal = mode->crtc_htotal;
3249 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3250 	u16 vdisplay = mode->crtc_vdisplay;
3251 	u16 vtotal = mode->crtc_vtotal;
3252 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3253 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3254 	u16 vact_end = vact_st + vdisplay;
3255 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3256 	u32 decoder_regs_offset = (dsc_id * 0x100);
3257 	int dsc_txp_clk_div = 0;
3258 	int dsc_pxl_clk_div = 0;
3259 	int dsc_cds_clk_div = 0;
3260 	int val = 0;
3261 
3262 	if (!vop2->data->nr_dscs) {
3263 		printf("Unsupported DSC\n");
3264 		return;
3265 	}
3266 
3267 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
3268 		printf("DSC%d supported max slice is: %d, current is: %d\n",
3269 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
3270 
3271 	if (dsc_data->pd_id) {
3272 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
3273 			printf("open dsc%d pd fail\n", dsc_id);
3274 	}
3275 
3276 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
3277 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
3278 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
3279 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
3280 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3281 		dsc_interface_mode = VOP_DSC_IF_HDMI;
3282 	} else {
3283 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
3284 		if (mipi_ds_mode)
3285 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
3286 		else
3287 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
3288 	}
3289 
3290 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3291 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3292 				DSC_MAN_MODE_SHIFT, 0, false);
3293 	else
3294 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3295 				DSC_MAN_MODE_SHIFT, 1, false);
3296 
3297 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
3298 
3299 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
3300 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
3301 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
3302 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3303 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3304 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3305 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3306 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3307 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3308 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3309 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3310 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3311 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3312 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3313 
3314 	if (!mipi_ds_mode) {
3315 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3316 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3317 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3318 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3319 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3320 		int k = 1;
3321 
3322 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3323 			k = 2;
3324 
3325 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3326 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3327 
3328 		/*
3329 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3330 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3331 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3332 		 *
3333 		 * HDMI:
3334 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3335 		 *                 delay_line_num = 4 - BPP / 8
3336 		 *                                = (64 - target_bpp / 8) / 16
3337 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3338 		 *
3339 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
3340 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
3341 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3342 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
3343 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3344 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
3345 		 */
3346 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3347 		dsc_cds_rate_mhz = dsc_cds_rate;
3348 		dsc_hsync = hsync_len / 2;
3349 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
3350 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3351 		} else {
3352 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
3353 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
3354 					     be16_to_cpu(cstate->pps.chunk_size);
3355 
3356 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3357 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
3358 
3359 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
3360 			if (dsc_hsync < 8)
3361 				dsc_hsync = 8;
3362 		}
3363 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3364 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3365 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3366 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3367 
3368 		/*
3369 		 * htotal / dclk_core = dsc_htotal /cds_clk
3370 		 *
3371 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3372 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3373 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3374 		 *
3375 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3376 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3377 		 */
3378 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3379 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3380 		val = dsc_htotal << 16 | dsc_hsync;
3381 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3382 				DSC_HTOTAL_PW_SHIFT, val, false);
3383 
3384 		dsc_hact_st = hact_st / 2;
3385 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3386 		val = dsc_hact_end << 16 | dsc_hact_st;
3387 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3388 				DSC_HACT_ST_END_SHIFT, val, false);
3389 
3390 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3391 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3392 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3393 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3394 	}
3395 
3396 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3397 			RST_DEASSERT_SHIFT, 1, false);
3398 	udelay(10);
3399 
3400 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3401 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3402 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3403 
3404 	vop2_load_pps(state, vop2, dsc_id);
3405 
3406 	val |= (1 << DSC_PPS_UPD_SHIFT);
3407 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3408 
3409 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3410 	       dsc_id,
3411 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3412 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3413 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3414 }
3415 
3416 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3417 {
3418 	struct crtc_state *cstate = &state->crtc_state;
3419 	struct vop2 *vop2 = cstate->private;
3420 	struct udevice *vp_dev, *dev;
3421 	struct ofnode_phandle_args args;
3422 	char vp_name[10];
3423 	int ret;
3424 
3425 	if (vop2->version != VOP_VERSION_RK3588)
3426 		return false;
3427 
3428 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3429 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3430 		debug("warn: can't get vp device\n");
3431 		return false;
3432 	}
3433 
3434 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3435 					 0, &args);
3436 	if (ret) {
3437 		debug("assigned-clock-parents's node not define\n");
3438 		return false;
3439 	}
3440 
3441 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3442 		debug("warn: can't get clk device\n");
3443 		return false;
3444 	}
3445 
3446 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3447 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3448 		if (clk_dev)
3449 			*clk_dev = dev;
3450 		return true;
3451 	}
3452 
3453 	return false;
3454 }
3455 
3456 static int rockchip_vop2_init(struct display_state *state)
3457 {
3458 	struct crtc_state *cstate = &state->crtc_state;
3459 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3460 	struct connector_state *conn_state = &state->conn_state;
3461 	struct drm_display_mode *mode = &conn_state->mode;
3462 	struct vop2 *vop2 = cstate->private;
3463 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3464 	u16 hdisplay = mode->crtc_hdisplay;
3465 	u16 htotal = mode->crtc_htotal;
3466 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3467 	u16 hact_end = hact_st + hdisplay;
3468 	u16 vdisplay = mode->crtc_vdisplay;
3469 	u16 vtotal = mode->crtc_vtotal;
3470 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3471 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3472 	u16 vact_end = vact_st + vdisplay;
3473 	bool yuv_overlay = false;
3474 	u32 vp_offset = (cstate->crtc_id * 0x100);
3475 	u32 line_flag_offset = (cstate->crtc_id * 4);
3476 	u32 val, act_end;
3477 	u8 dither_down_en = 0;
3478 	u8 dither_down_mode = 0;
3479 	u8 pre_dither_down_en = 0;
3480 	u8 dclk_div_factor = 0;
3481 	char output_type_name[30] = {0};
3482 	char dclk_name[9];
3483 	struct clk dclk;
3484 	struct clk hdmi0_phy_pll;
3485 	struct clk hdmi1_phy_pll;
3486 	struct clk hdmi_phy_pll;
3487 	struct udevice *disp_dev;
3488 	unsigned long dclk_rate = 0;
3489 	int ret;
3490 
3491 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3492 	       mode->crtc_hdisplay, mode->vdisplay,
3493 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3494 	       mode->vrefresh,
3495 	       get_output_if_name(conn_state->output_if, output_type_name),
3496 	       cstate->crtc_id);
3497 
3498 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3499 		cstate->splice_mode = true;
3500 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3501 		if (!cstate->splice_crtc_id) {
3502 			printf("%s: Splice mode is unsupported by vp%d\n",
3503 			       __func__, cstate->crtc_id);
3504 			return -EINVAL;
3505 		}
3506 
3507 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3508 				PORT_MERGE_EN_SHIFT, 1, false);
3509 	}
3510 
3511 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3512 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3513 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
3514 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
3515 
3516 	vop2_initial(vop2, state);
3517 	if (vop2->version == VOP_VERSION_RK3588)
3518 		dclk_rate = rk3588_vop2_if_cfg(state);
3519 	else if (vop2->version == VOP_VERSION_RK3568)
3520 		dclk_rate = rk3568_vop2_if_cfg(state);
3521 	else if (vop2->version == VOP_VERSION_RK3528)
3522 		dclk_rate = rk3528_vop2_if_cfg(state);
3523 	else if (vop2->version == VOP_VERSION_RK3562)
3524 		dclk_rate = rk3562_vop2_if_cfg(state);
3525 
3526 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3527 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3528 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3529 
3530 	vop2_post_color_swap(state);
3531 
3532 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3533 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3534 
3535 	switch (conn_state->bus_format) {
3536 	case MEDIA_BUS_FMT_RGB565_1X16:
3537 		dither_down_en = 1;
3538 		dither_down_mode = RGB888_TO_RGB565;
3539 		pre_dither_down_en = 1;
3540 		break;
3541 	case MEDIA_BUS_FMT_RGB666_1X18:
3542 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3543 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3544 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3545 		dither_down_en = 1;
3546 		dither_down_mode = RGB888_TO_RGB666;
3547 		pre_dither_down_en = 1;
3548 		break;
3549 	case MEDIA_BUS_FMT_YUV8_1X24:
3550 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3551 		dither_down_en = 0;
3552 		pre_dither_down_en = 1;
3553 		break;
3554 	case MEDIA_BUS_FMT_YUV10_1X30:
3555 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3556 		dither_down_en = 0;
3557 		pre_dither_down_en = 0;
3558 		break;
3559 	case MEDIA_BUS_FMT_RGB888_1X24:
3560 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3561 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3562 	default:
3563 		dither_down_en = 0;
3564 		pre_dither_down_en = 1;
3565 		break;
3566 	}
3567 
3568 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
3569 		pre_dither_down_en = 0;
3570 	else
3571 		pre_dither_down_en = 1;
3572 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3573 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3574 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3575 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3576 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3577 			DITHER_DOWN_MODE_SHIFT, dither_down_mode, false);
3578 
3579 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3580 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3581 			yuv_overlay, false);
3582 
3583 	cstate->yuv_overlay = yuv_overlay;
3584 
3585 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3586 		    (htotal << 16) | hsync_len);
3587 	val = hact_st << 16;
3588 	val |= hact_end;
3589 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3590 	val = vact_st << 16;
3591 	val |= vact_end;
3592 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3593 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3594 		u16 vact_st_f1 = vtotal + vact_st + 1;
3595 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3596 
3597 		val = vact_st_f1 << 16 | vact_end_f1;
3598 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3599 			    val);
3600 
3601 		val = vtotal << 16 | (vtotal + vsync_len);
3602 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3603 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3604 				INTERLACE_EN_SHIFT, 1, false);
3605 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3606 				DSP_FILED_POL, 1, false);
3607 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3608 				P2I_EN_SHIFT, 1, false);
3609 		vtotal += vtotal + 1;
3610 		act_end = vact_end_f1;
3611 	} else {
3612 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3613 				INTERLACE_EN_SHIFT, 0, false);
3614 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3615 				P2I_EN_SHIFT, 0, false);
3616 		act_end = vact_end;
3617 	}
3618 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3619 		    (vtotal << 16) | vsync_len);
3620 
3621 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) {
3622 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3623 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3624 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3625 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
3626 		else
3627 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3628 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
3629 	}
3630 
3631 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3632 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3633 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3634 	else
3635 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3636 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3637 
3638 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3639 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3640 
3641 	if (yuv_overlay)
3642 		val = 0x20010200;
3643 	else
3644 		val = 0;
3645 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3646 	if (cstate->splice_mode) {
3647 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3648 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3649 				yuv_overlay, false);
3650 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3651 	}
3652 
3653 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3654 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3655 
3656 	if (vp->xmirror_en)
3657 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3658 				DSP_X_MIR_EN_SHIFT, 1, false);
3659 
3660 	vop2_tv_config_update(state, vop2);
3661 	vop2_post_config(state, vop2);
3662 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
3663 		vop3_post_config(state, vop2);
3664 
3665 	if (cstate->dsc_enable) {
3666 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3667 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
3668 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
3669 		} else {
3670 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
3671 		}
3672 	}
3673 
3674 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3675 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
3676 	if (ret) {
3677 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3678 		return ret;
3679 	}
3680 
3681 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3682 	if (!ret) {
3683 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3684 		if (ret)
3685 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3686 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3687 		if (ret)
3688 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3689 	} else {
3690 		hdmi0_phy_pll.dev = NULL;
3691 		hdmi1_phy_pll.dev = NULL;
3692 		debug("%s: Faile to find display-subsystem node\n", __func__);
3693 	}
3694 
3695 	if (vop2->version == VOP_VERSION_RK3528) {
3696 		struct ofnode_phandle_args args;
3697 
3698 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3699 						 "#clock-cells", 0, 0, &args);
3700 		if (!ret) {
3701 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3702 			if (ret) {
3703 				debug("warn: can't get clk device\n");
3704 				return ret;
3705 			}
3706 		} else {
3707 			debug("assigned-clock-parents's node not define\n");
3708 		}
3709 	}
3710 
3711 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3712 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3713 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
3714 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3715 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
3716 
3717 		/*
3718 		 * uboot clk driver won't set dclk parent's rate when use
3719 		 * hdmi phypll as dclk source.
3720 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3721 		 * directly.
3722 		 */
3723 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3724 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3725 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3726 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3727 		} else {
3728 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3729 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3730 			} else {
3731 				/*
3732 				 * For RK3528, the path of CVBS output is like:
3733 				 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
3734 				 * The vop2 dclk should be four times crtc_clock for CVBS sampling
3735 				 * clock needs.
3736 				 */
3737 				if (vop2->version == VOP_VERSION_RK3528 &&
3738 				    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3739 					ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000);
3740 				else
3741 					ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3742 			}
3743 		}
3744 	} else {
3745 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3746 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3747 		else
3748 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3749 	}
3750 
3751 	if (IS_ERR_VALUE(ret)) {
3752 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3753 		       __func__, cstate->crtc_id, dclk_rate, ret);
3754 		return ret;
3755 	} else {
3756 		dclk_div_factor = mode->clock / dclk_rate;
3757 		if (vop2->version == VOP_VERSION_RK3528 &&
3758 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3759 			mode->crtc_clock = ret / 4 / 1000;
3760 		else
3761 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3762 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3763 	}
3764 
3765 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3766 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3767 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3768 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3769 
3770 	return 0;
3771 }
3772 
3773 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3774 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3775 			     uint32_t dst_h)
3776 {
3777 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3778 	uint16_t hscl_filter_mode, vscl_filter_mode;
3779 	uint8_t xgt2 = 0, xgt4 = 0;
3780 	uint8_t ygt2 = 0, ygt4 = 0;
3781 	uint32_t xfac = 0, yfac = 0;
3782 	u32 win_offset = win->reg_offset;
3783 	bool xgt_en = false;
3784 	bool xavg_en = false;
3785 
3786 	if (is_vop3(vop2)) {
3787 		if (src_w >= (4 * dst_w)) {
3788 			xgt4 = 1;
3789 			src_w >>= 2;
3790 		} else if (src_w >= (2 * dst_w)) {
3791 			xgt2 = 1;
3792 			src_w >>= 1;
3793 		}
3794 	}
3795 
3796 	if (src_h >= (4 * dst_h)) {
3797 		ygt4 = 1;
3798 		src_h >>= 2;
3799 	} else if (src_h >= (2 * dst_h)) {
3800 		ygt2 = 1;
3801 		src_h >>= 1;
3802 	}
3803 
3804 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3805 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3806 
3807 	if (yrgb_hor_scl_mode == SCALE_UP)
3808 		hscl_filter_mode = win->hsu_filter_mode;
3809 	else
3810 		hscl_filter_mode = win->hsd_filter_mode;
3811 
3812 	if (yrgb_ver_scl_mode == SCALE_UP)
3813 		vscl_filter_mode = win->vsu_filter_mode;
3814 	else
3815 		vscl_filter_mode = win->vsd_filter_mode;
3816 
3817 	/*
3818 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
3819 	 * at scale down mode
3820 	 */
3821 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
3822 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
3823 		dst_w += 1;
3824 	}
3825 
3826 	if (is_vop3(vop2)) {
3827 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
3828 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
3829 
3830 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
3831 			xavg_en = xgt2 || xgt4;
3832 		else
3833 			xgt_en = xgt2 || xgt4;
3834 	} else {
3835 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
3836 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
3837 	}
3838 
3839 	if (win->type == CLUSTER_LAYER) {
3840 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3841 			    yfac << 16 | xfac);
3842 
3843 		if (is_vop3(vop2)) {
3844 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3845 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
3846 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3847 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
3848 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3849 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3850 
3851 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3852 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3853 					yrgb_hor_scl_mode, false);
3854 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3855 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3856 					yrgb_ver_scl_mode, false);
3857 		} else {
3858 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3859 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3860 					yrgb_hor_scl_mode, false);
3861 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3862 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3863 					yrgb_ver_scl_mode, false);
3864 		}
3865 
3866 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
3867 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3868 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
3869 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3870 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
3871 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3872 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
3873 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3874 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
3875 		} else {
3876 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3877 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
3878 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3879 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
3880 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3881 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
3882 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3883 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
3884 		}
3885 	} else {
3886 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
3887 			    yfac << 16 | xfac);
3888 
3889 		if (is_vop3(vop2)) {
3890 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3891 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
3892 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3893 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
3894 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3895 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3896 		}
3897 
3898 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3899 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
3900 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3901 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
3902 
3903 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3904 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3905 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3906 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3907 
3908 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3909 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
3910 				hscl_filter_mode, false);
3911 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3912 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
3913 				vscl_filter_mode, false);
3914 	}
3915 }
3916 
3917 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3918 {
3919 	u32 win_offset = win->reg_offset;
3920 
3921 	if (win->type == CLUSTER_LAYER) {
3922 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3923 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3924 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3925 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3926 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3927 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3928 	} else {
3929 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3930 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3931 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3932 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3933 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3934 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3935 	}
3936 }
3937 
3938 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3939 {
3940 	struct crtc_state *cstate = &state->crtc_state;
3941 	struct connector_state *conn_state = &state->conn_state;
3942 	struct drm_display_mode *mode = &conn_state->mode;
3943 	struct vop2 *vop2 = cstate->private;
3944 	int src_w = cstate->src_rect.w;
3945 	int src_h = cstate->src_rect.h;
3946 	int crtc_x = cstate->crtc_rect.x;
3947 	int crtc_y = cstate->crtc_rect.y;
3948 	int crtc_w = cstate->crtc_rect.w;
3949 	int crtc_h = cstate->crtc_rect.h;
3950 	int xvir = cstate->xvir;
3951 	int y_mirror = 0;
3952 	int csc_mode;
3953 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3954 	/* offset of the right window in splice mode */
3955 	u32 splice_pixel_offset = 0;
3956 	u32 splice_yrgb_offset = 0;
3957 	u32 win_offset = win->reg_offset;
3958 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3959 
3960 	if (win->splice_mode_right) {
3961 		src_w = cstate->right_src_rect.w;
3962 		src_h = cstate->right_src_rect.h;
3963 		crtc_x = cstate->right_crtc_rect.x;
3964 		crtc_y = cstate->right_crtc_rect.y;
3965 		crtc_w = cstate->right_crtc_rect.w;
3966 		crtc_h = cstate->right_crtc_rect.h;
3967 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3968 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3969 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3970 	}
3971 
3972 	act_info = (src_h - 1) << 16;
3973 	act_info |= (src_w - 1) & 0xffff;
3974 
3975 	dsp_info = (crtc_h - 1) << 16;
3976 	dsp_info |= (crtc_w - 1) & 0xffff;
3977 
3978 	dsp_stx = crtc_x;
3979 	dsp_sty = crtc_y;
3980 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3981 
3982 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3983 		y_mirror = 1;
3984 	else
3985 		y_mirror = 0;
3986 
3987 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3988 
3989 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
3990 	    vop2->version == VOP_VERSION_RK3562)
3991 		vop2_axi_config(vop2, win);
3992 
3993 	if (y_mirror)
3994 		printf("WARN: y mirror is unsupported by cluster window\n");
3995 
3996 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
3997 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3998 			false);
3999 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
4000 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
4001 		    cstate->dma_addr + splice_yrgb_offset);
4002 
4003 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
4004 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
4005 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
4006 
4007 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
4008 
4009 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4010 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
4011 			CLUSTER_RGB2YUV_EN_SHIFT,
4012 			is_yuv_output(conn_state->bus_format), false);
4013 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
4014 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
4015 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
4016 
4017 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4018 }
4019 
4020 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
4021 {
4022 	struct crtc_state *cstate = &state->crtc_state;
4023 	struct connector_state *conn_state = &state->conn_state;
4024 	struct drm_display_mode *mode = &conn_state->mode;
4025 	struct vop2 *vop2 = cstate->private;
4026 	int src_w = cstate->src_rect.w;
4027 	int src_h = cstate->src_rect.h;
4028 	int crtc_x = cstate->crtc_rect.x;
4029 	int crtc_y = cstate->crtc_rect.y;
4030 	int crtc_w = cstate->crtc_rect.w;
4031 	int crtc_h = cstate->crtc_rect.h;
4032 	int xvir = cstate->xvir;
4033 	int y_mirror = 0;
4034 	int csc_mode;
4035 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
4036 	/* offset of the right window in splice mode */
4037 	u32 splice_pixel_offset = 0;
4038 	u32 splice_yrgb_offset = 0;
4039 	u32 win_offset = win->reg_offset;
4040 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4041 
4042 	if (win->splice_mode_right) {
4043 		src_w = cstate->right_src_rect.w;
4044 		src_h = cstate->right_src_rect.h;
4045 		crtc_x = cstate->right_crtc_rect.x;
4046 		crtc_y = cstate->right_crtc_rect.y;
4047 		crtc_w = cstate->right_crtc_rect.w;
4048 		crtc_h = cstate->right_crtc_rect.h;
4049 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
4050 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
4051 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4052 	}
4053 
4054 	/*
4055 	 * This is workaround solution for IC design:
4056 	 * esmart can't support scale down when actual_w % 16 == 1.
4057 	 */
4058 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
4059 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
4060 		src_w -= 1;
4061 	}
4062 
4063 	act_info = (src_h - 1) << 16;
4064 	act_info |= (src_w - 1) & 0xffff;
4065 
4066 	dsp_info = (crtc_h - 1) << 16;
4067 	dsp_info |= (crtc_w - 1) & 0xffff;
4068 
4069 	dsp_stx = crtc_x;
4070 	dsp_sty = crtc_y;
4071 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
4072 
4073 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
4074 		y_mirror = 1;
4075 	else
4076 		y_mirror = 0;
4077 
4078 	if (is_vop3(vop2))
4079 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
4080 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
4081 
4082 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
4083 
4084 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528 ||
4085 	    vop2->version == VOP_VERSION_RK3562)
4086 		vop2_axi_config(vop2, win);
4087 
4088 	if (y_mirror)
4089 		cstate->dma_addr += (src_h - 1) * xvir * 4;
4090 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
4091 			YMIRROR_EN_SHIFT, y_mirror, false);
4092 
4093 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
4094 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
4095 			false);
4096 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
4097 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
4098 		    cstate->dma_addr + splice_yrgb_offset);
4099 
4100 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
4101 		    act_info);
4102 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
4103 		    dsp_info);
4104 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
4105 
4106 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
4107 			WIN_EN_SHIFT, 1, false);
4108 
4109 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
4110 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
4111 			RGB2YUV_EN_SHIFT,
4112 			is_yuv_output(conn_state->bus_format), false);
4113 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
4114 			CSC_MODE_SHIFT, csc_mode, false);
4115 
4116 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4117 }
4118 
4119 static void vop2_calc_display_rect_for_splice(struct display_state *state)
4120 {
4121 	struct crtc_state *cstate = &state->crtc_state;
4122 	struct connector_state *conn_state = &state->conn_state;
4123 	struct drm_display_mode *mode = &conn_state->mode;
4124 	struct display_rect *src_rect = &cstate->src_rect;
4125 	struct display_rect *dst_rect = &cstate->crtc_rect;
4126 	struct display_rect left_src, left_dst, right_src, right_dst;
4127 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
4128 	int left_src_w, left_dst_w, right_dst_w;
4129 
4130 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
4131 	if (left_dst_w < 0)
4132 		left_dst_w = 0;
4133 	right_dst_w = dst_rect->w - left_dst_w;
4134 
4135 	if (!right_dst_w)
4136 		left_src_w = src_rect->w;
4137 	else
4138 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
4139 
4140 	left_src.x = src_rect->x;
4141 	left_src.w = left_src_w;
4142 	left_dst.x = dst_rect->x;
4143 	left_dst.w = left_dst_w;
4144 	right_src.x = left_src.x + left_src.w;
4145 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
4146 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
4147 	right_dst.w = right_dst_w;
4148 
4149 	left_src.y = src_rect->y;
4150 	left_src.h = src_rect->h;
4151 	left_dst.y = dst_rect->y;
4152 	left_dst.h = dst_rect->h;
4153 	right_src.y = src_rect->y;
4154 	right_src.h = src_rect->h;
4155 	right_dst.y = dst_rect->y;
4156 	right_dst.h = dst_rect->h;
4157 
4158 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
4159 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
4160 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
4161 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
4162 }
4163 
4164 static int rockchip_vop2_set_plane(struct display_state *state)
4165 {
4166 	struct crtc_state *cstate = &state->crtc_state;
4167 	struct vop2 *vop2 = cstate->private;
4168 	struct vop2_win_data *win_data;
4169 	struct vop2_win_data *splice_win_data;
4170 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4171 	char plane_name[10] = {0};
4172 
4173 	if (cstate->crtc_rect.w > cstate->max_output.width) {
4174 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
4175 		       cstate->crtc_rect.w, cstate->max_output.width);
4176 		return -EINVAL;
4177 	}
4178 
4179 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4180 	if (!win_data) {
4181 		printf("invalid win id %d\n", primary_plane_id);
4182 		return -ENODEV;
4183 	}
4184 
4185 	/* ignore some plane register according vop3 esmart lb mode */
4186 	if (vop3_ignore_plane(vop2, win_data))
4187 		return -EACCES;
4188 
4189 	if (vop2->version == VOP_VERSION_RK3588) {
4190 		if (vop2_power_domain_on(vop2, win_data->pd_id))
4191 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
4192 	}
4193 
4194 	if (cstate->splice_mode) {
4195 		if (win_data->splice_win_id) {
4196 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
4197 			splice_win_data->splice_mode_right = true;
4198 
4199 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
4200 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
4201 
4202 			vop2_calc_display_rect_for_splice(state);
4203 			if (win_data->type == CLUSTER_LAYER)
4204 				vop2_set_cluster_win(state, splice_win_data);
4205 			else
4206 				vop2_set_smart_win(state, splice_win_data);
4207 		} else {
4208 			printf("ERROR: splice mode is unsupported by plane %s\n",
4209 			       get_plane_name(primary_plane_id, plane_name));
4210 			return -EINVAL;
4211 		}
4212 	}
4213 
4214 	if (win_data->type == CLUSTER_LAYER)
4215 		vop2_set_cluster_win(state, win_data);
4216 	else
4217 		vop2_set_smart_win(state, win_data);
4218 
4219 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
4220 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
4221 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
4222 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
4223 		cstate->dma_addr);
4224 
4225 	return 0;
4226 }
4227 
4228 static int rockchip_vop2_prepare(struct display_state *state)
4229 {
4230 	return 0;
4231 }
4232 
4233 static void vop2_dsc_cfg_done(struct display_state *state)
4234 {
4235 	struct connector_state *conn_state = &state->conn_state;
4236 	struct crtc_state *cstate = &state->crtc_state;
4237 	struct vop2 *vop2 = cstate->private;
4238 	u8 dsc_id = cstate->dsc_id;
4239 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4240 
4241 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4242 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
4243 				DSC_CFG_DONE_SHIFT, 1, false);
4244 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
4245 				DSC_CFG_DONE_SHIFT, 1, false);
4246 	} else {
4247 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
4248 				DSC_CFG_DONE_SHIFT, 1, false);
4249 	}
4250 }
4251 
4252 static int rockchip_vop2_enable(struct display_state *state)
4253 {
4254 	struct crtc_state *cstate = &state->crtc_state;
4255 	struct vop2 *vop2 = cstate->private;
4256 	u32 vp_offset = (cstate->crtc_id * 0x100);
4257 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4258 
4259 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4260 			STANDBY_EN_SHIFT, 0, false);
4261 
4262 	if (cstate->splice_mode)
4263 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4264 
4265 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4266 
4267 	if (cstate->dsc_enable)
4268 		vop2_dsc_cfg_done(state);
4269 
4270 	return 0;
4271 }
4272 
4273 static int rockchip_vop2_disable(struct display_state *state)
4274 {
4275 	struct crtc_state *cstate = &state->crtc_state;
4276 	struct vop2 *vop2 = cstate->private;
4277 	u32 vp_offset = (cstate->crtc_id * 0x100);
4278 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4279 
4280 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4281 			STANDBY_EN_SHIFT, 1, false);
4282 
4283 	if (cstate->splice_mode)
4284 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4285 
4286 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4287 
4288 	return 0;
4289 }
4290 
4291 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
4292 {
4293 	struct crtc_state *cstate = &state->crtc_state;
4294 	struct vop2 *vop2 = cstate->private;
4295 	int i = 0;
4296 	int correct_cursor_plane = -1;
4297 	int plane_type = -1;
4298 
4299 	if (cursor_plane < 0)
4300 		return -1;
4301 
4302 	if (plane_mask & (1 << cursor_plane))
4303 		return cursor_plane;
4304 
4305 	/* Get current cursor plane type */
4306 	for (i = 0; i < vop2->data->nr_layers; i++) {
4307 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
4308 			plane_type = vop2->data->plane_table[i].plane_type;
4309 			break;
4310 		}
4311 	}
4312 
4313 	/* Get the other same plane type plane id */
4314 	for (i = 0; i < vop2->data->nr_layers; i++) {
4315 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4316 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4317 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4318 			break;
4319 		}
4320 	}
4321 
4322 	/* To check whether the new correct_cursor_plane is attach to current vp */
4323 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4324 		printf("error: faild to find correct plane as cursor plane\n");
4325 		return -1;
4326 	}
4327 
4328 	printf("vp%d adjust cursor plane from %d to %d\n",
4329 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4330 
4331 	return correct_cursor_plane;
4332 }
4333 
4334 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4335 {
4336 	struct crtc_state *cstate = &state->crtc_state;
4337 	struct vop2 *vop2 = cstate->private;
4338 	ofnode vp_node;
4339 	struct device_node *port_parent_node = cstate->ports_node;
4340 	static bool vop_fix_dts;
4341 	const char *path;
4342 	u32 plane_mask = 0;
4343 	int vp_id = 0;
4344 	int cursor_plane_id = -1;
4345 
4346 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4347 		return 0;
4348 
4349 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4350 		path = vp_node.np->full_name;
4351 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4352 
4353 		if (cstate->crtc->assign_plane)
4354 			continue;
4355 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4356 								 cstate->crtc->vps[vp_id].cursor_plane);
4357 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4358 		       vp_id, plane_mask,
4359 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4360 		       cursor_plane_id);
4361 
4362 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4363 				     plane_mask, 1);
4364 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4365 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4366 		if (cursor_plane_id >= 0)
4367 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4368 					     cursor_plane_id, 1);
4369 		vp_id++;
4370 	}
4371 
4372 	vop_fix_dts = true;
4373 
4374 	return 0;
4375 }
4376 
4377 static int rockchip_vop2_check(struct display_state *state)
4378 {
4379 	struct crtc_state *cstate = &state->crtc_state;
4380 	struct rockchip_crtc *crtc = cstate->crtc;
4381 
4382 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4383 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4384 		return -ENOTSUPP;
4385 	}
4386 
4387 	if (cstate->splice_mode) {
4388 		crtc->splice_mode = true;
4389 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4390 	}
4391 
4392 	return 0;
4393 }
4394 
4395 static int rockchip_vop2_mode_valid(struct display_state *state)
4396 {
4397 	struct connector_state *conn_state = &state->conn_state;
4398 	struct crtc_state *cstate = &state->crtc_state;
4399 	struct drm_display_mode *mode = &conn_state->mode;
4400 	struct videomode vm;
4401 
4402 	drm_display_mode_to_videomode(mode, &vm);
4403 
4404 	if (vm.hactive < 32 || vm.vactive < 32 ||
4405 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4406 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4407 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4408 		return -EINVAL;
4409 	}
4410 
4411 	return 0;
4412 }
4413 
4414 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4415 
4416 static int rockchip_vop2_plane_check(struct display_state *state)
4417 {
4418 	struct crtc_state *cstate = &state->crtc_state;
4419 	struct vop2 *vop2 = cstate->private;
4420 	struct display_rect *src = &cstate->src_rect;
4421 	struct display_rect *dst = &cstate->crtc_rect;
4422 	struct vop2_win_data *win_data;
4423 	int min_scale, max_scale;
4424 	int hscale, vscale;
4425 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4426 
4427 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4428 	if (!win_data) {
4429 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4430 		return -ENODEV;
4431 	}
4432 
4433 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4434 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4435 
4436 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4437 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4438 	if (hscale < 0 || vscale < 0) {
4439 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4440 		return -ERANGE;
4441 	}
4442 
4443 	return 0;
4444 }
4445 
4446 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4447 	ROCKCHIP_VOP2_ESMART0,
4448 	ROCKCHIP_VOP2_ESMART1,
4449 	ROCKCHIP_VOP2_ESMART2,
4450 	ROCKCHIP_VOP2_ESMART3,
4451 };
4452 
4453 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4454 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4455 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4456 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4457 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4458 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4459 };
4460 
4461 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4462 	{ /* one display policy for hdmi */
4463 		{/* main display */
4464 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4465 			.attached_layers_nr = 4,
4466 			.attached_layers = {
4467 				  ROCKCHIP_VOP2_CLUSTER0,
4468 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4469 				},
4470 		},
4471 		{/* second display */},
4472 		{/* third  display */},
4473 		{/* fourth display */},
4474 	},
4475 
4476 	{ /* two display policy */
4477 		{/* main display */
4478 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4479 			.attached_layers_nr = 3,
4480 			.attached_layers = {
4481 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4482 				},
4483 		},
4484 
4485 		{/* second display */
4486 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4487 			.attached_layers_nr = 2,
4488 			.attached_layers = {
4489 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4490 				},
4491 		},
4492 		{/* third  display */},
4493 		{/* fourth display */},
4494 	},
4495 
4496 	{ /* one display policy for cvbs */
4497 		{/* main display */
4498 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4499 			.attached_layers_nr = 2,
4500 			.attached_layers = {
4501 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4502 				},
4503 		},
4504 		{/* second display */},
4505 		{/* third  display */},
4506 		{/* fourth display */},
4507 	},
4508 
4509 	{/* reserved */},
4510 };
4511 
4512 static struct vop2_win_data rk3528_win_data[5] = {
4513 	{
4514 		.name = "Esmart0",
4515 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4516 		.type = ESMART_LAYER,
4517 		.win_sel_port_offset = 8,
4518 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4519 		.reg_offset = 0,
4520 		.axi_id = 0,
4521 		.axi_yrgb_id = 0x06,
4522 		.axi_uv_id = 0x07,
4523 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4524 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4525 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4526 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4527 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4528 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4529 		.max_upscale_factor = 8,
4530 		.max_downscale_factor = 8,
4531 	},
4532 
4533 	{
4534 		.name = "Esmart1",
4535 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4536 		.type = ESMART_LAYER,
4537 		.win_sel_port_offset = 10,
4538 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4539 		.reg_offset = 0x200,
4540 		.axi_id = 0,
4541 		.axi_yrgb_id = 0x08,
4542 		.axi_uv_id = 0x09,
4543 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4544 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4545 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4546 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4547 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4548 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4549 		.max_upscale_factor = 8,
4550 		.max_downscale_factor = 8,
4551 	},
4552 
4553 	{
4554 		.name = "Esmart2",
4555 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4556 		.type = ESMART_LAYER,
4557 		.win_sel_port_offset = 12,
4558 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4559 		.reg_offset = 0x400,
4560 		.axi_id = 0,
4561 		.axi_yrgb_id = 0x0a,
4562 		.axi_uv_id = 0x0b,
4563 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4564 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4565 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4566 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4567 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4568 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4569 		.max_upscale_factor = 8,
4570 		.max_downscale_factor = 8,
4571 	},
4572 
4573 	{
4574 		.name = "Esmart3",
4575 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4576 		.type = ESMART_LAYER,
4577 		.win_sel_port_offset = 14,
4578 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
4579 		.reg_offset = 0x600,
4580 		.axi_id = 0,
4581 		.axi_yrgb_id = 0x0c,
4582 		.axi_uv_id = 0x0d,
4583 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4584 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4585 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4586 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4587 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4588 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4589 		.max_upscale_factor = 8,
4590 		.max_downscale_factor = 8,
4591 	},
4592 
4593 	{
4594 		.name = "Cluster0",
4595 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4596 		.type = CLUSTER_LAYER,
4597 		.win_sel_port_offset = 0,
4598 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
4599 		.reg_offset = 0,
4600 		.axi_id = 0,
4601 		.axi_yrgb_id = 0x02,
4602 		.axi_uv_id = 0x03,
4603 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4604 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4605 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4606 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4607 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4608 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4609 		.max_upscale_factor = 8,
4610 		.max_downscale_factor = 8,
4611 	},
4612 };
4613 
4614 static struct vop2_vp_data rk3528_vp_data[2] = {
4615 	{
4616 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
4617 			   VOP_FEATURE_POST_CSC,
4618 		.max_output = {4096, 4096},
4619 		.layer_mix_dly = 6,
4620 		.hdr_mix_dly = 2,
4621 		.win_dly = 8,
4622 	},
4623 	{
4624 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4625 		.max_output = {1920, 1080},
4626 		.layer_mix_dly = 2,
4627 		.hdr_mix_dly = 0,
4628 		.win_dly = 8,
4629 	},
4630 };
4631 
4632 const struct vop2_data rk3528_vop = {
4633 	.version = VOP_VERSION_RK3528,
4634 	.nr_vps = 2,
4635 	.vp_data = rk3528_vp_data,
4636 	.win_data = rk3528_win_data,
4637 	.plane_mask = rk3528_vp_plane_mask[0],
4638 	.plane_table = rk3528_plane_table,
4639 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
4640 	.nr_layers = 5,
4641 	.nr_mixers = 3,
4642 	.nr_gammas = 2,
4643 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
4644 };
4645 
4646 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4647 	ROCKCHIP_VOP2_ESMART0,
4648 	ROCKCHIP_VOP2_ESMART1,
4649 	ROCKCHIP_VOP2_ESMART2,
4650 	ROCKCHIP_VOP2_ESMART3,
4651 };
4652 
4653 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4654 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4655 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4656 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4657 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4658 };
4659 
4660 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4661 	{ /* one display policy for hdmi */
4662 		{/* main display */
4663 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4664 			.attached_layers_nr = 4,
4665 			.attached_layers = {
4666 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
4667 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
4668 				},
4669 		},
4670 		{/* second display */},
4671 		{/* third  display */},
4672 		{/* fourth display */},
4673 	},
4674 
4675 	{ /* two display policy */
4676 		{/* main display */
4677 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4678 			.attached_layers_nr = 2,
4679 			.attached_layers = {
4680 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4681 				},
4682 		},
4683 
4684 		{/* second display */
4685 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
4686 			.attached_layers_nr = 2,
4687 			.attached_layers = {
4688 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4689 				},
4690 		},
4691 		{/* third  display */},
4692 		{/* fourth display */},
4693 	},
4694 
4695 	{/* reserved */},
4696 };
4697 
4698 static struct vop2_win_data rk3562_win_data[4] = {
4699 	{
4700 		.name = "Esmart0",
4701 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4702 		.type = ESMART_LAYER,
4703 		.win_sel_port_offset = 8,
4704 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
4705 		.reg_offset = 0,
4706 		.axi_id = 0,
4707 		.axi_yrgb_id = 0x02,
4708 		.axi_uv_id = 0x03,
4709 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4710 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4711 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4712 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4713 		.max_upscale_factor = 8,
4714 		.max_downscale_factor = 8,
4715 	},
4716 
4717 	{
4718 		.name = "Esmart1",
4719 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4720 		.type = ESMART_LAYER,
4721 		.win_sel_port_offset = 10,
4722 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
4723 		.reg_offset = 0x200,
4724 		.axi_id = 0,
4725 		.axi_yrgb_id = 0x04,
4726 		.axi_uv_id = 0x05,
4727 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4728 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4729 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4730 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4731 		.max_upscale_factor = 8,
4732 		.max_downscale_factor = 8,
4733 	},
4734 
4735 	{
4736 		.name = "Esmart2",
4737 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4738 		.type = ESMART_LAYER,
4739 		.win_sel_port_offset = 12,
4740 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
4741 		.reg_offset = 0x400,
4742 		.axi_id = 0,
4743 		.axi_yrgb_id = 0x06,
4744 		.axi_uv_id = 0x07,
4745 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4746 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4747 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4748 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4749 		.max_upscale_factor = 8,
4750 		.max_downscale_factor = 8,
4751 	},
4752 
4753 	{
4754 		.name = "Esmart3",
4755 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4756 		.type = ESMART_LAYER,
4757 		.win_sel_port_offset = 14,
4758 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
4759 		.reg_offset = 0x600,
4760 		.axi_id = 0,
4761 		.axi_yrgb_id = 0x08,
4762 		.axi_uv_id = 0x0d,
4763 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4764 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4765 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4766 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4767 		.max_upscale_factor = 8,
4768 		.max_downscale_factor = 8,
4769 	},
4770 };
4771 
4772 static struct vop2_vp_data rk3562_vp_data[2] = {
4773 	{
4774 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4775 		.max_output = {2048, 4096},
4776 		.win_dly = 8,
4777 		.layer_mix_dly = 8,
4778 	},
4779 	{
4780 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4781 		.max_output = {2048, 1080},
4782 		.win_dly = 8,
4783 		.layer_mix_dly = 8,
4784 	},
4785 };
4786 
4787 const struct vop2_data rk3562_vop = {
4788 	.version = VOP_VERSION_RK3562,
4789 	.nr_vps = 2,
4790 	.vp_data = rk3562_vp_data,
4791 	.win_data = rk3562_win_data,
4792 	.plane_mask = rk3562_vp_plane_mask[0],
4793 	.plane_table = rk3562_plane_table,
4794 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
4795 	.nr_layers = 4,
4796 	.nr_mixers = 3,
4797 	.nr_gammas = 2,
4798 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
4799 };
4800 
4801 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4802 	ROCKCHIP_VOP2_SMART0,
4803 	ROCKCHIP_VOP2_SMART1,
4804 	ROCKCHIP_VOP2_ESMART0,
4805 	ROCKCHIP_VOP2_ESMART1,
4806 };
4807 
4808 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4809 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4810 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4811 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4812 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4813 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4814 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4815 };
4816 
4817 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4818 	{ /* one display policy */
4819 		{/* main display */
4820 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4821 			.attached_layers_nr = 6,
4822 			.attached_layers = {
4823 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
4824 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4825 				},
4826 		},
4827 		{/* second display */},
4828 		{/* third  display */},
4829 		{/* fourth display */},
4830 	},
4831 
4832 	{ /* two display policy */
4833 		{/* main display */
4834 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4835 			.attached_layers_nr = 3,
4836 			.attached_layers = {
4837 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4838 				},
4839 		},
4840 
4841 		{/* second display */
4842 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4843 			.attached_layers_nr = 3,
4844 			.attached_layers = {
4845 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4846 				},
4847 		},
4848 		{/* third  display */},
4849 		{/* fourth display */},
4850 	},
4851 
4852 	{ /* three display policy */
4853 		{/* main display */
4854 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4855 			.attached_layers_nr = 3,
4856 			.attached_layers = {
4857 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4858 				},
4859 		},
4860 
4861 		{/* second display */
4862 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4863 			.attached_layers_nr = 2,
4864 			.attached_layers = {
4865 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
4866 				},
4867 		},
4868 
4869 		{/* third  display */
4870 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
4871 			.attached_layers_nr = 1,
4872 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
4873 		},
4874 
4875 		{/* fourth display */},
4876 	},
4877 
4878 	{/* reserved for four display policy */},
4879 };
4880 
4881 static struct vop2_win_data rk3568_win_data[6] = {
4882 	{
4883 		.name = "Cluster0",
4884 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4885 		.type = CLUSTER_LAYER,
4886 		.win_sel_port_offset = 0,
4887 		.layer_sel_win_id = { 0, 0, 0, 0xff },
4888 		.reg_offset = 0,
4889 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4890 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4891 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4892 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4893 		.max_upscale_factor = 4,
4894 		.max_downscale_factor = 4,
4895 	},
4896 
4897 	{
4898 		.name = "Cluster1",
4899 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
4900 		.type = CLUSTER_LAYER,
4901 		.win_sel_port_offset = 1,
4902 		.layer_sel_win_id = { 1, 1, 1, 0xff },
4903 		.reg_offset = 0x200,
4904 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4905 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4906 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4907 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4908 		.max_upscale_factor = 4,
4909 		.max_downscale_factor = 4,
4910 	},
4911 
4912 	{
4913 		.name = "Esmart0",
4914 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4915 		.type = ESMART_LAYER,
4916 		.win_sel_port_offset = 4,
4917 		.layer_sel_win_id = { 2, 2, 2, 0xff },
4918 		.reg_offset = 0,
4919 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4920 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4921 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4922 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4923 		.max_upscale_factor = 8,
4924 		.max_downscale_factor = 8,
4925 	},
4926 
4927 	{
4928 		.name = "Esmart1",
4929 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4930 		.type = ESMART_LAYER,
4931 		.win_sel_port_offset = 5,
4932 		.layer_sel_win_id = { 6, 6, 6, 0xff },
4933 		.reg_offset = 0x200,
4934 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4935 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4936 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4937 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4938 		.max_upscale_factor = 8,
4939 		.max_downscale_factor = 8,
4940 	},
4941 
4942 	{
4943 		.name = "Smart0",
4944 		.phys_id = ROCKCHIP_VOP2_SMART0,
4945 		.type = SMART_LAYER,
4946 		.win_sel_port_offset = 6,
4947 		.layer_sel_win_id = { 3, 3, 3, 0xff },
4948 		.reg_offset = 0x400,
4949 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4950 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4951 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4952 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4953 		.max_upscale_factor = 8,
4954 		.max_downscale_factor = 8,
4955 	},
4956 
4957 	{
4958 		.name = "Smart1",
4959 		.phys_id = ROCKCHIP_VOP2_SMART1,
4960 		.type = SMART_LAYER,
4961 		.win_sel_port_offset = 7,
4962 		.layer_sel_win_id = { 7, 7, 7, 0xff },
4963 		.reg_offset = 0x600,
4964 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4965 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4966 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4967 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4968 		.max_upscale_factor = 8,
4969 		.max_downscale_factor = 8,
4970 	},
4971 };
4972 
4973 static struct vop2_vp_data rk3568_vp_data[3] = {
4974 	{
4975 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4976 		.pre_scan_max_dly = 42,
4977 		.max_output = {4096, 2304},
4978 	},
4979 	{
4980 		.feature = 0,
4981 		.pre_scan_max_dly = 40,
4982 		.max_output = {2048, 1536},
4983 	},
4984 	{
4985 		.feature = 0,
4986 		.pre_scan_max_dly = 40,
4987 		.max_output = {1920, 1080},
4988 	},
4989 };
4990 
4991 const struct vop2_data rk3568_vop = {
4992 	.version = VOP_VERSION_RK3568,
4993 	.nr_vps = 3,
4994 	.vp_data = rk3568_vp_data,
4995 	.win_data = rk3568_win_data,
4996 	.plane_mask = rk356x_vp_plane_mask[0],
4997 	.plane_table = rk356x_plane_table,
4998 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
4999 	.nr_layers = 6,
5000 	.nr_mixers = 5,
5001 	.nr_gammas = 1,
5002 };
5003 
5004 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5005 	ROCKCHIP_VOP2_ESMART0,
5006 	ROCKCHIP_VOP2_ESMART1,
5007 	ROCKCHIP_VOP2_ESMART2,
5008 	ROCKCHIP_VOP2_ESMART3,
5009 	ROCKCHIP_VOP2_CLUSTER0,
5010 	ROCKCHIP_VOP2_CLUSTER1,
5011 	ROCKCHIP_VOP2_CLUSTER2,
5012 	ROCKCHIP_VOP2_CLUSTER3,
5013 };
5014 
5015 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5016 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5017 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
5018 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
5019 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
5020 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5021 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5022 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5023 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5024 };
5025 
5026 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5027 	{ /* one display policy */
5028 		{/* main display */
5029 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
5030 			.attached_layers_nr = 8,
5031 			.attached_layers = {
5032 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
5033 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
5034 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
5035 			},
5036 		},
5037 		{/* second display */},
5038 		{/* third  display */},
5039 		{/* fourth display */},
5040 	},
5041 
5042 	{ /* two display policy */
5043 		{/* main display */
5044 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
5045 			.attached_layers_nr = 4,
5046 			.attached_layers = {
5047 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
5048 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
5049 			},
5050 		},
5051 
5052 		{/* second display */
5053 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
5054 			.attached_layers_nr = 4,
5055 			.attached_layers = {
5056 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
5057 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
5058 			},
5059 		},
5060 		{/* third  display */},
5061 		{/* fourth display */},
5062 	},
5063 
5064 	{ /* three display policy */
5065 		{/* main display */
5066 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
5067 			.attached_layers_nr = 3,
5068 			.attached_layers = {
5069 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
5070 			},
5071 		},
5072 
5073 		{/* second display */
5074 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
5075 			.attached_layers_nr = 3,
5076 			.attached_layers = {
5077 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
5078 			},
5079 		},
5080 
5081 		{/* third  display */
5082 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
5083 			.attached_layers_nr = 2,
5084 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
5085 		},
5086 
5087 		{/* fourth display */},
5088 	},
5089 
5090 	{ /* four display policy */
5091 		{/* main display */
5092 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
5093 			.attached_layers_nr = 2,
5094 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
5095 		},
5096 
5097 		{/* second display */
5098 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER1,
5099 			.attached_layers_nr = 2,
5100 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
5101 		},
5102 
5103 		{/* third  display */
5104 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
5105 			.attached_layers_nr = 2,
5106 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
5107 		},
5108 
5109 		{/* fourth display */
5110 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER3,
5111 			.attached_layers_nr = 2,
5112 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
5113 		},
5114 	},
5115 
5116 };
5117 
5118 static struct vop2_win_data rk3588_win_data[8] = {
5119 	{
5120 		.name = "Cluster0",
5121 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
5122 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
5123 		.type = CLUSTER_LAYER,
5124 		.win_sel_port_offset = 0,
5125 		.layer_sel_win_id = { 0, 0, 0, 0 },
5126 		.reg_offset = 0,
5127 		.axi_id = 0,
5128 		.axi_yrgb_id = 2,
5129 		.axi_uv_id = 3,
5130 		.pd_id = VOP2_PD_CLUSTER0,
5131 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5132 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5133 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5134 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5135 		.max_upscale_factor = 4,
5136 		.max_downscale_factor = 4,
5137 	},
5138 
5139 	{
5140 		.name = "Cluster1",
5141 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
5142 		.type = CLUSTER_LAYER,
5143 		.win_sel_port_offset = 1,
5144 		.layer_sel_win_id = { 1, 1, 1, 1 },
5145 		.reg_offset = 0x200,
5146 		.axi_id = 0,
5147 		.axi_yrgb_id = 6,
5148 		.axi_uv_id = 7,
5149 		.pd_id = VOP2_PD_CLUSTER1,
5150 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5151 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5152 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5153 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5154 		.max_upscale_factor = 4,
5155 		.max_downscale_factor = 4,
5156 	},
5157 
5158 	{
5159 		.name = "Cluster2",
5160 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
5161 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
5162 		.type = CLUSTER_LAYER,
5163 		.win_sel_port_offset = 2,
5164 		.layer_sel_win_id = { 4, 4, 4, 4 },
5165 		.reg_offset = 0x400,
5166 		.axi_id = 1,
5167 		.axi_yrgb_id = 2,
5168 		.axi_uv_id = 3,
5169 		.pd_id = VOP2_PD_CLUSTER2,
5170 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5171 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5172 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5173 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5174 		.max_upscale_factor = 4,
5175 		.max_downscale_factor = 4,
5176 	},
5177 
5178 	{
5179 		.name = "Cluster3",
5180 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
5181 		.type = CLUSTER_LAYER,
5182 		.win_sel_port_offset = 3,
5183 		.layer_sel_win_id = { 5, 5, 5, 5 },
5184 		.reg_offset = 0x600,
5185 		.axi_id = 1,
5186 		.axi_yrgb_id = 6,
5187 		.axi_uv_id = 7,
5188 		.pd_id = VOP2_PD_CLUSTER3,
5189 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5190 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5191 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5192 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5193 		.max_upscale_factor = 4,
5194 		.max_downscale_factor = 4,
5195 	},
5196 
5197 	{
5198 		.name = "Esmart0",
5199 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5200 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
5201 		.type = ESMART_LAYER,
5202 		.win_sel_port_offset = 4,
5203 		.layer_sel_win_id = { 2, 2, 2, 2 },
5204 		.reg_offset = 0,
5205 		.axi_id = 0,
5206 		.axi_yrgb_id = 0x0a,
5207 		.axi_uv_id = 0x0b,
5208 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5209 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5210 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5211 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5212 		.max_upscale_factor = 8,
5213 		.max_downscale_factor = 8,
5214 	},
5215 
5216 	{
5217 		.name = "Esmart1",
5218 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5219 		.type = ESMART_LAYER,
5220 		.win_sel_port_offset = 5,
5221 		.layer_sel_win_id = { 3, 3, 3, 3 },
5222 		.reg_offset = 0x200,
5223 		.axi_id = 0,
5224 		.axi_yrgb_id = 0x0c,
5225 		.axi_uv_id = 0x0d,
5226 		.pd_id = VOP2_PD_ESMART,
5227 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5228 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5229 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5230 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5231 		.max_upscale_factor = 8,
5232 		.max_downscale_factor = 8,
5233 	},
5234 
5235 	{
5236 		.name = "Esmart2",
5237 		.phys_id = ROCKCHIP_VOP2_ESMART2,
5238 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
5239 		.type = ESMART_LAYER,
5240 		.win_sel_port_offset = 6,
5241 		.layer_sel_win_id = { 6, 6, 6, 6 },
5242 		.reg_offset = 0x400,
5243 		.axi_id = 1,
5244 		.axi_yrgb_id = 0x0a,
5245 		.axi_uv_id = 0x0b,
5246 		.pd_id = VOP2_PD_ESMART,
5247 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5248 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5249 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5250 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5251 		.max_upscale_factor = 8,
5252 		.max_downscale_factor = 8,
5253 	},
5254 
5255 	{
5256 		.name = "Esmart3",
5257 		.phys_id = ROCKCHIP_VOP2_ESMART3,
5258 		.type = ESMART_LAYER,
5259 		.win_sel_port_offset = 7,
5260 		.layer_sel_win_id = { 7, 7, 7, 7 },
5261 		.reg_offset = 0x600,
5262 		.axi_id = 1,
5263 		.axi_yrgb_id = 0x0c,
5264 		.axi_uv_id = 0x0d,
5265 		.pd_id = VOP2_PD_ESMART,
5266 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5267 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5268 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5269 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5270 		.max_upscale_factor = 8,
5271 		.max_downscale_factor = 8,
5272 	},
5273 };
5274 
5275 static struct dsc_error_info dsc_ecw[] = {
5276 	{0x00000000, "no error detected by DSC encoder"},
5277 	{0x0030ffff, "bits per component error"},
5278 	{0x0040ffff, "multiple mode error"},
5279 	{0x0050ffff, "line buffer depth error"},
5280 	{0x0060ffff, "minor version error"},
5281 	{0x0070ffff, "picture height error"},
5282 	{0x0080ffff, "picture width error"},
5283 	{0x0090ffff, "number of slices error"},
5284 	{0x00c0ffff, "slice height Error "},
5285 	{0x00d0ffff, "slice width error"},
5286 	{0x00e0ffff, "second line BPG offset error"},
5287 	{0x00f0ffff, "non second line BPG offset error"},
5288 	{0x0100ffff, "PPS ID error"},
5289 	{0x0110ffff, "bits per pixel (BPP) Error"},
5290 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
5291 
5292 	{0x01510001, "slice 0 RC buffer model overflow error"},
5293 	{0x01510002, "slice 1 RC buffer model overflow error"},
5294 	{0x01510004, "slice 2 RC buffer model overflow error"},
5295 	{0x01510008, "slice 3 RC buffer model overflow error"},
5296 	{0x01510010, "slice 4 RC buffer model overflow error"},
5297 	{0x01510020, "slice 5 RC buffer model overflow error"},
5298 	{0x01510040, "slice 6 RC buffer model overflow error"},
5299 	{0x01510080, "slice 7 RC buffer model overflow error"},
5300 
5301 	{0x01610001, "slice 0 RC buffer model underflow error"},
5302 	{0x01610002, "slice 1 RC buffer model underflow error"},
5303 	{0x01610004, "slice 2 RC buffer model underflow error"},
5304 	{0x01610008, "slice 3 RC buffer model underflow error"},
5305 	{0x01610010, "slice 4 RC buffer model underflow error"},
5306 	{0x01610020, "slice 5 RC buffer model underflow error"},
5307 	{0x01610040, "slice 6 RC buffer model underflow error"},
5308 	{0x01610080, "slice 7 RC buffer model underflow error"},
5309 
5310 	{0xffffffff, "unsuccessful RESET cycle status"},
5311 	{0x00a0ffff, "ICH full error precision settings error"},
5312 	{0x0020ffff, "native mode"},
5313 };
5314 
5315 static struct dsc_error_info dsc_buffer_flow[] = {
5316 	{0x00000000, "rate buffer status"},
5317 	{0x00000001, "line buffer status"},
5318 	{0x00000002, "decoder model status"},
5319 	{0x00000003, "pixel buffer status"},
5320 	{0x00000004, "balance fifo buffer status"},
5321 	{0x00000005, "syntax element fifo status"},
5322 };
5323 
5324 static struct vop2_dsc_data rk3588_dsc_data[] = {
5325 	{
5326 		.id = ROCKCHIP_VOP2_DSC_8K,
5327 		.pd_id = VOP2_PD_DSC_8K,
5328 		.max_slice_num = 8,
5329 		.max_linebuf_depth = 11,
5330 		.min_bits_per_pixel = 8,
5331 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
5332 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
5333 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
5334 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
5335 	},
5336 
5337 	{
5338 		.id = ROCKCHIP_VOP2_DSC_4K,
5339 		.pd_id = VOP2_PD_DSC_4K,
5340 		.max_slice_num = 2,
5341 		.max_linebuf_depth = 11,
5342 		.min_bits_per_pixel = 8,
5343 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
5344 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
5345 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
5346 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
5347 	},
5348 };
5349 
5350 static struct vop2_vp_data rk3588_vp_data[4] = {
5351 	{
5352 		.splice_vp_id = 1,
5353 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5354 		.pre_scan_max_dly = 54,
5355 		.max_dclk = 600000,
5356 		.max_output = {7680, 4320},
5357 	},
5358 	{
5359 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5360 		.pre_scan_max_dly = 54,
5361 		.max_dclk = 600000,
5362 		.max_output = {4096, 2304},
5363 	},
5364 	{
5365 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5366 		.pre_scan_max_dly = 52,
5367 		.max_dclk = 600000,
5368 		.max_output = {4096, 2304},
5369 	},
5370 	{
5371 		.feature = 0,
5372 		.pre_scan_max_dly = 52,
5373 		.max_dclk = 200000,
5374 		.max_output = {1920, 1080},
5375 	},
5376 };
5377 
5378 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
5379 	{
5380 	  .id = VOP2_PD_CLUSTER0,
5381 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
5382 	},
5383 	{
5384 	  .id = VOP2_PD_CLUSTER1,
5385 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
5386 	  .parent_id = VOP2_PD_CLUSTER0,
5387 	},
5388 	{
5389 	  .id = VOP2_PD_CLUSTER2,
5390 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
5391 	  .parent_id = VOP2_PD_CLUSTER0,
5392 	},
5393 	{
5394 	  .id = VOP2_PD_CLUSTER3,
5395 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
5396 	  .parent_id = VOP2_PD_CLUSTER0,
5397 	},
5398 	{
5399 	  .id = VOP2_PD_ESMART,
5400 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
5401 			    BIT(ROCKCHIP_VOP2_ESMART2) |
5402 			    BIT(ROCKCHIP_VOP2_ESMART3),
5403 	},
5404 	{
5405 	  .id = VOP2_PD_DSC_8K,
5406 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
5407 	},
5408 	{
5409 	  .id = VOP2_PD_DSC_4K,
5410 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
5411 	},
5412 };
5413 
5414 const struct vop2_data rk3588_vop = {
5415 	.version = VOP_VERSION_RK3588,
5416 	.nr_vps = 4,
5417 	.vp_data = rk3588_vp_data,
5418 	.win_data = rk3588_win_data,
5419 	.plane_mask = rk3588_vp_plane_mask[0],
5420 	.plane_table = rk3588_plane_table,
5421 	.pd = rk3588_vop_pd_data,
5422 	.dsc = rk3588_dsc_data,
5423 	.dsc_error_ecw = dsc_ecw,
5424 	.dsc_error_buffer_flow = dsc_buffer_flow,
5425 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
5426 	.nr_layers = 8,
5427 	.nr_mixers = 7,
5428 	.nr_gammas = 4,
5429 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
5430 	.nr_dscs = 2,
5431 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
5432 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
5433 };
5434 
5435 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
5436 	.preinit = rockchip_vop2_preinit,
5437 	.prepare = rockchip_vop2_prepare,
5438 	.init = rockchip_vop2_init,
5439 	.set_plane = rockchip_vop2_set_plane,
5440 	.enable = rockchip_vop2_enable,
5441 	.disable = rockchip_vop2_disable,
5442 	.fixup_dts = rockchip_vop2_fixup_dts,
5443 	.check = rockchip_vop2_check,
5444 	.mode_valid = rockchip_vop2_mode_valid,
5445 	.plane_check = rockchip_vop2_plane_check,
5446 };
5447