xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision c14cf1dd5101de637e727d8baa2cfa8fbdf2082e)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 
32 #include "rockchip_display.h"
33 #include "rockchip_crtc.h"
34 #include "rockchip_connector.h"
35 #include "rockchip_post_csc.h"
36 
37 /* System registers definition */
38 #define RK3568_REG_CFG_DONE			0x000
39 #define	CFG_DONE_EN				BIT(15)
40 
41 #define RK3568_VERSION_INFO			0x004
42 #define EN_MASK					1
43 
44 #define RK3568_AUTO_GATING_CTRL			0x008
45 
46 #define RK3568_SYS_AXI_LUT_CTRL			0x024
47 #define LUT_DMA_EN_SHIFT			0
48 #define DSP_VS_T_SEL_SHIFT			16
49 
50 #define RK3568_DSP_IF_EN			0x028
51 #define RGB_EN_SHIFT				0
52 #define RK3588_DP0_EN_SHIFT			0
53 #define RK3588_DP1_EN_SHIFT			1
54 #define RK3588_RGB_EN_SHIFT			8
55 #define HDMI0_EN_SHIFT				1
56 #define EDP0_EN_SHIFT				3
57 #define RK3588_EDP0_EN_SHIFT			2
58 #define RK3588_HDMI0_EN_SHIFT			3
59 #define MIPI0_EN_SHIFT				4
60 #define RK3588_EDP1_EN_SHIFT			4
61 #define RK3588_HDMI1_EN_SHIFT			5
62 #define RK3588_MIPI0_EN_SHIFT                   6
63 #define MIPI1_EN_SHIFT				20
64 #define RK3588_MIPI1_EN_SHIFT                   7
65 #define LVDS0_EN_SHIFT				5
66 #define LVDS1_EN_SHIFT				24
67 #define BT1120_EN_SHIFT				6
68 #define BT656_EN_SHIFT				7
69 #define IF_MUX_MASK				3
70 #define RGB_MUX_SHIFT				8
71 #define HDMI0_MUX_SHIFT				10
72 #define RK3588_DP0_MUX_SHIFT			12
73 #define RK3588_DP1_MUX_SHIFT			14
74 #define EDP0_MUX_SHIFT				14
75 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
76 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
77 #define MIPI0_MUX_SHIFT				16
78 #define RK3588_MIPI0_MUX_SHIFT			20
79 #define MIPI1_MUX_SHIFT				21
80 #define LVDS0_MUX_SHIFT				18
81 #define LVDS1_MUX_SHIFT				25
82 
83 #define RK3568_DSP_IF_CTRL			0x02c
84 #define LVDS_DUAL_EN_SHIFT			0
85 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
86 #define LVDS_DUAL_SWAP_EN_SHIFT			2
87 #define BT656_UV_SWAP				4
88 #define BT656_YC_SWAP				5
89 #define BT656_DCLK_POL				6
90 #define RK3588_HDMI_DUAL_EN_SHIFT		8
91 #define RK3588_EDP_DUAL_EN_SHIFT		8
92 #define RK3588_DP_DUAL_EN_SHIFT			9
93 #define RK3568_MIPI_DUAL_EN_SHIFT		10
94 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
95 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
96 
97 #define RK3568_DSP_IF_POL			0x030
98 #define IF_CTRL_REG_DONE_IMD_MASK		1
99 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
100 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
101 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
102 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
103 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
104 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
105 
106 #define RK3588_DP0_PIN_POL_SHIFT		8
107 #define RK3588_DP1_PIN_POL_SHIFT		12
108 #define RK3588_IF_PIN_POL_MASK			0x7
109 
110 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
111 
112 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
113 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
114 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
115 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
116 #define MIPI0_PIXCLK_DIV_SHIFT			24
117 #define MIPI1_PIXCLK_DIV_SHIFT			26
118 
119 #define RK3568_SYS_OTP_WIN_EN			0x50
120 #define OTP_WIN_EN_SHIFT			0
121 #define RK3568_SYS_LUT_PORT_SEL			0x58
122 #define GAMMA_PORT_SEL_MASK			0x3
123 #define GAMMA_PORT_SEL_SHIFT			0
124 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
125 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
126 #define PORT_MERGE_EN_SHIFT			16
127 #define ESMART_LB_MODE_SEL_MASK			0x3
128 #define ESMART_LB_MODE_SEL_SHIFT		26
129 
130 #define RK3568_SYS_PD_CTRL			0x034
131 #define RK3568_VP0_LINE_FLAG			0x70
132 #define RK3568_VP1_LINE_FLAG			0x74
133 #define RK3568_VP2_LINE_FLAG			0x78
134 #define RK3568_SYS0_INT_EN			0x80
135 #define RK3568_SYS0_INT_CLR			0x84
136 #define RK3568_SYS0_INT_STATUS			0x88
137 #define RK3568_SYS1_INT_EN			0x90
138 #define RK3568_SYS1_INT_CLR			0x94
139 #define RK3568_SYS1_INT_STATUS			0x98
140 #define RK3568_VP0_INT_EN			0xA0
141 #define RK3568_VP0_INT_CLR			0xA4
142 #define RK3568_VP0_INT_STATUS			0xA8
143 #define RK3568_VP1_INT_EN			0xB0
144 #define RK3568_VP1_INT_CLR			0xB4
145 #define RK3568_VP1_INT_STATUS			0xB8
146 #define RK3568_VP2_INT_EN			0xC0
147 #define RK3568_VP2_INT_CLR			0xC4
148 #define RK3568_VP2_INT_STATUS			0xC8
149 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
150 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
151 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
152 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
153 #define RK3588_DSC_8K_PD_EN_SHIFT		5
154 #define RK3588_DSC_4K_PD_EN_SHIFT		6
155 #define RK3588_ESMART_PD_EN_SHIFT		7
156 
157 #define RK3568_SYS_STATUS0			0x60
158 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
159 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
160 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
161 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
162 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
163 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
164 #define RK3588_ESMART_PD_STATUS_SHIFT		15
165 
166 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
167 #define LINE_FLAG_NUM_MASK			0x1fff
168 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
169 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
170 
171 /* DSC CTRL registers definition */
172 #define RK3588_DSC_8K_SYS_CTRL			0x200
173 #define DSC_PORT_SEL_MASK			0x3
174 #define DSC_PORT_SEL_SHIFT			0
175 #define DSC_MAN_MODE_MASK			0x1
176 #define DSC_MAN_MODE_SHIFT			2
177 #define DSC_INTERFACE_MODE_MASK			0x3
178 #define DSC_INTERFACE_MODE_SHIFT		4
179 #define DSC_PIXEL_NUM_MASK			0x3
180 #define DSC_PIXEL_NUM_SHIFT			6
181 #define DSC_PXL_CLK_DIV_MASK			0x1
182 #define DSC_PXL_CLK_DIV_SHIFT			8
183 #define DSC_CDS_CLK_DIV_MASK			0x3
184 #define DSC_CDS_CLK_DIV_SHIFT			12
185 #define DSC_TXP_CLK_DIV_MASK			0x3
186 #define DSC_TXP_CLK_DIV_SHIFT			14
187 #define DSC_INIT_DLY_MODE_MASK			0x1
188 #define DSC_INIT_DLY_MODE_SHIFT			16
189 #define DSC_SCAN_EN_SHIFT			17
190 #define DSC_HALT_EN_SHIFT			18
191 
192 #define RK3588_DSC_8K_RST			0x204
193 #define RST_DEASSERT_MASK			0x1
194 #define RST_DEASSERT_SHIFT			0
195 
196 #define RK3588_DSC_8K_CFG_DONE			0x208
197 #define DSC_CFG_DONE_SHIFT			0
198 
199 #define RK3588_DSC_8K_INIT_DLY			0x20C
200 #define DSC_INIT_DLY_NUM_MASK			0xffff
201 #define DSC_INIT_DLY_NUM_SHIFT			0
202 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
203 
204 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
205 #define DSC_HTOTAL_PW_MASK			0xffffffff
206 #define DSC_HTOTAL_PW_SHIFT			0
207 
208 #define RK3588_DSC_8K_HACT_ST_END		0x214
209 #define DSC_HACT_ST_END_MASK			0xffffffff
210 #define DSC_HACT_ST_END_SHIFT			0
211 
212 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
213 #define DSC_VTOTAL_PW_MASK			0xffffffff
214 #define DSC_VTOTAL_PW_SHIFT			0
215 
216 #define RK3588_DSC_8K_VACT_ST_END		0x21C
217 #define DSC_VACT_ST_END_MASK			0xffffffff
218 #define DSC_VACT_ST_END_SHIFT			0
219 
220 #define RK3588_DSC_8K_STATUS			0x220
221 
222 /* Overlay registers definition    */
223 #define RK3528_OVL_SYS				0x500
224 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
225 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
226 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
227 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
228 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
229 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
230 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
231 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
232 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
233 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
234 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
235 
236 #define RK3528_OVL_PORT0_CTRL			0x600
237 #define RK3568_OVL_CTRL				0x600
238 #define OVL_MODE_SEL_MASK			0x1
239 #define OVL_MODE_SEL_SHIFT			0
240 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
241 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
242 #define RK3568_OVL_LAYER_SEL			0x604
243 #define LAYER_SEL_MASK				0xf
244 
245 #define RK3568_OVL_PORT_SEL			0x608
246 #define PORT_MUX_MASK				0xf
247 #define PORT_MUX_SHIFT				0
248 #define LAYER_SEL_PORT_MASK			0x3
249 #define LAYER_SEL_PORT_SHIFT			16
250 
251 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
252 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
253 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
254 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
255 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
256 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
257 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
258 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
259 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
260 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
261 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
262 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
263 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
264 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
265 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
266 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
267 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
268 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
269 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
270 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
271 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
272 #define RK3528_HDR_DST_COLOR_CTRL		0x664
273 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
274 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
275 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
276 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
277 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
278 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
279 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
280 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
281 #define BG_MIX_CTRL_MASK			0xff
282 #define BG_MIX_CTRL_SHIFT			24
283 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
284 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
285 #define RK3568_CLUSTER_DLY_NUM			0x6F0
286 #define RK3568_SMART_DLY_NUM			0x6F8
287 
288 #define RK3528_OVL_PORT1_CTRL			0x700
289 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
290 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
291 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
292 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
293 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
294 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
295 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
296 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
297 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
298 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
299 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
300 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
301 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
302 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
303 
304 /* Video Port registers definition */
305 #define RK3568_VP0_DSP_CTRL			0xC00
306 #define OUT_MODE_MASK				0xf
307 #define OUT_MODE_SHIFT				0
308 #define DATA_SWAP_MASK				0x1f
309 #define DATA_SWAP_SHIFT				8
310 #define DSP_BG_SWAP				0x1
311 #define DSP_RB_SWAP				0x2
312 #define DSP_RG_SWAP				0x4
313 #define DSP_DELTA_SWAP				0x8
314 #define CORE_DCLK_DIV_EN_SHIFT			4
315 #define P2I_EN_SHIFT				5
316 #define DSP_FILED_POL				6
317 #define INTERLACE_EN_SHIFT			7
318 #define DSP_X_MIR_EN_SHIFT			13
319 #define POST_DSP_OUT_R2Y_SHIFT			15
320 #define PRE_DITHER_DOWN_EN_SHIFT		16
321 #define DITHER_DOWN_EN_SHIFT			17
322 #define GAMMA_UPDATE_EN_SHIFT			22
323 #define DSP_LUT_EN_SHIFT			28
324 
325 #define STANDBY_EN_SHIFT			31
326 
327 #define RK3568_VP0_MIPI_CTRL			0xC04
328 #define DCLK_DIV2_SHIFT				4
329 #define DCLK_DIV2_MASK				0x3
330 #define MIPI_DUAL_EN_SHIFT			20
331 #define MIPI_DUAL_SWAP_EN_SHIFT			21
332 #define EDPI_TE_EN				28
333 #define EDPI_WMS_HOLD_EN			30
334 #define EDPI_WMS_FS				31
335 
336 
337 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
338 
339 #define RK3568_VP0_DCLK_SEL			0xC0C
340 
341 #define RK3568_VP0_3D_LUT_CTRL			0xC10
342 #define VP0_3D_LUT_EN_SHIFT				0
343 #define VP0_3D_LUT_UPDATE_SHIFT			2
344 
345 #define RK3588_VP0_CLK_CTRL			0xC0C
346 #define DCLK_CORE_DIV_SHIFT			0
347 #define DCLK_OUT_DIV_SHIFT			2
348 
349 #define RK3568_VP0_3D_LUT_MST			0xC20
350 
351 #define RK3568_VP0_DSP_BG			0xC2C
352 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
353 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
354 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
355 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
356 #define RK3568_VP0_POST_SCL_CTRL		0xC40
357 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
358 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
359 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
360 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
361 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
362 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
363 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
364 
365 #define RK3568_VP0_BCSH_CTRL			0xC60
366 #define BCSH_CTRL_Y2R_SHIFT			0
367 #define BCSH_CTRL_Y2R_MASK			0x1
368 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
369 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
370 #define BCSH_CTRL_R2Y_SHIFT			4
371 #define BCSH_CTRL_R2Y_MASK			0x1
372 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
373 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
374 
375 #define RK3568_VP0_BCSH_BCS			0xC64
376 #define BCSH_BRIGHTNESS_SHIFT			0
377 #define BCSH_BRIGHTNESS_MASK			0xFF
378 #define BCSH_CONTRAST_SHIFT			8
379 #define BCSH_CONTRAST_MASK			0x1FF
380 #define BCSH_SATURATION_SHIFT			20
381 #define BCSH_SATURATION_MASK			0x3FF
382 #define BCSH_OUT_MODE_SHIFT			30
383 #define BCSH_OUT_MODE_MASK			0x3
384 
385 #define RK3568_VP0_BCSH_H			0xC68
386 #define BCSH_SIN_HUE_SHIFT			0
387 #define BCSH_SIN_HUE_MASK			0x1FF
388 #define BCSH_COS_HUE_SHIFT			16
389 #define BCSH_COS_HUE_MASK			0x1FF
390 
391 #define RK3568_VP0_BCSH_COLOR			0xC6C
392 #define BCSH_EN_SHIFT				31
393 #define BCSH_EN_MASK				1
394 
395 #define RK3528_VP0_ACM_CTRL			0xCD0
396 #define POST_CSC_COE00_MASK			0xFFFF
397 #define POST_CSC_COE00_SHIFT			16
398 #define POST_R2Y_MODE_MASK			0x7
399 #define POST_R2Y_MODE_SHIFT			8
400 #define POST_CSC_MODE_MASK			0x7
401 #define POST_CSC_MODE_SHIFT			3
402 #define POST_R2Y_EN_MASK			0x1
403 #define POST_R2Y_EN_SHIFT			2
404 #define POST_CSC_EN_MASK			0x1
405 #define POST_CSC_EN_SHIFT			1
406 #define POST_ACM_BYPASS_EN_MASK			0x1
407 #define POST_ACM_BYPASS_EN_SHIFT		0
408 #define RK3528_VP0_CSC_COE01_02			0xCD4
409 #define RK3528_VP0_CSC_COE10_11			0xCD8
410 #define RK3528_VP0_CSC_COE12_20			0xCDC
411 #define RK3528_VP0_CSC_COE21_22			0xCE0
412 #define RK3528_VP0_CSC_OFFSET0			0xCE4
413 #define RK3528_VP0_CSC_OFFSET1			0xCE8
414 #define RK3528_VP0_CSC_OFFSET2			0xCEC
415 
416 #define RK3568_VP1_DSP_CTRL			0xD00
417 #define RK3568_VP1_MIPI_CTRL			0xD04
418 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
419 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
420 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
421 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
422 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
423 #define RK3568_VP1_POST_SCL_CTRL		0xD40
424 #define RK3568_VP1_DSP_HACT_INFO		0xD34
425 #define RK3568_VP1_DSP_VACT_INFO		0xD38
426 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
427 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
428 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
429 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
430 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
431 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
432 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
433 
434 #define RK3568_VP2_DSP_CTRL			0xE00
435 #define RK3568_VP2_MIPI_CTRL			0xE04
436 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
437 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
438 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
439 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
440 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
441 #define RK3568_VP2_POST_SCL_CTRL		0xE40
442 #define RK3568_VP2_DSP_HACT_INFO		0xE34
443 #define RK3568_VP2_DSP_VACT_INFO		0xE38
444 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
445 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
446 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
447 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
448 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
449 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
450 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
451 
452 /* Cluster0 register definition */
453 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
454 #define CLUSTER_YUV2RGB_EN_SHIFT		8
455 #define CLUSTER_RGB2YUV_EN_SHIFT		9
456 #define CLUSTER_CSC_MODE_SHIFT			10
457 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
458 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
459 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
460 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
461 #define AVG2_MASK				0x1
462 #define CLUSTER_AVG2_SHIFT			18
463 #define AVG4_MASK				0x1
464 #define CLUSTER_AVG4_SHIFT			19
465 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
466 #define CLUSTER_XGT_EN_SHIFT			24
467 #define XGT_MODE_MASK				0x3
468 #define CLUSTER_XGT_MODE_SHIFT			25
469 #define CLUSTER_XAVG_EN_SHIFT			27
470 #define CLUSTER_YRGB_GT2_SHIFT			28
471 #define CLUSTER_YRGB_GT4_SHIFT			29
472 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
473 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
474 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
475 #define CLUSTER_AXI_UV_ID_MASK			0x1f
476 #define CLUSTER_AXI_UV_ID_SHIFT			5
477 
478 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
479 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
480 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
481 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
482 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
483 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
484 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
485 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
486 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
487 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
488 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
489 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
490 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
491 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
492 
493 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
494 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
495 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
496 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
497 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
498 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
499 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
500 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
501 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
502 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
503 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
504 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
505 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
506 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
507 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
508 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
509 
510 #define RK3568_CLUSTER0_CTRL			0x1100
511 #define CLUSTER_EN_SHIFT			0
512 #define CLUSTER_AXI_ID_MASK			0x1
513 #define CLUSTER_AXI_ID_SHIFT			13
514 
515 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
516 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
517 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
518 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
519 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
520 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
521 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
522 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
523 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
524 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
525 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
526 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
527 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
528 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
529 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
530 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
531 
532 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
533 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
534 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
535 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
536 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
537 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
538 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
539 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
540 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
541 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
542 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
543 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
544 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
545 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
546 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
547 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
548 
549 #define RK3568_CLUSTER1_CTRL			0x1300
550 
551 /* Esmart register definition */
552 #define RK3568_ESMART0_CTRL0			0x1800
553 #define RGB2YUV_EN_SHIFT			1
554 #define CSC_MODE_SHIFT				2
555 #define CSC_MODE_MASK				0x3
556 #define ESMART_LB_SELECT_SHIFT			12
557 #define ESMART_LB_SELECT_MASK			0x3
558 
559 #define RK3568_ESMART0_CTRL1			0x1804
560 #define ESMART_AXI_YRGB_ID_MASK			0x1f
561 #define ESMART_AXI_YRGB_ID_SHIFT		4
562 #define ESMART_AXI_UV_ID_MASK			0x1f
563 #define ESMART_AXI_UV_ID_SHIFT			12
564 #define YMIRROR_EN_SHIFT			31
565 
566 #define RK3568_ESMART0_AXI_CTRL			0x1808
567 #define ESMART_AXI_ID_MASK			0x1
568 #define ESMART_AXI_ID_SHIFT			1
569 
570 #define RK3568_ESMART0_REGION0_CTRL		0x1810
571 #define WIN_EN_SHIFT				0
572 #define WIN_FORMAT_MASK				0x1f
573 #define WIN_FORMAT_SHIFT			1
574 #define REGION0_RB_SWAP_SHIFT			14
575 #define ESMART_XAVG_EN_SHIFT			20
576 #define ESMART_XGT_EN_SHIFT			21
577 #define ESMART_XGT_MODE_SHIFT			22
578 
579 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
580 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
581 #define RK3568_ESMART0_REGION0_VIR		0x181C
582 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
583 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
584 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
585 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
586 #define YRGB_XSCL_MODE_MASK			0x3
587 #define YRGB_XSCL_MODE_SHIFT			0
588 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
589 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
590 #define YRGB_YSCL_MODE_MASK			0x3
591 #define YRGB_YSCL_MODE_SHIFT			4
592 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
593 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
594 
595 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
596 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
597 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
598 #define RK3568_ESMART0_REGION1_CTRL		0x1840
599 #define YRGB_GT2_MASK				0x1
600 #define YRGB_GT2_SHIFT				8
601 #define YRGB_GT4_MASK				0x1
602 #define YRGB_GT4_SHIFT				9
603 
604 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
605 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
606 #define RK3568_ESMART0_REGION1_VIR		0x184C
607 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
608 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
609 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
610 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
611 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
612 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
613 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
614 #define RK3568_ESMART0_REGION2_CTRL		0x1870
615 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
616 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
617 #define RK3568_ESMART0_REGION2_VIR		0x187C
618 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
619 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
620 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
621 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
622 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
623 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
624 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
625 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
626 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
627 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
628 #define RK3568_ESMART0_REGION3_VIR		0x18AC
629 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
630 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
631 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
632 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
633 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
634 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
635 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
636 
637 #define RK3568_ESMART1_CTRL0			0x1A00
638 #define RK3568_ESMART1_CTRL1			0x1A04
639 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
640 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
641 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
642 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
643 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
644 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
645 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
646 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
647 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
648 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
649 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
650 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
651 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
652 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
653 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
654 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
655 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
656 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
657 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
658 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
659 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
660 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
661 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
662 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
663 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
664 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
665 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
666 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
667 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
668 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
669 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
670 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
671 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
672 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
673 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
674 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
675 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
676 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
677 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
678 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
679 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
680 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
681 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
682 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
683 
684 #define RK3568_SMART0_CTRL0			0x1C00
685 #define RK3568_SMART0_CTRL1			0x1C04
686 #define RK3568_SMART0_REGION0_CTRL		0x1C10
687 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
688 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
689 #define RK3568_SMART0_REGION0_VIR		0x1C1C
690 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
691 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
692 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
693 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
694 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
695 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
696 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
697 #define RK3568_SMART0_REGION1_CTRL		0x1C40
698 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
699 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
700 #define RK3568_SMART0_REGION1_VIR		0x1C4C
701 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
702 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
703 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
704 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
705 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
706 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
707 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
708 #define RK3568_SMART0_REGION2_CTRL		0x1C70
709 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
710 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
711 #define RK3568_SMART0_REGION2_VIR		0x1C7C
712 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
713 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
714 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
715 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
716 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
717 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
718 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
719 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
720 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
721 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
722 #define RK3568_SMART0_REGION3_VIR		0x1CAC
723 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
724 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
725 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
726 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
727 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
728 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
729 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
730 
731 #define RK3568_SMART1_CTRL0			0x1E00
732 #define RK3568_SMART1_CTRL1			0x1E04
733 #define RK3568_SMART1_REGION0_CTRL		0x1E10
734 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
735 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
736 #define RK3568_SMART1_REGION0_VIR		0x1E1C
737 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
738 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
739 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
740 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
741 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
742 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
743 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
744 #define RK3568_SMART1_REGION1_CTRL		0x1E40
745 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
746 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
747 #define RK3568_SMART1_REGION1_VIR		0x1E4C
748 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
749 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
750 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
751 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
752 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
753 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
754 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
755 #define RK3568_SMART1_REGION2_CTRL		0x1E70
756 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
757 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
758 #define RK3568_SMART1_REGION2_VIR		0x1E7C
759 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
760 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
761 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
762 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
763 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
764 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
765 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
766 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
767 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
768 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
769 #define RK3568_SMART1_REGION3_VIR		0x1EAC
770 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
771 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
772 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
773 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
774 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
775 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
776 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
777 
778 /* DSC 8K/4K register definition */
779 #define RK3588_DSC_8K_PPS0_3			0x4000
780 #define RK3588_DSC_8K_CTRL0			0x40A0
781 #define DSC_EN_SHIFT				0
782 #define DSC_RBIT_SHIFT				2
783 #define DSC_RBYT_SHIFT				3
784 #define DSC_FLAL_SHIFT				4
785 #define DSC_MER_SHIFT				5
786 #define DSC_EPB_SHIFT				6
787 #define DSC_EPL_SHIFT				7
788 #define DSC_NSLC_MASK				0x7
789 #define DSC_NSLC_SHIFT				16
790 #define DSC_SBO_SHIFT				28
791 #define DSC_IFEP_SHIFT				29
792 #define DSC_PPS_UPD_SHIFT			31
793 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
794 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
795 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
796 
797 #define RK3588_DSC_8K_CTRL1			0x40A4
798 #define RK3588_DSC_8K_STS0			0x40A8
799 #define RK3588_DSC_8K_ERS			0x40C4
800 
801 #define RK3588_DSC_4K_PPS0_3			0x4100
802 #define RK3588_DSC_4K_CTRL0			0x41A0
803 #define RK3588_DSC_4K_CTRL1			0x41A4
804 #define RK3588_DSC_4K_STS0			0x41A8
805 #define RK3588_DSC_4K_ERS			0x41C4
806 
807 /* RK3528 ACM register definition */
808 #define RK3528_ACM_CTRL				0x6400
809 #define RK3528_ACM_DELTA_RANGE			0x6404
810 #define RK3528_ACM_FETCH_START			0x6408
811 #define RK3528_ACM_FETCH_DONE			0x6420
812 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
813 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
814 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
815 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
816 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
817 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
818 
819 #define RK3568_MAX_REG				0x1ED0
820 
821 #define RK3568_GRF_VO_CON1			0x0364
822 #define GRF_BT656_CLK_INV_SHIFT			1
823 #define GRF_BT1120_CLK_INV_SHIFT		2
824 #define GRF_RGB_DCLK_INV_SHIFT			3
825 
826 #define RK3588_GRF_VOP_CON2			0x0008
827 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
828 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
829 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
830 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
831 
832 #define RK3588_GRF_VO1_CON0			0x0000
833 #define HDMI_SYNC_POL_MASK			0x3
834 #define HDMI0_SYNC_POL_SHIFT			5
835 #define HDMI1_SYNC_POL_SHIFT			7
836 
837 #define RK3588_PMU_BISR_CON3			0x20C
838 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
839 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
840 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
841 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
842 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
843 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
844 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
845 
846 #define RK3588_PMU_BISR_STATUS5			0x294
847 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
848 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
849 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
850 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
851 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
852 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
853 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
854 
855 #define VOP2_LAYER_MAX				8
856 
857 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
858 
859 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
860 
861 /* KHz */
862 #define VOP2_MAX_DCLK_RATE			600000
863 
864 /*
865  * vop2 dsc id
866  */
867 #define ROCKCHIP_VOP2_DSC_8K	0
868 #define ROCKCHIP_VOP2_DSC_4K	1
869 
870 /*
871  * vop2 internal power domain id,
872  * should be all none zero, 0 will be
873  * treat as invalid;
874  */
875 #define VOP2_PD_CLUSTER0			BIT(0)
876 #define VOP2_PD_CLUSTER1			BIT(1)
877 #define VOP2_PD_CLUSTER2			BIT(2)
878 #define VOP2_PD_CLUSTER3			BIT(3)
879 #define VOP2_PD_DSC_8K				BIT(5)
880 #define VOP2_PD_DSC_4K				BIT(6)
881 #define VOP2_PD_ESMART				BIT(7)
882 
883 #define VOP2_PLANE_NO_SCALING			BIT(16)
884 
885 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
886 #define VOP_FEATURE_AFBDC		BIT(1)
887 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
888 #define VOP_FEATURE_HDR10		BIT(3)
889 #define VOP_FEATURE_NEXT_HDR		BIT(4)
890 /* a feature to splice two windows and two vps to support resolution > 4096 */
891 #define VOP_FEATURE_SPLICE		BIT(5)
892 #define VOP_FEATURE_OVERSCAN		BIT(6)
893 #define VOP_FEATURE_VIVID_HDR		BIT(7)
894 #define VOP_FEATURE_POST_ACM		BIT(8)
895 #define VOP_FEATURE_POST_CSC		BIT(9)
896 
897 #define WIN_FEATURE_HDR2SDR		BIT(0)
898 #define WIN_FEATURE_SDR2HDR		BIT(1)
899 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
900 #define WIN_FEATURE_AFBDC		BIT(3)
901 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
902 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
903 /* a mirror win can only get fb address
904  * from source win:
905  * Cluster1---->Cluster0
906  * Esmart1 ---->Esmart0
907  * Smart1  ---->Smart0
908  * This is a feather on rk3566
909  */
910 #define WIN_FEATURE_MIRROR		BIT(6)
911 #define WIN_FEATURE_MULTI_AREA		BIT(7)
912 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
913 
914 #define V4L2_COLORSPACE_BT709F		0xfe
915 #define V4L2_COLORSPACE_BT2020F		0xff
916 
917 enum vop_csc_format {
918 	CSC_BT601L,
919 	CSC_BT709L,
920 	CSC_BT601F,
921 	CSC_BT2020,
922 	CSC_BT709L_13BIT,
923 	CSC_BT709F_13BIT,
924 	CSC_BT2020L_13BIT,
925 	CSC_BT2020F_13BIT,
926 };
927 
928 enum vop_csc_bit_depth {
929 	CSC_10BIT_DEPTH,
930 	CSC_13BIT_DEPTH,
931 };
932 
933 enum vop2_pol {
934 	HSYNC_POSITIVE = 0,
935 	VSYNC_POSITIVE = 1,
936 	DEN_NEGATIVE   = 2,
937 	DCLK_INVERT    = 3
938 };
939 
940 enum vop2_bcsh_out_mode {
941 	BCSH_OUT_MODE_BLACK,
942 	BCSH_OUT_MODE_BLUE,
943 	BCSH_OUT_MODE_COLOR_BAR,
944 	BCSH_OUT_MODE_NORMAL_VIDEO,
945 };
946 
947 #define _VOP_REG(off, _mask, _shift, _write_mask) \
948 		{ \
949 		 .offset = off, \
950 		 .mask = _mask, \
951 		 .shift = _shift, \
952 		 .write_mask = _write_mask, \
953 		}
954 
955 #define VOP_REG(off, _mask, _shift) \
956 		_VOP_REG(off, _mask, _shift, false)
957 enum dither_down_mode {
958 	RGB888_TO_RGB565 = 0x0,
959 	RGB888_TO_RGB666 = 0x1
960 };
961 
962 enum vop2_video_ports_id {
963 	VOP2_VP0,
964 	VOP2_VP1,
965 	VOP2_VP2,
966 	VOP2_VP3,
967 	VOP2_VP_MAX,
968 };
969 
970 enum vop2_layer_type {
971 	CLUSTER_LAYER = 0,
972 	ESMART_LAYER = 1,
973 	SMART_LAYER = 2,
974 };
975 
976 /* This define must same with kernel win phy id */
977 enum vop2_layer_phy_id {
978 	ROCKCHIP_VOP2_CLUSTER0 = 0,
979 	ROCKCHIP_VOP2_CLUSTER1,
980 	ROCKCHIP_VOP2_ESMART0,
981 	ROCKCHIP_VOP2_ESMART1,
982 	ROCKCHIP_VOP2_SMART0,
983 	ROCKCHIP_VOP2_SMART1,
984 	ROCKCHIP_VOP2_CLUSTER2,
985 	ROCKCHIP_VOP2_CLUSTER3,
986 	ROCKCHIP_VOP2_ESMART2,
987 	ROCKCHIP_VOP2_ESMART3,
988 	ROCKCHIP_VOP2_LAYER_MAX,
989 };
990 
991 enum vop2_scale_up_mode {
992 	VOP2_SCALE_UP_NRST_NBOR,
993 	VOP2_SCALE_UP_BIL,
994 	VOP2_SCALE_UP_BIC,
995 };
996 
997 enum vop2_scale_down_mode {
998 	VOP2_SCALE_DOWN_NRST_NBOR,
999 	VOP2_SCALE_DOWN_BIL,
1000 	VOP2_SCALE_DOWN_AVG,
1001 };
1002 
1003 enum scale_mode {
1004 	SCALE_NONE = 0x0,
1005 	SCALE_UP   = 0x1,
1006 	SCALE_DOWN = 0x2
1007 };
1008 
1009 enum vop_dsc_interface_mode {
1010 	VOP_DSC_IF_DISABLE = 0,
1011 	VOP_DSC_IF_HDMI = 1,
1012 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1013 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1014 };
1015 
1016 enum vop3_pre_scale_down_mode {
1017 	VOP3_PRE_SCALE_UNSPPORT,
1018 	VOP3_PRE_SCALE_DOWN_GT,
1019 	VOP3_PRE_SCALE_DOWN_AVG,
1020 };
1021 
1022 enum vop3_esmart_lb_mode {
1023 	VOP3_ESMART_8K_MODE,
1024 	VOP3_ESMART_4K_4K_MODE,
1025 	VOP3_ESMART_4K_2K_2K_MODE,
1026 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1027 };
1028 
1029 struct vop2_layer {
1030 	u8 id;
1031 	/**
1032 	 * @win_phys_id: window id of the layer selected.
1033 	 * Every layer must make sure to select different
1034 	 * windows of others.
1035 	 */
1036 	u8 win_phys_id;
1037 };
1038 
1039 struct vop2_power_domain_data {
1040 	u8 id;
1041 	u8 parent_id;
1042 	/*
1043 	 * @module_id_mask: module id of which module this power domain is belongs to.
1044 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1045 	 */
1046 	u32 module_id_mask;
1047 };
1048 
1049 struct vop2_win_data {
1050 	char *name;
1051 	u8 phys_id;
1052 	enum vop2_layer_type type;
1053 	u8 win_sel_port_offset;
1054 	u8 layer_sel_win_id[VOP2_VP_MAX];
1055 	u8 axi_id;
1056 	u8 axi_uv_id;
1057 	u8 axi_yrgb_id;
1058 	u8 splice_win_id;
1059 	u8 pd_id;
1060 	u8 hsu_filter_mode;
1061 	u8 hsd_filter_mode;
1062 	u8 vsu_filter_mode;
1063 	u8 vsd_filter_mode;
1064 	u8 hsd_pre_filter_mode;
1065 	u8 vsd_pre_filter_mode;
1066 	u8 scale_engine_num;
1067 	u32 reg_offset;
1068 	u32 max_upscale_factor;
1069 	u32 max_downscale_factor;
1070 	bool splice_mode_right;
1071 };
1072 
1073 struct vop2_vp_data {
1074 	u32 feature;
1075 	u8 pre_scan_max_dly;
1076 	u8 splice_vp_id;
1077 	struct vop_rect max_output;
1078 	u32 max_dclk;
1079 };
1080 
1081 struct vop2_plane_table {
1082 	enum vop2_layer_phy_id plane_id;
1083 	enum vop2_layer_type plane_type;
1084 };
1085 
1086 struct vop2_vp_plane_mask {
1087 	u8 primary_plane_id; /* use this win to show logo */
1088 	u8 attached_layers_nr; /* number layers attach to this vp */
1089 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1090 	u32 plane_mask;
1091 	int cursor_plane_id;
1092 };
1093 
1094 struct vop2_dsc_data {
1095 	u8 id;
1096 	u8 pd_id;
1097 	u8 max_slice_num;
1098 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1099 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1100 	const char *dsc_txp_clk_src_name;
1101 	const char *dsc_txp_clk_name;
1102 	const char *dsc_pxl_clk_name;
1103 	const char *dsc_cds_clk_name;
1104 };
1105 
1106 struct dsc_error_info {
1107 	u32 dsc_error_val;
1108 	char dsc_error_info[50];
1109 };
1110 
1111 struct vop2_data {
1112 	u32 version;
1113 	u32 esmart_lb_mode;
1114 	struct vop2_vp_data *vp_data;
1115 	struct vop2_win_data *win_data;
1116 	struct vop2_vp_plane_mask *plane_mask;
1117 	struct vop2_plane_table *plane_table;
1118 	struct vop2_power_domain_data *pd;
1119 	struct vop2_dsc_data *dsc;
1120 	struct dsc_error_info *dsc_error_ecw;
1121 	struct dsc_error_info *dsc_error_buffer_flow;
1122 	u8 *vp_primary_plane_order;
1123 	u8 nr_vps;
1124 	u8 nr_layers;
1125 	u8 nr_mixers;
1126 	u8 nr_gammas;
1127 	u8 nr_pd;
1128 	u8 nr_dscs;
1129 	u8 nr_dsc_ecw;
1130 	u8 nr_dsc_buffer_flow;
1131 	u32 reg_len;
1132 };
1133 
1134 struct vop2 {
1135 	u32 *regsbak;
1136 	void *regs;
1137 	void *grf;
1138 	void *vop_grf;
1139 	void *vo1_grf;
1140 	void *sys_pmu;
1141 	u32 reg_len;
1142 	u32 version;
1143 	u32 esmart_lb_mode;
1144 	bool global_init;
1145 	const struct vop2_data *data;
1146 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1147 };
1148 
1149 static struct vop2 *rockchip_vop2;
1150 
1151 static inline bool is_vop3(struct vop2 *vop2)
1152 {
1153 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1154 		return false;
1155 	else
1156 		return true;
1157 }
1158 
1159 /*
1160  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1161  * avg_sd_factor:
1162  * bli_su_factor:
1163  * bic_su_factor:
1164  * = (src - 1) / (dst - 1) << 16;
1165  *
1166  * ygt2 enable: dst get one line from two line of the src
1167  * ygt4 enable: dst get one line from four line of the src.
1168  *
1169  */
1170 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1171 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1172 
1173 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1174 				(fac * (dst - 1) >> 12 < (src - 1))
1175 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1176 				(fac * (dst - 1) >> 16 < (src - 1))
1177 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1178 				(fac * (dst - 1) >> 16 < (src - 1))
1179 
1180 static uint16_t vop2_scale_factor(enum scale_mode mode,
1181 				  int32_t filter_mode,
1182 				  uint32_t src, uint32_t dst)
1183 {
1184 	uint32_t fac = 0;
1185 	int i = 0;
1186 
1187 	if (mode == SCALE_NONE)
1188 		return 0;
1189 
1190 	/*
1191 	 * A workaround to avoid zero div.
1192 	 */
1193 	if ((dst == 1) || (src == 1)) {
1194 		dst = dst + 1;
1195 		src = src + 1;
1196 	}
1197 
1198 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1199 		fac = VOP2_BILI_SCL_DN(src, dst);
1200 		for (i = 0; i < 100; i++) {
1201 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1202 				break;
1203 			fac -= 1;
1204 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1205 		}
1206 	} else {
1207 		fac = VOP2_COMMON_SCL(src, dst);
1208 		for (i = 0; i < 100; i++) {
1209 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1210 				break;
1211 			fac -= 1;
1212 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1213 		}
1214 	}
1215 
1216 	return fac;
1217 }
1218 
1219 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1220 {
1221 	if (is_hor)
1222 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1223 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1224 }
1225 
1226 static uint16_t vop3_scale_factor(enum scale_mode mode,
1227 				  uint32_t src, uint32_t dst, bool is_hor)
1228 {
1229 	uint32_t fac = 0;
1230 	int i = 0;
1231 
1232 	if (mode == SCALE_NONE)
1233 		return 0;
1234 
1235 	/*
1236 	 * A workaround to avoid zero div.
1237 	 */
1238 	if ((dst == 1) || (src == 1)) {
1239 		dst = dst + 1;
1240 		src = src + 1;
1241 	}
1242 
1243 	if (mode == SCALE_DOWN) {
1244 		fac = VOP2_BILI_SCL_DN(src, dst);
1245 		for (i = 0; i < 100; i++) {
1246 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1247 				break;
1248 			fac -= 1;
1249 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1250 		}
1251 	} else {
1252 		fac = VOP2_COMMON_SCL(src, dst);
1253 		for (i = 0; i < 100; i++) {
1254 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1255 				break;
1256 			fac -= 1;
1257 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1258 		}
1259 	}
1260 
1261 	return fac;
1262 }
1263 
1264 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1265 {
1266 	if (src < dst)
1267 		return SCALE_UP;
1268 	else if (src > dst)
1269 		return SCALE_DOWN;
1270 
1271 	return SCALE_NONE;
1272 }
1273 
1274 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1275 {
1276 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1277 }
1278 
1279 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1280 {
1281 	int i = 0;
1282 
1283 	for (i = 0; i < vop2->data->nr_layers; i++) {
1284 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1285 			return vop2->data->vp_primary_plane_order[i];
1286 	}
1287 
1288 	return vop2->data->vp_primary_plane_order[0];
1289 }
1290 
1291 static inline u16 scl_cal_scale(int src, int dst, int shift)
1292 {
1293 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1294 }
1295 
1296 static inline u16 scl_cal_scale2(int src, int dst)
1297 {
1298 	return ((src - 1) << 12) / (dst - 1);
1299 }
1300 
1301 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1302 {
1303 	writel(v, vop2->regs + offset);
1304 	vop2->regsbak[offset >> 2] = v;
1305 }
1306 
1307 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1308 {
1309 	return readl(vop2->regs + offset);
1310 }
1311 
1312 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1313 				   u32 mask, u32 shift, u32 v,
1314 				   bool write_mask)
1315 {
1316 	if (!mask)
1317 		return;
1318 
1319 	if (write_mask) {
1320 		v = ((v & mask) << shift) | (mask << (shift + 16));
1321 	} else {
1322 		u32 cached_val = vop2->regsbak[offset >> 2];
1323 
1324 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1325 		vop2->regsbak[offset >> 2] = v;
1326 	}
1327 
1328 	writel(v, vop2->regs + offset);
1329 }
1330 
1331 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1332 				   u32 mask, u32 shift, u32 v)
1333 {
1334 	u32 val = 0;
1335 
1336 	val = (v << shift) | (mask << (shift + 16));
1337 	writel(val, grf_base + offset);
1338 }
1339 
1340 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1341 				  u32 mask, u32 shift)
1342 {
1343 	return (readl(grf_base + offset) >> shift) & mask;
1344 }
1345 
1346 static char* get_output_if_name(u32 output_if, char *name)
1347 {
1348 	if (output_if & VOP_OUTPUT_IF_RGB)
1349 		strcat(name, " RGB");
1350 	if (output_if & VOP_OUTPUT_IF_BT1120)
1351 		strcat(name, " BT1120");
1352 	if (output_if & VOP_OUTPUT_IF_BT656)
1353 		strcat(name, " BT656");
1354 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1355 		strcat(name, " LVDS0");
1356 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1357 		strcat(name, " LVDS1");
1358 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1359 		strcat(name, " MIPI0");
1360 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1361 		strcat(name, " MIPI1");
1362 	if (output_if & VOP_OUTPUT_IF_eDP0)
1363 		strcat(name, " eDP0");
1364 	if (output_if & VOP_OUTPUT_IF_eDP1)
1365 		strcat(name, " eDP1");
1366 	if (output_if & VOP_OUTPUT_IF_DP0)
1367 		strcat(name, " DP0");
1368 	if (output_if & VOP_OUTPUT_IF_DP1)
1369 		strcat(name, " DP1");
1370 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1371 		strcat(name, " HDMI0");
1372 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1373 		strcat(name, " HDMI1");
1374 
1375 	return name;
1376 }
1377 
1378 static char *get_plane_name(int plane_id, char *name)
1379 {
1380 	switch (plane_id) {
1381 	case ROCKCHIP_VOP2_CLUSTER0:
1382 		strcat(name, "Cluster0");
1383 		break;
1384 	case ROCKCHIP_VOP2_CLUSTER1:
1385 		strcat(name, "Cluster1");
1386 		break;
1387 	case ROCKCHIP_VOP2_ESMART0:
1388 		strcat(name, "Esmart0");
1389 		break;
1390 	case ROCKCHIP_VOP2_ESMART1:
1391 		strcat(name, "Esmart1");
1392 		break;
1393 	case ROCKCHIP_VOP2_SMART0:
1394 		strcat(name, "Smart0");
1395 		break;
1396 	case ROCKCHIP_VOP2_SMART1:
1397 		strcat(name, "Smart1");
1398 		break;
1399 	case ROCKCHIP_VOP2_CLUSTER2:
1400 		strcat(name, "Cluster2");
1401 		break;
1402 	case ROCKCHIP_VOP2_CLUSTER3:
1403 		strcat(name, "Cluster3");
1404 		break;
1405 	case ROCKCHIP_VOP2_ESMART2:
1406 		strcat(name, "Esmart2");
1407 		break;
1408 	case ROCKCHIP_VOP2_ESMART3:
1409 		strcat(name, "Esmart3");
1410 		break;
1411 	}
1412 
1413 	return name;
1414 }
1415 
1416 static bool is_yuv_output(u32 bus_format)
1417 {
1418 	switch (bus_format) {
1419 	case MEDIA_BUS_FMT_YUV8_1X24:
1420 	case MEDIA_BUS_FMT_YUV10_1X30:
1421 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1422 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1423 	case MEDIA_BUS_FMT_YUYV8_2X8:
1424 	case MEDIA_BUS_FMT_YVYU8_2X8:
1425 	case MEDIA_BUS_FMT_UYVY8_2X8:
1426 	case MEDIA_BUS_FMT_VYUY8_2X8:
1427 	case MEDIA_BUS_FMT_YUYV8_1X16:
1428 	case MEDIA_BUS_FMT_YVYU8_1X16:
1429 	case MEDIA_BUS_FMT_UYVY8_1X16:
1430 	case MEDIA_BUS_FMT_VYUY8_1X16:
1431 		return true;
1432 	default:
1433 		return false;
1434 	}
1435 }
1436 
1437 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1438 {
1439 	switch (csc_mode) {
1440 	case V4L2_COLORSPACE_SMPTE170M:
1441 	case V4L2_COLORSPACE_470_SYSTEM_M:
1442 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1443 		return CSC_BT601L;
1444 	case V4L2_COLORSPACE_REC709:
1445 	case V4L2_COLORSPACE_SMPTE240M:
1446 	case V4L2_COLORSPACE_DEFAULT:
1447 		if (bit_depth == CSC_13BIT_DEPTH)
1448 			return CSC_BT709L_13BIT;
1449 		else
1450 			return CSC_BT709L;
1451 	case V4L2_COLORSPACE_JPEG:
1452 		return CSC_BT601F;
1453 	case V4L2_COLORSPACE_BT2020:
1454 		if (bit_depth == CSC_13BIT_DEPTH)
1455 			return CSC_BT2020L_13BIT;
1456 		else
1457 			return CSC_BT2020;
1458 	case V4L2_COLORSPACE_BT709F:
1459 		if (bit_depth == CSC_10BIT_DEPTH) {
1460 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1461 			return CSC_BT601F;
1462 		} else {
1463 			return CSC_BT709F_13BIT;
1464 		}
1465 	case V4L2_COLORSPACE_BT2020F:
1466 		if (bit_depth == CSC_10BIT_DEPTH) {
1467 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1468 			return CSC_BT601F;
1469 		} else {
1470 			return CSC_BT2020F_13BIT;
1471 		}
1472 	default:
1473 		return CSC_BT709L;
1474 	}
1475 }
1476 
1477 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1478 {
1479 	/*
1480 	 * FIXME:
1481 	 *
1482 	 * There is no media type for YUV444 output,
1483 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1484 	 * yuv format.
1485 	 *
1486 	 * From H/W testing, YUV444 mode need a rb swap.
1487 	 */
1488 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1489 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1490 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1491 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1492 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1493 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1494 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1495 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1496 		return true;
1497 	else
1498 		return false;
1499 }
1500 
1501 static inline bool is_hot_plug_devices(int output_type)
1502 {
1503 	switch (output_type) {
1504 	case DRM_MODE_CONNECTOR_HDMIA:
1505 	case DRM_MODE_CONNECTOR_HDMIB:
1506 	case DRM_MODE_CONNECTOR_TV:
1507 	case DRM_MODE_CONNECTOR_DisplayPort:
1508 	case DRM_MODE_CONNECTOR_VGA:
1509 	case DRM_MODE_CONNECTOR_Unknown:
1510 		return true;
1511 	default:
1512 		return false;
1513 	}
1514 }
1515 
1516 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1517 {
1518 	int i = 0;
1519 
1520 	for (i = 0; i < vop2->data->nr_layers; i++) {
1521 		if (vop2->data->win_data[i].phys_id == phys_id)
1522 			return &vop2->data->win_data[i];
1523 	}
1524 
1525 	return NULL;
1526 }
1527 
1528 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1529 {
1530 	int i = 0;
1531 
1532 	for (i = 0; i < vop2->data->nr_pd; i++) {
1533 		if (vop2->data->pd[i].id == pd_id)
1534 			return &vop2->data->pd[i];
1535 	}
1536 
1537 	return NULL;
1538 }
1539 
1540 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1541 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1542 {
1543 	u32 vp_offset = crtc_id * 0x100;
1544 	int i;
1545 
1546 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1547 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1548 			crtc_id, false);
1549 
1550 	for (i = 0; i < lut_len; i++)
1551 		writel(lut_val[i], lut_regs + i);
1552 
1553 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1554 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1555 }
1556 
1557 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1558 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1559 {
1560 	u32 vp_offset = crtc_id * 0x100;
1561 	int i;
1562 
1563 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1564 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1565 			crtc_id, false);
1566 
1567 	for (i = 0; i < lut_len; i++)
1568 		writel(lut_val[i], lut_regs + i);
1569 
1570 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1571 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1572 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1573 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1574 }
1575 
1576 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1577 					struct display_state *state)
1578 {
1579 	struct connector_state *conn_state = &state->conn_state;
1580 	struct crtc_state *cstate = &state->crtc_state;
1581 	struct resource gamma_res;
1582 	fdt_size_t lut_size;
1583 	int i, lut_len, ret = 0;
1584 	u32 *lut_regs;
1585 	u32 *lut_val;
1586 	u32 r, g, b;
1587 	struct base2_disp_info *disp_info = conn_state->disp_info;
1588 	static int gamma_lut_en_num = 1;
1589 
1590 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1591 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1592 		return 0;
1593 	}
1594 
1595 	if (!disp_info)
1596 		return 0;
1597 
1598 	if (!disp_info->gamma_lut_data.size)
1599 		return 0;
1600 
1601 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1602 	if (ret)
1603 		printf("failed to get gamma lut res\n");
1604 	lut_regs = (u32 *)gamma_res.start;
1605 	lut_size = gamma_res.end - gamma_res.start + 1;
1606 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1607 		printf("failed to get gamma lut register\n");
1608 		return 0;
1609 	}
1610 	lut_len = lut_size / 4;
1611 	if (lut_len != 256 && lut_len != 1024) {
1612 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1613 		return 0;
1614 	}
1615 	lut_val = (u32 *)calloc(1, lut_size);
1616 	for (i = 0; i < lut_len; i++) {
1617 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1618 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1619 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1620 
1621 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1622 	}
1623 
1624 	if (vop2->version == VOP_VERSION_RK3568) {
1625 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1626 		gamma_lut_en_num++;
1627 	} else if (vop2->version == VOP_VERSION_RK3588) {
1628 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1629 		if (cstate->splice_mode) {
1630 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1631 			gamma_lut_en_num++;
1632 		}
1633 		gamma_lut_en_num++;
1634 	}
1635 
1636 	return 0;
1637 }
1638 
1639 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1640 					struct display_state *state)
1641 {
1642 	struct connector_state *conn_state = &state->conn_state;
1643 	struct crtc_state *cstate = &state->crtc_state;
1644 	int i, cubic_lut_len;
1645 	u32 vp_offset = cstate->crtc_id * 0x100;
1646 	struct base2_disp_info *disp_info = conn_state->disp_info;
1647 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1648 	u32 *cubic_lut_addr;
1649 
1650 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1651 		return 0;
1652 
1653 	if (!disp_info->cubic_lut_data.size)
1654 		return 0;
1655 
1656 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1657 	cubic_lut_len = disp_info->cubic_lut_data.size;
1658 
1659 	for (i = 0; i < cubic_lut_len / 2; i++) {
1660 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1661 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1662 					((lut->lblue[2 * i] & 0xff) << 24);
1663 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1664 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1665 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1666 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1667 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1668 		*cubic_lut_addr++ = 0;
1669 	}
1670 
1671 	if (cubic_lut_len % 2) {
1672 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1673 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1674 					((lut->lblue[2 * i] & 0xff) << 24);
1675 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1676 		*cubic_lut_addr++ = 0;
1677 		*cubic_lut_addr = 0;
1678 	}
1679 
1680 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1681 		    get_cubic_lut_buffer(cstate->crtc_id));
1682 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1683 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1684 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1685 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1686 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1687 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1688 
1689 	return 0;
1690 }
1691 
1692 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1693 				 struct bcsh_state *bcsh_state, int crtc_id)
1694 {
1695 	struct crtc_state *cstate = &state->crtc_state;
1696 	u32 vp_offset = crtc_id * 0x100;
1697 
1698 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1699 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1700 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1701 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1702 
1703 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1704 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1705 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1706 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1707 
1708 	if (!cstate->bcsh_en) {
1709 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1710 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1711 		return;
1712 	}
1713 
1714 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1715 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1716 			bcsh_state->brightness, false);
1717 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1718 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1719 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1720 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1721 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1722 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1723 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1724 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1725 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1726 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1727 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1728 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1729 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1730 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1731 }
1732 
1733 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1734 {
1735 	struct connector_state *conn_state = &state->conn_state;
1736 	struct base_bcsh_info *bcsh_info;
1737 	struct crtc_state *cstate = &state->crtc_state;
1738 	struct bcsh_state bcsh_state;
1739 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1740 
1741 	if (!conn_state->disp_info)
1742 		return;
1743 	bcsh_info = &conn_state->disp_info->bcsh_info;
1744 	if (!bcsh_info)
1745 		return;
1746 
1747 	if (bcsh_info->brightness != 50 ||
1748 	    bcsh_info->contrast != 50 ||
1749 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1750 		cstate->bcsh_en = true;
1751 
1752 	if (cstate->bcsh_en) {
1753 		if (!cstate->yuv_overlay)
1754 			cstate->post_r2y_en = 1;
1755 		if (!is_yuv_output(conn_state->bus_format))
1756 			cstate->post_y2r_en = 1;
1757 	} else {
1758 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1759 			cstate->post_r2y_en = 1;
1760 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1761 			cstate->post_y2r_en = 1;
1762 	}
1763 
1764 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1765 
1766 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1767 		brightness = interpolate(0, -128, 100, 127,
1768 					 bcsh_info->brightness);
1769 	else
1770 		brightness = interpolate(0, -32, 100, 31,
1771 					 bcsh_info->brightness);
1772 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1773 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1774 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1775 
1776 
1777 	/*
1778 	 *  a:[-30~0):
1779 	 *    sin_hue = 0x100 - sin(a)*256;
1780 	 *    cos_hue = cos(a)*256;
1781 	 *  a:[0~30]
1782 	 *    sin_hue = sin(a)*256;
1783 	 *    cos_hue = cos(a)*256;
1784 	 */
1785 	sin_hue = fixp_sin32(hue) >> 23;
1786 	cos_hue = fixp_cos32(hue) >> 23;
1787 
1788 	bcsh_state.brightness = brightness;
1789 	bcsh_state.contrast = contrast;
1790 	bcsh_state.saturation = saturation;
1791 	bcsh_state.sin_hue = sin_hue;
1792 	bcsh_state.cos_hue = cos_hue;
1793 
1794 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1795 	if (cstate->splice_mode)
1796 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1797 }
1798 
1799 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1800 {
1801 	struct connector_state *conn_state = &state->conn_state;
1802 	struct drm_display_mode *mode = &conn_state->mode;
1803 	struct crtc_state *cstate = &state->crtc_state;
1804 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1805 	u16 hdisplay = mode->crtc_hdisplay;
1806 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1807 
1808 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1809 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1810 	bg_dly -= bg_ovl_dly;
1811 
1812 	if (cstate->splice_mode)
1813 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1814 	else
1815 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1816 
1817 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1818 		hsync_len = 8;
1819 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1820 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1821 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1822 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1823 }
1824 
1825 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1826 {
1827 	struct connector_state *conn_state = &state->conn_state;
1828 	struct drm_display_mode *mode = &conn_state->mode;
1829 	struct crtc_state *cstate = &state->crtc_state;
1830 	u32 vp_offset = (cstate->crtc_id * 0x100);
1831 	u16 vtotal = mode->crtc_vtotal;
1832 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1833 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1834 	u16 hdisplay = mode->crtc_hdisplay;
1835 	u16 vdisplay = mode->crtc_vdisplay;
1836 	u16 hsize =
1837 	    hdisplay * (conn_state->overscan.left_margin +
1838 			conn_state->overscan.right_margin) / 200;
1839 	u16 vsize =
1840 	    vdisplay * (conn_state->overscan.top_margin +
1841 			conn_state->overscan.bottom_margin) / 200;
1842 	u16 hact_end, vact_end;
1843 	u32 val;
1844 
1845 	hsize = round_down(hsize, 2);
1846 	vsize = round_down(vsize, 2);
1847 
1848 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1849 	hact_end = hact_st + hsize;
1850 	val = hact_st << 16;
1851 	val |= hact_end;
1852 
1853 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1854 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1855 	vact_end = vact_st + vsize;
1856 	val = vact_st << 16;
1857 	val |= vact_end;
1858 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1859 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1860 	val |= scl_cal_scale2(hdisplay, hsize);
1861 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1862 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1863 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1864 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1865 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1866 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1867 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1868 		u16 vact_st_f1 = vtotal + vact_st + 1;
1869 		u16 vact_end_f1 = vact_st_f1 + vsize;
1870 
1871 		val = vact_st_f1 << 16 | vact_end_f1;
1872 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1873 	}
1874 
1875 	vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1876 	if (cstate->splice_mode)
1877 		vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1878 }
1879 
1880 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
1881 {
1882 	struct connector_state *conn_state = &state->conn_state;
1883 	struct crtc_state *cstate = &state->crtc_state;
1884 	struct acm_data *acm = &conn_state->disp_info->acm_data;
1885 	struct drm_display_mode *mode = &conn_state->mode;
1886 	u32 vp_offset = (cstate->crtc_id * 0x100);
1887 	s16 *lut_y;
1888 	s16 *lut_h;
1889 	s16 *lut_s;
1890 	u32 value;
1891 	int i;
1892 
1893 	if (!acm->acm_enable) {
1894 		writel(0x2, vop2->regs + RK3528_ACM_CTRL);
1895 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1896 				POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 1, false);
1897 		return;
1898 	}
1899 
1900 	printf("post acm enable\n");
1901 
1902 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
1903 
1904 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
1905 		((mode->vdisplay & 0xfff) << 20);
1906 	writel(value, vop2->regs + RK3528_ACM_CTRL);
1907 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1908 			POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
1909 
1910 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
1911 		((acm->s_gain << 20) & 0x3ff00000);
1912 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
1913 
1914 	lut_y = &acm->gain_lut_hy[0];
1915 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
1916 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
1917 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
1918 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
1919 			((lut_s[i] << 16) & 0xff0000);
1920 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
1921 	}
1922 
1923 	lut_y = &acm->gain_lut_hs[0];
1924 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
1925 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
1926 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
1927 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
1928 			((lut_s[i] << 16) & 0xff0000);
1929 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
1930 	}
1931 
1932 	lut_y = &acm->delta_lut_h[0];
1933 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
1934 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
1935 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
1936 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
1937 			((lut_s[i] << 20) & 0x3ff00000);
1938 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
1939 	}
1940 
1941 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
1942 }
1943 
1944 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
1945 {
1946 	struct connector_state *conn_state = &state->conn_state;
1947 	struct crtc_state *cstate = &state->crtc_state;
1948 	struct acm_data *acm = &conn_state->disp_info->acm_data;
1949 	struct csc_info *csc = &conn_state->disp_info->csc_info;
1950 	struct post_csc_coef csc_coef;
1951 	bool is_input_yuv = false;
1952 	bool is_output_yuv = false;
1953 	bool post_r2y_en = false;
1954 	bool post_csc_en = false;
1955 	u32 vp_offset = (cstate->crtc_id * 0x100);
1956 	u32 value;
1957 	int range_type;
1958 
1959 	printf("post csc enable\n");
1960 
1961 	if (acm->acm_enable) {
1962 		if (!cstate->yuv_overlay)
1963 			post_r2y_en = true;
1964 
1965 		/* do y2r in csc module */
1966 		if (!is_yuv_output(conn_state->bus_format))
1967 			post_csc_en = true;
1968 	} else {
1969 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1970 			post_r2y_en = true;
1971 
1972 		/* do y2r in csc module */
1973 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1974 			post_csc_en = true;
1975 	}
1976 
1977 	if (csc->csc_enable)
1978 		post_csc_en = true;
1979 
1980 	if (cstate->yuv_overlay || post_r2y_en)
1981 		is_input_yuv = true;
1982 
1983 	if (is_yuv_output(conn_state->bus_format))
1984 		is_output_yuv = true;
1985 
1986 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_13BIT_DEPTH);
1987 
1988 	if (post_csc_en) {
1989 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
1990 				       is_output_yuv);
1991 
1992 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
1993 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
1994 				csc_coef.csc_coef00, false);
1995 		value = (csc_coef.csc_coef02 << 16) | csc_coef.csc_coef01;
1996 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
1997 		value = (csc_coef.csc_coef11 << 16) | csc_coef.csc_coef10;
1998 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
1999 		value = (csc_coef.csc_coef20 << 16) | csc_coef.csc_coef12;
2000 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2001 		value = (csc_coef.csc_coef22 << 16) | csc_coef.csc_coef21;
2002 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2003 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2004 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2005 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2006 
2007 		range_type = csc_coef.range_type ? 0 : 1;
2008 		range_type <<= is_input_yuv ? 0 : 1;
2009 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2010 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2011 	}
2012 
2013 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2014 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, post_r2y_en ? 1 : 0, false);
2015 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2016 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2017 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2018 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2019 }
2020 
2021 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2022 {
2023 	struct connector_state *conn_state = &state->conn_state;
2024 	struct base2_disp_info *disp_info = conn_state->disp_info;
2025 	const char *enable_flag;
2026 
2027 	if (!disp_info) {
2028 		printf("disp_info is empty\n");
2029 		return;
2030 	}
2031 
2032 	enable_flag = (const char *)&disp_info->cacm_header;
2033 	if (strncasecmp(enable_flag, "CACM", 4)) {
2034 		printf("acm and csc is not support\n");
2035 		return;
2036 	}
2037 
2038 	vop3_post_acm_config(state, vop2);
2039 	vop3_post_csc_config(state, vop2);
2040 }
2041 
2042 /*
2043  * Read VOP internal power domain on/off status.
2044  * We should query BISR_STS register in PMU for
2045  * power up/down status when memory repair is enabled.
2046  * Return value: 1 for power on, 0 for power off;
2047  */
2048 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2049 {
2050 	int val = 0;
2051 	int shift = 0;
2052 	int shift_factor = 0;
2053 	bool is_bisr_en = false;
2054 
2055 	/*
2056 	 * The order of pd status bits in BISR_STS register
2057 	 * is different from that in VOP SYS_STS register.
2058 	 */
2059 	if (pd_data->id == VOP2_PD_DSC_8K ||
2060 	    pd_data->id == VOP2_PD_DSC_4K ||
2061 	    pd_data->id == VOP2_PD_ESMART)
2062 			shift_factor = 1;
2063 
2064 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2065 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2066 	if (is_bisr_en) {
2067 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2068 
2069 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2070 					  ((val >> shift) & 0x1), 50 * 1000);
2071 	} else {
2072 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2073 
2074 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2075 					  !((val >> shift) & 0x1), 50 * 1000);
2076 	}
2077 }
2078 
2079 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2080 {
2081 	struct vop2_power_domain_data *pd_data;
2082 	int ret = 0;
2083 
2084 	if (!pd_id)
2085 		return 0;
2086 
2087 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2088 	if (!pd_data) {
2089 		printf("can't find pd_data by id\n");
2090 		return -EINVAL;
2091 	}
2092 
2093 	if (pd_data->parent_id) {
2094 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2095 		if (ret) {
2096 			printf("can't open parent power domain\n");
2097 			return -EINVAL;
2098 		}
2099 	}
2100 
2101 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
2102 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
2103 	ret = vop2_wait_power_domain_on(vop2, pd_data);
2104 	if (ret) {
2105 		printf("wait vop2 power domain timeout\n");
2106 		return ret;
2107 	}
2108 
2109 	return 0;
2110 }
2111 
2112 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2113 {
2114 	u32 *base = vop2->regs;
2115 	int i = 0;
2116 
2117 	/*
2118 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2119 	 */
2120 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2121 		vop2->regsbak[i] = base[i];
2122 }
2123 
2124 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2125 {
2126 	struct vop2_win_data *win_data;
2127 	int layer_phy_id = 0;
2128 	int i, j;
2129 	u32 ovl_port_offset = 0;
2130 	u32 layer_nr = 0;
2131 	u8 shift = 0;
2132 
2133 	/* layer sel win id */
2134 	for (i = 0; i < vop2->data->nr_vps; i++) {
2135 		shift = 0;
2136 		ovl_port_offset = 0x100 * i;
2137 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2138 		for (j = 0; j < layer_nr; j++) {
2139 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2140 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2141 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2142 					shift, win_data->layer_sel_win_id[i], false);
2143 			shift += 4;
2144 		}
2145 	}
2146 
2147 	/* win sel port */
2148 	for (i = 0; i < vop2->data->nr_vps; i++) {
2149 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2150 		for (j = 0; j < layer_nr; j++) {
2151 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2152 				continue;
2153 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2154 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2155 			shift = win_data->win_sel_port_offset * 2;
2156 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
2157 					shift, i, false);
2158 		}
2159 	}
2160 }
2161 
2162 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2163 {
2164 	struct crtc_state *cstate = &state->crtc_state;
2165 	struct vop2_win_data *win_data;
2166 	int layer_phy_id = 0;
2167 	int total_used_layer = 0;
2168 	int port_mux = 0;
2169 	int i, j;
2170 	u32 layer_nr = 0;
2171 	u8 shift = 0;
2172 
2173 	/* layer sel win id */
2174 	for (i = 0; i < vop2->data->nr_vps; i++) {
2175 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2176 		for (j = 0; j < layer_nr; j++) {
2177 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2178 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2179 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2180 					shift, win_data->layer_sel_win_id[i], false);
2181 			shift += 4;
2182 		}
2183 	}
2184 
2185 	/* win sel port */
2186 	for (i = 0; i < vop2->data->nr_vps; i++) {
2187 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2188 		for (j = 0; j < layer_nr; j++) {
2189 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2190 				continue;
2191 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2192 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2193 			shift = win_data->win_sel_port_offset * 2;
2194 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2195 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2196 		}
2197 	}
2198 
2199 	/**
2200 	 * port mux config
2201 	 */
2202 	for (i = 0; i < vop2->data->nr_vps; i++) {
2203 		shift = i * 4;
2204 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2205 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2206 			port_mux = total_used_layer - 1;
2207 		} else {
2208 			port_mux = 8;
2209 		}
2210 
2211 		if (i == vop2->data->nr_vps - 1)
2212 			port_mux = vop2->data->nr_mixers;
2213 
2214 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2215 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2216 				PORT_MUX_SHIFT + shift, port_mux, false);
2217 	}
2218 }
2219 
2220 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2221 {
2222 	if (!is_vop3(vop2))
2223 		return false;
2224 
2225 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2226 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2227 		return true;
2228 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2229 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2230 		return true;
2231 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2232 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2233 		return true;
2234 	else
2235 		return false;
2236 }
2237 
2238 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2239 {
2240 	struct vop2_win_data *win_data;
2241 	int layer_phy_id = 0;
2242 	int i, j;
2243 	u8 scale_engine_num = 0;
2244 	u32 layer_nr = 0;
2245 
2246 	/* store plane mask for vop2_fixup_dts */
2247 	for (i = 0; i < vop2->data->nr_vps; i++) {
2248 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2249 		for (j = 0; j < layer_nr; j++) {
2250 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2251 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2252 			if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2253 				continue;
2254 
2255 			win_data->scale_engine_num = scale_engine_num++;
2256 		}
2257 	}
2258 }
2259 
2260 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2261 {
2262 	struct crtc_state *cstate = &state->crtc_state;
2263 	struct vop2_vp_plane_mask *plane_mask;
2264 	int layer_phy_id = 0;
2265 	int i, j;
2266 	u32 layer_nr = 0;
2267 
2268 	if (vop2->global_init)
2269 		return;
2270 
2271 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2272 	if (soc_is_rk3566())
2273 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2274 				OTP_WIN_EN_SHIFT, 1, false);
2275 
2276 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2277 		u32 plane_mask;
2278 		int primary_plane_id;
2279 
2280 		for (i = 0; i < vop2->data->nr_vps; i++) {
2281 			plane_mask = cstate->crtc->vps[i].plane_mask;
2282 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2283 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2284 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2285 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2286 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2287 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2288 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2289 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2290 
2291 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2292 			for (j = 0; j < layer_nr; j++) {
2293 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2294 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2295 			}
2296 		}
2297 	} else {/* need soft assign plane mask */
2298 		/* find the first unplug devices and set it as main display */
2299 		int main_vp_index = -1;
2300 		int active_vp_num = 0;
2301 
2302 		for (i = 0; i < vop2->data->nr_vps; i++) {
2303 			if (cstate->crtc->vps[i].enable)
2304 				active_vp_num++;
2305 		}
2306 		printf("VOP have %d active VP\n", active_vp_num);
2307 
2308 		if (soc_is_rk3566() && active_vp_num > 2)
2309 			printf("ERROR: rk3566 only support 2 display output!!\n");
2310 		plane_mask = vop2->data->plane_mask;
2311 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2312 		/*
2313 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2314 		 * for cvbs store in plane_mask[2].
2315 		 */
2316 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2317 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2318 			plane_mask += 2 * VOP2_VP_MAX;
2319 
2320 		if (vop2->version == VOP_VERSION_RK3528) {
2321 			/*
2322 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2323 			 * by both vp0 and vp1.
2324 			 */
2325 			j = 0;
2326 		} else {
2327 			for (i = 0; i < vop2->data->nr_vps; i++) {
2328 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2329 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2330 					main_vp_index = i;
2331 					break;
2332 				}
2333 			}
2334 
2335 			/* if no find unplug devices, use vp0 as main display */
2336 			if (main_vp_index < 0) {
2337 				main_vp_index = 0;
2338 				vop2->vp_plane_mask[0] = plane_mask[0];
2339 			}
2340 
2341 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2342 		}
2343 
2344 		/* init other display except main display */
2345 		for (i = 0; i < vop2->data->nr_vps; i++) {
2346 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2347 				continue;
2348 			vop2->vp_plane_mask[i] = plane_mask[j++];
2349 		}
2350 
2351 		/* store plane mask for vop2_fixup_dts */
2352 		for (i = 0; i < vop2->data->nr_vps; i++) {
2353 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2354 			for (j = 0; j < layer_nr; j++) {
2355 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2356 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2357 			}
2358 		}
2359 	}
2360 
2361 	if (vop2->version == VOP_VERSION_RK3588)
2362 		rk3588_vop2_regsbak(vop2);
2363 	else
2364 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2365 
2366 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2367 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2368 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2369 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2370 
2371 	for (i = 0; i < vop2->data->nr_vps; i++) {
2372 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2373 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2374 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2375 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2376 	}
2377 
2378 	if (is_vop3(vop2))
2379 		vop3_overlay_init(vop2, state);
2380 	else
2381 		vop2_overlay_init(vop2, state);
2382 
2383 	if (is_vop3(vop2)) {
2384 		/*
2385 		 * you can rewrite at dts vop node:
2386 		 *
2387 		 * VOP3_ESMART_8K_MODE = 0,
2388 		 * VOP3_ESMART_4K_4K_MODE = 1,
2389 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2390 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2391 		 *
2392 		 * &vop {
2393 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2394 		 * };
2395 		 */
2396 		vop2->esmart_lb_mode = ofnode_read_u32_default(cstate->node, "esmart_lb_mode", -1);
2397 		if (vop2->esmart_lb_mode < 0)
2398 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2399 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2400 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2401 
2402 		vop3_init_esmart_scale_engine(vop2);
2403 
2404 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2405 				DSP_VS_T_SEL_SHIFT, 0, false);
2406 	}
2407 
2408 	if (vop2->version == VOP_VERSION_RK3568)
2409 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2410 
2411 	vop2->global_init = true;
2412 }
2413 
2414 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2415 {
2416 	struct crtc_state *cstate = &state->crtc_state;
2417 	int ret;
2418 
2419 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
2420 	ret = clk_set_defaults(cstate->dev);
2421 	if (ret)
2422 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
2423 
2424 	rockchip_vop2_gamma_lut_init(vop2, state);
2425 	rockchip_vop2_cubic_lut_init(vop2, state);
2426 
2427 	return 0;
2428 }
2429 
2430 /*
2431  * VOP2 have multi video ports.
2432  * video port ------- crtc
2433  */
2434 static int rockchip_vop2_preinit(struct display_state *state)
2435 {
2436 	struct crtc_state *cstate = &state->crtc_state;
2437 	const struct vop2_data *vop2_data = cstate->crtc->data;
2438 
2439 	if (!rockchip_vop2) {
2440 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2441 		if (!rockchip_vop2)
2442 			return -ENOMEM;
2443 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2444 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2445 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2446 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2447 		if (rockchip_vop2->grf <= 0)
2448 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2449 		rockchip_vop2->version = vop2_data->version;
2450 		rockchip_vop2->data = vop2_data;
2451 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2452 			struct regmap *map;
2453 
2454 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2455 			if (rockchip_vop2->vop_grf <= 0)
2456 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2457 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2458 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2459 			if (rockchip_vop2->vo1_grf <= 0)
2460 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2461 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2462 			if (rockchip_vop2->sys_pmu <= 0)
2463 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2464 		}
2465 	}
2466 
2467 	cstate->private = rockchip_vop2;
2468 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2469 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2470 
2471 	vop2_global_initial(rockchip_vop2, state);
2472 
2473 	return 0;
2474 }
2475 
2476 /*
2477  * calc the dclk on rk3588
2478  * the available div of dclk is 1, 2, 4
2479  *
2480  */
2481 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2482 {
2483 	if (child_clk * 4 <= max_dclk)
2484 		return child_clk * 4;
2485 	else if (child_clk * 2 <= max_dclk)
2486 		return child_clk * 2;
2487 	else if (child_clk <= max_dclk)
2488 		return child_clk;
2489 	else
2490 		return 0;
2491 }
2492 
2493 /*
2494  * 4 pixclk/cycle on rk3588
2495  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2496  * DP: dp_pixclk = dclk_out <= dclk_core
2497  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2498  */
2499 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2500 				       int *dclk_core_div, int *dclk_out_div,
2501 				       int *if_pixclk_div, int *if_dclk_div)
2502 {
2503 	struct crtc_state *cstate = &state->crtc_state;
2504 	struct connector_state *conn_state = &state->conn_state;
2505 	struct drm_display_mode *mode = &conn_state->mode;
2506 	struct vop2 *vop2 = cstate->private;
2507 	unsigned long v_pixclk = mode->crtc_clock;
2508 	unsigned long dclk_core_rate = v_pixclk >> 2;
2509 	unsigned long dclk_rate = v_pixclk;
2510 	unsigned long dclk_out_rate;
2511 	u64 if_dclk_rate;
2512 	u64 if_pixclk_rate;
2513 	int output_type = conn_state->type;
2514 	int output_mode = conn_state->output_mode;
2515 	int K = 1;
2516 
2517 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2518 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2519 		printf("Dual channel and YUV420 can't work together\n");
2520 		return -EINVAL;
2521 	}
2522 
2523 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2524 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2525 		K = 2;
2526 
2527 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2528 		/*
2529 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2530 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2531 		 */
2532 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2533 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2534 			dclk_rate = dclk_rate >> 1;
2535 			K = 2;
2536 		}
2537 		if (cstate->dsc_enable) {
2538 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2539 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2540 		} else {
2541 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2542 			if_dclk_rate = dclk_core_rate / K;
2543 		}
2544 
2545 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2546 			dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk);
2547 
2548 		if (!dclk_rate) {
2549 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2550 			       vop2->data->vp_data->max_dclk, if_pixclk_rate);
2551 			return -EINVAL;
2552 		}
2553 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2554 		*if_dclk_div = dclk_rate / if_dclk_rate;
2555 		*dclk_core_div = dclk_rate / dclk_core_rate;
2556 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2557 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2558 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2559 		/* edp_pixclk = edp_dclk > dclk_core */
2560 		if_pixclk_rate = v_pixclk / K;
2561 		if_dclk_rate = v_pixclk / K;
2562 		dclk_rate = if_pixclk_rate * K;
2563 		*dclk_core_div = dclk_rate / dclk_core_rate;
2564 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2565 		*if_dclk_div = *if_pixclk_div;
2566 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2567 		dclk_out_rate = v_pixclk >> 2;
2568 		dclk_out_rate = dclk_out_rate / K;
2569 
2570 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
2571 		if (!dclk_rate) {
2572 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2573 			       vop2->data->vp_data->max_dclk, dclk_core_rate);
2574 			return -EINVAL;
2575 		}
2576 		*dclk_out_div = dclk_rate / dclk_out_rate;
2577 		*dclk_core_div = dclk_rate / dclk_core_rate;
2578 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2579 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2580 			K = 2;
2581 		if (cstate->dsc_enable)
2582 			/* dsc output is 96bit, dsi input is 192 bit */
2583 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2584 		else
2585 			if_pixclk_rate = dclk_core_rate / K;
2586 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2587 		dclk_out_rate = dclk_core_rate / K;
2588 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2589 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
2590 		if (!dclk_rate) {
2591 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2592 			       vop2->data->vp_data->max_dclk, dclk_rate);
2593 			return -EINVAL;
2594 		}
2595 
2596 		if (cstate->dsc_enable)
2597 			dclk_rate = dclk_rate >> 1;
2598 
2599 		*dclk_out_div = dclk_rate / dclk_out_rate;
2600 		*dclk_core_div = dclk_rate / dclk_core_rate;
2601 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2602 		if (cstate->dsc_enable)
2603 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2604 
2605 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2606 		dclk_rate = v_pixclk;
2607 		*dclk_core_div = dclk_rate / dclk_core_rate;
2608 	}
2609 
2610 	*if_pixclk_div = ilog2(*if_pixclk_div);
2611 	*if_dclk_div = ilog2(*if_dclk_div);
2612 	*dclk_core_div = ilog2(*dclk_core_div);
2613 	*dclk_out_div = ilog2(*dclk_out_div);
2614 
2615 	return dclk_rate;
2616 }
2617 
2618 static int vop2_calc_dsc_clk(struct display_state *state)
2619 {
2620 	struct connector_state *conn_state = &state->conn_state;
2621 	struct drm_display_mode *mode = &conn_state->mode;
2622 	struct crtc_state *cstate = &state->crtc_state;
2623 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2624 	u8 k = 1;
2625 
2626 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2627 		k = 2;
2628 
2629 	cstate->dsc_txp_clk_rate = v_pixclk;
2630 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2631 
2632 	cstate->dsc_pxl_clk_rate = v_pixclk;
2633 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2634 
2635 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2636 	 * cds_dat_width = 96;
2637 	 * bits_per_pixel = [8-12];
2638 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2639 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2640 	 * otherwise dsc_cds = crtc_clock / 8;
2641 	 */
2642 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2643 
2644 	return 0;
2645 }
2646 
2647 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2648 {
2649 	struct crtc_state *cstate = &state->crtc_state;
2650 	struct connector_state *conn_state = &state->conn_state;
2651 	struct drm_display_mode *mode = &conn_state->mode;
2652 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2653 	struct vop2 *vop2 = cstate->private;
2654 	u32 vp_offset = (cstate->crtc_id * 0x100);
2655 	u16 hdisplay = mode->crtc_hdisplay;
2656 	int output_if = conn_state->output_if;
2657 	int if_pixclk_div = 0;
2658 	int if_dclk_div = 0;
2659 	unsigned long dclk_rate;
2660 	u32 val;
2661 
2662 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2663 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2664 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2665 	} else {
2666 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2667 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2668 	}
2669 
2670 	if (cstate->dsc_enable) {
2671 		int k = 1;
2672 
2673 		if (!vop2->data->nr_dscs) {
2674 			printf("Unsupported DSC\n");
2675 			return 0;
2676 		}
2677 
2678 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2679 			k = 2;
2680 
2681 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2682 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2683 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2684 
2685 		vop2_calc_dsc_clk(state);
2686 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2687 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2688 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2689 	}
2690 
2691 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2692 
2693 	if (output_if & VOP_OUTPUT_IF_RGB) {
2694 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2695 				4, false);
2696 	}
2697 
2698 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2699 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2700 				3, false);
2701 	}
2702 
2703 	if (output_if & VOP_OUTPUT_IF_BT656) {
2704 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2705 				2, false);
2706 	}
2707 
2708 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2709 		if (cstate->crtc_id == 2)
2710 			val = 0;
2711 		else
2712 			val = 1;
2713 
2714 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2715 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2716 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2717 
2718 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2719 				1, false);
2720 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2721 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2722 				if_pixclk_div, false);
2723 
2724 		if (conn_state->hold_mode) {
2725 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2726 					EN_MASK, EDPI_TE_EN, 1, false);
2727 
2728 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2729 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2730 		}
2731 	}
2732 
2733 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2734 		if (cstate->crtc_id == 2)
2735 			val = 0;
2736 		else if (cstate->crtc_id == 3)
2737 			val = 1;
2738 		else
2739 			val = 3; /*VP1*/
2740 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2741 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2742 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2743 
2744 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2745 				1, false);
2746 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2747 				val, false);
2748 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2749 				if_pixclk_div, false);
2750 
2751 		if (conn_state->hold_mode) {
2752 			/* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */
2753 			if (vop2->version == VOP_VERSION_RK3588 && val == 3)
2754 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2755 						EN_MASK, EDPI_TE_EN, 0, false);
2756 			else
2757 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2758 						EN_MASK, EDPI_TE_EN, 1, false);
2759 
2760 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2761 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2762 		}
2763 	}
2764 
2765 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2766 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2767 				MIPI_DUAL_EN_SHIFT, 1, false);
2768 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2769 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2770 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2771 					false);
2772 		switch (conn_state->type) {
2773 		case DRM_MODE_CONNECTOR_DisplayPort:
2774 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2775 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2776 			break;
2777 		case DRM_MODE_CONNECTOR_eDP:
2778 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2779 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2780 			break;
2781 		case DRM_MODE_CONNECTOR_HDMIA:
2782 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2783 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2784 			break;
2785 		case DRM_MODE_CONNECTOR_DSI:
2786 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2787 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2788 			break;
2789 		default:
2790 			break;
2791 		}
2792 	}
2793 
2794 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2795 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2796 				1, false);
2797 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2798 				cstate->crtc_id, false);
2799 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2800 				if_dclk_div, false);
2801 
2802 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2803 				if_pixclk_div, false);
2804 
2805 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2806 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2807 	}
2808 
2809 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2810 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2811 				1, false);
2812 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2813 				cstate->crtc_id, false);
2814 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2815 				if_dclk_div, false);
2816 
2817 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2818 				if_pixclk_div, false);
2819 
2820 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2821 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2822 	}
2823 
2824 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2825 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2826 				1, false);
2827 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2828 				cstate->crtc_id, false);
2829 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2830 				if_dclk_div, false);
2831 
2832 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2833 				if_pixclk_div, false);
2834 
2835 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2836 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2837 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2838 				HDMI_SYNC_POL_MASK,
2839 				HDMI0_SYNC_POL_SHIFT, val);
2840 	}
2841 
2842 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2843 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2844 				1, false);
2845 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2846 				cstate->crtc_id, false);
2847 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2848 				if_dclk_div, false);
2849 
2850 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2851 				if_pixclk_div, false);
2852 
2853 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2854 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2855 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2856 				HDMI_SYNC_POL_MASK,
2857 				HDMI1_SYNC_POL_SHIFT, val);
2858 	}
2859 
2860 	if (output_if & VOP_OUTPUT_IF_DP0) {
2861 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2862 				1, false);
2863 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2864 				cstate->crtc_id, false);
2865 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2866 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2867 	}
2868 
2869 	if (output_if & VOP_OUTPUT_IF_DP1) {
2870 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2871 				1, false);
2872 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2873 				cstate->crtc_id, false);
2874 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2875 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2876 	}
2877 
2878 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2879 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2880 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2881 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2882 
2883 	return dclk_rate;
2884 }
2885 
2886 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2887 {
2888 	struct crtc_state *cstate = &state->crtc_state;
2889 	struct connector_state *conn_state = &state->conn_state;
2890 	struct drm_display_mode *mode = &conn_state->mode;
2891 	struct vop2 *vop2 = cstate->private;
2892 	u32 vp_offset = (cstate->crtc_id * 0x100);
2893 	bool dclk_inv;
2894 	u32 val;
2895 
2896 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2897 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2898 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2899 
2900 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2901 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2902 				1, false);
2903 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2904 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2905 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2906 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2907 	}
2908 
2909 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2910 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2911 				1, false);
2912 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2913 				BT1120_EN_SHIFT, 1, false);
2914 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2915 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2916 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2917 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2918 	}
2919 
2920 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2921 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2922 				1, false);
2923 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2924 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2925 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2926 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2927 	}
2928 
2929 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2930 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2931 				1, false);
2932 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2933 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
2934 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2935 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2936 	}
2937 
2938 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2939 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
2940 				1, false);
2941 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2942 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
2943 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2944 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2945 	}
2946 
2947 	if (conn_state->output_flags &
2948 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
2949 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
2950 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2951 				LVDS_DUAL_EN_SHIFT, 1, false);
2952 		if (conn_state->output_flags &
2953 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2954 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2955 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
2956 					false);
2957 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2958 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2959 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
2960 	}
2961 
2962 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
2963 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
2964 				1, false);
2965 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2966 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
2967 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2968 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2969 	}
2970 
2971 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
2972 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
2973 				1, false);
2974 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2975 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
2976 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2977 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2978 	}
2979 
2980 	if (conn_state->output_flags &
2981 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2982 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2983 				MIPI_DUAL_EN_SHIFT, 1, false);
2984 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2985 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2986 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2987 					false);
2988 	}
2989 
2990 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
2991 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
2992 				1, false);
2993 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2994 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
2995 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2996 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
2997 	}
2998 
2999 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3000 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3001 				1, false);
3002 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3003 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3004 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3005 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3006 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3007 				IF_CRTL_HDMI_PIN_POL_MASK,
3008 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3009 	}
3010 
3011 	return mode->clock;
3012 }
3013 
3014 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
3015 {
3016 	struct crtc_state *cstate = &state->crtc_state;
3017 	struct connector_state *conn_state = &state->conn_state;
3018 	struct drm_display_mode *mode = &conn_state->mode;
3019 	struct vop2 *vop2 = cstate->private;
3020 	u32 val;
3021 
3022 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3023 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3024 
3025 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3026 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3027 				1, false);
3028 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3029 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3030 	}
3031 
3032 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3033 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3034 				1, false);
3035 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3036 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3037 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3038 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3039 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3040 				IF_CRTL_HDMI_PIN_POL_MASK,
3041 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3042 	}
3043 
3044 	return mode->crtc_clock;
3045 }
3046 
3047 static void vop2_post_color_swap(struct display_state *state)
3048 {
3049 	struct crtc_state *cstate = &state->crtc_state;
3050 	struct connector_state *conn_state = &state->conn_state;
3051 	struct vop2 *vop2 = cstate->private;
3052 	u32 vp_offset = (cstate->crtc_id * 0x100);
3053 	u32 output_type = conn_state->type;
3054 	u32 data_swap = 0;
3055 
3056 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
3057 		data_swap = DSP_RB_SWAP;
3058 
3059 	if (vop2->version == VOP_VERSION_RK3588 &&
3060 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
3061 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
3062 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
3063 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
3064 		data_swap |= DSP_RG_SWAP;
3065 
3066 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
3067 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
3068 }
3069 
3070 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
3071 {
3072 	int ret = 0;
3073 
3074 	if (parent->dev)
3075 		ret = clk_set_parent(clk, parent);
3076 	if (ret < 0)
3077 		debug("failed to set %s as parent for %s\n",
3078 		      parent->dev->name, clk->dev->name);
3079 }
3080 
3081 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
3082 {
3083 	int ret = 0;
3084 
3085 	if (clk->dev)
3086 		ret = clk_set_rate(clk, rate);
3087 	if (ret < 0)
3088 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
3089 
3090 	return ret;
3091 }
3092 
3093 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
3094 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
3095 				  int *dsc_cds_clk_div, u64 dclk_rate)
3096 {
3097 	struct crtc_state *cstate = &state->crtc_state;
3098 
3099 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
3100 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
3101 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
3102 
3103 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
3104 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
3105 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
3106 }
3107 
3108 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
3109 {
3110 	struct crtc_state *cstate = &state->crtc_state;
3111 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
3112 	struct drm_dsc_picture_parameter_set config_pps;
3113 	const struct vop2_data *vop2_data = vop2->data;
3114 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3115 	u32 *pps_val = (u32 *)&config_pps;
3116 	u32 decoder_regs_offset = (dsc_id * 0x100);
3117 	int i = 0;
3118 
3119 	memcpy(&config_pps, pps, sizeof(config_pps));
3120 
3121 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
3122 		config_pps.pps_3 &= 0xf0;
3123 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
3124 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
3125 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
3126 	}
3127 
3128 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
3129 		config_pps.rc_range_parameters[i] =
3130 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
3131 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
3132 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
3133 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
3134 	}
3135 
3136 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
3137 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
3138 }
3139 
3140 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
3141 {
3142 	struct connector_state *conn_state = &state->conn_state;
3143 	struct drm_display_mode *mode = &conn_state->mode;
3144 	struct crtc_state *cstate = &state->crtc_state;
3145 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3146 	const struct vop2_data *vop2_data = vop2->data;
3147 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
3148 	bool mipi_ds_mode = false;
3149 	u8 dsc_interface_mode = 0;
3150 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3151 	u16 hdisplay = mode->crtc_hdisplay;
3152 	u16 htotal = mode->crtc_htotal;
3153 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3154 	u16 vdisplay = mode->crtc_vdisplay;
3155 	u16 vtotal = mode->crtc_vtotal;
3156 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3157 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3158 	u16 vact_end = vact_st + vdisplay;
3159 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3160 	u32 decoder_regs_offset = (dsc_id * 0x100);
3161 	int dsc_txp_clk_div = 0;
3162 	int dsc_pxl_clk_div = 0;
3163 	int dsc_cds_clk_div = 0;
3164 	int val = 0;
3165 
3166 	if (!vop2->data->nr_dscs) {
3167 		printf("Unsupported DSC\n");
3168 		return;
3169 	}
3170 
3171 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
3172 		printf("DSC%d supported max slice is: %d, current is: %d\n",
3173 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
3174 
3175 	if (dsc_data->pd_id) {
3176 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
3177 			printf("open dsc%d pd fail\n", dsc_id);
3178 	}
3179 
3180 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
3181 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
3182 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
3183 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
3184 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3185 		dsc_interface_mode = VOP_DSC_IF_HDMI;
3186 	} else {
3187 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
3188 		if (mipi_ds_mode)
3189 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
3190 		else
3191 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
3192 	}
3193 
3194 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3195 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3196 				DSC_MAN_MODE_SHIFT, 0, false);
3197 	else
3198 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3199 				DSC_MAN_MODE_SHIFT, 1, false);
3200 
3201 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
3202 
3203 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
3204 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
3205 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
3206 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3207 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3208 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3209 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3210 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3211 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3212 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3213 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3214 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3215 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3216 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3217 
3218 	if (!mipi_ds_mode) {
3219 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3220 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3221 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3222 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3223 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3224 		int k = 1;
3225 
3226 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3227 			k = 2;
3228 
3229 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3230 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3231 
3232 		/*
3233 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3234 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3235 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3236 		 *
3237 		 * HDMI:
3238 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3239 		 *                 delay_line_num = 4 - BPP / 8
3240 		 *                                = (64 - target_bpp / 8) / 16
3241 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3242 		 *
3243 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
3244 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
3245 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3246 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
3247 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3248 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
3249 		 */
3250 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3251 		dsc_cds_rate_mhz = dsc_cds_rate;
3252 		dsc_hsync = hsync_len / 2;
3253 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
3254 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3255 		} else {
3256 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
3257 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
3258 					     be16_to_cpu(cstate->pps.chunk_size);
3259 
3260 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3261 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
3262 
3263 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
3264 			if (dsc_hsync < 8)
3265 				dsc_hsync = 8;
3266 		}
3267 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3268 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3269 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3270 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3271 
3272 		/*
3273 		 * htotal / dclk_core = dsc_htotal /cds_clk
3274 		 *
3275 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3276 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3277 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3278 		 *
3279 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3280 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3281 		 */
3282 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3283 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3284 		val = dsc_htotal << 16 | dsc_hsync;
3285 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3286 				DSC_HTOTAL_PW_SHIFT, val, false);
3287 
3288 		dsc_hact_st = hact_st / 2;
3289 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3290 		val = dsc_hact_end << 16 | dsc_hact_st;
3291 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3292 				DSC_HACT_ST_END_SHIFT, val, false);
3293 
3294 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3295 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3296 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3297 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3298 	}
3299 
3300 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3301 			RST_DEASSERT_SHIFT, 1, false);
3302 	udelay(10);
3303 
3304 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3305 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3306 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3307 
3308 	vop2_load_pps(state, vop2, dsc_id);
3309 
3310 	val |= (1 << DSC_PPS_UPD_SHIFT);
3311 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3312 
3313 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3314 	       dsc_id,
3315 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3316 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3317 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3318 }
3319 
3320 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3321 {
3322 	struct crtc_state *cstate = &state->crtc_state;
3323 	struct vop2 *vop2 = cstate->private;
3324 	struct udevice *vp_dev, *dev;
3325 	struct ofnode_phandle_args args;
3326 	char vp_name[10];
3327 	int ret;
3328 
3329 	if (vop2->version != VOP_VERSION_RK3588)
3330 		return false;
3331 
3332 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3333 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3334 		debug("warn: can't get vp device\n");
3335 		return false;
3336 	}
3337 
3338 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3339 					 0, &args);
3340 	if (ret) {
3341 		debug("assigned-clock-parents's node not define\n");
3342 		return false;
3343 	}
3344 
3345 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3346 		debug("warn: can't get clk device\n");
3347 		return false;
3348 	}
3349 
3350 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3351 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3352 		if (clk_dev)
3353 			*clk_dev = dev;
3354 		return true;
3355 	}
3356 
3357 	return false;
3358 }
3359 
3360 static int rockchip_vop2_init(struct display_state *state)
3361 {
3362 	struct crtc_state *cstate = &state->crtc_state;
3363 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3364 	struct connector_state *conn_state = &state->conn_state;
3365 	struct drm_display_mode *mode = &conn_state->mode;
3366 	struct vop2 *vop2 = cstate->private;
3367 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3368 	u16 hdisplay = mode->crtc_hdisplay;
3369 	u16 htotal = mode->crtc_htotal;
3370 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3371 	u16 hact_end = hact_st + hdisplay;
3372 	u16 vdisplay = mode->crtc_vdisplay;
3373 	u16 vtotal = mode->crtc_vtotal;
3374 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3375 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3376 	u16 vact_end = vact_st + vdisplay;
3377 	bool yuv_overlay = false;
3378 	u32 vp_offset = (cstate->crtc_id * 0x100);
3379 	u32 line_flag_offset = (cstate->crtc_id * 4);
3380 	u32 val, act_end;
3381 	u8 dither_down_en = 0;
3382 	u8 pre_dither_down_en = 0;
3383 	u8 dclk_div_factor = 0;
3384 	char output_type_name[30] = {0};
3385 	char dclk_name[9];
3386 	struct clk dclk;
3387 	struct clk hdmi0_phy_pll;
3388 	struct clk hdmi1_phy_pll;
3389 	struct clk hdmi_phy_pll;
3390 	struct udevice *disp_dev;
3391 	unsigned long dclk_rate = 0;
3392 	int ret;
3393 
3394 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3395 	       mode->crtc_hdisplay, mode->vdisplay,
3396 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3397 	       mode->vrefresh,
3398 	       get_output_if_name(conn_state->output_if, output_type_name),
3399 	       cstate->crtc_id);
3400 
3401 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3402 		cstate->splice_mode = true;
3403 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3404 		if (!cstate->splice_crtc_id) {
3405 			printf("%s: Splice mode is unsupported by vp%d\n",
3406 			       __func__, cstate->crtc_id);
3407 			return -EINVAL;
3408 		}
3409 
3410 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3411 				PORT_MERGE_EN_SHIFT, 1, false);
3412 	}
3413 
3414 	vop2_initial(vop2, state);
3415 	if (vop2->version == VOP_VERSION_RK3588)
3416 		dclk_rate = rk3588_vop2_if_cfg(state);
3417 	else if (vop2->version == VOP_VERSION_RK3568)
3418 		dclk_rate = rk3568_vop2_if_cfg(state);
3419 	else if (vop2->version == VOP_VERSION_RK3528)
3420 		dclk_rate = rk3528_vop2_if_cfg(state);
3421 
3422 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3423 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3424 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3425 
3426 	vop2_post_color_swap(state);
3427 
3428 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3429 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3430 
3431 	switch (conn_state->bus_format) {
3432 	case MEDIA_BUS_FMT_RGB565_1X16:
3433 		dither_down_en = 1;
3434 		break;
3435 	case MEDIA_BUS_FMT_RGB666_1X18:
3436 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3437 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3438 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3439 		dither_down_en = 1;
3440 		break;
3441 	case MEDIA_BUS_FMT_YUV8_1X24:
3442 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3443 		dither_down_en = 0;
3444 		pre_dither_down_en = 1;
3445 		break;
3446 	case MEDIA_BUS_FMT_YUV10_1X30:
3447 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3448 	case MEDIA_BUS_FMT_RGB888_1X24:
3449 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3450 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3451 	default:
3452 		dither_down_en = 0;
3453 		pre_dither_down_en = 0;
3454 		break;
3455 	}
3456 
3457 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
3458 		pre_dither_down_en = 0;
3459 	else
3460 		pre_dither_down_en = 1;
3461 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3462 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3463 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3464 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3465 
3466 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3467 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3468 			yuv_overlay, false);
3469 
3470 	cstate->yuv_overlay = yuv_overlay;
3471 
3472 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3473 		    (htotal << 16) | hsync_len);
3474 	val = hact_st << 16;
3475 	val |= hact_end;
3476 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3477 	val = vact_st << 16;
3478 	val |= vact_end;
3479 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3480 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3481 		u16 vact_st_f1 = vtotal + vact_st + 1;
3482 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3483 
3484 		val = vact_st_f1 << 16 | vact_end_f1;
3485 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3486 			    val);
3487 
3488 		val = vtotal << 16 | (vtotal + vsync_len);
3489 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3490 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3491 				INTERLACE_EN_SHIFT, 1, false);
3492 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3493 				DSP_FILED_POL, 1, false);
3494 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3495 				P2I_EN_SHIFT, 1, false);
3496 		vtotal += vtotal + 1;
3497 		act_end = vact_end_f1;
3498 	} else {
3499 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3500 				INTERLACE_EN_SHIFT, 0, false);
3501 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3502 				P2I_EN_SHIFT, 0, false);
3503 		act_end = vact_end;
3504 	}
3505 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3506 		    (vtotal << 16) | vsync_len);
3507 
3508 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) {
3509 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3510 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3511 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3512 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
3513 		else
3514 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3515 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
3516 	}
3517 
3518 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3519 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3520 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3521 	else
3522 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3523 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3524 
3525 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3526 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3527 
3528 	if (yuv_overlay)
3529 		val = 0x20010200;
3530 	else
3531 		val = 0;
3532 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3533 	if (cstate->splice_mode) {
3534 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3535 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3536 				yuv_overlay, false);
3537 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3538 	}
3539 
3540 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3541 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3542 
3543 	if (vp->xmirror_en)
3544 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3545 				DSP_X_MIR_EN_SHIFT, 1, false);
3546 
3547 	vop2_tv_config_update(state, vop2);
3548 	vop2_post_config(state, vop2);
3549 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
3550 		vop3_post_config(state, vop2);
3551 
3552 	if (cstate->dsc_enable) {
3553 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3554 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
3555 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
3556 		} else {
3557 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
3558 		}
3559 	}
3560 
3561 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3562 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
3563 	if (ret) {
3564 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3565 		return ret;
3566 	}
3567 
3568 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3569 	if (!ret) {
3570 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3571 		if (ret)
3572 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3573 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3574 		if (ret)
3575 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3576 	} else {
3577 		hdmi0_phy_pll.dev = NULL;
3578 		hdmi1_phy_pll.dev = NULL;
3579 		debug("%s: Faile to find display-subsystem node\n", __func__);
3580 	}
3581 
3582 	if (vop2->version == VOP_VERSION_RK3528) {
3583 		struct ofnode_phandle_args args;
3584 
3585 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3586 						 "#clock-cells", 0, 0, &args);
3587 		if (!ret) {
3588 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3589 			if (ret) {
3590 				debug("warn: can't get clk device\n");
3591 				return ret;
3592 			}
3593 		} else {
3594 			debug("assigned-clock-parents's node not define\n");
3595 		}
3596 	}
3597 
3598 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3599 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3600 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
3601 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3602 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
3603 
3604 		/*
3605 		 * uboot clk driver won't set dclk parent's rate when use
3606 		 * hdmi phypll as dclk source.
3607 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3608 		 * directly.
3609 		 */
3610 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3611 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3612 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3613 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3614 		} else {
3615 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3616 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3617 			} else {
3618 				/*
3619 				 * For RK3528, the path of CVBS output is like:
3620 				 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
3621 				 * The vop2 dclk should be four times crtc_clock for CVBS sampling
3622 				 * clock needs.
3623 				 */
3624 				if (vop2->version == VOP_VERSION_RK3528 &&
3625 				    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3626 					ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000);
3627 				else
3628 					ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3629 			}
3630 		}
3631 	} else {
3632 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3633 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3634 		else
3635 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3636 	}
3637 
3638 	if (IS_ERR_VALUE(ret)) {
3639 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3640 		       __func__, cstate->crtc_id, dclk_rate, ret);
3641 		return ret;
3642 	} else {
3643 		dclk_div_factor = mode->clock / dclk_rate;
3644 		if (vop2->version == VOP_VERSION_RK3528 &&
3645 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3646 			mode->crtc_clock = ret / 4 / 1000;
3647 		else
3648 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3649 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3650 	}
3651 
3652 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3653 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3654 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3655 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3656 
3657 	return 0;
3658 }
3659 
3660 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3661 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3662 			     uint32_t dst_h)
3663 {
3664 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3665 	uint16_t hscl_filter_mode, vscl_filter_mode;
3666 	uint8_t xgt2 = 0, xgt4 = 0;
3667 	uint8_t ygt2 = 0, ygt4 = 0;
3668 	uint32_t xfac = 0, yfac = 0;
3669 	u32 win_offset = win->reg_offset;
3670 	bool xgt_en = false;
3671 	bool xavg_en = false;
3672 
3673 	if (is_vop3(vop2)) {
3674 		if (src_w >= (4 * dst_w)) {
3675 			xgt4 = 1;
3676 			src_w >>= 2;
3677 		} else if (src_w >= (2 * dst_w)) {
3678 			xgt2 = 1;
3679 			src_w >>= 1;
3680 		}
3681 	}
3682 
3683 	if (src_h >= (4 * dst_h)) {
3684 		ygt4 = 1;
3685 		src_h >>= 2;
3686 	} else if (src_h >= (2 * dst_h)) {
3687 		ygt2 = 1;
3688 		src_h >>= 1;
3689 	}
3690 
3691 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3692 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3693 
3694 	if (yrgb_hor_scl_mode == SCALE_UP)
3695 		hscl_filter_mode = win->hsu_filter_mode;
3696 	else
3697 		hscl_filter_mode = win->hsd_filter_mode;
3698 
3699 	if (yrgb_ver_scl_mode == SCALE_UP)
3700 		vscl_filter_mode = win->vsu_filter_mode;
3701 	else
3702 		vscl_filter_mode = win->vsd_filter_mode;
3703 
3704 	/*
3705 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
3706 	 * at scale down mode
3707 	 */
3708 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
3709 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
3710 		dst_w += 1;
3711 	}
3712 
3713 	if (is_vop3(vop2)) {
3714 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
3715 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
3716 
3717 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
3718 			xavg_en = xgt2 || xgt4;
3719 		else
3720 			xgt_en = xgt2 || xgt4;
3721 	} else {
3722 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
3723 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
3724 	}
3725 
3726 	if (win->type == CLUSTER_LAYER) {
3727 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3728 			    yfac << 16 | xfac);
3729 
3730 		if (is_vop3(vop2)) {
3731 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3732 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
3733 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3734 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
3735 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3736 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3737 
3738 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3739 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3740 					yrgb_hor_scl_mode, false);
3741 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3742 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3743 					yrgb_ver_scl_mode, false);
3744 		} else {
3745 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3746 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3747 					yrgb_hor_scl_mode, false);
3748 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3749 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3750 					yrgb_ver_scl_mode, false);
3751 		}
3752 
3753 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
3754 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3755 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
3756 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3757 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
3758 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3759 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
3760 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3761 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
3762 		} else {
3763 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3764 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
3765 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3766 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
3767 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3768 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
3769 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3770 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
3771 		}
3772 	} else {
3773 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
3774 			    yfac << 16 | xfac);
3775 
3776 		if (is_vop3(vop2)) {
3777 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3778 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
3779 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3780 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
3781 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3782 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3783 		}
3784 
3785 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3786 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
3787 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3788 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
3789 
3790 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3791 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3792 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3793 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3794 
3795 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3796 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
3797 				hscl_filter_mode, false);
3798 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3799 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
3800 				vscl_filter_mode, false);
3801 	}
3802 }
3803 
3804 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3805 {
3806 	u32 win_offset = win->reg_offset;
3807 
3808 	if (win->type == CLUSTER_LAYER) {
3809 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3810 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3811 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3812 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3813 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3814 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3815 	} else {
3816 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3817 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3818 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3819 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3820 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3821 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3822 	}
3823 }
3824 
3825 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3826 {
3827 	struct crtc_state *cstate = &state->crtc_state;
3828 	struct connector_state *conn_state = &state->conn_state;
3829 	struct drm_display_mode *mode = &conn_state->mode;
3830 	struct vop2 *vop2 = cstate->private;
3831 	int src_w = cstate->src_rect.w;
3832 	int src_h = cstate->src_rect.h;
3833 	int crtc_x = cstate->crtc_rect.x;
3834 	int crtc_y = cstate->crtc_rect.y;
3835 	int crtc_w = cstate->crtc_rect.w;
3836 	int crtc_h = cstate->crtc_rect.h;
3837 	int xvir = cstate->xvir;
3838 	int y_mirror = 0;
3839 	int csc_mode;
3840 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3841 	/* offset of the right window in splice mode */
3842 	u32 splice_pixel_offset = 0;
3843 	u32 splice_yrgb_offset = 0;
3844 	u32 win_offset = win->reg_offset;
3845 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3846 
3847 	if (win->splice_mode_right) {
3848 		src_w = cstate->right_src_rect.w;
3849 		src_h = cstate->right_src_rect.h;
3850 		crtc_x = cstate->right_crtc_rect.x;
3851 		crtc_y = cstate->right_crtc_rect.y;
3852 		crtc_w = cstate->right_crtc_rect.w;
3853 		crtc_h = cstate->right_crtc_rect.h;
3854 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3855 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3856 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3857 	}
3858 
3859 	act_info = (src_h - 1) << 16;
3860 	act_info |= (src_w - 1) & 0xffff;
3861 
3862 	dsp_info = (crtc_h - 1) << 16;
3863 	dsp_info |= (crtc_w - 1) & 0xffff;
3864 
3865 	dsp_stx = crtc_x;
3866 	dsp_sty = crtc_y;
3867 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3868 
3869 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3870 		y_mirror = 1;
3871 	else
3872 		y_mirror = 0;
3873 
3874 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3875 
3876 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528)
3877 		vop2_axi_config(vop2, win);
3878 
3879 	if (y_mirror)
3880 		printf("WARN: y mirror is unsupported by cluster window\n");
3881 
3882 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
3883 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3884 			false);
3885 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
3886 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
3887 		    cstate->dma_addr + splice_yrgb_offset);
3888 
3889 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
3890 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
3891 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
3892 
3893 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
3894 
3895 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
3896 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
3897 			CLUSTER_RGB2YUV_EN_SHIFT,
3898 			is_yuv_output(conn_state->bus_format), false);
3899 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
3900 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
3901 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
3902 
3903 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3904 }
3905 
3906 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
3907 {
3908 	struct crtc_state *cstate = &state->crtc_state;
3909 	struct connector_state *conn_state = &state->conn_state;
3910 	struct drm_display_mode *mode = &conn_state->mode;
3911 	struct vop2 *vop2 = cstate->private;
3912 	int src_w = cstate->src_rect.w;
3913 	int src_h = cstate->src_rect.h;
3914 	int crtc_x = cstate->crtc_rect.x;
3915 	int crtc_y = cstate->crtc_rect.y;
3916 	int crtc_w = cstate->crtc_rect.w;
3917 	int crtc_h = cstate->crtc_rect.h;
3918 	int xvir = cstate->xvir;
3919 	int y_mirror = 0;
3920 	int csc_mode;
3921 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3922 	/* offset of the right window in splice mode */
3923 	u32 splice_pixel_offset = 0;
3924 	u32 splice_yrgb_offset = 0;
3925 	u32 win_offset = win->reg_offset;
3926 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3927 
3928 	if (win->splice_mode_right) {
3929 		src_w = cstate->right_src_rect.w;
3930 		src_h = cstate->right_src_rect.h;
3931 		crtc_x = cstate->right_crtc_rect.x;
3932 		crtc_y = cstate->right_crtc_rect.y;
3933 		crtc_w = cstate->right_crtc_rect.w;
3934 		crtc_h = cstate->right_crtc_rect.h;
3935 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3936 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3937 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3938 	}
3939 
3940 	/*
3941 	 * This is workaround solution for IC design:
3942 	 * esmart can't support scale down when actual_w % 16 == 1.
3943 	 */
3944 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
3945 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
3946 		src_w -= 1;
3947 	}
3948 
3949 	act_info = (src_h - 1) << 16;
3950 	act_info |= (src_w - 1) & 0xffff;
3951 
3952 	dsp_info = (crtc_h - 1) << 16;
3953 	dsp_info |= (crtc_w - 1) & 0xffff;
3954 
3955 	dsp_stx = crtc_x;
3956 	dsp_sty = crtc_y;
3957 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3958 
3959 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3960 		y_mirror = 1;
3961 	else
3962 		y_mirror = 0;
3963 
3964 	if (is_vop3(vop2))
3965 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
3966 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
3967 
3968 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3969 
3970 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528)
3971 		vop2_axi_config(vop2, win);
3972 
3973 	if (y_mirror)
3974 		cstate->dma_addr += (src_h - 1) * xvir * 4;
3975 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
3976 			YMIRROR_EN_SHIFT, y_mirror, false);
3977 
3978 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3979 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3980 			false);
3981 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
3982 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
3983 		    cstate->dma_addr + splice_yrgb_offset);
3984 
3985 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
3986 		    act_info);
3987 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
3988 		    dsp_info);
3989 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
3990 
3991 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
3992 			WIN_EN_SHIFT, 1, false);
3993 
3994 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
3995 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
3996 			RGB2YUV_EN_SHIFT,
3997 			is_yuv_output(conn_state->bus_format), false);
3998 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
3999 			CSC_MODE_SHIFT, csc_mode, false);
4000 
4001 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4002 }
4003 
4004 static void vop2_calc_display_rect_for_splice(struct display_state *state)
4005 {
4006 	struct crtc_state *cstate = &state->crtc_state;
4007 	struct connector_state *conn_state = &state->conn_state;
4008 	struct drm_display_mode *mode = &conn_state->mode;
4009 	struct display_rect *src_rect = &cstate->src_rect;
4010 	struct display_rect *dst_rect = &cstate->crtc_rect;
4011 	struct display_rect left_src, left_dst, right_src, right_dst;
4012 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
4013 	int left_src_w, left_dst_w, right_dst_w;
4014 
4015 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
4016 	if (left_dst_w < 0)
4017 		left_dst_w = 0;
4018 	right_dst_w = dst_rect->w - left_dst_w;
4019 
4020 	if (!right_dst_w)
4021 		left_src_w = src_rect->w;
4022 	else
4023 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
4024 
4025 	left_src.x = src_rect->x;
4026 	left_src.w = left_src_w;
4027 	left_dst.x = dst_rect->x;
4028 	left_dst.w = left_dst_w;
4029 	right_src.x = left_src.x + left_src.w;
4030 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
4031 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
4032 	right_dst.w = right_dst_w;
4033 
4034 	left_src.y = src_rect->y;
4035 	left_src.h = src_rect->h;
4036 	left_dst.y = dst_rect->y;
4037 	left_dst.h = dst_rect->h;
4038 	right_src.y = src_rect->y;
4039 	right_src.h = src_rect->h;
4040 	right_dst.y = dst_rect->y;
4041 	right_dst.h = dst_rect->h;
4042 
4043 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
4044 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
4045 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
4046 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
4047 }
4048 
4049 static int rockchip_vop2_set_plane(struct display_state *state)
4050 {
4051 	struct crtc_state *cstate = &state->crtc_state;
4052 	struct vop2 *vop2 = cstate->private;
4053 	struct vop2_win_data *win_data;
4054 	struct vop2_win_data *splice_win_data;
4055 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4056 	char plane_name[10] = {0};
4057 
4058 	if (cstate->crtc_rect.w > cstate->max_output.width) {
4059 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
4060 		       cstate->crtc_rect.w, cstate->max_output.width);
4061 		return -EINVAL;
4062 	}
4063 
4064 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4065 	if (!win_data) {
4066 		printf("invalid win id %d\n", primary_plane_id);
4067 		return -ENODEV;
4068 	}
4069 
4070 	/* ignore some plane register according vop3 esmart lb mode */
4071 	if (vop3_ignore_plane(vop2, win_data))
4072 		return -EACCES;
4073 
4074 	if (vop2->version == VOP_VERSION_RK3588) {
4075 		if (vop2_power_domain_on(vop2, win_data->pd_id))
4076 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
4077 	}
4078 
4079 	if (cstate->splice_mode) {
4080 		if (win_data->splice_win_id) {
4081 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
4082 			splice_win_data->splice_mode_right = true;
4083 
4084 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
4085 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
4086 
4087 			vop2_calc_display_rect_for_splice(state);
4088 			if (win_data->type == CLUSTER_LAYER)
4089 				vop2_set_cluster_win(state, splice_win_data);
4090 			else
4091 				vop2_set_smart_win(state, splice_win_data);
4092 		} else {
4093 			printf("ERROR: splice mode is unsupported by plane %s\n",
4094 			       get_plane_name(primary_plane_id, plane_name));
4095 			return -EINVAL;
4096 		}
4097 	}
4098 
4099 	if (win_data->type == CLUSTER_LAYER)
4100 		vop2_set_cluster_win(state, win_data);
4101 	else
4102 		vop2_set_smart_win(state, win_data);
4103 
4104 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
4105 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
4106 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
4107 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
4108 		cstate->dma_addr);
4109 
4110 	return 0;
4111 }
4112 
4113 static int rockchip_vop2_prepare(struct display_state *state)
4114 {
4115 	return 0;
4116 }
4117 
4118 static void vop2_dsc_cfg_done(struct display_state *state)
4119 {
4120 	struct connector_state *conn_state = &state->conn_state;
4121 	struct crtc_state *cstate = &state->crtc_state;
4122 	struct vop2 *vop2 = cstate->private;
4123 	u8 dsc_id = cstate->dsc_id;
4124 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4125 
4126 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4127 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
4128 				DSC_CFG_DONE_SHIFT, 1, false);
4129 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
4130 				DSC_CFG_DONE_SHIFT, 1, false);
4131 	} else {
4132 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
4133 				DSC_CFG_DONE_SHIFT, 1, false);
4134 	}
4135 }
4136 
4137 static int rockchip_vop2_enable(struct display_state *state)
4138 {
4139 	struct crtc_state *cstate = &state->crtc_state;
4140 	struct vop2 *vop2 = cstate->private;
4141 	u32 vp_offset = (cstate->crtc_id * 0x100);
4142 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4143 
4144 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4145 			STANDBY_EN_SHIFT, 0, false);
4146 
4147 	if (cstate->splice_mode)
4148 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4149 
4150 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4151 
4152 	if (cstate->dsc_enable)
4153 		vop2_dsc_cfg_done(state);
4154 
4155 	return 0;
4156 }
4157 
4158 static int rockchip_vop2_disable(struct display_state *state)
4159 {
4160 	struct crtc_state *cstate = &state->crtc_state;
4161 	struct vop2 *vop2 = cstate->private;
4162 	u32 vp_offset = (cstate->crtc_id * 0x100);
4163 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4164 
4165 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4166 			STANDBY_EN_SHIFT, 1, false);
4167 
4168 	if (cstate->splice_mode)
4169 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
4170 
4171 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4172 
4173 	return 0;
4174 }
4175 
4176 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
4177 {
4178 	struct crtc_state *cstate = &state->crtc_state;
4179 	struct vop2 *vop2 = cstate->private;
4180 	int i = 0;
4181 	int correct_cursor_plane = -1;
4182 	int plane_type = -1;
4183 
4184 	if (cursor_plane < 0)
4185 		return -1;
4186 
4187 	if (plane_mask & (1 << cursor_plane))
4188 		return cursor_plane;
4189 
4190 	/* Get current cursor plane type */
4191 	for (i = 0; i < vop2->data->nr_layers; i++) {
4192 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
4193 			plane_type = vop2->data->plane_table[i].plane_type;
4194 			break;
4195 		}
4196 	}
4197 
4198 	/* Get the other same plane type plane id */
4199 	for (i = 0; i < vop2->data->nr_layers; i++) {
4200 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4201 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4202 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4203 			break;
4204 		}
4205 	}
4206 
4207 	/* To check whether the new correct_cursor_plane is attach to current vp */
4208 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4209 		printf("error: faild to find correct plane as cursor plane\n");
4210 		return -1;
4211 	}
4212 
4213 	printf("vp%d adjust cursor plane from %d to %d\n",
4214 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4215 
4216 	return correct_cursor_plane;
4217 }
4218 
4219 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4220 {
4221 	struct crtc_state *cstate = &state->crtc_state;
4222 	struct vop2 *vop2 = cstate->private;
4223 	ofnode vp_node;
4224 	struct device_node *port_parent_node = cstate->ports_node;
4225 	static bool vop_fix_dts;
4226 	const char *path;
4227 	u32 plane_mask = 0;
4228 	int vp_id = 0;
4229 	int cursor_plane_id = -1;
4230 
4231 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4232 		return 0;
4233 
4234 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4235 		path = vp_node.np->full_name;
4236 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4237 
4238 		if (cstate->crtc->assign_plane)
4239 			continue;
4240 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4241 								 cstate->crtc->vps[vp_id].cursor_plane);
4242 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4243 		       vp_id, plane_mask,
4244 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4245 		       cursor_plane_id);
4246 
4247 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4248 				     plane_mask, 1);
4249 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4250 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4251 		if (cursor_plane_id >= 0)
4252 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4253 					     cursor_plane_id, 1);
4254 		vp_id++;
4255 	}
4256 
4257 	vop_fix_dts = true;
4258 
4259 	return 0;
4260 }
4261 
4262 static int rockchip_vop2_check(struct display_state *state)
4263 {
4264 	struct crtc_state *cstate = &state->crtc_state;
4265 	struct rockchip_crtc *crtc = cstate->crtc;
4266 
4267 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4268 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4269 		return -ENOTSUPP;
4270 	}
4271 
4272 	if (cstate->splice_mode) {
4273 		crtc->splice_mode = true;
4274 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4275 	}
4276 
4277 	return 0;
4278 }
4279 
4280 static int rockchip_vop2_mode_valid(struct display_state *state)
4281 {
4282 	struct connector_state *conn_state = &state->conn_state;
4283 	struct crtc_state *cstate = &state->crtc_state;
4284 	struct drm_display_mode *mode = &conn_state->mode;
4285 	struct videomode vm;
4286 
4287 	drm_display_mode_to_videomode(mode, &vm);
4288 
4289 	if (vm.hactive < 32 || vm.vactive < 32 ||
4290 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4291 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4292 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4293 		return -EINVAL;
4294 	}
4295 
4296 	return 0;
4297 }
4298 
4299 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4300 
4301 static int rockchip_vop2_plane_check(struct display_state *state)
4302 {
4303 	struct crtc_state *cstate = &state->crtc_state;
4304 	struct vop2 *vop2 = cstate->private;
4305 	struct display_rect *src = &cstate->src_rect;
4306 	struct display_rect *dst = &cstate->crtc_rect;
4307 	struct vop2_win_data *win_data;
4308 	int min_scale, max_scale;
4309 	int hscale, vscale;
4310 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4311 
4312 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4313 	if (!win_data) {
4314 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4315 		return -ENODEV;
4316 	}
4317 
4318 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4319 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4320 
4321 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4322 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4323 	if (hscale < 0 || vscale < 0) {
4324 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4325 		return -ERANGE;
4326 	}
4327 
4328 	return 0;
4329 }
4330 
4331 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4332 	ROCKCHIP_VOP2_ESMART0,
4333 	ROCKCHIP_VOP2_ESMART1,
4334 	ROCKCHIP_VOP2_ESMART2,
4335 	ROCKCHIP_VOP2_ESMART3,
4336 };
4337 
4338 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4339 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4340 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4341 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4342 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4343 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4344 };
4345 
4346 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4347 	{ /* one display policy for hdmi */
4348 		{/* main display */
4349 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4350 			.attached_layers_nr = 4,
4351 			.attached_layers = {
4352 				  ROCKCHIP_VOP2_CLUSTER0,
4353 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4354 				},
4355 		},
4356 		{/* second display */},
4357 		{/* third  display */},
4358 		{/* fourth display */},
4359 	},
4360 
4361 	{ /* two display policy */
4362 		{/* main display */
4363 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4364 			.attached_layers_nr = 3,
4365 			.attached_layers = {
4366 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4367 				},
4368 		},
4369 
4370 		{/* second display */
4371 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4372 			.attached_layers_nr = 2,
4373 			.attached_layers = {
4374 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4375 				},
4376 		},
4377 		{/* third  display */},
4378 		{/* fourth display */},
4379 	},
4380 
4381 	{ /* one display policy for cvbs */
4382 		{/* main display */
4383 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4384 			.attached_layers_nr = 2,
4385 			.attached_layers = {
4386 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4387 				},
4388 		},
4389 		{/* second display */},
4390 		{/* third  display */},
4391 		{/* fourth display */},
4392 	},
4393 
4394 	{/* reserved */},
4395 };
4396 
4397 static struct vop2_win_data rk3528_win_data[5] = {
4398 	{
4399 		.name = "Esmart0",
4400 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4401 		.type = ESMART_LAYER,
4402 		.win_sel_port_offset = 8,
4403 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4404 		.reg_offset = 0,
4405 		.axi_id = 0,
4406 		.axi_yrgb_id = 0x06,
4407 		.axi_uv_id = 0x07,
4408 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4409 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4410 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4411 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4412 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4413 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4414 		.max_upscale_factor = 8,
4415 		.max_downscale_factor = 8,
4416 	},
4417 
4418 	{
4419 		.name = "Esmart1",
4420 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4421 		.type = ESMART_LAYER,
4422 		.win_sel_port_offset = 10,
4423 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4424 		.reg_offset = 0x200,
4425 		.axi_id = 0,
4426 		.axi_yrgb_id = 0x08,
4427 		.axi_uv_id = 0x09,
4428 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4429 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4430 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4431 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4432 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4433 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4434 		.max_upscale_factor = 8,
4435 		.max_downscale_factor = 8,
4436 	},
4437 
4438 	{
4439 		.name = "Esmart2",
4440 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4441 		.type = ESMART_LAYER,
4442 		.win_sel_port_offset = 12,
4443 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4444 		.reg_offset = 0x400,
4445 		.axi_id = 0,
4446 		.axi_yrgb_id = 0x0a,
4447 		.axi_uv_id = 0x0b,
4448 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4449 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4450 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4451 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4452 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4453 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4454 		.max_upscale_factor = 8,
4455 		.max_downscale_factor = 8,
4456 	},
4457 
4458 	{
4459 		.name = "Esmart3",
4460 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4461 		.type = ESMART_LAYER,
4462 		.win_sel_port_offset = 14,
4463 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
4464 		.reg_offset = 0x600,
4465 		.axi_id = 0,
4466 		.axi_yrgb_id = 0x0c,
4467 		.axi_uv_id = 0x0d,
4468 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4469 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4470 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4471 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4472 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4473 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4474 		.max_upscale_factor = 8,
4475 		.max_downscale_factor = 8,
4476 	},
4477 
4478 	{
4479 		.name = "Cluster0",
4480 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4481 		.type = CLUSTER_LAYER,
4482 		.win_sel_port_offset = 0,
4483 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
4484 		.reg_offset = 0,
4485 		.axi_id = 0,
4486 		.axi_yrgb_id = 0x02,
4487 		.axi_uv_id = 0x03,
4488 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4489 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4490 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4491 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4492 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4493 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4494 		.max_upscale_factor = 8,
4495 		.max_downscale_factor = 8,
4496 	},
4497 };
4498 
4499 static struct vop2_vp_data rk3528_vp_data[2] = {
4500 	{
4501 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
4502 			   VOP_FEATURE_POST_CSC,
4503 		.pre_scan_max_dly = 43,
4504 		.max_output = {4096, 4096},
4505 	},
4506 	{
4507 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4508 		.pre_scan_max_dly = 37,
4509 		.max_output = {1920, 1080},
4510 	},
4511 };
4512 
4513 const struct vop2_data rk3528_vop = {
4514 	.version = VOP_VERSION_RK3528,
4515 	.nr_vps = 2,
4516 	.vp_data = rk3528_vp_data,
4517 	.win_data = rk3528_win_data,
4518 	.plane_mask = rk3528_vp_plane_mask[0],
4519 	.plane_table = rk3528_plane_table,
4520 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
4521 	.nr_layers = 5,
4522 	.nr_mixers = 3,
4523 	.nr_gammas = 2,
4524 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
4525 };
4526 
4527 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4528 	ROCKCHIP_VOP2_SMART0,
4529 	ROCKCHIP_VOP2_SMART1,
4530 	ROCKCHIP_VOP2_ESMART0,
4531 	ROCKCHIP_VOP2_ESMART1,
4532 };
4533 
4534 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4535 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4536 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4537 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4538 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4539 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4540 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4541 };
4542 
4543 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4544 	{ /* one display policy */
4545 		{/* main display */
4546 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4547 			.attached_layers_nr = 6,
4548 			.attached_layers = {
4549 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
4550 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4551 				},
4552 		},
4553 		{/* second display */},
4554 		{/* third  display */},
4555 		{/* fourth display */},
4556 	},
4557 
4558 	{ /* two display policy */
4559 		{/* main display */
4560 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4561 			.attached_layers_nr = 3,
4562 			.attached_layers = {
4563 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4564 				},
4565 		},
4566 
4567 		{/* second display */
4568 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4569 			.attached_layers_nr = 3,
4570 			.attached_layers = {
4571 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4572 				},
4573 		},
4574 		{/* third  display */},
4575 		{/* fourth display */},
4576 	},
4577 
4578 	{ /* three display policy */
4579 		{/* main display */
4580 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4581 			.attached_layers_nr = 3,
4582 			.attached_layers = {
4583 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4584 				},
4585 		},
4586 
4587 		{/* second display */
4588 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4589 			.attached_layers_nr = 2,
4590 			.attached_layers = {
4591 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
4592 				},
4593 		},
4594 
4595 		{/* third  display */
4596 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
4597 			.attached_layers_nr = 1,
4598 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
4599 		},
4600 
4601 		{/* fourth display */},
4602 	},
4603 
4604 	{/* reserved for four display policy */},
4605 };
4606 
4607 static struct vop2_win_data rk3568_win_data[6] = {
4608 	{
4609 		.name = "Cluster0",
4610 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4611 		.type = CLUSTER_LAYER,
4612 		.win_sel_port_offset = 0,
4613 		.layer_sel_win_id = { 0, 0, 0, 0xff },
4614 		.reg_offset = 0,
4615 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4616 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4617 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4618 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4619 		.max_upscale_factor = 4,
4620 		.max_downscale_factor = 4,
4621 	},
4622 
4623 	{
4624 		.name = "Cluster1",
4625 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
4626 		.type = CLUSTER_LAYER,
4627 		.win_sel_port_offset = 1,
4628 		.layer_sel_win_id = { 1, 1, 1, 0xff },
4629 		.reg_offset = 0x200,
4630 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4631 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4632 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4633 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4634 		.max_upscale_factor = 4,
4635 		.max_downscale_factor = 4,
4636 	},
4637 
4638 	{
4639 		.name = "Esmart0",
4640 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4641 		.type = ESMART_LAYER,
4642 		.win_sel_port_offset = 4,
4643 		.layer_sel_win_id = { 2, 2, 2, 0xff },
4644 		.reg_offset = 0,
4645 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4646 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4647 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4648 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4649 		.max_upscale_factor = 8,
4650 		.max_downscale_factor = 8,
4651 	},
4652 
4653 	{
4654 		.name = "Esmart1",
4655 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4656 		.type = ESMART_LAYER,
4657 		.win_sel_port_offset = 5,
4658 		.layer_sel_win_id = { 6, 6, 6, 0xff },
4659 		.reg_offset = 0x200,
4660 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4661 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4662 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4663 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4664 		.max_upscale_factor = 8,
4665 		.max_downscale_factor = 8,
4666 	},
4667 
4668 	{
4669 		.name = "Smart0",
4670 		.phys_id = ROCKCHIP_VOP2_SMART0,
4671 		.type = SMART_LAYER,
4672 		.win_sel_port_offset = 6,
4673 		.layer_sel_win_id = { 3, 3, 3, 0xff },
4674 		.reg_offset = 0x400,
4675 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4676 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4677 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4678 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4679 		.max_upscale_factor = 8,
4680 		.max_downscale_factor = 8,
4681 	},
4682 
4683 	{
4684 		.name = "Smart1",
4685 		.phys_id = ROCKCHIP_VOP2_SMART1,
4686 		.type = SMART_LAYER,
4687 		.win_sel_port_offset = 7,
4688 		.layer_sel_win_id = { 7, 7, 7, 0xff },
4689 		.reg_offset = 0x600,
4690 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4691 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4692 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4693 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4694 		.max_upscale_factor = 8,
4695 		.max_downscale_factor = 8,
4696 	},
4697 };
4698 
4699 static struct vop2_vp_data rk3568_vp_data[3] = {
4700 	{
4701 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4702 		.pre_scan_max_dly = 42,
4703 		.max_output = {4096, 2304},
4704 	},
4705 	{
4706 		.feature = 0,
4707 		.pre_scan_max_dly = 40,
4708 		.max_output = {2048, 1536},
4709 	},
4710 	{
4711 		.feature = 0,
4712 		.pre_scan_max_dly = 40,
4713 		.max_output = {1920, 1080},
4714 	},
4715 };
4716 
4717 const struct vop2_data rk3568_vop = {
4718 	.version = VOP_VERSION_RK3568,
4719 	.nr_vps = 3,
4720 	.vp_data = rk3568_vp_data,
4721 	.win_data = rk3568_win_data,
4722 	.plane_mask = rk356x_vp_plane_mask[0],
4723 	.plane_table = rk356x_plane_table,
4724 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
4725 	.nr_layers = 6,
4726 	.nr_mixers = 5,
4727 	.nr_gammas = 1,
4728 };
4729 
4730 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4731 	ROCKCHIP_VOP2_ESMART0,
4732 	ROCKCHIP_VOP2_ESMART1,
4733 	ROCKCHIP_VOP2_ESMART2,
4734 	ROCKCHIP_VOP2_ESMART3,
4735 	ROCKCHIP_VOP2_CLUSTER0,
4736 	ROCKCHIP_VOP2_CLUSTER1,
4737 	ROCKCHIP_VOP2_CLUSTER2,
4738 	ROCKCHIP_VOP2_CLUSTER3,
4739 };
4740 
4741 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4742 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4743 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4744 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
4745 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
4746 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4747 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4748 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4749 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4750 };
4751 
4752 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4753 	{ /* one display policy */
4754 		{/* main display */
4755 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4756 			.attached_layers_nr = 8,
4757 			.attached_layers = {
4758 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
4759 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
4760 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
4761 			},
4762 		},
4763 		{/* second display */},
4764 		{/* third  display */},
4765 		{/* fourth display */},
4766 	},
4767 
4768 	{ /* two display policy */
4769 		{/* main display */
4770 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4771 			.attached_layers_nr = 4,
4772 			.attached_layers = {
4773 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
4774 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
4775 			},
4776 		},
4777 
4778 		{/* second display */
4779 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4780 			.attached_layers_nr = 4,
4781 			.attached_layers = {
4782 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
4783 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
4784 			},
4785 		},
4786 		{/* third  display */},
4787 		{/* fourth display */},
4788 	},
4789 
4790 	{ /* three display policy */
4791 		{/* main display */
4792 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4793 			.attached_layers_nr = 3,
4794 			.attached_layers = {
4795 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
4796 			},
4797 		},
4798 
4799 		{/* second display */
4800 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4801 			.attached_layers_nr = 3,
4802 			.attached_layers = {
4803 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
4804 			},
4805 		},
4806 
4807 		{/* third  display */
4808 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
4809 			.attached_layers_nr = 2,
4810 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
4811 		},
4812 
4813 		{/* fourth display */},
4814 	},
4815 
4816 	{ /* four display policy */
4817 		{/* main display */
4818 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4819 			.attached_layers_nr = 2,
4820 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
4821 		},
4822 
4823 		{/* second display */
4824 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER1,
4825 			.attached_layers_nr = 2,
4826 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
4827 		},
4828 
4829 		{/* third  display */
4830 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4831 			.attached_layers_nr = 2,
4832 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
4833 		},
4834 
4835 		{/* fourth display */
4836 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER3,
4837 			.attached_layers_nr = 2,
4838 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
4839 		},
4840 	},
4841 
4842 };
4843 
4844 static struct vop2_win_data rk3588_win_data[8] = {
4845 	{
4846 		.name = "Cluster0",
4847 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4848 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
4849 		.type = CLUSTER_LAYER,
4850 		.win_sel_port_offset = 0,
4851 		.layer_sel_win_id = { 0, 0, 0, 0 },
4852 		.reg_offset = 0,
4853 		.axi_id = 0,
4854 		.axi_yrgb_id = 2,
4855 		.axi_uv_id = 3,
4856 		.pd_id = VOP2_PD_CLUSTER0,
4857 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4858 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4859 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4860 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4861 		.max_upscale_factor = 4,
4862 		.max_downscale_factor = 4,
4863 	},
4864 
4865 	{
4866 		.name = "Cluster1",
4867 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
4868 		.type = CLUSTER_LAYER,
4869 		.win_sel_port_offset = 1,
4870 		.layer_sel_win_id = { 1, 1, 1, 1 },
4871 		.reg_offset = 0x200,
4872 		.axi_id = 0,
4873 		.axi_yrgb_id = 6,
4874 		.axi_uv_id = 7,
4875 		.pd_id = VOP2_PD_CLUSTER1,
4876 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4877 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4878 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4879 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4880 		.max_upscale_factor = 4,
4881 		.max_downscale_factor = 4,
4882 	},
4883 
4884 	{
4885 		.name = "Cluster2",
4886 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
4887 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
4888 		.type = CLUSTER_LAYER,
4889 		.win_sel_port_offset = 2,
4890 		.layer_sel_win_id = { 4, 4, 4, 4 },
4891 		.reg_offset = 0x400,
4892 		.axi_id = 1,
4893 		.axi_yrgb_id = 2,
4894 		.axi_uv_id = 3,
4895 		.pd_id = VOP2_PD_CLUSTER2,
4896 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4897 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4898 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4899 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4900 		.max_upscale_factor = 4,
4901 		.max_downscale_factor = 4,
4902 	},
4903 
4904 	{
4905 		.name = "Cluster3",
4906 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
4907 		.type = CLUSTER_LAYER,
4908 		.win_sel_port_offset = 3,
4909 		.layer_sel_win_id = { 5, 5, 5, 5 },
4910 		.reg_offset = 0x600,
4911 		.axi_id = 1,
4912 		.axi_yrgb_id = 6,
4913 		.axi_uv_id = 7,
4914 		.pd_id = VOP2_PD_CLUSTER3,
4915 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4916 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4917 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4918 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4919 		.max_upscale_factor = 4,
4920 		.max_downscale_factor = 4,
4921 	},
4922 
4923 	{
4924 		.name = "Esmart0",
4925 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4926 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
4927 		.type = ESMART_LAYER,
4928 		.win_sel_port_offset = 4,
4929 		.layer_sel_win_id = { 2, 2, 2, 2 },
4930 		.reg_offset = 0,
4931 		.axi_id = 0,
4932 		.axi_yrgb_id = 0x0a,
4933 		.axi_uv_id = 0x0b,
4934 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4935 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4936 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4937 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4938 		.max_upscale_factor = 8,
4939 		.max_downscale_factor = 8,
4940 	},
4941 
4942 	{
4943 		.name = "Esmart1",
4944 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4945 		.type = ESMART_LAYER,
4946 		.win_sel_port_offset = 5,
4947 		.layer_sel_win_id = { 3, 3, 3, 3 },
4948 		.reg_offset = 0x200,
4949 		.axi_id = 0,
4950 		.axi_yrgb_id = 0x0c,
4951 		.axi_uv_id = 0x0d,
4952 		.pd_id = VOP2_PD_ESMART,
4953 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4954 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4955 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4956 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4957 		.max_upscale_factor = 8,
4958 		.max_downscale_factor = 8,
4959 	},
4960 
4961 	{
4962 		.name = "Esmart2",
4963 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4964 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
4965 		.type = ESMART_LAYER,
4966 		.win_sel_port_offset = 6,
4967 		.layer_sel_win_id = { 6, 6, 6, 6 },
4968 		.reg_offset = 0x400,
4969 		.axi_id = 1,
4970 		.axi_yrgb_id = 0x0a,
4971 		.axi_uv_id = 0x0b,
4972 		.pd_id = VOP2_PD_ESMART,
4973 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4974 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4975 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4976 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4977 		.max_upscale_factor = 8,
4978 		.max_downscale_factor = 8,
4979 	},
4980 
4981 	{
4982 		.name = "Esmart3",
4983 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4984 		.type = ESMART_LAYER,
4985 		.win_sel_port_offset = 7,
4986 		.layer_sel_win_id = { 7, 7, 7, 7 },
4987 		.reg_offset = 0x600,
4988 		.axi_id = 1,
4989 		.axi_yrgb_id = 0x0c,
4990 		.axi_uv_id = 0x0d,
4991 		.pd_id = VOP2_PD_ESMART,
4992 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4993 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4994 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4995 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4996 		.max_upscale_factor = 8,
4997 		.max_downscale_factor = 8,
4998 	},
4999 };
5000 
5001 static struct dsc_error_info dsc_ecw[] = {
5002 	{0x00000000, "no error detected by DSC encoder"},
5003 	{0x0030ffff, "bits per component error"},
5004 	{0x0040ffff, "multiple mode error"},
5005 	{0x0050ffff, "line buffer depth error"},
5006 	{0x0060ffff, "minor version error"},
5007 	{0x0070ffff, "picture height error"},
5008 	{0x0080ffff, "picture width error"},
5009 	{0x0090ffff, "number of slices error"},
5010 	{0x00c0ffff, "slice height Error "},
5011 	{0x00d0ffff, "slice width error"},
5012 	{0x00e0ffff, "second line BPG offset error"},
5013 	{0x00f0ffff, "non second line BPG offset error"},
5014 	{0x0100ffff, "PPS ID error"},
5015 	{0x0110ffff, "bits per pixel (BPP) Error"},
5016 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
5017 
5018 	{0x01510001, "slice 0 RC buffer model overflow error"},
5019 	{0x01510002, "slice 1 RC buffer model overflow error"},
5020 	{0x01510004, "slice 2 RC buffer model overflow error"},
5021 	{0x01510008, "slice 3 RC buffer model overflow error"},
5022 	{0x01510010, "slice 4 RC buffer model overflow error"},
5023 	{0x01510020, "slice 5 RC buffer model overflow error"},
5024 	{0x01510040, "slice 6 RC buffer model overflow error"},
5025 	{0x01510080, "slice 7 RC buffer model overflow error"},
5026 
5027 	{0x01610001, "slice 0 RC buffer model underflow error"},
5028 	{0x01610002, "slice 1 RC buffer model underflow error"},
5029 	{0x01610004, "slice 2 RC buffer model underflow error"},
5030 	{0x01610008, "slice 3 RC buffer model underflow error"},
5031 	{0x01610010, "slice 4 RC buffer model underflow error"},
5032 	{0x01610020, "slice 5 RC buffer model underflow error"},
5033 	{0x01610040, "slice 6 RC buffer model underflow error"},
5034 	{0x01610080, "slice 7 RC buffer model underflow error"},
5035 
5036 	{0xffffffff, "unsuccessful RESET cycle status"},
5037 	{0x00a0ffff, "ICH full error precision settings error"},
5038 	{0x0020ffff, "native mode"},
5039 };
5040 
5041 static struct dsc_error_info dsc_buffer_flow[] = {
5042 	{0x00000000, "rate buffer status"},
5043 	{0x00000001, "line buffer status"},
5044 	{0x00000002, "decoder model status"},
5045 	{0x00000003, "pixel buffer status"},
5046 	{0x00000004, "balance fifo buffer status"},
5047 	{0x00000005, "syntax element fifo status"},
5048 };
5049 
5050 static struct vop2_dsc_data rk3588_dsc_data[] = {
5051 	{
5052 		.id = ROCKCHIP_VOP2_DSC_8K,
5053 		.pd_id = VOP2_PD_DSC_8K,
5054 		.max_slice_num = 8,
5055 		.max_linebuf_depth = 11,
5056 		.min_bits_per_pixel = 8,
5057 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
5058 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
5059 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
5060 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
5061 	},
5062 
5063 	{
5064 		.id = ROCKCHIP_VOP2_DSC_4K,
5065 		.pd_id = VOP2_PD_DSC_4K,
5066 		.max_slice_num = 2,
5067 		.max_linebuf_depth = 11,
5068 		.min_bits_per_pixel = 8,
5069 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
5070 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
5071 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
5072 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
5073 	},
5074 };
5075 
5076 static struct vop2_vp_data rk3588_vp_data[4] = {
5077 	{
5078 		.splice_vp_id = 1,
5079 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5080 		.pre_scan_max_dly = 54,
5081 		.max_dclk = 600000,
5082 		.max_output = {7680, 4320},
5083 	},
5084 	{
5085 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5086 		.pre_scan_max_dly = 54,
5087 		.max_dclk = 600000,
5088 		.max_output = {4096, 2304},
5089 	},
5090 	{
5091 		.feature = VOP_FEATURE_OUTPUT_10BIT,
5092 		.pre_scan_max_dly = 52,
5093 		.max_dclk = 600000,
5094 		.max_output = {4096, 2304},
5095 	},
5096 	{
5097 		.feature = 0,
5098 		.pre_scan_max_dly = 52,
5099 		.max_dclk = 200000,
5100 		.max_output = {1920, 1080},
5101 	},
5102 };
5103 
5104 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
5105 	{
5106 	  .id = VOP2_PD_CLUSTER0,
5107 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
5108 	},
5109 	{
5110 	  .id = VOP2_PD_CLUSTER1,
5111 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
5112 	  .parent_id = VOP2_PD_CLUSTER0,
5113 	},
5114 	{
5115 	  .id = VOP2_PD_CLUSTER2,
5116 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
5117 	  .parent_id = VOP2_PD_CLUSTER0,
5118 	},
5119 	{
5120 	  .id = VOP2_PD_CLUSTER3,
5121 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
5122 	  .parent_id = VOP2_PD_CLUSTER0,
5123 	},
5124 	{
5125 	  .id = VOP2_PD_ESMART,
5126 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
5127 			    BIT(ROCKCHIP_VOP2_ESMART2) |
5128 			    BIT(ROCKCHIP_VOP2_ESMART3),
5129 	},
5130 	{
5131 	  .id = VOP2_PD_DSC_8K,
5132 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
5133 	},
5134 	{
5135 	  .id = VOP2_PD_DSC_4K,
5136 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
5137 	},
5138 };
5139 
5140 const struct vop2_data rk3588_vop = {
5141 	.version = VOP_VERSION_RK3588,
5142 	.nr_vps = 4,
5143 	.vp_data = rk3588_vp_data,
5144 	.win_data = rk3588_win_data,
5145 	.plane_mask = rk3588_vp_plane_mask[0],
5146 	.plane_table = rk3588_plane_table,
5147 	.pd = rk3588_vop_pd_data,
5148 	.dsc = rk3588_dsc_data,
5149 	.dsc_error_ecw = dsc_ecw,
5150 	.dsc_error_buffer_flow = dsc_buffer_flow,
5151 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
5152 	.nr_layers = 8,
5153 	.nr_mixers = 7,
5154 	.nr_gammas = 4,
5155 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
5156 	.nr_dscs = 2,
5157 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
5158 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
5159 };
5160 
5161 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
5162 	.preinit = rockchip_vop2_preinit,
5163 	.prepare = rockchip_vop2_prepare,
5164 	.init = rockchip_vop2_init,
5165 	.set_plane = rockchip_vop2_set_plane,
5166 	.enable = rockchip_vop2_enable,
5167 	.disable = rockchip_vop2_disable,
5168 	.fixup_dts = rockchip_vop2_fixup_dts,
5169 	.check = rockchip_vop2_check,
5170 	.mode_valid = rockchip_vop2_mode_valid,
5171 	.plane_check = rockchip_vop2_plane_check,
5172 };
5173