xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision b6ba80b441f67ad5d2ac72e2594fda5cdce690dc)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <fixp-arith.h>
27 #include <syscon.h>
28 #include <linux/iopoll.h>
29 
30 #include "rockchip_display.h"
31 #include "rockchip_crtc.h"
32 #include "rockchip_connector.h"
33 
34 /* System registers definition */
35 #define RK3568_REG_CFG_DONE			0x000
36 #define	CFG_DONE_EN				BIT(15)
37 
38 #define RK3568_VERSION_INFO			0x004
39 #define EN_MASK					1
40 
41 #define RK3568_AUTO_GATING_CTRL			0x008
42 
43 #define RK3568_SYS_AXI_LUT_CTRL			0x024
44 #define LUT_DMA_EN_SHIFT			0
45 
46 #define RK3568_DSP_IF_EN			0x028
47 #define RGB_EN_SHIFT				0
48 #define RK3588_DP0_EN_SHIFT			0
49 #define RK3588_DP1_EN_SHIFT			1
50 #define RK3588_RGB_EN_SHIFT			8
51 #define HDMI0_EN_SHIFT				1
52 #define EDP0_EN_SHIFT				3
53 #define RK3588_EDP0_EN_SHIFT			2
54 #define RK3588_HDMI0_EN_SHIFT			3
55 #define MIPI0_EN_SHIFT				4
56 #define RK3588_EDP1_EN_SHIFT			4
57 #define RK3588_HDMI1_EN_SHIFT			5
58 #define RK3588_MIPI0_EN_SHIFT                   6
59 #define MIPI1_EN_SHIFT				20
60 #define RK3588_MIPI1_EN_SHIFT                   7
61 #define LVDS0_EN_SHIFT				5
62 #define LVDS1_EN_SHIFT				24
63 #define BT1120_EN_SHIFT				6
64 #define BT656_EN_SHIFT				7
65 #define IF_MUX_MASK				3
66 #define RGB_MUX_SHIFT				8
67 #define HDMI0_MUX_SHIFT				10
68 #define RK3588_DP0_MUX_SHIFT			12
69 #define RK3588_DP1_MUX_SHIFT			14
70 #define EDP0_MUX_SHIFT				14
71 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
72 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
73 #define MIPI0_MUX_SHIFT				16
74 #define RK3588_MIPI0_MUX_SHIFT			20
75 #define MIPI1_MUX_SHIFT				21
76 #define LVDS0_MUX_SHIFT				18
77 #define LVDS1_MUX_SHIFT				25
78 
79 #define RK3568_DSP_IF_CTRL			0x02c
80 #define LVDS_DUAL_EN_SHIFT			0
81 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
82 #define LVDS_DUAL_SWAP_EN_SHIFT			2
83 #define RK3568_MIPI_DUAL_EN_SHIFT		10
84 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
85 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
86 
87 #define RK3568_DSP_IF_POL			0x030
88 #define IF_CTRL_REG_DONE_IMD_MASK		1
89 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
90 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
91 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
92 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
93 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
94 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
95 
96 #define RK3588_DP0_PIN_POL_SHIFT		8
97 #define RK3588_DP1_PIN_POL_SHIFT		12
98 #define RK3588_IF_PIN_POL_MASK			0x7
99 
100 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
101 
102 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
103 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
104 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
105 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
106 #define MIPI0_PIXCLK_DIV_SHIFT			24
107 #define MIPI1_PIXCLK_DIV_SHIFT			26
108 
109 #define RK3568_SYS_OTP_WIN_EN			0x50
110 #define OTP_WIN_EN_SHIFT			0
111 #define RK3568_SYS_LUT_PORT_SEL			0x58
112 #define GAMMA_PORT_SEL_MASK			0x3
113 #define GAMMA_PORT_SEL_SHIFT			0
114 #define PORT_MERGE_EN_SHIFT			16
115 
116 #define RK3568_SYS_PD_CTRL			0x034
117 #define RK3568_VP0_LINE_FLAG			0x70
118 #define RK3568_VP1_LINE_FLAG			0x74
119 #define RK3568_VP2_LINE_FLAG			0x78
120 #define RK3568_SYS0_INT_EN			0x80
121 #define RK3568_SYS0_INT_CLR			0x84
122 #define RK3568_SYS0_INT_STATUS			0x88
123 #define RK3568_SYS1_INT_EN			0x90
124 #define RK3568_SYS1_INT_CLR			0x94
125 #define RK3568_SYS1_INT_STATUS			0x98
126 #define RK3568_VP0_INT_EN			0xA0
127 #define RK3568_VP0_INT_CLR			0xA4
128 #define RK3568_VP0_INT_STATUS			0xA8
129 #define RK3568_VP1_INT_EN			0xB0
130 #define RK3568_VP1_INT_CLR			0xB4
131 #define RK3568_VP1_INT_STATUS			0xB8
132 #define RK3568_VP2_INT_EN			0xC0
133 #define RK3568_VP2_INT_CLR			0xC4
134 #define RK3568_VP2_INT_STATUS			0xC8
135 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
136 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
137 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
138 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
139 #define RK3588_DSC_8K_PD_EN_SHIFT		5
140 #define RK3588_DSC_4K_PD_EN_SHIFT		6
141 #define RK3588_ESMART_PD_EN_SHIFT		7
142 
143 #define RK3568_SYS_STATUS0			0x60
144 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
145 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
146 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
147 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
148 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
149 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
150 #define RK3588_ESMART_PD_STATUS_SHIFT		15
151 
152 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
153 #define LINE_FLAG_NUM_MASK			0x1fff
154 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
155 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
156 
157 /* Overlay registers definition    */
158 #define RK3568_OVL_CTRL				0x600
159 #define OVL_MODE_SEL_MASK			0x1
160 #define OVL_MODE_SEL_SHIFT			0
161 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
162 #define RK3568_OVL_LAYER_SEL			0x604
163 #define LAYER_SEL_MASK				0xf
164 
165 #define RK3568_OVL_PORT_SEL			0x608
166 #define PORT_MUX_MASK				0xf
167 #define PORT_MUX_SHIFT				0
168 #define LAYER_SEL_PORT_MASK			0x3
169 #define LAYER_SEL_PORT_SHIFT			16
170 
171 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
172 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
173 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
174 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
175 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
176 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
177 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
178 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
179 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
180 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
181 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
182 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
183 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
184 #define BG_MIX_CTRL_MASK			0xff
185 #define BG_MIX_CTRL_SHIFT			24
186 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
187 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
188 #define RK3568_CLUSTER_DLY_NUM			0x6F0
189 #define RK3568_SMART_DLY_NUM			0x6F8
190 
191 /* Video Port registers definition */
192 #define RK3568_VP0_DSP_CTRL			0xC00
193 #define OUT_MODE_MASK				0xf
194 #define OUT_MODE_SHIFT				0
195 #define DATA_SWAP_MASK				0x1f
196 #define DATA_SWAP_SHIFT				8
197 #define DSP_BG_SWAP				0x1
198 #define DSP_RB_SWAP				0x2
199 #define DSP_RG_SWAP				0x4
200 #define DSP_DELTA_SWAP				0x8
201 #define CORE_DCLK_DIV_EN_SHIFT			4
202 #define P2I_EN_SHIFT				5
203 #define DSP_FILED_POL				6
204 #define INTERLACE_EN_SHIFT			7
205 #define POST_DSP_OUT_R2Y_SHIFT			15
206 #define PRE_DITHER_DOWN_EN_SHIFT		16
207 #define DITHER_DOWN_EN_SHIFT			17
208 #define DSP_LUT_EN_SHIFT			28
209 
210 #define STANDBY_EN_SHIFT			31
211 
212 #define RK3568_VP0_MIPI_CTRL			0xC04
213 #define DCLK_DIV2_SHIFT				4
214 #define DCLK_DIV2_MASK				0x3
215 #define MIPI_DUAL_EN_SHIFT			20
216 #define MIPI_DUAL_SWAP_EN_SHIFT			21
217 #define EDPI_TE_EN				28
218 #define EDPI_WMS_HOLD_EN			30
219 #define EDPI_WMS_FS				31
220 
221 
222 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
223 #define RK3568_VP0_3D_LUT_CTRL			0xC10
224 #define VP0_3D_LUT_EN_SHIFT				0
225 #define VP0_3D_LUT_UPDATE_SHIFT			2
226 
227 #define RK3588_VP0_CLK_CTRL			0xC0C
228 #define DCLK_CORE_DIV_SHIFT			0
229 #define DCLK_OUT_DIV_SHIFT			2
230 
231 #define RK3568_VP0_3D_LUT_MST			0xC20
232 
233 #define RK3568_VP0_DSP_BG			0xC2C
234 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
235 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
236 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
237 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
238 #define RK3568_VP0_POST_SCL_CTRL		0xC40
239 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
240 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
241 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
242 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
243 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
244 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
245 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
246 
247 #define RK3568_VP0_BCSH_CTRL			0xC60
248 #define BCSH_CTRL_Y2R_SHIFT			0
249 #define BCSH_CTRL_Y2R_MASK			0x1
250 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
251 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
252 #define BCSH_CTRL_R2Y_SHIFT			4
253 #define BCSH_CTRL_R2Y_MASK			0x1
254 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
255 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
256 
257 #define RK3568_VP0_BCSH_BCS			0xC64
258 #define BCSH_BRIGHTNESS_SHIFT			0
259 #define BCSH_BRIGHTNESS_MASK			0xFF
260 #define BCSH_CONTRAST_SHIFT			8
261 #define BCSH_CONTRAST_MASK			0x1FF
262 #define BCSH_SATURATION_SHIFT			20
263 #define BCSH_SATURATION_MASK			0x3FF
264 #define BCSH_OUT_MODE_SHIFT			30
265 #define BCSH_OUT_MODE_MASK			0x3
266 
267 #define RK3568_VP0_BCSH_H			0xC68
268 #define BCSH_SIN_HUE_SHIFT			0
269 #define BCSH_SIN_HUE_MASK			0x1FF
270 #define BCSH_COS_HUE_SHIFT			16
271 #define BCSH_COS_HUE_MASK			0x1FF
272 
273 #define RK3568_VP0_BCSH_COLOR			0xC6C
274 #define BCSH_EN_SHIFT				31
275 #define BCSH_EN_MASK				1
276 
277 #define RK3568_VP1_DSP_CTRL			0xD00
278 #define RK3568_VP1_MIPI_CTRL			0xD04
279 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
280 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
281 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
282 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
283 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
284 #define RK3568_VP1_POST_SCL_CTRL		0xD40
285 #define RK3568_VP1_DSP_HACT_INFO		0xD34
286 #define RK3568_VP1_DSP_VACT_INFO		0xD38
287 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
288 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
289 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
290 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
291 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
292 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
293 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
294 
295 #define RK3568_VP2_DSP_CTRL			0xE00
296 #define RK3568_VP2_MIPI_CTRL			0xE04
297 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
298 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
299 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
300 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
301 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
302 #define RK3568_VP2_POST_SCL_CTRL		0xE40
303 #define RK3568_VP2_DSP_HACT_INFO		0xE34
304 #define RK3568_VP2_DSP_VACT_INFO		0xE38
305 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
306 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
307 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
308 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
309 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
310 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
311 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
312 
313 /* Cluster0 register definition */
314 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
315 #define CLUSTER_YUV2RGB_EN_SHIFT		8
316 #define CLUSTER_RGB2YUV_EN_SHIFT		9
317 #define CLUSTER_CSC_MODE_SHIFT			10
318 #define CLUSTER_YRGB_XSCL_MODE_SHIFT		12
319 #define CLUSTER_YRGB_YSCL_MODE_SHIFT		14
320 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
321 #define CLUSTER_YRGB_GT2_SHIFT			28
322 #define CLUSTER_YRGB_GT4_SHIFT			29
323 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
324 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
325 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
326 #define CLUSTER_AXI_UV_ID_MASK			0x1f
327 #define CLUSTER_AXI_UV_ID_SHIFT			5
328 
329 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
330 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
331 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
332 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
333 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
334 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
335 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
336 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
337 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
338 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
339 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
340 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
341 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
342 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
343 
344 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
345 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
346 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
347 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
348 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
349 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
350 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
351 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
352 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
353 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
354 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
355 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
356 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
357 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
358 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
359 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
360 
361 #define RK3568_CLUSTER0_CTRL			0x1100
362 #define CLUSTER_EN_SHIFT			0
363 #define CLUSTER_AXI_ID_MASK			0x1
364 #define CLUSTER_AXI_ID_SHIFT			13
365 
366 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
367 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
368 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
369 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
370 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
371 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
372 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
373 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
374 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
375 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
376 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
377 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
378 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
379 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
380 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
381 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
382 
383 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
384 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
385 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
386 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
387 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
388 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
389 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
390 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
391 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
392 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
393 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
394 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
395 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
396 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
397 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
398 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
399 
400 #define RK3568_CLUSTER1_CTRL			0x1300
401 
402 /* Esmart register definition */
403 #define RK3568_ESMART0_CTRL0			0x1800
404 #define RGB2YUV_EN_SHIFT			1
405 #define CSC_MODE_SHIFT				2
406 #define CSC_MODE_MASK				0x3
407 
408 #define RK3568_ESMART0_CTRL1			0x1804
409 #define ESMART_AXI_YRGB_ID_MASK			0x1f
410 #define ESMART_AXI_YRGB_ID_SHIFT		4
411 #define ESMART_AXI_UV_ID_MASK			0x1f
412 #define ESMART_AXI_UV_ID_SHIFT			12
413 #define YMIRROR_EN_SHIFT			31
414 
415 #define RK3568_ESMART0_AXI_CTRL			0x1808
416 #define ESMART_AXI_ID_MASK			0x1
417 #define ESMART_AXI_ID_SHIFT			1
418 
419 #define RK3568_ESMART0_REGION0_CTRL		0x1810
420 #define REGION0_RB_SWAP_SHIFT			14
421 #define WIN_EN_SHIFT				0
422 #define WIN_FORMAT_MASK				0x1f
423 #define WIN_FORMAT_SHIFT			1
424 
425 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
426 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
427 #define RK3568_ESMART0_REGION0_VIR		0x181C
428 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
429 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
430 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
431 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
432 #define YRGB_XSCL_MODE_MASK			0x3
433 #define YRGB_XSCL_MODE_SHIFT			0
434 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
435 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
436 #define YRGB_YSCL_MODE_MASK			0x3
437 #define YRGB_YSCL_MODE_SHIFT			4
438 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
439 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
440 
441 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
442 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
443 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
444 #define RK3568_ESMART0_REGION1_CTRL		0x1840
445 #define YRGB_GT2_MASK				0x1
446 #define YRGB_GT2_SHIFT				8
447 #define YRGB_GT4_MASK				0x1
448 #define YRGB_GT4_SHIFT				9
449 
450 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
451 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
452 #define RK3568_ESMART0_REGION1_VIR		0x184C
453 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
454 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
455 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
456 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
457 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
458 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
459 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
460 #define RK3568_ESMART0_REGION2_CTRL		0x1870
461 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
462 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
463 #define RK3568_ESMART0_REGION2_VIR		0x187C
464 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
465 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
466 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
467 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
468 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
469 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
470 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
471 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
472 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
473 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
474 #define RK3568_ESMART0_REGION3_VIR		0x18AC
475 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
476 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
477 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
478 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
479 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
480 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
481 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
482 
483 #define RK3568_ESMART1_CTRL0			0x1A00
484 #define RK3568_ESMART1_CTRL1			0x1A04
485 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
486 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
487 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
488 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
489 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
490 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
491 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
492 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
493 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
494 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
495 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
496 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
497 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
498 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
499 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
500 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
501 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
502 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
503 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
504 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
505 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
506 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
507 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
508 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
509 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
510 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
511 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
512 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
513 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
514 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
515 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
516 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
517 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
518 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
519 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
520 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
521 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
522 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
523 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
524 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
525 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
526 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
527 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
528 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
529 
530 #define RK3568_SMART0_CTRL0			0x1C00
531 #define RK3568_SMART0_CTRL1			0x1C04
532 #define RK3568_SMART0_REGION0_CTRL		0x1C10
533 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
534 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
535 #define RK3568_SMART0_REGION0_VIR		0x1C1C
536 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
537 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
538 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
539 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
540 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
541 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
542 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
543 #define RK3568_SMART0_REGION1_CTRL		0x1C40
544 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
545 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
546 #define RK3568_SMART0_REGION1_VIR		0x1C4C
547 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
548 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
549 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
550 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
551 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
552 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
553 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
554 #define RK3568_SMART0_REGION2_CTRL		0x1C70
555 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
556 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
557 #define RK3568_SMART0_REGION2_VIR		0x1C7C
558 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
559 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
560 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
561 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
562 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
563 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
564 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
565 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
566 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
567 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
568 #define RK3568_SMART0_REGION3_VIR		0x1CAC
569 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
570 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
571 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
572 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
573 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
574 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
575 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
576 
577 #define RK3568_SMART1_CTRL0			0x1E00
578 #define RK3568_SMART1_CTRL1			0x1E04
579 #define RK3568_SMART1_REGION0_CTRL		0x1E10
580 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
581 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
582 #define RK3568_SMART1_REGION0_VIR		0x1E1C
583 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
584 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
585 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
586 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
587 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
588 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
589 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
590 #define RK3568_SMART1_REGION1_CTRL		0x1E40
591 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
592 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
593 #define RK3568_SMART1_REGION1_VIR		0x1E4C
594 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
595 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
596 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
597 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
598 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
599 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
600 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
601 #define RK3568_SMART1_REGION2_CTRL		0x1E70
602 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
603 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
604 #define RK3568_SMART1_REGION2_VIR		0x1E7C
605 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
606 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
607 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
608 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
609 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
610 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
611 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
612 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
613 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
614 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
615 #define RK3568_SMART1_REGION3_VIR		0x1EAC
616 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
617 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
618 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
619 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
620 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
621 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
622 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
623 
624 #define RK3568_MAX_REG				0x1ED0
625 
626 #define RK3568_GRF_VO_CON1			0x0364
627 #define GRF_BT656_CLK_INV_SHIFT			1
628 #define GRF_BT1120_CLK_INV_SHIFT		2
629 #define GRF_RGB_DCLK_INV_SHIFT			3
630 
631 #define RK3588_GRF_VOP_CON2			0x0008
632 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
633 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
634 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
635 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
636 
637 #define RK3588_GRF_VO1_CON0			0x0000
638 #define HDMI_SYNC_POL_MASK			0x3
639 #define HDMI0_SYNC_POL_SHIFT			5
640 #define HDMI1_SYNC_POL_SHIFT			7
641 
642 #define RK3588_PMU_BISR_CON3			0x20C
643 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
644 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
645 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
646 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
647 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
648 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
649 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
650 
651 #define RK3588_PMU_BISR_STATUS5			0x294
652 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
653 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
654 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
655 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
656 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
657 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
658 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
659 
660 #define VOP2_LAYER_MAX				8
661 
662 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
663 
664 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
665 
666 /* KHz */
667 #define VOP2_MAX_DCLK_RATE			600000
668 
669 /*
670  * vop2 dsc id
671  */
672 #define ROCKCHIP_VOP2_DSC_8K	0
673 #define ROCKCHIP_VOP2_DSC_4K	1
674 
675 /*
676  * vop2 internal power domain id,
677  * should be all none zero, 0 will be
678  * treat as invalid;
679  */
680 #define VOP2_PD_CLUSTER0			BIT(0)
681 #define VOP2_PD_CLUSTER1			BIT(1)
682 #define VOP2_PD_CLUSTER2			BIT(2)
683 #define VOP2_PD_CLUSTER3			BIT(3)
684 #define VOP2_PD_DSC_8K				BIT(5)
685 #define VOP2_PD_DSC_4K				BIT(6)
686 #define VOP2_PD_ESMART				BIT(7)
687 
688 enum vop2_csc_format {
689 	CSC_BT601L,
690 	CSC_BT709L,
691 	CSC_BT601F,
692 	CSC_BT2020,
693 };
694 
695 enum vop2_pol {
696 	HSYNC_POSITIVE = 0,
697 	VSYNC_POSITIVE = 1,
698 	DEN_NEGATIVE   = 2,
699 	DCLK_INVERT    = 3
700 };
701 
702 enum vop2_bcsh_out_mode {
703 	BCSH_OUT_MODE_BLACK,
704 	BCSH_OUT_MODE_BLUE,
705 	BCSH_OUT_MODE_COLOR_BAR,
706 	BCSH_OUT_MODE_NORMAL_VIDEO,
707 };
708 
709 #define _VOP_REG(off, _mask, _shift, _write_mask) \
710 		{ \
711 		 .offset = off, \
712 		 .mask = _mask, \
713 		 .shift = _shift, \
714 		 .write_mask = _write_mask, \
715 		}
716 
717 #define VOP_REG(off, _mask, _shift) \
718 		_VOP_REG(off, _mask, _shift, false)
719 enum dither_down_mode {
720 	RGB888_TO_RGB565 = 0x0,
721 	RGB888_TO_RGB666 = 0x1
722 };
723 
724 enum vop2_video_ports_id {
725 	VOP2_VP0,
726 	VOP2_VP1,
727 	VOP2_VP2,
728 	VOP2_VP3,
729 	VOP2_VP_MAX,
730 };
731 
732 enum vop2_layer_type {
733 	CLUSTER_LAYER = 0,
734 	ESMART_LAYER = 1,
735 	SMART_LAYER = 2,
736 };
737 
738 /* This define must same with kernel win phy id */
739 enum vop2_layer_phy_id {
740 	ROCKCHIP_VOP2_CLUSTER0 = 0,
741 	ROCKCHIP_VOP2_CLUSTER1,
742 	ROCKCHIP_VOP2_ESMART0,
743 	ROCKCHIP_VOP2_ESMART1,
744 	ROCKCHIP_VOP2_SMART0,
745 	ROCKCHIP_VOP2_SMART1,
746 	ROCKCHIP_VOP2_CLUSTER2,
747 	ROCKCHIP_VOP2_CLUSTER3,
748 	ROCKCHIP_VOP2_ESMART2,
749 	ROCKCHIP_VOP2_ESMART3,
750 	ROCKCHIP_VOP2_LAYER_MAX,
751 };
752 
753 enum vop2_scale_up_mode {
754 	VOP2_SCALE_UP_NRST_NBOR,
755 	VOP2_SCALE_UP_BIL,
756 	VOP2_SCALE_UP_BIC,
757 };
758 
759 enum vop2_scale_down_mode {
760 	VOP2_SCALE_DOWN_NRST_NBOR,
761 	VOP2_SCALE_DOWN_BIL,
762 	VOP2_SCALE_DOWN_AVG,
763 };
764 
765 enum scale_mode {
766 	SCALE_NONE = 0x0,
767 	SCALE_UP   = 0x1,
768 	SCALE_DOWN = 0x2
769 };
770 
771 struct vop2_layer {
772 	u8 id;
773 	/**
774 	 * @win_phys_id: window id of the layer selected.
775 	 * Every layer must make sure to select different
776 	 * windows of others.
777 	 */
778 	u8 win_phys_id;
779 };
780 
781 struct vop2_power_domain_data {
782 	u8 id;
783 	u8 parent_id;
784 	/*
785 	 * @module_id_mask: module id of which module this power domain is belongs to.
786 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
787 	 */
788 	u32 module_id_mask;
789 };
790 
791 struct vop2_win_data {
792 	char *name;
793 	u8 phys_id;
794 	enum vop2_layer_type type;
795 	u8 win_sel_port_offset;
796 	u8 layer_sel_win_id;
797 	u8 axi_id;
798 	u8 axi_uv_id;
799 	u8 axi_yrgb_id;
800 	u8 splice_win_id;
801 	u8 pd_id;
802 	u32 reg_offset;
803 	bool splice_mode_right;
804 };
805 
806 struct vop2_vp_data {
807 	u32 feature;
808 	u8 pre_scan_max_dly;
809 	u8 splice_vp_id;
810 	struct vop_rect max_output;
811 	u32 max_dclk;
812 };
813 
814 struct vop2_plane_table {
815 	enum vop2_layer_phy_id plane_id;
816 	enum vop2_layer_type plane_type;
817 };
818 
819 struct vop2_vp_plane_mask {
820 	u8 primary_plane_id; /* use this win to show logo */
821 	u8 attached_layers_nr; /* number layers attach to this vp */
822 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
823 	u32 plane_mask;
824 	int cursor_plane_id;
825 };
826 
827 struct vop2_data {
828 	u32 version;
829 	struct vop2_vp_data *vp_data;
830 	struct vop2_win_data *win_data;
831 	struct vop2_vp_plane_mask *plane_mask;
832 	struct vop2_plane_table *plane_table;
833 	struct vop2_power_domain_data *pd;
834 	u8 nr_vps;
835 	u8 nr_layers;
836 	u8 nr_mixers;
837 	u8 nr_gammas;
838 	u8 nr_dscs;
839 	u8 nr_pd;
840 	u32 reg_len;
841 };
842 
843 struct vop2 {
844 	u32 *regsbak;
845 	void *regs;
846 	void *grf;
847 	void *vop_grf;
848 	void *vo1_grf;
849 	void *sys_pmu;
850 	u32 reg_len;
851 	u32 version;
852 	bool global_init;
853 	const struct vop2_data *data;
854 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
855 };
856 
857 static struct vop2 *rockchip_vop2;
858 /*
859  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
860  * avg_sd_factor:
861  * bli_su_factor:
862  * bic_su_factor:
863  * = (src - 1) / (dst - 1) << 16;
864  *
865  * gt2 enable: dst get one line from two line of the src
866  * gt4 enable: dst get one line from four line of the src.
867  *
868  */
869 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
870 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
871 
872 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
873 				(fac * (dst - 1) >> 12 < (src - 1))
874 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
875 				(fac * (dst - 1) >> 16 < (src - 1))
876 
877 static uint16_t vop2_scale_factor(enum scale_mode mode,
878 				  int32_t filter_mode,
879 				  uint32_t src, uint32_t dst)
880 {
881 	uint32_t fac = 0;
882 	int i = 0;
883 
884 	if (mode == SCALE_NONE)
885 		return 0;
886 
887 	/*
888 	 * A workaround to avoid zero div.
889 	 */
890 	if ((dst == 1) || (src == 1)) {
891 		dst = dst + 1;
892 		src = src + 1;
893 	}
894 
895 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
896 		fac = VOP2_BILI_SCL_DN(src, dst);
897 		for (i = 0; i < 100; i++) {
898 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
899 				break;
900 			fac -= 1;
901 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
902 		}
903 	} else {
904 		fac = VOP2_COMMON_SCL(src, dst);
905 		for (i = 0; i < 100; i++) {
906 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
907 				break;
908 			fac -= 1;
909 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
910 		}
911 	}
912 
913 	return fac;
914 }
915 
916 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
917 {
918 	if (src < dst)
919 		return SCALE_UP;
920 	else if (src > dst)
921 		return SCALE_DOWN;
922 
923 	return SCALE_NONE;
924 }
925 
926 static u8 rk3588_vop2_vp_primary_plane_order[VOP2_VP_MAX] = {
927 	ROCKCHIP_VOP2_ESMART0,
928 	ROCKCHIP_VOP2_ESMART1,
929 	ROCKCHIP_VOP2_ESMART2,
930 	ROCKCHIP_VOP2_ESMART3,
931 };
932 
933 static u8 rk3568_vop2_vp_primary_plane_order[VOP2_VP_MAX] = {
934 	ROCKCHIP_VOP2_SMART0,
935 	ROCKCHIP_VOP2_SMART1,
936 	ROCKCHIP_VOP2_ESMART1,
937 };
938 
939 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
940 {
941 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
942 }
943 
944 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
945 {
946 	int i = 0;
947 	u8 *vop2_vp_primary_plane_order;
948 	u8 default_primary_plane;
949 
950 	if (vop2->version == VOP_VERSION_RK3588) {
951 		vop2_vp_primary_plane_order = rk3588_vop2_vp_primary_plane_order;
952 		default_primary_plane = ROCKCHIP_VOP2_ESMART0;
953 	} else {
954 		vop2_vp_primary_plane_order = rk3568_vop2_vp_primary_plane_order;
955 		default_primary_plane = ROCKCHIP_VOP2_SMART0;
956 	}
957 
958 	for (i = 0; i < vop2->data->nr_vps; i++) {
959 		if (plane_mask & BIT(vop2_vp_primary_plane_order[i]))
960 			return vop2_vp_primary_plane_order[i];
961 	}
962 
963 	return default_primary_plane;
964 }
965 
966 static inline u16 scl_cal_scale(int src, int dst, int shift)
967 {
968 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
969 }
970 
971 static inline u16 scl_cal_scale2(int src, int dst)
972 {
973 	return ((src - 1) << 12) / (dst - 1);
974 }
975 
976 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
977 {
978 	writel(v, vop2->regs + offset);
979 	vop2->regsbak[offset >> 2] = v;
980 }
981 
982 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
983 {
984 	return readl(vop2->regs + offset);
985 }
986 
987 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
988 				   u32 mask, u32 shift, u32 v,
989 				   bool write_mask)
990 {
991 	if (!mask)
992 		return;
993 
994 	if (write_mask) {
995 		v = ((v & mask) << shift) | (mask << (shift + 16));
996 	} else {
997 		u32 cached_val = vop2->regsbak[offset >> 2];
998 
999 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1000 		vop2->regsbak[offset >> 2] = v;
1001 	}
1002 
1003 	writel(v, vop2->regs + offset);
1004 }
1005 
1006 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1007 				   u32 mask, u32 shift, u32 v)
1008 {
1009 	u32 val = 0;
1010 
1011 	val = (v << shift) | (mask << (shift + 16));
1012 	writel(val, grf_base + offset);
1013 }
1014 
1015 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1016 				  u32 mask, u32 shift)
1017 {
1018 	return (readl(grf_base + offset) >> shift) & mask;
1019 }
1020 
1021 static char* get_output_if_name(u32 output_if, char *name)
1022 {
1023 	if (output_if & VOP_OUTPUT_IF_RGB)
1024 		strcat(name, " RGB");
1025 	if (output_if & VOP_OUTPUT_IF_BT1120)
1026 		strcat(name, " BT1120");
1027 	if (output_if & VOP_OUTPUT_IF_BT656)
1028 		strcat(name, " BT656");
1029 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1030 		strcat(name, " LVDS0");
1031 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1032 		strcat(name, " LVDS1");
1033 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1034 		strcat(name, " MIPI0");
1035 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1036 		strcat(name, " MIPI1");
1037 	if (output_if & VOP_OUTPUT_IF_eDP0)
1038 		strcat(name, " eDP0");
1039 	if (output_if & VOP_OUTPUT_IF_eDP1)
1040 		strcat(name, " eDP1");
1041 	if (output_if & VOP_OUTPUT_IF_DP0)
1042 		strcat(name, " DP0");
1043 	if (output_if & VOP_OUTPUT_IF_DP1)
1044 		strcat(name, " DP1");
1045 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1046 		strcat(name, " HDMI0");
1047 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1048 		strcat(name, " HDMI1");
1049 
1050 	return name;
1051 }
1052 
1053 static char *get_plane_name(int plane_id, char *name)
1054 {
1055 	switch (plane_id) {
1056 	case ROCKCHIP_VOP2_CLUSTER0:
1057 		strcat(name, "Cluster0");
1058 		break;
1059 	case ROCKCHIP_VOP2_CLUSTER1:
1060 		strcat(name, "Cluster1");
1061 		break;
1062 	case ROCKCHIP_VOP2_ESMART0:
1063 		strcat(name, "Esmart0");
1064 		break;
1065 	case ROCKCHIP_VOP2_ESMART1:
1066 		strcat(name, "Esmart1");
1067 		break;
1068 	case ROCKCHIP_VOP2_SMART0:
1069 		strcat(name, "Smart0");
1070 		break;
1071 	case ROCKCHIP_VOP2_SMART1:
1072 		strcat(name, "Smart1");
1073 		break;
1074 	case ROCKCHIP_VOP2_CLUSTER2:
1075 		strcat(name, "Cluster2");
1076 		break;
1077 	case ROCKCHIP_VOP2_CLUSTER3:
1078 		strcat(name, "Cluster3");
1079 		break;
1080 	case ROCKCHIP_VOP2_ESMART2:
1081 		strcat(name, "Esmart2");
1082 		break;
1083 	case ROCKCHIP_VOP2_ESMART3:
1084 		strcat(name, "Esmart3");
1085 		break;
1086 	}
1087 
1088 	return name;
1089 }
1090 
1091 static bool is_yuv_output(u32 bus_format)
1092 {
1093 	switch (bus_format) {
1094 	case MEDIA_BUS_FMT_YUV8_1X24:
1095 	case MEDIA_BUS_FMT_YUV10_1X30:
1096 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1097 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1098 	case MEDIA_BUS_FMT_YUYV8_2X8:
1099 	case MEDIA_BUS_FMT_YVYU8_2X8:
1100 	case MEDIA_BUS_FMT_UYVY8_2X8:
1101 	case MEDIA_BUS_FMT_VYUY8_2X8:
1102 	case MEDIA_BUS_FMT_YUYV8_1X16:
1103 	case MEDIA_BUS_FMT_YVYU8_1X16:
1104 	case MEDIA_BUS_FMT_UYVY8_1X16:
1105 	case MEDIA_BUS_FMT_VYUY8_1X16:
1106 		return true;
1107 	default:
1108 		return false;
1109 	}
1110 }
1111 
1112 static int vop2_convert_csc_mode(int csc_mode)
1113 {
1114 	switch (csc_mode) {
1115 	case V4L2_COLORSPACE_SMPTE170M:
1116 	case V4L2_COLORSPACE_470_SYSTEM_M:
1117 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1118 		return CSC_BT601L;
1119 	case V4L2_COLORSPACE_REC709:
1120 	case V4L2_COLORSPACE_SMPTE240M:
1121 	case V4L2_COLORSPACE_DEFAULT:
1122 		return CSC_BT709L;
1123 	case V4L2_COLORSPACE_JPEG:
1124 		return CSC_BT601F;
1125 	case V4L2_COLORSPACE_BT2020:
1126 		return CSC_BT2020;
1127 	default:
1128 		return CSC_BT709L;
1129 	}
1130 }
1131 
1132 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1133 {
1134 	/*
1135 	 * FIXME:
1136 	 *
1137 	 * There is no media type for YUV444 output,
1138 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1139 	 * yuv format.
1140 	 *
1141 	 * From H/W testing, YUV444 mode need a rb swap.
1142 	 */
1143 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1144 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1145 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1146 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1147 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1148 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1149 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1150 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1151 		return true;
1152 	else
1153 		return false;
1154 }
1155 
1156 static inline bool is_hot_plug_devices(int output_type)
1157 {
1158 	switch (output_type) {
1159 	case DRM_MODE_CONNECTOR_HDMIA:
1160 	case DRM_MODE_CONNECTOR_HDMIB:
1161 	case DRM_MODE_CONNECTOR_TV:
1162 	case DRM_MODE_CONNECTOR_DisplayPort:
1163 	case DRM_MODE_CONNECTOR_VGA:
1164 	case DRM_MODE_CONNECTOR_Unknown:
1165 		return true;
1166 	default:
1167 		return false;
1168 	}
1169 }
1170 
1171 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1172 {
1173 	int i = 0;
1174 
1175 	for (i = 0; i < vop2->data->nr_layers; i++) {
1176 		if (vop2->data->win_data[i].phys_id == phys_id)
1177 			return &vop2->data->win_data[i];
1178 	}
1179 
1180 	return NULL;
1181 }
1182 
1183 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1184 {
1185 	int i = 0;
1186 
1187 	for (i = 0; i < vop2->data->nr_pd; i++) {
1188 		if (vop2->data->pd[i].id == pd_id)
1189 			return &vop2->data->pd[i];
1190 	}
1191 
1192 	return NULL;
1193 }
1194 
1195 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1196 					struct display_state *state)
1197 {
1198 	struct connector_state *conn_state = &state->conn_state;
1199 	struct crtc_state *cstate = &state->crtc_state;
1200 	struct resource gamma_res;
1201 	fdt_size_t lut_size;
1202 	int i, lut_len, ret = 0;
1203 	u32 *lut_regs;
1204 	u32 *lut_val;
1205 	u32 r, g, b;
1206 	u32 vp_offset = cstate->crtc_id * 0x100;
1207 	struct base2_disp_info *disp_info = conn_state->disp_info;
1208 	static int gamma_lut_en_num = 1;
1209 
1210 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1211 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1212 		return 0;
1213 	}
1214 
1215 	if (!disp_info)
1216 		return 0;
1217 
1218 	if (!disp_info->gamma_lut_data.size)
1219 		return 0;
1220 
1221 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1222 	if (ret)
1223 		printf("failed to get gamma lut res\n");
1224 	lut_regs = (u32 *)gamma_res.start;
1225 	lut_size = gamma_res.end - gamma_res.start + 1;
1226 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1227 		printf("failed to get gamma lut register\n");
1228 		return 0;
1229 	}
1230 	lut_len = lut_size / 4;
1231 	if (lut_len != 256 && lut_len != 1024) {
1232 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1233 		return 0;
1234 	}
1235 	lut_val = (u32 *)calloc(1, lut_size);
1236 	for (i = 0; i < lut_len; i++) {
1237 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1238 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1239 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1240 
1241 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1242 	}
1243 
1244 	for (i = 0; i < lut_len; i++)
1245 		writel(lut_val[i], lut_regs + i);
1246 
1247 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1248 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1249 			cstate->crtc_id , false);
1250 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1251 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1252 	gamma_lut_en_num++;
1253 
1254 	return 0;
1255 }
1256 
1257 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1258 					struct display_state *state)
1259 {
1260 	struct connector_state *conn_state = &state->conn_state;
1261 	struct crtc_state *cstate = &state->crtc_state;
1262 	int i, cubic_lut_len;
1263 	u32 vp_offset = cstate->crtc_id * 0x100;
1264 	struct base2_disp_info *disp_info = conn_state->disp_info;
1265 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1266 	u32 *cubic_lut_addr;
1267 
1268 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1269 		return 0;
1270 
1271 	if (!disp_info->cubic_lut_data.size)
1272 		return 0;
1273 
1274 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1275 	cubic_lut_len = disp_info->cubic_lut_data.size;
1276 
1277 	for (i = 0; i < cubic_lut_len / 2; i++) {
1278 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1279 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1280 					((lut->lblue[2 * i] & 0xff) << 24);
1281 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1282 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1283 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1284 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1285 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1286 		*cubic_lut_addr++ = 0;
1287 	}
1288 
1289 	if (cubic_lut_len % 2) {
1290 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1291 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1292 					((lut->lblue[2 * i] & 0xff) << 24);
1293 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1294 		*cubic_lut_addr++ = 0;
1295 		*cubic_lut_addr = 0;
1296 	}
1297 
1298 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1299 		    get_cubic_lut_buffer(cstate->crtc_id));
1300 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1301 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1302 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1303 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1304 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1305 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1306 
1307 	return 0;
1308 }
1309 
1310 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1311 				 struct bcsh_state *bcsh_state, int crtc_id)
1312 {
1313 	struct crtc_state *cstate = &state->crtc_state;
1314 	u32 vp_offset = crtc_id * 0x100;
1315 
1316 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1317 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1318 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1319 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1320 
1321 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1322 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1323 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1324 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1325 
1326 	if (!cstate->bcsh_en) {
1327 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1328 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1329 		return;
1330 	}
1331 
1332 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1333 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1334 			bcsh_state->brightness, false);
1335 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1336 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1337 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1338 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1339 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1340 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1341 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1342 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1343 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1344 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1345 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1346 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1347 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1348 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1349 }
1350 
1351 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1352 {
1353 	struct connector_state *conn_state = &state->conn_state;
1354 	struct base_bcsh_info *bcsh_info;
1355 	struct crtc_state *cstate = &state->crtc_state;
1356 	struct bcsh_state bcsh_state;
1357 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1358 
1359 	if (!conn_state->disp_info)
1360 		return;
1361 	bcsh_info = &conn_state->disp_info->bcsh_info;
1362 	if (!bcsh_info)
1363 		return;
1364 
1365 	if (bcsh_info->brightness != 50 ||
1366 	    bcsh_info->contrast != 50 ||
1367 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1368 		cstate->bcsh_en = true;
1369 
1370 	if (cstate->bcsh_en) {
1371 		if (!cstate->yuv_overlay)
1372 			cstate->post_r2y_en = 1;
1373 		if (!is_yuv_output(conn_state->bus_format))
1374 			cstate->post_y2r_en = 1;
1375 	} else {
1376 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1377 			cstate->post_r2y_en = 1;
1378 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1379 			cstate->post_y2r_en = 1;
1380 	}
1381 
1382 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space);
1383 
1384 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1385 		brightness = interpolate(0, -128, 100, 127,
1386 					 bcsh_info->brightness);
1387 	else
1388 		brightness = interpolate(0, -32, 100, 31,
1389 					 bcsh_info->brightness);
1390 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1391 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1392 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1393 
1394 
1395 	/*
1396 	 *  a:[-30~0):
1397 	 *    sin_hue = 0x100 - sin(a)*256;
1398 	 *    cos_hue = cos(a)*256;
1399 	 *  a:[0~30]
1400 	 *    sin_hue = sin(a)*256;
1401 	 *    cos_hue = cos(a)*256;
1402 	 */
1403 	sin_hue = fixp_sin32(hue) >> 23;
1404 	cos_hue = fixp_cos32(hue) >> 23;
1405 
1406 	bcsh_state.brightness = brightness;
1407 	bcsh_state.contrast = contrast;
1408 	bcsh_state.saturation = saturation;
1409 	bcsh_state.sin_hue = sin_hue;
1410 	bcsh_state.cos_hue = cos_hue;
1411 
1412 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1413 	if (cstate->splice_mode)
1414 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1415 }
1416 
1417 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1418 {
1419 	struct connector_state *conn_state = &state->conn_state;
1420 	struct drm_display_mode *mode = &conn_state->mode;
1421 	struct crtc_state *cstate = &state->crtc_state;
1422 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1423 	u16 hdisplay = mode->crtc_hdisplay;
1424 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1425 
1426 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1427 	bg_dly =  vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1428 	bg_dly -= bg_ovl_dly;
1429 
1430 	if (cstate->splice_mode)
1431 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1432 	else
1433 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1434 
1435 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1436 		hsync_len = 8;
1437 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1438 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1439 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1440 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1441 }
1442 
1443 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1444 {
1445 	struct connector_state *conn_state = &state->conn_state;
1446 	struct drm_display_mode *mode = &conn_state->mode;
1447 	struct crtc_state *cstate = &state->crtc_state;
1448 	u32 vp_offset = (cstate->crtc_id * 0x100);
1449 	u16 vtotal = mode->crtc_vtotal;
1450 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1451 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1452 	u16 hdisplay = mode->crtc_hdisplay;
1453 	u16 vdisplay = mode->crtc_vdisplay;
1454 	u16 hsize =
1455 	    hdisplay * (conn_state->overscan.left_margin +
1456 			conn_state->overscan.right_margin) / 200;
1457 	u16 vsize =
1458 	    vdisplay * (conn_state->overscan.top_margin +
1459 			conn_state->overscan.bottom_margin) / 200;
1460 	u16 hact_end, vact_end;
1461 	u32 val;
1462 
1463 	hsize = round_down(hsize, 2);
1464 	vsize = round_down(vsize, 2);
1465 
1466 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1467 	hact_end = hact_st + hsize;
1468 	val = hact_st << 16;
1469 	val |= hact_end;
1470 
1471 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1472 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1473 	vact_end = vact_st + vsize;
1474 	val = vact_st << 16;
1475 	val |= vact_end;
1476 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1477 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1478 	val |= scl_cal_scale2(hdisplay, hsize);
1479 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1480 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1481 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1482 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1483 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1484 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1485 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1486 		u16 vact_st_f1 = vtotal + vact_st + 1;
1487 		u16 vact_end_f1 = vact_st_f1 + vsize;
1488 
1489 		val = vact_st_f1 << 16 | vact_end_f1;
1490 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1491 	}
1492 
1493 	vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1494 	if (cstate->splice_mode)
1495 		vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1496 }
1497 
1498 /*
1499  * Read VOP internal power domain on/off status.
1500  * We should query BISR_STS register in PMU for
1501  * power up/down status when memory repair is enabled.
1502  * Return value: 1 for power on, 0 for power off;
1503  */
1504 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
1505 {
1506 	int val = 0;
1507 	int shift = 0;
1508 	int shift_factor = 0;
1509 	bool is_bisr_en = false;
1510 
1511 	/*
1512 	 * The order of pd status bits in BISR_STS register
1513 	 * is different from that in VOP SYS_STS register.
1514 	 */
1515 	if (pd_data->id == VOP2_PD_DSC_8K ||
1516 	    pd_data->id == VOP2_PD_DSC_4K ||
1517 	    pd_data->id == VOP2_PD_ESMART)
1518 			shift_factor = 1;
1519 
1520 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
1521 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
1522 	if (is_bisr_en) {
1523 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
1524 
1525 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
1526 					  ((val >> shift) & 0x1), 50 * 1000);
1527 	} else {
1528 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
1529 
1530 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
1531 					  !((val >> shift) & 0x1), 50 * 1000);
1532 	}
1533 }
1534 
1535 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
1536 {
1537 	struct vop2_power_domain_data *pd_data;
1538 	int ret = 0;
1539 
1540 	if (!pd_id)
1541 		return 0;
1542 
1543 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
1544 	if (!pd_data) {
1545 		printf("can't find pd_data by id\n");
1546 		return -EINVAL;
1547 	}
1548 
1549 	if (pd_data->parent_id) {
1550 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
1551 		if (ret) {
1552 			printf("can't open parent power domain\n");
1553 			return -EINVAL;
1554 		}
1555 	}
1556 
1557 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
1558 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
1559 	ret = vop2_wait_power_domain_on(vop2, pd_data);
1560 	if (ret) {
1561 		printf("wait vop2 power domain timeout\n");
1562 		return ret;
1563 	}
1564 
1565 	return 0;
1566 }
1567 
1568 static void rk3588_vop2_regsbak(struct vop2 *vop2)
1569 {
1570 	u32 *base = vop2->regs;
1571 	int i = 0;
1572 
1573 	/*
1574 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
1575 	 */
1576 	for (i = 0; i < (vop2->reg_len >> 2); i++)
1577 		vop2->regsbak[i] = base[i];
1578 }
1579 
1580 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
1581 {
1582 	struct crtc_state *cstate = &state->crtc_state;
1583 	int i, j, port_mux = 0, total_used_layer = 0;
1584 	u8 shift = 0;
1585 	int layer_phy_id = 0;
1586 	u32 layer_nr = 0;
1587 	struct vop2_win_data *win_data;
1588 	struct vop2_vp_plane_mask *plane_mask;
1589 
1590 	if (vop2->global_init)
1591 		return;
1592 
1593 	/* OTP must enable at the first time, otherwise mirror layer register is error */
1594 	if (soc_is_rk3566())
1595 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
1596 				OTP_WIN_EN_SHIFT, 1, false);
1597 
1598 	if (cstate->crtc->assign_plane) {/* dts assign plane */
1599 		u32 plane_mask;
1600 		int primary_plane_id;
1601 
1602 		for (i = 0; i < vop2->data->nr_vps; i++) {
1603 			plane_mask = cstate->crtc->vps[i].plane_mask;
1604 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
1605 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
1606 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
1607 			primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
1608 			vop2->vp_plane_mask[i].primary_plane_id =  primary_plane_id;
1609 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
1610 
1611 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
1612 			for (j = 0; j < layer_nr; j++) {
1613 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
1614 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
1615 			}
1616 		}
1617 	} else {/* need soft assign plane mask */
1618 		/* find the first unplug devices and set it as main display */
1619 		int main_vp_index = -1;
1620 		int active_vp_num = 0;
1621 
1622 		for (i = 0; i < vop2->data->nr_vps; i++) {
1623 			if (cstate->crtc->vps[i].enable)
1624 				active_vp_num++;
1625 		}
1626 		printf("VOP have %d active VP\n", active_vp_num);
1627 
1628 		if (soc_is_rk3566() && active_vp_num > 2)
1629 			printf("ERROR: rk3566 only support 2 display output!!\n");
1630 		plane_mask = vop2->data->plane_mask;
1631 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
1632 
1633 		for (i = 0; i < vop2->data->nr_vps; i++) {
1634 			if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
1635 				vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
1636 				main_vp_index = i;
1637 				break;
1638 			}
1639 		}
1640 
1641 		/* if no find unplug devices, use vp0 as main display */
1642 		if (main_vp_index < 0) {
1643 			main_vp_index = 0;
1644 			vop2->vp_plane_mask[0] = plane_mask[0];
1645 		}
1646 
1647 		j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
1648 
1649 		/* init other display except main display */
1650 		for (i = 0; i < vop2->data->nr_vps; i++) {
1651 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
1652 				continue;
1653 			vop2->vp_plane_mask[i] = plane_mask[j++];
1654 		}
1655 
1656 		/* store plane mask for vop2_fixup_dts */
1657 		for (i = 0; i < vop2->data->nr_vps; i++) {
1658 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1659 			/* rk3566 only support 3+3 policy */
1660 			if (soc_is_rk3566() && active_vp_num == 1) {
1661 				if (cstate->crtc->vps[i].enable) {
1662 					for (j = 0; j < 3; j++) {
1663 						layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1664 						vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
1665 					}
1666 				}
1667 			} else {
1668 				for (j = 0; j < layer_nr; j++) {
1669 					layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1670 					vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
1671 				}
1672 			}
1673 		}
1674 	}
1675 
1676 	if (vop2->version == VOP_VERSION_RK3588)
1677 		rk3588_vop2_regsbak(vop2);
1678 	else
1679 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
1680 
1681 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
1682 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
1683 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
1684 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
1685 
1686 	for (i = 0; i < vop2->data->nr_vps; i++) {
1687 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
1688 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
1689 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
1690 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
1691 	}
1692 
1693 	shift = 0;
1694 	/* layer sel win id */
1695 	for (i = 0; i < vop2->data->nr_vps; i++) {
1696 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1697 		for (j = 0; j < layer_nr; j++) {
1698 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1699 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1700 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
1701 					shift, win_data->layer_sel_win_id, false);
1702 			shift += 4;
1703 		}
1704 	}
1705 
1706 	/* win sel port */
1707 	for (i = 0; i < vop2->data->nr_vps; i++) {
1708 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1709 		for (j = 0; j < layer_nr; j++) {
1710 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1711 				continue;
1712 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1713 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1714 			shift = win_data->win_sel_port_offset * 2;
1715 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
1716 					LAYER_SEL_PORT_SHIFT + shift, i, false);
1717 		}
1718 	}
1719 
1720 	/**
1721 	 * port mux config
1722 	 */
1723 	for (i = 0; i < vop2->data->nr_vps; i++) {
1724 		shift = i * 4;
1725 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
1726 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
1727 			port_mux = total_used_layer - 1;
1728 		} else {
1729 			port_mux = 8;
1730 		}
1731 
1732 		if (i == vop2->data->nr_vps - 1)
1733 			port_mux = vop2->data->nr_mixers;
1734 
1735 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
1736 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
1737 				PORT_MUX_SHIFT + shift, port_mux, false);
1738 	}
1739 
1740 	if (vop2->version == VOP_VERSION_RK3568)
1741 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
1742 
1743 	vop2->global_init = true;
1744 }
1745 
1746 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
1747 {
1748 	struct crtc_state *cstate = &state->crtc_state;
1749 	int ret;
1750 
1751 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
1752 	ret = clk_set_defaults(cstate->dev);
1753 	if (ret)
1754 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
1755 
1756 	rockchip_vop2_gamma_lut_init(vop2, state);
1757 	rockchip_vop2_cubic_lut_init(vop2, state);
1758 
1759 	return 0;
1760 }
1761 
1762 /*
1763  * VOP2 have multi video ports.
1764  * video port ------- crtc
1765  */
1766 static int rockchip_vop2_preinit(struct display_state *state)
1767 {
1768 	struct crtc_state *cstate = &state->crtc_state;
1769 	const struct vop2_data *vop2_data = cstate->crtc->data;
1770 
1771 	if (!rockchip_vop2) {
1772 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
1773 		if (!rockchip_vop2)
1774 			return -ENOMEM;
1775 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
1776 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
1777 		rockchip_vop2->reg_len = RK3568_MAX_REG;
1778 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
1779 		if (rockchip_vop2->grf <= 0)
1780 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
1781 		rockchip_vop2->version = vop2_data->version;
1782 		rockchip_vop2->data = vop2_data;
1783 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
1784 			struct regmap *map;
1785 
1786 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
1787 			if (rockchip_vop2->vop_grf <= 0)
1788 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
1789 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
1790 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
1791 			if (rockchip_vop2->vo1_grf <= 0)
1792 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
1793 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
1794 			if (rockchip_vop2->sys_pmu <= 0)
1795 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
1796 		}
1797 	}
1798 
1799 	cstate->private = rockchip_vop2;
1800 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
1801 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
1802 
1803 	vop2_global_initial(rockchip_vop2, state);
1804 
1805 	return 0;
1806 }
1807 
1808 /*
1809  * calc the dclk on rk3588
1810  * the available div of dclk is 1, 2, 4
1811  *
1812  */
1813 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
1814 {
1815 	if (child_clk * 4 <= max_dclk)
1816 		return child_clk * 4;
1817 	else if (child_clk * 2 <= max_dclk)
1818 		return child_clk * 2;
1819 	else if (child_clk <= max_dclk)
1820 		return child_clk;
1821 	else
1822 		return 0;
1823 }
1824 
1825 /*
1826  * 4 pixclk/cycle on rk3588
1827  * RGB/eDP/HDMI: if_pixclk >= dclk_core
1828  * DP: dp_pixclk = dclk_out <= dclk_core
1829  * DSI: mipi_pixclk <= dclk_out <= dclk_core
1830  */
1831 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
1832 				       int *dclk_core_div, int *dclk_out_div,
1833 				       int *if_pixclk_div, int *if_dclk_div)
1834 {
1835 	struct crtc_state *cstate = &state->crtc_state;
1836 	struct connector_state *conn_state = &state->conn_state;
1837 	struct drm_display_mode *mode = &conn_state->mode;
1838 	struct vop2 *vop2 = cstate->private;
1839 	unsigned long v_pixclk = mode->clock;
1840 	unsigned long dclk_core_rate = v_pixclk >> 2;
1841 	unsigned long dclk_rate = v_pixclk;
1842 	unsigned long dclk_out_rate;
1843 	u64 if_dclk_rate;
1844 	u64 if_pixclk_rate;
1845 	int output_type = conn_state->type;
1846 	int output_mode = conn_state->output_mode;
1847 	int K = 1;
1848 
1849 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
1850 		/*
1851 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
1852 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
1853 		 */
1854 		if (output_mode == ROCKCHIP_OUT_MODE_YUV420) {
1855 			dclk_rate = dclk_rate >> 1;
1856 			K = 2;
1857 		}
1858 		if (conn_state->dsc_enable) {
1859 			if_pixclk_rate = conn_state->dsc_cds_clk << 1;
1860 			if_dclk_rate = conn_state->dsc_cds_clk;
1861 		} else {
1862 			if_pixclk_rate = (dclk_core_rate << 1) / K;
1863 			if_dclk_rate = dclk_core_rate / K;
1864 		}
1865 
1866 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
1867 			dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk);
1868 
1869 		if (!dclk_rate) {
1870 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
1871 			       vop2->data->vp_data->max_dclk, if_pixclk_rate);
1872 			return -EINVAL;
1873 		}
1874 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
1875 		*if_dclk_div = dclk_rate / if_dclk_rate;
1876 		*dclk_core_div = dclk_rate / dclk_core_rate;
1877 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
1878 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
1879 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
1880 		/* edp_pixclk = edp_dclk > dclk_core */
1881 		if_pixclk_rate = v_pixclk / K;
1882 		if_dclk_rate = v_pixclk / K;
1883 		dclk_rate = if_pixclk_rate * K;
1884 		*dclk_core_div = dclk_rate / dclk_core_rate;
1885 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
1886 		*if_dclk_div = *if_pixclk_div;
1887 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
1888 		if (output_mode == ROCKCHIP_OUT_MODE_YUV420)
1889 			dclk_out_rate = v_pixclk >> 3;
1890 		else
1891 			dclk_out_rate = v_pixclk >> 2;
1892 
1893 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
1894 		if (!dclk_rate) {
1895 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
1896 			       vop2->data->vp_data->max_dclk, dclk_core_rate);
1897 			return -EINVAL;
1898 		}
1899 		*dclk_out_div = dclk_rate / dclk_out_rate;
1900 		*dclk_core_div = dclk_rate / dclk_core_rate;
1901 
1902 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
1903 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
1904 			K = 2;
1905 		if (conn_state->dsc_enable)
1906 			if_pixclk_rate = conn_state->dsc_cds_clk >> 1;
1907 		else
1908 			if_pixclk_rate = dclk_core_rate / K;
1909 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
1910 		dclk_out_rate = if_pixclk_rate;
1911 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
1912 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
1913 		if (!dclk_rate) {
1914 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
1915 			       vop2->data->vp_data->max_dclk, dclk_rate);
1916 			return -EINVAL;
1917 		}
1918 		*dclk_out_div = dclk_rate / dclk_out_rate;
1919 		*dclk_core_div = dclk_rate / dclk_core_rate;
1920 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
1921 
1922 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
1923 		dclk_rate = v_pixclk;
1924 		*dclk_core_div = dclk_rate / dclk_core_rate;
1925 	}
1926 
1927 	*if_pixclk_div = ilog2(*if_pixclk_div);
1928 	*if_dclk_div = ilog2(*if_dclk_div);
1929 	*dclk_core_div = ilog2(*dclk_core_div);
1930 	*dclk_out_div = ilog2(*dclk_out_div);
1931 
1932 	return dclk_rate;
1933 }
1934 
1935 static int vop2_calc_dsc_clk(struct connector_state *conn_state)
1936 {
1937 	struct drm_display_mode *mode = &conn_state->mode;
1938 	u64 v_pixclk = mode->clock * 1000LL; /* video timing pixclk */
1939 	u8 k = 1;
1940 
1941 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
1942 		k = 2;
1943 
1944 	conn_state->dsc_pxl_clk = v_pixclk;
1945 	do_div(conn_state->dsc_pxl_clk, (conn_state->dsc_slice_num * k));
1946 
1947 	conn_state->dsc_txp_clk = v_pixclk;
1948 	do_div(conn_state->dsc_txp_clk, (conn_state->dsc_pixel_num * k));
1949 
1950 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
1951 	 * cds_dat_width = 96;
1952 	 * bits_per_pixel = [8-12];
1953 	 * As only support 1/2/4 div, so we set dsc_cds = crtc_clock / 8;
1954 	 */
1955 	conn_state->dsc_cds_clk = mode->crtc_clock / 8 * 1000;
1956 
1957 	return 0;
1958 }
1959 
1960 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
1961 {
1962 	struct crtc_state *cstate = &state->crtc_state;
1963 	struct connector_state *conn_state = &state->conn_state;
1964 	struct drm_display_mode *mode = &conn_state->mode;
1965 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &conn_state->dsc_sink_cap;
1966 	struct vop2 *vop2 = cstate->private;
1967 	u32 vp_offset = (cstate->crtc_id * 0x100);
1968 	u16 hdisplay = mode->crtc_hdisplay;
1969 	int output_if = conn_state->output_if;
1970 	int dclk_core_div = 0;
1971 	int dclk_out_div = 0;
1972 	int if_pixclk_div = 0;
1973 	int if_dclk_div = 0;
1974 	unsigned long dclk_rate;
1975 	u32 val;
1976 
1977 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
1978 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
1979 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
1980 	} else {
1981 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
1982 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
1983 	}
1984 
1985 	if (conn_state->dsc_enable) {
1986 		if (!vop2->data->nr_dscs) {
1987 			printf("No DSC\n");
1988 			return 0;
1989 		}
1990 		conn_state->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
1991 		conn_state->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width;
1992 		conn_state->dsc_pixel_num = conn_state->dsc_slice_num >= 4 ?
1993 					    4 : conn_state->dsc_slice_num >= 2 ? 2 : 1;
1994 		vop2_calc_dsc_clk(conn_state);
1995 	}
1996 
1997 	dclk_rate = vop2_calc_cru_cfg(state, &dclk_core_div, &dclk_out_div, &if_pixclk_div, &if_dclk_div);
1998 
1999 	if (output_if & VOP_OUTPUT_IF_RGB) {
2000 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2001 				4, false);
2002 	}
2003 
2004 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2005 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2006 				3, false);
2007 	}
2008 
2009 	if (output_if & VOP_OUTPUT_IF_BT656) {
2010 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2011 				2, false);
2012 	}
2013 
2014 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2015 		if (cstate->crtc_id == 2)
2016 			val = 0;
2017 		else
2018 			val = 1;
2019 
2020 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2021 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2022 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2023 
2024 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2025 				1, false);
2026 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2027 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2028 				if_pixclk_div, false);
2029 
2030 		if (conn_state->hold_mode) {
2031 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2032 					EN_MASK, EDPI_TE_EN, 1, false);
2033 
2034 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2035 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2036 		}
2037 	}
2038 
2039 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2040 		if (cstate->crtc_id == 2)
2041 			val = 0;
2042 		else if (cstate->crtc_id == 3)
2043 			val = 1;
2044 		else
2045 			val = 3; /*VP1*/
2046 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2047 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2048 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2049 
2050 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2051 				1, false);
2052 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2053 				val, false);
2054 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2055 				if_pixclk_div, false);
2056 
2057 		if (conn_state->hold_mode) {
2058 			/* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */
2059 			if (vop2->version == VOP_VERSION_RK3588 && val == 3)
2060 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2061 						EN_MASK, EDPI_TE_EN, 0, false);
2062 			else
2063 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2064 						EN_MASK, EDPI_TE_EN, 1, false);
2065 
2066 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2067 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2068 		}
2069 	}
2070 
2071 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2072 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2073 				RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2074 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2075 				MIPI_DUAL_EN_SHIFT, 1, false);
2076 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2077 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2078 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2079 					false);
2080 	}
2081 
2082 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2083 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2084 				1, false);
2085 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2086 				cstate->crtc_id, false);
2087 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2088 				if_dclk_div, false);
2089 
2090 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2091 				if_pixclk_div, false);
2092 
2093 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2094 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2095 	}
2096 
2097 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2098 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2099 				1, false);
2100 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2101 				cstate->crtc_id, false);
2102 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2103 				if_dclk_div, false);
2104 
2105 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2106 				if_pixclk_div, false);
2107 
2108 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2109 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2110 	}
2111 
2112 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2113 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2114 				1, false);
2115 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2116 				cstate->crtc_id, false);
2117 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2118 				if_dclk_div, false);
2119 
2120 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2121 				if_pixclk_div, false);
2122 
2123 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2124 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2125 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2126 				HDMI_SYNC_POL_MASK,
2127 				HDMI0_SYNC_POL_SHIFT, val);
2128 	}
2129 
2130 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2131 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2132 				1, false);
2133 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2134 				cstate->crtc_id, false);
2135 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2136 				if_dclk_div, false);
2137 
2138 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2139 				if_pixclk_div, false);
2140 
2141 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2142 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2143 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2144 				HDMI_SYNC_POL_MASK,
2145 				HDMI1_SYNC_POL_SHIFT, val);
2146 	}
2147 
2148 	if (output_if & VOP_OUTPUT_IF_DP0) {
2149 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2150 				1, false);
2151 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2152 				cstate->crtc_id, false);
2153 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2154 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2155 	}
2156 
2157 	if (output_if & VOP_OUTPUT_IF_DP1) {
2158 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2159 				1, false);
2160 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2161 				cstate->crtc_id, false);
2162 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2163 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2164 	}
2165 
2166 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2167 			DCLK_CORE_DIV_SHIFT, dclk_core_div, false);
2168 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2169 			DCLK_OUT_DIV_SHIFT, dclk_out_div, false);
2170 
2171 	return dclk_rate;
2172 }
2173 
2174 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2175 {
2176 	struct crtc_state *cstate = &state->crtc_state;
2177 	struct connector_state *conn_state = &state->conn_state;
2178 	struct drm_display_mode *mode = &conn_state->mode;
2179 	struct vop2 *vop2 = cstate->private;
2180 	u32 vp_offset = (cstate->crtc_id * 0x100);
2181 	bool dclk_inv;
2182 	u32 val;
2183 
2184 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2185 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2186 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2187 
2188 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2189 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2190 				1, false);
2191 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2192 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2193 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2194 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2195 	}
2196 
2197 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2198 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2199 				1, false);
2200 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2201 				BT1120_EN_SHIFT, 1, false);
2202 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2203 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2204 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2205 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2206 	}
2207 
2208 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2209 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2210 				1, false);
2211 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2212 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2213 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2214 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2215 	}
2216 
2217 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2218 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2219 				1, false);
2220 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2221 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
2222 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2223 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2224 	}
2225 
2226 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2227 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
2228 				1, false);
2229 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2230 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
2231 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2232 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2233 	}
2234 
2235 	if (conn_state->output_flags &
2236 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
2237 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
2238 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2239 				LVDS_DUAL_EN_SHIFT, 1, false);
2240 		if (conn_state->output_flags &
2241 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2242 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2243 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
2244 					false);
2245 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2246 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2247 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
2248 	}
2249 
2250 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
2251 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
2252 				1, false);
2253 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2254 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
2255 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2256 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2257 	}
2258 
2259 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
2260 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
2261 				1, false);
2262 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2263 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
2264 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2265 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2266 	}
2267 
2268 	if (conn_state->output_flags &
2269 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2270 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2271 				MIPI_DUAL_EN_SHIFT, 1, false);
2272 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2273 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2274 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2275 					false);
2276 	}
2277 
2278 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
2279 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
2280 				1, false);
2281 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2282 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
2283 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2284 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
2285 	}
2286 
2287 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2288 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2289 				1, false);
2290 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2291 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2292 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2293 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2294 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2295 				IF_CRTL_HDMI_PIN_POL_MASK,
2296 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2297 	}
2298 
2299 	return mode->clock;
2300 }
2301 
2302 static void vop2_post_color_swap(struct display_state *state)
2303 {
2304 	struct crtc_state *cstate = &state->crtc_state;
2305 	struct connector_state *conn_state = &state->conn_state;
2306 	struct vop2 *vop2 = cstate->private;
2307 	u32 vp_offset = (cstate->crtc_id * 0x100);
2308 	u32 output_type = conn_state->type;
2309 	u32 data_swap = 0;
2310 
2311 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
2312 		data_swap = DSP_RB_SWAP;
2313 
2314 	if (vop2->version == VOP_VERSION_RK3588 &&
2315 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
2316 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
2317 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
2318 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
2319 		data_swap |= DSP_RG_SWAP;
2320 
2321 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
2322 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
2323 }
2324 
2325 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
2326 {
2327 	int ret = 0;
2328 
2329 	if (parent->dev)
2330 		ret = clk_set_parent(clk, parent);
2331 	if (ret < 0)
2332 		debug("failed to set %s as parent for %s\n",
2333 		      parent->dev->name, clk->dev->name);
2334 }
2335 
2336 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
2337 {
2338 	int ret = 0;
2339 
2340 	if (clk->dev)
2341 		ret = clk_set_rate(clk, rate);
2342 	if (ret < 0)
2343 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
2344 
2345 	return ret;
2346 }
2347 
2348 static int rockchip_vop2_init(struct display_state *state)
2349 {
2350 	struct crtc_state *cstate = &state->crtc_state;
2351 	struct connector_state *conn_state = &state->conn_state;
2352 	struct drm_display_mode *mode = &conn_state->mode;
2353 	struct vop2 *vop2 = cstate->private;
2354 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2355 	u16 hdisplay = mode->crtc_hdisplay;
2356 	u16 htotal = mode->crtc_htotal;
2357 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2358 	u16 hact_end = hact_st + hdisplay;
2359 	u16 vdisplay = mode->crtc_vdisplay;
2360 	u16 vtotal = mode->crtc_vtotal;
2361 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
2362 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2363 	u16 vact_end = vact_st + vdisplay;
2364 	bool yuv_overlay = false;
2365 	bool splice_en = false;
2366 	u32 vp_offset = (cstate->crtc_id * 0x100);
2367 	u32 line_flag_offset = (cstate->crtc_id * 4);
2368 	u32 val, act_end;
2369 	u8 dither_down_en = 0;
2370 	u8 pre_dither_down_en = 0;
2371 	char output_type_name[30] = {0};
2372 	char dclk_name[9];
2373 	struct clk dclk;
2374 	struct clk hdmi0_phy_pll;
2375 	struct clk hdmi1_phy_pll;
2376 	unsigned long dclk_rate;
2377 	int ret;
2378 
2379 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
2380 	       mode->hdisplay, mode->vdisplay,
2381 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
2382 	       mode->vscan,
2383 	       get_output_if_name(conn_state->output_if, output_type_name),
2384 	       cstate->crtc_id);
2385 
2386 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
2387 		cstate->splice_mode = true;
2388 		splice_en = true;
2389 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
2390 		if (!cstate->splice_crtc_id) {
2391 			printf("%s: Splice mode is unsupported by vp%d\n",
2392 			       __func__, cstate->crtc_id);
2393 			return -EINVAL;
2394 		}
2395 	}
2396 
2397 	vop2_initial(vop2, state);
2398 	if (vop2->version == VOP_VERSION_RK3588)
2399 		dclk_rate = rk3588_vop2_if_cfg(state);
2400 	else
2401 		dclk_rate = rk3568_vop2_if_cfg(state);
2402 
2403 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
2404 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
2405 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
2406 
2407 	vop2_post_color_swap(state);
2408 
2409 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
2410 			OUT_MODE_SHIFT, conn_state->output_mode, false);
2411 
2412 	switch (conn_state->bus_format) {
2413 	case MEDIA_BUS_FMT_RGB565_1X16:
2414 		dither_down_en = 1;
2415 		break;
2416 	case MEDIA_BUS_FMT_RGB666_1X18:
2417 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
2418 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
2419 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
2420 		dither_down_en = 1;
2421 		break;
2422 	case MEDIA_BUS_FMT_YUV8_1X24:
2423 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
2424 		dither_down_en = 0;
2425 		pre_dither_down_en = 1;
2426 		break;
2427 	case MEDIA_BUS_FMT_YUV10_1X30:
2428 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
2429 	case MEDIA_BUS_FMT_RGB888_1X24:
2430 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
2431 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
2432 	default:
2433 		dither_down_en = 0;
2434 		pre_dither_down_en = 0;
2435 		break;
2436 	}
2437 
2438 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
2439 		pre_dither_down_en = 0;
2440 	else
2441 		pre_dither_down_en = 1;
2442 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2443 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
2444 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2445 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
2446 
2447 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
2448 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
2449 			yuv_overlay, false);
2450 
2451 	cstate->yuv_overlay = yuv_overlay;
2452 
2453 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
2454 			PORT_MERGE_EN_SHIFT, splice_en, false);
2455 
2456 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
2457 		    (htotal << 16) | hsync_len);
2458 	val = hact_st << 16;
2459 	val |= hact_end;
2460 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
2461 	val = vact_st << 16;
2462 	val |= vact_end;
2463 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
2464 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2465 		u16 vact_st_f1 = vtotal + vact_st + 1;
2466 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
2467 
2468 		val = vact_st_f1 << 16 | vact_end_f1;
2469 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
2470 			    val);
2471 
2472 		val = vtotal << 16 | (vtotal + vsync_len);
2473 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
2474 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2475 				INTERLACE_EN_SHIFT, 1, false);
2476 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2477 				DSP_FILED_POL, 1, false);
2478 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2479 				P2I_EN_SHIFT, 1, false);
2480 		vtotal += vtotal + 1;
2481 		act_end = vact_end_f1;
2482 	} else {
2483 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2484 				INTERLACE_EN_SHIFT, 0, false);
2485 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2486 				P2I_EN_SHIFT, 0, false);
2487 		act_end = vact_end;
2488 	}
2489 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
2490 		    (vtotal << 16) | vsync_len);
2491 
2492 	if (vop2->version == VOP_VERSION_RK3568) {
2493 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
2494 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
2495 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2496 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
2497 		else
2498 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2499 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
2500 	}
2501 
2502 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
2503 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2504 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
2505 	else
2506 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2507 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
2508 
2509 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
2510 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
2511 
2512 	if (yuv_overlay)
2513 		val = 0x20010200;
2514 	else
2515 		val = 0;
2516 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
2517 	if (splice_en) {
2518 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
2519 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
2520 				yuv_overlay, false);
2521 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
2522 	}
2523 
2524 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
2525 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
2526 
2527 	vop2_tv_config_update(state, vop2);
2528 	vop2_post_config(state, vop2);
2529 
2530 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
2531 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
2532 	if (ret) {
2533 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
2534 		return ret;
2535 	}
2536 
2537 	ret = uclass_get_device_by_name(UCLASS_CLK, "hdmiphypll_clk0",
2538 					&hdmi0_phy_pll.dev);
2539 	if (ret) {
2540 		hdmi0_phy_pll.dev = NULL;
2541 		printf("%s:No hdmiphypll clk0 found, use system clk\n",
2542 		       __func__);
2543 	}
2544 
2545 	ret = uclass_get_device_by_name(UCLASS_CLK, "hdmiphypll_clk1",
2546 					&hdmi1_phy_pll.dev);
2547 	if (ret) {
2548 		hdmi1_phy_pll.dev = NULL;
2549 		printf("%s:No hdmiphypll clk1 found, use system clk\n",
2550 		       __func__);
2551 	}
2552 
2553 	if (mode->clock < VOP2_MAX_DCLK_RATE) {
2554 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
2555 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
2556 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
2557 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
2558 
2559 		/*
2560 		 * uboot clk driver won't set dclk parent's rate when use
2561 		 * hdmi phypll as dclk source.
2562 		 * So set dclk rate is meaningless. Set hdmi phypll rate
2563 		 * directly.
2564 		 */
2565 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev)
2566 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
2567 		else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev)
2568 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
2569 		else
2570 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
2571 
2572 		if (IS_ERR_VALUE(ret)) {
2573 			printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
2574 			       __func__, cstate->crtc_id, dclk_rate, ret);
2575 			return ret;
2576 		}
2577 	} else {
2578 		ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
2579 	}
2580 
2581 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
2582 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
2583 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
2584 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
2585 
2586 	return 0;
2587 }
2588 
2589 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
2590 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
2591 			     uint32_t dst_h)
2592 {
2593 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
2594 	uint16_t hscl_filter_mode, vscl_filter_mode;
2595 	uint8_t gt2 = 0, gt4 = 0;
2596 	uint32_t xfac = 0, yfac = 0;
2597 	uint16_t hsu_filter_mode = VOP2_SCALE_UP_BIC;
2598 	uint16_t hsd_filter_mode = VOP2_SCALE_DOWN_BIL;
2599 	uint16_t vsu_filter_mode = VOP2_SCALE_UP_BIL;
2600 	uint16_t vsd_filter_mode = VOP2_SCALE_DOWN_BIL;
2601 	u32 win_offset = win->reg_offset;
2602 
2603 	if (src_h >= (4 * dst_h))
2604 		gt4 = 1;
2605 	else if (src_h >= (2 * dst_h))
2606 		gt2 = 1;
2607 
2608 	if (gt4)
2609 		src_h >>= 2;
2610 	else if (gt2)
2611 		src_h >>= 1;
2612 
2613 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
2614 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
2615 
2616 	if (yrgb_hor_scl_mode == SCALE_UP)
2617 		hscl_filter_mode = hsu_filter_mode;
2618 	else
2619 		hscl_filter_mode = hsd_filter_mode;
2620 
2621 	if (yrgb_ver_scl_mode == SCALE_UP)
2622 		vscl_filter_mode = vsu_filter_mode;
2623 	else
2624 		vscl_filter_mode = vsd_filter_mode;
2625 
2626 	/*
2627 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
2628 	 * at scale down mode
2629 	 */
2630 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) {
2631 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
2632 		dst_w += 1;
2633 	}
2634 
2635 	xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
2636 	yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
2637 
2638 	if (win->type == CLUSTER_LAYER) {
2639 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
2640 			    yfac << 16 | xfac);
2641 
2642 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2643 				YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, gt2, false);
2644 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2645 				YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, gt4, false);
2646 
2647 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2648 				YRGB_XSCL_MODE_MASK, CLUSTER_YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
2649 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
2650 				YRGB_YSCL_MODE_MASK, CLUSTER_YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
2651 
2652 	} else {
2653 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
2654 			    yfac << 16 | xfac);
2655 
2656 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
2657 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, gt2, false);
2658 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
2659 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, gt4, false);
2660 
2661 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2662 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
2663 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2664 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
2665 
2666 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2667 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
2668 				hscl_filter_mode, false);
2669 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
2670 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
2671 				vscl_filter_mode, false);
2672 	}
2673 }
2674 
2675 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
2676 {
2677 	u32 win_offset = win->reg_offset;
2678 
2679 	if (win->type == CLUSTER_LAYER) {
2680 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
2681 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
2682 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
2683 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
2684 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
2685 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
2686 	} else {
2687 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
2688 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
2689 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
2690 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
2691 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
2692 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
2693 	}
2694 }
2695 
2696 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
2697 {
2698 	struct crtc_state *cstate = &state->crtc_state;
2699 	struct connector_state *conn_state = &state->conn_state;
2700 	struct drm_display_mode *mode = &conn_state->mode;
2701 	struct vop2 *vop2 = cstate->private;
2702 	int src_w = cstate->src_rect.w;
2703 	int src_h = cstate->src_rect.h;
2704 	int crtc_x = cstate->crtc_rect.x;
2705 	int crtc_y = cstate->crtc_rect.y;
2706 	int crtc_w = cstate->crtc_rect.w;
2707 	int crtc_h = cstate->crtc_rect.h;
2708 	int xvir = cstate->xvir;
2709 	int y_mirror = 0;
2710 	int csc_mode;
2711 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
2712 	/* offset of the right window in splice mode */
2713 	u32 splice_pixel_offset = 0;
2714 	u32 splice_yrgb_offset = 0;
2715 	u32 win_offset = win->reg_offset;
2716 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2717 
2718 	if (win->splice_mode_right) {
2719 		src_w = cstate->right_src_rect.w;
2720 		src_h = cstate->right_src_rect.h;
2721 		crtc_x = cstate->right_crtc_rect.x;
2722 		crtc_y = cstate->right_crtc_rect.y;
2723 		crtc_w = cstate->right_crtc_rect.w;
2724 		crtc_h = cstate->right_crtc_rect.h;
2725 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
2726 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
2727 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
2728 	}
2729 
2730 	act_info = (src_h - 1) << 16;
2731 	act_info |= (src_w - 1) & 0xffff;
2732 
2733 	dsp_info = (crtc_h - 1) << 16;
2734 	dsp_info |= (crtc_w - 1) & 0xffff;
2735 
2736 	dsp_stx = crtc_x;
2737 	dsp_sty = crtc_y;
2738 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
2739 
2740 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
2741 		y_mirror = 1;
2742 	else
2743 		y_mirror = 0;
2744 
2745 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
2746 
2747 	if (vop2->version == VOP_VERSION_RK3588)
2748 		vop2_axi_config(vop2, win);
2749 
2750 	if (y_mirror)
2751 		printf("WARN: y mirror is unsupported by cluster window\n");
2752 
2753 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
2754 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
2755 			false);
2756 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
2757 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
2758 		    cstate->dma_addr + splice_yrgb_offset);
2759 
2760 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
2761 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
2762 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
2763 
2764 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
2765 
2766 	csc_mode = vop2_convert_csc_mode(conn_state->color_space);
2767 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
2768 			CLUSTER_RGB2YUV_EN_SHIFT,
2769 			is_yuv_output(conn_state->bus_format), false);
2770 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
2771 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
2772 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
2773 
2774 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2775 }
2776 
2777 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
2778 {
2779 	struct crtc_state *cstate = &state->crtc_state;
2780 	struct connector_state *conn_state = &state->conn_state;
2781 	struct drm_display_mode *mode = &conn_state->mode;
2782 	struct vop2 *vop2 = cstate->private;
2783 	int src_w = cstate->src_rect.w;
2784 	int src_h = cstate->src_rect.h;
2785 	int crtc_x = cstate->crtc_rect.x;
2786 	int crtc_y = cstate->crtc_rect.y;
2787 	int crtc_w = cstate->crtc_rect.w;
2788 	int crtc_h = cstate->crtc_rect.h;
2789 	int xvir = cstate->xvir;
2790 	int y_mirror = 0;
2791 	int csc_mode;
2792 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
2793 	/* offset of the right window in splice mode */
2794 	u32 splice_pixel_offset = 0;
2795 	u32 splice_yrgb_offset = 0;
2796 	u32 win_offset = win->reg_offset;
2797 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
2798 
2799 	if (win->splice_mode_right) {
2800 		src_w = cstate->right_src_rect.w;
2801 		src_h = cstate->right_src_rect.h;
2802 		crtc_x = cstate->right_crtc_rect.x;
2803 		crtc_y = cstate->right_crtc_rect.y;
2804 		crtc_w = cstate->right_crtc_rect.w;
2805 		crtc_h = cstate->right_crtc_rect.h;
2806 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
2807 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
2808 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
2809 	}
2810 
2811 	/*
2812 	 * This is workaround solution for IC design:
2813 	 * esmart can't support scale down when actual_w % 16 == 1.
2814 	 */
2815 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
2816 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
2817 		src_w -= 1;
2818 	}
2819 
2820 	act_info = (src_h - 1) << 16;
2821 	act_info |= (src_w - 1) & 0xffff;
2822 
2823 	dsp_info = (crtc_h - 1) << 16;
2824 	dsp_info |= (crtc_w - 1) & 0xffff;
2825 
2826 	dsp_stx = crtc_x;
2827 	dsp_sty = crtc_y;
2828 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
2829 
2830 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
2831 		y_mirror = 1;
2832 	else
2833 		y_mirror = 0;
2834 
2835 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
2836 
2837 	if (vop2->version == VOP_VERSION_RK3588)
2838 		vop2_axi_config(vop2, win);
2839 
2840 	if (y_mirror)
2841 		cstate->dma_addr += (src_h - 1) * xvir * 4;
2842 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
2843 			YMIRROR_EN_SHIFT, y_mirror, false);
2844 
2845 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
2846 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
2847 			false);
2848 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
2849 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
2850 		    cstate->dma_addr + splice_yrgb_offset);
2851 
2852 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
2853 		    act_info);
2854 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
2855 		    dsp_info);
2856 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
2857 
2858 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
2859 			WIN_EN_SHIFT, 1, false);
2860 
2861 	csc_mode = vop2_convert_csc_mode(conn_state->color_space);
2862 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
2863 			RGB2YUV_EN_SHIFT,
2864 			is_yuv_output(conn_state->bus_format), false);
2865 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
2866 			CSC_MODE_SHIFT, csc_mode, false);
2867 
2868 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
2869 }
2870 
2871 static int display_rect_calc_scale(int src, int dst)
2872 {
2873 	int scale = 0;
2874 
2875 	if (WARN_ON(src < 0 || dst < 0))
2876 		return -EINVAL;
2877 
2878 	if (dst == 0)
2879 		return 0;
2880 
2881 	if (src > (dst << 16))
2882 		return DIV_ROUND_UP(src, dst);
2883 
2884 	scale = src / dst;
2885 
2886 	return scale;
2887 }
2888 
2889 static int display_rect_calc_hscale(const struct display_rect *src,
2890 				    const struct display_rect *dst,
2891 				    int min_hscale, int max_hscale)
2892 {
2893 	int src_w = src->w;
2894 	int dst_w = dst->w;
2895 	int hscale = display_rect_calc_scale(src_w, dst_w);
2896 
2897 	if (hscale < 0 || dst_w == 0)
2898 		return hscale;
2899 
2900 	if (hscale < min_hscale || hscale > max_hscale)
2901 		return -ERANGE;
2902 
2903 	return hscale;
2904 }
2905 
2906 static void vop2_calc_display_rect_for_splice(struct display_state *state)
2907 {
2908 	struct crtc_state *cstate = &state->crtc_state;
2909 	struct connector_state *conn_state = &state->conn_state;
2910 	struct drm_display_mode *mode = &conn_state->mode;
2911 	struct display_rect *src_rect = &cstate->src_rect;
2912 	struct display_rect *dst_rect = &cstate->crtc_rect;
2913 	struct display_rect left_src, left_dst, right_src, right_dst;
2914 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
2915 	int hscale = display_rect_calc_hscale(src_rect, dst_rect, 0, INT_MAX);
2916 	int left_src_w, left_dst_w, right_dst_w;
2917 
2918 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
2919 	if (left_dst_w < 0)
2920 		left_dst_w = 0;
2921 	right_dst_w = dst_rect->w - left_dst_w;
2922 
2923 	if (!right_dst_w)
2924 		left_src_w = src_rect->w;
2925 	else
2926 		left_src_w = left_dst_w * hscale;
2927 
2928 	left_src.x = src_rect->x;
2929 	left_src.w = left_src_w;
2930 	left_dst.x = dst_rect->x;
2931 	left_dst.w = left_dst_w;
2932 	right_src.x = left_src.x + left_src.w;
2933 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
2934 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
2935 	right_dst.w = right_dst_w;
2936 
2937 	left_src.y = src_rect->y;
2938 	left_src.h = src_rect->h;
2939 	left_dst.y = dst_rect->y;
2940 	left_dst.h = dst_rect->h;
2941 	right_src.y = src_rect->y;
2942 	right_src.h = src_rect->h;
2943 	right_dst.y = dst_rect->y;
2944 	right_dst.h = dst_rect->h;
2945 
2946 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
2947 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
2948 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
2949 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
2950 }
2951 
2952 static int rockchip_vop2_set_plane(struct display_state *state)
2953 {
2954 	struct crtc_state *cstate = &state->crtc_state;
2955 	struct vop2 *vop2 = cstate->private;
2956 	struct vop2_win_data *win_data;
2957 	struct vop2_win_data *splice_win_data;
2958 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
2959 	char plane_name[10] = {0};
2960 
2961 	if (cstate->crtc_rect.w > cstate->max_output.width) {
2962 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
2963 		       cstate->crtc_rect.w, cstate->max_output.width);
2964 		return -EINVAL;
2965 	}
2966 
2967 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
2968 	if (!win_data) {
2969 		printf("invalid win id %d\n", primary_plane_id);
2970 		return -ENODEV;
2971 	}
2972 
2973 	if (vop2->version == VOP_VERSION_RK3588) {
2974 		if (vop2_power_domain_on(vop2, win_data->pd_id))
2975 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
2976 	}
2977 
2978 	if (cstate->splice_mode) {
2979 		if (win_data->splice_win_id) {
2980 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
2981 			splice_win_data->splice_mode_right = true;
2982 
2983 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
2984 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
2985 
2986 			vop2_calc_display_rect_for_splice(state);
2987 			if (win_data->type == CLUSTER_LAYER)
2988 				vop2_set_cluster_win(state, splice_win_data);
2989 			else
2990 				vop2_set_smart_win(state, splice_win_data);
2991 		} else {
2992 			printf("ERROR: splice mode is unsupported by plane %s\n",
2993 			       get_plane_name(primary_plane_id, plane_name));
2994 			return -EINVAL;
2995 		}
2996 	}
2997 
2998 	if (win_data->type == CLUSTER_LAYER)
2999 		vop2_set_cluster_win(state, win_data);
3000 	else
3001 		vop2_set_smart_win(state, win_data);
3002 
3003 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
3004 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
3005 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
3006 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
3007 		cstate->dma_addr);
3008 
3009 	return 0;
3010 }
3011 
3012 static int rockchip_vop2_prepare(struct display_state *state)
3013 {
3014 	return 0;
3015 }
3016 
3017 static int rockchip_vop2_enable(struct display_state *state)
3018 {
3019 	struct crtc_state *cstate = &state->crtc_state;
3020 	struct vop2 *vop2 = cstate->private;
3021 	u32 vp_offset = (cstate->crtc_id * 0x100);
3022 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3023 
3024 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3025 			STANDBY_EN_SHIFT, 0, false);
3026 
3027 	if (cstate->splice_mode)
3028 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3029 
3030 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3031 
3032 	return 0;
3033 }
3034 
3035 static int rockchip_vop2_disable(struct display_state *state)
3036 {
3037 	struct crtc_state *cstate = &state->crtc_state;
3038 	struct vop2 *vop2 = cstate->private;
3039 	u32 vp_offset = (cstate->crtc_id * 0x100);
3040 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3041 
3042 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3043 			STANDBY_EN_SHIFT, 1, false);
3044 
3045 	if (cstate->splice_mode)
3046 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3047 
3048 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3049 
3050 	return 0;
3051 }
3052 
3053 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
3054 {
3055 	struct crtc_state *cstate = &state->crtc_state;
3056 	struct vop2 *vop2 = cstate->private;
3057 	int i = 0;
3058 	int correct_cursor_plane = -1;
3059 	int plane_type = -1;
3060 
3061 	if (cursor_plane < 0)
3062 		return -1;
3063 
3064 	if (plane_mask & (1 << cursor_plane))
3065 		return cursor_plane;
3066 
3067 	/* Get current cursor plane type */
3068 	for (i = 0; i < vop2->data->nr_layers; i++) {
3069 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
3070 			plane_type = vop2->data->plane_table[i].plane_type;
3071 			break;
3072 		}
3073 	}
3074 
3075 	/* Get the other same plane type plane id */
3076 	for (i = 0; i < vop2->data->nr_layers; i++) {
3077 		if (vop2->data->plane_table[i].plane_type == plane_type &&
3078 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
3079 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
3080 			break;
3081 		}
3082 	}
3083 
3084 	/* To check whether the new correct_cursor_plane is attach to current vp */
3085 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
3086 		printf("error: faild to find correct plane as cursor plane\n");
3087 		return -1;
3088 	}
3089 
3090 	printf("vp%d adjust cursor plane from %d to %d\n",
3091 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
3092 
3093 	return correct_cursor_plane;
3094 }
3095 
3096 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
3097 {
3098 	struct crtc_state *cstate = &state->crtc_state;
3099 	struct vop2 *vop2 = cstate->private;
3100 	ofnode vp_node;
3101 	struct device_node *port_parent_node = cstate->ports_node;
3102 	static bool vop_fix_dts;
3103 	const char *path;
3104 	u32 plane_mask = 0;
3105 	int vp_id = 0;
3106 	int cursor_plane_id = -1;
3107 
3108 	if (vop_fix_dts)
3109 		return 0;
3110 
3111 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
3112 		path = vp_node.np->full_name;
3113 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
3114 
3115 		if (cstate->crtc->assign_plane)
3116 			continue;
3117 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
3118 								 cstate->crtc->vps[vp_id].cursor_plane);
3119 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
3120 		       vp_id, plane_mask,
3121 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
3122 		       cursor_plane_id);
3123 
3124 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
3125 				     plane_mask, 1);
3126 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
3127 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
3128 		if (cursor_plane_id >= 0)
3129 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
3130 					     cursor_plane_id, 1);
3131 		vp_id++;
3132 	}
3133 
3134 	vop_fix_dts = true;
3135 
3136 	return 0;
3137 }
3138 
3139 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
3140 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
3141 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
3142 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
3143 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
3144 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
3145 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
3146 };
3147 
3148 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
3149 	{ /* one display policy */
3150 		{/* main display */
3151 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
3152 			.attached_layers_nr = 6,
3153 			.attached_layers = {
3154 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
3155 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
3156 				},
3157 		},
3158 		{/* second display */},
3159 		{/* third  display */},
3160 		{/* fourth display */},
3161 	},
3162 
3163 	{ /* two display policy */
3164 		{/* main display */
3165 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
3166 			.attached_layers_nr = 3,
3167 			.attached_layers = {
3168 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
3169 				},
3170 		},
3171 
3172 		{/* second display */
3173 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
3174 			.attached_layers_nr = 3,
3175 			.attached_layers = {
3176 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
3177 				},
3178 		},
3179 		{/* third  display */},
3180 		{/* fourth display */},
3181 	},
3182 
3183 	{ /* three display policy */
3184 		{/* main display */
3185 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
3186 			.attached_layers_nr = 3,
3187 			.attached_layers = {
3188 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
3189 				},
3190 		},
3191 
3192 		{/* second display */
3193 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
3194 			.attached_layers_nr = 2,
3195 			.attached_layers = {
3196 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
3197 				},
3198 		},
3199 
3200 		{/* third  display */
3201 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
3202 			.attached_layers_nr = 1,
3203 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
3204 		},
3205 
3206 		{/* fourth display */},
3207 	},
3208 
3209 	{/* reserved for four display policy */},
3210 };
3211 
3212 static struct vop2_win_data rk3568_win_data[6] = {
3213 	{
3214 		.name = "Cluster0",
3215 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
3216 		.type = CLUSTER_LAYER,
3217 		.win_sel_port_offset = 0,
3218 		.layer_sel_win_id = 0,
3219 		.reg_offset = 0,
3220 	},
3221 
3222 	{
3223 		.name = "Cluster1",
3224 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
3225 		.type = CLUSTER_LAYER,
3226 		.win_sel_port_offset = 1,
3227 		.layer_sel_win_id = 1,
3228 		.reg_offset = 0x200,
3229 	},
3230 
3231 	{
3232 		.name = "Esmart0",
3233 		.phys_id = ROCKCHIP_VOP2_ESMART0,
3234 		.type = ESMART_LAYER,
3235 		.win_sel_port_offset = 4,
3236 		.layer_sel_win_id = 2,
3237 		.reg_offset = 0,
3238 	},
3239 
3240 	{
3241 		.name = "Esmart1",
3242 		.phys_id = ROCKCHIP_VOP2_ESMART1,
3243 		.type = ESMART_LAYER,
3244 		.win_sel_port_offset = 5,
3245 		.layer_sel_win_id = 6,
3246 		.reg_offset = 0x200,
3247 	},
3248 
3249 	{
3250 		.name = "Smart0",
3251 		.phys_id = ROCKCHIP_VOP2_SMART0,
3252 		.type = SMART_LAYER,
3253 		.win_sel_port_offset = 6,
3254 		.layer_sel_win_id = 3,
3255 		.reg_offset = 0x400,
3256 	},
3257 
3258 	{
3259 		.name = "Smart1",
3260 		.phys_id = ROCKCHIP_VOP2_SMART1,
3261 		.type = SMART_LAYER,
3262 		.win_sel_port_offset = 7,
3263 		.layer_sel_win_id = 7,
3264 		.reg_offset = 0x600,
3265 	},
3266 };
3267 
3268 static struct vop2_vp_data rk3568_vp_data[3] = {
3269 	{
3270 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3271 		.pre_scan_max_dly = 42,
3272 		.max_output = {4096, 2304},
3273 	},
3274 	{
3275 		.feature = 0,
3276 		.pre_scan_max_dly = 40,
3277 		.max_output = {2048, 1536},
3278 	},
3279 	{
3280 		.feature = 0,
3281 		.pre_scan_max_dly = 40,
3282 		.max_output = {1920, 1080},
3283 	},
3284 };
3285 
3286 const struct vop2_data rk3568_vop = {
3287 	.version = VOP_VERSION_RK3568,
3288 	.nr_vps = 3,
3289 	.vp_data = rk3568_vp_data,
3290 	.win_data = rk3568_win_data,
3291 	.plane_mask = rk356x_vp_plane_mask[0],
3292 	.plane_table = rk356x_plane_table,
3293 	.nr_layers = 6,
3294 	.nr_mixers = 5,
3295 	.nr_gammas = 1,
3296 };
3297 
3298 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
3299 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
3300 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
3301 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
3302 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
3303 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
3304 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
3305 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
3306 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
3307 };
3308 
3309 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
3310 	{ /* one display policy */
3311 		{/* main display */
3312 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3313 			.attached_layers_nr = 8,
3314 			.attached_layers = {
3315 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
3316 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
3317 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
3318 			},
3319 		},
3320 		{/* second display */},
3321 		{/* third  display */},
3322 		{/* fourth display */},
3323 	},
3324 
3325 	{ /* two display policy */
3326 		{/* main display */
3327 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3328 			.attached_layers_nr = 4,
3329 			.attached_layers = {
3330 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
3331 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
3332 			},
3333 		},
3334 
3335 		{/* second display */
3336 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
3337 			.attached_layers_nr = 4,
3338 			.attached_layers = {
3339 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
3340 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
3341 			},
3342 		},
3343 		{/* third  display */},
3344 		{/* fourth display */},
3345 	},
3346 
3347 	{ /* three display policy */
3348 		{/* main display */
3349 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3350 			.attached_layers_nr = 3,
3351 			.attached_layers = {
3352 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
3353 			},
3354 		},
3355 
3356 		{/* second display */
3357 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
3358 			.attached_layers_nr = 3,
3359 			.attached_layers = {
3360 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
3361 			},
3362 		},
3363 
3364 		{/* third  display */
3365 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
3366 			.attached_layers_nr = 2,
3367 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
3368 		},
3369 
3370 		{/* fourth display */},
3371 	},
3372 
3373 	{ /* four display policy */
3374 		{/* main display */
3375 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
3376 			.attached_layers_nr = 2,
3377 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
3378 		},
3379 
3380 		{/* second display */
3381 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER1,
3382 			.attached_layers_nr = 2,
3383 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
3384 		},
3385 
3386 		{/* third  display */
3387 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
3388 			.attached_layers_nr = 2,
3389 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
3390 		},
3391 
3392 		{/* fourth display */
3393 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER3,
3394 			.attached_layers_nr = 2,
3395 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
3396 		},
3397 	},
3398 
3399 };
3400 
3401 static struct vop2_win_data rk3588_win_data[8] = {
3402 	{
3403 		.name = "Cluster0",
3404 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
3405 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
3406 		.type = CLUSTER_LAYER,
3407 		.win_sel_port_offset = 0,
3408 		.layer_sel_win_id = 0,
3409 		.reg_offset = 0,
3410 		.axi_id = 0,
3411 		.axi_yrgb_id = 2,
3412 		.axi_uv_id = 3,
3413 		.pd_id = VOP2_PD_CLUSTER0,
3414 	},
3415 
3416 	{
3417 		.name = "Cluster1",
3418 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
3419 		.type = CLUSTER_LAYER,
3420 		.win_sel_port_offset = 1,
3421 		.layer_sel_win_id = 1,
3422 		.reg_offset = 0x200,
3423 		.axi_id = 0,
3424 		.axi_yrgb_id = 6,
3425 		.axi_uv_id = 7,
3426 		.pd_id = VOP2_PD_CLUSTER1,
3427 	},
3428 
3429 	{
3430 		.name = "Cluster2",
3431 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
3432 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
3433 		.type = CLUSTER_LAYER,
3434 		.win_sel_port_offset = 2,
3435 		.layer_sel_win_id = 4,
3436 		.reg_offset = 0x400,
3437 		.axi_id = 1,
3438 		.axi_yrgb_id = 2,
3439 		.axi_uv_id = 3,
3440 		.pd_id = VOP2_PD_CLUSTER2,
3441 	},
3442 
3443 	{
3444 		.name = "Cluster3",
3445 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
3446 		.type = CLUSTER_LAYER,
3447 		.win_sel_port_offset = 3,
3448 		.layer_sel_win_id = 5,
3449 		.reg_offset = 0x600,
3450 		.axi_id = 1,
3451 		.axi_yrgb_id = 6,
3452 		.axi_uv_id = 7,
3453 		.pd_id = VOP2_PD_CLUSTER3,
3454 	},
3455 
3456 	{
3457 		.name = "Esmart0",
3458 		.phys_id = ROCKCHIP_VOP2_ESMART0,
3459 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
3460 		.type = ESMART_LAYER,
3461 		.win_sel_port_offset = 4,
3462 		.layer_sel_win_id = 2,
3463 		.reg_offset = 0,
3464 		.axi_id = 0,
3465 		.axi_yrgb_id = 0x0a,
3466 		.axi_uv_id = 0x0b,
3467 	},
3468 
3469 	{
3470 		.name = "Esmart1",
3471 		.phys_id = ROCKCHIP_VOP2_ESMART1,
3472 		.type = ESMART_LAYER,
3473 		.win_sel_port_offset = 5,
3474 		.layer_sel_win_id = 3,
3475 		.reg_offset = 0x200,
3476 		.axi_id = 0,
3477 		.axi_yrgb_id = 0x0c,
3478 		.axi_uv_id = 0x0d,
3479 		.pd_id = VOP2_PD_ESMART,
3480 	},
3481 
3482 	{
3483 		.name = "Esmart2",
3484 		.phys_id = ROCKCHIP_VOP2_ESMART2,
3485 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
3486 		.type = ESMART_LAYER,
3487 		.win_sel_port_offset = 6,
3488 		.layer_sel_win_id = 6,
3489 		.reg_offset = 0x400,
3490 		.axi_id = 1,
3491 		.axi_yrgb_id = 0x0a,
3492 		.axi_uv_id = 0x0b,
3493 		.pd_id = VOP2_PD_ESMART,
3494 	},
3495 
3496 	{
3497 		.name = "Esmart3",
3498 		.phys_id = ROCKCHIP_VOP2_ESMART3,
3499 		.type = ESMART_LAYER,
3500 		.win_sel_port_offset = 7,
3501 		.layer_sel_win_id = 7,
3502 		.reg_offset = 0x600,
3503 		.axi_id = 1,
3504 		.axi_yrgb_id = 0x0c,
3505 		.axi_uv_id = 0x0d,
3506 		.pd_id = VOP2_PD_ESMART,
3507 	},
3508 };
3509 
3510 static struct vop2_vp_data rk3588_vp_data[4] = {
3511 	{
3512 		.splice_vp_id = 1,
3513 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3514 		.pre_scan_max_dly = 54,
3515 		.max_dclk = 600000,
3516 		.max_output = {7680, 4320},
3517 	},
3518 	{
3519 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3520 		.pre_scan_max_dly = 54,
3521 		.max_dclk = 600000,
3522 		.max_output = {4096, 2304},
3523 	},
3524 	{
3525 		.feature = VOP_FEATURE_OUTPUT_10BIT,
3526 		.pre_scan_max_dly = 52,
3527 		.max_dclk = 600000,
3528 		.max_output = {4096, 2304},
3529 	},
3530 	{
3531 		.feature = 0,
3532 		.pre_scan_max_dly = 52,
3533 		.max_dclk = 200000,
3534 		.max_output = {1920, 1080},
3535 	},
3536 };
3537 
3538 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
3539 	{
3540 	  .id = VOP2_PD_CLUSTER0,
3541 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
3542 	},
3543 	{
3544 	  .id = VOP2_PD_CLUSTER1,
3545 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
3546 	  .parent_id = VOP2_PD_CLUSTER0,
3547 	},
3548 	{
3549 	  .id = VOP2_PD_CLUSTER2,
3550 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
3551 	  .parent_id = VOP2_PD_CLUSTER0,
3552 	},
3553 	{
3554 	  .id = VOP2_PD_CLUSTER3,
3555 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
3556 	  .parent_id = VOP2_PD_CLUSTER0,
3557 	},
3558 	{
3559 	  .id = VOP2_PD_ESMART,
3560 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
3561 			    BIT(ROCKCHIP_VOP2_ESMART2) |
3562 			    BIT(ROCKCHIP_VOP2_ESMART3),
3563 	},
3564 	{
3565 	  .id = VOP2_PD_DSC_8K,
3566 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
3567 	},
3568 	{
3569 	  .id = VOP2_PD_DSC_4K,
3570 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
3571 	},
3572 };
3573 
3574 const struct vop2_data rk3588_vop = {
3575 	.version = VOP_VERSION_RK3588,
3576 	.nr_vps = 4,
3577 	.vp_data = rk3588_vp_data,
3578 	.win_data = rk3588_win_data,
3579 	.plane_mask = rk3588_vp_plane_mask[0],
3580 	.plane_table = rk3588_plane_table,
3581 	.pd = rk3588_vop_pd_data,
3582 	.nr_layers = 8,
3583 	.nr_mixers = 7,
3584 	.nr_gammas = 4,
3585 	.nr_dscs = 2,
3586 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
3587 };
3588 
3589 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
3590 	.preinit = rockchip_vop2_preinit,
3591 	.prepare = rockchip_vop2_prepare,
3592 	.init = rockchip_vop2_init,
3593 	.set_plane = rockchip_vop2_set_plane,
3594 	.enable = rockchip_vop2_enable,
3595 	.disable = rockchip_vop2_disable,
3596 	.fixup_dts = rockchip_vop2_fixup_dts,
3597 };
3598