xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision b37fed8ca09be3e699ec1ed20a2cbe01bab40f3c)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 
32 #include "rockchip_display.h"
33 #include "rockchip_crtc.h"
34 #include "rockchip_connector.h"
35 
36 /* System registers definition */
37 #define RK3568_REG_CFG_DONE			0x000
38 #define	CFG_DONE_EN				BIT(15)
39 
40 #define RK3568_VERSION_INFO			0x004
41 #define EN_MASK					1
42 
43 #define RK3568_AUTO_GATING_CTRL			0x008
44 
45 #define RK3568_SYS_AXI_LUT_CTRL			0x024
46 #define LUT_DMA_EN_SHIFT			0
47 #define DSP_VS_T_SEL_SHIFT			16
48 
49 #define RK3568_DSP_IF_EN			0x028
50 #define RGB_EN_SHIFT				0
51 #define RK3588_DP0_EN_SHIFT			0
52 #define RK3588_DP1_EN_SHIFT			1
53 #define RK3588_RGB_EN_SHIFT			8
54 #define HDMI0_EN_SHIFT				1
55 #define EDP0_EN_SHIFT				3
56 #define RK3588_EDP0_EN_SHIFT			2
57 #define RK3588_HDMI0_EN_SHIFT			3
58 #define MIPI0_EN_SHIFT				4
59 #define RK3588_EDP1_EN_SHIFT			4
60 #define RK3588_HDMI1_EN_SHIFT			5
61 #define RK3588_MIPI0_EN_SHIFT                   6
62 #define MIPI1_EN_SHIFT				20
63 #define RK3588_MIPI1_EN_SHIFT                   7
64 #define LVDS0_EN_SHIFT				5
65 #define LVDS1_EN_SHIFT				24
66 #define BT1120_EN_SHIFT				6
67 #define BT656_EN_SHIFT				7
68 #define IF_MUX_MASK				3
69 #define RGB_MUX_SHIFT				8
70 #define HDMI0_MUX_SHIFT				10
71 #define RK3588_DP0_MUX_SHIFT			12
72 #define RK3588_DP1_MUX_SHIFT			14
73 #define EDP0_MUX_SHIFT				14
74 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
75 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
76 #define MIPI0_MUX_SHIFT				16
77 #define RK3588_MIPI0_MUX_SHIFT			20
78 #define MIPI1_MUX_SHIFT				21
79 #define LVDS0_MUX_SHIFT				18
80 #define LVDS1_MUX_SHIFT				25
81 
82 #define RK3568_DSP_IF_CTRL			0x02c
83 #define LVDS_DUAL_EN_SHIFT			0
84 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
85 #define LVDS_DUAL_SWAP_EN_SHIFT			2
86 #define BT656_UV_SWAP				4
87 #define BT656_YC_SWAP				5
88 #define BT656_DCLK_POL				6
89 #define RK3588_HDMI_DUAL_EN_SHIFT		8
90 #define RK3588_EDP_DUAL_EN_SHIFT		8
91 #define RK3588_DP_DUAL_EN_SHIFT			9
92 #define RK3568_MIPI_DUAL_EN_SHIFT		10
93 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
94 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
95 
96 #define RK3568_DSP_IF_POL			0x030
97 #define IF_CTRL_REG_DONE_IMD_MASK		1
98 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
99 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
100 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
101 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
102 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
103 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
104 
105 #define RK3588_DP0_PIN_POL_SHIFT		8
106 #define RK3588_DP1_PIN_POL_SHIFT		12
107 #define RK3588_IF_PIN_POL_MASK			0x7
108 
109 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
110 
111 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
112 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
113 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
114 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
115 #define MIPI0_PIXCLK_DIV_SHIFT			24
116 #define MIPI1_PIXCLK_DIV_SHIFT			26
117 
118 #define RK3568_SYS_OTP_WIN_EN			0x50
119 #define OTP_WIN_EN_SHIFT			0
120 #define RK3568_SYS_LUT_PORT_SEL			0x58
121 #define GAMMA_PORT_SEL_MASK			0x3
122 #define GAMMA_PORT_SEL_SHIFT			0
123 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
124 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
125 #define PORT_MERGE_EN_SHIFT			16
126 #define ESMART_LB_MODE_SEL_MASK			0x3
127 #define ESMART_LB_MODE_SEL_SHIFT		26
128 
129 #define RK3568_SYS_PD_CTRL			0x034
130 #define RK3568_VP0_LINE_FLAG			0x70
131 #define RK3568_VP1_LINE_FLAG			0x74
132 #define RK3568_VP2_LINE_FLAG			0x78
133 #define RK3568_SYS0_INT_EN			0x80
134 #define RK3568_SYS0_INT_CLR			0x84
135 #define RK3568_SYS0_INT_STATUS			0x88
136 #define RK3568_SYS1_INT_EN			0x90
137 #define RK3568_SYS1_INT_CLR			0x94
138 #define RK3568_SYS1_INT_STATUS			0x98
139 #define RK3568_VP0_INT_EN			0xA0
140 #define RK3568_VP0_INT_CLR			0xA4
141 #define RK3568_VP0_INT_STATUS			0xA8
142 #define RK3568_VP1_INT_EN			0xB0
143 #define RK3568_VP1_INT_CLR			0xB4
144 #define RK3568_VP1_INT_STATUS			0xB8
145 #define RK3568_VP2_INT_EN			0xC0
146 #define RK3568_VP2_INT_CLR			0xC4
147 #define RK3568_VP2_INT_STATUS			0xC8
148 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
149 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
150 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
151 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
152 #define RK3588_DSC_8K_PD_EN_SHIFT		5
153 #define RK3588_DSC_4K_PD_EN_SHIFT		6
154 #define RK3588_ESMART_PD_EN_SHIFT		7
155 
156 #define RK3568_SYS_STATUS0			0x60
157 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
158 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
159 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
160 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
161 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
162 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
163 #define RK3588_ESMART_PD_STATUS_SHIFT		15
164 
165 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
166 #define LINE_FLAG_NUM_MASK			0x1fff
167 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
168 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
169 
170 /* DSC CTRL registers definition */
171 #define RK3588_DSC_8K_SYS_CTRL			0x200
172 #define DSC_PORT_SEL_MASK			0x3
173 #define DSC_PORT_SEL_SHIFT			0
174 #define DSC_MAN_MODE_MASK			0x1
175 #define DSC_MAN_MODE_SHIFT			2
176 #define DSC_INTERFACE_MODE_MASK			0x3
177 #define DSC_INTERFACE_MODE_SHIFT		4
178 #define DSC_PIXEL_NUM_MASK			0x3
179 #define DSC_PIXEL_NUM_SHIFT			6
180 #define DSC_PXL_CLK_DIV_MASK			0x1
181 #define DSC_PXL_CLK_DIV_SHIFT			8
182 #define DSC_CDS_CLK_DIV_MASK			0x3
183 #define DSC_CDS_CLK_DIV_SHIFT			12
184 #define DSC_TXP_CLK_DIV_MASK			0x3
185 #define DSC_TXP_CLK_DIV_SHIFT			14
186 #define DSC_INIT_DLY_MODE_MASK			0x1
187 #define DSC_INIT_DLY_MODE_SHIFT			16
188 #define DSC_SCAN_EN_SHIFT			17
189 #define DSC_HALT_EN_SHIFT			18
190 
191 #define RK3588_DSC_8K_RST			0x204
192 #define RST_DEASSERT_MASK			0x1
193 #define RST_DEASSERT_SHIFT			0
194 
195 #define RK3588_DSC_8K_CFG_DONE			0x208
196 #define DSC_CFG_DONE_SHIFT			0
197 
198 #define RK3588_DSC_8K_INIT_DLY			0x20C
199 #define DSC_INIT_DLY_NUM_MASK			0xffff
200 #define DSC_INIT_DLY_NUM_SHIFT			0
201 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
202 
203 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
204 #define DSC_HTOTAL_PW_MASK			0xffffffff
205 #define DSC_HTOTAL_PW_SHIFT			0
206 
207 #define RK3588_DSC_8K_HACT_ST_END		0x214
208 #define DSC_HACT_ST_END_MASK			0xffffffff
209 #define DSC_HACT_ST_END_SHIFT			0
210 
211 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
212 #define DSC_VTOTAL_PW_MASK			0xffffffff
213 #define DSC_VTOTAL_PW_SHIFT			0
214 
215 #define RK3588_DSC_8K_VACT_ST_END		0x21C
216 #define DSC_VACT_ST_END_MASK			0xffffffff
217 #define DSC_VACT_ST_END_SHIFT			0
218 
219 #define RK3588_DSC_8K_STATUS			0x220
220 
221 /* Overlay registers definition    */
222 #define RK3528_OVL_SYS				0x500
223 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
224 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
225 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
226 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
227 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
228 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
229 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
230 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
231 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
232 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
233 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
234 
235 #define RK3528_OVL_PORT0_CTRL			0x600
236 #define RK3568_OVL_CTRL				0x600
237 #define OVL_MODE_SEL_MASK			0x1
238 #define OVL_MODE_SEL_SHIFT			0
239 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
240 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
241 #define RK3568_OVL_LAYER_SEL			0x604
242 #define LAYER_SEL_MASK				0xf
243 
244 #define RK3568_OVL_PORT_SEL			0x608
245 #define PORT_MUX_MASK				0xf
246 #define PORT_MUX_SHIFT				0
247 #define LAYER_SEL_PORT_MASK			0x3
248 #define LAYER_SEL_PORT_SHIFT			16
249 
250 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
251 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
252 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
253 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
254 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
255 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
256 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
257 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
258 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
259 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
260 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
261 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
262 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
263 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
264 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
265 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
266 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
267 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
268 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
269 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
270 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
271 #define RK3528_HDR_DST_COLOR_CTRL		0x664
272 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
273 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
274 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
275 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
276 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
277 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
278 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
279 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
280 #define BG_MIX_CTRL_MASK			0xff
281 #define BG_MIX_CTRL_SHIFT			24
282 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
283 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
284 #define RK3568_CLUSTER_DLY_NUM			0x6F0
285 #define RK3568_SMART_DLY_NUM			0x6F8
286 
287 #define RK3528_OVL_PORT1_CTRL			0x700
288 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
289 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
290 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
291 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
292 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
293 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
294 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
295 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
296 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
297 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
298 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
299 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
300 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
301 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
302 
303 /* Video Port registers definition */
304 #define RK3568_VP0_DSP_CTRL			0xC00
305 #define OUT_MODE_MASK				0xf
306 #define OUT_MODE_SHIFT				0
307 #define DATA_SWAP_MASK				0x1f
308 #define DATA_SWAP_SHIFT				8
309 #define DSP_BG_SWAP				0x1
310 #define DSP_RB_SWAP				0x2
311 #define DSP_RG_SWAP				0x4
312 #define DSP_DELTA_SWAP				0x8
313 #define CORE_DCLK_DIV_EN_SHIFT			4
314 #define P2I_EN_SHIFT				5
315 #define DSP_FILED_POL				6
316 #define INTERLACE_EN_SHIFT			7
317 #define DSP_X_MIR_EN_SHIFT			13
318 #define POST_DSP_OUT_R2Y_SHIFT			15
319 #define PRE_DITHER_DOWN_EN_SHIFT		16
320 #define DITHER_DOWN_EN_SHIFT			17
321 #define GAMMA_UPDATE_EN_SHIFT			22
322 #define DSP_LUT_EN_SHIFT			28
323 
324 #define STANDBY_EN_SHIFT			31
325 
326 #define RK3568_VP0_MIPI_CTRL			0xC04
327 #define DCLK_DIV2_SHIFT				4
328 #define DCLK_DIV2_MASK				0x3
329 #define MIPI_DUAL_EN_SHIFT			20
330 #define MIPI_DUAL_SWAP_EN_SHIFT			21
331 #define EDPI_TE_EN				28
332 #define EDPI_WMS_HOLD_EN			30
333 #define EDPI_WMS_FS				31
334 
335 
336 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
337 
338 #define RK3568_VP0_DCLK_SEL			0xC0C
339 
340 #define RK3568_VP0_3D_LUT_CTRL			0xC10
341 #define VP0_3D_LUT_EN_SHIFT				0
342 #define VP0_3D_LUT_UPDATE_SHIFT			2
343 
344 #define RK3588_VP0_CLK_CTRL			0xC0C
345 #define DCLK_CORE_DIV_SHIFT			0
346 #define DCLK_OUT_DIV_SHIFT			2
347 
348 #define RK3568_VP0_3D_LUT_MST			0xC20
349 
350 #define RK3568_VP0_DSP_BG			0xC2C
351 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
352 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
353 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
354 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
355 #define RK3568_VP0_POST_SCL_CTRL		0xC40
356 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
357 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
358 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
359 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
360 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
361 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
362 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
363 
364 #define RK3568_VP0_BCSH_CTRL			0xC60
365 #define BCSH_CTRL_Y2R_SHIFT			0
366 #define BCSH_CTRL_Y2R_MASK			0x1
367 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
368 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
369 #define BCSH_CTRL_R2Y_SHIFT			4
370 #define BCSH_CTRL_R2Y_MASK			0x1
371 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
372 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
373 
374 #define RK3568_VP0_BCSH_BCS			0xC64
375 #define BCSH_BRIGHTNESS_SHIFT			0
376 #define BCSH_BRIGHTNESS_MASK			0xFF
377 #define BCSH_CONTRAST_SHIFT			8
378 #define BCSH_CONTRAST_MASK			0x1FF
379 #define BCSH_SATURATION_SHIFT			20
380 #define BCSH_SATURATION_MASK			0x3FF
381 #define BCSH_OUT_MODE_SHIFT			30
382 #define BCSH_OUT_MODE_MASK			0x3
383 
384 #define RK3568_VP0_BCSH_H			0xC68
385 #define BCSH_SIN_HUE_SHIFT			0
386 #define BCSH_SIN_HUE_MASK			0x1FF
387 #define BCSH_COS_HUE_SHIFT			16
388 #define BCSH_COS_HUE_MASK			0x1FF
389 
390 #define RK3568_VP0_BCSH_COLOR			0xC6C
391 #define BCSH_EN_SHIFT				31
392 #define BCSH_EN_MASK				1
393 
394 #define RK3568_VP1_DSP_CTRL			0xD00
395 #define RK3568_VP1_MIPI_CTRL			0xD04
396 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
397 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
398 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
399 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
400 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
401 #define RK3568_VP1_POST_SCL_CTRL		0xD40
402 #define RK3568_VP1_DSP_HACT_INFO		0xD34
403 #define RK3568_VP1_DSP_VACT_INFO		0xD38
404 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
405 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
406 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
407 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
408 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
409 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
410 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
411 
412 #define RK3568_VP2_DSP_CTRL			0xE00
413 #define RK3568_VP2_MIPI_CTRL			0xE04
414 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
415 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
416 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
417 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
418 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
419 #define RK3568_VP2_POST_SCL_CTRL		0xE40
420 #define RK3568_VP2_DSP_HACT_INFO		0xE34
421 #define RK3568_VP2_DSP_VACT_INFO		0xE38
422 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
423 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
424 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
425 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
426 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
427 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
428 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
429 
430 /* Cluster0 register definition */
431 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
432 #define CLUSTER_YUV2RGB_EN_SHIFT		8
433 #define CLUSTER_RGB2YUV_EN_SHIFT		9
434 #define CLUSTER_CSC_MODE_SHIFT			10
435 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
436 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
437 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
438 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
439 #define AVG2_MASK				0x1
440 #define CLUSTER_AVG2_SHIFT			18
441 #define AVG4_MASK				0x1
442 #define CLUSTER_AVG4_SHIFT			19
443 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
444 #define CLUSTER_XGT_EN_SHIFT			24
445 #define XGT_MODE_MASK				0x3
446 #define CLUSTER_XGT_MODE_SHIFT			25
447 #define CLUSTER_XAVG_EN_SHIFT			27
448 #define CLUSTER_YRGB_GT2_SHIFT			28
449 #define CLUSTER_YRGB_GT4_SHIFT			29
450 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
451 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
452 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
453 #define CLUSTER_AXI_UV_ID_MASK			0x1f
454 #define CLUSTER_AXI_UV_ID_SHIFT			5
455 
456 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
457 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
458 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
459 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
460 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
461 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
462 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
463 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
464 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
465 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
466 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
467 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
468 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
469 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
470 
471 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
472 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
473 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
474 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
475 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
476 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
477 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
478 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
479 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
480 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
481 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
482 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
483 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
484 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
485 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
486 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
487 
488 #define RK3568_CLUSTER0_CTRL			0x1100
489 #define CLUSTER_EN_SHIFT			0
490 #define CLUSTER_AXI_ID_MASK			0x1
491 #define CLUSTER_AXI_ID_SHIFT			13
492 
493 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
494 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
495 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
496 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
497 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
498 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
499 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
500 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
501 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
502 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
503 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
504 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
505 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
506 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
507 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
508 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
509 
510 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
511 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
512 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
513 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
514 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
515 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
516 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
517 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
518 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
519 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
520 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
521 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
522 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
523 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
524 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
525 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
526 
527 #define RK3568_CLUSTER1_CTRL			0x1300
528 
529 /* Esmart register definition */
530 #define RK3568_ESMART0_CTRL0			0x1800
531 #define RGB2YUV_EN_SHIFT			1
532 #define CSC_MODE_SHIFT				2
533 #define CSC_MODE_MASK				0x3
534 #define ESMART_LB_SELECT_SHIFT			12
535 #define ESMART_LB_SELECT_MASK			0x3
536 
537 #define RK3568_ESMART0_CTRL1			0x1804
538 #define ESMART_AXI_YRGB_ID_MASK			0x1f
539 #define ESMART_AXI_YRGB_ID_SHIFT		4
540 #define ESMART_AXI_UV_ID_MASK			0x1f
541 #define ESMART_AXI_UV_ID_SHIFT			12
542 #define YMIRROR_EN_SHIFT			31
543 
544 #define RK3568_ESMART0_AXI_CTRL			0x1808
545 #define ESMART_AXI_ID_MASK			0x1
546 #define ESMART_AXI_ID_SHIFT			1
547 
548 #define RK3568_ESMART0_REGION0_CTRL		0x1810
549 #define WIN_EN_SHIFT				0
550 #define WIN_FORMAT_MASK				0x1f
551 #define WIN_FORMAT_SHIFT			1
552 #define REGION0_RB_SWAP_SHIFT			14
553 #define ESMART_XAVG_EN_SHIFT			20
554 #define ESMART_XGT_EN_SHIFT			21
555 #define ESMART_XGT_MODE_SHIFT			22
556 
557 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
558 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
559 #define RK3568_ESMART0_REGION0_VIR		0x181C
560 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
561 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
562 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
563 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
564 #define YRGB_XSCL_MODE_MASK			0x3
565 #define YRGB_XSCL_MODE_SHIFT			0
566 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
567 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
568 #define YRGB_YSCL_MODE_MASK			0x3
569 #define YRGB_YSCL_MODE_SHIFT			4
570 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
571 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
572 
573 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
574 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
575 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
576 #define RK3568_ESMART0_REGION1_CTRL		0x1840
577 #define YRGB_GT2_MASK				0x1
578 #define YRGB_GT2_SHIFT				8
579 #define YRGB_GT4_MASK				0x1
580 #define YRGB_GT4_SHIFT				9
581 
582 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
583 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
584 #define RK3568_ESMART0_REGION1_VIR		0x184C
585 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
586 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
587 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
588 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
589 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
590 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
591 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
592 #define RK3568_ESMART0_REGION2_CTRL		0x1870
593 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
594 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
595 #define RK3568_ESMART0_REGION2_VIR		0x187C
596 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
597 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
598 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
599 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
600 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
601 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
602 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
603 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
604 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
605 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
606 #define RK3568_ESMART0_REGION3_VIR		0x18AC
607 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
608 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
609 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
610 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
611 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
612 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
613 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
614 
615 #define RK3568_ESMART1_CTRL0			0x1A00
616 #define RK3568_ESMART1_CTRL1			0x1A04
617 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
618 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
619 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
620 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
621 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
622 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
623 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
624 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
625 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
626 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
627 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
628 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
629 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
630 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
631 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
632 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
633 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
634 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
635 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
636 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
637 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
638 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
639 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
640 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
641 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
642 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
643 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
644 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
645 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
646 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
647 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
648 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
649 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
650 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
651 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
652 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
653 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
654 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
655 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
656 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
657 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
658 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
659 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
660 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
661 
662 #define RK3568_SMART0_CTRL0			0x1C00
663 #define RK3568_SMART0_CTRL1			0x1C04
664 #define RK3568_SMART0_REGION0_CTRL		0x1C10
665 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
666 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
667 #define RK3568_SMART0_REGION0_VIR		0x1C1C
668 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
669 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
670 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
671 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
672 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
673 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
674 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
675 #define RK3568_SMART0_REGION1_CTRL		0x1C40
676 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
677 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
678 #define RK3568_SMART0_REGION1_VIR		0x1C4C
679 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
680 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
681 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
682 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
683 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
684 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
685 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
686 #define RK3568_SMART0_REGION2_CTRL		0x1C70
687 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
688 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
689 #define RK3568_SMART0_REGION2_VIR		0x1C7C
690 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
691 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
692 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
693 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
694 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
695 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
696 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
697 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
698 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
699 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
700 #define RK3568_SMART0_REGION3_VIR		0x1CAC
701 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
702 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
703 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
704 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
705 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
706 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
707 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
708 
709 #define RK3568_SMART1_CTRL0			0x1E00
710 #define RK3568_SMART1_CTRL1			0x1E04
711 #define RK3568_SMART1_REGION0_CTRL		0x1E10
712 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
713 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
714 #define RK3568_SMART1_REGION0_VIR		0x1E1C
715 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
716 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
717 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
718 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
719 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
720 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
721 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
722 #define RK3568_SMART1_REGION1_CTRL		0x1E40
723 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
724 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
725 #define RK3568_SMART1_REGION1_VIR		0x1E4C
726 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
727 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
728 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
729 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
730 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
731 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
732 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
733 #define RK3568_SMART1_REGION2_CTRL		0x1E70
734 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
735 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
736 #define RK3568_SMART1_REGION2_VIR		0x1E7C
737 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
738 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
739 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
740 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
741 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
742 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
743 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
744 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
745 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
746 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
747 #define RK3568_SMART1_REGION3_VIR		0x1EAC
748 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
749 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
750 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
751 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
752 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
753 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
754 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
755 
756 /* DSC 8K/4K register definition */
757 #define RK3588_DSC_8K_PPS0_3			0x4000
758 #define RK3588_DSC_8K_CTRL0			0x40A0
759 #define DSC_EN_SHIFT				0
760 #define DSC_RBIT_SHIFT				2
761 #define DSC_RBYT_SHIFT				3
762 #define DSC_FLAL_SHIFT				4
763 #define DSC_MER_SHIFT				5
764 #define DSC_EPB_SHIFT				6
765 #define DSC_EPL_SHIFT				7
766 #define DSC_NSLC_MASK				0x7
767 #define DSC_NSLC_SHIFT				16
768 #define DSC_SBO_SHIFT				28
769 #define DSC_IFEP_SHIFT				29
770 #define DSC_PPS_UPD_SHIFT			31
771 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
772 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
773 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
774 
775 #define RK3588_DSC_8K_CTRL1			0x40A4
776 #define RK3588_DSC_8K_STS0			0x40A8
777 #define RK3588_DSC_8K_ERS			0x40C4
778 
779 #define RK3588_DSC_4K_PPS0_3			0x4100
780 #define RK3588_DSC_4K_CTRL0			0x41A0
781 #define RK3588_DSC_4K_CTRL1			0x41A4
782 #define RK3588_DSC_4K_STS0			0x41A8
783 #define RK3588_DSC_4K_ERS			0x41C4
784 
785 #define RK3568_MAX_REG				0x1ED0
786 
787 #define RK3568_GRF_VO_CON1			0x0364
788 #define GRF_BT656_CLK_INV_SHIFT			1
789 #define GRF_BT1120_CLK_INV_SHIFT		2
790 #define GRF_RGB_DCLK_INV_SHIFT			3
791 
792 #define RK3588_GRF_VOP_CON2			0x0008
793 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
794 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
795 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
796 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
797 
798 #define RK3588_GRF_VO1_CON0			0x0000
799 #define HDMI_SYNC_POL_MASK			0x3
800 #define HDMI0_SYNC_POL_SHIFT			5
801 #define HDMI1_SYNC_POL_SHIFT			7
802 
803 #define RK3588_PMU_BISR_CON3			0x20C
804 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
805 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
806 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
807 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
808 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
809 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
810 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
811 
812 #define RK3588_PMU_BISR_STATUS5			0x294
813 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
814 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
815 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
816 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
817 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
818 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
819 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
820 
821 #define VOP2_LAYER_MAX				8
822 
823 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
824 
825 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
826 
827 /* KHz */
828 #define VOP2_MAX_DCLK_RATE			600000
829 
830 /*
831  * vop2 dsc id
832  */
833 #define ROCKCHIP_VOP2_DSC_8K	0
834 #define ROCKCHIP_VOP2_DSC_4K	1
835 
836 /*
837  * vop2 internal power domain id,
838  * should be all none zero, 0 will be
839  * treat as invalid;
840  */
841 #define VOP2_PD_CLUSTER0			BIT(0)
842 #define VOP2_PD_CLUSTER1			BIT(1)
843 #define VOP2_PD_CLUSTER2			BIT(2)
844 #define VOP2_PD_CLUSTER3			BIT(3)
845 #define VOP2_PD_DSC_8K				BIT(5)
846 #define VOP2_PD_DSC_4K				BIT(6)
847 #define VOP2_PD_ESMART				BIT(7)
848 
849 #define VOP2_PLANE_NO_SCALING			BIT(16)
850 
851 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
852 #define VOP_FEATURE_AFBDC		BIT(1)
853 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
854 #define VOP_FEATURE_HDR10		BIT(3)
855 #define VOP_FEATURE_NEXT_HDR		BIT(4)
856 /* a feature to splice two windows and two vps to support resolution > 4096 */
857 #define VOP_FEATURE_SPLICE		BIT(5)
858 #define VOP_FEATURE_OVERSCAN		BIT(6)
859 
860 #define WIN_FEATURE_HDR2SDR		BIT(0)
861 #define WIN_FEATURE_SDR2HDR		BIT(1)
862 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
863 #define WIN_FEATURE_AFBDC		BIT(3)
864 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
865 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
866 /* a mirror win can only get fb address
867  * from source win:
868  * Cluster1---->Cluster0
869  * Esmart1 ---->Esmart0
870  * Smart1  ---->Smart0
871  * This is a feather on rk3566
872  */
873 #define WIN_FEATURE_MIRROR		BIT(6)
874 #define WIN_FEATURE_MULTI_AREA		BIT(7)
875 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
876 
877 #define V4L2_COLORSPACE_BT709F		0xfe
878 #define V4L2_COLORSPACE_BT2020F		0xff
879 
880 enum vop_csc_format {
881 	CSC_BT601L,
882 	CSC_BT709L,
883 	CSC_BT601F,
884 	CSC_BT2020,
885 	CSC_BT709L_13BIT,
886 	CSC_BT709F_13BIT,
887 	CSC_BT2020L_13BIT,
888 	CSC_BT2020F_13BIT,
889 };
890 
891 enum vop_csc_bit_depth {
892 	CSC_10BIT_DEPTH,
893 	CSC_13BIT_DEPTH,
894 };
895 
896 enum vop2_pol {
897 	HSYNC_POSITIVE = 0,
898 	VSYNC_POSITIVE = 1,
899 	DEN_NEGATIVE   = 2,
900 	DCLK_INVERT    = 3
901 };
902 
903 enum vop2_bcsh_out_mode {
904 	BCSH_OUT_MODE_BLACK,
905 	BCSH_OUT_MODE_BLUE,
906 	BCSH_OUT_MODE_COLOR_BAR,
907 	BCSH_OUT_MODE_NORMAL_VIDEO,
908 };
909 
910 #define _VOP_REG(off, _mask, _shift, _write_mask) \
911 		{ \
912 		 .offset = off, \
913 		 .mask = _mask, \
914 		 .shift = _shift, \
915 		 .write_mask = _write_mask, \
916 		}
917 
918 #define VOP_REG(off, _mask, _shift) \
919 		_VOP_REG(off, _mask, _shift, false)
920 enum dither_down_mode {
921 	RGB888_TO_RGB565 = 0x0,
922 	RGB888_TO_RGB666 = 0x1
923 };
924 
925 enum vop2_video_ports_id {
926 	VOP2_VP0,
927 	VOP2_VP1,
928 	VOP2_VP2,
929 	VOP2_VP3,
930 	VOP2_VP_MAX,
931 };
932 
933 enum vop2_layer_type {
934 	CLUSTER_LAYER = 0,
935 	ESMART_LAYER = 1,
936 	SMART_LAYER = 2,
937 };
938 
939 /* This define must same with kernel win phy id */
940 enum vop2_layer_phy_id {
941 	ROCKCHIP_VOP2_CLUSTER0 = 0,
942 	ROCKCHIP_VOP2_CLUSTER1,
943 	ROCKCHIP_VOP2_ESMART0,
944 	ROCKCHIP_VOP2_ESMART1,
945 	ROCKCHIP_VOP2_SMART0,
946 	ROCKCHIP_VOP2_SMART1,
947 	ROCKCHIP_VOP2_CLUSTER2,
948 	ROCKCHIP_VOP2_CLUSTER3,
949 	ROCKCHIP_VOP2_ESMART2,
950 	ROCKCHIP_VOP2_ESMART3,
951 	ROCKCHIP_VOP2_LAYER_MAX,
952 };
953 
954 enum vop2_scale_up_mode {
955 	VOP2_SCALE_UP_NRST_NBOR,
956 	VOP2_SCALE_UP_BIL,
957 	VOP2_SCALE_UP_BIC,
958 };
959 
960 enum vop2_scale_down_mode {
961 	VOP2_SCALE_DOWN_NRST_NBOR,
962 	VOP2_SCALE_DOWN_BIL,
963 	VOP2_SCALE_DOWN_AVG,
964 };
965 
966 enum scale_mode {
967 	SCALE_NONE = 0x0,
968 	SCALE_UP   = 0x1,
969 	SCALE_DOWN = 0x2
970 };
971 
972 enum vop_dsc_interface_mode {
973 	VOP_DSC_IF_DISABLE = 0,
974 	VOP_DSC_IF_HDMI = 1,
975 	VOP_DSC_IF_MIPI_DS_MODE = 2,
976 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
977 };
978 
979 enum vop3_pre_scale_down_mode {
980 	VOP3_PRE_SCALE_UNSPPORT,
981 	VOP3_PRE_SCALE_DOWN_GT,
982 	VOP3_PRE_SCALE_DOWN_AVG,
983 };
984 
985 enum vop3_esmart_lb_mode {
986 	VOP3_ESMART_8K_MODE,
987 	VOP3_ESMART_4K_4K_MODE,
988 	VOP3_ESMART_4K_2K_2K_MODE,
989 	VOP3_ESMART_2K_2K_2K_2K_MODE,
990 };
991 
992 struct vop2_layer {
993 	u8 id;
994 	/**
995 	 * @win_phys_id: window id of the layer selected.
996 	 * Every layer must make sure to select different
997 	 * windows of others.
998 	 */
999 	u8 win_phys_id;
1000 };
1001 
1002 struct vop2_power_domain_data {
1003 	u8 id;
1004 	u8 parent_id;
1005 	/*
1006 	 * @module_id_mask: module id of which module this power domain is belongs to.
1007 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1008 	 */
1009 	u32 module_id_mask;
1010 };
1011 
1012 struct vop2_win_data {
1013 	char *name;
1014 	u8 phys_id;
1015 	enum vop2_layer_type type;
1016 	u8 win_sel_port_offset;
1017 	u8 layer_sel_win_id[VOP2_VP_MAX];
1018 	u8 axi_id;
1019 	u8 axi_uv_id;
1020 	u8 axi_yrgb_id;
1021 	u8 splice_win_id;
1022 	u8 pd_id;
1023 	u8 hsu_filter_mode;
1024 	u8 hsd_filter_mode;
1025 	u8 vsu_filter_mode;
1026 	u8 vsd_filter_mode;
1027 	u8 hsd_pre_filter_mode;
1028 	u8 vsd_pre_filter_mode;
1029 	u8 scale_engine_num;
1030 	u32 reg_offset;
1031 	u32 max_upscale_factor;
1032 	u32 max_downscale_factor;
1033 	bool splice_mode_right;
1034 };
1035 
1036 struct vop2_vp_data {
1037 	u32 feature;
1038 	u8 pre_scan_max_dly;
1039 	u8 splice_vp_id;
1040 	struct vop_rect max_output;
1041 	u32 max_dclk;
1042 };
1043 
1044 struct vop2_plane_table {
1045 	enum vop2_layer_phy_id plane_id;
1046 	enum vop2_layer_type plane_type;
1047 };
1048 
1049 struct vop2_vp_plane_mask {
1050 	u8 primary_plane_id; /* use this win to show logo */
1051 	u8 attached_layers_nr; /* number layers attach to this vp */
1052 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1053 	u32 plane_mask;
1054 	int cursor_plane_id;
1055 };
1056 
1057 struct vop2_dsc_data {
1058 	u8 id;
1059 	u8 pd_id;
1060 	u8 max_slice_num;
1061 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1062 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1063 	const char *dsc_txp_clk_src_name;
1064 	const char *dsc_txp_clk_name;
1065 	const char *dsc_pxl_clk_name;
1066 	const char *dsc_cds_clk_name;
1067 };
1068 
1069 struct dsc_error_info {
1070 	u32 dsc_error_val;
1071 	char dsc_error_info[50];
1072 };
1073 
1074 struct vop2_data {
1075 	u32 version;
1076 	u32 esmart_lb_mode;
1077 	struct vop2_vp_data *vp_data;
1078 	struct vop2_win_data *win_data;
1079 	struct vop2_vp_plane_mask *plane_mask;
1080 	struct vop2_plane_table *plane_table;
1081 	struct vop2_power_domain_data *pd;
1082 	struct vop2_dsc_data *dsc;
1083 	struct dsc_error_info *dsc_error_ecw;
1084 	struct dsc_error_info *dsc_error_buffer_flow;
1085 	u8 *vp_primary_plane_order;
1086 	u8 nr_vps;
1087 	u8 nr_layers;
1088 	u8 nr_mixers;
1089 	u8 nr_gammas;
1090 	u8 nr_pd;
1091 	u8 nr_dscs;
1092 	u8 nr_dsc_ecw;
1093 	u8 nr_dsc_buffer_flow;
1094 	u32 reg_len;
1095 };
1096 
1097 struct vop2 {
1098 	u32 *regsbak;
1099 	void *regs;
1100 	void *grf;
1101 	void *vop_grf;
1102 	void *vo1_grf;
1103 	void *sys_pmu;
1104 	u32 reg_len;
1105 	u32 version;
1106 	u32 esmart_lb_mode;
1107 	bool global_init;
1108 	const struct vop2_data *data;
1109 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1110 };
1111 
1112 static struct vop2 *rockchip_vop2;
1113 
1114 static inline bool is_vop3(struct vop2 *vop2)
1115 {
1116 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1117 		return false;
1118 	else
1119 		return true;
1120 }
1121 
1122 /*
1123  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1124  * avg_sd_factor:
1125  * bli_su_factor:
1126  * bic_su_factor:
1127  * = (src - 1) / (dst - 1) << 16;
1128  *
1129  * ygt2 enable: dst get one line from two line of the src
1130  * ygt4 enable: dst get one line from four line of the src.
1131  *
1132  */
1133 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1134 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1135 
1136 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1137 				(fac * (dst - 1) >> 12 < (src - 1))
1138 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1139 				(fac * (dst - 1) >> 16 < (src - 1))
1140 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1141 				(fac * (dst - 1) >> 16 < (src - 1))
1142 
1143 static uint16_t vop2_scale_factor(enum scale_mode mode,
1144 				  int32_t filter_mode,
1145 				  uint32_t src, uint32_t dst)
1146 {
1147 	uint32_t fac = 0;
1148 	int i = 0;
1149 
1150 	if (mode == SCALE_NONE)
1151 		return 0;
1152 
1153 	/*
1154 	 * A workaround to avoid zero div.
1155 	 */
1156 	if ((dst == 1) || (src == 1)) {
1157 		dst = dst + 1;
1158 		src = src + 1;
1159 	}
1160 
1161 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1162 		fac = VOP2_BILI_SCL_DN(src, dst);
1163 		for (i = 0; i < 100; i++) {
1164 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1165 				break;
1166 			fac -= 1;
1167 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1168 		}
1169 	} else {
1170 		fac = VOP2_COMMON_SCL(src, dst);
1171 		for (i = 0; i < 100; i++) {
1172 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1173 				break;
1174 			fac -= 1;
1175 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1176 		}
1177 	}
1178 
1179 	return fac;
1180 }
1181 
1182 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1183 {
1184 	if (is_hor)
1185 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1186 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1187 }
1188 
1189 static uint16_t vop3_scale_factor(enum scale_mode mode,
1190 				  uint32_t src, uint32_t dst, bool is_hor)
1191 {
1192 	uint32_t fac = 0;
1193 	int i = 0;
1194 
1195 	if (mode == SCALE_NONE)
1196 		return 0;
1197 
1198 	/*
1199 	 * A workaround to avoid zero div.
1200 	 */
1201 	if ((dst == 1) || (src == 1)) {
1202 		dst = dst + 1;
1203 		src = src + 1;
1204 	}
1205 
1206 	if (mode == SCALE_DOWN) {
1207 		fac = VOP2_BILI_SCL_DN(src, dst);
1208 		for (i = 0; i < 100; i++) {
1209 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1210 				break;
1211 			fac -= 1;
1212 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1213 		}
1214 	} else {
1215 		fac = VOP2_COMMON_SCL(src, dst);
1216 		for (i = 0; i < 100; i++) {
1217 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1218 				break;
1219 			fac -= 1;
1220 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1221 		}
1222 	}
1223 
1224 	return fac;
1225 }
1226 
1227 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1228 {
1229 	if (src < dst)
1230 		return SCALE_UP;
1231 	else if (src > dst)
1232 		return SCALE_DOWN;
1233 
1234 	return SCALE_NONE;
1235 }
1236 
1237 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1238 {
1239 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1240 }
1241 
1242 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1243 {
1244 	int i = 0;
1245 
1246 	for (i = 0; i < vop2->data->nr_layers; i++) {
1247 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1248 			return vop2->data->vp_primary_plane_order[i];
1249 	}
1250 
1251 	return vop2->data->vp_primary_plane_order[0];
1252 }
1253 
1254 static inline u16 scl_cal_scale(int src, int dst, int shift)
1255 {
1256 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1257 }
1258 
1259 static inline u16 scl_cal_scale2(int src, int dst)
1260 {
1261 	return ((src - 1) << 12) / (dst - 1);
1262 }
1263 
1264 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1265 {
1266 	writel(v, vop2->regs + offset);
1267 	vop2->regsbak[offset >> 2] = v;
1268 }
1269 
1270 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1271 {
1272 	return readl(vop2->regs + offset);
1273 }
1274 
1275 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1276 				   u32 mask, u32 shift, u32 v,
1277 				   bool write_mask)
1278 {
1279 	if (!mask)
1280 		return;
1281 
1282 	if (write_mask) {
1283 		v = ((v & mask) << shift) | (mask << (shift + 16));
1284 	} else {
1285 		u32 cached_val = vop2->regsbak[offset >> 2];
1286 
1287 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1288 		vop2->regsbak[offset >> 2] = v;
1289 	}
1290 
1291 	writel(v, vop2->regs + offset);
1292 }
1293 
1294 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1295 				   u32 mask, u32 shift, u32 v)
1296 {
1297 	u32 val = 0;
1298 
1299 	val = (v << shift) | (mask << (shift + 16));
1300 	writel(val, grf_base + offset);
1301 }
1302 
1303 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1304 				  u32 mask, u32 shift)
1305 {
1306 	return (readl(grf_base + offset) >> shift) & mask;
1307 }
1308 
1309 static char* get_output_if_name(u32 output_if, char *name)
1310 {
1311 	if (output_if & VOP_OUTPUT_IF_RGB)
1312 		strcat(name, " RGB");
1313 	if (output_if & VOP_OUTPUT_IF_BT1120)
1314 		strcat(name, " BT1120");
1315 	if (output_if & VOP_OUTPUT_IF_BT656)
1316 		strcat(name, " BT656");
1317 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1318 		strcat(name, " LVDS0");
1319 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1320 		strcat(name, " LVDS1");
1321 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1322 		strcat(name, " MIPI0");
1323 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1324 		strcat(name, " MIPI1");
1325 	if (output_if & VOP_OUTPUT_IF_eDP0)
1326 		strcat(name, " eDP0");
1327 	if (output_if & VOP_OUTPUT_IF_eDP1)
1328 		strcat(name, " eDP1");
1329 	if (output_if & VOP_OUTPUT_IF_DP0)
1330 		strcat(name, " DP0");
1331 	if (output_if & VOP_OUTPUT_IF_DP1)
1332 		strcat(name, " DP1");
1333 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1334 		strcat(name, " HDMI0");
1335 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1336 		strcat(name, " HDMI1");
1337 
1338 	return name;
1339 }
1340 
1341 static char *get_plane_name(int plane_id, char *name)
1342 {
1343 	switch (plane_id) {
1344 	case ROCKCHIP_VOP2_CLUSTER0:
1345 		strcat(name, "Cluster0");
1346 		break;
1347 	case ROCKCHIP_VOP2_CLUSTER1:
1348 		strcat(name, "Cluster1");
1349 		break;
1350 	case ROCKCHIP_VOP2_ESMART0:
1351 		strcat(name, "Esmart0");
1352 		break;
1353 	case ROCKCHIP_VOP2_ESMART1:
1354 		strcat(name, "Esmart1");
1355 		break;
1356 	case ROCKCHIP_VOP2_SMART0:
1357 		strcat(name, "Smart0");
1358 		break;
1359 	case ROCKCHIP_VOP2_SMART1:
1360 		strcat(name, "Smart1");
1361 		break;
1362 	case ROCKCHIP_VOP2_CLUSTER2:
1363 		strcat(name, "Cluster2");
1364 		break;
1365 	case ROCKCHIP_VOP2_CLUSTER3:
1366 		strcat(name, "Cluster3");
1367 		break;
1368 	case ROCKCHIP_VOP2_ESMART2:
1369 		strcat(name, "Esmart2");
1370 		break;
1371 	case ROCKCHIP_VOP2_ESMART3:
1372 		strcat(name, "Esmart3");
1373 		break;
1374 	}
1375 
1376 	return name;
1377 }
1378 
1379 static bool is_yuv_output(u32 bus_format)
1380 {
1381 	switch (bus_format) {
1382 	case MEDIA_BUS_FMT_YUV8_1X24:
1383 	case MEDIA_BUS_FMT_YUV10_1X30:
1384 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1385 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1386 	case MEDIA_BUS_FMT_YUYV8_2X8:
1387 	case MEDIA_BUS_FMT_YVYU8_2X8:
1388 	case MEDIA_BUS_FMT_UYVY8_2X8:
1389 	case MEDIA_BUS_FMT_VYUY8_2X8:
1390 	case MEDIA_BUS_FMT_YUYV8_1X16:
1391 	case MEDIA_BUS_FMT_YVYU8_1X16:
1392 	case MEDIA_BUS_FMT_UYVY8_1X16:
1393 	case MEDIA_BUS_FMT_VYUY8_1X16:
1394 		return true;
1395 	default:
1396 		return false;
1397 	}
1398 }
1399 
1400 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1401 {
1402 	switch (csc_mode) {
1403 	case V4L2_COLORSPACE_SMPTE170M:
1404 	case V4L2_COLORSPACE_470_SYSTEM_M:
1405 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1406 		return CSC_BT601L;
1407 	case V4L2_COLORSPACE_REC709:
1408 	case V4L2_COLORSPACE_SMPTE240M:
1409 	case V4L2_COLORSPACE_DEFAULT:
1410 		if (bit_depth == CSC_13BIT_DEPTH)
1411 			return CSC_BT709L_13BIT;
1412 		else
1413 			return CSC_BT709L;
1414 	case V4L2_COLORSPACE_JPEG:
1415 		return CSC_BT601F;
1416 	case V4L2_COLORSPACE_BT2020:
1417 		if (bit_depth == CSC_13BIT_DEPTH)
1418 			return CSC_BT2020L_13BIT;
1419 		else
1420 			return CSC_BT2020;
1421 	case V4L2_COLORSPACE_BT709F:
1422 		if (bit_depth == CSC_10BIT_DEPTH) {
1423 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1424 			return CSC_BT601F;
1425 		} else {
1426 			return CSC_BT709F_13BIT;
1427 		}
1428 	case V4L2_COLORSPACE_BT2020F:
1429 		if (bit_depth == CSC_10BIT_DEPTH) {
1430 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1431 			return CSC_BT601F;
1432 		} else {
1433 			return CSC_BT2020F_13BIT;
1434 		}
1435 	default:
1436 		return CSC_BT709L;
1437 	}
1438 }
1439 
1440 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1441 {
1442 	/*
1443 	 * FIXME:
1444 	 *
1445 	 * There is no media type for YUV444 output,
1446 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1447 	 * yuv format.
1448 	 *
1449 	 * From H/W testing, YUV444 mode need a rb swap.
1450 	 */
1451 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1452 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1453 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1454 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1455 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1456 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1457 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1458 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1459 		return true;
1460 	else
1461 		return false;
1462 }
1463 
1464 static inline bool is_hot_plug_devices(int output_type)
1465 {
1466 	switch (output_type) {
1467 	case DRM_MODE_CONNECTOR_HDMIA:
1468 	case DRM_MODE_CONNECTOR_HDMIB:
1469 	case DRM_MODE_CONNECTOR_TV:
1470 	case DRM_MODE_CONNECTOR_DisplayPort:
1471 	case DRM_MODE_CONNECTOR_VGA:
1472 	case DRM_MODE_CONNECTOR_Unknown:
1473 		return true;
1474 	default:
1475 		return false;
1476 	}
1477 }
1478 
1479 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1480 {
1481 	int i = 0;
1482 
1483 	for (i = 0; i < vop2->data->nr_layers; i++) {
1484 		if (vop2->data->win_data[i].phys_id == phys_id)
1485 			return &vop2->data->win_data[i];
1486 	}
1487 
1488 	return NULL;
1489 }
1490 
1491 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1492 {
1493 	int i = 0;
1494 
1495 	for (i = 0; i < vop2->data->nr_pd; i++) {
1496 		if (vop2->data->pd[i].id == pd_id)
1497 			return &vop2->data->pd[i];
1498 	}
1499 
1500 	return NULL;
1501 }
1502 
1503 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1504 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1505 {
1506 	u32 vp_offset = crtc_id * 0x100;
1507 	int i;
1508 
1509 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1510 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1511 			crtc_id, false);
1512 
1513 	for (i = 0; i < lut_len; i++)
1514 		writel(lut_val[i], lut_regs + i);
1515 
1516 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1517 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1518 }
1519 
1520 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1521 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1522 {
1523 	u32 vp_offset = crtc_id * 0x100;
1524 	int i;
1525 
1526 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1527 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1528 			crtc_id, false);
1529 
1530 	for (i = 0; i < lut_len; i++)
1531 		writel(lut_val[i], lut_regs + i);
1532 
1533 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1534 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1535 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1536 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1537 }
1538 
1539 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1540 					struct display_state *state)
1541 {
1542 	struct connector_state *conn_state = &state->conn_state;
1543 	struct crtc_state *cstate = &state->crtc_state;
1544 	struct resource gamma_res;
1545 	fdt_size_t lut_size;
1546 	int i, lut_len, ret = 0;
1547 	u32 *lut_regs;
1548 	u32 *lut_val;
1549 	u32 r, g, b;
1550 	struct base2_disp_info *disp_info = conn_state->disp_info;
1551 	static int gamma_lut_en_num = 1;
1552 
1553 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1554 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1555 		return 0;
1556 	}
1557 
1558 	if (!disp_info)
1559 		return 0;
1560 
1561 	if (!disp_info->gamma_lut_data.size)
1562 		return 0;
1563 
1564 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1565 	if (ret)
1566 		printf("failed to get gamma lut res\n");
1567 	lut_regs = (u32 *)gamma_res.start;
1568 	lut_size = gamma_res.end - gamma_res.start + 1;
1569 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1570 		printf("failed to get gamma lut register\n");
1571 		return 0;
1572 	}
1573 	lut_len = lut_size / 4;
1574 	if (lut_len != 256 && lut_len != 1024) {
1575 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1576 		return 0;
1577 	}
1578 	lut_val = (u32 *)calloc(1, lut_size);
1579 	for (i = 0; i < lut_len; i++) {
1580 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1581 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1582 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1583 
1584 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1585 	}
1586 
1587 	if (vop2->version == VOP_VERSION_RK3568) {
1588 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1589 		gamma_lut_en_num++;
1590 	} else if (vop2->version == VOP_VERSION_RK3588) {
1591 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1592 		if (cstate->splice_mode) {
1593 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1594 			gamma_lut_en_num++;
1595 		}
1596 		gamma_lut_en_num++;
1597 	}
1598 
1599 	return 0;
1600 }
1601 
1602 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1603 					struct display_state *state)
1604 {
1605 	struct connector_state *conn_state = &state->conn_state;
1606 	struct crtc_state *cstate = &state->crtc_state;
1607 	int i, cubic_lut_len;
1608 	u32 vp_offset = cstate->crtc_id * 0x100;
1609 	struct base2_disp_info *disp_info = conn_state->disp_info;
1610 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1611 	u32 *cubic_lut_addr;
1612 
1613 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1614 		return 0;
1615 
1616 	if (!disp_info->cubic_lut_data.size)
1617 		return 0;
1618 
1619 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1620 	cubic_lut_len = disp_info->cubic_lut_data.size;
1621 
1622 	for (i = 0; i < cubic_lut_len / 2; i++) {
1623 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1624 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1625 					((lut->lblue[2 * i] & 0xff) << 24);
1626 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1627 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1628 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1629 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1630 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1631 		*cubic_lut_addr++ = 0;
1632 	}
1633 
1634 	if (cubic_lut_len % 2) {
1635 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1636 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1637 					((lut->lblue[2 * i] & 0xff) << 24);
1638 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1639 		*cubic_lut_addr++ = 0;
1640 		*cubic_lut_addr = 0;
1641 	}
1642 
1643 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1644 		    get_cubic_lut_buffer(cstate->crtc_id));
1645 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1646 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1647 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1648 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1649 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1650 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1651 
1652 	return 0;
1653 }
1654 
1655 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1656 				 struct bcsh_state *bcsh_state, int crtc_id)
1657 {
1658 	struct crtc_state *cstate = &state->crtc_state;
1659 	u32 vp_offset = crtc_id * 0x100;
1660 
1661 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1662 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1663 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1664 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1665 
1666 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1667 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1668 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1669 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1670 
1671 	if (!cstate->bcsh_en) {
1672 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1673 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1674 		return;
1675 	}
1676 
1677 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1678 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1679 			bcsh_state->brightness, false);
1680 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1681 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1682 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1683 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1684 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1685 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1686 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1687 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1688 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1689 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1690 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1691 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1692 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1693 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1694 }
1695 
1696 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1697 {
1698 	struct connector_state *conn_state = &state->conn_state;
1699 	struct base_bcsh_info *bcsh_info;
1700 	struct crtc_state *cstate = &state->crtc_state;
1701 	struct bcsh_state bcsh_state;
1702 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1703 
1704 	if (!conn_state->disp_info)
1705 		return;
1706 	bcsh_info = &conn_state->disp_info->bcsh_info;
1707 	if (!bcsh_info)
1708 		return;
1709 
1710 	if (bcsh_info->brightness != 50 ||
1711 	    bcsh_info->contrast != 50 ||
1712 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1713 		cstate->bcsh_en = true;
1714 
1715 	if (cstate->bcsh_en) {
1716 		if (!cstate->yuv_overlay)
1717 			cstate->post_r2y_en = 1;
1718 		if (!is_yuv_output(conn_state->bus_format))
1719 			cstate->post_y2r_en = 1;
1720 	} else {
1721 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1722 			cstate->post_r2y_en = 1;
1723 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1724 			cstate->post_y2r_en = 1;
1725 	}
1726 
1727 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1728 
1729 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1730 		brightness = interpolate(0, -128, 100, 127,
1731 					 bcsh_info->brightness);
1732 	else
1733 		brightness = interpolate(0, -32, 100, 31,
1734 					 bcsh_info->brightness);
1735 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1736 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1737 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1738 
1739 
1740 	/*
1741 	 *  a:[-30~0):
1742 	 *    sin_hue = 0x100 - sin(a)*256;
1743 	 *    cos_hue = cos(a)*256;
1744 	 *  a:[0~30]
1745 	 *    sin_hue = sin(a)*256;
1746 	 *    cos_hue = cos(a)*256;
1747 	 */
1748 	sin_hue = fixp_sin32(hue) >> 23;
1749 	cos_hue = fixp_cos32(hue) >> 23;
1750 
1751 	bcsh_state.brightness = brightness;
1752 	bcsh_state.contrast = contrast;
1753 	bcsh_state.saturation = saturation;
1754 	bcsh_state.sin_hue = sin_hue;
1755 	bcsh_state.cos_hue = cos_hue;
1756 
1757 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1758 	if (cstate->splice_mode)
1759 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1760 }
1761 
1762 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1763 {
1764 	struct connector_state *conn_state = &state->conn_state;
1765 	struct drm_display_mode *mode = &conn_state->mode;
1766 	struct crtc_state *cstate = &state->crtc_state;
1767 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1768 	u16 hdisplay = mode->crtc_hdisplay;
1769 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1770 
1771 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1772 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1773 	bg_dly -= bg_ovl_dly;
1774 
1775 	if (cstate->splice_mode)
1776 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1777 	else
1778 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1779 
1780 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1781 		hsync_len = 8;
1782 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1783 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1784 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1785 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1786 }
1787 
1788 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1789 {
1790 	struct connector_state *conn_state = &state->conn_state;
1791 	struct drm_display_mode *mode = &conn_state->mode;
1792 	struct crtc_state *cstate = &state->crtc_state;
1793 	u32 vp_offset = (cstate->crtc_id * 0x100);
1794 	u16 vtotal = mode->crtc_vtotal;
1795 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1796 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1797 	u16 hdisplay = mode->crtc_hdisplay;
1798 	u16 vdisplay = mode->crtc_vdisplay;
1799 	u16 hsize =
1800 	    hdisplay * (conn_state->overscan.left_margin +
1801 			conn_state->overscan.right_margin) / 200;
1802 	u16 vsize =
1803 	    vdisplay * (conn_state->overscan.top_margin +
1804 			conn_state->overscan.bottom_margin) / 200;
1805 	u16 hact_end, vact_end;
1806 	u32 val;
1807 
1808 	hsize = round_down(hsize, 2);
1809 	vsize = round_down(vsize, 2);
1810 
1811 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1812 	hact_end = hact_st + hsize;
1813 	val = hact_st << 16;
1814 	val |= hact_end;
1815 
1816 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1817 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1818 	vact_end = vact_st + vsize;
1819 	val = vact_st << 16;
1820 	val |= vact_end;
1821 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1822 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1823 	val |= scl_cal_scale2(hdisplay, hsize);
1824 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1825 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1826 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1827 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1828 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1829 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1830 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1831 		u16 vact_st_f1 = vtotal + vact_st + 1;
1832 		u16 vact_end_f1 = vact_st_f1 + vsize;
1833 
1834 		val = vact_st_f1 << 16 | vact_end_f1;
1835 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1836 	}
1837 
1838 	vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1839 	if (cstate->splice_mode)
1840 		vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1841 }
1842 
1843 /*
1844  * Read VOP internal power domain on/off status.
1845  * We should query BISR_STS register in PMU for
1846  * power up/down status when memory repair is enabled.
1847  * Return value: 1 for power on, 0 for power off;
1848  */
1849 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
1850 {
1851 	int val = 0;
1852 	int shift = 0;
1853 	int shift_factor = 0;
1854 	bool is_bisr_en = false;
1855 
1856 	/*
1857 	 * The order of pd status bits in BISR_STS register
1858 	 * is different from that in VOP SYS_STS register.
1859 	 */
1860 	if (pd_data->id == VOP2_PD_DSC_8K ||
1861 	    pd_data->id == VOP2_PD_DSC_4K ||
1862 	    pd_data->id == VOP2_PD_ESMART)
1863 			shift_factor = 1;
1864 
1865 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
1866 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
1867 	if (is_bisr_en) {
1868 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
1869 
1870 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
1871 					  ((val >> shift) & 0x1), 50 * 1000);
1872 	} else {
1873 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
1874 
1875 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
1876 					  !((val >> shift) & 0x1), 50 * 1000);
1877 	}
1878 }
1879 
1880 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
1881 {
1882 	struct vop2_power_domain_data *pd_data;
1883 	int ret = 0;
1884 
1885 	if (!pd_id)
1886 		return 0;
1887 
1888 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
1889 	if (!pd_data) {
1890 		printf("can't find pd_data by id\n");
1891 		return -EINVAL;
1892 	}
1893 
1894 	if (pd_data->parent_id) {
1895 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
1896 		if (ret) {
1897 			printf("can't open parent power domain\n");
1898 			return -EINVAL;
1899 		}
1900 	}
1901 
1902 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
1903 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
1904 	ret = vop2_wait_power_domain_on(vop2, pd_data);
1905 	if (ret) {
1906 		printf("wait vop2 power domain timeout\n");
1907 		return ret;
1908 	}
1909 
1910 	return 0;
1911 }
1912 
1913 static void rk3588_vop2_regsbak(struct vop2 *vop2)
1914 {
1915 	u32 *base = vop2->regs;
1916 	int i = 0;
1917 
1918 	/*
1919 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
1920 	 */
1921 	for (i = 0; i < (vop2->reg_len >> 2); i++)
1922 		vop2->regsbak[i] = base[i];
1923 }
1924 
1925 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
1926 {
1927 	struct vop2_win_data *win_data;
1928 	int layer_phy_id = 0;
1929 	int i, j;
1930 	u32 ovl_port_offset = 0;
1931 	u32 layer_nr = 0;
1932 	u8 shift = 0;
1933 
1934 	/* layer sel win id */
1935 	for (i = 0; i < vop2->data->nr_vps; i++) {
1936 		shift = 0;
1937 		ovl_port_offset = 0x100 * i;
1938 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1939 		for (j = 0; j < layer_nr; j++) {
1940 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1941 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1942 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
1943 					shift, win_data->layer_sel_win_id[i], false);
1944 			shift += 4;
1945 		}
1946 	}
1947 
1948 	/* win sel port */
1949 	for (i = 0; i < vop2->data->nr_vps; i++) {
1950 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1951 		for (j = 0; j < layer_nr; j++) {
1952 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1953 				continue;
1954 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1955 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1956 			shift = win_data->win_sel_port_offset * 2;
1957 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
1958 					shift, i, false);
1959 		}
1960 	}
1961 }
1962 
1963 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
1964 {
1965 	struct crtc_state *cstate = &state->crtc_state;
1966 	struct vop2_win_data *win_data;
1967 	int layer_phy_id = 0;
1968 	int total_used_layer = 0;
1969 	int port_mux = 0;
1970 	int i, j;
1971 	u32 layer_nr = 0;
1972 	u8 shift = 0;
1973 
1974 	/* layer sel win id */
1975 	for (i = 0; i < vop2->data->nr_vps; i++) {
1976 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1977 		for (j = 0; j < layer_nr; j++) {
1978 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1979 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1980 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
1981 					shift, win_data->layer_sel_win_id[i], false);
1982 			shift += 4;
1983 		}
1984 	}
1985 
1986 	/* win sel port */
1987 	for (i = 0; i < vop2->data->nr_vps; i++) {
1988 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1989 		for (j = 0; j < layer_nr; j++) {
1990 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1991 				continue;
1992 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1993 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1994 			shift = win_data->win_sel_port_offset * 2;
1995 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
1996 					LAYER_SEL_PORT_SHIFT + shift, i, false);
1997 		}
1998 	}
1999 
2000 	/**
2001 	 * port mux config
2002 	 */
2003 	for (i = 0; i < vop2->data->nr_vps; i++) {
2004 		shift = i * 4;
2005 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2006 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2007 			port_mux = total_used_layer - 1;
2008 		} else {
2009 			port_mux = 8;
2010 		}
2011 
2012 		if (i == vop2->data->nr_vps - 1)
2013 			port_mux = vop2->data->nr_mixers;
2014 
2015 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2016 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2017 				PORT_MUX_SHIFT + shift, port_mux, false);
2018 	}
2019 }
2020 
2021 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2022 {
2023 	if (!is_vop3(vop2))
2024 		return false;
2025 
2026 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2027 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2028 		return true;
2029 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2030 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2031 		return true;
2032 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2033 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2034 		return true;
2035 	else
2036 		return false;
2037 }
2038 
2039 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2040 {
2041 	struct vop2_win_data *win_data;
2042 	int layer_phy_id = 0;
2043 	int i, j;
2044 	u8 scale_engine_num = 0;
2045 	u32 layer_nr = 0;
2046 
2047 	/* store plane mask for vop2_fixup_dts */
2048 	for (i = 0; i < vop2->data->nr_vps; i++) {
2049 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2050 		for (j = 0; j < layer_nr; j++) {
2051 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2052 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2053 			if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2054 				continue;
2055 
2056 			win_data->scale_engine_num = scale_engine_num++;
2057 		}
2058 	}
2059 }
2060 
2061 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2062 {
2063 	struct crtc_state *cstate = &state->crtc_state;
2064 	struct vop2_vp_plane_mask *plane_mask;
2065 	int layer_phy_id = 0;
2066 	int i, j;
2067 	u32 layer_nr = 0;
2068 
2069 	if (vop2->global_init)
2070 		return;
2071 
2072 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2073 	if (soc_is_rk3566())
2074 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2075 				OTP_WIN_EN_SHIFT, 1, false);
2076 
2077 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2078 		u32 plane_mask;
2079 		int primary_plane_id;
2080 
2081 		for (i = 0; i < vop2->data->nr_vps; i++) {
2082 			plane_mask = cstate->crtc->vps[i].plane_mask;
2083 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2084 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2085 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2086 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2087 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2088 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2089 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2090 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2091 
2092 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2093 			for (j = 0; j < layer_nr; j++) {
2094 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2095 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2096 			}
2097 		}
2098 	} else {/* need soft assign plane mask */
2099 		/* find the first unplug devices and set it as main display */
2100 		int main_vp_index = -1;
2101 		int active_vp_num = 0;
2102 
2103 		for (i = 0; i < vop2->data->nr_vps; i++) {
2104 			if (cstate->crtc->vps[i].enable)
2105 				active_vp_num++;
2106 		}
2107 		printf("VOP have %d active VP\n", active_vp_num);
2108 
2109 		if (soc_is_rk3566() && active_vp_num > 2)
2110 			printf("ERROR: rk3566 only support 2 display output!!\n");
2111 		plane_mask = vop2->data->plane_mask;
2112 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2113 		/*
2114 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2115 		 * for cvbs store in plane_mask[2].
2116 		 */
2117 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2118 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2119 			plane_mask += 2 * VOP2_VP_MAX;
2120 
2121 		if (vop2->version == VOP_VERSION_RK3528) {
2122 			/*
2123 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2124 			 * by both vp0 and vp1.
2125 			 */
2126 			j = 0;
2127 		} else {
2128 			for (i = 0; i < vop2->data->nr_vps; i++) {
2129 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2130 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2131 					main_vp_index = i;
2132 					break;
2133 				}
2134 			}
2135 
2136 			/* if no find unplug devices, use vp0 as main display */
2137 			if (main_vp_index < 0) {
2138 				main_vp_index = 0;
2139 				vop2->vp_plane_mask[0] = plane_mask[0];
2140 			}
2141 
2142 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2143 		}
2144 
2145 		/* init other display except main display */
2146 		for (i = 0; i < vop2->data->nr_vps; i++) {
2147 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2148 				continue;
2149 			vop2->vp_plane_mask[i] = plane_mask[j++];
2150 		}
2151 
2152 		/* store plane mask for vop2_fixup_dts */
2153 		for (i = 0; i < vop2->data->nr_vps; i++) {
2154 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2155 			for (j = 0; j < layer_nr; j++) {
2156 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2157 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2158 			}
2159 		}
2160 	}
2161 
2162 	if (vop2->version == VOP_VERSION_RK3588)
2163 		rk3588_vop2_regsbak(vop2);
2164 	else
2165 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2166 
2167 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2168 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2169 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2170 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2171 
2172 	for (i = 0; i < vop2->data->nr_vps; i++) {
2173 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2174 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2175 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2176 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2177 	}
2178 
2179 	if (is_vop3(vop2))
2180 		vop3_overlay_init(vop2, state);
2181 	else
2182 		vop2_overlay_init(vop2, state);
2183 
2184 	if (is_vop3(vop2)) {
2185 		/*
2186 		 * you can rewrite at dts vop node:
2187 		 *
2188 		 * VOP3_ESMART_8K_MODE = 0,
2189 		 * VOP3_ESMART_4K_4K_MODE = 1,
2190 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2191 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2192 		 *
2193 		 * &vop {
2194 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2195 		 * };
2196 		 */
2197 		vop2->esmart_lb_mode = ofnode_read_u32_default(cstate->node, "esmart_lb_mode", -1);
2198 		if (vop2->esmart_lb_mode < 0)
2199 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2200 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2201 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2202 
2203 		vop3_init_esmart_scale_engine(vop2);
2204 
2205 		vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2206 				DSP_VS_T_SEL_SHIFT, 0, false);
2207 	}
2208 
2209 	if (vop2->version == VOP_VERSION_RK3568)
2210 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2211 
2212 	vop2->global_init = true;
2213 }
2214 
2215 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2216 {
2217 	struct crtc_state *cstate = &state->crtc_state;
2218 	int ret;
2219 
2220 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
2221 	ret = clk_set_defaults(cstate->dev);
2222 	if (ret)
2223 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
2224 
2225 	rockchip_vop2_gamma_lut_init(vop2, state);
2226 	rockchip_vop2_cubic_lut_init(vop2, state);
2227 
2228 	return 0;
2229 }
2230 
2231 /*
2232  * VOP2 have multi video ports.
2233  * video port ------- crtc
2234  */
2235 static int rockchip_vop2_preinit(struct display_state *state)
2236 {
2237 	struct crtc_state *cstate = &state->crtc_state;
2238 	const struct vop2_data *vop2_data = cstate->crtc->data;
2239 
2240 	if (!rockchip_vop2) {
2241 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2242 		if (!rockchip_vop2)
2243 			return -ENOMEM;
2244 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2245 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2246 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2247 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2248 		if (rockchip_vop2->grf <= 0)
2249 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2250 		rockchip_vop2->version = vop2_data->version;
2251 		rockchip_vop2->data = vop2_data;
2252 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2253 			struct regmap *map;
2254 
2255 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2256 			if (rockchip_vop2->vop_grf <= 0)
2257 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2258 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2259 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2260 			if (rockchip_vop2->vo1_grf <= 0)
2261 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2262 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2263 			if (rockchip_vop2->sys_pmu <= 0)
2264 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2265 		}
2266 	}
2267 
2268 	cstate->private = rockchip_vop2;
2269 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2270 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2271 
2272 	vop2_global_initial(rockchip_vop2, state);
2273 
2274 	return 0;
2275 }
2276 
2277 /*
2278  * calc the dclk on rk3588
2279  * the available div of dclk is 1, 2, 4
2280  *
2281  */
2282 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2283 {
2284 	if (child_clk * 4 <= max_dclk)
2285 		return child_clk * 4;
2286 	else if (child_clk * 2 <= max_dclk)
2287 		return child_clk * 2;
2288 	else if (child_clk <= max_dclk)
2289 		return child_clk;
2290 	else
2291 		return 0;
2292 }
2293 
2294 /*
2295  * 4 pixclk/cycle on rk3588
2296  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2297  * DP: dp_pixclk = dclk_out <= dclk_core
2298  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2299  */
2300 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2301 				       int *dclk_core_div, int *dclk_out_div,
2302 				       int *if_pixclk_div, int *if_dclk_div)
2303 {
2304 	struct crtc_state *cstate = &state->crtc_state;
2305 	struct connector_state *conn_state = &state->conn_state;
2306 	struct drm_display_mode *mode = &conn_state->mode;
2307 	struct vop2 *vop2 = cstate->private;
2308 	unsigned long v_pixclk = mode->crtc_clock;
2309 	unsigned long dclk_core_rate = v_pixclk >> 2;
2310 	unsigned long dclk_rate = v_pixclk;
2311 	unsigned long dclk_out_rate;
2312 	u64 if_dclk_rate;
2313 	u64 if_pixclk_rate;
2314 	int output_type = conn_state->type;
2315 	int output_mode = conn_state->output_mode;
2316 	int K = 1;
2317 
2318 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2319 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2320 		printf("Dual channel and YUV420 can't work together\n");
2321 		return -EINVAL;
2322 	}
2323 
2324 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2325 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2326 		K = 2;
2327 
2328 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2329 		/*
2330 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2331 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2332 		 */
2333 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2334 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2335 			dclk_rate = dclk_rate >> 1;
2336 			K = 2;
2337 		}
2338 		if (cstate->dsc_enable) {
2339 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2340 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2341 		} else {
2342 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2343 			if_dclk_rate = dclk_core_rate / K;
2344 		}
2345 
2346 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2347 			dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk);
2348 
2349 		if (!dclk_rate) {
2350 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2351 			       vop2->data->vp_data->max_dclk, if_pixclk_rate);
2352 			return -EINVAL;
2353 		}
2354 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2355 		*if_dclk_div = dclk_rate / if_dclk_rate;
2356 		*dclk_core_div = dclk_rate / dclk_core_rate;
2357 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2358 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2359 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2360 		/* edp_pixclk = edp_dclk > dclk_core */
2361 		if_pixclk_rate = v_pixclk / K;
2362 		if_dclk_rate = v_pixclk / K;
2363 		dclk_rate = if_pixclk_rate * K;
2364 		*dclk_core_div = dclk_rate / dclk_core_rate;
2365 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2366 		*if_dclk_div = *if_pixclk_div;
2367 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2368 		dclk_out_rate = v_pixclk >> 2;
2369 		dclk_out_rate = dclk_out_rate / K;
2370 
2371 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
2372 		if (!dclk_rate) {
2373 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2374 			       vop2->data->vp_data->max_dclk, dclk_core_rate);
2375 			return -EINVAL;
2376 		}
2377 		*dclk_out_div = dclk_rate / dclk_out_rate;
2378 		*dclk_core_div = dclk_rate / dclk_core_rate;
2379 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2380 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2381 			K = 2;
2382 		if (cstate->dsc_enable)
2383 			/* dsc output is 96bit, dsi input is 192 bit */
2384 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2385 		else
2386 			if_pixclk_rate = dclk_core_rate / K;
2387 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2388 		dclk_out_rate = dclk_core_rate / K;
2389 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2390 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
2391 		if (!dclk_rate) {
2392 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2393 			       vop2->data->vp_data->max_dclk, dclk_rate);
2394 			return -EINVAL;
2395 		}
2396 
2397 		if (cstate->dsc_enable)
2398 			dclk_rate = dclk_rate >> 1;
2399 
2400 		*dclk_out_div = dclk_rate / dclk_out_rate;
2401 		*dclk_core_div = dclk_rate / dclk_core_rate;
2402 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2403 		if (cstate->dsc_enable)
2404 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2405 
2406 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2407 		dclk_rate = v_pixclk;
2408 		*dclk_core_div = dclk_rate / dclk_core_rate;
2409 	}
2410 
2411 	*if_pixclk_div = ilog2(*if_pixclk_div);
2412 	*if_dclk_div = ilog2(*if_dclk_div);
2413 	*dclk_core_div = ilog2(*dclk_core_div);
2414 	*dclk_out_div = ilog2(*dclk_out_div);
2415 
2416 	return dclk_rate;
2417 }
2418 
2419 static int vop2_calc_dsc_clk(struct display_state *state)
2420 {
2421 	struct connector_state *conn_state = &state->conn_state;
2422 	struct drm_display_mode *mode = &conn_state->mode;
2423 	struct crtc_state *cstate = &state->crtc_state;
2424 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2425 	u8 k = 1;
2426 
2427 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2428 		k = 2;
2429 
2430 	cstate->dsc_txp_clk_rate = v_pixclk;
2431 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2432 
2433 	cstate->dsc_pxl_clk_rate = v_pixclk;
2434 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2435 
2436 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2437 	 * cds_dat_width = 96;
2438 	 * bits_per_pixel = [8-12];
2439 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2440 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2441 	 * otherwise dsc_cds = crtc_clock / 8;
2442 	 */
2443 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2444 
2445 	return 0;
2446 }
2447 
2448 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2449 {
2450 	struct crtc_state *cstate = &state->crtc_state;
2451 	struct connector_state *conn_state = &state->conn_state;
2452 	struct drm_display_mode *mode = &conn_state->mode;
2453 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2454 	struct vop2 *vop2 = cstate->private;
2455 	u32 vp_offset = (cstate->crtc_id * 0x100);
2456 	u16 hdisplay = mode->crtc_hdisplay;
2457 	int output_if = conn_state->output_if;
2458 	int if_pixclk_div = 0;
2459 	int if_dclk_div = 0;
2460 	unsigned long dclk_rate;
2461 	u32 val;
2462 
2463 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2464 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2465 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2466 	} else {
2467 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2468 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2469 	}
2470 
2471 	if (cstate->dsc_enable) {
2472 		int k = 1;
2473 
2474 		if (!vop2->data->nr_dscs) {
2475 			printf("Unsupported DSC\n");
2476 			return 0;
2477 		}
2478 
2479 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2480 			k = 2;
2481 
2482 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2483 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2484 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2485 
2486 		vop2_calc_dsc_clk(state);
2487 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2488 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2489 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2490 	}
2491 
2492 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2493 
2494 	if (output_if & VOP_OUTPUT_IF_RGB) {
2495 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2496 				4, false);
2497 	}
2498 
2499 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2500 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2501 				3, false);
2502 	}
2503 
2504 	if (output_if & VOP_OUTPUT_IF_BT656) {
2505 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2506 				2, false);
2507 	}
2508 
2509 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2510 		if (cstate->crtc_id == 2)
2511 			val = 0;
2512 		else
2513 			val = 1;
2514 
2515 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2516 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2517 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2518 
2519 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2520 				1, false);
2521 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2522 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2523 				if_pixclk_div, false);
2524 
2525 		if (conn_state->hold_mode) {
2526 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2527 					EN_MASK, EDPI_TE_EN, 1, false);
2528 
2529 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2530 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2531 		}
2532 	}
2533 
2534 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2535 		if (cstate->crtc_id == 2)
2536 			val = 0;
2537 		else if (cstate->crtc_id == 3)
2538 			val = 1;
2539 		else
2540 			val = 3; /*VP1*/
2541 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2542 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2543 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2544 
2545 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2546 				1, false);
2547 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2548 				val, false);
2549 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2550 				if_pixclk_div, false);
2551 
2552 		if (conn_state->hold_mode) {
2553 			/* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */
2554 			if (vop2->version == VOP_VERSION_RK3588 && val == 3)
2555 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2556 						EN_MASK, EDPI_TE_EN, 0, false);
2557 			else
2558 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2559 						EN_MASK, EDPI_TE_EN, 1, false);
2560 
2561 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2562 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2563 		}
2564 	}
2565 
2566 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2567 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2568 				MIPI_DUAL_EN_SHIFT, 1, false);
2569 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2570 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2571 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2572 					false);
2573 		switch (conn_state->type) {
2574 		case DRM_MODE_CONNECTOR_DisplayPort:
2575 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2576 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2577 			break;
2578 		case DRM_MODE_CONNECTOR_eDP:
2579 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2580 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2581 			break;
2582 		case DRM_MODE_CONNECTOR_HDMIA:
2583 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2584 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2585 			break;
2586 		case DRM_MODE_CONNECTOR_DSI:
2587 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2588 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2589 			break;
2590 		default:
2591 			break;
2592 		}
2593 	}
2594 
2595 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2596 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2597 				1, false);
2598 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2599 				cstate->crtc_id, false);
2600 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2601 				if_dclk_div, false);
2602 
2603 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2604 				if_pixclk_div, false);
2605 
2606 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2607 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2608 	}
2609 
2610 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2611 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2612 				1, false);
2613 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2614 				cstate->crtc_id, false);
2615 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2616 				if_dclk_div, false);
2617 
2618 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2619 				if_pixclk_div, false);
2620 
2621 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2622 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2623 	}
2624 
2625 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2626 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2627 				1, false);
2628 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2629 				cstate->crtc_id, false);
2630 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2631 				if_dclk_div, false);
2632 
2633 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2634 				if_pixclk_div, false);
2635 
2636 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2637 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2638 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2639 				HDMI_SYNC_POL_MASK,
2640 				HDMI0_SYNC_POL_SHIFT, val);
2641 	}
2642 
2643 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2644 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2645 				1, false);
2646 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2647 				cstate->crtc_id, false);
2648 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2649 				if_dclk_div, false);
2650 
2651 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2652 				if_pixclk_div, false);
2653 
2654 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2655 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2656 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2657 				HDMI_SYNC_POL_MASK,
2658 				HDMI1_SYNC_POL_SHIFT, val);
2659 	}
2660 
2661 	if (output_if & VOP_OUTPUT_IF_DP0) {
2662 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2663 				1, false);
2664 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2665 				cstate->crtc_id, false);
2666 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2667 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2668 	}
2669 
2670 	if (output_if & VOP_OUTPUT_IF_DP1) {
2671 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2672 				1, false);
2673 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2674 				cstate->crtc_id, false);
2675 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2676 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2677 	}
2678 
2679 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2680 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2681 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2682 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2683 
2684 	return dclk_rate;
2685 }
2686 
2687 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2688 {
2689 	struct crtc_state *cstate = &state->crtc_state;
2690 	struct connector_state *conn_state = &state->conn_state;
2691 	struct drm_display_mode *mode = &conn_state->mode;
2692 	struct vop2 *vop2 = cstate->private;
2693 	u32 vp_offset = (cstate->crtc_id * 0x100);
2694 	bool dclk_inv;
2695 	u32 val;
2696 
2697 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2698 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2699 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2700 
2701 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2702 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2703 				1, false);
2704 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2705 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2706 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2707 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2708 	}
2709 
2710 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2711 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2712 				1, false);
2713 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2714 				BT1120_EN_SHIFT, 1, false);
2715 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2716 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2717 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2718 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2719 	}
2720 
2721 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2722 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2723 				1, false);
2724 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2725 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2726 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2727 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2728 	}
2729 
2730 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2731 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2732 				1, false);
2733 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2734 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
2735 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2736 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2737 	}
2738 
2739 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2740 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
2741 				1, false);
2742 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2743 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
2744 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2745 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2746 	}
2747 
2748 	if (conn_state->output_flags &
2749 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
2750 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
2751 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2752 				LVDS_DUAL_EN_SHIFT, 1, false);
2753 		if (conn_state->output_flags &
2754 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2755 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2756 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
2757 					false);
2758 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2759 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2760 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
2761 	}
2762 
2763 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
2764 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
2765 				1, false);
2766 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2767 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
2768 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2769 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2770 	}
2771 
2772 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
2773 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
2774 				1, false);
2775 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2776 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
2777 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2778 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2779 	}
2780 
2781 	if (conn_state->output_flags &
2782 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2783 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2784 				MIPI_DUAL_EN_SHIFT, 1, false);
2785 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2786 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2787 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2788 					false);
2789 	}
2790 
2791 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
2792 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
2793 				1, false);
2794 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2795 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
2796 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2797 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
2798 	}
2799 
2800 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2801 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2802 				1, false);
2803 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2804 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2805 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2806 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2807 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2808 				IF_CRTL_HDMI_PIN_POL_MASK,
2809 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2810 	}
2811 
2812 	return mode->clock;
2813 }
2814 
2815 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
2816 {
2817 	struct crtc_state *cstate = &state->crtc_state;
2818 	struct connector_state *conn_state = &state->conn_state;
2819 	struct drm_display_mode *mode = &conn_state->mode;
2820 	struct vop2 *vop2 = cstate->private;
2821 	u32 val;
2822 
2823 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2824 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2825 
2826 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2827 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2828 				1, false);
2829 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2830 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2831 	}
2832 
2833 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2834 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2835 				1, false);
2836 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2837 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2838 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2839 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2840 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2841 				IF_CRTL_HDMI_PIN_POL_MASK,
2842 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2843 	}
2844 
2845 	return mode->crtc_clock;
2846 }
2847 
2848 static void vop2_post_color_swap(struct display_state *state)
2849 {
2850 	struct crtc_state *cstate = &state->crtc_state;
2851 	struct connector_state *conn_state = &state->conn_state;
2852 	struct vop2 *vop2 = cstate->private;
2853 	u32 vp_offset = (cstate->crtc_id * 0x100);
2854 	u32 output_type = conn_state->type;
2855 	u32 data_swap = 0;
2856 
2857 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
2858 		data_swap = DSP_RB_SWAP;
2859 
2860 	if (vop2->version == VOP_VERSION_RK3588 &&
2861 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
2862 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
2863 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
2864 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
2865 		data_swap |= DSP_RG_SWAP;
2866 
2867 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
2868 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
2869 }
2870 
2871 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
2872 {
2873 	int ret = 0;
2874 
2875 	if (parent->dev)
2876 		ret = clk_set_parent(clk, parent);
2877 	if (ret < 0)
2878 		debug("failed to set %s as parent for %s\n",
2879 		      parent->dev->name, clk->dev->name);
2880 }
2881 
2882 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
2883 {
2884 	int ret = 0;
2885 
2886 	if (clk->dev)
2887 		ret = clk_set_rate(clk, rate);
2888 	if (ret < 0)
2889 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
2890 
2891 	return ret;
2892 }
2893 
2894 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
2895 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
2896 				  int *dsc_cds_clk_div, u64 dclk_rate)
2897 {
2898 	struct crtc_state *cstate = &state->crtc_state;
2899 
2900 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
2901 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
2902 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
2903 
2904 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
2905 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
2906 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
2907 }
2908 
2909 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
2910 {
2911 	struct crtc_state *cstate = &state->crtc_state;
2912 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
2913 	struct drm_dsc_picture_parameter_set config_pps;
2914 	const struct vop2_data *vop2_data = vop2->data;
2915 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
2916 	u32 *pps_val = (u32 *)&config_pps;
2917 	u32 decoder_regs_offset = (dsc_id * 0x100);
2918 	int i = 0;
2919 
2920 	memcpy(&config_pps, pps, sizeof(config_pps));
2921 
2922 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
2923 		config_pps.pps_3 &= 0xf0;
2924 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
2925 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
2926 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
2927 	}
2928 
2929 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
2930 		config_pps.rc_range_parameters[i] =
2931 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
2932 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
2933 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
2934 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
2935 	}
2936 
2937 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
2938 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
2939 }
2940 
2941 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
2942 {
2943 	struct connector_state *conn_state = &state->conn_state;
2944 	struct drm_display_mode *mode = &conn_state->mode;
2945 	struct crtc_state *cstate = &state->crtc_state;
2946 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2947 	const struct vop2_data *vop2_data = vop2->data;
2948 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
2949 	bool mipi_ds_mode = false;
2950 	u8 dsc_interface_mode = 0;
2951 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2952 	u16 hdisplay = mode->crtc_hdisplay;
2953 	u16 htotal = mode->crtc_htotal;
2954 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2955 	u16 vdisplay = mode->crtc_vdisplay;
2956 	u16 vtotal = mode->crtc_vtotal;
2957 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
2958 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2959 	u16 vact_end = vact_st + vdisplay;
2960 	u32 ctrl_regs_offset = (dsc_id * 0x30);
2961 	u32 decoder_regs_offset = (dsc_id * 0x100);
2962 	int dsc_txp_clk_div = 0;
2963 	int dsc_pxl_clk_div = 0;
2964 	int dsc_cds_clk_div = 0;
2965 	int val = 0;
2966 
2967 	if (!vop2->data->nr_dscs) {
2968 		printf("Unsupported DSC\n");
2969 		return;
2970 	}
2971 
2972 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
2973 		printf("DSC%d supported max slice is: %d, current is: %d\n",
2974 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
2975 
2976 	if (dsc_data->pd_id) {
2977 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
2978 			printf("open dsc%d pd fail\n", dsc_id);
2979 	}
2980 
2981 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
2982 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
2983 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
2984 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
2985 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2986 		dsc_interface_mode = VOP_DSC_IF_HDMI;
2987 	} else {
2988 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
2989 		if (mipi_ds_mode)
2990 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
2991 		else
2992 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
2993 	}
2994 
2995 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2996 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
2997 				DSC_MAN_MODE_SHIFT, 0, false);
2998 	else
2999 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
3000 				DSC_MAN_MODE_SHIFT, 1, false);
3001 
3002 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
3003 
3004 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
3005 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
3006 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
3007 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3008 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3009 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3010 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3011 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3012 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3013 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3014 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3015 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3016 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3017 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3018 
3019 	if (!mipi_ds_mode) {
3020 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3021 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3022 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3023 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3024 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3025 		int k = 1;
3026 
3027 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3028 			k = 2;
3029 
3030 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3031 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3032 
3033 		/*
3034 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3035 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3036 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3037 		 *
3038 		 * HDMI:
3039 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3040 		 *                 delay_line_num = 4 - BPP / 8
3041 		 *                                = (64 - target_bpp / 8) / 16
3042 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3043 		 *
3044 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
3045 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
3046 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3047 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
3048 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3049 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
3050 		 */
3051 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3052 		dsc_cds_rate_mhz = dsc_cds_rate;
3053 		dsc_hsync = hsync_len / 2;
3054 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
3055 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3056 		} else {
3057 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
3058 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
3059 					     be16_to_cpu(cstate->pps.chunk_size);
3060 
3061 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3062 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
3063 
3064 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
3065 			if (dsc_hsync < 8)
3066 				dsc_hsync = 8;
3067 		}
3068 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3069 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3070 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3071 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3072 
3073 		/*
3074 		 * htotal / dclk_core = dsc_htotal /cds_clk
3075 		 *
3076 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3077 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3078 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3079 		 *
3080 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3081 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3082 		 */
3083 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3084 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3085 		val = dsc_htotal << 16 | dsc_hsync;
3086 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3087 				DSC_HTOTAL_PW_SHIFT, val, false);
3088 
3089 		dsc_hact_st = hact_st / 2;
3090 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3091 		val = dsc_hact_end << 16 | dsc_hact_st;
3092 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3093 				DSC_HACT_ST_END_SHIFT, val, false);
3094 
3095 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3096 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3097 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3098 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3099 	}
3100 
3101 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3102 			RST_DEASSERT_SHIFT, 1, false);
3103 	udelay(10);
3104 
3105 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3106 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3107 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3108 
3109 	vop2_load_pps(state, vop2, dsc_id);
3110 
3111 	val |= (1 << DSC_PPS_UPD_SHIFT);
3112 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3113 
3114 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3115 	       dsc_id,
3116 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3117 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3118 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3119 }
3120 
3121 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3122 {
3123 	struct crtc_state *cstate = &state->crtc_state;
3124 	struct vop2 *vop2 = cstate->private;
3125 	struct udevice *vp_dev, *dev;
3126 	struct ofnode_phandle_args args;
3127 	char vp_name[10];
3128 	int ret;
3129 
3130 	if (vop2->version != VOP_VERSION_RK3588)
3131 		return false;
3132 
3133 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3134 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3135 		debug("warn: can't get vp device\n");
3136 		return false;
3137 	}
3138 
3139 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3140 					 0, &args);
3141 	if (ret) {
3142 		debug("assigned-clock-parents's node not define\n");
3143 		return false;
3144 	}
3145 
3146 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3147 		debug("warn: can't get clk device\n");
3148 		return false;
3149 	}
3150 
3151 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3152 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3153 		if (clk_dev)
3154 			*clk_dev = dev;
3155 		return true;
3156 	}
3157 
3158 	return false;
3159 }
3160 
3161 static int rockchip_vop2_init(struct display_state *state)
3162 {
3163 	struct crtc_state *cstate = &state->crtc_state;
3164 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3165 	struct connector_state *conn_state = &state->conn_state;
3166 	struct drm_display_mode *mode = &conn_state->mode;
3167 	struct vop2 *vop2 = cstate->private;
3168 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3169 	u16 hdisplay = mode->crtc_hdisplay;
3170 	u16 htotal = mode->crtc_htotal;
3171 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3172 	u16 hact_end = hact_st + hdisplay;
3173 	u16 vdisplay = mode->crtc_vdisplay;
3174 	u16 vtotal = mode->crtc_vtotal;
3175 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3176 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3177 	u16 vact_end = vact_st + vdisplay;
3178 	bool yuv_overlay = false;
3179 	u32 vp_offset = (cstate->crtc_id * 0x100);
3180 	u32 line_flag_offset = (cstate->crtc_id * 4);
3181 	u32 val, act_end;
3182 	u8 dither_down_en = 0;
3183 	u8 pre_dither_down_en = 0;
3184 	u8 dclk_div_factor = 0;
3185 	char output_type_name[30] = {0};
3186 	char dclk_name[9];
3187 	struct clk dclk;
3188 	struct clk hdmi0_phy_pll;
3189 	struct clk hdmi1_phy_pll;
3190 	struct clk hdmi_phy_pll;
3191 	struct udevice *disp_dev;
3192 	unsigned long dclk_rate = 0;
3193 	int ret;
3194 
3195 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3196 	       mode->crtc_hdisplay, mode->vdisplay,
3197 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3198 	       mode->vrefresh,
3199 	       get_output_if_name(conn_state->output_if, output_type_name),
3200 	       cstate->crtc_id);
3201 
3202 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3203 		cstate->splice_mode = true;
3204 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3205 		if (!cstate->splice_crtc_id) {
3206 			printf("%s: Splice mode is unsupported by vp%d\n",
3207 			       __func__, cstate->crtc_id);
3208 			return -EINVAL;
3209 		}
3210 
3211 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3212 				PORT_MERGE_EN_SHIFT, 1, false);
3213 	}
3214 
3215 	vop2_initial(vop2, state);
3216 	if (vop2->version == VOP_VERSION_RK3588)
3217 		dclk_rate = rk3588_vop2_if_cfg(state);
3218 	else if (vop2->version == VOP_VERSION_RK3568)
3219 		dclk_rate = rk3568_vop2_if_cfg(state);
3220 	else if (vop2->version == VOP_VERSION_RK3528)
3221 		dclk_rate = rk3528_vop2_if_cfg(state);
3222 
3223 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3224 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3225 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3226 
3227 	vop2_post_color_swap(state);
3228 
3229 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3230 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3231 
3232 	switch (conn_state->bus_format) {
3233 	case MEDIA_BUS_FMT_RGB565_1X16:
3234 		dither_down_en = 1;
3235 		break;
3236 	case MEDIA_BUS_FMT_RGB666_1X18:
3237 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3238 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3239 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3240 		dither_down_en = 1;
3241 		break;
3242 	case MEDIA_BUS_FMT_YUV8_1X24:
3243 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3244 		dither_down_en = 0;
3245 		pre_dither_down_en = 1;
3246 		break;
3247 	case MEDIA_BUS_FMT_YUV10_1X30:
3248 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3249 	case MEDIA_BUS_FMT_RGB888_1X24:
3250 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3251 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3252 	default:
3253 		dither_down_en = 0;
3254 		pre_dither_down_en = 0;
3255 		break;
3256 	}
3257 
3258 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
3259 		pre_dither_down_en = 0;
3260 	else
3261 		pre_dither_down_en = 1;
3262 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3263 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3264 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3265 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3266 
3267 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3268 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3269 			yuv_overlay, false);
3270 
3271 	cstate->yuv_overlay = yuv_overlay;
3272 
3273 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3274 		    (htotal << 16) | hsync_len);
3275 	val = hact_st << 16;
3276 	val |= hact_end;
3277 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3278 	val = vact_st << 16;
3279 	val |= vact_end;
3280 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3281 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3282 		u16 vact_st_f1 = vtotal + vact_st + 1;
3283 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3284 
3285 		val = vact_st_f1 << 16 | vact_end_f1;
3286 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3287 			    val);
3288 
3289 		val = vtotal << 16 | (vtotal + vsync_len);
3290 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3291 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3292 				INTERLACE_EN_SHIFT, 1, false);
3293 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3294 				DSP_FILED_POL, 1, false);
3295 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3296 				P2I_EN_SHIFT, 1, false);
3297 		vtotal += vtotal + 1;
3298 		act_end = vact_end_f1;
3299 	} else {
3300 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3301 				INTERLACE_EN_SHIFT, 0, false);
3302 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3303 				P2I_EN_SHIFT, 0, false);
3304 		act_end = vact_end;
3305 	}
3306 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3307 		    (vtotal << 16) | vsync_len);
3308 
3309 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) {
3310 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3311 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3312 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3313 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
3314 		else
3315 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3316 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
3317 	}
3318 
3319 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3320 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3321 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3322 	else
3323 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3324 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3325 
3326 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3327 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3328 
3329 	if (yuv_overlay)
3330 		val = 0x20010200;
3331 	else
3332 		val = 0;
3333 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3334 	if (cstate->splice_mode) {
3335 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3336 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3337 				yuv_overlay, false);
3338 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3339 	}
3340 
3341 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3342 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3343 
3344 	if (vp->xmirror_en)
3345 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3346 				DSP_X_MIR_EN_SHIFT, 1, false);
3347 
3348 	vop2_tv_config_update(state, vop2);
3349 	vop2_post_config(state, vop2);
3350 
3351 	if (cstate->dsc_enable) {
3352 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3353 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
3354 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
3355 		} else {
3356 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
3357 		}
3358 	}
3359 
3360 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3361 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
3362 	if (ret) {
3363 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3364 		return ret;
3365 	}
3366 
3367 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3368 	if (!ret) {
3369 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3370 		if (ret)
3371 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3372 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3373 		if (ret)
3374 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3375 	} else {
3376 		hdmi0_phy_pll.dev = NULL;
3377 		hdmi1_phy_pll.dev = NULL;
3378 		debug("%s: Faile to find display-subsystem node\n", __func__);
3379 	}
3380 
3381 	if (vop2->version == VOP_VERSION_RK3528) {
3382 		struct ofnode_phandle_args args;
3383 
3384 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3385 						 "#clock-cells", 0, 0, &args);
3386 		if (!ret) {
3387 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3388 			if (ret) {
3389 				debug("warn: can't get clk device\n");
3390 				return ret;
3391 			}
3392 		} else {
3393 			debug("assigned-clock-parents's node not define\n");
3394 		}
3395 	}
3396 
3397 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3398 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3399 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
3400 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3401 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
3402 
3403 		/*
3404 		 * uboot clk driver won't set dclk parent's rate when use
3405 		 * hdmi phypll as dclk source.
3406 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3407 		 * directly.
3408 		 */
3409 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3410 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3411 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3412 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3413 		} else {
3414 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3415 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3416 			} else {
3417 				/*
3418 				 * For RK3528, the path of CVBS output is like:
3419 				 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
3420 				 * The vop2 dclk should be four times crtc_clock for CVBS sampling
3421 				 * clock needs.
3422 				 */
3423 				if (vop2->version == VOP_VERSION_RK3528 &&
3424 				    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3425 					ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000);
3426 				else
3427 					ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3428 			}
3429 		}
3430 	} else {
3431 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3432 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3433 		else
3434 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3435 	}
3436 
3437 	if (IS_ERR_VALUE(ret)) {
3438 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3439 		       __func__, cstate->crtc_id, dclk_rate, ret);
3440 		return ret;
3441 	} else {
3442 		dclk_div_factor = mode->clock / dclk_rate;
3443 		if (vop2->version == VOP_VERSION_RK3528 &&
3444 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3445 			mode->crtc_clock = ret / 4 / 1000;
3446 		else
3447 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3448 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3449 	}
3450 
3451 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3452 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3453 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3454 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3455 
3456 	return 0;
3457 }
3458 
3459 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3460 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3461 			     uint32_t dst_h)
3462 {
3463 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3464 	uint16_t hscl_filter_mode, vscl_filter_mode;
3465 	uint8_t xgt2 = 0, xgt4 = 0;
3466 	uint8_t ygt2 = 0, ygt4 = 0;
3467 	uint32_t xfac = 0, yfac = 0;
3468 	u32 win_offset = win->reg_offset;
3469 	bool xgt_en = false;
3470 	bool xavg_en = false;
3471 
3472 	if (is_vop3(vop2)) {
3473 		if (src_w >= (4 * dst_w)) {
3474 			xgt4 = 1;
3475 			src_w >>= 2;
3476 		} else if (src_w >= (2 * dst_w)) {
3477 			xgt2 = 1;
3478 			src_w >>= 1;
3479 		}
3480 	}
3481 
3482 	if (src_h >= (4 * dst_h)) {
3483 		ygt4 = 1;
3484 		src_h >>= 2;
3485 	} else if (src_h >= (2 * dst_h)) {
3486 		ygt2 = 1;
3487 		src_h >>= 1;
3488 	}
3489 
3490 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3491 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3492 
3493 	if (yrgb_hor_scl_mode == SCALE_UP)
3494 		hscl_filter_mode = win->hsu_filter_mode;
3495 	else
3496 		hscl_filter_mode = win->hsd_filter_mode;
3497 
3498 	if (yrgb_ver_scl_mode == SCALE_UP)
3499 		vscl_filter_mode = win->vsu_filter_mode;
3500 	else
3501 		vscl_filter_mode = win->vsd_filter_mode;
3502 
3503 	/*
3504 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
3505 	 * at scale down mode
3506 	 */
3507 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
3508 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
3509 		dst_w += 1;
3510 	}
3511 
3512 	if (is_vop3(vop2)) {
3513 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
3514 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
3515 
3516 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
3517 			xavg_en = xgt2 || xgt4;
3518 		else
3519 			xgt_en = xgt2 || xgt4;
3520 	} else {
3521 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
3522 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
3523 	}
3524 
3525 	if (win->type == CLUSTER_LAYER) {
3526 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3527 			    yfac << 16 | xfac);
3528 
3529 		if (is_vop3(vop2)) {
3530 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3531 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
3532 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3533 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
3534 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3535 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3536 
3537 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3538 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3539 					yrgb_hor_scl_mode, false);
3540 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3541 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3542 					yrgb_ver_scl_mode, false);
3543 		} else {
3544 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3545 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3546 					yrgb_hor_scl_mode, false);
3547 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3548 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3549 					yrgb_ver_scl_mode, false);
3550 		}
3551 
3552 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
3553 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3554 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
3555 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3556 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
3557 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3558 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
3559 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3560 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
3561 		} else {
3562 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3563 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
3564 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3565 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
3566 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3567 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
3568 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3569 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
3570 		}
3571 	} else {
3572 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
3573 			    yfac << 16 | xfac);
3574 
3575 		if (is_vop3(vop2)) {
3576 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3577 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
3578 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3579 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
3580 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3581 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3582 		}
3583 
3584 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3585 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
3586 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3587 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
3588 
3589 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3590 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3591 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3592 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3593 
3594 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3595 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
3596 				hscl_filter_mode, false);
3597 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3598 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
3599 				vscl_filter_mode, false);
3600 	}
3601 }
3602 
3603 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3604 {
3605 	u32 win_offset = win->reg_offset;
3606 
3607 	if (win->type == CLUSTER_LAYER) {
3608 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3609 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3610 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3611 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3612 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3613 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3614 	} else {
3615 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3616 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3617 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3618 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3619 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3620 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3621 	}
3622 }
3623 
3624 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3625 {
3626 	struct crtc_state *cstate = &state->crtc_state;
3627 	struct connector_state *conn_state = &state->conn_state;
3628 	struct drm_display_mode *mode = &conn_state->mode;
3629 	struct vop2 *vop2 = cstate->private;
3630 	int src_w = cstate->src_rect.w;
3631 	int src_h = cstate->src_rect.h;
3632 	int crtc_x = cstate->crtc_rect.x;
3633 	int crtc_y = cstate->crtc_rect.y;
3634 	int crtc_w = cstate->crtc_rect.w;
3635 	int crtc_h = cstate->crtc_rect.h;
3636 	int xvir = cstate->xvir;
3637 	int y_mirror = 0;
3638 	int csc_mode;
3639 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3640 	/* offset of the right window in splice mode */
3641 	u32 splice_pixel_offset = 0;
3642 	u32 splice_yrgb_offset = 0;
3643 	u32 win_offset = win->reg_offset;
3644 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3645 
3646 	if (win->splice_mode_right) {
3647 		src_w = cstate->right_src_rect.w;
3648 		src_h = cstate->right_src_rect.h;
3649 		crtc_x = cstate->right_crtc_rect.x;
3650 		crtc_y = cstate->right_crtc_rect.y;
3651 		crtc_w = cstate->right_crtc_rect.w;
3652 		crtc_h = cstate->right_crtc_rect.h;
3653 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3654 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3655 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3656 	}
3657 
3658 	act_info = (src_h - 1) << 16;
3659 	act_info |= (src_w - 1) & 0xffff;
3660 
3661 	dsp_info = (crtc_h - 1) << 16;
3662 	dsp_info |= (crtc_w - 1) & 0xffff;
3663 
3664 	dsp_stx = crtc_x;
3665 	dsp_sty = crtc_y;
3666 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3667 
3668 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3669 		y_mirror = 1;
3670 	else
3671 		y_mirror = 0;
3672 
3673 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3674 
3675 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528)
3676 		vop2_axi_config(vop2, win);
3677 
3678 	if (y_mirror)
3679 		printf("WARN: y mirror is unsupported by cluster window\n");
3680 
3681 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
3682 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3683 			false);
3684 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
3685 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
3686 		    cstate->dma_addr + splice_yrgb_offset);
3687 
3688 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
3689 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
3690 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
3691 
3692 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
3693 
3694 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
3695 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
3696 			CLUSTER_RGB2YUV_EN_SHIFT,
3697 			is_yuv_output(conn_state->bus_format), false);
3698 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
3699 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
3700 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
3701 
3702 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3703 }
3704 
3705 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
3706 {
3707 	struct crtc_state *cstate = &state->crtc_state;
3708 	struct connector_state *conn_state = &state->conn_state;
3709 	struct drm_display_mode *mode = &conn_state->mode;
3710 	struct vop2 *vop2 = cstate->private;
3711 	int src_w = cstate->src_rect.w;
3712 	int src_h = cstate->src_rect.h;
3713 	int crtc_x = cstate->crtc_rect.x;
3714 	int crtc_y = cstate->crtc_rect.y;
3715 	int crtc_w = cstate->crtc_rect.w;
3716 	int crtc_h = cstate->crtc_rect.h;
3717 	int xvir = cstate->xvir;
3718 	int y_mirror = 0;
3719 	int csc_mode;
3720 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3721 	/* offset of the right window in splice mode */
3722 	u32 splice_pixel_offset = 0;
3723 	u32 splice_yrgb_offset = 0;
3724 	u32 win_offset = win->reg_offset;
3725 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3726 
3727 	if (win->splice_mode_right) {
3728 		src_w = cstate->right_src_rect.w;
3729 		src_h = cstate->right_src_rect.h;
3730 		crtc_x = cstate->right_crtc_rect.x;
3731 		crtc_y = cstate->right_crtc_rect.y;
3732 		crtc_w = cstate->right_crtc_rect.w;
3733 		crtc_h = cstate->right_crtc_rect.h;
3734 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3735 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3736 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3737 	}
3738 
3739 	/*
3740 	 * This is workaround solution for IC design:
3741 	 * esmart can't support scale down when actual_w % 16 == 1.
3742 	 */
3743 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
3744 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
3745 		src_w -= 1;
3746 	}
3747 
3748 	act_info = (src_h - 1) << 16;
3749 	act_info |= (src_w - 1) & 0xffff;
3750 
3751 	dsp_info = (crtc_h - 1) << 16;
3752 	dsp_info |= (crtc_w - 1) & 0xffff;
3753 
3754 	dsp_stx = crtc_x;
3755 	dsp_sty = crtc_y;
3756 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3757 
3758 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3759 		y_mirror = 1;
3760 	else
3761 		y_mirror = 0;
3762 
3763 	if (is_vop3(vop2))
3764 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
3765 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
3766 
3767 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3768 
3769 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528)
3770 		vop2_axi_config(vop2, win);
3771 
3772 	if (y_mirror)
3773 		cstate->dma_addr += (src_h - 1) * xvir * 4;
3774 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
3775 			YMIRROR_EN_SHIFT, y_mirror, false);
3776 
3777 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3778 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3779 			false);
3780 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
3781 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
3782 		    cstate->dma_addr + splice_yrgb_offset);
3783 
3784 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
3785 		    act_info);
3786 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
3787 		    dsp_info);
3788 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
3789 
3790 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
3791 			WIN_EN_SHIFT, 1, false);
3792 
3793 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
3794 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
3795 			RGB2YUV_EN_SHIFT,
3796 			is_yuv_output(conn_state->bus_format), false);
3797 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
3798 			CSC_MODE_SHIFT, csc_mode, false);
3799 
3800 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3801 }
3802 
3803 static void vop2_calc_display_rect_for_splice(struct display_state *state)
3804 {
3805 	struct crtc_state *cstate = &state->crtc_state;
3806 	struct connector_state *conn_state = &state->conn_state;
3807 	struct drm_display_mode *mode = &conn_state->mode;
3808 	struct display_rect *src_rect = &cstate->src_rect;
3809 	struct display_rect *dst_rect = &cstate->crtc_rect;
3810 	struct display_rect left_src, left_dst, right_src, right_dst;
3811 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
3812 	int left_src_w, left_dst_w, right_dst_w;
3813 
3814 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
3815 	if (left_dst_w < 0)
3816 		left_dst_w = 0;
3817 	right_dst_w = dst_rect->w - left_dst_w;
3818 
3819 	if (!right_dst_w)
3820 		left_src_w = src_rect->w;
3821 	else
3822 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
3823 
3824 	left_src.x = src_rect->x;
3825 	left_src.w = left_src_w;
3826 	left_dst.x = dst_rect->x;
3827 	left_dst.w = left_dst_w;
3828 	right_src.x = left_src.x + left_src.w;
3829 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
3830 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
3831 	right_dst.w = right_dst_w;
3832 
3833 	left_src.y = src_rect->y;
3834 	left_src.h = src_rect->h;
3835 	left_dst.y = dst_rect->y;
3836 	left_dst.h = dst_rect->h;
3837 	right_src.y = src_rect->y;
3838 	right_src.h = src_rect->h;
3839 	right_dst.y = dst_rect->y;
3840 	right_dst.h = dst_rect->h;
3841 
3842 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
3843 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
3844 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
3845 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
3846 }
3847 
3848 static int rockchip_vop2_set_plane(struct display_state *state)
3849 {
3850 	struct crtc_state *cstate = &state->crtc_state;
3851 	struct vop2 *vop2 = cstate->private;
3852 	struct vop2_win_data *win_data;
3853 	struct vop2_win_data *splice_win_data;
3854 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
3855 	char plane_name[10] = {0};
3856 
3857 	if (cstate->crtc_rect.w > cstate->max_output.width) {
3858 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
3859 		       cstate->crtc_rect.w, cstate->max_output.width);
3860 		return -EINVAL;
3861 	}
3862 
3863 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
3864 	if (!win_data) {
3865 		printf("invalid win id %d\n", primary_plane_id);
3866 		return -ENODEV;
3867 	}
3868 
3869 	/* ignore some plane register according vop3 esmart lb mode */
3870 	if (vop3_ignore_plane(vop2, win_data))
3871 		return -EACCES;
3872 
3873 	if (vop2->version == VOP_VERSION_RK3588) {
3874 		if (vop2_power_domain_on(vop2, win_data->pd_id))
3875 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
3876 	}
3877 
3878 	if (cstate->splice_mode) {
3879 		if (win_data->splice_win_id) {
3880 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
3881 			splice_win_data->splice_mode_right = true;
3882 
3883 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
3884 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
3885 
3886 			vop2_calc_display_rect_for_splice(state);
3887 			if (win_data->type == CLUSTER_LAYER)
3888 				vop2_set_cluster_win(state, splice_win_data);
3889 			else
3890 				vop2_set_smart_win(state, splice_win_data);
3891 		} else {
3892 			printf("ERROR: splice mode is unsupported by plane %s\n",
3893 			       get_plane_name(primary_plane_id, plane_name));
3894 			return -EINVAL;
3895 		}
3896 	}
3897 
3898 	if (win_data->type == CLUSTER_LAYER)
3899 		vop2_set_cluster_win(state, win_data);
3900 	else
3901 		vop2_set_smart_win(state, win_data);
3902 
3903 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
3904 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
3905 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
3906 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
3907 		cstate->dma_addr);
3908 
3909 	return 0;
3910 }
3911 
3912 static int rockchip_vop2_prepare(struct display_state *state)
3913 {
3914 	return 0;
3915 }
3916 
3917 static void vop2_dsc_cfg_done(struct display_state *state)
3918 {
3919 	struct connector_state *conn_state = &state->conn_state;
3920 	struct crtc_state *cstate = &state->crtc_state;
3921 	struct vop2 *vop2 = cstate->private;
3922 	u8 dsc_id = cstate->dsc_id;
3923 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3924 
3925 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3926 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
3927 				DSC_CFG_DONE_SHIFT, 1, false);
3928 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
3929 				DSC_CFG_DONE_SHIFT, 1, false);
3930 	} else {
3931 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
3932 				DSC_CFG_DONE_SHIFT, 1, false);
3933 	}
3934 }
3935 
3936 static int rockchip_vop2_enable(struct display_state *state)
3937 {
3938 	struct crtc_state *cstate = &state->crtc_state;
3939 	struct vop2 *vop2 = cstate->private;
3940 	u32 vp_offset = (cstate->crtc_id * 0x100);
3941 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3942 
3943 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3944 			STANDBY_EN_SHIFT, 0, false);
3945 
3946 	if (cstate->splice_mode)
3947 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3948 
3949 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3950 
3951 	if (cstate->dsc_enable)
3952 		vop2_dsc_cfg_done(state);
3953 
3954 	return 0;
3955 }
3956 
3957 static int rockchip_vop2_disable(struct display_state *state)
3958 {
3959 	struct crtc_state *cstate = &state->crtc_state;
3960 	struct vop2 *vop2 = cstate->private;
3961 	u32 vp_offset = (cstate->crtc_id * 0x100);
3962 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3963 
3964 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3965 			STANDBY_EN_SHIFT, 1, false);
3966 
3967 	if (cstate->splice_mode)
3968 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3969 
3970 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3971 
3972 	return 0;
3973 }
3974 
3975 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
3976 {
3977 	struct crtc_state *cstate = &state->crtc_state;
3978 	struct vop2 *vop2 = cstate->private;
3979 	int i = 0;
3980 	int correct_cursor_plane = -1;
3981 	int plane_type = -1;
3982 
3983 	if (cursor_plane < 0)
3984 		return -1;
3985 
3986 	if (plane_mask & (1 << cursor_plane))
3987 		return cursor_plane;
3988 
3989 	/* Get current cursor plane type */
3990 	for (i = 0; i < vop2->data->nr_layers; i++) {
3991 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
3992 			plane_type = vop2->data->plane_table[i].plane_type;
3993 			break;
3994 		}
3995 	}
3996 
3997 	/* Get the other same plane type plane id */
3998 	for (i = 0; i < vop2->data->nr_layers; i++) {
3999 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4000 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4001 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4002 			break;
4003 		}
4004 	}
4005 
4006 	/* To check whether the new correct_cursor_plane is attach to current vp */
4007 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4008 		printf("error: faild to find correct plane as cursor plane\n");
4009 		return -1;
4010 	}
4011 
4012 	printf("vp%d adjust cursor plane from %d to %d\n",
4013 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4014 
4015 	return correct_cursor_plane;
4016 }
4017 
4018 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4019 {
4020 	struct crtc_state *cstate = &state->crtc_state;
4021 	struct vop2 *vop2 = cstate->private;
4022 	ofnode vp_node;
4023 	struct device_node *port_parent_node = cstate->ports_node;
4024 	static bool vop_fix_dts;
4025 	const char *path;
4026 	u32 plane_mask = 0;
4027 	int vp_id = 0;
4028 	int cursor_plane_id = -1;
4029 
4030 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4031 		return 0;
4032 
4033 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4034 		path = vp_node.np->full_name;
4035 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4036 
4037 		if (cstate->crtc->assign_plane)
4038 			continue;
4039 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4040 								 cstate->crtc->vps[vp_id].cursor_plane);
4041 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4042 		       vp_id, plane_mask,
4043 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4044 		       cursor_plane_id);
4045 
4046 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4047 				     plane_mask, 1);
4048 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4049 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4050 		if (cursor_plane_id >= 0)
4051 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4052 					     cursor_plane_id, 1);
4053 		vp_id++;
4054 	}
4055 
4056 	vop_fix_dts = true;
4057 
4058 	return 0;
4059 }
4060 
4061 static int rockchip_vop2_check(struct display_state *state)
4062 {
4063 	struct crtc_state *cstate = &state->crtc_state;
4064 	struct rockchip_crtc *crtc = cstate->crtc;
4065 
4066 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4067 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4068 		return -ENOTSUPP;
4069 	}
4070 
4071 	if (cstate->splice_mode) {
4072 		crtc->splice_mode = true;
4073 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4074 	}
4075 
4076 	return 0;
4077 }
4078 
4079 static int rockchip_vop2_mode_valid(struct display_state *state)
4080 {
4081 	struct connector_state *conn_state = &state->conn_state;
4082 	struct crtc_state *cstate = &state->crtc_state;
4083 	struct drm_display_mode *mode = &conn_state->mode;
4084 	struct videomode vm;
4085 
4086 	drm_display_mode_to_videomode(mode, &vm);
4087 
4088 	if (vm.hactive < 32 || vm.vactive < 32 ||
4089 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4090 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4091 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4092 		return -EINVAL;
4093 	}
4094 
4095 	return 0;
4096 }
4097 
4098 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4099 
4100 static int rockchip_vop2_plane_check(struct display_state *state)
4101 {
4102 	struct crtc_state *cstate = &state->crtc_state;
4103 	struct vop2 *vop2 = cstate->private;
4104 	struct display_rect *src = &cstate->src_rect;
4105 	struct display_rect *dst = &cstate->crtc_rect;
4106 	struct vop2_win_data *win_data;
4107 	int min_scale, max_scale;
4108 	int hscale, vscale;
4109 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4110 
4111 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4112 	if (!win_data) {
4113 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4114 		return -ENODEV;
4115 	}
4116 
4117 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4118 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4119 
4120 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4121 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4122 	if (hscale < 0 || vscale < 0) {
4123 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4124 		return -ERANGE;
4125 	}
4126 
4127 	return 0;
4128 }
4129 
4130 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4131 	ROCKCHIP_VOP2_ESMART0,
4132 	ROCKCHIP_VOP2_ESMART1,
4133 	ROCKCHIP_VOP2_ESMART2,
4134 	ROCKCHIP_VOP2_ESMART3,
4135 };
4136 
4137 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4138 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4139 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4140 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4141 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4142 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4143 };
4144 
4145 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4146 	{ /* one display policy for hdmi */
4147 		{/* main display */
4148 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4149 			.attached_layers_nr = 4,
4150 			.attached_layers = {
4151 				  ROCKCHIP_VOP2_CLUSTER0,
4152 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4153 				},
4154 		},
4155 		{/* second display */},
4156 		{/* third  display */},
4157 		{/* fourth display */},
4158 	},
4159 
4160 	{ /* two display policy */
4161 		{/* main display */
4162 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4163 			.attached_layers_nr = 3,
4164 			.attached_layers = {
4165 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4166 				},
4167 		},
4168 
4169 		{/* second display */
4170 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4171 			.attached_layers_nr = 2,
4172 			.attached_layers = {
4173 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4174 				},
4175 		},
4176 		{/* third  display */},
4177 		{/* fourth display */},
4178 	},
4179 
4180 	{ /* one display policy for cvbs */
4181 		{/* main display */
4182 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4183 			.attached_layers_nr = 2,
4184 			.attached_layers = {
4185 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4186 				},
4187 		},
4188 		{/* second display */},
4189 		{/* third  display */},
4190 		{/* fourth display */},
4191 	},
4192 
4193 	{/* reserved */},
4194 };
4195 
4196 static struct vop2_win_data rk3528_win_data[5] = {
4197 	{
4198 		.name = "Esmart0",
4199 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4200 		.type = ESMART_LAYER,
4201 		.win_sel_port_offset = 8,
4202 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4203 		.reg_offset = 0,
4204 		.axi_id = 0,
4205 		.axi_yrgb_id = 0x06,
4206 		.axi_uv_id = 0x07,
4207 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4208 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4209 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4210 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4211 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4212 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4213 		.max_upscale_factor = 8,
4214 		.max_downscale_factor = 8,
4215 	},
4216 
4217 	{
4218 		.name = "Esmart1",
4219 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4220 		.type = ESMART_LAYER,
4221 		.win_sel_port_offset = 10,
4222 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4223 		.reg_offset = 0x200,
4224 		.axi_id = 0,
4225 		.axi_yrgb_id = 0x08,
4226 		.axi_uv_id = 0x09,
4227 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4228 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4229 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4230 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4231 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4232 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4233 		.max_upscale_factor = 8,
4234 		.max_downscale_factor = 8,
4235 	},
4236 
4237 	{
4238 		.name = "Esmart2",
4239 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4240 		.type = ESMART_LAYER,
4241 		.win_sel_port_offset = 12,
4242 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4243 		.reg_offset = 0x400,
4244 		.axi_id = 0,
4245 		.axi_yrgb_id = 0x0a,
4246 		.axi_uv_id = 0x0b,
4247 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4248 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4249 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4250 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4251 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4252 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4253 		.max_upscale_factor = 8,
4254 		.max_downscale_factor = 8,
4255 	},
4256 
4257 	{
4258 		.name = "Esmart3",
4259 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4260 		.type = ESMART_LAYER,
4261 		.win_sel_port_offset = 14,
4262 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
4263 		.reg_offset = 0x600,
4264 		.axi_id = 0,
4265 		.axi_yrgb_id = 0x0c,
4266 		.axi_uv_id = 0x0d,
4267 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4268 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4269 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4270 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4271 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4272 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4273 		.max_upscale_factor = 8,
4274 		.max_downscale_factor = 8,
4275 	},
4276 
4277 	{
4278 		.name = "Cluster0",
4279 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4280 		.type = CLUSTER_LAYER,
4281 		.win_sel_port_offset = 0,
4282 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
4283 		.reg_offset = 0,
4284 		.axi_id = 0,
4285 		.axi_yrgb_id = 0x02,
4286 		.axi_uv_id = 0x03,
4287 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4288 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4289 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4290 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4291 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4292 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4293 		.max_upscale_factor = 8,
4294 		.max_downscale_factor = 8,
4295 	},
4296 };
4297 
4298 static struct vop2_vp_data rk3528_vp_data[2] = {
4299 	{
4300 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4301 		.pre_scan_max_dly = 43,
4302 		.max_output = {4096, 4096},
4303 	},
4304 	{
4305 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4306 		.pre_scan_max_dly = 37,
4307 		.max_output = {1920, 1080},
4308 	},
4309 };
4310 
4311 const struct vop2_data rk3528_vop = {
4312 	.version = VOP_VERSION_RK3528,
4313 	.nr_vps = 2,
4314 	.vp_data = rk3528_vp_data,
4315 	.win_data = rk3528_win_data,
4316 	.plane_mask = rk3528_vp_plane_mask[0],
4317 	.plane_table = rk3528_plane_table,
4318 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
4319 	.nr_layers = 5,
4320 	.nr_mixers = 3,
4321 	.nr_gammas = 2,
4322 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
4323 };
4324 
4325 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4326 	ROCKCHIP_VOP2_SMART0,
4327 	ROCKCHIP_VOP2_SMART1,
4328 	ROCKCHIP_VOP2_ESMART0,
4329 	ROCKCHIP_VOP2_ESMART1,
4330 };
4331 
4332 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4333 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4334 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4335 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4336 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4337 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4338 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4339 };
4340 
4341 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4342 	{ /* one display policy */
4343 		{/* main display */
4344 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4345 			.attached_layers_nr = 6,
4346 			.attached_layers = {
4347 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
4348 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4349 				},
4350 		},
4351 		{/* second display */},
4352 		{/* third  display */},
4353 		{/* fourth display */},
4354 	},
4355 
4356 	{ /* two display policy */
4357 		{/* main display */
4358 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4359 			.attached_layers_nr = 3,
4360 			.attached_layers = {
4361 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4362 				},
4363 		},
4364 
4365 		{/* second display */
4366 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4367 			.attached_layers_nr = 3,
4368 			.attached_layers = {
4369 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4370 				},
4371 		},
4372 		{/* third  display */},
4373 		{/* fourth display */},
4374 	},
4375 
4376 	{ /* three display policy */
4377 		{/* main display */
4378 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4379 			.attached_layers_nr = 3,
4380 			.attached_layers = {
4381 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4382 				},
4383 		},
4384 
4385 		{/* second display */
4386 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4387 			.attached_layers_nr = 2,
4388 			.attached_layers = {
4389 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
4390 				},
4391 		},
4392 
4393 		{/* third  display */
4394 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
4395 			.attached_layers_nr = 1,
4396 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
4397 		},
4398 
4399 		{/* fourth display */},
4400 	},
4401 
4402 	{/* reserved for four display policy */},
4403 };
4404 
4405 static struct vop2_win_data rk3568_win_data[6] = {
4406 	{
4407 		.name = "Cluster0",
4408 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4409 		.type = CLUSTER_LAYER,
4410 		.win_sel_port_offset = 0,
4411 		.layer_sel_win_id = { 0, 0, 0, 0xff },
4412 		.reg_offset = 0,
4413 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4414 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4415 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4416 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4417 		.max_upscale_factor = 4,
4418 		.max_downscale_factor = 4,
4419 	},
4420 
4421 	{
4422 		.name = "Cluster1",
4423 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
4424 		.type = CLUSTER_LAYER,
4425 		.win_sel_port_offset = 1,
4426 		.layer_sel_win_id = { 1, 1, 1, 0xff },
4427 		.reg_offset = 0x200,
4428 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4429 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4430 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4431 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4432 		.max_upscale_factor = 4,
4433 		.max_downscale_factor = 4,
4434 	},
4435 
4436 	{
4437 		.name = "Esmart0",
4438 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4439 		.type = ESMART_LAYER,
4440 		.win_sel_port_offset = 4,
4441 		.layer_sel_win_id = { 2, 2, 2, 0xff },
4442 		.reg_offset = 0,
4443 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4444 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4445 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4446 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4447 		.max_upscale_factor = 8,
4448 		.max_downscale_factor = 8,
4449 	},
4450 
4451 	{
4452 		.name = "Esmart1",
4453 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4454 		.type = ESMART_LAYER,
4455 		.win_sel_port_offset = 5,
4456 		.layer_sel_win_id = { 6, 6, 6, 0xff },
4457 		.reg_offset = 0x200,
4458 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4459 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4460 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4461 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4462 		.max_upscale_factor = 8,
4463 		.max_downscale_factor = 8,
4464 	},
4465 
4466 	{
4467 		.name = "Smart0",
4468 		.phys_id = ROCKCHIP_VOP2_SMART0,
4469 		.type = SMART_LAYER,
4470 		.win_sel_port_offset = 6,
4471 		.layer_sel_win_id = { 3, 3, 3, 0xff },
4472 		.reg_offset = 0x400,
4473 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4474 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4475 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4476 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4477 		.max_upscale_factor = 8,
4478 		.max_downscale_factor = 8,
4479 	},
4480 
4481 	{
4482 		.name = "Smart1",
4483 		.phys_id = ROCKCHIP_VOP2_SMART1,
4484 		.type = SMART_LAYER,
4485 		.win_sel_port_offset = 7,
4486 		.layer_sel_win_id = { 7, 7, 7, 0xff },
4487 		.reg_offset = 0x600,
4488 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4489 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4490 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4491 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4492 		.max_upscale_factor = 8,
4493 		.max_downscale_factor = 8,
4494 	},
4495 };
4496 
4497 static struct vop2_vp_data rk3568_vp_data[3] = {
4498 	{
4499 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4500 		.pre_scan_max_dly = 42,
4501 		.max_output = {4096, 2304},
4502 	},
4503 	{
4504 		.feature = 0,
4505 		.pre_scan_max_dly = 40,
4506 		.max_output = {2048, 1536},
4507 	},
4508 	{
4509 		.feature = 0,
4510 		.pre_scan_max_dly = 40,
4511 		.max_output = {1920, 1080},
4512 	},
4513 };
4514 
4515 const struct vop2_data rk3568_vop = {
4516 	.version = VOP_VERSION_RK3568,
4517 	.nr_vps = 3,
4518 	.vp_data = rk3568_vp_data,
4519 	.win_data = rk3568_win_data,
4520 	.plane_mask = rk356x_vp_plane_mask[0],
4521 	.plane_table = rk356x_plane_table,
4522 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
4523 	.nr_layers = 6,
4524 	.nr_mixers = 5,
4525 	.nr_gammas = 1,
4526 };
4527 
4528 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4529 	ROCKCHIP_VOP2_ESMART0,
4530 	ROCKCHIP_VOP2_ESMART1,
4531 	ROCKCHIP_VOP2_ESMART2,
4532 	ROCKCHIP_VOP2_ESMART3,
4533 	ROCKCHIP_VOP2_CLUSTER0,
4534 	ROCKCHIP_VOP2_CLUSTER1,
4535 	ROCKCHIP_VOP2_CLUSTER2,
4536 	ROCKCHIP_VOP2_CLUSTER3,
4537 };
4538 
4539 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4540 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4541 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4542 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
4543 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
4544 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4545 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4546 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4547 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4548 };
4549 
4550 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4551 	{ /* one display policy */
4552 		{/* main display */
4553 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4554 			.attached_layers_nr = 8,
4555 			.attached_layers = {
4556 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
4557 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
4558 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
4559 			},
4560 		},
4561 		{/* second display */},
4562 		{/* third  display */},
4563 		{/* fourth display */},
4564 	},
4565 
4566 	{ /* two display policy */
4567 		{/* main display */
4568 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4569 			.attached_layers_nr = 4,
4570 			.attached_layers = {
4571 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
4572 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
4573 			},
4574 		},
4575 
4576 		{/* second display */
4577 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4578 			.attached_layers_nr = 4,
4579 			.attached_layers = {
4580 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
4581 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
4582 			},
4583 		},
4584 		{/* third  display */},
4585 		{/* fourth display */},
4586 	},
4587 
4588 	{ /* three display policy */
4589 		{/* main display */
4590 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4591 			.attached_layers_nr = 3,
4592 			.attached_layers = {
4593 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
4594 			},
4595 		},
4596 
4597 		{/* second display */
4598 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4599 			.attached_layers_nr = 3,
4600 			.attached_layers = {
4601 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
4602 			},
4603 		},
4604 
4605 		{/* third  display */
4606 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
4607 			.attached_layers_nr = 2,
4608 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
4609 		},
4610 
4611 		{/* fourth display */},
4612 	},
4613 
4614 	{ /* four display policy */
4615 		{/* main display */
4616 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4617 			.attached_layers_nr = 2,
4618 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
4619 		},
4620 
4621 		{/* second display */
4622 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER1,
4623 			.attached_layers_nr = 2,
4624 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
4625 		},
4626 
4627 		{/* third  display */
4628 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4629 			.attached_layers_nr = 2,
4630 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
4631 		},
4632 
4633 		{/* fourth display */
4634 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER3,
4635 			.attached_layers_nr = 2,
4636 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
4637 		},
4638 	},
4639 
4640 };
4641 
4642 static struct vop2_win_data rk3588_win_data[8] = {
4643 	{
4644 		.name = "Cluster0",
4645 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4646 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
4647 		.type = CLUSTER_LAYER,
4648 		.win_sel_port_offset = 0,
4649 		.layer_sel_win_id = { 0, 0, 0, 0 },
4650 		.reg_offset = 0,
4651 		.axi_id = 0,
4652 		.axi_yrgb_id = 2,
4653 		.axi_uv_id = 3,
4654 		.pd_id = VOP2_PD_CLUSTER0,
4655 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4656 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4657 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4658 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4659 		.max_upscale_factor = 4,
4660 		.max_downscale_factor = 4,
4661 	},
4662 
4663 	{
4664 		.name = "Cluster1",
4665 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
4666 		.type = CLUSTER_LAYER,
4667 		.win_sel_port_offset = 1,
4668 		.layer_sel_win_id = { 1, 1, 1, 1 },
4669 		.reg_offset = 0x200,
4670 		.axi_id = 0,
4671 		.axi_yrgb_id = 6,
4672 		.axi_uv_id = 7,
4673 		.pd_id = VOP2_PD_CLUSTER1,
4674 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4675 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4676 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4677 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4678 		.max_upscale_factor = 4,
4679 		.max_downscale_factor = 4,
4680 	},
4681 
4682 	{
4683 		.name = "Cluster2",
4684 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
4685 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
4686 		.type = CLUSTER_LAYER,
4687 		.win_sel_port_offset = 2,
4688 		.layer_sel_win_id = { 4, 4, 4, 4 },
4689 		.reg_offset = 0x400,
4690 		.axi_id = 1,
4691 		.axi_yrgb_id = 2,
4692 		.axi_uv_id = 3,
4693 		.pd_id = VOP2_PD_CLUSTER2,
4694 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4695 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4696 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4697 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4698 		.max_upscale_factor = 4,
4699 		.max_downscale_factor = 4,
4700 	},
4701 
4702 	{
4703 		.name = "Cluster3",
4704 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
4705 		.type = CLUSTER_LAYER,
4706 		.win_sel_port_offset = 3,
4707 		.layer_sel_win_id = { 5, 5, 5, 5 },
4708 		.reg_offset = 0x600,
4709 		.axi_id = 1,
4710 		.axi_yrgb_id = 6,
4711 		.axi_uv_id = 7,
4712 		.pd_id = VOP2_PD_CLUSTER3,
4713 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4714 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4715 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4716 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4717 		.max_upscale_factor = 4,
4718 		.max_downscale_factor = 4,
4719 	},
4720 
4721 	{
4722 		.name = "Esmart0",
4723 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4724 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
4725 		.type = ESMART_LAYER,
4726 		.win_sel_port_offset = 4,
4727 		.layer_sel_win_id = { 2, 2, 2, 2 },
4728 		.reg_offset = 0,
4729 		.axi_id = 0,
4730 		.axi_yrgb_id = 0x0a,
4731 		.axi_uv_id = 0x0b,
4732 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4733 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4734 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4735 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4736 		.max_upscale_factor = 8,
4737 		.max_downscale_factor = 8,
4738 	},
4739 
4740 	{
4741 		.name = "Esmart1",
4742 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4743 		.type = ESMART_LAYER,
4744 		.win_sel_port_offset = 5,
4745 		.layer_sel_win_id = { 3, 3, 3, 3 },
4746 		.reg_offset = 0x200,
4747 		.axi_id = 0,
4748 		.axi_yrgb_id = 0x0c,
4749 		.axi_uv_id = 0x0d,
4750 		.pd_id = VOP2_PD_ESMART,
4751 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4752 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4753 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4754 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4755 		.max_upscale_factor = 8,
4756 		.max_downscale_factor = 8,
4757 	},
4758 
4759 	{
4760 		.name = "Esmart2",
4761 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4762 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
4763 		.type = ESMART_LAYER,
4764 		.win_sel_port_offset = 6,
4765 		.layer_sel_win_id = { 6, 6, 6, 6 },
4766 		.reg_offset = 0x400,
4767 		.axi_id = 1,
4768 		.axi_yrgb_id = 0x0a,
4769 		.axi_uv_id = 0x0b,
4770 		.pd_id = VOP2_PD_ESMART,
4771 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4772 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4773 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4774 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4775 		.max_upscale_factor = 8,
4776 		.max_downscale_factor = 8,
4777 	},
4778 
4779 	{
4780 		.name = "Esmart3",
4781 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4782 		.type = ESMART_LAYER,
4783 		.win_sel_port_offset = 7,
4784 		.layer_sel_win_id = { 7, 7, 7, 7 },
4785 		.reg_offset = 0x600,
4786 		.axi_id = 1,
4787 		.axi_yrgb_id = 0x0c,
4788 		.axi_uv_id = 0x0d,
4789 		.pd_id = VOP2_PD_ESMART,
4790 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4791 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4792 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4793 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4794 		.max_upscale_factor = 8,
4795 		.max_downscale_factor = 8,
4796 	},
4797 };
4798 
4799 static struct dsc_error_info dsc_ecw[] = {
4800 	{0x00000000, "no error detected by DSC encoder"},
4801 	{0x0030ffff, "bits per component error"},
4802 	{0x0040ffff, "multiple mode error"},
4803 	{0x0050ffff, "line buffer depth error"},
4804 	{0x0060ffff, "minor version error"},
4805 	{0x0070ffff, "picture height error"},
4806 	{0x0080ffff, "picture width error"},
4807 	{0x0090ffff, "number of slices error"},
4808 	{0x00c0ffff, "slice height Error "},
4809 	{0x00d0ffff, "slice width error"},
4810 	{0x00e0ffff, "second line BPG offset error"},
4811 	{0x00f0ffff, "non second line BPG offset error"},
4812 	{0x0100ffff, "PPS ID error"},
4813 	{0x0110ffff, "bits per pixel (BPP) Error"},
4814 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
4815 
4816 	{0x01510001, "slice 0 RC buffer model overflow error"},
4817 	{0x01510002, "slice 1 RC buffer model overflow error"},
4818 	{0x01510004, "slice 2 RC buffer model overflow error"},
4819 	{0x01510008, "slice 3 RC buffer model overflow error"},
4820 	{0x01510010, "slice 4 RC buffer model overflow error"},
4821 	{0x01510020, "slice 5 RC buffer model overflow error"},
4822 	{0x01510040, "slice 6 RC buffer model overflow error"},
4823 	{0x01510080, "slice 7 RC buffer model overflow error"},
4824 
4825 	{0x01610001, "slice 0 RC buffer model underflow error"},
4826 	{0x01610002, "slice 1 RC buffer model underflow error"},
4827 	{0x01610004, "slice 2 RC buffer model underflow error"},
4828 	{0x01610008, "slice 3 RC buffer model underflow error"},
4829 	{0x01610010, "slice 4 RC buffer model underflow error"},
4830 	{0x01610020, "slice 5 RC buffer model underflow error"},
4831 	{0x01610040, "slice 6 RC buffer model underflow error"},
4832 	{0x01610080, "slice 7 RC buffer model underflow error"},
4833 
4834 	{0xffffffff, "unsuccessful RESET cycle status"},
4835 	{0x00a0ffff, "ICH full error precision settings error"},
4836 	{0x0020ffff, "native mode"},
4837 };
4838 
4839 static struct dsc_error_info dsc_buffer_flow[] = {
4840 	{0x00000000, "rate buffer status"},
4841 	{0x00000001, "line buffer status"},
4842 	{0x00000002, "decoder model status"},
4843 	{0x00000003, "pixel buffer status"},
4844 	{0x00000004, "balance fifo buffer status"},
4845 	{0x00000005, "syntax element fifo status"},
4846 };
4847 
4848 static struct vop2_dsc_data rk3588_dsc_data[] = {
4849 	{
4850 		.id = ROCKCHIP_VOP2_DSC_8K,
4851 		.pd_id = VOP2_PD_DSC_8K,
4852 		.max_slice_num = 8,
4853 		.max_linebuf_depth = 11,
4854 		.min_bits_per_pixel = 8,
4855 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
4856 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
4857 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
4858 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
4859 	},
4860 
4861 	{
4862 		.id = ROCKCHIP_VOP2_DSC_4K,
4863 		.pd_id = VOP2_PD_DSC_4K,
4864 		.max_slice_num = 2,
4865 		.max_linebuf_depth = 11,
4866 		.min_bits_per_pixel = 8,
4867 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
4868 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
4869 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
4870 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
4871 	},
4872 };
4873 
4874 static struct vop2_vp_data rk3588_vp_data[4] = {
4875 	{
4876 		.splice_vp_id = 1,
4877 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4878 		.pre_scan_max_dly = 54,
4879 		.max_dclk = 600000,
4880 		.max_output = {7680, 4320},
4881 	},
4882 	{
4883 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4884 		.pre_scan_max_dly = 54,
4885 		.max_dclk = 600000,
4886 		.max_output = {4096, 2304},
4887 	},
4888 	{
4889 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4890 		.pre_scan_max_dly = 52,
4891 		.max_dclk = 600000,
4892 		.max_output = {4096, 2304},
4893 	},
4894 	{
4895 		.feature = 0,
4896 		.pre_scan_max_dly = 52,
4897 		.max_dclk = 200000,
4898 		.max_output = {1920, 1080},
4899 	},
4900 };
4901 
4902 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
4903 	{
4904 	  .id = VOP2_PD_CLUSTER0,
4905 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
4906 	},
4907 	{
4908 	  .id = VOP2_PD_CLUSTER1,
4909 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
4910 	  .parent_id = VOP2_PD_CLUSTER0,
4911 	},
4912 	{
4913 	  .id = VOP2_PD_CLUSTER2,
4914 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
4915 	  .parent_id = VOP2_PD_CLUSTER0,
4916 	},
4917 	{
4918 	  .id = VOP2_PD_CLUSTER3,
4919 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
4920 	  .parent_id = VOP2_PD_CLUSTER0,
4921 	},
4922 	{
4923 	  .id = VOP2_PD_ESMART,
4924 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
4925 			    BIT(ROCKCHIP_VOP2_ESMART2) |
4926 			    BIT(ROCKCHIP_VOP2_ESMART3),
4927 	},
4928 	{
4929 	  .id = VOP2_PD_DSC_8K,
4930 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
4931 	},
4932 	{
4933 	  .id = VOP2_PD_DSC_4K,
4934 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
4935 	},
4936 };
4937 
4938 const struct vop2_data rk3588_vop = {
4939 	.version = VOP_VERSION_RK3588,
4940 	.nr_vps = 4,
4941 	.vp_data = rk3588_vp_data,
4942 	.win_data = rk3588_win_data,
4943 	.plane_mask = rk3588_vp_plane_mask[0],
4944 	.plane_table = rk3588_plane_table,
4945 	.pd = rk3588_vop_pd_data,
4946 	.dsc = rk3588_dsc_data,
4947 	.dsc_error_ecw = dsc_ecw,
4948 	.dsc_error_buffer_flow = dsc_buffer_flow,
4949 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
4950 	.nr_layers = 8,
4951 	.nr_mixers = 7,
4952 	.nr_gammas = 4,
4953 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
4954 	.nr_dscs = 2,
4955 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
4956 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
4957 };
4958 
4959 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
4960 	.preinit = rockchip_vop2_preinit,
4961 	.prepare = rockchip_vop2_prepare,
4962 	.init = rockchip_vop2_init,
4963 	.set_plane = rockchip_vop2_set_plane,
4964 	.enable = rockchip_vop2_enable,
4965 	.disable = rockchip_vop2_disable,
4966 	.fixup_dts = rockchip_vop2_fixup_dts,
4967 	.check = rockchip_vop2_check,
4968 	.mode_valid = rockchip_vop2_mode_valid,
4969 	.plane_check = rockchip_vop2_plane_check,
4970 };
4971