xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision adcf6ed65e7d4394e7ddd389166a5519e1ebbe64)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 
32 #include "rockchip_display.h"
33 #include "rockchip_crtc.h"
34 #include "rockchip_connector.h"
35 
36 /* System registers definition */
37 #define RK3568_REG_CFG_DONE			0x000
38 #define	CFG_DONE_EN				BIT(15)
39 
40 #define RK3568_VERSION_INFO			0x004
41 #define EN_MASK					1
42 
43 #define RK3568_AUTO_GATING_CTRL			0x008
44 
45 #define RK3568_SYS_AXI_LUT_CTRL			0x024
46 #define LUT_DMA_EN_SHIFT			0
47 
48 #define RK3568_DSP_IF_EN			0x028
49 #define RGB_EN_SHIFT				0
50 #define RK3588_DP0_EN_SHIFT			0
51 #define RK3588_DP1_EN_SHIFT			1
52 #define RK3588_RGB_EN_SHIFT			8
53 #define HDMI0_EN_SHIFT				1
54 #define EDP0_EN_SHIFT				3
55 #define RK3588_EDP0_EN_SHIFT			2
56 #define RK3588_HDMI0_EN_SHIFT			3
57 #define MIPI0_EN_SHIFT				4
58 #define RK3588_EDP1_EN_SHIFT			4
59 #define RK3588_HDMI1_EN_SHIFT			5
60 #define RK3588_MIPI0_EN_SHIFT                   6
61 #define MIPI1_EN_SHIFT				20
62 #define RK3588_MIPI1_EN_SHIFT                   7
63 #define LVDS0_EN_SHIFT				5
64 #define LVDS1_EN_SHIFT				24
65 #define BT1120_EN_SHIFT				6
66 #define BT656_EN_SHIFT				7
67 #define IF_MUX_MASK				3
68 #define RGB_MUX_SHIFT				8
69 #define HDMI0_MUX_SHIFT				10
70 #define RK3588_DP0_MUX_SHIFT			12
71 #define RK3588_DP1_MUX_SHIFT			14
72 #define EDP0_MUX_SHIFT				14
73 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
74 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
75 #define MIPI0_MUX_SHIFT				16
76 #define RK3588_MIPI0_MUX_SHIFT			20
77 #define MIPI1_MUX_SHIFT				21
78 #define LVDS0_MUX_SHIFT				18
79 #define LVDS1_MUX_SHIFT				25
80 
81 #define RK3568_DSP_IF_CTRL			0x02c
82 #define LVDS_DUAL_EN_SHIFT			0
83 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
84 #define LVDS_DUAL_SWAP_EN_SHIFT			2
85 #define BT656_UV_SWAP				4
86 #define BT656_YC_SWAP				5
87 #define BT656_DCLK_POL				6
88 #define RK3588_HDMI_DUAL_EN_SHIFT		8
89 #define RK3588_EDP_DUAL_EN_SHIFT		8
90 #define RK3588_DP_DUAL_EN_SHIFT			9
91 #define RK3568_MIPI_DUAL_EN_SHIFT		10
92 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
93 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
94 
95 #define RK3568_DSP_IF_POL			0x030
96 #define IF_CTRL_REG_DONE_IMD_MASK		1
97 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
98 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
99 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
100 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
101 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
102 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
103 
104 #define RK3588_DP0_PIN_POL_SHIFT		8
105 #define RK3588_DP1_PIN_POL_SHIFT		12
106 #define RK3588_IF_PIN_POL_MASK			0x7
107 
108 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
109 
110 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
111 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
112 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
113 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
114 #define MIPI0_PIXCLK_DIV_SHIFT			24
115 #define MIPI1_PIXCLK_DIV_SHIFT			26
116 
117 #define RK3568_SYS_OTP_WIN_EN			0x50
118 #define OTP_WIN_EN_SHIFT			0
119 #define RK3568_SYS_LUT_PORT_SEL			0x58
120 #define GAMMA_PORT_SEL_MASK			0x3
121 #define GAMMA_PORT_SEL_SHIFT			0
122 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
123 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
124 #define PORT_MERGE_EN_SHIFT			16
125 #define ESMART_LB_MODE_SEL_MASK			0x3
126 #define ESMART_LB_MODE_SEL_SHIFT		26
127 
128 #define RK3568_SYS_PD_CTRL			0x034
129 #define RK3568_VP0_LINE_FLAG			0x70
130 #define RK3568_VP1_LINE_FLAG			0x74
131 #define RK3568_VP2_LINE_FLAG			0x78
132 #define RK3568_SYS0_INT_EN			0x80
133 #define RK3568_SYS0_INT_CLR			0x84
134 #define RK3568_SYS0_INT_STATUS			0x88
135 #define RK3568_SYS1_INT_EN			0x90
136 #define RK3568_SYS1_INT_CLR			0x94
137 #define RK3568_SYS1_INT_STATUS			0x98
138 #define RK3568_VP0_INT_EN			0xA0
139 #define RK3568_VP0_INT_CLR			0xA4
140 #define RK3568_VP0_INT_STATUS			0xA8
141 #define RK3568_VP1_INT_EN			0xB0
142 #define RK3568_VP1_INT_CLR			0xB4
143 #define RK3568_VP1_INT_STATUS			0xB8
144 #define RK3568_VP2_INT_EN			0xC0
145 #define RK3568_VP2_INT_CLR			0xC4
146 #define RK3568_VP2_INT_STATUS			0xC8
147 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
148 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
149 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
150 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
151 #define RK3588_DSC_8K_PD_EN_SHIFT		5
152 #define RK3588_DSC_4K_PD_EN_SHIFT		6
153 #define RK3588_ESMART_PD_EN_SHIFT		7
154 
155 #define RK3568_SYS_STATUS0			0x60
156 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
157 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
158 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
159 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
160 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
161 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
162 #define RK3588_ESMART_PD_STATUS_SHIFT		15
163 
164 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
165 #define LINE_FLAG_NUM_MASK			0x1fff
166 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
167 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
168 
169 /* DSC CTRL registers definition */
170 #define RK3588_DSC_8K_SYS_CTRL			0x200
171 #define DSC_PORT_SEL_MASK			0x3
172 #define DSC_PORT_SEL_SHIFT			0
173 #define DSC_MAN_MODE_MASK			0x1
174 #define DSC_MAN_MODE_SHIFT			2
175 #define DSC_INTERFACE_MODE_MASK			0x3
176 #define DSC_INTERFACE_MODE_SHIFT		4
177 #define DSC_PIXEL_NUM_MASK			0x3
178 #define DSC_PIXEL_NUM_SHIFT			6
179 #define DSC_PXL_CLK_DIV_MASK			0x1
180 #define DSC_PXL_CLK_DIV_SHIFT			8
181 #define DSC_CDS_CLK_DIV_MASK			0x3
182 #define DSC_CDS_CLK_DIV_SHIFT			12
183 #define DSC_TXP_CLK_DIV_MASK			0x3
184 #define DSC_TXP_CLK_DIV_SHIFT			14
185 #define DSC_INIT_DLY_MODE_MASK			0x1
186 #define DSC_INIT_DLY_MODE_SHIFT			16
187 #define DSC_SCAN_EN_SHIFT			17
188 #define DSC_HALT_EN_SHIFT			18
189 
190 #define RK3588_DSC_8K_RST			0x204
191 #define RST_DEASSERT_MASK			0x1
192 #define RST_DEASSERT_SHIFT			0
193 
194 #define RK3588_DSC_8K_CFG_DONE			0x208
195 #define DSC_CFG_DONE_SHIFT			0
196 
197 #define RK3588_DSC_8K_INIT_DLY			0x20C
198 #define DSC_INIT_DLY_NUM_MASK			0xffff
199 #define DSC_INIT_DLY_NUM_SHIFT			0
200 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
201 
202 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
203 #define DSC_HTOTAL_PW_MASK			0xffffffff
204 #define DSC_HTOTAL_PW_SHIFT			0
205 
206 #define RK3588_DSC_8K_HACT_ST_END		0x214
207 #define DSC_HACT_ST_END_MASK			0xffffffff
208 #define DSC_HACT_ST_END_SHIFT			0
209 
210 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
211 #define DSC_VTOTAL_PW_MASK			0xffffffff
212 #define DSC_VTOTAL_PW_SHIFT			0
213 
214 #define RK3588_DSC_8K_VACT_ST_END		0x21C
215 #define DSC_VACT_ST_END_MASK			0xffffffff
216 #define DSC_VACT_ST_END_SHIFT			0
217 
218 #define RK3588_DSC_8K_STATUS			0x220
219 
220 /* Overlay registers definition    */
221 #define RK3528_OVL_SYS				0x500
222 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
223 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
224 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
225 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
226 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
227 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
228 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
229 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
230 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
231 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
232 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
233 
234 #define RK3528_OVL_PORT0_CTRL			0x600
235 #define RK3568_OVL_CTRL				0x600
236 #define OVL_MODE_SEL_MASK			0x1
237 #define OVL_MODE_SEL_SHIFT			0
238 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
239 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
240 #define RK3568_OVL_LAYER_SEL			0x604
241 #define LAYER_SEL_MASK				0xf
242 
243 #define RK3568_OVL_PORT_SEL			0x608
244 #define PORT_MUX_MASK				0xf
245 #define PORT_MUX_SHIFT				0
246 #define LAYER_SEL_PORT_MASK			0x3
247 #define LAYER_SEL_PORT_SHIFT			16
248 
249 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
250 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
251 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
252 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
253 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
254 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
255 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
256 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
257 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
258 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
259 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
260 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
261 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
262 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
263 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
264 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
265 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
266 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
267 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
268 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
269 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
270 #define RK3528_HDR_DST_COLOR_CTRL		0x664
271 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
272 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
273 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
274 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
275 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
276 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
277 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
278 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
279 #define BG_MIX_CTRL_MASK			0xff
280 #define BG_MIX_CTRL_SHIFT			24
281 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
282 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
283 #define RK3568_CLUSTER_DLY_NUM			0x6F0
284 #define RK3568_SMART_DLY_NUM			0x6F8
285 
286 #define RK3528_OVL_PORT1_CTRL			0x700
287 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
288 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
289 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
290 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
291 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
292 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
293 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
294 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
295 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
296 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
297 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
298 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
299 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
300 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
301 
302 /* Video Port registers definition */
303 #define RK3568_VP0_DSP_CTRL			0xC00
304 #define OUT_MODE_MASK				0xf
305 #define OUT_MODE_SHIFT				0
306 #define DATA_SWAP_MASK				0x1f
307 #define DATA_SWAP_SHIFT				8
308 #define DSP_BG_SWAP				0x1
309 #define DSP_RB_SWAP				0x2
310 #define DSP_RG_SWAP				0x4
311 #define DSP_DELTA_SWAP				0x8
312 #define CORE_DCLK_DIV_EN_SHIFT			4
313 #define P2I_EN_SHIFT				5
314 #define DSP_FILED_POL				6
315 #define INTERLACE_EN_SHIFT			7
316 #define DSP_X_MIR_EN_SHIFT			13
317 #define POST_DSP_OUT_R2Y_SHIFT			15
318 #define PRE_DITHER_DOWN_EN_SHIFT		16
319 #define DITHER_DOWN_EN_SHIFT			17
320 #define GAMMA_UPDATE_EN_SHIFT			22
321 #define DSP_LUT_EN_SHIFT			28
322 
323 #define STANDBY_EN_SHIFT			31
324 
325 #define RK3568_VP0_MIPI_CTRL			0xC04
326 #define DCLK_DIV2_SHIFT				4
327 #define DCLK_DIV2_MASK				0x3
328 #define MIPI_DUAL_EN_SHIFT			20
329 #define MIPI_DUAL_SWAP_EN_SHIFT			21
330 #define EDPI_TE_EN				28
331 #define EDPI_WMS_HOLD_EN			30
332 #define EDPI_WMS_FS				31
333 
334 
335 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
336 
337 #define RK3568_VP0_DCLK_SEL			0xC0C
338 
339 #define RK3568_VP0_3D_LUT_CTRL			0xC10
340 #define VP0_3D_LUT_EN_SHIFT				0
341 #define VP0_3D_LUT_UPDATE_SHIFT			2
342 
343 #define RK3588_VP0_CLK_CTRL			0xC0C
344 #define DCLK_CORE_DIV_SHIFT			0
345 #define DCLK_OUT_DIV_SHIFT			2
346 
347 #define RK3568_VP0_3D_LUT_MST			0xC20
348 
349 #define RK3568_VP0_DSP_BG			0xC2C
350 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
351 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
352 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
353 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
354 #define RK3568_VP0_POST_SCL_CTRL		0xC40
355 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
356 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
357 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
358 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
359 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
360 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
361 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
362 
363 #define RK3568_VP0_BCSH_CTRL			0xC60
364 #define BCSH_CTRL_Y2R_SHIFT			0
365 #define BCSH_CTRL_Y2R_MASK			0x1
366 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
367 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
368 #define BCSH_CTRL_R2Y_SHIFT			4
369 #define BCSH_CTRL_R2Y_MASK			0x1
370 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
371 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
372 
373 #define RK3568_VP0_BCSH_BCS			0xC64
374 #define BCSH_BRIGHTNESS_SHIFT			0
375 #define BCSH_BRIGHTNESS_MASK			0xFF
376 #define BCSH_CONTRAST_SHIFT			8
377 #define BCSH_CONTRAST_MASK			0x1FF
378 #define BCSH_SATURATION_SHIFT			20
379 #define BCSH_SATURATION_MASK			0x3FF
380 #define BCSH_OUT_MODE_SHIFT			30
381 #define BCSH_OUT_MODE_MASK			0x3
382 
383 #define RK3568_VP0_BCSH_H			0xC68
384 #define BCSH_SIN_HUE_SHIFT			0
385 #define BCSH_SIN_HUE_MASK			0x1FF
386 #define BCSH_COS_HUE_SHIFT			16
387 #define BCSH_COS_HUE_MASK			0x1FF
388 
389 #define RK3568_VP0_BCSH_COLOR			0xC6C
390 #define BCSH_EN_SHIFT				31
391 #define BCSH_EN_MASK				1
392 
393 #define RK3568_VP1_DSP_CTRL			0xD00
394 #define RK3568_VP1_MIPI_CTRL			0xD04
395 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
396 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
397 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
398 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
399 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
400 #define RK3568_VP1_POST_SCL_CTRL		0xD40
401 #define RK3568_VP1_DSP_HACT_INFO		0xD34
402 #define RK3568_VP1_DSP_VACT_INFO		0xD38
403 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
404 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
405 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
406 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
407 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
408 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
409 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
410 
411 #define RK3568_VP2_DSP_CTRL			0xE00
412 #define RK3568_VP2_MIPI_CTRL			0xE04
413 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
414 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
415 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
416 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
417 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
418 #define RK3568_VP2_POST_SCL_CTRL		0xE40
419 #define RK3568_VP2_DSP_HACT_INFO		0xE34
420 #define RK3568_VP2_DSP_VACT_INFO		0xE38
421 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
422 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
423 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
424 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
425 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
426 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
427 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
428 
429 /* Cluster0 register definition */
430 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
431 #define CLUSTER_YUV2RGB_EN_SHIFT		8
432 #define CLUSTER_RGB2YUV_EN_SHIFT		9
433 #define CLUSTER_CSC_MODE_SHIFT			10
434 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
435 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
436 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
437 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
438 #define AVG2_MASK				0x1
439 #define CLUSTER_AVG2_SHIFT			18
440 #define AVG4_MASK				0x1
441 #define CLUSTER_AVG4_SHIFT			19
442 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
443 #define CLUSTER_XGT_EN_SHIFT			24
444 #define XGT_MODE_MASK				0x3
445 #define CLUSTER_XGT_MODE_SHIFT			25
446 #define CLUSTER_XAVG_EN_SHIFT			27
447 #define CLUSTER_YRGB_GT2_SHIFT			28
448 #define CLUSTER_YRGB_GT4_SHIFT			29
449 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
450 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
451 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
452 #define CLUSTER_AXI_UV_ID_MASK			0x1f
453 #define CLUSTER_AXI_UV_ID_SHIFT			5
454 
455 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
456 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
457 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
458 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
459 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
460 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
461 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
462 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
463 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
464 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
465 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
466 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
467 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
468 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
469 
470 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
471 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
472 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
473 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
474 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
475 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
476 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
477 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
478 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
479 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
480 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
481 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
482 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
483 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
484 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
485 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
486 
487 #define RK3568_CLUSTER0_CTRL			0x1100
488 #define CLUSTER_EN_SHIFT			0
489 #define CLUSTER_AXI_ID_MASK			0x1
490 #define CLUSTER_AXI_ID_SHIFT			13
491 
492 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
493 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
494 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
495 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
496 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
497 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
498 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
499 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
500 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
501 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
502 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
503 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
504 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
505 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
506 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
507 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
508 
509 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
510 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
511 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
512 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
513 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
514 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
515 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
516 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
517 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
518 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
519 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
520 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
521 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
522 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
523 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
524 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
525 
526 #define RK3568_CLUSTER1_CTRL			0x1300
527 
528 /* Esmart register definition */
529 #define RK3568_ESMART0_CTRL0			0x1800
530 #define RGB2YUV_EN_SHIFT			1
531 #define CSC_MODE_SHIFT				2
532 #define CSC_MODE_MASK				0x3
533 #define ESMART_LB_SELECT_SHIFT			12
534 #define ESMART_LB_SELECT_MASK			0x3
535 
536 #define RK3568_ESMART0_CTRL1			0x1804
537 #define ESMART_AXI_YRGB_ID_MASK			0x1f
538 #define ESMART_AXI_YRGB_ID_SHIFT		4
539 #define ESMART_AXI_UV_ID_MASK			0x1f
540 #define ESMART_AXI_UV_ID_SHIFT			12
541 #define YMIRROR_EN_SHIFT			31
542 
543 #define RK3568_ESMART0_AXI_CTRL			0x1808
544 #define ESMART_AXI_ID_MASK			0x1
545 #define ESMART_AXI_ID_SHIFT			1
546 
547 #define RK3568_ESMART0_REGION0_CTRL		0x1810
548 #define WIN_EN_SHIFT				0
549 #define WIN_FORMAT_MASK				0x1f
550 #define WIN_FORMAT_SHIFT			1
551 #define REGION0_RB_SWAP_SHIFT			14
552 #define ESMART_XAVG_EN_SHIFT			20
553 #define ESMART_XGT_EN_SHIFT			21
554 #define ESMART_XGT_MODE_SHIFT			22
555 
556 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
557 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
558 #define RK3568_ESMART0_REGION0_VIR		0x181C
559 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
560 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
561 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
562 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
563 #define YRGB_XSCL_MODE_MASK			0x3
564 #define YRGB_XSCL_MODE_SHIFT			0
565 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
566 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
567 #define YRGB_YSCL_MODE_MASK			0x3
568 #define YRGB_YSCL_MODE_SHIFT			4
569 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
570 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
571 
572 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
573 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
574 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
575 #define RK3568_ESMART0_REGION1_CTRL		0x1840
576 #define YRGB_GT2_MASK				0x1
577 #define YRGB_GT2_SHIFT				8
578 #define YRGB_GT4_MASK				0x1
579 #define YRGB_GT4_SHIFT				9
580 
581 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
582 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
583 #define RK3568_ESMART0_REGION1_VIR		0x184C
584 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
585 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
586 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
587 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
588 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
589 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
590 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
591 #define RK3568_ESMART0_REGION2_CTRL		0x1870
592 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
593 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
594 #define RK3568_ESMART0_REGION2_VIR		0x187C
595 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
596 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
597 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
598 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
599 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
600 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
601 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
602 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
603 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
604 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
605 #define RK3568_ESMART0_REGION3_VIR		0x18AC
606 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
607 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
608 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
609 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
610 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
611 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
612 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
613 
614 #define RK3568_ESMART1_CTRL0			0x1A00
615 #define RK3568_ESMART1_CTRL1			0x1A04
616 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
617 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
618 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
619 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
620 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
621 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
622 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
623 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
624 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
625 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
626 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
627 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
628 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
629 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
630 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
631 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
632 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
633 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
634 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
635 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
636 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
637 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
638 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
639 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
640 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
641 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
642 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
643 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
644 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
645 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
646 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
647 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
648 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
649 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
650 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
651 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
652 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
653 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
654 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
655 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
656 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
657 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
658 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
659 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
660 
661 #define RK3568_SMART0_CTRL0			0x1C00
662 #define RK3568_SMART0_CTRL1			0x1C04
663 #define RK3568_SMART0_REGION0_CTRL		0x1C10
664 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
665 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
666 #define RK3568_SMART0_REGION0_VIR		0x1C1C
667 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
668 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
669 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
670 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
671 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
672 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
673 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
674 #define RK3568_SMART0_REGION1_CTRL		0x1C40
675 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
676 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
677 #define RK3568_SMART0_REGION1_VIR		0x1C4C
678 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
679 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
680 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
681 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
682 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
683 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
684 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
685 #define RK3568_SMART0_REGION2_CTRL		0x1C70
686 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
687 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
688 #define RK3568_SMART0_REGION2_VIR		0x1C7C
689 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
690 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
691 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
692 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
693 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
694 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
695 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
696 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
697 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
698 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
699 #define RK3568_SMART0_REGION3_VIR		0x1CAC
700 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
701 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
702 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
703 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
704 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
705 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
706 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
707 
708 #define RK3568_SMART1_CTRL0			0x1E00
709 #define RK3568_SMART1_CTRL1			0x1E04
710 #define RK3568_SMART1_REGION0_CTRL		0x1E10
711 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
712 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
713 #define RK3568_SMART1_REGION0_VIR		0x1E1C
714 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
715 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
716 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
717 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
718 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
719 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
720 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
721 #define RK3568_SMART1_REGION1_CTRL		0x1E40
722 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
723 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
724 #define RK3568_SMART1_REGION1_VIR		0x1E4C
725 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
726 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
727 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
728 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
729 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
730 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
731 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
732 #define RK3568_SMART1_REGION2_CTRL		0x1E70
733 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
734 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
735 #define RK3568_SMART1_REGION2_VIR		0x1E7C
736 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
737 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
738 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
739 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
740 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
741 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
742 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
743 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
744 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
745 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
746 #define RK3568_SMART1_REGION3_VIR		0x1EAC
747 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
748 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
749 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
750 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
751 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
752 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
753 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
754 
755 /* DSC 8K/4K register definition */
756 #define RK3588_DSC_8K_PPS0_3			0x4000
757 #define RK3588_DSC_8K_CTRL0			0x40A0
758 #define DSC_EN_SHIFT				0
759 #define DSC_RBIT_SHIFT				2
760 #define DSC_RBYT_SHIFT				3
761 #define DSC_FLAL_SHIFT				4
762 #define DSC_MER_SHIFT				5
763 #define DSC_EPB_SHIFT				6
764 #define DSC_EPL_SHIFT				7
765 #define DSC_NSLC_MASK				0x7
766 #define DSC_NSLC_SHIFT				16
767 #define DSC_SBO_SHIFT				28
768 #define DSC_IFEP_SHIFT				29
769 #define DSC_PPS_UPD_SHIFT			31
770 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
771 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
772 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
773 
774 #define RK3588_DSC_8K_CTRL1			0x40A4
775 #define RK3588_DSC_8K_STS0			0x40A8
776 #define RK3588_DSC_8K_ERS			0x40C4
777 
778 #define RK3588_DSC_4K_PPS0_3			0x4100
779 #define RK3588_DSC_4K_CTRL0			0x41A0
780 #define RK3588_DSC_4K_CTRL1			0x41A4
781 #define RK3588_DSC_4K_STS0			0x41A8
782 #define RK3588_DSC_4K_ERS			0x41C4
783 
784 #define RK3568_MAX_REG				0x1ED0
785 
786 #define RK3568_GRF_VO_CON1			0x0364
787 #define GRF_BT656_CLK_INV_SHIFT			1
788 #define GRF_BT1120_CLK_INV_SHIFT		2
789 #define GRF_RGB_DCLK_INV_SHIFT			3
790 
791 #define RK3588_GRF_VOP_CON2			0x0008
792 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
793 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
794 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
795 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
796 
797 #define RK3588_GRF_VO1_CON0			0x0000
798 #define HDMI_SYNC_POL_MASK			0x3
799 #define HDMI0_SYNC_POL_SHIFT			5
800 #define HDMI1_SYNC_POL_SHIFT			7
801 
802 #define RK3588_PMU_BISR_CON3			0x20C
803 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
804 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
805 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
806 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
807 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
808 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
809 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
810 
811 #define RK3588_PMU_BISR_STATUS5			0x294
812 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
813 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
814 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
815 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
816 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
817 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
818 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
819 
820 #define VOP2_LAYER_MAX				8
821 
822 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
823 
824 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
825 
826 /* KHz */
827 #define VOP2_MAX_DCLK_RATE			600000
828 
829 /*
830  * vop2 dsc id
831  */
832 #define ROCKCHIP_VOP2_DSC_8K	0
833 #define ROCKCHIP_VOP2_DSC_4K	1
834 
835 /*
836  * vop2 internal power domain id,
837  * should be all none zero, 0 will be
838  * treat as invalid;
839  */
840 #define VOP2_PD_CLUSTER0			BIT(0)
841 #define VOP2_PD_CLUSTER1			BIT(1)
842 #define VOP2_PD_CLUSTER2			BIT(2)
843 #define VOP2_PD_CLUSTER3			BIT(3)
844 #define VOP2_PD_DSC_8K				BIT(5)
845 #define VOP2_PD_DSC_4K				BIT(6)
846 #define VOP2_PD_ESMART				BIT(7)
847 
848 #define VOP2_PLANE_NO_SCALING			BIT(16)
849 
850 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
851 #define VOP_FEATURE_AFBDC		BIT(1)
852 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
853 #define VOP_FEATURE_HDR10		BIT(3)
854 #define VOP_FEATURE_NEXT_HDR		BIT(4)
855 /* a feature to splice two windows and two vps to support resolution > 4096 */
856 #define VOP_FEATURE_SPLICE		BIT(5)
857 #define VOP_FEATURE_OVERSCAN		BIT(6)
858 
859 #define WIN_FEATURE_HDR2SDR		BIT(0)
860 #define WIN_FEATURE_SDR2HDR		BIT(1)
861 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
862 #define WIN_FEATURE_AFBDC		BIT(3)
863 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
864 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
865 /* a mirror win can only get fb address
866  * from source win:
867  * Cluster1---->Cluster0
868  * Esmart1 ---->Esmart0
869  * Smart1  ---->Smart0
870  * This is a feather on rk3566
871  */
872 #define WIN_FEATURE_MIRROR		BIT(6)
873 #define WIN_FEATURE_MULTI_AREA		BIT(7)
874 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
875 
876 #define V4L2_COLORSPACE_BT709F		0xfe
877 #define V4L2_COLORSPACE_BT2020F		0xff
878 
879 enum vop_csc_format {
880 	CSC_BT601L,
881 	CSC_BT709L,
882 	CSC_BT601F,
883 	CSC_BT2020,
884 	CSC_BT709L_13BIT,
885 	CSC_BT709F_13BIT,
886 	CSC_BT2020L_13BIT,
887 	CSC_BT2020F_13BIT,
888 };
889 
890 enum vop_csc_bit_depth {
891 	CSC_10BIT_DEPTH,
892 	CSC_13BIT_DEPTH,
893 };
894 
895 enum vop2_pol {
896 	HSYNC_POSITIVE = 0,
897 	VSYNC_POSITIVE = 1,
898 	DEN_NEGATIVE   = 2,
899 	DCLK_INVERT    = 3
900 };
901 
902 enum vop2_bcsh_out_mode {
903 	BCSH_OUT_MODE_BLACK,
904 	BCSH_OUT_MODE_BLUE,
905 	BCSH_OUT_MODE_COLOR_BAR,
906 	BCSH_OUT_MODE_NORMAL_VIDEO,
907 };
908 
909 #define _VOP_REG(off, _mask, _shift, _write_mask) \
910 		{ \
911 		 .offset = off, \
912 		 .mask = _mask, \
913 		 .shift = _shift, \
914 		 .write_mask = _write_mask, \
915 		}
916 
917 #define VOP_REG(off, _mask, _shift) \
918 		_VOP_REG(off, _mask, _shift, false)
919 enum dither_down_mode {
920 	RGB888_TO_RGB565 = 0x0,
921 	RGB888_TO_RGB666 = 0x1
922 };
923 
924 enum vop2_video_ports_id {
925 	VOP2_VP0,
926 	VOP2_VP1,
927 	VOP2_VP2,
928 	VOP2_VP3,
929 	VOP2_VP_MAX,
930 };
931 
932 enum vop2_layer_type {
933 	CLUSTER_LAYER = 0,
934 	ESMART_LAYER = 1,
935 	SMART_LAYER = 2,
936 };
937 
938 /* This define must same with kernel win phy id */
939 enum vop2_layer_phy_id {
940 	ROCKCHIP_VOP2_CLUSTER0 = 0,
941 	ROCKCHIP_VOP2_CLUSTER1,
942 	ROCKCHIP_VOP2_ESMART0,
943 	ROCKCHIP_VOP2_ESMART1,
944 	ROCKCHIP_VOP2_SMART0,
945 	ROCKCHIP_VOP2_SMART1,
946 	ROCKCHIP_VOP2_CLUSTER2,
947 	ROCKCHIP_VOP2_CLUSTER3,
948 	ROCKCHIP_VOP2_ESMART2,
949 	ROCKCHIP_VOP2_ESMART3,
950 	ROCKCHIP_VOP2_LAYER_MAX,
951 };
952 
953 enum vop2_scale_up_mode {
954 	VOP2_SCALE_UP_NRST_NBOR,
955 	VOP2_SCALE_UP_BIL,
956 	VOP2_SCALE_UP_BIC,
957 };
958 
959 enum vop2_scale_down_mode {
960 	VOP2_SCALE_DOWN_NRST_NBOR,
961 	VOP2_SCALE_DOWN_BIL,
962 	VOP2_SCALE_DOWN_AVG,
963 };
964 
965 enum scale_mode {
966 	SCALE_NONE = 0x0,
967 	SCALE_UP   = 0x1,
968 	SCALE_DOWN = 0x2
969 };
970 
971 enum vop_dsc_interface_mode {
972 	VOP_DSC_IF_DISABLE = 0,
973 	VOP_DSC_IF_HDMI = 1,
974 	VOP_DSC_IF_MIPI_DS_MODE = 2,
975 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
976 };
977 
978 enum vop3_pre_scale_down_mode {
979 	VOP3_PRE_SCALE_UNSPPORT,
980 	VOP3_PRE_SCALE_DOWN_GT,
981 	VOP3_PRE_SCALE_DOWN_AVG,
982 };
983 
984 enum vop3_esmart_lb_mode {
985 	VOP3_ESMART_8K_MODE,
986 	VOP3_ESMART_4K_4K_MODE,
987 	VOP3_ESMART_4K_2K_2K_MODE,
988 	VOP3_ESMART_2K_2K_2K_2K_MODE,
989 };
990 
991 struct vop2_layer {
992 	u8 id;
993 	/**
994 	 * @win_phys_id: window id of the layer selected.
995 	 * Every layer must make sure to select different
996 	 * windows of others.
997 	 */
998 	u8 win_phys_id;
999 };
1000 
1001 struct vop2_power_domain_data {
1002 	u8 id;
1003 	u8 parent_id;
1004 	/*
1005 	 * @module_id_mask: module id of which module this power domain is belongs to.
1006 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1007 	 */
1008 	u32 module_id_mask;
1009 };
1010 
1011 struct vop2_win_data {
1012 	char *name;
1013 	u8 phys_id;
1014 	enum vop2_layer_type type;
1015 	u8 win_sel_port_offset;
1016 	u8 layer_sel_win_id[VOP2_VP_MAX];
1017 	u8 axi_id;
1018 	u8 axi_uv_id;
1019 	u8 axi_yrgb_id;
1020 	u8 splice_win_id;
1021 	u8 pd_id;
1022 	u8 hsu_filter_mode;
1023 	u8 hsd_filter_mode;
1024 	u8 vsu_filter_mode;
1025 	u8 vsd_filter_mode;
1026 	u8 hsd_pre_filter_mode;
1027 	u8 vsd_pre_filter_mode;
1028 	u8 scale_engine_num;
1029 	u32 reg_offset;
1030 	u32 max_upscale_factor;
1031 	u32 max_downscale_factor;
1032 	bool splice_mode_right;
1033 };
1034 
1035 struct vop2_vp_data {
1036 	u32 feature;
1037 	u8 pre_scan_max_dly;
1038 	u8 splice_vp_id;
1039 	struct vop_rect max_output;
1040 	u32 max_dclk;
1041 };
1042 
1043 struct vop2_plane_table {
1044 	enum vop2_layer_phy_id plane_id;
1045 	enum vop2_layer_type plane_type;
1046 };
1047 
1048 struct vop2_vp_plane_mask {
1049 	u8 primary_plane_id; /* use this win to show logo */
1050 	u8 attached_layers_nr; /* number layers attach to this vp */
1051 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1052 	u32 plane_mask;
1053 	int cursor_plane_id;
1054 };
1055 
1056 struct vop2_dsc_data {
1057 	u8 id;
1058 	u8 pd_id;
1059 	u8 max_slice_num;
1060 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1061 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1062 	const char *dsc_txp_clk_src_name;
1063 	const char *dsc_txp_clk_name;
1064 	const char *dsc_pxl_clk_name;
1065 	const char *dsc_cds_clk_name;
1066 };
1067 
1068 struct dsc_error_info {
1069 	u32 dsc_error_val;
1070 	char dsc_error_info[50];
1071 };
1072 
1073 struct vop2_data {
1074 	u32 version;
1075 	u32 esmart_lb_mode;
1076 	struct vop2_vp_data *vp_data;
1077 	struct vop2_win_data *win_data;
1078 	struct vop2_vp_plane_mask *plane_mask;
1079 	struct vop2_plane_table *plane_table;
1080 	struct vop2_power_domain_data *pd;
1081 	struct vop2_dsc_data *dsc;
1082 	struct dsc_error_info *dsc_error_ecw;
1083 	struct dsc_error_info *dsc_error_buffer_flow;
1084 	u8 *vp_primary_plane_order;
1085 	u8 nr_vps;
1086 	u8 nr_layers;
1087 	u8 nr_mixers;
1088 	u8 nr_gammas;
1089 	u8 nr_pd;
1090 	u8 nr_dscs;
1091 	u8 nr_dsc_ecw;
1092 	u8 nr_dsc_buffer_flow;
1093 	u32 reg_len;
1094 };
1095 
1096 struct vop2 {
1097 	u32 *regsbak;
1098 	void *regs;
1099 	void *grf;
1100 	void *vop_grf;
1101 	void *vo1_grf;
1102 	void *sys_pmu;
1103 	u32 reg_len;
1104 	u32 version;
1105 	u32 esmart_lb_mode;
1106 	bool global_init;
1107 	const struct vop2_data *data;
1108 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1109 };
1110 
1111 static struct vop2 *rockchip_vop2;
1112 
1113 static inline bool is_vop3(struct vop2 *vop2)
1114 {
1115 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1116 		return false;
1117 	else
1118 		return true;
1119 }
1120 
1121 /*
1122  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1123  * avg_sd_factor:
1124  * bli_su_factor:
1125  * bic_su_factor:
1126  * = (src - 1) / (dst - 1) << 16;
1127  *
1128  * ygt2 enable: dst get one line from two line of the src
1129  * ygt4 enable: dst get one line from four line of the src.
1130  *
1131  */
1132 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1133 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1134 
1135 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1136 				(fac * (dst - 1) >> 12 < (src - 1))
1137 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1138 				(fac * (dst - 1) >> 16 < (src - 1))
1139 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1140 				(fac * (dst - 1) >> 16 < (src - 1))
1141 
1142 static uint16_t vop2_scale_factor(enum scale_mode mode,
1143 				  int32_t filter_mode,
1144 				  uint32_t src, uint32_t dst)
1145 {
1146 	uint32_t fac = 0;
1147 	int i = 0;
1148 
1149 	if (mode == SCALE_NONE)
1150 		return 0;
1151 
1152 	/*
1153 	 * A workaround to avoid zero div.
1154 	 */
1155 	if ((dst == 1) || (src == 1)) {
1156 		dst = dst + 1;
1157 		src = src + 1;
1158 	}
1159 
1160 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1161 		fac = VOP2_BILI_SCL_DN(src, dst);
1162 		for (i = 0; i < 100; i++) {
1163 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1164 				break;
1165 			fac -= 1;
1166 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1167 		}
1168 	} else {
1169 		fac = VOP2_COMMON_SCL(src, dst);
1170 		for (i = 0; i < 100; i++) {
1171 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1172 				break;
1173 			fac -= 1;
1174 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1175 		}
1176 	}
1177 
1178 	return fac;
1179 }
1180 
1181 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1182 {
1183 	if (is_hor)
1184 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1185 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1186 }
1187 
1188 static uint16_t vop3_scale_factor(enum scale_mode mode,
1189 				  uint32_t src, uint32_t dst, bool is_hor)
1190 {
1191 	uint32_t fac = 0;
1192 	int i = 0;
1193 
1194 	if (mode == SCALE_NONE)
1195 		return 0;
1196 
1197 	/*
1198 	 * A workaround to avoid zero div.
1199 	 */
1200 	if ((dst == 1) || (src == 1)) {
1201 		dst = dst + 1;
1202 		src = src + 1;
1203 	}
1204 
1205 	if (mode == SCALE_DOWN) {
1206 		fac = VOP2_BILI_SCL_DN(src, dst);
1207 		for (i = 0; i < 100; i++) {
1208 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1209 				break;
1210 			fac -= 1;
1211 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1212 		}
1213 	} else {
1214 		fac = VOP2_COMMON_SCL(src, dst);
1215 		for (i = 0; i < 100; i++) {
1216 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1217 				break;
1218 			fac -= 1;
1219 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1220 		}
1221 	}
1222 
1223 	return fac;
1224 }
1225 
1226 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1227 {
1228 	if (src < dst)
1229 		return SCALE_UP;
1230 	else if (src > dst)
1231 		return SCALE_DOWN;
1232 
1233 	return SCALE_NONE;
1234 }
1235 
1236 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1237 {
1238 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1239 }
1240 
1241 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1242 {
1243 	int i = 0;
1244 
1245 	for (i = 0; i < vop2->data->nr_layers; i++) {
1246 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1247 			return vop2->data->vp_primary_plane_order[i];
1248 	}
1249 
1250 	return vop2->data->vp_primary_plane_order[0];
1251 }
1252 
1253 static inline u16 scl_cal_scale(int src, int dst, int shift)
1254 {
1255 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1256 }
1257 
1258 static inline u16 scl_cal_scale2(int src, int dst)
1259 {
1260 	return ((src - 1) << 12) / (dst - 1);
1261 }
1262 
1263 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1264 {
1265 	writel(v, vop2->regs + offset);
1266 	vop2->regsbak[offset >> 2] = v;
1267 }
1268 
1269 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1270 {
1271 	return readl(vop2->regs + offset);
1272 }
1273 
1274 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1275 				   u32 mask, u32 shift, u32 v,
1276 				   bool write_mask)
1277 {
1278 	if (!mask)
1279 		return;
1280 
1281 	if (write_mask) {
1282 		v = ((v & mask) << shift) | (mask << (shift + 16));
1283 	} else {
1284 		u32 cached_val = vop2->regsbak[offset >> 2];
1285 
1286 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1287 		vop2->regsbak[offset >> 2] = v;
1288 	}
1289 
1290 	writel(v, vop2->regs + offset);
1291 }
1292 
1293 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1294 				   u32 mask, u32 shift, u32 v)
1295 {
1296 	u32 val = 0;
1297 
1298 	val = (v << shift) | (mask << (shift + 16));
1299 	writel(val, grf_base + offset);
1300 }
1301 
1302 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1303 				  u32 mask, u32 shift)
1304 {
1305 	return (readl(grf_base + offset) >> shift) & mask;
1306 }
1307 
1308 static char* get_output_if_name(u32 output_if, char *name)
1309 {
1310 	if (output_if & VOP_OUTPUT_IF_RGB)
1311 		strcat(name, " RGB");
1312 	if (output_if & VOP_OUTPUT_IF_BT1120)
1313 		strcat(name, " BT1120");
1314 	if (output_if & VOP_OUTPUT_IF_BT656)
1315 		strcat(name, " BT656");
1316 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1317 		strcat(name, " LVDS0");
1318 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1319 		strcat(name, " LVDS1");
1320 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1321 		strcat(name, " MIPI0");
1322 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1323 		strcat(name, " MIPI1");
1324 	if (output_if & VOP_OUTPUT_IF_eDP0)
1325 		strcat(name, " eDP0");
1326 	if (output_if & VOP_OUTPUT_IF_eDP1)
1327 		strcat(name, " eDP1");
1328 	if (output_if & VOP_OUTPUT_IF_DP0)
1329 		strcat(name, " DP0");
1330 	if (output_if & VOP_OUTPUT_IF_DP1)
1331 		strcat(name, " DP1");
1332 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1333 		strcat(name, " HDMI0");
1334 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1335 		strcat(name, " HDMI1");
1336 
1337 	return name;
1338 }
1339 
1340 static char *get_plane_name(int plane_id, char *name)
1341 {
1342 	switch (plane_id) {
1343 	case ROCKCHIP_VOP2_CLUSTER0:
1344 		strcat(name, "Cluster0");
1345 		break;
1346 	case ROCKCHIP_VOP2_CLUSTER1:
1347 		strcat(name, "Cluster1");
1348 		break;
1349 	case ROCKCHIP_VOP2_ESMART0:
1350 		strcat(name, "Esmart0");
1351 		break;
1352 	case ROCKCHIP_VOP2_ESMART1:
1353 		strcat(name, "Esmart1");
1354 		break;
1355 	case ROCKCHIP_VOP2_SMART0:
1356 		strcat(name, "Smart0");
1357 		break;
1358 	case ROCKCHIP_VOP2_SMART1:
1359 		strcat(name, "Smart1");
1360 		break;
1361 	case ROCKCHIP_VOP2_CLUSTER2:
1362 		strcat(name, "Cluster2");
1363 		break;
1364 	case ROCKCHIP_VOP2_CLUSTER3:
1365 		strcat(name, "Cluster3");
1366 		break;
1367 	case ROCKCHIP_VOP2_ESMART2:
1368 		strcat(name, "Esmart2");
1369 		break;
1370 	case ROCKCHIP_VOP2_ESMART3:
1371 		strcat(name, "Esmart3");
1372 		break;
1373 	}
1374 
1375 	return name;
1376 }
1377 
1378 static bool is_yuv_output(u32 bus_format)
1379 {
1380 	switch (bus_format) {
1381 	case MEDIA_BUS_FMT_YUV8_1X24:
1382 	case MEDIA_BUS_FMT_YUV10_1X30:
1383 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1384 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1385 	case MEDIA_BUS_FMT_YUYV8_2X8:
1386 	case MEDIA_BUS_FMT_YVYU8_2X8:
1387 	case MEDIA_BUS_FMT_UYVY8_2X8:
1388 	case MEDIA_BUS_FMT_VYUY8_2X8:
1389 	case MEDIA_BUS_FMT_YUYV8_1X16:
1390 	case MEDIA_BUS_FMT_YVYU8_1X16:
1391 	case MEDIA_BUS_FMT_UYVY8_1X16:
1392 	case MEDIA_BUS_FMT_VYUY8_1X16:
1393 		return true;
1394 	default:
1395 		return false;
1396 	}
1397 }
1398 
1399 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1400 {
1401 	switch (csc_mode) {
1402 	case V4L2_COLORSPACE_SMPTE170M:
1403 	case V4L2_COLORSPACE_470_SYSTEM_M:
1404 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1405 		return CSC_BT601L;
1406 	case V4L2_COLORSPACE_REC709:
1407 	case V4L2_COLORSPACE_SMPTE240M:
1408 	case V4L2_COLORSPACE_DEFAULT:
1409 		if (bit_depth == CSC_13BIT_DEPTH)
1410 			return CSC_BT709L_13BIT;
1411 		else
1412 			return CSC_BT709L;
1413 	case V4L2_COLORSPACE_JPEG:
1414 		return CSC_BT601F;
1415 	case V4L2_COLORSPACE_BT2020:
1416 		if (bit_depth == CSC_13BIT_DEPTH)
1417 			return CSC_BT2020L_13BIT;
1418 		else
1419 			return CSC_BT2020;
1420 	case V4L2_COLORSPACE_BT709F:
1421 		if (bit_depth == CSC_10BIT_DEPTH) {
1422 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1423 			return CSC_BT601F;
1424 		} else {
1425 			return CSC_BT709F_13BIT;
1426 		}
1427 	case V4L2_COLORSPACE_BT2020F:
1428 		if (bit_depth == CSC_10BIT_DEPTH) {
1429 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1430 			return CSC_BT601F;
1431 		} else {
1432 			return CSC_BT2020F_13BIT;
1433 		}
1434 	default:
1435 		return CSC_BT709L;
1436 	}
1437 }
1438 
1439 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1440 {
1441 	/*
1442 	 * FIXME:
1443 	 *
1444 	 * There is no media type for YUV444 output,
1445 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1446 	 * yuv format.
1447 	 *
1448 	 * From H/W testing, YUV444 mode need a rb swap.
1449 	 */
1450 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1451 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1452 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1453 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1454 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1455 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1456 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1457 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1458 		return true;
1459 	else
1460 		return false;
1461 }
1462 
1463 static inline bool is_hot_plug_devices(int output_type)
1464 {
1465 	switch (output_type) {
1466 	case DRM_MODE_CONNECTOR_HDMIA:
1467 	case DRM_MODE_CONNECTOR_HDMIB:
1468 	case DRM_MODE_CONNECTOR_TV:
1469 	case DRM_MODE_CONNECTOR_DisplayPort:
1470 	case DRM_MODE_CONNECTOR_VGA:
1471 	case DRM_MODE_CONNECTOR_Unknown:
1472 		return true;
1473 	default:
1474 		return false;
1475 	}
1476 }
1477 
1478 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1479 {
1480 	int i = 0;
1481 
1482 	for (i = 0; i < vop2->data->nr_layers; i++) {
1483 		if (vop2->data->win_data[i].phys_id == phys_id)
1484 			return &vop2->data->win_data[i];
1485 	}
1486 
1487 	return NULL;
1488 }
1489 
1490 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1491 {
1492 	int i = 0;
1493 
1494 	for (i = 0; i < vop2->data->nr_pd; i++) {
1495 		if (vop2->data->pd[i].id == pd_id)
1496 			return &vop2->data->pd[i];
1497 	}
1498 
1499 	return NULL;
1500 }
1501 
1502 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1503 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1504 {
1505 	u32 vp_offset = crtc_id * 0x100;
1506 	int i;
1507 
1508 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1509 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1510 			crtc_id, false);
1511 
1512 	for (i = 0; i < lut_len; i++)
1513 		writel(lut_val[i], lut_regs + i);
1514 
1515 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1516 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1517 }
1518 
1519 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1520 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1521 {
1522 	u32 vp_offset = crtc_id * 0x100;
1523 	int i;
1524 
1525 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1526 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1527 			crtc_id, false);
1528 
1529 	for (i = 0; i < lut_len; i++)
1530 		writel(lut_val[i], lut_regs + i);
1531 
1532 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1533 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1534 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1535 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1536 }
1537 
1538 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1539 					struct display_state *state)
1540 {
1541 	struct connector_state *conn_state = &state->conn_state;
1542 	struct crtc_state *cstate = &state->crtc_state;
1543 	struct resource gamma_res;
1544 	fdt_size_t lut_size;
1545 	int i, lut_len, ret = 0;
1546 	u32 *lut_regs;
1547 	u32 *lut_val;
1548 	u32 r, g, b;
1549 	struct base2_disp_info *disp_info = conn_state->disp_info;
1550 	static int gamma_lut_en_num = 1;
1551 
1552 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1553 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1554 		return 0;
1555 	}
1556 
1557 	if (!disp_info)
1558 		return 0;
1559 
1560 	if (!disp_info->gamma_lut_data.size)
1561 		return 0;
1562 
1563 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1564 	if (ret)
1565 		printf("failed to get gamma lut res\n");
1566 	lut_regs = (u32 *)gamma_res.start;
1567 	lut_size = gamma_res.end - gamma_res.start + 1;
1568 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1569 		printf("failed to get gamma lut register\n");
1570 		return 0;
1571 	}
1572 	lut_len = lut_size / 4;
1573 	if (lut_len != 256 && lut_len != 1024) {
1574 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1575 		return 0;
1576 	}
1577 	lut_val = (u32 *)calloc(1, lut_size);
1578 	for (i = 0; i < lut_len; i++) {
1579 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1580 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1581 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1582 
1583 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1584 	}
1585 
1586 	if (vop2->version == VOP_VERSION_RK3568) {
1587 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1588 		gamma_lut_en_num++;
1589 	} else if (vop2->version == VOP_VERSION_RK3588) {
1590 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1591 		if (cstate->splice_mode) {
1592 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1593 			gamma_lut_en_num++;
1594 		}
1595 		gamma_lut_en_num++;
1596 	}
1597 
1598 	return 0;
1599 }
1600 
1601 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1602 					struct display_state *state)
1603 {
1604 	struct connector_state *conn_state = &state->conn_state;
1605 	struct crtc_state *cstate = &state->crtc_state;
1606 	int i, cubic_lut_len;
1607 	u32 vp_offset = cstate->crtc_id * 0x100;
1608 	struct base2_disp_info *disp_info = conn_state->disp_info;
1609 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1610 	u32 *cubic_lut_addr;
1611 
1612 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1613 		return 0;
1614 
1615 	if (!disp_info->cubic_lut_data.size)
1616 		return 0;
1617 
1618 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1619 	cubic_lut_len = disp_info->cubic_lut_data.size;
1620 
1621 	for (i = 0; i < cubic_lut_len / 2; i++) {
1622 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1623 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1624 					((lut->lblue[2 * i] & 0xff) << 24);
1625 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1626 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1627 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1628 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1629 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1630 		*cubic_lut_addr++ = 0;
1631 	}
1632 
1633 	if (cubic_lut_len % 2) {
1634 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1635 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1636 					((lut->lblue[2 * i] & 0xff) << 24);
1637 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1638 		*cubic_lut_addr++ = 0;
1639 		*cubic_lut_addr = 0;
1640 	}
1641 
1642 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1643 		    get_cubic_lut_buffer(cstate->crtc_id));
1644 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1645 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1646 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1647 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1648 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1649 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1650 
1651 	return 0;
1652 }
1653 
1654 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1655 				 struct bcsh_state *bcsh_state, int crtc_id)
1656 {
1657 	struct crtc_state *cstate = &state->crtc_state;
1658 	u32 vp_offset = crtc_id * 0x100;
1659 
1660 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1661 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1662 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1663 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1664 
1665 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1666 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1667 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1668 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1669 
1670 	if (!cstate->bcsh_en) {
1671 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1672 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1673 		return;
1674 	}
1675 
1676 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1677 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1678 			bcsh_state->brightness, false);
1679 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1680 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1681 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1682 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1683 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1684 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1685 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1686 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1687 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1688 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1689 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1690 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1691 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1692 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1693 }
1694 
1695 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1696 {
1697 	struct connector_state *conn_state = &state->conn_state;
1698 	struct base_bcsh_info *bcsh_info;
1699 	struct crtc_state *cstate = &state->crtc_state;
1700 	struct bcsh_state bcsh_state;
1701 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1702 
1703 	if (!conn_state->disp_info)
1704 		return;
1705 	bcsh_info = &conn_state->disp_info->bcsh_info;
1706 	if (!bcsh_info)
1707 		return;
1708 
1709 	if (bcsh_info->brightness != 50 ||
1710 	    bcsh_info->contrast != 50 ||
1711 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1712 		cstate->bcsh_en = true;
1713 
1714 	if (cstate->bcsh_en) {
1715 		if (!cstate->yuv_overlay)
1716 			cstate->post_r2y_en = 1;
1717 		if (!is_yuv_output(conn_state->bus_format))
1718 			cstate->post_y2r_en = 1;
1719 	} else {
1720 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1721 			cstate->post_r2y_en = 1;
1722 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1723 			cstate->post_y2r_en = 1;
1724 	}
1725 
1726 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1727 
1728 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1729 		brightness = interpolate(0, -128, 100, 127,
1730 					 bcsh_info->brightness);
1731 	else
1732 		brightness = interpolate(0, -32, 100, 31,
1733 					 bcsh_info->brightness);
1734 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1735 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1736 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1737 
1738 
1739 	/*
1740 	 *  a:[-30~0):
1741 	 *    sin_hue = 0x100 - sin(a)*256;
1742 	 *    cos_hue = cos(a)*256;
1743 	 *  a:[0~30]
1744 	 *    sin_hue = sin(a)*256;
1745 	 *    cos_hue = cos(a)*256;
1746 	 */
1747 	sin_hue = fixp_sin32(hue) >> 23;
1748 	cos_hue = fixp_cos32(hue) >> 23;
1749 
1750 	bcsh_state.brightness = brightness;
1751 	bcsh_state.contrast = contrast;
1752 	bcsh_state.saturation = saturation;
1753 	bcsh_state.sin_hue = sin_hue;
1754 	bcsh_state.cos_hue = cos_hue;
1755 
1756 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1757 	if (cstate->splice_mode)
1758 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1759 }
1760 
1761 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1762 {
1763 	struct connector_state *conn_state = &state->conn_state;
1764 	struct drm_display_mode *mode = &conn_state->mode;
1765 	struct crtc_state *cstate = &state->crtc_state;
1766 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1767 	u16 hdisplay = mode->crtc_hdisplay;
1768 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1769 
1770 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1771 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1772 	bg_dly -= bg_ovl_dly;
1773 
1774 	if (cstate->splice_mode)
1775 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1776 	else
1777 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1778 
1779 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1780 		hsync_len = 8;
1781 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1782 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1783 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1784 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1785 }
1786 
1787 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1788 {
1789 	struct connector_state *conn_state = &state->conn_state;
1790 	struct drm_display_mode *mode = &conn_state->mode;
1791 	struct crtc_state *cstate = &state->crtc_state;
1792 	u32 vp_offset = (cstate->crtc_id * 0x100);
1793 	u16 vtotal = mode->crtc_vtotal;
1794 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1795 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1796 	u16 hdisplay = mode->crtc_hdisplay;
1797 	u16 vdisplay = mode->crtc_vdisplay;
1798 	u16 hsize =
1799 	    hdisplay * (conn_state->overscan.left_margin +
1800 			conn_state->overscan.right_margin) / 200;
1801 	u16 vsize =
1802 	    vdisplay * (conn_state->overscan.top_margin +
1803 			conn_state->overscan.bottom_margin) / 200;
1804 	u16 hact_end, vact_end;
1805 	u32 val;
1806 
1807 	hsize = round_down(hsize, 2);
1808 	vsize = round_down(vsize, 2);
1809 
1810 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1811 	hact_end = hact_st + hsize;
1812 	val = hact_st << 16;
1813 	val |= hact_end;
1814 
1815 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1816 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1817 	vact_end = vact_st + vsize;
1818 	val = vact_st << 16;
1819 	val |= vact_end;
1820 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1821 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1822 	val |= scl_cal_scale2(hdisplay, hsize);
1823 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1824 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1825 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1826 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1827 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1828 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1829 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1830 		u16 vact_st_f1 = vtotal + vact_st + 1;
1831 		u16 vact_end_f1 = vact_st_f1 + vsize;
1832 
1833 		val = vact_st_f1 << 16 | vact_end_f1;
1834 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1835 	}
1836 
1837 	vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1838 	if (cstate->splice_mode)
1839 		vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1840 }
1841 
1842 /*
1843  * Read VOP internal power domain on/off status.
1844  * We should query BISR_STS register in PMU for
1845  * power up/down status when memory repair is enabled.
1846  * Return value: 1 for power on, 0 for power off;
1847  */
1848 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
1849 {
1850 	int val = 0;
1851 	int shift = 0;
1852 	int shift_factor = 0;
1853 	bool is_bisr_en = false;
1854 
1855 	/*
1856 	 * The order of pd status bits in BISR_STS register
1857 	 * is different from that in VOP SYS_STS register.
1858 	 */
1859 	if (pd_data->id == VOP2_PD_DSC_8K ||
1860 	    pd_data->id == VOP2_PD_DSC_4K ||
1861 	    pd_data->id == VOP2_PD_ESMART)
1862 			shift_factor = 1;
1863 
1864 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
1865 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
1866 	if (is_bisr_en) {
1867 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
1868 
1869 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
1870 					  ((val >> shift) & 0x1), 50 * 1000);
1871 	} else {
1872 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
1873 
1874 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
1875 					  !((val >> shift) & 0x1), 50 * 1000);
1876 	}
1877 }
1878 
1879 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
1880 {
1881 	struct vop2_power_domain_data *pd_data;
1882 	int ret = 0;
1883 
1884 	if (!pd_id)
1885 		return 0;
1886 
1887 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
1888 	if (!pd_data) {
1889 		printf("can't find pd_data by id\n");
1890 		return -EINVAL;
1891 	}
1892 
1893 	if (pd_data->parent_id) {
1894 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
1895 		if (ret) {
1896 			printf("can't open parent power domain\n");
1897 			return -EINVAL;
1898 		}
1899 	}
1900 
1901 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
1902 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
1903 	ret = vop2_wait_power_domain_on(vop2, pd_data);
1904 	if (ret) {
1905 		printf("wait vop2 power domain timeout\n");
1906 		return ret;
1907 	}
1908 
1909 	return 0;
1910 }
1911 
1912 static void rk3588_vop2_regsbak(struct vop2 *vop2)
1913 {
1914 	u32 *base = vop2->regs;
1915 	int i = 0;
1916 
1917 	/*
1918 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
1919 	 */
1920 	for (i = 0; i < (vop2->reg_len >> 2); i++)
1921 		vop2->regsbak[i] = base[i];
1922 }
1923 
1924 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
1925 {
1926 	struct vop2_win_data *win_data;
1927 	int layer_phy_id = 0;
1928 	int i, j;
1929 	u32 ovl_port_offset = 0;
1930 	u32 layer_nr = 0;
1931 	u8 shift = 0;
1932 
1933 	/* layer sel win id */
1934 	for (i = 0; i < vop2->data->nr_vps; i++) {
1935 		shift = 0;
1936 		ovl_port_offset = 0x100 * i;
1937 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1938 		for (j = 0; j < layer_nr; j++) {
1939 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1940 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1941 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
1942 					shift, win_data->layer_sel_win_id[i], false);
1943 			shift += 4;
1944 		}
1945 	}
1946 
1947 	/* win sel port */
1948 	for (i = 0; i < vop2->data->nr_vps; i++) {
1949 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1950 		for (j = 0; j < layer_nr; j++) {
1951 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1952 				continue;
1953 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1954 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1955 			shift = win_data->win_sel_port_offset * 2;
1956 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
1957 					shift, i, false);
1958 		}
1959 	}
1960 }
1961 
1962 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
1963 {
1964 	struct crtc_state *cstate = &state->crtc_state;
1965 	struct vop2_win_data *win_data;
1966 	int layer_phy_id = 0;
1967 	int total_used_layer = 0;
1968 	int port_mux = 0;
1969 	int i, j;
1970 	u32 layer_nr = 0;
1971 	u8 shift = 0;
1972 
1973 	/* layer sel win id */
1974 	for (i = 0; i < vop2->data->nr_vps; i++) {
1975 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1976 		for (j = 0; j < layer_nr; j++) {
1977 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1978 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1979 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
1980 					shift, win_data->layer_sel_win_id[i], false);
1981 			shift += 4;
1982 		}
1983 	}
1984 
1985 	/* win sel port */
1986 	for (i = 0; i < vop2->data->nr_vps; i++) {
1987 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1988 		for (j = 0; j < layer_nr; j++) {
1989 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1990 				continue;
1991 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1992 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1993 			shift = win_data->win_sel_port_offset * 2;
1994 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
1995 					LAYER_SEL_PORT_SHIFT + shift, i, false);
1996 		}
1997 	}
1998 
1999 	/**
2000 	 * port mux config
2001 	 */
2002 	for (i = 0; i < vop2->data->nr_vps; i++) {
2003 		shift = i * 4;
2004 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2005 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2006 			port_mux = total_used_layer - 1;
2007 		} else {
2008 			port_mux = 8;
2009 		}
2010 
2011 		if (i == vop2->data->nr_vps - 1)
2012 			port_mux = vop2->data->nr_mixers;
2013 
2014 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2015 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2016 				PORT_MUX_SHIFT + shift, port_mux, false);
2017 	}
2018 }
2019 
2020 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2021 {
2022 	if (!is_vop3(vop2))
2023 		return false;
2024 
2025 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2026 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2027 		return true;
2028 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2029 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2030 		return true;
2031 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2032 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2033 		return true;
2034 	else
2035 		return false;
2036 }
2037 
2038 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2039 {
2040 	struct vop2_win_data *win_data;
2041 	int layer_phy_id = 0;
2042 	int i, j;
2043 	u8 scale_engine_num = 0;
2044 	u32 layer_nr = 0;
2045 
2046 	/* store plane mask for vop2_fixup_dts */
2047 	for (i = 0; i < vop2->data->nr_vps; i++) {
2048 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2049 		for (j = 0; j < layer_nr; j++) {
2050 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2051 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2052 			if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2053 				continue;
2054 
2055 			win_data->scale_engine_num = scale_engine_num++;
2056 		}
2057 	}
2058 }
2059 
2060 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2061 {
2062 	struct crtc_state *cstate = &state->crtc_state;
2063 	struct vop2_vp_plane_mask *plane_mask;
2064 	int layer_phy_id = 0;
2065 	int i, j;
2066 	u32 layer_nr = 0;
2067 
2068 	if (vop2->global_init)
2069 		return;
2070 
2071 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2072 	if (soc_is_rk3566())
2073 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2074 				OTP_WIN_EN_SHIFT, 1, false);
2075 
2076 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2077 		u32 plane_mask;
2078 		int primary_plane_id;
2079 
2080 		for (i = 0; i < vop2->data->nr_vps; i++) {
2081 			plane_mask = cstate->crtc->vps[i].plane_mask;
2082 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2083 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2084 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2085 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2086 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2087 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2088 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2089 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2090 
2091 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2092 			for (j = 0; j < layer_nr; j++) {
2093 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2094 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2095 			}
2096 		}
2097 	} else {/* need soft assign plane mask */
2098 		/* find the first unplug devices and set it as main display */
2099 		int main_vp_index = -1;
2100 		int active_vp_num = 0;
2101 
2102 		for (i = 0; i < vop2->data->nr_vps; i++) {
2103 			if (cstate->crtc->vps[i].enable)
2104 				active_vp_num++;
2105 		}
2106 		printf("VOP have %d active VP\n", active_vp_num);
2107 
2108 		if (soc_is_rk3566() && active_vp_num > 2)
2109 			printf("ERROR: rk3566 only support 2 display output!!\n");
2110 		plane_mask = vop2->data->plane_mask;
2111 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2112 		/*
2113 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2114 		 * for cvbs store in plane_mask[2].
2115 		 */
2116 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2117 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2118 			plane_mask += 2 * VOP2_VP_MAX;
2119 
2120 		if (vop2->version == VOP_VERSION_RK3528) {
2121 			/*
2122 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2123 			 * by both vp0 and vp1.
2124 			 */
2125 			j = 0;
2126 		} else {
2127 			for (i = 0; i < vop2->data->nr_vps; i++) {
2128 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2129 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2130 					main_vp_index = i;
2131 					break;
2132 				}
2133 			}
2134 
2135 			/* if no find unplug devices, use vp0 as main display */
2136 			if (main_vp_index < 0) {
2137 				main_vp_index = 0;
2138 				vop2->vp_plane_mask[0] = plane_mask[0];
2139 			}
2140 
2141 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2142 		}
2143 
2144 		/* init other display except main display */
2145 		for (i = 0; i < vop2->data->nr_vps; i++) {
2146 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2147 				continue;
2148 			vop2->vp_plane_mask[i] = plane_mask[j++];
2149 		}
2150 
2151 		/* store plane mask for vop2_fixup_dts */
2152 		for (i = 0; i < vop2->data->nr_vps; i++) {
2153 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2154 			for (j = 0; j < layer_nr; j++) {
2155 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2156 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2157 			}
2158 		}
2159 	}
2160 
2161 	if (vop2->version == VOP_VERSION_RK3588)
2162 		rk3588_vop2_regsbak(vop2);
2163 	else
2164 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2165 
2166 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2167 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2168 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2169 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2170 
2171 	for (i = 0; i < vop2->data->nr_vps; i++) {
2172 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2173 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2174 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2175 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2176 	}
2177 
2178 	if (is_vop3(vop2))
2179 		vop3_overlay_init(vop2, state);
2180 	else
2181 		vop2_overlay_init(vop2, state);
2182 
2183 	if (is_vop3(vop2)) {
2184 		/*
2185 		 * you can rewrite at dts vop node:
2186 		 *
2187 		 * VOP3_ESMART_8K_MODE = 0,
2188 		 * VOP3_ESMART_4K_4K_MODE = 1,
2189 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2190 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2191 		 *
2192 		 * &vop {
2193 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2194 		 * };
2195 		 */
2196 		vop2->esmart_lb_mode = ofnode_read_u32_default(cstate->node, "esmart_lb_mode", -1);
2197 		if (vop2->esmart_lb_mode < 0)
2198 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2199 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2200 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2201 
2202 		vop3_init_esmart_scale_engine(vop2);
2203 	}
2204 
2205 	if (vop2->version == VOP_VERSION_RK3568)
2206 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2207 
2208 	vop2->global_init = true;
2209 }
2210 
2211 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2212 {
2213 	struct crtc_state *cstate = &state->crtc_state;
2214 	int ret;
2215 
2216 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
2217 	ret = clk_set_defaults(cstate->dev);
2218 	if (ret)
2219 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
2220 
2221 	rockchip_vop2_gamma_lut_init(vop2, state);
2222 	rockchip_vop2_cubic_lut_init(vop2, state);
2223 
2224 	return 0;
2225 }
2226 
2227 /*
2228  * VOP2 have multi video ports.
2229  * video port ------- crtc
2230  */
2231 static int rockchip_vop2_preinit(struct display_state *state)
2232 {
2233 	struct crtc_state *cstate = &state->crtc_state;
2234 	const struct vop2_data *vop2_data = cstate->crtc->data;
2235 
2236 	if (!rockchip_vop2) {
2237 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2238 		if (!rockchip_vop2)
2239 			return -ENOMEM;
2240 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2241 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2242 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2243 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2244 		if (rockchip_vop2->grf <= 0)
2245 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2246 		rockchip_vop2->version = vop2_data->version;
2247 		rockchip_vop2->data = vop2_data;
2248 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2249 			struct regmap *map;
2250 
2251 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2252 			if (rockchip_vop2->vop_grf <= 0)
2253 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2254 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2255 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2256 			if (rockchip_vop2->vo1_grf <= 0)
2257 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2258 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2259 			if (rockchip_vop2->sys_pmu <= 0)
2260 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2261 		}
2262 	}
2263 
2264 	cstate->private = rockchip_vop2;
2265 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2266 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2267 
2268 	vop2_global_initial(rockchip_vop2, state);
2269 
2270 	return 0;
2271 }
2272 
2273 /*
2274  * calc the dclk on rk3588
2275  * the available div of dclk is 1, 2, 4
2276  *
2277  */
2278 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2279 {
2280 	if (child_clk * 4 <= max_dclk)
2281 		return child_clk * 4;
2282 	else if (child_clk * 2 <= max_dclk)
2283 		return child_clk * 2;
2284 	else if (child_clk <= max_dclk)
2285 		return child_clk;
2286 	else
2287 		return 0;
2288 }
2289 
2290 /*
2291  * 4 pixclk/cycle on rk3588
2292  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2293  * DP: dp_pixclk = dclk_out <= dclk_core
2294  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2295  */
2296 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2297 				       int *dclk_core_div, int *dclk_out_div,
2298 				       int *if_pixclk_div, int *if_dclk_div)
2299 {
2300 	struct crtc_state *cstate = &state->crtc_state;
2301 	struct connector_state *conn_state = &state->conn_state;
2302 	struct drm_display_mode *mode = &conn_state->mode;
2303 	struct vop2 *vop2 = cstate->private;
2304 	unsigned long v_pixclk = mode->crtc_clock;
2305 	unsigned long dclk_core_rate = v_pixclk >> 2;
2306 	unsigned long dclk_rate = v_pixclk;
2307 	unsigned long dclk_out_rate;
2308 	u64 if_dclk_rate;
2309 	u64 if_pixclk_rate;
2310 	int output_type = conn_state->type;
2311 	int output_mode = conn_state->output_mode;
2312 	int K = 1;
2313 
2314 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2315 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2316 		printf("Dual channel and YUV420 can't work together\n");
2317 		return -EINVAL;
2318 	}
2319 
2320 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2321 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2322 		K = 2;
2323 
2324 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2325 		/*
2326 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2327 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2328 		 */
2329 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2330 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2331 			dclk_rate = dclk_rate >> 1;
2332 			K = 2;
2333 		}
2334 		if (cstate->dsc_enable) {
2335 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2336 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2337 		} else {
2338 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2339 			if_dclk_rate = dclk_core_rate / K;
2340 		}
2341 
2342 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2343 			dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk);
2344 
2345 		if (!dclk_rate) {
2346 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2347 			       vop2->data->vp_data->max_dclk, if_pixclk_rate);
2348 			return -EINVAL;
2349 		}
2350 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2351 		*if_dclk_div = dclk_rate / if_dclk_rate;
2352 		*dclk_core_div = dclk_rate / dclk_core_rate;
2353 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2354 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2355 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2356 		/* edp_pixclk = edp_dclk > dclk_core */
2357 		if_pixclk_rate = v_pixclk / K;
2358 		if_dclk_rate = v_pixclk / K;
2359 		dclk_rate = if_pixclk_rate * K;
2360 		*dclk_core_div = dclk_rate / dclk_core_rate;
2361 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2362 		*if_dclk_div = *if_pixclk_div;
2363 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2364 		dclk_out_rate = v_pixclk >> 2;
2365 		dclk_out_rate = dclk_out_rate / K;
2366 
2367 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
2368 		if (!dclk_rate) {
2369 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2370 			       vop2->data->vp_data->max_dclk, dclk_core_rate);
2371 			return -EINVAL;
2372 		}
2373 		*dclk_out_div = dclk_rate / dclk_out_rate;
2374 		*dclk_core_div = dclk_rate / dclk_core_rate;
2375 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2376 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2377 			K = 2;
2378 		if (cstate->dsc_enable)
2379 			/* dsc output is 96bit, dsi input is 192 bit */
2380 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2381 		else
2382 			if_pixclk_rate = dclk_core_rate / K;
2383 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2384 		dclk_out_rate = dclk_core_rate / K;
2385 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2386 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
2387 		if (!dclk_rate) {
2388 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2389 			       vop2->data->vp_data->max_dclk, dclk_rate);
2390 			return -EINVAL;
2391 		}
2392 
2393 		if (cstate->dsc_enable)
2394 			dclk_rate = dclk_rate >> 1;
2395 
2396 		*dclk_out_div = dclk_rate / dclk_out_rate;
2397 		*dclk_core_div = dclk_rate / dclk_core_rate;
2398 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2399 		if (cstate->dsc_enable)
2400 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
2401 
2402 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2403 		dclk_rate = v_pixclk;
2404 		*dclk_core_div = dclk_rate / dclk_core_rate;
2405 	}
2406 
2407 	*if_pixclk_div = ilog2(*if_pixclk_div);
2408 	*if_dclk_div = ilog2(*if_dclk_div);
2409 	*dclk_core_div = ilog2(*dclk_core_div);
2410 	*dclk_out_div = ilog2(*dclk_out_div);
2411 
2412 	return dclk_rate;
2413 }
2414 
2415 static int vop2_calc_dsc_clk(struct display_state *state)
2416 {
2417 	struct connector_state *conn_state = &state->conn_state;
2418 	struct drm_display_mode *mode = &conn_state->mode;
2419 	struct crtc_state *cstate = &state->crtc_state;
2420 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
2421 	u8 k = 1;
2422 
2423 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2424 		k = 2;
2425 
2426 	cstate->dsc_txp_clk_rate = v_pixclk;
2427 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2428 
2429 	cstate->dsc_pxl_clk_rate = v_pixclk;
2430 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2431 
2432 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2433 	 * cds_dat_width = 96;
2434 	 * bits_per_pixel = [8-12];
2435 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2436 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2437 	 * otherwise dsc_cds = crtc_clock / 8;
2438 	 */
2439 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2440 
2441 	return 0;
2442 }
2443 
2444 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2445 {
2446 	struct crtc_state *cstate = &state->crtc_state;
2447 	struct connector_state *conn_state = &state->conn_state;
2448 	struct drm_display_mode *mode = &conn_state->mode;
2449 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2450 	struct vop2 *vop2 = cstate->private;
2451 	u32 vp_offset = (cstate->crtc_id * 0x100);
2452 	u16 hdisplay = mode->crtc_hdisplay;
2453 	int output_if = conn_state->output_if;
2454 	int if_pixclk_div = 0;
2455 	int if_dclk_div = 0;
2456 	unsigned long dclk_rate;
2457 	u32 val;
2458 
2459 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2460 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2461 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2462 	} else {
2463 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2464 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2465 	}
2466 
2467 	if (cstate->dsc_enable) {
2468 		int k = 1;
2469 
2470 		if (!vop2->data->nr_dscs) {
2471 			printf("Unsupported DSC\n");
2472 			return 0;
2473 		}
2474 
2475 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2476 			k = 2;
2477 
2478 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2479 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2480 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2481 
2482 		vop2_calc_dsc_clk(state);
2483 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2484 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2485 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2486 	}
2487 
2488 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2489 
2490 	if (output_if & VOP_OUTPUT_IF_RGB) {
2491 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2492 				4, false);
2493 	}
2494 
2495 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2496 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2497 				3, false);
2498 	}
2499 
2500 	if (output_if & VOP_OUTPUT_IF_BT656) {
2501 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2502 				2, false);
2503 	}
2504 
2505 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2506 		if (cstate->crtc_id == 2)
2507 			val = 0;
2508 		else
2509 			val = 1;
2510 
2511 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2512 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2513 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2514 
2515 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2516 				1, false);
2517 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2518 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2519 				if_pixclk_div, false);
2520 
2521 		if (conn_state->hold_mode) {
2522 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2523 					EN_MASK, EDPI_TE_EN, 1, false);
2524 
2525 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2526 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2527 		}
2528 	}
2529 
2530 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2531 		if (cstate->crtc_id == 2)
2532 			val = 0;
2533 		else if (cstate->crtc_id == 3)
2534 			val = 1;
2535 		else
2536 			val = 3; /*VP1*/
2537 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2538 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2539 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2540 
2541 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2542 				1, false);
2543 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2544 				val, false);
2545 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2546 				if_pixclk_div, false);
2547 
2548 		if (conn_state->hold_mode) {
2549 			/* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */
2550 			if (vop2->version == VOP_VERSION_RK3588 && val == 3)
2551 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2552 						EN_MASK, EDPI_TE_EN, 0, false);
2553 			else
2554 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2555 						EN_MASK, EDPI_TE_EN, 1, false);
2556 
2557 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2558 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2559 		}
2560 	}
2561 
2562 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2563 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2564 				MIPI_DUAL_EN_SHIFT, 1, false);
2565 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2566 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2567 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2568 					false);
2569 		switch (conn_state->type) {
2570 		case DRM_MODE_CONNECTOR_DisplayPort:
2571 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2572 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2573 			break;
2574 		case DRM_MODE_CONNECTOR_eDP:
2575 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2576 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2577 			break;
2578 		case DRM_MODE_CONNECTOR_HDMIA:
2579 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2580 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2581 			break;
2582 		case DRM_MODE_CONNECTOR_DSI:
2583 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2584 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2585 			break;
2586 		default:
2587 			break;
2588 		}
2589 	}
2590 
2591 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2592 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2593 				1, false);
2594 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2595 				cstate->crtc_id, false);
2596 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2597 				if_dclk_div, false);
2598 
2599 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2600 				if_pixclk_div, false);
2601 
2602 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2603 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2604 	}
2605 
2606 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2607 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2608 				1, false);
2609 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2610 				cstate->crtc_id, false);
2611 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2612 				if_dclk_div, false);
2613 
2614 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2615 				if_pixclk_div, false);
2616 
2617 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2618 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2619 	}
2620 
2621 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2622 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2623 				1, false);
2624 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2625 				cstate->crtc_id, false);
2626 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2627 				if_dclk_div, false);
2628 
2629 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2630 				if_pixclk_div, false);
2631 
2632 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2633 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2634 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2635 				HDMI_SYNC_POL_MASK,
2636 				HDMI0_SYNC_POL_SHIFT, val);
2637 	}
2638 
2639 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2640 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2641 				1, false);
2642 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2643 				cstate->crtc_id, false);
2644 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2645 				if_dclk_div, false);
2646 
2647 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2648 				if_pixclk_div, false);
2649 
2650 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2651 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2652 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2653 				HDMI_SYNC_POL_MASK,
2654 				HDMI1_SYNC_POL_SHIFT, val);
2655 	}
2656 
2657 	if (output_if & VOP_OUTPUT_IF_DP0) {
2658 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2659 				1, false);
2660 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2661 				cstate->crtc_id, false);
2662 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2663 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2664 	}
2665 
2666 	if (output_if & VOP_OUTPUT_IF_DP1) {
2667 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2668 				1, false);
2669 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2670 				cstate->crtc_id, false);
2671 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2672 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2673 	}
2674 
2675 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2676 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2677 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2678 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2679 
2680 	return dclk_rate;
2681 }
2682 
2683 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2684 {
2685 	struct crtc_state *cstate = &state->crtc_state;
2686 	struct connector_state *conn_state = &state->conn_state;
2687 	struct drm_display_mode *mode = &conn_state->mode;
2688 	struct vop2 *vop2 = cstate->private;
2689 	u32 vp_offset = (cstate->crtc_id * 0x100);
2690 	bool dclk_inv;
2691 	u32 val;
2692 
2693 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2694 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2695 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2696 
2697 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2698 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2699 				1, false);
2700 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2701 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2702 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2703 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2704 	}
2705 
2706 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2707 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2708 				1, false);
2709 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2710 				BT1120_EN_SHIFT, 1, false);
2711 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2712 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2713 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2714 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2715 	}
2716 
2717 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2718 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2719 				1, false);
2720 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2721 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2722 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2723 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2724 	}
2725 
2726 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2727 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2728 				1, false);
2729 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2730 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
2731 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2732 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2733 	}
2734 
2735 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2736 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
2737 				1, false);
2738 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2739 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
2740 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2741 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2742 	}
2743 
2744 	if (conn_state->output_flags &
2745 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
2746 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
2747 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2748 				LVDS_DUAL_EN_SHIFT, 1, false);
2749 		if (conn_state->output_flags &
2750 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2751 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2752 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
2753 					false);
2754 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2755 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2756 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
2757 	}
2758 
2759 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
2760 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
2761 				1, false);
2762 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2763 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
2764 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2765 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2766 	}
2767 
2768 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
2769 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
2770 				1, false);
2771 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2772 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
2773 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2774 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2775 	}
2776 
2777 	if (conn_state->output_flags &
2778 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2779 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2780 				MIPI_DUAL_EN_SHIFT, 1, false);
2781 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2782 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2783 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2784 					false);
2785 	}
2786 
2787 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
2788 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
2789 				1, false);
2790 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2791 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
2792 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2793 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
2794 	}
2795 
2796 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2797 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2798 				1, false);
2799 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2800 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2801 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2802 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2803 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2804 				IF_CRTL_HDMI_PIN_POL_MASK,
2805 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2806 	}
2807 
2808 	return mode->clock;
2809 }
2810 
2811 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
2812 {
2813 	struct crtc_state *cstate = &state->crtc_state;
2814 	struct connector_state *conn_state = &state->conn_state;
2815 	struct drm_display_mode *mode = &conn_state->mode;
2816 	struct vop2 *vop2 = cstate->private;
2817 	u32 val;
2818 
2819 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2820 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2821 
2822 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2823 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2824 				1, false);
2825 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2826 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2827 	}
2828 
2829 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2830 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2831 				1, false);
2832 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2833 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2834 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2835 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2836 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2837 				IF_CRTL_HDMI_PIN_POL_MASK,
2838 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2839 	}
2840 
2841 	return mode->crtc_clock;
2842 }
2843 
2844 static void vop2_post_color_swap(struct display_state *state)
2845 {
2846 	struct crtc_state *cstate = &state->crtc_state;
2847 	struct connector_state *conn_state = &state->conn_state;
2848 	struct vop2 *vop2 = cstate->private;
2849 	u32 vp_offset = (cstate->crtc_id * 0x100);
2850 	u32 output_type = conn_state->type;
2851 	u32 data_swap = 0;
2852 
2853 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
2854 		data_swap = DSP_RB_SWAP;
2855 
2856 	if (vop2->version == VOP_VERSION_RK3588 &&
2857 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
2858 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
2859 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
2860 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
2861 		data_swap |= DSP_RG_SWAP;
2862 
2863 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
2864 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
2865 }
2866 
2867 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
2868 {
2869 	int ret = 0;
2870 
2871 	if (parent->dev)
2872 		ret = clk_set_parent(clk, parent);
2873 	if (ret < 0)
2874 		debug("failed to set %s as parent for %s\n",
2875 		      parent->dev->name, clk->dev->name);
2876 }
2877 
2878 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
2879 {
2880 	int ret = 0;
2881 
2882 	if (clk->dev)
2883 		ret = clk_set_rate(clk, rate);
2884 	if (ret < 0)
2885 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
2886 
2887 	return ret;
2888 }
2889 
2890 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
2891 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
2892 				  int *dsc_cds_clk_div, u64 dclk_rate)
2893 {
2894 	struct crtc_state *cstate = &state->crtc_state;
2895 
2896 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
2897 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
2898 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
2899 
2900 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
2901 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
2902 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
2903 }
2904 
2905 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
2906 {
2907 	struct crtc_state *cstate = &state->crtc_state;
2908 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
2909 	struct drm_dsc_picture_parameter_set config_pps;
2910 	const struct vop2_data *vop2_data = vop2->data;
2911 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
2912 	u32 *pps_val = (u32 *)&config_pps;
2913 	u32 decoder_regs_offset = (dsc_id * 0x100);
2914 	int i = 0;
2915 
2916 	memcpy(&config_pps, pps, sizeof(config_pps));
2917 
2918 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
2919 		config_pps.pps_3 &= 0xf0;
2920 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
2921 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
2922 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
2923 	}
2924 
2925 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
2926 		config_pps.rc_range_parameters[i] =
2927 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
2928 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
2929 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
2930 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
2931 	}
2932 
2933 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
2934 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
2935 }
2936 
2937 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
2938 {
2939 	struct connector_state *conn_state = &state->conn_state;
2940 	struct drm_display_mode *mode = &conn_state->mode;
2941 	struct crtc_state *cstate = &state->crtc_state;
2942 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2943 	const struct vop2_data *vop2_data = vop2->data;
2944 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
2945 	bool mipi_ds_mode = false;
2946 	u8 dsc_interface_mode = 0;
2947 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2948 	u16 hdisplay = mode->crtc_hdisplay;
2949 	u16 htotal = mode->crtc_htotal;
2950 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2951 	u16 vdisplay = mode->crtc_vdisplay;
2952 	u16 vtotal = mode->crtc_vtotal;
2953 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
2954 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2955 	u16 vact_end = vact_st + vdisplay;
2956 	u32 ctrl_regs_offset = (dsc_id * 0x30);
2957 	u32 decoder_regs_offset = (dsc_id * 0x100);
2958 	int dsc_txp_clk_div = 0;
2959 	int dsc_pxl_clk_div = 0;
2960 	int dsc_cds_clk_div = 0;
2961 	int val = 0;
2962 
2963 	if (!vop2->data->nr_dscs) {
2964 		printf("Unsupported DSC\n");
2965 		return;
2966 	}
2967 
2968 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
2969 		printf("DSC%d supported max slice is: %d, current is: %d\n",
2970 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
2971 
2972 	if (dsc_data->pd_id) {
2973 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
2974 			printf("open dsc%d pd fail\n", dsc_id);
2975 	}
2976 
2977 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
2978 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
2979 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
2980 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
2981 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2982 		dsc_interface_mode = VOP_DSC_IF_HDMI;
2983 	} else {
2984 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
2985 		if (mipi_ds_mode)
2986 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
2987 		else
2988 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
2989 	}
2990 
2991 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2992 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
2993 				DSC_MAN_MODE_SHIFT, 0, false);
2994 	else
2995 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
2996 				DSC_MAN_MODE_SHIFT, 1, false);
2997 
2998 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
2999 
3000 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
3001 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
3002 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
3003 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3004 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3005 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3006 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3007 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3008 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3009 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3010 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3011 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3012 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3013 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3014 
3015 	if (!mipi_ds_mode) {
3016 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3017 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3018 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3019 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3020 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3021 		int k = 1;
3022 
3023 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3024 			k = 2;
3025 
3026 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3027 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3028 
3029 		/*
3030 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3031 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3032 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3033 		 *
3034 		 * HDMI:
3035 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3036 		 *                 delay_line_num = 4 - BPP / 8
3037 		 *                                = (64 - target_bpp / 8) / 16
3038 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3039 		 *
3040 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
3041 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
3042 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3043 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
3044 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3045 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
3046 		 */
3047 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3048 		dsc_cds_rate_mhz = dsc_cds_rate;
3049 		dsc_hsync = hsync_len / 2;
3050 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
3051 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3052 		} else {
3053 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
3054 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
3055 					     be16_to_cpu(cstate->pps.chunk_size);
3056 
3057 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
3058 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
3059 
3060 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
3061 			if (dsc_hsync < 8)
3062 				dsc_hsync = 8;
3063 		}
3064 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3065 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3066 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3067 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3068 
3069 		/*
3070 		 * htotal / dclk_core = dsc_htotal /cds_clk
3071 		 *
3072 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3073 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3074 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3075 		 *
3076 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3077 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3078 		 */
3079 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3080 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3081 		val = dsc_htotal << 16 | dsc_hsync;
3082 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3083 				DSC_HTOTAL_PW_SHIFT, val, false);
3084 
3085 		dsc_hact_st = hact_st / 2;
3086 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3087 		val = dsc_hact_end << 16 | dsc_hact_st;
3088 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3089 				DSC_HACT_ST_END_SHIFT, val, false);
3090 
3091 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3092 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3093 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3094 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3095 	}
3096 
3097 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3098 			RST_DEASSERT_SHIFT, 1, false);
3099 	udelay(10);
3100 
3101 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
3102 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
3103 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3104 
3105 	vop2_load_pps(state, vop2, dsc_id);
3106 
3107 	val |= (1 << DSC_PPS_UPD_SHIFT);
3108 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
3109 
3110 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3111 	       dsc_id,
3112 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3113 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3114 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3115 }
3116 
3117 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3118 {
3119 	struct crtc_state *cstate = &state->crtc_state;
3120 	struct vop2 *vop2 = cstate->private;
3121 	struct udevice *vp_dev, *dev;
3122 	struct ofnode_phandle_args args;
3123 	char vp_name[10];
3124 	int ret;
3125 
3126 	if (vop2->version != VOP_VERSION_RK3588)
3127 		return false;
3128 
3129 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3130 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3131 		debug("warn: can't get vp device\n");
3132 		return false;
3133 	}
3134 
3135 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3136 					 0, &args);
3137 	if (ret) {
3138 		debug("assigned-clock-parents's node not define\n");
3139 		return false;
3140 	}
3141 
3142 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3143 		debug("warn: can't get clk device\n");
3144 		return false;
3145 	}
3146 
3147 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3148 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3149 		if (clk_dev)
3150 			*clk_dev = dev;
3151 		return true;
3152 	}
3153 
3154 	return false;
3155 }
3156 
3157 static int rockchip_vop2_init(struct display_state *state)
3158 {
3159 	struct crtc_state *cstate = &state->crtc_state;
3160 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3161 	struct connector_state *conn_state = &state->conn_state;
3162 	struct drm_display_mode *mode = &conn_state->mode;
3163 	struct vop2 *vop2 = cstate->private;
3164 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3165 	u16 hdisplay = mode->crtc_hdisplay;
3166 	u16 htotal = mode->crtc_htotal;
3167 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3168 	u16 hact_end = hact_st + hdisplay;
3169 	u16 vdisplay = mode->crtc_vdisplay;
3170 	u16 vtotal = mode->crtc_vtotal;
3171 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3172 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3173 	u16 vact_end = vact_st + vdisplay;
3174 	bool yuv_overlay = false;
3175 	u32 vp_offset = (cstate->crtc_id * 0x100);
3176 	u32 line_flag_offset = (cstate->crtc_id * 4);
3177 	u32 val, act_end;
3178 	u8 dither_down_en = 0;
3179 	u8 pre_dither_down_en = 0;
3180 	u8 dclk_div_factor = 0;
3181 	char output_type_name[30] = {0};
3182 	char dclk_name[9];
3183 	struct clk dclk;
3184 	struct clk hdmi0_phy_pll;
3185 	struct clk hdmi1_phy_pll;
3186 	struct clk hdmi_phy_pll;
3187 	struct udevice *disp_dev;
3188 	unsigned long dclk_rate = 0;
3189 	int ret;
3190 
3191 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3192 	       mode->crtc_hdisplay, mode->vdisplay,
3193 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3194 	       mode->vrefresh,
3195 	       get_output_if_name(conn_state->output_if, output_type_name),
3196 	       cstate->crtc_id);
3197 
3198 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3199 		cstate->splice_mode = true;
3200 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3201 		if (!cstate->splice_crtc_id) {
3202 			printf("%s: Splice mode is unsupported by vp%d\n",
3203 			       __func__, cstate->crtc_id);
3204 			return -EINVAL;
3205 		}
3206 
3207 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3208 				PORT_MERGE_EN_SHIFT, 1, false);
3209 	}
3210 
3211 	vop2_initial(vop2, state);
3212 	if (vop2->version == VOP_VERSION_RK3588)
3213 		dclk_rate = rk3588_vop2_if_cfg(state);
3214 	else if (vop2->version == VOP_VERSION_RK3568)
3215 		dclk_rate = rk3568_vop2_if_cfg(state);
3216 	else if (vop2->version == VOP_VERSION_RK3528)
3217 		dclk_rate = rk3528_vop2_if_cfg(state);
3218 
3219 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3220 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3221 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3222 
3223 	vop2_post_color_swap(state);
3224 
3225 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3226 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3227 
3228 	switch (conn_state->bus_format) {
3229 	case MEDIA_BUS_FMT_RGB565_1X16:
3230 		dither_down_en = 1;
3231 		break;
3232 	case MEDIA_BUS_FMT_RGB666_1X18:
3233 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3234 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3235 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3236 		dither_down_en = 1;
3237 		break;
3238 	case MEDIA_BUS_FMT_YUV8_1X24:
3239 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3240 		dither_down_en = 0;
3241 		pre_dither_down_en = 1;
3242 		break;
3243 	case MEDIA_BUS_FMT_YUV10_1X30:
3244 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3245 	case MEDIA_BUS_FMT_RGB888_1X24:
3246 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3247 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3248 	default:
3249 		dither_down_en = 0;
3250 		pre_dither_down_en = 0;
3251 		break;
3252 	}
3253 
3254 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
3255 		pre_dither_down_en = 0;
3256 	else
3257 		pre_dither_down_en = 1;
3258 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3259 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3260 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3261 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3262 
3263 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3264 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3265 			yuv_overlay, false);
3266 
3267 	cstate->yuv_overlay = yuv_overlay;
3268 
3269 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3270 		    (htotal << 16) | hsync_len);
3271 	val = hact_st << 16;
3272 	val |= hact_end;
3273 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3274 	val = vact_st << 16;
3275 	val |= vact_end;
3276 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3277 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3278 		u16 vact_st_f1 = vtotal + vact_st + 1;
3279 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3280 
3281 		val = vact_st_f1 << 16 | vact_end_f1;
3282 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3283 			    val);
3284 
3285 		val = vtotal << 16 | (vtotal + vsync_len);
3286 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3287 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3288 				INTERLACE_EN_SHIFT, 1, false);
3289 		if (vop2->version == VOP_VERSION_RK3528) {
3290 			if (conn_state->output_if & VOP_OUTPUT_IF_BT656 &&
3291 			    mode->vdisplay == 480)
3292 				vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3293 						DSP_FILED_POL, 0, false);
3294 			else
3295 				vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3296 						DSP_FILED_POL, 1, false);
3297 		} else {
3298 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3299 					DSP_FILED_POL, 1, false);
3300 		}
3301 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3302 				P2I_EN_SHIFT, 1, false);
3303 		vtotal += vtotal + 1;
3304 		act_end = vact_end_f1;
3305 	} else {
3306 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3307 				INTERLACE_EN_SHIFT, 0, false);
3308 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3309 				P2I_EN_SHIFT, 0, false);
3310 		act_end = vact_end;
3311 	}
3312 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3313 		    (vtotal << 16) | vsync_len);
3314 
3315 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) {
3316 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3317 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3318 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3319 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
3320 		else
3321 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3322 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
3323 	}
3324 
3325 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3326 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3327 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3328 	else
3329 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3330 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3331 
3332 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3333 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3334 
3335 	if (yuv_overlay)
3336 		val = 0x20010200;
3337 	else
3338 		val = 0;
3339 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3340 	if (cstate->splice_mode) {
3341 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3342 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3343 				yuv_overlay, false);
3344 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3345 	}
3346 
3347 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3348 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3349 
3350 	if (vp->xmirror_en)
3351 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3352 				DSP_X_MIR_EN_SHIFT, 1, false);
3353 
3354 	vop2_tv_config_update(state, vop2);
3355 	vop2_post_config(state, vop2);
3356 
3357 	if (cstate->dsc_enable) {
3358 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3359 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
3360 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
3361 		} else {
3362 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
3363 		}
3364 	}
3365 
3366 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3367 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
3368 	if (ret) {
3369 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3370 		return ret;
3371 	}
3372 
3373 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3374 	if (!ret) {
3375 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3376 		if (ret)
3377 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3378 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3379 		if (ret)
3380 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3381 	} else {
3382 		hdmi0_phy_pll.dev = NULL;
3383 		hdmi1_phy_pll.dev = NULL;
3384 		debug("%s: Faile to find display-subsystem node\n", __func__);
3385 	}
3386 
3387 	if (vop2->version == VOP_VERSION_RK3528) {
3388 		struct ofnode_phandle_args args;
3389 
3390 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
3391 						 "#clock-cells", 0, 0, &args);
3392 		if (!ret) {
3393 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
3394 			if (ret) {
3395 				debug("warn: can't get clk device\n");
3396 				return ret;
3397 			}
3398 		} else {
3399 			debug("assigned-clock-parents's node not define\n");
3400 		}
3401 	}
3402 
3403 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3404 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3405 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
3406 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3407 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
3408 
3409 		/*
3410 		 * uboot clk driver won't set dclk parent's rate when use
3411 		 * hdmi phypll as dclk source.
3412 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3413 		 * directly.
3414 		 */
3415 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3416 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3417 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3418 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3419 		} else {
3420 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3421 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3422 			} else {
3423 				/*
3424 				 * For RK3528, the path of CVBS output is like:
3425 				 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
3426 				 * The vop2 dclk should be four times crtc_clock for CVBS sampling
3427 				 * clock needs.
3428 				 */
3429 				if (vop2->version == VOP_VERSION_RK3528 &&
3430 				    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3431 					ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000);
3432 				else
3433 					ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3434 			}
3435 		}
3436 	} else {
3437 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3438 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3439 		else
3440 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3441 	}
3442 
3443 	if (IS_ERR_VALUE(ret)) {
3444 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3445 		       __func__, cstate->crtc_id, dclk_rate, ret);
3446 		return ret;
3447 	} else {
3448 		dclk_div_factor = mode->clock / dclk_rate;
3449 		if (vop2->version == VOP_VERSION_RK3528 &&
3450 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3451 			mode->crtc_clock = ret / 4 / 1000;
3452 		else
3453 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3454 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3455 	}
3456 
3457 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3458 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3459 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3460 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3461 
3462 	return 0;
3463 }
3464 
3465 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3466 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3467 			     uint32_t dst_h)
3468 {
3469 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3470 	uint16_t hscl_filter_mode, vscl_filter_mode;
3471 	uint8_t xgt2 = 0, xgt4 = 0;
3472 	uint8_t ygt2 = 0, ygt4 = 0;
3473 	uint32_t xfac = 0, yfac = 0;
3474 	u32 win_offset = win->reg_offset;
3475 	bool xgt_en = false;
3476 	bool xavg_en = false;
3477 
3478 	if (is_vop3(vop2)) {
3479 		if (src_w >= (4 * dst_w)) {
3480 			xgt4 = 1;
3481 			src_w >>= 2;
3482 		} else if (src_w >= (2 * dst_w)) {
3483 			xgt2 = 1;
3484 			src_w >>= 1;
3485 		}
3486 	}
3487 
3488 	if (src_h >= (4 * dst_h)) {
3489 		ygt4 = 1;
3490 		src_h >>= 2;
3491 	} else if (src_h >= (2 * dst_h)) {
3492 		ygt2 = 1;
3493 		src_h >>= 1;
3494 	}
3495 
3496 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3497 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3498 
3499 	if (yrgb_hor_scl_mode == SCALE_UP)
3500 		hscl_filter_mode = win->hsu_filter_mode;
3501 	else
3502 		hscl_filter_mode = win->hsd_filter_mode;
3503 
3504 	if (yrgb_ver_scl_mode == SCALE_UP)
3505 		vscl_filter_mode = win->vsu_filter_mode;
3506 	else
3507 		vscl_filter_mode = win->vsd_filter_mode;
3508 
3509 	/*
3510 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
3511 	 * at scale down mode
3512 	 */
3513 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
3514 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
3515 		dst_w += 1;
3516 	}
3517 
3518 	if (is_vop3(vop2)) {
3519 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
3520 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
3521 
3522 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
3523 			xavg_en = xgt2 || xgt4;
3524 		else
3525 			xgt_en = xgt2 || xgt4;
3526 	} else {
3527 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
3528 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
3529 	}
3530 
3531 	if (win->type == CLUSTER_LAYER) {
3532 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3533 			    yfac << 16 | xfac);
3534 
3535 		if (is_vop3(vop2)) {
3536 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3537 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
3538 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3539 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
3540 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3541 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3542 
3543 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3544 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3545 					yrgb_hor_scl_mode, false);
3546 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3547 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3548 					yrgb_ver_scl_mode, false);
3549 		} else {
3550 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3551 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3552 					yrgb_hor_scl_mode, false);
3553 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3554 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3555 					yrgb_ver_scl_mode, false);
3556 		}
3557 
3558 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
3559 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3560 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
3561 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3562 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
3563 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3564 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
3565 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3566 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
3567 		} else {
3568 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3569 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
3570 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3571 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
3572 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3573 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
3574 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3575 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
3576 		}
3577 	} else {
3578 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
3579 			    yfac << 16 | xfac);
3580 
3581 		if (is_vop3(vop2)) {
3582 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3583 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
3584 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3585 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
3586 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3587 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3588 		}
3589 
3590 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3591 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
3592 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3593 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
3594 
3595 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3596 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3597 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3598 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3599 
3600 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3601 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
3602 				hscl_filter_mode, false);
3603 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3604 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
3605 				vscl_filter_mode, false);
3606 	}
3607 }
3608 
3609 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3610 {
3611 	u32 win_offset = win->reg_offset;
3612 
3613 	if (win->type == CLUSTER_LAYER) {
3614 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3615 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3616 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3617 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3618 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3619 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3620 	} else {
3621 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3622 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3623 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3624 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3625 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3626 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3627 	}
3628 }
3629 
3630 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3631 {
3632 	struct crtc_state *cstate = &state->crtc_state;
3633 	struct connector_state *conn_state = &state->conn_state;
3634 	struct drm_display_mode *mode = &conn_state->mode;
3635 	struct vop2 *vop2 = cstate->private;
3636 	int src_w = cstate->src_rect.w;
3637 	int src_h = cstate->src_rect.h;
3638 	int crtc_x = cstate->crtc_rect.x;
3639 	int crtc_y = cstate->crtc_rect.y;
3640 	int crtc_w = cstate->crtc_rect.w;
3641 	int crtc_h = cstate->crtc_rect.h;
3642 	int xvir = cstate->xvir;
3643 	int y_mirror = 0;
3644 	int csc_mode;
3645 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3646 	/* offset of the right window in splice mode */
3647 	u32 splice_pixel_offset = 0;
3648 	u32 splice_yrgb_offset = 0;
3649 	u32 win_offset = win->reg_offset;
3650 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3651 
3652 	if (win->splice_mode_right) {
3653 		src_w = cstate->right_src_rect.w;
3654 		src_h = cstate->right_src_rect.h;
3655 		crtc_x = cstate->right_crtc_rect.x;
3656 		crtc_y = cstate->right_crtc_rect.y;
3657 		crtc_w = cstate->right_crtc_rect.w;
3658 		crtc_h = cstate->right_crtc_rect.h;
3659 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3660 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3661 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3662 	}
3663 
3664 	act_info = (src_h - 1) << 16;
3665 	act_info |= (src_w - 1) & 0xffff;
3666 
3667 	dsp_info = (crtc_h - 1) << 16;
3668 	dsp_info |= (crtc_w - 1) & 0xffff;
3669 
3670 	dsp_stx = crtc_x;
3671 	dsp_sty = crtc_y;
3672 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3673 
3674 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3675 		y_mirror = 1;
3676 	else
3677 		y_mirror = 0;
3678 
3679 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3680 
3681 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528)
3682 		vop2_axi_config(vop2, win);
3683 
3684 	if (y_mirror)
3685 		printf("WARN: y mirror is unsupported by cluster window\n");
3686 
3687 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
3688 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3689 			false);
3690 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
3691 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
3692 		    cstate->dma_addr + splice_yrgb_offset);
3693 
3694 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
3695 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
3696 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
3697 
3698 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
3699 
3700 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
3701 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
3702 			CLUSTER_RGB2YUV_EN_SHIFT,
3703 			is_yuv_output(conn_state->bus_format), false);
3704 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
3705 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
3706 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
3707 
3708 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3709 }
3710 
3711 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
3712 {
3713 	struct crtc_state *cstate = &state->crtc_state;
3714 	struct connector_state *conn_state = &state->conn_state;
3715 	struct drm_display_mode *mode = &conn_state->mode;
3716 	struct vop2 *vop2 = cstate->private;
3717 	int src_w = cstate->src_rect.w;
3718 	int src_h = cstate->src_rect.h;
3719 	int crtc_x = cstate->crtc_rect.x;
3720 	int crtc_y = cstate->crtc_rect.y;
3721 	int crtc_w = cstate->crtc_rect.w;
3722 	int crtc_h = cstate->crtc_rect.h;
3723 	int xvir = cstate->xvir;
3724 	int y_mirror = 0;
3725 	int csc_mode;
3726 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3727 	/* offset of the right window in splice mode */
3728 	u32 splice_pixel_offset = 0;
3729 	u32 splice_yrgb_offset = 0;
3730 	u32 win_offset = win->reg_offset;
3731 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3732 
3733 	if (win->splice_mode_right) {
3734 		src_w = cstate->right_src_rect.w;
3735 		src_h = cstate->right_src_rect.h;
3736 		crtc_x = cstate->right_crtc_rect.x;
3737 		crtc_y = cstate->right_crtc_rect.y;
3738 		crtc_w = cstate->right_crtc_rect.w;
3739 		crtc_h = cstate->right_crtc_rect.h;
3740 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3741 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3742 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3743 	}
3744 
3745 	/*
3746 	 * This is workaround solution for IC design:
3747 	 * esmart can't support scale down when actual_w % 16 == 1.
3748 	 */
3749 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
3750 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
3751 		src_w -= 1;
3752 	}
3753 
3754 	act_info = (src_h - 1) << 16;
3755 	act_info |= (src_w - 1) & 0xffff;
3756 
3757 	dsp_info = (crtc_h - 1) << 16;
3758 	dsp_info |= (crtc_w - 1) & 0xffff;
3759 
3760 	dsp_stx = crtc_x;
3761 	dsp_sty = crtc_y;
3762 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3763 
3764 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3765 		y_mirror = 1;
3766 	else
3767 		y_mirror = 0;
3768 
3769 	if (is_vop3(vop2))
3770 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
3771 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
3772 
3773 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3774 
3775 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528)
3776 		vop2_axi_config(vop2, win);
3777 
3778 	if (y_mirror)
3779 		cstate->dma_addr += (src_h - 1) * xvir * 4;
3780 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
3781 			YMIRROR_EN_SHIFT, y_mirror, false);
3782 
3783 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3784 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3785 			false);
3786 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
3787 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
3788 		    cstate->dma_addr + splice_yrgb_offset);
3789 
3790 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
3791 		    act_info);
3792 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
3793 		    dsp_info);
3794 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
3795 
3796 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
3797 			WIN_EN_SHIFT, 1, false);
3798 
3799 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
3800 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
3801 			RGB2YUV_EN_SHIFT,
3802 			is_yuv_output(conn_state->bus_format), false);
3803 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
3804 			CSC_MODE_SHIFT, csc_mode, false);
3805 
3806 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3807 }
3808 
3809 static void vop2_calc_display_rect_for_splice(struct display_state *state)
3810 {
3811 	struct crtc_state *cstate = &state->crtc_state;
3812 	struct connector_state *conn_state = &state->conn_state;
3813 	struct drm_display_mode *mode = &conn_state->mode;
3814 	struct display_rect *src_rect = &cstate->src_rect;
3815 	struct display_rect *dst_rect = &cstate->crtc_rect;
3816 	struct display_rect left_src, left_dst, right_src, right_dst;
3817 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
3818 	int left_src_w, left_dst_w, right_dst_w;
3819 
3820 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
3821 	if (left_dst_w < 0)
3822 		left_dst_w = 0;
3823 	right_dst_w = dst_rect->w - left_dst_w;
3824 
3825 	if (!right_dst_w)
3826 		left_src_w = src_rect->w;
3827 	else
3828 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
3829 
3830 	left_src.x = src_rect->x;
3831 	left_src.w = left_src_w;
3832 	left_dst.x = dst_rect->x;
3833 	left_dst.w = left_dst_w;
3834 	right_src.x = left_src.x + left_src.w;
3835 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
3836 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
3837 	right_dst.w = right_dst_w;
3838 
3839 	left_src.y = src_rect->y;
3840 	left_src.h = src_rect->h;
3841 	left_dst.y = dst_rect->y;
3842 	left_dst.h = dst_rect->h;
3843 	right_src.y = src_rect->y;
3844 	right_src.h = src_rect->h;
3845 	right_dst.y = dst_rect->y;
3846 	right_dst.h = dst_rect->h;
3847 
3848 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
3849 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
3850 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
3851 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
3852 }
3853 
3854 static int rockchip_vop2_set_plane(struct display_state *state)
3855 {
3856 	struct crtc_state *cstate = &state->crtc_state;
3857 	struct vop2 *vop2 = cstate->private;
3858 	struct vop2_win_data *win_data;
3859 	struct vop2_win_data *splice_win_data;
3860 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
3861 	char plane_name[10] = {0};
3862 
3863 	if (cstate->crtc_rect.w > cstate->max_output.width) {
3864 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
3865 		       cstate->crtc_rect.w, cstate->max_output.width);
3866 		return -EINVAL;
3867 	}
3868 
3869 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
3870 	if (!win_data) {
3871 		printf("invalid win id %d\n", primary_plane_id);
3872 		return -ENODEV;
3873 	}
3874 
3875 	/* ignore some plane register according vop3 esmart lb mode */
3876 	if (vop3_ignore_plane(vop2, win_data))
3877 		return -EACCES;
3878 
3879 	if (vop2->version == VOP_VERSION_RK3588) {
3880 		if (vop2_power_domain_on(vop2, win_data->pd_id))
3881 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
3882 	}
3883 
3884 	if (cstate->splice_mode) {
3885 		if (win_data->splice_win_id) {
3886 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
3887 			splice_win_data->splice_mode_right = true;
3888 
3889 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
3890 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
3891 
3892 			vop2_calc_display_rect_for_splice(state);
3893 			if (win_data->type == CLUSTER_LAYER)
3894 				vop2_set_cluster_win(state, splice_win_data);
3895 			else
3896 				vop2_set_smart_win(state, splice_win_data);
3897 		} else {
3898 			printf("ERROR: splice mode is unsupported by plane %s\n",
3899 			       get_plane_name(primary_plane_id, plane_name));
3900 			return -EINVAL;
3901 		}
3902 	}
3903 
3904 	if (win_data->type == CLUSTER_LAYER)
3905 		vop2_set_cluster_win(state, win_data);
3906 	else
3907 		vop2_set_smart_win(state, win_data);
3908 
3909 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
3910 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
3911 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
3912 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
3913 		cstate->dma_addr);
3914 
3915 	return 0;
3916 }
3917 
3918 static int rockchip_vop2_prepare(struct display_state *state)
3919 {
3920 	return 0;
3921 }
3922 
3923 static void vop2_dsc_cfg_done(struct display_state *state)
3924 {
3925 	struct connector_state *conn_state = &state->conn_state;
3926 	struct crtc_state *cstate = &state->crtc_state;
3927 	struct vop2 *vop2 = cstate->private;
3928 	u8 dsc_id = cstate->dsc_id;
3929 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3930 
3931 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3932 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
3933 				DSC_CFG_DONE_SHIFT, 1, false);
3934 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
3935 				DSC_CFG_DONE_SHIFT, 1, false);
3936 	} else {
3937 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
3938 				DSC_CFG_DONE_SHIFT, 1, false);
3939 	}
3940 }
3941 
3942 static int rockchip_vop2_enable(struct display_state *state)
3943 {
3944 	struct crtc_state *cstate = &state->crtc_state;
3945 	struct vop2 *vop2 = cstate->private;
3946 	u32 vp_offset = (cstate->crtc_id * 0x100);
3947 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3948 
3949 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3950 			STANDBY_EN_SHIFT, 0, false);
3951 
3952 	if (cstate->splice_mode)
3953 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3954 
3955 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3956 
3957 	if (cstate->dsc_enable)
3958 		vop2_dsc_cfg_done(state);
3959 
3960 	return 0;
3961 }
3962 
3963 static int rockchip_vop2_disable(struct display_state *state)
3964 {
3965 	struct crtc_state *cstate = &state->crtc_state;
3966 	struct vop2 *vop2 = cstate->private;
3967 	u32 vp_offset = (cstate->crtc_id * 0x100);
3968 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3969 
3970 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3971 			STANDBY_EN_SHIFT, 1, false);
3972 
3973 	if (cstate->splice_mode)
3974 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3975 
3976 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3977 
3978 	return 0;
3979 }
3980 
3981 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
3982 {
3983 	struct crtc_state *cstate = &state->crtc_state;
3984 	struct vop2 *vop2 = cstate->private;
3985 	int i = 0;
3986 	int correct_cursor_plane = -1;
3987 	int plane_type = -1;
3988 
3989 	if (cursor_plane < 0)
3990 		return -1;
3991 
3992 	if (plane_mask & (1 << cursor_plane))
3993 		return cursor_plane;
3994 
3995 	/* Get current cursor plane type */
3996 	for (i = 0; i < vop2->data->nr_layers; i++) {
3997 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
3998 			plane_type = vop2->data->plane_table[i].plane_type;
3999 			break;
4000 		}
4001 	}
4002 
4003 	/* Get the other same plane type plane id */
4004 	for (i = 0; i < vop2->data->nr_layers; i++) {
4005 		if (vop2->data->plane_table[i].plane_type == plane_type &&
4006 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
4007 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
4008 			break;
4009 		}
4010 	}
4011 
4012 	/* To check whether the new correct_cursor_plane is attach to current vp */
4013 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
4014 		printf("error: faild to find correct plane as cursor plane\n");
4015 		return -1;
4016 	}
4017 
4018 	printf("vp%d adjust cursor plane from %d to %d\n",
4019 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
4020 
4021 	return correct_cursor_plane;
4022 }
4023 
4024 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4025 {
4026 	struct crtc_state *cstate = &state->crtc_state;
4027 	struct vop2 *vop2 = cstate->private;
4028 	ofnode vp_node;
4029 	struct device_node *port_parent_node = cstate->ports_node;
4030 	static bool vop_fix_dts;
4031 	const char *path;
4032 	u32 plane_mask = 0;
4033 	int vp_id = 0;
4034 	int cursor_plane_id = -1;
4035 
4036 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4037 		return 0;
4038 
4039 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4040 		path = vp_node.np->full_name;
4041 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4042 
4043 		if (cstate->crtc->assign_plane)
4044 			continue;
4045 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4046 								 cstate->crtc->vps[vp_id].cursor_plane);
4047 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4048 		       vp_id, plane_mask,
4049 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4050 		       cursor_plane_id);
4051 
4052 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4053 				     plane_mask, 1);
4054 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4055 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4056 		if (cursor_plane_id >= 0)
4057 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4058 					     cursor_plane_id, 1);
4059 		vp_id++;
4060 	}
4061 
4062 	vop_fix_dts = true;
4063 
4064 	return 0;
4065 }
4066 
4067 static int rockchip_vop2_check(struct display_state *state)
4068 {
4069 	struct crtc_state *cstate = &state->crtc_state;
4070 	struct rockchip_crtc *crtc = cstate->crtc;
4071 
4072 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4073 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4074 		return -ENOTSUPP;
4075 	}
4076 
4077 	if (cstate->splice_mode) {
4078 		crtc->splice_mode = true;
4079 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4080 	}
4081 
4082 	return 0;
4083 }
4084 
4085 static int rockchip_vop2_mode_valid(struct display_state *state)
4086 {
4087 	struct connector_state *conn_state = &state->conn_state;
4088 	struct crtc_state *cstate = &state->crtc_state;
4089 	struct drm_display_mode *mode = &conn_state->mode;
4090 	struct videomode vm;
4091 
4092 	drm_display_mode_to_videomode(mode, &vm);
4093 
4094 	if (vm.hactive < 32 || vm.vactive < 32 ||
4095 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4096 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4097 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4098 		return -EINVAL;
4099 	}
4100 
4101 	return 0;
4102 }
4103 
4104 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4105 
4106 static int rockchip_vop2_plane_check(struct display_state *state)
4107 {
4108 	struct crtc_state *cstate = &state->crtc_state;
4109 	struct vop2 *vop2 = cstate->private;
4110 	struct display_rect *src = &cstate->src_rect;
4111 	struct display_rect *dst = &cstate->crtc_rect;
4112 	struct vop2_win_data *win_data;
4113 	int min_scale, max_scale;
4114 	int hscale, vscale;
4115 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4116 
4117 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4118 	if (!win_data) {
4119 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4120 		return -ENODEV;
4121 	}
4122 
4123 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4124 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4125 
4126 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4127 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4128 	if (hscale < 0 || vscale < 0) {
4129 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4130 		return -ERANGE;
4131 	}
4132 
4133 	return 0;
4134 }
4135 
4136 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4137 	ROCKCHIP_VOP2_ESMART0,
4138 	ROCKCHIP_VOP2_ESMART1,
4139 	ROCKCHIP_VOP2_ESMART2,
4140 	ROCKCHIP_VOP2_ESMART3,
4141 };
4142 
4143 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4144 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4145 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4146 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4147 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4148 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4149 };
4150 
4151 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4152 	{ /* one display policy for hdmi */
4153 		{/* main display */
4154 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4155 			.attached_layers_nr = 4,
4156 			.attached_layers = {
4157 				  ROCKCHIP_VOP2_CLUSTER0,
4158 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4159 				},
4160 		},
4161 		{/* second display */},
4162 		{/* third  display */},
4163 		{/* fourth display */},
4164 	},
4165 
4166 	{ /* two display policy */
4167 		{/* main display */
4168 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
4169 			.attached_layers_nr = 3,
4170 			.attached_layers = {
4171 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4172 				},
4173 		},
4174 
4175 		{/* second display */
4176 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4177 			.attached_layers_nr = 2,
4178 			.attached_layers = {
4179 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4180 				},
4181 		},
4182 		{/* third  display */},
4183 		{/* fourth display */},
4184 	},
4185 
4186 	{ /* one display policy for cvbs */
4187 		{/* main display */
4188 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4189 			.attached_layers_nr = 2,
4190 			.attached_layers = {
4191 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4192 				},
4193 		},
4194 		{/* second display */},
4195 		{/* third  display */},
4196 		{/* fourth display */},
4197 	},
4198 
4199 	{/* reserved */},
4200 };
4201 
4202 static struct vop2_win_data rk3528_win_data[5] = {
4203 	{
4204 		.name = "Esmart0",
4205 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4206 		.type = ESMART_LAYER,
4207 		.win_sel_port_offset = 8,
4208 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4209 		.reg_offset = 0,
4210 		.axi_id = 0,
4211 		.axi_yrgb_id = 0x06,
4212 		.axi_uv_id = 0x07,
4213 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4214 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4215 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4216 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4217 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4218 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4219 		.max_upscale_factor = 8,
4220 		.max_downscale_factor = 8,
4221 	},
4222 
4223 	{
4224 		.name = "Esmart1",
4225 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4226 		.type = ESMART_LAYER,
4227 		.win_sel_port_offset = 10,
4228 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4229 		.reg_offset = 0x200,
4230 		.axi_id = 0,
4231 		.axi_yrgb_id = 0x08,
4232 		.axi_uv_id = 0x09,
4233 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4234 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4235 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4236 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4237 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4238 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4239 		.max_upscale_factor = 8,
4240 		.max_downscale_factor = 8,
4241 	},
4242 
4243 	{
4244 		.name = "Esmart2",
4245 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4246 		.type = ESMART_LAYER,
4247 		.win_sel_port_offset = 12,
4248 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4249 		.reg_offset = 0x400,
4250 		.axi_id = 0,
4251 		.axi_yrgb_id = 0x0a,
4252 		.axi_uv_id = 0x0b,
4253 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4254 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4255 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4256 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4257 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4258 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4259 		.max_upscale_factor = 8,
4260 		.max_downscale_factor = 8,
4261 	},
4262 
4263 	{
4264 		.name = "Esmart3",
4265 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4266 		.type = ESMART_LAYER,
4267 		.win_sel_port_offset = 14,
4268 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
4269 		.reg_offset = 0x600,
4270 		.axi_id = 0,
4271 		.axi_yrgb_id = 0x0c,
4272 		.axi_uv_id = 0x0d,
4273 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4274 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4275 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4276 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4277 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4278 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4279 		.max_upscale_factor = 8,
4280 		.max_downscale_factor = 8,
4281 	},
4282 
4283 	{
4284 		.name = "Cluster0",
4285 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4286 		.type = CLUSTER_LAYER,
4287 		.win_sel_port_offset = 0,
4288 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
4289 		.reg_offset = 0,
4290 		.axi_id = 0,
4291 		.axi_yrgb_id = 0x02,
4292 		.axi_uv_id = 0x03,
4293 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4294 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4295 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4296 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4297 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4298 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4299 		.max_upscale_factor = 8,
4300 		.max_downscale_factor = 8,
4301 	},
4302 };
4303 
4304 static struct vop2_vp_data rk3528_vp_data[2] = {
4305 	{
4306 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4307 		.pre_scan_max_dly = 43,
4308 		.max_output = {4096, 4096},
4309 	},
4310 	{
4311 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4312 		.pre_scan_max_dly = 37,
4313 		.max_output = {1920, 1080},
4314 	},
4315 };
4316 
4317 const struct vop2_data rk3528_vop = {
4318 	.version = VOP_VERSION_RK3528,
4319 	.nr_vps = 2,
4320 	.vp_data = rk3528_vp_data,
4321 	.win_data = rk3528_win_data,
4322 	.plane_mask = rk3528_vp_plane_mask[0],
4323 	.plane_table = rk3528_plane_table,
4324 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
4325 	.nr_layers = 5,
4326 	.nr_mixers = 3,
4327 	.nr_gammas = 2,
4328 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
4329 };
4330 
4331 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4332 	ROCKCHIP_VOP2_SMART0,
4333 	ROCKCHIP_VOP2_SMART1,
4334 	ROCKCHIP_VOP2_ESMART0,
4335 	ROCKCHIP_VOP2_ESMART1,
4336 };
4337 
4338 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4339 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4340 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4341 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4342 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4343 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4344 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4345 };
4346 
4347 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4348 	{ /* one display policy */
4349 		{/* main display */
4350 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4351 			.attached_layers_nr = 6,
4352 			.attached_layers = {
4353 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
4354 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4355 				},
4356 		},
4357 		{/* second display */},
4358 		{/* third  display */},
4359 		{/* fourth display */},
4360 	},
4361 
4362 	{ /* two display policy */
4363 		{/* main display */
4364 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4365 			.attached_layers_nr = 3,
4366 			.attached_layers = {
4367 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4368 				},
4369 		},
4370 
4371 		{/* second display */
4372 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4373 			.attached_layers_nr = 3,
4374 			.attached_layers = {
4375 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4376 				},
4377 		},
4378 		{/* third  display */},
4379 		{/* fourth display */},
4380 	},
4381 
4382 	{ /* three display policy */
4383 		{/* main display */
4384 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4385 			.attached_layers_nr = 3,
4386 			.attached_layers = {
4387 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4388 				},
4389 		},
4390 
4391 		{/* second display */
4392 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4393 			.attached_layers_nr = 2,
4394 			.attached_layers = {
4395 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
4396 				},
4397 		},
4398 
4399 		{/* third  display */
4400 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
4401 			.attached_layers_nr = 1,
4402 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
4403 		},
4404 
4405 		{/* fourth display */},
4406 	},
4407 
4408 	{/* reserved for four display policy */},
4409 };
4410 
4411 static struct vop2_win_data rk3568_win_data[6] = {
4412 	{
4413 		.name = "Cluster0",
4414 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4415 		.type = CLUSTER_LAYER,
4416 		.win_sel_port_offset = 0,
4417 		.layer_sel_win_id = { 0, 0, 0, 0xff },
4418 		.reg_offset = 0,
4419 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4420 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4421 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4422 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4423 		.max_upscale_factor = 4,
4424 		.max_downscale_factor = 4,
4425 	},
4426 
4427 	{
4428 		.name = "Cluster1",
4429 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
4430 		.type = CLUSTER_LAYER,
4431 		.win_sel_port_offset = 1,
4432 		.layer_sel_win_id = { 1, 1, 1, 0xff },
4433 		.reg_offset = 0x200,
4434 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4435 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4436 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4437 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4438 		.max_upscale_factor = 4,
4439 		.max_downscale_factor = 4,
4440 	},
4441 
4442 	{
4443 		.name = "Esmart0",
4444 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4445 		.type = ESMART_LAYER,
4446 		.win_sel_port_offset = 4,
4447 		.layer_sel_win_id = { 2, 2, 2, 0xff },
4448 		.reg_offset = 0,
4449 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4450 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4451 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4452 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4453 		.max_upscale_factor = 8,
4454 		.max_downscale_factor = 8,
4455 	},
4456 
4457 	{
4458 		.name = "Esmart1",
4459 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4460 		.type = ESMART_LAYER,
4461 		.win_sel_port_offset = 5,
4462 		.layer_sel_win_id = { 6, 6, 6, 0xff },
4463 		.reg_offset = 0x200,
4464 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4465 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4466 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4467 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4468 		.max_upscale_factor = 8,
4469 		.max_downscale_factor = 8,
4470 	},
4471 
4472 	{
4473 		.name = "Smart0",
4474 		.phys_id = ROCKCHIP_VOP2_SMART0,
4475 		.type = SMART_LAYER,
4476 		.win_sel_port_offset = 6,
4477 		.layer_sel_win_id = { 3, 3, 3, 0xff },
4478 		.reg_offset = 0x400,
4479 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4480 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4481 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4482 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4483 		.max_upscale_factor = 8,
4484 		.max_downscale_factor = 8,
4485 	},
4486 
4487 	{
4488 		.name = "Smart1",
4489 		.phys_id = ROCKCHIP_VOP2_SMART1,
4490 		.type = SMART_LAYER,
4491 		.win_sel_port_offset = 7,
4492 		.layer_sel_win_id = { 7, 7, 7, 0xff },
4493 		.reg_offset = 0x600,
4494 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4495 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4496 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4497 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4498 		.max_upscale_factor = 8,
4499 		.max_downscale_factor = 8,
4500 	},
4501 };
4502 
4503 static struct vop2_vp_data rk3568_vp_data[3] = {
4504 	{
4505 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4506 		.pre_scan_max_dly = 42,
4507 		.max_output = {4096, 2304},
4508 	},
4509 	{
4510 		.feature = 0,
4511 		.pre_scan_max_dly = 40,
4512 		.max_output = {2048, 1536},
4513 	},
4514 	{
4515 		.feature = 0,
4516 		.pre_scan_max_dly = 40,
4517 		.max_output = {1920, 1080},
4518 	},
4519 };
4520 
4521 const struct vop2_data rk3568_vop = {
4522 	.version = VOP_VERSION_RK3568,
4523 	.nr_vps = 3,
4524 	.vp_data = rk3568_vp_data,
4525 	.win_data = rk3568_win_data,
4526 	.plane_mask = rk356x_vp_plane_mask[0],
4527 	.plane_table = rk356x_plane_table,
4528 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
4529 	.nr_layers = 6,
4530 	.nr_mixers = 5,
4531 	.nr_gammas = 1,
4532 };
4533 
4534 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4535 	ROCKCHIP_VOP2_ESMART0,
4536 	ROCKCHIP_VOP2_ESMART1,
4537 	ROCKCHIP_VOP2_ESMART2,
4538 	ROCKCHIP_VOP2_ESMART3,
4539 	ROCKCHIP_VOP2_CLUSTER0,
4540 	ROCKCHIP_VOP2_CLUSTER1,
4541 	ROCKCHIP_VOP2_CLUSTER2,
4542 	ROCKCHIP_VOP2_CLUSTER3,
4543 };
4544 
4545 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4546 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4547 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4548 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
4549 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
4550 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4551 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4552 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4553 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4554 };
4555 
4556 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4557 	{ /* one display policy */
4558 		{/* main display */
4559 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4560 			.attached_layers_nr = 8,
4561 			.attached_layers = {
4562 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
4563 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
4564 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
4565 			},
4566 		},
4567 		{/* second display */},
4568 		{/* third  display */},
4569 		{/* fourth display */},
4570 	},
4571 
4572 	{ /* two display policy */
4573 		{/* main display */
4574 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4575 			.attached_layers_nr = 4,
4576 			.attached_layers = {
4577 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
4578 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
4579 			},
4580 		},
4581 
4582 		{/* second display */
4583 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4584 			.attached_layers_nr = 4,
4585 			.attached_layers = {
4586 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
4587 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
4588 			},
4589 		},
4590 		{/* third  display */},
4591 		{/* fourth display */},
4592 	},
4593 
4594 	{ /* three display policy */
4595 		{/* main display */
4596 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4597 			.attached_layers_nr = 3,
4598 			.attached_layers = {
4599 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
4600 			},
4601 		},
4602 
4603 		{/* second display */
4604 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4605 			.attached_layers_nr = 3,
4606 			.attached_layers = {
4607 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
4608 			},
4609 		},
4610 
4611 		{/* third  display */
4612 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
4613 			.attached_layers_nr = 2,
4614 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
4615 		},
4616 
4617 		{/* fourth display */},
4618 	},
4619 
4620 	{ /* four display policy */
4621 		{/* main display */
4622 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4623 			.attached_layers_nr = 2,
4624 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
4625 		},
4626 
4627 		{/* second display */
4628 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER1,
4629 			.attached_layers_nr = 2,
4630 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
4631 		},
4632 
4633 		{/* third  display */
4634 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4635 			.attached_layers_nr = 2,
4636 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
4637 		},
4638 
4639 		{/* fourth display */
4640 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER3,
4641 			.attached_layers_nr = 2,
4642 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
4643 		},
4644 	},
4645 
4646 };
4647 
4648 static struct vop2_win_data rk3588_win_data[8] = {
4649 	{
4650 		.name = "Cluster0",
4651 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4652 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
4653 		.type = CLUSTER_LAYER,
4654 		.win_sel_port_offset = 0,
4655 		.layer_sel_win_id = { 0, 0, 0, 0 },
4656 		.reg_offset = 0,
4657 		.axi_id = 0,
4658 		.axi_yrgb_id = 2,
4659 		.axi_uv_id = 3,
4660 		.pd_id = VOP2_PD_CLUSTER0,
4661 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4662 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4663 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4664 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4665 		.max_upscale_factor = 4,
4666 		.max_downscale_factor = 4,
4667 	},
4668 
4669 	{
4670 		.name = "Cluster1",
4671 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
4672 		.type = CLUSTER_LAYER,
4673 		.win_sel_port_offset = 1,
4674 		.layer_sel_win_id = { 1, 1, 1, 1 },
4675 		.reg_offset = 0x200,
4676 		.axi_id = 0,
4677 		.axi_yrgb_id = 6,
4678 		.axi_uv_id = 7,
4679 		.pd_id = VOP2_PD_CLUSTER1,
4680 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4681 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4682 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4683 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4684 		.max_upscale_factor = 4,
4685 		.max_downscale_factor = 4,
4686 	},
4687 
4688 	{
4689 		.name = "Cluster2",
4690 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
4691 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
4692 		.type = CLUSTER_LAYER,
4693 		.win_sel_port_offset = 2,
4694 		.layer_sel_win_id = { 4, 4, 4, 4 },
4695 		.reg_offset = 0x400,
4696 		.axi_id = 1,
4697 		.axi_yrgb_id = 2,
4698 		.axi_uv_id = 3,
4699 		.pd_id = VOP2_PD_CLUSTER2,
4700 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4701 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4702 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4703 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4704 		.max_upscale_factor = 4,
4705 		.max_downscale_factor = 4,
4706 	},
4707 
4708 	{
4709 		.name = "Cluster3",
4710 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
4711 		.type = CLUSTER_LAYER,
4712 		.win_sel_port_offset = 3,
4713 		.layer_sel_win_id = { 5, 5, 5, 5 },
4714 		.reg_offset = 0x600,
4715 		.axi_id = 1,
4716 		.axi_yrgb_id = 6,
4717 		.axi_uv_id = 7,
4718 		.pd_id = VOP2_PD_CLUSTER3,
4719 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4720 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4721 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4722 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4723 		.max_upscale_factor = 4,
4724 		.max_downscale_factor = 4,
4725 	},
4726 
4727 	{
4728 		.name = "Esmart0",
4729 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4730 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
4731 		.type = ESMART_LAYER,
4732 		.win_sel_port_offset = 4,
4733 		.layer_sel_win_id = { 2, 2, 2, 2 },
4734 		.reg_offset = 0,
4735 		.axi_id = 0,
4736 		.axi_yrgb_id = 0x0a,
4737 		.axi_uv_id = 0x0b,
4738 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4739 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4740 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4741 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4742 		.max_upscale_factor = 8,
4743 		.max_downscale_factor = 8,
4744 	},
4745 
4746 	{
4747 		.name = "Esmart1",
4748 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4749 		.type = ESMART_LAYER,
4750 		.win_sel_port_offset = 5,
4751 		.layer_sel_win_id = { 3, 3, 3, 3 },
4752 		.reg_offset = 0x200,
4753 		.axi_id = 0,
4754 		.axi_yrgb_id = 0x0c,
4755 		.axi_uv_id = 0x0d,
4756 		.pd_id = VOP2_PD_ESMART,
4757 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4758 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4759 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4760 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4761 		.max_upscale_factor = 8,
4762 		.max_downscale_factor = 8,
4763 	},
4764 
4765 	{
4766 		.name = "Esmart2",
4767 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4768 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
4769 		.type = ESMART_LAYER,
4770 		.win_sel_port_offset = 6,
4771 		.layer_sel_win_id = { 6, 6, 6, 6 },
4772 		.reg_offset = 0x400,
4773 		.axi_id = 1,
4774 		.axi_yrgb_id = 0x0a,
4775 		.axi_uv_id = 0x0b,
4776 		.pd_id = VOP2_PD_ESMART,
4777 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4778 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4779 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4780 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4781 		.max_upscale_factor = 8,
4782 		.max_downscale_factor = 8,
4783 	},
4784 
4785 	{
4786 		.name = "Esmart3",
4787 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4788 		.type = ESMART_LAYER,
4789 		.win_sel_port_offset = 7,
4790 		.layer_sel_win_id = { 7, 7, 7, 7 },
4791 		.reg_offset = 0x600,
4792 		.axi_id = 1,
4793 		.axi_yrgb_id = 0x0c,
4794 		.axi_uv_id = 0x0d,
4795 		.pd_id = VOP2_PD_ESMART,
4796 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4797 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4798 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4799 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4800 		.max_upscale_factor = 8,
4801 		.max_downscale_factor = 8,
4802 	},
4803 };
4804 
4805 static struct dsc_error_info dsc_ecw[] = {
4806 	{0x00000000, "no error detected by DSC encoder"},
4807 	{0x0030ffff, "bits per component error"},
4808 	{0x0040ffff, "multiple mode error"},
4809 	{0x0050ffff, "line buffer depth error"},
4810 	{0x0060ffff, "minor version error"},
4811 	{0x0070ffff, "picture height error"},
4812 	{0x0080ffff, "picture width error"},
4813 	{0x0090ffff, "number of slices error"},
4814 	{0x00c0ffff, "slice height Error "},
4815 	{0x00d0ffff, "slice width error"},
4816 	{0x00e0ffff, "second line BPG offset error"},
4817 	{0x00f0ffff, "non second line BPG offset error"},
4818 	{0x0100ffff, "PPS ID error"},
4819 	{0x0110ffff, "bits per pixel (BPP) Error"},
4820 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
4821 
4822 	{0x01510001, "slice 0 RC buffer model overflow error"},
4823 	{0x01510002, "slice 1 RC buffer model overflow error"},
4824 	{0x01510004, "slice 2 RC buffer model overflow error"},
4825 	{0x01510008, "slice 3 RC buffer model overflow error"},
4826 	{0x01510010, "slice 4 RC buffer model overflow error"},
4827 	{0x01510020, "slice 5 RC buffer model overflow error"},
4828 	{0x01510040, "slice 6 RC buffer model overflow error"},
4829 	{0x01510080, "slice 7 RC buffer model overflow error"},
4830 
4831 	{0x01610001, "slice 0 RC buffer model underflow error"},
4832 	{0x01610002, "slice 1 RC buffer model underflow error"},
4833 	{0x01610004, "slice 2 RC buffer model underflow error"},
4834 	{0x01610008, "slice 3 RC buffer model underflow error"},
4835 	{0x01610010, "slice 4 RC buffer model underflow error"},
4836 	{0x01610020, "slice 5 RC buffer model underflow error"},
4837 	{0x01610040, "slice 6 RC buffer model underflow error"},
4838 	{0x01610080, "slice 7 RC buffer model underflow error"},
4839 
4840 	{0xffffffff, "unsuccessful RESET cycle status"},
4841 	{0x00a0ffff, "ICH full error precision settings error"},
4842 	{0x0020ffff, "native mode"},
4843 };
4844 
4845 static struct dsc_error_info dsc_buffer_flow[] = {
4846 	{0x00000000, "rate buffer status"},
4847 	{0x00000001, "line buffer status"},
4848 	{0x00000002, "decoder model status"},
4849 	{0x00000003, "pixel buffer status"},
4850 	{0x00000004, "balance fifo buffer status"},
4851 	{0x00000005, "syntax element fifo status"},
4852 };
4853 
4854 static struct vop2_dsc_data rk3588_dsc_data[] = {
4855 	{
4856 		.id = ROCKCHIP_VOP2_DSC_8K,
4857 		.pd_id = VOP2_PD_DSC_8K,
4858 		.max_slice_num = 8,
4859 		.max_linebuf_depth = 11,
4860 		.min_bits_per_pixel = 8,
4861 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
4862 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
4863 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
4864 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
4865 	},
4866 
4867 	{
4868 		.id = ROCKCHIP_VOP2_DSC_4K,
4869 		.pd_id = VOP2_PD_DSC_4K,
4870 		.max_slice_num = 2,
4871 		.max_linebuf_depth = 11,
4872 		.min_bits_per_pixel = 8,
4873 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
4874 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
4875 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
4876 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
4877 	},
4878 };
4879 
4880 static struct vop2_vp_data rk3588_vp_data[4] = {
4881 	{
4882 		.splice_vp_id = 1,
4883 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4884 		.pre_scan_max_dly = 54,
4885 		.max_dclk = 600000,
4886 		.max_output = {7680, 4320},
4887 	},
4888 	{
4889 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4890 		.pre_scan_max_dly = 54,
4891 		.max_dclk = 600000,
4892 		.max_output = {4096, 2304},
4893 	},
4894 	{
4895 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4896 		.pre_scan_max_dly = 52,
4897 		.max_dclk = 600000,
4898 		.max_output = {4096, 2304},
4899 	},
4900 	{
4901 		.feature = 0,
4902 		.pre_scan_max_dly = 52,
4903 		.max_dclk = 200000,
4904 		.max_output = {1920, 1080},
4905 	},
4906 };
4907 
4908 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
4909 	{
4910 	  .id = VOP2_PD_CLUSTER0,
4911 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
4912 	},
4913 	{
4914 	  .id = VOP2_PD_CLUSTER1,
4915 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
4916 	  .parent_id = VOP2_PD_CLUSTER0,
4917 	},
4918 	{
4919 	  .id = VOP2_PD_CLUSTER2,
4920 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
4921 	  .parent_id = VOP2_PD_CLUSTER0,
4922 	},
4923 	{
4924 	  .id = VOP2_PD_CLUSTER3,
4925 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
4926 	  .parent_id = VOP2_PD_CLUSTER0,
4927 	},
4928 	{
4929 	  .id = VOP2_PD_ESMART,
4930 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
4931 			    BIT(ROCKCHIP_VOP2_ESMART2) |
4932 			    BIT(ROCKCHIP_VOP2_ESMART3),
4933 	},
4934 	{
4935 	  .id = VOP2_PD_DSC_8K,
4936 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
4937 	},
4938 	{
4939 	  .id = VOP2_PD_DSC_4K,
4940 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
4941 	},
4942 };
4943 
4944 const struct vop2_data rk3588_vop = {
4945 	.version = VOP_VERSION_RK3588,
4946 	.nr_vps = 4,
4947 	.vp_data = rk3588_vp_data,
4948 	.win_data = rk3588_win_data,
4949 	.plane_mask = rk3588_vp_plane_mask[0],
4950 	.plane_table = rk3588_plane_table,
4951 	.pd = rk3588_vop_pd_data,
4952 	.dsc = rk3588_dsc_data,
4953 	.dsc_error_ecw = dsc_ecw,
4954 	.dsc_error_buffer_flow = dsc_buffer_flow,
4955 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
4956 	.nr_layers = 8,
4957 	.nr_mixers = 7,
4958 	.nr_gammas = 4,
4959 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
4960 	.nr_dscs = 2,
4961 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
4962 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
4963 };
4964 
4965 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
4966 	.preinit = rockchip_vop2_preinit,
4967 	.prepare = rockchip_vop2_prepare,
4968 	.init = rockchip_vop2_init,
4969 	.set_plane = rockchip_vop2_set_plane,
4970 	.enable = rockchip_vop2_enable,
4971 	.disable = rockchip_vop2_disable,
4972 	.fixup_dts = rockchip_vop2_fixup_dts,
4973 	.check = rockchip_vop2_check,
4974 	.mode_valid = rockchip_vop2_mode_valid,
4975 	.plane_check = rockchip_vop2_plane_check,
4976 };
4977