1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <asm/arch/clock.h> 21 #include <asm/gpio.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 #include <dm/of_access.h> 33 34 #include "rockchip_display.h" 35 #include "rockchip_crtc.h" 36 #include "rockchip_connector.h" 37 #include "rockchip_phy.h" 38 #include "rockchip_post_csc.h" 39 40 /* System registers definition */ 41 #define RK3568_REG_CFG_DONE 0x000 42 #define CFG_DONE_EN BIT(15) 43 44 #define RK3568_VERSION_INFO 0x004 45 #define EN_MASK 1 46 47 #define RK3568_AUTO_GATING_CTRL 0x008 48 #define AUTO_GATING_EN_SHIFT 31 49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT 14 50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT 7 51 52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD 0x014 53 #define AXI0_PORT_URGENCY_EN_SHIFT 24 54 55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD 0x018 56 #define AXI1_PORT_URGENCY_EN_SHIFT 24 57 58 #define RK3576_SYS_MMU_CTRL 0x020 59 #define RKMMU_V2_EN_SHIFT 0 60 #define RKMMU_V2_SEL_AXI_SHIFT 1 61 62 #define RK3568_SYS_AXI_LUT_CTRL 0x024 63 #define LUT_DMA_EN_SHIFT 0 64 #define DSP_VS_T_SEL_SHIFT 16 65 66 #define RK3568_DSP_IF_EN 0x028 67 #define RGB_EN_SHIFT 0 68 #define RK3588_DP0_EN_SHIFT 0 69 #define RK3588_DP1_EN_SHIFT 1 70 #define RK3588_RGB_EN_SHIFT 8 71 #define HDMI0_EN_SHIFT 1 72 #define EDP0_EN_SHIFT 3 73 #define RK3588_EDP0_EN_SHIFT 2 74 #define RK3588_HDMI0_EN_SHIFT 3 75 #define MIPI0_EN_SHIFT 4 76 #define RK3588_EDP1_EN_SHIFT 4 77 #define RK3588_HDMI1_EN_SHIFT 5 78 #define RK3588_MIPI0_EN_SHIFT 6 79 #define MIPI1_EN_SHIFT 20 80 #define RK3588_MIPI1_EN_SHIFT 7 81 #define LVDS0_EN_SHIFT 5 82 #define LVDS1_EN_SHIFT 24 83 #define BT1120_EN_SHIFT 6 84 #define BT656_EN_SHIFT 7 85 #define IF_MUX_MASK 3 86 #define RGB_MUX_SHIFT 8 87 #define HDMI0_MUX_SHIFT 10 88 #define RK3588_DP0_MUX_SHIFT 12 89 #define RK3588_DP1_MUX_SHIFT 14 90 #define EDP0_MUX_SHIFT 14 91 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 92 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 93 #define MIPI0_MUX_SHIFT 16 94 #define RK3588_MIPI0_MUX_SHIFT 20 95 #define MIPI1_MUX_SHIFT 21 96 #define LVDS0_MUX_SHIFT 18 97 #define LVDS1_MUX_SHIFT 25 98 99 #define RK3576_SYS_PORT_CTRL 0x028 100 #define VP_INTR_MERGE_EN_SHIFT 14 101 #define RK3576_DSP_VS_T_SEL_SHIFT 4 102 #define INTERLACE_FRM_REG_DONE_MASK 0x7 103 #define INTERLACE_FRM_REG_DONE_SHIFT 0 104 105 #define RK3568_DSP_IF_CTRL 0x02c 106 #define LVDS_DUAL_EN_SHIFT 0 107 #define RK3588_BT656_UV_SWAP_SHIFT 0 108 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 109 #define RK3588_BT656_YC_SWAP_SHIFT 1 110 #define LVDS_DUAL_SWAP_EN_SHIFT 2 111 #define BT656_UV_SWAP 4 112 #define RK3588_BT1120_UV_SWAP_SHIFT 4 113 #define BT656_YC_SWAP 5 114 #define RK3588_BT1120_YC_SWAP_SHIFT 5 115 #define BT656_DCLK_POL 6 116 #define RK3588_HDMI_DUAL_EN_SHIFT 8 117 #define RK3588_EDP_DUAL_EN_SHIFT 8 118 #define RK3588_DP_DUAL_EN_SHIFT 9 119 #define RK3568_MIPI_DUAL_EN_SHIFT 10 120 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 121 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 122 123 #define RK3568_DSP_IF_POL 0x030 124 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 125 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 126 #define IF_CTRL_MIPI_PIN_POL_MASK 0x7 127 #define IF_CTRL_MIPI_PIN_POL_SHIFT 16 128 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 129 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 130 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 131 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 132 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 133 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 134 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 135 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 136 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 137 138 #define RK3562_MIPI_DCLK_POL_SHIFT 15 139 #define RK3562_MIPI_PIN_POL_SHIFT 12 140 #define RK3562_IF_PIN_POL_MASK 0x7 141 142 #define RK3588_DP0_PIN_POL_SHIFT 8 143 #define RK3588_DP1_PIN_POL_SHIFT 12 144 #define RK3588_IF_PIN_POL_MASK 0x7 145 146 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 147 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 148 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 149 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 150 #define MIPI0_PIXCLK_DIV_SHIFT 24 151 #define MIPI1_PIXCLK_DIV_SHIFT 26 152 153 #define RK3576_SYS_CLUSTER_PD_CTRL 0x030 154 #define RK3576_CLUSTER_PD_EN_SHIFT 0 155 156 #define RK3588_SYS_PD_CTRL 0x034 157 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 158 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 159 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 160 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 161 #define RK3588_DSC_8K_PD_EN_SHIFT 5 162 #define RK3588_DSC_4K_PD_EN_SHIFT 6 163 #define RK3588_ESMART_PD_EN_SHIFT 7 164 165 #define RK3576_SYS_ESMART_PD_CTRL 0x034 166 #define RK3576_ESMART_PD_EN_SHIFT 0 167 #define RK3576_ESMART_LB_MODE_SEL_SHIFT 6 168 #define RK3576_ESMART_LB_MODE_SEL_MASK 0x3 169 170 #define RK3568_SYS_OTP_WIN_EN 0x50 171 #define OTP_WIN_EN_SHIFT 0 172 #define RK3568_SYS_LUT_PORT_SEL 0x58 173 #define GAMMA_PORT_SEL_MASK 0x3 174 #define GAMMA_PORT_SEL_SHIFT 0 175 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 176 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 177 #define PORT_MERGE_EN_SHIFT 16 178 #define ESMART_LB_MODE_SEL_MASK 0x3 179 #define ESMART_LB_MODE_SEL_SHIFT 26 180 181 #define RK3568_VP0_LINE_FLAG 0x70 182 #define RK3568_VP1_LINE_FLAG 0x74 183 #define RK3568_VP2_LINE_FLAG 0x78 184 #define RK3568_SYS0_INT_EN 0x80 185 #define RK3568_SYS0_INT_CLR 0x84 186 #define RK3568_SYS0_INT_STATUS 0x88 187 #define RK3568_SYS1_INT_EN 0x90 188 #define RK3568_SYS1_INT_CLR 0x94 189 #define RK3568_SYS1_INT_STATUS 0x98 190 #define RK3568_VP0_INT_EN 0xA0 191 #define RK3568_VP0_INT_CLR 0xA4 192 #define RK3568_VP0_INT_STATUS 0xA8 193 #define RK3568_VP1_INT_EN 0xB0 194 #define RK3568_VP1_INT_CLR 0xB4 195 #define RK3568_VP1_INT_STATUS 0xB8 196 #define RK3568_VP2_INT_EN 0xC0 197 #define RK3568_VP2_INT_CLR 0xC4 198 #define RK3568_VP2_INT_STATUS 0xC8 199 #define RK3568_VP2_INT_RAW_STATUS 0xCC 200 #define RK3588_VP3_INT_EN 0xD0 201 #define RK3588_VP3_INT_CLR 0xD4 202 #define RK3588_VP3_INT_STATUS 0xD8 203 #define RK3576_WB_CTRL 0x100 204 #define RK3576_WB_XSCAL_FACTOR 0x104 205 #define RK3576_WB_YRGB_MST 0x108 206 #define RK3576_WB_CBR_MST 0x10C 207 #define RK3576_WB_VIR_STRIDE 0x110 208 #define RK3576_WB_TIMEOUT_CTRL 0x114 209 #define RK3576_MIPI0_IF_CTRL 0x180 210 #define RK3576_IF_OUT_EN_SHIFT 0 211 #define RK3576_IF_CLK_OUT_EN_SHIFT 1 212 #define RK3576_IF_PORT_SEL_SHIFT 2 213 #define RK3576_IF_PORT_SEL_MASK 0x3 214 #define RK3576_IF_PIN_POL_SHIFT 4 215 #define RK3576_IF_PIN_POL_MASK 0x7 216 #define RK3576_IF_SPLIT_EN_SHIFT 8 217 #define RK3576_IF_DATA1_SEL_SHIFT 9 218 #define RK3576_MIPI_CMD_MODE_SHIFT 11 219 #define RK3576_IF_DCLK_SEL_SHIFT 21 220 #define RK3576_IF_DCLK_SEL_MASK 0x1 221 #define RK3576_IF_PIX_CLK_SEL_SHIFT 20 222 #define RK3576_IF_PIX_CLK_SEL_MASK 0x1 223 #define RK3576_IF_REGDONE_IMD_EN_SHIFT 31 224 #define RK3576_HDMI0_IF_CTRL 0x184 225 #define RK3576_EDP0_IF_CTRL 0x188 226 #define RK3576_DP0_IF_CTRL 0x18C 227 #define RK3576_RGB_IF_CTRL 0x194 228 #define RK3576_BT656_OUT_EN_SHIFT 12 229 #define RK3576_BT656_UV_SWAP_SHIFT 13 230 #define RK3576_BT656_YC_SWAP_SHIFT 14 231 #define RK3576_BT1120_OUT_EN_SHIFT 16 232 #define RK3576_BT1120_UV_SWAP_SHIFT 17 233 #define RK3576_BT1120_YC_SWAP_SHIFT 18 234 #define RK3576_DP1_IF_CTRL 0x1A4 235 #define RK3576_DP2_IF_CTRL 0x1B0 236 237 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 238 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 239 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 240 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 241 242 #define RK3568_SYS_STATUS0 0x60 243 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 244 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 245 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 246 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 247 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 248 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 249 #define RK3588_ESMART_PD_STATUS_SHIFT 15 250 251 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 252 #define LINE_FLAG_NUM_MASK 0x1fff 253 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 254 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 255 256 /* DSC CTRL registers definition */ 257 #define RK3588_DSC_8K_SYS_CTRL 0x200 258 #define DSC_PORT_SEL_MASK 0x3 259 #define DSC_PORT_SEL_SHIFT 0 260 #define DSC_MAN_MODE_MASK 0x1 261 #define DSC_MAN_MODE_SHIFT 2 262 #define DSC_INTERFACE_MODE_MASK 0x3 263 #define DSC_INTERFACE_MODE_SHIFT 4 264 #define DSC_PIXEL_NUM_MASK 0x3 265 #define DSC_PIXEL_NUM_SHIFT 6 266 #define DSC_PXL_CLK_DIV_MASK 0x1 267 #define DSC_PXL_CLK_DIV_SHIFT 8 268 #define DSC_CDS_CLK_DIV_MASK 0x3 269 #define DSC_CDS_CLK_DIV_SHIFT 12 270 #define DSC_TXP_CLK_DIV_MASK 0x3 271 #define DSC_TXP_CLK_DIV_SHIFT 14 272 #define DSC_INIT_DLY_MODE_MASK 0x1 273 #define DSC_INIT_DLY_MODE_SHIFT 16 274 #define DSC_SCAN_EN_SHIFT 17 275 #define DSC_HALT_EN_SHIFT 18 276 277 #define RK3588_DSC_8K_RST 0x204 278 #define RST_DEASSERT_MASK 0x1 279 #define RST_DEASSERT_SHIFT 0 280 281 #define RK3588_DSC_8K_CFG_DONE 0x208 282 #define DSC_CFG_DONE_SHIFT 0 283 284 #define RK3588_DSC_8K_INIT_DLY 0x20C 285 #define DSC_INIT_DLY_NUM_MASK 0xffff 286 #define DSC_INIT_DLY_NUM_SHIFT 0 287 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 288 289 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 290 #define DSC_HTOTAL_PW_MASK 0xffffffff 291 #define DSC_HTOTAL_PW_SHIFT 0 292 293 #define RK3588_DSC_8K_HACT_ST_END 0x214 294 #define DSC_HACT_ST_END_MASK 0xffffffff 295 #define DSC_HACT_ST_END_SHIFT 0 296 297 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 298 #define DSC_VTOTAL_PW_MASK 0xffffffff 299 #define DSC_VTOTAL_PW_SHIFT 0 300 301 #define RK3588_DSC_8K_VACT_ST_END 0x21C 302 #define DSC_VACT_ST_END_MASK 0xffffffff 303 #define DSC_VACT_ST_END_SHIFT 0 304 305 #define RK3588_DSC_8K_STATUS 0x220 306 307 /* Overlay registers definition */ 308 #define RK3528_OVL_SYS 0x500 309 #define RK3528_OVL_SYS_PORT_SEL 0x504 310 #define RK3528_OVL_SYS_GATING_EN 0x508 311 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 312 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 313 #define ESMART_DLY_NUM_MASK 0xff 314 #define ESMART_DLY_NUM_SHIFT 0 315 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 316 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 317 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 318 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 319 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 320 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 321 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 322 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL 0x540 323 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL 0x544 324 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL 0x548 325 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL 0x54c 326 327 #define RK3528_OVL_PORT0_CTRL 0x600 328 #define RK3568_OVL_CTRL 0x600 329 #define OVL_MODE_SEL_MASK 0x1 330 #define OVL_MODE_SEL_SHIFT 0 331 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 332 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 333 #define RK3568_OVL_LAYER_SEL 0x604 334 #define LAYER_SEL_MASK 0xf 335 336 #define RK3568_OVL_PORT_SEL 0x608 337 #define PORT_MUX_MASK 0xf 338 #define PORT_MUX_SHIFT 0 339 #define LAYER_SEL_PORT_MASK 0x3 340 #define LAYER_SEL_PORT_SHIFT 16 341 342 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 343 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 344 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 345 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 346 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 347 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 348 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 349 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 350 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 351 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 352 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 353 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 354 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 355 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 356 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 357 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 358 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 359 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 360 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 361 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 362 #define RK3576_EXTRA_SRC_COLOR_CTRL 0x650 363 #define RK3576_EXTRA_DST_COLOR_CTRL 0x654 364 #define RK3576_EXTRA_SRC_ALPHA_CTRL 0x658 365 #define RK3576_EXTRA_DST_ALPHA_CTRL 0x65C 366 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 367 #define RK3528_HDR_DST_COLOR_CTRL 0x664 368 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 369 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 370 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 371 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 372 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 373 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 374 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 375 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 376 #define BG_MIX_CTRL_MASK 0xff 377 #define BG_MIX_CTRL_SHIFT 24 378 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 379 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 380 #define RK3568_CLUSTER_DLY_NUM 0x6F0 381 #define RK3568_SMART_DLY_NUM 0x6F8 382 383 #define RK3528_OVL_PORT1_CTRL 0x700 384 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 385 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 386 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 387 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 388 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 389 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 390 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 391 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 392 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 393 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 394 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 395 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 396 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 397 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 398 #define RK3576_OVL_PORT2_CTRL 0x800 399 #define RK3576_OVL_PORT2_LAYER_SEL 0x804 400 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL 0x820 401 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL 0x824 402 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL 0x828 403 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL 0x82C 404 #define RK3576_OVL_PORT2_BG_MIX_CTRL 0x870 405 406 /* Video Port registers definition */ 407 #define RK3568_VP0_DSP_CTRL 0xC00 408 #define OUT_MODE_MASK 0xf 409 #define OUT_MODE_SHIFT 0 410 #define DATA_SWAP_MASK 0x1f 411 #define DATA_SWAP_SHIFT 8 412 #define DSP_BG_SWAP 0x1 413 #define DSP_RB_SWAP 0x2 414 #define DSP_RG_SWAP 0x4 415 #define DSP_DELTA_SWAP 0x8 416 #define CORE_DCLK_DIV_EN_SHIFT 4 417 #define P2I_EN_SHIFT 5 418 #define DSP_FILED_POL 6 419 #define INTERLACE_EN_SHIFT 7 420 #define DSP_X_MIR_EN_SHIFT 13 421 #define POST_DSP_OUT_R2Y_SHIFT 15 422 #define PRE_DITHER_DOWN_EN_SHIFT 16 423 #define DITHER_DOWN_EN_SHIFT 17 424 #define DITHER_DOWN_SEL_SHIFT 18 425 #define DITHER_DOWN_SEL_MASK 0x3 426 #define DITHER_DOWN_MODE_SHIFT 20 427 #define GAMMA_UPDATE_EN_SHIFT 22 428 #define DSP_LUT_EN_SHIFT 28 429 430 #define STANDBY_EN_SHIFT 31 431 432 #define RK3568_VP0_MIPI_CTRL 0xC04 433 #define DCLK_DIV2_SHIFT 4 434 #define DCLK_DIV2_MASK 0x3 435 #define MIPI_DUAL_EN_SHIFT 20 436 #define MIPI_DUAL_SWAP_EN_SHIFT 21 437 #define EDPI_TE_EN 28 438 #define EDPI_WMS_HOLD_EN 30 439 #define EDPI_WMS_FS 31 440 441 442 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 443 #define POST_URGENCY_EN_SHIFT 8 444 #define POST_URGENCY_THL_SHIFT 16 445 #define POST_URGENCY_THL_MASK 0xf 446 #define POST_URGENCY_THH_SHIFT 20 447 #define POST_URGENCY_THH_MASK 0xf 448 449 #define RK3568_VP0_DCLK_SEL 0xC0C 450 #define RK3576_DCLK_CORE_SEL_SHIFT 0 451 #define RK3576_DCLK_OUT_SEL_SHIFT 2 452 453 #define RK3568_VP0_3D_LUT_CTRL 0xC10 454 #define VP0_3D_LUT_EN_SHIFT 0 455 #define VP0_3D_LUT_UPDATE_SHIFT 2 456 457 #define RK3588_VP0_CLK_CTRL 0xC0C 458 #define DCLK_CORE_DIV_SHIFT 0 459 #define DCLK_OUT_DIV_SHIFT 2 460 461 #define RK3568_VP0_3D_LUT_MST 0xC20 462 463 #define RK3568_VP0_DSP_BG 0xC2C 464 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 465 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 466 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 467 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 468 #define RK3568_VP0_POST_SCL_CTRL 0xC40 469 #define RK3568_VP0_POST_SCALE_MASK 0x3 470 #define RK3568_VP0_POST_SCALE_SHIFT 0 471 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 472 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 473 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 474 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 475 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 476 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 477 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 478 479 #define RK3568_VP0_BCSH_CTRL 0xC60 480 #define BCSH_CTRL_Y2R_SHIFT 0 481 #define BCSH_CTRL_Y2R_MASK 0x1 482 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 483 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 484 #define BCSH_CTRL_R2Y_SHIFT 4 485 #define BCSH_CTRL_R2Y_MASK 0x1 486 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 487 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 488 489 #define RK3568_VP0_BCSH_BCS 0xC64 490 #define BCSH_BRIGHTNESS_SHIFT 0 491 #define BCSH_BRIGHTNESS_MASK 0xFF 492 #define BCSH_CONTRAST_SHIFT 8 493 #define BCSH_CONTRAST_MASK 0x1FF 494 #define BCSH_SATURATION_SHIFT 20 495 #define BCSH_SATURATION_MASK 0x3FF 496 #define BCSH_OUT_MODE_SHIFT 30 497 #define BCSH_OUT_MODE_MASK 0x3 498 499 #define RK3568_VP0_BCSH_H 0xC68 500 #define BCSH_SIN_HUE_SHIFT 0 501 #define BCSH_SIN_HUE_MASK 0x1FF 502 #define BCSH_COS_HUE_SHIFT 16 503 #define BCSH_COS_HUE_MASK 0x1FF 504 505 #define RK3568_VP0_BCSH_COLOR 0xC6C 506 #define BCSH_EN_SHIFT 31 507 #define BCSH_EN_MASK 1 508 509 #define RK3576_VP0_POST_DITHER_FRC_0 0xCA0 510 #define RK3576_VP0_POST_DITHER_FRC_1 0xCA4 511 #define RK3576_VP0_POST_DITHER_FRC_2 0xCA8 512 513 #define RK3528_VP0_ACM_CTRL 0xCD0 514 #define POST_CSC_COE00_MASK 0xFFFF 515 #define POST_CSC_COE00_SHIFT 16 516 #define POST_R2Y_MODE_MASK 0x7 517 #define POST_R2Y_MODE_SHIFT 8 518 #define POST_CSC_MODE_MASK 0x7 519 #define POST_CSC_MODE_SHIFT 3 520 #define POST_R2Y_EN_MASK 0x1 521 #define POST_R2Y_EN_SHIFT 2 522 #define POST_CSC_EN_MASK 0x1 523 #define POST_CSC_EN_SHIFT 1 524 #define POST_ACM_BYPASS_EN_MASK 0x1 525 #define POST_ACM_BYPASS_EN_SHIFT 0 526 #define RK3528_VP0_CSC_COE01_02 0xCD4 527 #define RK3528_VP0_CSC_COE10_11 0xCD8 528 #define RK3528_VP0_CSC_COE12_20 0xCDC 529 #define RK3528_VP0_CSC_COE21_22 0xCE0 530 #define RK3528_VP0_CSC_OFFSET0 0xCE4 531 #define RK3528_VP0_CSC_OFFSET1 0xCE8 532 #define RK3528_VP0_CSC_OFFSET2 0xCEC 533 534 #define RK3562_VP0_MCU_CTRL 0xCF8 535 #define MCU_TYPE_SHIFT 31 536 #define MCU_BYPASS_SHIFT 30 537 #define MCU_RS_SHIFT 29 538 #define MCU_FRAME_ST_SHIFT 28 539 #define MCU_HOLD_MODE_SHIFT 27 540 #define MCU_CLK_SEL_SHIFT 26 541 #define MCU_CLK_SEL_MASK 0x1 542 #define MCU_RW_PEND_SHIFT 20 543 #define MCU_RW_PEND_MASK 0x3F 544 #define MCU_RW_PST_SHIFT 16 545 #define MCU_RW_PST_MASK 0xF 546 #define MCU_CS_PEND_SHIFT 10 547 #define MCU_CS_PEND_MASK 0x3F 548 #define MCU_CS_PST_SHIFT 6 549 #define MCU_CS_PST_MASK 0xF 550 #define MCU_PIX_TOTAL_SHIFT 0 551 #define MCU_PIX_TOTAL_MASK 0x3F 552 553 #define RK3562_VP0_MCU_RW_BYPASS_PORT 0xCFC 554 #define MCU_WRITE_DATA_BYPASS_SHIFT 0 555 #define MCU_WRITE_DATA_BYPASS_MASK 0xFFFFFFFF 556 557 #define RK3568_VP1_DSP_CTRL 0xD00 558 #define RK3568_VP1_MIPI_CTRL 0xD04 559 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 560 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 561 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 562 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 563 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 564 #define RK3568_VP1_POST_SCL_CTRL 0xD40 565 #define RK3568_VP1_DSP_HACT_INFO 0xD34 566 #define RK3568_VP1_DSP_VACT_INFO 0xD38 567 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 568 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 569 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 570 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 571 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 572 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 573 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 574 575 #define RK3568_VP2_DSP_CTRL 0xE00 576 #define RK3568_VP2_MIPI_CTRL 0xE04 577 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 578 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 579 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 580 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 581 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 582 #define RK3568_VP2_POST_SCL_CTRL 0xE40 583 #define RK3568_VP2_DSP_HACT_INFO 0xE34 584 #define RK3568_VP2_DSP_VACT_INFO 0xE38 585 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 586 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 587 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 588 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 589 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 590 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 591 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 592 #define RK3568_VP2_BCSH_CTRL 0xE60 593 #define RK3568_VP2_BCSH_BCS 0xE64 594 #define RK3568_VP2_BCSH_H 0xE68 595 #define RK3568_VP2_BCSH_COLOR_BAR 0xE6C 596 #define RK3576_VP2_MCU_CTRL 0xEF8 597 #define RK3576_VP2_MCU_RW_BYPASS_PORT 0xEFC 598 599 /* Cluster0 register definition */ 600 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 601 #define CLUSTER_YUV2RGB_EN_SHIFT 8 602 #define CLUSTER_RGB2YUV_EN_SHIFT 9 603 #define CLUSTER_CSC_MODE_SHIFT 10 604 #define CLUSTER_DITHER_UP_EN_SHIFT 18 605 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 606 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 607 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 608 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 609 #define AVG2_MASK 0x1 610 #define CLUSTER_AVG2_SHIFT 18 611 #define AVG4_MASK 0x1 612 #define CLUSTER_AVG4_SHIFT 19 613 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 614 #define CLUSTER_XGT_EN_SHIFT 24 615 #define XGT_MODE_MASK 0x3 616 #define CLUSTER_XGT_MODE_SHIFT 25 617 #define CLUSTER_XAVG_EN_SHIFT 27 618 #define CLUSTER_YRGB_GT2_SHIFT 28 619 #define CLUSTER_YRGB_GT4_SHIFT 29 620 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 621 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 622 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 623 #define CLUSTER_AXI_UV_ID_MASK 0x1f 624 #define CLUSTER_AXI_UV_ID_SHIFT 5 625 626 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 627 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 628 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 629 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 630 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 631 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 632 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 633 #define RK3576_CLUSTER0_WIN0_ZME_CTRL 0x1040 634 #define WIN0_ZME_DERING_EN_SHIFT 3 635 #define WIN0_ZME_GATING_EN_SHIFT 31 636 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA 0x1044 637 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 638 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 639 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 640 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 641 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 642 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 643 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 644 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 645 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET 0x1078 646 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE 0x107C 647 648 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 649 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 650 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 651 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 652 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 653 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 654 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 655 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 656 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 657 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 658 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 659 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 660 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 661 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 662 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 663 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 664 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET 0x10F8 665 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE 0x10FC 666 667 #define RK3568_CLUSTER0_CTRL 0x1100 668 #define CLUSTER_EN_SHIFT 0 669 #define CLUSTER_AXI_ID_MASK 0x1 670 #define CLUSTER_AXI_ID_SHIFT 13 671 #define RK3576_CLUSTER0_PORT_SEL 0x11F4 672 #define CLUSTER_PORT_SEL_SHIFT 0 673 #define CLUSTER_PORT_SEL_MASK 0x3 674 #define RK3576_CLUSTER0_DLY_NUM 0x11F8 675 #define CLUSTER_WIN0_DLY_NUM_SHIFT 0 676 #define CLUSTER_WIN0_DLY_NUM_MASK 0xff 677 #define CLUSTER_WIN1_DLY_NUM_SHIFT 0 678 #define CLUSTER_WIN1_DLY_NUM_MASK 0xff 679 680 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 681 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 682 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 683 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 684 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 685 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 686 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 687 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 688 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 689 #define RK3576_CLUSTER1_WIN0_ZME_CTRL 0x1240 690 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA 0x1244 691 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 692 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 693 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 694 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 695 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 696 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 697 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 698 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET 0x1278 699 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE 0x127C 700 701 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 702 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 703 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 704 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 705 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 706 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 707 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 708 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 709 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 710 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 711 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 712 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 713 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 714 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 715 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 716 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 717 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET 0x12F8 718 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE 0x12FC 719 720 #define RK3568_CLUSTER1_CTRL 0x1300 721 #define RK3576_CLUSTER1_PORT_SEL 0x13F4 722 #define RK3576_CLUSTER1_DLY_NUM 0x13F8 723 724 /* Esmart register definition */ 725 #define RK3568_ESMART0_CTRL0 0x1800 726 #define RGB2YUV_EN_SHIFT 1 727 #define CSC_MODE_SHIFT 2 728 #define CSC_MODE_MASK 0x3 729 #define ESMART_LB_SELECT_SHIFT 12 730 #define ESMART_LB_SELECT_MASK 0x3 731 732 #define RK3568_ESMART0_CTRL1 0x1804 733 #define ESMART_AXI_YRGB_ID_MASK 0x1f 734 #define ESMART_AXI_YRGB_ID_SHIFT 4 735 #define ESMART_AXI_UV_ID_MASK 0x1f 736 #define ESMART_AXI_UV_ID_SHIFT 12 737 #define YMIRROR_EN_SHIFT 31 738 739 #define RK3568_ESMART0_AXI_CTRL 0x1808 740 #define ESMART_AXI_ID_MASK 0x1 741 #define ESMART_AXI_ID_SHIFT 1 742 743 #define RK3568_ESMART0_REGION0_CTRL 0x1810 744 #define WIN_EN_SHIFT 0 745 #define WIN_FORMAT_MASK 0x1f 746 #define WIN_FORMAT_SHIFT 1 747 #define REGION0_DITHER_UP_EN_SHIFT 12 748 #define REGION0_RB_SWAP_SHIFT 14 749 #define ESMART_XAVG_EN_SHIFT 20 750 #define ESMART_XGT_EN_SHIFT 21 751 #define ESMART_XGT_MODE_SHIFT 22 752 753 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 754 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 755 #define RK3568_ESMART0_REGION0_VIR 0x181C 756 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 757 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 758 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 759 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 760 #define YRGB_XSCL_MODE_MASK 0x3 761 #define YRGB_XSCL_MODE_SHIFT 0 762 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 763 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 764 #define YRGB_YSCL_MODE_MASK 0x3 765 #define YRGB_YSCL_MODE_SHIFT 4 766 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 767 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 768 769 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 770 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 771 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 772 #define RK3568_ESMART0_REGION1_CTRL 0x1840 773 #define YRGB_GT2_MASK 0x1 774 #define YRGB_GT2_SHIFT 8 775 #define YRGB_GT4_MASK 0x1 776 #define YRGB_GT4_SHIFT 9 777 778 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 779 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 780 #define RK3568_ESMART0_REGION1_VIR 0x184C 781 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 782 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 783 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 784 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 785 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 786 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 787 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 788 #define RK3568_ESMART0_REGION2_CTRL 0x1870 789 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 790 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 791 #define RK3568_ESMART0_REGION2_VIR 0x187C 792 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 793 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 794 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 795 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 796 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 797 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 798 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 799 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 800 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 801 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 802 #define RK3568_ESMART0_REGION3_VIR 0x18AC 803 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 804 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 805 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 806 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 807 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 808 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 809 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 810 #define RK3568_ESMART0_COLOR_KEY_CTRL 0x18D0 811 #define RK3576_ESMART0_ALPHA_MAP 0x18D8 812 #define RK3576_ESMART0_PORT_SEL 0x18F4 813 #define ESMART_PORT_SEL_SHIFT 0 814 #define ESMART_PORT_SEL_MASK 0x3 815 #define RK3576_ESMART0_DLY_NUM 0x18F8 816 817 #define RK3568_ESMART1_CTRL0 0x1A00 818 #define RK3568_ESMART1_CTRL1 0x1A04 819 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 820 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 821 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 822 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 823 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 824 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 825 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 826 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 827 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 828 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 829 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 830 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 831 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 832 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 833 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 834 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 835 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 836 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 837 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 838 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 839 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 840 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 841 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 842 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 843 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 844 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 845 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 846 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 847 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 848 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 849 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 850 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 851 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 852 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 853 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 854 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 855 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 856 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 857 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 858 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 859 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 860 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 861 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 862 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 863 #define RK3576_ESMART1_ALPHA_MAP 0x1AD8 864 #define RK3576_ESMART1_PORT_SEL 0x1AF4 865 #define RK3576_ESMART1_DLY_NUM 0x1AF8 866 867 #define RK3568_SMART0_CTRL0 0x1C00 868 #define RK3568_SMART0_CTRL1 0x1C04 869 #define RK3568_SMART0_REGION0_CTRL 0x1C10 870 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 871 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 872 #define RK3568_SMART0_REGION0_VIR 0x1C1C 873 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 874 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 875 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 876 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 877 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 878 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 879 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 880 #define RK3568_SMART0_REGION1_CTRL 0x1C40 881 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 882 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 883 #define RK3568_SMART0_REGION1_VIR 0x1C4C 884 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 885 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 886 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 887 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 888 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 889 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 890 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 891 #define RK3568_SMART0_REGION2_CTRL 0x1C70 892 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 893 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 894 #define RK3568_SMART0_REGION2_VIR 0x1C7C 895 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 896 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 897 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 898 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 899 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 900 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 901 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 902 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 903 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 904 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 905 #define RK3568_SMART0_REGION3_VIR 0x1CAC 906 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 907 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 908 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 909 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 910 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 911 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 912 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 913 #define RK3576_ESMART2_ALPHA_MAP 0x1CD8 914 #define RK3576_ESMART2_PORT_SEL 0x1CF4 915 #define RK3576_ESMART2_DLY_NUM 0x1CF8 916 917 #define RK3568_SMART1_CTRL0 0x1E00 918 #define RK3568_SMART1_CTRL1 0x1E04 919 #define RK3568_SMART1_REGION0_CTRL 0x1E10 920 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 921 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 922 #define RK3568_SMART1_REGION0_VIR 0x1E1C 923 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 924 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 925 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 926 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 927 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 928 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 929 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 930 #define RK3568_SMART1_REGION1_CTRL 0x1E40 931 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 932 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 933 #define RK3568_SMART1_REGION1_VIR 0x1E4C 934 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 935 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 936 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 937 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 938 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 939 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 940 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 941 #define RK3568_SMART1_REGION2_CTRL 0x1E70 942 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 943 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 944 #define RK3568_SMART1_REGION2_VIR 0x1E7C 945 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 946 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 947 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 948 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 949 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 950 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 951 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 952 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 953 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 954 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 955 #define RK3568_SMART1_REGION3_VIR 0x1EAC 956 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 957 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 958 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 959 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 960 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 961 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 962 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 963 #define RK3576_ESMART3_ALPHA_MAP 0x1ED8 964 #define RK3576_ESMART3_PORT_SEL 0x1EF4 965 #define RK3576_ESMART3_DLY_NUM 0x1EF8 966 967 /* HDR register definition */ 968 #define RK3568_HDR_LUT_CTRL 0x2000 969 970 #define RK3588_VP3_DSP_CTRL 0xF00 971 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 972 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 973 974 /* DSC 8K/4K register definition */ 975 #define RK3588_DSC_8K_PPS0_3 0x4000 976 #define RK3588_DSC_8K_CTRL0 0x40A0 977 #define DSC_EN_SHIFT 0 978 #define DSC_RBIT_SHIFT 2 979 #define DSC_RBYT_SHIFT 3 980 #define DSC_FLAL_SHIFT 4 981 #define DSC_MER_SHIFT 5 982 #define DSC_EPB_SHIFT 6 983 #define DSC_EPL_SHIFT 7 984 #define DSC_NSLC_MASK 0x7 985 #define DSC_NSLC_SHIFT 16 986 #define DSC_SBO_SHIFT 28 987 #define DSC_IFEP_SHIFT 29 988 #define DSC_PPS_UPD_SHIFT 31 989 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 990 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 991 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 992 993 #define RK3588_DSC_8K_CTRL1 0x40A4 994 #define RK3588_DSC_8K_STS0 0x40A8 995 #define RK3588_DSC_8K_ERS 0x40C4 996 997 #define RK3588_DSC_4K_PPS0_3 0x4100 998 #define RK3588_DSC_4K_CTRL0 0x41A0 999 #define RK3588_DSC_4K_CTRL1 0x41A4 1000 #define RK3588_DSC_4K_STS0 0x41A8 1001 #define RK3588_DSC_4K_ERS 0x41C4 1002 1003 /* RK3528 HDR register definition */ 1004 #define RK3528_HDR_LUT_CTRL 0x2000 1005 1006 /* RK3528 ACM register definition */ 1007 #define RK3528_ACM_CTRL 0x6400 1008 #define RK3528_ACM_DELTA_RANGE 0x6404 1009 #define RK3528_ACM_FETCH_START 0x6408 1010 #define RK3528_ACM_FETCH_DONE 0x6420 1011 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 1012 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 1013 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 1014 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 1015 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 1016 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 1017 1018 #define RK3568_MAX_REG 0x1ED0 1019 1020 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 1021 #define RK3568_GRF_VO_CON1 0x0364 1022 #define GRF_BT656_CLK_INV_SHIFT 1 1023 #define GRF_BT1120_CLK_INV_SHIFT 2 1024 #define GRF_RGB_DCLK_INV_SHIFT 3 1025 1026 /* Base SYS_GRF: 0x2600a000*/ 1027 #define RK3576_SYS_GRF_MEMFAULT_STATUS0 0x0148 1028 1029 /* Base IOC_GRF: 0x26040000 */ 1030 #define RK3576_VCCIO_IOC_MISC_CON8 0x6420 1031 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT 9 1032 #define RK3576_IOC_VOPLITE_SEL_SHIFT 11 1033 1034 /* Base PMU2: 0x27380000 */ 1035 #define RK3576_PMU_PWR_GATE_STS 0x0230 1036 #define PD_VOP_ESMART_DWN_STAT 12 1037 #define PD_VOP_CLUSTER_DWN_STAT 13 1038 #define RK3576_PMU_BISR_PDGEN_CON0 0x0510 1039 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT 12 1040 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT 13 1041 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0 0x0570 1042 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT 12 1043 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT 13 1044 1045 #define RK3588_GRF_SOC_CON1 0x0304 1046 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT 14 1047 1048 #define RK3588_GRF_VOP_CON2 0x0008 1049 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 1050 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 1051 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 1052 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 1053 1054 #define RK3588_GRF_VO1_CON0 0x0000 1055 #define HDMI_SYNC_POL_MASK 0x3 1056 #define HDMI0_SYNC_POL_SHIFT 5 1057 #define HDMI1_SYNC_POL_SHIFT 7 1058 1059 #define RK3588_PMU_BISR_CON3 0x20C 1060 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 1061 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 1062 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 1063 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 1064 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 1065 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 1066 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 1067 1068 #define RK3588_PMU_BISR_STATUS5 0x294 1069 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 1070 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 1071 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 1072 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 1073 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 1074 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 1075 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 1076 1077 #define VOP2_LAYER_MAX 8 1078 1079 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 1080 1081 /* KHz */ 1082 #define VOP2_MAX_DCLK_RATE 600000 1083 1084 /* 1085 * vop2 dsc id 1086 */ 1087 #define ROCKCHIP_VOP2_DSC_8K 0 1088 #define ROCKCHIP_VOP2_DSC_4K 1 1089 1090 /* 1091 * vop2 internal power domain id, 1092 * should be all none zero, 0 will be 1093 * treat as invalid; 1094 */ 1095 #define VOP2_PD_CLUSTER0 BIT(0) 1096 #define VOP2_PD_CLUSTER1 BIT(1) 1097 #define VOP2_PD_CLUSTER2 BIT(2) 1098 #define VOP2_PD_CLUSTER3 BIT(3) 1099 #define VOP2_PD_DSC_8K BIT(5) 1100 #define VOP2_PD_DSC_4K BIT(6) 1101 #define VOP2_PD_ESMART BIT(7) 1102 #define VOP2_PD_CLUSTER BIT(8) 1103 1104 #define VOP2_PLANE_NO_SCALING BIT(16) 1105 1106 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 1107 #define VOP_FEATURE_AFBDC BIT(1) 1108 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 1109 #define VOP_FEATURE_HDR10 BIT(3) 1110 #define VOP_FEATURE_NEXT_HDR BIT(4) 1111 /* a feature to splice two windows and two vps to support resolution > 4096 */ 1112 #define VOP_FEATURE_SPLICE BIT(5) 1113 #define VOP_FEATURE_OVERSCAN BIT(6) 1114 #define VOP_FEATURE_VIVID_HDR BIT(7) 1115 #define VOP_FEATURE_POST_ACM BIT(8) 1116 #define VOP_FEATURE_POST_CSC BIT(9) 1117 #define VOP_FEATURE_POST_FRC_V2 BIT(10) 1118 #define VOP_FEATURE_POST_SHARP BIT(11) 1119 1120 #define WIN_FEATURE_HDR2SDR BIT(0) 1121 #define WIN_FEATURE_SDR2HDR BIT(1) 1122 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 1123 #define WIN_FEATURE_AFBDC BIT(3) 1124 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 1125 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 1126 /* a mirror win can only get fb address 1127 * from source win: 1128 * Cluster1---->Cluster0 1129 * Esmart1 ---->Esmart0 1130 * Smart1 ---->Smart0 1131 * This is a feather on rk3566 1132 */ 1133 #define WIN_FEATURE_MIRROR BIT(6) 1134 #define WIN_FEATURE_MULTI_AREA BIT(7) 1135 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 1136 #define WIN_FEATURE_DCI BIT(9) 1137 1138 #define V4L2_COLORSPACE_BT709F 0xfe 1139 #define V4L2_COLORSPACE_BT2020F 0xff 1140 1141 enum vop_csc_format { 1142 CSC_BT601L, 1143 CSC_BT709L, 1144 CSC_BT601F, 1145 CSC_BT2020L, 1146 CSC_BT709L_13BIT, 1147 CSC_BT709F_13BIT, 1148 CSC_BT2020L_13BIT, 1149 CSC_BT2020F_13BIT, 1150 }; 1151 1152 enum vop_csc_bit_depth { 1153 CSC_10BIT_DEPTH, 1154 CSC_13BIT_DEPTH, 1155 }; 1156 1157 enum vop2_pol { 1158 HSYNC_POSITIVE = 0, 1159 VSYNC_POSITIVE = 1, 1160 DEN_NEGATIVE = 2, 1161 DCLK_INVERT = 3 1162 }; 1163 1164 enum vop2_bcsh_out_mode { 1165 BCSH_OUT_MODE_BLACK, 1166 BCSH_OUT_MODE_BLUE, 1167 BCSH_OUT_MODE_COLOR_BAR, 1168 BCSH_OUT_MODE_NORMAL_VIDEO, 1169 }; 1170 1171 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 1172 { \ 1173 .offset = off, \ 1174 .mask = _mask, \ 1175 .shift = _shift, \ 1176 .write_mask = _write_mask, \ 1177 } 1178 1179 #define VOP_REG(off, _mask, _shift) \ 1180 _VOP_REG(off, _mask, _shift, false) 1181 enum dither_down_mode { 1182 RGB888_TO_RGB565 = 0x0, 1183 RGB888_TO_RGB666 = 0x1 1184 }; 1185 1186 enum dither_down_mode_sel { 1187 DITHER_DOWN_ALLEGRO = 0x0, 1188 DITHER_DOWN_FRC = 0x1 1189 }; 1190 1191 enum vop2_video_ports_id { 1192 VOP2_VP0, 1193 VOP2_VP1, 1194 VOP2_VP2, 1195 VOP2_VP3, 1196 VOP2_VP_MAX, 1197 }; 1198 1199 enum vop2_layer_type { 1200 CLUSTER_LAYER = 0, 1201 ESMART_LAYER = 1, 1202 SMART_LAYER = 2, 1203 }; 1204 1205 /* This define must same with kernel win phy id */ 1206 enum vop2_layer_phy_id { 1207 ROCKCHIP_VOP2_CLUSTER0 = 0, 1208 ROCKCHIP_VOP2_CLUSTER1, 1209 ROCKCHIP_VOP2_ESMART0, 1210 ROCKCHIP_VOP2_ESMART1, 1211 ROCKCHIP_VOP2_SMART0, 1212 ROCKCHIP_VOP2_SMART1, 1213 ROCKCHIP_VOP2_CLUSTER2, 1214 ROCKCHIP_VOP2_CLUSTER3, 1215 ROCKCHIP_VOP2_ESMART2, 1216 ROCKCHIP_VOP2_ESMART3, 1217 ROCKCHIP_VOP2_LAYER_MAX, 1218 ROCKCHIP_VOP2_PHY_ID_INVALID = -1, 1219 }; 1220 1221 enum vop2_scale_up_mode { 1222 VOP2_SCALE_UP_NRST_NBOR, 1223 VOP2_SCALE_UP_BIL, 1224 VOP2_SCALE_UP_BIC, 1225 VOP2_SCALE_UP_ZME, 1226 }; 1227 1228 enum vop2_scale_down_mode { 1229 VOP2_SCALE_DOWN_NRST_NBOR, 1230 VOP2_SCALE_DOWN_BIL, 1231 VOP2_SCALE_DOWN_AVG, 1232 VOP2_SCALE_DOWN_ZME, 1233 }; 1234 1235 enum scale_mode { 1236 SCALE_NONE = 0x0, 1237 SCALE_UP = 0x1, 1238 SCALE_DOWN = 0x2 1239 }; 1240 1241 enum vop_dsc_interface_mode { 1242 VOP_DSC_IF_DISABLE = 0, 1243 VOP_DSC_IF_HDMI = 1, 1244 VOP_DSC_IF_MIPI_DS_MODE = 2, 1245 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1246 }; 1247 1248 enum vop3_pre_scale_down_mode { 1249 VOP3_PRE_SCALE_UNSPPORT, 1250 VOP3_PRE_SCALE_DOWN_GT, 1251 VOP3_PRE_SCALE_DOWN_AVG, 1252 }; 1253 1254 enum vop3_esmart_lb_mode { 1255 VOP3_ESMART_8K_MODE, 1256 VOP3_ESMART_4K_4K_MODE, 1257 VOP3_ESMART_4K_2K_2K_MODE, 1258 VOP3_ESMART_2K_2K_2K_2K_MODE, 1259 VOP3_ESMART_4K_4K_4K_MODE, 1260 VOP3_ESMART_4K_4K_2K_2K_MODE, 1261 }; 1262 1263 struct vop2_layer { 1264 u8 id; 1265 /** 1266 * @win_phys_id: window id of the layer selected. 1267 * Every layer must make sure to select different 1268 * windows of others. 1269 */ 1270 u8 win_phys_id; 1271 }; 1272 1273 struct vop2_power_domain_data { 1274 u16 id; 1275 u16 parent_id; 1276 /* 1277 * @module_id_mask: module id of which module this power domain is belongs to. 1278 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1279 */ 1280 u32 module_id_mask; 1281 }; 1282 1283 struct vop2_win_data { 1284 char *name; 1285 u8 phys_id; 1286 enum vop2_layer_type type; 1287 u8 win_sel_port_offset; 1288 u8 layer_sel_win_id[VOP2_VP_MAX]; 1289 u8 axi_id; 1290 u8 axi_uv_id; 1291 u8 axi_yrgb_id; 1292 u8 splice_win_id; 1293 u8 hsu_filter_mode; 1294 u8 hsd_filter_mode; 1295 u8 vsu_filter_mode; 1296 u8 vsd_filter_mode; 1297 u8 hsd_pre_filter_mode; 1298 u8 vsd_pre_filter_mode; 1299 u8 scale_engine_num; 1300 u8 source_win_id; 1301 u8 possible_crtcs; 1302 u16 pd_id; 1303 u32 reg_offset; 1304 u32 max_upscale_factor; 1305 u32 max_downscale_factor; 1306 u32 feature; 1307 u32 supported_rotations; 1308 bool splice_mode_right; 1309 }; 1310 1311 struct vop2_vp_data { 1312 u32 feature; 1313 u32 max_dclk; 1314 u8 pre_scan_max_dly; 1315 u8 layer_mix_dly; 1316 u8 hdrvivid_dly; 1317 u8 sdr2hdr_dly; 1318 u8 hdr_mix_dly; 1319 u8 win_dly; 1320 u8 splice_vp_id; 1321 u8 pixel_rate; 1322 struct vop_rect max_output; 1323 struct vop_urgency *urgency; 1324 }; 1325 1326 struct vop2_plane_table { 1327 enum vop2_layer_phy_id plane_id; 1328 enum vop2_layer_type plane_type; 1329 }; 1330 1331 struct vop2_vp_plane_mask { 1332 u8 primary_plane_id; /* use this win to show logo */ 1333 u8 attached_layers_nr; /* number layers attach to this vp */ 1334 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1335 u32 plane_mask; 1336 int cursor_plane_id; 1337 }; 1338 1339 struct vop2_dsc_data { 1340 u8 id; 1341 u8 max_slice_num; 1342 u8 max_linebuf_depth; /* used to generate the bitstream */ 1343 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1344 u16 pd_id; 1345 const char *dsc_txp_clk_src_name; 1346 const char *dsc_txp_clk_name; 1347 const char *dsc_pxl_clk_name; 1348 const char *dsc_cds_clk_name; 1349 }; 1350 1351 struct dsc_error_info { 1352 u32 dsc_error_val; 1353 char dsc_error_info[50]; 1354 }; 1355 1356 struct vop2_dump_regs { 1357 u32 offset; 1358 const char *name; 1359 u32 state_base; 1360 u32 state_mask; 1361 u32 state_shift; 1362 bool enable_state; 1363 u32 size; 1364 }; 1365 1366 struct vop2_esmart_lb_map { 1367 u8 lb_mode; 1368 u8 lb_map_value; 1369 }; 1370 1371 struct vop2_data { 1372 u32 version; 1373 u32 esmart_lb_mode; 1374 struct vop2_vp_data *vp_data; 1375 struct vop2_win_data *win_data; 1376 struct vop2_vp_plane_mask *plane_mask; 1377 struct vop2_plane_table *plane_table; 1378 struct vop2_power_domain_data *pd; 1379 struct vop2_dsc_data *dsc; 1380 struct dsc_error_info *dsc_error_ecw; 1381 struct dsc_error_info *dsc_error_buffer_flow; 1382 struct vop2_dump_regs *dump_regs; 1383 const struct vop2_esmart_lb_map *esmart_lb_mode_map; 1384 u8 *vp_primary_plane_order; 1385 u8 *vp_default_primary_plane; 1386 u8 nr_vps; 1387 u8 nr_layers; 1388 u8 nr_mixers; 1389 u8 nr_gammas; 1390 u8 nr_pd; 1391 u8 nr_dscs; 1392 u8 nr_dsc_ecw; 1393 u8 nr_dsc_buffer_flow; 1394 u8 esmart_lb_mode_num; 1395 u32 reg_len; 1396 u32 dump_regs_size; 1397 }; 1398 1399 struct vop2 { 1400 u32 *regsbak; 1401 void *regs; 1402 void *grf; 1403 void *vop_grf; 1404 void *vo1_grf; 1405 void *sys_pmu; 1406 void *ioc_grf; 1407 u32 reg_len; 1408 u32 version; 1409 u32 esmart_lb_mode; 1410 bool global_init; 1411 bool merge_irq; 1412 const struct vop2_data *data; 1413 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1414 }; 1415 1416 static struct vop2 *rockchip_vop2; 1417 1418 /* vop2_layer_phy_id */ 1419 static const char *const vop2_layer_name_list[] = { 1420 "Cluster0", 1421 "Cluster1", 1422 "Esmart0", 1423 "Esmart1", 1424 "Smart0", 1425 "Smart1", 1426 "Cluster2", 1427 "Cluster3", 1428 "Esmart2", 1429 "Esmart3", 1430 }; 1431 1432 static inline const char *vop2_plane_id_to_string(unsigned long phy) 1433 { 1434 if (phy == ROCKCHIP_VOP2_PHY_ID_INVALID) 1435 return "INVALID"; 1436 1437 if (WARN_ON(phy >= ARRAY_SIZE(vop2_layer_name_list))) 1438 return NULL; 1439 1440 return vop2_layer_name_list[phy]; 1441 } 1442 1443 static inline bool is_vop3(struct vop2 *vop2) 1444 { 1445 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1446 return false; 1447 else 1448 return true; 1449 } 1450 1451 /* 1452 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1453 * avg_sd_factor: 1454 * bli_su_factor: 1455 * bic_su_factor: 1456 * = (src - 1) / (dst - 1) << 16; 1457 * 1458 * ygt2 enable: dst get one line from two line of the src 1459 * ygt4 enable: dst get one line from four line of the src. 1460 * 1461 */ 1462 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1463 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1464 1465 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1466 (fac * (dst - 1) >> 12 < (src - 1)) 1467 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1468 (fac * (dst - 1) >> 16 < (src - 1)) 1469 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1470 (fac * (dst - 1) >> 16 < (src - 1)) 1471 1472 static uint16_t vop2_scale_factor(enum scale_mode mode, 1473 int32_t filter_mode, 1474 uint32_t src, uint32_t dst) 1475 { 1476 uint32_t fac = 0; 1477 int i = 0; 1478 1479 if (mode == SCALE_NONE) 1480 return 0; 1481 1482 /* 1483 * A workaround to avoid zero div. 1484 */ 1485 if ((dst == 1) || (src == 1)) { 1486 dst = dst + 1; 1487 src = src + 1; 1488 } 1489 1490 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1491 fac = VOP2_BILI_SCL_DN(src, dst); 1492 for (i = 0; i < 100; i++) { 1493 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1494 break; 1495 fac -= 1; 1496 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1497 } 1498 } else { 1499 fac = VOP2_COMMON_SCL(src, dst); 1500 for (i = 0; i < 100; i++) { 1501 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1502 break; 1503 fac -= 1; 1504 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1505 } 1506 } 1507 1508 return fac; 1509 } 1510 1511 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1512 { 1513 if (is_hor) 1514 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1515 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1516 } 1517 1518 static uint16_t vop3_scale_factor(enum scale_mode mode, 1519 uint32_t src, uint32_t dst, bool is_hor) 1520 { 1521 uint32_t fac = 0; 1522 int i = 0; 1523 1524 if (mode == SCALE_NONE) 1525 return 0; 1526 1527 /* 1528 * A workaround to avoid zero div. 1529 */ 1530 if ((dst == 1) || (src == 1)) { 1531 dst = dst + 1; 1532 src = src + 1; 1533 } 1534 1535 if (mode == SCALE_DOWN) { 1536 fac = VOP2_BILI_SCL_DN(src, dst); 1537 for (i = 0; i < 100; i++) { 1538 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1539 break; 1540 fac -= 1; 1541 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1542 } 1543 } else { 1544 fac = VOP2_COMMON_SCL(src, dst); 1545 for (i = 0; i < 100; i++) { 1546 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1547 break; 1548 fac -= 1; 1549 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1550 } 1551 } 1552 1553 return fac; 1554 } 1555 1556 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1557 { 1558 if (src < dst) 1559 return SCALE_UP; 1560 else if (src > dst) 1561 return SCALE_DOWN; 1562 1563 return SCALE_NONE; 1564 } 1565 1566 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1567 { 1568 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1569 } 1570 1571 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1572 { 1573 int i = 0; 1574 1575 for (i = 0; i < vop2->data->nr_layers; i++) { 1576 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1577 return vop2->data->vp_primary_plane_order[i]; 1578 } 1579 1580 return vop2->data->vp_primary_plane_order[0]; 1581 } 1582 1583 static inline u16 scl_cal_scale(int src, int dst, int shift) 1584 { 1585 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1586 } 1587 1588 static inline u16 scl_cal_scale2(int src, int dst) 1589 { 1590 return ((src - 1) << 12) / (dst - 1); 1591 } 1592 1593 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1594 { 1595 writel(v, vop2->regs + offset); 1596 vop2->regsbak[offset >> 2] = v; 1597 } 1598 1599 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1600 { 1601 return readl(vop2->regs + offset); 1602 } 1603 1604 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1605 u32 mask, u32 shift, u32 v, 1606 bool write_mask) 1607 { 1608 if (!mask) 1609 return; 1610 1611 if (write_mask) { 1612 v = ((v & mask) << shift) | (mask << (shift + 16)); 1613 } else { 1614 u32 cached_val = vop2->regsbak[offset >> 2]; 1615 1616 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1617 vop2->regsbak[offset >> 2] = v; 1618 } 1619 1620 writel(v, vop2->regs + offset); 1621 } 1622 1623 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1624 u32 mask, u32 shift, u32 v) 1625 { 1626 u32 val = 0; 1627 1628 val = (v << shift) | (mask << (shift + 16)); 1629 writel(val, grf_base + offset); 1630 } 1631 1632 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1633 u32 mask, u32 shift) 1634 { 1635 return (readl(grf_base + offset) >> shift) & mask; 1636 } 1637 1638 static bool is_yuv_output(u32 bus_format) 1639 { 1640 switch (bus_format) { 1641 case MEDIA_BUS_FMT_YUV8_1X24: 1642 case MEDIA_BUS_FMT_YUV10_1X30: 1643 case MEDIA_BUS_FMT_YUYV10_1X20: 1644 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1645 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1646 case MEDIA_BUS_FMT_YUYV8_2X8: 1647 case MEDIA_BUS_FMT_YVYU8_2X8: 1648 case MEDIA_BUS_FMT_UYVY8_2X8: 1649 case MEDIA_BUS_FMT_VYUY8_2X8: 1650 case MEDIA_BUS_FMT_YUYV8_1X16: 1651 case MEDIA_BUS_FMT_YVYU8_1X16: 1652 case MEDIA_BUS_FMT_UYVY8_1X16: 1653 case MEDIA_BUS_FMT_VYUY8_1X16: 1654 return true; 1655 default: 1656 return false; 1657 } 1658 } 1659 1660 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding, 1661 enum drm_color_range color_range, 1662 int bit_depth) 1663 { 1664 bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0; 1665 enum vop_csc_format csc_mode = CSC_BT709L; 1666 1667 1668 switch (color_encoding) { 1669 case DRM_COLOR_YCBCR_BT601: 1670 if (full_range) 1671 csc_mode = CSC_BT601F; 1672 else 1673 csc_mode = CSC_BT601L; 1674 break; 1675 1676 case DRM_COLOR_YCBCR_BT709: 1677 if (full_range) { 1678 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F; 1679 if (bit_depth != CSC_13BIT_DEPTH) 1680 printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1681 } else { 1682 csc_mode = CSC_BT709L; 1683 } 1684 break; 1685 1686 case DRM_COLOR_YCBCR_BT2020: 1687 if (full_range) { 1688 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F; 1689 if (bit_depth != CSC_13BIT_DEPTH) 1690 printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1691 } else { 1692 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L; 1693 } 1694 break; 1695 1696 default: 1697 printf("Unsuport color_encoding:%d\n", color_encoding); 1698 } 1699 1700 return csc_mode; 1701 } 1702 1703 static bool is_uv_swap(struct display_state *state) 1704 { 1705 struct connector_state *conn_state = &state->conn_state; 1706 u32 bus_format = conn_state->bus_format; 1707 u32 output_mode = conn_state->output_mode; 1708 u32 output_type = conn_state->type; 1709 1710 /* 1711 * FIXME: 1712 * 1713 * There is no media type for YUV444 output, 1714 * so when out_mode is AAAA or P888, assume output is YUV444 on 1715 * yuv format. 1716 * 1717 * From H/W testing, YUV444 mode need a rb swap except eDP. 1718 */ 1719 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1720 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1721 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1722 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1723 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1724 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1725 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1726 output_mode == ROCKCHIP_OUT_MODE_P888) && 1727 !(output_type == DRM_MODE_CONNECTOR_eDP))) 1728 return true; 1729 else 1730 return false; 1731 } 1732 1733 static bool is_rb_swap(struct display_state *state) 1734 { 1735 struct connector_state *conn_state = &state->conn_state; 1736 u32 bus_format = conn_state->bus_format; 1737 1738 /* 1739 * The default component order of serial rgb3x8 formats 1740 * is BGR. So it is needed to enable RB swap. 1741 */ 1742 if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 || 1743 bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8) 1744 return true; 1745 else 1746 return false; 1747 } 1748 1749 static bool is_yc_swap(u32 bus_format) 1750 { 1751 switch (bus_format) { 1752 case MEDIA_BUS_FMT_YUYV8_1X16: 1753 case MEDIA_BUS_FMT_YVYU8_1X16: 1754 case MEDIA_BUS_FMT_YUYV8_2X8: 1755 case MEDIA_BUS_FMT_YVYU8_2X8: 1756 return true; 1757 default: 1758 return false; 1759 } 1760 } 1761 1762 static inline bool is_hot_plug_devices(int output_type) 1763 { 1764 switch (output_type) { 1765 case DRM_MODE_CONNECTOR_HDMIA: 1766 case DRM_MODE_CONNECTOR_HDMIB: 1767 case DRM_MODE_CONNECTOR_TV: 1768 case DRM_MODE_CONNECTOR_DisplayPort: 1769 case DRM_MODE_CONNECTOR_VGA: 1770 case DRM_MODE_CONNECTOR_Unknown: 1771 return true; 1772 default: 1773 return false; 1774 } 1775 } 1776 1777 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1778 { 1779 int i = 0; 1780 1781 for (i = 0; i < vop2->data->nr_layers; i++) { 1782 if (vop2->data->win_data[i].phys_id == phys_id) 1783 return &vop2->data->win_data[i]; 1784 } 1785 1786 return NULL; 1787 } 1788 1789 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1790 { 1791 int i = 0; 1792 1793 for (i = 0; i < vop2->data->nr_pd; i++) { 1794 if (vop2->data->pd[i].id == pd_id) 1795 return &vop2->data->pd[i]; 1796 } 1797 1798 return NULL; 1799 } 1800 1801 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1802 u32 *lut_regs, u32 *lut_val, int lut_len) 1803 { 1804 u32 vp_offset = crtc_id * 0x100; 1805 int i; 1806 1807 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1808 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1809 crtc_id, false); 1810 1811 for (i = 0; i < lut_len; i++) 1812 writel(lut_val[i], lut_regs + i); 1813 1814 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1815 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1816 } 1817 1818 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1819 u32 *lut_regs, u32 *lut_val, int lut_len) 1820 { 1821 u32 vp_offset = crtc_id * 0x100; 1822 int i; 1823 1824 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1825 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1826 crtc_id, false); 1827 1828 for (i = 0; i < lut_len; i++) 1829 writel(lut_val[i], lut_regs + i); 1830 1831 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1832 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1833 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1834 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1835 } 1836 1837 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1838 struct display_state *state) 1839 { 1840 struct connector_state *conn_state = &state->conn_state; 1841 struct crtc_state *cstate = &state->crtc_state; 1842 struct resource gamma_res; 1843 fdt_size_t lut_size; 1844 int i, lut_len, ret = 0; 1845 u32 *lut_regs; 1846 u32 r, g, b; 1847 struct base2_disp_info *disp_info = conn_state->disp_info; 1848 static int gamma_lut_en_num = 1; 1849 1850 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1851 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1852 return 0; 1853 } 1854 1855 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1856 if (ret) 1857 printf("failed to get gamma lut res\n"); 1858 lut_regs = (u32 *)gamma_res.start; 1859 lut_size = gamma_res.end - gamma_res.start + 1; 1860 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1861 printf("failed to get gamma lut register\n"); 1862 return 0; 1863 } 1864 lut_len = lut_size / 4; 1865 if (lut_len != 256 && lut_len != 1024) { 1866 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1867 return 0; 1868 } 1869 1870 if (!cstate->lut_val) { 1871 if (!disp_info) 1872 return 0; 1873 1874 if (!disp_info->gamma_lut_data.size) 1875 return 0; 1876 1877 cstate->lut_val = (u32 *)calloc(1, lut_size); 1878 for (i = 0; i < lut_len; i++) { 1879 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1880 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1881 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1882 1883 cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1884 } 1885 } 1886 1887 if (vop2->version == VOP_VERSION_RK3568) { 1888 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1889 cstate->lut_val, lut_len); 1890 gamma_lut_en_num++; 1891 } else { 1892 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1893 cstate->lut_val, lut_len); 1894 if (cstate->splice_mode) { 1895 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, 1896 cstate->lut_val, lut_len); 1897 gamma_lut_en_num++; 1898 } 1899 gamma_lut_en_num++; 1900 } 1901 1902 free(cstate->lut_val); 1903 1904 return 0; 1905 } 1906 1907 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1908 struct display_state *state) 1909 { 1910 struct connector_state *conn_state = &state->conn_state; 1911 struct crtc_state *cstate = &state->crtc_state; 1912 int i, cubic_lut_len; 1913 u32 vp_offset = cstate->crtc_id * 0x100; 1914 struct base2_disp_info *disp_info = conn_state->disp_info; 1915 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1916 u32 *cubic_lut_addr; 1917 1918 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1919 return 0; 1920 1921 if (!disp_info->cubic_lut_data.size) 1922 return 0; 1923 1924 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1925 cubic_lut_len = disp_info->cubic_lut_data.size; 1926 1927 for (i = 0; i < cubic_lut_len / 2; i++) { 1928 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1929 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1930 ((lut->lblue[2 * i] & 0xff) << 24); 1931 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1932 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1933 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1934 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1935 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1936 *cubic_lut_addr++ = 0; 1937 } 1938 1939 if (cubic_lut_len % 2) { 1940 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1941 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1942 ((lut->lblue[2 * i] & 0xff) << 24); 1943 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1944 *cubic_lut_addr++ = 0; 1945 *cubic_lut_addr = 0; 1946 } 1947 1948 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1949 get_cubic_lut_buffer(cstate->crtc_id)); 1950 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1951 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1952 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1953 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1954 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1955 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1956 1957 return 0; 1958 } 1959 1960 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1961 struct bcsh_state *bcsh_state, int crtc_id) 1962 { 1963 struct crtc_state *cstate = &state->crtc_state; 1964 u32 vp_offset = crtc_id * 0x100; 1965 1966 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1967 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1968 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1969 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1970 1971 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1972 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1973 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1974 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1975 1976 if (!cstate->bcsh_en) { 1977 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1978 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1979 return; 1980 } 1981 1982 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1983 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1984 bcsh_state->brightness, false); 1985 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1986 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1987 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1988 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1989 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1990 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1991 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1992 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1993 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1994 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1995 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1996 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1997 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1998 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1999 } 2000 2001 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 2002 { 2003 struct connector_state *conn_state = &state->conn_state; 2004 struct base_bcsh_info *bcsh_info; 2005 struct crtc_state *cstate = &state->crtc_state; 2006 struct bcsh_state bcsh_state; 2007 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 2008 2009 if (!conn_state->disp_info) 2010 return; 2011 bcsh_info = &conn_state->disp_info->bcsh_info; 2012 if (!bcsh_info) 2013 return; 2014 2015 if (bcsh_info->brightness != 50 || 2016 bcsh_info->contrast != 50 || 2017 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 2018 cstate->bcsh_en = true; 2019 2020 if (cstate->bcsh_en) { 2021 if (!cstate->yuv_overlay) 2022 cstate->post_r2y_en = 1; 2023 if (!is_yuv_output(conn_state->bus_format)) 2024 cstate->post_y2r_en = 1; 2025 } else { 2026 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2027 cstate->post_r2y_en = 1; 2028 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2029 cstate->post_y2r_en = 1; 2030 } 2031 2032 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2033 conn_state->color_range, 2034 CSC_10BIT_DEPTH); 2035 2036 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 2037 brightness = interpolate(0, -128, 100, 127, 2038 bcsh_info->brightness); 2039 else 2040 brightness = interpolate(0, -32, 100, 31, 2041 bcsh_info->brightness); 2042 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 2043 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 2044 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 2045 2046 2047 /* 2048 * a:[-30~0): 2049 * sin_hue = 0x100 - sin(a)*256; 2050 * cos_hue = cos(a)*256; 2051 * a:[0~30] 2052 * sin_hue = sin(a)*256; 2053 * cos_hue = cos(a)*256; 2054 */ 2055 sin_hue = fixp_sin32(hue) >> 23; 2056 cos_hue = fixp_cos32(hue) >> 23; 2057 2058 bcsh_state.brightness = brightness; 2059 bcsh_state.contrast = contrast; 2060 bcsh_state.saturation = saturation; 2061 bcsh_state.sin_hue = sin_hue; 2062 bcsh_state.cos_hue = cos_hue; 2063 2064 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 2065 if (cstate->splice_mode) 2066 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 2067 } 2068 2069 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 2070 { 2071 struct connector_state *conn_state = &state->conn_state; 2072 struct drm_display_mode *mode = &conn_state->mode; 2073 struct crtc_state *cstate = &state->crtc_state; 2074 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 2075 u16 hdisplay = mode->crtc_hdisplay; 2076 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2077 2078 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 2079 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 2080 bg_dly -= bg_ovl_dly; 2081 2082 /* 2083 * splice mode: hdisplay must roundup as 4 pixel, 2084 * no splice mode: hdisplay must roundup as 2 pixel. 2085 */ 2086 if (cstate->splice_mode) 2087 pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1; 2088 else 2089 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2090 2091 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 2092 hsync_len = 8; 2093 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 2094 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 2095 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2096 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2097 } 2098 2099 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 2100 { 2101 struct connector_state *conn_state = &state->conn_state; 2102 struct drm_display_mode *mode = &conn_state->mode; 2103 struct crtc_state *cstate = &state->crtc_state; 2104 struct vop2_win_data *win_data; 2105 u32 bg_dly, pre_scan_dly; 2106 u16 hdisplay = mode->crtc_hdisplay; 2107 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2108 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 2109 u8 win_id; 2110 2111 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 2112 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 2113 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 2114 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 2115 2116 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 2117 vop2->data->vp_data[crtc_id].layer_mix_dly + 2118 vop2->data->vp_data[crtc_id].hdr_mix_dly; 2119 /* hdisplay must roundup as 2 pixel */ 2120 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2121 /** 2122 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will 2123 * lead to first line data be zero. 2124 */ 2125 pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len); 2126 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 2127 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2128 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2129 } 2130 2131 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 2132 { 2133 struct connector_state *conn_state = &state->conn_state; 2134 struct drm_display_mode *mode = &conn_state->mode; 2135 struct crtc_state *cstate = &state->crtc_state; 2136 u32 vp_offset = (cstate->crtc_id * 0x100); 2137 u16 vtotal = mode->crtc_vtotal; 2138 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2139 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2140 u16 hdisplay = mode->crtc_hdisplay; 2141 u16 vdisplay = mode->crtc_vdisplay; 2142 u16 hsize = 2143 hdisplay * (conn_state->overscan.left_margin + 2144 conn_state->overscan.right_margin) / 200; 2145 u16 vsize = 2146 vdisplay * (conn_state->overscan.top_margin + 2147 conn_state->overscan.bottom_margin) / 200; 2148 u16 hact_end, vact_end; 2149 u32 val; 2150 2151 hsize = round_down(hsize, 2); 2152 vsize = round_down(vsize, 2); 2153 2154 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 2155 hact_end = hact_st + hsize; 2156 val = hact_st << 16; 2157 val |= hact_end; 2158 2159 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 2160 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 2161 vact_end = vact_st + vsize; 2162 val = vact_st << 16; 2163 val |= vact_end; 2164 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 2165 val = scl_cal_scale2(vdisplay, vsize) << 16; 2166 val |= scl_cal_scale2(hdisplay, hsize); 2167 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 2168 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 2169 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 2170 vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 2171 RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT, 2172 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 2173 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false); 2174 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2175 u16 vact_st_f1 = vtotal + vact_st + 1; 2176 u16 vact_end_f1 = vact_st_f1 + vsize; 2177 2178 val = vact_st_f1 << 16 | vact_end_f1; 2179 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 2180 } 2181 2182 if (is_vop3(vop2)) { 2183 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 2184 } else { 2185 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 2186 if (cstate->splice_mode) 2187 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 2188 } 2189 } 2190 2191 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 2192 { 2193 struct connector_state *conn_state = &state->conn_state; 2194 struct crtc_state *cstate = &state->crtc_state; 2195 struct acm_data *acm = &conn_state->disp_info->acm_data; 2196 struct drm_display_mode *mode = &conn_state->mode; 2197 u32 vp_offset = (cstate->crtc_id * 0x100); 2198 s16 *lut_y; 2199 s16 *lut_h; 2200 s16 *lut_s; 2201 u32 value; 2202 int i; 2203 2204 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2205 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2206 if (!acm->acm_enable) { 2207 writel(0, vop2->regs + RK3528_ACM_CTRL); 2208 return; 2209 } 2210 2211 printf("post acm enable\n"); 2212 2213 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 2214 2215 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 2216 ((mode->vdisplay & 0xfff) << 20); 2217 writel(value, vop2->regs + RK3528_ACM_CTRL); 2218 2219 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 2220 ((acm->s_gain << 20) & 0x3ff00000); 2221 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 2222 2223 lut_y = &acm->gain_lut_hy[0]; 2224 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 2225 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 2226 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 2227 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2228 ((lut_s[i] << 16) & 0xff0000); 2229 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 2230 } 2231 2232 lut_y = &acm->gain_lut_hs[0]; 2233 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 2234 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 2235 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2236 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2237 ((lut_s[i] << 16) & 0xff0000); 2238 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2239 } 2240 2241 lut_y = &acm->delta_lut_h[0]; 2242 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2243 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2244 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2245 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2246 ((lut_s[i] << 20) & 0x3ff00000); 2247 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2248 } 2249 2250 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2251 } 2252 2253 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2254 { 2255 struct connector_state *conn_state = &state->conn_state; 2256 struct crtc_state *cstate = &state->crtc_state; 2257 struct acm_data *acm = &conn_state->disp_info->acm_data; 2258 struct csc_info *csc = &conn_state->disp_info->csc_info; 2259 struct post_csc_coef csc_coef; 2260 bool is_input_yuv = false; 2261 bool is_output_yuv = false; 2262 bool post_r2y_en = false; 2263 bool post_csc_en = false; 2264 u32 vp_offset = (cstate->crtc_id * 0x100); 2265 u32 value; 2266 int range_type; 2267 2268 printf("post csc enable\n"); 2269 2270 if (acm->acm_enable) { 2271 if (!cstate->yuv_overlay) 2272 post_r2y_en = true; 2273 2274 /* do y2r in csc module */ 2275 if (!is_yuv_output(conn_state->bus_format)) 2276 post_csc_en = true; 2277 } else { 2278 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2279 post_r2y_en = true; 2280 2281 /* do y2r in csc module */ 2282 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2283 post_csc_en = true; 2284 } 2285 2286 if (csc->csc_enable) 2287 post_csc_en = true; 2288 2289 if (cstate->yuv_overlay || post_r2y_en) 2290 is_input_yuv = true; 2291 2292 if (is_yuv_output(conn_state->bus_format)) 2293 is_output_yuv = true; 2294 2295 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2296 conn_state->color_range, 2297 CSC_13BIT_DEPTH); 2298 2299 if (post_csc_en) { 2300 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2301 is_output_yuv); 2302 2303 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2304 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2305 csc_coef.csc_coef00, false); 2306 value = csc_coef.csc_coef01 & 0xffff; 2307 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2308 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2309 value = csc_coef.csc_coef10 & 0xffff; 2310 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2311 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2312 value = csc_coef.csc_coef12 & 0xffff; 2313 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2314 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2315 value = csc_coef.csc_coef21 & 0xffff; 2316 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2317 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2318 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2319 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2320 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2321 2322 range_type = csc_coef.range_type ? 0 : 1; 2323 range_type <<= is_input_yuv ? 0 : 1; 2324 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2325 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2326 } 2327 2328 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2329 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2330 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2331 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2332 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2333 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2334 } 2335 2336 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2337 { 2338 struct connector_state *conn_state = &state->conn_state; 2339 struct base2_disp_info *disp_info = conn_state->disp_info; 2340 const char *enable_flag; 2341 if (!disp_info) { 2342 printf("disp_info is empty\n"); 2343 return; 2344 } 2345 2346 enable_flag = (const char *)&disp_info->cacm_header; 2347 if (strncasecmp(enable_flag, "CACM", 4)) { 2348 printf("acm and csc is not support\n"); 2349 return; 2350 } 2351 2352 vop3_post_acm_config(state, vop2); 2353 vop3_post_csc_config(state, vop2); 2354 } 2355 2356 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2, 2357 struct vop2_power_domain_data *pd_data) 2358 { 2359 int val = 0; 2360 bool is_bisr_en, is_otp_bisr_en; 2361 2362 if (pd_data->id == VOP2_PD_CLUSTER) { 2363 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2364 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2365 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2366 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2367 if (is_bisr_en && is_otp_bisr_en) 2368 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2369 val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1), 2370 50 * 1000); 2371 else 2372 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2373 val, !((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1), 2374 50 * 1000); 2375 } else { 2376 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2377 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2378 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2379 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2380 if (is_bisr_en && is_otp_bisr_en) 2381 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2382 val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1), 2383 50 * 1000); 2384 else 2385 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2386 val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1), 2387 50 * 1000); 2388 } 2389 } 2390 2391 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2392 { 2393 int ret = 0; 2394 2395 if (pd_data->id == VOP2_PD_CLUSTER) 2396 vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK, 2397 RK3576_CLUSTER_PD_EN_SHIFT, 0, true); 2398 else 2399 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK, 2400 RK3576_ESMART_PD_EN_SHIFT, 0, true); 2401 ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data); 2402 if (ret) { 2403 printf("wait vop2 power domain timeout\n"); 2404 return ret; 2405 } 2406 2407 return 0; 2408 } 2409 2410 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2, 2411 struct vop2_power_domain_data *pd_data) 2412 { 2413 int val = 0; 2414 int shift = 0; 2415 int shift_factor = 0; 2416 bool is_bisr_en = false; 2417 2418 /* 2419 * The order of pd status bits in BISR_STS register 2420 * is different from that in VOP SYS_STS register. 2421 */ 2422 if (pd_data->id == VOP2_PD_DSC_8K || 2423 pd_data->id == VOP2_PD_DSC_4K || 2424 pd_data->id == VOP2_PD_ESMART) 2425 shift_factor = 1; 2426 2427 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2428 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2429 if (is_bisr_en) { 2430 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2431 2432 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2433 ((val >> shift) & 0x1), 50 * 1000); 2434 } else { 2435 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2436 2437 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2438 !((val >> shift) & 0x1), 50 * 1000); 2439 } 2440 } 2441 2442 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2443 { 2444 int ret = 0; 2445 2446 vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK, 2447 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false); 2448 ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data); 2449 if (ret) { 2450 printf("wait vop2 power domain timeout\n"); 2451 return ret; 2452 } 2453 2454 return 0; 2455 } 2456 2457 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2458 { 2459 struct vop2_power_domain_data *pd_data; 2460 int ret = 0; 2461 2462 if (!pd_id) 2463 return 0; 2464 2465 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2466 if (!pd_data) { 2467 printf("can't find pd_data by id\n"); 2468 return -EINVAL; 2469 } 2470 2471 if (pd_data->parent_id) { 2472 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2473 if (ret) { 2474 printf("can't open parent power domain\n"); 2475 return -EINVAL; 2476 } 2477 } 2478 2479 /* 2480 * Read VOP internal power domain on/off status. 2481 * We should query BISR_STS register in PMU for 2482 * power up/down status when memory repair is enabled. 2483 * Return value: 1 for power on, 0 for power off; 2484 */ 2485 if (vop2->version == VOP_VERSION_RK3576) 2486 ret = rk3576_vop2_power_domain_on(vop2, pd_data); 2487 else 2488 ret = rk3588_vop2_power_domain_on(vop2, pd_data); 2489 2490 return ret; 2491 } 2492 2493 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2494 { 2495 u32 *base = vop2->regs; 2496 int i = 0; 2497 2498 /* 2499 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2500 */ 2501 for (i = 0; i < (vop2->reg_len >> 2); i++) 2502 vop2->regsbak[i] = base[i]; 2503 } 2504 2505 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2506 { 2507 struct vop2_win_data *win_data; 2508 int layer_phy_id = 0; 2509 int i, j; 2510 u32 ovl_port_offset = 0; 2511 u32 layer_nr = 0; 2512 u8 shift = 0; 2513 2514 /* layer sel win id */ 2515 for (i = 0; i < vop2->data->nr_vps; i++) { 2516 shift = 0; 2517 ovl_port_offset = 0x100 * i; 2518 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2519 for (j = 0; j < layer_nr; j++) { 2520 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2521 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2522 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2523 shift, win_data->layer_sel_win_id[i], false); 2524 shift += 4; 2525 } 2526 } 2527 2528 if (vop2->version != VOP_VERSION_RK3576) { 2529 /* win sel port */ 2530 for (i = 0; i < vop2->data->nr_vps; i++) { 2531 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2532 for (j = 0; j < layer_nr; j++) { 2533 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2534 continue; 2535 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2536 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2537 shift = win_data->win_sel_port_offset * 2; 2538 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL, 2539 LAYER_SEL_PORT_MASK, shift, i, false); 2540 } 2541 } 2542 } 2543 } 2544 2545 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2546 { 2547 struct crtc_state *cstate = &state->crtc_state; 2548 struct vop2_win_data *win_data; 2549 int layer_phy_id = 0; 2550 int total_used_layer = 0; 2551 int port_mux = 0; 2552 int i, j; 2553 u32 layer_nr = 0; 2554 u8 shift = 0; 2555 2556 /* layer sel win id */ 2557 for (i = 0; i < vop2->data->nr_vps; i++) { 2558 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2559 for (j = 0; j < layer_nr; j++) { 2560 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2561 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2562 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2563 shift, win_data->layer_sel_win_id[i], false); 2564 shift += 4; 2565 } 2566 } 2567 2568 /* win sel port */ 2569 for (i = 0; i < vop2->data->nr_vps; i++) { 2570 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2571 for (j = 0; j < layer_nr; j++) { 2572 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2573 continue; 2574 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2575 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2576 shift = win_data->win_sel_port_offset * 2; 2577 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2578 LAYER_SEL_PORT_SHIFT + shift, i, false); 2579 } 2580 } 2581 2582 /** 2583 * port mux config 2584 */ 2585 for (i = 0; i < vop2->data->nr_vps; i++) { 2586 shift = i * 4; 2587 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2588 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2589 port_mux = total_used_layer - 1; 2590 } else { 2591 port_mux = 8; 2592 } 2593 2594 if (i == vop2->data->nr_vps - 1) 2595 port_mux = vop2->data->nr_mixers; 2596 2597 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2598 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2599 PORT_MUX_SHIFT + shift, port_mux, false); 2600 } 2601 } 2602 2603 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2604 { 2605 if (!is_vop3(vop2)) 2606 return false; 2607 2608 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2609 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2610 return true; 2611 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2612 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2613 return true; 2614 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2615 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2616 return true; 2617 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE && 2618 win->phys_id == ROCKCHIP_VOP2_ESMART3) 2619 return true; 2620 else 2621 return false; 2622 } 2623 2624 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2625 { 2626 struct vop2_win_data *win_data; 2627 int i; 2628 u8 scale_engine_num = 0; 2629 2630 /* store plane mask for vop2_fixup_dts */ 2631 for (i = 0; i < vop2->data->nr_layers; i++) { 2632 win_data = &vop2->data->win_data[i]; 2633 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2634 continue; 2635 2636 win_data->scale_engine_num = scale_engine_num++; 2637 } 2638 } 2639 2640 static int vop3_get_esmart_lb_mode(struct vop2 *vop2) 2641 { 2642 const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map; 2643 int i; 2644 2645 if (!esmart_lb_mode_map) 2646 return vop2->esmart_lb_mode; 2647 2648 for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) { 2649 if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode) 2650 return esmart_lb_mode_map->lb_map_value; 2651 esmart_lb_mode_map++; 2652 } 2653 2654 if (i == vop2->data->esmart_lb_mode_num) 2655 printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode); 2656 2657 return vop2->data->esmart_lb_mode_map[0].lb_map_value; 2658 } 2659 2660 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2661 { 2662 struct crtc_state *cstate = &state->crtc_state; 2663 struct vop2_vp_plane_mask *plane_mask; 2664 int active_vp_num = 0; 2665 int layer_phy_id = 0; 2666 int i, j; 2667 int ret; 2668 u32 layer_nr = 0; 2669 2670 if (vop2->global_init) 2671 return; 2672 2673 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2674 if (soc_is_rk3566()) 2675 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2676 OTP_WIN_EN_SHIFT, 1, false); 2677 2678 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2679 u32 plane_mask; 2680 int primary_plane_id; 2681 2682 for (i = 0; i < vop2->data->nr_vps; i++) { 2683 plane_mask = cstate->crtc->vps[i].plane_mask; 2684 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2685 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2686 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2687 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2688 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2689 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2690 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2691 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2692 2693 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2694 for (j = 0; j < layer_nr; j++) { 2695 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2696 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2697 } 2698 } 2699 } else {/* need soft assign plane mask */ 2700 printf("Assign plane mask automatically\n"); 2701 if (vop2->version == VOP_VERSION_RK3576) { 2702 for (i = 0; i < vop2->data->nr_vps; i++) { 2703 if (cstate->crtc->vps[i].enable) { 2704 vop2->vp_plane_mask[i].attached_layers_nr = 1; 2705 vop2->vp_plane_mask[i].primary_plane_id = 2706 vop2->data->vp_default_primary_plane[i]; 2707 vop2->vp_plane_mask[i].attached_layers[0] = 2708 vop2->data->vp_default_primary_plane[i]; 2709 vop2->vp_plane_mask[i].plane_mask |= 2710 BIT(vop2->data->vp_default_primary_plane[i]); 2711 active_vp_num++; 2712 } 2713 } 2714 printf("VOP have %d active VP\n", active_vp_num); 2715 } else { 2716 /* find the first unplug devices and set it as main display */ 2717 int main_vp_index = -1; 2718 2719 for (i = 0; i < vop2->data->nr_vps; i++) { 2720 if (cstate->crtc->vps[i].enable) 2721 active_vp_num++; 2722 } 2723 printf("VOP have %d active VP\n", active_vp_num); 2724 2725 if (soc_is_rk3566() && active_vp_num > 2) 2726 printf("ERROR: rk3566 only support 2 display output!!\n"); 2727 plane_mask = vop2->data->plane_mask; 2728 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2729 /* 2730 * For rk3528, one display policy for hdmi store in plane_mask[0], and 2731 * the other for cvbs store in plane_mask[2]. 2732 */ 2733 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2734 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2735 plane_mask += 2 * VOP2_VP_MAX; 2736 2737 if (vop2->version == VOP_VERSION_RK3528) { 2738 /* 2739 * For rk3528, the plane mask of vp is limited, only esmart2 can 2740 * be selected by both vp0 and vp1. 2741 */ 2742 j = 0; 2743 } else { 2744 for (i = 0; i < vop2->data->nr_vps; i++) { 2745 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2746 /* the first store main display plane mask */ 2747 vop2->vp_plane_mask[i] = plane_mask[0]; 2748 main_vp_index = i; 2749 break; 2750 } 2751 } 2752 2753 /* if no find unplug devices, use vp0 as main display */ 2754 if (main_vp_index < 0) { 2755 main_vp_index = 0; 2756 vop2->vp_plane_mask[0] = plane_mask[0]; 2757 } 2758 2759 /* plane_mask[0] store main display, so we from plane_mask[1] */ 2760 j = 1; 2761 } 2762 2763 /* init other display except main display */ 2764 for (i = 0; i < vop2->data->nr_vps; i++) { 2765 /* main display or no connect devices */ 2766 if (i == main_vp_index || !cstate->crtc->vps[i].enable) 2767 continue; 2768 vop2->vp_plane_mask[i] = plane_mask[j++]; 2769 /* 2770 * For rk3588, the main window should attach to the VP0 while 2771 * the splice window should attach to the VP1 when the display 2772 * mode is over 4k. 2773 * If only one VP is enabled and the plane mask is not assigned 2774 * in DTS, all main windows will be assigned to the enabled VPx, 2775 * and all splice windows will be assigned to the VPx+1, in order 2776 * to ensure that the splice mode work well. 2777 */ 2778 if (vop2->version == VOP_VERSION_RK3588 && active_vp_num == 1) 2779 vop2->vp_plane_mask[(i + 1) % vop2->data->nr_vps] = plane_mask[j++]; 2780 } 2781 } 2782 /* store plane mask for vop2_fixup_dts */ 2783 for (i = 0; i < vop2->data->nr_vps; i++) { 2784 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2785 for (j = 0; j < layer_nr; j++) { 2786 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2787 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2788 } 2789 } 2790 } 2791 2792 if (vop2->version == VOP_VERSION_RK3588) 2793 rk3588_vop2_regsbak(vop2); 2794 else 2795 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2796 2797 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2798 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2799 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2800 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2801 2802 for (i = 0; i < vop2->data->nr_vps; i++) { 2803 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2804 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2805 printf("%s ", 2806 vop2_plane_id_to_string(vop2->vp_plane_mask[i].attached_layers[j])); 2807 printf("], primary plane: %s\n", 2808 vop2_plane_id_to_string(vop2->vp_plane_mask[i].primary_plane_id)); 2809 } 2810 2811 if (is_vop3(vop2)) 2812 vop3_overlay_init(vop2, state); 2813 else 2814 vop2_overlay_init(vop2, state); 2815 2816 if (is_vop3(vop2)) { 2817 /* 2818 * you can rewrite at dts vop node: 2819 * 2820 * VOP3_ESMART_8K_MODE = 0, 2821 * VOP3_ESMART_4K_4K_MODE = 1, 2822 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2823 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2824 * 2825 * &vop { 2826 * esmart_lb_mode = /bits/ 8 <2>; 2827 * }; 2828 */ 2829 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2830 if (ret < 0) 2831 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2832 if (vop2->version == VOP_VERSION_RK3576) 2833 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, 2834 RK3576_ESMART_LB_MODE_SEL_MASK, 2835 RK3576_ESMART_LB_MODE_SEL_SHIFT, 2836 vop3_get_esmart_lb_mode(vop2), true); 2837 else 2838 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 2839 ESMART_LB_MODE_SEL_MASK, 2840 ESMART_LB_MODE_SEL_SHIFT, 2841 vop3_get_esmart_lb_mode(vop2), false); 2842 2843 vop3_init_esmart_scale_engine(vop2); 2844 2845 if (vop2->version == VOP_VERSION_RK3576) 2846 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2847 RK3576_DSP_VS_T_SEL_SHIFT, 0, true); 2848 else 2849 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2850 DSP_VS_T_SEL_SHIFT, 0, false); 2851 2852 /* 2853 * This is a workaround for RK3528/RK3562/RK3576: 2854 * 2855 * The aclk pre auto gating function may disable the aclk 2856 * in some unexpected cases, which detected by hardware 2857 * automatically. 2858 * 2859 * For example, if the above function is enabled, the post 2860 * scale function will be affected, resulting in abnormal 2861 * display. 2862 */ 2863 if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 || 2864 vop2->version == VOP_VERSION_RK3576) 2865 vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK, 2866 ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false); 2867 } 2868 2869 if (vop2->version == VOP_VERSION_RK3568) 2870 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2871 2872 if (vop2->version == VOP_VERSION_RK3576) { 2873 vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq"); 2874 2875 /* Default use rkiommu 1.0 for axi0 */ 2876 vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true); 2877 2878 /* Init frc2.0 config */ 2879 vop2_writel(vop2, 0xca0, 0xc8); 2880 vop2_writel(vop2, 0xca4, 0x01000100); 2881 vop2_writel(vop2, 0xca8, 0x03ff0100); 2882 vop2_writel(vop2, 0xda0, 0xc8); 2883 vop2_writel(vop2, 0xda4, 0x01000100); 2884 vop2_writel(vop2, 0xda8, 0x03ff0100); 2885 2886 if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true) 2887 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2888 VP_INTR_MERGE_EN_SHIFT, 1, true); 2889 2890 /* Set reg done every field for interlace */ 2891 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK, 2892 INTERLACE_FRM_REG_DONE_SHIFT, 0, false); 2893 } 2894 2895 vop2->global_init = true; 2896 } 2897 2898 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state) 2899 { 2900 struct crtc_state *cstate = &state->crtc_state; 2901 const struct vop2_data *vop2_data = vop2->data; 2902 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2903 struct resource sharp_regs; 2904 u32 *sharp_reg_base; 2905 int ret; 2906 2907 if (!(vp_data->feature & VOP_FEATURE_POST_SHARP)) 2908 return; 2909 2910 ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs); 2911 if (ret) { 2912 printf("failed to get sharp regs\n"); 2913 return; 2914 } 2915 sharp_reg_base = (u32 *)sharp_regs.start; 2916 2917 /* 2918 * After vop initialization, keep sw_sharp_enable always on. 2919 * Only enable/disable sharp submodule to avoid black screen. 2920 */ 2921 writel(0x1, sharp_reg_base); 2922 } 2923 2924 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state) 2925 { 2926 struct crtc_state *cstate = &state->crtc_state; 2927 const struct vop2_data *vop2_data = vop2->data; 2928 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2929 struct resource acm_regs; 2930 u32 *acm_reg_base; 2931 u32 vp_offset = (cstate->crtc_id * 0x100); 2932 int ret; 2933 2934 if (!(vp_data->feature & VOP_FEATURE_POST_ACM)) 2935 return; 2936 2937 ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs); 2938 if (ret) { 2939 printf("failed to get acm regs\n"); 2940 return; 2941 } 2942 acm_reg_base = (u32 *)acm_regs.start; 2943 2944 /* 2945 * Black screen is displayed when acm bypass switched 2946 * between enable and disable. Therefore, disable acm 2947 * bypass by default after system boot. 2948 */ 2949 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2950 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2951 2952 writel(0, acm_reg_base + 0); 2953 } 2954 2955 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state, 2956 struct device_node *dsp_lut_node) 2957 { 2958 struct crtc_state *cstate = &state->crtc_state; 2959 struct resource gamma_res; 2960 fdt_size_t lut_size; 2961 u32 *lut_regs; 2962 u32 *lut; 2963 u32 r, g, b; 2964 int lut_len; 2965 int length; 2966 int i, j; 2967 int ret = 0; 2968 2969 of_get_property(dsp_lut_node, "gamma-lut", &length); 2970 if (!length) 2971 return -EINVAL; 2972 2973 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 2974 if (ret) 2975 printf("failed to get gamma lut res\n"); 2976 lut_regs = (u32 *)gamma_res.start; 2977 lut_size = gamma_res.end - gamma_res.start + 1; 2978 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 2979 printf("failed to get gamma lut register\n"); 2980 return -EINVAL; 2981 } 2982 lut_len = lut_size / 4; 2983 2984 cstate->lut_val = (u32 *)calloc(1, lut_size); 2985 if (!cstate->lut_val) 2986 return -ENOMEM; 2987 2988 length >>= 2; 2989 if (length != lut_len) { 2990 lut = (u32 *)calloc(1, lut_len); 2991 if (!lut) { 2992 free(cstate->lut_val); 2993 return -ENOMEM; 2994 } 2995 2996 ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length); 2997 if (ret) { 2998 printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id); 2999 free(cstate->lut_val); 3000 free(lut); 3001 return -EINVAL; 3002 } 3003 3004 /* 3005 * In order to achieve the same gamma correction effect in different 3006 * platforms, the following conversion helps to translate from 8bit 3007 * gamma table with 256 parameters to 10bit gamma with 1024 parameters. 3008 */ 3009 for (i = 0; i < lut_len; i++) { 3010 j = i * length / lut_len; 3011 r = lut[j] / length / length * lut_len / length; 3012 g = lut[j] / length % length * lut_len / length; 3013 b = lut[j] % length * lut_len / length; 3014 3015 cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b; 3016 } 3017 free(lut); 3018 } else { 3019 of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len); 3020 } 3021 3022 return 0; 3023 } 3024 3025 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state) 3026 { 3027 struct crtc_state *cstate = &state->crtc_state; 3028 struct device_node *dsp_lut_node; 3029 int phandle; 3030 int ret = 0; 3031 3032 phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1); 3033 if (phandle < 0) 3034 return; 3035 3036 dsp_lut_node = of_find_node_by_phandle(phandle); 3037 if (!dsp_lut_node) 3038 return; 3039 3040 ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node); 3041 if (ret) 3042 printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id); 3043 } 3044 3045 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 3046 { 3047 rockchip_vop2_of_get_dsp_lut(vop2, state); 3048 3049 rockchip_vop2_gamma_lut_init(vop2, state); 3050 rockchip_vop2_cubic_lut_init(vop2, state); 3051 rockchip_vop2_sharp_init(vop2, state); 3052 rockchip_vop2_acm_init(vop2, state); 3053 3054 return 0; 3055 } 3056 3057 /* 3058 * VOP2 have multi video ports. 3059 * video port ------- crtc 3060 */ 3061 static int rockchip_vop2_preinit(struct display_state *state) 3062 { 3063 struct crtc_state *cstate = &state->crtc_state; 3064 const struct vop2_data *vop2_data = cstate->crtc->data; 3065 struct regmap *map; 3066 char dclk_name[16]; 3067 int ret; 3068 3069 if (!rockchip_vop2) { 3070 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 3071 if (!rockchip_vop2) 3072 return -ENOMEM; 3073 memset(rockchip_vop2, 0, sizeof(struct vop2)); 3074 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 3075 rockchip_vop2->reg_len = RK3568_MAX_REG; 3076 #ifdef CONFIG_SPL_BUILD 3077 rockchip_vop2->regs = (void *)RK3528_VOP_BASE; 3078 #else 3079 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 3080 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf"); 3081 rockchip_vop2->grf = regmap_get_range(map, 0); 3082 if (rockchip_vop2->grf <= 0) 3083 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 3084 #endif 3085 rockchip_vop2->version = vop2_data->version; 3086 rockchip_vop2->data = vop2_data; 3087 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 3088 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf"); 3089 rockchip_vop2->vop_grf = regmap_get_range(map, 0); 3090 if (rockchip_vop2->vop_grf <= 0) 3091 printf("%s: Get syscon vop_grf failed (ret=%p)\n", 3092 __func__, rockchip_vop2->vop_grf); 3093 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 3094 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 3095 if (rockchip_vop2->vo1_grf <= 0) 3096 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", 3097 __func__, rockchip_vop2->vo1_grf); 3098 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3099 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3100 if (rockchip_vop2->sys_pmu <= 0) 3101 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3102 __func__, rockchip_vop2->sys_pmu); 3103 } else if (rockchip_vop2->version == VOP_VERSION_RK3576) { 3104 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf"); 3105 rockchip_vop2->ioc_grf = regmap_get_range(map, 0); 3106 if (rockchip_vop2->ioc_grf <= 0) 3107 printf("%s: Get syscon ioc_grf failed (ret=%p)\n", 3108 __func__, rockchip_vop2->ioc_grf); 3109 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3110 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3111 if (rockchip_vop2->sys_pmu <= 0) 3112 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3113 __func__, rockchip_vop2->sys_pmu); 3114 } 3115 } 3116 3117 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 3118 if (dev_read_stringlist_search(cstate->dev, "reset-names", dclk_name) > 0) { 3119 ret = reset_get_by_name(cstate->dev, dclk_name, &cstate->dclk_rst); 3120 if (ret < 0) { 3121 printf("%s: failed to get dclk reset: %d\n", __func__, ret); 3122 cstate->dclk_rst.dev = NULL; 3123 } 3124 } 3125 3126 cstate->private = rockchip_vop2; 3127 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 3128 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 3129 3130 vop2_global_initial(rockchip_vop2, state); 3131 3132 return 0; 3133 } 3134 3135 /* 3136 * calc the dclk on rk3588 3137 * the available div of dclk is 1, 2, 4 3138 * 3139 */ 3140 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 3141 { 3142 if (child_clk * 4 <= max_dclk) 3143 return child_clk * 4; 3144 else if (child_clk * 2 <= max_dclk) 3145 return child_clk * 2; 3146 else if (child_clk <= max_dclk) 3147 return child_clk; 3148 else 3149 return 0; 3150 } 3151 3152 /* 3153 * 4 pixclk/cycle on rk3588 3154 * RGB/eDP/HDMI: if_pixclk >= dclk_core 3155 * DP: dp_pixclk = dclk_out <= dclk_core 3156 * DSI: mipi_pixclk <= dclk_out <= dclk_core 3157 */ 3158 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 3159 int *dclk_core_div, int *dclk_out_div, 3160 int *if_pixclk_div, int *if_dclk_div) 3161 { 3162 struct crtc_state *cstate = &state->crtc_state; 3163 struct connector_state *conn_state = &state->conn_state; 3164 struct drm_display_mode *mode = &conn_state->mode; 3165 struct vop2 *vop2 = cstate->private; 3166 unsigned long v_pixclk = mode->crtc_clock; 3167 unsigned long dclk_core_rate = v_pixclk >> 2; 3168 unsigned long dclk_rate = v_pixclk; 3169 unsigned long dclk_out_rate; 3170 u64 if_dclk_rate; 3171 u64 if_pixclk_rate; 3172 int output_type = conn_state->type; 3173 int output_mode = conn_state->output_mode; 3174 int K = 1; 3175 3176 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 3177 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3178 printf("Dual channel and YUV420 can't work together\n"); 3179 return -EINVAL; 3180 } 3181 3182 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3183 output_mode == ROCKCHIP_OUT_MODE_YUV420) 3184 K = 2; 3185 3186 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 3187 /* 3188 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 3189 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 3190 */ 3191 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3192 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3193 dclk_rate = dclk_rate >> 1; 3194 K = 2; 3195 } 3196 if (cstate->dsc_enable) { 3197 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 3198 if_dclk_rate = cstate->dsc_cds_clk_rate; 3199 } else { 3200 if_pixclk_rate = (dclk_core_rate << 1) / K; 3201 if_dclk_rate = dclk_core_rate / K; 3202 } 3203 3204 if (v_pixclk > VOP2_MAX_DCLK_RATE) 3205 dclk_rate = vop2_calc_dclk(dclk_core_rate, 3206 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3207 3208 if (!dclk_rate) { 3209 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 3210 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 3211 return -EINVAL; 3212 } 3213 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3214 *if_dclk_div = dclk_rate / if_dclk_rate; 3215 *dclk_core_div = dclk_rate / dclk_core_rate; 3216 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 3217 dclk_rate, *if_pixclk_div, *if_dclk_div); 3218 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 3219 /* edp_pixclk = edp_dclk > dclk_core */ 3220 if_pixclk_rate = v_pixclk / K; 3221 if_dclk_rate = v_pixclk / K; 3222 dclk_rate = if_pixclk_rate * K; 3223 *dclk_core_div = dclk_rate / dclk_core_rate; 3224 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3225 *if_dclk_div = *if_pixclk_div; 3226 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 3227 dclk_out_rate = v_pixclk >> 2; 3228 dclk_out_rate = dclk_out_rate / K; 3229 3230 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3231 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3232 if (!dclk_rate) { 3233 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 3234 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 3235 return -EINVAL; 3236 } 3237 *dclk_out_div = dclk_rate / dclk_out_rate; 3238 *dclk_core_div = dclk_rate / dclk_core_rate; 3239 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 3240 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3241 K = 2; 3242 if (cstate->dsc_enable) 3243 /* dsc output is 96bit, dsi input is 192 bit */ 3244 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 3245 else 3246 if_pixclk_rate = dclk_core_rate / K; 3247 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 3248 dclk_out_rate = dclk_core_rate / K; 3249 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 3250 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3251 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3252 if (!dclk_rate) { 3253 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 3254 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 3255 return -EINVAL; 3256 } 3257 3258 if (cstate->dsc_enable) 3259 dclk_rate /= cstate->dsc_slice_num; 3260 3261 *dclk_out_div = dclk_rate / dclk_out_rate; 3262 *dclk_core_div = dclk_rate / dclk_core_rate; 3263 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 3264 if (cstate->dsc_enable) 3265 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 3266 3267 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 3268 dclk_rate = v_pixclk; 3269 *dclk_core_div = dclk_rate / dclk_core_rate; 3270 } 3271 3272 *if_pixclk_div = ilog2(*if_pixclk_div); 3273 *if_dclk_div = ilog2(*if_dclk_div); 3274 *dclk_core_div = ilog2(*dclk_core_div); 3275 *dclk_out_div = ilog2(*dclk_out_div); 3276 3277 return dclk_rate; 3278 } 3279 3280 static int vop2_calc_dsc_clk(struct display_state *state) 3281 { 3282 struct connector_state *conn_state = &state->conn_state; 3283 struct drm_display_mode *mode = &conn_state->mode; 3284 struct crtc_state *cstate = &state->crtc_state; 3285 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 3286 u8 k = 1; 3287 3288 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3289 k = 2; 3290 3291 cstate->dsc_txp_clk_rate = v_pixclk; 3292 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 3293 3294 cstate->dsc_pxl_clk_rate = v_pixclk; 3295 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 3296 3297 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 3298 * cds_dat_width = 96; 3299 * bits_per_pixel = [8-12]; 3300 * As cds clk is div from txp clk and only support 1/2/4 div, 3301 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 3302 * otherwise dsc_cds = crtc_clock / 8; 3303 */ 3304 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 3305 3306 return 0; 3307 } 3308 3309 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 3310 { 3311 struct crtc_state *cstate = &state->crtc_state; 3312 struct connector_state *conn_state = &state->conn_state; 3313 struct drm_display_mode *mode = &conn_state->mode; 3314 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3315 struct vop2 *vop2 = cstate->private; 3316 u32 vp_offset = (cstate->crtc_id * 0x100); 3317 u16 hdisplay = mode->crtc_hdisplay; 3318 int output_if = conn_state->output_if; 3319 int if_pixclk_div = 0; 3320 int if_dclk_div = 0; 3321 unsigned long dclk_rate; 3322 bool dclk_inv, yc_swap = false; 3323 u32 val; 3324 3325 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3326 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3327 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 3328 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 3329 } else { 3330 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3331 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3332 } 3333 3334 if (cstate->dsc_enable) { 3335 int k = 1; 3336 3337 if (!vop2->data->nr_dscs) { 3338 printf("Unsupported DSC\n"); 3339 return 0; 3340 } 3341 3342 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3343 k = 2; 3344 3345 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 3346 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 3347 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 3348 3349 vop2_calc_dsc_clk(state); 3350 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 3351 cstate->dsc_id, dsc_sink_cap->slice_width, 3352 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 3353 } 3354 3355 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 3356 3357 if (output_if & VOP_OUTPUT_IF_RGB) { 3358 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3359 4, false); 3360 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3361 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3362 } 3363 3364 if (output_if & VOP_OUTPUT_IF_BT1120) { 3365 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3366 3, false); 3367 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3368 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3369 yc_swap = is_yc_swap(conn_state->bus_format); 3370 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT, 3371 yc_swap, false); 3372 } 3373 3374 if (output_if & VOP_OUTPUT_IF_BT656) { 3375 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3376 2, false); 3377 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3378 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3379 yc_swap = is_yc_swap(conn_state->bus_format); 3380 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT, 3381 yc_swap, false); 3382 } 3383 3384 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3385 if (cstate->crtc_id == 2) 3386 val = 0; 3387 else 3388 val = 1; 3389 3390 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3391 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3392 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 3393 3394 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 3395 1, false); 3396 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 3397 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 3398 if_pixclk_div, false); 3399 3400 if (conn_state->hold_mode) { 3401 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3402 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3403 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3404 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3405 } 3406 } 3407 3408 if (output_if & VOP_OUTPUT_IF_MIPI1) { 3409 if (cstate->crtc_id == 2) 3410 val = 0; 3411 else if (cstate->crtc_id == 3) 3412 val = 1; 3413 else 3414 val = 3; /*VP1*/ 3415 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3416 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3417 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 3418 3419 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 3420 1, false); 3421 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 3422 val, false); 3423 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 3424 if_pixclk_div, false); 3425 3426 if (conn_state->hold_mode) { 3427 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3428 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3429 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3430 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3431 } 3432 } 3433 3434 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3435 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3436 MIPI_DUAL_EN_SHIFT, 1, false); 3437 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3438 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3439 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3440 false); 3441 switch (conn_state->type) { 3442 case DRM_MODE_CONNECTOR_DisplayPort: 3443 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3444 RK3588_DP_DUAL_EN_SHIFT, 1, false); 3445 break; 3446 case DRM_MODE_CONNECTOR_eDP: 3447 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3448 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 3449 break; 3450 case DRM_MODE_CONNECTOR_HDMIA: 3451 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3452 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 3453 break; 3454 case DRM_MODE_CONNECTOR_DSI: 3455 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3456 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 3457 break; 3458 default: 3459 break; 3460 } 3461 } 3462 3463 if (output_if & VOP_OUTPUT_IF_eDP0) { 3464 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 3465 1, false); 3466 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3467 cstate->crtc_id, false); 3468 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3469 if_dclk_div, false); 3470 3471 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3472 if_pixclk_div, false); 3473 3474 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3475 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 3476 } 3477 3478 if (output_if & VOP_OUTPUT_IF_eDP1) { 3479 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 3480 1, false); 3481 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3482 cstate->crtc_id, false); 3483 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3484 if_dclk_div, false); 3485 3486 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3487 if_pixclk_div, false); 3488 3489 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3490 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 3491 } 3492 3493 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3494 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 3495 1, false); 3496 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3497 cstate->crtc_id, false); 3498 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3499 if_dclk_div, false); 3500 3501 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3502 if_pixclk_div, false); 3503 3504 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3505 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 3506 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3507 HDMI_SYNC_POL_MASK, 3508 HDMI0_SYNC_POL_SHIFT, val); 3509 } 3510 3511 if (output_if & VOP_OUTPUT_IF_HDMI1) { 3512 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 3513 1, false); 3514 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3515 cstate->crtc_id, false); 3516 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3517 if_dclk_div, false); 3518 3519 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3520 if_pixclk_div, false); 3521 3522 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3523 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 3524 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3525 HDMI_SYNC_POL_MASK, 3526 HDMI1_SYNC_POL_SHIFT, val); 3527 } 3528 3529 if (output_if & VOP_OUTPUT_IF_DP0) { 3530 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 3531 cstate->crtc_id, false); 3532 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3533 RK3588_DP0_PIN_POL_SHIFT, val, false); 3534 } 3535 3536 if (output_if & VOP_OUTPUT_IF_DP1) { 3537 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 3538 cstate->crtc_id, false); 3539 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3540 RK3588_DP1_PIN_POL_SHIFT, val, false); 3541 } 3542 3543 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3544 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 3545 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3546 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 3547 3548 return dclk_rate; 3549 } 3550 3551 static unsigned long rk3576_vop2_if_cfg(struct display_state *state) 3552 { 3553 struct crtc_state *cstate = &state->crtc_state; 3554 struct connector_state *conn_state = &state->conn_state; 3555 struct drm_display_mode *mode = &conn_state->mode; 3556 struct vop2 *vop2 = cstate->private; 3557 u32 vp_offset = (cstate->crtc_id * 0x100); 3558 u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate; 3559 int output_if = conn_state->output_if; 3560 bool dclk_inv, yc_swap = false; 3561 bool split_mode = !!(conn_state->output_flags & 3562 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE); 3563 bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false; 3564 bool interface_dclk_sel, interface_pix_clk_sel = false; 3565 bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK || 3566 conn_state->output_if & VOP_OUTPUT_IF_BT656; 3567 unsigned long dclk_in_rate, dclk_core_rate; 3568 u32 val; 3569 3570 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3571 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3572 /* 3573 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3574 * so set VOP hsync/vsync polarity as positive by default. 3575 */ 3576 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3577 } else { 3578 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3579 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3580 } 3581 3582 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 || 3583 mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode)) 3584 cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */ 3585 else 3586 cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */ 3587 dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div; 3588 3589 if (double_pixel) 3590 dclk_core_rate = mode->crtc_clock / 2; 3591 else 3592 dclk_core_rate = mode->crtc_clock / port_pix_rate; 3593 post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */ 3594 3595 if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3596 pix_half_rate = true; 3597 post_dclk_out_sel = true; 3598 } 3599 3600 if (output_if & VOP_OUTPUT_IF_RGB) { 3601 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3602 /* 3603 * RGB interface_pix_clk_sel will auto config according 3604 * to rgb_en/bt1120_en/bt656_en. 3605 */ 3606 } else if (output_if & VOP_OUTPUT_IF_eDP0) { 3607 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3608 interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0; 3609 } else { 3610 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3611 interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0; 3612 } 3613 3614 /* dclk_core */ 3615 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3616 RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false); 3617 /* dclk_out */ 3618 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3619 RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false); 3620 3621 if (output_if & VOP_OUTPUT_IF_RGB) { 3622 /* 0: dclk_core, 1: dclk_out */ 3623 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3624 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3625 3626 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3627 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3628 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3629 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3630 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3631 RK3576_IF_OUT_EN_SHIFT, 1, false); 3632 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3633 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3634 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3635 RK3576_IF_PIN_POL_SHIFT, val, false); 3636 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3637 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv); 3638 } 3639 3640 if (output_if & VOP_OUTPUT_IF_BT1120) { 3641 /* 0: dclk_core, 1: dclk_out */ 3642 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3643 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3644 3645 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3646 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3647 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3648 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3649 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3650 RK3576_IF_OUT_EN_SHIFT, 1, false); 3651 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3652 RK3576_BT1120_OUT_EN_SHIFT, 1, false); 3653 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3654 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3655 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3656 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3657 yc_swap = is_yc_swap(conn_state->bus_format); 3658 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3659 RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false); 3660 } 3661 3662 if (output_if & VOP_OUTPUT_IF_BT656) { 3663 /* 0: dclk_core, 1: dclk_out */ 3664 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3665 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3666 3667 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3668 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3669 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3670 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3671 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3672 RK3576_IF_OUT_EN_SHIFT, 1, false); 3673 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3674 RK3576_BT656_OUT_EN_SHIFT, 1, false); 3675 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3676 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3677 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3678 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3679 yc_swap = is_yc_swap(conn_state->bus_format); 3680 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3681 RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false); 3682 } 3683 3684 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3685 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3686 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3687 /* 0: div2, 1: div4 */ 3688 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3689 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3690 3691 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3692 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3693 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3694 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3695 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3696 RK3576_IF_OUT_EN_SHIFT, 1, false); 3697 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3698 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3699 /* 3700 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3701 * so set VOP hsync/vsync polarity as positive by default. 3702 */ 3703 if (vop2->version == VOP_VERSION_RK3576) 3704 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3705 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3706 RK3576_IF_PIN_POL_SHIFT, val, false); 3707 3708 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3709 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3710 RK3576_MIPI_CMD_MODE_SHIFT, 1, false); 3711 3712 if (conn_state->hold_mode) { 3713 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3714 EDPI_TE_EN, !cstate->soft_te, false); 3715 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3716 EDPI_WMS_HOLD_EN, 1, false); 3717 } 3718 } 3719 3720 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3721 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3722 MIPI_DUAL_EN_SHIFT, 1, false); 3723 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3724 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3725 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3726 switch (conn_state->type) { 3727 case DRM_MODE_CONNECTOR_DisplayPort: 3728 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3729 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3730 break; 3731 case DRM_MODE_CONNECTOR_eDP: 3732 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3733 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3734 break; 3735 case DRM_MODE_CONNECTOR_HDMIA: 3736 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3737 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3738 break; 3739 case DRM_MODE_CONNECTOR_DSI: 3740 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3741 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3742 break; 3743 default: 3744 break; 3745 } 3746 } 3747 3748 if (output_if & VOP_OUTPUT_IF_eDP0) { 3749 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3750 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3751 /* 0: dclk, 1: port0_dclk */ 3752 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3753 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3754 3755 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3756 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3757 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3758 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3759 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3760 RK3576_IF_OUT_EN_SHIFT, 1, false); 3761 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3762 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3763 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3764 RK3576_IF_PIN_POL_SHIFT, val, false); 3765 } 3766 3767 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3768 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3769 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3770 /* 0: div2, 1: div4 */ 3771 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3772 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3773 3774 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3775 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3776 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3777 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3778 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3779 RK3576_IF_OUT_EN_SHIFT, 1, false); 3780 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3781 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3782 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3783 RK3576_IF_PIN_POL_SHIFT, val, false); 3784 } 3785 3786 if (output_if & VOP_OUTPUT_IF_DP0) { 3787 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3788 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3789 /* 0: no div, 1: div2 */ 3790 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3791 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3792 3793 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3794 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3795 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3796 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3797 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3798 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3799 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3800 RK3576_IF_PIN_POL_SHIFT, val, false); 3801 } 3802 3803 if (output_if & VOP_OUTPUT_IF_DP1) { 3804 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3805 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3806 /* 0: no div, 1: div2 */ 3807 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3808 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3809 3810 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3811 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3812 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3813 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3814 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3815 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3816 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3817 RK3576_IF_PIN_POL_SHIFT, val, false); 3818 } 3819 3820 if (output_if & VOP_OUTPUT_IF_DP2) { 3821 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3822 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3823 /* 0: no div, 1: div2 */ 3824 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3825 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3826 3827 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3828 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3829 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3830 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3831 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3832 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3833 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3834 RK3576_IF_PIN_POL_SHIFT, val, false); 3835 } 3836 3837 return mode->crtc_clock; 3838 } 3839 3840 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state) 3841 { 3842 struct crtc_state *cstate = &state->crtc_state; 3843 struct connector_state *conn_state = &state->conn_state; 3844 struct vop2 *vop2 = cstate->private; 3845 u32 vp_offset = (cstate->crtc_id * 0x100); 3846 3847 if (conn_state->output_flags & 3848 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) { 3849 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3850 LVDS_DUAL_EN_SHIFT, 1, false); 3851 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3852 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false); 3853 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3854 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3855 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3856 3857 return; 3858 } 3859 3860 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3861 MIPI_DUAL_EN_SHIFT, 1, false); 3862 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) { 3863 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3864 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3865 } 3866 3867 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3868 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3869 LVDS_DUAL_EN_SHIFT, 1, false); 3870 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3871 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false); 3872 } 3873 } 3874 3875 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 3876 { 3877 struct crtc_state *cstate = &state->crtc_state; 3878 struct connector_state *conn_state = &state->conn_state; 3879 struct drm_display_mode *mode = &conn_state->mode; 3880 struct vop2 *vop2 = cstate->private; 3881 bool dclk_inv; 3882 u32 val; 3883 3884 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3885 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3886 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3887 3888 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3889 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3890 1, false); 3891 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3892 RGB_MUX_SHIFT, cstate->crtc_id, false); 3893 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3894 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3895 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3896 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3897 } 3898 3899 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 3900 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3901 1, false); 3902 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 3903 BT1120_EN_SHIFT, 1, false); 3904 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3905 RGB_MUX_SHIFT, cstate->crtc_id, false); 3906 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3907 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 3908 } 3909 3910 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3911 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3912 1, false); 3913 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3914 RGB_MUX_SHIFT, cstate->crtc_id, false); 3915 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3916 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 3917 } 3918 3919 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3920 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3921 1, false); 3922 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3923 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3924 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3925 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3926 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3927 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3928 } 3929 3930 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3931 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 3932 1, false); 3933 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3934 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 3935 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3936 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3937 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3938 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3939 } 3940 3941 3942 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3943 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3944 1, false); 3945 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3946 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3947 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3948 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3949 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3950 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3951 } 3952 3953 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3954 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3955 1, false); 3956 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3957 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3958 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3959 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3960 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3961 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3962 } 3963 3964 if (conn_state->output_flags & 3965 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3966 conn_state->output_flags & 3967 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) 3968 rk3568_vop2_setup_dual_channel_if(state); 3969 3970 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3971 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3972 1, false); 3973 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3974 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3975 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3976 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3977 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 3978 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 3979 } 3980 3981 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3982 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3983 1, false); 3984 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3985 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3986 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3987 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3988 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3989 IF_CRTL_HDMI_PIN_POL_MASK, 3990 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3991 } 3992 3993 return mode->crtc_clock; 3994 } 3995 3996 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3997 { 3998 struct crtc_state *cstate = &state->crtc_state; 3999 struct connector_state *conn_state = &state->conn_state; 4000 struct drm_display_mode *mode = &conn_state->mode; 4001 struct vop2 *vop2 = cstate->private; 4002 bool dclk_inv; 4003 u32 vp_offset = (cstate->crtc_id * 0x100); 4004 u32 val; 4005 4006 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 4007 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4008 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4009 4010 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 4011 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 4012 1, false); 4013 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4014 RGB_MUX_SHIFT, cstate->crtc_id, false); 4015 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 4016 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 4017 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4018 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4019 } 4020 4021 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 4022 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 4023 1, false); 4024 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4025 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 4026 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4027 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 4028 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4029 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4030 } 4031 4032 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 4033 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 4034 1, false); 4035 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4036 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 4037 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4038 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 4039 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4040 RK3562_MIPI_PIN_POL_SHIFT, val, false); 4041 4042 if (conn_state->hold_mode) { 4043 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4044 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 4045 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4046 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 4047 } 4048 } 4049 4050 return mode->crtc_clock; 4051 } 4052 4053 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 4054 { 4055 struct crtc_state *cstate = &state->crtc_state; 4056 struct connector_state *conn_state = &state->conn_state; 4057 struct drm_display_mode *mode = &conn_state->mode; 4058 struct vop2 *vop2 = cstate->private; 4059 u32 val; 4060 4061 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4062 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4063 4064 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4065 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4066 1, false); 4067 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4068 RGB_MUX_SHIFT, cstate->crtc_id, false); 4069 } 4070 4071 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4072 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4073 1, false); 4074 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4075 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4076 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4077 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4078 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4079 IF_CRTL_HDMI_PIN_POL_MASK, 4080 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4081 } 4082 4083 return mode->crtc_clock; 4084 } 4085 4086 static void vop2_post_color_swap(struct display_state *state) 4087 { 4088 struct crtc_state *cstate = &state->crtc_state; 4089 struct connector_state *conn_state = &state->conn_state; 4090 struct vop2 *vop2 = cstate->private; 4091 u32 vp_offset = (cstate->crtc_id * 0x100); 4092 u32 output_type = conn_state->type; 4093 u32 data_swap = 0; 4094 4095 if (is_uv_swap(state) || is_rb_swap(state)) 4096 data_swap = DSP_RB_SWAP; 4097 4098 if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) { 4099 if ((output_type == DRM_MODE_CONNECTOR_HDMIA || 4100 output_type == DRM_MODE_CONNECTOR_DisplayPort) && 4101 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 4102 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 4103 data_swap |= DSP_RG_SWAP; 4104 } 4105 4106 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 4107 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 4108 } 4109 4110 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 4111 { 4112 int ret = 0; 4113 4114 if (parent->dev) 4115 ret = clk_set_parent(clk, parent); 4116 if (ret < 0) 4117 debug("failed to set %s as parent for %s\n", 4118 parent->dev->name, clk->dev->name); 4119 } 4120 4121 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 4122 { 4123 int ret = 0; 4124 4125 if (clk->dev) 4126 ret = clk_set_rate(clk, rate); 4127 if (ret < 0) 4128 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 4129 4130 return ret; 4131 } 4132 4133 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 4134 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 4135 int *dsc_cds_clk_div, u64 dclk_rate) 4136 { 4137 struct crtc_state *cstate = &state->crtc_state; 4138 4139 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 4140 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 4141 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 4142 4143 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 4144 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 4145 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 4146 } 4147 4148 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 4149 { 4150 struct crtc_state *cstate = &state->crtc_state; 4151 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 4152 struct drm_dsc_picture_parameter_set config_pps; 4153 const struct vop2_data *vop2_data = vop2->data; 4154 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4155 u32 *pps_val = (u32 *)&config_pps; 4156 u32 decoder_regs_offset = (dsc_id * 0x100); 4157 int i = 0; 4158 4159 memcpy(&config_pps, pps, sizeof(config_pps)); 4160 4161 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 4162 config_pps.pps_3 &= 0xf0; 4163 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 4164 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 4165 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 4166 } 4167 4168 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 4169 config_pps.rc_range_parameters[i] = 4170 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 4171 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 4172 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 4173 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 4174 } 4175 4176 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 4177 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 4178 } 4179 4180 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 4181 { 4182 struct connector_state *conn_state = &state->conn_state; 4183 struct drm_display_mode *mode = &conn_state->mode; 4184 struct crtc_state *cstate = &state->crtc_state; 4185 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 4186 const struct vop2_data *vop2_data = vop2->data; 4187 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4188 bool mipi_ds_mode = false; 4189 u8 dsc_interface_mode = 0; 4190 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4191 u16 hdisplay = mode->crtc_hdisplay; 4192 u16 htotal = mode->crtc_htotal; 4193 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4194 u16 vdisplay = mode->crtc_vdisplay; 4195 u16 vtotal = mode->crtc_vtotal; 4196 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4197 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4198 u16 vact_end = vact_st + vdisplay; 4199 u32 ctrl_regs_offset = (dsc_id * 0x30); 4200 u32 decoder_regs_offset = (dsc_id * 0x100); 4201 int dsc_txp_clk_div = 0; 4202 int dsc_pxl_clk_div = 0; 4203 int dsc_cds_clk_div = 0; 4204 int val = 0; 4205 4206 if (!vop2->data->nr_dscs) { 4207 printf("Unsupported DSC\n"); 4208 return; 4209 } 4210 4211 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 4212 printf("DSC%d supported max slice is: %d, current is: %d\n", 4213 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 4214 4215 if (dsc_data->pd_id) { 4216 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 4217 printf("open dsc%d pd fail\n", dsc_id); 4218 } 4219 4220 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 4221 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 4222 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 4223 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 4224 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 4225 dsc_interface_mode = VOP_DSC_IF_HDMI; 4226 } else { 4227 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 4228 if (mipi_ds_mode) 4229 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 4230 else 4231 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 4232 } 4233 4234 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4235 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4236 DSC_MAN_MODE_SHIFT, 0, false); 4237 else 4238 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4239 DSC_MAN_MODE_SHIFT, 1, false); 4240 4241 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 4242 4243 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 4244 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 4245 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 4246 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 4247 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 4248 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 4249 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 4250 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 4251 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4252 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 4253 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 4254 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 4255 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4256 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 4257 4258 if (!mipi_ds_mode) { 4259 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 4260 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 4261 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 4262 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 4263 u32 dly_num, dsc_cds_rate_mhz, val = 0; 4264 int k = 1; 4265 4266 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4267 k = 2; 4268 4269 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 4270 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 4271 4272 /* 4273 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 4274 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 4275 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 4276 * 4277 * HDMI: 4278 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 4279 * delay_line_num = 4 - BPP / 8 4280 * = (64 - target_bpp / 8) / 16 4281 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4282 * 4283 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 4284 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 4285 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4286 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 4287 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4288 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 4289 */ 4290 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 4291 dsc_cds_rate_mhz = dsc_cds_rate; 4292 dsc_hsync = hsync_len / 2; 4293 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 4294 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4295 } else { 4296 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 4297 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 4298 be16_to_cpu(cstate->pps.chunk_size); 4299 4300 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4301 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 4302 4303 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 4304 if (dsc_hsync < 8) 4305 dsc_hsync = 8; 4306 } 4307 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 4308 DSC_INIT_DLY_MODE_SHIFT, 0, false); 4309 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 4310 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 4311 4312 /* 4313 * htotal / dclk_core = dsc_htotal /cds_clk 4314 * 4315 * dclk_core = DCLK / (1 << dclk_core->div_val) 4316 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 4317 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 4318 * 4319 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 4320 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 4321 */ 4322 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 4323 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 4324 val = dsc_htotal << 16 | dsc_hsync; 4325 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 4326 DSC_HTOTAL_PW_SHIFT, val, false); 4327 4328 dsc_hact_st = hact_st / 2; 4329 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 4330 val = dsc_hact_end << 16 | dsc_hact_st; 4331 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 4332 DSC_HACT_ST_END_SHIFT, val, false); 4333 4334 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 4335 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 4336 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 4337 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 4338 } 4339 4340 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 4341 RST_DEASSERT_SHIFT, 1, false); 4342 udelay(10); 4343 4344 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 4345 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 4346 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4347 4348 vop2_load_pps(state, vop2, dsc_id); 4349 4350 val |= (1 << DSC_PPS_UPD_SHIFT); 4351 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4352 4353 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 4354 dsc_id, 4355 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 4356 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 4357 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 4358 } 4359 4360 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 4361 { 4362 struct crtc_state *cstate = &state->crtc_state; 4363 struct vop2 *vop2 = cstate->private; 4364 struct udevice *vp_dev, *dev; 4365 struct ofnode_phandle_args args; 4366 char vp_name[10]; 4367 int ret; 4368 4369 if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576) 4370 return false; 4371 4372 sprintf(vp_name, "port@%d", cstate->crtc_id); 4373 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 4374 debug("warn: can't get vp device\n"); 4375 return false; 4376 } 4377 4378 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 4379 0, &args); 4380 if (ret) { 4381 debug("assigned-clock-parents's node not define\n"); 4382 return false; 4383 } 4384 4385 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 4386 debug("warn: can't get clk device\n"); 4387 return false; 4388 } 4389 4390 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 4391 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 4392 if (clk_dev) 4393 *clk_dev = dev; 4394 return true; 4395 } 4396 4397 return false; 4398 } 4399 4400 static void vop3_mcu_mode_setup(struct display_state *state) 4401 { 4402 struct crtc_state *cstate = &state->crtc_state; 4403 struct vop2 *vop2 = cstate->private; 4404 u32 vp_offset = (cstate->crtc_id * 0x100); 4405 4406 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4407 MCU_TYPE_SHIFT, 1, false); 4408 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4409 MCU_HOLD_MODE_SHIFT, 1, false); 4410 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4411 MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false); 4412 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4413 MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false); 4414 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4415 MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false); 4416 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4417 MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false); 4418 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4419 MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false); 4420 } 4421 4422 static void vop3_mcu_bypass_mode_setup(struct display_state *state) 4423 { 4424 struct crtc_state *cstate = &state->crtc_state; 4425 struct vop2 *vop2 = cstate->private; 4426 u32 vp_offset = (cstate->crtc_id * 0x100); 4427 4428 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4429 MCU_TYPE_SHIFT, 1, false); 4430 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4431 MCU_HOLD_MODE_SHIFT, 1, false); 4432 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4433 MCU_PIX_TOTAL_SHIFT, 53, false); 4434 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4435 MCU_CS_PST_SHIFT, 6, false); 4436 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4437 MCU_CS_PEND_SHIFT, 48, false); 4438 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4439 MCU_RW_PST_SHIFT, 12, false); 4440 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4441 MCU_RW_PEND_SHIFT, 30, false); 4442 } 4443 4444 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value) 4445 { 4446 struct crtc_state *cstate = &state->crtc_state; 4447 struct connector_state *conn_state = &state->conn_state; 4448 struct drm_display_mode *mode = &conn_state->mode; 4449 struct vop2 *vop2 = cstate->private; 4450 u32 vp_offset = (cstate->crtc_id * 0x100); 4451 4452 /* 4453 * 1.set mcu bypass mode timing. 4454 * 2.set dclk rate to 150M. 4455 */ 4456 if (type == MCU_SETBYPASS && value) { 4457 vop3_mcu_bypass_mode_setup(state); 4458 vop2_clk_set_rate(&cstate->dclk, 150000000); 4459 } 4460 4461 switch (type) { 4462 case MCU_WRCMD: 4463 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4464 MCU_RS_SHIFT, 0, false); 4465 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4466 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4467 value, false); 4468 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4469 MCU_RS_SHIFT, 1, false); 4470 break; 4471 case MCU_WRDATA: 4472 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4473 MCU_RS_SHIFT, 1, false); 4474 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4475 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4476 value, false); 4477 break; 4478 case MCU_SETBYPASS: 4479 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4480 MCU_BYPASS_SHIFT, value ? 1 : 0, false); 4481 break; 4482 default: 4483 break; 4484 } 4485 4486 /* 4487 * 1.restore mcu data mode timing. 4488 * 2.restore dclk rate to crtc_clock. 4489 */ 4490 if (type == MCU_SETBYPASS && !value) { 4491 vop3_mcu_mode_setup(state); 4492 vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000); 4493 } 4494 4495 return 0; 4496 } 4497 4498 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id) 4499 { 4500 const struct vop2_data *vop2_data = vop2->data; 4501 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id]; 4502 u32 vp_offset = crtc_id * 0x100; 4503 bool pre_dither_down_en = false; 4504 4505 switch (bus_format) { 4506 case MEDIA_BUS_FMT_RGB565_1X16: 4507 case MEDIA_BUS_FMT_RGB565_2X8_LE: 4508 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4509 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4510 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4511 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false); 4512 pre_dither_down_en = true; 4513 break; 4514 case MEDIA_BUS_FMT_RGB666_1X18: 4515 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 4516 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 4517 case MEDIA_BUS_FMT_RGB666_3X6: 4518 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4519 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4520 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4521 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false); 4522 pre_dither_down_en = true; 4523 break; 4524 case MEDIA_BUS_FMT_YUYV8_1X16: 4525 case MEDIA_BUS_FMT_YUV8_1X24: 4526 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 4527 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4528 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4529 pre_dither_down_en = true; 4530 break; 4531 case MEDIA_BUS_FMT_YUYV10_1X20: 4532 case MEDIA_BUS_FMT_YUV10_1X30: 4533 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 4534 case MEDIA_BUS_FMT_RGB101010_1X30: 4535 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4536 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4537 pre_dither_down_en = false; 4538 break; 4539 case MEDIA_BUS_FMT_RGB888_3X8: 4540 case MEDIA_BUS_FMT_RGB888_DUMMY_4X8: 4541 case MEDIA_BUS_FMT_RGB888_1X24: 4542 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 4543 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 4544 default: 4545 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4546 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4547 pre_dither_down_en = true; 4548 break; 4549 } 4550 4551 if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0) 4552 pre_dither_down_en = false; 4553 4554 if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) { 4555 if (vop2->version == VOP_VERSION_RK3576) { 4556 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000); 4557 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100); 4558 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100); 4559 } 4560 4561 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4562 PRE_DITHER_DOWN_EN_SHIFT, 0, false); 4563 /* enable frc2.0 do 10->8 */ 4564 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4565 DITHER_DOWN_EN_SHIFT, 1, false); 4566 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4567 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false); 4568 } else { 4569 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4570 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 4571 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4572 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false); 4573 } 4574 } 4575 4576 static int rockchip_vop2_init(struct display_state *state) 4577 { 4578 struct crtc_state *cstate = &state->crtc_state; 4579 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 4580 struct connector_state *conn_state = &state->conn_state; 4581 struct drm_display_mode *mode = &conn_state->mode; 4582 struct vop2 *vop2 = cstate->private; 4583 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4584 u16 hdisplay = mode->crtc_hdisplay; 4585 u16 htotal = mode->crtc_htotal; 4586 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4587 u16 hact_end = hact_st + hdisplay; 4588 u16 vdisplay = mode->crtc_vdisplay; 4589 u16 vtotal = mode->crtc_vtotal; 4590 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4591 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4592 u16 vact_end = vact_st + vdisplay; 4593 bool yuv_overlay = false; 4594 u32 vp_offset = (cstate->crtc_id * 0x100); 4595 u32 line_flag_offset = (cstate->crtc_id * 4); 4596 u32 val, act_end; 4597 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4598 u8 dclk_div_factor = 0; 4599 u8 vp_dclk_div = 1; 4600 char output_type_name[30] = {0}; 4601 #ifndef CONFIG_SPL_BUILD 4602 char dclk_name[9]; 4603 #endif 4604 struct clk hdmi0_phy_pll; 4605 struct clk hdmi1_phy_pll; 4606 struct clk hdmi_phy_pll; 4607 struct udevice *disp_dev; 4608 unsigned long dclk_rate = 0; 4609 int ret; 4610 4611 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 4612 mode->crtc_hdisplay, mode->vdisplay, 4613 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 4614 mode->vrefresh, 4615 rockchip_get_output_if_name(conn_state->output_if, output_type_name), 4616 cstate->crtc_id); 4617 4618 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 4619 cstate->splice_mode = true; 4620 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 4621 if (!cstate->splice_crtc_id) { 4622 printf("%s: Splice mode is unsupported by vp%d\n", 4623 __func__, cstate->crtc_id); 4624 return -EINVAL; 4625 } 4626 4627 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 4628 PORT_MERGE_EN_SHIFT, 1, false); 4629 } 4630 4631 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4632 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4633 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4634 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4635 4636 if (vop2->data->vp_data[cstate->crtc_id].urgency) { 4637 u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl; 4638 u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh; 4639 4640 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK, 4641 AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4642 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK, 4643 AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4644 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK, 4645 POST_URGENCY_EN_SHIFT, 1, false); 4646 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK, 4647 POST_URGENCY_THL_SHIFT, urgen_thl, false); 4648 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK, 4649 POST_URGENCY_THH_SHIFT, urgen_thh, false); 4650 } 4651 4652 vop2_initial(vop2, state); 4653 if (vop2->version == VOP_VERSION_RK3588) 4654 dclk_rate = rk3588_vop2_if_cfg(state); 4655 else if (vop2->version == VOP_VERSION_RK3576) 4656 dclk_rate = rk3576_vop2_if_cfg(state); 4657 else if (vop2->version == VOP_VERSION_RK3568) 4658 dclk_rate = rk3568_vop2_if_cfg(state); 4659 else if (vop2->version == VOP_VERSION_RK3562) 4660 dclk_rate = rk3562_vop2_if_cfg(state); 4661 else if (vop2->version == VOP_VERSION_RK3528) 4662 dclk_rate = rk3528_vop2_if_cfg(state); 4663 4664 if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 4665 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) || 4666 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4667 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 4668 4669 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 4670 if (vop2->version == VOP_VERSION_RK3588 && 4671 conn_state->type == DRM_MODE_CONNECTOR_DisplayPort) 4672 conn_state->output_mode = RK3588_DP_OUT_MODE_YUV420; 4673 } else if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV422) { 4674 if (vop2->version == VOP_VERSION_RK3576 && 4675 conn_state->type == DRM_MODE_CONNECTOR_eDP) 4676 conn_state->output_mode = RK3576_EDP_OUT_MODE_YUV422; 4677 else if (vop2->version == VOP_VERSION_RK3588 && 4678 conn_state->type == DRM_MODE_CONNECTOR_eDP) 4679 conn_state->output_mode = RK3588_EDP_OUTPUT_MODE_YUV422; 4680 else if (vop2->version == VOP_VERSION_RK3576 && 4681 conn_state->type == DRM_MODE_CONNECTOR_HDMIA) 4682 conn_state->output_mode = RK3576_HDMI_OUT_MODE_YUV422; 4683 else if (conn_state->type == DRM_MODE_CONNECTOR_DisplayPort) 4684 conn_state->output_mode = RK3588_DP_OUT_MODE_YUV422; 4685 } 4686 4687 vop2_post_color_swap(state); 4688 4689 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 4690 OUT_MODE_SHIFT, conn_state->output_mode, false); 4691 4692 vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id); 4693 if (cstate->splice_mode) 4694 vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id); 4695 4696 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 4697 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 4698 yuv_overlay, false); 4699 4700 cstate->yuv_overlay = yuv_overlay; 4701 4702 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 4703 (htotal << 16) | hsync_len); 4704 val = hact_st << 16; 4705 val |= hact_end; 4706 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 4707 val = vact_st << 16; 4708 val |= vact_end; 4709 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 4710 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 4711 u16 vact_st_f1 = vtotal + vact_st + 1; 4712 u16 vact_end_f1 = vact_st_f1 + vdisplay; 4713 4714 val = vact_st_f1 << 16 | vact_end_f1; 4715 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 4716 val); 4717 4718 val = vtotal << 16 | (vtotal + vsync_len); 4719 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 4720 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4721 INTERLACE_EN_SHIFT, 1, false); 4722 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4723 DSP_FILED_POL, 1, false); 4724 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4725 P2I_EN_SHIFT, 1, false); 4726 vtotal += vtotal + 1; 4727 act_end = vact_end_f1; 4728 } else { 4729 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4730 INTERLACE_EN_SHIFT, 0, false); 4731 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4732 P2I_EN_SHIFT, 0, false); 4733 act_end = vact_end; 4734 } 4735 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 4736 (vtotal << 16) | vsync_len); 4737 4738 if (vop2->version == VOP_VERSION_RK3528 || 4739 vop2->version == VOP_VERSION_RK3562 || 4740 vop2->version == VOP_VERSION_RK3568) { 4741 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 4742 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4743 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4744 CORE_DCLK_DIV_EN_SHIFT, 1, false); 4745 else 4746 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4747 CORE_DCLK_DIV_EN_SHIFT, 0, false); 4748 4749 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 4750 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4751 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 4752 else 4753 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4754 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 4755 } 4756 4757 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4758 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 4759 4760 if (yuv_overlay) 4761 val = 0x20010200; 4762 else 4763 val = 0; 4764 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 4765 if (cstate->splice_mode) { 4766 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4767 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 4768 yuv_overlay, false); 4769 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 4770 } 4771 4772 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4773 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 4774 4775 if (vp->xmirror_en) 4776 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4777 DSP_X_MIR_EN_SHIFT, 1, false); 4778 4779 vop2_tv_config_update(state, vop2); 4780 vop2_post_config(state, vop2); 4781 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 4782 vop3_post_config(state, vop2); 4783 4784 if (cstate->dsc_enable) { 4785 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4786 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 4787 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 4788 } else { 4789 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 4790 } 4791 } 4792 4793 #ifndef CONFIG_SPL_BUILD 4794 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 4795 ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk); 4796 if (ret) { 4797 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 4798 return ret; 4799 } 4800 #endif 4801 4802 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 4803 if (!ret) { 4804 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 4805 if (ret) 4806 debug("%s: hdmi0_phy_pll may not define\n", __func__); 4807 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 4808 if (ret) 4809 debug("%s: hdmi1_phy_pll may not define\n", __func__); 4810 } else { 4811 hdmi0_phy_pll.dev = NULL; 4812 hdmi1_phy_pll.dev = NULL; 4813 debug("%s: Faile to find display-subsystem node\n", __func__); 4814 } 4815 4816 if (vop2->version == VOP_VERSION_RK3528) { 4817 struct ofnode_phandle_args args; 4818 4819 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 4820 "#clock-cells", 0, 0, &args); 4821 if (!ret) { 4822 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 4823 if (ret) { 4824 debug("warn: can't get clk device\n"); 4825 return ret; 4826 } 4827 } else { 4828 debug("assigned-clock-parents's node not define\n"); 4829 } 4830 } 4831 4832 if (vop2->version == VOP_VERSION_RK3576) 4833 vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div; 4834 4835 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 4836 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 4837 vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll); 4838 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 4839 vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll); 4840 4841 /* 4842 * uboot clk driver won't set dclk parent's rate when use 4843 * hdmi phypll as dclk source. 4844 * So set dclk rate is meaningless. Set hdmi phypll rate 4845 * directly. 4846 */ 4847 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 4848 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000); 4849 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 4850 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000); 4851 } else { 4852 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 4853 ret = vop2_clk_set_rate(&hdmi_phy_pll, 4854 dclk_rate / vp_dclk_div * 1000); 4855 } else { 4856 #ifndef CONFIG_SPL_BUILD 4857 ret = vop2_clk_set_rate(&cstate->dclk, 4858 dclk_rate / vp_dclk_div * 1000); 4859 #else 4860 if (vop2->version == VOP_VERSION_RK3528) { 4861 void *cru_base = (void *)RK3528_CRU_BASE; 4862 4863 /* dclk src switch to hdmiphy pll */ 4864 writel((BIT(0) << 16) | BIT(0), cru_base + 0x450); 4865 rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000); 4866 ret = dclk_rate * 1000; 4867 } 4868 #endif 4869 } 4870 } 4871 } else { 4872 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 4873 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000); 4874 else 4875 ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000); 4876 } 4877 4878 if (IS_ERR_VALUE(ret)) { 4879 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 4880 __func__, cstate->crtc_id, dclk_rate, ret); 4881 return ret; 4882 } else { 4883 if (cstate->mcu_timing.mcu_pix_total) { 4884 mode->crtc_clock = roundup(ret, 1000) / 1000; 4885 } else { 4886 dclk_div_factor = mode->crtc_clock / dclk_rate; 4887 mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000; 4888 } 4889 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 4890 } 4891 4892 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4893 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 4894 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4895 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 4896 4897 if (cstate->mcu_timing.mcu_pix_total) { 4898 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4899 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4900 STANDBY_EN_SHIFT, 0, false); 4901 vop3_mcu_mode_setup(state); 4902 } 4903 4904 return 0; 4905 } 4906 4907 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 4908 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 4909 uint32_t dst_h) 4910 { 4911 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 4912 uint16_t hscl_filter_mode, vscl_filter_mode; 4913 uint8_t xgt2 = 0, xgt4 = 0; 4914 uint8_t ygt2 = 0, ygt4 = 0; 4915 uint32_t xfac = 0, yfac = 0; 4916 u32 win_offset = win->reg_offset; 4917 bool xgt_en = false; 4918 bool xavg_en = false; 4919 4920 if (is_vop3(vop2)) { 4921 if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) { 4922 if (src_w >= (8 * dst_w)) { 4923 xgt4 = 1; 4924 src_w >>= 2; 4925 } else if (src_w >= (4 * dst_w)) { 4926 xgt2 = 1; 4927 src_w >>= 1; 4928 } 4929 } else { 4930 if (src_w >= (4 * dst_w)) { 4931 xgt4 = 1; 4932 src_w >>= 2; 4933 } else if (src_w >= (2 * dst_w)) { 4934 xgt2 = 1; 4935 src_w >>= 1; 4936 } 4937 } 4938 } 4939 4940 /** 4941 * The rk3528 is processed as 2 pixel/cycle, 4942 * so ygt2/ygt4 needs to be triggered in advance to improve performance 4943 * when src_w is bigger than 1920. 4944 * dst_h / src_h is at [1, 0.65) ygt2=0; ygt4=0; 4945 * dst_h / src_h is at [0.65, 0.35) ygt2=1; ygt4=0; 4946 * dst_h / src_h is at [0.35, 0) ygt2=0; ygt4=1; 4947 */ 4948 if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) { 4949 if (src_h >= (100 * dst_h / 35)) { 4950 ygt4 = 1; 4951 src_h >>= 2; 4952 } else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) { 4953 ygt2 = 1; 4954 src_h >>= 1; 4955 } 4956 } else { 4957 if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) { 4958 if (src_h >= (8 * dst_h)) { 4959 ygt4 = 1; 4960 src_h >>= 2; 4961 } else if (src_h >= (4 * dst_h)) { 4962 ygt2 = 1; 4963 src_h >>= 1; 4964 } 4965 } else { 4966 if (src_h >= (4 * dst_h)) { 4967 ygt4 = 1; 4968 src_h >>= 2; 4969 } else if (src_h >= (2 * dst_h)) { 4970 ygt2 = 1; 4971 src_h >>= 1; 4972 } 4973 } 4974 } 4975 4976 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 4977 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 4978 4979 if (yrgb_hor_scl_mode == SCALE_UP) 4980 hscl_filter_mode = win->hsu_filter_mode; 4981 else 4982 hscl_filter_mode = win->hsd_filter_mode; 4983 4984 if (yrgb_ver_scl_mode == SCALE_UP) 4985 vscl_filter_mode = win->vsu_filter_mode; 4986 else 4987 vscl_filter_mode = win->vsd_filter_mode; 4988 4989 /* 4990 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 4991 * at scale down mode 4992 */ 4993 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 4994 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 4995 dst_w += 1; 4996 } 4997 4998 if (is_vop3(vop2)) { 4999 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 5000 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 5001 5002 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 5003 xavg_en = xgt2 || xgt4; 5004 else 5005 xgt_en = xgt2 || xgt4; 5006 5007 if (vop2->version == VOP_VERSION_RK3576) { 5008 bool zme_dering_en = false; 5009 5010 if ((yrgb_hor_scl_mode == SCALE_UP && 5011 hscl_filter_mode == VOP2_SCALE_UP_ZME) || 5012 (yrgb_ver_scl_mode == SCALE_UP && 5013 vscl_filter_mode == VOP2_SCALE_UP_ZME)) 5014 zme_dering_en = true; 5015 5016 /* Recommended configuration from the algorithm */ 5017 vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset, 5018 0x04100d10); 5019 vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset, 5020 EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false); 5021 } 5022 } else { 5023 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 5024 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 5025 } 5026 5027 if (win->type == CLUSTER_LAYER) { 5028 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 5029 yfac << 16 | xfac); 5030 5031 if (is_vop3(vop2)) { 5032 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5033 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 5034 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5035 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 5036 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5037 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5038 5039 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5040 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5041 yrgb_hor_scl_mode, false); 5042 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5043 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5044 yrgb_ver_scl_mode, false); 5045 } else { 5046 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5047 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5048 yrgb_hor_scl_mode, false); 5049 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5050 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5051 yrgb_ver_scl_mode, false); 5052 } 5053 5054 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 5055 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5056 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 5057 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5058 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 5059 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5060 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 5061 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5062 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 5063 } else { 5064 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5065 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 5066 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5067 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 5068 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5069 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 5070 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5071 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 5072 } 5073 } else { 5074 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 5075 yfac << 16 | xfac); 5076 5077 if (is_vop3(vop2)) { 5078 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5079 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 5080 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5081 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 5082 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5083 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5084 } 5085 5086 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5087 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 5088 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5089 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 5090 5091 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5092 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 5093 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5094 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 5095 5096 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5097 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 5098 hscl_filter_mode, false); 5099 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5100 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 5101 vscl_filter_mode, false); 5102 } 5103 } 5104 5105 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 5106 { 5107 u32 win_offset = win->reg_offset; 5108 5109 if (win->type == CLUSTER_LAYER) { 5110 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 5111 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 5112 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 5113 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5114 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 5115 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5116 } else { 5117 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 5118 ESMART_AXI_ID_SHIFT, win->axi_id, false); 5119 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 5120 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5121 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 5122 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5123 } 5124 } 5125 5126 static bool vop2_win_dither_up(uint32_t format) 5127 { 5128 switch (format) { 5129 case ROCKCHIP_FMT_RGB565: 5130 return true; 5131 default: 5132 return false; 5133 } 5134 } 5135 5136 static bool vop2_is_mirror_win(struct vop2_win_data *win) 5137 { 5138 return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR); 5139 } 5140 5141 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 5142 { 5143 struct crtc_state *cstate = &state->crtc_state; 5144 struct connector_state *conn_state = &state->conn_state; 5145 struct drm_display_mode *mode = &conn_state->mode; 5146 struct vop2 *vop2 = cstate->private; 5147 int src_w = cstate->src_rect.w; 5148 int src_h = cstate->src_rect.h; 5149 int crtc_x = cstate->crtc_rect.x; 5150 int crtc_y = cstate->crtc_rect.y; 5151 int crtc_w = cstate->crtc_rect.w; 5152 int crtc_h = cstate->crtc_rect.h; 5153 int xvir = cstate->xvir; 5154 int y_mirror = 0; 5155 int csc_mode; 5156 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5157 /* offset of the right window in splice mode */ 5158 u32 splice_pixel_offset = 0; 5159 u32 splice_yrgb_offset = 0; 5160 u32 win_offset = win->reg_offset; 5161 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5162 bool dither_up; 5163 5164 if (win->splice_mode_right) { 5165 src_w = cstate->right_src_rect.w; 5166 src_h = cstate->right_src_rect.h; 5167 crtc_x = cstate->right_crtc_rect.x; 5168 crtc_y = cstate->right_crtc_rect.y; 5169 crtc_w = cstate->right_crtc_rect.w; 5170 crtc_h = cstate->right_crtc_rect.h; 5171 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5172 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5173 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5174 } 5175 5176 act_info = (src_h - 1) << 16; 5177 act_info |= (src_w - 1) & 0xffff; 5178 5179 dsp_info = (crtc_h - 1) << 16; 5180 dsp_info |= (crtc_w - 1) & 0xffff; 5181 5182 dsp_stx = crtc_x; 5183 dsp_sty = crtc_y; 5184 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5185 5186 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5187 y_mirror = 1; 5188 else 5189 y_mirror = 0; 5190 5191 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5192 5193 if (vop2->version != VOP_VERSION_RK3568) 5194 vop2_axi_config(vop2, win); 5195 5196 if (y_mirror) 5197 printf("WARN: y mirror is unsupported by cluster window\n"); 5198 5199 if (vop2->version >= VOP_VERSION_RK3576) 5200 vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset, 5201 CLUSTER_PORT_SEL_MASK, CLUSTER_PORT_SEL_SHIFT, 5202 cstate->crtc_id, false); 5203 5204 /* 5205 * rk3588 and later platforms should set half_blocK_en to 1 in line and tile mode. 5206 */ 5207 if (vop2->version >= VOP_VERSION_RK3588) 5208 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 5209 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 5210 5211 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 5212 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5213 false); 5214 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 5215 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 5216 cstate->dma_addr + splice_yrgb_offset); 5217 5218 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 5219 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 5220 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 5221 5222 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 5223 5224 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5225 CSC_10BIT_DEPTH); 5226 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5227 CLUSTER_RGB2YUV_EN_SHIFT, 5228 is_yuv_output(conn_state->bus_format), false); 5229 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 5230 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 5231 5232 dither_up = vop2_win_dither_up(cstate->format); 5233 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5234 CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false); 5235 5236 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 5237 5238 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5239 5240 return 0; 5241 } 5242 5243 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 5244 { 5245 struct crtc_state *cstate = &state->crtc_state; 5246 struct connector_state *conn_state = &state->conn_state; 5247 struct drm_display_mode *mode = &conn_state->mode; 5248 struct vop2 *vop2 = cstate->private; 5249 int src_w = cstate->src_rect.w; 5250 int src_h = cstate->src_rect.h; 5251 int crtc_x = cstate->crtc_rect.x; 5252 int crtc_y = cstate->crtc_rect.y; 5253 int crtc_w = cstate->crtc_rect.w; 5254 int crtc_h = cstate->crtc_rect.h; 5255 int xvir = cstate->xvir; 5256 int y_mirror = 0; 5257 int csc_mode; 5258 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5259 /* offset of the right window in splice mode */ 5260 u32 splice_pixel_offset = 0; 5261 u32 splice_yrgb_offset = 0; 5262 u32 win_offset = win->reg_offset; 5263 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5264 u32 val; 5265 bool dither_up; 5266 5267 if (vop2_is_mirror_win(win)) { 5268 struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id); 5269 5270 if (!source_win) { 5271 printf("invalid source win id %d\n", win->source_win_id); 5272 return -ENODEV; 5273 } 5274 5275 val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset); 5276 if (!(val & BIT(WIN_EN_SHIFT))) { 5277 printf("WARN: the source win should be enabled before mirror win\n"); 5278 return -EAGAIN; 5279 } 5280 } 5281 5282 if (win->splice_mode_right) { 5283 src_w = cstate->right_src_rect.w; 5284 src_h = cstate->right_src_rect.h; 5285 crtc_x = cstate->right_crtc_rect.x; 5286 crtc_y = cstate->right_crtc_rect.y; 5287 crtc_w = cstate->right_crtc_rect.w; 5288 crtc_h = cstate->right_crtc_rect.h; 5289 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5290 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5291 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5292 } 5293 5294 /* 5295 * This is workaround solution for IC design: 5296 * esmart can't support scale down when actual_w % 16 == 1. 5297 */ 5298 if (src_w > crtc_w && (src_w & 0xf) == 1) { 5299 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 5300 src_w -= 1; 5301 } 5302 5303 act_info = (src_h - 1) << 16; 5304 act_info |= (src_w - 1) & 0xffff; 5305 5306 dsp_info = (crtc_h - 1) << 16; 5307 dsp_info |= (crtc_w - 1) & 0xffff; 5308 5309 dsp_stx = crtc_x; 5310 dsp_sty = crtc_y; 5311 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5312 5313 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5314 y_mirror = 1; 5315 else 5316 y_mirror = 0; 5317 5318 if (is_vop3(vop2)) { 5319 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, 5320 ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT, 5321 win->scale_engine_num, false); 5322 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5323 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5324 cstate->crtc_id, false); 5325 vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset, 5326 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 5327 0, false); 5328 5329 /* Merge esmart1/3 from vp1 post to vp0 */ 5330 if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 && 5331 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || 5332 win->phys_id == ROCKCHIP_VOP2_ESMART3)) 5333 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5334 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5335 1, false); 5336 } 5337 5338 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5339 5340 if (vop2->version != VOP_VERSION_RK3568) 5341 vop2_axi_config(vop2, win); 5342 5343 if (y_mirror) 5344 cstate->dma_addr += (src_h - 1) * xvir * 4; 5345 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 5346 YMIRROR_EN_SHIFT, y_mirror, false); 5347 5348 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5349 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5350 false); 5351 5352 if (vop2->version == VOP_VERSION_RK3576) 5353 vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00); 5354 5355 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 5356 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 5357 cstate->dma_addr + splice_yrgb_offset); 5358 5359 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 5360 act_info); 5361 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 5362 dsp_info); 5363 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 5364 5365 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5366 WIN_EN_SHIFT, 1, false); 5367 5368 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5369 CSC_10BIT_DEPTH); 5370 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 5371 RGB2YUV_EN_SHIFT, 5372 is_yuv_output(conn_state->bus_format), false); 5373 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 5374 CSC_MODE_SHIFT, csc_mode, false); 5375 5376 dither_up = vop2_win_dither_up(cstate->format); 5377 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5378 REGION0_DITHER_UP_EN_SHIFT, dither_up, false); 5379 5380 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5381 5382 return 0; 5383 } 5384 5385 static void vop2_calc_display_rect_for_splice(struct display_state *state) 5386 { 5387 struct crtc_state *cstate = &state->crtc_state; 5388 struct connector_state *conn_state = &state->conn_state; 5389 struct drm_display_mode *mode = &conn_state->mode; 5390 struct display_rect *src_rect = &cstate->src_rect; 5391 struct display_rect *dst_rect = &cstate->crtc_rect; 5392 struct display_rect left_src, left_dst, right_src, right_dst; 5393 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 5394 int left_src_w, left_dst_w, right_dst_w; 5395 5396 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 5397 if (left_dst_w < 0) 5398 left_dst_w = 0; 5399 right_dst_w = dst_rect->w - left_dst_w; 5400 5401 if (!right_dst_w) 5402 left_src_w = src_rect->w; 5403 else 5404 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 5405 5406 left_src.x = src_rect->x; 5407 left_src.w = left_src_w; 5408 left_dst.x = dst_rect->x; 5409 left_dst.w = left_dst_w; 5410 right_src.x = left_src.x + left_src.w; 5411 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 5412 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 5413 right_dst.w = right_dst_w; 5414 5415 left_src.y = src_rect->y; 5416 left_src.h = src_rect->h; 5417 left_dst.y = dst_rect->y; 5418 left_dst.h = dst_rect->h; 5419 right_src.y = src_rect->y; 5420 right_src.h = src_rect->h; 5421 right_dst.y = dst_rect->y; 5422 right_dst.h = dst_rect->h; 5423 5424 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 5425 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 5426 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 5427 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 5428 } 5429 5430 static int rockchip_vop2_set_plane(struct display_state *state) 5431 { 5432 struct crtc_state *cstate = &state->crtc_state; 5433 struct vop2 *vop2 = cstate->private; 5434 struct vop2_win_data *win_data; 5435 struct vop2_win_data *splice_win_data; 5436 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5437 int ret; 5438 5439 if (cstate->crtc_rect.w > cstate->max_output.width) { 5440 printf("ERROR: output w[%d] exceeded max width[%d]\n", 5441 cstate->crtc_rect.w, cstate->max_output.width); 5442 return -EINVAL; 5443 } 5444 5445 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5446 if (!win_data) { 5447 printf("invalid win id %d\n", primary_plane_id); 5448 return -ENODEV; 5449 } 5450 5451 /* ignore some plane register according vop3 esmart lb mode */ 5452 if (vop3_ignore_plane(vop2, win_data)) 5453 return -EACCES; 5454 5455 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) { 5456 if (vop2_power_domain_on(vop2, win_data->pd_id)) 5457 printf("open vp%d plane pd fail\n", cstate->crtc_id); 5458 } 5459 5460 if (cstate->splice_mode) { 5461 if (win_data->splice_win_id) { 5462 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 5463 splice_win_data->splice_mode_right = true; 5464 5465 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 5466 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 5467 5468 vop2_calc_display_rect_for_splice(state); 5469 if (win_data->type == CLUSTER_LAYER) 5470 vop2_set_cluster_win(state, splice_win_data); 5471 else 5472 vop2_set_smart_win(state, splice_win_data); 5473 } else { 5474 printf("ERROR: splice mode is unsupported by plane %s\n", 5475 vop2_plane_id_to_string(primary_plane_id)); 5476 return -EINVAL; 5477 } 5478 } 5479 5480 if (win_data->type == CLUSTER_LAYER) 5481 ret = vop2_set_cluster_win(state, win_data); 5482 else 5483 ret = vop2_set_smart_win(state, win_data); 5484 if (ret) 5485 return ret; 5486 5487 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 5488 cstate->crtc_id, vop2_plane_id_to_string(primary_plane_id), 5489 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 5490 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 5491 cstate->dma_addr); 5492 5493 return 0; 5494 } 5495 5496 static int rockchip_vop2_prepare(struct display_state *state) 5497 { 5498 return 0; 5499 } 5500 5501 static void vop2_dsc_cfg_done(struct display_state *state) 5502 { 5503 struct connector_state *conn_state = &state->conn_state; 5504 struct crtc_state *cstate = &state->crtc_state; 5505 struct vop2 *vop2 = cstate->private; 5506 u8 dsc_id = cstate->dsc_id; 5507 u32 ctrl_regs_offset = (dsc_id * 0x30); 5508 5509 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5510 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 5511 DSC_CFG_DONE_SHIFT, 1, false); 5512 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 5513 DSC_CFG_DONE_SHIFT, 1, false); 5514 } else { 5515 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 5516 DSC_CFG_DONE_SHIFT, 1, false); 5517 } 5518 } 5519 5520 static int rockchip_vop2_enable(struct display_state *state) 5521 { 5522 struct crtc_state *cstate = &state->crtc_state; 5523 struct vop2 *vop2 = cstate->private; 5524 u32 vp_offset = (cstate->crtc_id * 0x100); 5525 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5526 5527 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5528 STANDBY_EN_SHIFT, 0, false); 5529 5530 if (cstate->splice_mode) 5531 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5532 5533 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5534 5535 if (cstate->dsc_enable) 5536 vop2_dsc_cfg_done(state); 5537 5538 if (cstate->mcu_timing.mcu_pix_total) 5539 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 5540 MCU_HOLD_MODE_SHIFT, 0, false); 5541 5542 return 0; 5543 } 5544 5545 static int rk3588_vop2_post_enable(struct display_state *state) 5546 { 5547 struct connector_state *conn_state = &state->conn_state; 5548 struct crtc_state *cstate = &state->crtc_state; 5549 struct vop2 *vop2 = cstate->private; 5550 int output_if = conn_state->output_if; 5551 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5552 int ret, val; 5553 5554 if (output_if & VOP_OUTPUT_IF_DP0) 5555 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 5556 1, false); 5557 5558 if (output_if & VOP_OUTPUT_IF_DP1) 5559 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 5560 1, false); 5561 5562 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1)) { 5563 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5564 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5565 val & BIT(cstate->crtc_id), 50 * 1000); 5566 if (ret) 5567 printf("%s wait cfg done timeout\n", __func__); 5568 5569 if (cstate->dclk_rst.dev) { 5570 reset_assert(&cstate->dclk_rst); 5571 udelay(20); 5572 reset_deassert(&cstate->dclk_rst); 5573 } 5574 } 5575 5576 return 0; 5577 } 5578 5579 static int rk3576_vop2_post_enable(struct display_state *state) 5580 { 5581 struct connector_state *conn_state = &state->conn_state; 5582 struct crtc_state *cstate = &state->crtc_state; 5583 struct vop2 *vop2 = cstate->private; 5584 int output_if = conn_state->output_if; 5585 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5586 int ret, val; 5587 5588 if (output_if & VOP_OUTPUT_IF_DP0) 5589 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 5590 RK3576_IF_OUT_EN_SHIFT, 1, false); 5591 5592 if (output_if & VOP_OUTPUT_IF_DP1) 5593 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 5594 RK3576_IF_OUT_EN_SHIFT, 1, false); 5595 5596 if (output_if & VOP_OUTPUT_IF_DP2) 5597 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 5598 RK3576_IF_OUT_EN_SHIFT, 1, false); 5599 5600 if (output_if & (VOP_OUTPUT_IF_DP0 | VOP_OUTPUT_IF_DP1 | VOP_OUTPUT_IF_DP2)) { 5601 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5602 ret = readl_poll_timeout(vop2->regs + RK3568_REG_CFG_DONE, val, 5603 val & BIT(cstate->crtc_id), 50 * 1000); 5604 if (ret) 5605 printf("%s wait cfg done timeout\n", __func__); 5606 5607 if (cstate->dclk_rst.dev) { 5608 reset_assert(&cstate->dclk_rst); 5609 udelay(20); 5610 reset_deassert(&cstate->dclk_rst); 5611 } 5612 } 5613 5614 return 0; 5615 } 5616 5617 static int rockchip_vop2_post_enable(struct display_state *state) 5618 { 5619 struct crtc_state *cstate = &state->crtc_state; 5620 struct vop2 *vop2 = cstate->private; 5621 5622 if (vop2->version == VOP_VERSION_RK3588) 5623 rk3588_vop2_post_enable(state); 5624 else if (vop2->version == VOP_VERSION_RK3576) 5625 rk3576_vop2_post_enable(state); 5626 5627 return 0; 5628 } 5629 5630 static int rockchip_vop2_disable(struct display_state *state) 5631 { 5632 struct crtc_state *cstate = &state->crtc_state; 5633 struct vop2 *vop2 = cstate->private; 5634 u32 vp_offset = (cstate->crtc_id * 0x100); 5635 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5636 5637 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5638 STANDBY_EN_SHIFT, 1, false); 5639 5640 if (cstate->splice_mode) 5641 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5642 5643 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5644 5645 return 0; 5646 } 5647 5648 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 5649 { 5650 struct crtc_state *cstate = &state->crtc_state; 5651 struct vop2 *vop2 = cstate->private; 5652 int i = 0; 5653 int correct_cursor_plane = -1; 5654 int plane_type = -1; 5655 5656 if (cursor_plane < 0) 5657 return -1; 5658 5659 if (plane_mask & (1 << cursor_plane)) 5660 return cursor_plane; 5661 5662 /* Get current cursor plane type */ 5663 for (i = 0; i < vop2->data->nr_layers; i++) { 5664 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 5665 plane_type = vop2->data->plane_table[i].plane_type; 5666 break; 5667 } 5668 } 5669 5670 /* Get the other same plane type plane id */ 5671 for (i = 0; i < vop2->data->nr_layers; i++) { 5672 if (vop2->data->plane_table[i].plane_type == plane_type && 5673 vop2->data->plane_table[i].plane_id != cursor_plane) { 5674 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 5675 break; 5676 } 5677 } 5678 5679 /* To check whether the new correct_cursor_plane is attach to current vp */ 5680 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 5681 printf("error: faild to find correct plane as cursor plane\n"); 5682 return -1; 5683 } 5684 5685 printf("vp%d adjust cursor plane from %d to %d\n", 5686 cstate->crtc_id, cursor_plane, correct_cursor_plane); 5687 5688 return correct_cursor_plane; 5689 } 5690 5691 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 5692 { 5693 struct crtc_state *cstate = &state->crtc_state; 5694 struct vop2 *vop2 = cstate->private; 5695 ofnode vp_node; 5696 struct device_node *port_parent_node = cstate->ports_node; 5697 static bool vop_fix_dts; 5698 const char *path; 5699 u32 plane_mask = 0; 5700 int vp_id = 0; 5701 int cursor_plane_id = -1; 5702 5703 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 5704 return 0; 5705 5706 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 5707 path = vp_node.np->full_name; 5708 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 5709 5710 if (cstate->crtc->assign_plane) 5711 continue; 5712 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 5713 cstate->crtc->vps[vp_id].cursor_plane); 5714 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 5715 vp_id, plane_mask, 5716 vop2->vp_plane_mask[vp_id].primary_plane_id, 5717 cursor_plane_id); 5718 5719 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 5720 plane_mask, 1); 5721 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 5722 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 5723 if (cursor_plane_id >= 0) 5724 do_fixup_by_path_u32(blob, path, "cursor-win-id", 5725 cursor_plane_id, 1); 5726 vp_id++; 5727 } 5728 5729 vop_fix_dts = true; 5730 5731 return 0; 5732 } 5733 5734 static int rockchip_vop2_check(struct display_state *state) 5735 { 5736 struct crtc_state *cstate = &state->crtc_state; 5737 struct rockchip_crtc *crtc = cstate->crtc; 5738 5739 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 5740 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 5741 return -ENOTSUPP; 5742 } 5743 5744 if (cstate->splice_mode) { 5745 crtc->splice_mode = true; 5746 crtc->splice_crtc_id = cstate->splice_crtc_id; 5747 } 5748 5749 return 0; 5750 } 5751 5752 static int rockchip_vop2_mode_valid(struct display_state *state) 5753 { 5754 struct connector_state *conn_state = &state->conn_state; 5755 struct crtc_state *cstate = &state->crtc_state; 5756 struct drm_display_mode *mode = &conn_state->mode; 5757 struct videomode vm; 5758 5759 drm_display_mode_to_videomode(mode, &vm); 5760 5761 if (vm.hactive < 32 || vm.vactive < 32 || 5762 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 5763 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 5764 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 5765 return -EINVAL; 5766 } 5767 5768 return 0; 5769 } 5770 5771 static int rockchip_vop2_mode_fixup(struct display_state *state) 5772 { 5773 struct connector_state *conn_state = &state->conn_state; 5774 struct rockchip_connector *conn = conn_state->connector; 5775 struct drm_display_mode *mode = &conn_state->mode; 5776 struct crtc_state *cstate = &state->crtc_state; 5777 struct vop2 *vop2 = cstate->private; 5778 5779 if (conn_state->secondary) { 5780 if (!(conn->dual_channel_mode && 5781 conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) && 5782 conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) 5783 drm_mode_convert_to_split_mode(mode); 5784 } 5785 5786 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE); 5787 5788 /* 5789 * For RK3568 and RK3588, the hactive of video timing must 5790 * be 4-pixel aligned. 5791 */ 5792 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) { 5793 if (mode->crtc_hdisplay % 4) { 5794 int old_hdisplay = mode->crtc_hdisplay; 5795 int align = 4 - (mode->crtc_hdisplay % 4); 5796 5797 mode->crtc_hdisplay += align; 5798 mode->crtc_hsync_start += align; 5799 mode->crtc_hsync_end += align; 5800 mode->crtc_htotal += align; 5801 5802 printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n", 5803 old_hdisplay, mode->hdisplay); 5804 } 5805 } 5806 5807 /* 5808 * For RK3576 YUV420 output, hden signal introduce one cycle delay, 5809 * so we need to adjust hfp and hbp to compatible with this design. 5810 */ 5811 if (vop2->version == VOP_VERSION_RK3576 && 5812 conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 5813 mode->crtc_hsync_start += 2; 5814 mode->crtc_hsync_end += 2; 5815 } 5816 5817 if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656) 5818 mode->crtc_clock *= 2; 5819 5820 /* 5821 * For RK3528, the path of CVBS output is like: 5822 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 5823 * The vop2 dclk should be four times crtc_clock for CVBS sampling 5824 * clock needs. 5825 */ 5826 if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656) 5827 mode->crtc_clock *= 4; 5828 5829 mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format); 5830 if (cstate->mcu_timing.mcu_pix_total) 5831 mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1; 5832 5833 return 0; 5834 } 5835 5836 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 5837 5838 static int rockchip_vop2_plane_check(struct display_state *state) 5839 { 5840 struct crtc_state *cstate = &state->crtc_state; 5841 struct vop2 *vop2 = cstate->private; 5842 struct display_rect *src = &cstate->src_rect; 5843 struct display_rect *dst = &cstate->crtc_rect; 5844 struct vop2_win_data *win_data; 5845 int min_scale, max_scale; 5846 int hscale, vscale; 5847 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5848 5849 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5850 if (!win_data) { 5851 printf("ERROR: invalid win id %d\n", primary_plane_id); 5852 return -ENODEV; 5853 } 5854 5855 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 5856 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 5857 5858 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 5859 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 5860 if (hscale < 0 || vscale < 0) { 5861 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 5862 return -ERANGE; 5863 } 5864 5865 return 0; 5866 } 5867 5868 static int rockchip_vop2_apply_soft_te(struct display_state *state) 5869 { 5870 __maybe_unused struct connector_state *conn_state = &state->conn_state; 5871 struct crtc_state *cstate = &state->crtc_state; 5872 struct vop2 *vop2 = cstate->private; 5873 u32 vp_offset = (cstate->crtc_id * 0x100); 5874 int val = 0; 5875 int ret = 0; 5876 5877 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 5878 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 5879 if (!ret) { 5880 #ifndef CONFIG_SPL_BUILD 5881 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5882 !val, 50 * 1000); 5883 if (!ret) { 5884 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5885 val, 50 * 1000); 5886 if (!ret) { 5887 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 5888 EN_MASK, EDPI_WMS_FS, 1, false); 5889 } else { 5890 printf("ERROR: vp%d wait for active TE signal timeout\n", 5891 cstate->crtc_id); 5892 return ret; 5893 } 5894 } else { 5895 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 5896 return ret; 5897 } 5898 #endif 5899 } else { 5900 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 5901 return ret; 5902 } 5903 5904 return 0; 5905 } 5906 5907 static int rockchip_vop2_regs_dump(struct display_state *state) 5908 { 5909 struct crtc_state *cstate = &state->crtc_state; 5910 struct vop2 *vop2 = cstate->private; 5911 const struct vop2_data *vop2_data = vop2->data; 5912 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5913 u32 len = 128; 5914 u32 n, i, j; 5915 u32 base; 5916 5917 if (!cstate->crtc->active) 5918 return -EINVAL; 5919 5920 n = vop2_data->dump_regs_size; 5921 for (i = 0; i < n; i++) { 5922 base = regs[i].offset; 5923 len = 128; 5924 if (regs[i].size) 5925 len = min(len, regs[i].size >> 2); 5926 printf("\n%s:\n", regs[i].name); 5927 for (j = 0; j < len;) { 5928 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5929 vop2_readl(vop2, base + (4 * j)), 5930 vop2_readl(vop2, base + (4 * (j + 1))), 5931 vop2_readl(vop2, base + (4 * (j + 2))), 5932 vop2_readl(vop2, base + (4 * (j + 3)))); 5933 j += 4; 5934 } 5935 } 5936 5937 return 0; 5938 } 5939 5940 static int rockchip_vop2_active_regs_dump(struct display_state *state) 5941 { 5942 struct crtc_state *cstate = &state->crtc_state; 5943 struct vop2 *vop2 = cstate->private; 5944 const struct vop2_data *vop2_data = vop2->data; 5945 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5946 u32 len = 128; 5947 u32 n, i, j; 5948 u32 base; 5949 bool enable_state; 5950 5951 if (!cstate->crtc->active) 5952 return -EINVAL; 5953 5954 n = vop2_data->dump_regs_size; 5955 for (i = 0; i < n; i++) { 5956 if (regs[i].state_mask) { 5957 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 5958 regs[i].state_mask; 5959 if (enable_state != regs[i].enable_state) 5960 continue; 5961 } 5962 5963 base = regs[i].offset; 5964 len = 128; 5965 if (regs[i].size) 5966 len = min(len, regs[i].size >> 2); 5967 printf("\n%s:\n", regs[i].name); 5968 for (j = 0; j < len;) { 5969 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5970 vop2_readl(vop2, base + (4 * j)), 5971 vop2_readl(vop2, base + (4 * (j + 1))), 5972 vop2_readl(vop2, base + (4 * (j + 2))), 5973 vop2_readl(vop2, base + (4 * (j + 3)))); 5974 j += 4; 5975 } 5976 } 5977 5978 return 0; 5979 } 5980 5981 static struct vop2_dump_regs rk3528_dump_regs[] = { 5982 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 5983 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 5984 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5985 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5986 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5987 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5988 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 5989 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 5990 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 5991 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 5992 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 5993 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 5994 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 5995 }; 5996 5997 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5998 ROCKCHIP_VOP2_ESMART0, 5999 ROCKCHIP_VOP2_ESMART1, 6000 ROCKCHIP_VOP2_ESMART2, 6001 ROCKCHIP_VOP2_ESMART3, 6002 }; 6003 6004 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6005 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6006 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6007 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6008 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6009 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6010 }; 6011 6012 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6013 { /* one display policy for hdmi */ 6014 {/* main display */ 6015 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6016 .attached_layers_nr = 4, 6017 .attached_layers = { 6018 ROCKCHIP_VOP2_CLUSTER0, 6019 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 6020 }, 6021 }, 6022 {/* second display */}, 6023 {/* third display */}, 6024 {/* fourth display */}, 6025 }, 6026 6027 { /* two display policy */ 6028 {/* main display */ 6029 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6030 .attached_layers_nr = 3, 6031 .attached_layers = { 6032 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 6033 }, 6034 }, 6035 6036 {/* second display */ 6037 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6038 .attached_layers_nr = 2, 6039 .attached_layers = { 6040 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6041 }, 6042 }, 6043 {/* third display */}, 6044 {/* fourth display */}, 6045 }, 6046 6047 { /* one display policy for cvbs */ 6048 {/* main display */ 6049 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6050 .attached_layers_nr = 2, 6051 .attached_layers = { 6052 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6053 }, 6054 }, 6055 {/* second display */}, 6056 {/* third display */}, 6057 {/* fourth display */}, 6058 }, 6059 6060 {/* reserved */}, 6061 }; 6062 6063 static struct vop2_win_data rk3528_win_data[5] = { 6064 { 6065 .name = "Esmart0", 6066 .phys_id = ROCKCHIP_VOP2_ESMART0, 6067 .type = ESMART_LAYER, 6068 .win_sel_port_offset = 8, 6069 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 6070 .reg_offset = 0, 6071 .axi_id = 0, 6072 .axi_yrgb_id = 0x06, 6073 .axi_uv_id = 0x07, 6074 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6075 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6076 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6077 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6078 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6079 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6080 .max_upscale_factor = 8, 6081 .max_downscale_factor = 8, 6082 }, 6083 6084 { 6085 .name = "Esmart1", 6086 .phys_id = ROCKCHIP_VOP2_ESMART1, 6087 .type = ESMART_LAYER, 6088 .win_sel_port_offset = 10, 6089 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 6090 .reg_offset = 0x200, 6091 .axi_id = 0, 6092 .axi_yrgb_id = 0x08, 6093 .axi_uv_id = 0x09, 6094 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6095 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6096 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6097 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6098 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6099 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6100 .max_upscale_factor = 8, 6101 .max_downscale_factor = 8, 6102 }, 6103 6104 { 6105 .name = "Esmart2", 6106 .phys_id = ROCKCHIP_VOP2_ESMART2, 6107 .type = ESMART_LAYER, 6108 .win_sel_port_offset = 12, 6109 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 6110 .reg_offset = 0x400, 6111 .axi_id = 0, 6112 .axi_yrgb_id = 0x0a, 6113 .axi_uv_id = 0x0b, 6114 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6115 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6116 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6117 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6118 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6119 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6120 .max_upscale_factor = 8, 6121 .max_downscale_factor = 8, 6122 }, 6123 6124 { 6125 .name = "Esmart3", 6126 .phys_id = ROCKCHIP_VOP2_ESMART3, 6127 .type = ESMART_LAYER, 6128 .win_sel_port_offset = 14, 6129 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 6130 .reg_offset = 0x600, 6131 .axi_id = 0, 6132 .axi_yrgb_id = 0x0c, 6133 .axi_uv_id = 0x0d, 6134 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6135 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6136 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6137 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6138 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6139 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6140 .max_upscale_factor = 8, 6141 .max_downscale_factor = 8, 6142 }, 6143 6144 { 6145 .name = "Cluster0", 6146 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6147 .type = CLUSTER_LAYER, 6148 .win_sel_port_offset = 0, 6149 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 6150 .reg_offset = 0, 6151 .axi_id = 0, 6152 .axi_yrgb_id = 0x02, 6153 .axi_uv_id = 0x03, 6154 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6155 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6156 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6157 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6158 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6159 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6160 .max_upscale_factor = 8, 6161 .max_downscale_factor = 8, 6162 }, 6163 }; 6164 6165 static struct vop2_vp_data rk3528_vp_data[2] = { 6166 { 6167 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 6168 VOP_FEATURE_POST_CSC, 6169 .max_output = {4096, 4096}, 6170 .layer_mix_dly = 6, 6171 .hdr_mix_dly = 2, 6172 .win_dly = 8, 6173 }, 6174 { 6175 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6176 .max_output = {1920, 1080}, 6177 .layer_mix_dly = 2, 6178 .hdr_mix_dly = 0, 6179 .win_dly = 8, 6180 }, 6181 }; 6182 6183 const struct vop2_data rk3528_vop = { 6184 .version = VOP_VERSION_RK3528, 6185 .nr_vps = 2, 6186 .vp_data = rk3528_vp_data, 6187 .win_data = rk3528_win_data, 6188 .plane_mask = rk3528_vp_plane_mask[0], 6189 .plane_table = rk3528_plane_table, 6190 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 6191 .nr_layers = 5, 6192 .nr_mixers = 3, 6193 .nr_gammas = 2, 6194 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 6195 .dump_regs = rk3528_dump_regs, 6196 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 6197 }; 6198 6199 static struct vop2_dump_regs rk3562_dump_regs[] = { 6200 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6201 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6202 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6203 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6204 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6205 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6206 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6207 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6208 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6209 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6210 }; 6211 6212 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6213 ROCKCHIP_VOP2_ESMART0, 6214 ROCKCHIP_VOP2_ESMART1, 6215 ROCKCHIP_VOP2_ESMART2, 6216 ROCKCHIP_VOP2_ESMART3, 6217 }; 6218 6219 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6220 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6221 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6222 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6223 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6224 }; 6225 6226 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6227 { /* one display policy for hdmi */ 6228 {/* main display */ 6229 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6230 .attached_layers_nr = 4, 6231 .attached_layers = { 6232 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 6233 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6234 }, 6235 }, 6236 {/* second display */}, 6237 {/* third display */}, 6238 {/* fourth display */}, 6239 }, 6240 6241 { /* two display policy */ 6242 {/* main display */ 6243 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6244 .attached_layers_nr = 2, 6245 .attached_layers = { 6246 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 6247 }, 6248 }, 6249 6250 {/* second display */ 6251 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6252 .attached_layers_nr = 2, 6253 .attached_layers = { 6254 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6255 }, 6256 }, 6257 {/* third display */}, 6258 {/* fourth display */}, 6259 }, 6260 6261 {/* reserved */}, 6262 }; 6263 6264 static struct vop2_win_data rk3562_win_data[4] = { 6265 { 6266 .name = "Esmart0", 6267 .phys_id = ROCKCHIP_VOP2_ESMART0, 6268 .type = ESMART_LAYER, 6269 .win_sel_port_offset = 8, 6270 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6271 .reg_offset = 0, 6272 .axi_id = 0, 6273 .axi_yrgb_id = 0x02, 6274 .axi_uv_id = 0x03, 6275 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6276 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6277 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6278 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6279 .max_upscale_factor = 8, 6280 .max_downscale_factor = 8, 6281 }, 6282 6283 { 6284 .name = "Esmart1", 6285 .phys_id = ROCKCHIP_VOP2_ESMART1, 6286 .type = ESMART_LAYER, 6287 .win_sel_port_offset = 10, 6288 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6289 .reg_offset = 0x200, 6290 .axi_id = 0, 6291 .axi_yrgb_id = 0x04, 6292 .axi_uv_id = 0x05, 6293 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6294 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6295 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6296 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6297 .max_upscale_factor = 8, 6298 .max_downscale_factor = 8, 6299 }, 6300 6301 { 6302 .name = "Esmart2", 6303 .phys_id = ROCKCHIP_VOP2_ESMART2, 6304 .type = ESMART_LAYER, 6305 .win_sel_port_offset = 12, 6306 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 6307 .reg_offset = 0x400, 6308 .axi_id = 0, 6309 .axi_yrgb_id = 0x06, 6310 .axi_uv_id = 0x07, 6311 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6312 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6313 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6314 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6315 .max_upscale_factor = 8, 6316 .max_downscale_factor = 8, 6317 }, 6318 6319 { 6320 .name = "Esmart3", 6321 .phys_id = ROCKCHIP_VOP2_ESMART3, 6322 .type = ESMART_LAYER, 6323 .win_sel_port_offset = 14, 6324 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 6325 .reg_offset = 0x600, 6326 .axi_id = 0, 6327 .axi_yrgb_id = 0x08, 6328 .axi_uv_id = 0x0d, 6329 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6330 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6331 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6332 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6333 .max_upscale_factor = 8, 6334 .max_downscale_factor = 8, 6335 }, 6336 }; 6337 6338 static struct vop2_vp_data rk3562_vp_data[2] = { 6339 { 6340 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6341 .max_output = {2048, 4096}, 6342 .win_dly = 8, 6343 .layer_mix_dly = 8, 6344 }, 6345 { 6346 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6347 .max_output = {2048, 1080}, 6348 .win_dly = 8, 6349 .layer_mix_dly = 8, 6350 }, 6351 }; 6352 6353 const struct vop2_data rk3562_vop = { 6354 .version = VOP_VERSION_RK3562, 6355 .nr_vps = 2, 6356 .vp_data = rk3562_vp_data, 6357 .win_data = rk3562_win_data, 6358 .plane_mask = rk3562_vp_plane_mask[0], 6359 .plane_table = rk3562_plane_table, 6360 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 6361 .nr_layers = 4, 6362 .nr_mixers = 3, 6363 .nr_gammas = 2, 6364 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 6365 .dump_regs = rk3562_dump_regs, 6366 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 6367 }; 6368 6369 static struct vop2_dump_regs rk3568_dump_regs[] = { 6370 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6371 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6372 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6373 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6374 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6375 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6376 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6377 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6378 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6379 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6380 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6381 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6382 }; 6383 6384 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6385 ROCKCHIP_VOP2_SMART0, 6386 ROCKCHIP_VOP2_SMART1, 6387 ROCKCHIP_VOP2_ESMART0, 6388 ROCKCHIP_VOP2_ESMART1, 6389 }; 6390 6391 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6392 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6393 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6394 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6395 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6396 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6397 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6398 }; 6399 6400 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6401 { /* one display policy */ 6402 {/* main display */ 6403 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6404 .attached_layers_nr = 6, 6405 .attached_layers = { 6406 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 6407 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6408 }, 6409 }, 6410 {/* second display */}, 6411 {/* third display */}, 6412 {/* fourth display */}, 6413 }, 6414 6415 { /* two display policy */ 6416 {/* main display */ 6417 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6418 .attached_layers_nr = 3, 6419 .attached_layers = { 6420 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6421 }, 6422 }, 6423 6424 {/* second display */ 6425 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6426 .attached_layers_nr = 3, 6427 .attached_layers = { 6428 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6429 }, 6430 }, 6431 {/* third display */}, 6432 {/* fourth display */}, 6433 }, 6434 6435 { /* three display policy */ 6436 {/* main display */ 6437 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6438 .attached_layers_nr = 3, 6439 .attached_layers = { 6440 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6441 }, 6442 }, 6443 6444 {/* second display */ 6445 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6446 .attached_layers_nr = 2, 6447 .attached_layers = { 6448 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 6449 }, 6450 }, 6451 6452 {/* third display */ 6453 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6454 .attached_layers_nr = 1, 6455 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 6456 }, 6457 6458 {/* fourth display */}, 6459 }, 6460 6461 {/* reserved for four display policy */}, 6462 }; 6463 6464 static struct vop2_win_data rk3568_win_data[6] = { 6465 { 6466 .name = "Cluster0", 6467 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6468 .type = CLUSTER_LAYER, 6469 .win_sel_port_offset = 0, 6470 .layer_sel_win_id = { 0, 0, 0, 0xff }, 6471 .reg_offset = 0, 6472 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6473 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6474 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6475 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6476 .max_upscale_factor = 4, 6477 .max_downscale_factor = 4, 6478 }, 6479 6480 { 6481 .name = "Cluster1", 6482 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6483 .type = CLUSTER_LAYER, 6484 .win_sel_port_offset = 1, 6485 .layer_sel_win_id = { 1, 1, 1, 0xff }, 6486 .reg_offset = 0x200, 6487 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6488 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6489 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6490 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6491 .max_upscale_factor = 4, 6492 .max_downscale_factor = 4, 6493 .source_win_id = ROCKCHIP_VOP2_CLUSTER0, 6494 .feature = WIN_FEATURE_MIRROR, 6495 }, 6496 6497 { 6498 .name = "Esmart0", 6499 .phys_id = ROCKCHIP_VOP2_ESMART0, 6500 .type = ESMART_LAYER, 6501 .win_sel_port_offset = 4, 6502 .layer_sel_win_id = { 2, 2, 2, 0xff }, 6503 .reg_offset = 0, 6504 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6505 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6506 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6507 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6508 .max_upscale_factor = 8, 6509 .max_downscale_factor = 8, 6510 }, 6511 6512 { 6513 .name = "Esmart1", 6514 .phys_id = ROCKCHIP_VOP2_ESMART1, 6515 .type = ESMART_LAYER, 6516 .win_sel_port_offset = 5, 6517 .layer_sel_win_id = { 6, 6, 6, 0xff }, 6518 .reg_offset = 0x200, 6519 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6520 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6521 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6522 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6523 .max_upscale_factor = 8, 6524 .max_downscale_factor = 8, 6525 .source_win_id = ROCKCHIP_VOP2_ESMART0, 6526 .feature = WIN_FEATURE_MIRROR, 6527 }, 6528 6529 { 6530 .name = "Smart0", 6531 .phys_id = ROCKCHIP_VOP2_SMART0, 6532 .type = SMART_LAYER, 6533 .win_sel_port_offset = 6, 6534 .layer_sel_win_id = { 3, 3, 3, 0xff }, 6535 .reg_offset = 0x400, 6536 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6537 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6538 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6539 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6540 .max_upscale_factor = 8, 6541 .max_downscale_factor = 8, 6542 }, 6543 6544 { 6545 .name = "Smart1", 6546 .phys_id = ROCKCHIP_VOP2_SMART1, 6547 .type = SMART_LAYER, 6548 .win_sel_port_offset = 7, 6549 .layer_sel_win_id = { 7, 7, 7, 0xff }, 6550 .reg_offset = 0x600, 6551 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6552 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6553 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6554 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6555 .max_upscale_factor = 8, 6556 .max_downscale_factor = 8, 6557 .source_win_id = ROCKCHIP_VOP2_SMART0, 6558 .feature = WIN_FEATURE_MIRROR, 6559 }, 6560 }; 6561 6562 static struct vop2_vp_data rk3568_vp_data[3] = { 6563 { 6564 .feature = VOP_FEATURE_OUTPUT_10BIT, 6565 .pre_scan_max_dly = 42, 6566 .max_output = {4096, 2304}, 6567 }, 6568 { 6569 .feature = 0, 6570 .pre_scan_max_dly = 40, 6571 .max_output = {2048, 1536}, 6572 }, 6573 { 6574 .feature = 0, 6575 .pre_scan_max_dly = 40, 6576 .max_output = {1920, 1080}, 6577 }, 6578 }; 6579 6580 const struct vop2_data rk3568_vop = { 6581 .version = VOP_VERSION_RK3568, 6582 .nr_vps = 3, 6583 .vp_data = rk3568_vp_data, 6584 .win_data = rk3568_win_data, 6585 .plane_mask = rk356x_vp_plane_mask[0], 6586 .plane_table = rk356x_plane_table, 6587 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 6588 .nr_layers = 6, 6589 .nr_mixers = 5, 6590 .nr_gammas = 1, 6591 .dump_regs = rk3568_dump_regs, 6592 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 6593 }; 6594 6595 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = { 6596 ROCKCHIP_VOP2_ESMART0, 6597 ROCKCHIP_VOP2_ESMART1, 6598 ROCKCHIP_VOP2_ESMART2, 6599 }; 6600 6601 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6602 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6603 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6604 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6605 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6606 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6607 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6608 }; 6609 6610 static struct vop2_dump_regs rk3576_dump_regs[] = { 6611 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 }, 6612 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 }, 6613 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6614 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6615 { RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6616 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6617 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6618 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6619 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6620 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6621 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6622 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6623 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 }, 6624 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 }, 6625 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 }, 6626 }; 6627 6628 /* 6629 * RK3576 VOP with 2 Cluster win and 4 Esmart win. 6630 * Every Esmart win support 4 multi-region. 6631 * VP0 can use Cluster0/1 and Esmart0/2 6632 * VP1 can use Cluster0/1 and Esmart1/3 6633 * VP2 can use Esmart0/1/2/3 6634 * 6635 * Scale filter mode: 6636 * 6637 * * Cluster: 6638 * * Support prescale down: 6639 * * H/V: gt2/avg2 or gt4/avg4 6640 * * After prescale down: 6641 * * nearest-neighbor/bilinear/multi-phase filter for scale up 6642 * * nearest-neighbor/bilinear/multi-phase filter for scale down 6643 * 6644 * * Esmart: 6645 * * Support prescale down: 6646 * * H: gt2/avg2 or gt4/avg4 6647 * * V: gt2 or gt4 6648 * * After prescale down: 6649 * * nearest-neighbor/bilinear/bicubic for scale up 6650 * * nearest-neighbor/bilinear for scale down 6651 * 6652 * AXI config:: 6653 * 6654 * * Cluster0 win0: 0xa, 0xb [AXI0] 6655 * * Cluster0 win1: 0xc, 0xd [AXI0] 6656 * * Cluster1 win0: 0x6, 0x7 [AXI0] 6657 * * Cluster1 win1: 0x8, 0x9 [AXI0] 6658 * * Esmart0: 0x10, 0x11 [AXI0] 6659 * * Esmart1: 0x12, 0x13 [AXI0] 6660 * * Esmart2: 0xa, 0xb [AXI1] 6661 * * Esmart3: 0xc, 0xd [AXI1] 6662 * * Lut dma rid: 0x1, 0x2, 0x3 [AXI0] 6663 * * DCI dma rid: 0x4 [AXI0] 6664 * * Metadata rid: 0x5 [AXI0] 6665 * 6666 * * Limit: 6667 * * (1) 0x0 and 0xf can't be used; 6668 * * (2) cluster and lut/dci/metadata rid must smaller than 0xf, If Cluster rid is bigger than 0xf, 6669 * * VOP will dead at the system bandwidth very terrible scene. 6670 */ 6671 static struct vop2_win_data rk3576_win_data[6] = { 6672 { 6673 .name = "Esmart0", 6674 .phys_id = ROCKCHIP_VOP2_ESMART0, 6675 .type = ESMART_LAYER, 6676 .layer_sel_win_id = { 2, 0xff, 0, 0xff }, 6677 .reg_offset = 0x0, 6678 .supported_rotations = DRM_MODE_REFLECT_Y, 6679 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6680 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6681 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6682 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6683 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6684 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6685 .pd_id = VOP2_PD_ESMART, 6686 .axi_id = 0, 6687 .axi_yrgb_id = 0x10, 6688 .axi_uv_id = 0x11, 6689 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6690 .max_upscale_factor = 8, 6691 .max_downscale_factor = 8, 6692 .feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH, 6693 }, 6694 { 6695 .name = "Esmart1", 6696 .phys_id = ROCKCHIP_VOP2_ESMART1, 6697 .type = ESMART_LAYER, 6698 .layer_sel_win_id = { 0xff, 2, 1, 0xff }, 6699 .reg_offset = 0x200, 6700 .supported_rotations = DRM_MODE_REFLECT_Y, 6701 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6702 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6703 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6704 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6705 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6706 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6707 .pd_id = VOP2_PD_ESMART, 6708 .axi_id = 0, 6709 .axi_yrgb_id = 0x12, 6710 .axi_uv_id = 0x13, 6711 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6712 .max_upscale_factor = 8, 6713 .max_downscale_factor = 8, 6714 .feature = WIN_FEATURE_MULTI_AREA, 6715 }, 6716 6717 { 6718 .name = "Esmart2", 6719 .phys_id = ROCKCHIP_VOP2_ESMART2, 6720 .type = ESMART_LAYER, 6721 .layer_sel_win_id = { 3, 0xff, 2, 0xff }, 6722 .reg_offset = 0x400, 6723 .supported_rotations = DRM_MODE_REFLECT_Y, 6724 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6725 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6726 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6727 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6728 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6729 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6730 .pd_id = VOP2_PD_ESMART, 6731 .axi_id = 1, 6732 .axi_yrgb_id = 0x0a, 6733 .axi_uv_id = 0x0b, 6734 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6735 .max_upscale_factor = 8, 6736 .max_downscale_factor = 8, 6737 .feature = WIN_FEATURE_MULTI_AREA, 6738 }, 6739 6740 { 6741 .name = "Esmart3", 6742 .phys_id = ROCKCHIP_VOP2_ESMART3, 6743 .type = ESMART_LAYER, 6744 .layer_sel_win_id = { 0xff, 3, 3, 0xff }, 6745 .reg_offset = 0x600, 6746 .supported_rotations = DRM_MODE_REFLECT_Y, 6747 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6748 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6749 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6750 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6751 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6752 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6753 .pd_id = VOP2_PD_ESMART, 6754 .axi_id = 1, 6755 .axi_yrgb_id = 0x0c, 6756 .axi_uv_id = 0x0d, 6757 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6758 .max_upscale_factor = 8, 6759 .max_downscale_factor = 8, 6760 .feature = WIN_FEATURE_MULTI_AREA, 6761 }, 6762 6763 { 6764 .name = "Cluster0", 6765 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6766 .type = CLUSTER_LAYER, 6767 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6768 .reg_offset = 0x0, 6769 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6770 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6771 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6772 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6773 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6774 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6775 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6776 .pd_id = VOP2_PD_CLUSTER, 6777 .axi_yrgb_id = 0x0a, 6778 .axi_uv_id = 0x0b, 6779 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6780 .max_upscale_factor = 8, 6781 .max_downscale_factor = 8, 6782 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6783 WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI, 6784 }, 6785 6786 { 6787 .name = "Cluster1", 6788 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6789 .type = CLUSTER_LAYER, 6790 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6791 .reg_offset = 0x200, 6792 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6793 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6794 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6795 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6796 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6797 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6798 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6799 .pd_id = VOP2_PD_CLUSTER, 6800 .axi_yrgb_id = 0x06, 6801 .axi_uv_id = 0x07, 6802 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6803 .max_upscale_factor = 8, 6804 .max_downscale_factor = 8, 6805 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6806 WIN_FEATURE_Y2R_13BIT_DEPTH, 6807 }, 6808 }; 6809 6810 /* 6811 * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4, 6812 * the urgency signal will be set to 1, when full post line buffer is over 6, the 6813 * urgency signal will be set to 0. 6814 */ 6815 static struct vop_urgency rk3576_vp0_urgency = { 6816 .urgen_thl = 4, 6817 .urgen_thh = 6, 6818 }; 6819 6820 static struct vop2_vp_data rk3576_vp_data[3] = { 6821 { 6822 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR | 6823 VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT | 6824 VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP, 6825 .max_output = { 4096, 4096 }, 6826 .hdrvivid_dly = 21, 6827 .sdr2hdr_dly = 21, 6828 .layer_mix_dly = 8, 6829 .hdr_mix_dly = 2, 6830 .win_dly = 10, 6831 .pixel_rate = 2, 6832 .urgency = &rk3576_vp0_urgency, 6833 }, 6834 { 6835 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | 6836 VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2, 6837 .max_output = { 2560, 2560 }, 6838 .hdrvivid_dly = 0, 6839 .sdr2hdr_dly = 0, 6840 .layer_mix_dly = 6, 6841 .hdr_mix_dly = 0, 6842 .win_dly = 10, 6843 .pixel_rate = 1, 6844 }, 6845 { 6846 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6847 .max_output = { 1920, 1920 }, 6848 .hdrvivid_dly = 0, 6849 .sdr2hdr_dly = 0, 6850 .layer_mix_dly = 6, 6851 .hdr_mix_dly = 0, 6852 .win_dly = 10, 6853 .pixel_rate = 1, 6854 }, 6855 }; 6856 6857 static struct vop2_power_domain_data rk3576_vop_pd_data[] = { 6858 { 6859 .id = VOP2_PD_CLUSTER, 6860 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1), 6861 }, 6862 { 6863 .id = VOP2_PD_ESMART, 6864 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | 6865 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3), 6866 }, 6867 }; 6868 6869 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = { 6870 {VOP3_ESMART_4K_4K_4K_MODE, 2}, 6871 {VOP3_ESMART_4K_4K_2K_2K_MODE, 3} 6872 }; 6873 6874 const struct vop2_data rk3576_vop = { 6875 .version = VOP_VERSION_RK3576, 6876 .nr_vps = 3, 6877 .nr_mixers = 4, 6878 .nr_layers = 6, 6879 .nr_gammas = 3, 6880 .esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE, 6881 .esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map), 6882 .esmart_lb_mode_map = rk3576_esmart_lb_mode_map, 6883 .vp_data = rk3576_vp_data, 6884 .win_data = rk3576_win_data, 6885 .plane_table = rk3576_plane_table, 6886 .pd = rk3576_vop_pd_data, 6887 .vp_default_primary_plane = rk3576_vp_default_primary_plane, 6888 .nr_pd = ARRAY_SIZE(rk3576_vop_pd_data), 6889 .dump_regs = rk3576_dump_regs, 6890 .dump_regs_size = ARRAY_SIZE(rk3576_dump_regs), 6891 }; 6892 6893 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6894 ROCKCHIP_VOP2_ESMART0, 6895 ROCKCHIP_VOP2_ESMART1, 6896 ROCKCHIP_VOP2_ESMART2, 6897 ROCKCHIP_VOP2_ESMART3, 6898 ROCKCHIP_VOP2_CLUSTER0, 6899 ROCKCHIP_VOP2_CLUSTER1, 6900 ROCKCHIP_VOP2_CLUSTER2, 6901 ROCKCHIP_VOP2_CLUSTER3, 6902 }; 6903 6904 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6905 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6906 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6907 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 6908 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 6909 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6910 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6911 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6912 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6913 }; 6914 6915 static struct vop2_dump_regs rk3588_dump_regs[] = { 6916 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6917 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6918 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6919 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6920 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6921 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 6922 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6923 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6924 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 6925 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 6926 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6927 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6928 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6929 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6930 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6931 }; 6932 6933 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6934 { /* one display policy */ 6935 {/* main display */ 6936 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6937 .attached_layers_nr = 4, 6938 .attached_layers = { 6939 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 6940 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 6941 }, 6942 }, 6943 6944 {/* planes for the splice mode */ 6945 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6946 .attached_layers_nr = 4, 6947 .attached_layers = { 6948 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, 6949 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 6950 }, 6951 }, 6952 {/* third display */}, 6953 {/* fourth display */}, 6954 }, 6955 6956 { /* two display policy */ 6957 {/* main display */ 6958 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6959 .attached_layers_nr = 4, 6960 .attached_layers = { 6961 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 6962 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 6963 }, 6964 }, 6965 6966 {/* second display */ 6967 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6968 .attached_layers_nr = 4, 6969 .attached_layers = { 6970 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, 6971 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 6972 }, 6973 }, 6974 {/* third display */}, 6975 {/* fourth display */}, 6976 }, 6977 6978 { /* three display policy */ 6979 {/* main display */ 6980 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6981 .attached_layers_nr = 3, 6982 .attached_layers = { 6983 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER2, 6984 ROCKCHIP_VOP2_ESMART0 6985 }, 6986 }, 6987 6988 {/* second display */ 6989 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6990 .attached_layers_nr = 3, 6991 .attached_layers = { 6992 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_CLUSTER3, 6993 ROCKCHIP_VOP2_ESMART1 6994 }, 6995 }, 6996 6997 {/* third display */ 6998 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6999 .attached_layers_nr = 2, 7000 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 7001 }, 7002 7003 {/* fourth display */}, 7004 }, 7005 7006 { /* four display policy */ 7007 {/* main display */ 7008 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 7009 .attached_layers_nr = 2, 7010 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 7011 }, 7012 7013 {/* second display */ 7014 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 7015 .attached_layers_nr = 2, 7016 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 7017 }, 7018 7019 {/* third display */ 7020 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 7021 .attached_layers_nr = 2, 7022 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 7023 }, 7024 7025 {/* fourth display */ 7026 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 7027 .attached_layers_nr = 2, 7028 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 7029 }, 7030 }, 7031 7032 }; 7033 7034 static struct vop2_win_data rk3588_win_data[8] = { 7035 { 7036 .name = "Cluster0", 7037 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 7038 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 7039 .type = CLUSTER_LAYER, 7040 .win_sel_port_offset = 0, 7041 .layer_sel_win_id = { 0, 0, 0, 0 }, 7042 .reg_offset = 0, 7043 .axi_id = 0, 7044 .axi_yrgb_id = 2, 7045 .axi_uv_id = 3, 7046 .pd_id = VOP2_PD_CLUSTER0, 7047 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7048 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7049 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7050 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7051 .max_upscale_factor = 4, 7052 .max_downscale_factor = 4, 7053 }, 7054 7055 { 7056 .name = "Cluster1", 7057 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 7058 .type = CLUSTER_LAYER, 7059 .win_sel_port_offset = 1, 7060 .layer_sel_win_id = { 1, 1, 1, 1 }, 7061 .reg_offset = 0x200, 7062 .axi_id = 0, 7063 .axi_yrgb_id = 6, 7064 .axi_uv_id = 7, 7065 .pd_id = VOP2_PD_CLUSTER1, 7066 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7067 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7068 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7069 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7070 .max_upscale_factor = 4, 7071 .max_downscale_factor = 4, 7072 }, 7073 7074 { 7075 .name = "Cluster2", 7076 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 7077 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 7078 .type = CLUSTER_LAYER, 7079 .win_sel_port_offset = 2, 7080 .layer_sel_win_id = { 4, 4, 4, 4 }, 7081 .reg_offset = 0x400, 7082 .axi_id = 1, 7083 .axi_yrgb_id = 2, 7084 .axi_uv_id = 3, 7085 .pd_id = VOP2_PD_CLUSTER2, 7086 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7087 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7088 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7089 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7090 .max_upscale_factor = 4, 7091 .max_downscale_factor = 4, 7092 }, 7093 7094 { 7095 .name = "Cluster3", 7096 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 7097 .type = CLUSTER_LAYER, 7098 .win_sel_port_offset = 3, 7099 .layer_sel_win_id = { 5, 5, 5, 5 }, 7100 .reg_offset = 0x600, 7101 .axi_id = 1, 7102 .axi_yrgb_id = 6, 7103 .axi_uv_id = 7, 7104 .pd_id = VOP2_PD_CLUSTER3, 7105 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7106 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7107 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7108 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7109 .max_upscale_factor = 4, 7110 .max_downscale_factor = 4, 7111 }, 7112 7113 { 7114 .name = "Esmart0", 7115 .phys_id = ROCKCHIP_VOP2_ESMART0, 7116 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 7117 .type = ESMART_LAYER, 7118 .win_sel_port_offset = 4, 7119 .layer_sel_win_id = { 2, 2, 2, 2 }, 7120 .reg_offset = 0, 7121 .axi_id = 0, 7122 .axi_yrgb_id = 0x0a, 7123 .axi_uv_id = 0x0b, 7124 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7125 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7126 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7127 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7128 .max_upscale_factor = 8, 7129 .max_downscale_factor = 8, 7130 }, 7131 7132 { 7133 .name = "Esmart1", 7134 .phys_id = ROCKCHIP_VOP2_ESMART1, 7135 .type = ESMART_LAYER, 7136 .win_sel_port_offset = 5, 7137 .layer_sel_win_id = { 3, 3, 3, 3 }, 7138 .reg_offset = 0x200, 7139 .axi_id = 0, 7140 .axi_yrgb_id = 0x0c, 7141 .axi_uv_id = 0x0d, 7142 .pd_id = VOP2_PD_ESMART, 7143 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7144 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7145 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7146 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7147 .max_upscale_factor = 8, 7148 .max_downscale_factor = 8, 7149 }, 7150 7151 { 7152 .name = "Esmart2", 7153 .phys_id = ROCKCHIP_VOP2_ESMART2, 7154 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 7155 .type = ESMART_LAYER, 7156 .win_sel_port_offset = 6, 7157 .layer_sel_win_id = { 6, 6, 6, 6 }, 7158 .reg_offset = 0x400, 7159 .axi_id = 1, 7160 .axi_yrgb_id = 0x0a, 7161 .axi_uv_id = 0x0b, 7162 .pd_id = VOP2_PD_ESMART, 7163 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7164 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7165 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7166 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7167 .max_upscale_factor = 8, 7168 .max_downscale_factor = 8, 7169 }, 7170 7171 { 7172 .name = "Esmart3", 7173 .phys_id = ROCKCHIP_VOP2_ESMART3, 7174 .type = ESMART_LAYER, 7175 .win_sel_port_offset = 7, 7176 .layer_sel_win_id = { 7, 7, 7, 7 }, 7177 .reg_offset = 0x600, 7178 .axi_id = 1, 7179 .axi_yrgb_id = 0x0c, 7180 .axi_uv_id = 0x0d, 7181 .pd_id = VOP2_PD_ESMART, 7182 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7183 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7184 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7185 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7186 .max_upscale_factor = 8, 7187 .max_downscale_factor = 8, 7188 }, 7189 }; 7190 7191 static struct dsc_error_info dsc_ecw[] = { 7192 {0x00000000, "no error detected by DSC encoder"}, 7193 {0x0030ffff, "bits per component error"}, 7194 {0x0040ffff, "multiple mode error"}, 7195 {0x0050ffff, "line buffer depth error"}, 7196 {0x0060ffff, "minor version error"}, 7197 {0x0070ffff, "picture height error"}, 7198 {0x0080ffff, "picture width error"}, 7199 {0x0090ffff, "number of slices error"}, 7200 {0x00c0ffff, "slice height Error "}, 7201 {0x00d0ffff, "slice width error"}, 7202 {0x00e0ffff, "second line BPG offset error"}, 7203 {0x00f0ffff, "non second line BPG offset error"}, 7204 {0x0100ffff, "PPS ID error"}, 7205 {0x0110ffff, "bits per pixel (BPP) Error"}, 7206 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 7207 7208 {0x01510001, "slice 0 RC buffer model overflow error"}, 7209 {0x01510002, "slice 1 RC buffer model overflow error"}, 7210 {0x01510004, "slice 2 RC buffer model overflow error"}, 7211 {0x01510008, "slice 3 RC buffer model overflow error"}, 7212 {0x01510010, "slice 4 RC buffer model overflow error"}, 7213 {0x01510020, "slice 5 RC buffer model overflow error"}, 7214 {0x01510040, "slice 6 RC buffer model overflow error"}, 7215 {0x01510080, "slice 7 RC buffer model overflow error"}, 7216 7217 {0x01610001, "slice 0 RC buffer model underflow error"}, 7218 {0x01610002, "slice 1 RC buffer model underflow error"}, 7219 {0x01610004, "slice 2 RC buffer model underflow error"}, 7220 {0x01610008, "slice 3 RC buffer model underflow error"}, 7221 {0x01610010, "slice 4 RC buffer model underflow error"}, 7222 {0x01610020, "slice 5 RC buffer model underflow error"}, 7223 {0x01610040, "slice 6 RC buffer model underflow error"}, 7224 {0x01610080, "slice 7 RC buffer model underflow error"}, 7225 7226 {0xffffffff, "unsuccessful RESET cycle status"}, 7227 {0x00a0ffff, "ICH full error precision settings error"}, 7228 {0x0020ffff, "native mode"}, 7229 }; 7230 7231 static struct dsc_error_info dsc_buffer_flow[] = { 7232 {0x00000000, "rate buffer status"}, 7233 {0x00000001, "line buffer status"}, 7234 {0x00000002, "decoder model status"}, 7235 {0x00000003, "pixel buffer status"}, 7236 {0x00000004, "balance fifo buffer status"}, 7237 {0x00000005, "syntax element fifo status"}, 7238 }; 7239 7240 static struct vop2_dsc_data rk3588_dsc_data[] = { 7241 { 7242 .id = ROCKCHIP_VOP2_DSC_8K, 7243 .pd_id = VOP2_PD_DSC_8K, 7244 .max_slice_num = 8, 7245 .max_linebuf_depth = 11, 7246 .min_bits_per_pixel = 8, 7247 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 7248 .dsc_txp_clk_name = "dsc_8k_txp_clk", 7249 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 7250 .dsc_cds_clk_name = "dsc_8k_cds_clk", 7251 }, 7252 7253 { 7254 .id = ROCKCHIP_VOP2_DSC_4K, 7255 .pd_id = VOP2_PD_DSC_4K, 7256 .max_slice_num = 2, 7257 .max_linebuf_depth = 11, 7258 .min_bits_per_pixel = 8, 7259 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 7260 .dsc_txp_clk_name = "dsc_4k_txp_clk", 7261 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 7262 .dsc_cds_clk_name = "dsc_4k_cds_clk", 7263 }, 7264 }; 7265 7266 static struct vop2_vp_data rk3588_vp_data[4] = { 7267 { 7268 .splice_vp_id = 1, 7269 .feature = VOP_FEATURE_OUTPUT_10BIT, 7270 .pre_scan_max_dly = 54, 7271 .max_dclk = 600000, 7272 .max_output = {7680, 4320}, 7273 }, 7274 { 7275 .feature = VOP_FEATURE_OUTPUT_10BIT, 7276 .pre_scan_max_dly = 54, 7277 .max_dclk = 600000, 7278 .max_output = {4096, 2304}, 7279 }, 7280 { 7281 .feature = VOP_FEATURE_OUTPUT_10BIT, 7282 .pre_scan_max_dly = 52, 7283 .max_dclk = 600000, 7284 .max_output = {4096, 2304}, 7285 }, 7286 { 7287 .feature = 0, 7288 .pre_scan_max_dly = 52, 7289 .max_dclk = 200000, 7290 .max_output = {1920, 1080}, 7291 }, 7292 }; 7293 7294 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 7295 { 7296 .id = VOP2_PD_CLUSTER0, 7297 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 7298 }, 7299 { 7300 .id = VOP2_PD_CLUSTER1, 7301 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 7302 .parent_id = VOP2_PD_CLUSTER0, 7303 }, 7304 { 7305 .id = VOP2_PD_CLUSTER2, 7306 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 7307 .parent_id = VOP2_PD_CLUSTER0, 7308 }, 7309 { 7310 .id = VOP2_PD_CLUSTER3, 7311 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 7312 .parent_id = VOP2_PD_CLUSTER0, 7313 }, 7314 { 7315 .id = VOP2_PD_ESMART, 7316 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 7317 BIT(ROCKCHIP_VOP2_ESMART2) | 7318 BIT(ROCKCHIP_VOP2_ESMART3), 7319 }, 7320 { 7321 .id = VOP2_PD_DSC_8K, 7322 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 7323 }, 7324 { 7325 .id = VOP2_PD_DSC_4K, 7326 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 7327 }, 7328 }; 7329 7330 const struct vop2_data rk3588_vop = { 7331 .version = VOP_VERSION_RK3588, 7332 .nr_vps = 4, 7333 .vp_data = rk3588_vp_data, 7334 .win_data = rk3588_win_data, 7335 .plane_mask = rk3588_vp_plane_mask[0], 7336 .plane_table = rk3588_plane_table, 7337 .pd = rk3588_vop_pd_data, 7338 .dsc = rk3588_dsc_data, 7339 .dsc_error_ecw = dsc_ecw, 7340 .dsc_error_buffer_flow = dsc_buffer_flow, 7341 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 7342 .nr_layers = 8, 7343 .nr_mixers = 7, 7344 .nr_gammas = 4, 7345 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 7346 .nr_dscs = 2, 7347 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 7348 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 7349 .dump_regs = rk3588_dump_regs, 7350 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 7351 }; 7352 7353 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 7354 .preinit = rockchip_vop2_preinit, 7355 .prepare = rockchip_vop2_prepare, 7356 .init = rockchip_vop2_init, 7357 .set_plane = rockchip_vop2_set_plane, 7358 .enable = rockchip_vop2_enable, 7359 .post_enable = rockchip_vop2_post_enable, 7360 .disable = rockchip_vop2_disable, 7361 .fixup_dts = rockchip_vop2_fixup_dts, 7362 .send_mcu_cmd = rockchip_vop2_send_mcu_cmd, 7363 .check = rockchip_vop2_check, 7364 .mode_valid = rockchip_vop2_mode_valid, 7365 .mode_fixup = rockchip_vop2_mode_fixup, 7366 .plane_check = rockchip_vop2_plane_check, 7367 .regs_dump = rockchip_vop2_regs_dump, 7368 .active_regs_dump = rockchip_vop2_active_regs_dump, 7369 .apply_soft_te = rockchip_vop2_apply_soft_te, 7370 }; 7371