1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <asm/arch/clock.h> 21 #include <asm/gpio.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 33 #include "rockchip_display.h" 34 #include "rockchip_crtc.h" 35 #include "rockchip_connector.h" 36 #include "rockchip_phy.h" 37 #include "rockchip_post_csc.h" 38 39 /* System registers definition */ 40 #define RK3568_REG_CFG_DONE 0x000 41 #define CFG_DONE_EN BIT(15) 42 43 #define RK3568_VERSION_INFO 0x004 44 #define EN_MASK 1 45 46 #define RK3568_AUTO_GATING_CTRL 0x008 47 #define AUTO_GATING_EN_SHIFT 31 48 #define PORT_DCLK_AUTO_GATING_EN_SHIFT 14 49 50 #define RK3576_SYS_MMU_CTRL 0x020 51 #define RKMMU_V2_EN_SHIFT 0 52 #define RKMMU_V2_SEL_AXI_SHIFT 1 53 54 #define RK3568_SYS_AXI_LUT_CTRL 0x024 55 #define LUT_DMA_EN_SHIFT 0 56 #define DSP_VS_T_SEL_SHIFT 16 57 58 #define RK3568_DSP_IF_EN 0x028 59 #define RGB_EN_SHIFT 0 60 #define RK3588_DP0_EN_SHIFT 0 61 #define RK3588_DP1_EN_SHIFT 1 62 #define RK3588_RGB_EN_SHIFT 8 63 #define HDMI0_EN_SHIFT 1 64 #define EDP0_EN_SHIFT 3 65 #define RK3588_EDP0_EN_SHIFT 2 66 #define RK3588_HDMI0_EN_SHIFT 3 67 #define MIPI0_EN_SHIFT 4 68 #define RK3588_EDP1_EN_SHIFT 4 69 #define RK3588_HDMI1_EN_SHIFT 5 70 #define RK3588_MIPI0_EN_SHIFT 6 71 #define MIPI1_EN_SHIFT 20 72 #define RK3588_MIPI1_EN_SHIFT 7 73 #define LVDS0_EN_SHIFT 5 74 #define LVDS1_EN_SHIFT 24 75 #define BT1120_EN_SHIFT 6 76 #define BT656_EN_SHIFT 7 77 #define IF_MUX_MASK 3 78 #define RGB_MUX_SHIFT 8 79 #define HDMI0_MUX_SHIFT 10 80 #define RK3588_DP0_MUX_SHIFT 12 81 #define RK3588_DP1_MUX_SHIFT 14 82 #define EDP0_MUX_SHIFT 14 83 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 84 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 85 #define MIPI0_MUX_SHIFT 16 86 #define RK3588_MIPI0_MUX_SHIFT 20 87 #define MIPI1_MUX_SHIFT 21 88 #define LVDS0_MUX_SHIFT 18 89 #define LVDS1_MUX_SHIFT 25 90 91 #define RK3576_SYS_PORT_CTRL 0x028 92 #define VP_INTR_MERGE_EN_SHIFT 14 93 #define INTERLACE_FRM_REG_DONE_MASK 0x7 94 #define INTERLACE_FRM_REG_DONE_SHIFT 0 95 96 #define RK3568_DSP_IF_CTRL 0x02c 97 #define LVDS_DUAL_EN_SHIFT 0 98 #define RK3588_BT656_UV_SWAP_SHIFT 0 99 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 100 #define RK3588_BT656_YC_SWAP_SHIFT 1 101 #define LVDS_DUAL_SWAP_EN_SHIFT 2 102 #define BT656_UV_SWAP 4 103 #define RK3588_BT1120_UV_SWAP_SHIFT 4 104 #define BT656_YC_SWAP 5 105 #define RK3588_BT1120_YC_SWAP_SHIFT 5 106 #define BT656_DCLK_POL 6 107 #define RK3588_HDMI_DUAL_EN_SHIFT 8 108 #define RK3588_EDP_DUAL_EN_SHIFT 8 109 #define RK3588_DP_DUAL_EN_SHIFT 9 110 #define RK3568_MIPI_DUAL_EN_SHIFT 10 111 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 112 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 113 114 #define RK3568_DSP_IF_POL 0x030 115 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 116 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 117 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 118 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 119 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 120 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 121 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 122 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 123 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 124 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 125 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 126 127 #define RK3562_MIPI_DCLK_POL_SHIFT 15 128 #define RK3562_MIPI_PIN_POL_SHIFT 12 129 #define RK3562_IF_PIN_POL_MASK 0x7 130 131 #define RK3588_DP0_PIN_POL_SHIFT 8 132 #define RK3588_DP1_PIN_POL_SHIFT 12 133 #define RK3588_IF_PIN_POL_MASK 0x7 134 135 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 136 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 137 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 138 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 139 #define MIPI0_PIXCLK_DIV_SHIFT 24 140 #define MIPI1_PIXCLK_DIV_SHIFT 26 141 142 #define RK3576_SYS_CLUSTER_PD_CTRL 0x030 143 #define RK3576_CLUSTER_PD_EN_SHIFT 0 144 145 #define RK3588_SYS_PD_CTRL 0x034 146 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 147 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 148 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 149 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 150 #define RK3588_DSC_8K_PD_EN_SHIFT 5 151 #define RK3588_DSC_4K_PD_EN_SHIFT 6 152 #define RK3588_ESMART_PD_EN_SHIFT 7 153 154 #define RK3576_SYS_ESMART_PD_CTRL 0x034 155 #define RK3576_ESMART_PD_EN_SHIFT 0 156 #define RK3576_ESMART_LB_MODE_SEL_SHIFT 6 157 #define RK3576_ESMART_LB_MODE_SEL_MASK 0x3 158 159 #define RK3568_SYS_OTP_WIN_EN 0x50 160 #define OTP_WIN_EN_SHIFT 0 161 #define RK3568_SYS_LUT_PORT_SEL 0x58 162 #define GAMMA_PORT_SEL_MASK 0x3 163 #define GAMMA_PORT_SEL_SHIFT 0 164 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 165 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 166 #define PORT_MERGE_EN_SHIFT 16 167 #define ESMART_LB_MODE_SEL_MASK 0x3 168 #define ESMART_LB_MODE_SEL_SHIFT 26 169 170 #define RK3568_VP0_LINE_FLAG 0x70 171 #define RK3568_VP1_LINE_FLAG 0x74 172 #define RK3568_VP2_LINE_FLAG 0x78 173 #define RK3568_SYS0_INT_EN 0x80 174 #define RK3568_SYS0_INT_CLR 0x84 175 #define RK3568_SYS0_INT_STATUS 0x88 176 #define RK3568_SYS1_INT_EN 0x90 177 #define RK3568_SYS1_INT_CLR 0x94 178 #define RK3568_SYS1_INT_STATUS 0x98 179 #define RK3568_VP0_INT_EN 0xA0 180 #define RK3568_VP0_INT_CLR 0xA4 181 #define RK3568_VP0_INT_STATUS 0xA8 182 #define RK3568_VP1_INT_EN 0xB0 183 #define RK3568_VP1_INT_CLR 0xB4 184 #define RK3568_VP1_INT_STATUS 0xB8 185 #define RK3568_VP2_INT_EN 0xC0 186 #define RK3568_VP2_INT_CLR 0xC4 187 #define RK3568_VP2_INT_STATUS 0xC8 188 #define RK3568_VP2_INT_RAW_STATUS 0xCC 189 #define RK3588_VP3_INT_EN 0xD0 190 #define RK3588_VP3_INT_CLR 0xD4 191 #define RK3588_VP3_INT_STATUS 0xD8 192 #define RK3576_WB_CTRL 0x100 193 #define RK3576_WB_XSCAL_FACTOR 0x104 194 #define RK3576_WB_YRGB_MST 0x108 195 #define RK3576_WB_CBR_MST 0x10C 196 #define RK3576_WB_VIR_STRIDE 0x110 197 #define RK3576_WB_TIMEOUT_CTRL 0x114 198 #define RK3576_MIPI0_IF_CTRL 0x180 199 #define RK3576_IF_OUT_EN_SHIFT 0 200 #define RK3576_IF_CLK_OUT_EN_SHIFT 1 201 #define RK3576_IF_PORT_SEL_SHIFT 2 202 #define RK3576_IF_PORT_SEL_MASK 0x3 203 #define RK3576_IF_PIN_POL_SHIFT 4 204 #define RK3576_IF_PIN_POL_MASK 0x7 205 #define RK3576_IF_SPLIT_EN_SHIFT 8 206 #define RK3576_IF_DATA1_SEL_SHIFT 9 207 #define RK3576_MIPI_CMD_MODE_SHIFT 11 208 #define RK3576_IF_DCLK_SEL_SHIFT 21 209 #define RK3576_IF_DCLK_SEL_MASK 0x1 210 #define RK3576_IF_PIX_CLK_SEL_SHIFT 20 211 #define RK3576_IF_PIX_CLK_SEL_MASK 0x1 212 #define RK3576_IF_REGDONE_IMD_EN_SHIFT 31 213 #define RK3576_HDMI0_IF_CTRL 0x184 214 #define RK3576_EDP0_IF_CTRL 0x188 215 #define RK3576_DP0_IF_CTRL 0x18C 216 #define RK3576_RGB_IF_CTRL 0x194 217 #define RK3576_BT656_OUT_EN_SHIFT 12 218 #define RK3576_BT656_UV_SWAP_SHIFT 13 219 #define RK3576_BT656_YC_SWAP_SHIFT 14 220 #define RK3576_BT1120_OUT_EN_SHIFT 16 221 #define RK3576_BT1120_UV_SWAP_SHIFT 17 222 #define RK3576_BT1120_YC_SWAP_SHIFT 18 223 #define RK3576_DP1_IF_CTRL 0x1A4 224 #define RK3576_DP2_IF_CTRL 0x1B0 225 226 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 227 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 228 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 229 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 230 231 #define RK3568_SYS_STATUS0 0x60 232 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 233 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 234 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 235 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 236 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 237 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 238 #define RK3588_ESMART_PD_STATUS_SHIFT 15 239 240 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 241 #define LINE_FLAG_NUM_MASK 0x1fff 242 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 243 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 244 245 /* DSC CTRL registers definition */ 246 #define RK3588_DSC_8K_SYS_CTRL 0x200 247 #define DSC_PORT_SEL_MASK 0x3 248 #define DSC_PORT_SEL_SHIFT 0 249 #define DSC_MAN_MODE_MASK 0x1 250 #define DSC_MAN_MODE_SHIFT 2 251 #define DSC_INTERFACE_MODE_MASK 0x3 252 #define DSC_INTERFACE_MODE_SHIFT 4 253 #define DSC_PIXEL_NUM_MASK 0x3 254 #define DSC_PIXEL_NUM_SHIFT 6 255 #define DSC_PXL_CLK_DIV_MASK 0x1 256 #define DSC_PXL_CLK_DIV_SHIFT 8 257 #define DSC_CDS_CLK_DIV_MASK 0x3 258 #define DSC_CDS_CLK_DIV_SHIFT 12 259 #define DSC_TXP_CLK_DIV_MASK 0x3 260 #define DSC_TXP_CLK_DIV_SHIFT 14 261 #define DSC_INIT_DLY_MODE_MASK 0x1 262 #define DSC_INIT_DLY_MODE_SHIFT 16 263 #define DSC_SCAN_EN_SHIFT 17 264 #define DSC_HALT_EN_SHIFT 18 265 266 #define RK3588_DSC_8K_RST 0x204 267 #define RST_DEASSERT_MASK 0x1 268 #define RST_DEASSERT_SHIFT 0 269 270 #define RK3588_DSC_8K_CFG_DONE 0x208 271 #define DSC_CFG_DONE_SHIFT 0 272 273 #define RK3588_DSC_8K_INIT_DLY 0x20C 274 #define DSC_INIT_DLY_NUM_MASK 0xffff 275 #define DSC_INIT_DLY_NUM_SHIFT 0 276 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 277 278 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 279 #define DSC_HTOTAL_PW_MASK 0xffffffff 280 #define DSC_HTOTAL_PW_SHIFT 0 281 282 #define RK3588_DSC_8K_HACT_ST_END 0x214 283 #define DSC_HACT_ST_END_MASK 0xffffffff 284 #define DSC_HACT_ST_END_SHIFT 0 285 286 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 287 #define DSC_VTOTAL_PW_MASK 0xffffffff 288 #define DSC_VTOTAL_PW_SHIFT 0 289 290 #define RK3588_DSC_8K_VACT_ST_END 0x21C 291 #define DSC_VACT_ST_END_MASK 0xffffffff 292 #define DSC_VACT_ST_END_SHIFT 0 293 294 #define RK3588_DSC_8K_STATUS 0x220 295 296 /* Overlay registers definition */ 297 #define RK3528_OVL_SYS 0x500 298 #define RK3528_OVL_SYS_PORT_SEL 0x504 299 #define RK3528_OVL_SYS_GATING_EN 0x508 300 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 301 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 302 #define ESMART_DLY_NUM_MASK 0xff 303 #define ESMART_DLY_NUM_SHIFT 0 304 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 305 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 306 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 307 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 308 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 309 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 310 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 311 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL 0x540 312 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL 0x544 313 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL 0x548 314 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL 0x54c 315 316 #define RK3528_OVL_PORT0_CTRL 0x600 317 #define RK3568_OVL_CTRL 0x600 318 #define OVL_MODE_SEL_MASK 0x1 319 #define OVL_MODE_SEL_SHIFT 0 320 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 321 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 322 #define RK3568_OVL_LAYER_SEL 0x604 323 #define LAYER_SEL_MASK 0xf 324 325 #define RK3568_OVL_PORT_SEL 0x608 326 #define PORT_MUX_MASK 0xf 327 #define PORT_MUX_SHIFT 0 328 #define LAYER_SEL_PORT_MASK 0x3 329 #define LAYER_SEL_PORT_SHIFT 16 330 331 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 332 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 333 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 334 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 335 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 336 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 337 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 338 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 339 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 340 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 341 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 342 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 343 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 344 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 345 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 346 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 347 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 348 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 349 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 350 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 351 #define RK3576_EXTRA_SRC_COLOR_CTRL 0x650 352 #define RK3576_EXTRA_DST_COLOR_CTRL 0x654 353 #define RK3576_EXTRA_SRC_ALPHA_CTRL 0x658 354 #define RK3576_EXTRA_DST_ALPHA_CTRL 0x65C 355 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 356 #define RK3528_HDR_DST_COLOR_CTRL 0x664 357 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 358 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 359 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 360 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 361 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 362 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 363 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 364 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 365 #define BG_MIX_CTRL_MASK 0xff 366 #define BG_MIX_CTRL_SHIFT 24 367 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 368 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 369 #define RK3568_CLUSTER_DLY_NUM 0x6F0 370 #define RK3568_SMART_DLY_NUM 0x6F8 371 372 #define RK3528_OVL_PORT1_CTRL 0x700 373 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 374 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 375 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 376 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 377 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 378 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 379 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 380 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 381 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 382 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 383 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 384 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 385 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 386 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 387 #define RK3576_OVL_PORT2_CTRL 0x800 388 #define RK3576_OVL_PORT2_LAYER_SEL 0x804 389 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL 0x820 390 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL 0x824 391 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL 0x828 392 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL 0x82C 393 #define RK3576_OVL_PORT2_BG_MIX_CTRL 0x870 394 395 /* Video Port registers definition */ 396 #define RK3568_VP0_DSP_CTRL 0xC00 397 #define OUT_MODE_MASK 0xf 398 #define OUT_MODE_SHIFT 0 399 #define DATA_SWAP_MASK 0x1f 400 #define DATA_SWAP_SHIFT 8 401 #define DSP_BG_SWAP 0x1 402 #define DSP_RB_SWAP 0x2 403 #define DSP_RG_SWAP 0x4 404 #define DSP_DELTA_SWAP 0x8 405 #define CORE_DCLK_DIV_EN_SHIFT 4 406 #define P2I_EN_SHIFT 5 407 #define DSP_FILED_POL 6 408 #define INTERLACE_EN_SHIFT 7 409 #define DSP_X_MIR_EN_SHIFT 13 410 #define POST_DSP_OUT_R2Y_SHIFT 15 411 #define PRE_DITHER_DOWN_EN_SHIFT 16 412 #define DITHER_DOWN_EN_SHIFT 17 413 #define DITHER_DOWN_SEL_SHIFT 18 414 #define DITHER_DOWN_SEL_MASK 0x3 415 #define DITHER_DOWN_MODE_SHIFT 20 416 #define GAMMA_UPDATE_EN_SHIFT 22 417 #define DSP_LUT_EN_SHIFT 28 418 419 #define STANDBY_EN_SHIFT 31 420 421 #define RK3568_VP0_MIPI_CTRL 0xC04 422 #define DCLK_DIV2_SHIFT 4 423 #define DCLK_DIV2_MASK 0x3 424 #define MIPI_DUAL_EN_SHIFT 20 425 #define MIPI_DUAL_SWAP_EN_SHIFT 21 426 #define EDPI_TE_EN 28 427 #define EDPI_WMS_HOLD_EN 30 428 #define EDPI_WMS_FS 31 429 430 431 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 432 433 #define RK3568_VP0_DCLK_SEL 0xC0C 434 #define RK3576_DCLK_CORE_SEL_SHIFT 0 435 #define RK3576_DCLK_OUT_SEL_SHIFT 2 436 437 #define RK3568_VP0_3D_LUT_CTRL 0xC10 438 #define VP0_3D_LUT_EN_SHIFT 0 439 #define VP0_3D_LUT_UPDATE_SHIFT 2 440 441 #define RK3588_VP0_CLK_CTRL 0xC0C 442 #define DCLK_CORE_DIV_SHIFT 0 443 #define DCLK_OUT_DIV_SHIFT 2 444 445 #define RK3568_VP0_3D_LUT_MST 0xC20 446 447 #define RK3568_VP0_DSP_BG 0xC2C 448 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 449 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 450 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 451 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 452 #define RK3568_VP0_POST_SCL_CTRL 0xC40 453 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 454 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 455 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 456 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 457 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 458 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 459 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 460 461 #define RK3568_VP0_BCSH_CTRL 0xC60 462 #define BCSH_CTRL_Y2R_SHIFT 0 463 #define BCSH_CTRL_Y2R_MASK 0x1 464 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 465 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 466 #define BCSH_CTRL_R2Y_SHIFT 4 467 #define BCSH_CTRL_R2Y_MASK 0x1 468 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 469 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 470 471 #define RK3568_VP0_BCSH_BCS 0xC64 472 #define BCSH_BRIGHTNESS_SHIFT 0 473 #define BCSH_BRIGHTNESS_MASK 0xFF 474 #define BCSH_CONTRAST_SHIFT 8 475 #define BCSH_CONTRAST_MASK 0x1FF 476 #define BCSH_SATURATION_SHIFT 20 477 #define BCSH_SATURATION_MASK 0x3FF 478 #define BCSH_OUT_MODE_SHIFT 30 479 #define BCSH_OUT_MODE_MASK 0x3 480 481 #define RK3568_VP0_BCSH_H 0xC68 482 #define BCSH_SIN_HUE_SHIFT 0 483 #define BCSH_SIN_HUE_MASK 0x1FF 484 #define BCSH_COS_HUE_SHIFT 16 485 #define BCSH_COS_HUE_MASK 0x1FF 486 487 #define RK3568_VP0_BCSH_COLOR 0xC6C 488 #define BCSH_EN_SHIFT 31 489 #define BCSH_EN_MASK 1 490 491 #define RK3576_VP0_POST_DITHER_FRC_0 0xCA0 492 #define RK3576_VP0_POST_DITHER_FRC_1 0xCA4 493 #define RK3576_VP0_POST_DITHER_FRC_2 0xCA8 494 495 #define RK3528_VP0_ACM_CTRL 0xCD0 496 #define POST_CSC_COE00_MASK 0xFFFF 497 #define POST_CSC_COE00_SHIFT 16 498 #define POST_R2Y_MODE_MASK 0x7 499 #define POST_R2Y_MODE_SHIFT 8 500 #define POST_CSC_MODE_MASK 0x7 501 #define POST_CSC_MODE_SHIFT 3 502 #define POST_R2Y_EN_MASK 0x1 503 #define POST_R2Y_EN_SHIFT 2 504 #define POST_CSC_EN_MASK 0x1 505 #define POST_CSC_EN_SHIFT 1 506 #define POST_ACM_BYPASS_EN_MASK 0x1 507 #define POST_ACM_BYPASS_EN_SHIFT 0 508 #define RK3528_VP0_CSC_COE01_02 0xCD4 509 #define RK3528_VP0_CSC_COE10_11 0xCD8 510 #define RK3528_VP0_CSC_COE12_20 0xCDC 511 #define RK3528_VP0_CSC_COE21_22 0xCE0 512 #define RK3528_VP0_CSC_OFFSET0 0xCE4 513 #define RK3528_VP0_CSC_OFFSET1 0xCE8 514 #define RK3528_VP0_CSC_OFFSET2 0xCEC 515 516 #define RK3562_VP0_MCU_CTRL 0xCF8 517 #define MCU_TYPE_SHIFT 31 518 #define MCU_BYPASS_SHIFT 30 519 #define MCU_RS_SHIFT 29 520 #define MCU_FRAME_ST_SHIFT 28 521 #define MCU_HOLD_MODE_SHIFT 27 522 #define MCU_CLK_SEL_SHIFT 26 523 #define MCU_CLK_SEL_MASK 0x1 524 #define MCU_RW_PEND_SHIFT 20 525 #define MCU_RW_PEND_MASK 0x3F 526 #define MCU_RW_PST_SHIFT 16 527 #define MCU_RW_PST_MASK 0xF 528 #define MCU_CS_PEND_SHIFT 10 529 #define MCU_CS_PEND_MASK 0x3F 530 #define MCU_CS_PST_SHIFT 6 531 #define MCU_CS_PST_MASK 0xF 532 #define MCU_PIX_TOTAL_SHIFT 0 533 #define MCU_PIX_TOTAL_MASK 0x3F 534 535 #define RK3562_VP0_MCU_RW_BYPASS_PORT 0xCFC 536 #define MCU_WRITE_DATA_BYPASS_SHIFT 0 537 #define MCU_WRITE_DATA_BYPASS_MASK 0xFFFFFFFF 538 539 #define RK3568_VP1_DSP_CTRL 0xD00 540 #define RK3568_VP1_MIPI_CTRL 0xD04 541 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 542 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 543 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 544 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 545 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 546 #define RK3568_VP1_POST_SCL_CTRL 0xD40 547 #define RK3568_VP1_DSP_HACT_INFO 0xD34 548 #define RK3568_VP1_DSP_VACT_INFO 0xD38 549 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 550 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 551 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 552 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 553 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 554 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 555 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 556 557 #define RK3568_VP2_DSP_CTRL 0xE00 558 #define RK3568_VP2_MIPI_CTRL 0xE04 559 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 560 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 561 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 562 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 563 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 564 #define RK3568_VP2_POST_SCL_CTRL 0xE40 565 #define RK3568_VP2_DSP_HACT_INFO 0xE34 566 #define RK3568_VP2_DSP_VACT_INFO 0xE38 567 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 568 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 569 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 570 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 571 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 572 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 573 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 574 #define RK3568_VP2_BCSH_CTRL 0xE60 575 #define RK3568_VP2_BCSH_BCS 0xE64 576 #define RK3568_VP2_BCSH_H 0xE68 577 #define RK3568_VP2_BCSH_COLOR_BAR 0xE6C 578 #define RK3576_VP2_MCU_CTRL 0xEF8 579 #define RK3576_VP2_MCU_RW_BYPASS_PORT 0xEFC 580 581 /* Cluster0 register definition */ 582 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 583 #define CLUSTER_YUV2RGB_EN_SHIFT 8 584 #define CLUSTER_RGB2YUV_EN_SHIFT 9 585 #define CLUSTER_CSC_MODE_SHIFT 10 586 #define CLUSTER_DITHER_UP_EN_SHIFT 18 587 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 588 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 589 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 590 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 591 #define AVG2_MASK 0x1 592 #define CLUSTER_AVG2_SHIFT 18 593 #define AVG4_MASK 0x1 594 #define CLUSTER_AVG4_SHIFT 19 595 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 596 #define CLUSTER_XGT_EN_SHIFT 24 597 #define XGT_MODE_MASK 0x3 598 #define CLUSTER_XGT_MODE_SHIFT 25 599 #define CLUSTER_XAVG_EN_SHIFT 27 600 #define CLUSTER_YRGB_GT2_SHIFT 28 601 #define CLUSTER_YRGB_GT4_SHIFT 29 602 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 603 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 604 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 605 #define CLUSTER_AXI_UV_ID_MASK 0x1f 606 #define CLUSTER_AXI_UV_ID_SHIFT 5 607 608 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 609 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 610 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 611 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 612 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 613 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 614 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 615 #define RK3576_CLUSTER0_WIN0_ZME_CTRL 0x1040 616 #define WIN0_ZME_DERING_EN_SHIFT 3 617 #define WIN0_ZME_GATING_EN_SHIFT 31 618 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA 0x1044 619 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 620 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 621 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 622 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 623 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 624 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 625 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 626 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 627 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET 0x1078 628 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE 0x107C 629 630 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 631 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 632 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 633 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 634 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 635 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 636 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 637 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 638 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 639 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 640 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 641 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 642 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 643 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 644 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 645 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 646 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET 0x10F8 647 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE 0x10FC 648 649 #define RK3568_CLUSTER0_CTRL 0x1100 650 #define CLUSTER_EN_SHIFT 0 651 #define CLUSTER_AXI_ID_MASK 0x1 652 #define CLUSTER_AXI_ID_SHIFT 13 653 #define RK3576_CLUSTER0_PORT_SEL 0x11F4 654 #define CLUSTER_PORT_SEL_SHIFT 0 655 #define CLUSTER_PORT_SEL_MASK 0x3 656 #define RK3576_CLUSTER0_DLY_NUM 0x11F8 657 #define CLUSTER_WIN0_DLY_NUM_SHIFT 0 658 #define CLUSTER_WIN0_DLY_NUM_MASK 0xff 659 #define CLUSTER_WIN1_DLY_NUM_SHIFT 0 660 #define CLUSTER_WIN1_DLY_NUM_MASK 0xff 661 662 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 663 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 664 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 665 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 666 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 667 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 668 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 669 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 670 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 671 #define RK3576_CLUSTER1_WIN0_ZME_CTRL 0x1240 672 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA 0x1244 673 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 674 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 675 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 676 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 677 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 678 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 679 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 680 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET 0x1278 681 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE 0x127C 682 683 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 684 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 685 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 686 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 687 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 688 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 689 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 690 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 691 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 692 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 693 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 694 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 695 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 696 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 697 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 698 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 699 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET 0x12F8 700 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE 0x12FC 701 702 #define RK3568_CLUSTER1_CTRL 0x1300 703 #define RK3576_CLUSTER1_PORT_SEL 0x13F4 704 #define RK3576_CLUSTER1_DLY_NUM 0x13F8 705 706 /* Esmart register definition */ 707 #define RK3568_ESMART0_CTRL0 0x1800 708 #define RGB2YUV_EN_SHIFT 1 709 #define CSC_MODE_SHIFT 2 710 #define CSC_MODE_MASK 0x3 711 #define ESMART_LB_SELECT_SHIFT 12 712 #define ESMART_LB_SELECT_MASK 0x3 713 714 #define RK3568_ESMART0_CTRL1 0x1804 715 #define ESMART_AXI_YRGB_ID_MASK 0x1f 716 #define ESMART_AXI_YRGB_ID_SHIFT 4 717 #define ESMART_AXI_UV_ID_MASK 0x1f 718 #define ESMART_AXI_UV_ID_SHIFT 12 719 #define YMIRROR_EN_SHIFT 31 720 721 #define RK3568_ESMART0_AXI_CTRL 0x1808 722 #define ESMART_AXI_ID_MASK 0x1 723 #define ESMART_AXI_ID_SHIFT 1 724 725 #define RK3568_ESMART0_REGION0_CTRL 0x1810 726 #define WIN_EN_SHIFT 0 727 #define WIN_FORMAT_MASK 0x1f 728 #define WIN_FORMAT_SHIFT 1 729 #define REGION0_DITHER_UP_EN_SHIFT 12 730 #define REGION0_RB_SWAP_SHIFT 14 731 #define ESMART_XAVG_EN_SHIFT 20 732 #define ESMART_XGT_EN_SHIFT 21 733 #define ESMART_XGT_MODE_SHIFT 22 734 735 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 736 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 737 #define RK3568_ESMART0_REGION0_VIR 0x181C 738 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 739 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 740 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 741 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 742 #define YRGB_XSCL_MODE_MASK 0x3 743 #define YRGB_XSCL_MODE_SHIFT 0 744 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 745 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 746 #define YRGB_YSCL_MODE_MASK 0x3 747 #define YRGB_YSCL_MODE_SHIFT 4 748 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 749 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 750 751 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 752 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 753 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 754 #define RK3568_ESMART0_REGION1_CTRL 0x1840 755 #define YRGB_GT2_MASK 0x1 756 #define YRGB_GT2_SHIFT 8 757 #define YRGB_GT4_MASK 0x1 758 #define YRGB_GT4_SHIFT 9 759 760 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 761 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 762 #define RK3568_ESMART0_REGION1_VIR 0x184C 763 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 764 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 765 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 766 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 767 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 768 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 769 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 770 #define RK3568_ESMART0_REGION2_CTRL 0x1870 771 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 772 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 773 #define RK3568_ESMART0_REGION2_VIR 0x187C 774 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 775 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 776 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 777 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 778 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 779 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 780 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 781 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 782 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 783 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 784 #define RK3568_ESMART0_REGION3_VIR 0x18AC 785 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 786 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 787 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 788 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 789 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 790 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 791 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 792 #define RK3568_ESMART0_COLOR_KEY_CTRL 0x18D0 793 #define RK3576_ESMART0_ALPHA_MAP 0x18D8 794 #define RK3576_ESMART0_PORT_SEL 0x18F4 795 #define ESMART_PORT_SEL_SHIFT 0 796 #define ESMART_PORT_SEL_MASK 0x3 797 #define RK3576_ESMART0_DLY_NUM 0x18F8 798 799 #define RK3568_ESMART1_CTRL0 0x1A00 800 #define RK3568_ESMART1_CTRL1 0x1A04 801 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 802 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 803 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 804 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 805 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 806 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 807 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 808 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 809 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 810 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 811 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 812 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 813 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 814 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 815 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 816 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 817 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 818 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 819 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 820 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 821 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 822 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 823 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 824 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 825 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 826 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 827 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 828 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 829 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 830 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 831 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 832 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 833 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 834 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 835 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 836 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 837 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 838 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 839 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 840 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 841 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 842 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 843 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 844 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 845 #define RK3576_ESMART1_ALPHA_MAP 0x1AD8 846 #define RK3576_ESMART1_PORT_SEL 0x1AF4 847 #define RK3576_ESMART1_DLY_NUM 0x1AF8 848 849 #define RK3568_SMART0_CTRL0 0x1C00 850 #define RK3568_SMART0_CTRL1 0x1C04 851 #define RK3568_SMART0_REGION0_CTRL 0x1C10 852 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 853 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 854 #define RK3568_SMART0_REGION0_VIR 0x1C1C 855 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 856 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 857 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 858 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 859 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 860 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 861 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 862 #define RK3568_SMART0_REGION1_CTRL 0x1C40 863 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 864 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 865 #define RK3568_SMART0_REGION1_VIR 0x1C4C 866 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 867 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 868 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 869 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 870 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 871 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 872 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 873 #define RK3568_SMART0_REGION2_CTRL 0x1C70 874 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 875 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 876 #define RK3568_SMART0_REGION2_VIR 0x1C7C 877 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 878 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 879 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 880 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 881 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 882 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 883 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 884 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 885 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 886 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 887 #define RK3568_SMART0_REGION3_VIR 0x1CAC 888 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 889 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 890 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 891 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 892 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 893 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 894 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 895 #define RK3576_ESMART2_ALPHA_MAP 0x1CD8 896 #define RK3576_ESMART2_PORT_SEL 0x1CF4 897 #define RK3576_ESMART2_DLY_NUM 0x1CF8 898 899 #define RK3568_SMART1_CTRL0 0x1E00 900 #define RK3568_SMART1_CTRL1 0x1E04 901 #define RK3568_SMART1_REGION0_CTRL 0x1E10 902 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 903 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 904 #define RK3568_SMART1_REGION0_VIR 0x1E1C 905 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 906 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 907 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 908 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 909 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 910 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 911 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 912 #define RK3568_SMART1_REGION1_CTRL 0x1E40 913 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 914 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 915 #define RK3568_SMART1_REGION1_VIR 0x1E4C 916 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 917 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 918 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 919 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 920 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 921 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 922 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 923 #define RK3568_SMART1_REGION2_CTRL 0x1E70 924 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 925 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 926 #define RK3568_SMART1_REGION2_VIR 0x1E7C 927 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 928 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 929 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 930 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 931 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 932 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 933 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 934 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 935 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 936 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 937 #define RK3568_SMART1_REGION3_VIR 0x1EAC 938 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 939 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 940 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 941 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 942 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 943 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 944 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 945 #define RK3576_ESMART3_ALPHA_MAP 0x1ED8 946 #define RK3576_ESMART3_PORT_SEL 0x1EF4 947 #define RK3576_ESMART3_DLY_NUM 0x1EF8 948 949 /* HDR register definition */ 950 #define RK3568_HDR_LUT_CTRL 0x2000 951 952 #define RK3588_VP3_DSP_CTRL 0xF00 953 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 954 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 955 956 /* DSC 8K/4K register definition */ 957 #define RK3588_DSC_8K_PPS0_3 0x4000 958 #define RK3588_DSC_8K_CTRL0 0x40A0 959 #define DSC_EN_SHIFT 0 960 #define DSC_RBIT_SHIFT 2 961 #define DSC_RBYT_SHIFT 3 962 #define DSC_FLAL_SHIFT 4 963 #define DSC_MER_SHIFT 5 964 #define DSC_EPB_SHIFT 6 965 #define DSC_EPL_SHIFT 7 966 #define DSC_NSLC_MASK 0x7 967 #define DSC_NSLC_SHIFT 16 968 #define DSC_SBO_SHIFT 28 969 #define DSC_IFEP_SHIFT 29 970 #define DSC_PPS_UPD_SHIFT 31 971 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 972 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 973 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 974 975 #define RK3588_DSC_8K_CTRL1 0x40A4 976 #define RK3588_DSC_8K_STS0 0x40A8 977 #define RK3588_DSC_8K_ERS 0x40C4 978 979 #define RK3588_DSC_4K_PPS0_3 0x4100 980 #define RK3588_DSC_4K_CTRL0 0x41A0 981 #define RK3588_DSC_4K_CTRL1 0x41A4 982 #define RK3588_DSC_4K_STS0 0x41A8 983 #define RK3588_DSC_4K_ERS 0x41C4 984 985 /* RK3528 HDR register definition */ 986 #define RK3528_HDR_LUT_CTRL 0x2000 987 988 /* RK3528 ACM register definition */ 989 #define RK3528_ACM_CTRL 0x6400 990 #define RK3528_ACM_DELTA_RANGE 0x6404 991 #define RK3528_ACM_FETCH_START 0x6408 992 #define RK3528_ACM_FETCH_DONE 0x6420 993 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 994 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 995 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 996 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 997 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 998 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 999 1000 #define RK3568_MAX_REG 0x1ED0 1001 1002 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 1003 #define RK3568_GRF_VO_CON1 0x0364 1004 #define GRF_BT656_CLK_INV_SHIFT 1 1005 #define GRF_BT1120_CLK_INV_SHIFT 2 1006 #define GRF_RGB_DCLK_INV_SHIFT 3 1007 1008 /* Base SYS_GRF: 0x2600a000*/ 1009 #define RK3576_SYS_GRF_MEMFAULT_STATUS0 0x0148 1010 1011 /* Base IOC_GRF: 0x26040000 */ 1012 #define RK3576_VCCIO_IOC_MISC_CON8 0x6420 1013 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT 9 1014 #define RK3576_IOC_VOPLITE_SEL_SHIFT 11 1015 1016 /* Base PMU2: 0x27380000 */ 1017 #define RK3576_PMU_PWR_GATE_STS 0x0230 1018 #define PD_VOP_ESMART_DWN_STAT 12 1019 #define PD_VOP_CLUSTER_DWN_STAT 13 1020 #define RK3576_PMU_BISR_PDGEN_CON0 0x0510 1021 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT 12 1022 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT 13 1023 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0 0x0570 1024 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT 12 1025 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT 13 1026 1027 #define RK3588_GRF_SOC_CON1 0x0304 1028 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT 14 1029 1030 #define RK3588_GRF_VOP_CON2 0x0008 1031 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 1032 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 1033 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 1034 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 1035 1036 #define RK3588_GRF_VO1_CON0 0x0000 1037 #define HDMI_SYNC_POL_MASK 0x3 1038 #define HDMI0_SYNC_POL_SHIFT 5 1039 #define HDMI1_SYNC_POL_SHIFT 7 1040 1041 #define RK3588_PMU_BISR_CON3 0x20C 1042 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 1043 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 1044 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 1045 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 1046 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 1047 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 1048 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 1049 1050 #define RK3588_PMU_BISR_STATUS5 0x294 1051 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 1052 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 1053 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 1054 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 1055 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 1056 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 1057 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 1058 1059 #define VOP2_LAYER_MAX 8 1060 1061 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 1062 1063 /* KHz */ 1064 #define VOP2_MAX_DCLK_RATE 600000 1065 1066 /* 1067 * vop2 dsc id 1068 */ 1069 #define ROCKCHIP_VOP2_DSC_8K 0 1070 #define ROCKCHIP_VOP2_DSC_4K 1 1071 1072 /* 1073 * vop2 internal power domain id, 1074 * should be all none zero, 0 will be 1075 * treat as invalid; 1076 */ 1077 #define VOP2_PD_CLUSTER0 BIT(0) 1078 #define VOP2_PD_CLUSTER1 BIT(1) 1079 #define VOP2_PD_CLUSTER2 BIT(2) 1080 #define VOP2_PD_CLUSTER3 BIT(3) 1081 #define VOP2_PD_DSC_8K BIT(5) 1082 #define VOP2_PD_DSC_4K BIT(6) 1083 #define VOP2_PD_ESMART BIT(7) 1084 #define VOP2_PD_CLUSTER BIT(8) 1085 1086 #define VOP2_PLANE_NO_SCALING BIT(16) 1087 1088 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 1089 #define VOP_FEATURE_AFBDC BIT(1) 1090 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 1091 #define VOP_FEATURE_HDR10 BIT(3) 1092 #define VOP_FEATURE_NEXT_HDR BIT(4) 1093 /* a feature to splice two windows and two vps to support resolution > 4096 */ 1094 #define VOP_FEATURE_SPLICE BIT(5) 1095 #define VOP_FEATURE_OVERSCAN BIT(6) 1096 #define VOP_FEATURE_VIVID_HDR BIT(7) 1097 #define VOP_FEATURE_POST_ACM BIT(8) 1098 #define VOP_FEATURE_POST_CSC BIT(9) 1099 #define VOP_FEATURE_POST_FRC_V2 BIT(10) 1100 #define VOP_FEATURE_POST_SHARP BIT(11) 1101 1102 #define WIN_FEATURE_HDR2SDR BIT(0) 1103 #define WIN_FEATURE_SDR2HDR BIT(1) 1104 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 1105 #define WIN_FEATURE_AFBDC BIT(3) 1106 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 1107 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 1108 /* a mirror win can only get fb address 1109 * from source win: 1110 * Cluster1---->Cluster0 1111 * Esmart1 ---->Esmart0 1112 * Smart1 ---->Smart0 1113 * This is a feather on rk3566 1114 */ 1115 #define WIN_FEATURE_MIRROR BIT(6) 1116 #define WIN_FEATURE_MULTI_AREA BIT(7) 1117 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 1118 #define WIN_FEATURE_DCI BIT(9) 1119 1120 #define V4L2_COLORSPACE_BT709F 0xfe 1121 #define V4L2_COLORSPACE_BT2020F 0xff 1122 1123 enum vop_csc_format { 1124 CSC_BT601L, 1125 CSC_BT709L, 1126 CSC_BT601F, 1127 CSC_BT2020L, 1128 CSC_BT709L_13BIT, 1129 CSC_BT709F_13BIT, 1130 CSC_BT2020L_13BIT, 1131 CSC_BT2020F_13BIT, 1132 }; 1133 1134 enum vop_csc_bit_depth { 1135 CSC_10BIT_DEPTH, 1136 CSC_13BIT_DEPTH, 1137 }; 1138 1139 enum vop2_pol { 1140 HSYNC_POSITIVE = 0, 1141 VSYNC_POSITIVE = 1, 1142 DEN_NEGATIVE = 2, 1143 DCLK_INVERT = 3 1144 }; 1145 1146 enum vop2_bcsh_out_mode { 1147 BCSH_OUT_MODE_BLACK, 1148 BCSH_OUT_MODE_BLUE, 1149 BCSH_OUT_MODE_COLOR_BAR, 1150 BCSH_OUT_MODE_NORMAL_VIDEO, 1151 }; 1152 1153 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 1154 { \ 1155 .offset = off, \ 1156 .mask = _mask, \ 1157 .shift = _shift, \ 1158 .write_mask = _write_mask, \ 1159 } 1160 1161 #define VOP_REG(off, _mask, _shift) \ 1162 _VOP_REG(off, _mask, _shift, false) 1163 enum dither_down_mode { 1164 RGB888_TO_RGB565 = 0x0, 1165 RGB888_TO_RGB666 = 0x1 1166 }; 1167 1168 enum dither_down_mode_sel { 1169 DITHER_DOWN_ALLEGRO = 0x0, 1170 DITHER_DOWN_FRC = 0x1 1171 }; 1172 1173 enum vop2_video_ports_id { 1174 VOP2_VP0, 1175 VOP2_VP1, 1176 VOP2_VP2, 1177 VOP2_VP3, 1178 VOP2_VP_MAX, 1179 }; 1180 1181 enum vop2_layer_type { 1182 CLUSTER_LAYER = 0, 1183 ESMART_LAYER = 1, 1184 SMART_LAYER = 2, 1185 }; 1186 1187 /* This define must same with kernel win phy id */ 1188 enum vop2_layer_phy_id { 1189 ROCKCHIP_VOP2_CLUSTER0 = 0, 1190 ROCKCHIP_VOP2_CLUSTER1, 1191 ROCKCHIP_VOP2_ESMART0, 1192 ROCKCHIP_VOP2_ESMART1, 1193 ROCKCHIP_VOP2_SMART0, 1194 ROCKCHIP_VOP2_SMART1, 1195 ROCKCHIP_VOP2_CLUSTER2, 1196 ROCKCHIP_VOP2_CLUSTER3, 1197 ROCKCHIP_VOP2_ESMART2, 1198 ROCKCHIP_VOP2_ESMART3, 1199 ROCKCHIP_VOP2_LAYER_MAX, 1200 }; 1201 1202 enum vop2_scale_up_mode { 1203 VOP2_SCALE_UP_NRST_NBOR, 1204 VOP2_SCALE_UP_BIL, 1205 VOP2_SCALE_UP_BIC, 1206 VOP2_SCALE_UP_ZME, 1207 }; 1208 1209 enum vop2_scale_down_mode { 1210 VOP2_SCALE_DOWN_NRST_NBOR, 1211 VOP2_SCALE_DOWN_BIL, 1212 VOP2_SCALE_DOWN_AVG, 1213 VOP2_SCALE_DOWN_ZME, 1214 }; 1215 1216 enum scale_mode { 1217 SCALE_NONE = 0x0, 1218 SCALE_UP = 0x1, 1219 SCALE_DOWN = 0x2 1220 }; 1221 1222 enum vop_dsc_interface_mode { 1223 VOP_DSC_IF_DISABLE = 0, 1224 VOP_DSC_IF_HDMI = 1, 1225 VOP_DSC_IF_MIPI_DS_MODE = 2, 1226 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1227 }; 1228 1229 enum vop3_pre_scale_down_mode { 1230 VOP3_PRE_SCALE_UNSPPORT, 1231 VOP3_PRE_SCALE_DOWN_GT, 1232 VOP3_PRE_SCALE_DOWN_AVG, 1233 }; 1234 1235 enum vop3_esmart_lb_mode { 1236 VOP3_ESMART_8K_MODE, 1237 VOP3_ESMART_4K_4K_MODE, 1238 VOP3_ESMART_4K_2K_2K_MODE, 1239 VOP3_ESMART_2K_2K_2K_2K_MODE, 1240 VOP3_ESMART_4K_4K_4K_MODE, 1241 VOP3_ESMART_4K_4K_2K_2K_MODE, 1242 }; 1243 1244 struct vop2_layer { 1245 u8 id; 1246 /** 1247 * @win_phys_id: window id of the layer selected. 1248 * Every layer must make sure to select different 1249 * windows of others. 1250 */ 1251 u8 win_phys_id; 1252 }; 1253 1254 struct vop2_power_domain_data { 1255 u16 id; 1256 u16 parent_id; 1257 /* 1258 * @module_id_mask: module id of which module this power domain is belongs to. 1259 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1260 */ 1261 u32 module_id_mask; 1262 }; 1263 1264 struct vop2_win_data { 1265 char *name; 1266 u8 phys_id; 1267 enum vop2_layer_type type; 1268 u8 win_sel_port_offset; 1269 u8 layer_sel_win_id[VOP2_VP_MAX]; 1270 u8 axi_id; 1271 u8 axi_uv_id; 1272 u8 axi_yrgb_id; 1273 u8 splice_win_id; 1274 u8 hsu_filter_mode; 1275 u8 hsd_filter_mode; 1276 u8 vsu_filter_mode; 1277 u8 vsd_filter_mode; 1278 u8 hsd_pre_filter_mode; 1279 u8 vsd_pre_filter_mode; 1280 u8 scale_engine_num; 1281 u8 source_win_id; 1282 u8 possible_crtcs; 1283 u16 pd_id; 1284 u32 reg_offset; 1285 u32 max_upscale_factor; 1286 u32 max_downscale_factor; 1287 u32 feature; 1288 u32 supported_rotations; 1289 bool splice_mode_right; 1290 }; 1291 1292 struct vop2_vp_data { 1293 u32 feature; 1294 u8 pre_scan_max_dly; 1295 u8 layer_mix_dly; 1296 u8 hdrvivid_dly; 1297 u8 sdr2hdr_dly; 1298 u8 hdr_mix_dly; 1299 u8 win_dly; 1300 u8 splice_vp_id; 1301 u8 pixel_rate; 1302 struct vop_rect max_output; 1303 u32 max_dclk; 1304 }; 1305 1306 struct vop2_plane_table { 1307 enum vop2_layer_phy_id plane_id; 1308 enum vop2_layer_type plane_type; 1309 }; 1310 1311 struct vop2_vp_plane_mask { 1312 u8 primary_plane_id; /* use this win to show logo */ 1313 u8 attached_layers_nr; /* number layers attach to this vp */ 1314 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1315 u32 plane_mask; 1316 int cursor_plane_id; 1317 }; 1318 1319 struct vop2_dsc_data { 1320 u8 id; 1321 u8 max_slice_num; 1322 u8 max_linebuf_depth; /* used to generate the bitstream */ 1323 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1324 u16 pd_id; 1325 const char *dsc_txp_clk_src_name; 1326 const char *dsc_txp_clk_name; 1327 const char *dsc_pxl_clk_name; 1328 const char *dsc_cds_clk_name; 1329 }; 1330 1331 struct dsc_error_info { 1332 u32 dsc_error_val; 1333 char dsc_error_info[50]; 1334 }; 1335 1336 struct vop2_dump_regs { 1337 u32 offset; 1338 const char *name; 1339 u32 state_base; 1340 u32 state_mask; 1341 u32 state_shift; 1342 bool enable_state; 1343 u32 size; 1344 }; 1345 1346 struct vop2_esmart_lb_map { 1347 u8 lb_mode; 1348 u8 lb_map_value; 1349 }; 1350 1351 struct vop2_data { 1352 u32 version; 1353 u32 esmart_lb_mode; 1354 struct vop2_vp_data *vp_data; 1355 struct vop2_win_data *win_data; 1356 struct vop2_vp_plane_mask *plane_mask; 1357 struct vop2_plane_table *plane_table; 1358 struct vop2_power_domain_data *pd; 1359 struct vop2_dsc_data *dsc; 1360 struct dsc_error_info *dsc_error_ecw; 1361 struct dsc_error_info *dsc_error_buffer_flow; 1362 struct vop2_dump_regs *dump_regs; 1363 const struct vop2_esmart_lb_map *esmart_lb_mode_map; 1364 u8 *vp_primary_plane_order; 1365 u8 *vp_default_primary_plane; 1366 u8 nr_vps; 1367 u8 nr_layers; 1368 u8 nr_mixers; 1369 u8 nr_gammas; 1370 u8 nr_pd; 1371 u8 nr_dscs; 1372 u8 nr_dsc_ecw; 1373 u8 nr_dsc_buffer_flow; 1374 u8 esmart_lb_mode_num; 1375 u32 reg_len; 1376 u32 dump_regs_size; 1377 }; 1378 1379 struct vop2 { 1380 u32 *regsbak; 1381 void *regs; 1382 void *grf; 1383 void *vop_grf; 1384 void *vo1_grf; 1385 void *sys_pmu; 1386 void *ioc_grf; 1387 u32 reg_len; 1388 u32 version; 1389 u32 esmart_lb_mode; 1390 bool global_init; 1391 bool merge_irq; 1392 const struct vop2_data *data; 1393 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1394 }; 1395 1396 static struct vop2 *rockchip_vop2; 1397 1398 static inline bool is_vop3(struct vop2 *vop2) 1399 { 1400 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1401 return false; 1402 else 1403 return true; 1404 } 1405 1406 /* 1407 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1408 * avg_sd_factor: 1409 * bli_su_factor: 1410 * bic_su_factor: 1411 * = (src - 1) / (dst - 1) << 16; 1412 * 1413 * ygt2 enable: dst get one line from two line of the src 1414 * ygt4 enable: dst get one line from four line of the src. 1415 * 1416 */ 1417 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1418 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1419 1420 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1421 (fac * (dst - 1) >> 12 < (src - 1)) 1422 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1423 (fac * (dst - 1) >> 16 < (src - 1)) 1424 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1425 (fac * (dst - 1) >> 16 < (src - 1)) 1426 1427 static uint16_t vop2_scale_factor(enum scale_mode mode, 1428 int32_t filter_mode, 1429 uint32_t src, uint32_t dst) 1430 { 1431 uint32_t fac = 0; 1432 int i = 0; 1433 1434 if (mode == SCALE_NONE) 1435 return 0; 1436 1437 /* 1438 * A workaround to avoid zero div. 1439 */ 1440 if ((dst == 1) || (src == 1)) { 1441 dst = dst + 1; 1442 src = src + 1; 1443 } 1444 1445 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1446 fac = VOP2_BILI_SCL_DN(src, dst); 1447 for (i = 0; i < 100; i++) { 1448 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1449 break; 1450 fac -= 1; 1451 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1452 } 1453 } else { 1454 fac = VOP2_COMMON_SCL(src, dst); 1455 for (i = 0; i < 100; i++) { 1456 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1457 break; 1458 fac -= 1; 1459 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1460 } 1461 } 1462 1463 return fac; 1464 } 1465 1466 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1467 { 1468 if (is_hor) 1469 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1470 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1471 } 1472 1473 static uint16_t vop3_scale_factor(enum scale_mode mode, 1474 uint32_t src, uint32_t dst, bool is_hor) 1475 { 1476 uint32_t fac = 0; 1477 int i = 0; 1478 1479 if (mode == SCALE_NONE) 1480 return 0; 1481 1482 /* 1483 * A workaround to avoid zero div. 1484 */ 1485 if ((dst == 1) || (src == 1)) { 1486 dst = dst + 1; 1487 src = src + 1; 1488 } 1489 1490 if (mode == SCALE_DOWN) { 1491 fac = VOP2_BILI_SCL_DN(src, dst); 1492 for (i = 0; i < 100; i++) { 1493 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1494 break; 1495 fac -= 1; 1496 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1497 } 1498 } else { 1499 fac = VOP2_COMMON_SCL(src, dst); 1500 for (i = 0; i < 100; i++) { 1501 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1502 break; 1503 fac -= 1; 1504 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1505 } 1506 } 1507 1508 return fac; 1509 } 1510 1511 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1512 { 1513 if (src < dst) 1514 return SCALE_UP; 1515 else if (src > dst) 1516 return SCALE_DOWN; 1517 1518 return SCALE_NONE; 1519 } 1520 1521 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1522 { 1523 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1524 } 1525 1526 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1527 { 1528 int i = 0; 1529 1530 for (i = 0; i < vop2->data->nr_layers; i++) { 1531 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1532 return vop2->data->vp_primary_plane_order[i]; 1533 } 1534 1535 return vop2->data->vp_primary_plane_order[0]; 1536 } 1537 1538 static inline u16 scl_cal_scale(int src, int dst, int shift) 1539 { 1540 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1541 } 1542 1543 static inline u16 scl_cal_scale2(int src, int dst) 1544 { 1545 return ((src - 1) << 12) / (dst - 1); 1546 } 1547 1548 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1549 { 1550 writel(v, vop2->regs + offset); 1551 vop2->regsbak[offset >> 2] = v; 1552 } 1553 1554 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1555 { 1556 return readl(vop2->regs + offset); 1557 } 1558 1559 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1560 u32 mask, u32 shift, u32 v, 1561 bool write_mask) 1562 { 1563 if (!mask) 1564 return; 1565 1566 if (write_mask) { 1567 v = ((v & mask) << shift) | (mask << (shift + 16)); 1568 } else { 1569 u32 cached_val = vop2->regsbak[offset >> 2]; 1570 1571 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1572 vop2->regsbak[offset >> 2] = v; 1573 } 1574 1575 writel(v, vop2->regs + offset); 1576 } 1577 1578 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1579 u32 mask, u32 shift, u32 v) 1580 { 1581 u32 val = 0; 1582 1583 val = (v << shift) | (mask << (shift + 16)); 1584 writel(val, grf_base + offset); 1585 } 1586 1587 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1588 u32 mask, u32 shift) 1589 { 1590 return (readl(grf_base + offset) >> shift) & mask; 1591 } 1592 1593 static char *get_plane_name(int plane_id, char *name) 1594 { 1595 switch (plane_id) { 1596 case ROCKCHIP_VOP2_CLUSTER0: 1597 strcat(name, "Cluster0"); 1598 break; 1599 case ROCKCHIP_VOP2_CLUSTER1: 1600 strcat(name, "Cluster1"); 1601 break; 1602 case ROCKCHIP_VOP2_ESMART0: 1603 strcat(name, "Esmart0"); 1604 break; 1605 case ROCKCHIP_VOP2_ESMART1: 1606 strcat(name, "Esmart1"); 1607 break; 1608 case ROCKCHIP_VOP2_SMART0: 1609 strcat(name, "Smart0"); 1610 break; 1611 case ROCKCHIP_VOP2_SMART1: 1612 strcat(name, "Smart1"); 1613 break; 1614 case ROCKCHIP_VOP2_CLUSTER2: 1615 strcat(name, "Cluster2"); 1616 break; 1617 case ROCKCHIP_VOP2_CLUSTER3: 1618 strcat(name, "Cluster3"); 1619 break; 1620 case ROCKCHIP_VOP2_ESMART2: 1621 strcat(name, "Esmart2"); 1622 break; 1623 case ROCKCHIP_VOP2_ESMART3: 1624 strcat(name, "Esmart3"); 1625 break; 1626 } 1627 1628 return name; 1629 } 1630 1631 static bool is_yuv_output(u32 bus_format) 1632 { 1633 switch (bus_format) { 1634 case MEDIA_BUS_FMT_YUV8_1X24: 1635 case MEDIA_BUS_FMT_YUV10_1X30: 1636 case MEDIA_BUS_FMT_YUYV10_1X20: 1637 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1638 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1639 case MEDIA_BUS_FMT_YUYV8_2X8: 1640 case MEDIA_BUS_FMT_YVYU8_2X8: 1641 case MEDIA_BUS_FMT_UYVY8_2X8: 1642 case MEDIA_BUS_FMT_VYUY8_2X8: 1643 case MEDIA_BUS_FMT_YUYV8_1X16: 1644 case MEDIA_BUS_FMT_YVYU8_1X16: 1645 case MEDIA_BUS_FMT_UYVY8_1X16: 1646 case MEDIA_BUS_FMT_VYUY8_1X16: 1647 return true; 1648 default: 1649 return false; 1650 } 1651 } 1652 1653 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding, 1654 enum drm_color_range color_range, 1655 int bit_depth) 1656 { 1657 bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0; 1658 enum vop_csc_format csc_mode = CSC_BT709L; 1659 1660 1661 switch (color_encoding) { 1662 case DRM_COLOR_YCBCR_BT601: 1663 if (full_range) 1664 csc_mode = CSC_BT601F; 1665 else 1666 csc_mode = CSC_BT601L; 1667 break; 1668 1669 case DRM_COLOR_YCBCR_BT709: 1670 if (full_range) { 1671 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F; 1672 if (bit_depth != CSC_13BIT_DEPTH) 1673 printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1674 } else { 1675 csc_mode = CSC_BT709L; 1676 } 1677 break; 1678 1679 case DRM_COLOR_YCBCR_BT2020: 1680 if (full_range) { 1681 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F; 1682 if (bit_depth != CSC_13BIT_DEPTH) 1683 printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1684 } else { 1685 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L; 1686 } 1687 break; 1688 1689 default: 1690 printf("Unsuport color_encoding:%d\n", color_encoding); 1691 } 1692 1693 return csc_mode; 1694 } 1695 1696 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1697 { 1698 /* 1699 * FIXME: 1700 * 1701 * There is no media type for YUV444 output, 1702 * so when out_mode is AAAA or P888, assume output is YUV444 on 1703 * yuv format. 1704 * 1705 * From H/W testing, YUV444 mode need a rb swap. 1706 */ 1707 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1708 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1709 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1710 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1711 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1712 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1713 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1714 output_mode == ROCKCHIP_OUT_MODE_P888))) 1715 return true; 1716 else 1717 return false; 1718 } 1719 1720 static bool is_rb_swap(u32 bus_format, u32 output_mode) 1721 { 1722 /* 1723 * The default component order of serial rgb3x8 formats 1724 * is BGR. So it is needed to enable RB swap. 1725 */ 1726 if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 || 1727 bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8) 1728 return true; 1729 else 1730 return false; 1731 } 1732 1733 static bool is_yc_swap(u32 bus_format) 1734 { 1735 switch (bus_format) { 1736 case MEDIA_BUS_FMT_YUYV8_1X16: 1737 case MEDIA_BUS_FMT_YVYU8_1X16: 1738 case MEDIA_BUS_FMT_YUYV8_2X8: 1739 case MEDIA_BUS_FMT_YVYU8_2X8: 1740 return true; 1741 default: 1742 return false; 1743 } 1744 } 1745 1746 static inline bool is_hot_plug_devices(int output_type) 1747 { 1748 switch (output_type) { 1749 case DRM_MODE_CONNECTOR_HDMIA: 1750 case DRM_MODE_CONNECTOR_HDMIB: 1751 case DRM_MODE_CONNECTOR_TV: 1752 case DRM_MODE_CONNECTOR_DisplayPort: 1753 case DRM_MODE_CONNECTOR_VGA: 1754 case DRM_MODE_CONNECTOR_Unknown: 1755 return true; 1756 default: 1757 return false; 1758 } 1759 } 1760 1761 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1762 { 1763 int i = 0; 1764 1765 for (i = 0; i < vop2->data->nr_layers; i++) { 1766 if (vop2->data->win_data[i].phys_id == phys_id) 1767 return &vop2->data->win_data[i]; 1768 } 1769 1770 return NULL; 1771 } 1772 1773 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1774 { 1775 int i = 0; 1776 1777 for (i = 0; i < vop2->data->nr_pd; i++) { 1778 if (vop2->data->pd[i].id == pd_id) 1779 return &vop2->data->pd[i]; 1780 } 1781 1782 return NULL; 1783 } 1784 1785 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1786 u32 *lut_regs, u32 *lut_val, int lut_len) 1787 { 1788 u32 vp_offset = crtc_id * 0x100; 1789 int i; 1790 1791 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1792 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1793 crtc_id, false); 1794 1795 for (i = 0; i < lut_len; i++) 1796 writel(lut_val[i], lut_regs + i); 1797 1798 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1799 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1800 } 1801 1802 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1803 u32 *lut_regs, u32 *lut_val, int lut_len) 1804 { 1805 u32 vp_offset = crtc_id * 0x100; 1806 int i; 1807 1808 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1809 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1810 crtc_id, false); 1811 1812 for (i = 0; i < lut_len; i++) 1813 writel(lut_val[i], lut_regs + i); 1814 1815 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1816 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1817 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1818 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1819 } 1820 1821 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1822 struct display_state *state) 1823 { 1824 struct connector_state *conn_state = &state->conn_state; 1825 struct crtc_state *cstate = &state->crtc_state; 1826 struct resource gamma_res; 1827 fdt_size_t lut_size; 1828 int i, lut_len, ret = 0; 1829 u32 *lut_regs; 1830 u32 *lut_val; 1831 u32 r, g, b; 1832 struct base2_disp_info *disp_info = conn_state->disp_info; 1833 static int gamma_lut_en_num = 1; 1834 1835 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1836 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1837 return 0; 1838 } 1839 1840 if (!disp_info) 1841 return 0; 1842 1843 if (!disp_info->gamma_lut_data.size) 1844 return 0; 1845 1846 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1847 if (ret) 1848 printf("failed to get gamma lut res\n"); 1849 lut_regs = (u32 *)gamma_res.start; 1850 lut_size = gamma_res.end - gamma_res.start + 1; 1851 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1852 printf("failed to get gamma lut register\n"); 1853 return 0; 1854 } 1855 lut_len = lut_size / 4; 1856 if (lut_len != 256 && lut_len != 1024) { 1857 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1858 return 0; 1859 } 1860 lut_val = (u32 *)calloc(1, lut_size); 1861 for (i = 0; i < lut_len; i++) { 1862 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1863 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1864 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1865 1866 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1867 } 1868 1869 if (vop2->version == VOP_VERSION_RK3568) { 1870 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1871 gamma_lut_en_num++; 1872 } else if (vop2->version == VOP_VERSION_RK3588) { 1873 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len); 1874 if (cstate->splice_mode) { 1875 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len); 1876 gamma_lut_en_num++; 1877 } 1878 gamma_lut_en_num++; 1879 } 1880 1881 return 0; 1882 } 1883 1884 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1885 struct display_state *state) 1886 { 1887 struct connector_state *conn_state = &state->conn_state; 1888 struct crtc_state *cstate = &state->crtc_state; 1889 int i, cubic_lut_len; 1890 u32 vp_offset = cstate->crtc_id * 0x100; 1891 struct base2_disp_info *disp_info = conn_state->disp_info; 1892 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1893 u32 *cubic_lut_addr; 1894 1895 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1896 return 0; 1897 1898 if (!disp_info->cubic_lut_data.size) 1899 return 0; 1900 1901 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1902 cubic_lut_len = disp_info->cubic_lut_data.size; 1903 1904 for (i = 0; i < cubic_lut_len / 2; i++) { 1905 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1906 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1907 ((lut->lblue[2 * i] & 0xff) << 24); 1908 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1909 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1910 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1911 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1912 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1913 *cubic_lut_addr++ = 0; 1914 } 1915 1916 if (cubic_lut_len % 2) { 1917 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1918 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1919 ((lut->lblue[2 * i] & 0xff) << 24); 1920 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1921 *cubic_lut_addr++ = 0; 1922 *cubic_lut_addr = 0; 1923 } 1924 1925 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1926 get_cubic_lut_buffer(cstate->crtc_id)); 1927 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1928 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1929 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1930 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1931 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1932 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1933 1934 return 0; 1935 } 1936 1937 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1938 struct bcsh_state *bcsh_state, int crtc_id) 1939 { 1940 struct crtc_state *cstate = &state->crtc_state; 1941 u32 vp_offset = crtc_id * 0x100; 1942 1943 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1944 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1945 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1946 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1947 1948 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1949 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1950 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1951 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1952 1953 if (!cstate->bcsh_en) { 1954 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1955 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1956 return; 1957 } 1958 1959 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1960 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1961 bcsh_state->brightness, false); 1962 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1963 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1964 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1965 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1966 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 1967 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1968 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 1969 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1970 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 1971 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1972 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1973 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1974 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1975 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1976 } 1977 1978 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1979 { 1980 struct connector_state *conn_state = &state->conn_state; 1981 struct base_bcsh_info *bcsh_info; 1982 struct crtc_state *cstate = &state->crtc_state; 1983 struct bcsh_state bcsh_state; 1984 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1985 1986 if (!conn_state->disp_info) 1987 return; 1988 bcsh_info = &conn_state->disp_info->bcsh_info; 1989 if (!bcsh_info) 1990 return; 1991 1992 if (bcsh_info->brightness != 50 || 1993 bcsh_info->contrast != 50 || 1994 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1995 cstate->bcsh_en = true; 1996 1997 if (cstate->bcsh_en) { 1998 if (!cstate->yuv_overlay) 1999 cstate->post_r2y_en = 1; 2000 if (!is_yuv_output(conn_state->bus_format)) 2001 cstate->post_y2r_en = 1; 2002 } else { 2003 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2004 cstate->post_r2y_en = 1; 2005 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2006 cstate->post_y2r_en = 1; 2007 } 2008 2009 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2010 conn_state->color_range, 2011 CSC_10BIT_DEPTH); 2012 2013 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 2014 brightness = interpolate(0, -128, 100, 127, 2015 bcsh_info->brightness); 2016 else 2017 brightness = interpolate(0, -32, 100, 31, 2018 bcsh_info->brightness); 2019 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 2020 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 2021 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 2022 2023 2024 /* 2025 * a:[-30~0): 2026 * sin_hue = 0x100 - sin(a)*256; 2027 * cos_hue = cos(a)*256; 2028 * a:[0~30] 2029 * sin_hue = sin(a)*256; 2030 * cos_hue = cos(a)*256; 2031 */ 2032 sin_hue = fixp_sin32(hue) >> 23; 2033 cos_hue = fixp_cos32(hue) >> 23; 2034 2035 bcsh_state.brightness = brightness; 2036 bcsh_state.contrast = contrast; 2037 bcsh_state.saturation = saturation; 2038 bcsh_state.sin_hue = sin_hue; 2039 bcsh_state.cos_hue = cos_hue; 2040 2041 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 2042 if (cstate->splice_mode) 2043 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 2044 } 2045 2046 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 2047 { 2048 struct connector_state *conn_state = &state->conn_state; 2049 struct drm_display_mode *mode = &conn_state->mode; 2050 struct crtc_state *cstate = &state->crtc_state; 2051 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 2052 u16 hdisplay = mode->crtc_hdisplay; 2053 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2054 2055 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 2056 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 2057 bg_dly -= bg_ovl_dly; 2058 2059 /* 2060 * splice mode: hdisplay must roundup as 4 pixel, 2061 * no splice mode: hdisplay must roundup as 2 pixel. 2062 */ 2063 if (cstate->splice_mode) 2064 pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1; 2065 else 2066 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2067 2068 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 2069 hsync_len = 8; 2070 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 2071 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 2072 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2073 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2074 } 2075 2076 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 2077 { 2078 struct connector_state *conn_state = &state->conn_state; 2079 struct drm_display_mode *mode = &conn_state->mode; 2080 struct crtc_state *cstate = &state->crtc_state; 2081 struct vop2_win_data *win_data; 2082 u32 bg_dly, pre_scan_dly; 2083 u16 hdisplay = mode->crtc_hdisplay; 2084 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2085 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 2086 u8 win_id; 2087 2088 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 2089 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 2090 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 2091 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 2092 2093 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 2094 vop2->data->vp_data[crtc_id].layer_mix_dly + 2095 vop2->data->vp_data[crtc_id].hdr_mix_dly; 2096 /* hdisplay must roundup as 2 pixel */ 2097 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2098 /** 2099 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will 2100 * lead to first line data be zero. 2101 */ 2102 pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len); 2103 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 2104 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2105 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2106 } 2107 2108 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 2109 { 2110 struct connector_state *conn_state = &state->conn_state; 2111 struct drm_display_mode *mode = &conn_state->mode; 2112 struct crtc_state *cstate = &state->crtc_state; 2113 u32 vp_offset = (cstate->crtc_id * 0x100); 2114 u16 vtotal = mode->crtc_vtotal; 2115 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2116 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2117 u16 hdisplay = mode->crtc_hdisplay; 2118 u16 vdisplay = mode->crtc_vdisplay; 2119 u16 hsize = 2120 hdisplay * (conn_state->overscan.left_margin + 2121 conn_state->overscan.right_margin) / 200; 2122 u16 vsize = 2123 vdisplay * (conn_state->overscan.top_margin + 2124 conn_state->overscan.bottom_margin) / 200; 2125 u16 hact_end, vact_end; 2126 u32 val; 2127 2128 hsize = round_down(hsize, 2); 2129 vsize = round_down(vsize, 2); 2130 2131 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 2132 hact_end = hact_st + hsize; 2133 val = hact_st << 16; 2134 val |= hact_end; 2135 2136 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 2137 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 2138 vact_end = vact_st + vsize; 2139 val = vact_st << 16; 2140 val |= vact_end; 2141 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 2142 val = scl_cal_scale2(vdisplay, vsize) << 16; 2143 val |= scl_cal_scale2(hdisplay, hsize); 2144 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 2145 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 2146 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 2147 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 2148 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 2149 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 2150 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2151 u16 vact_st_f1 = vtotal + vact_st + 1; 2152 u16 vact_end_f1 = vact_st_f1 + vsize; 2153 2154 val = vact_st_f1 << 16 | vact_end_f1; 2155 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 2156 } 2157 2158 if (is_vop3(vop2)) { 2159 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 2160 } else { 2161 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 2162 if (cstate->splice_mode) 2163 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 2164 } 2165 } 2166 2167 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 2168 { 2169 struct connector_state *conn_state = &state->conn_state; 2170 struct crtc_state *cstate = &state->crtc_state; 2171 struct acm_data *acm = &conn_state->disp_info->acm_data; 2172 struct drm_display_mode *mode = &conn_state->mode; 2173 u32 vp_offset = (cstate->crtc_id * 0x100); 2174 s16 *lut_y; 2175 s16 *lut_h; 2176 s16 *lut_s; 2177 u32 value; 2178 int i; 2179 2180 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2181 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2182 if (!acm->acm_enable) { 2183 writel(0, vop2->regs + RK3528_ACM_CTRL); 2184 return; 2185 } 2186 2187 printf("post acm enable\n"); 2188 2189 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 2190 2191 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 2192 ((mode->vdisplay & 0xfff) << 20); 2193 writel(value, vop2->regs + RK3528_ACM_CTRL); 2194 2195 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 2196 ((acm->s_gain << 20) & 0x3ff00000); 2197 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 2198 2199 lut_y = &acm->gain_lut_hy[0]; 2200 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 2201 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 2202 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 2203 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2204 ((lut_s[i] << 16) & 0xff0000); 2205 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 2206 } 2207 2208 lut_y = &acm->gain_lut_hs[0]; 2209 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 2210 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 2211 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2212 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2213 ((lut_s[i] << 16) & 0xff0000); 2214 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2215 } 2216 2217 lut_y = &acm->delta_lut_h[0]; 2218 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2219 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2220 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2221 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2222 ((lut_s[i] << 20) & 0x3ff00000); 2223 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2224 } 2225 2226 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2227 } 2228 2229 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2230 { 2231 struct connector_state *conn_state = &state->conn_state; 2232 struct crtc_state *cstate = &state->crtc_state; 2233 struct acm_data *acm = &conn_state->disp_info->acm_data; 2234 struct csc_info *csc = &conn_state->disp_info->csc_info; 2235 struct post_csc_coef csc_coef; 2236 bool is_input_yuv = false; 2237 bool is_output_yuv = false; 2238 bool post_r2y_en = false; 2239 bool post_csc_en = false; 2240 u32 vp_offset = (cstate->crtc_id * 0x100); 2241 u32 value; 2242 int range_type; 2243 2244 printf("post csc enable\n"); 2245 2246 if (acm->acm_enable) { 2247 if (!cstate->yuv_overlay) 2248 post_r2y_en = true; 2249 2250 /* do y2r in csc module */ 2251 if (!is_yuv_output(conn_state->bus_format)) 2252 post_csc_en = true; 2253 } else { 2254 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2255 post_r2y_en = true; 2256 2257 /* do y2r in csc module */ 2258 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2259 post_csc_en = true; 2260 } 2261 2262 if (csc->csc_enable) 2263 post_csc_en = true; 2264 2265 if (cstate->yuv_overlay || post_r2y_en) 2266 is_input_yuv = true; 2267 2268 if (is_yuv_output(conn_state->bus_format)) 2269 is_output_yuv = true; 2270 2271 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2272 conn_state->color_range, 2273 CSC_13BIT_DEPTH); 2274 2275 if (post_csc_en) { 2276 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2277 is_output_yuv); 2278 2279 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2280 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2281 csc_coef.csc_coef00, false); 2282 value = csc_coef.csc_coef01 & 0xffff; 2283 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2284 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2285 value = csc_coef.csc_coef10 & 0xffff; 2286 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2287 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2288 value = csc_coef.csc_coef12 & 0xffff; 2289 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2290 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2291 value = csc_coef.csc_coef21 & 0xffff; 2292 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2293 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2294 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2295 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2296 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2297 2298 range_type = csc_coef.range_type ? 0 : 1; 2299 range_type <<= is_input_yuv ? 0 : 1; 2300 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2301 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2302 } 2303 2304 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2305 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2306 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2307 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2308 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2309 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2310 } 2311 2312 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2313 { 2314 struct connector_state *conn_state = &state->conn_state; 2315 struct base2_disp_info *disp_info = conn_state->disp_info; 2316 const char *enable_flag; 2317 if (!disp_info) { 2318 printf("disp_info is empty\n"); 2319 return; 2320 } 2321 2322 enable_flag = (const char *)&disp_info->cacm_header; 2323 if (strncasecmp(enable_flag, "CACM", 4)) { 2324 printf("acm and csc is not support\n"); 2325 return; 2326 } 2327 2328 vop3_post_acm_config(state, vop2); 2329 vop3_post_csc_config(state, vop2); 2330 } 2331 2332 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2, 2333 struct vop2_power_domain_data *pd_data) 2334 { 2335 int val = 0; 2336 bool is_bisr_en, is_otp_bisr_en; 2337 2338 if (pd_data->id == VOP2_PD_CLUSTER) { 2339 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2340 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2341 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2342 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2343 if (is_bisr_en && is_otp_bisr_en) 2344 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2345 val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1), 2346 50 * 1000); 2347 else 2348 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2349 val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1), 2350 50 * 1000); 2351 } else { 2352 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2353 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2354 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2355 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2356 if (is_bisr_en && is_otp_bisr_en) 2357 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2358 val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1), 2359 50 * 1000); 2360 else 2361 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2362 val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1), 2363 50 * 1000); 2364 } 2365 } 2366 2367 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2368 { 2369 int ret = 0; 2370 2371 if (pd_data->id == VOP2_PD_CLUSTER) 2372 vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK, 2373 RK3576_CLUSTER_PD_EN_SHIFT, 0, true); 2374 else 2375 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK, 2376 RK3576_ESMART_PD_EN_SHIFT, 0, true); 2377 ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data); 2378 if (ret) { 2379 printf("wait vop2 power domain timeout\n"); 2380 return ret; 2381 } 2382 2383 return 0; 2384 } 2385 2386 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2, 2387 struct vop2_power_domain_data *pd_data) 2388 { 2389 int val = 0; 2390 int shift = 0; 2391 int shift_factor = 0; 2392 bool is_bisr_en = false; 2393 2394 /* 2395 * The order of pd status bits in BISR_STS register 2396 * is different from that in VOP SYS_STS register. 2397 */ 2398 if (pd_data->id == VOP2_PD_DSC_8K || 2399 pd_data->id == VOP2_PD_DSC_4K || 2400 pd_data->id == VOP2_PD_ESMART) 2401 shift_factor = 1; 2402 2403 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2404 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2405 if (is_bisr_en) { 2406 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2407 2408 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2409 ((val >> shift) & 0x1), 50 * 1000); 2410 } else { 2411 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2412 2413 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2414 !((val >> shift) & 0x1), 50 * 1000); 2415 } 2416 } 2417 2418 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2419 { 2420 int ret = 0; 2421 2422 vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK, 2423 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false); 2424 ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data); 2425 if (ret) { 2426 printf("wait vop2 power domain timeout\n"); 2427 return ret; 2428 } 2429 2430 return 0; 2431 } 2432 2433 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2434 { 2435 struct vop2_power_domain_data *pd_data; 2436 int ret = 0; 2437 2438 if (!pd_id) 2439 return 0; 2440 2441 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2442 if (!pd_data) { 2443 printf("can't find pd_data by id\n"); 2444 return -EINVAL; 2445 } 2446 2447 if (pd_data->parent_id) { 2448 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2449 if (ret) { 2450 printf("can't open parent power domain\n"); 2451 return -EINVAL; 2452 } 2453 } 2454 2455 /* 2456 * Read VOP internal power domain on/off status. 2457 * We should query BISR_STS register in PMU for 2458 * power up/down status when memory repair is enabled. 2459 * Return value: 1 for power on, 0 for power off; 2460 */ 2461 if (vop2->version == VOP_VERSION_RK3576) 2462 ret = rk3576_vop2_power_domain_on(vop2, pd_data); 2463 else 2464 ret = rk3588_vop2_power_domain_on(vop2, pd_data); 2465 2466 return ret; 2467 } 2468 2469 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2470 { 2471 u32 *base = vop2->regs; 2472 int i = 0; 2473 2474 /* 2475 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2476 */ 2477 for (i = 0; i < (vop2->reg_len >> 2); i++) 2478 vop2->regsbak[i] = base[i]; 2479 } 2480 2481 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2482 { 2483 struct vop2_win_data *win_data; 2484 int layer_phy_id = 0; 2485 int i, j; 2486 u32 ovl_port_offset = 0; 2487 u32 layer_nr = 0; 2488 u8 shift = 0; 2489 2490 /* layer sel win id */ 2491 for (i = 0; i < vop2->data->nr_vps; i++) { 2492 shift = 0; 2493 ovl_port_offset = 0x100 * i; 2494 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2495 for (j = 0; j < layer_nr; j++) { 2496 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2497 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2498 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2499 shift, win_data->layer_sel_win_id[i], false); 2500 shift += 4; 2501 } 2502 } 2503 2504 if (vop2->version != VOP_VERSION_RK3576) { 2505 /* win sel port */ 2506 for (i = 0; i < vop2->data->nr_vps; i++) { 2507 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2508 for (j = 0; j < layer_nr; j++) { 2509 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2510 continue; 2511 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2512 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2513 shift = win_data->win_sel_port_offset * 2; 2514 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL, 2515 LAYER_SEL_PORT_MASK, shift, i, false); 2516 } 2517 } 2518 } 2519 } 2520 2521 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2522 { 2523 struct crtc_state *cstate = &state->crtc_state; 2524 struct vop2_win_data *win_data; 2525 int layer_phy_id = 0; 2526 int total_used_layer = 0; 2527 int port_mux = 0; 2528 int i, j; 2529 u32 layer_nr = 0; 2530 u8 shift = 0; 2531 2532 /* layer sel win id */ 2533 for (i = 0; i < vop2->data->nr_vps; i++) { 2534 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2535 for (j = 0; j < layer_nr; j++) { 2536 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2537 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2538 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2539 shift, win_data->layer_sel_win_id[i], false); 2540 shift += 4; 2541 } 2542 } 2543 2544 /* win sel port */ 2545 for (i = 0; i < vop2->data->nr_vps; i++) { 2546 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2547 for (j = 0; j < layer_nr; j++) { 2548 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2549 continue; 2550 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2551 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2552 shift = win_data->win_sel_port_offset * 2; 2553 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2554 LAYER_SEL_PORT_SHIFT + shift, i, false); 2555 } 2556 } 2557 2558 /** 2559 * port mux config 2560 */ 2561 for (i = 0; i < vop2->data->nr_vps; i++) { 2562 shift = i * 4; 2563 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2564 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2565 port_mux = total_used_layer - 1; 2566 } else { 2567 port_mux = 8; 2568 } 2569 2570 if (i == vop2->data->nr_vps - 1) 2571 port_mux = vop2->data->nr_mixers; 2572 2573 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2574 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2575 PORT_MUX_SHIFT + shift, port_mux, false); 2576 } 2577 } 2578 2579 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2580 { 2581 if (!is_vop3(vop2)) 2582 return false; 2583 2584 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2585 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2586 return true; 2587 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2588 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2589 return true; 2590 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2591 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2592 return true; 2593 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE && 2594 win->phys_id == ROCKCHIP_VOP2_ESMART3) 2595 return true; 2596 else 2597 return false; 2598 } 2599 2600 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2601 { 2602 struct vop2_win_data *win_data; 2603 int i; 2604 u8 scale_engine_num = 0; 2605 2606 /* store plane mask for vop2_fixup_dts */ 2607 for (i = 0; i < vop2->data->nr_layers; i++) { 2608 win_data = &vop2->data->win_data[i]; 2609 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2610 continue; 2611 2612 win_data->scale_engine_num = scale_engine_num++; 2613 } 2614 } 2615 2616 static int vop3_get_esmart_lb_mode(struct vop2 *vop2) 2617 { 2618 const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map; 2619 int i; 2620 2621 if (!esmart_lb_mode_map) 2622 return vop2->esmart_lb_mode; 2623 2624 for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) { 2625 if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode) 2626 return esmart_lb_mode_map->lb_map_value; 2627 esmart_lb_mode_map++; 2628 } 2629 2630 if (i == vop2->data->esmart_lb_mode_num) 2631 printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode); 2632 2633 return vop2->data->esmart_lb_mode_map[0].lb_map_value; 2634 } 2635 2636 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2637 { 2638 struct crtc_state *cstate = &state->crtc_state; 2639 struct vop2_vp_plane_mask *plane_mask; 2640 int active_vp_num = 0; 2641 int layer_phy_id = 0; 2642 int i, j; 2643 int ret; 2644 u32 layer_nr = 0; 2645 2646 if (vop2->global_init) 2647 return; 2648 2649 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2650 if (soc_is_rk3566()) 2651 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2652 OTP_WIN_EN_SHIFT, 1, false); 2653 2654 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2655 u32 plane_mask; 2656 int primary_plane_id; 2657 2658 for (i = 0; i < vop2->data->nr_vps; i++) { 2659 plane_mask = cstate->crtc->vps[i].plane_mask; 2660 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2661 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2662 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2663 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2664 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2665 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2666 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2667 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2668 2669 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2670 for (j = 0; j < layer_nr; j++) { 2671 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2672 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2673 } 2674 } 2675 } else {/* need soft assign plane mask */ 2676 printf("Assign plane mask automatically\n"); 2677 if (vop2->version == VOP_VERSION_RK3576) { 2678 for (i = 0; i < vop2->data->nr_vps; i++) { 2679 if (cstate->crtc->vps[i].enable) { 2680 vop2->vp_plane_mask[i].attached_layers_nr = 1; 2681 vop2->vp_plane_mask[i].primary_plane_id = 2682 vop2->data->vp_default_primary_plane[i]; 2683 vop2->vp_plane_mask[i].attached_layers[0] = 2684 vop2->data->vp_default_primary_plane[i]; 2685 vop2->vp_plane_mask[i].plane_mask |= 2686 BIT(vop2->data->vp_default_primary_plane[i]); 2687 active_vp_num++; 2688 } 2689 } 2690 printf("VOP have %d active VP\n", active_vp_num); 2691 } else { 2692 /* find the first unplug devices and set it as main display */ 2693 int main_vp_index = -1; 2694 2695 for (i = 0; i < vop2->data->nr_vps; i++) { 2696 if (cstate->crtc->vps[i].enable) 2697 active_vp_num++; 2698 } 2699 printf("VOP have %d active VP\n", active_vp_num); 2700 2701 if (soc_is_rk3566() && active_vp_num > 2) 2702 printf("ERROR: rk3566 only support 2 display output!!\n"); 2703 plane_mask = vop2->data->plane_mask; 2704 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2705 /* 2706 * For rk3528, one display policy for hdmi store in plane_mask[0], and 2707 * the other for cvbs store in plane_mask[2]. 2708 */ 2709 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2710 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2711 plane_mask += 2 * VOP2_VP_MAX; 2712 2713 if (vop2->version == VOP_VERSION_RK3528) { 2714 /* 2715 * For rk3528, the plane mask of vp is limited, only esmart2 can 2716 * be selected by both vp0 and vp1. 2717 */ 2718 j = 0; 2719 } else { 2720 for (i = 0; i < vop2->data->nr_vps; i++) { 2721 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2722 /* the first store main display plane mask */ 2723 vop2->vp_plane_mask[i] = plane_mask[0]; 2724 main_vp_index = i; 2725 break; 2726 } 2727 } 2728 2729 /* if no find unplug devices, use vp0 as main display */ 2730 if (main_vp_index < 0) { 2731 main_vp_index = 0; 2732 vop2->vp_plane_mask[0] = plane_mask[0]; 2733 } 2734 2735 /* plane_mask[0] store main display, so we from plane_mask[1] */ 2736 j = 1; 2737 } 2738 2739 /* init other display except main display */ 2740 for (i = 0; i < vop2->data->nr_vps; i++) { 2741 /* main display or no connect devices */ 2742 if (i == main_vp_index || !cstate->crtc->vps[i].enable) 2743 continue; 2744 vop2->vp_plane_mask[i] = plane_mask[j++]; 2745 } 2746 } 2747 /* store plane mask for vop2_fixup_dts */ 2748 for (i = 0; i < vop2->data->nr_vps; i++) { 2749 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2750 for (j = 0; j < layer_nr; j++) { 2751 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2752 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2753 } 2754 } 2755 } 2756 2757 if (vop2->version == VOP_VERSION_RK3588) 2758 rk3588_vop2_regsbak(vop2); 2759 else 2760 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2761 2762 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2763 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2764 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2765 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2766 2767 for (i = 0; i < vop2->data->nr_vps; i++) { 2768 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2769 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2770 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2771 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2772 } 2773 2774 if (is_vop3(vop2)) 2775 vop3_overlay_init(vop2, state); 2776 else 2777 vop2_overlay_init(vop2, state); 2778 2779 if (is_vop3(vop2)) { 2780 /* 2781 * you can rewrite at dts vop node: 2782 * 2783 * VOP3_ESMART_8K_MODE = 0, 2784 * VOP3_ESMART_4K_4K_MODE = 1, 2785 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2786 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2787 * 2788 * &vop { 2789 * esmart_lb_mode = /bits/ 8 <2>; 2790 * }; 2791 */ 2792 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2793 if (ret < 0) 2794 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2795 if (vop2->version == VOP_VERSION_RK3576) 2796 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, 2797 RK3576_ESMART_LB_MODE_SEL_MASK, 2798 RK3576_ESMART_LB_MODE_SEL_SHIFT, 2799 vop3_get_esmart_lb_mode(vop2), true); 2800 else 2801 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 2802 ESMART_LB_MODE_SEL_MASK, 2803 ESMART_LB_MODE_SEL_SHIFT, 2804 vop3_get_esmart_lb_mode(vop2), true); 2805 2806 vop3_init_esmart_scale_engine(vop2); 2807 2808 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2809 DSP_VS_T_SEL_SHIFT, 0, false); 2810 } 2811 2812 if (vop2->version == VOP_VERSION_RK3568) 2813 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2814 2815 if (vop2->version == VOP_VERSION_RK3576) { 2816 vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq"); 2817 2818 /* Default use rkiommu 1.0 for axi0 */ 2819 vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true); 2820 2821 /* Init frc2.0 config */ 2822 vop2_writel(vop2, 0xca0, 0xc8); 2823 vop2_writel(vop2, 0xca4, 0x01000100); 2824 vop2_writel(vop2, 0xca8, 0x03ff0100); 2825 vop2_writel(vop2, 0xda0, 0xc8); 2826 vop2_writel(vop2, 0xda4, 0x01000100); 2827 vop2_writel(vop2, 0xda8, 0x03ff0100); 2828 2829 if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true) 2830 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2831 VP_INTR_MERGE_EN_SHIFT, 1, true); 2832 2833 /* Set reg done every field for interlace */ 2834 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK, 2835 INTERLACE_FRM_REG_DONE_SHIFT, 0, false); 2836 } 2837 2838 vop2->global_init = true; 2839 } 2840 2841 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state) 2842 { 2843 struct crtc_state *cstate = &state->crtc_state; 2844 const struct vop2_data *vop2_data = vop2->data; 2845 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2846 struct resource sharp_regs; 2847 u32 *sharp_reg_base; 2848 int ret; 2849 2850 if (!(vp_data->feature & VOP_FEATURE_POST_SHARP)) 2851 return; 2852 2853 ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs); 2854 if (ret) { 2855 printf("failed to get sharp regs\n"); 2856 return; 2857 } 2858 sharp_reg_base = (u32 *)sharp_regs.start; 2859 2860 /* 2861 * After vop initialization, keep sw_sharp_enable always on. 2862 * Only enable/disable sharp submodule to avoid black screen. 2863 */ 2864 writel(0x1, sharp_reg_base); 2865 } 2866 2867 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 2868 { 2869 rockchip_vop2_gamma_lut_init(vop2, state); 2870 rockchip_vop2_cubic_lut_init(vop2, state); 2871 rockchip_vop2_sharp_init(vop2, state); 2872 2873 return 0; 2874 } 2875 2876 /* 2877 * VOP2 have multi video ports. 2878 * video port ------- crtc 2879 */ 2880 static int rockchip_vop2_preinit(struct display_state *state) 2881 { 2882 struct crtc_state *cstate = &state->crtc_state; 2883 const struct vop2_data *vop2_data = cstate->crtc->data; 2884 struct regmap *map; 2885 2886 if (!rockchip_vop2) { 2887 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 2888 if (!rockchip_vop2) 2889 return -ENOMEM; 2890 memset(rockchip_vop2, 0, sizeof(struct vop2)); 2891 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 2892 rockchip_vop2->reg_len = RK3568_MAX_REG; 2893 #ifdef CONFIG_SPL_BUILD 2894 rockchip_vop2->regs = (void *)RK3528_VOP_BASE; 2895 #else 2896 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 2897 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf"); 2898 rockchip_vop2->grf = regmap_get_range(map, 0); 2899 if (rockchip_vop2->grf <= 0) 2900 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 2901 #endif 2902 rockchip_vop2->version = vop2_data->version; 2903 rockchip_vop2->data = vop2_data; 2904 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 2905 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf"); 2906 rockchip_vop2->vop_grf = regmap_get_range(map, 0); 2907 if (rockchip_vop2->vop_grf <= 0) 2908 printf("%s: Get syscon vop_grf failed (ret=%p)\n", 2909 __func__, rockchip_vop2->vop_grf); 2910 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 2911 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 2912 if (rockchip_vop2->vo1_grf <= 0) 2913 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", 2914 __func__, rockchip_vop2->vo1_grf); 2915 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 2916 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 2917 if (rockchip_vop2->sys_pmu <= 0) 2918 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 2919 __func__, rockchip_vop2->sys_pmu); 2920 } else if (rockchip_vop2->version == VOP_VERSION_RK3576) { 2921 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf"); 2922 rockchip_vop2->ioc_grf = regmap_get_range(map, 0); 2923 if (rockchip_vop2->ioc_grf <= 0) 2924 printf("%s: Get syscon ioc_grf failed (ret=%p)\n", 2925 __func__, rockchip_vop2->ioc_grf); 2926 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 2927 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 2928 if (rockchip_vop2->sys_pmu <= 0) 2929 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 2930 __func__, rockchip_vop2->sys_pmu); 2931 } 2932 } 2933 2934 cstate->private = rockchip_vop2; 2935 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 2936 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 2937 2938 vop2_global_initial(rockchip_vop2, state); 2939 2940 return 0; 2941 } 2942 2943 /* 2944 * calc the dclk on rk3588 2945 * the available div of dclk is 1, 2, 4 2946 * 2947 */ 2948 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 2949 { 2950 if (child_clk * 4 <= max_dclk) 2951 return child_clk * 4; 2952 else if (child_clk * 2 <= max_dclk) 2953 return child_clk * 2; 2954 else if (child_clk <= max_dclk) 2955 return child_clk; 2956 else 2957 return 0; 2958 } 2959 2960 /* 2961 * 4 pixclk/cycle on rk3588 2962 * RGB/eDP/HDMI: if_pixclk >= dclk_core 2963 * DP: dp_pixclk = dclk_out <= dclk_core 2964 * DSI: mipi_pixclk <= dclk_out <= dclk_core 2965 */ 2966 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 2967 int *dclk_core_div, int *dclk_out_div, 2968 int *if_pixclk_div, int *if_dclk_div) 2969 { 2970 struct crtc_state *cstate = &state->crtc_state; 2971 struct connector_state *conn_state = &state->conn_state; 2972 struct drm_display_mode *mode = &conn_state->mode; 2973 struct vop2 *vop2 = cstate->private; 2974 unsigned long v_pixclk = mode->crtc_clock; 2975 unsigned long dclk_core_rate = v_pixclk >> 2; 2976 unsigned long dclk_rate = v_pixclk; 2977 unsigned long dclk_out_rate; 2978 u64 if_dclk_rate; 2979 u64 if_pixclk_rate; 2980 int output_type = conn_state->type; 2981 int output_mode = conn_state->output_mode; 2982 int K = 1; 2983 2984 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 2985 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 2986 printf("Dual channel and YUV420 can't work together\n"); 2987 return -EINVAL; 2988 } 2989 2990 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 2991 output_mode == ROCKCHIP_OUT_MODE_YUV420) 2992 K = 2; 2993 2994 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 2995 /* 2996 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 2997 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 2998 */ 2999 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3000 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3001 dclk_rate = dclk_rate >> 1; 3002 K = 2; 3003 } 3004 if (cstate->dsc_enable) { 3005 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 3006 if_dclk_rate = cstate->dsc_cds_clk_rate; 3007 } else { 3008 if_pixclk_rate = (dclk_core_rate << 1) / K; 3009 if_dclk_rate = dclk_core_rate / K; 3010 } 3011 3012 if (v_pixclk > VOP2_MAX_DCLK_RATE) 3013 dclk_rate = vop2_calc_dclk(dclk_core_rate, 3014 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3015 3016 if (!dclk_rate) { 3017 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 3018 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 3019 return -EINVAL; 3020 } 3021 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3022 *if_dclk_div = dclk_rate / if_dclk_rate; 3023 *dclk_core_div = dclk_rate / dclk_core_rate; 3024 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 3025 dclk_rate, *if_pixclk_div, *if_dclk_div); 3026 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 3027 /* edp_pixclk = edp_dclk > dclk_core */ 3028 if_pixclk_rate = v_pixclk / K; 3029 if_dclk_rate = v_pixclk / K; 3030 dclk_rate = if_pixclk_rate * K; 3031 *dclk_core_div = dclk_rate / dclk_core_rate; 3032 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3033 *if_dclk_div = *if_pixclk_div; 3034 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 3035 dclk_out_rate = v_pixclk >> 2; 3036 dclk_out_rate = dclk_out_rate / K; 3037 3038 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3039 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3040 if (!dclk_rate) { 3041 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 3042 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 3043 return -EINVAL; 3044 } 3045 *dclk_out_div = dclk_rate / dclk_out_rate; 3046 *dclk_core_div = dclk_rate / dclk_core_rate; 3047 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 3048 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3049 K = 2; 3050 if (cstate->dsc_enable) 3051 /* dsc output is 96bit, dsi input is 192 bit */ 3052 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 3053 else 3054 if_pixclk_rate = dclk_core_rate / K; 3055 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 3056 dclk_out_rate = dclk_core_rate / K; 3057 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 3058 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3059 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3060 if (!dclk_rate) { 3061 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 3062 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 3063 return -EINVAL; 3064 } 3065 3066 if (cstate->dsc_enable) 3067 dclk_rate /= cstate->dsc_slice_num; 3068 3069 *dclk_out_div = dclk_rate / dclk_out_rate; 3070 *dclk_core_div = dclk_rate / dclk_core_rate; 3071 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 3072 if (cstate->dsc_enable) 3073 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 3074 3075 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 3076 dclk_rate = v_pixclk; 3077 *dclk_core_div = dclk_rate / dclk_core_rate; 3078 } 3079 3080 *if_pixclk_div = ilog2(*if_pixclk_div); 3081 *if_dclk_div = ilog2(*if_dclk_div); 3082 *dclk_core_div = ilog2(*dclk_core_div); 3083 *dclk_out_div = ilog2(*dclk_out_div); 3084 3085 return dclk_rate; 3086 } 3087 3088 static int vop2_calc_dsc_clk(struct display_state *state) 3089 { 3090 struct connector_state *conn_state = &state->conn_state; 3091 struct drm_display_mode *mode = &conn_state->mode; 3092 struct crtc_state *cstate = &state->crtc_state; 3093 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 3094 u8 k = 1; 3095 3096 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3097 k = 2; 3098 3099 cstate->dsc_txp_clk_rate = v_pixclk; 3100 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 3101 3102 cstate->dsc_pxl_clk_rate = v_pixclk; 3103 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 3104 3105 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 3106 * cds_dat_width = 96; 3107 * bits_per_pixel = [8-12]; 3108 * As cds clk is div from txp clk and only support 1/2/4 div, 3109 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 3110 * otherwise dsc_cds = crtc_clock / 8; 3111 */ 3112 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 3113 3114 return 0; 3115 } 3116 3117 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 3118 { 3119 struct crtc_state *cstate = &state->crtc_state; 3120 struct connector_state *conn_state = &state->conn_state; 3121 struct drm_display_mode *mode = &conn_state->mode; 3122 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3123 struct vop2 *vop2 = cstate->private; 3124 u32 vp_offset = (cstate->crtc_id * 0x100); 3125 u16 hdisplay = mode->crtc_hdisplay; 3126 int output_if = conn_state->output_if; 3127 int if_pixclk_div = 0; 3128 int if_dclk_div = 0; 3129 unsigned long dclk_rate; 3130 bool dclk_inv, yc_swap = false; 3131 u32 val; 3132 3133 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3134 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3135 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 3136 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 3137 } else { 3138 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3139 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3140 } 3141 3142 if (cstate->dsc_enable) { 3143 int k = 1; 3144 3145 if (!vop2->data->nr_dscs) { 3146 printf("Unsupported DSC\n"); 3147 return 0; 3148 } 3149 3150 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3151 k = 2; 3152 3153 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 3154 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 3155 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 3156 3157 vop2_calc_dsc_clk(state); 3158 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 3159 cstate->dsc_id, dsc_sink_cap->slice_width, 3160 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 3161 } 3162 3163 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 3164 3165 if (output_if & VOP_OUTPUT_IF_RGB) { 3166 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3167 4, false); 3168 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3169 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3170 } 3171 3172 if (output_if & VOP_OUTPUT_IF_BT1120) { 3173 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3174 3, false); 3175 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3176 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3177 yc_swap = is_yc_swap(conn_state->bus_format); 3178 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT, 3179 yc_swap, false); 3180 } 3181 3182 if (output_if & VOP_OUTPUT_IF_BT656) { 3183 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3184 2, false); 3185 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3186 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3187 yc_swap = is_yc_swap(conn_state->bus_format); 3188 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT, 3189 yc_swap, false); 3190 } 3191 3192 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3193 if (cstate->crtc_id == 2) 3194 val = 0; 3195 else 3196 val = 1; 3197 3198 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3199 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3200 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 3201 3202 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 3203 1, false); 3204 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 3205 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 3206 if_pixclk_div, false); 3207 3208 if (conn_state->hold_mode) { 3209 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3210 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3211 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3212 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3213 } 3214 } 3215 3216 if (output_if & VOP_OUTPUT_IF_MIPI1) { 3217 if (cstate->crtc_id == 2) 3218 val = 0; 3219 else if (cstate->crtc_id == 3) 3220 val = 1; 3221 else 3222 val = 3; /*VP1*/ 3223 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3224 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3225 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 3226 3227 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 3228 1, false); 3229 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 3230 val, false); 3231 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 3232 if_pixclk_div, false); 3233 3234 if (conn_state->hold_mode) { 3235 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3236 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3237 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3238 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3239 } 3240 } 3241 3242 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3243 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3244 MIPI_DUAL_EN_SHIFT, 1, false); 3245 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3246 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3247 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3248 false); 3249 switch (conn_state->type) { 3250 case DRM_MODE_CONNECTOR_DisplayPort: 3251 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3252 RK3588_DP_DUAL_EN_SHIFT, 1, false); 3253 break; 3254 case DRM_MODE_CONNECTOR_eDP: 3255 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3256 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 3257 break; 3258 case DRM_MODE_CONNECTOR_HDMIA: 3259 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3260 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 3261 break; 3262 case DRM_MODE_CONNECTOR_DSI: 3263 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3264 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 3265 break; 3266 default: 3267 break; 3268 } 3269 } 3270 3271 if (output_if & VOP_OUTPUT_IF_eDP0) { 3272 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 3273 1, false); 3274 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3275 cstate->crtc_id, false); 3276 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3277 if_dclk_div, false); 3278 3279 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3280 if_pixclk_div, false); 3281 3282 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3283 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 3284 } 3285 3286 if (output_if & VOP_OUTPUT_IF_eDP1) { 3287 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 3288 1, false); 3289 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3290 cstate->crtc_id, false); 3291 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3292 if_dclk_div, false); 3293 3294 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3295 if_pixclk_div, false); 3296 3297 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3298 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 3299 } 3300 3301 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3302 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 3303 1, false); 3304 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3305 cstate->crtc_id, false); 3306 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3307 if_dclk_div, false); 3308 3309 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3310 if_pixclk_div, false); 3311 3312 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3313 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 3314 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3315 HDMI_SYNC_POL_MASK, 3316 HDMI0_SYNC_POL_SHIFT, val); 3317 } 3318 3319 if (output_if & VOP_OUTPUT_IF_HDMI1) { 3320 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 3321 1, false); 3322 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3323 cstate->crtc_id, false); 3324 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3325 if_dclk_div, false); 3326 3327 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3328 if_pixclk_div, false); 3329 3330 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3331 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 3332 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3333 HDMI_SYNC_POL_MASK, 3334 HDMI1_SYNC_POL_SHIFT, val); 3335 } 3336 3337 if (output_if & VOP_OUTPUT_IF_DP0) { 3338 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 3339 1, false); 3340 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 3341 cstate->crtc_id, false); 3342 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3343 RK3588_DP0_PIN_POL_SHIFT, val, false); 3344 } 3345 3346 if (output_if & VOP_OUTPUT_IF_DP1) { 3347 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 3348 1, false); 3349 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 3350 cstate->crtc_id, false); 3351 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3352 RK3588_DP1_PIN_POL_SHIFT, val, false); 3353 } 3354 3355 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3356 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 3357 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3358 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 3359 3360 return dclk_rate; 3361 } 3362 3363 static unsigned long rk3576_vop2_if_cfg(struct display_state *state) 3364 { 3365 struct crtc_state *cstate = &state->crtc_state; 3366 struct connector_state *conn_state = &state->conn_state; 3367 struct drm_display_mode *mode = &conn_state->mode; 3368 struct vop2 *vop2 = cstate->private; 3369 u32 vp_offset = (cstate->crtc_id * 0x100); 3370 u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate; 3371 int output_if = conn_state->output_if; 3372 bool dclk_inv, yc_swap = false; 3373 bool split_mode = !!(conn_state->output_flags & 3374 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE); 3375 bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false; 3376 bool interface_dclk_sel, interface_pix_clk_sel = false; 3377 bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK || 3378 conn_state->output_if & VOP_OUTPUT_IF_BT656; 3379 unsigned long dclk_in_rate, dclk_core_rate; 3380 u32 val; 3381 3382 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3383 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3384 /* 3385 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3386 * so set VOP hsync/vsync polarity as positive by default. 3387 */ 3388 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3389 } else { 3390 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3391 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3392 } 3393 3394 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 || 3395 mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode)) 3396 cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */ 3397 else 3398 cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */ 3399 dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div; 3400 3401 if (double_pixel) 3402 dclk_core_rate = mode->crtc_clock / 2; 3403 else 3404 dclk_core_rate = mode->crtc_clock / port_pix_rate; 3405 post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */ 3406 3407 if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3408 pix_half_rate = true; 3409 post_dclk_out_sel = true; 3410 } 3411 3412 if (output_if & VOP_OUTPUT_IF_RGB) { 3413 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3414 /* 3415 * RGB interface_pix_clk_sel will auto config according 3416 * to rgb_en/bt1120_en/bt656_en. 3417 */ 3418 } else if (output_if & VOP_OUTPUT_IF_eDP0) { 3419 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3420 interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0; 3421 } else { 3422 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3423 interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0; 3424 } 3425 3426 /* dclk_core */ 3427 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3428 RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false); 3429 /* dclk_out */ 3430 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3431 RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false); 3432 3433 if (output_if & VOP_OUTPUT_IF_RGB) { 3434 /* 0: dclk_core, 1: dclk_out */ 3435 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3436 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3437 3438 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3439 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3440 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3441 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3442 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3443 RK3576_IF_OUT_EN_SHIFT, 1, false); 3444 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3445 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3446 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3447 RK3576_IF_PIN_POL_SHIFT, val, false); 3448 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3449 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv); 3450 } 3451 3452 if (output_if & VOP_OUTPUT_IF_BT1120) { 3453 /* 0: dclk_core, 1: dclk_out */ 3454 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3455 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3456 3457 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3458 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3459 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3460 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3461 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3462 RK3576_IF_OUT_EN_SHIFT, 1, false); 3463 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3464 RK3576_BT1120_OUT_EN_SHIFT, 1, false); 3465 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3466 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3467 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3468 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3469 yc_swap = is_yc_swap(conn_state->bus_format); 3470 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3471 RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false); 3472 } 3473 3474 if (output_if & VOP_OUTPUT_IF_BT656) { 3475 /* 0: dclk_core, 1: dclk_out */ 3476 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3477 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3478 3479 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3480 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3481 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3482 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3483 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3484 RK3576_IF_OUT_EN_SHIFT, 1, false); 3485 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3486 RK3576_BT656_OUT_EN_SHIFT, 1, false); 3487 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3488 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3489 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3490 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3491 yc_swap = is_yc_swap(conn_state->bus_format); 3492 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3493 RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false); 3494 } 3495 3496 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3497 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3498 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3499 /* 0: div2, 1: div4 */ 3500 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3501 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3502 3503 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3504 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3505 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3506 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3507 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3508 RK3576_IF_OUT_EN_SHIFT, 1, false); 3509 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3510 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3511 /* 3512 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3513 * so set VOP hsync/vsync polarity as positive by default. 3514 */ 3515 if (vop2->version == VOP_VERSION_RK3576) 3516 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3517 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3518 RK3576_IF_PIN_POL_SHIFT, val, false); 3519 3520 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3521 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3522 RK3576_MIPI_CMD_MODE_SHIFT, 1, false); 3523 3524 if (conn_state->hold_mode) { 3525 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3526 EDPI_TE_EN, !cstate->soft_te, false); 3527 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3528 EDPI_WMS_HOLD_EN, 1, false); 3529 } 3530 } 3531 3532 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3533 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3534 MIPI_DUAL_EN_SHIFT, 1, false); 3535 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3536 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3537 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3538 switch (conn_state->type) { 3539 case DRM_MODE_CONNECTOR_DisplayPort: 3540 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3541 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3542 break; 3543 case DRM_MODE_CONNECTOR_eDP: 3544 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3545 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3546 break; 3547 case DRM_MODE_CONNECTOR_HDMIA: 3548 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3549 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3550 break; 3551 case DRM_MODE_CONNECTOR_DSI: 3552 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3553 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3554 break; 3555 default: 3556 break; 3557 } 3558 } 3559 3560 if (output_if & VOP_OUTPUT_IF_eDP0) { 3561 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3562 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3563 /* 0: dclk, 1: port0_dclk */ 3564 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3565 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3566 3567 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3568 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3569 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3570 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3571 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3572 RK3576_IF_OUT_EN_SHIFT, 1, false); 3573 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3574 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3575 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3576 RK3576_IF_PIN_POL_SHIFT, val, false); 3577 } 3578 3579 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3580 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3581 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3582 /* 0: div2, 1: div4 */ 3583 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3584 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3585 3586 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3587 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3588 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3589 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3590 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3591 RK3576_IF_OUT_EN_SHIFT, 1, false); 3592 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3593 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3594 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3595 RK3576_IF_PIN_POL_SHIFT, val, false); 3596 } 3597 3598 if (output_if & VOP_OUTPUT_IF_DP0) { 3599 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3600 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3601 /* 0: no div, 1: div2 */ 3602 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3603 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3604 3605 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3606 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3607 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3608 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3609 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3610 RK3576_IF_OUT_EN_SHIFT, 1, false); 3611 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3612 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3613 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3614 RK3576_IF_PIN_POL_SHIFT, val, false); 3615 } 3616 3617 if (output_if & VOP_OUTPUT_IF_DP1) { 3618 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3619 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3620 /* 0: no div, 1: div2 */ 3621 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3622 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3623 3624 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3625 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3626 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3627 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3628 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3629 RK3576_IF_OUT_EN_SHIFT, 1, false); 3630 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3631 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3632 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3633 RK3576_IF_PIN_POL_SHIFT, val, false); 3634 } 3635 3636 if (output_if & VOP_OUTPUT_IF_DP2) { 3637 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3638 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3639 /* 0: no div, 1: div2 */ 3640 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3641 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3642 3643 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3644 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3645 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3646 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3647 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3648 RK3576_IF_OUT_EN_SHIFT, 1, false); 3649 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3650 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3651 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3652 RK3576_IF_PIN_POL_SHIFT, val, false); 3653 } 3654 3655 return mode->crtc_clock; 3656 } 3657 3658 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state) 3659 { 3660 struct crtc_state *cstate = &state->crtc_state; 3661 struct connector_state *conn_state = &state->conn_state; 3662 struct vop2 *vop2 = cstate->private; 3663 u32 vp_offset = (cstate->crtc_id * 0x100); 3664 3665 if (conn_state->output_flags & 3666 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) { 3667 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3668 LVDS_DUAL_EN_SHIFT, 1, false); 3669 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3670 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false); 3671 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3672 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3673 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3674 3675 return; 3676 } 3677 3678 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3679 MIPI_DUAL_EN_SHIFT, 1, false); 3680 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) { 3681 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3682 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3683 } 3684 3685 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3686 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3687 LVDS_DUAL_EN_SHIFT, 1, false); 3688 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3689 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false); 3690 } 3691 } 3692 3693 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 3694 { 3695 struct crtc_state *cstate = &state->crtc_state; 3696 struct connector_state *conn_state = &state->conn_state; 3697 struct drm_display_mode *mode = &conn_state->mode; 3698 struct vop2 *vop2 = cstate->private; 3699 bool dclk_inv; 3700 u32 val; 3701 3702 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3703 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3704 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3705 3706 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3707 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3708 1, false); 3709 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3710 RGB_MUX_SHIFT, cstate->crtc_id, false); 3711 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3712 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3713 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3714 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3715 } 3716 3717 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 3718 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3719 1, false); 3720 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 3721 BT1120_EN_SHIFT, 1, false); 3722 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3723 RGB_MUX_SHIFT, cstate->crtc_id, false); 3724 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3725 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 3726 } 3727 3728 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3729 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3730 1, false); 3731 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3732 RGB_MUX_SHIFT, cstate->crtc_id, false); 3733 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3734 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 3735 } 3736 3737 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3738 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3739 1, false); 3740 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3741 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3742 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3743 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3744 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3745 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3746 } 3747 3748 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3749 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 3750 1, false); 3751 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3752 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 3753 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3754 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3755 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3756 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3757 } 3758 3759 3760 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3761 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3762 1, false); 3763 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3764 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3765 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3766 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3767 } 3768 3769 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3770 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3771 1, false); 3772 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3773 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3774 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3775 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3776 } 3777 3778 if (conn_state->output_flags & 3779 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3780 conn_state->output_flags & 3781 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) 3782 rk3568_vop2_setup_dual_channel_if(state); 3783 3784 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3785 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3786 1, false); 3787 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3788 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3789 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3790 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3791 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 3792 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 3793 } 3794 3795 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3796 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3797 1, false); 3798 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3799 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3800 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3801 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3802 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3803 IF_CRTL_HDMI_PIN_POL_MASK, 3804 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3805 } 3806 3807 return mode->crtc_clock; 3808 } 3809 3810 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3811 { 3812 struct crtc_state *cstate = &state->crtc_state; 3813 struct connector_state *conn_state = &state->conn_state; 3814 struct drm_display_mode *mode = &conn_state->mode; 3815 struct vop2 *vop2 = cstate->private; 3816 bool dclk_inv; 3817 u32 val; 3818 3819 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3820 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3821 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3822 3823 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3824 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3825 1, false); 3826 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3827 RGB_MUX_SHIFT, cstate->crtc_id, false); 3828 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 3829 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3830 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3831 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3832 } 3833 3834 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3835 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3836 1, false); 3837 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3838 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3839 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3840 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3841 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3842 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3843 } 3844 3845 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3846 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3847 1, false); 3848 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3849 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3850 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3851 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 3852 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 3853 RK3562_MIPI_PIN_POL_SHIFT, val, false); 3854 } 3855 3856 return mode->crtc_clock; 3857 } 3858 3859 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 3860 { 3861 struct crtc_state *cstate = &state->crtc_state; 3862 struct connector_state *conn_state = &state->conn_state; 3863 struct drm_display_mode *mode = &conn_state->mode; 3864 struct vop2 *vop2 = cstate->private; 3865 u32 val; 3866 3867 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3868 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3869 3870 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3871 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3872 1, false); 3873 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3874 RGB_MUX_SHIFT, cstate->crtc_id, false); 3875 } 3876 3877 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3878 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3879 1, false); 3880 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3881 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3882 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3883 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3884 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3885 IF_CRTL_HDMI_PIN_POL_MASK, 3886 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3887 } 3888 3889 return mode->crtc_clock; 3890 } 3891 3892 static void vop2_post_color_swap(struct display_state *state) 3893 { 3894 struct crtc_state *cstate = &state->crtc_state; 3895 struct connector_state *conn_state = &state->conn_state; 3896 struct vop2 *vop2 = cstate->private; 3897 u32 vp_offset = (cstate->crtc_id * 0x100); 3898 u32 output_type = conn_state->type; 3899 u32 data_swap = 0; 3900 3901 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode) || 3902 is_rb_swap(conn_state->bus_format, conn_state->output_mode)) 3903 data_swap = DSP_RB_SWAP; 3904 3905 if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) { 3906 if ((output_type == DRM_MODE_CONNECTOR_HDMIA || 3907 output_type == DRM_MODE_CONNECTOR_eDP) && 3908 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 3909 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 3910 data_swap |= DSP_RG_SWAP; 3911 } 3912 3913 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 3914 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 3915 } 3916 3917 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 3918 { 3919 int ret = 0; 3920 3921 if (parent->dev) 3922 ret = clk_set_parent(clk, parent); 3923 if (ret < 0) 3924 debug("failed to set %s as parent for %s\n", 3925 parent->dev->name, clk->dev->name); 3926 } 3927 3928 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 3929 { 3930 int ret = 0; 3931 3932 if (clk->dev) 3933 ret = clk_set_rate(clk, rate); 3934 if (ret < 0) 3935 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 3936 3937 return ret; 3938 } 3939 3940 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 3941 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 3942 int *dsc_cds_clk_div, u64 dclk_rate) 3943 { 3944 struct crtc_state *cstate = &state->crtc_state; 3945 3946 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 3947 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 3948 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 3949 3950 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 3951 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 3952 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 3953 } 3954 3955 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 3956 { 3957 struct crtc_state *cstate = &state->crtc_state; 3958 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 3959 struct drm_dsc_picture_parameter_set config_pps; 3960 const struct vop2_data *vop2_data = vop2->data; 3961 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3962 u32 *pps_val = (u32 *)&config_pps; 3963 u32 decoder_regs_offset = (dsc_id * 0x100); 3964 int i = 0; 3965 3966 memcpy(&config_pps, pps, sizeof(config_pps)); 3967 3968 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 3969 config_pps.pps_3 &= 0xf0; 3970 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 3971 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 3972 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 3973 } 3974 3975 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 3976 config_pps.rc_range_parameters[i] = 3977 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 3978 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 3979 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 3980 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 3981 } 3982 3983 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 3984 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 3985 } 3986 3987 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 3988 { 3989 struct connector_state *conn_state = &state->conn_state; 3990 struct drm_display_mode *mode = &conn_state->mode; 3991 struct crtc_state *cstate = &state->crtc_state; 3992 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3993 const struct vop2_data *vop2_data = vop2->data; 3994 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 3995 bool mipi_ds_mode = false; 3996 u8 dsc_interface_mode = 0; 3997 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 3998 u16 hdisplay = mode->crtc_hdisplay; 3999 u16 htotal = mode->crtc_htotal; 4000 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4001 u16 vdisplay = mode->crtc_vdisplay; 4002 u16 vtotal = mode->crtc_vtotal; 4003 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4004 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4005 u16 vact_end = vact_st + vdisplay; 4006 u32 ctrl_regs_offset = (dsc_id * 0x30); 4007 u32 decoder_regs_offset = (dsc_id * 0x100); 4008 int dsc_txp_clk_div = 0; 4009 int dsc_pxl_clk_div = 0; 4010 int dsc_cds_clk_div = 0; 4011 int val = 0; 4012 4013 if (!vop2->data->nr_dscs) { 4014 printf("Unsupported DSC\n"); 4015 return; 4016 } 4017 4018 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 4019 printf("DSC%d supported max slice is: %d, current is: %d\n", 4020 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 4021 4022 if (dsc_data->pd_id) { 4023 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 4024 printf("open dsc%d pd fail\n", dsc_id); 4025 } 4026 4027 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 4028 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 4029 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 4030 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 4031 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 4032 dsc_interface_mode = VOP_DSC_IF_HDMI; 4033 } else { 4034 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 4035 if (mipi_ds_mode) 4036 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 4037 else 4038 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 4039 } 4040 4041 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4042 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4043 DSC_MAN_MODE_SHIFT, 0, false); 4044 else 4045 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4046 DSC_MAN_MODE_SHIFT, 1, false); 4047 4048 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 4049 4050 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 4051 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 4052 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 4053 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 4054 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 4055 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 4056 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 4057 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 4058 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4059 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 4060 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 4061 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 4062 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4063 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 4064 4065 if (!mipi_ds_mode) { 4066 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 4067 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 4068 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 4069 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 4070 u32 dly_num, dsc_cds_rate_mhz, val = 0; 4071 int k = 1; 4072 4073 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4074 k = 2; 4075 4076 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 4077 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 4078 4079 /* 4080 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 4081 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 4082 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 4083 * 4084 * HDMI: 4085 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 4086 * delay_line_num = 4 - BPP / 8 4087 * = (64 - target_bpp / 8) / 16 4088 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4089 * 4090 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 4091 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 4092 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4093 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 4094 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4095 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 4096 */ 4097 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 4098 dsc_cds_rate_mhz = dsc_cds_rate; 4099 dsc_hsync = hsync_len / 2; 4100 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 4101 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4102 } else { 4103 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 4104 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 4105 be16_to_cpu(cstate->pps.chunk_size); 4106 4107 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4108 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 4109 4110 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 4111 if (dsc_hsync < 8) 4112 dsc_hsync = 8; 4113 } 4114 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 4115 DSC_INIT_DLY_MODE_SHIFT, 0, false); 4116 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 4117 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 4118 4119 /* 4120 * htotal / dclk_core = dsc_htotal /cds_clk 4121 * 4122 * dclk_core = DCLK / (1 << dclk_core->div_val) 4123 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 4124 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 4125 * 4126 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 4127 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 4128 */ 4129 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 4130 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 4131 val = dsc_htotal << 16 | dsc_hsync; 4132 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 4133 DSC_HTOTAL_PW_SHIFT, val, false); 4134 4135 dsc_hact_st = hact_st / 2; 4136 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 4137 val = dsc_hact_end << 16 | dsc_hact_st; 4138 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 4139 DSC_HACT_ST_END_SHIFT, val, false); 4140 4141 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 4142 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 4143 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 4144 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 4145 } 4146 4147 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 4148 RST_DEASSERT_SHIFT, 1, false); 4149 udelay(10); 4150 4151 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 4152 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 4153 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4154 4155 vop2_load_pps(state, vop2, dsc_id); 4156 4157 val |= (1 << DSC_PPS_UPD_SHIFT); 4158 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4159 4160 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 4161 dsc_id, 4162 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 4163 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 4164 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 4165 } 4166 4167 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 4168 { 4169 struct crtc_state *cstate = &state->crtc_state; 4170 struct vop2 *vop2 = cstate->private; 4171 struct udevice *vp_dev, *dev; 4172 struct ofnode_phandle_args args; 4173 char vp_name[10]; 4174 int ret; 4175 4176 if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576) 4177 return false; 4178 4179 sprintf(vp_name, "port@%d", cstate->crtc_id); 4180 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 4181 debug("warn: can't get vp device\n"); 4182 return false; 4183 } 4184 4185 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 4186 0, &args); 4187 if (ret) { 4188 debug("assigned-clock-parents's node not define\n"); 4189 return false; 4190 } 4191 4192 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 4193 debug("warn: can't get clk device\n"); 4194 return false; 4195 } 4196 4197 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 4198 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 4199 if (clk_dev) 4200 *clk_dev = dev; 4201 return true; 4202 } 4203 4204 return false; 4205 } 4206 4207 static void vop3_mcu_mode_setup(struct display_state *state) 4208 { 4209 struct crtc_state *cstate = &state->crtc_state; 4210 struct vop2 *vop2 = cstate->private; 4211 u32 vp_offset = (cstate->crtc_id * 0x100); 4212 4213 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4214 MCU_TYPE_SHIFT, 1, false); 4215 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4216 MCU_HOLD_MODE_SHIFT, 1, false); 4217 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4218 MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false); 4219 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4220 MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false); 4221 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4222 MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false); 4223 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4224 MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false); 4225 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4226 MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false); 4227 } 4228 4229 static void vop3_mcu_bypass_mode_setup(struct display_state *state) 4230 { 4231 struct crtc_state *cstate = &state->crtc_state; 4232 struct vop2 *vop2 = cstate->private; 4233 u32 vp_offset = (cstate->crtc_id * 0x100); 4234 4235 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4236 MCU_TYPE_SHIFT, 1, false); 4237 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4238 MCU_HOLD_MODE_SHIFT, 1, false); 4239 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4240 MCU_PIX_TOTAL_SHIFT, 53, false); 4241 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4242 MCU_CS_PST_SHIFT, 6, false); 4243 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4244 MCU_CS_PEND_SHIFT, 48, false); 4245 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4246 MCU_RW_PST_SHIFT, 12, false); 4247 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4248 MCU_RW_PEND_SHIFT, 30, false); 4249 } 4250 4251 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value) 4252 { 4253 struct crtc_state *cstate = &state->crtc_state; 4254 struct connector_state *conn_state = &state->conn_state; 4255 struct drm_display_mode *mode = &conn_state->mode; 4256 struct vop2 *vop2 = cstate->private; 4257 u32 vp_offset = (cstate->crtc_id * 0x100); 4258 4259 /* 4260 * 1.set mcu bypass mode timing. 4261 * 2.set dclk rate to 150M. 4262 */ 4263 if (type == MCU_SETBYPASS && value) { 4264 vop3_mcu_bypass_mode_setup(state); 4265 vop2_clk_set_rate(&cstate->dclk, 150000000); 4266 } 4267 4268 switch (type) { 4269 case MCU_WRCMD: 4270 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4271 MCU_RS_SHIFT, 0, false); 4272 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4273 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4274 value, false); 4275 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4276 MCU_RS_SHIFT, 1, false); 4277 break; 4278 case MCU_WRDATA: 4279 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4280 MCU_RS_SHIFT, 1, false); 4281 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4282 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4283 value, false); 4284 break; 4285 case MCU_SETBYPASS: 4286 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4287 MCU_BYPASS_SHIFT, value ? 1 : 0, false); 4288 break; 4289 default: 4290 break; 4291 } 4292 4293 /* 4294 * 1.restore mcu data mode timing. 4295 * 2.restore dclk rate to crtc_clock. 4296 */ 4297 if (type == MCU_SETBYPASS && !value) { 4298 vop3_mcu_mode_setup(state); 4299 vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000); 4300 } 4301 4302 return 0; 4303 } 4304 4305 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id) 4306 { 4307 const struct vop2_data *vop2_data = vop2->data; 4308 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id]; 4309 u32 vp_offset = crtc_id * 0x100; 4310 bool pre_dither_down_en = false; 4311 4312 switch (bus_format) { 4313 case MEDIA_BUS_FMT_RGB565_1X16: 4314 case MEDIA_BUS_FMT_RGB565_2X8_LE: 4315 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4316 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4317 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4318 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false); 4319 pre_dither_down_en = true; 4320 break; 4321 case MEDIA_BUS_FMT_RGB666_1X18: 4322 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 4323 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 4324 case MEDIA_BUS_FMT_RGB666_3X6: 4325 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4326 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4327 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4328 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false); 4329 pre_dither_down_en = true; 4330 break; 4331 case MEDIA_BUS_FMT_YUYV8_1X16: 4332 case MEDIA_BUS_FMT_YUV8_1X24: 4333 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 4334 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4335 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4336 pre_dither_down_en = true; 4337 break; 4338 case MEDIA_BUS_FMT_YUYV10_1X20: 4339 case MEDIA_BUS_FMT_YUV10_1X30: 4340 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 4341 case MEDIA_BUS_FMT_RGB101010_1X30: 4342 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4343 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4344 pre_dither_down_en = false; 4345 break; 4346 case MEDIA_BUS_FMT_RGB888_3X8: 4347 case MEDIA_BUS_FMT_RGB888_DUMMY_4X8: 4348 case MEDIA_BUS_FMT_RGB888_1X24: 4349 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 4350 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 4351 default: 4352 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4353 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4354 pre_dither_down_en = true; 4355 break; 4356 } 4357 4358 if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0) 4359 pre_dither_down_en = false; 4360 4361 if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) { 4362 if (vop2->version == VOP_VERSION_RK3576) { 4363 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000); 4364 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100); 4365 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100); 4366 } 4367 4368 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4369 PRE_DITHER_DOWN_EN_SHIFT, 0, false); 4370 /* enable frc2.0 do 10->8 */ 4371 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4372 DITHER_DOWN_EN_SHIFT, 1, false); 4373 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4374 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false); 4375 } else { 4376 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4377 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 4378 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4379 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false); 4380 } 4381 } 4382 4383 static int rockchip_vop2_init(struct display_state *state) 4384 { 4385 struct crtc_state *cstate = &state->crtc_state; 4386 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 4387 struct connector_state *conn_state = &state->conn_state; 4388 struct drm_display_mode *mode = &conn_state->mode; 4389 struct vop2 *vop2 = cstate->private; 4390 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4391 u16 hdisplay = mode->crtc_hdisplay; 4392 u16 htotal = mode->crtc_htotal; 4393 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4394 u16 hact_end = hact_st + hdisplay; 4395 u16 vdisplay = mode->crtc_vdisplay; 4396 u16 vtotal = mode->crtc_vtotal; 4397 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4398 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4399 u16 vact_end = vact_st + vdisplay; 4400 bool yuv_overlay = false; 4401 u32 vp_offset = (cstate->crtc_id * 0x100); 4402 u32 line_flag_offset = (cstate->crtc_id * 4); 4403 u32 val, act_end; 4404 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4405 u8 dclk_div_factor = 0; 4406 u8 vp_dclk_div = 1; 4407 char output_type_name[30] = {0}; 4408 #ifndef CONFIG_SPL_BUILD 4409 char dclk_name[9]; 4410 #endif 4411 struct clk hdmi0_phy_pll; 4412 struct clk hdmi1_phy_pll; 4413 struct clk hdmi_phy_pll; 4414 struct udevice *disp_dev; 4415 unsigned long dclk_rate = 0; 4416 int ret; 4417 4418 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 4419 mode->crtc_hdisplay, mode->vdisplay, 4420 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 4421 mode->vrefresh, 4422 rockchip_get_output_if_name(conn_state->output_if, output_type_name), 4423 cstate->crtc_id); 4424 4425 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 4426 cstate->splice_mode = true; 4427 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 4428 if (!cstate->splice_crtc_id) { 4429 printf("%s: Splice mode is unsupported by vp%d\n", 4430 __func__, cstate->crtc_id); 4431 return -EINVAL; 4432 } 4433 4434 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 4435 PORT_MERGE_EN_SHIFT, 1, false); 4436 } 4437 4438 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4439 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4440 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4441 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4442 4443 vop2_initial(vop2, state); 4444 if (vop2->version == VOP_VERSION_RK3588) 4445 dclk_rate = rk3588_vop2_if_cfg(state); 4446 else if (vop2->version == VOP_VERSION_RK3576) 4447 dclk_rate = rk3576_vop2_if_cfg(state); 4448 else if (vop2->version == VOP_VERSION_RK3568) 4449 dclk_rate = rk3568_vop2_if_cfg(state); 4450 else if (vop2->version == VOP_VERSION_RK3562) 4451 dclk_rate = rk3562_vop2_if_cfg(state); 4452 else if (vop2->version == VOP_VERSION_RK3528) 4453 dclk_rate = rk3528_vop2_if_cfg(state); 4454 4455 if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 4456 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) || 4457 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4458 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 4459 4460 vop2_post_color_swap(state); 4461 4462 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 4463 OUT_MODE_SHIFT, conn_state->output_mode, false); 4464 4465 vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id); 4466 if (cstate->splice_mode) 4467 vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id); 4468 4469 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 4470 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 4471 yuv_overlay, false); 4472 4473 cstate->yuv_overlay = yuv_overlay; 4474 4475 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 4476 (htotal << 16) | hsync_len); 4477 val = hact_st << 16; 4478 val |= hact_end; 4479 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 4480 val = vact_st << 16; 4481 val |= vact_end; 4482 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 4483 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 4484 u16 vact_st_f1 = vtotal + vact_st + 1; 4485 u16 vact_end_f1 = vact_st_f1 + vdisplay; 4486 4487 val = vact_st_f1 << 16 | vact_end_f1; 4488 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 4489 val); 4490 4491 val = vtotal << 16 | (vtotal + vsync_len); 4492 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 4493 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4494 INTERLACE_EN_SHIFT, 1, false); 4495 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4496 DSP_FILED_POL, 1, false); 4497 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4498 P2I_EN_SHIFT, 1, false); 4499 vtotal += vtotal + 1; 4500 act_end = vact_end_f1; 4501 } else { 4502 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4503 INTERLACE_EN_SHIFT, 0, false); 4504 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4505 P2I_EN_SHIFT, 0, false); 4506 act_end = vact_end; 4507 } 4508 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 4509 (vtotal << 16) | vsync_len); 4510 4511 if (vop2->version == VOP_VERSION_RK3528 || 4512 vop2->version == VOP_VERSION_RK3562 || 4513 vop2->version == VOP_VERSION_RK3568) { 4514 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 4515 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4516 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4517 CORE_DCLK_DIV_EN_SHIFT, 1, false); 4518 else 4519 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4520 CORE_DCLK_DIV_EN_SHIFT, 0, false); 4521 4522 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 4523 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4524 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 4525 else 4526 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4527 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 4528 } 4529 4530 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4531 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 4532 4533 if (yuv_overlay) 4534 val = 0x20010200; 4535 else 4536 val = 0; 4537 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 4538 if (cstate->splice_mode) { 4539 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4540 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 4541 yuv_overlay, false); 4542 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 4543 } 4544 4545 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4546 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 4547 4548 if (vp->xmirror_en) 4549 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4550 DSP_X_MIR_EN_SHIFT, 1, false); 4551 4552 vop2_tv_config_update(state, vop2); 4553 vop2_post_config(state, vop2); 4554 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 4555 vop3_post_config(state, vop2); 4556 4557 if (cstate->dsc_enable) { 4558 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4559 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 4560 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 4561 } else { 4562 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 4563 } 4564 } 4565 4566 #ifndef CONFIG_SPL_BUILD 4567 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 4568 ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk); 4569 if (ret) { 4570 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 4571 return ret; 4572 } 4573 #endif 4574 4575 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 4576 if (!ret) { 4577 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 4578 if (ret) 4579 debug("%s: hdmi0_phy_pll may not define\n", __func__); 4580 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 4581 if (ret) 4582 debug("%s: hdmi1_phy_pll may not define\n", __func__); 4583 } else { 4584 hdmi0_phy_pll.dev = NULL; 4585 hdmi1_phy_pll.dev = NULL; 4586 debug("%s: Faile to find display-subsystem node\n", __func__); 4587 } 4588 4589 if (vop2->version == VOP_VERSION_RK3528) { 4590 struct ofnode_phandle_args args; 4591 4592 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 4593 "#clock-cells", 0, 0, &args); 4594 if (!ret) { 4595 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 4596 if (ret) { 4597 debug("warn: can't get clk device\n"); 4598 return ret; 4599 } 4600 } else { 4601 debug("assigned-clock-parents's node not define\n"); 4602 } 4603 } 4604 4605 if (vop2->version == VOP_VERSION_RK3576) 4606 vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div; 4607 4608 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 4609 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 4610 vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll); 4611 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 4612 vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll); 4613 4614 /* 4615 * uboot clk driver won't set dclk parent's rate when use 4616 * hdmi phypll as dclk source. 4617 * So set dclk rate is meaningless. Set hdmi phypll rate 4618 * directly. 4619 */ 4620 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 4621 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000); 4622 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 4623 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000); 4624 } else { 4625 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 4626 ret = vop2_clk_set_rate(&hdmi_phy_pll, 4627 dclk_rate / vp_dclk_div * 1000); 4628 } else { 4629 #ifndef CONFIG_SPL_BUILD 4630 ret = vop2_clk_set_rate(&cstate->dclk, 4631 dclk_rate / vp_dclk_div * 1000); 4632 #else 4633 if (vop2->version == VOP_VERSION_RK3528) { 4634 void *cru_base = (void *)RK3528_CRU_BASE; 4635 4636 /* dclk src switch to hdmiphy pll */ 4637 writel((BIT(0) << 16) | BIT(0), cru_base + 0x450); 4638 rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000); 4639 ret = dclk_rate * 1000; 4640 } 4641 #endif 4642 } 4643 } 4644 } else { 4645 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 4646 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000); 4647 else 4648 ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000); 4649 } 4650 4651 if (IS_ERR_VALUE(ret)) { 4652 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 4653 __func__, cstate->crtc_id, dclk_rate, ret); 4654 return ret; 4655 } else { 4656 if (cstate->mcu_timing.mcu_pix_total) { 4657 mode->crtc_clock = roundup(ret, 1000) / 1000; 4658 } else { 4659 dclk_div_factor = mode->crtc_clock / dclk_rate; 4660 mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000; 4661 } 4662 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 4663 } 4664 4665 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4666 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 4667 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4668 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 4669 4670 if (cstate->mcu_timing.mcu_pix_total) { 4671 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4672 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4673 STANDBY_EN_SHIFT, 0, false); 4674 vop3_mcu_mode_setup(state); 4675 } 4676 4677 return 0; 4678 } 4679 4680 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 4681 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 4682 uint32_t dst_h) 4683 { 4684 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 4685 uint16_t hscl_filter_mode, vscl_filter_mode; 4686 uint8_t xgt2 = 0, xgt4 = 0; 4687 uint8_t ygt2 = 0, ygt4 = 0; 4688 uint32_t xfac = 0, yfac = 0; 4689 u32 win_offset = win->reg_offset; 4690 bool xgt_en = false; 4691 bool xavg_en = false; 4692 4693 if (is_vop3(vop2)) { 4694 if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) { 4695 if (src_w >= (8 * dst_w)) { 4696 xgt4 = 1; 4697 src_w >>= 2; 4698 } else if (src_w >= (4 * dst_w)) { 4699 xgt2 = 1; 4700 src_w >>= 1; 4701 } 4702 } else { 4703 if (src_w >= (4 * dst_w)) { 4704 xgt4 = 1; 4705 src_w >>= 2; 4706 } else if (src_w >= (2 * dst_w)) { 4707 xgt2 = 1; 4708 src_w >>= 1; 4709 } 4710 } 4711 } 4712 4713 /** 4714 * The rk3528 is processed as 2 pixel/cycle, 4715 * so ygt2/ygt4 needs to be triggered in advance to improve performance 4716 * when src_w is bigger than 1920. 4717 * dst_h / src_h is at [1, 0.65) ygt2=0; ygt4=0; 4718 * dst_h / src_h is at [0.65, 0.35) ygt2=1; ygt4=0; 4719 * dst_h / src_h is at [0.35, 0) ygt2=0; ygt4=1; 4720 */ 4721 if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) { 4722 if (src_h >= (100 * dst_h / 35)) { 4723 ygt4 = 1; 4724 src_h >>= 2; 4725 } else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) { 4726 ygt2 = 1; 4727 src_h >>= 1; 4728 } 4729 } else { 4730 if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) { 4731 if (src_h >= (8 * dst_h)) { 4732 ygt4 = 1; 4733 src_h >>= 2; 4734 } else if (src_h >= (4 * dst_h)) { 4735 ygt2 = 1; 4736 src_h >>= 1; 4737 } 4738 } else { 4739 if (src_h >= (4 * dst_h)) { 4740 ygt4 = 1; 4741 src_h >>= 2; 4742 } else if (src_h >= (2 * dst_h)) { 4743 ygt2 = 1; 4744 src_h >>= 1; 4745 } 4746 } 4747 } 4748 4749 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 4750 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 4751 4752 if (yrgb_hor_scl_mode == SCALE_UP) 4753 hscl_filter_mode = win->hsu_filter_mode; 4754 else 4755 hscl_filter_mode = win->hsd_filter_mode; 4756 4757 if (yrgb_ver_scl_mode == SCALE_UP) 4758 vscl_filter_mode = win->vsu_filter_mode; 4759 else 4760 vscl_filter_mode = win->vsd_filter_mode; 4761 4762 /* 4763 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 4764 * at scale down mode 4765 */ 4766 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 4767 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 4768 dst_w += 1; 4769 } 4770 4771 if (is_vop3(vop2)) { 4772 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 4773 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 4774 4775 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 4776 xavg_en = xgt2 || xgt4; 4777 else 4778 xgt_en = xgt2 || xgt4; 4779 4780 if (vop2->version == VOP_VERSION_RK3576) { 4781 bool zme_dering_en = false; 4782 4783 if ((yrgb_hor_scl_mode == SCALE_UP && 4784 hscl_filter_mode == VOP2_SCALE_UP_ZME) || 4785 (yrgb_ver_scl_mode == SCALE_UP && 4786 vscl_filter_mode == VOP2_SCALE_UP_ZME)) 4787 zme_dering_en = true; 4788 4789 /* Recommended configuration from the algorithm */ 4790 vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset, 4791 0x04100d10); 4792 vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset, 4793 EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false); 4794 } 4795 } else { 4796 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 4797 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 4798 } 4799 4800 if (win->type == CLUSTER_LAYER) { 4801 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 4802 yfac << 16 | xfac); 4803 4804 if (is_vop3(vop2)) { 4805 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4806 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 4807 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4808 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 4809 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4810 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 4811 4812 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4813 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 4814 yrgb_hor_scl_mode, false); 4815 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4816 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 4817 yrgb_ver_scl_mode, false); 4818 } else { 4819 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4820 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 4821 yrgb_hor_scl_mode, false); 4822 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4823 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 4824 yrgb_ver_scl_mode, false); 4825 } 4826 4827 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 4828 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4829 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 4830 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4831 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 4832 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4833 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 4834 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4835 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 4836 } else { 4837 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4838 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 4839 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4840 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 4841 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4842 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 4843 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 4844 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 4845 } 4846 } else { 4847 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 4848 yfac << 16 | xfac); 4849 4850 if (is_vop3(vop2)) { 4851 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4852 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 4853 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4854 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 4855 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4856 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 4857 } 4858 4859 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4860 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 4861 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 4862 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 4863 4864 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 4865 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 4866 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 4867 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 4868 4869 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 4870 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 4871 hscl_filter_mode, false); 4872 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 4873 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 4874 vscl_filter_mode, false); 4875 } 4876 } 4877 4878 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 4879 { 4880 u32 win_offset = win->reg_offset; 4881 4882 if (win->type == CLUSTER_LAYER) { 4883 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 4884 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 4885 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 4886 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 4887 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 4888 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 4889 } else { 4890 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 4891 ESMART_AXI_ID_SHIFT, win->axi_id, false); 4892 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 4893 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 4894 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 4895 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 4896 } 4897 } 4898 4899 static bool vop2_win_dither_up(uint32_t format) 4900 { 4901 switch (format) { 4902 case ROCKCHIP_FMT_RGB565: 4903 return true; 4904 default: 4905 return false; 4906 } 4907 } 4908 4909 static bool vop2_is_mirror_win(struct vop2_win_data *win) 4910 { 4911 return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR); 4912 } 4913 4914 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 4915 { 4916 struct crtc_state *cstate = &state->crtc_state; 4917 struct connector_state *conn_state = &state->conn_state; 4918 struct drm_display_mode *mode = &conn_state->mode; 4919 struct vop2 *vop2 = cstate->private; 4920 int src_w = cstate->src_rect.w; 4921 int src_h = cstate->src_rect.h; 4922 int crtc_x = cstate->crtc_rect.x; 4923 int crtc_y = cstate->crtc_rect.y; 4924 int crtc_w = cstate->crtc_rect.w; 4925 int crtc_h = cstate->crtc_rect.h; 4926 int xvir = cstate->xvir; 4927 int y_mirror = 0; 4928 int csc_mode; 4929 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 4930 /* offset of the right window in splice mode */ 4931 u32 splice_pixel_offset = 0; 4932 u32 splice_yrgb_offset = 0; 4933 u32 win_offset = win->reg_offset; 4934 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4935 bool dither_up; 4936 4937 if (win->splice_mode_right) { 4938 src_w = cstate->right_src_rect.w; 4939 src_h = cstate->right_src_rect.h; 4940 crtc_x = cstate->right_crtc_rect.x; 4941 crtc_y = cstate->right_crtc_rect.y; 4942 crtc_w = cstate->right_crtc_rect.w; 4943 crtc_h = cstate->right_crtc_rect.h; 4944 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 4945 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 4946 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 4947 } 4948 4949 act_info = (src_h - 1) << 16; 4950 act_info |= (src_w - 1) & 0xffff; 4951 4952 dsp_info = (crtc_h - 1) << 16; 4953 dsp_info |= (crtc_w - 1) & 0xffff; 4954 4955 dsp_stx = crtc_x; 4956 dsp_sty = crtc_y; 4957 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 4958 4959 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 4960 y_mirror = 1; 4961 else 4962 y_mirror = 0; 4963 4964 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 4965 4966 if (vop2->version != VOP_VERSION_RK3568) 4967 vop2_axi_config(vop2, win); 4968 4969 if (y_mirror) 4970 printf("WARN: y mirror is unsupported by cluster window\n"); 4971 4972 if (is_vop3(vop2)) 4973 vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset, 4974 CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT, 4975 cstate->crtc_id, false); 4976 4977 /* rk3588 should set half_blocK_en to 1 in line and tile mode */ 4978 if (vop2->version == VOP_VERSION_RK3588) 4979 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 4980 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 4981 4982 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 4983 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 4984 false); 4985 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 4986 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 4987 cstate->dma_addr + splice_yrgb_offset); 4988 4989 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 4990 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 4991 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 4992 4993 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 4994 4995 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 4996 CSC_10BIT_DEPTH); 4997 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 4998 CLUSTER_RGB2YUV_EN_SHIFT, 4999 is_yuv_output(conn_state->bus_format), false); 5000 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 5001 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 5002 5003 dither_up = vop2_win_dither_up(cstate->format); 5004 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5005 CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false); 5006 5007 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 5008 5009 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5010 5011 return 0; 5012 } 5013 5014 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 5015 { 5016 struct crtc_state *cstate = &state->crtc_state; 5017 struct connector_state *conn_state = &state->conn_state; 5018 struct drm_display_mode *mode = &conn_state->mode; 5019 struct vop2 *vop2 = cstate->private; 5020 int src_w = cstate->src_rect.w; 5021 int src_h = cstate->src_rect.h; 5022 int crtc_x = cstate->crtc_rect.x; 5023 int crtc_y = cstate->crtc_rect.y; 5024 int crtc_w = cstate->crtc_rect.w; 5025 int crtc_h = cstate->crtc_rect.h; 5026 int xvir = cstate->xvir; 5027 int y_mirror = 0; 5028 int csc_mode; 5029 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5030 /* offset of the right window in splice mode */ 5031 u32 splice_pixel_offset = 0; 5032 u32 splice_yrgb_offset = 0; 5033 u32 win_offset = win->reg_offset; 5034 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5035 u32 val; 5036 bool dither_up; 5037 5038 if (vop2_is_mirror_win(win)) { 5039 struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id); 5040 5041 if (!source_win) { 5042 printf("invalid source win id %d\n", win->source_win_id); 5043 return -ENODEV; 5044 } 5045 5046 val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset); 5047 if (!(val & BIT(WIN_EN_SHIFT))) { 5048 printf("WARN: the source win should be enabled before mirror win\n"); 5049 return -EAGAIN; 5050 } 5051 } 5052 5053 if (win->splice_mode_right) { 5054 src_w = cstate->right_src_rect.w; 5055 src_h = cstate->right_src_rect.h; 5056 crtc_x = cstate->right_crtc_rect.x; 5057 crtc_y = cstate->right_crtc_rect.y; 5058 crtc_w = cstate->right_crtc_rect.w; 5059 crtc_h = cstate->right_crtc_rect.h; 5060 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5061 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5062 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5063 } 5064 5065 /* 5066 * This is workaround solution for IC design: 5067 * esmart can't support scale down when actual_w % 16 == 1. 5068 */ 5069 if (src_w > crtc_w && (src_w & 0xf) == 1) { 5070 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 5071 src_w -= 1; 5072 } 5073 5074 act_info = (src_h - 1) << 16; 5075 act_info |= (src_w - 1) & 0xffff; 5076 5077 dsp_info = (crtc_h - 1) << 16; 5078 dsp_info |= (crtc_w - 1) & 0xffff; 5079 5080 dsp_stx = crtc_x; 5081 dsp_sty = crtc_y; 5082 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5083 5084 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5085 y_mirror = 1; 5086 else 5087 y_mirror = 0; 5088 5089 if (is_vop3(vop2)) { 5090 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, 5091 ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT, 5092 win->scale_engine_num, false); 5093 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5094 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5095 cstate->crtc_id, false); 5096 vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset, 5097 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 5098 0, false); 5099 5100 /* Merge esmart1/3 from vp1 post to vp0 */ 5101 if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 && 5102 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || 5103 win->phys_id == ROCKCHIP_VOP2_ESMART3)) 5104 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5105 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5106 1, false); 5107 } 5108 5109 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5110 5111 if (vop2->version != VOP_VERSION_RK3568) 5112 vop2_axi_config(vop2, win); 5113 5114 if (y_mirror) 5115 cstate->dma_addr += (src_h - 1) * xvir * 4; 5116 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 5117 YMIRROR_EN_SHIFT, y_mirror, false); 5118 5119 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5120 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5121 false); 5122 5123 if (vop2->version == VOP_VERSION_RK3576) 5124 vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00); 5125 5126 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 5127 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 5128 cstate->dma_addr + splice_yrgb_offset); 5129 5130 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 5131 act_info); 5132 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 5133 dsp_info); 5134 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 5135 5136 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5137 WIN_EN_SHIFT, 1, false); 5138 5139 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5140 CSC_10BIT_DEPTH); 5141 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 5142 RGB2YUV_EN_SHIFT, 5143 is_yuv_output(conn_state->bus_format), false); 5144 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 5145 CSC_MODE_SHIFT, csc_mode, false); 5146 5147 dither_up = vop2_win_dither_up(cstate->format); 5148 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5149 REGION0_DITHER_UP_EN_SHIFT, dither_up, false); 5150 5151 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5152 5153 return 0; 5154 } 5155 5156 static void vop2_calc_display_rect_for_splice(struct display_state *state) 5157 { 5158 struct crtc_state *cstate = &state->crtc_state; 5159 struct connector_state *conn_state = &state->conn_state; 5160 struct drm_display_mode *mode = &conn_state->mode; 5161 struct display_rect *src_rect = &cstate->src_rect; 5162 struct display_rect *dst_rect = &cstate->crtc_rect; 5163 struct display_rect left_src, left_dst, right_src, right_dst; 5164 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 5165 int left_src_w, left_dst_w, right_dst_w; 5166 5167 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 5168 if (left_dst_w < 0) 5169 left_dst_w = 0; 5170 right_dst_w = dst_rect->w - left_dst_w; 5171 5172 if (!right_dst_w) 5173 left_src_w = src_rect->w; 5174 else 5175 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 5176 5177 left_src.x = src_rect->x; 5178 left_src.w = left_src_w; 5179 left_dst.x = dst_rect->x; 5180 left_dst.w = left_dst_w; 5181 right_src.x = left_src.x + left_src.w; 5182 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 5183 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 5184 right_dst.w = right_dst_w; 5185 5186 left_src.y = src_rect->y; 5187 left_src.h = src_rect->h; 5188 left_dst.y = dst_rect->y; 5189 left_dst.h = dst_rect->h; 5190 right_src.y = src_rect->y; 5191 right_src.h = src_rect->h; 5192 right_dst.y = dst_rect->y; 5193 right_dst.h = dst_rect->h; 5194 5195 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 5196 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 5197 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 5198 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 5199 } 5200 5201 static int rockchip_vop2_set_plane(struct display_state *state) 5202 { 5203 struct crtc_state *cstate = &state->crtc_state; 5204 struct vop2 *vop2 = cstate->private; 5205 struct vop2_win_data *win_data; 5206 struct vop2_win_data *splice_win_data; 5207 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5208 char plane_name[10] = {0}; 5209 int ret; 5210 5211 if (cstate->crtc_rect.w > cstate->max_output.width) { 5212 printf("ERROR: output w[%d] exceeded max width[%d]\n", 5213 cstate->crtc_rect.w, cstate->max_output.width); 5214 return -EINVAL; 5215 } 5216 5217 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5218 if (!win_data) { 5219 printf("invalid win id %d\n", primary_plane_id); 5220 return -ENODEV; 5221 } 5222 5223 /* ignore some plane register according vop3 esmart lb mode */ 5224 if (vop3_ignore_plane(vop2, win_data)) 5225 return -EACCES; 5226 5227 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) { 5228 if (vop2_power_domain_on(vop2, win_data->pd_id)) 5229 printf("open vp%d plane pd fail\n", cstate->crtc_id); 5230 } 5231 5232 if (cstate->splice_mode) { 5233 if (win_data->splice_win_id) { 5234 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 5235 splice_win_data->splice_mode_right = true; 5236 5237 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 5238 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 5239 5240 vop2_calc_display_rect_for_splice(state); 5241 if (win_data->type == CLUSTER_LAYER) 5242 vop2_set_cluster_win(state, splice_win_data); 5243 else 5244 vop2_set_smart_win(state, splice_win_data); 5245 } else { 5246 printf("ERROR: splice mode is unsupported by plane %s\n", 5247 get_plane_name(primary_plane_id, plane_name)); 5248 return -EINVAL; 5249 } 5250 } 5251 5252 if (win_data->type == CLUSTER_LAYER) 5253 ret = vop2_set_cluster_win(state, win_data); 5254 else 5255 ret = vop2_set_smart_win(state, win_data); 5256 if (ret) 5257 return ret; 5258 5259 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 5260 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 5261 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 5262 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 5263 cstate->dma_addr); 5264 5265 return 0; 5266 } 5267 5268 static int rockchip_vop2_prepare(struct display_state *state) 5269 { 5270 return 0; 5271 } 5272 5273 static void vop2_dsc_cfg_done(struct display_state *state) 5274 { 5275 struct connector_state *conn_state = &state->conn_state; 5276 struct crtc_state *cstate = &state->crtc_state; 5277 struct vop2 *vop2 = cstate->private; 5278 u8 dsc_id = cstate->dsc_id; 5279 u32 ctrl_regs_offset = (dsc_id * 0x30); 5280 5281 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5282 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 5283 DSC_CFG_DONE_SHIFT, 1, false); 5284 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 5285 DSC_CFG_DONE_SHIFT, 1, false); 5286 } else { 5287 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 5288 DSC_CFG_DONE_SHIFT, 1, false); 5289 } 5290 } 5291 5292 static int rockchip_vop2_enable(struct display_state *state) 5293 { 5294 struct crtc_state *cstate = &state->crtc_state; 5295 struct vop2 *vop2 = cstate->private; 5296 u32 vp_offset = (cstate->crtc_id * 0x100); 5297 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5298 5299 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5300 STANDBY_EN_SHIFT, 0, false); 5301 5302 if (cstate->splice_mode) 5303 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5304 5305 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5306 5307 if (cstate->dsc_enable) 5308 vop2_dsc_cfg_done(state); 5309 5310 if (cstate->mcu_timing.mcu_pix_total) 5311 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 5312 MCU_HOLD_MODE_SHIFT, 0, false); 5313 5314 return 0; 5315 } 5316 5317 static int rockchip_vop2_disable(struct display_state *state) 5318 { 5319 struct crtc_state *cstate = &state->crtc_state; 5320 struct vop2 *vop2 = cstate->private; 5321 u32 vp_offset = (cstate->crtc_id * 0x100); 5322 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5323 5324 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5325 STANDBY_EN_SHIFT, 1, false); 5326 5327 if (cstate->splice_mode) 5328 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5329 5330 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5331 5332 return 0; 5333 } 5334 5335 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 5336 { 5337 struct crtc_state *cstate = &state->crtc_state; 5338 struct vop2 *vop2 = cstate->private; 5339 int i = 0; 5340 int correct_cursor_plane = -1; 5341 int plane_type = -1; 5342 5343 if (cursor_plane < 0) 5344 return -1; 5345 5346 if (plane_mask & (1 << cursor_plane)) 5347 return cursor_plane; 5348 5349 /* Get current cursor plane type */ 5350 for (i = 0; i < vop2->data->nr_layers; i++) { 5351 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 5352 plane_type = vop2->data->plane_table[i].plane_type; 5353 break; 5354 } 5355 } 5356 5357 /* Get the other same plane type plane id */ 5358 for (i = 0; i < vop2->data->nr_layers; i++) { 5359 if (vop2->data->plane_table[i].plane_type == plane_type && 5360 vop2->data->plane_table[i].plane_id != cursor_plane) { 5361 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 5362 break; 5363 } 5364 } 5365 5366 /* To check whether the new correct_cursor_plane is attach to current vp */ 5367 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 5368 printf("error: faild to find correct plane as cursor plane\n"); 5369 return -1; 5370 } 5371 5372 printf("vp%d adjust cursor plane from %d to %d\n", 5373 cstate->crtc_id, cursor_plane, correct_cursor_plane); 5374 5375 return correct_cursor_plane; 5376 } 5377 5378 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 5379 { 5380 struct crtc_state *cstate = &state->crtc_state; 5381 struct vop2 *vop2 = cstate->private; 5382 ofnode vp_node; 5383 struct device_node *port_parent_node = cstate->ports_node; 5384 static bool vop_fix_dts; 5385 const char *path; 5386 u32 plane_mask = 0; 5387 int vp_id = 0; 5388 int cursor_plane_id = -1; 5389 5390 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 5391 return 0; 5392 5393 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 5394 path = vp_node.np->full_name; 5395 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 5396 5397 if (cstate->crtc->assign_plane) 5398 continue; 5399 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 5400 cstate->crtc->vps[vp_id].cursor_plane); 5401 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 5402 vp_id, plane_mask, 5403 vop2->vp_plane_mask[vp_id].primary_plane_id, 5404 cursor_plane_id); 5405 5406 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 5407 plane_mask, 1); 5408 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 5409 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 5410 if (cursor_plane_id >= 0) 5411 do_fixup_by_path_u32(blob, path, "cursor-win-id", 5412 cursor_plane_id, 1); 5413 vp_id++; 5414 } 5415 5416 vop_fix_dts = true; 5417 5418 return 0; 5419 } 5420 5421 static int rockchip_vop2_check(struct display_state *state) 5422 { 5423 struct crtc_state *cstate = &state->crtc_state; 5424 struct rockchip_crtc *crtc = cstate->crtc; 5425 5426 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 5427 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 5428 return -ENOTSUPP; 5429 } 5430 5431 if (cstate->splice_mode) { 5432 crtc->splice_mode = true; 5433 crtc->splice_crtc_id = cstate->splice_crtc_id; 5434 } 5435 5436 return 0; 5437 } 5438 5439 static int rockchip_vop2_mode_valid(struct display_state *state) 5440 { 5441 struct connector_state *conn_state = &state->conn_state; 5442 struct crtc_state *cstate = &state->crtc_state; 5443 struct drm_display_mode *mode = &conn_state->mode; 5444 struct videomode vm; 5445 5446 drm_display_mode_to_videomode(mode, &vm); 5447 5448 if (vm.hactive < 32 || vm.vactive < 32 || 5449 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 5450 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 5451 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 5452 return -EINVAL; 5453 } 5454 5455 return 0; 5456 } 5457 5458 static int rockchip_vop2_mode_fixup(struct display_state *state) 5459 { 5460 struct connector_state *conn_state = &state->conn_state; 5461 struct drm_display_mode *mode = &conn_state->mode; 5462 struct crtc_state *cstate = &state->crtc_state; 5463 struct vop2 *vop2 = cstate->private; 5464 5465 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE); 5466 5467 if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656) 5468 mode->crtc_clock *= 2; 5469 5470 /* 5471 * For RK3528, the path of CVBS output is like: 5472 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 5473 * The vop2 dclk should be four times crtc_clock for CVBS sampling 5474 * clock needs. 5475 */ 5476 if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656) 5477 mode->crtc_clock *= 4; 5478 5479 mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format); 5480 if (cstate->mcu_timing.mcu_pix_total) 5481 mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1; 5482 5483 if (conn_state->secondary && 5484 conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) { 5485 mode->crtc_clock *= 2; 5486 mode->crtc_hdisplay *= 2; 5487 mode->crtc_hsync_start *= 2; 5488 mode->crtc_hsync_end *= 2; 5489 mode->crtc_htotal *= 2; 5490 } 5491 5492 return 0; 5493 } 5494 5495 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 5496 5497 static int rockchip_vop2_plane_check(struct display_state *state) 5498 { 5499 struct crtc_state *cstate = &state->crtc_state; 5500 struct vop2 *vop2 = cstate->private; 5501 struct display_rect *src = &cstate->src_rect; 5502 struct display_rect *dst = &cstate->crtc_rect; 5503 struct vop2_win_data *win_data; 5504 int min_scale, max_scale; 5505 int hscale, vscale; 5506 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5507 5508 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5509 if (!win_data) { 5510 printf("ERROR: invalid win id %d\n", primary_plane_id); 5511 return -ENODEV; 5512 } 5513 5514 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 5515 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 5516 5517 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 5518 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 5519 if (hscale < 0 || vscale < 0) { 5520 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 5521 return -ERANGE; 5522 } 5523 5524 return 0; 5525 } 5526 5527 static int rockchip_vop2_apply_soft_te(struct display_state *state) 5528 { 5529 __maybe_unused struct connector_state *conn_state = &state->conn_state; 5530 struct crtc_state *cstate = &state->crtc_state; 5531 struct vop2 *vop2 = cstate->private; 5532 u32 vp_offset = (cstate->crtc_id * 0x100); 5533 int val = 0; 5534 int ret = 0; 5535 5536 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 5537 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 5538 if (!ret) { 5539 #ifndef CONFIG_SPL_BUILD 5540 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5541 !val, 50 * 1000); 5542 if (!ret) { 5543 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5544 val, 50 * 1000); 5545 if (!ret) { 5546 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 5547 EN_MASK, EDPI_WMS_FS, 1, false); 5548 } else { 5549 printf("ERROR: vp%d wait for active TE signal timeout\n", 5550 cstate->crtc_id); 5551 return ret; 5552 } 5553 } else { 5554 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 5555 return ret; 5556 } 5557 #endif 5558 } else { 5559 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 5560 return ret; 5561 } 5562 5563 return 0; 5564 } 5565 5566 static int rockchip_vop2_regs_dump(struct display_state *state) 5567 { 5568 struct crtc_state *cstate = &state->crtc_state; 5569 struct vop2 *vop2 = cstate->private; 5570 const struct vop2_data *vop2_data = vop2->data; 5571 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5572 u32 len = 128; 5573 u32 n, i, j; 5574 u32 base; 5575 5576 if (!cstate->crtc->active) 5577 return -EINVAL; 5578 5579 n = vop2_data->dump_regs_size; 5580 for (i = 0; i < n; i++) { 5581 base = regs[i].offset; 5582 len = 128; 5583 if (regs[i].size) 5584 len = min(len, regs[i].size >> 2); 5585 printf("\n%s:\n", regs[i].name); 5586 for (j = 0; j < len;) { 5587 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5588 vop2_readl(vop2, base + (4 * j)), 5589 vop2_readl(vop2, base + (4 * (j + 1))), 5590 vop2_readl(vop2, base + (4 * (j + 2))), 5591 vop2_readl(vop2, base + (4 * (j + 3)))); 5592 j += 4; 5593 } 5594 } 5595 5596 return 0; 5597 } 5598 5599 static int rockchip_vop2_active_regs_dump(struct display_state *state) 5600 { 5601 struct crtc_state *cstate = &state->crtc_state; 5602 struct vop2 *vop2 = cstate->private; 5603 const struct vop2_data *vop2_data = vop2->data; 5604 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5605 u32 len = 128; 5606 u32 n, i, j; 5607 u32 base; 5608 bool enable_state; 5609 5610 if (!cstate->crtc->active) 5611 return -EINVAL; 5612 5613 n = vop2_data->dump_regs_size; 5614 for (i = 0; i < n; i++) { 5615 if (regs[i].state_mask) { 5616 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 5617 regs[i].state_mask; 5618 if (enable_state != regs[i].enable_state) 5619 continue; 5620 } 5621 5622 base = regs[i].offset; 5623 len = 128; 5624 if (regs[i].size) 5625 len = min(len, regs[i].size >> 2); 5626 printf("\n%s:\n", regs[i].name); 5627 for (j = 0; j < len;) { 5628 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5629 vop2_readl(vop2, base + (4 * j)), 5630 vop2_readl(vop2, base + (4 * (j + 1))), 5631 vop2_readl(vop2, base + (4 * (j + 2))), 5632 vop2_readl(vop2, base + (4 * (j + 3)))); 5633 j += 4; 5634 } 5635 } 5636 5637 return 0; 5638 } 5639 5640 static struct vop2_dump_regs rk3528_dump_regs[] = { 5641 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 5642 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 5643 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5644 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5645 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5646 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5647 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 5648 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 5649 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 5650 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 5651 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 5652 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 5653 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 5654 }; 5655 5656 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5657 ROCKCHIP_VOP2_ESMART0, 5658 ROCKCHIP_VOP2_ESMART1, 5659 ROCKCHIP_VOP2_ESMART2, 5660 ROCKCHIP_VOP2_ESMART3, 5661 }; 5662 5663 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5664 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5665 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5666 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5667 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5668 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5669 }; 5670 5671 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5672 { /* one display policy for hdmi */ 5673 {/* main display */ 5674 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5675 .attached_layers_nr = 4, 5676 .attached_layers = { 5677 ROCKCHIP_VOP2_CLUSTER0, 5678 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 5679 }, 5680 }, 5681 {/* second display */}, 5682 {/* third display */}, 5683 {/* fourth display */}, 5684 }, 5685 5686 { /* two display policy */ 5687 {/* main display */ 5688 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5689 .attached_layers_nr = 3, 5690 .attached_layers = { 5691 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 5692 }, 5693 }, 5694 5695 {/* second display */ 5696 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5697 .attached_layers_nr = 2, 5698 .attached_layers = { 5699 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5700 }, 5701 }, 5702 {/* third display */}, 5703 {/* fourth display */}, 5704 }, 5705 5706 { /* one display policy for cvbs */ 5707 {/* main display */ 5708 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5709 .attached_layers_nr = 2, 5710 .attached_layers = { 5711 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5712 }, 5713 }, 5714 {/* second display */}, 5715 {/* third display */}, 5716 {/* fourth display */}, 5717 }, 5718 5719 {/* reserved */}, 5720 }; 5721 5722 static struct vop2_win_data rk3528_win_data[5] = { 5723 { 5724 .name = "Esmart0", 5725 .phys_id = ROCKCHIP_VOP2_ESMART0, 5726 .type = ESMART_LAYER, 5727 .win_sel_port_offset = 8, 5728 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 5729 .reg_offset = 0, 5730 .axi_id = 0, 5731 .axi_yrgb_id = 0x06, 5732 .axi_uv_id = 0x07, 5733 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5734 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5735 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5736 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5737 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5738 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5739 .max_upscale_factor = 8, 5740 .max_downscale_factor = 8, 5741 }, 5742 5743 { 5744 .name = "Esmart1", 5745 .phys_id = ROCKCHIP_VOP2_ESMART1, 5746 .type = ESMART_LAYER, 5747 .win_sel_port_offset = 10, 5748 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 5749 .reg_offset = 0x200, 5750 .axi_id = 0, 5751 .axi_yrgb_id = 0x08, 5752 .axi_uv_id = 0x09, 5753 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5754 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5755 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5756 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5757 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5758 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5759 .max_upscale_factor = 8, 5760 .max_downscale_factor = 8, 5761 }, 5762 5763 { 5764 .name = "Esmart2", 5765 .phys_id = ROCKCHIP_VOP2_ESMART2, 5766 .type = ESMART_LAYER, 5767 .win_sel_port_offset = 12, 5768 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 5769 .reg_offset = 0x400, 5770 .axi_id = 0, 5771 .axi_yrgb_id = 0x0a, 5772 .axi_uv_id = 0x0b, 5773 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5774 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5775 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5776 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5777 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5778 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5779 .max_upscale_factor = 8, 5780 .max_downscale_factor = 8, 5781 }, 5782 5783 { 5784 .name = "Esmart3", 5785 .phys_id = ROCKCHIP_VOP2_ESMART3, 5786 .type = ESMART_LAYER, 5787 .win_sel_port_offset = 14, 5788 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 5789 .reg_offset = 0x600, 5790 .axi_id = 0, 5791 .axi_yrgb_id = 0x0c, 5792 .axi_uv_id = 0x0d, 5793 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5794 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5795 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5796 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5797 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5798 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5799 .max_upscale_factor = 8, 5800 .max_downscale_factor = 8, 5801 }, 5802 5803 { 5804 .name = "Cluster0", 5805 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 5806 .type = CLUSTER_LAYER, 5807 .win_sel_port_offset = 0, 5808 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 5809 .reg_offset = 0, 5810 .axi_id = 0, 5811 .axi_yrgb_id = 0x02, 5812 .axi_uv_id = 0x03, 5813 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5814 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5815 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5816 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5817 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5818 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5819 .max_upscale_factor = 8, 5820 .max_downscale_factor = 8, 5821 }, 5822 }; 5823 5824 static struct vop2_vp_data rk3528_vp_data[2] = { 5825 { 5826 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 5827 VOP_FEATURE_POST_CSC, 5828 .max_output = {4096, 4096}, 5829 .layer_mix_dly = 6, 5830 .hdr_mix_dly = 2, 5831 .win_dly = 8, 5832 }, 5833 { 5834 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 5835 .max_output = {1920, 1080}, 5836 .layer_mix_dly = 2, 5837 .hdr_mix_dly = 0, 5838 .win_dly = 8, 5839 }, 5840 }; 5841 5842 const struct vop2_data rk3528_vop = { 5843 .version = VOP_VERSION_RK3528, 5844 .nr_vps = 2, 5845 .vp_data = rk3528_vp_data, 5846 .win_data = rk3528_win_data, 5847 .plane_mask = rk3528_vp_plane_mask[0], 5848 .plane_table = rk3528_plane_table, 5849 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 5850 .nr_layers = 5, 5851 .nr_mixers = 3, 5852 .nr_gammas = 2, 5853 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 5854 .dump_regs = rk3528_dump_regs, 5855 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 5856 }; 5857 5858 static struct vop2_dump_regs rk3562_dump_regs[] = { 5859 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 5860 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 5861 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5862 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5863 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5864 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5865 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 5866 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 5867 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 5868 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 5869 }; 5870 5871 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5872 ROCKCHIP_VOP2_ESMART0, 5873 ROCKCHIP_VOP2_ESMART1, 5874 ROCKCHIP_VOP2_ESMART2, 5875 ROCKCHIP_VOP2_ESMART3, 5876 }; 5877 5878 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5879 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5880 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5881 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5882 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5883 }; 5884 5885 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5886 { /* one display policy for hdmi */ 5887 {/* main display */ 5888 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5889 .attached_layers_nr = 4, 5890 .attached_layers = { 5891 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 5892 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5893 }, 5894 }, 5895 {/* second display */}, 5896 {/* third display */}, 5897 {/* fourth display */}, 5898 }, 5899 5900 { /* two display policy */ 5901 {/* main display */ 5902 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5903 .attached_layers_nr = 2, 5904 .attached_layers = { 5905 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 5906 }, 5907 }, 5908 5909 {/* second display */ 5910 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 5911 .attached_layers_nr = 2, 5912 .attached_layers = { 5913 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5914 }, 5915 }, 5916 {/* third display */}, 5917 {/* fourth display */}, 5918 }, 5919 5920 {/* reserved */}, 5921 }; 5922 5923 static struct vop2_win_data rk3562_win_data[4] = { 5924 { 5925 .name = "Esmart0", 5926 .phys_id = ROCKCHIP_VOP2_ESMART0, 5927 .type = ESMART_LAYER, 5928 .win_sel_port_offset = 8, 5929 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 5930 .reg_offset = 0, 5931 .axi_id = 0, 5932 .axi_yrgb_id = 0x02, 5933 .axi_uv_id = 0x03, 5934 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5935 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5936 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5937 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5938 .max_upscale_factor = 8, 5939 .max_downscale_factor = 8, 5940 }, 5941 5942 { 5943 .name = "Esmart1", 5944 .phys_id = ROCKCHIP_VOP2_ESMART1, 5945 .type = ESMART_LAYER, 5946 .win_sel_port_offset = 10, 5947 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 5948 .reg_offset = 0x200, 5949 .axi_id = 0, 5950 .axi_yrgb_id = 0x04, 5951 .axi_uv_id = 0x05, 5952 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5953 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5954 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5955 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5956 .max_upscale_factor = 8, 5957 .max_downscale_factor = 8, 5958 }, 5959 5960 { 5961 .name = "Esmart2", 5962 .phys_id = ROCKCHIP_VOP2_ESMART2, 5963 .type = ESMART_LAYER, 5964 .win_sel_port_offset = 12, 5965 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 5966 .reg_offset = 0x400, 5967 .axi_id = 0, 5968 .axi_yrgb_id = 0x06, 5969 .axi_uv_id = 0x07, 5970 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5971 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5972 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5973 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5974 .max_upscale_factor = 8, 5975 .max_downscale_factor = 8, 5976 }, 5977 5978 { 5979 .name = "Esmart3", 5980 .phys_id = ROCKCHIP_VOP2_ESMART3, 5981 .type = ESMART_LAYER, 5982 .win_sel_port_offset = 14, 5983 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 5984 .reg_offset = 0x600, 5985 .axi_id = 0, 5986 .axi_yrgb_id = 0x08, 5987 .axi_uv_id = 0x0d, 5988 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5989 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5990 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5991 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5992 .max_upscale_factor = 8, 5993 .max_downscale_factor = 8, 5994 }, 5995 }; 5996 5997 static struct vop2_vp_data rk3562_vp_data[2] = { 5998 { 5999 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6000 .max_output = {2048, 4096}, 6001 .win_dly = 8, 6002 .layer_mix_dly = 8, 6003 }, 6004 { 6005 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6006 .max_output = {2048, 1080}, 6007 .win_dly = 8, 6008 .layer_mix_dly = 8, 6009 }, 6010 }; 6011 6012 const struct vop2_data rk3562_vop = { 6013 .version = VOP_VERSION_RK3562, 6014 .nr_vps = 2, 6015 .vp_data = rk3562_vp_data, 6016 .win_data = rk3562_win_data, 6017 .plane_mask = rk3562_vp_plane_mask[0], 6018 .plane_table = rk3562_plane_table, 6019 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 6020 .nr_layers = 4, 6021 .nr_mixers = 3, 6022 .nr_gammas = 2, 6023 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 6024 .dump_regs = rk3562_dump_regs, 6025 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 6026 }; 6027 6028 static struct vop2_dump_regs rk3568_dump_regs[] = { 6029 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6030 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6031 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6032 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6033 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6034 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6035 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6036 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6037 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6038 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6039 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6040 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6041 }; 6042 6043 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6044 ROCKCHIP_VOP2_SMART0, 6045 ROCKCHIP_VOP2_SMART1, 6046 ROCKCHIP_VOP2_ESMART0, 6047 ROCKCHIP_VOP2_ESMART1, 6048 }; 6049 6050 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6051 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6052 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6053 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6054 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6055 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6056 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6057 }; 6058 6059 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6060 { /* one display policy */ 6061 {/* main display */ 6062 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6063 .attached_layers_nr = 6, 6064 .attached_layers = { 6065 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 6066 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6067 }, 6068 }, 6069 {/* second display */}, 6070 {/* third display */}, 6071 {/* fourth display */}, 6072 }, 6073 6074 { /* two display policy */ 6075 {/* main display */ 6076 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6077 .attached_layers_nr = 3, 6078 .attached_layers = { 6079 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6080 }, 6081 }, 6082 6083 {/* second display */ 6084 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6085 .attached_layers_nr = 3, 6086 .attached_layers = { 6087 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6088 }, 6089 }, 6090 {/* third display */}, 6091 {/* fourth display */}, 6092 }, 6093 6094 { /* three display policy */ 6095 {/* main display */ 6096 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6097 .attached_layers_nr = 3, 6098 .attached_layers = { 6099 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6100 }, 6101 }, 6102 6103 {/* second display */ 6104 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6105 .attached_layers_nr = 2, 6106 .attached_layers = { 6107 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 6108 }, 6109 }, 6110 6111 {/* third display */ 6112 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6113 .attached_layers_nr = 1, 6114 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 6115 }, 6116 6117 {/* fourth display */}, 6118 }, 6119 6120 {/* reserved for four display policy */}, 6121 }; 6122 6123 static struct vop2_win_data rk3568_win_data[6] = { 6124 { 6125 .name = "Cluster0", 6126 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6127 .type = CLUSTER_LAYER, 6128 .win_sel_port_offset = 0, 6129 .layer_sel_win_id = { 0, 0, 0, 0xff }, 6130 .reg_offset = 0, 6131 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6132 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6133 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6134 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6135 .max_upscale_factor = 4, 6136 .max_downscale_factor = 4, 6137 }, 6138 6139 { 6140 .name = "Cluster1", 6141 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6142 .type = CLUSTER_LAYER, 6143 .win_sel_port_offset = 1, 6144 .layer_sel_win_id = { 1, 1, 1, 0xff }, 6145 .reg_offset = 0x200, 6146 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6147 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6148 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6149 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6150 .max_upscale_factor = 4, 6151 .max_downscale_factor = 4, 6152 .source_win_id = ROCKCHIP_VOP2_CLUSTER0, 6153 .feature = WIN_FEATURE_MIRROR, 6154 }, 6155 6156 { 6157 .name = "Esmart0", 6158 .phys_id = ROCKCHIP_VOP2_ESMART0, 6159 .type = ESMART_LAYER, 6160 .win_sel_port_offset = 4, 6161 .layer_sel_win_id = { 2, 2, 2, 0xff }, 6162 .reg_offset = 0, 6163 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6164 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6165 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6166 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6167 .max_upscale_factor = 8, 6168 .max_downscale_factor = 8, 6169 }, 6170 6171 { 6172 .name = "Esmart1", 6173 .phys_id = ROCKCHIP_VOP2_ESMART1, 6174 .type = ESMART_LAYER, 6175 .win_sel_port_offset = 5, 6176 .layer_sel_win_id = { 6, 6, 6, 0xff }, 6177 .reg_offset = 0x200, 6178 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6179 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6180 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6181 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6182 .max_upscale_factor = 8, 6183 .max_downscale_factor = 8, 6184 .source_win_id = ROCKCHIP_VOP2_ESMART0, 6185 .feature = WIN_FEATURE_MIRROR, 6186 }, 6187 6188 { 6189 .name = "Smart0", 6190 .phys_id = ROCKCHIP_VOP2_SMART0, 6191 .type = SMART_LAYER, 6192 .win_sel_port_offset = 6, 6193 .layer_sel_win_id = { 3, 3, 3, 0xff }, 6194 .reg_offset = 0x400, 6195 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6196 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6197 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6198 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6199 .max_upscale_factor = 8, 6200 .max_downscale_factor = 8, 6201 }, 6202 6203 { 6204 .name = "Smart1", 6205 .phys_id = ROCKCHIP_VOP2_SMART1, 6206 .type = SMART_LAYER, 6207 .win_sel_port_offset = 7, 6208 .layer_sel_win_id = { 7, 7, 7, 0xff }, 6209 .reg_offset = 0x600, 6210 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6211 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6212 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6213 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6214 .max_upscale_factor = 8, 6215 .max_downscale_factor = 8, 6216 .source_win_id = ROCKCHIP_VOP2_SMART0, 6217 .feature = WIN_FEATURE_MIRROR, 6218 }, 6219 }; 6220 6221 static struct vop2_vp_data rk3568_vp_data[3] = { 6222 { 6223 .feature = VOP_FEATURE_OUTPUT_10BIT, 6224 .pre_scan_max_dly = 42, 6225 .max_output = {4096, 2304}, 6226 }, 6227 { 6228 .feature = 0, 6229 .pre_scan_max_dly = 40, 6230 .max_output = {2048, 1536}, 6231 }, 6232 { 6233 .feature = 0, 6234 .pre_scan_max_dly = 40, 6235 .max_output = {1920, 1080}, 6236 }, 6237 }; 6238 6239 const struct vop2_data rk3568_vop = { 6240 .version = VOP_VERSION_RK3568, 6241 .nr_vps = 3, 6242 .vp_data = rk3568_vp_data, 6243 .win_data = rk3568_win_data, 6244 .plane_mask = rk356x_vp_plane_mask[0], 6245 .plane_table = rk356x_plane_table, 6246 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 6247 .nr_layers = 6, 6248 .nr_mixers = 5, 6249 .nr_gammas = 1, 6250 .dump_regs = rk3568_dump_regs, 6251 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 6252 }; 6253 6254 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = { 6255 ROCKCHIP_VOP2_ESMART0, 6256 ROCKCHIP_VOP2_ESMART1, 6257 ROCKCHIP_VOP2_ESMART2, 6258 }; 6259 6260 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6261 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6262 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6263 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6264 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6265 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6266 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6267 }; 6268 6269 static struct vop2_dump_regs rk3576_dump_regs[] = { 6270 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 }, 6271 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 }, 6272 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6273 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6274 { RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6275 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6276 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6277 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6278 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6279 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6280 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6281 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6282 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 }, 6283 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 }, 6284 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 }, 6285 }; 6286 6287 /* 6288 * RK3576 VOP with 2 Cluster win and 4 Esmart win. 6289 * Every Esmart win support 4 multi-region. 6290 * VP0 can use Cluster0/1 and Esmart0/2 6291 * VP1 can use Cluster0/1 and Esmart1/3 6292 * VP2 can use Esmart0/1/2/3 6293 * 6294 * Scale filter mode: 6295 * 6296 * * Cluster: 6297 * * Support prescale down: 6298 * * H/V: gt2/avg2 or gt4/avg4 6299 * * After prescale down: 6300 * * nearest-neighbor/bilinear/multi-phase filter for scale up 6301 * * nearest-neighbor/bilinear/multi-phase filter for scale down 6302 * 6303 * * Esmart: 6304 * * Support prescale down: 6305 * * H: gt2/avg2 or gt4/avg4 6306 * * V: gt2 or gt4 6307 * * After prescale down: 6308 * * nearest-neighbor/bilinear/bicubic for scale up 6309 * * nearest-neighbor/bilinear for scale down 6310 */ 6311 static struct vop2_win_data rk3576_win_data[6] = { 6312 { 6313 .name = "Esmart0", 6314 .phys_id = ROCKCHIP_VOP2_ESMART0, 6315 .type = ESMART_LAYER, 6316 .layer_sel_win_id = { 2, 0xff, 0, 0xff }, 6317 .reg_offset = 0x0, 6318 .supported_rotations = DRM_MODE_REFLECT_Y, 6319 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6320 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6321 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6322 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6323 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6324 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6325 .pd_id = VOP2_PD_ESMART, 6326 .axi_id = 0, 6327 .axi_yrgb_id = 0x0a, 6328 .axi_uv_id = 0x0b, 6329 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6330 .max_upscale_factor = 8, 6331 .max_downscale_factor = 8, 6332 .feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH, 6333 }, 6334 { 6335 .name = "Esmart1", 6336 .phys_id = ROCKCHIP_VOP2_ESMART1, 6337 .type = ESMART_LAYER, 6338 .layer_sel_win_id = { 0xff, 2, 1, 0xff }, 6339 .reg_offset = 0x200, 6340 .supported_rotations = DRM_MODE_REFLECT_Y, 6341 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6342 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6343 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6344 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6345 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6346 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6347 .pd_id = VOP2_PD_ESMART, 6348 .axi_id = 0, 6349 .axi_yrgb_id = 0x0c, 6350 .axi_uv_id = 0x0d, 6351 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6352 .max_upscale_factor = 8, 6353 .max_downscale_factor = 8, 6354 .feature = WIN_FEATURE_MULTI_AREA, 6355 }, 6356 6357 { 6358 .name = "Esmart2", 6359 .phys_id = ROCKCHIP_VOP2_ESMART2, 6360 .type = ESMART_LAYER, 6361 .layer_sel_win_id = { 3, 0xff, 2, 0xff }, 6362 .reg_offset = 0x400, 6363 .supported_rotations = DRM_MODE_REFLECT_Y, 6364 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6365 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6366 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6367 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6368 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6369 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6370 .pd_id = VOP2_PD_ESMART, 6371 .axi_id = 1, 6372 .axi_yrgb_id = 0x0a, 6373 .axi_uv_id = 0x0b, 6374 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6375 .max_upscale_factor = 8, 6376 .max_downscale_factor = 8, 6377 .feature = WIN_FEATURE_MULTI_AREA, 6378 }, 6379 6380 { 6381 .name = "Esmart3", 6382 .phys_id = ROCKCHIP_VOP2_ESMART3, 6383 .type = ESMART_LAYER, 6384 .layer_sel_win_id = { 0xff, 3, 3, 0xff }, 6385 .reg_offset = 0x600, 6386 .supported_rotations = DRM_MODE_REFLECT_Y, 6387 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6388 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6389 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6390 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6391 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6392 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6393 .pd_id = VOP2_PD_ESMART, 6394 .axi_id = 1, 6395 .axi_yrgb_id = 0x0c, 6396 .axi_uv_id = 0x0d, 6397 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6398 .max_upscale_factor = 8, 6399 .max_downscale_factor = 8, 6400 .feature = WIN_FEATURE_MULTI_AREA, 6401 }, 6402 6403 { 6404 .name = "Cluster0", 6405 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6406 .type = CLUSTER_LAYER, 6407 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6408 .reg_offset = 0x0, 6409 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6410 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6411 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6412 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6413 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6414 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6415 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6416 .pd_id = VOP2_PD_CLUSTER, 6417 .axi_yrgb_id = 0x02, 6418 .axi_uv_id = 0x03, 6419 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6420 .max_upscale_factor = 8, 6421 .max_downscale_factor = 8, 6422 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6423 WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI, 6424 }, 6425 6426 { 6427 .name = "Cluster1", 6428 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6429 .type = CLUSTER_LAYER, 6430 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6431 .reg_offset = 0x200, 6432 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6433 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6434 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6435 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6436 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6437 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6438 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6439 .pd_id = VOP2_PD_CLUSTER, 6440 .axi_yrgb_id = 0x06, 6441 .axi_uv_id = 0x07, 6442 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6443 .max_upscale_factor = 8, 6444 .max_downscale_factor = 8, 6445 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6446 WIN_FEATURE_Y2R_13BIT_DEPTH, 6447 }, 6448 }; 6449 6450 static struct vop2_vp_data rk3576_vp_data[3] = { 6451 { 6452 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR | 6453 VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT | 6454 VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP, 6455 .max_output = { 4096, 4096 }, 6456 .hdrvivid_dly = 21, 6457 .sdr2hdr_dly = 21, 6458 .layer_mix_dly = 8, 6459 .hdr_mix_dly = 2, 6460 .win_dly = 10, 6461 .pixel_rate = 2, 6462 }, 6463 { 6464 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | 6465 VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2, 6466 .max_output = { 2560, 2560 }, 6467 .hdrvivid_dly = 0, 6468 .sdr2hdr_dly = 0, 6469 .layer_mix_dly = 6, 6470 .hdr_mix_dly = 0, 6471 .win_dly = 10, 6472 .pixel_rate = 1, 6473 }, 6474 { 6475 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6476 .max_output = { 1920, 1920 }, 6477 .hdrvivid_dly = 0, 6478 .sdr2hdr_dly = 0, 6479 .layer_mix_dly = 6, 6480 .hdr_mix_dly = 0, 6481 .win_dly = 10, 6482 .pixel_rate = 1, 6483 }, 6484 }; 6485 6486 static struct vop2_power_domain_data rk3576_vop_pd_data[] = { 6487 { 6488 .id = VOP2_PD_CLUSTER, 6489 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1), 6490 }, 6491 { 6492 .id = VOP2_PD_ESMART, 6493 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | 6494 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3), 6495 }, 6496 }; 6497 6498 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = { 6499 {VOP3_ESMART_4K_4K_4K_MODE, 2}, 6500 {VOP3_ESMART_4K_4K_2K_2K_MODE, 3} 6501 }; 6502 6503 const struct vop2_data rk3576_vop = { 6504 .version = VOP_VERSION_RK3576, 6505 .nr_vps = 3, 6506 .nr_mixers = 4, 6507 .nr_layers = 6, 6508 .nr_gammas = 3, 6509 .esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE, 6510 .esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map), 6511 .esmart_lb_mode_map = rk3576_esmart_lb_mode_map, 6512 .vp_data = rk3576_vp_data, 6513 .win_data = rk3576_win_data, 6514 .plane_table = rk3576_plane_table, 6515 .pd = rk3576_vop_pd_data, 6516 .vp_default_primary_plane = rk3576_vp_default_primary_plane, 6517 .nr_pd = ARRAY_SIZE(rk3576_vop_pd_data), 6518 .dump_regs = rk3576_dump_regs, 6519 .dump_regs_size = ARRAY_SIZE(rk3576_dump_regs), 6520 }; 6521 6522 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6523 ROCKCHIP_VOP2_ESMART0, 6524 ROCKCHIP_VOP2_ESMART1, 6525 ROCKCHIP_VOP2_ESMART2, 6526 ROCKCHIP_VOP2_ESMART3, 6527 ROCKCHIP_VOP2_CLUSTER0, 6528 ROCKCHIP_VOP2_CLUSTER1, 6529 ROCKCHIP_VOP2_CLUSTER2, 6530 ROCKCHIP_VOP2_CLUSTER3, 6531 }; 6532 6533 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6534 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6535 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6536 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 6537 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 6538 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6539 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6540 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6541 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6542 }; 6543 6544 static struct vop2_dump_regs rk3588_dump_regs[] = { 6545 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6546 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6547 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6548 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6549 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6550 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 6551 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6552 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6553 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 6554 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 6555 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6556 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6557 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6558 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6559 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6560 }; 6561 6562 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6563 { /* one display policy */ 6564 {/* main display */ 6565 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6566 .attached_layers_nr = 8, 6567 .attached_layers = { 6568 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 6569 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 6570 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 6571 }, 6572 }, 6573 {/* second display */}, 6574 {/* third display */}, 6575 {/* fourth display */}, 6576 }, 6577 6578 { /* two display policy */ 6579 {/* main display */ 6580 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6581 .attached_layers_nr = 4, 6582 .attached_layers = { 6583 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 6584 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 6585 }, 6586 }, 6587 6588 {/* second display */ 6589 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6590 .attached_layers_nr = 4, 6591 .attached_layers = { 6592 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 6593 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 6594 }, 6595 }, 6596 {/* third display */}, 6597 {/* fourth display */}, 6598 }, 6599 6600 { /* three display policy */ 6601 {/* main display */ 6602 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6603 .attached_layers_nr = 3, 6604 .attached_layers = { 6605 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 6606 }, 6607 }, 6608 6609 {/* second display */ 6610 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6611 .attached_layers_nr = 3, 6612 .attached_layers = { 6613 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 6614 }, 6615 }, 6616 6617 {/* third display */ 6618 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6619 .attached_layers_nr = 2, 6620 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 6621 }, 6622 6623 {/* fourth display */}, 6624 }, 6625 6626 { /* four display policy */ 6627 {/* main display */ 6628 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6629 .attached_layers_nr = 2, 6630 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 6631 }, 6632 6633 {/* second display */ 6634 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6635 .attached_layers_nr = 2, 6636 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 6637 }, 6638 6639 {/* third display */ 6640 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6641 .attached_layers_nr = 2, 6642 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 6643 }, 6644 6645 {/* fourth display */ 6646 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6647 .attached_layers_nr = 2, 6648 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 6649 }, 6650 }, 6651 6652 }; 6653 6654 static struct vop2_win_data rk3588_win_data[8] = { 6655 { 6656 .name = "Cluster0", 6657 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6658 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 6659 .type = CLUSTER_LAYER, 6660 .win_sel_port_offset = 0, 6661 .layer_sel_win_id = { 0, 0, 0, 0 }, 6662 .reg_offset = 0, 6663 .axi_id = 0, 6664 .axi_yrgb_id = 2, 6665 .axi_uv_id = 3, 6666 .pd_id = VOP2_PD_CLUSTER0, 6667 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6668 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6669 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6670 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6671 .max_upscale_factor = 4, 6672 .max_downscale_factor = 4, 6673 }, 6674 6675 { 6676 .name = "Cluster1", 6677 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6678 .type = CLUSTER_LAYER, 6679 .win_sel_port_offset = 1, 6680 .layer_sel_win_id = { 1, 1, 1, 1 }, 6681 .reg_offset = 0x200, 6682 .axi_id = 0, 6683 .axi_yrgb_id = 6, 6684 .axi_uv_id = 7, 6685 .pd_id = VOP2_PD_CLUSTER1, 6686 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6687 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6688 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6689 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6690 .max_upscale_factor = 4, 6691 .max_downscale_factor = 4, 6692 }, 6693 6694 { 6695 .name = "Cluster2", 6696 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 6697 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 6698 .type = CLUSTER_LAYER, 6699 .win_sel_port_offset = 2, 6700 .layer_sel_win_id = { 4, 4, 4, 4 }, 6701 .reg_offset = 0x400, 6702 .axi_id = 1, 6703 .axi_yrgb_id = 2, 6704 .axi_uv_id = 3, 6705 .pd_id = VOP2_PD_CLUSTER2, 6706 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6707 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6708 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6709 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6710 .max_upscale_factor = 4, 6711 .max_downscale_factor = 4, 6712 }, 6713 6714 { 6715 .name = "Cluster3", 6716 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 6717 .type = CLUSTER_LAYER, 6718 .win_sel_port_offset = 3, 6719 .layer_sel_win_id = { 5, 5, 5, 5 }, 6720 .reg_offset = 0x600, 6721 .axi_id = 1, 6722 .axi_yrgb_id = 6, 6723 .axi_uv_id = 7, 6724 .pd_id = VOP2_PD_CLUSTER3, 6725 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6726 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6727 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6728 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6729 .max_upscale_factor = 4, 6730 .max_downscale_factor = 4, 6731 }, 6732 6733 { 6734 .name = "Esmart0", 6735 .phys_id = ROCKCHIP_VOP2_ESMART0, 6736 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 6737 .type = ESMART_LAYER, 6738 .win_sel_port_offset = 4, 6739 .layer_sel_win_id = { 2, 2, 2, 2 }, 6740 .reg_offset = 0, 6741 .axi_id = 0, 6742 .axi_yrgb_id = 0x0a, 6743 .axi_uv_id = 0x0b, 6744 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6745 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6746 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6747 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6748 .max_upscale_factor = 8, 6749 .max_downscale_factor = 8, 6750 }, 6751 6752 { 6753 .name = "Esmart1", 6754 .phys_id = ROCKCHIP_VOP2_ESMART1, 6755 .type = ESMART_LAYER, 6756 .win_sel_port_offset = 5, 6757 .layer_sel_win_id = { 3, 3, 3, 3 }, 6758 .reg_offset = 0x200, 6759 .axi_id = 0, 6760 .axi_yrgb_id = 0x0c, 6761 .axi_uv_id = 0x0d, 6762 .pd_id = VOP2_PD_ESMART, 6763 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6764 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6765 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6766 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6767 .max_upscale_factor = 8, 6768 .max_downscale_factor = 8, 6769 }, 6770 6771 { 6772 .name = "Esmart2", 6773 .phys_id = ROCKCHIP_VOP2_ESMART2, 6774 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 6775 .type = ESMART_LAYER, 6776 .win_sel_port_offset = 6, 6777 .layer_sel_win_id = { 6, 6, 6, 6 }, 6778 .reg_offset = 0x400, 6779 .axi_id = 1, 6780 .axi_yrgb_id = 0x0a, 6781 .axi_uv_id = 0x0b, 6782 .pd_id = VOP2_PD_ESMART, 6783 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6784 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6785 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6786 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6787 .max_upscale_factor = 8, 6788 .max_downscale_factor = 8, 6789 }, 6790 6791 { 6792 .name = "Esmart3", 6793 .phys_id = ROCKCHIP_VOP2_ESMART3, 6794 .type = ESMART_LAYER, 6795 .win_sel_port_offset = 7, 6796 .layer_sel_win_id = { 7, 7, 7, 7 }, 6797 .reg_offset = 0x600, 6798 .axi_id = 1, 6799 .axi_yrgb_id = 0x0c, 6800 .axi_uv_id = 0x0d, 6801 .pd_id = VOP2_PD_ESMART, 6802 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6803 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6804 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6805 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6806 .max_upscale_factor = 8, 6807 .max_downscale_factor = 8, 6808 }, 6809 }; 6810 6811 static struct dsc_error_info dsc_ecw[] = { 6812 {0x00000000, "no error detected by DSC encoder"}, 6813 {0x0030ffff, "bits per component error"}, 6814 {0x0040ffff, "multiple mode error"}, 6815 {0x0050ffff, "line buffer depth error"}, 6816 {0x0060ffff, "minor version error"}, 6817 {0x0070ffff, "picture height error"}, 6818 {0x0080ffff, "picture width error"}, 6819 {0x0090ffff, "number of slices error"}, 6820 {0x00c0ffff, "slice height Error "}, 6821 {0x00d0ffff, "slice width error"}, 6822 {0x00e0ffff, "second line BPG offset error"}, 6823 {0x00f0ffff, "non second line BPG offset error"}, 6824 {0x0100ffff, "PPS ID error"}, 6825 {0x0110ffff, "bits per pixel (BPP) Error"}, 6826 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 6827 6828 {0x01510001, "slice 0 RC buffer model overflow error"}, 6829 {0x01510002, "slice 1 RC buffer model overflow error"}, 6830 {0x01510004, "slice 2 RC buffer model overflow error"}, 6831 {0x01510008, "slice 3 RC buffer model overflow error"}, 6832 {0x01510010, "slice 4 RC buffer model overflow error"}, 6833 {0x01510020, "slice 5 RC buffer model overflow error"}, 6834 {0x01510040, "slice 6 RC buffer model overflow error"}, 6835 {0x01510080, "slice 7 RC buffer model overflow error"}, 6836 6837 {0x01610001, "slice 0 RC buffer model underflow error"}, 6838 {0x01610002, "slice 1 RC buffer model underflow error"}, 6839 {0x01610004, "slice 2 RC buffer model underflow error"}, 6840 {0x01610008, "slice 3 RC buffer model underflow error"}, 6841 {0x01610010, "slice 4 RC buffer model underflow error"}, 6842 {0x01610020, "slice 5 RC buffer model underflow error"}, 6843 {0x01610040, "slice 6 RC buffer model underflow error"}, 6844 {0x01610080, "slice 7 RC buffer model underflow error"}, 6845 6846 {0xffffffff, "unsuccessful RESET cycle status"}, 6847 {0x00a0ffff, "ICH full error precision settings error"}, 6848 {0x0020ffff, "native mode"}, 6849 }; 6850 6851 static struct dsc_error_info dsc_buffer_flow[] = { 6852 {0x00000000, "rate buffer status"}, 6853 {0x00000001, "line buffer status"}, 6854 {0x00000002, "decoder model status"}, 6855 {0x00000003, "pixel buffer status"}, 6856 {0x00000004, "balance fifo buffer status"}, 6857 {0x00000005, "syntax element fifo status"}, 6858 }; 6859 6860 static struct vop2_dsc_data rk3588_dsc_data[] = { 6861 { 6862 .id = ROCKCHIP_VOP2_DSC_8K, 6863 .pd_id = VOP2_PD_DSC_8K, 6864 .max_slice_num = 8, 6865 .max_linebuf_depth = 11, 6866 .min_bits_per_pixel = 8, 6867 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 6868 .dsc_txp_clk_name = "dsc_8k_txp_clk", 6869 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 6870 .dsc_cds_clk_name = "dsc_8k_cds_clk", 6871 }, 6872 6873 { 6874 .id = ROCKCHIP_VOP2_DSC_4K, 6875 .pd_id = VOP2_PD_DSC_4K, 6876 .max_slice_num = 2, 6877 .max_linebuf_depth = 11, 6878 .min_bits_per_pixel = 8, 6879 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 6880 .dsc_txp_clk_name = "dsc_4k_txp_clk", 6881 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 6882 .dsc_cds_clk_name = "dsc_4k_cds_clk", 6883 }, 6884 }; 6885 6886 static struct vop2_vp_data rk3588_vp_data[4] = { 6887 { 6888 .splice_vp_id = 1, 6889 .feature = VOP_FEATURE_OUTPUT_10BIT, 6890 .pre_scan_max_dly = 54, 6891 .max_dclk = 600000, 6892 .max_output = {7680, 4320}, 6893 }, 6894 { 6895 .feature = VOP_FEATURE_OUTPUT_10BIT, 6896 .pre_scan_max_dly = 54, 6897 .max_dclk = 600000, 6898 .max_output = {4096, 2304}, 6899 }, 6900 { 6901 .feature = VOP_FEATURE_OUTPUT_10BIT, 6902 .pre_scan_max_dly = 52, 6903 .max_dclk = 600000, 6904 .max_output = {4096, 2304}, 6905 }, 6906 { 6907 .feature = 0, 6908 .pre_scan_max_dly = 52, 6909 .max_dclk = 200000, 6910 .max_output = {1920, 1080}, 6911 }, 6912 }; 6913 6914 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 6915 { 6916 .id = VOP2_PD_CLUSTER0, 6917 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 6918 }, 6919 { 6920 .id = VOP2_PD_CLUSTER1, 6921 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 6922 .parent_id = VOP2_PD_CLUSTER0, 6923 }, 6924 { 6925 .id = VOP2_PD_CLUSTER2, 6926 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 6927 .parent_id = VOP2_PD_CLUSTER0, 6928 }, 6929 { 6930 .id = VOP2_PD_CLUSTER3, 6931 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 6932 .parent_id = VOP2_PD_CLUSTER0, 6933 }, 6934 { 6935 .id = VOP2_PD_ESMART, 6936 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 6937 BIT(ROCKCHIP_VOP2_ESMART2) | 6938 BIT(ROCKCHIP_VOP2_ESMART3), 6939 }, 6940 { 6941 .id = VOP2_PD_DSC_8K, 6942 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 6943 }, 6944 { 6945 .id = VOP2_PD_DSC_4K, 6946 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 6947 }, 6948 }; 6949 6950 const struct vop2_data rk3588_vop = { 6951 .version = VOP_VERSION_RK3588, 6952 .nr_vps = 4, 6953 .vp_data = rk3588_vp_data, 6954 .win_data = rk3588_win_data, 6955 .plane_mask = rk3588_vp_plane_mask[0], 6956 .plane_table = rk3588_plane_table, 6957 .pd = rk3588_vop_pd_data, 6958 .dsc = rk3588_dsc_data, 6959 .dsc_error_ecw = dsc_ecw, 6960 .dsc_error_buffer_flow = dsc_buffer_flow, 6961 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 6962 .nr_layers = 8, 6963 .nr_mixers = 7, 6964 .nr_gammas = 4, 6965 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 6966 .nr_dscs = 2, 6967 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 6968 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 6969 .dump_regs = rk3588_dump_regs, 6970 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 6971 }; 6972 6973 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 6974 .preinit = rockchip_vop2_preinit, 6975 .prepare = rockchip_vop2_prepare, 6976 .init = rockchip_vop2_init, 6977 .set_plane = rockchip_vop2_set_plane, 6978 .enable = rockchip_vop2_enable, 6979 .disable = rockchip_vop2_disable, 6980 .fixup_dts = rockchip_vop2_fixup_dts, 6981 .send_mcu_cmd = rockchip_vop2_send_mcu_cmd, 6982 .check = rockchip_vop2_check, 6983 .mode_valid = rockchip_vop2_mode_valid, 6984 .mode_fixup = rockchip_vop2_mode_fixup, 6985 .plane_check = rockchip_vop2_plane_check, 6986 .regs_dump = rockchip_vop2_regs_dump, 6987 .active_regs_dump = rockchip_vop2_active_regs_dump, 6988 .apply_soft_te = rockchip_vop2_apply_soft_te, 6989 }; 6990