xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 9cda7f1d9bcccb96b6b76fbf51525ab5bc628aee)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <clk.h>
21 #include <asm/arch/clock.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 
32 #include "rockchip_display.h"
33 #include "rockchip_crtc.h"
34 #include "rockchip_connector.h"
35 
36 /* System registers definition */
37 #define RK3568_REG_CFG_DONE			0x000
38 #define	CFG_DONE_EN				BIT(15)
39 
40 #define RK3568_VERSION_INFO			0x004
41 #define EN_MASK					1
42 
43 #define RK3568_AUTO_GATING_CTRL			0x008
44 
45 #define RK3568_SYS_AXI_LUT_CTRL			0x024
46 #define LUT_DMA_EN_SHIFT			0
47 
48 #define RK3568_DSP_IF_EN			0x028
49 #define RGB_EN_SHIFT				0
50 #define RK3588_DP0_EN_SHIFT			0
51 #define RK3588_DP1_EN_SHIFT			1
52 #define RK3588_RGB_EN_SHIFT			8
53 #define HDMI0_EN_SHIFT				1
54 #define EDP0_EN_SHIFT				3
55 #define RK3588_EDP0_EN_SHIFT			2
56 #define RK3588_HDMI0_EN_SHIFT			3
57 #define MIPI0_EN_SHIFT				4
58 #define RK3588_EDP1_EN_SHIFT			4
59 #define RK3588_HDMI1_EN_SHIFT			5
60 #define RK3588_MIPI0_EN_SHIFT                   6
61 #define MIPI1_EN_SHIFT				20
62 #define RK3588_MIPI1_EN_SHIFT                   7
63 #define LVDS0_EN_SHIFT				5
64 #define LVDS1_EN_SHIFT				24
65 #define BT1120_EN_SHIFT				6
66 #define BT656_EN_SHIFT				7
67 #define IF_MUX_MASK				3
68 #define RGB_MUX_SHIFT				8
69 #define HDMI0_MUX_SHIFT				10
70 #define RK3588_DP0_MUX_SHIFT			12
71 #define RK3588_DP1_MUX_SHIFT			14
72 #define EDP0_MUX_SHIFT				14
73 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
74 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
75 #define MIPI0_MUX_SHIFT				16
76 #define RK3588_MIPI0_MUX_SHIFT			20
77 #define MIPI1_MUX_SHIFT				21
78 #define LVDS0_MUX_SHIFT				18
79 #define LVDS1_MUX_SHIFT				25
80 
81 #define RK3568_DSP_IF_CTRL			0x02c
82 #define LVDS_DUAL_EN_SHIFT			0
83 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
84 #define LVDS_DUAL_SWAP_EN_SHIFT			2
85 #define BT656_UV_SWAP				4
86 #define BT656_YC_SWAP				5
87 #define BT656_DCLK_POL				6
88 #define RK3588_HDMI_DUAL_EN_SHIFT		8
89 #define RK3588_EDP_DUAL_EN_SHIFT		8
90 #define RK3588_DP_DUAL_EN_SHIFT			9
91 #define RK3568_MIPI_DUAL_EN_SHIFT		10
92 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
93 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
94 
95 #define RK3568_DSP_IF_POL			0x030
96 #define IF_CTRL_REG_DONE_IMD_MASK		1
97 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
98 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
99 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
100 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
101 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
102 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
103 
104 #define RK3588_DP0_PIN_POL_SHIFT		8
105 #define RK3588_DP1_PIN_POL_SHIFT		12
106 #define RK3588_IF_PIN_POL_MASK			0x7
107 
108 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT		3
109 
110 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
111 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
112 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
113 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
114 #define MIPI0_PIXCLK_DIV_SHIFT			24
115 #define MIPI1_PIXCLK_DIV_SHIFT			26
116 
117 #define RK3568_SYS_OTP_WIN_EN			0x50
118 #define OTP_WIN_EN_SHIFT			0
119 #define RK3568_SYS_LUT_PORT_SEL			0x58
120 #define GAMMA_PORT_SEL_MASK			0x3
121 #define GAMMA_PORT_SEL_SHIFT			0
122 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
123 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
124 #define PORT_MERGE_EN_SHIFT			16
125 #define ESMART_LB_MODE_SEL_MASK			0x3
126 #define ESMART_LB_MODE_SEL_SHIFT		26
127 
128 #define RK3568_SYS_PD_CTRL			0x034
129 #define RK3568_VP0_LINE_FLAG			0x70
130 #define RK3568_VP1_LINE_FLAG			0x74
131 #define RK3568_VP2_LINE_FLAG			0x78
132 #define RK3568_SYS0_INT_EN			0x80
133 #define RK3568_SYS0_INT_CLR			0x84
134 #define RK3568_SYS0_INT_STATUS			0x88
135 #define RK3568_SYS1_INT_EN			0x90
136 #define RK3568_SYS1_INT_CLR			0x94
137 #define RK3568_SYS1_INT_STATUS			0x98
138 #define RK3568_VP0_INT_EN			0xA0
139 #define RK3568_VP0_INT_CLR			0xA4
140 #define RK3568_VP0_INT_STATUS			0xA8
141 #define RK3568_VP1_INT_EN			0xB0
142 #define RK3568_VP1_INT_CLR			0xB4
143 #define RK3568_VP1_INT_STATUS			0xB8
144 #define RK3568_VP2_INT_EN			0xC0
145 #define RK3568_VP2_INT_CLR			0xC4
146 #define RK3568_VP2_INT_STATUS			0xC8
147 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
148 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
149 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
150 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
151 #define RK3588_DSC_8K_PD_EN_SHIFT		5
152 #define RK3588_DSC_4K_PD_EN_SHIFT		6
153 #define RK3588_ESMART_PD_EN_SHIFT		7
154 
155 #define RK3568_SYS_STATUS0			0x60
156 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
157 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
158 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
159 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
160 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
161 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
162 #define RK3588_ESMART_PD_STATUS_SHIFT		15
163 
164 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
165 #define LINE_FLAG_NUM_MASK			0x1fff
166 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
167 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
168 
169 /* DSC CTRL registers definition */
170 #define RK3588_DSC_8K_SYS_CTRL			0x200
171 #define DSC_PORT_SEL_MASK			0x3
172 #define DSC_PORT_SEL_SHIFT			0
173 #define DSC_MAN_MODE_MASK			0x1
174 #define DSC_MAN_MODE_SHIFT			2
175 #define DSC_INTERFACE_MODE_MASK			0x3
176 #define DSC_INTERFACE_MODE_SHIFT		4
177 #define DSC_PIXEL_NUM_MASK			0x3
178 #define DSC_PIXEL_NUM_SHIFT			6
179 #define DSC_PXL_CLK_DIV_MASK			0x1
180 #define DSC_PXL_CLK_DIV_SHIFT			8
181 #define DSC_CDS_CLK_DIV_MASK			0x3
182 #define DSC_CDS_CLK_DIV_SHIFT			12
183 #define DSC_TXP_CLK_DIV_MASK			0x3
184 #define DSC_TXP_CLK_DIV_SHIFT			14
185 #define DSC_INIT_DLY_MODE_MASK			0x1
186 #define DSC_INIT_DLY_MODE_SHIFT			16
187 #define DSC_SCAN_EN_SHIFT			17
188 #define DSC_HALT_EN_SHIFT			18
189 
190 #define RK3588_DSC_8K_RST			0x204
191 #define RST_DEASSERT_MASK			0x1
192 #define RST_DEASSERT_SHIFT			0
193 
194 #define RK3588_DSC_8K_CFG_DONE			0x208
195 #define DSC_CFG_DONE_SHIFT			0
196 
197 #define RK3588_DSC_8K_INIT_DLY			0x20C
198 #define DSC_INIT_DLY_NUM_MASK			0xffff
199 #define DSC_INIT_DLY_NUM_SHIFT			0
200 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
201 
202 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
203 #define DSC_HTOTAL_PW_MASK			0xffffffff
204 #define DSC_HTOTAL_PW_SHIFT			0
205 
206 #define RK3588_DSC_8K_HACT_ST_END		0x214
207 #define DSC_HACT_ST_END_MASK			0xffffffff
208 #define DSC_HACT_ST_END_SHIFT			0
209 
210 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
211 #define DSC_VTOTAL_PW_MASK			0xffffffff
212 #define DSC_VTOTAL_PW_SHIFT			0
213 
214 #define RK3588_DSC_8K_VACT_ST_END		0x21C
215 #define DSC_VACT_ST_END_MASK			0xffffffff
216 #define DSC_VACT_ST_END_SHIFT			0
217 
218 #define RK3588_DSC_8K_STATUS			0x220
219 
220 /* Overlay registers definition    */
221 #define RK3528_OVL_SYS				0x500
222 #define RK3528_OVL_SYS_PORT_SEL_IMD		0x504
223 #define RK3528_OVL_SYS_GATING_EN_IMD		0x508
224 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
225 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
226 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
227 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
228 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
229 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
230 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
231 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
232 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
233 
234 #define RK3528_OVL_PORT0_CTRL			0x600
235 #define RK3568_OVL_CTRL				0x600
236 #define OVL_MODE_SEL_MASK			0x1
237 #define OVL_MODE_SEL_SHIFT			0
238 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
239 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
240 #define RK3568_OVL_LAYER_SEL			0x604
241 #define LAYER_SEL_MASK				0xf
242 
243 #define RK3568_OVL_PORT_SEL			0x608
244 #define PORT_MUX_MASK				0xf
245 #define PORT_MUX_SHIFT				0
246 #define LAYER_SEL_PORT_MASK			0x3
247 #define LAYER_SEL_PORT_SHIFT			16
248 
249 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
250 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
251 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
252 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
253 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
254 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
255 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
256 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
257 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
258 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
259 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
260 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
261 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
262 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
263 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
264 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
265 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
266 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
267 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
268 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
269 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
270 #define RK3528_HDR_DST_COLOR_CTRL		0x664
271 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
272 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
273 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
274 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
275 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
276 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
277 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
278 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
279 #define BG_MIX_CTRL_MASK			0xff
280 #define BG_MIX_CTRL_SHIFT			24
281 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
282 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
283 #define RK3568_CLUSTER_DLY_NUM			0x6F0
284 #define RK3568_SMART_DLY_NUM			0x6F8
285 
286 #define RK3528_OVL_PORT1_CTRL			0x700
287 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
288 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
289 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
290 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
291 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
292 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
293 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
294 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
295 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
296 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
297 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
298 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
299 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
300 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
301 
302 /* Video Port registers definition */
303 #define RK3568_VP0_DSP_CTRL			0xC00
304 #define OUT_MODE_MASK				0xf
305 #define OUT_MODE_SHIFT				0
306 #define DATA_SWAP_MASK				0x1f
307 #define DATA_SWAP_SHIFT				8
308 #define DSP_BG_SWAP				0x1
309 #define DSP_RB_SWAP				0x2
310 #define DSP_RG_SWAP				0x4
311 #define DSP_DELTA_SWAP				0x8
312 #define CORE_DCLK_DIV_EN_SHIFT			4
313 #define P2I_EN_SHIFT				5
314 #define DSP_FILED_POL				6
315 #define INTERLACE_EN_SHIFT			7
316 #define DSP_X_MIR_EN_SHIFT			13
317 #define POST_DSP_OUT_R2Y_SHIFT			15
318 #define PRE_DITHER_DOWN_EN_SHIFT		16
319 #define DITHER_DOWN_EN_SHIFT			17
320 #define GAMMA_UPDATE_EN_SHIFT			22
321 #define DSP_LUT_EN_SHIFT			28
322 
323 #define STANDBY_EN_SHIFT			31
324 
325 #define RK3568_VP0_MIPI_CTRL			0xC04
326 #define DCLK_DIV2_SHIFT				4
327 #define DCLK_DIV2_MASK				0x3
328 #define MIPI_DUAL_EN_SHIFT			20
329 #define MIPI_DUAL_SWAP_EN_SHIFT			21
330 #define EDPI_TE_EN				28
331 #define EDPI_WMS_HOLD_EN			30
332 #define EDPI_WMS_FS				31
333 
334 
335 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
336 
337 #define RK3568_VP0_DCLK_SEL			0xC0C
338 
339 #define RK3568_VP0_3D_LUT_CTRL			0xC10
340 #define VP0_3D_LUT_EN_SHIFT				0
341 #define VP0_3D_LUT_UPDATE_SHIFT			2
342 
343 #define RK3588_VP0_CLK_CTRL			0xC0C
344 #define DCLK_CORE_DIV_SHIFT			0
345 #define DCLK_OUT_DIV_SHIFT			2
346 
347 #define RK3568_VP0_3D_LUT_MST			0xC20
348 
349 #define RK3568_VP0_DSP_BG			0xC2C
350 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
351 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
352 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
353 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
354 #define RK3568_VP0_POST_SCL_CTRL		0xC40
355 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
356 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
357 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
358 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
359 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
360 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
361 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
362 
363 #define RK3568_VP0_BCSH_CTRL			0xC60
364 #define BCSH_CTRL_Y2R_SHIFT			0
365 #define BCSH_CTRL_Y2R_MASK			0x1
366 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
367 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
368 #define BCSH_CTRL_R2Y_SHIFT			4
369 #define BCSH_CTRL_R2Y_MASK			0x1
370 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
371 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
372 
373 #define RK3568_VP0_BCSH_BCS			0xC64
374 #define BCSH_BRIGHTNESS_SHIFT			0
375 #define BCSH_BRIGHTNESS_MASK			0xFF
376 #define BCSH_CONTRAST_SHIFT			8
377 #define BCSH_CONTRAST_MASK			0x1FF
378 #define BCSH_SATURATION_SHIFT			20
379 #define BCSH_SATURATION_MASK			0x3FF
380 #define BCSH_OUT_MODE_SHIFT			30
381 #define BCSH_OUT_MODE_MASK			0x3
382 
383 #define RK3568_VP0_BCSH_H			0xC68
384 #define BCSH_SIN_HUE_SHIFT			0
385 #define BCSH_SIN_HUE_MASK			0x1FF
386 #define BCSH_COS_HUE_SHIFT			16
387 #define BCSH_COS_HUE_MASK			0x1FF
388 
389 #define RK3568_VP0_BCSH_COLOR			0xC6C
390 #define BCSH_EN_SHIFT				31
391 #define BCSH_EN_MASK				1
392 
393 #define RK3568_VP1_DSP_CTRL			0xD00
394 #define RK3568_VP1_MIPI_CTRL			0xD04
395 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
396 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
397 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
398 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
399 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
400 #define RK3568_VP1_POST_SCL_CTRL		0xD40
401 #define RK3568_VP1_DSP_HACT_INFO		0xD34
402 #define RK3568_VP1_DSP_VACT_INFO		0xD38
403 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
404 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
405 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
406 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
407 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
408 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
409 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
410 
411 #define RK3568_VP2_DSP_CTRL			0xE00
412 #define RK3568_VP2_MIPI_CTRL			0xE04
413 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
414 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
415 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
416 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
417 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
418 #define RK3568_VP2_POST_SCL_CTRL		0xE40
419 #define RK3568_VP2_DSP_HACT_INFO		0xE34
420 #define RK3568_VP2_DSP_VACT_INFO		0xE38
421 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
422 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
423 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
424 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
425 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
426 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
427 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
428 
429 /* Cluster0 register definition */
430 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
431 #define CLUSTER_YUV2RGB_EN_SHIFT		8
432 #define CLUSTER_RGB2YUV_EN_SHIFT		9
433 #define CLUSTER_CSC_MODE_SHIFT			10
434 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
435 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
436 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
437 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
438 #define AVG2_MASK				0x1
439 #define CLUSTER_AVG2_SHIFT			18
440 #define AVG4_MASK				0x1
441 #define CLUSTER_AVG4_SHIFT			19
442 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
443 #define CLUSTER_XGT_EN_SHIFT			24
444 #define XGT_MODE_MASK				0x3
445 #define CLUSTER_XGT_MODE_SHIFT			25
446 #define CLUSTER_XAVG_EN_SHIFT			27
447 #define CLUSTER_YRGB_GT2_SHIFT			28
448 #define CLUSTER_YRGB_GT4_SHIFT			29
449 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
450 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
451 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
452 #define CLUSTER_AXI_UV_ID_MASK			0x1f
453 #define CLUSTER_AXI_UV_ID_SHIFT			5
454 
455 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
456 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
457 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
458 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
459 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
460 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
461 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
462 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
463 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
464 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
465 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
466 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
467 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
468 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
469 
470 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
471 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
472 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
473 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
474 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
475 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
476 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
477 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
478 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
479 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
480 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
481 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
482 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
483 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
484 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
485 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
486 
487 #define RK3568_CLUSTER0_CTRL			0x1100
488 #define CLUSTER_EN_SHIFT			0
489 #define CLUSTER_AXI_ID_MASK			0x1
490 #define CLUSTER_AXI_ID_SHIFT			13
491 
492 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
493 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
494 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
495 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
496 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
497 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
498 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
499 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
500 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
501 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
502 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
503 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
504 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
505 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
506 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
507 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
508 
509 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
510 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
511 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
512 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
513 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
514 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
515 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
516 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
517 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
518 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
519 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
520 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
521 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
522 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
523 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
524 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
525 
526 #define RK3568_CLUSTER1_CTRL			0x1300
527 
528 /* Esmart register definition */
529 #define RK3568_ESMART0_CTRL0			0x1800
530 #define RGB2YUV_EN_SHIFT			1
531 #define CSC_MODE_SHIFT				2
532 #define CSC_MODE_MASK				0x3
533 #define ESMART_LB_SELECT_SHIFT			12
534 #define ESMART_LB_SELECT_MASK			0x3
535 
536 #define RK3568_ESMART0_CTRL1			0x1804
537 #define ESMART_AXI_YRGB_ID_MASK			0x1f
538 #define ESMART_AXI_YRGB_ID_SHIFT		4
539 #define ESMART_AXI_UV_ID_MASK			0x1f
540 #define ESMART_AXI_UV_ID_SHIFT			12
541 #define YMIRROR_EN_SHIFT			31
542 
543 #define RK3568_ESMART0_AXI_CTRL			0x1808
544 #define ESMART_AXI_ID_MASK			0x1
545 #define ESMART_AXI_ID_SHIFT			1
546 
547 #define RK3568_ESMART0_REGION0_CTRL		0x1810
548 #define WIN_EN_SHIFT				0
549 #define WIN_FORMAT_MASK				0x1f
550 #define WIN_FORMAT_SHIFT			1
551 #define REGION0_RB_SWAP_SHIFT			14
552 #define ESMART_XAVG_EN_SHIFT			20
553 #define ESMART_XGT_EN_SHIFT			21
554 #define ESMART_XGT_MODE_SHIFT			22
555 
556 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
557 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
558 #define RK3568_ESMART0_REGION0_VIR		0x181C
559 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
560 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
561 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
562 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
563 #define YRGB_XSCL_MODE_MASK			0x3
564 #define YRGB_XSCL_MODE_SHIFT			0
565 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
566 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
567 #define YRGB_YSCL_MODE_MASK			0x3
568 #define YRGB_YSCL_MODE_SHIFT			4
569 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
570 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
571 
572 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
573 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
574 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
575 #define RK3568_ESMART0_REGION1_CTRL		0x1840
576 #define YRGB_GT2_MASK				0x1
577 #define YRGB_GT2_SHIFT				8
578 #define YRGB_GT4_MASK				0x1
579 #define YRGB_GT4_SHIFT				9
580 
581 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
582 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
583 #define RK3568_ESMART0_REGION1_VIR		0x184C
584 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
585 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
586 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
587 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
588 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
589 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
590 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
591 #define RK3568_ESMART0_REGION2_CTRL		0x1870
592 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
593 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
594 #define RK3568_ESMART0_REGION2_VIR		0x187C
595 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
596 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
597 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
598 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
599 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
600 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
601 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
602 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
603 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
604 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
605 #define RK3568_ESMART0_REGION3_VIR		0x18AC
606 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
607 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
608 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
609 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
610 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
611 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
612 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
613 
614 #define RK3568_ESMART1_CTRL0			0x1A00
615 #define RK3568_ESMART1_CTRL1			0x1A04
616 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
617 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
618 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
619 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
620 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
621 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
622 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
623 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
624 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
625 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
626 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
627 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
628 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
629 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
630 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
631 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
632 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
633 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
634 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
635 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
636 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
637 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
638 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
639 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
640 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
641 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
642 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
643 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
644 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
645 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
646 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
647 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
648 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
649 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
650 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
651 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
652 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
653 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
654 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
655 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
656 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
657 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
658 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
659 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
660 
661 #define RK3568_SMART0_CTRL0			0x1C00
662 #define RK3568_SMART0_CTRL1			0x1C04
663 #define RK3568_SMART0_REGION0_CTRL		0x1C10
664 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
665 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
666 #define RK3568_SMART0_REGION0_VIR		0x1C1C
667 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
668 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
669 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
670 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
671 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
672 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
673 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
674 #define RK3568_SMART0_REGION1_CTRL		0x1C40
675 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
676 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
677 #define RK3568_SMART0_REGION1_VIR		0x1C4C
678 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
679 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
680 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
681 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
682 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
683 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
684 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
685 #define RK3568_SMART0_REGION2_CTRL		0x1C70
686 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
687 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
688 #define RK3568_SMART0_REGION2_VIR		0x1C7C
689 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
690 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
691 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
692 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
693 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
694 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
695 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
696 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
697 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
698 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
699 #define RK3568_SMART0_REGION3_VIR		0x1CAC
700 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
701 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
702 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
703 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
704 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
705 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
706 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
707 
708 #define RK3568_SMART1_CTRL0			0x1E00
709 #define RK3568_SMART1_CTRL1			0x1E04
710 #define RK3568_SMART1_REGION0_CTRL		0x1E10
711 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
712 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
713 #define RK3568_SMART1_REGION0_VIR		0x1E1C
714 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
715 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
716 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
717 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
718 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
719 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
720 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
721 #define RK3568_SMART1_REGION1_CTRL		0x1E40
722 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
723 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
724 #define RK3568_SMART1_REGION1_VIR		0x1E4C
725 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
726 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
727 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
728 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
729 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
730 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
731 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
732 #define RK3568_SMART1_REGION2_CTRL		0x1E70
733 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
734 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
735 #define RK3568_SMART1_REGION2_VIR		0x1E7C
736 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
737 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
738 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
739 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
740 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
741 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
742 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
743 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
744 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
745 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
746 #define RK3568_SMART1_REGION3_VIR		0x1EAC
747 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
748 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
749 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
750 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
751 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
752 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
753 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
754 
755 /* DSC 8K/4K register definition */
756 #define RK3588_DSC_8K_PPS0_3			0x4000
757 #define RK3588_DSC_8K_CTRL0			0x40A0
758 #define DSC_EN_SHIFT				0
759 #define DSC_RBIT_SHIFT				2
760 #define DSC_RBYT_SHIFT				3
761 #define DSC_FLAL_SHIFT				4
762 #define DSC_MER_SHIFT				5
763 #define DSC_EPB_SHIFT				6
764 #define DSC_EPL_SHIFT				7
765 #define DSC_NSLC_SHIFT				16
766 #define DSC_SBO_SHIFT				28
767 #define DSC_IFEP_SHIFT				29
768 #define DSC_PPS_UPD_SHIFT			31
769 
770 #define RK3588_DSC_8K_CTRL1			0x40A4
771 #define RK3588_DSC_8K_STS0			0x40A8
772 #define RK3588_DSC_8K_ERS			0x40C4
773 
774 #define RK3588_DSC_4K_PPS0_3			0x4100
775 #define RK3588_DSC_4K_CTRL0			0x41A0
776 #define RK3588_DSC_4K_CTRL1			0x41A4
777 #define RK3588_DSC_4K_STS0			0x41A8
778 #define RK3588_DSC_4K_ERS			0x41C4
779 
780 #define RK3568_MAX_REG				0x1ED0
781 
782 #define RK3568_GRF_VO_CON1			0x0364
783 #define GRF_BT656_CLK_INV_SHIFT			1
784 #define GRF_BT1120_CLK_INV_SHIFT		2
785 #define GRF_RGB_DCLK_INV_SHIFT			3
786 
787 #define RK3588_GRF_VOP_CON2			0x0008
788 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
789 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
790 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
791 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
792 
793 #define RK3588_GRF_VO1_CON0			0x0000
794 #define HDMI_SYNC_POL_MASK			0x3
795 #define HDMI0_SYNC_POL_SHIFT			5
796 #define HDMI1_SYNC_POL_SHIFT			7
797 
798 #define RK3588_PMU_BISR_CON3			0x20C
799 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
800 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
801 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
802 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
803 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
804 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
805 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
806 
807 #define RK3588_PMU_BISR_STATUS5			0x294
808 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
809 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
810 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
811 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
812 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
813 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
814 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
815 
816 #define VOP2_LAYER_MAX				8
817 
818 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
819 
820 #define VOP_FEATURE_OUTPUT_10BIT		BIT(0)
821 
822 /* KHz */
823 #define VOP2_MAX_DCLK_RATE			600000
824 
825 /*
826  * vop2 dsc id
827  */
828 #define ROCKCHIP_VOP2_DSC_8K	0
829 #define ROCKCHIP_VOP2_DSC_4K	1
830 
831 /*
832  * vop2 internal power domain id,
833  * should be all none zero, 0 will be
834  * treat as invalid;
835  */
836 #define VOP2_PD_CLUSTER0			BIT(0)
837 #define VOP2_PD_CLUSTER1			BIT(1)
838 #define VOP2_PD_CLUSTER2			BIT(2)
839 #define VOP2_PD_CLUSTER3			BIT(3)
840 #define VOP2_PD_DSC_8K				BIT(5)
841 #define VOP2_PD_DSC_4K				BIT(6)
842 #define VOP2_PD_ESMART				BIT(7)
843 
844 #define VOP2_PLANE_NO_SCALING			BIT(16)
845 
846 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
847 #define VOP_FEATURE_AFBDC		BIT(1)
848 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
849 #define VOP_FEATURE_HDR10		BIT(3)
850 #define VOP_FEATURE_NEXT_HDR		BIT(4)
851 /* a feature to splice two windows and two vps to support resolution > 4096 */
852 #define VOP_FEATURE_SPLICE		BIT(5)
853 #define VOP_FEATURE_OVERSCAN		BIT(6)
854 
855 #define WIN_FEATURE_HDR2SDR		BIT(0)
856 #define WIN_FEATURE_SDR2HDR		BIT(1)
857 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
858 #define WIN_FEATURE_AFBDC		BIT(3)
859 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
860 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
861 /* a mirror win can only get fb address
862  * from source win:
863  * Cluster1---->Cluster0
864  * Esmart1 ---->Esmart0
865  * Smart1  ---->Smart0
866  * This is a feather on rk3566
867  */
868 #define WIN_FEATURE_MIRROR		BIT(6)
869 #define WIN_FEATURE_MULTI_AREA		BIT(7)
870 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
871 
872 #define V4L2_COLORSPACE_BT709F		0xfe
873 #define V4L2_COLORSPACE_BT2020F		0xff
874 
875 enum vop_csc_format {
876 	CSC_BT601L,
877 	CSC_BT709L,
878 	CSC_BT601F,
879 	CSC_BT2020,
880 	CSC_BT709L_13BIT,
881 	CSC_BT709F_13BIT,
882 	CSC_BT2020L_13BIT,
883 	CSC_BT2020F_13BIT,
884 };
885 
886 enum vop_csc_bit_depth {
887 	CSC_10BIT_DEPTH,
888 	CSC_13BIT_DEPTH,
889 };
890 
891 enum vop2_pol {
892 	HSYNC_POSITIVE = 0,
893 	VSYNC_POSITIVE = 1,
894 	DEN_NEGATIVE   = 2,
895 	DCLK_INVERT    = 3
896 };
897 
898 enum vop2_bcsh_out_mode {
899 	BCSH_OUT_MODE_BLACK,
900 	BCSH_OUT_MODE_BLUE,
901 	BCSH_OUT_MODE_COLOR_BAR,
902 	BCSH_OUT_MODE_NORMAL_VIDEO,
903 };
904 
905 #define _VOP_REG(off, _mask, _shift, _write_mask) \
906 		{ \
907 		 .offset = off, \
908 		 .mask = _mask, \
909 		 .shift = _shift, \
910 		 .write_mask = _write_mask, \
911 		}
912 
913 #define VOP_REG(off, _mask, _shift) \
914 		_VOP_REG(off, _mask, _shift, false)
915 enum dither_down_mode {
916 	RGB888_TO_RGB565 = 0x0,
917 	RGB888_TO_RGB666 = 0x1
918 };
919 
920 enum vop2_video_ports_id {
921 	VOP2_VP0,
922 	VOP2_VP1,
923 	VOP2_VP2,
924 	VOP2_VP3,
925 	VOP2_VP_MAX,
926 };
927 
928 enum vop2_layer_type {
929 	CLUSTER_LAYER = 0,
930 	ESMART_LAYER = 1,
931 	SMART_LAYER = 2,
932 };
933 
934 /* This define must same with kernel win phy id */
935 enum vop2_layer_phy_id {
936 	ROCKCHIP_VOP2_CLUSTER0 = 0,
937 	ROCKCHIP_VOP2_CLUSTER1,
938 	ROCKCHIP_VOP2_ESMART0,
939 	ROCKCHIP_VOP2_ESMART1,
940 	ROCKCHIP_VOP2_SMART0,
941 	ROCKCHIP_VOP2_SMART1,
942 	ROCKCHIP_VOP2_CLUSTER2,
943 	ROCKCHIP_VOP2_CLUSTER3,
944 	ROCKCHIP_VOP2_ESMART2,
945 	ROCKCHIP_VOP2_ESMART3,
946 	ROCKCHIP_VOP2_LAYER_MAX,
947 };
948 
949 enum vop2_scale_up_mode {
950 	VOP2_SCALE_UP_NRST_NBOR,
951 	VOP2_SCALE_UP_BIL,
952 	VOP2_SCALE_UP_BIC,
953 };
954 
955 enum vop2_scale_down_mode {
956 	VOP2_SCALE_DOWN_NRST_NBOR,
957 	VOP2_SCALE_DOWN_BIL,
958 	VOP2_SCALE_DOWN_AVG,
959 };
960 
961 enum scale_mode {
962 	SCALE_NONE = 0x0,
963 	SCALE_UP   = 0x1,
964 	SCALE_DOWN = 0x2
965 };
966 
967 enum vop_dsc_interface_mode {
968 	VOP_DSC_IF_DISABLE = 0,
969 	VOP_DSC_IF_HDMI = 1,
970 	VOP_DSC_IF_MIPI_DS_MODE = 2,
971 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
972 };
973 
974 enum vop3_pre_scale_down_mode {
975 	VOP3_PRE_SCALE_UNSPPORT,
976 	VOP3_PRE_SCALE_DOWN_GT,
977 	VOP3_PRE_SCALE_DOWN_AVG,
978 };
979 
980 enum vop3_esmart_lb_mode {
981 	VOP3_ESMART_8K_MODE,
982 	VOP3_ESMART_4K_4K_MODE,
983 	VOP3_ESMART_4K_2K_2K_MODE,
984 	VOP3_ESMART_2K_2K_2K_2K_MODE,
985 };
986 
987 struct vop2_layer {
988 	u8 id;
989 	/**
990 	 * @win_phys_id: window id of the layer selected.
991 	 * Every layer must make sure to select different
992 	 * windows of others.
993 	 */
994 	u8 win_phys_id;
995 };
996 
997 struct vop2_power_domain_data {
998 	u8 id;
999 	u8 parent_id;
1000 	/*
1001 	 * @module_id_mask: module id of which module this power domain is belongs to.
1002 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1003 	 */
1004 	u32 module_id_mask;
1005 };
1006 
1007 struct vop2_win_data {
1008 	char *name;
1009 	u8 phys_id;
1010 	enum vop2_layer_type type;
1011 	u8 win_sel_port_offset;
1012 	u8 layer_sel_win_id[VOP2_VP_MAX];
1013 	u8 axi_id;
1014 	u8 axi_uv_id;
1015 	u8 axi_yrgb_id;
1016 	u8 splice_win_id;
1017 	u8 pd_id;
1018 	u8 hsu_filter_mode;
1019 	u8 hsd_filter_mode;
1020 	u8 vsu_filter_mode;
1021 	u8 vsd_filter_mode;
1022 	u8 hsd_pre_filter_mode;
1023 	u8 vsd_pre_filter_mode;
1024 	u8 scale_engine_num;
1025 	u32 reg_offset;
1026 	u32 max_upscale_factor;
1027 	u32 max_downscale_factor;
1028 	bool splice_mode_right;
1029 };
1030 
1031 struct vop2_vp_data {
1032 	u32 feature;
1033 	u8 pre_scan_max_dly;
1034 	u8 splice_vp_id;
1035 	struct vop_rect max_output;
1036 	u32 max_dclk;
1037 };
1038 
1039 struct vop2_plane_table {
1040 	enum vop2_layer_phy_id plane_id;
1041 	enum vop2_layer_type plane_type;
1042 };
1043 
1044 struct vop2_vp_plane_mask {
1045 	u8 primary_plane_id; /* use this win to show logo */
1046 	u8 attached_layers_nr; /* number layers attach to this vp */
1047 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1048 	u32 plane_mask;
1049 	int cursor_plane_id;
1050 };
1051 
1052 struct vop2_dsc_data {
1053 	u8 id;
1054 	u8 pd_id;
1055 	u8 max_slice_num;
1056 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1057 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1058 	const char *dsc_txp_clk_src_name;
1059 	const char *dsc_txp_clk_name;
1060 	const char *dsc_pxl_clk_name;
1061 	const char *dsc_cds_clk_name;
1062 };
1063 
1064 struct dsc_error_info {
1065 	u32 dsc_error_val;
1066 	char dsc_error_info[50];
1067 };
1068 
1069 struct vop2_data {
1070 	u32 version;
1071 	u32 esmart_lb_mode;
1072 	struct vop2_vp_data *vp_data;
1073 	struct vop2_win_data *win_data;
1074 	struct vop2_vp_plane_mask *plane_mask;
1075 	struct vop2_plane_table *plane_table;
1076 	struct vop2_power_domain_data *pd;
1077 	struct vop2_dsc_data *dsc;
1078 	struct dsc_error_info *dsc_error_ecw;
1079 	struct dsc_error_info *dsc_error_buffer_flow;
1080 	u8 *vp_primary_plane_order;
1081 	u8 nr_vps;
1082 	u8 nr_layers;
1083 	u8 nr_mixers;
1084 	u8 nr_gammas;
1085 	u8 nr_pd;
1086 	u8 nr_dscs;
1087 	u8 nr_dsc_ecw;
1088 	u8 nr_dsc_buffer_flow;
1089 	u32 reg_len;
1090 };
1091 
1092 struct vop2 {
1093 	u32 *regsbak;
1094 	void *regs;
1095 	void *grf;
1096 	void *vop_grf;
1097 	void *vo1_grf;
1098 	void *sys_pmu;
1099 	u32 reg_len;
1100 	u32 version;
1101 	u32 esmart_lb_mode;
1102 	bool global_init;
1103 	const struct vop2_data *data;
1104 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1105 };
1106 
1107 static struct vop2 *rockchip_vop2;
1108 
1109 static inline bool is_vop3(struct vop2 *vop2)
1110 {
1111 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1112 		return false;
1113 	else
1114 		return true;
1115 }
1116 
1117 /*
1118  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1119  * avg_sd_factor:
1120  * bli_su_factor:
1121  * bic_su_factor:
1122  * = (src - 1) / (dst - 1) << 16;
1123  *
1124  * ygt2 enable: dst get one line from two line of the src
1125  * ygt4 enable: dst get one line from four line of the src.
1126  *
1127  */
1128 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1129 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1130 
1131 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1132 				(fac * (dst - 1) >> 12 < (src - 1))
1133 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1134 				(fac * (dst - 1) >> 16 < (src - 1))
1135 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1136 				(fac * (dst - 1) >> 16 < (src - 1))
1137 
1138 static uint16_t vop2_scale_factor(enum scale_mode mode,
1139 				  int32_t filter_mode,
1140 				  uint32_t src, uint32_t dst)
1141 {
1142 	uint32_t fac = 0;
1143 	int i = 0;
1144 
1145 	if (mode == SCALE_NONE)
1146 		return 0;
1147 
1148 	/*
1149 	 * A workaround to avoid zero div.
1150 	 */
1151 	if ((dst == 1) || (src == 1)) {
1152 		dst = dst + 1;
1153 		src = src + 1;
1154 	}
1155 
1156 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1157 		fac = VOP2_BILI_SCL_DN(src, dst);
1158 		for (i = 0; i < 100; i++) {
1159 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1160 				break;
1161 			fac -= 1;
1162 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1163 		}
1164 	} else {
1165 		fac = VOP2_COMMON_SCL(src, dst);
1166 		for (i = 0; i < 100; i++) {
1167 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1168 				break;
1169 			fac -= 1;
1170 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1171 		}
1172 	}
1173 
1174 	return fac;
1175 }
1176 
1177 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1178 {
1179 	if (is_hor)
1180 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1181 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1182 }
1183 
1184 static uint16_t vop3_scale_factor(enum scale_mode mode,
1185 				  uint32_t src, uint32_t dst, bool is_hor)
1186 {
1187 	uint32_t fac = 0;
1188 	int i = 0;
1189 
1190 	if (mode == SCALE_NONE)
1191 		return 0;
1192 
1193 	/*
1194 	 * A workaround to avoid zero div.
1195 	 */
1196 	if ((dst == 1) || (src == 1)) {
1197 		dst = dst + 1;
1198 		src = src + 1;
1199 	}
1200 
1201 	if (mode == SCALE_DOWN) {
1202 		fac = VOP2_BILI_SCL_DN(src, dst);
1203 		for (i = 0; i < 100; i++) {
1204 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1205 				break;
1206 			fac -= 1;
1207 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1208 		}
1209 	} else {
1210 		fac = VOP2_COMMON_SCL(src, dst);
1211 		for (i = 0; i < 100; i++) {
1212 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1213 				break;
1214 			fac -= 1;
1215 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1216 		}
1217 	}
1218 
1219 	return fac;
1220 }
1221 
1222 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1223 {
1224 	if (src < dst)
1225 		return SCALE_UP;
1226 	else if (src > dst)
1227 		return SCALE_DOWN;
1228 
1229 	return SCALE_NONE;
1230 }
1231 
1232 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1233 {
1234 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1235 }
1236 
1237 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1238 {
1239 	int i = 0;
1240 
1241 	for (i = 0; i < vop2->data->nr_layers; i++) {
1242 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1243 			return vop2->data->vp_primary_plane_order[i];
1244 	}
1245 
1246 	return vop2->data->vp_primary_plane_order[0];
1247 }
1248 
1249 static inline u16 scl_cal_scale(int src, int dst, int shift)
1250 {
1251 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1252 }
1253 
1254 static inline u16 scl_cal_scale2(int src, int dst)
1255 {
1256 	return ((src - 1) << 12) / (dst - 1);
1257 }
1258 
1259 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1260 {
1261 	writel(v, vop2->regs + offset);
1262 	vop2->regsbak[offset >> 2] = v;
1263 }
1264 
1265 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1266 {
1267 	return readl(vop2->regs + offset);
1268 }
1269 
1270 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1271 				   u32 mask, u32 shift, u32 v,
1272 				   bool write_mask)
1273 {
1274 	if (!mask)
1275 		return;
1276 
1277 	if (write_mask) {
1278 		v = ((v & mask) << shift) | (mask << (shift + 16));
1279 	} else {
1280 		u32 cached_val = vop2->regsbak[offset >> 2];
1281 
1282 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1283 		vop2->regsbak[offset >> 2] = v;
1284 	}
1285 
1286 	writel(v, vop2->regs + offset);
1287 }
1288 
1289 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1290 				   u32 mask, u32 shift, u32 v)
1291 {
1292 	u32 val = 0;
1293 
1294 	val = (v << shift) | (mask << (shift + 16));
1295 	writel(val, grf_base + offset);
1296 }
1297 
1298 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1299 				  u32 mask, u32 shift)
1300 {
1301 	return (readl(grf_base + offset) >> shift) & mask;
1302 }
1303 
1304 static char* get_output_if_name(u32 output_if, char *name)
1305 {
1306 	if (output_if & VOP_OUTPUT_IF_RGB)
1307 		strcat(name, " RGB");
1308 	if (output_if & VOP_OUTPUT_IF_BT1120)
1309 		strcat(name, " BT1120");
1310 	if (output_if & VOP_OUTPUT_IF_BT656)
1311 		strcat(name, " BT656");
1312 	if (output_if & VOP_OUTPUT_IF_LVDS0)
1313 		strcat(name, " LVDS0");
1314 	if (output_if & VOP_OUTPUT_IF_LVDS1)
1315 		strcat(name, " LVDS1");
1316 	if (output_if & VOP_OUTPUT_IF_MIPI0)
1317 		strcat(name, " MIPI0");
1318 	if (output_if & VOP_OUTPUT_IF_MIPI1)
1319 		strcat(name, " MIPI1");
1320 	if (output_if & VOP_OUTPUT_IF_eDP0)
1321 		strcat(name, " eDP0");
1322 	if (output_if & VOP_OUTPUT_IF_eDP1)
1323 		strcat(name, " eDP1");
1324 	if (output_if & VOP_OUTPUT_IF_DP0)
1325 		strcat(name, " DP0");
1326 	if (output_if & VOP_OUTPUT_IF_DP1)
1327 		strcat(name, " DP1");
1328 	if (output_if & VOP_OUTPUT_IF_HDMI0)
1329 		strcat(name, " HDMI0");
1330 	if (output_if & VOP_OUTPUT_IF_HDMI1)
1331 		strcat(name, " HDMI1");
1332 
1333 	return name;
1334 }
1335 
1336 static char *get_plane_name(int plane_id, char *name)
1337 {
1338 	switch (plane_id) {
1339 	case ROCKCHIP_VOP2_CLUSTER0:
1340 		strcat(name, "Cluster0");
1341 		break;
1342 	case ROCKCHIP_VOP2_CLUSTER1:
1343 		strcat(name, "Cluster1");
1344 		break;
1345 	case ROCKCHIP_VOP2_ESMART0:
1346 		strcat(name, "Esmart0");
1347 		break;
1348 	case ROCKCHIP_VOP2_ESMART1:
1349 		strcat(name, "Esmart1");
1350 		break;
1351 	case ROCKCHIP_VOP2_SMART0:
1352 		strcat(name, "Smart0");
1353 		break;
1354 	case ROCKCHIP_VOP2_SMART1:
1355 		strcat(name, "Smart1");
1356 		break;
1357 	case ROCKCHIP_VOP2_CLUSTER2:
1358 		strcat(name, "Cluster2");
1359 		break;
1360 	case ROCKCHIP_VOP2_CLUSTER3:
1361 		strcat(name, "Cluster3");
1362 		break;
1363 	case ROCKCHIP_VOP2_ESMART2:
1364 		strcat(name, "Esmart2");
1365 		break;
1366 	case ROCKCHIP_VOP2_ESMART3:
1367 		strcat(name, "Esmart3");
1368 		break;
1369 	}
1370 
1371 	return name;
1372 }
1373 
1374 static bool is_yuv_output(u32 bus_format)
1375 {
1376 	switch (bus_format) {
1377 	case MEDIA_BUS_FMT_YUV8_1X24:
1378 	case MEDIA_BUS_FMT_YUV10_1X30:
1379 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1380 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1381 	case MEDIA_BUS_FMT_YUYV8_2X8:
1382 	case MEDIA_BUS_FMT_YVYU8_2X8:
1383 	case MEDIA_BUS_FMT_UYVY8_2X8:
1384 	case MEDIA_BUS_FMT_VYUY8_2X8:
1385 	case MEDIA_BUS_FMT_YUYV8_1X16:
1386 	case MEDIA_BUS_FMT_YVYU8_1X16:
1387 	case MEDIA_BUS_FMT_UYVY8_1X16:
1388 	case MEDIA_BUS_FMT_VYUY8_1X16:
1389 		return true;
1390 	default:
1391 		return false;
1392 	}
1393 }
1394 
1395 static int vop2_convert_csc_mode(int csc_mode, int bit_depth)
1396 {
1397 	switch (csc_mode) {
1398 	case V4L2_COLORSPACE_SMPTE170M:
1399 	case V4L2_COLORSPACE_470_SYSTEM_M:
1400 	case V4L2_COLORSPACE_470_SYSTEM_BG:
1401 		return CSC_BT601L;
1402 	case V4L2_COLORSPACE_REC709:
1403 	case V4L2_COLORSPACE_SMPTE240M:
1404 	case V4L2_COLORSPACE_DEFAULT:
1405 		if (bit_depth == CSC_13BIT_DEPTH)
1406 			return CSC_BT709L_13BIT;
1407 		else
1408 			return CSC_BT709L;
1409 	case V4L2_COLORSPACE_JPEG:
1410 		return CSC_BT601F;
1411 	case V4L2_COLORSPACE_BT2020:
1412 		if (bit_depth == CSC_13BIT_DEPTH)
1413 			return CSC_BT2020L_13BIT;
1414 		else
1415 			return CSC_BT2020;
1416 	case V4L2_COLORSPACE_BT709F:
1417 		if (bit_depth == CSC_10BIT_DEPTH) {
1418 			printf("WARN: Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1419 			return CSC_BT601F;
1420 		} else {
1421 			return CSC_BT709F_13BIT;
1422 		}
1423 	case V4L2_COLORSPACE_BT2020F:
1424 		if (bit_depth == CSC_10BIT_DEPTH) {
1425 			printf("WARN: Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1426 			return CSC_BT601F;
1427 		} else {
1428 			return CSC_BT2020F_13BIT;
1429 		}
1430 	default:
1431 		return CSC_BT709L;
1432 	}
1433 }
1434 
1435 static bool is_uv_swap(u32 bus_format, u32 output_mode)
1436 {
1437 	/*
1438 	 * FIXME:
1439 	 *
1440 	 * There is no media type for YUV444 output,
1441 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1442 	 * yuv format.
1443 	 *
1444 	 * From H/W testing, YUV444 mode need a rb swap.
1445 	 */
1446 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1447 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1448 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1449 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1450 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1451 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1452 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1453 	     output_mode == ROCKCHIP_OUT_MODE_P888)))
1454 		return true;
1455 	else
1456 		return false;
1457 }
1458 
1459 static inline bool is_hot_plug_devices(int output_type)
1460 {
1461 	switch (output_type) {
1462 	case DRM_MODE_CONNECTOR_HDMIA:
1463 	case DRM_MODE_CONNECTOR_HDMIB:
1464 	case DRM_MODE_CONNECTOR_TV:
1465 	case DRM_MODE_CONNECTOR_DisplayPort:
1466 	case DRM_MODE_CONNECTOR_VGA:
1467 	case DRM_MODE_CONNECTOR_Unknown:
1468 		return true;
1469 	default:
1470 		return false;
1471 	}
1472 }
1473 
1474 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1475 {
1476 	int i = 0;
1477 
1478 	for (i = 0; i < vop2->data->nr_layers; i++) {
1479 		if (vop2->data->win_data[i].phys_id == phys_id)
1480 			return &vop2->data->win_data[i];
1481 	}
1482 
1483 	return NULL;
1484 }
1485 
1486 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1487 {
1488 	int i = 0;
1489 
1490 	for (i = 0; i < vop2->data->nr_pd; i++) {
1491 		if (vop2->data->pd[i].id == pd_id)
1492 			return &vop2->data->pd[i];
1493 	}
1494 
1495 	return NULL;
1496 }
1497 
1498 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1499 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1500 {
1501 	u32 vp_offset = crtc_id * 0x100;
1502 	int i;
1503 
1504 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1505 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1506 			crtc_id, false);
1507 
1508 	for (i = 0; i < lut_len; i++)
1509 		writel(lut_val[i], lut_regs + i);
1510 
1511 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1512 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1513 }
1514 
1515 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1516 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1517 {
1518 	u32 vp_offset = crtc_id * 0x100;
1519 	int i;
1520 
1521 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1522 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1523 			crtc_id, false);
1524 
1525 	for (i = 0; i < lut_len; i++)
1526 		writel(lut_val[i], lut_regs + i);
1527 
1528 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1529 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1530 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1531 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1532 }
1533 
1534 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1535 					struct display_state *state)
1536 {
1537 	struct connector_state *conn_state = &state->conn_state;
1538 	struct crtc_state *cstate = &state->crtc_state;
1539 	struct resource gamma_res;
1540 	fdt_size_t lut_size;
1541 	int i, lut_len, ret = 0;
1542 	u32 *lut_regs;
1543 	u32 *lut_val;
1544 	u32 r, g, b;
1545 	struct base2_disp_info *disp_info = conn_state->disp_info;
1546 	static int gamma_lut_en_num = 1;
1547 
1548 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1549 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1550 		return 0;
1551 	}
1552 
1553 	if (!disp_info)
1554 		return 0;
1555 
1556 	if (!disp_info->gamma_lut_data.size)
1557 		return 0;
1558 
1559 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1560 	if (ret)
1561 		printf("failed to get gamma lut res\n");
1562 	lut_regs = (u32 *)gamma_res.start;
1563 	lut_size = gamma_res.end - gamma_res.start + 1;
1564 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1565 		printf("failed to get gamma lut register\n");
1566 		return 0;
1567 	}
1568 	lut_len = lut_size / 4;
1569 	if (lut_len != 256 && lut_len != 1024) {
1570 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1571 		return 0;
1572 	}
1573 	lut_val = (u32 *)calloc(1, lut_size);
1574 	for (i = 0; i < lut_len; i++) {
1575 		r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1576 		g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1577 		b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1578 
1579 		lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1580 	}
1581 
1582 	if (vop2->version == VOP_VERSION_RK3568) {
1583 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1584 		gamma_lut_en_num++;
1585 	} else if (vop2->version == VOP_VERSION_RK3588) {
1586 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, lut_val, lut_len);
1587 		if (cstate->splice_mode) {
1588 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, lut_val, lut_len);
1589 			gamma_lut_en_num++;
1590 		}
1591 		gamma_lut_en_num++;
1592 	}
1593 
1594 	return 0;
1595 }
1596 
1597 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1598 					struct display_state *state)
1599 {
1600 	struct connector_state *conn_state = &state->conn_state;
1601 	struct crtc_state *cstate = &state->crtc_state;
1602 	int i, cubic_lut_len;
1603 	u32 vp_offset = cstate->crtc_id * 0x100;
1604 	struct base2_disp_info *disp_info = conn_state->disp_info;
1605 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1606 	u32 *cubic_lut_addr;
1607 
1608 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1609 		return 0;
1610 
1611 	if (!disp_info->cubic_lut_data.size)
1612 		return 0;
1613 
1614 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1615 	cubic_lut_len = disp_info->cubic_lut_data.size;
1616 
1617 	for (i = 0; i < cubic_lut_len / 2; i++) {
1618 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1619 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1620 					((lut->lblue[2 * i] & 0xff) << 24);
1621 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1622 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1623 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1624 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1625 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1626 		*cubic_lut_addr++ = 0;
1627 	}
1628 
1629 	if (cubic_lut_len % 2) {
1630 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1631 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1632 					((lut->lblue[2 * i] & 0xff) << 24);
1633 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1634 		*cubic_lut_addr++ = 0;
1635 		*cubic_lut_addr = 0;
1636 	}
1637 
1638 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1639 		    get_cubic_lut_buffer(cstate->crtc_id));
1640 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1641 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1642 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1643 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1644 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1645 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1646 
1647 	return 0;
1648 }
1649 
1650 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1651 				 struct bcsh_state *bcsh_state, int crtc_id)
1652 {
1653 	struct crtc_state *cstate = &state->crtc_state;
1654 	u32 vp_offset = crtc_id * 0x100;
1655 
1656 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1657 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1658 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1659 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1660 
1661 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1662 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1663 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1664 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1665 
1666 	if (!cstate->bcsh_en) {
1667 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1668 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1669 		return;
1670 	}
1671 
1672 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1673 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1674 			bcsh_state->brightness, false);
1675 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1676 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1677 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1678 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
1679 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
1680 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1681 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
1682 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
1683 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
1684 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1685 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
1686 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
1687 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1688 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
1689 }
1690 
1691 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
1692 {
1693 	struct connector_state *conn_state = &state->conn_state;
1694 	struct base_bcsh_info *bcsh_info;
1695 	struct crtc_state *cstate = &state->crtc_state;
1696 	struct bcsh_state bcsh_state;
1697 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
1698 
1699 	if (!conn_state->disp_info)
1700 		return;
1701 	bcsh_info = &conn_state->disp_info->bcsh_info;
1702 	if (!bcsh_info)
1703 		return;
1704 
1705 	if (bcsh_info->brightness != 50 ||
1706 	    bcsh_info->contrast != 50 ||
1707 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
1708 		cstate->bcsh_en = true;
1709 
1710 	if (cstate->bcsh_en) {
1711 		if (!cstate->yuv_overlay)
1712 			cstate->post_r2y_en = 1;
1713 		if (!is_yuv_output(conn_state->bus_format))
1714 			cstate->post_y2r_en = 1;
1715 	} else {
1716 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
1717 			cstate->post_r2y_en = 1;
1718 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
1719 			cstate->post_y2r_en = 1;
1720 	}
1721 
1722 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
1723 
1724 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
1725 		brightness = interpolate(0, -128, 100, 127,
1726 					 bcsh_info->brightness);
1727 	else
1728 		brightness = interpolate(0, -32, 100, 31,
1729 					 bcsh_info->brightness);
1730 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
1731 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
1732 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
1733 
1734 
1735 	/*
1736 	 *  a:[-30~0):
1737 	 *    sin_hue = 0x100 - sin(a)*256;
1738 	 *    cos_hue = cos(a)*256;
1739 	 *  a:[0~30]
1740 	 *    sin_hue = sin(a)*256;
1741 	 *    cos_hue = cos(a)*256;
1742 	 */
1743 	sin_hue = fixp_sin32(hue) >> 23;
1744 	cos_hue = fixp_cos32(hue) >> 23;
1745 
1746 	bcsh_state.brightness = brightness;
1747 	bcsh_state.contrast = contrast;
1748 	bcsh_state.saturation = saturation;
1749 	bcsh_state.sin_hue = sin_hue;
1750 	bcsh_state.cos_hue = cos_hue;
1751 
1752 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
1753 	if (cstate->splice_mode)
1754 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
1755 }
1756 
1757 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
1758 {
1759 	struct connector_state *conn_state = &state->conn_state;
1760 	struct drm_display_mode *mode = &conn_state->mode;
1761 	struct crtc_state *cstate = &state->crtc_state;
1762 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
1763 	u16 hdisplay = mode->crtc_hdisplay;
1764 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
1765 
1766 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
1767 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
1768 	bg_dly -= bg_ovl_dly;
1769 
1770 	if (cstate->splice_mode)
1771 		pre_scan_dly = bg_dly + (hdisplay >> 2) - 1;
1772 	else
1773 		pre_scan_dly = bg_dly + (hdisplay >> 1) - 1;
1774 
1775 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
1776 		hsync_len = 8;
1777 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
1778 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
1779 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
1780 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
1781 }
1782 
1783 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
1784 {
1785 	struct connector_state *conn_state = &state->conn_state;
1786 	struct drm_display_mode *mode = &conn_state->mode;
1787 	struct crtc_state *cstate = &state->crtc_state;
1788 	u32 vp_offset = (cstate->crtc_id * 0x100);
1789 	u16 vtotal = mode->crtc_vtotal;
1790 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
1791 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
1792 	u16 hdisplay = mode->crtc_hdisplay;
1793 	u16 vdisplay = mode->crtc_vdisplay;
1794 	u16 hsize =
1795 	    hdisplay * (conn_state->overscan.left_margin +
1796 			conn_state->overscan.right_margin) / 200;
1797 	u16 vsize =
1798 	    vdisplay * (conn_state->overscan.top_margin +
1799 			conn_state->overscan.bottom_margin) / 200;
1800 	u16 hact_end, vact_end;
1801 	u32 val;
1802 
1803 	hsize = round_down(hsize, 2);
1804 	vsize = round_down(vsize, 2);
1805 
1806 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
1807 	hact_end = hact_st + hsize;
1808 	val = hact_st << 16;
1809 	val |= hact_end;
1810 
1811 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
1812 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
1813 	vact_end = vact_st + vsize;
1814 	val = vact_st << 16;
1815 	val |= vact_end;
1816 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
1817 	val = scl_cal_scale2(vdisplay, vsize) << 16;
1818 	val |= scl_cal_scale2(hdisplay, hsize);
1819 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
1820 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
1821 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
1822 	vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
1823 		    POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
1824 		    POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize));
1825 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1826 		u16 vact_st_f1 = vtotal + vact_st + 1;
1827 		u16 vact_end_f1 = vact_st_f1 + vsize;
1828 
1829 		val = vact_st_f1 << 16 | vact_end_f1;
1830 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
1831 	}
1832 
1833 	vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
1834 	if (cstate->splice_mode)
1835 		vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
1836 }
1837 
1838 /*
1839  * Read VOP internal power domain on/off status.
1840  * We should query BISR_STS register in PMU for
1841  * power up/down status when memory repair is enabled.
1842  * Return value: 1 for power on, 0 for power off;
1843  */
1844 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
1845 {
1846 	int val = 0;
1847 	int shift = 0;
1848 	int shift_factor = 0;
1849 	bool is_bisr_en = false;
1850 
1851 	/*
1852 	 * The order of pd status bits in BISR_STS register
1853 	 * is different from that in VOP SYS_STS register.
1854 	 */
1855 	if (pd_data->id == VOP2_PD_DSC_8K ||
1856 	    pd_data->id == VOP2_PD_DSC_4K ||
1857 	    pd_data->id == VOP2_PD_ESMART)
1858 			shift_factor = 1;
1859 
1860 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
1861 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
1862 	if (is_bisr_en) {
1863 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
1864 
1865 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
1866 					  ((val >> shift) & 0x1), 50 * 1000);
1867 	} else {
1868 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
1869 
1870 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
1871 					  !((val >> shift) & 0x1), 50 * 1000);
1872 	}
1873 }
1874 
1875 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
1876 {
1877 	struct vop2_power_domain_data *pd_data;
1878 	int ret = 0;
1879 
1880 	if (!pd_id)
1881 		return 0;
1882 
1883 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
1884 	if (!pd_data) {
1885 		printf("can't find pd_data by id\n");
1886 		return -EINVAL;
1887 	}
1888 
1889 	if (pd_data->parent_id) {
1890 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
1891 		if (ret) {
1892 			printf("can't open parent power domain\n");
1893 			return -EINVAL;
1894 		}
1895 	}
1896 
1897 	vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK,
1898 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_id) - 1, 0, false);
1899 	ret = vop2_wait_power_domain_on(vop2, pd_data);
1900 	if (ret) {
1901 		printf("wait vop2 power domain timeout\n");
1902 		return ret;
1903 	}
1904 
1905 	return 0;
1906 }
1907 
1908 static void rk3588_vop2_regsbak(struct vop2 *vop2)
1909 {
1910 	u32 *base = vop2->regs;
1911 	int i = 0;
1912 
1913 	/*
1914 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
1915 	 */
1916 	for (i = 0; i < (vop2->reg_len >> 2); i++)
1917 		vop2->regsbak[i] = base[i];
1918 }
1919 
1920 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
1921 {
1922 	struct vop2_win_data *win_data;
1923 	int layer_phy_id = 0;
1924 	int i, j;
1925 	u32 ovl_port_offset = 0;
1926 	u32 layer_nr = 0;
1927 	u8 shift = 0;
1928 
1929 	/* layer sel win id */
1930 	for (i = 0; i < vop2->data->nr_vps; i++) {
1931 		shift = 0;
1932 		ovl_port_offset = 0x100 * i;
1933 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1934 		for (j = 0; j < layer_nr; j++) {
1935 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1936 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1937 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
1938 					shift, win_data->layer_sel_win_id[i], false);
1939 			shift += 4;
1940 		}
1941 	}
1942 
1943 	/* win sel port */
1944 	for (i = 0; i < vop2->data->nr_vps; i++) {
1945 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1946 		for (j = 0; j < layer_nr; j++) {
1947 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1948 				continue;
1949 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1950 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1951 			shift = win_data->win_sel_port_offset * 2;
1952 			vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL_IMD, LAYER_SEL_PORT_MASK,
1953 					shift, i, false);
1954 		}
1955 	}
1956 }
1957 
1958 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
1959 {
1960 	struct crtc_state *cstate = &state->crtc_state;
1961 	struct vop2_win_data *win_data;
1962 	int layer_phy_id = 0;
1963 	int total_used_layer = 0;
1964 	int port_mux = 0;
1965 	int i, j;
1966 	u32 layer_nr = 0;
1967 	u8 shift = 0;
1968 
1969 	/* layer sel win id */
1970 	for (i = 0; i < vop2->data->nr_vps; i++) {
1971 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1972 		for (j = 0; j < layer_nr; j++) {
1973 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1974 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1975 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
1976 					shift, win_data->layer_sel_win_id[i], false);
1977 			shift += 4;
1978 		}
1979 	}
1980 
1981 	/* win sel port */
1982 	for (i = 0; i < vop2->data->nr_vps; i++) {
1983 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
1984 		for (j = 0; j < layer_nr; j++) {
1985 			if (!vop2->vp_plane_mask[i].attached_layers[j])
1986 				continue;
1987 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
1988 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
1989 			shift = win_data->win_sel_port_offset * 2;
1990 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
1991 					LAYER_SEL_PORT_SHIFT + shift, i, false);
1992 		}
1993 	}
1994 
1995 	/**
1996 	 * port mux config
1997 	 */
1998 	for (i = 0; i < vop2->data->nr_vps; i++) {
1999 		shift = i * 4;
2000 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2001 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2002 			port_mux = total_used_layer - 1;
2003 		} else {
2004 			port_mux = 8;
2005 		}
2006 
2007 		if (i == vop2->data->nr_vps - 1)
2008 			port_mux = vop2->data->nr_mixers;
2009 
2010 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2011 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2012 				PORT_MUX_SHIFT + shift, port_mux, false);
2013 	}
2014 }
2015 
2016 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2017 {
2018 	if (!is_vop3(vop2))
2019 		return false;
2020 
2021 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2022 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2023 		return true;
2024 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2025 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2026 		return true;
2027 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2028 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2029 		return true;
2030 	else
2031 		return false;
2032 }
2033 
2034 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2035 {
2036 	struct vop2_win_data *win_data;
2037 	int layer_phy_id = 0;
2038 	int i, j;
2039 	u8 scale_engine_num = 0;
2040 	u32 layer_nr = 0;
2041 
2042 	/* store plane mask for vop2_fixup_dts */
2043 	for (i = 0; i < vop2->data->nr_vps; i++) {
2044 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2045 		for (j = 0; j < layer_nr; j++) {
2046 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2047 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2048 			if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2049 				continue;
2050 
2051 			win_data->scale_engine_num = scale_engine_num++;
2052 		}
2053 	}
2054 }
2055 
2056 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2057 {
2058 	struct crtc_state *cstate = &state->crtc_state;
2059 	struct vop2_vp_plane_mask *plane_mask;
2060 	int layer_phy_id = 0;
2061 	int i, j;
2062 	u32 layer_nr = 0;
2063 
2064 	if (vop2->global_init)
2065 		return;
2066 
2067 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2068 	if (soc_is_rk3566())
2069 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2070 				OTP_WIN_EN_SHIFT, 1, false);
2071 
2072 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2073 		u32 plane_mask;
2074 		int primary_plane_id;
2075 
2076 		for (i = 0; i < vop2->data->nr_vps; i++) {
2077 			plane_mask = cstate->crtc->vps[i].plane_mask;
2078 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2079 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2080 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2081 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2082 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2083 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2084 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2085 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2086 
2087 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2088 			for (j = 0; j < layer_nr; j++) {
2089 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2090 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2091 			}
2092 		}
2093 	} else {/* need soft assign plane mask */
2094 		/* find the first unplug devices and set it as main display */
2095 		int main_vp_index = -1;
2096 		int active_vp_num = 0;
2097 
2098 		for (i = 0; i < vop2->data->nr_vps; i++) {
2099 			if (cstate->crtc->vps[i].enable)
2100 				active_vp_num++;
2101 		}
2102 		printf("VOP have %d active VP\n", active_vp_num);
2103 
2104 		if (soc_is_rk3566() && active_vp_num > 2)
2105 			printf("ERROR: rk3566 only support 2 display output!!\n");
2106 		plane_mask = vop2->data->plane_mask;
2107 		plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2108 		/*
2109 		 * For rk3528, one display policy for hdmi store in plane_mask[0], and the other
2110 		 * for cvbs store in plane_mask[2].
2111 		 */
2112 		if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2113 		    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2114 			plane_mask += 2 * VOP2_VP_MAX;
2115 
2116 		if (vop2->version == VOP_VERSION_RK3528) {
2117 			/*
2118 			 * For rk3528, the plane mask of vp is limited, only esmart2 can be selected
2119 			 * by both vp0 and vp1.
2120 			 */
2121 			j = 0;
2122 		} else {
2123 			for (i = 0; i < vop2->data->nr_vps; i++) {
2124 				if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2125 					vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/
2126 					main_vp_index = i;
2127 					break;
2128 				}
2129 			}
2130 
2131 			/* if no find unplug devices, use vp0 as main display */
2132 			if (main_vp_index < 0) {
2133 				main_vp_index = 0;
2134 				vop2->vp_plane_mask[0] = plane_mask[0];
2135 			}
2136 
2137 			j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */
2138 		}
2139 
2140 		/* init other display except main display */
2141 		for (i = 0; i < vop2->data->nr_vps; i++) {
2142 			if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */
2143 				continue;
2144 			vop2->vp_plane_mask[i] = plane_mask[j++];
2145 		}
2146 
2147 		/* store plane mask for vop2_fixup_dts */
2148 		for (i = 0; i < vop2->data->nr_vps; i++) {
2149 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2150 			for (j = 0; j < layer_nr; j++) {
2151 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2152 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2153 			}
2154 		}
2155 	}
2156 
2157 	if (vop2->version == VOP_VERSION_RK3588)
2158 		rk3588_vop2_regsbak(vop2);
2159 	else
2160 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2161 
2162 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2163 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2164 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2165 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2166 
2167 	for (i = 0; i < vop2->data->nr_vps; i++) {
2168 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2169 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2170 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2171 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2172 	}
2173 
2174 	if (is_vop3(vop2))
2175 		vop3_overlay_init(vop2, state);
2176 	else
2177 		vop2_overlay_init(vop2, state);
2178 
2179 	if (is_vop3(vop2)) {
2180 		/*
2181 		 * you can rewrite at dts vop node:
2182 		 *
2183 		 * VOP3_ESMART_8K_MODE = 0,
2184 		 * VOP3_ESMART_4K_4K_MODE = 1,
2185 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2186 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2187 		 *
2188 		 * &vop {
2189 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2190 		 * };
2191 		 */
2192 		vop2->esmart_lb_mode = ofnode_read_u32_default(cstate->node, "esmart_lb_mode", -1);
2193 		if (vop2->esmart_lb_mode < 0)
2194 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2195 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, ESMART_LB_MODE_SEL_MASK,
2196 				ESMART_LB_MODE_SEL_SHIFT, vop2->esmart_lb_mode, false);
2197 
2198 		vop3_init_esmart_scale_engine(vop2);
2199 	}
2200 
2201 	if (vop2->version == VOP_VERSION_RK3568)
2202 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2203 
2204 	vop2->global_init = true;
2205 }
2206 
2207 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
2208 {
2209 	struct crtc_state *cstate = &state->crtc_state;
2210 	int ret;
2211 
2212 	/* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */
2213 	ret = clk_set_defaults(cstate->dev);
2214 	if (ret)
2215 		debug("%s clk_set_defaults failed %d\n", __func__, ret);
2216 
2217 	rockchip_vop2_gamma_lut_init(vop2, state);
2218 	rockchip_vop2_cubic_lut_init(vop2, state);
2219 
2220 	return 0;
2221 }
2222 
2223 /*
2224  * VOP2 have multi video ports.
2225  * video port ------- crtc
2226  */
2227 static int rockchip_vop2_preinit(struct display_state *state)
2228 {
2229 	struct crtc_state *cstate = &state->crtc_state;
2230 	const struct vop2_data *vop2_data = cstate->crtc->data;
2231 
2232 	if (!rockchip_vop2) {
2233 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
2234 		if (!rockchip_vop2)
2235 			return -ENOMEM;
2236 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
2237 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
2238 		rockchip_vop2->reg_len = RK3568_MAX_REG;
2239 		rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
2240 		if (rockchip_vop2->grf <= 0)
2241 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
2242 		rockchip_vop2->version = vop2_data->version;
2243 		rockchip_vop2->data = vop2_data;
2244 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
2245 			struct regmap *map;
2246 
2247 			rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF);
2248 			if (rockchip_vop2->vop_grf <= 0)
2249 				printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf);
2250 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
2251 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
2252 			if (rockchip_vop2->vo1_grf <= 0)
2253 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf);
2254 			rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU);
2255 			if (rockchip_vop2->sys_pmu <= 0)
2256 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu);
2257 		}
2258 	}
2259 
2260 	cstate->private = rockchip_vop2;
2261 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
2262 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
2263 
2264 	vop2_global_initial(rockchip_vop2, state);
2265 
2266 	return 0;
2267 }
2268 
2269 /*
2270  * calc the dclk on rk3588
2271  * the available div of dclk is 1, 2, 4
2272  *
2273  */
2274 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
2275 {
2276 	if (child_clk * 4 <= max_dclk)
2277 		return child_clk * 4;
2278 	else if (child_clk * 2 <= max_dclk)
2279 		return child_clk * 2;
2280 	else if (child_clk <= max_dclk)
2281 		return child_clk;
2282 	else
2283 		return 0;
2284 }
2285 
2286 /*
2287  * 4 pixclk/cycle on rk3588
2288  * RGB/eDP/HDMI: if_pixclk >= dclk_core
2289  * DP: dp_pixclk = dclk_out <= dclk_core
2290  * DSI: mipi_pixclk <= dclk_out <= dclk_core
2291  */
2292 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
2293 				       int *dclk_core_div, int *dclk_out_div,
2294 				       int *if_pixclk_div, int *if_dclk_div)
2295 {
2296 	struct crtc_state *cstate = &state->crtc_state;
2297 	struct connector_state *conn_state = &state->conn_state;
2298 	struct drm_display_mode *mode = &conn_state->mode;
2299 	struct vop2 *vop2 = cstate->private;
2300 	unsigned long v_pixclk = mode->crtc_clock;
2301 	unsigned long dclk_core_rate = v_pixclk >> 2;
2302 	unsigned long dclk_rate = v_pixclk;
2303 	unsigned long dclk_out_rate;
2304 	u64 if_dclk_rate;
2305 	u64 if_pixclk_rate;
2306 	int output_type = conn_state->type;
2307 	int output_mode = conn_state->output_mode;
2308 	int K = 1;
2309 
2310 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
2311 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2312 		printf("Dual channel and YUV420 can't work together\n");
2313 		return -EINVAL;
2314 	}
2315 
2316 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2317 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
2318 		K = 2;
2319 
2320 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
2321 		/*
2322 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
2323 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
2324 		 */
2325 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
2326 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
2327 			dclk_rate = dclk_rate >> 1;
2328 			K = 2;
2329 		}
2330 		if (cstate->dsc_enable) {
2331 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
2332 			if_dclk_rate = cstate->dsc_cds_clk_rate;
2333 		} else {
2334 			if_pixclk_rate = (dclk_core_rate << 1) / K;
2335 			if_dclk_rate = dclk_core_rate / K;
2336 		}
2337 
2338 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
2339 			dclk_rate = vop2_calc_dclk(dclk_core_rate, vop2->data->vp_data->max_dclk);
2340 
2341 		if (!dclk_rate) {
2342 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
2343 			       vop2->data->vp_data->max_dclk, if_pixclk_rate);
2344 			return -EINVAL;
2345 		}
2346 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2347 		*if_dclk_div = dclk_rate / if_dclk_rate;
2348 		*dclk_core_div = dclk_rate / dclk_core_rate;
2349 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
2350 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
2351 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
2352 		/* edp_pixclk = edp_dclk > dclk_core */
2353 		if_pixclk_rate = v_pixclk / K;
2354 		if_dclk_rate = v_pixclk / K;
2355 		dclk_rate = if_pixclk_rate * K;
2356 		*dclk_core_div = dclk_rate / dclk_core_rate;
2357 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
2358 		*if_dclk_div = *if_pixclk_div;
2359 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
2360 		dclk_out_rate = v_pixclk >> 2;
2361 		dclk_out_rate = dclk_out_rate / K;
2362 
2363 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
2364 		if (!dclk_rate) {
2365 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
2366 			       vop2->data->vp_data->max_dclk, dclk_core_rate);
2367 			return -EINVAL;
2368 		}
2369 		*dclk_out_div = dclk_rate / dclk_out_rate;
2370 		*dclk_core_div = dclk_rate / dclk_core_rate;
2371 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
2372 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2373 			K = 2;
2374 		if (cstate->dsc_enable)
2375 			/* dsc output is 96bit, dsi input is 192 bit */
2376 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
2377 		else
2378 			if_pixclk_rate = dclk_core_rate / K;
2379 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
2380 		dclk_out_rate = dclk_core_rate / K;
2381 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
2382 		dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk);
2383 		if (!dclk_rate) {
2384 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
2385 			       vop2->data->vp_data->max_dclk, dclk_rate);
2386 			return -EINVAL;
2387 		}
2388 
2389 		if (cstate->dsc_enable)
2390 			dclk_rate = dclk_rate >> 1;
2391 
2392 		*dclk_out_div = dclk_rate / dclk_out_rate;
2393 		*dclk_core_div = dclk_rate / dclk_core_rate;
2394 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
2395 		if (cstate->dsc_enable)
2396 			*if_pixclk_div = dclk_out_rate / if_pixclk_rate;
2397 
2398 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
2399 		dclk_rate = v_pixclk;
2400 		*dclk_core_div = dclk_rate / dclk_core_rate;
2401 	}
2402 
2403 	*if_pixclk_div = ilog2(*if_pixclk_div);
2404 	*if_dclk_div = ilog2(*if_dclk_div);
2405 	*dclk_core_div = ilog2(*dclk_core_div);
2406 	*dclk_out_div = ilog2(*dclk_out_div);
2407 
2408 	return dclk_rate;
2409 }
2410 
2411 static int vop2_calc_dsc_clk(struct display_state *state)
2412 {
2413 	struct connector_state *conn_state = &state->conn_state;
2414 	struct drm_display_mode *mode = &conn_state->mode;
2415 	struct crtc_state *cstate = &state->crtc_state;
2416 	u64 v_pixclk = mode->clock; /* video timing pixclk */
2417 	u8 k = 1;
2418 
2419 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2420 		k = 2;
2421 
2422 	cstate->dsc_txp_clk_rate = v_pixclk;
2423 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
2424 
2425 	cstate->dsc_pxl_clk_rate = v_pixclk;
2426 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
2427 
2428 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
2429 	 * cds_dat_width = 96;
2430 	 * bits_per_pixel = [8-12];
2431 	 * As cds clk is div from txp clk and only support 1/2/4 div,
2432 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
2433 	 * otherwise dsc_cds = crtc_clock / 8;
2434 	 */
2435 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
2436 
2437 	return 0;
2438 }
2439 
2440 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
2441 {
2442 	struct crtc_state *cstate = &state->crtc_state;
2443 	struct connector_state *conn_state = &state->conn_state;
2444 	struct drm_display_mode *mode = &conn_state->mode;
2445 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2446 	struct vop2 *vop2 = cstate->private;
2447 	u32 vp_offset = (cstate->crtc_id * 0x100);
2448 	u16 hdisplay = mode->crtc_hdisplay;
2449 	int output_if = conn_state->output_if;
2450 	int if_pixclk_div = 0;
2451 	int if_dclk_div = 0;
2452 	unsigned long dclk_rate;
2453 	u32 val;
2454 
2455 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2456 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
2457 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
2458 	} else {
2459 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2460 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2461 	}
2462 
2463 	if (cstate->dsc_enable) {
2464 		int k = 1;
2465 
2466 		if (!vop2->data->nr_dscs) {
2467 			printf("Unsupported DSC\n");
2468 			return 0;
2469 		}
2470 
2471 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2472 			k = 2;
2473 
2474 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
2475 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
2476 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
2477 
2478 		vop2_calc_dsc_clk(state);
2479 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
2480 		       cstate->dsc_id, dsc_sink_cap->slice_width,
2481 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
2482 	}
2483 
2484 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
2485 
2486 	if (output_if & VOP_OUTPUT_IF_RGB) {
2487 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2488 				4, false);
2489 	}
2490 
2491 	if (output_if & VOP_OUTPUT_IF_BT1120) {
2492 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2493 				3, false);
2494 	}
2495 
2496 	if (output_if & VOP_OUTPUT_IF_BT656) {
2497 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
2498 				2, false);
2499 	}
2500 
2501 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
2502 		if (cstate->crtc_id == 2)
2503 			val = 0;
2504 		else
2505 			val = 1;
2506 
2507 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2508 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2509 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
2510 
2511 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
2512 				1, false);
2513 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
2514 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
2515 				if_pixclk_div, false);
2516 
2517 		if (conn_state->hold_mode) {
2518 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2519 					EN_MASK, EDPI_TE_EN, 1, false);
2520 
2521 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2522 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2523 		}
2524 	}
2525 
2526 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
2527 		if (cstate->crtc_id == 2)
2528 			val = 0;
2529 		else if (cstate->crtc_id == 3)
2530 			val = 1;
2531 		else
2532 			val = 3; /*VP1*/
2533 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
2534 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2535 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
2536 
2537 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
2538 				1, false);
2539 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
2540 				val, false);
2541 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
2542 				if_pixclk_div, false);
2543 
2544 		if (conn_state->hold_mode) {
2545 			/* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */
2546 			if (vop2->version == VOP_VERSION_RK3588 && val == 3)
2547 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2548 						EN_MASK, EDPI_TE_EN, 0, false);
2549 			else
2550 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2551 						EN_MASK, EDPI_TE_EN, 1, false);
2552 
2553 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2554 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
2555 		}
2556 	}
2557 
2558 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2559 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2560 				MIPI_DUAL_EN_SHIFT, 1, false);
2561 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2562 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2563 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2564 					false);
2565 		switch (conn_state->type) {
2566 		case DRM_MODE_CONNECTOR_DisplayPort:
2567 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2568 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
2569 			break;
2570 		case DRM_MODE_CONNECTOR_eDP:
2571 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2572 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
2573 			break;
2574 		case DRM_MODE_CONNECTOR_HDMIA:
2575 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2576 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
2577 			break;
2578 		case DRM_MODE_CONNECTOR_DSI:
2579 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2580 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
2581 			break;
2582 		default:
2583 			break;
2584 		}
2585 	}
2586 
2587 	if (output_if & VOP_OUTPUT_IF_eDP0) {
2588 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
2589 				1, false);
2590 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2591 				cstate->crtc_id, false);
2592 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2593 				if_dclk_div, false);
2594 
2595 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2596 				if_pixclk_div, false);
2597 
2598 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2599 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
2600 	}
2601 
2602 	if (output_if & VOP_OUTPUT_IF_eDP1) {
2603 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
2604 				1, false);
2605 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2606 				cstate->crtc_id, false);
2607 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2608 				if_dclk_div, false);
2609 
2610 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2611 				if_pixclk_div, false);
2612 
2613 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2614 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
2615 	}
2616 
2617 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
2618 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
2619 				1, false);
2620 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
2621 				cstate->crtc_id, false);
2622 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
2623 				if_dclk_div, false);
2624 
2625 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
2626 				if_pixclk_div, false);
2627 
2628 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2629 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
2630 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2631 				HDMI_SYNC_POL_MASK,
2632 				HDMI0_SYNC_POL_SHIFT, val);
2633 	}
2634 
2635 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
2636 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
2637 				1, false);
2638 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
2639 				cstate->crtc_id, false);
2640 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
2641 				if_dclk_div, false);
2642 
2643 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
2644 				if_pixclk_div, false);
2645 
2646 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
2647 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
2648 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
2649 				HDMI_SYNC_POL_MASK,
2650 				HDMI1_SYNC_POL_SHIFT, val);
2651 	}
2652 
2653 	if (output_if & VOP_OUTPUT_IF_DP0) {
2654 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
2655 				1, false);
2656 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
2657 				cstate->crtc_id, false);
2658 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2659 				RK3588_DP0_PIN_POL_SHIFT, val, false);
2660 	}
2661 
2662 	if (output_if & VOP_OUTPUT_IF_DP1) {
2663 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
2664 				1, false);
2665 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
2666 				cstate->crtc_id, false);
2667 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
2668 				RK3588_DP1_PIN_POL_SHIFT, val, false);
2669 	}
2670 
2671 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2672 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
2673 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
2674 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
2675 
2676 	return dclk_rate;
2677 }
2678 
2679 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
2680 {
2681 	struct crtc_state *cstate = &state->crtc_state;
2682 	struct connector_state *conn_state = &state->conn_state;
2683 	struct drm_display_mode *mode = &conn_state->mode;
2684 	struct vop2 *vop2 = cstate->private;
2685 	u32 vp_offset = (cstate->crtc_id * 0x100);
2686 	bool dclk_inv;
2687 	u32 val;
2688 
2689 	dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1;
2690 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2691 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2692 
2693 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
2694 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2695 				1, false);
2696 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2697 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2698 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2699 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
2700 	}
2701 
2702 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
2703 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
2704 				1, false);
2705 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
2706 				BT1120_EN_SHIFT, 1, false);
2707 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2708 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2709 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2710 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
2711 	}
2712 
2713 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2714 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2715 				1, false);
2716 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2717 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2718 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
2719 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
2720 	}
2721 
2722 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
2723 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
2724 				1, false);
2725 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2726 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
2727 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2728 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2729 	}
2730 
2731 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
2732 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
2733 				1, false);
2734 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2735 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
2736 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2737 				IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false);
2738 	}
2739 
2740 	if (conn_state->output_flags &
2741 	    (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE |
2742 	     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) {
2743 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2744 				LVDS_DUAL_EN_SHIFT, 1, false);
2745 		if (conn_state->output_flags &
2746 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2747 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2748 					LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1,
2749 					false);
2750 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2751 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
2752 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
2753 	}
2754 
2755 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
2756 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
2757 				1, false);
2758 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2759 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
2760 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2761 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2762 	}
2763 
2764 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
2765 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
2766 				1, false);
2767 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2768 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
2769 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2770 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
2771 	}
2772 
2773 	if (conn_state->output_flags &
2774 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
2775 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
2776 				MIPI_DUAL_EN_SHIFT, 1, false);
2777 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
2778 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
2779 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
2780 					false);
2781 	}
2782 
2783 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
2784 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
2785 				1, false);
2786 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2787 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
2788 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2789 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
2790 	}
2791 
2792 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2793 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2794 				1, false);
2795 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2796 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2797 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2798 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2799 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2800 				IF_CRTL_HDMI_PIN_POL_MASK,
2801 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2802 	}
2803 
2804 	return mode->clock;
2805 }
2806 
2807 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
2808 {
2809 	struct crtc_state *cstate = &state->crtc_state;
2810 	struct connector_state *conn_state = &state->conn_state;
2811 	struct drm_display_mode *mode = &conn_state->mode;
2812 	struct vop2 *vop2 = cstate->private;
2813 	u32 val;
2814 
2815 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
2816 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
2817 
2818 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
2819 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
2820 				1, false);
2821 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2822 				RGB_MUX_SHIFT, cstate->crtc_id, false);
2823 	}
2824 
2825 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
2826 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
2827 				1, false);
2828 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
2829 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
2830 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2831 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
2832 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
2833 				IF_CRTL_HDMI_PIN_POL_MASK,
2834 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
2835 	}
2836 
2837 	return mode->crtc_clock;
2838 }
2839 
2840 static void vop2_post_color_swap(struct display_state *state)
2841 {
2842 	struct crtc_state *cstate = &state->crtc_state;
2843 	struct connector_state *conn_state = &state->conn_state;
2844 	struct vop2 *vop2 = cstate->private;
2845 	u32 vp_offset = (cstate->crtc_id * 0x100);
2846 	u32 output_type = conn_state->type;
2847 	u32 data_swap = 0;
2848 
2849 	if (is_uv_swap(conn_state->bus_format, conn_state->output_mode))
2850 		data_swap = DSP_RB_SWAP;
2851 
2852 	if (vop2->version == VOP_VERSION_RK3588 &&
2853 	    (output_type == DRM_MODE_CONNECTOR_HDMIA ||
2854 	     output_type == DRM_MODE_CONNECTOR_eDP) &&
2855 	    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
2856 	     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
2857 		data_swap |= DSP_RG_SWAP;
2858 
2859 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
2860 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
2861 }
2862 
2863 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
2864 {
2865 	int ret = 0;
2866 
2867 	if (parent->dev)
2868 		ret = clk_set_parent(clk, parent);
2869 	if (ret < 0)
2870 		debug("failed to set %s as parent for %s\n",
2871 		      parent->dev->name, clk->dev->name);
2872 }
2873 
2874 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
2875 {
2876 	int ret = 0;
2877 
2878 	if (clk->dev)
2879 		ret = clk_set_rate(clk, rate);
2880 	if (ret < 0)
2881 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
2882 
2883 	return ret;
2884 }
2885 
2886 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
2887 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
2888 				  int *dsc_cds_clk_div, u64 dclk_rate)
2889 {
2890 	struct crtc_state *cstate = &state->crtc_state;
2891 
2892 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
2893 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
2894 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
2895 
2896 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
2897 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
2898 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
2899 }
2900 
2901 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
2902 {
2903 	struct crtc_state *cstate = &state->crtc_state;
2904 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
2905 	struct drm_dsc_picture_parameter_set config_pps;
2906 	const struct vop2_data *vop2_data = vop2->data;
2907 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
2908 	u32 *pps_val = (u32 *)&config_pps;
2909 	u32 decoder_regs_offset = (dsc_id * 0x100);
2910 	int i = 0;
2911 
2912 	memcpy(&config_pps, pps, sizeof(config_pps));
2913 
2914 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
2915 		config_pps.pps_3 &= 0xf0;
2916 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
2917 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
2918 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
2919 	}
2920 
2921 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
2922 		config_pps.rc_range_parameters[i] =
2923 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
2924 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
2925 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
2926 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
2927 	}
2928 
2929 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
2930 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
2931 }
2932 
2933 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
2934 {
2935 	struct connector_state *conn_state = &state->conn_state;
2936 	struct drm_display_mode *mode = &conn_state->mode;
2937 	struct crtc_state *cstate = &state->crtc_state;
2938 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
2939 	const struct vop2_data *vop2_data = vop2->data;
2940 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
2941 	bool mipi_ds_mode = false;
2942 	u8 dsc_interface_mode = 0;
2943 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2944 	u16 hdisplay = mode->crtc_hdisplay;
2945 	u16 htotal = mode->crtc_htotal;
2946 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2947 	u16 vdisplay = mode->crtc_vdisplay;
2948 	u16 vtotal = mode->crtc_vtotal;
2949 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
2950 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2951 	u16 vact_end = vact_st + vdisplay;
2952 	u32 ctrl_regs_offset = (dsc_id * 0x30);
2953 	u32 decoder_regs_offset = (dsc_id * 0x100);
2954 	u32 backup_regs_offset = 0;
2955 	int dsc_txp_clk_div = 0;
2956 	int dsc_pxl_clk_div = 0;
2957 	int dsc_cds_clk_div = 0;
2958 
2959 	if (!vop2->data->nr_dscs) {
2960 		printf("Unsupported DSC\n");
2961 		return;
2962 	}
2963 
2964 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
2965 		printf("DSC%d supported max slice is: %d, current is: %d\n",
2966 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
2967 
2968 	if (dsc_data->pd_id) {
2969 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
2970 			printf("open dsc%d pd fail\n", dsc_id);
2971 	}
2972 
2973 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
2974 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
2975 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
2976 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
2977 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
2978 		dsc_interface_mode = VOP_DSC_IF_HDMI;
2979 	} else {
2980 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
2981 		if (mipi_ds_mode)
2982 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
2983 		else
2984 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
2985 	}
2986 
2987 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
2988 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
2989 				DSC_MAN_MODE_SHIFT, 0, false);
2990 	else
2991 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
2992 				DSC_MAN_MODE_SHIFT, 1, false);
2993 
2994 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
2995 
2996 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
2997 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
2998 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
2999 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
3000 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
3001 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
3002 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
3003 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
3004 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3005 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
3006 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
3007 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
3008 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
3009 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
3010 
3011 	if (!mipi_ds_mode) {
3012 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
3013 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
3014 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
3015 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
3016 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
3017 		int k = 1;
3018 
3019 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3020 			k = 2;
3021 
3022 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
3023 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
3024 
3025 		/*
3026 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
3027 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
3028 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
3029 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
3030 		 *                 delay_line_num = 4 - BPP / 8
3031 		 *                                = (64 - target_bpp / 8) / 16
3032 		 *
3033 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3034 		 */
3035 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
3036 		dsc_cds_rate_mhz = dsc_cds_rate;
3037 		dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
3038 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
3039 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
3040 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
3041 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
3042 
3043 		dsc_hsync = hsync_len / 2;
3044 		/*
3045 		 * htotal / dclk_core = dsc_htotal /cds_clk
3046 		 *
3047 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
3048 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
3049 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
3050 		 *
3051 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
3052 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
3053 		 */
3054 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
3055 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
3056 		val = dsc_htotal << 16 | dsc_hsync;
3057 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
3058 				DSC_HTOTAL_PW_SHIFT, val, false);
3059 
3060 		dsc_hact_st = hact_st / 2;
3061 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
3062 		val = dsc_hact_end << 16 | dsc_hact_st;
3063 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
3064 				DSC_HACT_ST_END_SHIFT, val, false);
3065 
3066 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
3067 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
3068 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
3069 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
3070 	}
3071 
3072 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
3073 			RST_DEASSERT_SHIFT, 1, false);
3074 	udelay(10);
3075 	/* read current dsc core register and backup to regsbak */
3076 	backup_regs_offset = RK3588_DSC_8K_CTRL0;
3077 	vop2->regsbak[backup_regs_offset >> 2] = vop2_readl(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset);
3078 
3079 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3080 			DSC_EN_SHIFT, 1, false);
3081 	vop2_load_pps(state, vop2, dsc_id);
3082 
3083 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3084 			DSC_RBIT_SHIFT, 1, false);
3085 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3086 			DSC_RBYT_SHIFT, 0, false);
3087 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3088 			DSC_FLAL_SHIFT, 1, false);
3089 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3090 			DSC_MER_SHIFT, 1, false);
3091 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3092 			DSC_EPB_SHIFT, 0, false);
3093 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3094 			DSC_EPL_SHIFT, 1, false);
3095 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3096 			DSC_NSLC_SHIFT, ilog2(cstate->dsc_slice_num), false);
3097 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3098 			DSC_SBO_SHIFT, 1, false);
3099 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3100 			DSC_IFEP_SHIFT, dsc_sink_cap->version_minor == 2 ? 1 : 0, false);
3101 	vop2_mask_write(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, EN_MASK,
3102 			DSC_PPS_UPD_SHIFT, 1, false);
3103 
3104 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
3105 	       dsc_id,
3106 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
3107 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
3108 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
3109 }
3110 
3111 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
3112 {
3113 	struct crtc_state *cstate = &state->crtc_state;
3114 	struct vop2 *vop2 = cstate->private;
3115 	struct udevice *vp_dev, *dev;
3116 	struct ofnode_phandle_args args;
3117 	char vp_name[10];
3118 	int ret;
3119 
3120 	if (vop2->version != VOP_VERSION_RK3588)
3121 		return false;
3122 
3123 	sprintf(vp_name, "port@%d", cstate->crtc_id);
3124 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
3125 		debug("warn: can't get vp device\n");
3126 		return false;
3127 	}
3128 
3129 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
3130 					 0, &args);
3131 	if (ret) {
3132 		debug("assigned-clock-parents's node not define\n");
3133 		return false;
3134 	}
3135 
3136 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
3137 		debug("warn: can't get clk device\n");
3138 		return false;
3139 	}
3140 
3141 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
3142 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
3143 		if (clk_dev)
3144 			*clk_dev = dev;
3145 		return true;
3146 	}
3147 
3148 	return false;
3149 }
3150 
3151 static int rockchip_vop2_init(struct display_state *state)
3152 {
3153 	struct crtc_state *cstate = &state->crtc_state;
3154 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
3155 	struct connector_state *conn_state = &state->conn_state;
3156 	struct drm_display_mode *mode = &conn_state->mode;
3157 	struct vop2 *vop2 = cstate->private;
3158 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
3159 	u16 hdisplay = mode->crtc_hdisplay;
3160 	u16 htotal = mode->crtc_htotal;
3161 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
3162 	u16 hact_end = hact_st + hdisplay;
3163 	u16 vdisplay = mode->crtc_vdisplay;
3164 	u16 vtotal = mode->crtc_vtotal;
3165 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
3166 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
3167 	u16 vact_end = vact_st + vdisplay;
3168 	bool yuv_overlay = false;
3169 	u32 vp_offset = (cstate->crtc_id * 0x100);
3170 	u32 line_flag_offset = (cstate->crtc_id * 4);
3171 	u32 val, act_end;
3172 	u8 dither_down_en = 0;
3173 	u8 pre_dither_down_en = 0;
3174 	u8 dclk_div_factor = 0;
3175 	char output_type_name[30] = {0};
3176 	char dclk_name[9];
3177 	struct clk dclk;
3178 	struct clk hdmi0_phy_pll;
3179 	struct clk hdmi1_phy_pll;
3180 	struct clk hdmi_phy_pll;
3181 	struct udevice *disp_dev;
3182 	unsigned long dclk_rate = 0;
3183 	int ret;
3184 
3185 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
3186 	       mode->crtc_hdisplay, mode->vdisplay,
3187 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
3188 	       mode->vrefresh,
3189 	       get_output_if_name(conn_state->output_if, output_type_name),
3190 	       cstate->crtc_id);
3191 
3192 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
3193 		cstate->splice_mode = true;
3194 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
3195 		if (!cstate->splice_crtc_id) {
3196 			printf("%s: Splice mode is unsupported by vp%d\n",
3197 			       __func__, cstate->crtc_id);
3198 			return -EINVAL;
3199 		}
3200 
3201 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
3202 				PORT_MERGE_EN_SHIFT, 1, false);
3203 	}
3204 
3205 	vop2_initial(vop2, state);
3206 	if (vop2->version == VOP_VERSION_RK3588)
3207 		dclk_rate = rk3588_vop2_if_cfg(state);
3208 	else if (vop2->version == VOP_VERSION_RK3568)
3209 		dclk_rate = rk3568_vop2_if_cfg(state);
3210 	else if (vop2->version == VOP_VERSION_RK3528)
3211 		dclk_rate = rk3528_vop2_if_cfg(state);
3212 
3213 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
3214 	    !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT))
3215 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
3216 
3217 	vop2_post_color_swap(state);
3218 
3219 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
3220 			OUT_MODE_SHIFT, conn_state->output_mode, false);
3221 
3222 	switch (conn_state->bus_format) {
3223 	case MEDIA_BUS_FMT_RGB565_1X16:
3224 		dither_down_en = 1;
3225 		break;
3226 	case MEDIA_BUS_FMT_RGB666_1X18:
3227 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
3228 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
3229 	case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA:
3230 		dither_down_en = 1;
3231 		break;
3232 	case MEDIA_BUS_FMT_YUV8_1X24:
3233 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
3234 		dither_down_en = 0;
3235 		pre_dither_down_en = 1;
3236 		break;
3237 	case MEDIA_BUS_FMT_YUV10_1X30:
3238 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
3239 	case MEDIA_BUS_FMT_RGB888_1X24:
3240 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
3241 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
3242 	default:
3243 		dither_down_en = 0;
3244 		pre_dither_down_en = 0;
3245 		break;
3246 	}
3247 
3248 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA)
3249 		pre_dither_down_en = 0;
3250 	else
3251 		pre_dither_down_en = 1;
3252 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3253 			DITHER_DOWN_EN_SHIFT, dither_down_en, false);
3254 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3255 			PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
3256 
3257 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
3258 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
3259 			yuv_overlay, false);
3260 
3261 	cstate->yuv_overlay = yuv_overlay;
3262 
3263 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
3264 		    (htotal << 16) | hsync_len);
3265 	val = hact_st << 16;
3266 	val |= hact_end;
3267 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
3268 	val = vact_st << 16;
3269 	val |= vact_end;
3270 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
3271 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
3272 		u16 vact_st_f1 = vtotal + vact_st + 1;
3273 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
3274 
3275 		val = vact_st_f1 << 16 | vact_end_f1;
3276 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
3277 			    val);
3278 
3279 		val = vtotal << 16 | (vtotal + vsync_len);
3280 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
3281 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3282 				INTERLACE_EN_SHIFT, 1, false);
3283 		if (vop2->version == VOP_VERSION_RK3528) {
3284 			if (conn_state->output_if & VOP_OUTPUT_IF_BT656 &&
3285 			    mode->vdisplay == 480)
3286 				vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3287 						DSP_FILED_POL, 0, false);
3288 			else
3289 				vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3290 						DSP_FILED_POL, 1, false);
3291 		} else {
3292 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3293 					DSP_FILED_POL, 1, false);
3294 		}
3295 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3296 				P2I_EN_SHIFT, 1, false);
3297 		vtotal += vtotal + 1;
3298 		act_end = vact_end_f1;
3299 	} else {
3300 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3301 				INTERLACE_EN_SHIFT, 0, false);
3302 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3303 				P2I_EN_SHIFT, 0, false);
3304 		act_end = vact_end;
3305 	}
3306 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
3307 		    (vtotal << 16) | vsync_len);
3308 
3309 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3528) {
3310 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
3311 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3312 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3313 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
3314 		else
3315 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3316 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
3317 	}
3318 
3319 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
3320 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3321 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
3322 	else
3323 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3324 				DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
3325 
3326 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3327 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
3328 
3329 	if (yuv_overlay)
3330 		val = 0x20010200;
3331 	else
3332 		val = 0;
3333 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
3334 	if (cstate->splice_mode) {
3335 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
3336 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
3337 				yuv_overlay, false);
3338 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
3339 	}
3340 
3341 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3342 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
3343 
3344 	if (vp->xmirror_en)
3345 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3346 				DSP_X_MIR_EN_SHIFT, 1, false);
3347 
3348 	vop2_tv_config_update(state, vop2);
3349 	vop2_post_config(state, vop2);
3350 
3351 	if (cstate->dsc_enable) {
3352 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3353 			vop2_dsc_enable(state, vop2, 0, dclk_rate);
3354 			vop2_dsc_enable(state, vop2, 1, dclk_rate);
3355 		} else {
3356 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate);
3357 		}
3358 	}
3359 
3360 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
3361 	ret = clk_get_by_name(cstate->dev, dclk_name, &dclk);
3362 	if (ret) {
3363 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
3364 		return ret;
3365 	}
3366 
3367 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
3368 	if (!ret) {
3369 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
3370 		if (ret)
3371 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
3372 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
3373 		if (ret)
3374 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
3375 	} else {
3376 		hdmi0_phy_pll.dev = NULL;
3377 		hdmi1_phy_pll.dev = NULL;
3378 		debug("%s: Faile to find display-subsystem node\n", __func__);
3379 	}
3380 
3381 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
3382 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
3383 			vop2_clk_set_parent(&dclk, &hdmi0_phy_pll);
3384 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
3385 			vop2_clk_set_parent(&dclk, &hdmi1_phy_pll);
3386 
3387 		/*
3388 		 * uboot clk driver won't set dclk parent's rate when use
3389 		 * hdmi phypll as dclk source.
3390 		 * So set dclk rate is meaningless. Set hdmi phypll rate
3391 		 * directly.
3392 		 */
3393 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
3394 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000);
3395 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
3396 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000);
3397 		} else {
3398 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
3399 				ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3400 			} else {
3401 				/*
3402 				 * For RK3528, the path of CVBS output is like:
3403 				 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
3404 				 * The vop2 dclk should be four times crtc_clock for CVBS sampling
3405 				 * clock needs.
3406 				 */
3407 				if (vop2->version == VOP_VERSION_RK3528 &&
3408 				    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3409 					ret = vop2_clk_set_rate(&dclk, 4 * dclk_rate * 1000);
3410 				else
3411 					ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3412 			}
3413 		}
3414 	} else {
3415 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
3416 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate * 1000);
3417 		else
3418 			ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000);
3419 	}
3420 
3421 	if (IS_ERR_VALUE(ret)) {
3422 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
3423 		       __func__, cstate->crtc_id, dclk_rate, ret);
3424 		return ret;
3425 	} else {
3426 		dclk_div_factor = mode->clock / dclk_rate;
3427 		if (vop2->version == VOP_VERSION_RK3528 &&
3428 		    conn_state->output_if & VOP_OUTPUT_IF_BT656)
3429 			mode->crtc_clock = ret / 4 / 1000;
3430 		else
3431 			mode->crtc_clock = ret * dclk_div_factor / 1000;
3432 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
3433 	}
3434 
3435 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3436 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
3437 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
3438 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
3439 
3440 	return 0;
3441 }
3442 
3443 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
3444 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
3445 			     uint32_t dst_h)
3446 {
3447 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
3448 	uint16_t hscl_filter_mode, vscl_filter_mode;
3449 	uint8_t xgt2 = 0, xgt4 = 0;
3450 	uint8_t ygt2 = 0, ygt4 = 0;
3451 	uint32_t xfac = 0, yfac = 0;
3452 	u32 win_offset = win->reg_offset;
3453 	bool xgt_en = false;
3454 	bool xavg_en = false;
3455 
3456 	if (is_vop3(vop2)) {
3457 		if (src_w >= (4 * dst_w)) {
3458 			xgt4 = 1;
3459 			src_w >>= 2;
3460 		} else if (src_w >= (2 * dst_w)) {
3461 			xgt2 = 1;
3462 			src_w >>= 1;
3463 		}
3464 	}
3465 
3466 	if (src_h >= (4 * dst_h)) {
3467 		ygt4 = 1;
3468 		src_h >>= 2;
3469 	} else if (src_h >= (2 * dst_h)) {
3470 		ygt2 = 1;
3471 		src_h >>= 1;
3472 	}
3473 
3474 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
3475 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
3476 
3477 	if (yrgb_hor_scl_mode == SCALE_UP)
3478 		hscl_filter_mode = win->hsu_filter_mode;
3479 	else
3480 		hscl_filter_mode = win->hsd_filter_mode;
3481 
3482 	if (yrgb_ver_scl_mode == SCALE_UP)
3483 		vscl_filter_mode = win->vsu_filter_mode;
3484 	else
3485 		vscl_filter_mode = win->vsd_filter_mode;
3486 
3487 	/*
3488 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
3489 	 * at scale down mode
3490 	 */
3491 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
3492 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
3493 		dst_w += 1;
3494 	}
3495 
3496 	if (is_vop3(vop2)) {
3497 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
3498 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
3499 
3500 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
3501 			xavg_en = xgt2 || xgt4;
3502 		else
3503 			xgt_en = xgt2 || xgt4;
3504 	} else {
3505 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
3506 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
3507 	}
3508 
3509 	if (win->type == CLUSTER_LAYER) {
3510 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
3511 			    yfac << 16 | xfac);
3512 
3513 		if (is_vop3(vop2)) {
3514 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3515 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
3516 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3517 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
3518 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3519 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3520 
3521 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3522 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3523 					yrgb_hor_scl_mode, false);
3524 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3525 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3526 					yrgb_ver_scl_mode, false);
3527 		} else {
3528 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3529 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
3530 					yrgb_hor_scl_mode, false);
3531 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3532 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
3533 					yrgb_ver_scl_mode, false);
3534 		}
3535 
3536 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
3537 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3538 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
3539 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3540 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
3541 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3542 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
3543 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3544 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
3545 		} else {
3546 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3547 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
3548 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3549 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
3550 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3551 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
3552 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
3553 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
3554 		}
3555 	} else {
3556 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
3557 			    yfac << 16 | xfac);
3558 
3559 		if (is_vop3(vop2)) {
3560 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3561 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
3562 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3563 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
3564 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3565 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
3566 		}
3567 
3568 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3569 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
3570 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3571 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
3572 
3573 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3574 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
3575 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3576 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
3577 
3578 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3579 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
3580 				hscl_filter_mode, false);
3581 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
3582 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
3583 				vscl_filter_mode, false);
3584 	}
3585 }
3586 
3587 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
3588 {
3589 	u32 win_offset = win->reg_offset;
3590 
3591 	if (win->type == CLUSTER_LAYER) {
3592 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
3593 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
3594 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
3595 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3596 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
3597 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3598 	} else {
3599 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
3600 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
3601 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
3602 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
3603 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
3604 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
3605 	}
3606 }
3607 
3608 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
3609 {
3610 	struct crtc_state *cstate = &state->crtc_state;
3611 	struct connector_state *conn_state = &state->conn_state;
3612 	struct drm_display_mode *mode = &conn_state->mode;
3613 	struct vop2 *vop2 = cstate->private;
3614 	int src_w = cstate->src_rect.w;
3615 	int src_h = cstate->src_rect.h;
3616 	int crtc_x = cstate->crtc_rect.x;
3617 	int crtc_y = cstate->crtc_rect.y;
3618 	int crtc_w = cstate->crtc_rect.w;
3619 	int crtc_h = cstate->crtc_rect.h;
3620 	int xvir = cstate->xvir;
3621 	int y_mirror = 0;
3622 	int csc_mode;
3623 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3624 	/* offset of the right window in splice mode */
3625 	u32 splice_pixel_offset = 0;
3626 	u32 splice_yrgb_offset = 0;
3627 	u32 win_offset = win->reg_offset;
3628 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3629 
3630 	if (win->splice_mode_right) {
3631 		src_w = cstate->right_src_rect.w;
3632 		src_h = cstate->right_src_rect.h;
3633 		crtc_x = cstate->right_crtc_rect.x;
3634 		crtc_y = cstate->right_crtc_rect.y;
3635 		crtc_w = cstate->right_crtc_rect.w;
3636 		crtc_h = cstate->right_crtc_rect.h;
3637 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3638 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3639 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3640 	}
3641 
3642 	act_info = (src_h - 1) << 16;
3643 	act_info |= (src_w - 1) & 0xffff;
3644 
3645 	dsp_info = (crtc_h - 1) << 16;
3646 	dsp_info |= (crtc_w - 1) & 0xffff;
3647 
3648 	dsp_stx = crtc_x;
3649 	dsp_sty = crtc_y;
3650 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3651 
3652 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3653 		y_mirror = 1;
3654 	else
3655 		y_mirror = 0;
3656 
3657 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3658 
3659 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528)
3660 		vop2_axi_config(vop2, win);
3661 
3662 	if (y_mirror)
3663 		printf("WARN: y mirror is unsupported by cluster window\n");
3664 
3665 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
3666 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3667 			false);
3668 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
3669 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
3670 		    cstate->dma_addr + splice_yrgb_offset);
3671 
3672 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
3673 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
3674 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
3675 
3676 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
3677 
3678 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
3679 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
3680 			CLUSTER_RGB2YUV_EN_SHIFT,
3681 			is_yuv_output(conn_state->bus_format), false);
3682 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
3683 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
3684 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
3685 
3686 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3687 }
3688 
3689 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
3690 {
3691 	struct crtc_state *cstate = &state->crtc_state;
3692 	struct connector_state *conn_state = &state->conn_state;
3693 	struct drm_display_mode *mode = &conn_state->mode;
3694 	struct vop2 *vop2 = cstate->private;
3695 	int src_w = cstate->src_rect.w;
3696 	int src_h = cstate->src_rect.h;
3697 	int crtc_x = cstate->crtc_rect.x;
3698 	int crtc_y = cstate->crtc_rect.y;
3699 	int crtc_w = cstate->crtc_rect.w;
3700 	int crtc_h = cstate->crtc_rect.h;
3701 	int xvir = cstate->xvir;
3702 	int y_mirror = 0;
3703 	int csc_mode;
3704 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
3705 	/* offset of the right window in splice mode */
3706 	u32 splice_pixel_offset = 0;
3707 	u32 splice_yrgb_offset = 0;
3708 	u32 win_offset = win->reg_offset;
3709 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3710 
3711 	if (win->splice_mode_right) {
3712 		src_w = cstate->right_src_rect.w;
3713 		src_h = cstate->right_src_rect.h;
3714 		crtc_x = cstate->right_crtc_rect.x;
3715 		crtc_y = cstate->right_crtc_rect.y;
3716 		crtc_w = cstate->right_crtc_rect.w;
3717 		crtc_h = cstate->right_crtc_rect.h;
3718 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
3719 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
3720 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3721 	}
3722 
3723 	/*
3724 	 * This is workaround solution for IC design:
3725 	 * esmart can't support scale down when actual_w % 16 == 1.
3726 	 */
3727 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
3728 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
3729 		src_w -= 1;
3730 	}
3731 
3732 	act_info = (src_h - 1) << 16;
3733 	act_info |= (src_w - 1) & 0xffff;
3734 
3735 	dsp_info = (crtc_h - 1) << 16;
3736 	dsp_info |= (crtc_w - 1) & 0xffff;
3737 
3738 	dsp_stx = crtc_x;
3739 	dsp_sty = crtc_y;
3740 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
3741 
3742 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
3743 		y_mirror = 1;
3744 	else
3745 		y_mirror = 0;
3746 
3747 	if (is_vop3(vop2))
3748 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, ESMART_LB_SELECT_MASK,
3749 				ESMART_LB_SELECT_SHIFT, win->scale_engine_num, false);
3750 
3751 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
3752 
3753 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3528)
3754 		vop2_axi_config(vop2, win);
3755 
3756 	if (y_mirror)
3757 		cstate->dma_addr += (src_h - 1) * xvir * 4;
3758 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
3759 			YMIRROR_EN_SHIFT, y_mirror, false);
3760 
3761 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
3762 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
3763 			false);
3764 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
3765 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
3766 		    cstate->dma_addr + splice_yrgb_offset);
3767 
3768 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
3769 		    act_info);
3770 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
3771 		    dsp_info);
3772 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
3773 
3774 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
3775 			WIN_EN_SHIFT, 1, false);
3776 
3777 	csc_mode = vop2_convert_csc_mode(conn_state->color_space, CSC_10BIT_DEPTH);
3778 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
3779 			RGB2YUV_EN_SHIFT,
3780 			is_yuv_output(conn_state->bus_format), false);
3781 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
3782 			CSC_MODE_SHIFT, csc_mode, false);
3783 
3784 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3785 }
3786 
3787 static void vop2_calc_display_rect_for_splice(struct display_state *state)
3788 {
3789 	struct crtc_state *cstate = &state->crtc_state;
3790 	struct connector_state *conn_state = &state->conn_state;
3791 	struct drm_display_mode *mode = &conn_state->mode;
3792 	struct display_rect *src_rect = &cstate->src_rect;
3793 	struct display_rect *dst_rect = &cstate->crtc_rect;
3794 	struct display_rect left_src, left_dst, right_src, right_dst;
3795 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
3796 	int left_src_w, left_dst_w, right_dst_w;
3797 
3798 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
3799 	if (left_dst_w < 0)
3800 		left_dst_w = 0;
3801 	right_dst_w = dst_rect->w - left_dst_w;
3802 
3803 	if (!right_dst_w)
3804 		left_src_w = src_rect->w;
3805 	else
3806 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
3807 
3808 	left_src.x = src_rect->x;
3809 	left_src.w = left_src_w;
3810 	left_dst.x = dst_rect->x;
3811 	left_dst.w = left_dst_w;
3812 	right_src.x = left_src.x + left_src.w;
3813 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
3814 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
3815 	right_dst.w = right_dst_w;
3816 
3817 	left_src.y = src_rect->y;
3818 	left_src.h = src_rect->h;
3819 	left_dst.y = dst_rect->y;
3820 	left_dst.h = dst_rect->h;
3821 	right_src.y = src_rect->y;
3822 	right_src.h = src_rect->h;
3823 	right_dst.y = dst_rect->y;
3824 	right_dst.h = dst_rect->h;
3825 
3826 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
3827 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
3828 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
3829 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
3830 }
3831 
3832 static int rockchip_vop2_set_plane(struct display_state *state)
3833 {
3834 	struct crtc_state *cstate = &state->crtc_state;
3835 	struct vop2 *vop2 = cstate->private;
3836 	struct vop2_win_data *win_data;
3837 	struct vop2_win_data *splice_win_data;
3838 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
3839 	char plane_name[10] = {0};
3840 
3841 	if (cstate->crtc_rect.w > cstate->max_output.width) {
3842 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
3843 		       cstate->crtc_rect.w, cstate->max_output.width);
3844 		return -EINVAL;
3845 	}
3846 
3847 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
3848 	if (!win_data) {
3849 		printf("invalid win id %d\n", primary_plane_id);
3850 		return -ENODEV;
3851 	}
3852 
3853 	/* ignore some plane register according vop3 esmart lb mode */
3854 	if (vop3_ignore_plane(vop2, win_data))
3855 		return -EACCES;
3856 
3857 	if (vop2->version == VOP_VERSION_RK3588) {
3858 		if (vop2_power_domain_on(vop2, win_data->pd_id))
3859 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
3860 	}
3861 
3862 	if (cstate->splice_mode) {
3863 		if (win_data->splice_win_id) {
3864 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
3865 			splice_win_data->splice_mode_right = true;
3866 
3867 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
3868 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
3869 
3870 			vop2_calc_display_rect_for_splice(state);
3871 			if (win_data->type == CLUSTER_LAYER)
3872 				vop2_set_cluster_win(state, splice_win_data);
3873 			else
3874 				vop2_set_smart_win(state, splice_win_data);
3875 		} else {
3876 			printf("ERROR: splice mode is unsupported by plane %s\n",
3877 			       get_plane_name(primary_plane_id, plane_name));
3878 			return -EINVAL;
3879 		}
3880 	}
3881 
3882 	if (win_data->type == CLUSTER_LAYER)
3883 		vop2_set_cluster_win(state, win_data);
3884 	else
3885 		vop2_set_smart_win(state, win_data);
3886 
3887 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
3888 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
3889 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
3890 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
3891 		cstate->dma_addr);
3892 
3893 	return 0;
3894 }
3895 
3896 static int rockchip_vop2_prepare(struct display_state *state)
3897 {
3898 	return 0;
3899 }
3900 
3901 static void vop2_dsc_cfg_done(struct display_state *state)
3902 {
3903 	struct connector_state *conn_state = &state->conn_state;
3904 	struct crtc_state *cstate = &state->crtc_state;
3905 	struct vop2 *vop2 = cstate->private;
3906 	u8 dsc_id = cstate->dsc_id;
3907 	u32 ctrl_regs_offset = (dsc_id * 0x30);
3908 
3909 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3910 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
3911 				DSC_CFG_DONE_SHIFT, 1, false);
3912 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
3913 				DSC_CFG_DONE_SHIFT, 1, false);
3914 	} else {
3915 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
3916 				DSC_CFG_DONE_SHIFT, 1, false);
3917 	}
3918 }
3919 
3920 static int rockchip_vop2_enable(struct display_state *state)
3921 {
3922 	struct crtc_state *cstate = &state->crtc_state;
3923 	struct vop2 *vop2 = cstate->private;
3924 	u32 vp_offset = (cstate->crtc_id * 0x100);
3925 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3926 
3927 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3928 			STANDBY_EN_SHIFT, 0, false);
3929 
3930 	if (cstate->splice_mode)
3931 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3932 
3933 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3934 
3935 	if (cstate->dsc_enable)
3936 		vop2_dsc_cfg_done(state);
3937 
3938 	return 0;
3939 }
3940 
3941 static int rockchip_vop2_disable(struct display_state *state)
3942 {
3943 	struct crtc_state *cstate = &state->crtc_state;
3944 	struct vop2 *vop2 = cstate->private;
3945 	u32 vp_offset = (cstate->crtc_id * 0x100);
3946 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
3947 
3948 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
3949 			STANDBY_EN_SHIFT, 1, false);
3950 
3951 	if (cstate->splice_mode)
3952 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
3953 
3954 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
3955 
3956 	return 0;
3957 }
3958 
3959 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
3960 {
3961 	struct crtc_state *cstate = &state->crtc_state;
3962 	struct vop2 *vop2 = cstate->private;
3963 	int i = 0;
3964 	int correct_cursor_plane = -1;
3965 	int plane_type = -1;
3966 
3967 	if (cursor_plane < 0)
3968 		return -1;
3969 
3970 	if (plane_mask & (1 << cursor_plane))
3971 		return cursor_plane;
3972 
3973 	/* Get current cursor plane type */
3974 	for (i = 0; i < vop2->data->nr_layers; i++) {
3975 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
3976 			plane_type = vop2->data->plane_table[i].plane_type;
3977 			break;
3978 		}
3979 	}
3980 
3981 	/* Get the other same plane type plane id */
3982 	for (i = 0; i < vop2->data->nr_layers; i++) {
3983 		if (vop2->data->plane_table[i].plane_type == plane_type &&
3984 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
3985 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
3986 			break;
3987 		}
3988 	}
3989 
3990 	/* To check whether the new correct_cursor_plane is attach to current vp */
3991 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
3992 		printf("error: faild to find correct plane as cursor plane\n");
3993 		return -1;
3994 	}
3995 
3996 	printf("vp%d adjust cursor plane from %d to %d\n",
3997 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
3998 
3999 	return correct_cursor_plane;
4000 }
4001 
4002 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
4003 {
4004 	struct crtc_state *cstate = &state->crtc_state;
4005 	struct vop2 *vop2 = cstate->private;
4006 	ofnode vp_node;
4007 	struct device_node *port_parent_node = cstate->ports_node;
4008 	static bool vop_fix_dts;
4009 	const char *path;
4010 	u32 plane_mask = 0;
4011 	int vp_id = 0;
4012 	int cursor_plane_id = -1;
4013 
4014 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
4015 		return 0;
4016 
4017 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
4018 		path = vp_node.np->full_name;
4019 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
4020 
4021 		if (cstate->crtc->assign_plane)
4022 			continue;
4023 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
4024 								 cstate->crtc->vps[vp_id].cursor_plane);
4025 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
4026 		       vp_id, plane_mask,
4027 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
4028 		       cursor_plane_id);
4029 
4030 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
4031 				     plane_mask, 1);
4032 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
4033 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
4034 		if (cursor_plane_id >= 0)
4035 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
4036 					     cursor_plane_id, 1);
4037 		vp_id++;
4038 	}
4039 
4040 	vop_fix_dts = true;
4041 
4042 	return 0;
4043 }
4044 
4045 static int rockchip_vop2_check(struct display_state *state)
4046 {
4047 	struct crtc_state *cstate = &state->crtc_state;
4048 	struct rockchip_crtc *crtc = cstate->crtc;
4049 
4050 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
4051 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
4052 		return -ENOTSUPP;
4053 	}
4054 
4055 	if (cstate->splice_mode) {
4056 		crtc->splice_mode = true;
4057 		crtc->splice_crtc_id = cstate->splice_crtc_id;
4058 	}
4059 
4060 	return 0;
4061 }
4062 
4063 static int rockchip_vop2_mode_valid(struct display_state *state)
4064 {
4065 	struct connector_state *conn_state = &state->conn_state;
4066 	struct crtc_state *cstate = &state->crtc_state;
4067 	struct drm_display_mode *mode = &conn_state->mode;
4068 	struct videomode vm;
4069 
4070 	drm_display_mode_to_videomode(mode, &vm);
4071 
4072 	if (vm.hactive < 32 || vm.vactive < 32 ||
4073 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
4074 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
4075 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
4076 		return -EINVAL;
4077 	}
4078 
4079 	return 0;
4080 }
4081 
4082 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
4083 
4084 static int rockchip_vop2_plane_check(struct display_state *state)
4085 {
4086 	struct crtc_state *cstate = &state->crtc_state;
4087 	struct vop2 *vop2 = cstate->private;
4088 	struct display_rect *src = &cstate->src_rect;
4089 	struct display_rect *dst = &cstate->crtc_rect;
4090 	struct vop2_win_data *win_data;
4091 	int min_scale, max_scale;
4092 	int hscale, vscale;
4093 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
4094 
4095 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
4096 	if (!win_data) {
4097 		printf("ERROR: invalid win id %d\n", primary_plane_id);
4098 		return -ENODEV;
4099 	}
4100 
4101 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
4102 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
4103 
4104 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
4105 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
4106 	if (hscale < 0 || vscale < 0) {
4107 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
4108 		return -ERANGE;
4109 	}
4110 
4111 	return 0;
4112 }
4113 
4114 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4115 	ROCKCHIP_VOP2_ESMART0,
4116 	ROCKCHIP_VOP2_ESMART1,
4117 	ROCKCHIP_VOP2_ESMART2,
4118 	ROCKCHIP_VOP2_ESMART3,
4119 };
4120 
4121 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4122 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4123 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4124 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4125 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4126 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4127 };
4128 
4129 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4130 	{ /* one display policy for hdmi */
4131 		{/* main display */
4132 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
4133 			.attached_layers_nr = 4,
4134 			.attached_layers = {
4135 				  ROCKCHIP_VOP2_CLUSTER0,
4136 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
4137 				},
4138 		},
4139 		{/* second display */},
4140 		{/* third  display */},
4141 		{/* fourth display */},
4142 	},
4143 
4144 	{ /* two display policy */
4145 		{/* main display */
4146 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
4147 			.attached_layers_nr = 3,
4148 			.attached_layers = {
4149 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
4150 				},
4151 		},
4152 
4153 		{/* second display */
4154 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4155 			.attached_layers_nr = 2,
4156 			.attached_layers = {
4157 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4158 				},
4159 		},
4160 		{/* third  display */},
4161 		{/* fourth display */},
4162 	},
4163 
4164 	{ /* one display policy for cvbs */
4165 		{/* main display */
4166 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
4167 			.attached_layers_nr = 2,
4168 			.attached_layers = {
4169 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
4170 				},
4171 		},
4172 		{/* second display */},
4173 		{/* third  display */},
4174 		{/* fourth display */},
4175 	},
4176 
4177 	{/* reserved */},
4178 };
4179 
4180 static struct vop2_win_data rk3528_win_data[5] = {
4181 	{
4182 		.name = "Esmart0",
4183 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4184 		.type = ESMART_LAYER,
4185 		.win_sel_port_offset = 8,
4186 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
4187 		.reg_offset = 0,
4188 		.axi_id = 0,
4189 		.axi_yrgb_id = 0x06,
4190 		.axi_uv_id = 0x07,
4191 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4192 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4193 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4194 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4195 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4196 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4197 		.max_upscale_factor = 8,
4198 		.max_downscale_factor = 8,
4199 	},
4200 
4201 	{
4202 		.name = "Esmart1",
4203 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4204 		.type = ESMART_LAYER,
4205 		.win_sel_port_offset = 10,
4206 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
4207 		.reg_offset = 0x200,
4208 		.axi_id = 0,
4209 		.axi_yrgb_id = 0x08,
4210 		.axi_uv_id = 0x09,
4211 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4212 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4213 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4214 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4215 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4216 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4217 		.max_upscale_factor = 8,
4218 		.max_downscale_factor = 8,
4219 	},
4220 
4221 	{
4222 		.name = "Esmart2",
4223 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4224 		.type = ESMART_LAYER,
4225 		.win_sel_port_offset = 12,
4226 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
4227 		.reg_offset = 0x400,
4228 		.axi_id = 0,
4229 		.axi_yrgb_id = 0x0a,
4230 		.axi_uv_id = 0x0b,
4231 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4232 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4233 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4234 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4235 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4236 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4237 		.max_upscale_factor = 8,
4238 		.max_downscale_factor = 8,
4239 	},
4240 
4241 	{
4242 		.name = "Esmart3",
4243 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4244 		.type = ESMART_LAYER,
4245 		.win_sel_port_offset = 14,
4246 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
4247 		.reg_offset = 0x600,
4248 		.axi_id = 0,
4249 		.axi_yrgb_id = 0x0c,
4250 		.axi_uv_id = 0x0d,
4251 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4252 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4253 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4254 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4255 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4256 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
4257 		.max_upscale_factor = 8,
4258 		.max_downscale_factor = 8,
4259 	},
4260 
4261 	{
4262 		.name = "Cluster0",
4263 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4264 		.type = CLUSTER_LAYER,
4265 		.win_sel_port_offset = 0,
4266 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
4267 		.reg_offset = 0,
4268 		.axi_id = 0,
4269 		.axi_yrgb_id = 0x02,
4270 		.axi_uv_id = 0x03,
4271 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4272 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4273 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4274 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4275 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4276 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
4277 		.max_upscale_factor = 8,
4278 		.max_downscale_factor = 8,
4279 	},
4280 };
4281 
4282 static struct vop2_vp_data rk3528_vp_data[2] = {
4283 	{
4284 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4285 		.pre_scan_max_dly = 43,
4286 		.max_output = {4096, 4096},
4287 	},
4288 	{
4289 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
4290 		.pre_scan_max_dly = 37,
4291 		.max_output = {1920, 1080},
4292 	},
4293 };
4294 
4295 const struct vop2_data rk3528_vop = {
4296 	.version = VOP_VERSION_RK3528,
4297 	.nr_vps = 2,
4298 	.vp_data = rk3528_vp_data,
4299 	.win_data = rk3528_win_data,
4300 	.plane_mask = rk3528_vp_plane_mask[0],
4301 	.plane_table = rk3528_plane_table,
4302 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
4303 	.nr_layers = 5,
4304 	.nr_mixers = 3,
4305 	.nr_gammas = 2,
4306 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
4307 };
4308 
4309 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4310 	ROCKCHIP_VOP2_SMART0,
4311 	ROCKCHIP_VOP2_SMART1,
4312 	ROCKCHIP_VOP2_ESMART0,
4313 	ROCKCHIP_VOP2_ESMART1,
4314 };
4315 
4316 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4317 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4318 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4319 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4320 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4321 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4322 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
4323 };
4324 
4325 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4326 	{ /* one display policy */
4327 		{/* main display */
4328 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4329 			.attached_layers_nr = 6,
4330 			.attached_layers = {
4331 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
4332 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4333 				},
4334 		},
4335 		{/* second display */},
4336 		{/* third  display */},
4337 		{/* fourth display */},
4338 	},
4339 
4340 	{ /* two display policy */
4341 		{/* main display */
4342 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4343 			.attached_layers_nr = 3,
4344 			.attached_layers = {
4345 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4346 				},
4347 		},
4348 
4349 		{/* second display */
4350 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4351 			.attached_layers_nr = 3,
4352 			.attached_layers = {
4353 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
4354 				},
4355 		},
4356 		{/* third  display */},
4357 		{/* fourth display */},
4358 	},
4359 
4360 	{ /* three display policy */
4361 		{/* main display */
4362 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
4363 			.attached_layers_nr = 3,
4364 			.attached_layers = {
4365 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
4366 				},
4367 		},
4368 
4369 		{/* second display */
4370 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
4371 			.attached_layers_nr = 2,
4372 			.attached_layers = {
4373 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
4374 				},
4375 		},
4376 
4377 		{/* third  display */
4378 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
4379 			.attached_layers_nr = 1,
4380 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
4381 		},
4382 
4383 		{/* fourth display */},
4384 	},
4385 
4386 	{/* reserved for four display policy */},
4387 };
4388 
4389 static struct vop2_win_data rk3568_win_data[6] = {
4390 	{
4391 		.name = "Cluster0",
4392 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4393 		.type = CLUSTER_LAYER,
4394 		.win_sel_port_offset = 0,
4395 		.layer_sel_win_id = { 0, 0, 0, 0xff },
4396 		.reg_offset = 0,
4397 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4398 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4399 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4400 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4401 		.max_upscale_factor = 4,
4402 		.max_downscale_factor = 4,
4403 	},
4404 
4405 	{
4406 		.name = "Cluster1",
4407 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
4408 		.type = CLUSTER_LAYER,
4409 		.win_sel_port_offset = 1,
4410 		.layer_sel_win_id = { 1, 1, 1, 0xff },
4411 		.reg_offset = 0x200,
4412 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4413 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4414 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4415 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4416 		.max_upscale_factor = 4,
4417 		.max_downscale_factor = 4,
4418 	},
4419 
4420 	{
4421 		.name = "Esmart0",
4422 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4423 		.type = ESMART_LAYER,
4424 		.win_sel_port_offset = 4,
4425 		.layer_sel_win_id = { 2, 2, 2, 0xff },
4426 		.reg_offset = 0,
4427 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4428 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4429 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4430 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4431 		.max_upscale_factor = 8,
4432 		.max_downscale_factor = 8,
4433 	},
4434 
4435 	{
4436 		.name = "Esmart1",
4437 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4438 		.type = ESMART_LAYER,
4439 		.win_sel_port_offset = 5,
4440 		.layer_sel_win_id = { 6, 6, 6, 0xff },
4441 		.reg_offset = 0x200,
4442 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4443 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4444 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4445 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4446 		.max_upscale_factor = 8,
4447 		.max_downscale_factor = 8,
4448 	},
4449 
4450 	{
4451 		.name = "Smart0",
4452 		.phys_id = ROCKCHIP_VOP2_SMART0,
4453 		.type = SMART_LAYER,
4454 		.win_sel_port_offset = 6,
4455 		.layer_sel_win_id = { 3, 3, 3, 0xff },
4456 		.reg_offset = 0x400,
4457 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4458 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4459 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4460 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4461 		.max_upscale_factor = 8,
4462 		.max_downscale_factor = 8,
4463 	},
4464 
4465 	{
4466 		.name = "Smart1",
4467 		.phys_id = ROCKCHIP_VOP2_SMART1,
4468 		.type = SMART_LAYER,
4469 		.win_sel_port_offset = 7,
4470 		.layer_sel_win_id = { 7, 7, 7, 0xff },
4471 		.reg_offset = 0x600,
4472 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4473 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4474 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4475 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4476 		.max_upscale_factor = 8,
4477 		.max_downscale_factor = 8,
4478 	},
4479 };
4480 
4481 static struct vop2_vp_data rk3568_vp_data[3] = {
4482 	{
4483 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4484 		.pre_scan_max_dly = 42,
4485 		.max_output = {4096, 2304},
4486 	},
4487 	{
4488 		.feature = 0,
4489 		.pre_scan_max_dly = 40,
4490 		.max_output = {2048, 1536},
4491 	},
4492 	{
4493 		.feature = 0,
4494 		.pre_scan_max_dly = 40,
4495 		.max_output = {1920, 1080},
4496 	},
4497 };
4498 
4499 const struct vop2_data rk3568_vop = {
4500 	.version = VOP_VERSION_RK3568,
4501 	.nr_vps = 3,
4502 	.vp_data = rk3568_vp_data,
4503 	.win_data = rk3568_win_data,
4504 	.plane_mask = rk356x_vp_plane_mask[0],
4505 	.plane_table = rk356x_plane_table,
4506 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
4507 	.nr_layers = 6,
4508 	.nr_mixers = 5,
4509 	.nr_gammas = 1,
4510 };
4511 
4512 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
4513 	ROCKCHIP_VOP2_ESMART0,
4514 	ROCKCHIP_VOP2_ESMART1,
4515 	ROCKCHIP_VOP2_ESMART2,
4516 	ROCKCHIP_VOP2_ESMART3,
4517 	ROCKCHIP_VOP2_CLUSTER0,
4518 	ROCKCHIP_VOP2_CLUSTER1,
4519 	ROCKCHIP_VOP2_CLUSTER2,
4520 	ROCKCHIP_VOP2_CLUSTER3,
4521 };
4522 
4523 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
4524 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
4525 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
4526 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
4527 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
4528 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
4529 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
4530 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
4531 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
4532 };
4533 
4534 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
4535 	{ /* one display policy */
4536 		{/* main display */
4537 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4538 			.attached_layers_nr = 8,
4539 			.attached_layers = {
4540 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
4541 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
4542 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
4543 			},
4544 		},
4545 		{/* second display */},
4546 		{/* third  display */},
4547 		{/* fourth display */},
4548 	},
4549 
4550 	{ /* two display policy */
4551 		{/* main display */
4552 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4553 			.attached_layers_nr = 4,
4554 			.attached_layers = {
4555 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
4556 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
4557 			},
4558 		},
4559 
4560 		{/* second display */
4561 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4562 			.attached_layers_nr = 4,
4563 			.attached_layers = {
4564 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
4565 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
4566 			},
4567 		},
4568 		{/* third  display */},
4569 		{/* fourth display */},
4570 	},
4571 
4572 	{ /* three display policy */
4573 		{/* main display */
4574 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4575 			.attached_layers_nr = 3,
4576 			.attached_layers = {
4577 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
4578 			},
4579 		},
4580 
4581 		{/* second display */
4582 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4583 			.attached_layers_nr = 3,
4584 			.attached_layers = {
4585 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
4586 			},
4587 		},
4588 
4589 		{/* third  display */
4590 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
4591 			.attached_layers_nr = 2,
4592 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
4593 		},
4594 
4595 		{/* fourth display */},
4596 	},
4597 
4598 	{ /* four display policy */
4599 		{/* main display */
4600 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER0,
4601 			.attached_layers_nr = 2,
4602 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
4603 		},
4604 
4605 		{/* second display */
4606 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER1,
4607 			.attached_layers_nr = 2,
4608 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
4609 		},
4610 
4611 		{/* third  display */
4612 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER2,
4613 			.attached_layers_nr = 2,
4614 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
4615 		},
4616 
4617 		{/* fourth display */
4618 			.primary_plane_id = ROCKCHIP_VOP2_CLUSTER3,
4619 			.attached_layers_nr = 2,
4620 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
4621 		},
4622 	},
4623 
4624 };
4625 
4626 static struct vop2_win_data rk3588_win_data[8] = {
4627 	{
4628 		.name = "Cluster0",
4629 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
4630 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
4631 		.type = CLUSTER_LAYER,
4632 		.win_sel_port_offset = 0,
4633 		.layer_sel_win_id = { 0, 0, 0, 0 },
4634 		.reg_offset = 0,
4635 		.axi_id = 0,
4636 		.axi_yrgb_id = 2,
4637 		.axi_uv_id = 3,
4638 		.pd_id = VOP2_PD_CLUSTER0,
4639 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4640 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4641 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4642 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4643 		.max_upscale_factor = 4,
4644 		.max_downscale_factor = 4,
4645 	},
4646 
4647 	{
4648 		.name = "Cluster1",
4649 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
4650 		.type = CLUSTER_LAYER,
4651 		.win_sel_port_offset = 1,
4652 		.layer_sel_win_id = { 1, 1, 1, 1 },
4653 		.reg_offset = 0x200,
4654 		.axi_id = 0,
4655 		.axi_yrgb_id = 6,
4656 		.axi_uv_id = 7,
4657 		.pd_id = VOP2_PD_CLUSTER1,
4658 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4659 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4660 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4661 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4662 		.max_upscale_factor = 4,
4663 		.max_downscale_factor = 4,
4664 	},
4665 
4666 	{
4667 		.name = "Cluster2",
4668 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
4669 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
4670 		.type = CLUSTER_LAYER,
4671 		.win_sel_port_offset = 2,
4672 		.layer_sel_win_id = { 4, 4, 4, 4 },
4673 		.reg_offset = 0x400,
4674 		.axi_id = 1,
4675 		.axi_yrgb_id = 2,
4676 		.axi_uv_id = 3,
4677 		.pd_id = VOP2_PD_CLUSTER2,
4678 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4679 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4680 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4681 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4682 		.max_upscale_factor = 4,
4683 		.max_downscale_factor = 4,
4684 	},
4685 
4686 	{
4687 		.name = "Cluster3",
4688 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
4689 		.type = CLUSTER_LAYER,
4690 		.win_sel_port_offset = 3,
4691 		.layer_sel_win_id = { 5, 5, 5, 5 },
4692 		.reg_offset = 0x600,
4693 		.axi_id = 1,
4694 		.axi_yrgb_id = 6,
4695 		.axi_uv_id = 7,
4696 		.pd_id = VOP2_PD_CLUSTER3,
4697 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4698 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4699 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4700 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4701 		.max_upscale_factor = 4,
4702 		.max_downscale_factor = 4,
4703 	},
4704 
4705 	{
4706 		.name = "Esmart0",
4707 		.phys_id = ROCKCHIP_VOP2_ESMART0,
4708 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
4709 		.type = ESMART_LAYER,
4710 		.win_sel_port_offset = 4,
4711 		.layer_sel_win_id = { 2, 2, 2, 2 },
4712 		.reg_offset = 0,
4713 		.axi_id = 0,
4714 		.axi_yrgb_id = 0x0a,
4715 		.axi_uv_id = 0x0b,
4716 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4717 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4718 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4719 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4720 		.max_upscale_factor = 8,
4721 		.max_downscale_factor = 8,
4722 	},
4723 
4724 	{
4725 		.name = "Esmart1",
4726 		.phys_id = ROCKCHIP_VOP2_ESMART1,
4727 		.type = ESMART_LAYER,
4728 		.win_sel_port_offset = 5,
4729 		.layer_sel_win_id = { 3, 3, 3, 3 },
4730 		.reg_offset = 0x200,
4731 		.axi_id = 0,
4732 		.axi_yrgb_id = 0x0c,
4733 		.axi_uv_id = 0x0d,
4734 		.pd_id = VOP2_PD_ESMART,
4735 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4736 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4737 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4738 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4739 		.max_upscale_factor = 8,
4740 		.max_downscale_factor = 8,
4741 	},
4742 
4743 	{
4744 		.name = "Esmart2",
4745 		.phys_id = ROCKCHIP_VOP2_ESMART2,
4746 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
4747 		.type = ESMART_LAYER,
4748 		.win_sel_port_offset = 6,
4749 		.layer_sel_win_id = { 6, 6, 6, 6 },
4750 		.reg_offset = 0x400,
4751 		.axi_id = 1,
4752 		.axi_yrgb_id = 0x0a,
4753 		.axi_uv_id = 0x0b,
4754 		.pd_id = VOP2_PD_ESMART,
4755 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4756 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4757 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4758 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4759 		.max_upscale_factor = 8,
4760 		.max_downscale_factor = 8,
4761 	},
4762 
4763 	{
4764 		.name = "Esmart3",
4765 		.phys_id = ROCKCHIP_VOP2_ESMART3,
4766 		.type = ESMART_LAYER,
4767 		.win_sel_port_offset = 7,
4768 		.layer_sel_win_id = { 7, 7, 7, 7 },
4769 		.reg_offset = 0x600,
4770 		.axi_id = 1,
4771 		.axi_yrgb_id = 0x0c,
4772 		.axi_uv_id = 0x0d,
4773 		.pd_id = VOP2_PD_ESMART,
4774 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
4775 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4776 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
4777 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
4778 		.max_upscale_factor = 8,
4779 		.max_downscale_factor = 8,
4780 	},
4781 };
4782 
4783 static struct dsc_error_info dsc_ecw[] = {
4784 	{0x00000000, "no error detected by DSC encoder"},
4785 	{0x0030ffff, "bits per component error"},
4786 	{0x0040ffff, "multiple mode error"},
4787 	{0x0050ffff, "line buffer depth error"},
4788 	{0x0060ffff, "minor version error"},
4789 	{0x0070ffff, "picture height error"},
4790 	{0x0080ffff, "picture width error"},
4791 	{0x0090ffff, "number of slices error"},
4792 	{0x00c0ffff, "slice height Error "},
4793 	{0x00d0ffff, "slice width error"},
4794 	{0x00e0ffff, "second line BPG offset error"},
4795 	{0x00f0ffff, "non second line BPG offset error"},
4796 	{0x0100ffff, "PPS ID error"},
4797 	{0x0110ffff, "bits per pixel (BPP) Error"},
4798 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
4799 
4800 	{0x01510001, "slice 0 RC buffer model overflow error"},
4801 	{0x01510002, "slice 1 RC buffer model overflow error"},
4802 	{0x01510004, "slice 2 RC buffer model overflow error"},
4803 	{0x01510008, "slice 3 RC buffer model overflow error"},
4804 	{0x01510010, "slice 4 RC buffer model overflow error"},
4805 	{0x01510020, "slice 5 RC buffer model overflow error"},
4806 	{0x01510040, "slice 6 RC buffer model overflow error"},
4807 	{0x01510080, "slice 7 RC buffer model overflow error"},
4808 
4809 	{0x01610001, "slice 0 RC buffer model underflow error"},
4810 	{0x01610002, "slice 1 RC buffer model underflow error"},
4811 	{0x01610004, "slice 2 RC buffer model underflow error"},
4812 	{0x01610008, "slice 3 RC buffer model underflow error"},
4813 	{0x01610010, "slice 4 RC buffer model underflow error"},
4814 	{0x01610020, "slice 5 RC buffer model underflow error"},
4815 	{0x01610040, "slice 6 RC buffer model underflow error"},
4816 	{0x01610080, "slice 7 RC buffer model underflow error"},
4817 
4818 	{0xffffffff, "unsuccessful RESET cycle status"},
4819 	{0x00a0ffff, "ICH full error precision settings error"},
4820 	{0x0020ffff, "native mode"},
4821 };
4822 
4823 static struct dsc_error_info dsc_buffer_flow[] = {
4824 	{0x00000000, "rate buffer status"},
4825 	{0x00000001, "line buffer status"},
4826 	{0x00000002, "decoder model status"},
4827 	{0x00000003, "pixel buffer status"},
4828 	{0x00000004, "balance fifo buffer status"},
4829 	{0x00000005, "syntax element fifo status"},
4830 };
4831 
4832 static struct vop2_dsc_data rk3588_dsc_data[] = {
4833 	{
4834 		.id = ROCKCHIP_VOP2_DSC_8K,
4835 		.pd_id = VOP2_PD_DSC_8K,
4836 		.max_slice_num = 8,
4837 		.max_linebuf_depth = 11,
4838 		.min_bits_per_pixel = 8,
4839 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
4840 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
4841 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
4842 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
4843 	},
4844 
4845 	{
4846 		.id = ROCKCHIP_VOP2_DSC_4K,
4847 		.pd_id = VOP2_PD_DSC_4K,
4848 		.max_slice_num = 2,
4849 		.max_linebuf_depth = 11,
4850 		.min_bits_per_pixel = 8,
4851 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
4852 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
4853 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
4854 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
4855 	},
4856 };
4857 
4858 static struct vop2_vp_data rk3588_vp_data[4] = {
4859 	{
4860 		.splice_vp_id = 1,
4861 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4862 		.pre_scan_max_dly = 54,
4863 		.max_dclk = 600000,
4864 		.max_output = {7680, 4320},
4865 	},
4866 	{
4867 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4868 		.pre_scan_max_dly = 54,
4869 		.max_dclk = 600000,
4870 		.max_output = {4096, 2304},
4871 	},
4872 	{
4873 		.feature = VOP_FEATURE_OUTPUT_10BIT,
4874 		.pre_scan_max_dly = 52,
4875 		.max_dclk = 600000,
4876 		.max_output = {4096, 2304},
4877 	},
4878 	{
4879 		.feature = 0,
4880 		.pre_scan_max_dly = 52,
4881 		.max_dclk = 200000,
4882 		.max_output = {1920, 1080},
4883 	},
4884 };
4885 
4886 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
4887 	{
4888 	  .id = VOP2_PD_CLUSTER0,
4889 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
4890 	},
4891 	{
4892 	  .id = VOP2_PD_CLUSTER1,
4893 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
4894 	  .parent_id = VOP2_PD_CLUSTER0,
4895 	},
4896 	{
4897 	  .id = VOP2_PD_CLUSTER2,
4898 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
4899 	  .parent_id = VOP2_PD_CLUSTER0,
4900 	},
4901 	{
4902 	  .id = VOP2_PD_CLUSTER3,
4903 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
4904 	  .parent_id = VOP2_PD_CLUSTER0,
4905 	},
4906 	{
4907 	  .id = VOP2_PD_ESMART,
4908 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
4909 			    BIT(ROCKCHIP_VOP2_ESMART2) |
4910 			    BIT(ROCKCHIP_VOP2_ESMART3),
4911 	},
4912 	{
4913 	  .id = VOP2_PD_DSC_8K,
4914 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
4915 	},
4916 	{
4917 	  .id = VOP2_PD_DSC_4K,
4918 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
4919 	},
4920 };
4921 
4922 const struct vop2_data rk3588_vop = {
4923 	.version = VOP_VERSION_RK3588,
4924 	.nr_vps = 4,
4925 	.vp_data = rk3588_vp_data,
4926 	.win_data = rk3588_win_data,
4927 	.plane_mask = rk3588_vp_plane_mask[0],
4928 	.plane_table = rk3588_plane_table,
4929 	.pd = rk3588_vop_pd_data,
4930 	.dsc = rk3588_dsc_data,
4931 	.dsc_error_ecw = dsc_ecw,
4932 	.dsc_error_buffer_flow = dsc_buffer_flow,
4933 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
4934 	.nr_layers = 8,
4935 	.nr_mixers = 7,
4936 	.nr_gammas = 4,
4937 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
4938 	.nr_dscs = 2,
4939 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
4940 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
4941 };
4942 
4943 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
4944 	.preinit = rockchip_vop2_preinit,
4945 	.prepare = rockchip_vop2_prepare,
4946 	.init = rockchip_vop2_init,
4947 	.set_plane = rockchip_vop2_set_plane,
4948 	.enable = rockchip_vop2_enable,
4949 	.disable = rockchip_vop2_disable,
4950 	.fixup_dts = rockchip_vop2_fixup_dts,
4951 	.check = rockchip_vop2_check,
4952 	.mode_valid = rockchip_vop2_mode_valid,
4953 	.plane_check = rockchip_vop2_plane_check,
4954 };
4955