xref: /rk3399_rockchip-uboot/drivers/video/drm/rockchip_vop2.c (revision 7bccd785f8c8ea7bca875fa902fc6ee825c0f2fd)
1 // SPDX-License-Identifier: GPL-2.0-only
2 /*
3  * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd
4  *
5  */
6 
7 #include <config.h>
8 #include <common.h>
9 #include <errno.h>
10 #include <malloc.h>
11 #include <fdtdec.h>
12 #include <fdt_support.h>
13 #include <regmap.h>
14 #include <asm/arch/cpu.h>
15 #include <asm/unaligned.h>
16 #include <asm/io.h>
17 #include <linux/list.h>
18 #include <linux/log2.h>
19 #include <linux/media-bus-format.h>
20 #include <asm/arch/clock.h>
21 #include <asm/gpio.h>
22 #include <linux/err.h>
23 #include <linux/ioport.h>
24 #include <dm/device.h>
25 #include <dm/read.h>
26 #include <dm/ofnode.h>
27 #include <fixp-arith.h>
28 #include <syscon.h>
29 #include <linux/iopoll.h>
30 #include <dm/uclass-internal.h>
31 #include <stdlib.h>
32 #include <dm/of_access.h>
33 
34 #include "rockchip_display.h"
35 #include "rockchip_crtc.h"
36 #include "rockchip_connector.h"
37 #include "rockchip_phy.h"
38 #include "rockchip_post_csc.h"
39 
40 /* System registers definition */
41 #define RK3568_REG_CFG_DONE			0x000
42 #define	CFG_DONE_EN				BIT(15)
43 
44 #define RK3568_VERSION_INFO			0x004
45 #define EN_MASK					1
46 
47 #define RK3568_AUTO_GATING_CTRL			0x008
48 #define AUTO_GATING_EN_SHIFT			31
49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT		14
50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT		7
51 
52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD		0x014
53 #define AXI0_PORT_URGENCY_EN_SHIFT		24
54 
55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD		0x018
56 #define AXI1_PORT_URGENCY_EN_SHIFT		24
57 
58 #define RK3576_SYS_MMU_CTRL			0x020
59 #define RKMMU_V2_EN_SHIFT			0
60 #define RKMMU_V2_SEL_AXI_SHIFT			1
61 
62 #define RK3568_SYS_AXI_LUT_CTRL			0x024
63 #define LUT_DMA_EN_SHIFT			0
64 #define DSP_VS_T_SEL_SHIFT			16
65 
66 #define RK3568_DSP_IF_EN			0x028
67 #define RGB_EN_SHIFT				0
68 #define RK3588_DP0_EN_SHIFT			0
69 #define RK3588_DP1_EN_SHIFT			1
70 #define RK3588_RGB_EN_SHIFT			8
71 #define HDMI0_EN_SHIFT				1
72 #define EDP0_EN_SHIFT				3
73 #define RK3588_EDP0_EN_SHIFT			2
74 #define RK3588_HDMI0_EN_SHIFT			3
75 #define MIPI0_EN_SHIFT				4
76 #define RK3588_EDP1_EN_SHIFT			4
77 #define RK3588_HDMI1_EN_SHIFT			5
78 #define RK3588_MIPI0_EN_SHIFT			6
79 #define MIPI1_EN_SHIFT				20
80 #define RK3588_MIPI1_EN_SHIFT			7
81 #define LVDS0_EN_SHIFT				5
82 #define LVDS1_EN_SHIFT				24
83 #define BT1120_EN_SHIFT				6
84 #define BT656_EN_SHIFT				7
85 #define IF_MUX_MASK				3
86 #define RGB_MUX_SHIFT				8
87 #define HDMI0_MUX_SHIFT				10
88 #define RK3588_DP0_MUX_SHIFT			12
89 #define RK3588_DP1_MUX_SHIFT			14
90 #define EDP0_MUX_SHIFT				14
91 #define RK3588_HDMI_EDP0_MUX_SHIFT		16
92 #define RK3588_HDMI_EDP1_MUX_SHIFT		18
93 #define MIPI0_MUX_SHIFT				16
94 #define RK3588_MIPI0_MUX_SHIFT			20
95 #define MIPI1_MUX_SHIFT				21
96 #define LVDS0_MUX_SHIFT				18
97 #define LVDS1_MUX_SHIFT				25
98 
99 #define RK3576_SYS_PORT_CTRL			0x028
100 #define VP_INTR_MERGE_EN_SHIFT			14
101 #define RK3576_DSP_VS_T_SEL_SHIFT		4
102 #define INTERLACE_FRM_REG_DONE_MASK		0x7
103 #define INTERLACE_FRM_REG_DONE_SHIFT		0
104 
105 #define RK3568_DSP_IF_CTRL			0x02c
106 #define LVDS_DUAL_EN_SHIFT			0
107 #define RK3588_BT656_UV_SWAP_SHIFT		0
108 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT		1
109 #define RK3588_BT656_YC_SWAP_SHIFT		1
110 #define LVDS_DUAL_SWAP_EN_SHIFT			2
111 #define BT656_UV_SWAP				4
112 #define RK3588_BT1120_UV_SWAP_SHIFT		4
113 #define BT656_YC_SWAP				5
114 #define RK3588_BT1120_YC_SWAP_SHIFT		5
115 #define BT656_DCLK_POL				6
116 #define RK3588_HDMI_DUAL_EN_SHIFT		8
117 #define RK3588_EDP_DUAL_EN_SHIFT		8
118 #define RK3588_DP_DUAL_EN_SHIFT			9
119 #define RK3568_MIPI_DUAL_EN_SHIFT		10
120 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT		11
121 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT		12
122 
123 #define RK3568_DSP_IF_POL			0x030
124 #define IF_CTRL_REG_DONE_IMD_SHIFT		28
125 #define IF_CRTL_MIPI_DCLK_POL_SHIT		19
126 #define IF_CTRL_MIPI_PIN_POL_MASK		0x7
127 #define IF_CTRL_MIPI_PIN_POL_SHIFT		16
128 #define IF_CRTL_EDP_DCLK_POL_SHIT		15
129 #define IF_CTRL_EDP_PIN_POL_MASK		0x7
130 #define IF_CTRL_EDP_PIN_POL_SHIFT		12
131 #define IF_CRTL_HDMI_DCLK_POL_SHIT		7
132 #define IF_CRTL_HDMI_PIN_POL_MASK		0x7
133 #define IF_CRTL_HDMI_PIN_POL_SHIT		4
134 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT		3
135 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK		0x7
136 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT		0
137 
138 #define RK3562_MIPI_DCLK_POL_SHIFT		15
139 #define RK3562_MIPI_PIN_POL_SHIFT		12
140 #define RK3562_IF_PIN_POL_MASK			0x7
141 
142 #define RK3588_DP0_PIN_POL_SHIFT		8
143 #define RK3588_DP1_PIN_POL_SHIFT		12
144 #define RK3588_IF_PIN_POL_MASK			0x7
145 
146 #define HDMI_EDP0_DCLK_DIV_SHIFT		16
147 #define HDMI_EDP0_PIXCLK_DIV_SHIFT		18
148 #define HDMI_EDP1_DCLK_DIV_SHIFT		20
149 #define HDMI_EDP1_PIXCLK_DIV_SHIFT		22
150 #define MIPI0_PIXCLK_DIV_SHIFT			24
151 #define MIPI1_PIXCLK_DIV_SHIFT			26
152 
153 #define RK3576_SYS_CLUSTER_PD_CTRL		0x030
154 #define RK3576_CLUSTER_PD_EN_SHIFT		0
155 
156 #define RK3588_SYS_PD_CTRL			0x034
157 #define RK3588_CLUSTER0_PD_EN_SHIFT		0
158 #define RK3588_CLUSTER1_PD_EN_SHIFT		1
159 #define RK3588_CLUSTER2_PD_EN_SHIFT		2
160 #define RK3588_CLUSTER3_PD_EN_SHIFT		3
161 #define RK3588_DSC_8K_PD_EN_SHIFT		5
162 #define RK3588_DSC_4K_PD_EN_SHIFT		6
163 #define RK3588_ESMART_PD_EN_SHIFT		7
164 
165 #define RK3576_SYS_ESMART_PD_CTRL		0x034
166 #define RK3576_ESMART_PD_EN_SHIFT		0
167 #define RK3576_ESMART_LB_MODE_SEL_SHIFT		6
168 #define RK3576_ESMART_LB_MODE_SEL_MASK		0x3
169 
170 #define RK3568_SYS_OTP_WIN_EN			0x50
171 #define OTP_WIN_EN_SHIFT			0
172 #define RK3568_SYS_LUT_PORT_SEL			0x58
173 #define GAMMA_PORT_SEL_MASK			0x3
174 #define GAMMA_PORT_SEL_SHIFT			0
175 #define GAMMA_AHB_WRITE_SEL_MASK		0x3
176 #define GAMMA_AHB_WRITE_SEL_SHIFT		12
177 #define PORT_MERGE_EN_SHIFT			16
178 #define ESMART_LB_MODE_SEL_MASK			0x3
179 #define ESMART_LB_MODE_SEL_SHIFT		26
180 
181 #define RK3568_VP0_LINE_FLAG			0x70
182 #define RK3568_VP1_LINE_FLAG			0x74
183 #define RK3568_VP2_LINE_FLAG			0x78
184 #define RK3568_SYS0_INT_EN			0x80
185 #define RK3568_SYS0_INT_CLR			0x84
186 #define RK3568_SYS0_INT_STATUS			0x88
187 #define RK3568_SYS1_INT_EN			0x90
188 #define RK3568_SYS1_INT_CLR			0x94
189 #define RK3568_SYS1_INT_STATUS			0x98
190 #define RK3568_VP0_INT_EN			0xA0
191 #define RK3568_VP0_INT_CLR			0xA4
192 #define RK3568_VP0_INT_STATUS			0xA8
193 #define RK3568_VP1_INT_EN			0xB0
194 #define RK3568_VP1_INT_CLR			0xB4
195 #define RK3568_VP1_INT_STATUS			0xB8
196 #define RK3568_VP2_INT_EN			0xC0
197 #define RK3568_VP2_INT_CLR			0xC4
198 #define RK3568_VP2_INT_STATUS			0xC8
199 #define RK3568_VP2_INT_RAW_STATUS		0xCC
200 #define RK3588_VP3_INT_EN			0xD0
201 #define RK3588_VP3_INT_CLR			0xD4
202 #define RK3588_VP3_INT_STATUS			0xD8
203 #define RK3576_WB_CTRL				0x100
204 #define RK3576_WB_XSCAL_FACTOR			0x104
205 #define RK3576_WB_YRGB_MST			0x108
206 #define RK3576_WB_CBR_MST			0x10C
207 #define RK3576_WB_VIR_STRIDE			0x110
208 #define RK3576_WB_TIMEOUT_CTRL			0x114
209 #define RK3576_MIPI0_IF_CTRL			0x180
210 #define RK3576_IF_OUT_EN_SHIFT			0
211 #define RK3576_IF_CLK_OUT_EN_SHIFT		1
212 #define RK3576_IF_PORT_SEL_SHIFT		2
213 #define RK3576_IF_PORT_SEL_MASK			0x3
214 #define RK3576_IF_PIN_POL_SHIFT			4
215 #define RK3576_IF_PIN_POL_MASK			0x7
216 #define RK3576_IF_SPLIT_EN_SHIFT		8
217 #define RK3576_IF_DATA1_SEL_SHIFT		9
218 #define RK3576_MIPI_CMD_MODE_SHIFT		11
219 #define RK3576_IF_DCLK_SEL_SHIFT		21
220 #define RK3576_IF_DCLK_SEL_MASK			0x1
221 #define RK3576_IF_PIX_CLK_SEL_SHIFT		20
222 #define RK3576_IF_PIX_CLK_SEL_MASK		0x1
223 #define RK3576_IF_REGDONE_IMD_EN_SHIFT		31
224 #define RK3576_HDMI0_IF_CTRL			0x184
225 #define RK3576_EDP0_IF_CTRL			0x188
226 #define RK3576_DP0_IF_CTRL			0x18C
227 #define RK3576_RGB_IF_CTRL			0x194
228 #define RK3576_BT656_OUT_EN_SHIFT		12
229 #define RK3576_BT656_UV_SWAP_SHIFT		13
230 #define RK3576_BT656_YC_SWAP_SHIFT		14
231 #define RK3576_BT1120_OUT_EN_SHIFT		16
232 #define RK3576_BT1120_UV_SWAP_SHIFT		17
233 #define RK3576_BT1120_YC_SWAP_SHIFT		18
234 #define RK3576_DP1_IF_CTRL			0x1A4
235 #define RK3576_DP2_IF_CTRL			0x1B0
236 
237 #define RK3588_SYS_VAR_FREQ_CTRL		0x038
238 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT	20
239 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT		24
240 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT	28
241 
242 #define RK3568_SYS_STATUS0			0x60
243 #define RK3588_CLUSTER0_PD_STATUS_SHIFT		8
244 #define RK3588_CLUSTER1_PD_STATUS_SHIFT		9
245 #define RK3588_CLUSTER2_PD_STATUS_SHIFT		10
246 #define RK3588_CLUSTER3_PD_STATUS_SHIFT		11
247 #define RK3588_DSC_8K_PD_STATUS_SHIFT		13
248 #define RK3588_DSC_4K_PD_STATUS_SHIFT		14
249 #define RK3588_ESMART_PD_STATUS_SHIFT		15
250 
251 #define RK3568_SYS_CTRL_LINE_FLAG0		0x70
252 #define LINE_FLAG_NUM_MASK			0x1fff
253 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT		0
254 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT		16
255 
256 /* DSC CTRL registers definition */
257 #define RK3588_DSC_8K_SYS_CTRL			0x200
258 #define DSC_PORT_SEL_MASK			0x3
259 #define DSC_PORT_SEL_SHIFT			0
260 #define DSC_MAN_MODE_MASK			0x1
261 #define DSC_MAN_MODE_SHIFT			2
262 #define DSC_INTERFACE_MODE_MASK			0x3
263 #define DSC_INTERFACE_MODE_SHIFT		4
264 #define DSC_PIXEL_NUM_MASK			0x3
265 #define DSC_PIXEL_NUM_SHIFT			6
266 #define DSC_PXL_CLK_DIV_MASK			0x1
267 #define DSC_PXL_CLK_DIV_SHIFT			8
268 #define DSC_CDS_CLK_DIV_MASK			0x3
269 #define DSC_CDS_CLK_DIV_SHIFT			12
270 #define DSC_TXP_CLK_DIV_MASK			0x3
271 #define DSC_TXP_CLK_DIV_SHIFT			14
272 #define DSC_INIT_DLY_MODE_MASK			0x1
273 #define DSC_INIT_DLY_MODE_SHIFT			16
274 #define DSC_SCAN_EN_SHIFT			17
275 #define DSC_HALT_EN_SHIFT			18
276 
277 #define RK3588_DSC_8K_RST			0x204
278 #define RST_DEASSERT_MASK			0x1
279 #define RST_DEASSERT_SHIFT			0
280 
281 #define RK3588_DSC_8K_CFG_DONE			0x208
282 #define DSC_CFG_DONE_SHIFT			0
283 
284 #define RK3588_DSC_8K_INIT_DLY			0x20C
285 #define DSC_INIT_DLY_NUM_MASK			0xffff
286 #define DSC_INIT_DLY_NUM_SHIFT			0
287 #define SCAN_TIMING_PARA_IMD_EN_SHIFT		16
288 
289 #define RK3588_DSC_8K_HTOTAL_HS_END		0x210
290 #define DSC_HTOTAL_PW_MASK			0xffffffff
291 #define DSC_HTOTAL_PW_SHIFT			0
292 
293 #define RK3588_DSC_8K_HACT_ST_END		0x214
294 #define DSC_HACT_ST_END_MASK			0xffffffff
295 #define DSC_HACT_ST_END_SHIFT			0
296 
297 #define RK3588_DSC_8K_VTOTAL_VS_END		0x218
298 #define DSC_VTOTAL_PW_MASK			0xffffffff
299 #define DSC_VTOTAL_PW_SHIFT			0
300 
301 #define RK3588_DSC_8K_VACT_ST_END		0x21C
302 #define DSC_VACT_ST_END_MASK			0xffffffff
303 #define DSC_VACT_ST_END_SHIFT			0
304 
305 #define RK3588_DSC_8K_STATUS			0x220
306 
307 /* Overlay registers definition    */
308 #define RK3528_OVL_SYS				0x500
309 #define RK3528_OVL_SYS_PORT_SEL			0x504
310 #define RK3528_OVL_SYS_GATING_EN		0x508
311 #define RK3528_OVL_SYS_CLUSTER0_CTRL		0x510
312 #define RK3528_OVL_SYS_ESMART0_CTRL		0x520
313 #define ESMART_DLY_NUM_MASK			0xff
314 #define ESMART_DLY_NUM_SHIFT			0
315 #define RK3528_OVL_SYS_ESMART1_CTRL		0x524
316 #define RK3528_OVL_SYS_ESMART2_CTRL		0x528
317 #define RK3528_OVL_SYS_ESMART3_CTRL		0x52C
318 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL	0x530
319 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL	0x534
320 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x538
321 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL	0x53c
322 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL	0x540
323 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL	0x544
324 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL	0x548
325 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL	0x54c
326 
327 #define RK3528_OVL_PORT0_CTRL			0x600
328 #define RK3568_OVL_CTRL				0x600
329 #define OVL_MODE_SEL_MASK			0x1
330 #define OVL_MODE_SEL_SHIFT			0
331 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT		28
332 #define RK3528_OVL_PORT0_LAYER_SEL		0x604
333 #define RK3568_OVL_LAYER_SEL			0x604
334 #define LAYER_SEL_MASK				0xf
335 
336 #define RK3568_OVL_PORT_SEL			0x608
337 #define PORT_MUX_MASK				0xf
338 #define PORT_MUX_SHIFT				0
339 #define LAYER_SEL_PORT_MASK			0x3
340 #define LAYER_SEL_PORT_SHIFT			16
341 
342 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL	0x610
343 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL	0x614
344 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL	0x618
345 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL	0x61C
346 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL	0x620
347 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL	0x624
348 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL	0x628
349 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL	0x62C
350 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL	0x630
351 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL	0x634
352 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL	0x638
353 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL	0x63C
354 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL	0x640
355 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL	0x644
356 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL	0x648
357 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL	0x64C
358 #define RK3568_MIX0_SRC_COLOR_CTRL		0x650
359 #define RK3568_MIX0_DST_COLOR_CTRL		0x654
360 #define RK3568_MIX0_SRC_ALPHA_CTRL		0x658
361 #define RK3568_MIX0_DST_ALPHA_CTRL		0x65C
362 #define RK3576_EXTRA_SRC_COLOR_CTRL		0x650
363 #define RK3576_EXTRA_DST_COLOR_CTRL		0x654
364 #define RK3576_EXTRA_SRC_ALPHA_CTRL		0x658
365 #define RK3576_EXTRA_DST_ALPHA_CTRL		0x65C
366 #define RK3528_HDR_SRC_COLOR_CTRL		0x660
367 #define RK3528_HDR_DST_COLOR_CTRL		0x664
368 #define RK3528_HDR_SRC_ALPHA_CTRL		0x668
369 #define RK3528_HDR_DST_ALPHA_CTRL		0x66C
370 #define RK3528_OVL_PORT0_BG_MIX_CTRL		0x670
371 #define RK3568_HDR0_SRC_COLOR_CTRL		0x6C0
372 #define RK3568_HDR0_DST_COLOR_CTRL		0x6C4
373 #define RK3568_HDR0_SRC_ALPHA_CTRL		0x6C8
374 #define RK3568_HDR0_DST_ALPHA_CTRL		0x6CC
375 #define RK3568_VP0_BG_MIX_CTRL			0x6E0
376 #define BG_MIX_CTRL_MASK			0xff
377 #define BG_MIX_CTRL_SHIFT			24
378 #define RK3568_VP1_BG_MIX_CTRL			0x6E4
379 #define RK3568_VP2_BG_MIX_CTRL			0x6E8
380 #define RK3568_CLUSTER_DLY_NUM			0x6F0
381 #define RK3568_SMART_DLY_NUM			0x6F8
382 
383 #define RK3528_OVL_PORT1_CTRL			0x700
384 #define RK3528_OVL_PORT1_LAYER_SEL		0x704
385 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL	0x720
386 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL	0x724
387 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL	0x728
388 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL	0x72C
389 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL	0x730
390 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL	0x734
391 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL	0x738
392 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL	0x73C
393 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL	0x740
394 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL	0x744
395 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL	0x748
396 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL	0x74C
397 #define RK3528_OVL_PORT1_BG_MIX_CTRL		0x770
398 #define RK3576_OVL_PORT2_CTRL			0x800
399 #define RK3576_OVL_PORT2_LAYER_SEL		0x804
400 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL	0x820
401 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL	0x824
402 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL	0x828
403 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL	0x82C
404 #define RK3576_OVL_PORT2_BG_MIX_CTRL		0x870
405 
406 /* Video Port registers definition */
407 #define RK3568_VP0_DSP_CTRL			0xC00
408 #define OUT_MODE_MASK				0xf
409 #define OUT_MODE_SHIFT				0
410 #define DATA_SWAP_MASK				0x1f
411 #define DATA_SWAP_SHIFT				8
412 #define DSP_BG_SWAP				0x1
413 #define DSP_RB_SWAP				0x2
414 #define DSP_RG_SWAP				0x4
415 #define DSP_DELTA_SWAP				0x8
416 #define CORE_DCLK_DIV_EN_SHIFT			4
417 #define P2I_EN_SHIFT				5
418 #define DSP_FILED_POL				6
419 #define INTERLACE_EN_SHIFT			7
420 #define DSP_X_MIR_EN_SHIFT			13
421 #define POST_DSP_OUT_R2Y_SHIFT			15
422 #define PRE_DITHER_DOWN_EN_SHIFT		16
423 #define DITHER_DOWN_EN_SHIFT			17
424 #define DITHER_DOWN_SEL_SHIFT			18
425 #define DITHER_DOWN_SEL_MASK			0x3
426 #define DITHER_DOWN_MODE_SHIFT			20
427 #define GAMMA_UPDATE_EN_SHIFT			22
428 #define DSP_LUT_EN_SHIFT			28
429 
430 #define STANDBY_EN_SHIFT			31
431 
432 #define RK3568_VP0_MIPI_CTRL			0xC04
433 #define DCLK_DIV2_SHIFT				4
434 #define DCLK_DIV2_MASK				0x3
435 #define MIPI_DUAL_EN_SHIFT			20
436 #define MIPI_DUAL_SWAP_EN_SHIFT			21
437 #define EDPI_TE_EN				28
438 #define EDPI_WMS_HOLD_EN			30
439 #define EDPI_WMS_FS				31
440 
441 
442 #define RK3568_VP0_COLOR_BAR_CTRL		0xC08
443 #define POST_URGENCY_EN_SHIFT			8
444 #define POST_URGENCY_THL_SHIFT			16
445 #define POST_URGENCY_THL_MASK			0xf
446 #define POST_URGENCY_THH_SHIFT			20
447 #define POST_URGENCY_THH_MASK			0xf
448 
449 #define RK3568_VP0_DCLK_SEL			0xC0C
450 #define RK3576_DCLK_CORE_SEL_SHIFT		0
451 #define RK3576_DCLK_OUT_SEL_SHIFT		2
452 
453 #define RK3568_VP0_3D_LUT_CTRL			0xC10
454 #define VP0_3D_LUT_EN_SHIFT				0
455 #define VP0_3D_LUT_UPDATE_SHIFT			2
456 
457 #define RK3588_VP0_CLK_CTRL			0xC0C
458 #define DCLK_CORE_DIV_SHIFT			0
459 #define DCLK_OUT_DIV_SHIFT			2
460 
461 #define RK3568_VP0_3D_LUT_MST			0xC20
462 
463 #define RK3568_VP0_DSP_BG			0xC2C
464 #define RK3568_VP0_PRE_SCAN_HTIMING		0xC30
465 #define RK3568_VP0_POST_DSP_HACT_INFO		0xC34
466 #define RK3568_VP0_POST_DSP_VACT_INFO		0xC38
467 #define RK3568_VP0_POST_SCL_FACTOR_YRGB		0xC3C
468 #define RK3568_VP0_POST_SCL_CTRL		0xC40
469 #define RK3568_VP0_POST_SCALE_MASK		0x3
470 #define RK3568_VP0_POST_SCALE_SHIFT		0
471 #define RK3568_VP0_POST_DSP_VACT_INFO_F1	0xC44
472 #define RK3568_VP0_DSP_HTOTAL_HS_END		0xC48
473 #define RK3568_VP0_DSP_HACT_ST_END		0xC4C
474 #define RK3568_VP0_DSP_VTOTAL_VS_END		0xC50
475 #define RK3568_VP0_DSP_VACT_ST_END		0xC54
476 #define RK3568_VP0_DSP_VS_ST_END_F1		0xC58
477 #define RK3568_VP0_DSP_VACT_ST_END_F1		0xC5C
478 
479 #define RK3568_VP0_BCSH_CTRL			0xC60
480 #define BCSH_CTRL_Y2R_SHIFT			0
481 #define BCSH_CTRL_Y2R_MASK			0x1
482 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT		2
483 #define BCSH_CTRL_Y2R_CSC_MODE_MASK		0x3
484 #define BCSH_CTRL_R2Y_SHIFT			4
485 #define BCSH_CTRL_R2Y_MASK			0x1
486 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT		6
487 #define BCSH_CTRL_R2Y_CSC_MODE_MASK		0x3
488 
489 #define RK3568_VP0_BCSH_BCS			0xC64
490 #define BCSH_BRIGHTNESS_SHIFT			0
491 #define BCSH_BRIGHTNESS_MASK			0xFF
492 #define BCSH_CONTRAST_SHIFT			8
493 #define BCSH_CONTRAST_MASK			0x1FF
494 #define BCSH_SATURATION_SHIFT			20
495 #define BCSH_SATURATION_MASK			0x3FF
496 #define BCSH_OUT_MODE_SHIFT			30
497 #define BCSH_OUT_MODE_MASK			0x3
498 
499 #define RK3568_VP0_BCSH_H			0xC68
500 #define BCSH_SIN_HUE_SHIFT			0
501 #define BCSH_SIN_HUE_MASK			0x1FF
502 #define BCSH_COS_HUE_SHIFT			16
503 #define BCSH_COS_HUE_MASK			0x1FF
504 
505 #define RK3568_VP0_BCSH_COLOR			0xC6C
506 #define BCSH_EN_SHIFT				31
507 #define BCSH_EN_MASK				1
508 
509 #define RK3576_VP0_POST_DITHER_FRC_0		0xCA0
510 #define RK3576_VP0_POST_DITHER_FRC_1		0xCA4
511 #define RK3576_VP0_POST_DITHER_FRC_2		0xCA8
512 
513 #define RK3528_VP0_ACM_CTRL			0xCD0
514 #define POST_CSC_COE00_MASK			0xFFFF
515 #define POST_CSC_COE00_SHIFT			16
516 #define POST_R2Y_MODE_MASK			0x7
517 #define POST_R2Y_MODE_SHIFT			8
518 #define POST_CSC_MODE_MASK			0x7
519 #define POST_CSC_MODE_SHIFT			3
520 #define POST_R2Y_EN_MASK			0x1
521 #define POST_R2Y_EN_SHIFT			2
522 #define POST_CSC_EN_MASK			0x1
523 #define POST_CSC_EN_SHIFT			1
524 #define POST_ACM_BYPASS_EN_MASK			0x1
525 #define POST_ACM_BYPASS_EN_SHIFT		0
526 #define RK3528_VP0_CSC_COE01_02			0xCD4
527 #define RK3528_VP0_CSC_COE10_11			0xCD8
528 #define RK3528_VP0_CSC_COE12_20			0xCDC
529 #define RK3528_VP0_CSC_COE21_22			0xCE0
530 #define RK3528_VP0_CSC_OFFSET0			0xCE4
531 #define RK3528_VP0_CSC_OFFSET1			0xCE8
532 #define RK3528_VP0_CSC_OFFSET2			0xCEC
533 
534 #define RK3562_VP0_MCU_CTRL			0xCF8
535 #define MCU_TYPE_SHIFT				31
536 #define MCU_BYPASS_SHIFT			30
537 #define MCU_RS_SHIFT				29
538 #define MCU_FRAME_ST_SHIFT			28
539 #define MCU_HOLD_MODE_SHIFT			27
540 #define MCU_CLK_SEL_SHIFT			26
541 #define MCU_CLK_SEL_MASK			0x1
542 #define MCU_RW_PEND_SHIFT			20
543 #define MCU_RW_PEND_MASK			0x3F
544 #define MCU_RW_PST_SHIFT			16
545 #define MCU_RW_PST_MASK				0xF
546 #define MCU_CS_PEND_SHIFT			10
547 #define MCU_CS_PEND_MASK			0x3F
548 #define MCU_CS_PST_SHIFT			6
549 #define MCU_CS_PST_MASK				0xF
550 #define MCU_PIX_TOTAL_SHIFT			0
551 #define MCU_PIX_TOTAL_MASK			0x3F
552 
553 #define RK3562_VP0_MCU_RW_BYPASS_PORT		0xCFC
554 #define MCU_WRITE_DATA_BYPASS_SHIFT		0
555 #define MCU_WRITE_DATA_BYPASS_MASK		0xFFFFFFFF
556 
557 #define RK3568_VP1_DSP_CTRL			0xD00
558 #define RK3568_VP1_MIPI_CTRL			0xD04
559 #define RK3568_VP1_COLOR_BAR_CTRL		0xD08
560 #define RK3568_VP1_PRE_SCAN_HTIMING		0xD30
561 #define RK3568_VP1_POST_DSP_HACT_INFO		0xD34
562 #define RK3568_VP1_POST_DSP_VACT_INFO		0xD38
563 #define RK3568_VP1_POST_SCL_FACTOR_YRGB		0xD3C
564 #define RK3568_VP1_POST_SCL_CTRL		0xD40
565 #define RK3568_VP1_DSP_HACT_INFO		0xD34
566 #define RK3568_VP1_DSP_VACT_INFO		0xD38
567 #define RK3568_VP1_POST_DSP_VACT_INFO_F1	0xD44
568 #define RK3568_VP1_DSP_HTOTAL_HS_END		0xD48
569 #define RK3568_VP1_DSP_HACT_ST_END		0xD4C
570 #define RK3568_VP1_DSP_VTOTAL_VS_END		0xD50
571 #define RK3568_VP1_DSP_VACT_ST_END		0xD54
572 #define RK3568_VP1_DSP_VS_ST_END_F1		0xD58
573 #define RK3568_VP1_DSP_VACT_ST_END_F1		0xD5C
574 
575 #define RK3568_VP2_DSP_CTRL			0xE00
576 #define RK3568_VP2_MIPI_CTRL			0xE04
577 #define RK3568_VP2_COLOR_BAR_CTRL		0xE08
578 #define RK3568_VP2_PRE_SCAN_HTIMING		0xE30
579 #define RK3568_VP2_POST_DSP_HACT_INFO		0xE34
580 #define RK3568_VP2_POST_DSP_VACT_INFO		0xE38
581 #define RK3568_VP2_POST_SCL_FACTOR_YRGB		0xE3C
582 #define RK3568_VP2_POST_SCL_CTRL		0xE40
583 #define RK3568_VP2_DSP_HACT_INFO		0xE34
584 #define RK3568_VP2_DSP_VACT_INFO		0xE38
585 #define RK3568_VP2_POST_DSP_VACT_INFO_F1	0xE44
586 #define RK3568_VP2_DSP_HTOTAL_HS_END		0xE48
587 #define RK3568_VP2_DSP_HACT_ST_END		0xE4C
588 #define RK3568_VP2_DSP_VTOTAL_VS_END		0xE50
589 #define RK3568_VP2_DSP_VACT_ST_END		0xE54
590 #define RK3568_VP2_DSP_VS_ST_END_F1		0xE58
591 #define RK3568_VP2_DSP_VACT_ST_END_F1		0xE5C
592 #define RK3568_VP2_BCSH_CTRL			0xE60
593 #define RK3568_VP2_BCSH_BCS			0xE64
594 #define RK3568_VP2_BCSH_H			0xE68
595 #define RK3568_VP2_BCSH_COLOR_BAR		0xE6C
596 #define RK3576_VP2_MCU_CTRL			0xEF8
597 #define RK3576_VP2_MCU_RW_BYPASS_PORT		0xEFC
598 
599 /* Cluster0 register definition */
600 #define RK3568_CLUSTER0_WIN0_CTRL0		0x1000
601 #define CLUSTER_YUV2RGB_EN_SHIFT		8
602 #define CLUSTER_RGB2YUV_EN_SHIFT		9
603 #define CLUSTER_CSC_MODE_SHIFT			10
604 #define CLUSTER_DITHER_UP_EN_SHIFT		18
605 #define RK3568_CLUSTER0_WIN0_CTRL1		0x1004
606 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT	12
607 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
608 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT	14
609 #define AVG2_MASK				0x1
610 #define CLUSTER_AVG2_SHIFT			18
611 #define AVG4_MASK				0x1
612 #define CLUSTER_AVG4_SHIFT			19
613 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT	22
614 #define CLUSTER_XGT_EN_SHIFT			24
615 #define XGT_MODE_MASK				0x3
616 #define CLUSTER_XGT_MODE_SHIFT			25
617 #define CLUSTER_XAVG_EN_SHIFT			27
618 #define CLUSTER_YRGB_GT2_SHIFT			28
619 #define CLUSTER_YRGB_GT4_SHIFT			29
620 #define RK3568_CLUSTER0_WIN0_CTRL2		0x1008
621 #define CLUSTER_AXI_YRGB_ID_MASK		0x1f
622 #define CLUSTER_AXI_YRGB_ID_SHIFT		0
623 #define CLUSTER_AXI_UV_ID_MASK			0x1f
624 #define CLUSTER_AXI_UV_ID_SHIFT			5
625 
626 #define RK3568_CLUSTER0_WIN0_YRGB_MST		0x1010
627 #define RK3568_CLUSTER0_WIN0_CBR_MST		0x1014
628 #define RK3568_CLUSTER0_WIN0_VIR		0x1018
629 #define RK3568_CLUSTER0_WIN0_ACT_INFO		0x1020
630 #define RK3568_CLUSTER0_WIN0_DSP_INFO		0x1024
631 #define RK3568_CLUSTER0_WIN0_DSP_ST		0x1028
632 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB	0x1030
633 #define RK3576_CLUSTER0_WIN0_ZME_CTRL		0x1040
634 #define WIN0_ZME_DERING_EN_SHIFT		3
635 #define WIN0_ZME_GATING_EN_SHIFT		31
636 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA	0x1044
637 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE	0x1054
638 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR	0x1058
639 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH	0x105C
640 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE	0x1060
641 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET	0x1064
642 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET	0x1068
643 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL		0x106C
644 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT		7
645 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET	0x1078
646 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE	0x107C
647 
648 #define RK3568_CLUSTER0_WIN1_CTRL0		0x1080
649 #define RK3568_CLUSTER0_WIN1_CTRL1		0x1084
650 #define RK3568_CLUSTER0_WIN1_YRGB_MST		0x1090
651 #define RK3568_CLUSTER0_WIN1_CBR_MST		0x1094
652 #define RK3568_CLUSTER0_WIN1_VIR		0x1098
653 #define RK3568_CLUSTER0_WIN1_ACT_INFO		0x10A0
654 #define RK3568_CLUSTER0_WIN1_DSP_INFO		0x10A4
655 #define RK3568_CLUSTER0_WIN1_DSP_ST		0x10A8
656 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB	0x10B0
657 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE	0x10D4
658 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR	0x10D8
659 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH	0x10DC
660 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE	0x10E0
661 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET	0x10E4
662 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET	0x10E8
663 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL		0x10EC
664 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET	0x10F8
665 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE	0x10FC
666 
667 #define RK3568_CLUSTER0_CTRL			0x1100
668 #define CLUSTER_EN_SHIFT			0
669 #define CLUSTER_AXI_ID_MASK			0x1
670 #define CLUSTER_AXI_ID_SHIFT			13
671 #define RK3576_CLUSTER0_PORT_SEL		0x11F4
672 #define CLUSTER_PORT_SEL_SHIFT			0
673 #define CLUSTER_PORT_SEL_MASK			0x3
674 #define RK3576_CLUSTER0_DLY_NUM			0x11F8
675 #define CLUSTER_WIN0_DLY_NUM_SHIFT		0
676 #define CLUSTER_WIN0_DLY_NUM_MASK		0xff
677 #define CLUSTER_WIN1_DLY_NUM_SHIFT		0
678 #define CLUSTER_WIN1_DLY_NUM_MASK		0xff
679 
680 #define RK3568_CLUSTER1_WIN0_CTRL0		0x1200
681 #define RK3568_CLUSTER1_WIN0_CTRL1		0x1204
682 #define RK3568_CLUSTER1_WIN0_YRGB_MST		0x1210
683 #define RK3568_CLUSTER1_WIN0_CBR_MST		0x1214
684 #define RK3568_CLUSTER1_WIN0_VIR		0x1218
685 #define RK3568_CLUSTER1_WIN0_ACT_INFO		0x1220
686 #define RK3568_CLUSTER1_WIN0_DSP_INFO		0x1224
687 #define RK3568_CLUSTER1_WIN0_DSP_ST		0x1228
688 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB	0x1230
689 #define RK3576_CLUSTER1_WIN0_ZME_CTRL		0x1240
690 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA	0x1244
691 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE	0x1254
692 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR	0x1258
693 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH	0x125C
694 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE	0x1260
695 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET	0x1264
696 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET	0x1268
697 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL		0x126C
698 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET	0x1278
699 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE	0x127C
700 
701 #define RK3568_CLUSTER1_WIN1_CTRL0		0x1280
702 #define RK3568_CLUSTER1_WIN1_CTRL1		0x1284
703 #define RK3568_CLUSTER1_WIN1_YRGB_MST		0x1290
704 #define RK3568_CLUSTER1_WIN1_CBR_MST		0x1294
705 #define RK3568_CLUSTER1_WIN1_VIR		0x1298
706 #define RK3568_CLUSTER1_WIN1_ACT_INFO		0x12A0
707 #define RK3568_CLUSTER1_WIN1_DSP_INFO		0x12A4
708 #define RK3568_CLUSTER1_WIN1_DSP_ST		0x12A8
709 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB	0x12B0
710 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE	0x12D4
711 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR	0x12D8
712 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH	0x12DC
713 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE	0x12E0
714 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET	0x12E4
715 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET	0x12E8
716 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL		0x12EC
717 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET	0x12F8
718 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE	0x12FC
719 
720 #define RK3568_CLUSTER1_CTRL			0x1300
721 #define RK3576_CLUSTER1_PORT_SEL		0x13F4
722 #define RK3576_CLUSTER1_DLY_NUM			0x13F8
723 
724 /* Esmart register definition */
725 #define RK3568_ESMART0_CTRL0			0x1800
726 #define RGB2YUV_EN_SHIFT			1
727 #define CSC_MODE_SHIFT				2
728 #define CSC_MODE_MASK				0x3
729 #define ESMART_LB_SELECT_SHIFT			12
730 #define ESMART_LB_SELECT_MASK			0x3
731 
732 #define RK3568_ESMART0_CTRL1			0x1804
733 #define ESMART_AXI_YRGB_ID_MASK			0x1f
734 #define ESMART_AXI_YRGB_ID_SHIFT		4
735 #define ESMART_AXI_UV_ID_MASK			0x1f
736 #define ESMART_AXI_UV_ID_SHIFT			12
737 #define YMIRROR_EN_SHIFT			31
738 
739 #define RK3568_ESMART0_AXI_CTRL			0x1808
740 #define ESMART_AXI_ID_MASK			0x1
741 #define ESMART_AXI_ID_SHIFT			1
742 
743 #define RK3568_ESMART0_REGION0_CTRL		0x1810
744 #define WIN_EN_SHIFT				0
745 #define WIN_FORMAT_MASK				0x1f
746 #define WIN_FORMAT_SHIFT			1
747 #define REGION0_DITHER_UP_EN_SHIFT		12
748 #define REGION0_RB_SWAP_SHIFT			14
749 #define ESMART_XAVG_EN_SHIFT			20
750 #define ESMART_XGT_EN_SHIFT			21
751 #define ESMART_XGT_MODE_SHIFT			22
752 
753 #define RK3568_ESMART0_REGION0_YRGB_MST		0x1814
754 #define RK3568_ESMART0_REGION0_CBR_MST		0x1818
755 #define RK3568_ESMART0_REGION0_VIR		0x181C
756 #define RK3568_ESMART0_REGION0_ACT_INFO		0x1820
757 #define RK3568_ESMART0_REGION0_DSP_INFO		0x1824
758 #define RK3568_ESMART0_REGION0_DSP_ST		0x1828
759 #define RK3568_ESMART0_REGION0_SCL_CTRL		0x1830
760 #define YRGB_XSCL_MODE_MASK			0x3
761 #define YRGB_XSCL_MODE_SHIFT			0
762 #define YRGB_XSCL_FILTER_MODE_MASK		0x3
763 #define YRGB_XSCL_FILTER_MODE_SHIFT		2
764 #define YRGB_YSCL_MODE_MASK			0x3
765 #define YRGB_YSCL_MODE_SHIFT			4
766 #define YRGB_YSCL_FILTER_MODE_MASK		0x3
767 #define YRGB_YSCL_FILTER_MODE_SHIFT		6
768 
769 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB	0x1834
770 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR	0x1838
771 #define RK3568_ESMART0_REGION0_SCL_OFFSET	0x183C
772 #define RK3568_ESMART0_REGION1_CTRL		0x1840
773 #define YRGB_GT2_MASK				0x1
774 #define YRGB_GT2_SHIFT				8
775 #define YRGB_GT4_MASK				0x1
776 #define YRGB_GT4_SHIFT				9
777 
778 #define RK3568_ESMART0_REGION1_YRGB_MST		0x1844
779 #define RK3568_ESMART0_REGION1_CBR_MST		0x1848
780 #define RK3568_ESMART0_REGION1_VIR		0x184C
781 #define RK3568_ESMART0_REGION1_ACT_INFO		0x1850
782 #define RK3568_ESMART0_REGION1_DSP_INFO		0x1854
783 #define RK3568_ESMART0_REGION1_DSP_ST		0x1858
784 #define RK3568_ESMART0_REGION1_SCL_CTRL		0x1860
785 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB	0x1864
786 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR	0x1868
787 #define RK3568_ESMART0_REGION1_SCL_OFFSET	0x186C
788 #define RK3568_ESMART0_REGION2_CTRL		0x1870
789 #define RK3568_ESMART0_REGION2_YRGB_MST		0x1874
790 #define RK3568_ESMART0_REGION2_CBR_MST		0x1878
791 #define RK3568_ESMART0_REGION2_VIR		0x187C
792 #define RK3568_ESMART0_REGION2_ACT_INFO		0x1880
793 #define RK3568_ESMART0_REGION2_DSP_INFO		0x1884
794 #define RK3568_ESMART0_REGION2_DSP_ST		0x1888
795 #define RK3568_ESMART0_REGION2_SCL_CTRL		0x1890
796 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB	0x1894
797 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR	0x1898
798 #define RK3568_ESMART0_REGION2_SCL_OFFSET	0x189C
799 #define RK3568_ESMART0_REGION3_CTRL		0x18A0
800 #define RK3568_ESMART0_REGION3_YRGB_MST		0x18A4
801 #define RK3568_ESMART0_REGION3_CBR_MST		0x18A8
802 #define RK3568_ESMART0_REGION3_VIR		0x18AC
803 #define RK3568_ESMART0_REGION3_ACT_INFO		0x18B0
804 #define RK3568_ESMART0_REGION3_DSP_INFO		0x18B4
805 #define RK3568_ESMART0_REGION3_DSP_ST		0x18B8
806 #define RK3568_ESMART0_REGION3_SCL_CTRL		0x18C0
807 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB	0x18C4
808 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR	0x18C8
809 #define RK3568_ESMART0_REGION3_SCL_OFFSET	0x18CC
810 #define RK3568_ESMART0_COLOR_KEY_CTRL		0x18D0
811 #define RK3576_ESMART0_ALPHA_MAP		0x18D8
812 #define RK3576_ESMART0_PORT_SEL			0x18F4
813 #define ESMART_PORT_SEL_SHIFT			0
814 #define ESMART_PORT_SEL_MASK			0x3
815 #define RK3576_ESMART0_DLY_NUM			0x18F8
816 
817 #define RK3568_ESMART1_CTRL0			0x1A00
818 #define RK3568_ESMART1_CTRL1			0x1A04
819 #define RK3568_ESMART1_REGION0_CTRL		0x1A10
820 #define RK3568_ESMART1_REGION0_YRGB_MST		0x1A14
821 #define RK3568_ESMART1_REGION0_CBR_MST		0x1A18
822 #define RK3568_ESMART1_REGION0_VIR		0x1A1C
823 #define RK3568_ESMART1_REGION0_ACT_INFO		0x1A20
824 #define RK3568_ESMART1_REGION0_DSP_INFO		0x1A24
825 #define RK3568_ESMART1_REGION0_DSP_ST		0x1A28
826 #define RK3568_ESMART1_REGION0_SCL_CTRL		0x1A30
827 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB	0x1A34
828 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR	0x1A38
829 #define RK3568_ESMART1_REGION0_SCL_OFFSET	0x1A3C
830 #define RK3568_ESMART1_REGION1_CTRL		0x1A40
831 #define RK3568_ESMART1_REGION1_YRGB_MST		0x1A44
832 #define RK3568_ESMART1_REGION1_CBR_MST		0x1A48
833 #define RK3568_ESMART1_REGION1_VIR		0x1A4C
834 #define RK3568_ESMART1_REGION1_ACT_INFO		0x1A50
835 #define RK3568_ESMART1_REGION1_DSP_INFO		0x1A54
836 #define RK3568_ESMART1_REGION1_DSP_ST		0x1A58
837 #define RK3568_ESMART1_REGION1_SCL_CTRL		0x1A60
838 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB	0x1A64
839 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR	0x1A68
840 #define RK3568_ESMART1_REGION1_SCL_OFFSET	0x1A6C
841 #define RK3568_ESMART1_REGION2_CTRL		0x1A70
842 #define RK3568_ESMART1_REGION2_YRGB_MST		0x1A74
843 #define RK3568_ESMART1_REGION2_CBR_MST		0x1A78
844 #define RK3568_ESMART1_REGION2_VIR		0x1A7C
845 #define RK3568_ESMART1_REGION2_ACT_INFO		0x1A80
846 #define RK3568_ESMART1_REGION2_DSP_INFO		0x1A84
847 #define RK3568_ESMART1_REGION2_DSP_ST		0x1A88
848 #define RK3568_ESMART1_REGION2_SCL_CTRL		0x1A90
849 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB	0x1A94
850 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR	0x1A98
851 #define RK3568_ESMART1_REGION2_SCL_OFFSET	0x1A9C
852 #define RK3568_ESMART1_REGION3_CTRL		0x1AA0
853 #define RK3568_ESMART1_REGION3_YRGB_MST		0x1AA4
854 #define RK3568_ESMART1_REGION3_CBR_MST		0x1AA8
855 #define RK3568_ESMART1_REGION3_VIR		0x1AAC
856 #define RK3568_ESMART1_REGION3_ACT_INFO		0x1AB0
857 #define RK3568_ESMART1_REGION3_DSP_INFO		0x1AB4
858 #define RK3568_ESMART1_REGION3_DSP_ST		0x1AB8
859 #define RK3568_ESMART1_REGION3_SCL_CTRL		0x1AC0
860 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB	0x1AC4
861 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR	0x1AC8
862 #define RK3568_ESMART1_REGION3_SCL_OFFSET	0x1ACC
863 #define RK3576_ESMART1_ALPHA_MAP		0x1AD8
864 #define RK3576_ESMART1_PORT_SEL			0x1AF4
865 #define RK3576_ESMART1_DLY_NUM			0x1AF8
866 
867 #define RK3568_SMART0_CTRL0			0x1C00
868 #define RK3568_SMART0_CTRL1			0x1C04
869 #define RK3568_SMART0_REGION0_CTRL		0x1C10
870 #define RK3568_SMART0_REGION0_YRGB_MST		0x1C14
871 #define RK3568_SMART0_REGION0_CBR_MST		0x1C18
872 #define RK3568_SMART0_REGION0_VIR		0x1C1C
873 #define RK3568_SMART0_REGION0_ACT_INFO		0x1C20
874 #define RK3568_SMART0_REGION0_DSP_INFO		0x1C24
875 #define RK3568_SMART0_REGION0_DSP_ST		0x1C28
876 #define RK3568_SMART0_REGION0_SCL_CTRL		0x1C30
877 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB	0x1C34
878 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR	0x1C38
879 #define RK3568_SMART0_REGION0_SCL_OFFSET	0x1C3C
880 #define RK3568_SMART0_REGION1_CTRL		0x1C40
881 #define RK3568_SMART0_REGION1_YRGB_MST		0x1C44
882 #define RK3568_SMART0_REGION1_CBR_MST		0x1C48
883 #define RK3568_SMART0_REGION1_VIR		0x1C4C
884 #define RK3568_SMART0_REGION1_ACT_INFO		0x1C50
885 #define RK3568_SMART0_REGION1_DSP_INFO		0x1C54
886 #define RK3568_SMART0_REGION1_DSP_ST		0x1C58
887 #define RK3568_SMART0_REGION1_SCL_CTRL		0x1C60
888 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB	0x1C64
889 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR	0x1C68
890 #define RK3568_SMART0_REGION1_SCL_OFFSET	0x1C6C
891 #define RK3568_SMART0_REGION2_CTRL		0x1C70
892 #define RK3568_SMART0_REGION2_YRGB_MST		0x1C74
893 #define RK3568_SMART0_REGION2_CBR_MST		0x1C78
894 #define RK3568_SMART0_REGION2_VIR		0x1C7C
895 #define RK3568_SMART0_REGION2_ACT_INFO		0x1C80
896 #define RK3568_SMART0_REGION2_DSP_INFO		0x1C84
897 #define RK3568_SMART0_REGION2_DSP_ST		0x1C88
898 #define RK3568_SMART0_REGION2_SCL_CTRL		0x1C90
899 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB	0x1C94
900 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR	0x1C98
901 #define RK3568_SMART0_REGION2_SCL_OFFSET	0x1C9C
902 #define RK3568_SMART0_REGION3_CTRL		0x1CA0
903 #define RK3568_SMART0_REGION3_YRGB_MST		0x1CA4
904 #define RK3568_SMART0_REGION3_CBR_MST		0x1CA8
905 #define RK3568_SMART0_REGION3_VIR		0x1CAC
906 #define RK3568_SMART0_REGION3_ACT_INFO		0x1CB0
907 #define RK3568_SMART0_REGION3_DSP_INFO		0x1CB4
908 #define RK3568_SMART0_REGION3_DSP_ST		0x1CB8
909 #define RK3568_SMART0_REGION3_SCL_CTRL		0x1CC0
910 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB	0x1CC4
911 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR	0x1CC8
912 #define RK3568_SMART0_REGION3_SCL_OFFSET	0x1CCC
913 #define RK3576_ESMART2_ALPHA_MAP		0x1CD8
914 #define RK3576_ESMART2_PORT_SEL			0x1CF4
915 #define RK3576_ESMART2_DLY_NUM			0x1CF8
916 
917 #define RK3568_SMART1_CTRL0			0x1E00
918 #define RK3568_SMART1_CTRL1			0x1E04
919 #define RK3568_SMART1_REGION0_CTRL		0x1E10
920 #define RK3568_SMART1_REGION0_YRGB_MST		0x1E14
921 #define RK3568_SMART1_REGION0_CBR_MST		0x1E18
922 #define RK3568_SMART1_REGION0_VIR		0x1E1C
923 #define RK3568_SMART1_REGION0_ACT_INFO		0x1E20
924 #define RK3568_SMART1_REGION0_DSP_INFO		0x1E24
925 #define RK3568_SMART1_REGION0_DSP_ST		0x1E28
926 #define RK3568_SMART1_REGION0_SCL_CTRL		0x1E30
927 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB	0x1E34
928 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR	0x1E38
929 #define RK3568_SMART1_REGION0_SCL_OFFSET	0x1E3C
930 #define RK3568_SMART1_REGION1_CTRL		0x1E40
931 #define RK3568_SMART1_REGION1_YRGB_MST		0x1E44
932 #define RK3568_SMART1_REGION1_CBR_MST		0x1E48
933 #define RK3568_SMART1_REGION1_VIR		0x1E4C
934 #define RK3568_SMART1_REGION1_ACT_INFO		0x1E50
935 #define RK3568_SMART1_REGION1_DSP_INFO		0x1E54
936 #define RK3568_SMART1_REGION1_DSP_ST		0x1E58
937 #define RK3568_SMART1_REGION1_SCL_CTRL		0x1E60
938 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB	0x1E64
939 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR	0x1E68
940 #define RK3568_SMART1_REGION1_SCL_OFFSET	0x1E6C
941 #define RK3568_SMART1_REGION2_CTRL		0x1E70
942 #define RK3568_SMART1_REGION2_YRGB_MST		0x1E74
943 #define RK3568_SMART1_REGION2_CBR_MST		0x1E78
944 #define RK3568_SMART1_REGION2_VIR		0x1E7C
945 #define RK3568_SMART1_REGION2_ACT_INFO		0x1E80
946 #define RK3568_SMART1_REGION2_DSP_INFO		0x1E84
947 #define RK3568_SMART1_REGION2_DSP_ST		0x1E88
948 #define RK3568_SMART1_REGION2_SCL_CTRL		0x1E90
949 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB	0x1E94
950 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR	0x1E98
951 #define RK3568_SMART1_REGION2_SCL_OFFSET	0x1E9C
952 #define RK3568_SMART1_REGION3_CTRL		0x1EA0
953 #define RK3568_SMART1_REGION3_YRGB_MST		0x1EA4
954 #define RK3568_SMART1_REGION3_CBR_MST		0x1EA8
955 #define RK3568_SMART1_REGION3_VIR		0x1EAC
956 #define RK3568_SMART1_REGION3_ACT_INFO		0x1EB0
957 #define RK3568_SMART1_REGION3_DSP_INFO		0x1EB4
958 #define RK3568_SMART1_REGION3_DSP_ST		0x1EB8
959 #define RK3568_SMART1_REGION3_SCL_CTRL		0x1EC0
960 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB	0x1EC4
961 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR	0x1EC8
962 #define RK3568_SMART1_REGION3_SCL_OFFSET	0x1ECC
963 #define RK3576_ESMART3_ALPHA_MAP		0x1ED8
964 #define RK3576_ESMART3_PORT_SEL			0x1EF4
965 #define RK3576_ESMART3_DLY_NUM			0x1EF8
966 
967 /* HDR register definition */
968 #define RK3568_HDR_LUT_CTRL			0x2000
969 
970 #define RK3588_VP3_DSP_CTRL			0xF00
971 #define RK3588_CLUSTER2_WIN0_CTRL0		0x1400
972 #define RK3588_CLUSTER3_WIN0_CTRL0		0x1600
973 
974 /* DSC 8K/4K register definition */
975 #define RK3588_DSC_8K_PPS0_3			0x4000
976 #define RK3588_DSC_8K_CTRL0			0x40A0
977 #define DSC_EN_SHIFT				0
978 #define DSC_RBIT_SHIFT				2
979 #define DSC_RBYT_SHIFT				3
980 #define DSC_FLAL_SHIFT				4
981 #define DSC_MER_SHIFT				5
982 #define DSC_EPB_SHIFT				6
983 #define DSC_EPL_SHIFT				7
984 #define DSC_NSLC_MASK				0x7
985 #define DSC_NSLC_SHIFT				16
986 #define DSC_SBO_SHIFT				28
987 #define DSC_IFEP_SHIFT				29
988 #define DSC_PPS_UPD_SHIFT			31
989 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT)   | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \
990 			   (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT)  | (0 << DSC_EPB_SHIFT)  | \
991 			   (1 << DSC_EPL_SHIFT)  | (1 << DSC_SBO_SHIFT))
992 
993 #define RK3588_DSC_8K_CTRL1			0x40A4
994 #define RK3588_DSC_8K_STS0			0x40A8
995 #define RK3588_DSC_8K_ERS			0x40C4
996 
997 #define RK3588_DSC_4K_PPS0_3			0x4100
998 #define RK3588_DSC_4K_CTRL0			0x41A0
999 #define RK3588_DSC_4K_CTRL1			0x41A4
1000 #define RK3588_DSC_4K_STS0			0x41A8
1001 #define RK3588_DSC_4K_ERS			0x41C4
1002 
1003 /* RK3528 HDR register definition */
1004 #define RK3528_HDR_LUT_CTRL			0x2000
1005 
1006 /* RK3528 ACM register definition */
1007 #define RK3528_ACM_CTRL				0x6400
1008 #define RK3528_ACM_DELTA_RANGE			0x6404
1009 #define RK3528_ACM_FETCH_START			0x6408
1010 #define RK3528_ACM_FETCH_DONE			0x6420
1011 #define RK3528_ACM_YHS_DEL_HY_SEG0		0x6500
1012 #define RK3528_ACM_YHS_DEL_HY_SEG152		0x6760
1013 #define RK3528_ACM_YHS_DEL_HS_SEG0		0x6764
1014 #define RK3528_ACM_YHS_DEL_HS_SEG220		0x6ad4
1015 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0		0x6ad8
1016 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64		0x6bd8
1017 
1018 #define RK3568_MAX_REG				0x1ED0
1019 
1020 #define RK3562_GRF_IOC_VO_IO_CON		0x10500
1021 #define RK3568_GRF_VO_CON1			0x0364
1022 #define GRF_BT656_CLK_INV_SHIFT			1
1023 #define GRF_BT1120_CLK_INV_SHIFT		2
1024 #define GRF_RGB_DCLK_INV_SHIFT			3
1025 
1026 /* Base SYS_GRF: 0x2600a000*/
1027 #define RK3576_SYS_GRF_MEMFAULT_STATUS0		0x0148
1028 
1029 /* Base IOC_GRF: 0x26040000 */
1030 #define RK3576_VCCIO_IOC_MISC_CON8		0x6420
1031 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT	9
1032 #define RK3576_IOC_VOPLITE_SEL_SHIFT		11
1033 
1034 /* Base PMU2: 0x27380000 */
1035 #define RK3576_PMU_PWR_GATE_STS			0x0230
1036 #define PD_VOP_ESMART_DWN_STAT			12
1037 #define PD_VOP_CLUSTER_DWN_STAT			13
1038 #define RK3576_PMU_BISR_PDGEN_CON0		0x0510
1039 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT		12
1040 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT		13
1041 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0	0x0570
1042 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT	12
1043 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT	13
1044 
1045 #define RK3588_GRF_SOC_CON1			0x0304
1046 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT	14
1047 
1048 #define RK3588_GRF_VOP_CON2			0x0008
1049 #define RK3588_GRF_EDP0_ENABLE_SHIFT		0
1050 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT		1
1051 #define RK3588_GRF_EDP1_ENABLE_SHIFT		3
1052 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT		4
1053 
1054 #define RK3588_GRF_VO1_CON0			0x0000
1055 #define HDMI_SYNC_POL_MASK			0x3
1056 #define HDMI0_SYNC_POL_SHIFT			5
1057 #define HDMI1_SYNC_POL_SHIFT			7
1058 
1059 #define RK3588_PMU_BISR_CON3			0x20C
1060 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT	9
1061 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT	10
1062 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT	11
1063 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT	12
1064 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT	13
1065 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT	14
1066 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT	15
1067 
1068 #define RK3588_PMU_BISR_STATUS5			0x294
1069 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI	9
1070 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI	10
1071 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI	11
1072 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI	12
1073 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI		13
1074 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI		14
1075 #define RK3588_PD_ESMART_PWR_STAT_SHIFI		15
1076 
1077 #define VOP2_LAYER_MAX				8
1078 
1079 #define VOP2_MAX_VP_OUTPUT_WIDTH		4096
1080 
1081 /* KHz */
1082 #define VOP2_MAX_DCLK_RATE			600000
1083 
1084 /*
1085  * vop2 dsc id
1086  */
1087 #define ROCKCHIP_VOP2_DSC_8K	0
1088 #define ROCKCHIP_VOP2_DSC_4K	1
1089 
1090 /*
1091  * vop2 internal power domain id,
1092  * should be all none zero, 0 will be
1093  * treat as invalid;
1094  */
1095 #define VOP2_PD_CLUSTER0			BIT(0)
1096 #define VOP2_PD_CLUSTER1			BIT(1)
1097 #define VOP2_PD_CLUSTER2			BIT(2)
1098 #define VOP2_PD_CLUSTER3			BIT(3)
1099 #define VOP2_PD_DSC_8K				BIT(5)
1100 #define VOP2_PD_DSC_4K				BIT(6)
1101 #define VOP2_PD_ESMART				BIT(7)
1102 #define VOP2_PD_CLUSTER				BIT(8)
1103 
1104 #define VOP2_PLANE_NO_SCALING			BIT(16)
1105 
1106 #define VOP_FEATURE_OUTPUT_10BIT	BIT(0)
1107 #define VOP_FEATURE_AFBDC		BIT(1)
1108 #define VOP_FEATURE_ALPHA_SCALE		BIT(2)
1109 #define VOP_FEATURE_HDR10		BIT(3)
1110 #define VOP_FEATURE_NEXT_HDR		BIT(4)
1111 /* a feature to splice two windows and two vps to support resolution > 4096 */
1112 #define VOP_FEATURE_SPLICE		BIT(5)
1113 #define VOP_FEATURE_OVERSCAN		BIT(6)
1114 #define VOP_FEATURE_VIVID_HDR		BIT(7)
1115 #define VOP_FEATURE_POST_ACM		BIT(8)
1116 #define VOP_FEATURE_POST_CSC		BIT(9)
1117 #define VOP_FEATURE_POST_FRC_V2		BIT(10)
1118 #define VOP_FEATURE_POST_SHARP		BIT(11)
1119 
1120 #define WIN_FEATURE_HDR2SDR		BIT(0)
1121 #define WIN_FEATURE_SDR2HDR		BIT(1)
1122 #define WIN_FEATURE_PRE_OVERLAY		BIT(2)
1123 #define WIN_FEATURE_AFBDC		BIT(3)
1124 #define WIN_FEATURE_CLUSTER_MAIN	BIT(4)
1125 #define WIN_FEATURE_CLUSTER_SUB		BIT(5)
1126 /* a mirror win can only get fb address
1127  * from source win:
1128  * Cluster1---->Cluster0
1129  * Esmart1 ---->Esmart0
1130  * Smart1  ---->Smart0
1131  * This is a feather on rk3566
1132  */
1133 #define WIN_FEATURE_MIRROR		BIT(6)
1134 #define WIN_FEATURE_MULTI_AREA		BIT(7)
1135 #define WIN_FEATURE_Y2R_13BIT_DEPTH	BIT(8)
1136 #define WIN_FEATURE_DCI			BIT(9)
1137 
1138 #define V4L2_COLORSPACE_BT709F		0xfe
1139 #define V4L2_COLORSPACE_BT2020F		0xff
1140 
1141 enum vop_csc_format {
1142 	CSC_BT601L,
1143 	CSC_BT709L,
1144 	CSC_BT601F,
1145 	CSC_BT2020L,
1146 	CSC_BT709L_13BIT,
1147 	CSC_BT709F_13BIT,
1148 	CSC_BT2020L_13BIT,
1149 	CSC_BT2020F_13BIT,
1150 };
1151 
1152 enum vop_csc_bit_depth {
1153 	CSC_10BIT_DEPTH,
1154 	CSC_13BIT_DEPTH,
1155 };
1156 
1157 enum vop2_pol {
1158 	HSYNC_POSITIVE = 0,
1159 	VSYNC_POSITIVE = 1,
1160 	DEN_NEGATIVE   = 2,
1161 	DCLK_INVERT    = 3
1162 };
1163 
1164 enum vop2_bcsh_out_mode {
1165 	BCSH_OUT_MODE_BLACK,
1166 	BCSH_OUT_MODE_BLUE,
1167 	BCSH_OUT_MODE_COLOR_BAR,
1168 	BCSH_OUT_MODE_NORMAL_VIDEO,
1169 };
1170 
1171 #define _VOP_REG(off, _mask, _shift, _write_mask) \
1172 		{ \
1173 		 .offset = off, \
1174 		 .mask = _mask, \
1175 		 .shift = _shift, \
1176 		 .write_mask = _write_mask, \
1177 		}
1178 
1179 #define VOP_REG(off, _mask, _shift) \
1180 		_VOP_REG(off, _mask, _shift, false)
1181 enum dither_down_mode {
1182 	RGB888_TO_RGB565 = 0x0,
1183 	RGB888_TO_RGB666 = 0x1
1184 };
1185 
1186 enum dither_down_mode_sel {
1187 	DITHER_DOWN_ALLEGRO = 0x0,
1188 	DITHER_DOWN_FRC = 0x1
1189 };
1190 
1191 enum vop2_video_ports_id {
1192 	VOP2_VP0,
1193 	VOP2_VP1,
1194 	VOP2_VP2,
1195 	VOP2_VP3,
1196 	VOP2_VP_MAX,
1197 };
1198 
1199 enum vop2_layer_type {
1200 	CLUSTER_LAYER = 0,
1201 	ESMART_LAYER = 1,
1202 	SMART_LAYER = 2,
1203 };
1204 
1205 /* This define must same with kernel win phy id */
1206 enum vop2_layer_phy_id {
1207 	ROCKCHIP_VOP2_CLUSTER0 = 0,
1208 	ROCKCHIP_VOP2_CLUSTER1,
1209 	ROCKCHIP_VOP2_ESMART0,
1210 	ROCKCHIP_VOP2_ESMART1,
1211 	ROCKCHIP_VOP2_SMART0,
1212 	ROCKCHIP_VOP2_SMART1,
1213 	ROCKCHIP_VOP2_CLUSTER2,
1214 	ROCKCHIP_VOP2_CLUSTER3,
1215 	ROCKCHIP_VOP2_ESMART2,
1216 	ROCKCHIP_VOP2_ESMART3,
1217 	ROCKCHIP_VOP2_LAYER_MAX,
1218 };
1219 
1220 enum vop2_scale_up_mode {
1221 	VOP2_SCALE_UP_NRST_NBOR,
1222 	VOP2_SCALE_UP_BIL,
1223 	VOP2_SCALE_UP_BIC,
1224 	VOP2_SCALE_UP_ZME,
1225 };
1226 
1227 enum vop2_scale_down_mode {
1228 	VOP2_SCALE_DOWN_NRST_NBOR,
1229 	VOP2_SCALE_DOWN_BIL,
1230 	VOP2_SCALE_DOWN_AVG,
1231 	VOP2_SCALE_DOWN_ZME,
1232 };
1233 
1234 enum scale_mode {
1235 	SCALE_NONE = 0x0,
1236 	SCALE_UP   = 0x1,
1237 	SCALE_DOWN = 0x2
1238 };
1239 
1240 enum vop_dsc_interface_mode {
1241 	VOP_DSC_IF_DISABLE = 0,
1242 	VOP_DSC_IF_HDMI = 1,
1243 	VOP_DSC_IF_MIPI_DS_MODE = 2,
1244 	VOP_DSC_IF_MIPI_VIDEO_MODE = 3,
1245 };
1246 
1247 enum vop3_pre_scale_down_mode {
1248 	VOP3_PRE_SCALE_UNSPPORT,
1249 	VOP3_PRE_SCALE_DOWN_GT,
1250 	VOP3_PRE_SCALE_DOWN_AVG,
1251 };
1252 
1253 enum vop3_esmart_lb_mode {
1254 	VOP3_ESMART_8K_MODE,
1255 	VOP3_ESMART_4K_4K_MODE,
1256 	VOP3_ESMART_4K_2K_2K_MODE,
1257 	VOP3_ESMART_2K_2K_2K_2K_MODE,
1258 	VOP3_ESMART_4K_4K_4K_MODE,
1259 	VOP3_ESMART_4K_4K_2K_2K_MODE,
1260 };
1261 
1262 struct vop2_layer {
1263 	u8 id;
1264 	/**
1265 	 * @win_phys_id: window id of the layer selected.
1266 	 * Every layer must make sure to select different
1267 	 * windows of others.
1268 	 */
1269 	u8 win_phys_id;
1270 };
1271 
1272 struct vop2_power_domain_data {
1273 	u16 id;
1274 	u16 parent_id;
1275 	/*
1276 	 * @module_id_mask: module id of which module this power domain is belongs to.
1277 	 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3
1278 	 */
1279 	u32 module_id_mask;
1280 };
1281 
1282 struct vop2_win_data {
1283 	char *name;
1284 	u8 phys_id;
1285 	enum vop2_layer_type type;
1286 	u8 win_sel_port_offset;
1287 	u8 layer_sel_win_id[VOP2_VP_MAX];
1288 	u8 axi_id;
1289 	u8 axi_uv_id;
1290 	u8 axi_yrgb_id;
1291 	u8 splice_win_id;
1292 	u8 hsu_filter_mode;
1293 	u8 hsd_filter_mode;
1294 	u8 vsu_filter_mode;
1295 	u8 vsd_filter_mode;
1296 	u8 hsd_pre_filter_mode;
1297 	u8 vsd_pre_filter_mode;
1298 	u8 scale_engine_num;
1299 	u8 source_win_id;
1300 	u8 possible_crtcs;
1301 	u16 pd_id;
1302 	u32 reg_offset;
1303 	u32 max_upscale_factor;
1304 	u32 max_downscale_factor;
1305 	u32 feature;
1306 	u32 supported_rotations;
1307 	bool splice_mode_right;
1308 };
1309 
1310 struct vop2_vp_data {
1311 	u32 feature;
1312 	u32 max_dclk;
1313 	u8 pre_scan_max_dly;
1314 	u8 layer_mix_dly;
1315 	u8 hdrvivid_dly;
1316 	u8 sdr2hdr_dly;
1317 	u8 hdr_mix_dly;
1318 	u8 win_dly;
1319 	u8 splice_vp_id;
1320 	u8 pixel_rate;
1321 	struct vop_rect max_output;
1322 	struct vop_urgency *urgency;
1323 };
1324 
1325 struct vop2_plane_table {
1326 	enum vop2_layer_phy_id plane_id;
1327 	enum vop2_layer_type plane_type;
1328 };
1329 
1330 struct vop2_vp_plane_mask {
1331 	u8 primary_plane_id; /* use this win to show logo */
1332 	u8 attached_layers_nr; /* number layers attach to this vp */
1333 	u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */
1334 	u32 plane_mask;
1335 	int cursor_plane_id;
1336 };
1337 
1338 struct vop2_dsc_data {
1339 	u8 id;
1340 	u8 max_slice_num;
1341 	u8 max_linebuf_depth;	/* used to generate the bitstream */
1342 	u8 min_bits_per_pixel;	/* bit num after encoder compress */
1343 	u16 pd_id;
1344 	const char *dsc_txp_clk_src_name;
1345 	const char *dsc_txp_clk_name;
1346 	const char *dsc_pxl_clk_name;
1347 	const char *dsc_cds_clk_name;
1348 };
1349 
1350 struct dsc_error_info {
1351 	u32 dsc_error_val;
1352 	char dsc_error_info[50];
1353 };
1354 
1355 struct vop2_dump_regs {
1356 	u32 offset;
1357 	const char *name;
1358 	u32 state_base;
1359 	u32 state_mask;
1360 	u32 state_shift;
1361 	bool enable_state;
1362 	u32 size;
1363 };
1364 
1365 struct vop2_esmart_lb_map {
1366 	u8 lb_mode;
1367 	u8 lb_map_value;
1368 };
1369 
1370 struct vop2_data {
1371 	u32 version;
1372 	u32 esmart_lb_mode;
1373 	struct vop2_vp_data *vp_data;
1374 	struct vop2_win_data *win_data;
1375 	struct vop2_vp_plane_mask *plane_mask;
1376 	struct vop2_plane_table *plane_table;
1377 	struct vop2_power_domain_data *pd;
1378 	struct vop2_dsc_data *dsc;
1379 	struct dsc_error_info *dsc_error_ecw;
1380 	struct dsc_error_info *dsc_error_buffer_flow;
1381 	struct vop2_dump_regs *dump_regs;
1382 	const struct vop2_esmart_lb_map *esmart_lb_mode_map;
1383 	u8 *vp_primary_plane_order;
1384 	u8 *vp_default_primary_plane;
1385 	u8 nr_vps;
1386 	u8 nr_layers;
1387 	u8 nr_mixers;
1388 	u8 nr_gammas;
1389 	u8 nr_pd;
1390 	u8 nr_dscs;
1391 	u8 nr_dsc_ecw;
1392 	u8 nr_dsc_buffer_flow;
1393 	u8 esmart_lb_mode_num;
1394 	u32 reg_len;
1395 	u32 dump_regs_size;
1396 };
1397 
1398 struct vop2 {
1399 	u32 *regsbak;
1400 	void *regs;
1401 	void *grf;
1402 	void *vop_grf;
1403 	void *vo1_grf;
1404 	void *sys_pmu;
1405 	void *ioc_grf;
1406 	u32 reg_len;
1407 	u32 version;
1408 	u32 esmart_lb_mode;
1409 	bool global_init;
1410 	bool merge_irq;
1411 	const struct vop2_data *data;
1412 	struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX];
1413 };
1414 
1415 static struct vop2 *rockchip_vop2;
1416 
1417 static inline bool is_vop3(struct vop2 *vop2)
1418 {
1419 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588)
1420 		return false;
1421 	else
1422 		return true;
1423 }
1424 
1425 /*
1426  * bli_sd_factor = (src - 1) / (dst - 1) << 12;
1427  * avg_sd_factor:
1428  * bli_su_factor:
1429  * bic_su_factor:
1430  * = (src - 1) / (dst - 1) << 16;
1431  *
1432  * ygt2 enable: dst get one line from two line of the src
1433  * ygt4 enable: dst get one line from four line of the src.
1434  *
1435  */
1436 #define VOP2_BILI_SCL_DN(src, dst)	(((src - 1) << 12) / (dst - 1))
1437 #define VOP2_COMMON_SCL(src, dst)	(((src - 1) << 16) / (dst - 1))
1438 
1439 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)	 \
1440 				(fac * (dst - 1) >> 12 < (src - 1))
1441 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \
1442 				(fac * (dst - 1) >> 16 < (src - 1))
1443 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \
1444 				(fac * (dst - 1) >> 16 < (src - 1))
1445 
1446 static uint16_t vop2_scale_factor(enum scale_mode mode,
1447 				  int32_t filter_mode,
1448 				  uint32_t src, uint32_t dst)
1449 {
1450 	uint32_t fac = 0;
1451 	int i = 0;
1452 
1453 	if (mode == SCALE_NONE)
1454 		return 0;
1455 
1456 	/*
1457 	 * A workaround to avoid zero div.
1458 	 */
1459 	if ((dst == 1) || (src == 1)) {
1460 		dst = dst + 1;
1461 		src = src + 1;
1462 	}
1463 
1464 	if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) {
1465 		fac = VOP2_BILI_SCL_DN(src, dst);
1466 		for (i = 0; i < 100; i++) {
1467 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1468 				break;
1469 			fac -= 1;
1470 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1471 		}
1472 	} else {
1473 		fac = VOP2_COMMON_SCL(src, dst);
1474 		for (i = 0; i < 100; i++) {
1475 			if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac))
1476 				break;
1477 			fac -= 1;
1478 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1479 		}
1480 	}
1481 
1482 	return fac;
1483 }
1484 
1485 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor)
1486 {
1487 	if (is_hor)
1488 		return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac);
1489 	return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac);
1490 }
1491 
1492 static uint16_t vop3_scale_factor(enum scale_mode mode,
1493 				  uint32_t src, uint32_t dst, bool is_hor)
1494 {
1495 	uint32_t fac = 0;
1496 	int i = 0;
1497 
1498 	if (mode == SCALE_NONE)
1499 		return 0;
1500 
1501 	/*
1502 	 * A workaround to avoid zero div.
1503 	 */
1504 	if ((dst == 1) || (src == 1)) {
1505 		dst = dst + 1;
1506 		src = src + 1;
1507 	}
1508 
1509 	if (mode == SCALE_DOWN) {
1510 		fac = VOP2_BILI_SCL_DN(src, dst);
1511 		for (i = 0; i < 100; i++) {
1512 			if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac))
1513 				break;
1514 			fac -= 1;
1515 			printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1516 		}
1517 	} else {
1518 		fac = VOP2_COMMON_SCL(src, dst);
1519 		for (i = 0; i < 100; i++) {
1520 			if (vop3_scale_up_fac_check(src, dst, fac, is_hor))
1521 				break;
1522 			fac -= 1;
1523 			printf("up fac cali:  src:%d, dst:%d, fac:0x%x\n", src, dst, fac);
1524 		}
1525 	}
1526 
1527 	return fac;
1528 }
1529 
1530 static inline enum scale_mode scl_get_scl_mode(int src, int dst)
1531 {
1532 	if (src < dst)
1533 		return SCALE_UP;
1534 	else if (src > dst)
1535 		return SCALE_DOWN;
1536 
1537 	return SCALE_NONE;
1538 }
1539 
1540 static inline int interpolate(int x1, int y1, int x2, int y2, int x)
1541 {
1542 	return y1 + (y2 - y1) * (x - x1) / (x2 - x1);
1543 }
1544 
1545 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask)
1546 {
1547 	int i = 0;
1548 
1549 	for (i = 0; i < vop2->data->nr_layers; i++) {
1550 		if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i]))
1551 			return vop2->data->vp_primary_plane_order[i];
1552 	}
1553 
1554 	return vop2->data->vp_primary_plane_order[0];
1555 }
1556 
1557 static inline u16 scl_cal_scale(int src, int dst, int shift)
1558 {
1559 	return ((src * 2 - 3) << (shift - 1)) / (dst - 1);
1560 }
1561 
1562 static inline u16 scl_cal_scale2(int src, int dst)
1563 {
1564 	return ((src - 1) << 12) / (dst - 1);
1565 }
1566 
1567 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v)
1568 {
1569 	writel(v, vop2->regs + offset);
1570 	vop2->regsbak[offset >> 2] = v;
1571 }
1572 
1573 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset)
1574 {
1575 	return readl(vop2->regs + offset);
1576 }
1577 
1578 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset,
1579 				   u32 mask, u32 shift, u32 v,
1580 				   bool write_mask)
1581 {
1582 	if (!mask)
1583 		return;
1584 
1585 	if (write_mask) {
1586 		v = ((v & mask) << shift) | (mask << (shift + 16));
1587 	} else {
1588 		u32 cached_val = vop2->regsbak[offset >> 2];
1589 
1590 		v = (cached_val & ~(mask << shift)) | ((v & mask) << shift);
1591 		vop2->regsbak[offset >> 2] = v;
1592 	}
1593 
1594 	writel(v, vop2->regs + offset);
1595 }
1596 
1597 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset,
1598 				   u32 mask, u32 shift, u32 v)
1599 {
1600 	u32 val = 0;
1601 
1602 	val = (v << shift) | (mask << (shift + 16));
1603 	writel(val, grf_base + offset);
1604 }
1605 
1606 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset,
1607 				  u32 mask, u32 shift)
1608 {
1609 	return (readl(grf_base + offset) >> shift) & mask;
1610 }
1611 
1612 static char *get_plane_name(int plane_id, char *name)
1613 {
1614 	switch (plane_id) {
1615 	case ROCKCHIP_VOP2_CLUSTER0:
1616 		strcat(name, "Cluster0");
1617 		break;
1618 	case ROCKCHIP_VOP2_CLUSTER1:
1619 		strcat(name, "Cluster1");
1620 		break;
1621 	case ROCKCHIP_VOP2_ESMART0:
1622 		strcat(name, "Esmart0");
1623 		break;
1624 	case ROCKCHIP_VOP2_ESMART1:
1625 		strcat(name, "Esmart1");
1626 		break;
1627 	case ROCKCHIP_VOP2_SMART0:
1628 		strcat(name, "Smart0");
1629 		break;
1630 	case ROCKCHIP_VOP2_SMART1:
1631 		strcat(name, "Smart1");
1632 		break;
1633 	case ROCKCHIP_VOP2_CLUSTER2:
1634 		strcat(name, "Cluster2");
1635 		break;
1636 	case ROCKCHIP_VOP2_CLUSTER3:
1637 		strcat(name, "Cluster3");
1638 		break;
1639 	case ROCKCHIP_VOP2_ESMART2:
1640 		strcat(name, "Esmart2");
1641 		break;
1642 	case ROCKCHIP_VOP2_ESMART3:
1643 		strcat(name, "Esmart3");
1644 		break;
1645 	}
1646 
1647 	return name;
1648 }
1649 
1650 static bool is_yuv_output(u32 bus_format)
1651 {
1652 	switch (bus_format) {
1653 	case MEDIA_BUS_FMT_YUV8_1X24:
1654 	case MEDIA_BUS_FMT_YUV10_1X30:
1655 	case MEDIA_BUS_FMT_YUYV10_1X20:
1656 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
1657 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
1658 	case MEDIA_BUS_FMT_YUYV8_2X8:
1659 	case MEDIA_BUS_FMT_YVYU8_2X8:
1660 	case MEDIA_BUS_FMT_UYVY8_2X8:
1661 	case MEDIA_BUS_FMT_VYUY8_2X8:
1662 	case MEDIA_BUS_FMT_YUYV8_1X16:
1663 	case MEDIA_BUS_FMT_YVYU8_1X16:
1664 	case MEDIA_BUS_FMT_UYVY8_1X16:
1665 	case MEDIA_BUS_FMT_VYUY8_1X16:
1666 		return true;
1667 	default:
1668 		return false;
1669 	}
1670 }
1671 
1672 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding,
1673 						 enum drm_color_range color_range,
1674 						 int bit_depth)
1675 {
1676 	bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0;
1677 	enum vop_csc_format csc_mode = CSC_BT709L;
1678 
1679 
1680 	switch (color_encoding) {
1681 	case DRM_COLOR_YCBCR_BT601:
1682 		if (full_range)
1683 			csc_mode = CSC_BT601F;
1684 		else
1685 			csc_mode = CSC_BT601L;
1686 		break;
1687 
1688 	case DRM_COLOR_YCBCR_BT709:
1689 		if (full_range) {
1690 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F;
1691 			if (bit_depth != CSC_13BIT_DEPTH)
1692 				printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n");
1693 		} else {
1694 			csc_mode = CSC_BT709L;
1695 		}
1696 		break;
1697 
1698 	case DRM_COLOR_YCBCR_BT2020:
1699 		if (full_range) {
1700 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F;
1701 			if (bit_depth != CSC_13BIT_DEPTH)
1702 				printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n");
1703 		} else {
1704 			csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L;
1705 		}
1706 		break;
1707 
1708 	default:
1709 		printf("Unsuport color_encoding:%d\n", color_encoding);
1710 	}
1711 
1712 	return csc_mode;
1713 }
1714 
1715 static bool is_uv_swap(struct display_state *state)
1716 {
1717 	struct connector_state *conn_state = &state->conn_state;
1718 	u32 bus_format = conn_state->bus_format;
1719 	u32 output_mode = conn_state->output_mode;
1720 	u32 output_type = conn_state->type;
1721 
1722 	/*
1723 	 * FIXME:
1724 	 *
1725 	 * There is no media type for YUV444 output,
1726 	 * so when out_mode is AAAA or P888, assume output is YUV444 on
1727 	 * yuv format.
1728 	 *
1729 	 * From H/W testing, YUV444 mode need a rb swap except eDP.
1730 	 */
1731 	if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 ||
1732 	    bus_format == MEDIA_BUS_FMT_VYUY8_1X16 ||
1733 	    bus_format == MEDIA_BUS_FMT_YVYU8_2X8 ||
1734 	    bus_format == MEDIA_BUS_FMT_VYUY8_2X8 ||
1735 	    ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
1736 	     bus_format == MEDIA_BUS_FMT_YUV10_1X30) &&
1737 	    (output_mode == ROCKCHIP_OUT_MODE_AAAA ||
1738 	     output_mode == ROCKCHIP_OUT_MODE_P888) &&
1739 	     !(output_type == DRM_MODE_CONNECTOR_eDP)))
1740 		return true;
1741 	else
1742 		return false;
1743 }
1744 
1745 static bool is_rb_swap(struct display_state *state)
1746 {
1747 	struct connector_state *conn_state = &state->conn_state;
1748 	u32 bus_format = conn_state->bus_format;
1749 
1750 	/*
1751 	 * The default component order of serial rgb3x8 formats
1752 	 * is BGR. So it is needed to enable RB swap.
1753 	 */
1754 	if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 ||
1755 	    bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8)
1756 		return true;
1757 	else
1758 		return false;
1759 }
1760 
1761 static bool is_yc_swap(u32 bus_format)
1762 {
1763 	switch (bus_format) {
1764 	case MEDIA_BUS_FMT_YUYV8_1X16:
1765 	case MEDIA_BUS_FMT_YVYU8_1X16:
1766 	case MEDIA_BUS_FMT_YUYV8_2X8:
1767 	case MEDIA_BUS_FMT_YVYU8_2X8:
1768 		return true;
1769 	default:
1770 		return false;
1771 	}
1772 }
1773 
1774 static inline bool is_hot_plug_devices(int output_type)
1775 {
1776 	switch (output_type) {
1777 	case DRM_MODE_CONNECTOR_HDMIA:
1778 	case DRM_MODE_CONNECTOR_HDMIB:
1779 	case DRM_MODE_CONNECTOR_TV:
1780 	case DRM_MODE_CONNECTOR_DisplayPort:
1781 	case DRM_MODE_CONNECTOR_VGA:
1782 	case DRM_MODE_CONNECTOR_Unknown:
1783 		return true;
1784 	default:
1785 		return false;
1786 	}
1787 }
1788 
1789 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id)
1790 {
1791 	int i = 0;
1792 
1793 	for (i = 0; i < vop2->data->nr_layers; i++) {
1794 		if (vop2->data->win_data[i].phys_id == phys_id)
1795 			return &vop2->data->win_data[i];
1796 	}
1797 
1798 	return NULL;
1799 }
1800 
1801 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id)
1802 {
1803 	int i = 0;
1804 
1805 	for (i = 0; i < vop2->data->nr_pd; i++) {
1806 		if (vop2->data->pd[i].id == pd_id)
1807 			return &vop2->data->pd[i];
1808 	}
1809 
1810 	return NULL;
1811 }
1812 
1813 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1814 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1815 {
1816 	u32 vp_offset = crtc_id * 0x100;
1817 	int i;
1818 
1819 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1820 			GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT,
1821 			crtc_id, false);
1822 
1823 	for (i = 0; i < lut_len; i++)
1824 		writel(lut_val[i], lut_regs + i);
1825 
1826 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1827 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1828 }
1829 
1830 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id,
1831 				 u32 *lut_regs, u32 *lut_val, int lut_len)
1832 {
1833 	u32 vp_offset = crtc_id * 0x100;
1834 	int i;
1835 
1836 	vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
1837 			GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT,
1838 			crtc_id, false);
1839 
1840 	for (i = 0; i < lut_len; i++)
1841 		writel(lut_val[i], lut_regs + i);
1842 
1843 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1844 			EN_MASK, DSP_LUT_EN_SHIFT, 1, false);
1845 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
1846 			EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false);
1847 }
1848 
1849 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2,
1850 					struct display_state *state)
1851 {
1852 	struct connector_state *conn_state = &state->conn_state;
1853 	struct crtc_state *cstate = &state->crtc_state;
1854 	struct resource gamma_res;
1855 	fdt_size_t lut_size;
1856 	int i, lut_len, ret = 0;
1857 	u32 *lut_regs;
1858 	u32 r, g, b;
1859 	struct base2_disp_info *disp_info = conn_state->disp_info;
1860 	static int gamma_lut_en_num = 1;
1861 
1862 	if (gamma_lut_en_num > vop2->data->nr_gammas) {
1863 		printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas);
1864 		return 0;
1865 	}
1866 
1867 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
1868 	if (ret)
1869 		printf("failed to get gamma lut res\n");
1870 	lut_regs = (u32 *)gamma_res.start;
1871 	lut_size = gamma_res.end - gamma_res.start + 1;
1872 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
1873 		printf("failed to get gamma lut register\n");
1874 		return 0;
1875 	}
1876 	lut_len = lut_size / 4;
1877 	if (lut_len != 256 && lut_len != 1024) {
1878 		printf("Warning: unsupport gamma lut table[%d]\n", lut_len);
1879 		return 0;
1880 	}
1881 
1882 	if (!cstate->lut_val) {
1883 		if (!disp_info)
1884 			return 0;
1885 
1886 		if (!disp_info->gamma_lut_data.size)
1887 			return 0;
1888 
1889 		cstate->lut_val = (u32 *)calloc(1, lut_size);
1890 		for (i = 0; i < lut_len; i++) {
1891 			r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff;
1892 			g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff;
1893 			b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff;
1894 
1895 			cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r;
1896 		}
1897 	}
1898 
1899 	if (vop2->version == VOP_VERSION_RK3568) {
1900 		rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1901 				     cstate->lut_val, lut_len);
1902 		gamma_lut_en_num++;
1903 	} else {
1904 		rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs,
1905 				     cstate->lut_val, lut_len);
1906 		if (cstate->splice_mode) {
1907 			rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs,
1908 					     cstate->lut_val, lut_len);
1909 			gamma_lut_en_num++;
1910 		}
1911 		gamma_lut_en_num++;
1912 	}
1913 
1914 	free(cstate->lut_val);
1915 
1916 	return 0;
1917 }
1918 
1919 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2,
1920 					struct display_state *state)
1921 {
1922 	struct connector_state *conn_state = &state->conn_state;
1923 	struct crtc_state *cstate = &state->crtc_state;
1924 	int i, cubic_lut_len;
1925 	u32 vp_offset = cstate->crtc_id * 0x100;
1926 	struct base2_disp_info *disp_info = conn_state->disp_info;
1927 	struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data;
1928 	u32 *cubic_lut_addr;
1929 
1930 	if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0)
1931 		return 0;
1932 
1933 	if (!disp_info->cubic_lut_data.size)
1934 		return 0;
1935 
1936 	cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id);
1937 	cubic_lut_len = disp_info->cubic_lut_data.size;
1938 
1939 	for (i = 0; i < cubic_lut_len / 2; i++) {
1940 		*cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) +
1941 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1942 					((lut->lblue[2 * i] & 0xff) << 24);
1943 		*cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) +
1944 					((lut->lred[2 * i + 1] & 0xfff) << 4) +
1945 					((lut->lgreen[2 * i + 1] & 0xfff) << 16) +
1946 					((lut->lblue[2 * i + 1] & 0xf) << 28);
1947 		*cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4;
1948 		*cubic_lut_addr++ = 0;
1949 	}
1950 
1951 	if (cubic_lut_len % 2) {
1952 		*cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) +
1953 					((lut->lgreen[2 * i] & 0xfff) << 12) +
1954 					((lut->lblue[2 * i] & 0xff) << 24);
1955 		*cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8;
1956 		*cubic_lut_addr++ = 0;
1957 		*cubic_lut_addr = 0;
1958 	}
1959 
1960 	vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset,
1961 		    get_cubic_lut_buffer(cstate->crtc_id));
1962 	vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL,
1963 			EN_MASK, LUT_DMA_EN_SHIFT, 1, false);
1964 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1965 			EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false);
1966 	vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset,
1967 			EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false);
1968 
1969 	return 0;
1970 }
1971 
1972 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2,
1973 				 struct bcsh_state *bcsh_state, int crtc_id)
1974 {
1975 	struct crtc_state *cstate = &state->crtc_state;
1976 	u32 vp_offset = crtc_id * 0x100;
1977 
1978 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK,
1979 			BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false);
1980 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK,
1981 			BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false);
1982 
1983 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK,
1984 			BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1985 	vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK,
1986 			BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false);
1987 
1988 	if (!cstate->bcsh_en) {
1989 		vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
1990 				BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false);
1991 		return;
1992 	}
1993 
1994 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1995 			BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT,
1996 			bcsh_state->brightness, false);
1997 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
1998 			BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false);
1999 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
2000 			BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT,
2001 			bcsh_state->saturation * bcsh_state->contrast / 0x100, false);
2002 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
2003 			BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false);
2004 	vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset,
2005 			BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false);
2006 	vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset,
2007 			BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT,
2008 			BCSH_OUT_MODE_NORMAL_VIDEO, false);
2009 	vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset,
2010 			BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false);
2011 }
2012 
2013 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2)
2014 {
2015 	struct connector_state *conn_state = &state->conn_state;
2016 	struct base_bcsh_info *bcsh_info;
2017 	struct crtc_state *cstate = &state->crtc_state;
2018 	struct bcsh_state bcsh_state;
2019 	int brightness, contrast, saturation, hue, sin_hue, cos_hue;
2020 
2021 	if (!conn_state->disp_info)
2022 		return;
2023 	bcsh_info = &conn_state->disp_info->bcsh_info;
2024 	if (!bcsh_info)
2025 		return;
2026 
2027 	if (bcsh_info->brightness != 50 ||
2028 	    bcsh_info->contrast != 50 ||
2029 	    bcsh_info->saturation != 50 || bcsh_info->hue != 50)
2030 		cstate->bcsh_en = true;
2031 
2032 	if (cstate->bcsh_en) {
2033 		if (!cstate->yuv_overlay)
2034 			cstate->post_r2y_en = 1;
2035 		if (!is_yuv_output(conn_state->bus_format))
2036 			cstate->post_y2r_en = 1;
2037 	} else {
2038 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2039 			cstate->post_r2y_en = 1;
2040 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2041 			cstate->post_y2r_en = 1;
2042 	}
2043 
2044 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2045 						      conn_state->color_range,
2046 						      CSC_10BIT_DEPTH);
2047 
2048 	if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT)
2049 		brightness = interpolate(0, -128, 100, 127,
2050 					 bcsh_info->brightness);
2051 	else
2052 		brightness = interpolate(0, -32, 100, 31,
2053 					 bcsh_info->brightness);
2054 	contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast);
2055 	saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation);
2056 	hue = interpolate(0, -30, 100, 30, bcsh_info->hue);
2057 
2058 
2059 	/*
2060 	 *  a:[-30~0):
2061 	 *    sin_hue = 0x100 - sin(a)*256;
2062 	 *    cos_hue = cos(a)*256;
2063 	 *  a:[0~30]
2064 	 *    sin_hue = sin(a)*256;
2065 	 *    cos_hue = cos(a)*256;
2066 	 */
2067 	sin_hue = fixp_sin32(hue) >> 23;
2068 	cos_hue = fixp_cos32(hue) >> 23;
2069 
2070 	bcsh_state.brightness = brightness;
2071 	bcsh_state.contrast = contrast;
2072 	bcsh_state.saturation = saturation;
2073 	bcsh_state.sin_hue = sin_hue;
2074 	bcsh_state.cos_hue = cos_hue;
2075 
2076 	vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id);
2077 	if (cstate->splice_mode)
2078 		vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id);
2079 }
2080 
2081 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id)
2082 {
2083 	struct connector_state *conn_state = &state->conn_state;
2084 	struct drm_display_mode *mode = &conn_state->mode;
2085 	struct crtc_state *cstate = &state->crtc_state;
2086 	u32 bg_ovl_dly, bg_dly, pre_scan_dly;
2087 	u16 hdisplay = mode->crtc_hdisplay;
2088 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2089 
2090 	bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly;
2091 	bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly;
2092 	bg_dly -= bg_ovl_dly;
2093 
2094 	/*
2095 	 * splice mode: hdisplay must roundup as 4 pixel,
2096 	 * no splice mode: hdisplay must roundup as 2 pixel.
2097 	 */
2098 	if (cstate->splice_mode)
2099 		pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1;
2100 	else
2101 		pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2102 
2103 	if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8)
2104 		hsync_len = 8;
2105 	pre_scan_dly = (pre_scan_dly << 16) | hsync_len;
2106 	vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4,
2107 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2108 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2109 }
2110 
2111 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id)
2112 {
2113 	struct connector_state *conn_state = &state->conn_state;
2114 	struct drm_display_mode *mode = &conn_state->mode;
2115 	struct crtc_state *cstate = &state->crtc_state;
2116 	struct vop2_win_data *win_data;
2117 	u32 bg_dly, pre_scan_dly;
2118 	u16 hdisplay = mode->crtc_hdisplay;
2119 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
2120 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
2121 	u8 win_id;
2122 
2123 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
2124 	win_id = atoi(&win_data->name[strlen(win_data->name) - 1]);
2125 	vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4,
2126 			ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false);
2127 
2128 	bg_dly = vop2->data->vp_data[crtc_id].win_dly +
2129 		 vop2->data->vp_data[crtc_id].layer_mix_dly +
2130 		 vop2->data->vp_data[crtc_id].hdr_mix_dly;
2131 	/* hdisplay must roundup as 2 pixel */
2132 	pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1;
2133 	/**
2134 	 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will
2135 	 * lead to first line data be zero.
2136 	 */
2137 	pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len);
2138 	vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100,
2139 			BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false);
2140 	vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly);
2141 }
2142 
2143 static void vop2_post_config(struct display_state *state, struct vop2 *vop2)
2144 {
2145 	struct connector_state *conn_state = &state->conn_state;
2146 	struct drm_display_mode *mode = &conn_state->mode;
2147 	struct crtc_state *cstate = &state->crtc_state;
2148 	u32 vp_offset = (cstate->crtc_id * 0x100);
2149 	u16 vtotal = mode->crtc_vtotal;
2150 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
2151 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
2152 	u16 hdisplay = mode->crtc_hdisplay;
2153 	u16 vdisplay = mode->crtc_vdisplay;
2154 	u16 hsize =
2155 	    hdisplay * (conn_state->overscan.left_margin +
2156 			conn_state->overscan.right_margin) / 200;
2157 	u16 vsize =
2158 	    vdisplay * (conn_state->overscan.top_margin +
2159 			conn_state->overscan.bottom_margin) / 200;
2160 	u16 hact_end, vact_end;
2161 	u32 val;
2162 
2163 	hsize = round_down(hsize, 2);
2164 	vsize = round_down(vsize, 2);
2165 
2166 	hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200;
2167 	hact_end = hact_st + hsize;
2168 	val = hact_st << 16;
2169 	val |= hact_end;
2170 
2171 	vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val);
2172 	vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200;
2173 	vact_end = vact_st + vsize;
2174 	val = vact_st << 16;
2175 	val |= vact_end;
2176 	vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val);
2177 	val = scl_cal_scale2(vdisplay, vsize) << 16;
2178 	val |= scl_cal_scale2(hdisplay, hsize);
2179 	vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val);
2180 #define POST_HORIZONTAL_SCALEDOWN_EN(x)		((x) << 0)
2181 #define POST_VERTICAL_SCALEDOWN_EN(x)		((x) << 1)
2182 	vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset,
2183 			RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT,
2184 			POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) |
2185 			POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false);
2186 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
2187 		u16 vact_st_f1 = vtotal + vact_st + 1;
2188 		u16 vact_end_f1 = vact_st_f1 + vsize;
2189 
2190 		val = vact_st_f1 << 16 | vact_end_f1;
2191 		vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val);
2192 	}
2193 
2194 	if (is_vop3(vop2)) {
2195 		vop3_setup_pipe_dly(state, vop2, cstate->crtc_id);
2196 	} else {
2197 		vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id);
2198 		if (cstate->splice_mode)
2199 			vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id);
2200 	}
2201 }
2202 
2203 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2)
2204 {
2205 	struct connector_state *conn_state = &state->conn_state;
2206 	struct crtc_state *cstate = &state->crtc_state;
2207 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2208 	struct drm_display_mode *mode = &conn_state->mode;
2209 	u32 vp_offset = (cstate->crtc_id * 0x100);
2210 	s16 *lut_y;
2211 	s16 *lut_h;
2212 	s16 *lut_s;
2213 	u32 value;
2214 	int i;
2215 
2216 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2217 		POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2218 	if (!acm->acm_enable) {
2219 		writel(0, vop2->regs + RK3528_ACM_CTRL);
2220 		return;
2221 	}
2222 
2223 	printf("post acm enable\n");
2224 
2225 	writel(1, vop2->regs + RK3528_ACM_FETCH_START);
2226 
2227 	value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) +
2228 		((mode->vdisplay & 0xfff) << 20);
2229 	writel(value, vop2->regs + RK3528_ACM_CTRL);
2230 
2231 	value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) +
2232 		((acm->s_gain << 20) & 0x3ff00000);
2233 	writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE);
2234 
2235 	lut_y = &acm->gain_lut_hy[0];
2236 	lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH];
2237 	lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2];
2238 	for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) {
2239 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2240 			((lut_s[i] << 16) & 0xff0000);
2241 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2));
2242 	}
2243 
2244 	lut_y = &acm->gain_lut_hs[0];
2245 	lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH];
2246 	lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2];
2247 	for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) {
2248 		value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) +
2249 			((lut_s[i] << 16) & 0xff0000);
2250 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2));
2251 	}
2252 
2253 	lut_y = &acm->delta_lut_h[0];
2254 	lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH];
2255 	lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2];
2256 	for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) {
2257 		value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) +
2258 			((lut_s[i] << 20) & 0x3ff00000);
2259 		writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2));
2260 	}
2261 
2262 	writel(1, vop2->regs + RK3528_ACM_FETCH_DONE);
2263 }
2264 
2265 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2)
2266 {
2267 	struct connector_state *conn_state = &state->conn_state;
2268 	struct crtc_state *cstate = &state->crtc_state;
2269 	struct acm_data *acm = &conn_state->disp_info->acm_data;
2270 	struct csc_info *csc = &conn_state->disp_info->csc_info;
2271 	struct post_csc_coef csc_coef;
2272 	bool is_input_yuv = false;
2273 	bool is_output_yuv = false;
2274 	bool post_r2y_en = false;
2275 	bool post_csc_en = false;
2276 	u32 vp_offset = (cstate->crtc_id * 0x100);
2277 	u32 value;
2278 	int range_type;
2279 
2280 	printf("post csc enable\n");
2281 
2282 	if (acm->acm_enable) {
2283 		if (!cstate->yuv_overlay)
2284 			post_r2y_en = true;
2285 
2286 		/* do y2r in csc module */
2287 		if (!is_yuv_output(conn_state->bus_format))
2288 			post_csc_en = true;
2289 	} else {
2290 		if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format))
2291 			post_r2y_en = true;
2292 
2293 		/* do y2r in csc module */
2294 		if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format))
2295 			post_csc_en = true;
2296 	}
2297 
2298 	if (csc->csc_enable)
2299 		post_csc_en = true;
2300 
2301 	if (cstate->yuv_overlay || post_r2y_en)
2302 		is_input_yuv = true;
2303 
2304 	if (is_yuv_output(conn_state->bus_format))
2305 		is_output_yuv = true;
2306 
2307 	cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding,
2308 						      conn_state->color_range,
2309 						      CSC_13BIT_DEPTH);
2310 
2311 	if (post_csc_en) {
2312 		rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv,
2313 				       is_output_yuv);
2314 
2315 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2316 				POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT,
2317 				csc_coef.csc_coef00, false);
2318 		value = csc_coef.csc_coef01 & 0xffff;
2319 		value |= (csc_coef.csc_coef02 << 16) & 0xffff0000;
2320 		writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02);
2321 		value = csc_coef.csc_coef10 & 0xffff;
2322 		value |= (csc_coef.csc_coef11 << 16) & 0xffff0000;
2323 		writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11);
2324 		value = csc_coef.csc_coef12 & 0xffff;
2325 		value |= (csc_coef.csc_coef20 << 16) & 0xffff0000;
2326 		writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20);
2327 		value = csc_coef.csc_coef21 & 0xffff;
2328 		value |= (csc_coef.csc_coef22 << 16) & 0xffff0000;
2329 		writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22);
2330 		writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0);
2331 		writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1);
2332 		writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2);
2333 
2334 		range_type = csc_coef.range_type ? 0 : 1;
2335 		range_type <<= is_input_yuv ? 0 : 1;
2336 		vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2337 				POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false);
2338 	}
2339 
2340 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2341 			POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false);
2342 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2343 			POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false);
2344 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2345 			POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false);
2346 }
2347 
2348 static void vop3_post_config(struct display_state *state, struct vop2 *vop2)
2349 {
2350 	struct connector_state *conn_state = &state->conn_state;
2351 	struct base2_disp_info *disp_info = conn_state->disp_info;
2352 	const char *enable_flag;
2353 	if (!disp_info) {
2354 		printf("disp_info is empty\n");
2355 		return;
2356 	}
2357 
2358 	enable_flag = (const char *)&disp_info->cacm_header;
2359 	if (strncasecmp(enable_flag, "CACM", 4)) {
2360 		printf("acm and csc is not support\n");
2361 		return;
2362 	}
2363 
2364 	vop3_post_acm_config(state, vop2);
2365 	vop3_post_csc_config(state, vop2);
2366 }
2367 
2368 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2,
2369 					    struct vop2_power_domain_data *pd_data)
2370 {
2371 	int val = 0;
2372 	bool is_bisr_en, is_otp_bisr_en;
2373 
2374 	if (pd_data->id == VOP2_PD_CLUSTER) {
2375 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2376 					    EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2377 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2378 						EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT);
2379 		if (is_bisr_en && is_otp_bisr_en)
2380 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2381 						  val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1),
2382 						  50 * 1000);
2383 		else
2384 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2385 						  val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1),
2386 						  50 * 1000);
2387 	} else {
2388 		is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0,
2389 					    EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2390 		is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0,
2391 						EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT);
2392 		if (is_bisr_en && is_otp_bisr_en)
2393 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0,
2394 						  val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1),
2395 						  50 * 1000);
2396 		else
2397 			return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS,
2398 						  val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1),
2399 						  50 * 1000);
2400 	}
2401 }
2402 
2403 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2404 {
2405 	int ret = 0;
2406 
2407 	if (pd_data->id == VOP2_PD_CLUSTER)
2408 		vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK,
2409 				RK3576_CLUSTER_PD_EN_SHIFT, 0, true);
2410 	else
2411 		vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK,
2412 				RK3576_ESMART_PD_EN_SHIFT, 0, true);
2413 	ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data);
2414 	if (ret) {
2415 		printf("wait vop2 power domain timeout\n");
2416 		return ret;
2417 	}
2418 
2419 	return 0;
2420 }
2421 
2422 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2,
2423 					    struct vop2_power_domain_data *pd_data)
2424 {
2425 	int val = 0;
2426 	int shift = 0;
2427 	int shift_factor = 0;
2428 	bool is_bisr_en = false;
2429 
2430 	/*
2431 	 * The order of pd status bits in BISR_STS register
2432 	 * is different from that in VOP SYS_STS register.
2433 	 */
2434 	if (pd_data->id == VOP2_PD_DSC_8K ||
2435 	    pd_data->id == VOP2_PD_DSC_4K ||
2436 	    pd_data->id == VOP2_PD_ESMART)
2437 		shift_factor = 1;
2438 
2439 	shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor;
2440 	is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift);
2441 	if (is_bisr_en) {
2442 		shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor;
2443 
2444 		return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val,
2445 					  ((val >> shift) & 0x1), 50 * 1000);
2446 	} else {
2447 		shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1;
2448 
2449 		return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val,
2450 					  !((val >> shift) & 0x1), 50 * 1000);
2451 	}
2452 }
2453 
2454 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data)
2455 {
2456 	int ret = 0;
2457 
2458 	vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK,
2459 			RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false);
2460 	ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data);
2461 	if (ret) {
2462 		printf("wait vop2 power domain timeout\n");
2463 		return ret;
2464 	}
2465 
2466 	return 0;
2467 }
2468 
2469 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id)
2470 {
2471 	struct vop2_power_domain_data *pd_data;
2472 	int ret = 0;
2473 
2474 	if (!pd_id)
2475 		return 0;
2476 
2477 	pd_data = vop2_find_pd_data_by_id(vop2, pd_id);
2478 	if (!pd_data) {
2479 		printf("can't find pd_data by id\n");
2480 		return -EINVAL;
2481 	}
2482 
2483 	if (pd_data->parent_id) {
2484 		ret = vop2_power_domain_on(vop2, pd_data->parent_id);
2485 		if (ret) {
2486 			printf("can't open parent power domain\n");
2487 			return -EINVAL;
2488 		}
2489 	}
2490 
2491 	/*
2492 	 * Read VOP internal power domain on/off status.
2493 	 * We should query BISR_STS register in PMU for
2494 	 * power up/down status when memory repair is enabled.
2495 	 * Return value: 1 for power on, 0 for power off;
2496 	 */
2497 	if (vop2->version == VOP_VERSION_RK3576)
2498 		ret = rk3576_vop2_power_domain_on(vop2, pd_data);
2499 	else
2500 		ret = rk3588_vop2_power_domain_on(vop2, pd_data);
2501 
2502 	return ret;
2503 }
2504 
2505 static void rk3588_vop2_regsbak(struct vop2 *vop2)
2506 {
2507 	u32 *base = vop2->regs;
2508 	int i = 0;
2509 
2510 	/*
2511 	 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU
2512 	 */
2513 	for (i = 0; i < (vop2->reg_len >> 2); i++)
2514 		vop2->regsbak[i] = base[i];
2515 }
2516 
2517 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state)
2518 {
2519 	struct vop2_win_data *win_data;
2520 	int layer_phy_id = 0;
2521 	int i, j;
2522 	u32 ovl_port_offset = 0;
2523 	u32 layer_nr = 0;
2524 	u8 shift = 0;
2525 
2526 	/* layer sel win id */
2527 	for (i = 0; i < vop2->data->nr_vps; i++) {
2528 		shift = 0;
2529 		ovl_port_offset = 0x100 * i;
2530 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2531 		for (j = 0; j < layer_nr; j++) {
2532 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2533 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2534 			vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK,
2535 					shift, win_data->layer_sel_win_id[i], false);
2536 			shift += 4;
2537 		}
2538 	}
2539 
2540 	if (vop2->version != VOP_VERSION_RK3576) {
2541 		/* win sel port */
2542 		for (i = 0; i < vop2->data->nr_vps; i++) {
2543 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2544 			for (j = 0; j < layer_nr; j++) {
2545 				if (!vop2->vp_plane_mask[i].attached_layers[j])
2546 					continue;
2547 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2548 				win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2549 				shift = win_data->win_sel_port_offset * 2;
2550 				vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL,
2551 						LAYER_SEL_PORT_MASK, shift, i, false);
2552 			}
2553 		}
2554 	}
2555 }
2556 
2557 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state)
2558 {
2559 	struct crtc_state *cstate = &state->crtc_state;
2560 	struct vop2_win_data *win_data;
2561 	int layer_phy_id = 0;
2562 	int total_used_layer = 0;
2563 	int port_mux = 0;
2564 	int i, j;
2565 	u32 layer_nr = 0;
2566 	u8 shift = 0;
2567 
2568 	/* layer sel win id */
2569 	for (i = 0; i < vop2->data->nr_vps; i++) {
2570 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2571 		for (j = 0; j < layer_nr; j++) {
2572 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2573 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2574 			vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK,
2575 					shift, win_data->layer_sel_win_id[i], false);
2576 			shift += 4;
2577 		}
2578 	}
2579 
2580 	/* win sel port */
2581 	for (i = 0; i < vop2->data->nr_vps; i++) {
2582 		layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2583 		for (j = 0; j < layer_nr; j++) {
2584 			if (!vop2->vp_plane_mask[i].attached_layers[j])
2585 				continue;
2586 			layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2587 			win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id);
2588 			shift = win_data->win_sel_port_offset * 2;
2589 			vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK,
2590 					LAYER_SEL_PORT_SHIFT + shift, i, false);
2591 		}
2592 	}
2593 
2594 	/**
2595 	 * port mux config
2596 	 */
2597 	for (i = 0; i < vop2->data->nr_vps; i++) {
2598 		shift = i * 4;
2599 		if (vop2->vp_plane_mask[i].attached_layers_nr) {
2600 			total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr;
2601 			port_mux = total_used_layer - 1;
2602 		} else {
2603 			port_mux = 8;
2604 		}
2605 
2606 		if (i == vop2->data->nr_vps - 1)
2607 			port_mux = vop2->data->nr_mixers;
2608 
2609 		cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1;
2610 		vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK,
2611 				PORT_MUX_SHIFT + shift, port_mux, false);
2612 	}
2613 }
2614 
2615 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win)
2616 {
2617 	if (!is_vop3(vop2))
2618 		return false;
2619 
2620 	if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE &&
2621 	    win->phys_id != ROCKCHIP_VOP2_ESMART0)
2622 		return true;
2623 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE &&
2624 		 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3))
2625 		return true;
2626 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE &&
2627 		 win->phys_id == ROCKCHIP_VOP2_ESMART1)
2628 		return true;
2629 	else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE &&
2630 		 win->phys_id == ROCKCHIP_VOP2_ESMART3)
2631 		return true;
2632 	else
2633 		return false;
2634 }
2635 
2636 static void vop3_init_esmart_scale_engine(struct vop2 *vop2)
2637 {
2638 	struct vop2_win_data *win_data;
2639 	int i;
2640 	u8 scale_engine_num = 0;
2641 
2642 	/* store plane mask for vop2_fixup_dts */
2643 	for (i = 0; i < vop2->data->nr_layers; i++) {
2644 		win_data = &vop2->data->win_data[i];
2645 		if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data))
2646 			continue;
2647 
2648 		win_data->scale_engine_num = scale_engine_num++;
2649 	}
2650 }
2651 
2652 static int vop3_get_esmart_lb_mode(struct vop2 *vop2)
2653 {
2654 	const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map;
2655 	int i;
2656 
2657 	if (!esmart_lb_mode_map)
2658 		return vop2->esmart_lb_mode;
2659 
2660 	for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) {
2661 		if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode)
2662 			return esmart_lb_mode_map->lb_map_value;
2663 		esmart_lb_mode_map++;
2664 	}
2665 
2666 	if (i == vop2->data->esmart_lb_mode_num)
2667 		printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode);
2668 
2669 	return vop2->data->esmart_lb_mode_map[0].lb_map_value;
2670 }
2671 
2672 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state)
2673 {
2674 	struct crtc_state *cstate = &state->crtc_state;
2675 	struct vop2_vp_plane_mask *plane_mask;
2676 	int active_vp_num = 0;
2677 	int layer_phy_id = 0;
2678 	int i, j;
2679 	int ret;
2680 	u32 layer_nr = 0;
2681 
2682 	if (vop2->global_init)
2683 		return;
2684 
2685 	/* OTP must enable at the first time, otherwise mirror layer register is error */
2686 	if (soc_is_rk3566())
2687 		vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK,
2688 				OTP_WIN_EN_SHIFT, 1, false);
2689 
2690 	if (cstate->crtc->assign_plane) {/* dts assign plane */
2691 		u32 plane_mask;
2692 		int primary_plane_id;
2693 
2694 		for (i = 0; i < vop2->data->nr_vps; i++) {
2695 			plane_mask = cstate->crtc->vps[i].plane_mask;
2696 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2697 			layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */
2698 			vop2->vp_plane_mask[i].attached_layers_nr = layer_nr;
2699 			primary_plane_id = cstate->crtc->vps[i].primary_plane_id;
2700 			if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX)
2701 				primary_plane_id = vop2_get_primary_plane(vop2, plane_mask);
2702 			vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id;
2703 			vop2->vp_plane_mask[i].plane_mask = plane_mask;
2704 
2705 			/* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/
2706 			for (j = 0; j < layer_nr; j++) {
2707 				vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1;
2708 				plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]);
2709 			}
2710 		}
2711 	} else {/* need soft assign plane mask */
2712 		printf("Assign plane mask automatically\n");
2713 		if (vop2->version == VOP_VERSION_RK3576) {
2714 			for (i = 0; i < vop2->data->nr_vps; i++) {
2715 				if (cstate->crtc->vps[i].enable) {
2716 					vop2->vp_plane_mask[i].attached_layers_nr = 1;
2717 					vop2->vp_plane_mask[i].primary_plane_id =
2718 						vop2->data->vp_default_primary_plane[i];
2719 					vop2->vp_plane_mask[i].attached_layers[0] =
2720 						vop2->data->vp_default_primary_plane[i];
2721 					vop2->vp_plane_mask[i].plane_mask |=
2722 						BIT(vop2->data->vp_default_primary_plane[i]);
2723 					active_vp_num++;
2724 				}
2725 			}
2726 			printf("VOP have %d active VP\n", active_vp_num);
2727 		} else {
2728 			/* find the first unplug devices and set it as main display */
2729 			int main_vp_index = -1;
2730 
2731 			for (i = 0; i < vop2->data->nr_vps; i++) {
2732 				if (cstate->crtc->vps[i].enable)
2733 					active_vp_num++;
2734 			}
2735 			printf("VOP have %d active VP\n", active_vp_num);
2736 
2737 			if (soc_is_rk3566() && active_vp_num > 2)
2738 				printf("ERROR: rk3566 only support 2 display output!!\n");
2739 			plane_mask = vop2->data->plane_mask;
2740 			plane_mask += (active_vp_num - 1) * VOP2_VP_MAX;
2741 			/*
2742 			 * For rk3528, one display policy for hdmi store in plane_mask[0], and
2743 			 * the other for cvbs store in plane_mask[2].
2744 			 */
2745 			if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 &&
2746 			    cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV)
2747 				plane_mask += 2 * VOP2_VP_MAX;
2748 
2749 			if (vop2->version == VOP_VERSION_RK3528) {
2750 				/*
2751 				 * For rk3528, the plane mask of vp is limited, only esmart2 can
2752 				 * be selected by both vp0 and vp1.
2753 				 */
2754 				j = 0;
2755 			} else {
2756 				for (i = 0; i < vop2->data->nr_vps; i++) {
2757 					if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) {
2758 						/* the first store main display plane mask */
2759 						vop2->vp_plane_mask[i] = plane_mask[0];
2760 						main_vp_index = i;
2761 						break;
2762 					}
2763 				}
2764 
2765 				/* if no find unplug devices, use vp0 as main display */
2766 				if (main_vp_index < 0) {
2767 					main_vp_index = 0;
2768 					vop2->vp_plane_mask[0] = plane_mask[0];
2769 				}
2770 
2771 				/* plane_mask[0] store main display, so we from plane_mask[1] */
2772 				j = 1;
2773 			}
2774 
2775 			/* init other display except main display */
2776 			for (i = 0; i < vop2->data->nr_vps; i++) {
2777 				/* main display or no connect devices */
2778 				if (i == main_vp_index || !cstate->crtc->vps[i].enable)
2779 					continue;
2780 				vop2->vp_plane_mask[i] = plane_mask[j++];
2781 			}
2782 		}
2783 		/* store plane mask for vop2_fixup_dts */
2784 		for (i = 0; i < vop2->data->nr_vps; i++) {
2785 			layer_nr = vop2->vp_plane_mask[i].attached_layers_nr;
2786 			for (j = 0; j < layer_nr; j++) {
2787 				layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j];
2788 				vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id);
2789 			}
2790 		}
2791 	}
2792 
2793 	if (vop2->version == VOP_VERSION_RK3588)
2794 		rk3588_vop2_regsbak(vop2);
2795 	else
2796 		memcpy(vop2->regsbak, vop2->regs, vop2->reg_len);
2797 
2798 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK,
2799 			OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false);
2800 	vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
2801 			IF_CTRL_REG_DONE_IMD_SHIFT, 1, false);
2802 
2803 	for (i = 0; i < vop2->data->nr_vps; i++) {
2804 		printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr);
2805 		for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++)
2806 			printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]);
2807 		printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id);
2808 	}
2809 
2810 	if (is_vop3(vop2))
2811 		vop3_overlay_init(vop2, state);
2812 	else
2813 		vop2_overlay_init(vop2, state);
2814 
2815 	if (is_vop3(vop2)) {
2816 		/*
2817 		 * you can rewrite at dts vop node:
2818 		 *
2819 		 * VOP3_ESMART_8K_MODE = 0,
2820 		 * VOP3_ESMART_4K_4K_MODE = 1,
2821 		 * VOP3_ESMART_4K_2K_2K_MODE = 2,
2822 		 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3,
2823 		 *
2824 		 * &vop {
2825 		 * 	esmart_lb_mode = /bits/ 8 <2>;
2826 		 * };
2827 		 */
2828 		ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode);
2829 		if (ret < 0)
2830 			vop2->esmart_lb_mode = vop2->data->esmart_lb_mode;
2831 		if (vop2->version == VOP_VERSION_RK3576)
2832 			vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL,
2833 					RK3576_ESMART_LB_MODE_SEL_MASK,
2834 					RK3576_ESMART_LB_MODE_SEL_SHIFT,
2835 					vop3_get_esmart_lb_mode(vop2), true);
2836 		else
2837 			vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL,
2838 					ESMART_LB_MODE_SEL_MASK,
2839 					ESMART_LB_MODE_SEL_SHIFT,
2840 					vop3_get_esmart_lb_mode(vop2), false);
2841 
2842 		vop3_init_esmart_scale_engine(vop2);
2843 
2844 		if (vop2->version == VOP_VERSION_RK3576)
2845 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
2846 					RK3576_DSP_VS_T_SEL_SHIFT, 0, true);
2847 		else
2848 			vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK,
2849 					DSP_VS_T_SEL_SHIFT, 0, false);
2850 
2851 		/*
2852 		 * This is a workaround for RK3528/RK3562/RK3576:
2853 		 *
2854 		 * The aclk pre auto gating function may disable the aclk
2855 		 * in some unexpected cases, which detected by hardware
2856 		 * automatically.
2857 		 *
2858 		 * For example, if the above function is enabled, the post
2859 		 * scale function will be affected, resulting in abnormal
2860 		 * display.
2861 		 */
2862 		if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 ||
2863 		    vop2->version == VOP_VERSION_RK3576)
2864 			vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK,
2865 					ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false);
2866 	}
2867 
2868 	if (vop2->version == VOP_VERSION_RK3568)
2869 		vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0);
2870 
2871 	if (vop2->version == VOP_VERSION_RK3576) {
2872 		vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq");
2873 
2874 		/* Default use rkiommu 1.0 for axi0 */
2875 		vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true);
2876 
2877 		/* Init frc2.0 config */
2878 		vop2_writel(vop2, 0xca0, 0xc8);
2879 		vop2_writel(vop2, 0xca4, 0x01000100);
2880 		vop2_writel(vop2, 0xca8, 0x03ff0100);
2881 		vop2_writel(vop2, 0xda0, 0xc8);
2882 		vop2_writel(vop2, 0xda4, 0x01000100);
2883 		vop2_writel(vop2, 0xda8, 0x03ff0100);
2884 
2885 		if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true)
2886 			vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK,
2887 					VP_INTR_MERGE_EN_SHIFT, 1, true);
2888 
2889 		/* Set reg done every field for interlace */
2890 		vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK,
2891 				INTERLACE_FRM_REG_DONE_SHIFT, 0, false);
2892 	}
2893 
2894 	vop2->global_init = true;
2895 }
2896 
2897 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state)
2898 {
2899 	struct crtc_state *cstate = &state->crtc_state;
2900 	const struct vop2_data *vop2_data = vop2->data;
2901 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
2902 	struct resource sharp_regs;
2903 	u32 *sharp_reg_base;
2904 	int ret;
2905 
2906 	if (!(vp_data->feature & VOP_FEATURE_POST_SHARP))
2907 		return;
2908 
2909 	ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs);
2910 	if (ret) {
2911 		printf("failed to get sharp regs\n");
2912 		return;
2913 	}
2914 	sharp_reg_base = (u32 *)sharp_regs.start;
2915 
2916 	/*
2917 	 * After vop initialization, keep sw_sharp_enable always on.
2918 	 * Only enable/disable sharp submodule to avoid black screen.
2919 	 */
2920 	writel(0x1, sharp_reg_base);
2921 }
2922 
2923 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state)
2924 {
2925 	struct crtc_state *cstate = &state->crtc_state;
2926 	const struct vop2_data *vop2_data = vop2->data;
2927 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id];
2928 	struct resource acm_regs;
2929 	u32 *acm_reg_base;
2930 	u32 vp_offset = (cstate->crtc_id * 0x100);
2931 	int ret;
2932 
2933 	if (!(vp_data->feature & VOP_FEATURE_POST_ACM))
2934 		return;
2935 
2936 	ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs);
2937 	if (ret) {
2938 		printf("failed to get acm regs\n");
2939 		return;
2940 	}
2941 	acm_reg_base = (u32 *)acm_regs.start;
2942 
2943 	/*
2944 	 * Black screen is displayed when acm bypass switched
2945 	 * between enable and disable. Therefore, disable acm
2946 	 * bypass by default after system boot.
2947 	 */
2948 	vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset,
2949 			POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false);
2950 
2951 	writel(0, acm_reg_base + 0);
2952 }
2953 
2954 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state,
2955 					  struct device_node *dsp_lut_node)
2956 {
2957 	struct crtc_state *cstate = &state->crtc_state;
2958 	struct resource gamma_res;
2959 	fdt_size_t lut_size;
2960 	u32 *lut_regs;
2961 	u32 *lut;
2962 	u32 r, g, b;
2963 	int lut_len;
2964 	int length;
2965 	int i, j;
2966 	int ret = 0;
2967 
2968 	of_get_property(dsp_lut_node, "gamma-lut", &length);
2969 	if (!length)
2970 		return -EINVAL;
2971 
2972 	ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res);
2973 	if (ret)
2974 		printf("failed to get gamma lut res\n");
2975 	lut_regs = (u32 *)gamma_res.start;
2976 	lut_size = gamma_res.end - gamma_res.start + 1;
2977 	if (lut_regs == (u32 *)FDT_ADDR_T_NONE) {
2978 		printf("failed to get gamma lut register\n");
2979 		return -EINVAL;
2980 	}
2981 	lut_len = lut_size / 4;
2982 
2983 	cstate->lut_val = (u32 *)calloc(1, lut_size);
2984 	if (!cstate->lut_val)
2985 		return -ENOMEM;
2986 
2987 	length >>= 2;
2988 	if (length != lut_len) {
2989 		lut = (u32 *)calloc(1, lut_len);
2990 		if (!lut) {
2991 			free(cstate->lut_val);
2992 			return -ENOMEM;
2993 		}
2994 
2995 		ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length);
2996 		if (ret) {
2997 			printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id);
2998 			free(cstate->lut_val);
2999 			free(lut);
3000 			return -EINVAL;
3001 		}
3002 
3003 		/*
3004 		 * In order to achieve the same gamma correction effect in different
3005 		 * platforms, the following conversion helps to translate from 8bit
3006 		 * gamma table with 256 parameters to 10bit gamma with 1024 parameters.
3007 		 */
3008 		for (i = 0; i < lut_len; i++) {
3009 			j = i * length / lut_len;
3010 			r = lut[j] / length / length * lut_len / length;
3011 			g = lut[j] / length % length * lut_len / length;
3012 			b = lut[j] % length * lut_len / length;
3013 
3014 			cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b;
3015 		}
3016 		free(lut);
3017 	} else {
3018 		of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len);
3019 	}
3020 
3021 	return 0;
3022 }
3023 
3024 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state)
3025 {
3026 	struct crtc_state *cstate = &state->crtc_state;
3027 	struct device_node *dsp_lut_node;
3028 	int phandle;
3029 	int ret = 0;
3030 
3031 	phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1);
3032 	if (phandle < 0)
3033 		return;
3034 
3035 	dsp_lut_node = of_find_node_by_phandle(phandle);
3036 	if (!dsp_lut_node)
3037 		return;
3038 
3039 	ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node);
3040 	if (ret)
3041 		printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id);
3042 }
3043 
3044 static int vop2_initial(struct vop2 *vop2, struct display_state *state)
3045 {
3046 	rockchip_vop2_of_get_dsp_lut(vop2, state);
3047 
3048 	rockchip_vop2_gamma_lut_init(vop2, state);
3049 	rockchip_vop2_cubic_lut_init(vop2, state);
3050 	rockchip_vop2_sharp_init(vop2, state);
3051 	rockchip_vop2_acm_init(vop2, state);
3052 
3053 	return 0;
3054 }
3055 
3056 /*
3057  * VOP2 have multi video ports.
3058  * video port ------- crtc
3059  */
3060 static int rockchip_vop2_preinit(struct display_state *state)
3061 {
3062 	struct crtc_state *cstate = &state->crtc_state;
3063 	const struct vop2_data *vop2_data = cstate->crtc->data;
3064 	struct regmap *map;
3065 
3066 	if (!rockchip_vop2) {
3067 		rockchip_vop2 = calloc(1, sizeof(struct vop2));
3068 		if (!rockchip_vop2)
3069 			return -ENOMEM;
3070 		memset(rockchip_vop2, 0, sizeof(struct vop2));
3071 		rockchip_vop2->regsbak = malloc(RK3568_MAX_REG);
3072 		rockchip_vop2->reg_len = RK3568_MAX_REG;
3073 #ifdef CONFIG_SPL_BUILD
3074 		rockchip_vop2->regs = (void *)RK3528_VOP_BASE;
3075 #else
3076 		rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev);
3077 		map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf");
3078 		rockchip_vop2->grf = regmap_get_range(map, 0);
3079 		if (rockchip_vop2->grf <= 0)
3080 			printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf);
3081 #endif
3082 		rockchip_vop2->version = vop2_data->version;
3083 		rockchip_vop2->data = vop2_data;
3084 		if (rockchip_vop2->version == VOP_VERSION_RK3588) {
3085 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf");
3086 			rockchip_vop2->vop_grf = regmap_get_range(map, 0);
3087 			if (rockchip_vop2->vop_grf <= 0)
3088 				printf("%s: Get syscon vop_grf failed (ret=%p)\n",
3089 				       __func__, rockchip_vop2->vop_grf);
3090 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf");
3091 			rockchip_vop2->vo1_grf = regmap_get_range(map, 0);
3092 			if (rockchip_vop2->vo1_grf <= 0)
3093 				printf("%s: Get syscon vo1_grf failed (ret=%p)\n",
3094 				       __func__, rockchip_vop2->vo1_grf);
3095 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3096 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3097 			if (rockchip_vop2->sys_pmu <= 0)
3098 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3099 				       __func__, rockchip_vop2->sys_pmu);
3100 		} else if (rockchip_vop2->version == VOP_VERSION_RK3576) {
3101 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf");
3102 			rockchip_vop2->ioc_grf = regmap_get_range(map, 0);
3103 			if (rockchip_vop2->ioc_grf <= 0)
3104 				printf("%s: Get syscon ioc_grf failed (ret=%p)\n",
3105 				       __func__, rockchip_vop2->ioc_grf);
3106 			map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu");
3107 			rockchip_vop2->sys_pmu = regmap_get_range(map, 0);
3108 			if (rockchip_vop2->sys_pmu <= 0)
3109 				printf("%s: Get syscon sys_pmu failed (ret=%p)\n",
3110 				       __func__, rockchip_vop2->sys_pmu);
3111 		}
3112 	}
3113 
3114 	cstate->private = rockchip_vop2;
3115 	cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output;
3116 	cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature;
3117 
3118 	vop2_global_initial(rockchip_vop2, state);
3119 
3120 	return 0;
3121 }
3122 
3123 /*
3124  * calc the dclk on rk3588
3125  * the available div of dclk is 1, 2, 4
3126  *
3127  */
3128 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk)
3129 {
3130 	if (child_clk * 4 <= max_dclk)
3131 		return child_clk * 4;
3132 	else if (child_clk * 2 <= max_dclk)
3133 		return child_clk * 2;
3134 	else if (child_clk <= max_dclk)
3135 		return child_clk;
3136 	else
3137 		return 0;
3138 }
3139 
3140 /*
3141  * 4 pixclk/cycle on rk3588
3142  * RGB/eDP/HDMI: if_pixclk >= dclk_core
3143  * DP: dp_pixclk = dclk_out <= dclk_core
3144  * DSI: mipi_pixclk <= dclk_out <= dclk_core
3145  */
3146 static unsigned long vop2_calc_cru_cfg(struct display_state *state,
3147 				       int *dclk_core_div, int *dclk_out_div,
3148 				       int *if_pixclk_div, int *if_dclk_div)
3149 {
3150 	struct crtc_state *cstate = &state->crtc_state;
3151 	struct connector_state *conn_state = &state->conn_state;
3152 	struct drm_display_mode *mode = &conn_state->mode;
3153 	struct vop2 *vop2 = cstate->private;
3154 	unsigned long v_pixclk = mode->crtc_clock;
3155 	unsigned long dclk_core_rate = v_pixclk >> 2;
3156 	unsigned long dclk_rate = v_pixclk;
3157 	unsigned long dclk_out_rate;
3158 	u64 if_dclk_rate;
3159 	u64 if_pixclk_rate;
3160 	int output_type = conn_state->type;
3161 	int output_mode = conn_state->output_mode;
3162 	int K = 1;
3163 
3164 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE &&
3165 	    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3166 		printf("Dual channel and YUV420 can't work together\n");
3167 		return -EINVAL;
3168 	}
3169 
3170 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3171 	    output_mode == ROCKCHIP_OUT_MODE_YUV420)
3172 		K = 2;
3173 
3174 	if (output_type == DRM_MODE_CONNECTOR_HDMIA) {
3175 		/*
3176 		 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate
3177 		 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate
3178 		 */
3179 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3180 		    output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3181 			dclk_rate = dclk_rate >> 1;
3182 			K = 2;
3183 		}
3184 		if (cstate->dsc_enable) {
3185 			if_pixclk_rate = cstate->dsc_cds_clk_rate << 1;
3186 			if_dclk_rate = cstate->dsc_cds_clk_rate;
3187 		} else {
3188 			if_pixclk_rate = (dclk_core_rate << 1) / K;
3189 			if_dclk_rate = dclk_core_rate / K;
3190 		}
3191 
3192 		if (v_pixclk > VOP2_MAX_DCLK_RATE)
3193 			dclk_rate = vop2_calc_dclk(dclk_core_rate,
3194 						   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3195 
3196 		if (!dclk_rate) {
3197 			printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n",
3198 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate);
3199 			return -EINVAL;
3200 		}
3201 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3202 		*if_dclk_div = dclk_rate / if_dclk_rate;
3203 		*dclk_core_div = dclk_rate / dclk_core_rate;
3204 		printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n",
3205 		       dclk_rate, *if_pixclk_div, *if_dclk_div);
3206 	} else if (output_type == DRM_MODE_CONNECTOR_eDP) {
3207 		/* edp_pixclk = edp_dclk > dclk_core */
3208 		if_pixclk_rate = v_pixclk / K;
3209 		if_dclk_rate = v_pixclk / K;
3210 		dclk_rate = if_pixclk_rate * K;
3211 		*dclk_core_div = dclk_rate / dclk_core_rate;
3212 		*if_pixclk_div = dclk_rate / if_pixclk_rate;
3213 		*if_dclk_div = *if_pixclk_div;
3214 	} else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) {
3215 		dclk_out_rate = v_pixclk >> 2;
3216 		dclk_out_rate = dclk_out_rate / K;
3217 
3218 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3219 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3220 		if (!dclk_rate) {
3221 			printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n",
3222 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate);
3223 			return -EINVAL;
3224 		}
3225 		*dclk_out_div = dclk_rate / dclk_out_rate;
3226 		*dclk_core_div = dclk_rate / dclk_core_rate;
3227 	} else if (output_type == DRM_MODE_CONNECTOR_DSI) {
3228 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3229 			K = 2;
3230 		if (cstate->dsc_enable)
3231 			/* dsc output is 96bit, dsi input is 192 bit */
3232 			if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1;
3233 		else
3234 			if_pixclk_rate = dclk_core_rate / K;
3235 		/* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */
3236 		dclk_out_rate = dclk_core_rate / K;
3237 		/* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */
3238 		dclk_rate = vop2_calc_dclk(dclk_out_rate,
3239 					   vop2->data->vp_data[cstate->crtc_id].max_dclk);
3240 		if (!dclk_rate) {
3241 			printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n",
3242 			       vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate);
3243 			return -EINVAL;
3244 		}
3245 
3246 		if (cstate->dsc_enable)
3247 			dclk_rate /= cstate->dsc_slice_num;
3248 
3249 		*dclk_out_div = dclk_rate / dclk_out_rate;
3250 		*dclk_core_div = dclk_rate / dclk_core_rate;
3251 		*if_pixclk_div = 1;       /*mipi pixclk == dclk_out*/
3252 		if (cstate->dsc_enable)
3253 			*if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate;
3254 
3255 	} else if (output_type == DRM_MODE_CONNECTOR_DPI) {
3256 		dclk_rate = v_pixclk;
3257 		*dclk_core_div = dclk_rate / dclk_core_rate;
3258 	}
3259 
3260 	*if_pixclk_div = ilog2(*if_pixclk_div);
3261 	*if_dclk_div = ilog2(*if_dclk_div);
3262 	*dclk_core_div = ilog2(*dclk_core_div);
3263 	*dclk_out_div = ilog2(*dclk_out_div);
3264 
3265 	return dclk_rate;
3266 }
3267 
3268 static int vop2_calc_dsc_clk(struct display_state *state)
3269 {
3270 	struct connector_state *conn_state = &state->conn_state;
3271 	struct drm_display_mode *mode = &conn_state->mode;
3272 	struct crtc_state *cstate = &state->crtc_state;
3273 	u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */
3274 	u8 k = 1;
3275 
3276 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3277 		k = 2;
3278 
3279 	cstate->dsc_txp_clk_rate = v_pixclk;
3280 	do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k));
3281 
3282 	cstate->dsc_pxl_clk_rate = v_pixclk;
3283 	do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k));
3284 
3285 	/* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel)
3286 	 * cds_dat_width = 96;
3287 	 * bits_per_pixel = [8-12];
3288 	 * As cds clk is div from txp clk and only support 1/2/4 div,
3289 	 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4,
3290 	 * otherwise dsc_cds = crtc_clock / 8;
3291 	 */
3292 	cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8);
3293 
3294 	return 0;
3295 }
3296 
3297 static unsigned long rk3588_vop2_if_cfg(struct display_state *state)
3298 {
3299 	struct crtc_state *cstate = &state->crtc_state;
3300 	struct connector_state *conn_state = &state->conn_state;
3301 	struct drm_display_mode *mode = &conn_state->mode;
3302 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
3303 	struct vop2 *vop2 = cstate->private;
3304 	u32 vp_offset = (cstate->crtc_id * 0x100);
3305 	u16 hdisplay = mode->crtc_hdisplay;
3306 	int output_if = conn_state->output_if;
3307 	int if_pixclk_div = 0;
3308 	int if_dclk_div = 0;
3309 	unsigned long dclk_rate;
3310 	bool dclk_inv, yc_swap = false;
3311 	u32 val;
3312 
3313 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3314 	if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
3315 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0;
3316 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0;
3317 	} else {
3318 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3319 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3320 	}
3321 
3322 	if (cstate->dsc_enable) {
3323 		int k = 1;
3324 
3325 		if (!vop2->data->nr_dscs) {
3326 			printf("Unsupported DSC\n");
3327 			return 0;
3328 		}
3329 
3330 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
3331 			k = 2;
3332 
3333 		cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1;
3334 		cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k;
3335 		cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num;
3336 
3337 		vop2_calc_dsc_clk(state);
3338 		printf("Enable DSC%d slice:%dx%d, slice num:%d\n",
3339 		       cstate->dsc_id, dsc_sink_cap->slice_width,
3340 		       dsc_sink_cap->slice_height, cstate->dsc_slice_num);
3341 	}
3342 
3343 	dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div);
3344 
3345 	if (output_if & VOP_OUTPUT_IF_RGB) {
3346 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3347 				4, false);
3348 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3349 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3350 	}
3351 
3352 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3353 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3354 				3, false);
3355 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3356 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3357 		yc_swap = is_yc_swap(conn_state->bus_format);
3358 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT,
3359 				yc_swap, false);
3360 	}
3361 
3362 	if (output_if & VOP_OUTPUT_IF_BT656) {
3363 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT,
3364 				2, false);
3365 		vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK,
3366 				RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3367 		yc_swap = is_yc_swap(conn_state->bus_format);
3368 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT,
3369 				yc_swap, false);
3370 	}
3371 
3372 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3373 		if (cstate->crtc_id == 2)
3374 			val = 0;
3375 		else
3376 			val = 1;
3377 
3378 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3379 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3380 					RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false);
3381 
3382 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT,
3383 				1, false);
3384 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false);
3385 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT,
3386 				if_pixclk_div, false);
3387 
3388 		if (conn_state->hold_mode) {
3389 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3390 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3391 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3392 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3393 		}
3394 	}
3395 
3396 	if (output_if & VOP_OUTPUT_IF_MIPI1) {
3397 		if (cstate->crtc_id == 2)
3398 			val = 0;
3399 		else if (cstate->crtc_id == 3)
3400 			val = 1;
3401 		else
3402 			val = 3; /*VP1*/
3403 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3404 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3405 					RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false);
3406 
3407 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT,
3408 				1, false);
3409 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT,
3410 				val, false);
3411 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT,
3412 				if_pixclk_div, false);
3413 
3414 		if (conn_state->hold_mode) {
3415 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3416 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
3417 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3418 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
3419 		}
3420 	}
3421 
3422 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3423 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3424 				MIPI_DUAL_EN_SHIFT, 1, false);
3425 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3426 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
3427 					EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1,
3428 					false);
3429 		switch (conn_state->type) {
3430 		case DRM_MODE_CONNECTOR_DisplayPort:
3431 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3432 					RK3588_DP_DUAL_EN_SHIFT, 1, false);
3433 			break;
3434 		case DRM_MODE_CONNECTOR_eDP:
3435 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3436 					RK3588_EDP_DUAL_EN_SHIFT, 1, false);
3437 			break;
3438 		case DRM_MODE_CONNECTOR_HDMIA:
3439 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3440 					RK3588_HDMI_DUAL_EN_SHIFT, 1, false);
3441 			break;
3442 		case DRM_MODE_CONNECTOR_DSI:
3443 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3444 					RK3568_MIPI_DUAL_EN_SHIFT, 1, false);
3445 			break;
3446 		default:
3447 			break;
3448 		}
3449 	}
3450 
3451 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3452 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT,
3453 				1, false);
3454 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3455 				cstate->crtc_id, false);
3456 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3457 				if_dclk_div, false);
3458 
3459 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3460 				if_pixclk_div, false);
3461 
3462 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3463 				RK3588_GRF_EDP0_ENABLE_SHIFT, 1);
3464 	}
3465 
3466 	if (output_if & VOP_OUTPUT_IF_eDP1) {
3467 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT,
3468 				1, false);
3469 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3470 				cstate->crtc_id, false);
3471 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3472 				if_dclk_div, false);
3473 
3474 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3475 				if_pixclk_div, false);
3476 
3477 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3478 				RK3588_GRF_EDP1_ENABLE_SHIFT, 1);
3479 	}
3480 
3481 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3482 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT,
3483 				1, false);
3484 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT,
3485 				cstate->crtc_id, false);
3486 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT,
3487 				if_dclk_div, false);
3488 
3489 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT,
3490 				if_pixclk_div, false);
3491 
3492 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3493 				RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1);
3494 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3495 				HDMI_SYNC_POL_MASK,
3496 				HDMI0_SYNC_POL_SHIFT, val);
3497 	}
3498 
3499 	if (output_if & VOP_OUTPUT_IF_HDMI1) {
3500 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT,
3501 				1, false);
3502 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT,
3503 				cstate->crtc_id, false);
3504 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT,
3505 				if_dclk_div, false);
3506 
3507 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT,
3508 				if_pixclk_div, false);
3509 
3510 		vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK,
3511 				RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1);
3512 		vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0,
3513 				HDMI_SYNC_POL_MASK,
3514 				HDMI1_SYNC_POL_SHIFT, val);
3515 	}
3516 
3517 	if (output_if & VOP_OUTPUT_IF_DP0) {
3518 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT,
3519 				1, false);
3520 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT,
3521 				cstate->crtc_id, false);
3522 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3523 				RK3588_DP0_PIN_POL_SHIFT, val, false);
3524 	}
3525 
3526 	if (output_if & VOP_OUTPUT_IF_DP1) {
3527 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT,
3528 				1, false);
3529 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT,
3530 				cstate->crtc_id, false);
3531 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK,
3532 				RK3588_DP1_PIN_POL_SHIFT, val, false);
3533 	}
3534 
3535 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3536 			DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false);
3537 	vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3,
3538 			DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false);
3539 
3540 	return dclk_rate;
3541 }
3542 
3543 static unsigned long rk3576_vop2_if_cfg(struct display_state *state)
3544 {
3545 	struct crtc_state *cstate = &state->crtc_state;
3546 	struct connector_state *conn_state = &state->conn_state;
3547 	struct drm_display_mode *mode = &conn_state->mode;
3548 	struct vop2 *vop2 = cstate->private;
3549 	u32 vp_offset = (cstate->crtc_id * 0x100);
3550 	u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate;
3551 	int output_if = conn_state->output_if;
3552 	bool dclk_inv, yc_swap = false;
3553 	bool split_mode = !!(conn_state->output_flags &
3554 			     ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE);
3555 	bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false;
3556 	bool interface_dclk_sel, interface_pix_clk_sel = false;
3557 	bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK ||
3558 			    conn_state->output_if & VOP_OUTPUT_IF_BT656;
3559 	unsigned long dclk_in_rate, dclk_core_rate;
3560 	u32 val;
3561 
3562 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3563 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3564 		/*
3565 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3566 		 * so set VOP hsync/vsync polarity as positive by default.
3567 		 */
3568 		val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3569 	} else {
3570 		val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3571 		val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3572 	}
3573 
3574 	if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 ||
3575 	    mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode))
3576 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */
3577 	else
3578 		cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */
3579 	dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div;
3580 
3581 	if (double_pixel)
3582 		dclk_core_rate = mode->crtc_clock / 2;
3583 	else
3584 		dclk_core_rate = mode->crtc_clock / port_pix_rate;
3585 	post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */
3586 
3587 	if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
3588 		pix_half_rate = true;
3589 		post_dclk_out_sel = true;
3590 	}
3591 
3592 	if (output_if & VOP_OUTPUT_IF_RGB) {
3593 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3594 		/*
3595 		 * RGB interface_pix_clk_sel will auto config according
3596 		 * to rgb_en/bt1120_en/bt656_en.
3597 		 */
3598 	} else if (output_if & VOP_OUTPUT_IF_eDP0) {
3599 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3600 		interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0;
3601 	} else {
3602 		interface_dclk_sel = pix_half_rate == 1 ? 1 : 0;
3603 		interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0;
3604 	}
3605 
3606 	/* dclk_core */
3607 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3608 			RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false);
3609 	/* dclk_out */
3610 	vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK,
3611 			RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false);
3612 
3613 	if (output_if & VOP_OUTPUT_IF_RGB) {
3614 		/* 0: dclk_core, 1: dclk_out */
3615 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3616 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3617 
3618 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3619 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3620 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3621 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3622 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3623 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3624 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3625 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3626 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3627 				RK3576_IF_PIN_POL_SHIFT, val, false);
3628 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3629 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv);
3630 	}
3631 
3632 	if (output_if & VOP_OUTPUT_IF_BT1120) {
3633 		/* 0: dclk_core, 1: dclk_out */
3634 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3635 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3636 
3637 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3638 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3639 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3640 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3641 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3642 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3643 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3644 				RK3576_BT1120_OUT_EN_SHIFT, 1, false);
3645 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3646 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3647 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3648 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3649 		yc_swap = is_yc_swap(conn_state->bus_format);
3650 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3651 				RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false);
3652 	}
3653 
3654 	if (output_if & VOP_OUTPUT_IF_BT656) {
3655 		/* 0: dclk_core, 1: dclk_out */
3656 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3657 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3658 
3659 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3660 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3661 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3662 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3663 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3664 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3665 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3666 				RK3576_BT656_OUT_EN_SHIFT, 1, false);
3667 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3668 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3669 		vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK,
3670 				RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv);
3671 		yc_swap = is_yc_swap(conn_state->bus_format);
3672 		vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK,
3673 				RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false);
3674 	}
3675 
3676 	if (output_if & VOP_OUTPUT_IF_MIPI0) {
3677 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3678 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3679 		/* 0: div2, 1: div4 */
3680 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3681 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3682 
3683 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3684 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3685 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3686 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3687 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3688 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3689 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3690 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3691 		/*
3692 		 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update,
3693 		 * so set VOP hsync/vsync polarity as positive by default.
3694 		 */
3695 		if (vop2->version == VOP_VERSION_RK3576)
3696 			val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE);
3697 		vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3698 				RK3576_IF_PIN_POL_SHIFT, val, false);
3699 
3700 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE)
3701 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3702 					RK3576_MIPI_CMD_MODE_SHIFT, 1, false);
3703 
3704 		if (conn_state->hold_mode) {
3705 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3706 					EDPI_TE_EN, !cstate->soft_te, false);
3707 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3708 					EDPI_WMS_HOLD_EN, 1, false);
3709 		}
3710 	}
3711 
3712 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
3713 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3714 				MIPI_DUAL_EN_SHIFT, 1, false);
3715 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3716 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3717 					MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3718 		switch (conn_state->type) {
3719 		case DRM_MODE_CONNECTOR_DisplayPort:
3720 			vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3721 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3722 			break;
3723 		case DRM_MODE_CONNECTOR_eDP:
3724 			vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3725 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3726 			break;
3727 		case DRM_MODE_CONNECTOR_HDMIA:
3728 			vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3729 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3730 			break;
3731 		case DRM_MODE_CONNECTOR_DSI:
3732 			vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK,
3733 					RK3576_IF_SPLIT_EN_SHIFT, 1, false);
3734 			break;
3735 		default:
3736 			break;
3737 		}
3738 	}
3739 
3740 	if (output_if & VOP_OUTPUT_IF_eDP0) {
3741 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3742 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3743 		/* 0: dclk, 1: port0_dclk */
3744 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3745 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3746 
3747 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3748 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3749 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3750 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3751 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK,
3752 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3753 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3754 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3755 		vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3756 				RK3576_IF_PIN_POL_SHIFT, val, false);
3757 	}
3758 
3759 	if (output_if & VOP_OUTPUT_IF_HDMI0) {
3760 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3761 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3762 		/* 0: div2, 1: div4 */
3763 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3764 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3765 
3766 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3767 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3768 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3769 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3770 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK,
3771 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3772 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3773 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3774 		vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3775 				RK3576_IF_PIN_POL_SHIFT, val, false);
3776 	}
3777 
3778 	if (output_if & VOP_OUTPUT_IF_DP0) {
3779 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3780 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3781 		/* 0: no div, 1: div2 */
3782 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3783 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3784 
3785 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3786 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3787 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3788 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3789 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK,
3790 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3791 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3792 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3793 		vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3794 				RK3576_IF_PIN_POL_SHIFT, val, false);
3795 	}
3796 
3797 	if (output_if & VOP_OUTPUT_IF_DP1) {
3798 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3799 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3800 		/* 0: no div, 1: div2 */
3801 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3802 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3803 
3804 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3805 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3806 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3807 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3808 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK,
3809 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3810 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3811 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3812 		vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3813 				RK3576_IF_PIN_POL_SHIFT, val, false);
3814 	}
3815 
3816 	if (output_if & VOP_OUTPUT_IF_DP2) {
3817 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK,
3818 				RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false);
3819 		/* 0: no div, 1: div2 */
3820 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK,
3821 				RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false);
3822 
3823 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3824 				RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false);
3825 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3826 				RK3576_IF_CLK_OUT_EN_SHIFT, 1, false);
3827 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK,
3828 				RK3576_IF_OUT_EN_SHIFT, 1, false);
3829 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK,
3830 				RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false);
3831 		vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK,
3832 				RK3576_IF_PIN_POL_SHIFT, val, false);
3833 	}
3834 
3835 	return mode->crtc_clock;
3836 }
3837 
3838 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state)
3839 {
3840 	struct crtc_state *cstate = &state->crtc_state;
3841 	struct connector_state *conn_state = &state->conn_state;
3842 	struct vop2 *vop2 = cstate->private;
3843 	u32 vp_offset = (cstate->crtc_id * 0x100);
3844 
3845 	if (conn_state->output_flags &
3846 	    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) {
3847 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3848 				LVDS_DUAL_EN_SHIFT, 1, false);
3849 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3850 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false);
3851 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP)
3852 			vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3853 					LVDS_DUAL_SWAP_EN_SHIFT, 1, false);
3854 
3855 		return;
3856 	}
3857 
3858 	vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3859 			MIPI_DUAL_EN_SHIFT, 1, false);
3860 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) {
3861 		vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK,
3862 				MIPI_DUAL_SWAP_EN_SHIFT, 1, false);
3863 	}
3864 
3865 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3866 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3867 				LVDS_DUAL_EN_SHIFT, 1, false);
3868 		vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK,
3869 				LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false);
3870 	}
3871 }
3872 
3873 static unsigned long rk3568_vop2_if_cfg(struct display_state *state)
3874 {
3875 	struct crtc_state *cstate = &state->crtc_state;
3876 	struct connector_state *conn_state = &state->conn_state;
3877 	struct drm_display_mode *mode = &conn_state->mode;
3878 	struct vop2 *vop2 = cstate->private;
3879 	bool dclk_inv;
3880 	u32 val;
3881 
3882 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
3883 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
3884 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
3885 
3886 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
3887 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3888 				1, false);
3889 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3890 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3891 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3892 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3893 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3894 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
3895 	}
3896 
3897 	if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) {
3898 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
3899 				1, false);
3900 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK,
3901 				BT1120_EN_SHIFT, 1, false);
3902 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3903 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3904 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3905 				GRF_BT1120_CLK_INV_SHIFT, !dclk_inv);
3906 	}
3907 
3908 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
3909 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
3910 				1, false);
3911 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3912 				RGB_MUX_SHIFT, cstate->crtc_id, false);
3913 		vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK,
3914 				GRF_BT656_CLK_INV_SHIFT, !dclk_inv);
3915 	}
3916 
3917 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
3918 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
3919 				1, false);
3920 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3921 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
3922 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3923 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3924 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3925 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3926 	}
3927 
3928 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) {
3929 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT,
3930 				1, false);
3931 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3932 				LVDS1_MUX_SHIFT, cstate->crtc_id, false);
3933 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK,
3934 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
3935 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3936 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
3937 	}
3938 
3939 
3940 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
3941 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
3942 				1, false);
3943 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3944 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
3945 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3946 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3947 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK,
3948 				IF_CTRL_MIPI_PIN_POL_SHIFT, val, false);
3949 	}
3950 
3951 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) {
3952 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT,
3953 				1, false);
3954 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3955 				MIPI1_MUX_SHIFT, cstate->crtc_id, false);
3956 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3957 				IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false);
3958 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK,
3959 				IF_CTRL_MIPI_PIN_POL_SHIFT, val, false);
3960 	}
3961 
3962 	if (conn_state->output_flags &
3963 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE ||
3964 	    conn_state->output_flags &
3965 		    ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE)
3966 		rk3568_vop2_setup_dual_channel_if(state);
3967 
3968 	if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) {
3969 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT,
3970 				1, false);
3971 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3972 				EDP0_MUX_SHIFT, cstate->crtc_id, false);
3973 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3974 				IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false);
3975 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK,
3976 				IF_CTRL_EDP_PIN_POL_SHIFT, val, false);
3977 	}
3978 
3979 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
3980 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
3981 				1, false);
3982 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
3983 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
3984 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
3985 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
3986 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
3987 				IF_CRTL_HDMI_PIN_POL_MASK,
3988 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
3989 	}
3990 
3991 	return mode->crtc_clock;
3992 }
3993 
3994 static unsigned long rk3562_vop2_if_cfg(struct display_state *state)
3995 {
3996 	struct crtc_state *cstate = &state->crtc_state;
3997 	struct connector_state *conn_state = &state->conn_state;
3998 	struct drm_display_mode *mode = &conn_state->mode;
3999 	struct vop2 *vop2 = cstate->private;
4000 	bool dclk_inv;
4001 	u32 vp_offset = (cstate->crtc_id * 0x100);
4002 	u32 val;
4003 
4004 	dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0;
4005 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
4006 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
4007 
4008 	if (conn_state->output_if & VOP_OUTPUT_IF_RGB) {
4009 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT,
4010 				1, false);
4011 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4012 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4013 		vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK,
4014 				GRF_RGB_DCLK_INV_SHIFT, dclk_inv);
4015 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4016 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4017 	}
4018 
4019 	if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) {
4020 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT,
4021 				1, false);
4022 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4023 				LVDS0_MUX_SHIFT, cstate->crtc_id, false);
4024 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4025 				IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false);
4026 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4027 				IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false);
4028 	}
4029 
4030 	if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) {
4031 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT,
4032 				1, false);
4033 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4034 				MIPI0_MUX_SHIFT, cstate->crtc_id, false);
4035 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4036 				RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false);
4037 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK,
4038 				RK3562_MIPI_PIN_POL_SHIFT, val, false);
4039 
4040 		if (conn_state->hold_mode) {
4041 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4042 					EN_MASK, EDPI_TE_EN, !cstate->soft_te, false);
4043 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4044 					EN_MASK, EDPI_WMS_HOLD_EN, 1, false);
4045 		}
4046 	}
4047 
4048 	return mode->crtc_clock;
4049 }
4050 
4051 static unsigned long rk3528_vop2_if_cfg(struct display_state *state)
4052 {
4053 	struct crtc_state *cstate = &state->crtc_state;
4054 	struct connector_state *conn_state = &state->conn_state;
4055 	struct drm_display_mode *mode = &conn_state->mode;
4056 	struct vop2 *vop2 = cstate->private;
4057 	u32 val;
4058 
4059 	val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE);
4060 	val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE);
4061 
4062 	if (conn_state->output_if & VOP_OUTPUT_IF_BT656) {
4063 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT,
4064 				1, false);
4065 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4066 				RGB_MUX_SHIFT, cstate->crtc_id, false);
4067 	}
4068 
4069 	if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) {
4070 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT,
4071 				1, false);
4072 		vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK,
4073 				HDMI0_MUX_SHIFT, cstate->crtc_id, false);
4074 		vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK,
4075 				IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false);
4076 		vop2_mask_write(vop2, RK3568_DSP_IF_POL,
4077 				IF_CRTL_HDMI_PIN_POL_MASK,
4078 				IF_CRTL_HDMI_PIN_POL_SHIT, val, false);
4079 	}
4080 
4081 	return mode->crtc_clock;
4082 }
4083 
4084 static void vop2_post_color_swap(struct display_state *state)
4085 {
4086 	struct crtc_state *cstate = &state->crtc_state;
4087 	struct connector_state *conn_state = &state->conn_state;
4088 	struct vop2 *vop2 = cstate->private;
4089 	u32 vp_offset = (cstate->crtc_id * 0x100);
4090 	u32 output_type = conn_state->type;
4091 	u32 data_swap = 0;
4092 
4093 	if (is_uv_swap(state) || is_rb_swap(state))
4094 		data_swap = DSP_RB_SWAP;
4095 
4096 	if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) {
4097 		if ((output_type == DRM_MODE_CONNECTOR_HDMIA ||
4098 		     output_type == DRM_MODE_CONNECTOR_DisplayPort) &&
4099 		    (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 ||
4100 		     conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30))
4101 		data_swap |= DSP_RG_SWAP;
4102 	}
4103 
4104 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset,
4105 			DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false);
4106 }
4107 
4108 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent)
4109 {
4110 	int ret = 0;
4111 
4112 	if (parent->dev)
4113 		ret = clk_set_parent(clk, parent);
4114 	if (ret < 0)
4115 		debug("failed to set %s as parent for %s\n",
4116 		      parent->dev->name, clk->dev->name);
4117 }
4118 
4119 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate)
4120 {
4121 	int ret = 0;
4122 
4123 	if (clk->dev)
4124 		ret = clk_set_rate(clk, rate);
4125 	if (ret < 0)
4126 		debug("failed to set %s rate %lu \n", clk->dev->name, rate);
4127 
4128 	return ret;
4129 }
4130 
4131 static void vop2_calc_dsc_cru_cfg(struct display_state *state,
4132 				  int *dsc_txp_clk_div, int *dsc_pxl_clk_div,
4133 				  int *dsc_cds_clk_div, u64 dclk_rate)
4134 {
4135 	struct crtc_state *cstate = &state->crtc_state;
4136 
4137 	*dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate;
4138 	*dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate;
4139 	*dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate;
4140 
4141 	*dsc_txp_clk_div = ilog2(*dsc_txp_clk_div);
4142 	*dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div);
4143 	*dsc_cds_clk_div = ilog2(*dsc_cds_clk_div);
4144 }
4145 
4146 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id)
4147 {
4148 	struct crtc_state *cstate = &state->crtc_state;
4149 	struct drm_dsc_picture_parameter_set *pps = &cstate->pps;
4150 	struct drm_dsc_picture_parameter_set config_pps;
4151 	const struct vop2_data *vop2_data = vop2->data;
4152 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4153 	u32 *pps_val = (u32 *)&config_pps;
4154 	u32 decoder_regs_offset = (dsc_id * 0x100);
4155 	int i = 0;
4156 
4157 	memcpy(&config_pps, pps, sizeof(config_pps));
4158 
4159 	if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) {
4160 		config_pps.pps_3 &= 0xf0;
4161 		config_pps.pps_3 |= dsc_data->max_linebuf_depth;
4162 		printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n",
4163 		       dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf);
4164 	}
4165 
4166 	for (i = 0; i < DSC_NUM_BUF_RANGES; i++) {
4167 		config_pps.rc_range_parameters[i] =
4168 			(pps->rc_range_parameters[i] >> 3 & 0x1f) |
4169 			((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) |
4170 			((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) |
4171 			((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10);
4172 	}
4173 
4174 	for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++)
4175 		vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++);
4176 }
4177 
4178 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate)
4179 {
4180 	struct connector_state *conn_state = &state->conn_state;
4181 	struct drm_display_mode *mode = &conn_state->mode;
4182 	struct crtc_state *cstate = &state->crtc_state;
4183 	struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap;
4184 	const struct vop2_data *vop2_data = vop2->data;
4185 	const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id];
4186 	bool mipi_ds_mode = false;
4187 	u8 dsc_interface_mode = 0;
4188 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4189 	u16 hdisplay = mode->crtc_hdisplay;
4190 	u16 htotal = mode->crtc_htotal;
4191 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4192 	u16 vdisplay = mode->crtc_vdisplay;
4193 	u16 vtotal = mode->crtc_vtotal;
4194 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4195 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4196 	u16 vact_end = vact_st + vdisplay;
4197 	u32 ctrl_regs_offset = (dsc_id * 0x30);
4198 	u32 decoder_regs_offset = (dsc_id * 0x100);
4199 	int dsc_txp_clk_div = 0;
4200 	int dsc_pxl_clk_div = 0;
4201 	int dsc_cds_clk_div = 0;
4202 	int val = 0;
4203 
4204 	if (!vop2->data->nr_dscs) {
4205 		printf("Unsupported DSC\n");
4206 		return;
4207 	}
4208 
4209 	if (cstate->dsc_slice_num > dsc_data->max_slice_num)
4210 		printf("DSC%d supported max slice is: %d, current is: %d\n",
4211 		       dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num);
4212 
4213 	if (dsc_data->pd_id) {
4214 		if (vop2_power_domain_on(vop2, dsc_data->pd_id))
4215 			printf("open dsc%d pd fail\n", dsc_id);
4216 	}
4217 
4218 	vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK,
4219 			SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false);
4220 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK,
4221 			DSC_PORT_SEL_SHIFT, cstate->crtc_id, false);
4222 	if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) {
4223 		dsc_interface_mode = VOP_DSC_IF_HDMI;
4224 	} else {
4225 		mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE);
4226 		if (mipi_ds_mode)
4227 			dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE;
4228 		else
4229 			dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE;
4230 	}
4231 
4232 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4233 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4234 				DSC_MAN_MODE_SHIFT, 0, false);
4235 	else
4236 		vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK,
4237 				DSC_MAN_MODE_SHIFT, 1, false);
4238 
4239 	vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate);
4240 
4241 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK,
4242 			DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false);
4243 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK,
4244 			DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false);
4245 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK,
4246 			DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false);
4247 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK,
4248 			DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false);
4249 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4250 			DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false);
4251 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK,
4252 			DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false);
4253 	vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK,
4254 			DSC_HALT_EN_SHIFT, mipi_ds_mode, false);
4255 
4256 	if (!mipi_ds_mode) {
4257 		u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end;
4258 		u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16;
4259 		u64 dsc_cds_rate = cstate->dsc_cds_clk_rate;
4260 		u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */
4261 		u32 dly_num, dsc_cds_rate_mhz, val = 0;
4262 		int k = 1;
4263 
4264 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)
4265 			k = 2;
4266 
4267 		if (target_bpp >> 4 < dsc_data->min_bits_per_pixel)
4268 			printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel);
4269 
4270 		/*
4271 		 * dly_num = delay_line_num * T(one-line) / T (dsc_cds)
4272 		 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz
4273 		 * T (dsc_cds) = 1 / dsc_cds_rate_mhz
4274 		 *
4275 		 * HDMI:
4276 		 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay
4277 		 *                 delay_line_num = 4 - BPP / 8
4278 		 *                                = (64 - target_bpp / 8) / 16
4279 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4280 		 *
4281 		 * MIPI DSI[4320 and 9216 is buffer size for DSC]:
4282 		 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size;
4283 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4284 		 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size;
4285 		 *	delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4286 		 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num
4287 		 */
4288 		do_div(dsc_cds_rate, 1000000); /* hz to Mhz */
4289 		dsc_cds_rate_mhz = dsc_cds_rate;
4290 		dsc_hsync = hsync_len / 2;
4291 		if (dsc_interface_mode == VOP_DSC_IF_HDMI) {
4292 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16;
4293 		} else {
4294 			int dsc_buf_size  = dsc_id == 0 ? 4320 * 8 : 9216 * 2;
4295 			int delay_line_num = dsc_buf_size / cstate->dsc_slice_num /
4296 					     be16_to_cpu(cstate->pps.chunk_size);
4297 
4298 			delay_line_num = delay_line_num > 5 ? 5 : delay_line_num;
4299 			dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num;
4300 
4301 			/* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */
4302 			if (dsc_hsync < 8)
4303 				dsc_hsync = 8;
4304 		}
4305 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK,
4306 				DSC_INIT_DLY_MODE_SHIFT, 0, false);
4307 		vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK,
4308 				DSC_INIT_DLY_NUM_SHIFT, dly_num, false);
4309 
4310 		/*
4311 		 * htotal / dclk_core = dsc_htotal /cds_clk
4312 		 *
4313 		 * dclk_core = DCLK / (1 << dclk_core->div_val)
4314 		 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val)
4315 		 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val)
4316 		 *
4317 		 * dsc_htotal = htotal * (1 << dclk_core->div_val) /
4318 		 *              ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val))
4319 		 */
4320 		dsc_htotal = htotal * (1 << cstate->dclk_core_div) /
4321 			     ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div));
4322 		val = dsc_htotal << 16 | dsc_hsync;
4323 		vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK,
4324 				DSC_HTOTAL_PW_SHIFT, val, false);
4325 
4326 		dsc_hact_st = hact_st / 2;
4327 		dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st;
4328 		val = dsc_hact_end << 16 | dsc_hact_st;
4329 		vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK,
4330 				DSC_HACT_ST_END_SHIFT, val, false);
4331 
4332 		vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK,
4333 				DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false);
4334 		vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK,
4335 				DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false);
4336 	}
4337 
4338 	vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK,
4339 			RST_DEASSERT_SHIFT, 1, false);
4340 	udelay(10);
4341 
4342 	val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) |
4343 	       ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT);
4344 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4345 
4346 	vop2_load_pps(state, vop2, dsc_id);
4347 
4348 	val |= (1 << DSC_PPS_UPD_SHIFT);
4349 	vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val);
4350 
4351 	printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n",
4352 	       dsc_id,
4353 	       cstate->dsc_txp_clk_rate, dsc_txp_clk_div,
4354 	       cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div,
4355 	       cstate->dsc_cds_clk_rate, dsc_cds_clk_div);
4356 }
4357 
4358 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev)
4359 {
4360 	struct crtc_state *cstate = &state->crtc_state;
4361 	struct vop2 *vop2 = cstate->private;
4362 	struct udevice *vp_dev, *dev;
4363 	struct ofnode_phandle_args args;
4364 	char vp_name[10];
4365 	int ret;
4366 
4367 	if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576)
4368 		return false;
4369 
4370 	sprintf(vp_name, "port@%d", cstate->crtc_id);
4371 	if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) {
4372 		debug("warn: can't get vp device\n");
4373 		return false;
4374 	}
4375 
4376 	ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0,
4377 					 0, &args);
4378 	if (ret) {
4379 		debug("assigned-clock-parents's node not define\n");
4380 		return false;
4381 	}
4382 
4383 	if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) {
4384 		debug("warn: can't get clk device\n");
4385 		return false;
4386 	}
4387 
4388 	if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) {
4389 		printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name);
4390 		if (clk_dev)
4391 			*clk_dev = dev;
4392 		return true;
4393 	}
4394 
4395 	return false;
4396 }
4397 
4398 static void vop3_mcu_mode_setup(struct display_state *state)
4399 {
4400 	struct crtc_state *cstate = &state->crtc_state;
4401 	struct vop2 *vop2 = cstate->private;
4402 	u32 vp_offset = (cstate->crtc_id * 0x100);
4403 
4404 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4405 			MCU_TYPE_SHIFT, 1, false);
4406 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4407 			MCU_HOLD_MODE_SHIFT, 1, false);
4408 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4409 			MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false);
4410 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4411 			MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false);
4412 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4413 			MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false);
4414 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4415 			MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false);
4416 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4417 			MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false);
4418 }
4419 
4420 static void vop3_mcu_bypass_mode_setup(struct display_state *state)
4421 {
4422 	struct crtc_state *cstate = &state->crtc_state;
4423 	struct vop2 *vop2 = cstate->private;
4424 	u32 vp_offset = (cstate->crtc_id * 0x100);
4425 
4426 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4427 			MCU_TYPE_SHIFT, 1, false);
4428 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4429 			MCU_HOLD_MODE_SHIFT, 1, false);
4430 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK,
4431 			MCU_PIX_TOTAL_SHIFT, 53, false);
4432 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK,
4433 			MCU_CS_PST_SHIFT, 6, false);
4434 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK,
4435 			MCU_CS_PEND_SHIFT, 48, false);
4436 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK,
4437 			MCU_RW_PST_SHIFT, 12, false);
4438 	vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK,
4439 			MCU_RW_PEND_SHIFT, 30, false);
4440 }
4441 
4442 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value)
4443 {
4444 	struct crtc_state *cstate = &state->crtc_state;
4445 	struct connector_state *conn_state = &state->conn_state;
4446 	struct drm_display_mode *mode = &conn_state->mode;
4447 	struct vop2 *vop2 = cstate->private;
4448 	u32 vp_offset = (cstate->crtc_id * 0x100);
4449 
4450 	/*
4451 	 * 1.set mcu bypass mode timing.
4452 	 * 2.set dclk rate to 150M.
4453 	 */
4454 	if (type == MCU_SETBYPASS && value) {
4455 		vop3_mcu_bypass_mode_setup(state);
4456 		vop2_clk_set_rate(&cstate->dclk, 150000000);
4457 	}
4458 
4459 	switch (type) {
4460 	case MCU_WRCMD:
4461 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4462 				MCU_RS_SHIFT, 0, false);
4463 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4464 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4465 				value, false);
4466 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4467 				MCU_RS_SHIFT, 1, false);
4468 		break;
4469 	case MCU_WRDATA:
4470 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4471 				MCU_RS_SHIFT, 1, false);
4472 		vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset,
4473 				MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT,
4474 				value, false);
4475 		break;
4476 	case MCU_SETBYPASS:
4477 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
4478 				MCU_BYPASS_SHIFT, value ? 1 : 0, false);
4479 		break;
4480 	default:
4481 		break;
4482 	}
4483 
4484 	/*
4485 	 * 1.restore mcu data mode timing.
4486 	 * 2.restore dclk rate to crtc_clock.
4487 	 */
4488 	if (type == MCU_SETBYPASS && !value) {
4489 		vop3_mcu_mode_setup(state);
4490 		vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000);
4491 	}
4492 
4493 	return 0;
4494 }
4495 
4496 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id)
4497 {
4498 	const struct vop2_data *vop2_data = vop2->data;
4499 	const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id];
4500 	u32 vp_offset = crtc_id * 0x100;
4501 	bool pre_dither_down_en = false;
4502 
4503 	switch (bus_format) {
4504 	case MEDIA_BUS_FMT_RGB565_1X16:
4505 	case MEDIA_BUS_FMT_RGB565_2X8_LE:
4506 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4507 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4508 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4509 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false);
4510 		pre_dither_down_en = true;
4511 		break;
4512 	case MEDIA_BUS_FMT_RGB666_1X18:
4513 	case MEDIA_BUS_FMT_RGB666_1X24_CPADHI:
4514 	case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
4515 	case MEDIA_BUS_FMT_RGB666_3X6:
4516 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4517 				PRE_DITHER_DOWN_EN_SHIFT, true, false);
4518 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4519 				DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false);
4520 		pre_dither_down_en = true;
4521 		break;
4522 	case MEDIA_BUS_FMT_YUYV8_1X16:
4523 	case MEDIA_BUS_FMT_YUV8_1X24:
4524 	case MEDIA_BUS_FMT_UYYVYY8_0_5X24:
4525 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4526 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4527 		pre_dither_down_en = true;
4528 		break;
4529 	case MEDIA_BUS_FMT_YUYV10_1X20:
4530 	case MEDIA_BUS_FMT_YUV10_1X30:
4531 	case MEDIA_BUS_FMT_UYYVYY10_0_5X30:
4532 	case MEDIA_BUS_FMT_RGB101010_1X30:
4533 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4534 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4535 		pre_dither_down_en = false;
4536 		break;
4537 	case MEDIA_BUS_FMT_RGB888_3X8:
4538 	case MEDIA_BUS_FMT_RGB888_DUMMY_4X8:
4539 	case MEDIA_BUS_FMT_RGB888_1X24:
4540 	case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
4541 	case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
4542 	default:
4543 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4544 				PRE_DITHER_DOWN_EN_SHIFT, false, false);
4545 		pre_dither_down_en = true;
4546 		break;
4547 	}
4548 
4549 	if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0)
4550 		pre_dither_down_en = false;
4551 
4552 	if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) {
4553 		if (vop2->version == VOP_VERSION_RK3576) {
4554 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000);
4555 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100);
4556 			vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100);
4557 		}
4558 
4559 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4560 				PRE_DITHER_DOWN_EN_SHIFT, 0, false);
4561 		/* enable frc2.0 do 10->8 */
4562 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4563 				DITHER_DOWN_EN_SHIFT, 1, false);
4564 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4565 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false);
4566 	} else {
4567 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4568 				PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false);
4569 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK,
4570 				DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false);
4571 	}
4572 }
4573 
4574 static int rockchip_vop2_init(struct display_state *state)
4575 {
4576 	struct crtc_state *cstate = &state->crtc_state;
4577 	struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id];
4578 	struct connector_state *conn_state = &state->conn_state;
4579 	struct drm_display_mode *mode = &conn_state->mode;
4580 	struct vop2 *vop2 = cstate->private;
4581 	u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
4582 	u16 hdisplay = mode->crtc_hdisplay;
4583 	u16 htotal = mode->crtc_htotal;
4584 	u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start;
4585 	u16 hact_end = hact_st + hdisplay;
4586 	u16 vdisplay = mode->crtc_vdisplay;
4587 	u16 vtotal = mode->crtc_vtotal;
4588 	u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
4589 	u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start;
4590 	u16 vact_end = vact_st + vdisplay;
4591 	bool yuv_overlay = false;
4592 	u32 vp_offset = (cstate->crtc_id * 0x100);
4593 	u32 line_flag_offset = (cstate->crtc_id * 4);
4594 	u32 val, act_end;
4595 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
4596 	u8 dclk_div_factor = 0;
4597 	u8 vp_dclk_div = 1;
4598 	char output_type_name[30] = {0};
4599 #ifndef CONFIG_SPL_BUILD
4600 	char dclk_name[9];
4601 #endif
4602 	struct clk hdmi0_phy_pll;
4603 	struct clk hdmi1_phy_pll;
4604 	struct clk hdmi_phy_pll;
4605 	struct udevice *disp_dev;
4606 	unsigned long dclk_rate = 0;
4607 	int ret;
4608 
4609 	printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n",
4610 	       mode->crtc_hdisplay, mode->vdisplay,
4611 	       mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p",
4612 	       mode->vrefresh,
4613 	       rockchip_get_output_if_name(conn_state->output_if, output_type_name),
4614 	       cstate->crtc_id);
4615 
4616 	if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) {
4617 		cstate->splice_mode = true;
4618 		cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id;
4619 		if (!cstate->splice_crtc_id) {
4620 			printf("%s: Splice mode is unsupported by vp%d\n",
4621 			       __func__, cstate->crtc_id);
4622 			return -EINVAL;
4623 		}
4624 
4625 		vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK,
4626 				PORT_MERGE_EN_SHIFT, 1, false);
4627 	}
4628 
4629 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4630 			RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4631 	vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK,
4632 			RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false);
4633 
4634 	if (vop2->data->vp_data[cstate->crtc_id].urgency) {
4635 		u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl;
4636 		u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh;
4637 
4638 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK,
4639 				AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4640 		vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK,
4641 				AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false);
4642 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK,
4643 				POST_URGENCY_EN_SHIFT, 1, false);
4644 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK,
4645 				POST_URGENCY_THL_SHIFT, urgen_thl, false);
4646 		vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK,
4647 				POST_URGENCY_THH_SHIFT, urgen_thh, false);
4648 	}
4649 
4650 	vop2_initial(vop2, state);
4651 	if (vop2->version == VOP_VERSION_RK3588)
4652 		dclk_rate = rk3588_vop2_if_cfg(state);
4653 	else if (vop2->version == VOP_VERSION_RK3576)
4654 		dclk_rate = rk3576_vop2_if_cfg(state);
4655 	else if (vop2->version == VOP_VERSION_RK3568)
4656 		dclk_rate = rk3568_vop2_if_cfg(state);
4657 	else if (vop2->version == VOP_VERSION_RK3562)
4658 		dclk_rate = rk3562_vop2_if_cfg(state);
4659 	else if (vop2->version == VOP_VERSION_RK3528)
4660 		dclk_rate = rk3528_vop2_if_cfg(state);
4661 
4662 	if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA &&
4663 	     !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) ||
4664 	    conn_state->output_if & VOP_OUTPUT_IF_BT656)
4665 		conn_state->output_mode = ROCKCHIP_OUT_MODE_P888;
4666 
4667 	vop2_post_color_swap(state);
4668 
4669 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK,
4670 			OUT_MODE_SHIFT, conn_state->output_mode, false);
4671 
4672 	vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id);
4673 	if (cstate->splice_mode)
4674 		vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id);
4675 
4676 	yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0;
4677 	vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id,
4678 			yuv_overlay, false);
4679 
4680 	cstate->yuv_overlay = yuv_overlay;
4681 
4682 	vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset,
4683 		    (htotal << 16) | hsync_len);
4684 	val = hact_st << 16;
4685 	val |= hact_end;
4686 	vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val);
4687 	val = vact_st << 16;
4688 	val |= vact_end;
4689 	vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val);
4690 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
4691 		u16 vact_st_f1 = vtotal + vact_st + 1;
4692 		u16 vact_end_f1 = vact_st_f1 + vdisplay;
4693 
4694 		val = vact_st_f1 << 16 | vact_end_f1;
4695 		vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset,
4696 			    val);
4697 
4698 		val = vtotal << 16 | (vtotal + vsync_len);
4699 		vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val);
4700 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4701 				INTERLACE_EN_SHIFT, 1, false);
4702 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4703 				DSP_FILED_POL, 1, false);
4704 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4705 				P2I_EN_SHIFT, 1, false);
4706 		vtotal += vtotal + 1;
4707 		act_end = vact_end_f1;
4708 	} else {
4709 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4710 				INTERLACE_EN_SHIFT, 0, false);
4711 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4712 				P2I_EN_SHIFT, 0, false);
4713 		act_end = vact_end;
4714 	}
4715 	vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset,
4716 		    (vtotal << 16) | vsync_len);
4717 
4718 	if (vop2->version == VOP_VERSION_RK3528 ||
4719 	    vop2->version == VOP_VERSION_RK3562 ||
4720 	    vop2->version == VOP_VERSION_RK3568) {
4721 		if (mode->flags & DRM_MODE_FLAG_DBLCLK ||
4722 		conn_state->output_if & VOP_OUTPUT_IF_BT656)
4723 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4724 					CORE_DCLK_DIV_EN_SHIFT, 1, false);
4725 		else
4726 			vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4727 					CORE_DCLK_DIV_EN_SHIFT, 0, false);
4728 
4729 		if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420)
4730 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4731 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false);
4732 		else
4733 			vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
4734 					DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false);
4735 	}
4736 
4737 	vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4738 			OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false);
4739 
4740 	if (yuv_overlay)
4741 		val = 0x20010200;
4742 	else
4743 		val = 0;
4744 	vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val);
4745 	if (cstate->splice_mode) {
4746 		vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK,
4747 				OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id,
4748 				yuv_overlay, false);
4749 		vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val);
4750 	}
4751 
4752 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4753 			POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false);
4754 
4755 	if (vp->xmirror_en)
4756 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4757 				DSP_X_MIR_EN_SHIFT, 1, false);
4758 
4759 	vop2_tv_config_update(state, vop2);
4760 	vop2_post_config(state, vop2);
4761 	if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC))
4762 		vop3_post_config(state, vop2);
4763 
4764 	if (cstate->dsc_enable) {
4765 		if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
4766 			vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL);
4767 			vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL);
4768 		} else {
4769 			vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL);
4770 		}
4771 	}
4772 
4773 #ifndef CONFIG_SPL_BUILD
4774 	snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id);
4775 	ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk);
4776 	if (ret) {
4777 		printf("%s: Failed to get dclk ret=%d\n", __func__, ret);
4778 		return ret;
4779 	}
4780 #endif
4781 
4782 	ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev);
4783 	if (!ret) {
4784 		ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll);
4785 		if (ret)
4786 			debug("%s: hdmi0_phy_pll may not define\n", __func__);
4787 		ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll);
4788 		if (ret)
4789 			debug("%s: hdmi1_phy_pll may not define\n", __func__);
4790 	} else {
4791 		hdmi0_phy_pll.dev = NULL;
4792 		hdmi1_phy_pll.dev = NULL;
4793 		debug("%s: Faile to find display-subsystem node\n", __func__);
4794 	}
4795 
4796 	if (vop2->version == VOP_VERSION_RK3528) {
4797 		struct ofnode_phandle_args args;
4798 
4799 		ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents",
4800 						 "#clock-cells", 0, 0, &args);
4801 		if (!ret) {
4802 			ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev);
4803 			if (ret) {
4804 				debug("warn: can't get clk device\n");
4805 				return ret;
4806 			}
4807 		} else {
4808 			debug("assigned-clock-parents's node not define\n");
4809 		}
4810 	}
4811 
4812 	if (vop2->version == VOP_VERSION_RK3576)
4813 		vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div;
4814 
4815 	if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) {
4816 		if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0)
4817 			vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll);
4818 		else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1)
4819 			vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll);
4820 
4821 		/*
4822 		 * uboot clk driver won't set dclk parent's rate when use
4823 		 * hdmi phypll as dclk source.
4824 		 * So set dclk rate is meaningless. Set hdmi phypll rate
4825 		 * directly.
4826 		 */
4827 		if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) {
4828 			ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000);
4829 		} else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) {
4830 			ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000);
4831 		} else {
4832 			if (is_extend_pll(state, &hdmi_phy_pll.dev)) {
4833 				ret = vop2_clk_set_rate(&hdmi_phy_pll,
4834 							dclk_rate / vp_dclk_div * 1000);
4835 			} else {
4836 #ifndef CONFIG_SPL_BUILD
4837 				ret = vop2_clk_set_rate(&cstate->dclk,
4838 							dclk_rate / vp_dclk_div * 1000);
4839 #else
4840 				if (vop2->version == VOP_VERSION_RK3528) {
4841 					void *cru_base = (void *)RK3528_CRU_BASE;
4842 
4843 					/* dclk src switch to hdmiphy pll */
4844 					writel((BIT(0) << 16) | BIT(0), cru_base + 0x450);
4845 					rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000);
4846 					ret = dclk_rate * 1000;
4847 				}
4848 #endif
4849 			}
4850 		}
4851 	} else {
4852 		if (is_extend_pll(state, &hdmi_phy_pll.dev))
4853 			ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000);
4854 		else
4855 			ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000);
4856 	}
4857 
4858 	if (IS_ERR_VALUE(ret)) {
4859 		printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n",
4860 		       __func__, cstate->crtc_id, dclk_rate, ret);
4861 		return ret;
4862 	} else {
4863 		if (cstate->mcu_timing.mcu_pix_total) {
4864 			mode->crtc_clock = roundup(ret, 1000) / 1000;
4865 		} else {
4866 			dclk_div_factor = mode->crtc_clock / dclk_rate;
4867 			mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000;
4868 		}
4869 		printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock);
4870 	}
4871 
4872 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4873 			RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false);
4874 	vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK,
4875 			RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false);
4876 
4877 	if (cstate->mcu_timing.mcu_pix_total) {
4878 		vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
4879 		vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
4880 				STANDBY_EN_SHIFT, 0, false);
4881 		vop3_mcu_mode_setup(state);
4882 	}
4883 
4884 	return 0;
4885 }
4886 
4887 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win,
4888 			     uint32_t src_w, uint32_t src_h, uint32_t dst_w,
4889 			     uint32_t dst_h)
4890 {
4891 	uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
4892 	uint16_t hscl_filter_mode, vscl_filter_mode;
4893 	uint8_t xgt2 = 0, xgt4 = 0;
4894 	uint8_t ygt2 = 0, ygt4 = 0;
4895 	uint32_t xfac = 0, yfac = 0;
4896 	u32 win_offset = win->reg_offset;
4897 	bool xgt_en = false;
4898 	bool xavg_en = false;
4899 
4900 	if (is_vop3(vop2)) {
4901 		if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) {
4902 			if (src_w >= (8 * dst_w)) {
4903 				xgt4 = 1;
4904 				src_w >>= 2;
4905 			} else if (src_w >= (4 * dst_w)) {
4906 				xgt2 = 1;
4907 				src_w >>= 1;
4908 			}
4909 		} else {
4910 			if (src_w >= (4 * dst_w)) {
4911 				xgt4 = 1;
4912 				src_w >>= 2;
4913 			} else if (src_w >= (2 * dst_w)) {
4914 				xgt2 = 1;
4915 				src_w >>= 1;
4916 			}
4917 		}
4918 	}
4919 
4920 	/**
4921 	 * The rk3528 is processed as 2 pixel/cycle,
4922 	 * so ygt2/ygt4 needs to be triggered in advance to improve performance
4923 	 * when src_w is bigger than 1920.
4924 	 * dst_h / src_h is at [1, 0.65)     ygt2=0; ygt4=0;
4925 	 * dst_h / src_h is at [0.65, 0.35)  ygt2=1; ygt4=0;
4926 	 * dst_h / src_h is at [0.35, 0)     ygt2=0; ygt4=1;
4927 	 */
4928 	if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) {
4929 		if (src_h >= (100 * dst_h / 35)) {
4930 			ygt4 = 1;
4931 			src_h >>= 2;
4932 		} else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) {
4933 			ygt2 = 1;
4934 			src_h >>= 1;
4935 		}
4936 	} else {
4937 		if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) {
4938 			if (src_h >= (8 * dst_h)) {
4939 				ygt4 = 1;
4940 				src_h >>= 2;
4941 			} else if (src_h >= (4 * dst_h)) {
4942 				ygt2 = 1;
4943 				src_h >>= 1;
4944 			}
4945 		} else {
4946 			if (src_h >= (4 * dst_h)) {
4947 				ygt4 = 1;
4948 				src_h >>= 2;
4949 			} else if (src_h >= (2 * dst_h)) {
4950 				ygt2 = 1;
4951 				src_h >>= 1;
4952 			}
4953 		}
4954 	}
4955 
4956 	yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
4957 	yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
4958 
4959 	if (yrgb_hor_scl_mode == SCALE_UP)
4960 		hscl_filter_mode = win->hsu_filter_mode;
4961 	else
4962 		hscl_filter_mode = win->hsd_filter_mode;
4963 
4964 	if (yrgb_ver_scl_mode == SCALE_UP)
4965 		vscl_filter_mode = win->vsu_filter_mode;
4966 	else
4967 		vscl_filter_mode = win->vsd_filter_mode;
4968 
4969 	/*
4970 	 * RK3568 VOP Esmart/Smart dsp_w should be even pixel
4971 	 * at scale down mode
4972 	 */
4973 	if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) {
4974 		printf("win dst_w[%d] should align as 2 pixel\n", dst_w);
4975 		dst_w += 1;
4976 	}
4977 
4978 	if (is_vop3(vop2)) {
4979 		xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true);
4980 		yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false);
4981 
4982 		if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG)
4983 			xavg_en = xgt2 || xgt4;
4984 		else
4985 			xgt_en = xgt2 || xgt4;
4986 
4987 		if (vop2->version == VOP_VERSION_RK3576) {
4988 			bool zme_dering_en = false;
4989 
4990 			if ((yrgb_hor_scl_mode == SCALE_UP &&
4991 			     hscl_filter_mode == VOP2_SCALE_UP_ZME) ||
4992 			    (yrgb_ver_scl_mode == SCALE_UP &&
4993 			     vscl_filter_mode == VOP2_SCALE_UP_ZME))
4994 				zme_dering_en = true;
4995 
4996 			/* Recommended configuration from the algorithm */
4997 			vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset,
4998 				    0x04100d10);
4999 			vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset,
5000 					EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false);
5001 		}
5002 	} else {
5003 		xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w);
5004 		yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h);
5005 	}
5006 
5007 	if (win->type == CLUSTER_LAYER) {
5008 		vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset,
5009 			    yfac << 16 | xfac);
5010 
5011 		if (is_vop3(vop2)) {
5012 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5013 					EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false);
5014 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5015 					EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false);
5016 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5017 					XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
5018 
5019 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5020 					YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT,
5021 					yrgb_hor_scl_mode, false);
5022 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5023 					YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT,
5024 					yrgb_ver_scl_mode, false);
5025 		} else {
5026 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5027 					YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT,
5028 					yrgb_hor_scl_mode, false);
5029 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5030 					YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT,
5031 					yrgb_ver_scl_mode, false);
5032 		}
5033 
5034 		if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) {
5035 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5036 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false);
5037 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5038 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false);
5039 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5040 					AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false);
5041 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5042 					AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false);
5043 		} else {
5044 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5045 					YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false);
5046 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5047 					YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false);
5048 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5049 					AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false);
5050 			vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset,
5051 					AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false);
5052 		}
5053 	} else {
5054 		vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset,
5055 			    yfac << 16 | xfac);
5056 
5057 		if (is_vop3(vop2)) {
5058 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5059 					EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false);
5060 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5061 					EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false);
5062 			vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5063 					XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false);
5064 		}
5065 
5066 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5067 				YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false);
5068 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5069 				YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false);
5070 
5071 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5072 				YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false);
5073 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5074 				YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false);
5075 
5076 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5077 				YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT,
5078 				hscl_filter_mode, false);
5079 		vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset,
5080 				YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT,
5081 				vscl_filter_mode, false);
5082 	}
5083 }
5084 
5085 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win)
5086 {
5087 	u32 win_offset = win->reg_offset;
5088 
5089 	if (win->type == CLUSTER_LAYER) {
5090 		vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK,
5091 				CLUSTER_AXI_ID_SHIFT, win->axi_id, false);
5092 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK,
5093 				CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5094 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK,
5095 				CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5096 	} else {
5097 		vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK,
5098 				ESMART_AXI_ID_SHIFT, win->axi_id, false);
5099 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK,
5100 				ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false);
5101 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK,
5102 				ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false);
5103 	}
5104 }
5105 
5106 static bool vop2_win_dither_up(uint32_t format)
5107 {
5108 	switch (format) {
5109 	case ROCKCHIP_FMT_RGB565:
5110 		return true;
5111 	default:
5112 		return false;
5113 	}
5114 }
5115 
5116 static bool vop2_is_mirror_win(struct vop2_win_data *win)
5117 {
5118 	return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR);
5119 }
5120 
5121 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win)
5122 {
5123 	struct crtc_state *cstate = &state->crtc_state;
5124 	struct connector_state *conn_state = &state->conn_state;
5125 	struct drm_display_mode *mode = &conn_state->mode;
5126 	struct vop2 *vop2 = cstate->private;
5127 	int src_w = cstate->src_rect.w;
5128 	int src_h = cstate->src_rect.h;
5129 	int crtc_x = cstate->crtc_rect.x;
5130 	int crtc_y = cstate->crtc_rect.y;
5131 	int crtc_w = cstate->crtc_rect.w;
5132 	int crtc_h = cstate->crtc_rect.h;
5133 	int xvir = cstate->xvir;
5134 	int y_mirror = 0;
5135 	int csc_mode;
5136 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5137 	/* offset of the right window in splice mode */
5138 	u32 splice_pixel_offset = 0;
5139 	u32 splice_yrgb_offset = 0;
5140 	u32 win_offset = win->reg_offset;
5141 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5142 	bool dither_up;
5143 
5144 	if (win->splice_mode_right) {
5145 		src_w = cstate->right_src_rect.w;
5146 		src_h = cstate->right_src_rect.h;
5147 		crtc_x = cstate->right_crtc_rect.x;
5148 		crtc_y = cstate->right_crtc_rect.y;
5149 		crtc_w = cstate->right_crtc_rect.w;
5150 		crtc_h = cstate->right_crtc_rect.h;
5151 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5152 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5153 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5154 	}
5155 
5156 	act_info = (src_h - 1) << 16;
5157 	act_info |= (src_w - 1) & 0xffff;
5158 
5159 	dsp_info = (crtc_h - 1) << 16;
5160 	dsp_info |= (crtc_w - 1) & 0xffff;
5161 
5162 	dsp_stx = crtc_x;
5163 	dsp_sty = crtc_y;
5164 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5165 
5166 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5167 		y_mirror = 1;
5168 	else
5169 		y_mirror = 0;
5170 
5171 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5172 
5173 	if (vop2->version != VOP_VERSION_RK3568)
5174 		vop2_axi_config(vop2, win);
5175 
5176 	if (y_mirror)
5177 		printf("WARN: y mirror is unsupported by cluster window\n");
5178 
5179 	if (is_vop3(vop2))
5180 		vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset,
5181 				CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT,
5182 				cstate->crtc_id, false);
5183 
5184 	/* rk3588 should set half_blocK_en to 1 in line and tile mode */
5185 	if (vop2->version == VOP_VERSION_RK3588)
5186 		vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset,
5187 				EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false);
5188 
5189 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset,
5190 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5191 			false);
5192 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir);
5193 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset,
5194 		    cstate->dma_addr + splice_yrgb_offset);
5195 
5196 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info);
5197 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info);
5198 	vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st);
5199 
5200 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false);
5201 
5202 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5203 					 CSC_10BIT_DEPTH);
5204 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5205 			CLUSTER_RGB2YUV_EN_SHIFT,
5206 			is_yuv_output(conn_state->bus_format), false);
5207 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK,
5208 			CLUSTER_CSC_MODE_SHIFT, csc_mode, false);
5209 
5210 	dither_up = vop2_win_dither_up(cstate->format);
5211 	vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK,
5212 			CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false);
5213 
5214 	vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false);
5215 
5216 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5217 
5218 	return 0;
5219 }
5220 
5221 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win)
5222 {
5223 	struct crtc_state *cstate = &state->crtc_state;
5224 	struct connector_state *conn_state = &state->conn_state;
5225 	struct drm_display_mode *mode = &conn_state->mode;
5226 	struct vop2 *vop2 = cstate->private;
5227 	int src_w = cstate->src_rect.w;
5228 	int src_h = cstate->src_rect.h;
5229 	int crtc_x = cstate->crtc_rect.x;
5230 	int crtc_y = cstate->crtc_rect.y;
5231 	int crtc_w = cstate->crtc_rect.w;
5232 	int crtc_h = cstate->crtc_rect.h;
5233 	int xvir = cstate->xvir;
5234 	int y_mirror = 0;
5235 	int csc_mode;
5236 	u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty;
5237 	/* offset of the right window in splice mode */
5238 	u32 splice_pixel_offset = 0;
5239 	u32 splice_yrgb_offset = 0;
5240 	u32 win_offset = win->reg_offset;
5241 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5242 	u32 val;
5243 	bool dither_up;
5244 
5245 	if (vop2_is_mirror_win(win)) {
5246 		struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id);
5247 
5248 		if (!source_win) {
5249 			printf("invalid source win id %d\n", win->source_win_id);
5250 			return -ENODEV;
5251 		}
5252 
5253 		val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset);
5254 		if (!(val & BIT(WIN_EN_SHIFT))) {
5255 			printf("WARN: the source win should be enabled before mirror win\n");
5256 			return -EAGAIN;
5257 		}
5258 	}
5259 
5260 	if (win->splice_mode_right) {
5261 		src_w = cstate->right_src_rect.w;
5262 		src_h = cstate->right_src_rect.h;
5263 		crtc_x = cstate->right_crtc_rect.x;
5264 		crtc_y = cstate->right_crtc_rect.y;
5265 		crtc_w = cstate->right_crtc_rect.w;
5266 		crtc_h = cstate->right_crtc_rect.h;
5267 		splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x;
5268 		splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3);
5269 		cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5270 	}
5271 
5272 	/*
5273 	 * This is workaround solution for IC design:
5274 	 * esmart can't support scale down when actual_w % 16 == 1.
5275 	 */
5276 	if (src_w > crtc_w && (src_w & 0xf) == 1) {
5277 		printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w);
5278 		src_w -= 1;
5279 	}
5280 
5281 	act_info = (src_h - 1) << 16;
5282 	act_info |= (src_w - 1) & 0xffff;
5283 
5284 	dsp_info = (crtc_h - 1) << 16;
5285 	dsp_info |= (crtc_w - 1) & 0xffff;
5286 
5287 	dsp_stx = crtc_x;
5288 	dsp_sty = crtc_y;
5289 	dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
5290 
5291 	if (mode->flags & DRM_MODE_FLAG_YMIRROR)
5292 		y_mirror = 1;
5293 	else
5294 		y_mirror = 0;
5295 
5296 	if (is_vop3(vop2)) {
5297 		vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset,
5298 				ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT,
5299 				win->scale_engine_num, false);
5300 		vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5301 				ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5302 				cstate->crtc_id, false);
5303 		vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset,
5304 				ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT,
5305 				0, false);
5306 
5307 		/* Merge esmart1/3 from vp1 post to vp0 */
5308 		if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 &&
5309 		    (win->phys_id == ROCKCHIP_VOP2_ESMART1 ||
5310 		     win->phys_id == ROCKCHIP_VOP2_ESMART3))
5311 			vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset,
5312 					ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT,
5313 					1, false);
5314 	}
5315 
5316 	vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h);
5317 
5318 	if (vop2->version != VOP_VERSION_RK3568)
5319 		vop2_axi_config(vop2, win);
5320 
5321 	if (y_mirror)
5322 		cstate->dma_addr += (src_h - 1) * xvir * 4;
5323 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK,
5324 			YMIRROR_EN_SHIFT, y_mirror, false);
5325 
5326 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset,
5327 			WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format,
5328 			false);
5329 
5330 	if (vop2->version == VOP_VERSION_RK3576)
5331 		vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00);
5332 
5333 	vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir);
5334 	vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset,
5335 		    cstate->dma_addr + splice_yrgb_offset);
5336 
5337 	vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset,
5338 		    act_info);
5339 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset,
5340 		    dsp_info);
5341 	vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st);
5342 
5343 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5344 			WIN_EN_SHIFT, 1, false);
5345 
5346 	csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range,
5347 					 CSC_10BIT_DEPTH);
5348 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK,
5349 			RGB2YUV_EN_SHIFT,
5350 			is_yuv_output(conn_state->bus_format), false);
5351 	vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK,
5352 			CSC_MODE_SHIFT, csc_mode, false);
5353 
5354 	dither_up = vop2_win_dither_up(cstate->format);
5355 	vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK,
5356 			REGION0_DITHER_UP_EN_SHIFT, dither_up, false);
5357 
5358 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5359 
5360 	return 0;
5361 }
5362 
5363 static void vop2_calc_display_rect_for_splice(struct display_state *state)
5364 {
5365 	struct crtc_state *cstate = &state->crtc_state;
5366 	struct connector_state *conn_state = &state->conn_state;
5367 	struct drm_display_mode *mode = &conn_state->mode;
5368 	struct display_rect *src_rect = &cstate->src_rect;
5369 	struct display_rect *dst_rect = &cstate->crtc_rect;
5370 	struct display_rect left_src, left_dst, right_src, right_dst;
5371 	u16 half_hdisplay = mode->crtc_hdisplay >> 1;
5372 	int left_src_w, left_dst_w, right_dst_w;
5373 
5374 	left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x;
5375 	if (left_dst_w < 0)
5376 		left_dst_w = 0;
5377 	right_dst_w = dst_rect->w - left_dst_w;
5378 
5379 	if (!right_dst_w)
5380 		left_src_w = src_rect->w;
5381 	else
5382 		left_src_w = src_rect->x + src_rect->w - src_rect->w / 2;
5383 
5384 	left_src.x = src_rect->x;
5385 	left_src.w = left_src_w;
5386 	left_dst.x = dst_rect->x;
5387 	left_dst.w = left_dst_w;
5388 	right_src.x = left_src.x + left_src.w;
5389 	right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w;
5390 	right_dst.x = dst_rect->x + left_dst_w - half_hdisplay;
5391 	right_dst.w = right_dst_w;
5392 
5393 	left_src.y = src_rect->y;
5394 	left_src.h = src_rect->h;
5395 	left_dst.y = dst_rect->y;
5396 	left_dst.h = dst_rect->h;
5397 	right_src.y = src_rect->y;
5398 	right_src.h = src_rect->h;
5399 	right_dst.y = dst_rect->y;
5400 	right_dst.h = dst_rect->h;
5401 
5402 	memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect));
5403 	memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect));
5404 	memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect));
5405 	memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect));
5406 }
5407 
5408 static int rockchip_vop2_set_plane(struct display_state *state)
5409 {
5410 	struct crtc_state *cstate = &state->crtc_state;
5411 	struct vop2 *vop2 = cstate->private;
5412 	struct vop2_win_data *win_data;
5413 	struct vop2_win_data *splice_win_data;
5414 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5415 	char plane_name[10] = {0};
5416 	int ret;
5417 
5418 	if (cstate->crtc_rect.w > cstate->max_output.width) {
5419 		printf("ERROR: output w[%d] exceeded max width[%d]\n",
5420 		       cstate->crtc_rect.w, cstate->max_output.width);
5421 		return -EINVAL;
5422 	}
5423 
5424 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5425 	if (!win_data) {
5426 		printf("invalid win id %d\n", primary_plane_id);
5427 		return -ENODEV;
5428 	}
5429 
5430 	/* ignore some plane register according vop3 esmart lb mode */
5431 	if (vop3_ignore_plane(vop2, win_data))
5432 		return -EACCES;
5433 
5434 	if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) {
5435 		if (vop2_power_domain_on(vop2, win_data->pd_id))
5436 			printf("open vp%d plane pd fail\n", cstate->crtc_id);
5437 	}
5438 
5439 	if (cstate->splice_mode) {
5440 		if (win_data->splice_win_id) {
5441 			splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id);
5442 			splice_win_data->splice_mode_right = true;
5443 
5444 			if (vop2_power_domain_on(vop2, splice_win_data->pd_id))
5445 				printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id);
5446 
5447 			vop2_calc_display_rect_for_splice(state);
5448 			if (win_data->type == CLUSTER_LAYER)
5449 				vop2_set_cluster_win(state, splice_win_data);
5450 			else
5451 				vop2_set_smart_win(state, splice_win_data);
5452 		} else {
5453 			printf("ERROR: splice mode is unsupported by plane %s\n",
5454 			       get_plane_name(primary_plane_id, plane_name));
5455 			return -EINVAL;
5456 		}
5457 	}
5458 
5459 	if (win_data->type == CLUSTER_LAYER)
5460 		ret = vop2_set_cluster_win(state, win_data);
5461 	else
5462 		ret = vop2_set_smart_win(state, win_data);
5463 	if (ret)
5464 		return ret;
5465 
5466 	printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n",
5467 		cstate->crtc_id, get_plane_name(primary_plane_id, plane_name),
5468 		cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h,
5469 		cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format,
5470 		cstate->dma_addr);
5471 
5472 	return 0;
5473 }
5474 
5475 static int rockchip_vop2_prepare(struct display_state *state)
5476 {
5477 	return 0;
5478 }
5479 
5480 static void vop2_dsc_cfg_done(struct display_state *state)
5481 {
5482 	struct connector_state *conn_state = &state->conn_state;
5483 	struct crtc_state *cstate = &state->crtc_state;
5484 	struct vop2 *vop2 = cstate->private;
5485 	u8 dsc_id = cstate->dsc_id;
5486 	u32 ctrl_regs_offset = (dsc_id * 0x30);
5487 
5488 	if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) {
5489 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK,
5490 				DSC_CFG_DONE_SHIFT, 1, false);
5491 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK,
5492 				DSC_CFG_DONE_SHIFT, 1, false);
5493 	} else {
5494 		vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK,
5495 				DSC_CFG_DONE_SHIFT, 1, false);
5496 	}
5497 }
5498 
5499 static int rockchip_vop2_enable(struct display_state *state)
5500 {
5501 	struct crtc_state *cstate = &state->crtc_state;
5502 	struct vop2 *vop2 = cstate->private;
5503 	u32 vp_offset = (cstate->crtc_id * 0x100);
5504 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5505 
5506 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5507 			STANDBY_EN_SHIFT, 0, false);
5508 
5509 	if (cstate->splice_mode)
5510 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5511 
5512 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5513 
5514 	if (cstate->dsc_enable)
5515 		vop2_dsc_cfg_done(state);
5516 
5517 	if (cstate->mcu_timing.mcu_pix_total)
5518 		vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK,
5519 				MCU_HOLD_MODE_SHIFT, 0, false);
5520 
5521 	return 0;
5522 }
5523 
5524 static int rockchip_vop2_disable(struct display_state *state)
5525 {
5526 	struct crtc_state *cstate = &state->crtc_state;
5527 	struct vop2 *vop2 = cstate->private;
5528 	u32 vp_offset = (cstate->crtc_id * 0x100);
5529 	u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16);
5530 
5531 	vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK,
5532 			STANDBY_EN_SHIFT, 1, false);
5533 
5534 	if (cstate->splice_mode)
5535 		cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16);
5536 
5537 	vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done);
5538 
5539 	return 0;
5540 }
5541 
5542 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane)
5543 {
5544 	struct crtc_state *cstate = &state->crtc_state;
5545 	struct vop2 *vop2 = cstate->private;
5546 	int i = 0;
5547 	int correct_cursor_plane = -1;
5548 	int plane_type = -1;
5549 
5550 	if (cursor_plane < 0)
5551 		return -1;
5552 
5553 	if (plane_mask & (1 << cursor_plane))
5554 		return cursor_plane;
5555 
5556 	/* Get current cursor plane type */
5557 	for (i = 0; i < vop2->data->nr_layers; i++) {
5558 		if (vop2->data->plane_table[i].plane_id == cursor_plane) {
5559 			plane_type = vop2->data->plane_table[i].plane_type;
5560 			break;
5561 		}
5562 	}
5563 
5564 	/* Get the other same plane type plane id */
5565 	for (i = 0; i < vop2->data->nr_layers; i++) {
5566 		if (vop2->data->plane_table[i].plane_type == plane_type &&
5567 		    vop2->data->plane_table[i].plane_id != cursor_plane) {
5568 			correct_cursor_plane = vop2->data->plane_table[i].plane_id;
5569 			break;
5570 		}
5571 	}
5572 
5573 	/* To check whether the new correct_cursor_plane is attach to current vp */
5574 	if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) {
5575 		printf("error: faild to find correct plane as cursor plane\n");
5576 		return -1;
5577 	}
5578 
5579 	printf("vp%d adjust cursor plane from %d to %d\n",
5580 	       cstate->crtc_id, cursor_plane, correct_cursor_plane);
5581 
5582 	return correct_cursor_plane;
5583 }
5584 
5585 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob)
5586 {
5587 	struct crtc_state *cstate = &state->crtc_state;
5588 	struct vop2 *vop2 = cstate->private;
5589 	ofnode vp_node;
5590 	struct device_node *port_parent_node = cstate->ports_node;
5591 	static bool vop_fix_dts;
5592 	const char *path;
5593 	u32 plane_mask = 0;
5594 	int vp_id = 0;
5595 	int cursor_plane_id = -1;
5596 
5597 	if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528)
5598 		return 0;
5599 
5600 	ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) {
5601 		path = vp_node.np->full_name;
5602 		plane_mask = vop2->vp_plane_mask[vp_id].plane_mask;
5603 
5604 		if (cstate->crtc->assign_plane)
5605 			continue;
5606 		cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask,
5607 								 cstate->crtc->vps[vp_id].cursor_plane);
5608 		printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n",
5609 		       vp_id, plane_mask,
5610 		       vop2->vp_plane_mask[vp_id].primary_plane_id,
5611 		       cursor_plane_id);
5612 
5613 		do_fixup_by_path_u32(blob, path, "rockchip,plane-mask",
5614 				     plane_mask, 1);
5615 		do_fixup_by_path_u32(blob, path, "rockchip,primary-plane",
5616 				     vop2->vp_plane_mask[vp_id].primary_plane_id, 1);
5617 		if (cursor_plane_id >= 0)
5618 			do_fixup_by_path_u32(blob, path, "cursor-win-id",
5619 					     cursor_plane_id, 1);
5620 		vp_id++;
5621 	}
5622 
5623 	vop_fix_dts = true;
5624 
5625 	return 0;
5626 }
5627 
5628 static int rockchip_vop2_check(struct display_state *state)
5629 {
5630 	struct crtc_state *cstate = &state->crtc_state;
5631 	struct rockchip_crtc *crtc = cstate->crtc;
5632 
5633 	if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) {
5634 		printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id);
5635 		return -ENOTSUPP;
5636 	}
5637 
5638 	if (cstate->splice_mode) {
5639 		crtc->splice_mode = true;
5640 		crtc->splice_crtc_id = cstate->splice_crtc_id;
5641 	}
5642 
5643 	return 0;
5644 }
5645 
5646 static int rockchip_vop2_mode_valid(struct display_state *state)
5647 {
5648 	struct connector_state *conn_state = &state->conn_state;
5649 	struct crtc_state *cstate = &state->crtc_state;
5650 	struct drm_display_mode *mode = &conn_state->mode;
5651 	struct videomode vm;
5652 
5653 	drm_display_mode_to_videomode(mode, &vm);
5654 
5655 	if (vm.hactive < 32 || vm.vactive < 32 ||
5656 	    (vm.hfront_porch * vm.hsync_len * vm.hback_porch *
5657 	     vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) {
5658 		printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id);
5659 		return -EINVAL;
5660 	}
5661 
5662 	return 0;
5663 }
5664 
5665 static int rockchip_vop2_mode_fixup(struct display_state *state)
5666 {
5667 	struct connector_state *conn_state = &state->conn_state;
5668 	struct rockchip_connector *conn = conn_state->connector;
5669 	struct drm_display_mode *mode = &conn_state->mode;
5670 	struct crtc_state *cstate = &state->crtc_state;
5671 	struct vop2 *vop2 = cstate->private;
5672 
5673 	if (conn_state->secondary) {
5674 		if (!(conn->dual_channel_mode &&
5675 		      conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) &&
5676 		    conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS)
5677 			drm_mode_convert_to_split_mode(mode);
5678 	}
5679 
5680 	drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE);
5681 
5682 	/*
5683 	 * For RK3568 and RK3588, the hactive of video timing must
5684 	 * be 4-pixel aligned.
5685 	 */
5686 	if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) {
5687 		if (mode->crtc_hdisplay % 4) {
5688 			int old_hdisplay = mode->crtc_hdisplay;
5689 			int align = 4 - (mode->crtc_hdisplay % 4);
5690 
5691 			mode->crtc_hdisplay += align;
5692 			mode->crtc_hsync_start += align;
5693 			mode->crtc_hsync_end += align;
5694 			mode->crtc_htotal += align;
5695 
5696 			printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n",
5697 			       old_hdisplay, mode->hdisplay);
5698 		}
5699 	}
5700 
5701 	/*
5702 	 * For RK3576 YUV420 output, hden signal introduce one cycle delay,
5703 	 * so we need to adjust hfp and hbp to compatible with this design.
5704 	 */
5705 	if (vop2->version == VOP_VERSION_RK3576 &&
5706 	    conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) {
5707 		mode->crtc_hsync_start += 2;
5708 		mode->crtc_hsync_end += 2;
5709 	}
5710 
5711 	if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656)
5712 		mode->crtc_clock *= 2;
5713 
5714 	/*
5715 	 * For RK3528, the path of CVBS output is like:
5716 	 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC
5717 	 * The vop2 dclk should be four times crtc_clock for CVBS sampling
5718 	 * clock needs.
5719 	 */
5720 	if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656)
5721 		mode->crtc_clock *= 4;
5722 
5723 	mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format);
5724 	if (cstate->mcu_timing.mcu_pix_total)
5725 		mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1;
5726 
5727 	return 0;
5728 }
5729 
5730 #define FRAC_16_16(mult, div)	(((mult) << 16) / (div))
5731 
5732 static int rockchip_vop2_plane_check(struct display_state *state)
5733 {
5734 	struct crtc_state *cstate = &state->crtc_state;
5735 	struct vop2 *vop2 = cstate->private;
5736 	struct display_rect *src = &cstate->src_rect;
5737 	struct display_rect *dst = &cstate->crtc_rect;
5738 	struct vop2_win_data *win_data;
5739 	int min_scale, max_scale;
5740 	int hscale, vscale;
5741 	u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id;
5742 
5743 	win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id);
5744 	if (!win_data) {
5745 		printf("ERROR: invalid win id %d\n", primary_plane_id);
5746 		return -ENODEV;
5747 	}
5748 
5749 	min_scale = FRAC_16_16(1, win_data->max_downscale_factor);
5750 	max_scale = FRAC_16_16(win_data->max_upscale_factor, 1);
5751 
5752 	hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale);
5753 	vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale);
5754 	if (hscale < 0 || vscale < 0) {
5755 		printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name);
5756 		return -ERANGE;
5757 		}
5758 
5759 	return 0;
5760 }
5761 
5762 static int rockchip_vop2_apply_soft_te(struct display_state *state)
5763 {
5764 	__maybe_unused struct connector_state *conn_state = &state->conn_state;
5765 	struct crtc_state *cstate = &state->crtc_state;
5766 	struct vop2 *vop2 = cstate->private;
5767 	u32 vp_offset = (cstate->crtc_id * 0x100);
5768 	int val = 0;
5769 	int ret = 0;
5770 
5771 	ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val,
5772 				 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000);
5773 	if (!ret) {
5774 #ifndef CONFIG_SPL_BUILD
5775 		ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5776 					 !val, 50 * 1000);
5777 		if (!ret) {
5778 			ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val,
5779 						 val, 50 * 1000);
5780 			if (!ret) {
5781 				vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset,
5782 						EN_MASK, EDPI_WMS_FS, 1, false);
5783 			} else {
5784 				printf("ERROR: vp%d wait for active TE signal timeout\n",
5785 				       cstate->crtc_id);
5786 				return ret;
5787 			}
5788 		} else {
5789 			printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id);
5790 			return ret;
5791 		}
5792 #endif
5793 	} else {
5794 		printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id);
5795 		return ret;
5796 	}
5797 
5798 	return 0;
5799 }
5800 
5801 static int rockchip_vop2_regs_dump(struct display_state *state)
5802 {
5803 	struct crtc_state *cstate = &state->crtc_state;
5804 	struct vop2 *vop2 = cstate->private;
5805 	const struct vop2_data *vop2_data = vop2->data;
5806 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5807 	u32 len = 128;
5808 	u32 n, i, j;
5809 	u32 base;
5810 
5811 	if (!cstate->crtc->active)
5812 		return -EINVAL;
5813 
5814 	n = vop2_data->dump_regs_size;
5815 	for (i = 0; i < n; i++) {
5816 		base = regs[i].offset;
5817 		len = 128;
5818 		if (regs[i].size)
5819 			len = min(len, regs[i].size >> 2);
5820 		printf("\n%s:\n", regs[i].name);
5821 		for (j = 0; j < len;) {
5822 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5823 			       vop2_readl(vop2, base + (4 * j)),
5824 			       vop2_readl(vop2, base + (4 * (j + 1))),
5825 			       vop2_readl(vop2, base + (4 * (j + 2))),
5826 			       vop2_readl(vop2, base + (4 * (j + 3))));
5827 			j += 4;
5828 		}
5829 	}
5830 
5831 	return 0;
5832 }
5833 
5834 static int rockchip_vop2_active_regs_dump(struct display_state *state)
5835 {
5836 	struct crtc_state *cstate = &state->crtc_state;
5837 	struct vop2 *vop2 = cstate->private;
5838 	const struct vop2_data *vop2_data = vop2->data;
5839 	const struct vop2_dump_regs *regs = vop2_data->dump_regs;
5840 	u32 len = 128;
5841 	u32 n, i, j;
5842 	u32 base;
5843 	bool enable_state;
5844 
5845 	if (!cstate->crtc->active)
5846 		return -EINVAL;
5847 
5848 	n = vop2_data->dump_regs_size;
5849 	for (i = 0; i < n; i++) {
5850 		if (regs[i].state_mask) {
5851 			enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) &
5852 				       regs[i].state_mask;
5853 			if (enable_state != regs[i].enable_state)
5854 				continue;
5855 		}
5856 
5857 		base = regs[i].offset;
5858 		len = 128;
5859 		if (regs[i].size)
5860 			len = min(len, regs[i].size >> 2);
5861 		printf("\n%s:\n", regs[i].name);
5862 		for (j = 0; j < len;) {
5863 			printf("%08lx:  %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4,
5864 			       vop2_readl(vop2, base + (4 * j)),
5865 			       vop2_readl(vop2, base + (4 * (j + 1))),
5866 			       vop2_readl(vop2, base + (4 * (j + 2))),
5867 			       vop2_readl(vop2, base + (4 * (j + 3))));
5868 			j += 4;
5869 		}
5870 	}
5871 
5872 	return 0;
5873 }
5874 
5875 static struct vop2_dump_regs rk3528_dump_regs[] = {
5876 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
5877 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
5878 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5879 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5880 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
5881 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
5882 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
5883 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
5884 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
5885 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
5886 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
5887 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
5888 	{ RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1},
5889 };
5890 
5891 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
5892 	ROCKCHIP_VOP2_ESMART0,
5893 	ROCKCHIP_VOP2_ESMART1,
5894 	ROCKCHIP_VOP2_ESMART2,
5895 	ROCKCHIP_VOP2_ESMART3,
5896 };
5897 
5898 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
5899 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
5900 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
5901 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
5902 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
5903 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
5904 };
5905 
5906 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
5907 	{ /* one display policy for hdmi */
5908 		{/* main display */
5909 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5910 			.attached_layers_nr = 4,
5911 			.attached_layers = {
5912 				  ROCKCHIP_VOP2_CLUSTER0,
5913 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2
5914 				},
5915 		},
5916 		{/* second display */},
5917 		{/* third  display */},
5918 		{/* fourth display */},
5919 	},
5920 
5921 	{ /* two display policy */
5922 		{/* main display */
5923 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
5924 			.attached_layers_nr = 3,
5925 			.attached_layers = {
5926 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
5927 				},
5928 		},
5929 
5930 		{/* second display */
5931 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5932 			.attached_layers_nr = 2,
5933 			.attached_layers = {
5934 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5935 				},
5936 		},
5937 		{/* third  display */},
5938 		{/* fourth display */},
5939 	},
5940 
5941 	{ /* one display policy for cvbs */
5942 		{/* main display */
5943 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
5944 			.attached_layers_nr = 2,
5945 			.attached_layers = {
5946 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
5947 				},
5948 		},
5949 		{/* second display */},
5950 		{/* third  display */},
5951 		{/* fourth display */},
5952 	},
5953 
5954 	{/* reserved */},
5955 };
5956 
5957 static struct vop2_win_data rk3528_win_data[5] = {
5958 	{
5959 		.name = "Esmart0",
5960 		.phys_id = ROCKCHIP_VOP2_ESMART0,
5961 		.type = ESMART_LAYER,
5962 		.win_sel_port_offset = 8,
5963 		.layer_sel_win_id = { 1, 0xff, 0xff, 0xff },
5964 		.reg_offset = 0,
5965 		.axi_id = 0,
5966 		.axi_yrgb_id = 0x06,
5967 		.axi_uv_id = 0x07,
5968 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5969 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5970 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5971 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5972 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5973 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5974 		.max_upscale_factor = 8,
5975 		.max_downscale_factor = 8,
5976 	},
5977 
5978 	{
5979 		.name = "Esmart1",
5980 		.phys_id = ROCKCHIP_VOP2_ESMART1,
5981 		.type = ESMART_LAYER,
5982 		.win_sel_port_offset = 10,
5983 		.layer_sel_win_id = { 2, 0xff, 0xff, 0xff },
5984 		.reg_offset = 0x200,
5985 		.axi_id = 0,
5986 		.axi_yrgb_id = 0x08,
5987 		.axi_uv_id = 0x09,
5988 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
5989 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5990 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
5991 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
5992 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
5993 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
5994 		.max_upscale_factor = 8,
5995 		.max_downscale_factor = 8,
5996 	},
5997 
5998 	{
5999 		.name = "Esmart2",
6000 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6001 		.type = ESMART_LAYER,
6002 		.win_sel_port_offset = 12,
6003 		.layer_sel_win_id = { 3, 0, 0xff, 0xff },
6004 		.reg_offset = 0x400,
6005 		.axi_id = 0,
6006 		.axi_yrgb_id = 0x0a,
6007 		.axi_uv_id = 0x0b,
6008 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6009 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6010 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6011 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6012 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6013 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6014 		.max_upscale_factor = 8,
6015 		.max_downscale_factor = 8,
6016 	},
6017 
6018 	{
6019 		.name = "Esmart3",
6020 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6021 		.type = ESMART_LAYER,
6022 		.win_sel_port_offset = 14,
6023 		.layer_sel_win_id = { 0xff, 1, 0xff, 0xff },
6024 		.reg_offset = 0x600,
6025 		.axi_id = 0,
6026 		.axi_yrgb_id = 0x0c,
6027 		.axi_uv_id = 0x0d,
6028 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6029 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6030 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6031 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6032 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6033 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,	/* gt only */
6034 		.max_upscale_factor = 8,
6035 		.max_downscale_factor = 8,
6036 	},
6037 
6038 	{
6039 		.name = "Cluster0",
6040 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6041 		.type = CLUSTER_LAYER,
6042 		.win_sel_port_offset = 0,
6043 		.layer_sel_win_id = { 0, 0xff, 0xff, 0xff },
6044 		.reg_offset = 0,
6045 		.axi_id = 0,
6046 		.axi_yrgb_id = 0x02,
6047 		.axi_uv_id = 0x03,
6048 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6049 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6050 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6051 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6052 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6053 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,	/* gt or avg */
6054 		.max_upscale_factor = 8,
6055 		.max_downscale_factor = 8,
6056 	},
6057 };
6058 
6059 static struct vop2_vp_data rk3528_vp_data[2] = {
6060 	{
6061 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM |
6062 			   VOP_FEATURE_POST_CSC,
6063 		.max_output = {4096, 4096},
6064 		.layer_mix_dly = 6,
6065 		.hdr_mix_dly = 2,
6066 		.win_dly = 8,
6067 	},
6068 	{
6069 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6070 		.max_output = {1920, 1080},
6071 		.layer_mix_dly = 2,
6072 		.hdr_mix_dly = 0,
6073 		.win_dly = 8,
6074 	},
6075 };
6076 
6077 const struct vop2_data rk3528_vop = {
6078 	.version = VOP_VERSION_RK3528,
6079 	.nr_vps = 2,
6080 	.vp_data = rk3528_vp_data,
6081 	.win_data = rk3528_win_data,
6082 	.plane_mask = rk3528_vp_plane_mask[0],
6083 	.plane_table = rk3528_plane_table,
6084 	.vp_primary_plane_order = rk3528_vp_primary_plane_order,
6085 	.nr_layers = 5,
6086 	.nr_mixers = 3,
6087 	.nr_gammas = 2,
6088 	.esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE,
6089 	.dump_regs = rk3528_dump_regs,
6090 	.dump_regs_size = ARRAY_SIZE(rk3528_dump_regs),
6091 };
6092 
6093 static struct vop2_dump_regs rk3562_dump_regs[] = {
6094 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6095 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 },
6096 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6097 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6098 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6099 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6100 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6101 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6102 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 },
6103 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 },
6104 };
6105 
6106 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6107 	ROCKCHIP_VOP2_ESMART0,
6108 	ROCKCHIP_VOP2_ESMART1,
6109 	ROCKCHIP_VOP2_ESMART2,
6110 	ROCKCHIP_VOP2_ESMART3,
6111 };
6112 
6113 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6114 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6115 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6116 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6117 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6118 };
6119 
6120 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6121 	{ /* one display policy for hdmi */
6122 		{/* main display */
6123 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6124 			.attached_layers_nr = 4,
6125 			.attached_layers = {
6126 				  ROCKCHIP_VOP2_ESMART0,  ROCKCHIP_VOP2_ESMART1,
6127 				  ROCKCHIP_VOP2_ESMART2,  ROCKCHIP_VOP2_ESMART3
6128 				},
6129 		},
6130 		{/* second display */},
6131 		{/* third  display */},
6132 		{/* fourth display */},
6133 	},
6134 
6135 	{ /* two display policy */
6136 		{/* main display */
6137 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6138 			.attached_layers_nr = 2,
6139 			.attached_layers = {
6140 				  ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1
6141 				},
6142 		},
6143 
6144 		{/* second display */
6145 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6146 			.attached_layers_nr = 2,
6147 			.attached_layers = {
6148 				  ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3
6149 				},
6150 		},
6151 		{/* third  display */},
6152 		{/* fourth display */},
6153 	},
6154 
6155 	{/* reserved */},
6156 };
6157 
6158 static struct vop2_win_data rk3562_win_data[4] = {
6159 	{
6160 		.name = "Esmart0",
6161 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6162 		.type = ESMART_LAYER,
6163 		.win_sel_port_offset = 8,
6164 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6165 		.reg_offset = 0,
6166 		.axi_id = 0,
6167 		.axi_yrgb_id = 0x02,
6168 		.axi_uv_id = 0x03,
6169 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6170 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6171 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6172 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6173 		.max_upscale_factor = 8,
6174 		.max_downscale_factor = 8,
6175 	},
6176 
6177 	{
6178 		.name = "Esmart1",
6179 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6180 		.type = ESMART_LAYER,
6181 		.win_sel_port_offset = 10,
6182 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6183 		.reg_offset = 0x200,
6184 		.axi_id = 0,
6185 		.axi_yrgb_id = 0x04,
6186 		.axi_uv_id = 0x05,
6187 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6188 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6189 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6190 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6191 		.max_upscale_factor = 8,
6192 		.max_downscale_factor = 8,
6193 	},
6194 
6195 	{
6196 		.name = "Esmart2",
6197 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6198 		.type = ESMART_LAYER,
6199 		.win_sel_port_offset = 12,
6200 		.layer_sel_win_id = { 2, 2, 0xff, 0xff },
6201 		.reg_offset = 0x400,
6202 		.axi_id = 0,
6203 		.axi_yrgb_id = 0x06,
6204 		.axi_uv_id = 0x07,
6205 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6206 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6207 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6208 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6209 		.max_upscale_factor = 8,
6210 		.max_downscale_factor = 8,
6211 	},
6212 
6213 	{
6214 		.name = "Esmart3",
6215 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6216 		.type = ESMART_LAYER,
6217 		.win_sel_port_offset = 14,
6218 		.layer_sel_win_id = { 3, 3, 0xff, 0xff },
6219 		.reg_offset = 0x600,
6220 		.axi_id = 0,
6221 		.axi_yrgb_id = 0x08,
6222 		.axi_uv_id = 0x0d,
6223 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6224 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6225 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6226 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6227 		.max_upscale_factor = 8,
6228 		.max_downscale_factor = 8,
6229 	},
6230 };
6231 
6232 static struct vop2_vp_data rk3562_vp_data[2] = {
6233 	{
6234 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6235 		.max_output = {2048, 4096},
6236 		.win_dly = 8,
6237 		.layer_mix_dly = 8,
6238 	},
6239 	{
6240 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6241 		.max_output = {2048, 1080},
6242 		.win_dly = 8,
6243 		.layer_mix_dly = 8,
6244 	},
6245 };
6246 
6247 const struct vop2_data rk3562_vop = {
6248 	.version = VOP_VERSION_RK3562,
6249 	.nr_vps = 2,
6250 	.vp_data = rk3562_vp_data,
6251 	.win_data = rk3562_win_data,
6252 	.plane_mask = rk3562_vp_plane_mask[0],
6253 	.plane_table = rk3562_plane_table,
6254 	.vp_primary_plane_order = rk3562_vp_primary_plane_order,
6255 	.nr_layers = 4,
6256 	.nr_mixers = 3,
6257 	.nr_gammas = 2,
6258 	.esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE,
6259 	.dump_regs = rk3562_dump_regs,
6260 	.dump_regs_size = ARRAY_SIZE(rk3562_dump_regs),
6261 };
6262 
6263 static struct vop2_dump_regs rk3568_dump_regs[] = {
6264 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6265 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6266 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6267 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6268 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6269 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6270 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6271 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6272 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6273 	{ RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6274 	{ RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6275 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6276 };
6277 
6278 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6279 	ROCKCHIP_VOP2_SMART0,
6280 	ROCKCHIP_VOP2_SMART1,
6281 	ROCKCHIP_VOP2_ESMART0,
6282 	ROCKCHIP_VOP2_ESMART1,
6283 };
6284 
6285 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6286 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6287 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6288 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6289 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6290 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6291 	{ROCKCHIP_VOP2_SMART0, SMART_LAYER},
6292 };
6293 
6294 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6295 	{ /* one display policy */
6296 		{/* main display */
6297 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6298 			.attached_layers_nr = 6,
6299 			.attached_layers = {
6300 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0,
6301 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6302 				},
6303 		},
6304 		{/* second display */},
6305 		{/* third  display */},
6306 		{/* fourth display */},
6307 	},
6308 
6309 	{ /* two display policy */
6310 		{/* main display */
6311 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6312 			.attached_layers_nr = 3,
6313 			.attached_layers = {
6314 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6315 				},
6316 		},
6317 
6318 		{/* second display */
6319 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6320 			.attached_layers_nr = 3,
6321 			.attached_layers = {
6322 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1
6323 				},
6324 		},
6325 		{/* third  display */},
6326 		{/* fourth display */},
6327 	},
6328 
6329 	{ /* three display policy */
6330 		{/* main display */
6331 			.primary_plane_id = ROCKCHIP_VOP2_SMART0,
6332 			.attached_layers_nr = 3,
6333 			.attached_layers = {
6334 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0
6335 				},
6336 		},
6337 
6338 		{/* second display */
6339 			.primary_plane_id = ROCKCHIP_VOP2_SMART1,
6340 			.attached_layers_nr = 2,
6341 			.attached_layers = {
6342 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1
6343 				},
6344 		},
6345 
6346 		{/* third  display */
6347 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6348 			.attached_layers_nr = 1,
6349 			.attached_layers = { ROCKCHIP_VOP2_ESMART1 },
6350 		},
6351 
6352 		{/* fourth display */},
6353 	},
6354 
6355 	{/* reserved for four display policy */},
6356 };
6357 
6358 static struct vop2_win_data rk3568_win_data[6] = {
6359 	{
6360 		.name = "Cluster0",
6361 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6362 		.type = CLUSTER_LAYER,
6363 		.win_sel_port_offset = 0,
6364 		.layer_sel_win_id = { 0, 0, 0, 0xff },
6365 		.reg_offset = 0,
6366 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6367 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6368 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6369 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6370 		.max_upscale_factor = 4,
6371 		.max_downscale_factor = 4,
6372 	},
6373 
6374 	{
6375 		.name = "Cluster1",
6376 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6377 		.type = CLUSTER_LAYER,
6378 		.win_sel_port_offset = 1,
6379 		.layer_sel_win_id = { 1, 1, 1, 0xff },
6380 		.reg_offset = 0x200,
6381 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6382 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6383 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6384 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6385 		.max_upscale_factor = 4,
6386 		.max_downscale_factor = 4,
6387 		.source_win_id = ROCKCHIP_VOP2_CLUSTER0,
6388 		.feature = WIN_FEATURE_MIRROR,
6389 	},
6390 
6391 	{
6392 		.name = "Esmart0",
6393 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6394 		.type = ESMART_LAYER,
6395 		.win_sel_port_offset = 4,
6396 		.layer_sel_win_id = { 2, 2, 2, 0xff },
6397 		.reg_offset = 0,
6398 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6399 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6400 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6401 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6402 		.max_upscale_factor = 8,
6403 		.max_downscale_factor = 8,
6404 	},
6405 
6406 	{
6407 		.name = "Esmart1",
6408 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6409 		.type = ESMART_LAYER,
6410 		.win_sel_port_offset = 5,
6411 		.layer_sel_win_id = { 6, 6, 6, 0xff },
6412 		.reg_offset = 0x200,
6413 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6414 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6415 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6416 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6417 		.max_upscale_factor = 8,
6418 		.max_downscale_factor = 8,
6419 		.source_win_id = ROCKCHIP_VOP2_ESMART0,
6420 		.feature = WIN_FEATURE_MIRROR,
6421 	},
6422 
6423 	{
6424 		.name = "Smart0",
6425 		.phys_id = ROCKCHIP_VOP2_SMART0,
6426 		.type = SMART_LAYER,
6427 		.win_sel_port_offset = 6,
6428 		.layer_sel_win_id = { 3, 3, 3, 0xff },
6429 		.reg_offset = 0x400,
6430 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6431 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6432 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6433 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6434 		.max_upscale_factor = 8,
6435 		.max_downscale_factor = 8,
6436 	},
6437 
6438 	{
6439 		.name = "Smart1",
6440 		.phys_id = ROCKCHIP_VOP2_SMART1,
6441 		.type = SMART_LAYER,
6442 		.win_sel_port_offset = 7,
6443 		.layer_sel_win_id = { 7, 7, 7, 0xff },
6444 		.reg_offset = 0x600,
6445 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6446 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6447 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6448 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6449 		.max_upscale_factor = 8,
6450 		.max_downscale_factor = 8,
6451 		.source_win_id = ROCKCHIP_VOP2_SMART0,
6452 		.feature = WIN_FEATURE_MIRROR,
6453 	},
6454 };
6455 
6456 static struct vop2_vp_data rk3568_vp_data[3] = {
6457 	{
6458 		.feature = VOP_FEATURE_OUTPUT_10BIT,
6459 		.pre_scan_max_dly = 42,
6460 		.max_output = {4096, 2304},
6461 	},
6462 	{
6463 		.feature = 0,
6464 		.pre_scan_max_dly = 40,
6465 		.max_output = {2048, 1536},
6466 	},
6467 	{
6468 		.feature = 0,
6469 		.pre_scan_max_dly = 40,
6470 		.max_output = {1920, 1080},
6471 	},
6472 };
6473 
6474 const struct vop2_data rk3568_vop = {
6475 	.version = VOP_VERSION_RK3568,
6476 	.nr_vps = 3,
6477 	.vp_data = rk3568_vp_data,
6478 	.win_data = rk3568_win_data,
6479 	.plane_mask = rk356x_vp_plane_mask[0],
6480 	.plane_table = rk356x_plane_table,
6481 	.vp_primary_plane_order = rk3568_vp_primary_plane_order,
6482 	.nr_layers = 6,
6483 	.nr_mixers = 5,
6484 	.nr_gammas = 1,
6485 	.dump_regs = rk3568_dump_regs,
6486 	.dump_regs_size = ARRAY_SIZE(rk3568_dump_regs),
6487 };
6488 
6489 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = {
6490 	ROCKCHIP_VOP2_ESMART0,
6491 	ROCKCHIP_VOP2_ESMART1,
6492 	ROCKCHIP_VOP2_ESMART2,
6493 };
6494 
6495 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6496 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6497 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6498 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6499 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6500 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6501 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6502 };
6503 
6504 static struct vop2_dump_regs rk3576_dump_regs[] = {
6505 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 },
6506 	{ RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 },
6507 	{ RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 },
6508 	{ RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 },
6509 	{ RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 },
6510 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6511 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6512 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 },
6513 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6514 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 },
6515 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6516 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 },
6517 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 },
6518 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 },
6519 	{ RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 },
6520 };
6521 
6522 /*
6523  * RK3576 VOP with 2 Cluster win and 4 Esmart win.
6524  * Every Esmart win support 4 multi-region.
6525  * VP0 can use Cluster0/1 and Esmart0/2
6526  * VP1 can use Cluster0/1 and Esmart1/3
6527  * VP2 can use Esmart0/1/2/3
6528  *
6529  * Scale filter mode:
6530  *
6531  * * Cluster:
6532  * * Support prescale down:
6533  * * H/V: gt2/avg2 or gt4/avg4
6534  * * After prescale down:
6535  *      * nearest-neighbor/bilinear/multi-phase filter for scale up
6536  *      * nearest-neighbor/bilinear/multi-phase filter for scale down
6537  *
6538  * * Esmart:
6539  * * Support prescale down:
6540  * * H: gt2/avg2 or gt4/avg4
6541  * * V: gt2 or gt4
6542  * * After prescale down:
6543  *      * nearest-neighbor/bilinear/bicubic for scale up
6544  *      * nearest-neighbor/bilinear for scale down
6545  */
6546 static struct vop2_win_data rk3576_win_data[6] = {
6547 	{
6548 		.name = "Esmart0",
6549 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6550 		.type = ESMART_LAYER,
6551 		.layer_sel_win_id = { 2, 0xff, 0, 0xff },
6552 		.reg_offset = 0x0,
6553 		.supported_rotations = DRM_MODE_REFLECT_Y,
6554 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6555 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6556 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6557 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6558 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6559 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6560 		.pd_id = VOP2_PD_ESMART,
6561 		.axi_id = 0,
6562 		.axi_yrgb_id = 0x0a,
6563 		.axi_uv_id = 0x0b,
6564 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6565 		.max_upscale_factor = 8,
6566 		.max_downscale_factor = 8,
6567 		.feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH,
6568 	},
6569 	{
6570 		.name = "Esmart1",
6571 		.phys_id = ROCKCHIP_VOP2_ESMART1,
6572 		.type = ESMART_LAYER,
6573 		.layer_sel_win_id = { 0xff, 2, 1, 0xff },
6574 		.reg_offset = 0x200,
6575 		.supported_rotations = DRM_MODE_REFLECT_Y,
6576 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6577 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6578 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6579 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6580 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6581 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6582 		.pd_id = VOP2_PD_ESMART,
6583 		.axi_id = 0,
6584 		.axi_yrgb_id = 0x0c,
6585 		.axi_uv_id = 0x0d,
6586 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6587 		.max_upscale_factor = 8,
6588 		.max_downscale_factor = 8,
6589 		.feature = WIN_FEATURE_MULTI_AREA,
6590 	},
6591 
6592 	{
6593 		.name = "Esmart2",
6594 		.phys_id = ROCKCHIP_VOP2_ESMART2,
6595 		.type = ESMART_LAYER,
6596 		.layer_sel_win_id = { 3, 0xff, 2, 0xff },
6597 		.reg_offset = 0x400,
6598 		.supported_rotations = DRM_MODE_REFLECT_Y,
6599 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6600 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6601 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6602 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6603 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6604 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6605 		.pd_id = VOP2_PD_ESMART,
6606 		.axi_id = 1,
6607 		.axi_yrgb_id = 0x0a,
6608 		.axi_uv_id = 0x0b,
6609 		.possible_crtcs = 0x5,/* vp0 or vp2 */
6610 		.max_upscale_factor = 8,
6611 		.max_downscale_factor = 8,
6612 		.feature = WIN_FEATURE_MULTI_AREA,
6613 	},
6614 
6615 	{
6616 		.name = "Esmart3",
6617 		.phys_id = ROCKCHIP_VOP2_ESMART3,
6618 		.type = ESMART_LAYER,
6619 		.layer_sel_win_id = { 0xff, 3, 3, 0xff },
6620 		.reg_offset = 0x600,
6621 		.supported_rotations = DRM_MODE_REFLECT_Y,
6622 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6623 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6624 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6625 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6626 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6627 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */
6628 		.pd_id = VOP2_PD_ESMART,
6629 		.axi_id = 1,
6630 		.axi_yrgb_id = 0x0c,
6631 		.axi_uv_id = 0x0d,
6632 		.possible_crtcs = 0x6,/* vp1 or vp2 */
6633 		.max_upscale_factor = 8,
6634 		.max_downscale_factor = 8,
6635 		.feature = WIN_FEATURE_MULTI_AREA,
6636 	},
6637 
6638 	{
6639 		.name = "Cluster0",
6640 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6641 		.type = CLUSTER_LAYER,
6642 		.layer_sel_win_id = { 0, 0, 0xff, 0xff },
6643 		.reg_offset = 0x0,
6644 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6645 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6646 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6647 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6648 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6649 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6650 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6651 		.pd_id = VOP2_PD_CLUSTER,
6652 		.axi_yrgb_id = 0x02,
6653 		.axi_uv_id = 0x03,
6654 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6655 		.max_upscale_factor = 8,
6656 		.max_downscale_factor = 8,
6657 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6658 			   WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI,
6659 	},
6660 
6661 	{
6662 		.name = "Cluster1",
6663 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6664 		.type = CLUSTER_LAYER,
6665 		.layer_sel_win_id = { 1, 1, 0xff, 0xff },
6666 		.reg_offset = 0x200,
6667 		.supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y,
6668 		.hsu_filter_mode = VOP2_SCALE_UP_BIL,
6669 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6670 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6671 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6672 		.hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6673 		.vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */
6674 		.pd_id = VOP2_PD_CLUSTER,
6675 		.axi_yrgb_id = 0x06,
6676 		.axi_uv_id = 0x07,
6677 		.possible_crtcs = 0x3,/* vp0 or vp1 */
6678 		.max_upscale_factor = 8,
6679 		.max_downscale_factor = 8,
6680 		.feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN |
6681 			   WIN_FEATURE_Y2R_13BIT_DEPTH,
6682 	},
6683 };
6684 
6685 /*
6686  * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4,
6687  * the urgency signal will be set to 1, when full post line buffer is over 6, the
6688  * urgency signal will be set to 0.
6689  */
6690 static struct vop_urgency rk3576_vp0_urgency = {
6691 	.urgen_thl = 4,
6692 	.urgen_thh = 6,
6693 };
6694 
6695 static struct vop2_vp_data rk3576_vp_data[3] = {
6696 	{
6697 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR |
6698 			   VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT |
6699 			   VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP,
6700 		.max_output = { 4096, 4096 },
6701 		.hdrvivid_dly = 21,
6702 		.sdr2hdr_dly = 21,
6703 		.layer_mix_dly = 8,
6704 		.hdr_mix_dly = 2,
6705 		.win_dly = 10,
6706 		.pixel_rate = 2,
6707 		.urgency = &rk3576_vp0_urgency,
6708 	},
6709 	{
6710 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN |
6711 			   VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2,
6712 		.max_output = { 2560, 2560 },
6713 		.hdrvivid_dly = 0,
6714 		.sdr2hdr_dly = 0,
6715 		.layer_mix_dly = 6,
6716 		.hdr_mix_dly = 0,
6717 		.win_dly = 10,
6718 		.pixel_rate = 1,
6719 	},
6720 	{
6721 		.feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN,
6722 		.max_output = { 1920, 1920 },
6723 		.hdrvivid_dly = 0,
6724 		.sdr2hdr_dly = 0,
6725 		.layer_mix_dly = 6,
6726 		.hdr_mix_dly = 0,
6727 		.win_dly = 10,
6728 		.pixel_rate = 1,
6729 	},
6730 };
6731 
6732 static struct vop2_power_domain_data rk3576_vop_pd_data[] = {
6733 	{
6734 		.id = VOP2_PD_CLUSTER,
6735 		.module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1),
6736 	},
6737 	{
6738 		.id = VOP2_PD_ESMART,
6739 		.module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) |
6740 				  BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3),
6741 	},
6742 };
6743 
6744 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = {
6745 	{VOP3_ESMART_4K_4K_4K_MODE, 2},
6746 	{VOP3_ESMART_4K_4K_2K_2K_MODE, 3}
6747 };
6748 
6749 const struct vop2_data rk3576_vop = {
6750 	.version = VOP_VERSION_RK3576,
6751 	.nr_vps = 3,
6752 	.nr_mixers = 4,
6753 	.nr_layers = 6,
6754 	.nr_gammas = 3,
6755 	.esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE,
6756 	.esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map),
6757 	.esmart_lb_mode_map = rk3576_esmart_lb_mode_map,
6758 	.vp_data = rk3576_vp_data,
6759 	.win_data = rk3576_win_data,
6760 	.plane_table = rk3576_plane_table,
6761 	.pd = rk3576_vop_pd_data,
6762 	.vp_default_primary_plane = rk3576_vp_default_primary_plane,
6763 	.nr_pd = ARRAY_SIZE(rk3576_vop_pd_data),
6764 	.dump_regs = rk3576_dump_regs,
6765 	.dump_regs_size = ARRAY_SIZE(rk3576_dump_regs),
6766 };
6767 
6768 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = {
6769 	ROCKCHIP_VOP2_ESMART0,
6770 	ROCKCHIP_VOP2_ESMART1,
6771 	ROCKCHIP_VOP2_ESMART2,
6772 	ROCKCHIP_VOP2_ESMART3,
6773 	ROCKCHIP_VOP2_CLUSTER0,
6774 	ROCKCHIP_VOP2_CLUSTER1,
6775 	ROCKCHIP_VOP2_CLUSTER2,
6776 	ROCKCHIP_VOP2_CLUSTER3,
6777 };
6778 
6779 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = {
6780 	{ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER},
6781 	{ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER},
6782 	{ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER},
6783 	{ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER},
6784 	{ROCKCHIP_VOP2_ESMART0, ESMART_LAYER},
6785 	{ROCKCHIP_VOP2_ESMART1, ESMART_LAYER},
6786 	{ROCKCHIP_VOP2_ESMART2, ESMART_LAYER},
6787 	{ROCKCHIP_VOP2_ESMART3, ESMART_LAYER},
6788 };
6789 
6790 static struct vop2_dump_regs rk3588_dump_regs[] = {
6791 	{ RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 },
6792 	{ RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 },
6793 	{ RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 },
6794 	{ RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 },
6795 	{ RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 },
6796 	{ RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 },
6797 	{ RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 },
6798 	{ RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 },
6799 	{ RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 },
6800 	{ RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 },
6801 	{ RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 },
6802 	{ RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 },
6803 	{ RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 },
6804 	{ RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 },
6805 	{ RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 },
6806 };
6807 
6808 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = {
6809 	{ /* one display policy */
6810 		{/* main display */
6811 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6812 			.attached_layers_nr = 8,
6813 			.attached_layers = {
6814 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2,
6815 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3,
6816 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3
6817 			},
6818 		},
6819 		{/* second display */},
6820 		{/* third  display */},
6821 		{/* fourth display */},
6822 	},
6823 
6824 	{ /* two display policy */
6825 		{/* main display */
6826 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6827 			.attached_layers_nr = 4,
6828 			.attached_layers = {
6829 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0,
6830 				  ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1
6831 			},
6832 		},
6833 
6834 		{/* second display */
6835 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6836 			.attached_layers_nr = 4,
6837 			.attached_layers = {
6838 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2,
6839 				  ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3
6840 			},
6841 		},
6842 		{/* third  display */},
6843 		{/* fourth display */},
6844 	},
6845 
6846 	{ /* three display policy */
6847 		{/* main display */
6848 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6849 			.attached_layers_nr = 3,
6850 			.attached_layers = {
6851 				  ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0
6852 			},
6853 		},
6854 
6855 		{/* second display */
6856 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6857 			.attached_layers_nr = 3,
6858 			.attached_layers = {
6859 				  ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1
6860 			},
6861 		},
6862 
6863 		{/* third  display */
6864 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6865 			.attached_layers_nr = 2,
6866 			.attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 },
6867 		},
6868 
6869 		{/* fourth display */},
6870 	},
6871 
6872 	{ /* four display policy */
6873 		{/* main display */
6874 			.primary_plane_id = ROCKCHIP_VOP2_ESMART0,
6875 			.attached_layers_nr = 2,
6876 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 },
6877 		},
6878 
6879 		{/* second display */
6880 			.primary_plane_id = ROCKCHIP_VOP2_ESMART1,
6881 			.attached_layers_nr = 2,
6882 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 },
6883 		},
6884 
6885 		{/* third  display */
6886 			.primary_plane_id = ROCKCHIP_VOP2_ESMART2,
6887 			.attached_layers_nr = 2,
6888 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 },
6889 		},
6890 
6891 		{/* fourth display */
6892 			.primary_plane_id = ROCKCHIP_VOP2_ESMART3,
6893 			.attached_layers_nr = 2,
6894 			.attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 },
6895 		},
6896 	},
6897 
6898 };
6899 
6900 static struct vop2_win_data rk3588_win_data[8] = {
6901 	{
6902 		.name = "Cluster0",
6903 		.phys_id = ROCKCHIP_VOP2_CLUSTER0,
6904 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER1,
6905 		.type = CLUSTER_LAYER,
6906 		.win_sel_port_offset = 0,
6907 		.layer_sel_win_id = { 0, 0, 0, 0 },
6908 		.reg_offset = 0,
6909 		.axi_id = 0,
6910 		.axi_yrgb_id = 2,
6911 		.axi_uv_id = 3,
6912 		.pd_id = VOP2_PD_CLUSTER0,
6913 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6914 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6915 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6916 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6917 		.max_upscale_factor = 4,
6918 		.max_downscale_factor = 4,
6919 	},
6920 
6921 	{
6922 		.name = "Cluster1",
6923 		.phys_id = ROCKCHIP_VOP2_CLUSTER1,
6924 		.type = CLUSTER_LAYER,
6925 		.win_sel_port_offset = 1,
6926 		.layer_sel_win_id = { 1, 1, 1, 1 },
6927 		.reg_offset = 0x200,
6928 		.axi_id = 0,
6929 		.axi_yrgb_id = 6,
6930 		.axi_uv_id = 7,
6931 		.pd_id = VOP2_PD_CLUSTER1,
6932 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6933 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6934 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6935 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6936 		.max_upscale_factor = 4,
6937 		.max_downscale_factor = 4,
6938 	},
6939 
6940 	{
6941 		.name = "Cluster2",
6942 		.phys_id = ROCKCHIP_VOP2_CLUSTER2,
6943 		.splice_win_id = ROCKCHIP_VOP2_CLUSTER3,
6944 		.type = CLUSTER_LAYER,
6945 		.win_sel_port_offset = 2,
6946 		.layer_sel_win_id = { 4, 4, 4, 4 },
6947 		.reg_offset = 0x400,
6948 		.axi_id = 1,
6949 		.axi_yrgb_id = 2,
6950 		.axi_uv_id = 3,
6951 		.pd_id = VOP2_PD_CLUSTER2,
6952 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6953 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6954 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6955 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6956 		.max_upscale_factor = 4,
6957 		.max_downscale_factor = 4,
6958 	},
6959 
6960 	{
6961 		.name = "Cluster3",
6962 		.phys_id = ROCKCHIP_VOP2_CLUSTER3,
6963 		.type = CLUSTER_LAYER,
6964 		.win_sel_port_offset = 3,
6965 		.layer_sel_win_id = { 5, 5, 5, 5 },
6966 		.reg_offset = 0x600,
6967 		.axi_id = 1,
6968 		.axi_yrgb_id = 6,
6969 		.axi_uv_id = 7,
6970 		.pd_id = VOP2_PD_CLUSTER3,
6971 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6972 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6973 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6974 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6975 		.max_upscale_factor = 4,
6976 		.max_downscale_factor = 4,
6977 	},
6978 
6979 	{
6980 		.name = "Esmart0",
6981 		.phys_id = ROCKCHIP_VOP2_ESMART0,
6982 		.splice_win_id = ROCKCHIP_VOP2_ESMART1,
6983 		.type = ESMART_LAYER,
6984 		.win_sel_port_offset = 4,
6985 		.layer_sel_win_id = { 2, 2, 2, 2 },
6986 		.reg_offset = 0,
6987 		.axi_id = 0,
6988 		.axi_yrgb_id = 0x0a,
6989 		.axi_uv_id = 0x0b,
6990 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
6991 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6992 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
6993 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
6994 		.max_upscale_factor = 8,
6995 		.max_downscale_factor = 8,
6996 	},
6997 
6998 	{
6999 		.name = "Esmart1",
7000 		.phys_id = ROCKCHIP_VOP2_ESMART1,
7001 		.type = ESMART_LAYER,
7002 		.win_sel_port_offset = 5,
7003 		.layer_sel_win_id = { 3, 3, 3, 3 },
7004 		.reg_offset = 0x200,
7005 		.axi_id = 0,
7006 		.axi_yrgb_id = 0x0c,
7007 		.axi_uv_id = 0x0d,
7008 		.pd_id = VOP2_PD_ESMART,
7009 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7010 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7011 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7012 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7013 		.max_upscale_factor = 8,
7014 		.max_downscale_factor = 8,
7015 	},
7016 
7017 	{
7018 		.name = "Esmart2",
7019 		.phys_id = ROCKCHIP_VOP2_ESMART2,
7020 		.splice_win_id = ROCKCHIP_VOP2_ESMART3,
7021 		.type = ESMART_LAYER,
7022 		.win_sel_port_offset = 6,
7023 		.layer_sel_win_id = { 6, 6, 6, 6 },
7024 		.reg_offset = 0x400,
7025 		.axi_id = 1,
7026 		.axi_yrgb_id = 0x0a,
7027 		.axi_uv_id = 0x0b,
7028 		.pd_id = VOP2_PD_ESMART,
7029 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7030 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7031 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7032 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7033 		.max_upscale_factor = 8,
7034 		.max_downscale_factor = 8,
7035 	},
7036 
7037 	{
7038 		.name = "Esmart3",
7039 		.phys_id = ROCKCHIP_VOP2_ESMART3,
7040 		.type = ESMART_LAYER,
7041 		.win_sel_port_offset = 7,
7042 		.layer_sel_win_id = { 7, 7, 7, 7 },
7043 		.reg_offset = 0x600,
7044 		.axi_id = 1,
7045 		.axi_yrgb_id = 0x0c,
7046 		.axi_uv_id = 0x0d,
7047 		.pd_id = VOP2_PD_ESMART,
7048 		.hsu_filter_mode = VOP2_SCALE_UP_BIC,
7049 		.hsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7050 		.vsu_filter_mode = VOP2_SCALE_UP_BIL,
7051 		.vsd_filter_mode = VOP2_SCALE_DOWN_BIL,
7052 		.max_upscale_factor = 8,
7053 		.max_downscale_factor = 8,
7054 	},
7055 };
7056 
7057 static struct dsc_error_info dsc_ecw[] = {
7058 	{0x00000000, "no error detected by DSC encoder"},
7059 	{0x0030ffff, "bits per component error"},
7060 	{0x0040ffff, "multiple mode error"},
7061 	{0x0050ffff, "line buffer depth error"},
7062 	{0x0060ffff, "minor version error"},
7063 	{0x0070ffff, "picture height error"},
7064 	{0x0080ffff, "picture width error"},
7065 	{0x0090ffff, "number of slices error"},
7066 	{0x00c0ffff, "slice height Error "},
7067 	{0x00d0ffff, "slice width error"},
7068 	{0x00e0ffff, "second line BPG offset error"},
7069 	{0x00f0ffff, "non second line BPG offset error"},
7070 	{0x0100ffff, "PPS ID error"},
7071 	{0x0110ffff, "bits per pixel (BPP) Error"},
7072 	{0x0120ffff, "buffer flow error"},  /* dsc_buffer_flow */
7073 
7074 	{0x01510001, "slice 0 RC buffer model overflow error"},
7075 	{0x01510002, "slice 1 RC buffer model overflow error"},
7076 	{0x01510004, "slice 2 RC buffer model overflow error"},
7077 	{0x01510008, "slice 3 RC buffer model overflow error"},
7078 	{0x01510010, "slice 4 RC buffer model overflow error"},
7079 	{0x01510020, "slice 5 RC buffer model overflow error"},
7080 	{0x01510040, "slice 6 RC buffer model overflow error"},
7081 	{0x01510080, "slice 7 RC buffer model overflow error"},
7082 
7083 	{0x01610001, "slice 0 RC buffer model underflow error"},
7084 	{0x01610002, "slice 1 RC buffer model underflow error"},
7085 	{0x01610004, "slice 2 RC buffer model underflow error"},
7086 	{0x01610008, "slice 3 RC buffer model underflow error"},
7087 	{0x01610010, "slice 4 RC buffer model underflow error"},
7088 	{0x01610020, "slice 5 RC buffer model underflow error"},
7089 	{0x01610040, "slice 6 RC buffer model underflow error"},
7090 	{0x01610080, "slice 7 RC buffer model underflow error"},
7091 
7092 	{0xffffffff, "unsuccessful RESET cycle status"},
7093 	{0x00a0ffff, "ICH full error precision settings error"},
7094 	{0x0020ffff, "native mode"},
7095 };
7096 
7097 static struct dsc_error_info dsc_buffer_flow[] = {
7098 	{0x00000000, "rate buffer status"},
7099 	{0x00000001, "line buffer status"},
7100 	{0x00000002, "decoder model status"},
7101 	{0x00000003, "pixel buffer status"},
7102 	{0x00000004, "balance fifo buffer status"},
7103 	{0x00000005, "syntax element fifo status"},
7104 };
7105 
7106 static struct vop2_dsc_data rk3588_dsc_data[] = {
7107 	{
7108 		.id = ROCKCHIP_VOP2_DSC_8K,
7109 		.pd_id = VOP2_PD_DSC_8K,
7110 		.max_slice_num = 8,
7111 		.max_linebuf_depth = 11,
7112 		.min_bits_per_pixel = 8,
7113 		.dsc_txp_clk_src_name = "dsc_8k_txp_clk_src",
7114 		.dsc_txp_clk_name = "dsc_8k_txp_clk",
7115 		.dsc_pxl_clk_name = "dsc_8k_pxl_clk",
7116 		.dsc_cds_clk_name = "dsc_8k_cds_clk",
7117 	},
7118 
7119 	{
7120 		.id = ROCKCHIP_VOP2_DSC_4K,
7121 		.pd_id = VOP2_PD_DSC_4K,
7122 		.max_slice_num = 2,
7123 		.max_linebuf_depth = 11,
7124 		.min_bits_per_pixel = 8,
7125 		.dsc_txp_clk_src_name = "dsc_4k_txp_clk_src",
7126 		.dsc_txp_clk_name = "dsc_4k_txp_clk",
7127 		.dsc_pxl_clk_name = "dsc_4k_pxl_clk",
7128 		.dsc_cds_clk_name = "dsc_4k_cds_clk",
7129 	},
7130 };
7131 
7132 static struct vop2_vp_data rk3588_vp_data[4] = {
7133 	{
7134 		.splice_vp_id = 1,
7135 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7136 		.pre_scan_max_dly = 54,
7137 		.max_dclk = 600000,
7138 		.max_output = {7680, 4320},
7139 	},
7140 	{
7141 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7142 		.pre_scan_max_dly = 54,
7143 		.max_dclk = 600000,
7144 		.max_output = {4096, 2304},
7145 	},
7146 	{
7147 		.feature = VOP_FEATURE_OUTPUT_10BIT,
7148 		.pre_scan_max_dly = 52,
7149 		.max_dclk = 600000,
7150 		.max_output = {4096, 2304},
7151 	},
7152 	{
7153 		.feature = 0,
7154 		.pre_scan_max_dly = 52,
7155 		.max_dclk = 200000,
7156 		.max_output = {1920, 1080},
7157 	},
7158 };
7159 
7160 static struct vop2_power_domain_data rk3588_vop_pd_data[] = {
7161 	{
7162 	  .id = VOP2_PD_CLUSTER0,
7163 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0),
7164 	},
7165 	{
7166 	  .id = VOP2_PD_CLUSTER1,
7167 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1),
7168 	  .parent_id = VOP2_PD_CLUSTER0,
7169 	},
7170 	{
7171 	  .id = VOP2_PD_CLUSTER2,
7172 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2),
7173 	  .parent_id = VOP2_PD_CLUSTER0,
7174 	},
7175 	{
7176 	  .id = VOP2_PD_CLUSTER3,
7177 	  .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3),
7178 	  .parent_id = VOP2_PD_CLUSTER0,
7179 	},
7180 	{
7181 	  .id = VOP2_PD_ESMART,
7182 	  .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) |
7183 			    BIT(ROCKCHIP_VOP2_ESMART2) |
7184 			    BIT(ROCKCHIP_VOP2_ESMART3),
7185 	},
7186 	{
7187 	  .id = VOP2_PD_DSC_8K,
7188 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K),
7189 	},
7190 	{
7191 	  .id = VOP2_PD_DSC_4K,
7192 	  .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K),
7193 	},
7194 };
7195 
7196 const struct vop2_data rk3588_vop = {
7197 	.version = VOP_VERSION_RK3588,
7198 	.nr_vps = 4,
7199 	.vp_data = rk3588_vp_data,
7200 	.win_data = rk3588_win_data,
7201 	.plane_mask = rk3588_vp_plane_mask[0],
7202 	.plane_table = rk3588_plane_table,
7203 	.pd = rk3588_vop_pd_data,
7204 	.dsc = rk3588_dsc_data,
7205 	.dsc_error_ecw = dsc_ecw,
7206 	.dsc_error_buffer_flow = dsc_buffer_flow,
7207 	.vp_primary_plane_order = rk3588_vp_primary_plane_order,
7208 	.nr_layers = 8,
7209 	.nr_mixers = 7,
7210 	.nr_gammas = 4,
7211 	.nr_pd = ARRAY_SIZE(rk3588_vop_pd_data),
7212 	.nr_dscs = 2,
7213 	.nr_dsc_ecw = ARRAY_SIZE(dsc_ecw),
7214 	.nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow),
7215 	.dump_regs = rk3588_dump_regs,
7216 	.dump_regs_size = ARRAY_SIZE(rk3588_dump_regs),
7217 };
7218 
7219 const struct rockchip_crtc_funcs rockchip_vop2_funcs = {
7220 	.preinit = rockchip_vop2_preinit,
7221 	.prepare = rockchip_vop2_prepare,
7222 	.init = rockchip_vop2_init,
7223 	.set_plane = rockchip_vop2_set_plane,
7224 	.enable = rockchip_vop2_enable,
7225 	.disable = rockchip_vop2_disable,
7226 	.fixup_dts = rockchip_vop2_fixup_dts,
7227 	.send_mcu_cmd = rockchip_vop2_send_mcu_cmd,
7228 	.check = rockchip_vop2_check,
7229 	.mode_valid = rockchip_vop2_mode_valid,
7230 	.mode_fixup = rockchip_vop2_mode_fixup,
7231 	.plane_check = rockchip_vop2_plane_check,
7232 	.regs_dump = rockchip_vop2_regs_dump,
7233 	.active_regs_dump = rockchip_vop2_active_regs_dump,
7234 	.apply_soft_te = rockchip_vop2_apply_soft_te,
7235 };
7236