1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <clk.h> 21 #include <asm/arch/clock.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <fixp-arith.h> 27 #include <syscon.h> 28 #include <linux/iopoll.h> 29 30 #include "rockchip_display.h" 31 #include "rockchip_crtc.h" 32 #include "rockchip_connector.h" 33 34 /* System registers definition */ 35 #define RK3568_REG_CFG_DONE 0x000 36 #define CFG_DONE_EN BIT(15) 37 38 #define RK3568_VERSION_INFO 0x004 39 #define EN_MASK 1 40 41 #define RK3568_AUTO_GATING_CTRL 0x008 42 43 #define RK3568_SYS_AXI_LUT_CTRL 0x024 44 #define LUT_DMA_EN_SHIFT 0 45 46 #define RK3568_DSP_IF_EN 0x028 47 #define RGB_EN_SHIFT 0 48 #define RK3588_DP0_EN_SHIFT 0 49 #define RK3588_DP1_EN_SHIFT 1 50 #define RK3588_RGB_EN_SHIFT 8 51 #define HDMI0_EN_SHIFT 1 52 #define EDP0_EN_SHIFT 3 53 #define RK3588_EDP0_EN_SHIFT 2 54 #define RK3588_HDMI0_EN_SHIFT 3 55 #define MIPI0_EN_SHIFT 4 56 #define RK3588_EDP1_EN_SHIFT 4 57 #define RK3588_HDMI1_EN_SHIFT 5 58 #define RK3588_MIPI0_EN_SHIFT 6 59 #define MIPI1_EN_SHIFT 20 60 #define RK3588_MIPI1_EN_SHIFT 7 61 #define LVDS0_EN_SHIFT 5 62 #define LVDS1_EN_SHIFT 24 63 #define BT1120_EN_SHIFT 6 64 #define BT656_EN_SHIFT 7 65 #define IF_MUX_MASK 3 66 #define RGB_MUX_SHIFT 8 67 #define HDMI0_MUX_SHIFT 10 68 #define RK3588_DP0_MUX_SHIFT 12 69 #define RK3588_DP1_MUX_SHIFT 14 70 #define EDP0_MUX_SHIFT 14 71 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 72 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 73 #define MIPI0_MUX_SHIFT 16 74 #define RK3588_MIPI0_MUX_SHIFT 20 75 #define MIPI1_MUX_SHIFT 21 76 #define LVDS0_MUX_SHIFT 18 77 #define LVDS1_MUX_SHIFT 25 78 79 #define RK3568_DSP_IF_CTRL 0x02c 80 #define LVDS_DUAL_EN_SHIFT 0 81 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 82 #define LVDS_DUAL_SWAP_EN_SHIFT 2 83 #define RK3568_MIPI_DUAL_EN_SHIFT 10 84 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 85 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 86 87 #define RK3568_DSP_IF_POL 0x030 88 #define IF_CTRL_REG_DONE_IMD_MASK 1 89 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 90 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 91 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 92 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 93 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 94 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 95 96 #define RK3588_DP0_PIN_POL_SHIFT 8 97 #define RK3588_DP1_PIN_POL_SHIFT 12 98 #define RK3588_IF_PIN_POL_MASK 0x7 99 100 #define IF_CRTL_RGB_LVDS_DCLK_POL_SHIT 3 101 102 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 103 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 104 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 105 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 106 #define MIPI0_PIXCLK_DIV_SHIFT 24 107 #define MIPI1_PIXCLK_DIV_SHIFT 26 108 109 #define RK3568_SYS_OTP_WIN_EN 0x50 110 #define OTP_WIN_EN_SHIFT 0 111 #define RK3568_SYS_LUT_PORT_SEL 0x58 112 #define GAMMA_PORT_SEL_MASK 0x3 113 #define GAMMA_PORT_SEL_SHIFT 0 114 115 #define RK3568_SYS_PD_CTRL 0x034 116 #define RK3568_VP0_LINE_FLAG 0x70 117 #define RK3568_VP1_LINE_FLAG 0x74 118 #define RK3568_VP2_LINE_FLAG 0x78 119 #define RK3568_SYS0_INT_EN 0x80 120 #define RK3568_SYS0_INT_CLR 0x84 121 #define RK3568_SYS0_INT_STATUS 0x88 122 #define RK3568_SYS1_INT_EN 0x90 123 #define RK3568_SYS1_INT_CLR 0x94 124 #define RK3568_SYS1_INT_STATUS 0x98 125 #define RK3568_VP0_INT_EN 0xA0 126 #define RK3568_VP0_INT_CLR 0xA4 127 #define RK3568_VP0_INT_STATUS 0xA8 128 #define RK3568_VP1_INT_EN 0xB0 129 #define RK3568_VP1_INT_CLR 0xB4 130 #define RK3568_VP1_INT_STATUS 0xB8 131 #define RK3568_VP2_INT_EN 0xC0 132 #define RK3568_VP2_INT_CLR 0xC4 133 #define RK3568_VP2_INT_STATUS 0xC8 134 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 135 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 136 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 137 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 138 #define RK3588_ESMART_PD_EN_SHIFT 7 139 140 #define RK3568_SYS_STATUS0 0x60 141 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 142 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 143 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 144 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 145 #define RK3588_ESMART_PD_STATUS_SHIFT 15 146 147 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 148 #define LINE_FLAG_NUM_MASK 0x1fff 149 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 150 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 151 152 /* Overlay registers definition */ 153 #define RK3568_OVL_CTRL 0x600 154 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 155 #define RK3568_OVL_LAYER_SEL 0x604 156 #define LAYER_SEL_MASK 0xf 157 158 #define RK3568_OVL_PORT_SEL 0x608 159 #define PORT_MUX_MASK 0xf 160 #define PORT_MUX_SHIFT 0 161 #define LAYER_SEL_PORT_MASK 0x3 162 #define LAYER_SEL_PORT_SHIFT 16 163 164 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 165 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 166 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 167 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 168 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 169 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 170 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 171 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 172 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 173 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 174 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 175 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 176 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 177 #define BG_MIX_CTRL_MASK 0xff 178 #define BG_MIX_CTRL_SHIFT 24 179 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 180 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 181 #define RK3568_CLUSTER_DLY_NUM 0x6F0 182 #define RK3568_SMART_DLY_NUM 0x6F8 183 184 /* Video Port registers definition */ 185 #define RK3568_VP0_DSP_CTRL 0xC00 186 #define OUT_MODE_MASK 0xf 187 #define OUT_MODE_SHIFT 0 188 #define DATA_SWAP_MASK 0x1f 189 #define DATA_SWAP_SHIFT 8 190 #define DSP_BG_SWAP 0x1 191 #define DSP_RB_SWAP 0x2 192 #define DSP_RG_SWAP 0x4 193 #define DSP_DELTA_SWAP 0x8 194 #define CORE_DCLK_DIV_EN_SHIFT 4 195 #define P2I_EN_SHIFT 5 196 #define DSP_FILED_POL 6 197 #define INTERLACE_EN_SHIFT 7 198 #define POST_DSP_OUT_R2Y_SHIFT 15 199 #define PRE_DITHER_DOWN_EN_SHIFT 16 200 #define DITHER_DOWN_EN_SHIFT 17 201 #define DSP_LUT_EN_SHIFT 28 202 203 #define STANDBY_EN_SHIFT 31 204 205 #define RK3568_VP0_MIPI_CTRL 0xC04 206 #define DCLK_DIV2_SHIFT 4 207 #define DCLK_DIV2_MASK 0x3 208 #define MIPI_DUAL_EN_SHIFT 20 209 #define MIPI_DUAL_SWAP_EN_SHIFT 21 210 #define EDPI_TE_EN 28 211 #define EDPI_WMS_HOLD_EN 30 212 #define EDPI_WMS_FS 31 213 214 215 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 216 #define RK3568_VP0_3D_LUT_CTRL 0xC10 217 #define VP0_3D_LUT_EN_SHIFT 0 218 #define VP0_3D_LUT_UPDATE_SHIFT 2 219 220 #define RK3588_VP0_CLK_CTRL 0xC0C 221 #define DCLK_CORE_DIV_SHIFT 0 222 #define DCLK_OUT_DIV_SHIFT 2 223 224 #define RK3568_VP0_3D_LUT_MST 0xC20 225 226 #define RK3568_VP0_DSP_BG 0xC2C 227 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 228 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 229 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 230 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 231 #define RK3568_VP0_POST_SCL_CTRL 0xC40 232 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 233 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 234 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 235 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 236 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 237 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 238 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 239 240 #define RK3568_VP0_BCSH_CTRL 0xC60 241 #define BCSH_CTRL_Y2R_SHIFT 0 242 #define BCSH_CTRL_Y2R_MASK 0x1 243 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 244 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 245 #define BCSH_CTRL_R2Y_SHIFT 4 246 #define BCSH_CTRL_R2Y_MASK 0x1 247 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 248 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 249 250 #define RK3568_VP0_BCSH_BCS 0xC64 251 #define BCSH_BRIGHTNESS_SHIFT 0 252 #define BCSH_BRIGHTNESS_MASK 0xFF 253 #define BCSH_CONTRAST_SHIFT 8 254 #define BCSH_CONTRAST_MASK 0x1FF 255 #define BCSH_SATURATION_SHIFT 20 256 #define BCSH_SATURATION_MASK 0x3FF 257 #define BCSH_OUT_MODE_SHIFT 30 258 #define BCSH_OUT_MODE_MASK 0x3 259 260 #define RK3568_VP0_BCSH_H 0xC68 261 #define BCSH_SIN_HUE_SHIFT 0 262 #define BCSH_SIN_HUE_MASK 0x1FF 263 #define BCSH_COS_HUE_SHIFT 16 264 #define BCSH_COS_HUE_MASK 0x1FF 265 266 #define RK3568_VP0_BCSH_COLOR 0xC6C 267 #define BCSH_EN_SHIFT 31 268 #define BCSH_EN_MASK 1 269 270 #define RK3568_VP1_DSP_CTRL 0xD00 271 #define RK3568_VP1_MIPI_CTRL 0xD04 272 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 273 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 274 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 275 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 276 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 277 #define RK3568_VP1_POST_SCL_CTRL 0xD40 278 #define RK3568_VP1_DSP_HACT_INFO 0xD34 279 #define RK3568_VP1_DSP_VACT_INFO 0xD38 280 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 281 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 282 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 283 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 284 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 285 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 286 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 287 288 #define RK3568_VP2_DSP_CTRL 0xE00 289 #define RK3568_VP2_MIPI_CTRL 0xE04 290 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 291 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 292 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 293 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 294 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 295 #define RK3568_VP2_POST_SCL_CTRL 0xE40 296 #define RK3568_VP2_DSP_HACT_INFO 0xE34 297 #define RK3568_VP2_DSP_VACT_INFO 0xE38 298 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 299 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 300 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 301 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 302 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 303 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 304 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 305 306 /* Cluster0 register definition */ 307 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 308 #define CLUSTER_YUV2RGB_EN_SHIFT 8 309 #define CLUSTER_RGB2YUV_EN_SHIFT 9 310 #define CLUSTER_CSC_MODE_SHIFT 10 311 #define CLUSTER_YRGB_XSCL_MODE_SHIFT 12 312 #define CLUSTER_YRGB_YSCL_MODE_SHIFT 14 313 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 314 #define CLUSTER_YRGB_GT2_SHIFT 28 315 #define CLUSTER_YRGB_GT4_SHIFT 29 316 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 317 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 318 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 319 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 320 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 321 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 322 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 323 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 324 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 325 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 326 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 327 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 328 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 329 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 330 331 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 332 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 333 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 334 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 335 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 336 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 337 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 338 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 339 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 340 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 341 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 342 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 343 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 344 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 345 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 346 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 347 348 #define RK3568_CLUSTER0_CTRL 0x1100 349 #define CLUSTER_EN_SHIFT 0 350 351 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 352 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 353 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 354 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 355 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 356 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 357 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 358 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 359 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 360 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 361 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 362 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 363 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 364 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 365 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 366 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 367 368 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 369 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 370 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 371 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 372 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 373 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 374 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 375 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 376 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 377 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 378 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 379 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 380 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 381 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 382 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 383 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 384 385 #define RK3568_CLUSTER1_CTRL 0x1300 386 387 /* Esmart register definition */ 388 #define RK3568_ESMART0_CTRL0 0x1800 389 #define RGB2YUV_EN_SHIFT 1 390 #define CSC_MODE_SHIFT 2 391 #define CSC_MODE_MASK 0x3 392 393 #define RK3568_ESMART0_CTRL1 0x1804 394 #define YMIRROR_EN_SHIFT 31 395 #define RK3568_ESMART0_REGION0_CTRL 0x1810 396 #define REGION0_RB_SWAP_SHIFT 14 397 #define WIN_EN_SHIFT 0 398 #define WIN_FORMAT_MASK 0x1f 399 #define WIN_FORMAT_SHIFT 1 400 401 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 402 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 403 #define RK3568_ESMART0_REGION0_VIR 0x181C 404 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 405 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 406 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 407 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 408 #define YRGB_XSCL_MODE_MASK 0x3 409 #define YRGB_XSCL_MODE_SHIFT 0 410 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 411 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 412 #define YRGB_YSCL_MODE_MASK 0x3 413 #define YRGB_YSCL_MODE_SHIFT 4 414 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 415 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 416 417 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 418 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 419 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 420 #define RK3568_ESMART0_REGION1_CTRL 0x1840 421 #define YRGB_GT2_MASK 0x1 422 #define YRGB_GT2_SHIFT 8 423 #define YRGB_GT4_MASK 0x1 424 #define YRGB_GT4_SHIFT 9 425 426 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 427 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 428 #define RK3568_ESMART0_REGION1_VIR 0x184C 429 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 430 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 431 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 432 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 433 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 434 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 435 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 436 #define RK3568_ESMART0_REGION2_CTRL 0x1870 437 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 438 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 439 #define RK3568_ESMART0_REGION2_VIR 0x187C 440 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 441 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 442 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 443 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 444 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 445 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 446 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 447 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 448 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 449 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 450 #define RK3568_ESMART0_REGION3_VIR 0x18AC 451 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 452 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 453 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 454 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 455 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 456 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 457 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 458 459 #define RK3568_ESMART1_CTRL0 0x1A00 460 #define RK3568_ESMART1_CTRL1 0x1A04 461 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 462 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 463 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 464 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 465 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 466 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 467 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 468 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 469 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 470 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 471 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 472 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 473 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 474 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 475 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 476 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 477 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 478 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 479 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 480 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 481 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 482 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 483 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 484 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 485 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 486 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 487 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 488 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 489 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 490 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 491 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 492 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 493 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 494 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 495 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 496 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 497 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 498 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 499 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 500 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 501 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 502 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 503 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 504 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 505 506 #define RK3568_SMART0_CTRL0 0x1C00 507 #define RK3568_SMART0_CTRL1 0x1C04 508 #define RK3568_SMART0_REGION0_CTRL 0x1C10 509 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 510 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 511 #define RK3568_SMART0_REGION0_VIR 0x1C1C 512 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 513 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 514 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 515 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 516 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 517 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 518 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 519 #define RK3568_SMART0_REGION1_CTRL 0x1C40 520 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 521 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 522 #define RK3568_SMART0_REGION1_VIR 0x1C4C 523 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 524 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 525 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 526 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 527 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 528 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 529 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 530 #define RK3568_SMART0_REGION2_CTRL 0x1C70 531 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 532 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 533 #define RK3568_SMART0_REGION2_VIR 0x1C7C 534 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 535 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 536 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 537 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 538 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 539 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 540 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 541 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 542 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 543 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 544 #define RK3568_SMART0_REGION3_VIR 0x1CAC 545 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 546 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 547 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 548 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 549 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 550 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 551 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 552 553 #define RK3568_SMART1_CTRL0 0x1E00 554 #define RK3568_SMART1_CTRL1 0x1E04 555 #define RK3568_SMART1_REGION0_CTRL 0x1E10 556 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 557 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 558 #define RK3568_SMART1_REGION0_VIR 0x1E1C 559 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 560 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 561 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 562 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 563 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 564 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 565 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 566 #define RK3568_SMART1_REGION1_CTRL 0x1E40 567 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 568 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 569 #define RK3568_SMART1_REGION1_VIR 0x1E4C 570 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 571 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 572 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 573 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 574 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 575 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 576 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 577 #define RK3568_SMART1_REGION2_CTRL 0x1E70 578 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 579 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 580 #define RK3568_SMART1_REGION2_VIR 0x1E7C 581 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 582 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 583 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 584 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 585 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 586 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 587 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 588 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 589 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 590 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 591 #define RK3568_SMART1_REGION3_VIR 0x1EAC 592 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 593 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 594 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 595 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 596 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 597 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 598 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 599 600 #define RK3568_MAX_REG 0x1ED0 601 602 #define RK3568_GRF_VO_CON1 0x0364 603 #define GRF_BT656_CLK_INV_SHIFT 1 604 #define GRF_BT1120_CLK_INV_SHIFT 2 605 #define GRF_RGB_DCLK_INV_SHIFT 3 606 607 #define RK3588_GRF_VOP_CON2 0x0008 608 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 609 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 610 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 611 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 612 613 #define RK3588_GRF_VO1_CON0 0x0000 614 #define HDMI_SYNC_POL_MASK 0x3 615 #define HDMI0_SYNC_POL_SHIFT 5 616 #define HDMI1_SYNC_POL_SHIFT 7 617 618 #define RK3588_PMU_BISR_CON3 0x20C 619 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 620 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 621 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 622 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 623 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 624 625 #define RK3588_PMU_BISR_STATUS5 0x294 626 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 627 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 628 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 629 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 630 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 631 632 #define VOP2_LAYER_MAX 8 633 634 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 635 636 enum vop2_csc_format { 637 CSC_BT601L, 638 CSC_BT709L, 639 CSC_BT601F, 640 CSC_BT2020, 641 }; 642 643 enum vop2_pol { 644 HSYNC_POSITIVE = 0, 645 VSYNC_POSITIVE = 1, 646 DEN_NEGATIVE = 2, 647 DCLK_INVERT = 3 648 }; 649 650 enum vop2_bcsh_out_mode { 651 BCSH_OUT_MODE_BLACK, 652 BCSH_OUT_MODE_BLUE, 653 BCSH_OUT_MODE_COLOR_BAR, 654 BCSH_OUT_MODE_NORMAL_VIDEO, 655 }; 656 657 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 658 { \ 659 .offset = off, \ 660 .mask = _mask, \ 661 .shift = _shift, \ 662 .write_mask = _write_mask, \ 663 } 664 665 #define VOP_REG(off, _mask, _shift) \ 666 _VOP_REG(off, _mask, _shift, false) 667 enum dither_down_mode { 668 RGB888_TO_RGB565 = 0x0, 669 RGB888_TO_RGB666 = 0x1 670 }; 671 672 enum vop2_video_ports_id { 673 VOP2_VP0, 674 VOP2_VP1, 675 VOP2_VP2, 676 VOP2_VP3, 677 VOP2_VP_MAX, 678 }; 679 680 enum vop2_layer_type { 681 CLUSTER_LAYER = 0, 682 ESMART_LAYER = 1, 683 SMART_LAYER = 2, 684 }; 685 686 /* This define must same with kernel win phy id */ 687 enum vop2_layer_phy_id { 688 ROCKCHIP_VOP2_CLUSTER0 = 0, 689 ROCKCHIP_VOP2_CLUSTER1, 690 ROCKCHIP_VOP2_ESMART0, 691 ROCKCHIP_VOP2_ESMART1, 692 ROCKCHIP_VOP2_SMART0, 693 ROCKCHIP_VOP2_SMART1, 694 ROCKCHIP_VOP2_CLUSTER2, 695 ROCKCHIP_VOP2_CLUSTER3, 696 ROCKCHIP_VOP2_ESMART2, 697 ROCKCHIP_VOP2_ESMART3, 698 ROCKCHIP_VOP2_LAYER_MAX, 699 }; 700 701 enum vop2_scale_up_mode { 702 VOP2_SCALE_UP_NRST_NBOR, 703 VOP2_SCALE_UP_BIL, 704 VOP2_SCALE_UP_BIC, 705 }; 706 707 enum vop2_scale_down_mode { 708 VOP2_SCALE_DOWN_NRST_NBOR, 709 VOP2_SCALE_DOWN_BIL, 710 VOP2_SCALE_DOWN_AVG, 711 }; 712 713 enum scale_mode { 714 SCALE_NONE = 0x0, 715 SCALE_UP = 0x1, 716 SCALE_DOWN = 0x2 717 }; 718 719 struct vop2_layer { 720 u8 id; 721 /** 722 * @win_phys_id: window id of the layer selected. 723 * Every layer must make sure to select different 724 * windows of others. 725 */ 726 u8 win_phys_id; 727 }; 728 729 struct vop2_power_domain_data { 730 bool is_parent_needed; 731 u8 pd_en_shift; 732 u8 pd_status_shift; 733 u8 pmu_status_shift; 734 u8 bisr_en_status_shift; 735 u8 parent_phy_id; 736 }; 737 738 struct vop2_win_data { 739 char *name; 740 u8 phys_id; 741 enum vop2_layer_type type; 742 u8 win_sel_port_offset; 743 u8 layer_sel_win_id; 744 u32 reg_offset; 745 struct vop2_power_domain_data *pd_data; 746 }; 747 748 struct vop2_vp_data { 749 u32 feature; 750 u8 pre_scan_max_dly; 751 struct vop_rect max_output; 752 u32 max_dclk; 753 }; 754 755 struct vop2_plane_table { 756 enum vop2_layer_phy_id plane_id; 757 enum vop2_layer_type plane_type; 758 }; 759 760 struct vop2_vp_plane_mask { 761 u8 primary_plane_id; /* use this win to show logo */ 762 u8 attached_layers_nr; /* number layers attach to this vp */ 763 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 764 u32 plane_mask; 765 int cursor_plane_id; 766 }; 767 768 struct vop2_data { 769 u32 version; 770 struct vop2_vp_data *vp_data; 771 struct vop2_win_data *win_data; 772 struct vop2_vp_plane_mask *plane_mask; 773 struct vop2_plane_table *plane_table; 774 u8 nr_vps; 775 u8 nr_layers; 776 u8 nr_mixers; 777 u8 nr_gammas; 778 u8 nr_dscs; 779 u32 reg_len; 780 }; 781 782 struct vop2 { 783 u32 *regsbak; 784 void *regs; 785 void *grf; 786 void *vop_grf; 787 void *vo1_grf; 788 void *sys_pmu; 789 u32 reg_len; 790 u32 version; 791 bool global_init; 792 const struct vop2_data *data; 793 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 794 }; 795 796 static struct vop2 *rockchip_vop2; 797 /* 798 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 799 * avg_sd_factor: 800 * bli_su_factor: 801 * bic_su_factor: 802 * = (src - 1) / (dst - 1) << 16; 803 * 804 * gt2 enable: dst get one line from two line of the src 805 * gt4 enable: dst get one line from four line of the src. 806 * 807 */ 808 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 809 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 810 811 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 812 (fac * (dst - 1) >> 12 < (src - 1)) 813 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 814 (fac * (dst - 1) >> 16 < (src - 1)) 815 816 static uint16_t vop2_scale_factor(enum scale_mode mode, 817 int32_t filter_mode, 818 uint32_t src, uint32_t dst) 819 { 820 uint32_t fac = 0; 821 int i = 0; 822 823 if (mode == SCALE_NONE) 824 return 0; 825 826 /* 827 * A workaround to avoid zero div. 828 */ 829 if ((dst == 1) || (src == 1)) { 830 dst = dst + 1; 831 src = src + 1; 832 } 833 834 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 835 fac = VOP2_BILI_SCL_DN(src, dst); 836 for (i = 0; i < 100; i++) { 837 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 838 break; 839 fac -= 1; 840 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 841 } 842 } else { 843 fac = VOP2_COMMON_SCL(src, dst); 844 for (i = 0; i < 100; i++) { 845 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 846 break; 847 fac -= 1; 848 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 849 } 850 } 851 852 return fac; 853 } 854 855 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 856 { 857 if (src < dst) 858 return SCALE_UP; 859 else if (src > dst) 860 return SCALE_DOWN; 861 862 return SCALE_NONE; 863 } 864 865 static u8 rk3588_vop2_vp_primary_plane_order[VOP2_VP_MAX] = { 866 ROCKCHIP_VOP2_ESMART0, 867 ROCKCHIP_VOP2_ESMART1, 868 ROCKCHIP_VOP2_ESMART2, 869 ROCKCHIP_VOP2_ESMART3, 870 }; 871 872 static u8 rk3568_vop2_vp_primary_plane_order[VOP2_VP_MAX] = { 873 ROCKCHIP_VOP2_SMART0, 874 ROCKCHIP_VOP2_SMART1, 875 ROCKCHIP_VOP2_ESMART1, 876 }; 877 878 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 879 { 880 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 881 } 882 883 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 884 { 885 int i = 0; 886 u8 *vop2_vp_primary_plane_order; 887 u8 default_primary_plane; 888 889 if (vop2->version == VOP_VERSION_RK3588) { 890 vop2_vp_primary_plane_order = rk3588_vop2_vp_primary_plane_order; 891 default_primary_plane = ROCKCHIP_VOP2_ESMART0; 892 } else { 893 vop2_vp_primary_plane_order = rk3568_vop2_vp_primary_plane_order; 894 default_primary_plane = ROCKCHIP_VOP2_SMART0; 895 } 896 897 for (i = 0; i < vop2->data->nr_vps; i++) { 898 if (plane_mask & BIT(vop2_vp_primary_plane_order[i])) 899 return vop2_vp_primary_plane_order[i]; 900 } 901 902 return default_primary_plane; 903 } 904 905 static inline u16 scl_cal_scale(int src, int dst, int shift) 906 { 907 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 908 } 909 910 static inline u16 scl_cal_scale2(int src, int dst) 911 { 912 return ((src - 1) << 12) / (dst - 1); 913 } 914 915 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 916 { 917 writel(v, vop2->regs + offset); 918 vop2->regsbak[offset >> 2] = v; 919 } 920 921 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 922 { 923 return readl(vop2->regs + offset); 924 } 925 926 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 927 u32 mask, u32 shift, u32 v, 928 bool write_mask) 929 { 930 if (!mask) 931 return; 932 933 if (write_mask) { 934 v = ((v & mask) << shift) | (mask << (shift + 16)); 935 } else { 936 u32 cached_val = vop2->regsbak[offset >> 2]; 937 938 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 939 vop2->regsbak[offset >> 2] = v; 940 } 941 942 writel(v, vop2->regs + offset); 943 } 944 945 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 946 u32 mask, u32 shift, u32 v) 947 { 948 u32 val = 0; 949 950 val = (v << shift) | (mask << (shift + 16)); 951 writel(val, grf_base + offset); 952 } 953 954 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 955 u32 mask, u32 shift) 956 { 957 return (readl(grf_base + offset) >> shift) & mask; 958 } 959 960 static char* get_output_if_name(u32 output_if, char *name) 961 { 962 if (output_if & VOP_OUTPUT_IF_RGB) 963 strcat(name, " RGB"); 964 if (output_if & VOP_OUTPUT_IF_BT1120) 965 strcat(name, " BT1120"); 966 if (output_if & VOP_OUTPUT_IF_BT656) 967 strcat(name, " BT656"); 968 if (output_if & VOP_OUTPUT_IF_LVDS0) 969 strcat(name, " LVDS0"); 970 if (output_if & VOP_OUTPUT_IF_LVDS1) 971 strcat(name, " LVDS1"); 972 if (output_if & VOP_OUTPUT_IF_MIPI0) 973 strcat(name, " MIPI0"); 974 if (output_if & VOP_OUTPUT_IF_MIPI1) 975 strcat(name, " MIPI1"); 976 if (output_if & VOP_OUTPUT_IF_eDP0) 977 strcat(name, " eDP0"); 978 if (output_if & VOP_OUTPUT_IF_eDP1) 979 strcat(name, " eDP1"); 980 if (output_if & VOP_OUTPUT_IF_DP0) 981 strcat(name, " DP0"); 982 if (output_if & VOP_OUTPUT_IF_DP1) 983 strcat(name, " DP1"); 984 if (output_if & VOP_OUTPUT_IF_HDMI0) 985 strcat(name, " HDMI0"); 986 if (output_if & VOP_OUTPUT_IF_HDMI1) 987 strcat(name, " HDMI1"); 988 989 return name; 990 } 991 992 static char *get_plane_name(int plane_id, char *name) 993 { 994 switch (plane_id) { 995 case ROCKCHIP_VOP2_CLUSTER0: 996 strcat(name, "Cluster0"); 997 break; 998 case ROCKCHIP_VOP2_CLUSTER1: 999 strcat(name, "Cluster1"); 1000 break; 1001 case ROCKCHIP_VOP2_ESMART0: 1002 strcat(name, "Esmart0"); 1003 break; 1004 case ROCKCHIP_VOP2_ESMART1: 1005 strcat(name, "Esmart1"); 1006 break; 1007 case ROCKCHIP_VOP2_SMART0: 1008 strcat(name, "Smart0"); 1009 break; 1010 case ROCKCHIP_VOP2_SMART1: 1011 strcat(name, "Smart1"); 1012 break; 1013 case ROCKCHIP_VOP2_CLUSTER2: 1014 strcat(name, "Cluster2"); 1015 break; 1016 case ROCKCHIP_VOP2_CLUSTER3: 1017 strcat(name, "Cluster3"); 1018 break; 1019 case ROCKCHIP_VOP2_ESMART2: 1020 strcat(name, "Esmart2"); 1021 break; 1022 case ROCKCHIP_VOP2_ESMART3: 1023 strcat(name, "Esmart3"); 1024 break; 1025 } 1026 1027 return name; 1028 } 1029 1030 static bool is_yuv_output(u32 bus_format) 1031 { 1032 switch (bus_format) { 1033 case MEDIA_BUS_FMT_YUV8_1X24: 1034 case MEDIA_BUS_FMT_YUV10_1X30: 1035 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1036 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1037 case MEDIA_BUS_FMT_YUYV8_2X8: 1038 case MEDIA_BUS_FMT_YVYU8_2X8: 1039 case MEDIA_BUS_FMT_UYVY8_2X8: 1040 case MEDIA_BUS_FMT_VYUY8_2X8: 1041 case MEDIA_BUS_FMT_YUYV8_1X16: 1042 case MEDIA_BUS_FMT_YVYU8_1X16: 1043 case MEDIA_BUS_FMT_UYVY8_1X16: 1044 case MEDIA_BUS_FMT_VYUY8_1X16: 1045 return true; 1046 default: 1047 return false; 1048 } 1049 } 1050 1051 static int vop2_convert_csc_mode(int csc_mode) 1052 { 1053 switch (csc_mode) { 1054 case V4L2_COLORSPACE_SMPTE170M: 1055 case V4L2_COLORSPACE_470_SYSTEM_M: 1056 case V4L2_COLORSPACE_470_SYSTEM_BG: 1057 return CSC_BT601L; 1058 case V4L2_COLORSPACE_REC709: 1059 case V4L2_COLORSPACE_SMPTE240M: 1060 case V4L2_COLORSPACE_DEFAULT: 1061 return CSC_BT709L; 1062 case V4L2_COLORSPACE_JPEG: 1063 return CSC_BT601F; 1064 case V4L2_COLORSPACE_BT2020: 1065 return CSC_BT2020; 1066 default: 1067 return CSC_BT709L; 1068 } 1069 } 1070 1071 static bool is_uv_swap(u32 bus_format, u32 output_mode) 1072 { 1073 /* 1074 * FIXME: 1075 * 1076 * There is no media type for YUV444 output, 1077 * so when out_mode is AAAA or P888, assume output is YUV444 on 1078 * yuv format. 1079 * 1080 * From H/W testing, YUV444 mode need a rb swap. 1081 */ 1082 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1083 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1084 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1085 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1086 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1087 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1088 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1089 output_mode == ROCKCHIP_OUT_MODE_P888))) 1090 return true; 1091 else 1092 return false; 1093 } 1094 1095 static inline bool is_hot_plug_devices(int output_type) 1096 { 1097 switch (output_type) { 1098 case DRM_MODE_CONNECTOR_HDMIA: 1099 case DRM_MODE_CONNECTOR_HDMIB: 1100 case DRM_MODE_CONNECTOR_TV: 1101 case DRM_MODE_CONNECTOR_DisplayPort: 1102 case DRM_MODE_CONNECTOR_VGA: 1103 case DRM_MODE_CONNECTOR_Unknown: 1104 return true; 1105 default: 1106 return false; 1107 } 1108 } 1109 1110 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1111 { 1112 int i = 0; 1113 1114 for (i = 0; i < vop2->data->nr_layers; i++) { 1115 if (vop2->data->win_data[i].phys_id == phys_id) 1116 return &vop2->data->win_data[i]; 1117 } 1118 1119 return NULL; 1120 } 1121 1122 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1123 struct display_state *state) 1124 { 1125 struct connector_state *conn_state = &state->conn_state; 1126 struct crtc_state *cstate = &state->crtc_state; 1127 struct resource gamma_res; 1128 fdt_size_t lut_size; 1129 int i, lut_len, ret = 0; 1130 u32 *lut_regs; 1131 u32 *lut_val; 1132 u32 r, g, b; 1133 u32 vp_offset = cstate->crtc_id * 0x100; 1134 struct base2_disp_info *disp_info = conn_state->disp_info; 1135 static int gamma_lut_en_num = 1; 1136 1137 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1138 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1139 return 0; 1140 } 1141 1142 if (!disp_info) 1143 return 0; 1144 1145 if (!disp_info->gamma_lut_data.size) 1146 return 0; 1147 1148 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1149 if (ret) 1150 printf("failed to get gamma lut res\n"); 1151 lut_regs = (u32 *)gamma_res.start; 1152 lut_size = gamma_res.end - gamma_res.start + 1; 1153 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1154 printf("failed to get gamma lut register\n"); 1155 return 0; 1156 } 1157 lut_len = lut_size / 4; 1158 if (lut_len != 256 && lut_len != 1024) { 1159 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1160 return 0; 1161 } 1162 lut_val = (u32 *)calloc(1, lut_size); 1163 for (i = 0; i < lut_len; i++) { 1164 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1165 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1166 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1167 1168 lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1169 } 1170 1171 for (i = 0; i < lut_len; i++) 1172 writel(lut_val[i], lut_regs + i); 1173 1174 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1175 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1176 cstate->crtc_id , false); 1177 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1178 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1179 gamma_lut_en_num++; 1180 1181 return 0; 1182 } 1183 1184 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1185 struct display_state *state) 1186 { 1187 struct connector_state *conn_state = &state->conn_state; 1188 struct crtc_state *cstate = &state->crtc_state; 1189 int i, cubic_lut_len; 1190 u32 vp_offset = cstate->crtc_id * 0x100; 1191 struct base2_disp_info *disp_info = conn_state->disp_info; 1192 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1193 u32 *cubic_lut_addr; 1194 1195 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1196 return 0; 1197 1198 if (!disp_info->cubic_lut_data.size) 1199 return 0; 1200 1201 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1202 cubic_lut_len = disp_info->cubic_lut_data.size; 1203 1204 for (i = 0; i < cubic_lut_len / 2; i++) { 1205 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1206 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1207 ((lut->lblue[2 * i] & 0xff) << 24); 1208 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1209 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1210 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1211 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1212 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1213 *cubic_lut_addr++ = 0; 1214 } 1215 1216 if (cubic_lut_len % 2) { 1217 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1218 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1219 ((lut->lblue[2 * i] & 0xff) << 24); 1220 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1221 *cubic_lut_addr++ = 0; 1222 *cubic_lut_addr = 0; 1223 } 1224 1225 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1226 get_cubic_lut_buffer(cstate->crtc_id)); 1227 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1228 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1229 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1230 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1231 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1232 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1233 1234 return 0; 1235 } 1236 1237 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 1238 { 1239 struct connector_state *conn_state = &state->conn_state; 1240 struct base_bcsh_info *bcsh_info; 1241 struct crtc_state *cstate = &state->crtc_state; 1242 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 1243 bool bcsh_en = false, post_r2y_en = false, post_y2r_en = false; 1244 u32 vp_offset = (cstate->crtc_id * 0x100); 1245 int post_csc_mode; 1246 1247 if (!conn_state->disp_info) 1248 return; 1249 bcsh_info = &conn_state->disp_info->bcsh_info; 1250 if (!bcsh_info) 1251 return; 1252 1253 if (bcsh_info->brightness != 50 || 1254 bcsh_info->contrast != 50 || 1255 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 1256 bcsh_en = true; 1257 1258 if (bcsh_en) { 1259 if (!cstate->yuv_overlay) 1260 post_r2y_en = 1; 1261 if (!is_yuv_output(conn_state->bus_format)) 1262 post_y2r_en = 1; 1263 } else { 1264 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 1265 post_r2y_en = 1; 1266 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 1267 post_y2r_en = 1; 1268 } 1269 1270 post_csc_mode = vop2_convert_csc_mode(conn_state->color_space); 1271 1272 1273 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1274 BCSH_CTRL_R2Y_SHIFT, post_r2y_en, false); 1275 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1276 BCSH_CTRL_Y2R_SHIFT, post_y2r_en, false); 1277 1278 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1279 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, post_csc_mode, false); 1280 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1281 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, post_csc_mode, false); 1282 if (!bcsh_en) { 1283 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1284 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1285 return; 1286 } 1287 1288 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 1289 brightness = interpolate(0, -128, 100, 127, 1290 bcsh_info->brightness); 1291 else 1292 brightness = interpolate(0, -32, 100, 31, 1293 bcsh_info->brightness); 1294 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 1295 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 1296 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 1297 1298 1299 /* 1300 * a:[-30~0): 1301 * sin_hue = 0x100 - sin(a)*256; 1302 * cos_hue = cos(a)*256; 1303 * a:[0~30] 1304 * sin_hue = sin(a)*256; 1305 * cos_hue = cos(a)*256; 1306 */ 1307 sin_hue = fixp_sin32(hue) >> 23; 1308 cos_hue = fixp_cos32(hue) >> 23; 1309 1310 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1311 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1312 brightness, false); 1313 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1314 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, contrast, false); 1315 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1316 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 1317 saturation * contrast / 0x100, false); 1318 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1319 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, sin_hue, false); 1320 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 1321 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, cos_hue, false); 1322 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1323 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 1324 BCSH_OUT_MODE_NORMAL_VIDEO, false); 1325 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1326 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 1327 } 1328 1329 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 1330 { 1331 struct connector_state *conn_state = &state->conn_state; 1332 struct drm_display_mode *mode = &conn_state->mode; 1333 struct crtc_state *cstate = &state->crtc_state; 1334 u32 vp_offset = (cstate->crtc_id * 0x100); 1335 u16 vtotal = mode->crtc_vtotal; 1336 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 1337 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 1338 u16 hdisplay = mode->crtc_hdisplay; 1339 u16 vdisplay = mode->crtc_vdisplay; 1340 u16 hsize = 1341 hdisplay * (conn_state->overscan.left_margin + 1342 conn_state->overscan.right_margin) / 200; 1343 u16 vsize = 1344 vdisplay * (conn_state->overscan.top_margin + 1345 conn_state->overscan.bottom_margin) / 200; 1346 u16 hact_end, vact_end; 1347 u32 val; 1348 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 1349 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 1350 1351 hsize = round_down(hsize, 2); 1352 vsize = round_down(vsize, 2); 1353 1354 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 1355 hact_end = hact_st + hsize; 1356 val = hact_st << 16; 1357 val |= hact_end; 1358 1359 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 1360 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 1361 vact_end = vact_st + vsize; 1362 val = vact_st << 16; 1363 val |= vact_end; 1364 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 1365 val = scl_cal_scale2(vdisplay, vsize) << 16; 1366 val |= scl_cal_scale2(hdisplay, hsize); 1367 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 1368 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 1369 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 1370 vop2_writel(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 1371 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 1372 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize)); 1373 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 1374 u16 vact_st_f1 = vtotal + vact_st + 1; 1375 u16 vact_end_f1 = vact_st_f1 + vsize; 1376 1377 val = vact_st_f1 << 16 | vact_end_f1; 1378 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 1379 } 1380 1381 bg_ovl_dly = cstate->crtc->vps[cstate->crtc_id].bg_ovl_dly; 1382 bg_dly = vop2->data->vp_data[cstate->crtc_id].pre_scan_max_dly; 1383 bg_dly -= bg_ovl_dly; 1384 pre_scan_dly = bg_dly + (hdisplay >> 1) - 1; 1385 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 1386 hsync_len = 8; 1387 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 1388 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + cstate->crtc_id * 4, 1389 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 1390 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + vp_offset, pre_scan_dly); 1391 } 1392 1393 /* 1394 * Read VOP internal power domain on/off status. 1395 * We should query BISR_STS register in PMU for 1396 * power up/down status when memory repair is enabled. 1397 * Return value: 1 for power on, 0 for power off; 1398 */ 1399 static int vop2_wait_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 1400 { 1401 int val = 0; 1402 int shift = 0; 1403 bool is_bisr_en = false; 1404 1405 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, 1406 pd_data->bisr_en_status_shift); 1407 if (is_bisr_en) { 1408 shift = pd_data->pmu_status_shift; 1409 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 1410 ((val >> shift) & 0x1), 50 * 1000); 1411 } else { 1412 shift = pd_data->pd_status_shift; 1413 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 1414 !((val >> shift) & 0x1), 50 * 1000); 1415 } 1416 } 1417 1418 static int vop2_power_domain_on(struct vop2 *vop2, int plane_id) 1419 { 1420 struct vop2_win_data *win_data; 1421 struct vop2_power_domain_data *pd_data; 1422 int ret = 0; 1423 1424 win_data = vop2_find_win_by_phys_id(vop2, plane_id); 1425 if (!win_data) { 1426 printf("can't find win_data by phys_id\n"); 1427 return -EINVAL; 1428 } 1429 pd_data = win_data->pd_data; 1430 if (pd_data->is_parent_needed) { 1431 ret = vop2_power_domain_on(vop2, pd_data->parent_phy_id); 1432 if (ret) { 1433 printf("can't open parent power domain\n"); 1434 return -EINVAL; 1435 } 1436 } 1437 1438 vop2_mask_write(vop2, RK3568_SYS_PD_CTRL, EN_MASK, pd_data->pd_en_shift, 0, false); 1439 ret = vop2_wait_power_domain_on(vop2, pd_data); 1440 if (ret) { 1441 printf("wait vop2 power domain timeout\n"); 1442 return ret; 1443 } 1444 1445 return 0; 1446 } 1447 1448 static void rk3588_vop2_regsbak(struct vop2 *vop2) 1449 { 1450 u32 *base = vop2->regs; 1451 int i = 0; 1452 1453 /* 1454 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 1455 */ 1456 for (i = 0; i < (vop2->reg_len >> 2); i++) 1457 vop2->regsbak[i] = base[i]; 1458 } 1459 1460 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 1461 { 1462 struct crtc_state *cstate = &state->crtc_state; 1463 int i, j, port_mux = 0, total_used_layer = 0; 1464 u8 shift = 0; 1465 int layer_phy_id = 0; 1466 u32 layer_nr = 0; 1467 struct vop2_win_data *win_data; 1468 struct vop2_vp_plane_mask *plane_mask; 1469 1470 if (vop2->global_init) 1471 return; 1472 1473 /* OTP must enable at the first time, otherwise mirror layer register is error */ 1474 if (soc_is_rk3566()) 1475 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 1476 OTP_WIN_EN_SHIFT, 1, false); 1477 1478 if (cstate->crtc->assign_plane) {/* dts assign plane */ 1479 u32 plane_mask; 1480 int primary_plane_id; 1481 1482 for (i = 0; i < vop2->data->nr_vps; i++) { 1483 plane_mask = cstate->crtc->vps[i].plane_mask; 1484 vop2->vp_plane_mask[i].plane_mask = plane_mask; 1485 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 1486 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 1487 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 1488 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 1489 vop2->vp_plane_mask[i].plane_mask = plane_mask; 1490 1491 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 1492 for (j = 0; j < layer_nr; j++) { 1493 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 1494 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 1495 } 1496 } 1497 } else {/* need soft assign plane mask */ 1498 /* find the first unplug devices and set it as main display */ 1499 int main_vp_index = -1; 1500 int active_vp_num = 0; 1501 1502 for (i = 0; i < vop2->data->nr_vps; i++) { 1503 if (cstate->crtc->vps[i].enable) 1504 active_vp_num++; 1505 } 1506 printf("VOP have %d active VP\n", active_vp_num); 1507 1508 if (soc_is_rk3566() && active_vp_num > 2) 1509 printf("ERROR: rk3566 only support 2 display output!!\n"); 1510 plane_mask = vop2->data->plane_mask; 1511 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 1512 1513 for (i = 0; i < vop2->data->nr_vps; i++) { 1514 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 1515 vop2->vp_plane_mask[i] = plane_mask[0]; /* the first store main display plane mask*/ 1516 main_vp_index = i; 1517 break; 1518 } 1519 } 1520 1521 /* if no find unplug devices, use vp0 as main display */ 1522 if (main_vp_index < 0) { 1523 main_vp_index = 0; 1524 vop2->vp_plane_mask[0] = plane_mask[0]; 1525 } 1526 1527 j = 1; /* plane_mask[0] store main display, so we from plane_mask[1] */ 1528 1529 /* init other display except main display */ 1530 for (i = 0; i < vop2->data->nr_vps; i++) { 1531 if (i == main_vp_index || !cstate->crtc->vps[i].enable) /* main display or no connect devices */ 1532 continue; 1533 vop2->vp_plane_mask[i] = plane_mask[j++]; 1534 } 1535 1536 /* store plane mask for vop2_fixup_dts */ 1537 for (i = 0; i < vop2->data->nr_vps; i++) { 1538 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1539 /* rk3566 only support 3+3 policy */ 1540 if (soc_is_rk3566() && active_vp_num == 1) { 1541 if (cstate->crtc->vps[i].enable) { 1542 for (j = 0; j < 3; j++) { 1543 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1544 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 1545 } 1546 } 1547 } else { 1548 for (j = 0; j < layer_nr; j++) { 1549 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1550 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 1551 } 1552 } 1553 } 1554 } 1555 1556 if (vop2->version == VOP_VERSION_RK3588) { 1557 for (i = 0; i < vop2->data->nr_vps; i++) { 1558 if (cstate->crtc->vps[i].enable) { 1559 if (vop2_power_domain_on(vop2, vop2->vp_plane_mask[i].primary_plane_id)) 1560 printf("open vp[%d] plane pd fail\n", i); 1561 } 1562 } 1563 } 1564 1565 if (vop2->version == VOP_VERSION_RK3588) 1566 rk3588_vop2_regsbak(vop2); 1567 else 1568 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 1569 1570 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 1571 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 1572 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 1573 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 1574 1575 for (i = 0; i < vop2->data->nr_vps; i++) { 1576 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 1577 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 1578 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 1579 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 1580 } 1581 1582 shift = 0; 1583 /* layer sel win id */ 1584 for (i = 0; i < vop2->data->nr_vps; i++) { 1585 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1586 for (j = 0; j < layer_nr; j++) { 1587 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1588 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1589 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 1590 shift, win_data->layer_sel_win_id, false); 1591 shift += 4; 1592 } 1593 } 1594 1595 /* win sel port */ 1596 for (i = 0; i < vop2->data->nr_vps; i++) { 1597 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 1598 for (j = 0; j < layer_nr; j++) { 1599 if (!vop2->vp_plane_mask[i].attached_layers[j]) 1600 continue; 1601 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 1602 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 1603 shift = win_data->win_sel_port_offset * 2; 1604 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 1605 LAYER_SEL_PORT_SHIFT + shift, i, false); 1606 } 1607 } 1608 1609 /** 1610 * port mux config 1611 */ 1612 for (i = 0; i < vop2->data->nr_vps; i++) { 1613 shift = i * 4; 1614 if (vop2->vp_plane_mask[i].attached_layers_nr) { 1615 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 1616 port_mux = total_used_layer - 1; 1617 } else { 1618 port_mux = 8; 1619 } 1620 1621 if (i == vop2->data->nr_vps - 1) 1622 port_mux = vop2->data->nr_mixers; 1623 1624 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 1625 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 1626 PORT_MUX_SHIFT + shift, port_mux, false); 1627 } 1628 1629 if (vop2->version == VOP_VERSION_RK3568) 1630 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 1631 1632 vop2->global_init = true; 1633 } 1634 1635 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 1636 { 1637 struct crtc_state *cstate = &state->crtc_state; 1638 int ret; 1639 1640 /* Process 'assigned-{clocks/clock-parents/clock-rates}' properties */ 1641 ret = clk_set_defaults(cstate->dev); 1642 if (ret) 1643 debug("%s clk_set_defaults failed %d\n", __func__, ret); 1644 1645 rockchip_vop2_gamma_lut_init(vop2, state); 1646 rockchip_vop2_cubic_lut_init(vop2, state); 1647 1648 return 0; 1649 } 1650 1651 /* 1652 * VOP2 have multi video ports. 1653 * video port ------- crtc 1654 */ 1655 static int rockchip_vop2_preinit(struct display_state *state) 1656 { 1657 struct crtc_state *cstate = &state->crtc_state; 1658 const struct vop2_data *vop2_data = cstate->crtc->data; 1659 1660 if (!rockchip_vop2) { 1661 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 1662 if (!rockchip_vop2) 1663 return -ENOMEM; 1664 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 1665 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 1666 rockchip_vop2->reg_len = RK3568_MAX_REG; 1667 rockchip_vop2->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF); 1668 if (rockchip_vop2->grf <= 0) 1669 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 1670 rockchip_vop2->version = vop2_data->version; 1671 rockchip_vop2->data = vop2_data; 1672 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 1673 struct regmap *map; 1674 1675 rockchip_vop2->vop_grf = syscon_get_first_range(ROCKCHIP_SYSCON_VOP_GRF); 1676 if (rockchip_vop2->vop_grf <= 0) 1677 printf("%s: Get syscon vop_grf failed (ret=%p)\n", __func__, rockchip_vop2->vop_grf); 1678 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 1679 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 1680 if (rockchip_vop2->vo1_grf <= 0) 1681 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", __func__, rockchip_vop2->vo1_grf); 1682 rockchip_vop2->sys_pmu = syscon_get_first_range(ROCKCHIP_SYSCON_PMU); 1683 if (rockchip_vop2->sys_pmu <= 0) 1684 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", __func__, rockchip_vop2->sys_pmu); 1685 } 1686 } 1687 1688 cstate->private = rockchip_vop2; 1689 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 1690 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 1691 1692 vop2_global_initial(rockchip_vop2, state); 1693 1694 return 0; 1695 } 1696 1697 /* 1698 * calc the dclk on rk3588 1699 * the available div of dclk is 1, 2, 4 1700 * 1701 */ 1702 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 1703 { 1704 if (child_clk * 4 <= max_dclk) 1705 return child_clk * 4; 1706 else if (child_clk * 2 <= max_dclk) 1707 return child_clk * 2; 1708 else if (child_clk <= max_dclk) 1709 return child_clk; 1710 else 1711 return 0; 1712 } 1713 1714 /* 1715 * 4 pixclk/cycle on rk3588 1716 * RGB/eDP/HDMI: if_pixclk >= dclk_core 1717 * DP: dp_pixclk = dclk_out <= dclk_core 1718 * DSI: mipi_pixclk <= dclk_out <= dclk_core 1719 */ 1720 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 1721 int *dclk_core_div, int *dclk_out_div, 1722 int *if_pixclk_div, int *if_dclk_div) 1723 { 1724 struct crtc_state *cstate = &state->crtc_state; 1725 struct connector_state *conn_state = &state->conn_state; 1726 struct drm_display_mode *mode = &conn_state->mode; 1727 struct vop2 *vop2 = cstate->private; 1728 unsigned long v_pixclk = mode->clock; 1729 unsigned long dclk_core_rate = v_pixclk >> 2; 1730 unsigned long dclk_rate = v_pixclk; 1731 unsigned long dclk_out_rate; 1732 u64 if_dclk_rate; 1733 u64 if_pixclk_rate; 1734 int output_type = conn_state->type; 1735 int output_mode = conn_state->output_mode; 1736 int K = 1; 1737 1738 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 1739 /* 1740 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 1741 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 1742 */ 1743 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) { 1744 dclk_rate = dclk_rate >> 1; 1745 K = 2; 1746 } 1747 if (conn_state->dsc_enable) { 1748 if_pixclk_rate = conn_state->dsc_cds_clk << 1; 1749 if_dclk_rate = conn_state->dsc_cds_clk; 1750 } else { 1751 if_pixclk_rate = (dclk_core_rate << 1) / K; 1752 if_dclk_rate = dclk_core_rate / K; 1753 } 1754 1755 if (!dclk_rate) { 1756 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 1757 vop2->data->vp_data->max_dclk, if_pixclk_rate); 1758 return -EINVAL; 1759 } 1760 *if_pixclk_div = dclk_rate / if_pixclk_rate; 1761 *if_dclk_div = dclk_rate / if_dclk_rate; 1762 *dclk_core_div = dclk_rate / dclk_core_rate; 1763 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 1764 dclk_rate, *if_pixclk_div, *if_dclk_div); 1765 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 1766 /* edp_pixclk = edp_dclk > dclk_core */ 1767 if_pixclk_rate = v_pixclk / K; 1768 if_dclk_rate = v_pixclk / K; 1769 dclk_rate = if_pixclk_rate * K; 1770 *dclk_core_div = dclk_rate / dclk_core_rate; 1771 *if_pixclk_div = dclk_rate / if_pixclk_rate; 1772 *if_dclk_div = *if_pixclk_div; 1773 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 1774 if (output_mode == ROCKCHIP_OUT_MODE_YUV420) 1775 dclk_out_rate = v_pixclk >> 3; 1776 else 1777 dclk_out_rate = v_pixclk >> 2; 1778 1779 dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk); 1780 if (!dclk_rate) { 1781 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 1782 vop2->data->vp_data->max_dclk, dclk_core_rate); 1783 return -EINVAL; 1784 } 1785 *dclk_out_div = dclk_rate / dclk_out_rate; 1786 *dclk_core_div = dclk_rate / dclk_core_rate; 1787 1788 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 1789 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 1790 K = 2; 1791 if (conn_state->dsc_enable) 1792 if_pixclk_rate = conn_state->dsc_cds_clk >> 1; 1793 else 1794 if_pixclk_rate = dclk_core_rate / K; 1795 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 1796 dclk_out_rate = if_pixclk_rate; 1797 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 1798 dclk_rate = vop2_calc_dclk(dclk_out_rate, vop2->data->vp_data->max_dclk); 1799 if (!dclk_rate) { 1800 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 1801 vop2->data->vp_data->max_dclk, dclk_rate); 1802 return -EINVAL; 1803 } 1804 *dclk_out_div = dclk_rate / dclk_out_rate; 1805 *dclk_core_div = dclk_rate / dclk_core_rate; 1806 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 1807 1808 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 1809 dclk_rate = v_pixclk; 1810 *dclk_core_div = dclk_rate / dclk_core_rate; 1811 } 1812 1813 *if_pixclk_div = ilog2(*if_pixclk_div); 1814 *if_dclk_div = ilog2(*if_dclk_div); 1815 *dclk_core_div = ilog2(*dclk_core_div); 1816 *dclk_out_div = ilog2(*dclk_out_div); 1817 1818 return dclk_rate; 1819 } 1820 1821 static int vop2_calc_dsc_clk(struct connector_state *conn_state) 1822 { 1823 struct drm_display_mode *mode = &conn_state->mode; 1824 u64 v_pixclk = mode->clock * 1000LL; /* video timing pixclk */ 1825 u8 k = 1; 1826 1827 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 1828 k = 2; 1829 1830 conn_state->dsc_pxl_clk = v_pixclk; 1831 do_div(conn_state->dsc_pxl_clk, (conn_state->dsc_slice_num * k)); 1832 1833 conn_state->dsc_txp_clk = v_pixclk; 1834 do_div(conn_state->dsc_txp_clk, (conn_state->dsc_pixel_num * k)); 1835 1836 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 1837 * cds_dat_width = 96; 1838 * bits_per_pixel = [8-12]; 1839 * As only support 1/2/4 div, so we set dsc_cds = crtc_clock / 8; 1840 */ 1841 conn_state->dsc_cds_clk = mode->crtc_clock / 8 * 1000; 1842 1843 return 0; 1844 } 1845 1846 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 1847 { 1848 struct crtc_state *cstate = &state->crtc_state; 1849 struct connector_state *conn_state = &state->conn_state; 1850 struct drm_display_mode *mode = &conn_state->mode; 1851 struct rockchip_dsc_sink_cap *dsc_sink_cap = &conn_state->dsc_sink_cap; 1852 struct vop2 *vop2 = cstate->private; 1853 u32 vp_offset = (cstate->crtc_id * 0x100); 1854 u16 hdisplay = mode->crtc_hdisplay; 1855 int output_if = conn_state->output_if; 1856 int dclk_core_div = 0; 1857 int dclk_out_div = 0; 1858 int if_pixclk_div = 0; 1859 int if_dclk_div = 0; 1860 unsigned long dclk_rate; 1861 u32 val; 1862 1863 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 1864 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 1865 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 1866 } else { 1867 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 1868 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 1869 } 1870 1871 if (conn_state->dsc_enable) { 1872 if (!vop2->data->nr_dscs) { 1873 printf("No DSC\n"); 1874 return 0; 1875 } 1876 conn_state->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 1877 conn_state->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width; 1878 conn_state->dsc_pixel_num = conn_state->dsc_slice_num >= 4 ? 1879 4 : conn_state->dsc_slice_num >= 2 ? 2 : 1; 1880 vop2_calc_dsc_clk(conn_state); 1881 } 1882 1883 dclk_rate = vop2_calc_cru_cfg(state, &dclk_core_div, &dclk_out_div, &if_pixclk_div, &if_dclk_div); 1884 1885 if (output_if & VOP_OUTPUT_IF_RGB) { 1886 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 1887 4, false); 1888 } 1889 1890 if (output_if & VOP_OUTPUT_IF_BT1120) { 1891 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 1892 3, false); 1893 } 1894 1895 if (output_if & VOP_OUTPUT_IF_BT656) { 1896 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 1897 2, false); 1898 } 1899 1900 if (output_if & VOP_OUTPUT_IF_MIPI0) { 1901 if (cstate->crtc_id == 2) 1902 val = 0; 1903 else 1904 val = 1; 1905 1906 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 1907 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 1908 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 1909 1910 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 1911 1, false); 1912 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 1913 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 1914 if_pixclk_div, false); 1915 1916 if (conn_state->hold_mode) { 1917 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 1918 EN_MASK, EDPI_TE_EN, 1, false); 1919 1920 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 1921 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 1922 } 1923 } 1924 1925 if (output_if & VOP_OUTPUT_IF_MIPI1) { 1926 if (cstate->crtc_id == 2) 1927 val = 0; 1928 else if (cstate->crtc_id == 3) 1929 val = 1; 1930 else 1931 val = 3; /*VP1*/ 1932 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 1933 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 1934 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 1935 1936 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 1937 1, false); 1938 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 1939 val, false); 1940 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 1941 if_pixclk_div, false); 1942 1943 if (conn_state->hold_mode) { 1944 /* UNDO: RK3588 VP1->DSC1->DSI1 only can support soft TE mode */ 1945 if (vop2->version == VOP_VERSION_RK3588 && val == 3) 1946 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 1947 EN_MASK, EDPI_TE_EN, 0, false); 1948 else 1949 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 1950 EN_MASK, EDPI_TE_EN, 1, false); 1951 1952 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 1953 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 1954 } 1955 } 1956 1957 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 1958 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 1959 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 1960 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 1961 MIPI_DUAL_EN_SHIFT, 1, false); 1962 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 1963 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 1964 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 1965 false); 1966 } 1967 1968 if (output_if & VOP_OUTPUT_IF_eDP0) { 1969 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 1970 1, false); 1971 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 1972 cstate->crtc_id, false); 1973 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 1974 if_dclk_div, false); 1975 1976 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 1977 if_pixclk_div, false); 1978 1979 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 1980 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 1981 } 1982 1983 if (output_if & VOP_OUTPUT_IF_eDP1) { 1984 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 1985 1, false); 1986 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 1987 cstate->crtc_id, false); 1988 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 1989 if_dclk_div, false); 1990 1991 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 1992 if_pixclk_div, false); 1993 } 1994 1995 if (output_if & VOP_OUTPUT_IF_HDMI0) { 1996 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 1997 1, false); 1998 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 1999 cstate->crtc_id, false); 2000 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 2001 if_dclk_div, false); 2002 2003 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 2004 if_pixclk_div, false); 2005 2006 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2007 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 2008 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2009 HDMI_SYNC_POL_MASK, 2010 HDMI0_SYNC_POL_SHIFT, val); 2011 } 2012 2013 if (output_if & VOP_OUTPUT_IF_HDMI1) { 2014 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 2015 1, false); 2016 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 2017 cstate->crtc_id, false); 2018 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 2019 if_dclk_div, false); 2020 2021 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 2022 if_pixclk_div, false); 2023 2024 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 2025 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 2026 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 2027 HDMI_SYNC_POL_MASK, 2028 HDMI1_SYNC_POL_SHIFT, val); 2029 } 2030 2031 if (output_if & VOP_OUTPUT_IF_DP0) { 2032 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 2033 1, false); 2034 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 2035 cstate->crtc_id, false); 2036 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2037 RK3588_DP0_PIN_POL_SHIFT, val, false); 2038 } 2039 2040 if (output_if & VOP_OUTPUT_IF_DP1) { 2041 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 2042 1, false); 2043 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 2044 cstate->crtc_id, false); 2045 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 2046 RK3588_DP1_PIN_POL_SHIFT, val, false); 2047 } 2048 2049 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2050 DCLK_CORE_DIV_SHIFT, dclk_core_div, false); 2051 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 2052 DCLK_OUT_DIV_SHIFT, dclk_out_div, false); 2053 2054 return dclk_rate; 2055 } 2056 2057 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 2058 { 2059 struct crtc_state *cstate = &state->crtc_state; 2060 struct connector_state *conn_state = &state->conn_state; 2061 struct drm_display_mode *mode = &conn_state->mode; 2062 struct vop2 *vop2 = cstate->private; 2063 u32 vp_offset = (cstate->crtc_id * 0x100); 2064 bool dclk_inv; 2065 u32 val; 2066 2067 dclk_inv = (mode->flags & DRM_MODE_FLAG_PPIXDATA) ? 0 : 1; 2068 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 2069 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 2070 2071 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 2072 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2073 1, false); 2074 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2075 RGB_MUX_SHIFT, cstate->crtc_id, false); 2076 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2077 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 2078 } 2079 2080 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 2081 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 2082 1, false); 2083 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 2084 BT1120_EN_SHIFT, 1, false); 2085 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2086 RGB_MUX_SHIFT, cstate->crtc_id, false); 2087 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2088 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 2089 } 2090 2091 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 2092 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 2093 1, false); 2094 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2095 RGB_MUX_SHIFT, cstate->crtc_id, false); 2096 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 2097 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 2098 } 2099 2100 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 2101 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 2102 1, false); 2103 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2104 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 2105 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2106 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2107 } 2108 2109 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 2110 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 2111 1, false); 2112 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2113 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 2114 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2115 IF_CRTL_RGB_LVDS_DCLK_POL_SHIT, dclk_inv, false); 2116 } 2117 2118 if (conn_state->output_flags & 2119 (ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE | 2120 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE)) { 2121 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2122 LVDS_DUAL_EN_SHIFT, 1, false); 2123 if (conn_state->output_flags & 2124 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 2125 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2126 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, 2127 false); 2128 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2129 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 2130 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 2131 } 2132 2133 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 2134 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 2135 1, false); 2136 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2137 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 2138 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2139 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2140 } 2141 2142 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 2143 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 2144 1, false); 2145 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2146 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 2147 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2148 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 2149 } 2150 2151 if (conn_state->output_flags & 2152 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 2153 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 2154 MIPI_DUAL_EN_SHIFT, 1, false); 2155 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 2156 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2157 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 2158 false); 2159 } 2160 2161 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 2162 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 2163 1, false); 2164 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2165 EDP0_MUX_SHIFT, cstate->crtc_id, false); 2166 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2167 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 2168 } 2169 2170 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 2171 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 2172 1, false); 2173 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 2174 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 2175 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2176 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 2177 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 2178 IF_CRTL_HDMI_PIN_POL_MASK, 2179 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 2180 } 2181 2182 return mode->clock; 2183 } 2184 2185 static void vop2_post_color_swap(struct display_state *state) 2186 { 2187 struct crtc_state *cstate = &state->crtc_state; 2188 struct connector_state *conn_state = &state->conn_state; 2189 struct vop2 *vop2 = cstate->private; 2190 u32 vp_offset = (cstate->crtc_id * 0x100); 2191 u32 output_type = conn_state->type; 2192 u32 data_swap = 0; 2193 2194 if (is_uv_swap(conn_state->bus_format, conn_state->output_mode)) 2195 data_swap = DSP_RB_SWAP; 2196 2197 if (vop2->version == VOP_VERSION_RK3588 && 2198 (output_type == DRM_MODE_CONNECTOR_HDMIA || 2199 output_type == DRM_MODE_CONNECTOR_eDP) && 2200 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 2201 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 2202 data_swap |= DSP_RG_SWAP; 2203 2204 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 2205 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 2206 } 2207 2208 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 2209 { 2210 int ret = 0; 2211 2212 if (parent->dev) 2213 ret = clk_set_parent(clk, parent); 2214 if (ret < 0) 2215 debug("failed to set %s as parent for %s\n", 2216 parent->dev->name, clk->dev->name); 2217 } 2218 2219 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 2220 { 2221 int ret = 0; 2222 2223 if (clk->dev) 2224 ret = clk_set_rate(clk, rate); 2225 if (ret < 0) 2226 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 2227 2228 return ret; 2229 } 2230 2231 static int rockchip_vop2_init(struct display_state *state) 2232 { 2233 struct crtc_state *cstate = &state->crtc_state; 2234 struct connector_state *conn_state = &state->conn_state; 2235 struct drm_display_mode *mode = &conn_state->mode; 2236 struct vop2 *vop2 = cstate->private; 2237 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2238 u16 hdisplay = mode->crtc_hdisplay; 2239 u16 htotal = mode->crtc_htotal; 2240 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2241 u16 hact_end = hact_st + hdisplay; 2242 u16 vdisplay = mode->crtc_vdisplay; 2243 u16 vtotal = mode->crtc_vtotal; 2244 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 2245 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2246 u16 vact_end = vact_st + vdisplay; 2247 bool yuv_overlay = false; 2248 u32 vp_offset = (cstate->crtc_id * 0x100); 2249 u32 line_flag_offset = (cstate->crtc_id * 4); 2250 u32 val, act_end; 2251 u8 dither_down_en = 0; 2252 u8 pre_dither_down_en = 0; 2253 char output_type_name[30] = {0}; 2254 char dclk_name[9]; 2255 struct clk dclk; 2256 struct clk hdmi0_phy_pll; 2257 struct clk hdmi1_phy_pll; 2258 unsigned long dclk_rate; 2259 int ret; 2260 2261 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 2262 mode->hdisplay, mode->vdisplay, 2263 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 2264 mode->vscan, 2265 get_output_if_name(conn_state->output_if, output_type_name), 2266 cstate->crtc_id); 2267 2268 vop2_initial(vop2, state); 2269 if (vop2->version == VOP_VERSION_RK3588) 2270 dclk_rate = rk3588_vop2_if_cfg(state); 2271 else 2272 dclk_rate = rk3568_vop2_if_cfg(state); 2273 2274 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 2275 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) 2276 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 2277 2278 vop2_post_color_swap(state); 2279 2280 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 2281 OUT_MODE_SHIFT, conn_state->output_mode, false); 2282 2283 switch (conn_state->bus_format) { 2284 case MEDIA_BUS_FMT_RGB565_1X16: 2285 dither_down_en = 1; 2286 break; 2287 case MEDIA_BUS_FMT_RGB666_1X18: 2288 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 2289 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 2290 case MEDIA_BUS_FMT_RGB666_1X7X3_JEIDA: 2291 dither_down_en = 1; 2292 break; 2293 case MEDIA_BUS_FMT_YUV8_1X24: 2294 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 2295 dither_down_en = 0; 2296 pre_dither_down_en = 1; 2297 break; 2298 case MEDIA_BUS_FMT_YUV10_1X30: 2299 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 2300 case MEDIA_BUS_FMT_RGB888_1X24: 2301 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 2302 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 2303 default: 2304 dither_down_en = 0; 2305 pre_dither_down_en = 0; 2306 break; 2307 } 2308 2309 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA) 2310 pre_dither_down_en = 0; 2311 else 2312 pre_dither_down_en = 1; 2313 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2314 DITHER_DOWN_EN_SHIFT, dither_down_en, false); 2315 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2316 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 2317 2318 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 2319 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 2320 yuv_overlay, false); 2321 2322 cstate->yuv_overlay = yuv_overlay; 2323 2324 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 2325 (htotal << 16) | hsync_len); 2326 val = hact_st << 16; 2327 val |= hact_end; 2328 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 2329 val = vact_st << 16; 2330 val |= vact_end; 2331 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 2332 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2333 u16 vact_st_f1 = vtotal + vact_st + 1; 2334 u16 vact_end_f1 = vact_st_f1 + vdisplay; 2335 2336 val = vact_st_f1 << 16 | vact_end_f1; 2337 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 2338 val); 2339 2340 val = vtotal << 16 | (vtotal + vsync_len); 2341 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 2342 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2343 INTERLACE_EN_SHIFT, 1, false); 2344 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2345 DSP_FILED_POL, 1, false); 2346 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2347 P2I_EN_SHIFT, 1, false); 2348 vtotal += vtotal + 1; 2349 act_end = vact_end_f1; 2350 } else { 2351 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2352 INTERLACE_EN_SHIFT, 0, false); 2353 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2354 P2I_EN_SHIFT, 0, false); 2355 act_end = vact_end; 2356 } 2357 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 2358 (vtotal << 16) | vsync_len); 2359 2360 if (vop2->version == VOP_VERSION_RK3568) { 2361 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 2362 conn_state->output_if & VOP_OUTPUT_IF_BT656) 2363 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2364 CORE_DCLK_DIV_EN_SHIFT, 1, false); 2365 else 2366 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2367 CORE_DCLK_DIV_EN_SHIFT, 0, false); 2368 } 2369 2370 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 2371 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2372 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 2373 else 2374 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 2375 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 2376 2377 if (yuv_overlay) 2378 val = 0x20010200; 2379 else 2380 val = 0; 2381 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 2382 2383 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2384 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 2385 2386 vop2_tv_config_update(state, vop2); 2387 vop2_post_config(state, vop2); 2388 2389 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 2390 ret = clk_get_by_name(cstate->dev, dclk_name, &dclk); 2391 if (ret) { 2392 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 2393 return ret; 2394 } 2395 2396 ret = uclass_get_device_by_name(UCLASS_CLK, "hdmiphypll_clk0", 2397 &hdmi0_phy_pll.dev); 2398 if (ret) { 2399 hdmi0_phy_pll.dev = NULL; 2400 printf("%s:No hdmiphypll clk0 found, use system clk\n", 2401 __func__); 2402 } 2403 2404 ret = uclass_get_device_by_name(UCLASS_CLK, "hdmiphypll_clk1", 2405 &hdmi1_phy_pll.dev); 2406 if (ret) { 2407 hdmi1_phy_pll.dev = NULL; 2408 printf("%s:No hdmiphypll clk1 found, use system clk\n", 2409 __func__); 2410 } 2411 2412 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 2413 vop2_clk_set_parent(&dclk, &hdmi0_phy_pll); 2414 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 2415 vop2_clk_set_parent(&dclk, &hdmi1_phy_pll); 2416 2417 /* 2418 * uboot clk driver won't set dclk parent's rate when use 2419 * hdmi phypll as dclk source. 2420 * So set dclk rate is meaningless. Set hdmi phypll rate 2421 * directly. 2422 */ 2423 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) 2424 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate * 1000); 2425 else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) 2426 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate * 1000); 2427 else 2428 ret = vop2_clk_set_rate(&dclk, dclk_rate * 1000); 2429 2430 if (IS_ERR_VALUE(ret)) { 2431 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 2432 __func__, cstate->crtc_id, dclk_rate, ret); 2433 return ret; 2434 } 2435 2436 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 2437 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 2438 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 2439 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 2440 2441 return 0; 2442 } 2443 2444 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 2445 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 2446 uint32_t dst_h) 2447 { 2448 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 2449 uint16_t hscl_filter_mode, vscl_filter_mode; 2450 uint8_t gt2 = 0, gt4 = 0; 2451 uint32_t xfac = 0, yfac = 0; 2452 uint16_t hsu_filter_mode = VOP2_SCALE_UP_BIC; 2453 uint16_t hsd_filter_mode = VOP2_SCALE_DOWN_BIL; 2454 uint16_t vsu_filter_mode = VOP2_SCALE_UP_BIL; 2455 uint16_t vsd_filter_mode = VOP2_SCALE_DOWN_BIL; 2456 u32 win_offset = win->reg_offset; 2457 2458 if (src_h >= (4 * dst_h)) 2459 gt4 = 1; 2460 else if (src_h >= (2 * dst_h)) 2461 gt2 = 1; 2462 2463 if (gt4) 2464 src_h >>= 2; 2465 else if (gt2) 2466 src_h >>= 1; 2467 2468 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 2469 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 2470 2471 if (yrgb_hor_scl_mode == SCALE_UP) 2472 hscl_filter_mode = hsu_filter_mode; 2473 else 2474 hscl_filter_mode = hsd_filter_mode; 2475 2476 if (yrgb_ver_scl_mode == SCALE_UP) 2477 vscl_filter_mode = vsu_filter_mode; 2478 else 2479 vscl_filter_mode = vsd_filter_mode; 2480 2481 /* 2482 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 2483 * at scale down mode 2484 */ 2485 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1)) { 2486 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 2487 dst_w += 1; 2488 } 2489 2490 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 2491 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 2492 2493 if (win->type == CLUSTER_LAYER) { 2494 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 2495 yfac << 16 | xfac); 2496 2497 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2498 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, gt2, false); 2499 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2500 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, gt4, false); 2501 2502 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2503 YRGB_XSCL_MODE_MASK, CLUSTER_YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 2504 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 2505 YRGB_YSCL_MODE_MASK, CLUSTER_YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 2506 2507 } else { 2508 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 2509 yfac << 16 | xfac); 2510 2511 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 2512 YRGB_GT2_MASK, YRGB_GT2_SHIFT, gt2, false); 2513 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 2514 YRGB_GT4_MASK, YRGB_GT4_SHIFT, gt4, false); 2515 2516 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2517 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 2518 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2519 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 2520 2521 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2522 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 2523 hscl_filter_mode, false); 2524 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 2525 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 2526 vscl_filter_mode, false); 2527 } 2528 } 2529 2530 static void vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 2531 { 2532 struct crtc_state *cstate = &state->crtc_state; 2533 struct connector_state *conn_state = &state->conn_state; 2534 struct drm_display_mode *mode = &conn_state->mode; 2535 struct vop2 *vop2 = cstate->private; 2536 int src_w = cstate->src_w; 2537 int src_h = cstate->src_h; 2538 int crtc_x = cstate->crtc_x; 2539 int crtc_y = cstate->crtc_y; 2540 int crtc_w = cstate->crtc_w; 2541 int crtc_h = cstate->crtc_h; 2542 int xvir = cstate->xvir; 2543 int y_mirror = 0; 2544 int csc_mode; 2545 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 2546 u32 win_offset = win->reg_offset; 2547 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2548 2549 act_info = (src_h - 1) << 16; 2550 act_info |= (src_w - 1) & 0xffff; 2551 2552 dsp_info = (crtc_h - 1) << 16; 2553 dsp_info |= (crtc_w - 1) & 0xffff; 2554 2555 dsp_stx = crtc_x; 2556 dsp_sty = crtc_y; 2557 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 2558 2559 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 2560 y_mirror = 1; 2561 else 2562 y_mirror = 0; 2563 2564 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 2565 2566 if (y_mirror) 2567 printf("WARN: y mirror is unsupported by cluster window\n"); 2568 2569 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 2570 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 2571 false); 2572 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 2573 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, cstate->dma_addr); 2574 2575 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 2576 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 2577 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 2578 2579 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 2580 2581 csc_mode = vop2_convert_csc_mode(conn_state->color_space); 2582 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 2583 CLUSTER_RGB2YUV_EN_SHIFT, 2584 is_yuv_output(conn_state->bus_format), false); 2585 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 2586 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 2587 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 2588 2589 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2590 } 2591 2592 static void vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 2593 { 2594 struct crtc_state *cstate = &state->crtc_state; 2595 struct connector_state *conn_state = &state->conn_state; 2596 struct drm_display_mode *mode = &conn_state->mode; 2597 struct vop2 *vop2 = cstate->private; 2598 int src_w = cstate->src_w; 2599 int src_h = cstate->src_h; 2600 int crtc_x = cstate->crtc_x; 2601 int crtc_y = cstate->crtc_y; 2602 int crtc_w = cstate->crtc_w; 2603 int crtc_h = cstate->crtc_h; 2604 int xvir = cstate->xvir; 2605 int y_mirror = 0; 2606 int csc_mode; 2607 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 2608 u32 win_offset = win->reg_offset; 2609 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2610 2611 /* 2612 * This is workaround solution for IC design: 2613 * esmart can't support scale down when actual_w % 16 == 1. 2614 */ 2615 if (src_w > crtc_w && (src_w & 0xf) == 1) { 2616 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 2617 src_w -= 1; 2618 } 2619 2620 act_info = (src_h - 1) << 16; 2621 act_info |= (src_w - 1) & 0xffff; 2622 2623 dsp_info = (crtc_h - 1) << 16; 2624 dsp_info |= (crtc_w - 1) & 0xffff; 2625 2626 dsp_stx = crtc_x; 2627 dsp_sty = crtc_y; 2628 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 2629 2630 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 2631 y_mirror = 1; 2632 else 2633 y_mirror = 0; 2634 2635 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 2636 2637 if (y_mirror) 2638 cstate->dma_addr += (src_h - 1) * xvir * 4; 2639 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 2640 YMIRROR_EN_SHIFT, y_mirror, false); 2641 2642 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 2643 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 2644 false); 2645 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 2646 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 2647 cstate->dma_addr); 2648 2649 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 2650 act_info); 2651 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 2652 dsp_info); 2653 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 2654 2655 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 2656 WIN_EN_SHIFT, 1, false); 2657 2658 csc_mode = vop2_convert_csc_mode(conn_state->color_space); 2659 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 2660 RGB2YUV_EN_SHIFT, 2661 is_yuv_output(conn_state->bus_format), false); 2662 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 2663 CSC_MODE_SHIFT, csc_mode, false); 2664 2665 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2666 } 2667 2668 static int rockchip_vop2_set_plane(struct display_state *state) 2669 { 2670 struct crtc_state *cstate = &state->crtc_state; 2671 struct vop2 *vop2 = cstate->private; 2672 struct vop2_win_data *win_data; 2673 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 2674 char plane_name[10] = {0}; 2675 2676 if (cstate->crtc_w > cstate->max_output.width) { 2677 printf("ERROR: output w[%d] exceeded max width[%d]\n", 2678 cstate->crtc_w, cstate->max_output.width); 2679 return -EINVAL; 2680 } 2681 2682 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 2683 if (!win_data) { 2684 printf("invalid win id %d\n", primary_plane_id); 2685 return -ENODEV; 2686 } 2687 2688 if (win_data->type == CLUSTER_LAYER) 2689 vop2_set_cluster_win(state, win_data); 2690 else 2691 vop2_set_smart_win(state, win_data); 2692 2693 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 2694 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 2695 cstate->src_w, cstate->src_h, cstate->crtc_w, cstate->crtc_h, 2696 cstate->crtc_x, cstate->crtc_y, cstate->format, 2697 cstate->dma_addr); 2698 2699 return 0; 2700 } 2701 2702 static int rockchip_vop2_prepare(struct display_state *state) 2703 { 2704 return 0; 2705 } 2706 2707 static int rockchip_vop2_enable(struct display_state *state) 2708 { 2709 struct crtc_state *cstate = &state->crtc_state; 2710 struct vop2 *vop2 = cstate->private; 2711 u32 vp_offset = (cstate->crtc_id * 0x100); 2712 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2713 2714 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2715 STANDBY_EN_SHIFT, 0, false); 2716 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2717 2718 return 0; 2719 } 2720 2721 static int rockchip_vop2_disable(struct display_state *state) 2722 { 2723 struct crtc_state *cstate = &state->crtc_state; 2724 struct vop2 *vop2 = cstate->private; 2725 u32 vp_offset = (cstate->crtc_id * 0x100); 2726 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 2727 2728 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 2729 STANDBY_EN_SHIFT, 1, false); 2730 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 2731 2732 return 0; 2733 } 2734 2735 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 2736 { 2737 struct crtc_state *cstate = &state->crtc_state; 2738 struct vop2 *vop2 = cstate->private; 2739 int i = 0; 2740 int correct_cursor_plane = -1; 2741 int plane_type = -1; 2742 2743 if (cursor_plane < 0) 2744 return -1; 2745 2746 if (plane_mask & (1 << cursor_plane)) 2747 return cursor_plane; 2748 2749 /* Get current cursor plane type */ 2750 for (i = 0; i < vop2->data->nr_layers; i++) { 2751 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 2752 plane_type = vop2->data->plane_table[i].plane_type; 2753 break; 2754 } 2755 } 2756 2757 /* Get the other same plane type plane id */ 2758 for (i = 0; i < vop2->data->nr_layers; i++) { 2759 if (vop2->data->plane_table[i].plane_type == plane_type && 2760 vop2->data->plane_table[i].plane_id != cursor_plane) { 2761 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 2762 break; 2763 } 2764 } 2765 2766 /* To check whether the new correct_cursor_plane is attach to current vp */ 2767 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 2768 printf("error: faild to find correct plane as cursor plane\n"); 2769 return -1; 2770 } 2771 2772 printf("vp%d adjust cursor plane from %d to %d\n", 2773 cstate->crtc_id, cursor_plane, correct_cursor_plane); 2774 2775 return correct_cursor_plane; 2776 } 2777 2778 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 2779 { 2780 struct crtc_state *cstate = &state->crtc_state; 2781 struct vop2 *vop2 = cstate->private; 2782 ofnode vp_node; 2783 struct device_node *port_parent_node = cstate->ports_node; 2784 static bool vop_fix_dts; 2785 const char *path; 2786 u32 plane_mask = 0; 2787 int vp_id = 0; 2788 int cursor_plane_id = -1; 2789 2790 if (vop_fix_dts) 2791 return 0; 2792 2793 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 2794 path = vp_node.np->full_name; 2795 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 2796 2797 if (cstate->crtc->assign_plane) 2798 continue; 2799 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 2800 cstate->crtc->vps[vp_id].cursor_plane); 2801 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 2802 vp_id, plane_mask, 2803 vop2->vp_plane_mask[vp_id].primary_plane_id, 2804 cursor_plane_id); 2805 2806 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 2807 plane_mask, 1); 2808 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 2809 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 2810 if (cursor_plane_id >= 0) 2811 do_fixup_by_path_u32(blob, path, "cursor-win-id", 2812 cursor_plane_id, 1); 2813 vp_id++; 2814 } 2815 2816 vop_fix_dts = true; 2817 2818 return 0; 2819 } 2820 2821 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 2822 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 2823 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 2824 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 2825 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 2826 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 2827 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 2828 }; 2829 2830 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 2831 { /* one display policy */ 2832 {/* main display */ 2833 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 2834 .attached_layers_nr = 6, 2835 .attached_layers = { 2836 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 2837 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 2838 }, 2839 }, 2840 {/* second display */}, 2841 {/* third display */}, 2842 {/* fourth display */}, 2843 }, 2844 2845 { /* two display policy */ 2846 {/* main display */ 2847 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 2848 .attached_layers_nr = 3, 2849 .attached_layers = { 2850 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 2851 }, 2852 }, 2853 2854 {/* second display */ 2855 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 2856 .attached_layers_nr = 3, 2857 .attached_layers = { 2858 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 2859 }, 2860 }, 2861 {/* third display */}, 2862 {/* fourth display */}, 2863 }, 2864 2865 { /* three display policy */ 2866 {/* main display */ 2867 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 2868 .attached_layers_nr = 3, 2869 .attached_layers = { 2870 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 2871 }, 2872 }, 2873 2874 {/* second display */ 2875 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 2876 .attached_layers_nr = 2, 2877 .attached_layers = { 2878 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 2879 }, 2880 }, 2881 2882 {/* third display */ 2883 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 2884 .attached_layers_nr = 1, 2885 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 2886 }, 2887 2888 {/* fourth display */}, 2889 }, 2890 2891 {/* reserved for four display policy */}, 2892 }; 2893 2894 static struct vop2_win_data rk3568_win_data[6] = { 2895 { 2896 .name = "Cluster0", 2897 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 2898 .type = CLUSTER_LAYER, 2899 .win_sel_port_offset = 0, 2900 .layer_sel_win_id = 0, 2901 .reg_offset = 0, 2902 }, 2903 2904 { 2905 .name = "Cluster1", 2906 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 2907 .type = CLUSTER_LAYER, 2908 .win_sel_port_offset = 1, 2909 .layer_sel_win_id = 1, 2910 .reg_offset = 0x200, 2911 }, 2912 2913 { 2914 .name = "Esmart0", 2915 .phys_id = ROCKCHIP_VOP2_ESMART0, 2916 .type = ESMART_LAYER, 2917 .win_sel_port_offset = 4, 2918 .layer_sel_win_id = 2, 2919 .reg_offset = 0, 2920 }, 2921 2922 { 2923 .name = "Esmart1", 2924 .phys_id = ROCKCHIP_VOP2_ESMART1, 2925 .type = ESMART_LAYER, 2926 .win_sel_port_offset = 5, 2927 .layer_sel_win_id = 6, 2928 .reg_offset = 0x200, 2929 }, 2930 2931 { 2932 .name = "Smart0", 2933 .phys_id = ROCKCHIP_VOP2_SMART0, 2934 .type = SMART_LAYER, 2935 .win_sel_port_offset = 6, 2936 .layer_sel_win_id = 3, 2937 .reg_offset = 0x400, 2938 }, 2939 2940 { 2941 .name = "Smart1", 2942 .phys_id = ROCKCHIP_VOP2_SMART1, 2943 .type = SMART_LAYER, 2944 .win_sel_port_offset = 7, 2945 .layer_sel_win_id = 7, 2946 .reg_offset = 0x600, 2947 }, 2948 }; 2949 2950 static struct vop2_vp_data rk3568_vp_data[3] = { 2951 { 2952 .feature = VOP_FEATURE_OUTPUT_10BIT, 2953 .pre_scan_max_dly = 42, 2954 .max_output = {4096, 2304}, 2955 }, 2956 { 2957 .feature = 0, 2958 .pre_scan_max_dly = 40, 2959 .max_output = {2048, 1536}, 2960 }, 2961 { 2962 .feature = 0, 2963 .pre_scan_max_dly = 40, 2964 .max_output = {1920, 1080}, 2965 }, 2966 }; 2967 2968 const struct vop2_data rk3568_vop = { 2969 .version = VOP_VERSION_RK3568, 2970 .nr_vps = 3, 2971 .vp_data = rk3568_vp_data, 2972 .win_data = rk3568_win_data, 2973 .plane_mask = rk356x_vp_plane_mask[0], 2974 .plane_table = rk356x_plane_table, 2975 .nr_layers = 6, 2976 .nr_mixers = 5, 2977 .nr_gammas = 1, 2978 }; 2979 2980 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 2981 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 2982 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 2983 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 2984 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 2985 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 2986 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 2987 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 2988 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 2989 }; 2990 2991 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 2992 { /* one display policy */ 2993 {/* main display */ 2994 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 2995 .attached_layers_nr = 8, 2996 .attached_layers = { 2997 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 2998 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 2999 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 3000 }, 3001 }, 3002 {/* second display */}, 3003 {/* third display */}, 3004 {/* fourth display */}, 3005 }, 3006 3007 { /* two display policy */ 3008 {/* main display */ 3009 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 3010 .attached_layers_nr = 4, 3011 .attached_layers = { 3012 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 3013 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 3014 }, 3015 }, 3016 3017 {/* second display */ 3018 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 3019 .attached_layers_nr = 4, 3020 .attached_layers = { 3021 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 3022 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 3023 }, 3024 }, 3025 {/* third display */}, 3026 {/* fourth display */}, 3027 }, 3028 3029 { /* three display policy */ 3030 {/* main display */ 3031 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 3032 .attached_layers_nr = 3, 3033 .attached_layers = { 3034 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 3035 }, 3036 }, 3037 3038 {/* second display */ 3039 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 3040 .attached_layers_nr = 3, 3041 .attached_layers = { 3042 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 3043 }, 3044 }, 3045 3046 {/* third display */ 3047 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 3048 .attached_layers_nr = 2, 3049 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 3050 }, 3051 3052 {/* fourth display */}, 3053 }, 3054 3055 { /* four display policy */ 3056 {/* main display */ 3057 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER0, 3058 .attached_layers_nr = 2, 3059 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 3060 }, 3061 3062 {/* second display */ 3063 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER1, 3064 .attached_layers_nr = 2, 3065 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 3066 }, 3067 3068 {/* third display */ 3069 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER2, 3070 .attached_layers_nr = 2, 3071 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 3072 }, 3073 3074 {/* fourth display */ 3075 .primary_plane_id = ROCKCHIP_VOP2_CLUSTER3, 3076 .attached_layers_nr = 2, 3077 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 3078 }, 3079 }, 3080 3081 }; 3082 3083 static struct vop2_power_domain_data rk3588_cluster0_pd_data = { 3084 .pd_en_shift = RK3588_CLUSTER0_PD_EN_SHIFT, 3085 .pd_status_shift = RK3588_CLUSTER0_PD_STATUS_SHIFT, 3086 .pmu_status_shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI, 3087 .bisr_en_status_shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT, 3088 }; 3089 3090 static struct vop2_power_domain_data rk3588_cluster1_pd_data = { 3091 .is_parent_needed = true, 3092 .pd_en_shift = RK3588_CLUSTER1_PD_EN_SHIFT, 3093 .pd_status_shift = RK3588_CLUSTER1_PD_STATUS_SHIFT, 3094 .pmu_status_shift = RK3588_PD_CLUSTER1_PWR_STAT_SHIFI, 3095 .bisr_en_status_shift = RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT, 3096 .parent_phy_id = ROCKCHIP_VOP2_CLUSTER0, 3097 }; 3098 3099 static struct vop2_power_domain_data rk3588_cluster2_pd_data = { 3100 .is_parent_needed = true, 3101 .pd_en_shift = RK3588_CLUSTER2_PD_EN_SHIFT, 3102 .pd_status_shift = RK3588_CLUSTER2_PD_STATUS_SHIFT, 3103 .pmu_status_shift = RK3588_PD_CLUSTER2_PWR_STAT_SHIFI, 3104 .bisr_en_status_shift = RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT, 3105 .parent_phy_id = ROCKCHIP_VOP2_CLUSTER0, 3106 }; 3107 3108 static struct vop2_power_domain_data rk3588_cluster3_pd_data = { 3109 .is_parent_needed = true, 3110 .pd_en_shift = RK3588_CLUSTER3_PD_EN_SHIFT, 3111 .pd_status_shift = RK3588_CLUSTER3_PD_STATUS_SHIFT, 3112 .pmu_status_shift = RK3588_PD_CLUSTER3_PWR_STAT_SHIFI, 3113 .bisr_en_status_shift = RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT, 3114 .parent_phy_id = ROCKCHIP_VOP2_CLUSTER0, 3115 }; 3116 3117 static struct vop2_power_domain_data rk3588_esmart_pd_data = { 3118 .pd_en_shift = RK3588_ESMART_PD_EN_SHIFT, 3119 .pd_status_shift = RK3588_ESMART_PD_STATUS_SHIFT, 3120 .pmu_status_shift = RK3588_PD_ESMART_PWR_STAT_SHIFI, 3121 .bisr_en_status_shift = RK3588_PD_ESMART_REPAIR_EN_SHIFT, 3122 }; 3123 3124 static struct vop2_win_data rk3588_win_data[8] = { 3125 { 3126 .name = "Cluster0", 3127 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 3128 .type = CLUSTER_LAYER, 3129 .win_sel_port_offset = 0, 3130 .layer_sel_win_id = 0, 3131 .reg_offset = 0, 3132 .pd_data = &rk3588_cluster0_pd_data, 3133 }, 3134 3135 { 3136 .name = "Cluster1", 3137 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 3138 .type = CLUSTER_LAYER, 3139 .win_sel_port_offset = 1, 3140 .layer_sel_win_id = 1, 3141 .reg_offset = 0x200, 3142 .pd_data = &rk3588_cluster1_pd_data, 3143 }, 3144 3145 { 3146 .name = "Cluster2", 3147 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 3148 .type = CLUSTER_LAYER, 3149 .win_sel_port_offset = 2, 3150 .layer_sel_win_id = 4, 3151 .reg_offset = 0x400, 3152 .pd_data = &rk3588_cluster2_pd_data, 3153 }, 3154 3155 { 3156 .name = "Cluster3", 3157 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 3158 .type = CLUSTER_LAYER, 3159 .win_sel_port_offset = 3, 3160 .layer_sel_win_id = 5, 3161 .reg_offset = 0x600, 3162 .pd_data = &rk3588_cluster3_pd_data, 3163 }, 3164 3165 { 3166 .name = "Esmart0", 3167 .phys_id = ROCKCHIP_VOP2_ESMART0, 3168 .type = ESMART_LAYER, 3169 .win_sel_port_offset = 4, 3170 .layer_sel_win_id = 2, 3171 .reg_offset = 0, 3172 .pd_data = &rk3588_esmart_pd_data, 3173 }, 3174 3175 { 3176 .name = "Esmart1", 3177 .phys_id = ROCKCHIP_VOP2_ESMART1, 3178 .type = ESMART_LAYER, 3179 .win_sel_port_offset = 5, 3180 .layer_sel_win_id = 3, 3181 .reg_offset = 0x200, 3182 .pd_data = &rk3588_esmart_pd_data, 3183 }, 3184 3185 { 3186 .name = "Esmart2", 3187 .phys_id = ROCKCHIP_VOP2_ESMART2, 3188 .type = ESMART_LAYER, 3189 .win_sel_port_offset = 6, 3190 .layer_sel_win_id = 6, 3191 .reg_offset = 0x400, 3192 .pd_data = &rk3588_esmart_pd_data, 3193 }, 3194 3195 { 3196 .name = "Esmart3", 3197 .phys_id = ROCKCHIP_VOP2_ESMART3, 3198 .type = ESMART_LAYER, 3199 .win_sel_port_offset = 7, 3200 .layer_sel_win_id = 7, 3201 .reg_offset = 0x600, 3202 .pd_data = &rk3588_esmart_pd_data, 3203 }, 3204 }; 3205 3206 static struct vop2_vp_data rk3588_vp_data[4] = { 3207 { 3208 .feature = VOP_FEATURE_OUTPUT_10BIT, 3209 .pre_scan_max_dly = 54, 3210 .max_dclk = 600000, 3211 .max_output = {7680, 4320}, 3212 }, 3213 { 3214 .feature = VOP_FEATURE_OUTPUT_10BIT, 3215 .pre_scan_max_dly = 40, 3216 .max_dclk = 600000, 3217 .max_output = {4096, 2304}, 3218 }, 3219 { 3220 .feature = VOP_FEATURE_OUTPUT_10BIT, 3221 .pre_scan_max_dly = 52, 3222 .max_dclk = 600000, 3223 .max_output = {4096, 2304}, 3224 }, 3225 { 3226 .feature = 0, 3227 .pre_scan_max_dly = 52, 3228 .max_dclk = 200000, 3229 .max_output = {1920, 1080}, 3230 }, 3231 }; 3232 3233 const struct vop2_data rk3588_vop = { 3234 .version = VOP_VERSION_RK3588, 3235 .nr_vps = 4, 3236 .vp_data = rk3588_vp_data, 3237 .win_data = rk3588_win_data, 3238 .plane_mask = rk3588_vp_plane_mask[0], 3239 .plane_table = rk3588_plane_table, 3240 .nr_layers = 8, 3241 .nr_mixers = 7, 3242 .nr_gammas = 4, 3243 .nr_dscs = 2, 3244 }; 3245 3246 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 3247 .preinit = rockchip_vop2_preinit, 3248 .prepare = rockchip_vop2_prepare, 3249 .init = rockchip_vop2_init, 3250 .set_plane = rockchip_vop2_set_plane, 3251 .enable = rockchip_vop2_enable, 3252 .disable = rockchip_vop2_disable, 3253 .fixup_dts = rockchip_vop2_fixup_dts, 3254 }; 3255