1 // SPDX-License-Identifier: GPL-2.0-only 2 /* 3 * (C) Copyright 2008-2017 Fuzhou Rockchip Electronics Co., Ltd 4 * 5 */ 6 7 #include <config.h> 8 #include <common.h> 9 #include <errno.h> 10 #include <malloc.h> 11 #include <fdtdec.h> 12 #include <fdt_support.h> 13 #include <regmap.h> 14 #include <asm/arch/cpu.h> 15 #include <asm/unaligned.h> 16 #include <asm/io.h> 17 #include <linux/list.h> 18 #include <linux/log2.h> 19 #include <linux/media-bus-format.h> 20 #include <asm/arch/clock.h> 21 #include <asm/gpio.h> 22 #include <linux/err.h> 23 #include <linux/ioport.h> 24 #include <dm/device.h> 25 #include <dm/read.h> 26 #include <dm/ofnode.h> 27 #include <fixp-arith.h> 28 #include <syscon.h> 29 #include <linux/iopoll.h> 30 #include <dm/uclass-internal.h> 31 #include <stdlib.h> 32 #include <dm/of_access.h> 33 34 #include "rockchip_display.h" 35 #include "rockchip_crtc.h" 36 #include "rockchip_connector.h" 37 #include "rockchip_phy.h" 38 #include "rockchip_post_csc.h" 39 40 /* System registers definition */ 41 #define RK3568_REG_CFG_DONE 0x000 42 #define CFG_DONE_EN BIT(15) 43 44 #define RK3568_VERSION_INFO 0x004 45 #define EN_MASK 1 46 47 #define RK3568_AUTO_GATING_CTRL 0x008 48 #define AUTO_GATING_EN_SHIFT 31 49 #define PORT_DCLK_AUTO_GATING_EN_SHIFT 14 50 #define ACLK_PRE_AUTO_GATING_EN_SHIFT 7 51 52 #define RK3576_SYS_AXI_HURRY_CTRL0_IMD 0x014 53 #define AXI0_PORT_URGENCY_EN_SHIFT 24 54 55 #define RK3576_SYS_AXI_HURRY_CTRL1_IMD 0x018 56 #define AXI1_PORT_URGENCY_EN_SHIFT 24 57 58 #define RK3576_SYS_MMU_CTRL 0x020 59 #define RKMMU_V2_EN_SHIFT 0 60 #define RKMMU_V2_SEL_AXI_SHIFT 1 61 62 #define RK3568_SYS_AXI_LUT_CTRL 0x024 63 #define LUT_DMA_EN_SHIFT 0 64 #define DSP_VS_T_SEL_SHIFT 16 65 66 #define RK3568_DSP_IF_EN 0x028 67 #define RGB_EN_SHIFT 0 68 #define RK3588_DP0_EN_SHIFT 0 69 #define RK3588_DP1_EN_SHIFT 1 70 #define RK3588_RGB_EN_SHIFT 8 71 #define HDMI0_EN_SHIFT 1 72 #define EDP0_EN_SHIFT 3 73 #define RK3588_EDP0_EN_SHIFT 2 74 #define RK3588_HDMI0_EN_SHIFT 3 75 #define MIPI0_EN_SHIFT 4 76 #define RK3588_EDP1_EN_SHIFT 4 77 #define RK3588_HDMI1_EN_SHIFT 5 78 #define RK3588_MIPI0_EN_SHIFT 6 79 #define MIPI1_EN_SHIFT 20 80 #define RK3588_MIPI1_EN_SHIFT 7 81 #define LVDS0_EN_SHIFT 5 82 #define LVDS1_EN_SHIFT 24 83 #define BT1120_EN_SHIFT 6 84 #define BT656_EN_SHIFT 7 85 #define IF_MUX_MASK 3 86 #define RGB_MUX_SHIFT 8 87 #define HDMI0_MUX_SHIFT 10 88 #define RK3588_DP0_MUX_SHIFT 12 89 #define RK3588_DP1_MUX_SHIFT 14 90 #define EDP0_MUX_SHIFT 14 91 #define RK3588_HDMI_EDP0_MUX_SHIFT 16 92 #define RK3588_HDMI_EDP1_MUX_SHIFT 18 93 #define MIPI0_MUX_SHIFT 16 94 #define RK3588_MIPI0_MUX_SHIFT 20 95 #define MIPI1_MUX_SHIFT 21 96 #define LVDS0_MUX_SHIFT 18 97 #define LVDS1_MUX_SHIFT 25 98 99 #define RK3576_SYS_PORT_CTRL 0x028 100 #define VP_INTR_MERGE_EN_SHIFT 14 101 #define INTERLACE_FRM_REG_DONE_MASK 0x7 102 #define INTERLACE_FRM_REG_DONE_SHIFT 0 103 104 #define RK3568_DSP_IF_CTRL 0x02c 105 #define LVDS_DUAL_EN_SHIFT 0 106 #define RK3588_BT656_UV_SWAP_SHIFT 0 107 #define LVDS_DUAL_LEFT_RIGHT_EN_SHIFT 1 108 #define RK3588_BT656_YC_SWAP_SHIFT 1 109 #define LVDS_DUAL_SWAP_EN_SHIFT 2 110 #define BT656_UV_SWAP 4 111 #define RK3588_BT1120_UV_SWAP_SHIFT 4 112 #define BT656_YC_SWAP 5 113 #define RK3588_BT1120_YC_SWAP_SHIFT 5 114 #define BT656_DCLK_POL 6 115 #define RK3588_HDMI_DUAL_EN_SHIFT 8 116 #define RK3588_EDP_DUAL_EN_SHIFT 8 117 #define RK3588_DP_DUAL_EN_SHIFT 9 118 #define RK3568_MIPI_DUAL_EN_SHIFT 10 119 #define RK3588_MIPI_DSI0_MODE_SEL_SHIFT 11 120 #define RK3588_MIPI_DSI1_MODE_SEL_SHIFT 12 121 122 #define RK3568_DSP_IF_POL 0x030 123 #define IF_CTRL_REG_DONE_IMD_SHIFT 28 124 #define IF_CRTL_MIPI_DCLK_POL_SHIT 19 125 #define IF_CTRL_MIPI_PIN_POL_MASK 0x7 126 #define IF_CTRL_MIPI_PIN_POL_SHIFT 16 127 #define IF_CRTL_EDP_DCLK_POL_SHIT 15 128 #define IF_CTRL_EDP_PIN_POL_MASK 0x7 129 #define IF_CTRL_EDP_PIN_POL_SHIFT 12 130 #define IF_CRTL_HDMI_DCLK_POL_SHIT 7 131 #define IF_CRTL_HDMI_PIN_POL_MASK 0x7 132 #define IF_CRTL_HDMI_PIN_POL_SHIT 4 133 #define IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT 3 134 #define IF_CTRL_RGB_LVDS_PIN_POL_MASK 0x7 135 #define IF_CTRL_RGB_LVDS_PIN_POL_SHIFT 0 136 137 #define RK3562_MIPI_DCLK_POL_SHIFT 15 138 #define RK3562_MIPI_PIN_POL_SHIFT 12 139 #define RK3562_IF_PIN_POL_MASK 0x7 140 141 #define RK3588_DP0_PIN_POL_SHIFT 8 142 #define RK3588_DP1_PIN_POL_SHIFT 12 143 #define RK3588_IF_PIN_POL_MASK 0x7 144 145 #define HDMI_EDP0_DCLK_DIV_SHIFT 16 146 #define HDMI_EDP0_PIXCLK_DIV_SHIFT 18 147 #define HDMI_EDP1_DCLK_DIV_SHIFT 20 148 #define HDMI_EDP1_PIXCLK_DIV_SHIFT 22 149 #define MIPI0_PIXCLK_DIV_SHIFT 24 150 #define MIPI1_PIXCLK_DIV_SHIFT 26 151 152 #define RK3576_SYS_CLUSTER_PD_CTRL 0x030 153 #define RK3576_CLUSTER_PD_EN_SHIFT 0 154 155 #define RK3588_SYS_PD_CTRL 0x034 156 #define RK3588_CLUSTER0_PD_EN_SHIFT 0 157 #define RK3588_CLUSTER1_PD_EN_SHIFT 1 158 #define RK3588_CLUSTER2_PD_EN_SHIFT 2 159 #define RK3588_CLUSTER3_PD_EN_SHIFT 3 160 #define RK3588_DSC_8K_PD_EN_SHIFT 5 161 #define RK3588_DSC_4K_PD_EN_SHIFT 6 162 #define RK3588_ESMART_PD_EN_SHIFT 7 163 164 #define RK3576_SYS_ESMART_PD_CTRL 0x034 165 #define RK3576_ESMART_PD_EN_SHIFT 0 166 #define RK3576_ESMART_LB_MODE_SEL_SHIFT 6 167 #define RK3576_ESMART_LB_MODE_SEL_MASK 0x3 168 169 #define RK3568_SYS_OTP_WIN_EN 0x50 170 #define OTP_WIN_EN_SHIFT 0 171 #define RK3568_SYS_LUT_PORT_SEL 0x58 172 #define GAMMA_PORT_SEL_MASK 0x3 173 #define GAMMA_PORT_SEL_SHIFT 0 174 #define GAMMA_AHB_WRITE_SEL_MASK 0x3 175 #define GAMMA_AHB_WRITE_SEL_SHIFT 12 176 #define PORT_MERGE_EN_SHIFT 16 177 #define ESMART_LB_MODE_SEL_MASK 0x3 178 #define ESMART_LB_MODE_SEL_SHIFT 26 179 180 #define RK3568_VP0_LINE_FLAG 0x70 181 #define RK3568_VP1_LINE_FLAG 0x74 182 #define RK3568_VP2_LINE_FLAG 0x78 183 #define RK3568_SYS0_INT_EN 0x80 184 #define RK3568_SYS0_INT_CLR 0x84 185 #define RK3568_SYS0_INT_STATUS 0x88 186 #define RK3568_SYS1_INT_EN 0x90 187 #define RK3568_SYS1_INT_CLR 0x94 188 #define RK3568_SYS1_INT_STATUS 0x98 189 #define RK3568_VP0_INT_EN 0xA0 190 #define RK3568_VP0_INT_CLR 0xA4 191 #define RK3568_VP0_INT_STATUS 0xA8 192 #define RK3568_VP1_INT_EN 0xB0 193 #define RK3568_VP1_INT_CLR 0xB4 194 #define RK3568_VP1_INT_STATUS 0xB8 195 #define RK3568_VP2_INT_EN 0xC0 196 #define RK3568_VP2_INT_CLR 0xC4 197 #define RK3568_VP2_INT_STATUS 0xC8 198 #define RK3568_VP2_INT_RAW_STATUS 0xCC 199 #define RK3588_VP3_INT_EN 0xD0 200 #define RK3588_VP3_INT_CLR 0xD4 201 #define RK3588_VP3_INT_STATUS 0xD8 202 #define RK3576_WB_CTRL 0x100 203 #define RK3576_WB_XSCAL_FACTOR 0x104 204 #define RK3576_WB_YRGB_MST 0x108 205 #define RK3576_WB_CBR_MST 0x10C 206 #define RK3576_WB_VIR_STRIDE 0x110 207 #define RK3576_WB_TIMEOUT_CTRL 0x114 208 #define RK3576_MIPI0_IF_CTRL 0x180 209 #define RK3576_IF_OUT_EN_SHIFT 0 210 #define RK3576_IF_CLK_OUT_EN_SHIFT 1 211 #define RK3576_IF_PORT_SEL_SHIFT 2 212 #define RK3576_IF_PORT_SEL_MASK 0x3 213 #define RK3576_IF_PIN_POL_SHIFT 4 214 #define RK3576_IF_PIN_POL_MASK 0x7 215 #define RK3576_IF_SPLIT_EN_SHIFT 8 216 #define RK3576_IF_DATA1_SEL_SHIFT 9 217 #define RK3576_MIPI_CMD_MODE_SHIFT 11 218 #define RK3576_IF_DCLK_SEL_SHIFT 21 219 #define RK3576_IF_DCLK_SEL_MASK 0x1 220 #define RK3576_IF_PIX_CLK_SEL_SHIFT 20 221 #define RK3576_IF_PIX_CLK_SEL_MASK 0x1 222 #define RK3576_IF_REGDONE_IMD_EN_SHIFT 31 223 #define RK3576_HDMI0_IF_CTRL 0x184 224 #define RK3576_EDP0_IF_CTRL 0x188 225 #define RK3576_DP0_IF_CTRL 0x18C 226 #define RK3576_RGB_IF_CTRL 0x194 227 #define RK3576_BT656_OUT_EN_SHIFT 12 228 #define RK3576_BT656_UV_SWAP_SHIFT 13 229 #define RK3576_BT656_YC_SWAP_SHIFT 14 230 #define RK3576_BT1120_OUT_EN_SHIFT 16 231 #define RK3576_BT1120_UV_SWAP_SHIFT 17 232 #define RK3576_BT1120_YC_SWAP_SHIFT 18 233 #define RK3576_DP1_IF_CTRL 0x1A4 234 #define RK3576_DP2_IF_CTRL 0x1B0 235 236 #define RK3588_SYS_VAR_FREQ_CTRL 0x038 237 #define RK3588_VP0_LINE_FLAG_OR_EN_SHIFT 20 238 #define RK3588_VP0_DSP_HOLD_OR_EN_SHIFT 24 239 #define RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT 28 240 241 #define RK3568_SYS_STATUS0 0x60 242 #define RK3588_CLUSTER0_PD_STATUS_SHIFT 8 243 #define RK3588_CLUSTER1_PD_STATUS_SHIFT 9 244 #define RK3588_CLUSTER2_PD_STATUS_SHIFT 10 245 #define RK3588_CLUSTER3_PD_STATUS_SHIFT 11 246 #define RK3588_DSC_8K_PD_STATUS_SHIFT 13 247 #define RK3588_DSC_4K_PD_STATUS_SHIFT 14 248 #define RK3588_ESMART_PD_STATUS_SHIFT 15 249 250 #define RK3568_SYS_CTRL_LINE_FLAG0 0x70 251 #define LINE_FLAG_NUM_MASK 0x1fff 252 #define RK3568_DSP_LINE_FLAG_NUM0_SHIFT 0 253 #define RK3568_DSP_LINE_FLAG_NUM1_SHIFT 16 254 255 /* DSC CTRL registers definition */ 256 #define RK3588_DSC_8K_SYS_CTRL 0x200 257 #define DSC_PORT_SEL_MASK 0x3 258 #define DSC_PORT_SEL_SHIFT 0 259 #define DSC_MAN_MODE_MASK 0x1 260 #define DSC_MAN_MODE_SHIFT 2 261 #define DSC_INTERFACE_MODE_MASK 0x3 262 #define DSC_INTERFACE_MODE_SHIFT 4 263 #define DSC_PIXEL_NUM_MASK 0x3 264 #define DSC_PIXEL_NUM_SHIFT 6 265 #define DSC_PXL_CLK_DIV_MASK 0x1 266 #define DSC_PXL_CLK_DIV_SHIFT 8 267 #define DSC_CDS_CLK_DIV_MASK 0x3 268 #define DSC_CDS_CLK_DIV_SHIFT 12 269 #define DSC_TXP_CLK_DIV_MASK 0x3 270 #define DSC_TXP_CLK_DIV_SHIFT 14 271 #define DSC_INIT_DLY_MODE_MASK 0x1 272 #define DSC_INIT_DLY_MODE_SHIFT 16 273 #define DSC_SCAN_EN_SHIFT 17 274 #define DSC_HALT_EN_SHIFT 18 275 276 #define RK3588_DSC_8K_RST 0x204 277 #define RST_DEASSERT_MASK 0x1 278 #define RST_DEASSERT_SHIFT 0 279 280 #define RK3588_DSC_8K_CFG_DONE 0x208 281 #define DSC_CFG_DONE_SHIFT 0 282 283 #define RK3588_DSC_8K_INIT_DLY 0x20C 284 #define DSC_INIT_DLY_NUM_MASK 0xffff 285 #define DSC_INIT_DLY_NUM_SHIFT 0 286 #define SCAN_TIMING_PARA_IMD_EN_SHIFT 16 287 288 #define RK3588_DSC_8K_HTOTAL_HS_END 0x210 289 #define DSC_HTOTAL_PW_MASK 0xffffffff 290 #define DSC_HTOTAL_PW_SHIFT 0 291 292 #define RK3588_DSC_8K_HACT_ST_END 0x214 293 #define DSC_HACT_ST_END_MASK 0xffffffff 294 #define DSC_HACT_ST_END_SHIFT 0 295 296 #define RK3588_DSC_8K_VTOTAL_VS_END 0x218 297 #define DSC_VTOTAL_PW_MASK 0xffffffff 298 #define DSC_VTOTAL_PW_SHIFT 0 299 300 #define RK3588_DSC_8K_VACT_ST_END 0x21C 301 #define DSC_VACT_ST_END_MASK 0xffffffff 302 #define DSC_VACT_ST_END_SHIFT 0 303 304 #define RK3588_DSC_8K_STATUS 0x220 305 306 /* Overlay registers definition */ 307 #define RK3528_OVL_SYS 0x500 308 #define RK3528_OVL_SYS_PORT_SEL 0x504 309 #define RK3528_OVL_SYS_GATING_EN 0x508 310 #define RK3528_OVL_SYS_CLUSTER0_CTRL 0x510 311 #define RK3528_OVL_SYS_ESMART0_CTRL 0x520 312 #define ESMART_DLY_NUM_MASK 0xff 313 #define ESMART_DLY_NUM_SHIFT 0 314 #define RK3528_OVL_SYS_ESMART1_CTRL 0x524 315 #define RK3528_OVL_SYS_ESMART2_CTRL 0x528 316 #define RK3528_OVL_SYS_ESMART3_CTRL 0x52C 317 #define RK3528_CLUSTER0_MIX_SRC_COLOR_CTRL 0x530 318 #define RK3528_CLUSTER0_MIX_DST_COLOR_CTRL 0x534 319 #define RK3528_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x538 320 #define RK3528_CLUSTER0_MIX_DST_ALPHA_CTRL 0x53c 321 #define RK3576_CLUSTER1_MIX_SRC_COLOR_CTRL 0x540 322 #define RK3576_CLUSTER1_MIX_DST_COLOR_CTRL 0x544 323 #define RK3576_CLUSTER1_MIX_SRC_ALPHA_CTRL 0x548 324 #define RK3576_CLUSTER1_MIX_DST_ALPHA_CTRL 0x54c 325 326 #define RK3528_OVL_PORT0_CTRL 0x600 327 #define RK3568_OVL_CTRL 0x600 328 #define OVL_MODE_SEL_MASK 0x1 329 #define OVL_MODE_SEL_SHIFT 0 330 #define OVL_PORT_MUX_REG_DONE_IMD_SHIFT 28 331 #define RK3528_OVL_PORT0_LAYER_SEL 0x604 332 #define RK3568_OVL_LAYER_SEL 0x604 333 #define LAYER_SEL_MASK 0xf 334 335 #define RK3568_OVL_PORT_SEL 0x608 336 #define PORT_MUX_MASK 0xf 337 #define PORT_MUX_SHIFT 0 338 #define LAYER_SEL_PORT_MASK 0x3 339 #define LAYER_SEL_PORT_SHIFT 16 340 341 #define RK3568_CLUSTER0_MIX_SRC_COLOR_CTRL 0x610 342 #define RK3568_CLUSTER0_MIX_DST_COLOR_CTRL 0x614 343 #define RK3568_CLUSTER0_MIX_SRC_ALPHA_CTRL 0x618 344 #define RK3568_CLUSTER0_MIX_DST_ALPHA_CTRL 0x61C 345 #define RK3528_OVL_PORT0_MIX0_SRC_COLOR_CTRL 0x620 346 #define RK3528_OVL_PORT0_MIX0_DST_COLOR_CTRL 0x624 347 #define RK3528_OVL_PORT0_MIX0_SRC_ALPHA_CTRL 0x628 348 #define RK3528_OVL_PORT0_MIX0_DST_ALPHA_CTRL 0x62C 349 #define RK3528_OVL_PORT0_MIX1_SRC_COLOR_CTRL 0x630 350 #define RK3528_OVL_PORT0_MIX1_DST_COLOR_CTRL 0x634 351 #define RK3528_OVL_PORT0_MIX1_SRC_ALPHA_CTRL 0x638 352 #define RK3528_OVL_PORT0_MIX1_DST_ALPHA_CTRL 0x63C 353 #define RK3528_OVL_PORT0_MIX2_SRC_COLOR_CTRL 0x640 354 #define RK3528_OVL_PORT0_MIX2_DST_COLOR_CTRL 0x644 355 #define RK3528_OVL_PORT0_MIX2_SRC_ALPHA_CTRL 0x648 356 #define RK3528_OVL_PORT0_MIX2_DST_ALPHA_CTRL 0x64C 357 #define RK3568_MIX0_SRC_COLOR_CTRL 0x650 358 #define RK3568_MIX0_DST_COLOR_CTRL 0x654 359 #define RK3568_MIX0_SRC_ALPHA_CTRL 0x658 360 #define RK3568_MIX0_DST_ALPHA_CTRL 0x65C 361 #define RK3576_EXTRA_SRC_COLOR_CTRL 0x650 362 #define RK3576_EXTRA_DST_COLOR_CTRL 0x654 363 #define RK3576_EXTRA_SRC_ALPHA_CTRL 0x658 364 #define RK3576_EXTRA_DST_ALPHA_CTRL 0x65C 365 #define RK3528_HDR_SRC_COLOR_CTRL 0x660 366 #define RK3528_HDR_DST_COLOR_CTRL 0x664 367 #define RK3528_HDR_SRC_ALPHA_CTRL 0x668 368 #define RK3528_HDR_DST_ALPHA_CTRL 0x66C 369 #define RK3528_OVL_PORT0_BG_MIX_CTRL 0x670 370 #define RK3568_HDR0_SRC_COLOR_CTRL 0x6C0 371 #define RK3568_HDR0_DST_COLOR_CTRL 0x6C4 372 #define RK3568_HDR0_SRC_ALPHA_CTRL 0x6C8 373 #define RK3568_HDR0_DST_ALPHA_CTRL 0x6CC 374 #define RK3568_VP0_BG_MIX_CTRL 0x6E0 375 #define BG_MIX_CTRL_MASK 0xff 376 #define BG_MIX_CTRL_SHIFT 24 377 #define RK3568_VP1_BG_MIX_CTRL 0x6E4 378 #define RK3568_VP2_BG_MIX_CTRL 0x6E8 379 #define RK3568_CLUSTER_DLY_NUM 0x6F0 380 #define RK3568_SMART_DLY_NUM 0x6F8 381 382 #define RK3528_OVL_PORT1_CTRL 0x700 383 #define RK3528_OVL_PORT1_LAYER_SEL 0x704 384 #define RK3528_OVL_PORT1_MIX0_SRC_COLOR_CTRL 0x720 385 #define RK3528_OVL_PORT1_MIX0_DST_COLOR_CTRL 0x724 386 #define RK3528_OVL_PORT1_MIX0_SRC_ALPHA_CTRL 0x728 387 #define RK3528_OVL_PORT1_MIX0_DST_ALPHA_CTRL 0x72C 388 #define RK3528_OVL_PORT1_MIX1_SRC_COLOR_CTRL 0x730 389 #define RK3528_OVL_PORT1_MIX1_DST_COLOR_CTRL 0x734 390 #define RK3528_OVL_PORT1_MIX1_SRC_ALPHA_CTRL 0x738 391 #define RK3528_OVL_PORT1_MIX1_DST_ALPHA_CTRL 0x73C 392 #define RK3528_OVL_PORT1_MIX2_SRC_COLOR_CTRL 0x740 393 #define RK3528_OVL_PORT1_MIX2_DST_COLOR_CTRL 0x744 394 #define RK3528_OVL_PORT1_MIX2_SRC_ALPHA_CTRL 0x748 395 #define RK3528_OVL_PORT1_MIX2_DST_ALPHA_CTRL 0x74C 396 #define RK3528_OVL_PORT1_BG_MIX_CTRL 0x770 397 #define RK3576_OVL_PORT2_CTRL 0x800 398 #define RK3576_OVL_PORT2_LAYER_SEL 0x804 399 #define RK3576_OVL_PORT2_MIX0_SRC_COLOR_CTRL 0x820 400 #define RK3576_OVL_PORT2_MIX0_DST_COLOR_CTRL 0x824 401 #define RK3576_OVL_PORT2_MIX0_SRC_ALPHA_CTRL 0x828 402 #define RK3576_OVL_PORT2_MIX0_DST_ALPHA_CTRL 0x82C 403 #define RK3576_OVL_PORT2_BG_MIX_CTRL 0x870 404 405 /* Video Port registers definition */ 406 #define RK3568_VP0_DSP_CTRL 0xC00 407 #define OUT_MODE_MASK 0xf 408 #define OUT_MODE_SHIFT 0 409 #define DATA_SWAP_MASK 0x1f 410 #define DATA_SWAP_SHIFT 8 411 #define DSP_BG_SWAP 0x1 412 #define DSP_RB_SWAP 0x2 413 #define DSP_RG_SWAP 0x4 414 #define DSP_DELTA_SWAP 0x8 415 #define CORE_DCLK_DIV_EN_SHIFT 4 416 #define P2I_EN_SHIFT 5 417 #define DSP_FILED_POL 6 418 #define INTERLACE_EN_SHIFT 7 419 #define DSP_X_MIR_EN_SHIFT 13 420 #define POST_DSP_OUT_R2Y_SHIFT 15 421 #define PRE_DITHER_DOWN_EN_SHIFT 16 422 #define DITHER_DOWN_EN_SHIFT 17 423 #define DITHER_DOWN_SEL_SHIFT 18 424 #define DITHER_DOWN_SEL_MASK 0x3 425 #define DITHER_DOWN_MODE_SHIFT 20 426 #define GAMMA_UPDATE_EN_SHIFT 22 427 #define DSP_LUT_EN_SHIFT 28 428 429 #define STANDBY_EN_SHIFT 31 430 431 #define RK3568_VP0_MIPI_CTRL 0xC04 432 #define DCLK_DIV2_SHIFT 4 433 #define DCLK_DIV2_MASK 0x3 434 #define MIPI_DUAL_EN_SHIFT 20 435 #define MIPI_DUAL_SWAP_EN_SHIFT 21 436 #define EDPI_TE_EN 28 437 #define EDPI_WMS_HOLD_EN 30 438 #define EDPI_WMS_FS 31 439 440 441 #define RK3568_VP0_COLOR_BAR_CTRL 0xC08 442 #define POST_URGENCY_EN_SHIFT 8 443 #define POST_URGENCY_THL_SHIFT 16 444 #define POST_URGENCY_THL_MASK 0xf 445 #define POST_URGENCY_THH_SHIFT 20 446 #define POST_URGENCY_THH_MASK 0xf 447 448 #define RK3568_VP0_DCLK_SEL 0xC0C 449 #define RK3576_DCLK_CORE_SEL_SHIFT 0 450 #define RK3576_DCLK_OUT_SEL_SHIFT 2 451 452 #define RK3568_VP0_3D_LUT_CTRL 0xC10 453 #define VP0_3D_LUT_EN_SHIFT 0 454 #define VP0_3D_LUT_UPDATE_SHIFT 2 455 456 #define RK3588_VP0_CLK_CTRL 0xC0C 457 #define DCLK_CORE_DIV_SHIFT 0 458 #define DCLK_OUT_DIV_SHIFT 2 459 460 #define RK3568_VP0_3D_LUT_MST 0xC20 461 462 #define RK3568_VP0_DSP_BG 0xC2C 463 #define RK3568_VP0_PRE_SCAN_HTIMING 0xC30 464 #define RK3568_VP0_POST_DSP_HACT_INFO 0xC34 465 #define RK3568_VP0_POST_DSP_VACT_INFO 0xC38 466 #define RK3568_VP0_POST_SCL_FACTOR_YRGB 0xC3C 467 #define RK3568_VP0_POST_SCL_CTRL 0xC40 468 #define RK3568_VP0_POST_SCALE_MASK 0x3 469 #define RK3568_VP0_POST_SCALE_SHIFT 0 470 #define RK3568_VP0_POST_DSP_VACT_INFO_F1 0xC44 471 #define RK3568_VP0_DSP_HTOTAL_HS_END 0xC48 472 #define RK3568_VP0_DSP_HACT_ST_END 0xC4C 473 #define RK3568_VP0_DSP_VTOTAL_VS_END 0xC50 474 #define RK3568_VP0_DSP_VACT_ST_END 0xC54 475 #define RK3568_VP0_DSP_VS_ST_END_F1 0xC58 476 #define RK3568_VP0_DSP_VACT_ST_END_F1 0xC5C 477 478 #define RK3568_VP0_BCSH_CTRL 0xC60 479 #define BCSH_CTRL_Y2R_SHIFT 0 480 #define BCSH_CTRL_Y2R_MASK 0x1 481 #define BCSH_CTRL_Y2R_CSC_MODE_SHIFT 2 482 #define BCSH_CTRL_Y2R_CSC_MODE_MASK 0x3 483 #define BCSH_CTRL_R2Y_SHIFT 4 484 #define BCSH_CTRL_R2Y_MASK 0x1 485 #define BCSH_CTRL_R2Y_CSC_MODE_SHIFT 6 486 #define BCSH_CTRL_R2Y_CSC_MODE_MASK 0x3 487 488 #define RK3568_VP0_BCSH_BCS 0xC64 489 #define BCSH_BRIGHTNESS_SHIFT 0 490 #define BCSH_BRIGHTNESS_MASK 0xFF 491 #define BCSH_CONTRAST_SHIFT 8 492 #define BCSH_CONTRAST_MASK 0x1FF 493 #define BCSH_SATURATION_SHIFT 20 494 #define BCSH_SATURATION_MASK 0x3FF 495 #define BCSH_OUT_MODE_SHIFT 30 496 #define BCSH_OUT_MODE_MASK 0x3 497 498 #define RK3568_VP0_BCSH_H 0xC68 499 #define BCSH_SIN_HUE_SHIFT 0 500 #define BCSH_SIN_HUE_MASK 0x1FF 501 #define BCSH_COS_HUE_SHIFT 16 502 #define BCSH_COS_HUE_MASK 0x1FF 503 504 #define RK3568_VP0_BCSH_COLOR 0xC6C 505 #define BCSH_EN_SHIFT 31 506 #define BCSH_EN_MASK 1 507 508 #define RK3576_VP0_POST_DITHER_FRC_0 0xCA0 509 #define RK3576_VP0_POST_DITHER_FRC_1 0xCA4 510 #define RK3576_VP0_POST_DITHER_FRC_2 0xCA8 511 512 #define RK3528_VP0_ACM_CTRL 0xCD0 513 #define POST_CSC_COE00_MASK 0xFFFF 514 #define POST_CSC_COE00_SHIFT 16 515 #define POST_R2Y_MODE_MASK 0x7 516 #define POST_R2Y_MODE_SHIFT 8 517 #define POST_CSC_MODE_MASK 0x7 518 #define POST_CSC_MODE_SHIFT 3 519 #define POST_R2Y_EN_MASK 0x1 520 #define POST_R2Y_EN_SHIFT 2 521 #define POST_CSC_EN_MASK 0x1 522 #define POST_CSC_EN_SHIFT 1 523 #define POST_ACM_BYPASS_EN_MASK 0x1 524 #define POST_ACM_BYPASS_EN_SHIFT 0 525 #define RK3528_VP0_CSC_COE01_02 0xCD4 526 #define RK3528_VP0_CSC_COE10_11 0xCD8 527 #define RK3528_VP0_CSC_COE12_20 0xCDC 528 #define RK3528_VP0_CSC_COE21_22 0xCE0 529 #define RK3528_VP0_CSC_OFFSET0 0xCE4 530 #define RK3528_VP0_CSC_OFFSET1 0xCE8 531 #define RK3528_VP0_CSC_OFFSET2 0xCEC 532 533 #define RK3562_VP0_MCU_CTRL 0xCF8 534 #define MCU_TYPE_SHIFT 31 535 #define MCU_BYPASS_SHIFT 30 536 #define MCU_RS_SHIFT 29 537 #define MCU_FRAME_ST_SHIFT 28 538 #define MCU_HOLD_MODE_SHIFT 27 539 #define MCU_CLK_SEL_SHIFT 26 540 #define MCU_CLK_SEL_MASK 0x1 541 #define MCU_RW_PEND_SHIFT 20 542 #define MCU_RW_PEND_MASK 0x3F 543 #define MCU_RW_PST_SHIFT 16 544 #define MCU_RW_PST_MASK 0xF 545 #define MCU_CS_PEND_SHIFT 10 546 #define MCU_CS_PEND_MASK 0x3F 547 #define MCU_CS_PST_SHIFT 6 548 #define MCU_CS_PST_MASK 0xF 549 #define MCU_PIX_TOTAL_SHIFT 0 550 #define MCU_PIX_TOTAL_MASK 0x3F 551 552 #define RK3562_VP0_MCU_RW_BYPASS_PORT 0xCFC 553 #define MCU_WRITE_DATA_BYPASS_SHIFT 0 554 #define MCU_WRITE_DATA_BYPASS_MASK 0xFFFFFFFF 555 556 #define RK3568_VP1_DSP_CTRL 0xD00 557 #define RK3568_VP1_MIPI_CTRL 0xD04 558 #define RK3568_VP1_COLOR_BAR_CTRL 0xD08 559 #define RK3568_VP1_PRE_SCAN_HTIMING 0xD30 560 #define RK3568_VP1_POST_DSP_HACT_INFO 0xD34 561 #define RK3568_VP1_POST_DSP_VACT_INFO 0xD38 562 #define RK3568_VP1_POST_SCL_FACTOR_YRGB 0xD3C 563 #define RK3568_VP1_POST_SCL_CTRL 0xD40 564 #define RK3568_VP1_DSP_HACT_INFO 0xD34 565 #define RK3568_VP1_DSP_VACT_INFO 0xD38 566 #define RK3568_VP1_POST_DSP_VACT_INFO_F1 0xD44 567 #define RK3568_VP1_DSP_HTOTAL_HS_END 0xD48 568 #define RK3568_VP1_DSP_HACT_ST_END 0xD4C 569 #define RK3568_VP1_DSP_VTOTAL_VS_END 0xD50 570 #define RK3568_VP1_DSP_VACT_ST_END 0xD54 571 #define RK3568_VP1_DSP_VS_ST_END_F1 0xD58 572 #define RK3568_VP1_DSP_VACT_ST_END_F1 0xD5C 573 574 #define RK3568_VP2_DSP_CTRL 0xE00 575 #define RK3568_VP2_MIPI_CTRL 0xE04 576 #define RK3568_VP2_COLOR_BAR_CTRL 0xE08 577 #define RK3568_VP2_PRE_SCAN_HTIMING 0xE30 578 #define RK3568_VP2_POST_DSP_HACT_INFO 0xE34 579 #define RK3568_VP2_POST_DSP_VACT_INFO 0xE38 580 #define RK3568_VP2_POST_SCL_FACTOR_YRGB 0xE3C 581 #define RK3568_VP2_POST_SCL_CTRL 0xE40 582 #define RK3568_VP2_DSP_HACT_INFO 0xE34 583 #define RK3568_VP2_DSP_VACT_INFO 0xE38 584 #define RK3568_VP2_POST_DSP_VACT_INFO_F1 0xE44 585 #define RK3568_VP2_DSP_HTOTAL_HS_END 0xE48 586 #define RK3568_VP2_DSP_HACT_ST_END 0xE4C 587 #define RK3568_VP2_DSP_VTOTAL_VS_END 0xE50 588 #define RK3568_VP2_DSP_VACT_ST_END 0xE54 589 #define RK3568_VP2_DSP_VS_ST_END_F1 0xE58 590 #define RK3568_VP2_DSP_VACT_ST_END_F1 0xE5C 591 #define RK3568_VP2_BCSH_CTRL 0xE60 592 #define RK3568_VP2_BCSH_BCS 0xE64 593 #define RK3568_VP2_BCSH_H 0xE68 594 #define RK3568_VP2_BCSH_COLOR_BAR 0xE6C 595 #define RK3576_VP2_MCU_CTRL 0xEF8 596 #define RK3576_VP2_MCU_RW_BYPASS_PORT 0xEFC 597 598 /* Cluster0 register definition */ 599 #define RK3568_CLUSTER0_WIN0_CTRL0 0x1000 600 #define CLUSTER_YUV2RGB_EN_SHIFT 8 601 #define CLUSTER_RGB2YUV_EN_SHIFT 9 602 #define CLUSTER_CSC_MODE_SHIFT 10 603 #define CLUSTER_DITHER_UP_EN_SHIFT 18 604 #define RK3568_CLUSTER0_WIN0_CTRL1 0x1004 605 #define RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT 12 606 #define RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 607 #define RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT 14 608 #define AVG2_MASK 0x1 609 #define CLUSTER_AVG2_SHIFT 18 610 #define AVG4_MASK 0x1 611 #define CLUSTER_AVG4_SHIFT 19 612 #define RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT 22 613 #define CLUSTER_XGT_EN_SHIFT 24 614 #define XGT_MODE_MASK 0x3 615 #define CLUSTER_XGT_MODE_SHIFT 25 616 #define CLUSTER_XAVG_EN_SHIFT 27 617 #define CLUSTER_YRGB_GT2_SHIFT 28 618 #define CLUSTER_YRGB_GT4_SHIFT 29 619 #define RK3568_CLUSTER0_WIN0_CTRL2 0x1008 620 #define CLUSTER_AXI_YRGB_ID_MASK 0x1f 621 #define CLUSTER_AXI_YRGB_ID_SHIFT 0 622 #define CLUSTER_AXI_UV_ID_MASK 0x1f 623 #define CLUSTER_AXI_UV_ID_SHIFT 5 624 625 #define RK3568_CLUSTER0_WIN0_YRGB_MST 0x1010 626 #define RK3568_CLUSTER0_WIN0_CBR_MST 0x1014 627 #define RK3568_CLUSTER0_WIN0_VIR 0x1018 628 #define RK3568_CLUSTER0_WIN0_ACT_INFO 0x1020 629 #define RK3568_CLUSTER0_WIN0_DSP_INFO 0x1024 630 #define RK3568_CLUSTER0_WIN0_DSP_ST 0x1028 631 #define RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB 0x1030 632 #define RK3576_CLUSTER0_WIN0_ZME_CTRL 0x1040 633 #define WIN0_ZME_DERING_EN_SHIFT 3 634 #define WIN0_ZME_GATING_EN_SHIFT 31 635 #define RK3576_CLUSTER0_WIN0_ZME_DERING_PARA 0x1044 636 #define RK3568_CLUSTER0_WIN0_AFBCD_ROTATE_MODE 0x1054 637 #define RK3568_CLUSTER0_WIN0_AFBCD_HDR_PTR 0x1058 638 #define RK3568_CLUSTER0_WIN0_AFBCD_VIR_WIDTH 0x105C 639 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_SIZE 0x1060 640 #define RK3568_CLUSTER0_WIN0_AFBCD_PIC_OFFSET 0x1064 641 #define RK3568_CLUSTER0_WIN0_AFBCD_DSP_OFFSET 0x1068 642 #define RK3568_CLUSTER0_WIN0_AFBCD_CTRL 0x106C 643 #define CLUSTER_AFBCD_HALF_BLOCK_SHIFT 7 644 #define RK3576_CLUSTER0_WIN0_PLD_PTR_OFFSET 0x1078 645 #define RK3576_CLUSTER0_WIN0_PLD_PTR_RANGE 0x107C 646 647 #define RK3568_CLUSTER0_WIN1_CTRL0 0x1080 648 #define RK3568_CLUSTER0_WIN1_CTRL1 0x1084 649 #define RK3568_CLUSTER0_WIN1_YRGB_MST 0x1090 650 #define RK3568_CLUSTER0_WIN1_CBR_MST 0x1094 651 #define RK3568_CLUSTER0_WIN1_VIR 0x1098 652 #define RK3568_CLUSTER0_WIN1_ACT_INFO 0x10A0 653 #define RK3568_CLUSTER0_WIN1_DSP_INFO 0x10A4 654 #define RK3568_CLUSTER0_WIN1_DSP_ST 0x10A8 655 #define RK3568_CLUSTER0_WIN1_SCL_FACTOR_YRGB 0x10B0 656 #define RK3568_CLUSTER0_WIN1_AFBCD_ROTATE_MODE 0x10D4 657 #define RK3568_CLUSTER0_WIN1_AFBCD_HDR_PTR 0x10D8 658 #define RK3568_CLUSTER0_WIN1_AFBCD_VIR_WIDTH 0x10DC 659 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_SIZE 0x10E0 660 #define RK3568_CLUSTER0_WIN1_AFBCD_PIC_OFFSET 0x10E4 661 #define RK3568_CLUSTER0_WIN1_AFBCD_DSP_OFFSET 0x10E8 662 #define RK3568_CLUSTER0_WIN1_AFBCD_CTRL 0x10EC 663 #define RK3576_CLUSTER0_WIN1_PLD_PTR_OFFSET 0x10F8 664 #define RK3576_CLUSTER0_WIN1_PLD_PTR_RANGE 0x10FC 665 666 #define RK3568_CLUSTER0_CTRL 0x1100 667 #define CLUSTER_EN_SHIFT 0 668 #define CLUSTER_AXI_ID_MASK 0x1 669 #define CLUSTER_AXI_ID_SHIFT 13 670 #define RK3576_CLUSTER0_PORT_SEL 0x11F4 671 #define CLUSTER_PORT_SEL_SHIFT 0 672 #define CLUSTER_PORT_SEL_MASK 0x3 673 #define RK3576_CLUSTER0_DLY_NUM 0x11F8 674 #define CLUSTER_WIN0_DLY_NUM_SHIFT 0 675 #define CLUSTER_WIN0_DLY_NUM_MASK 0xff 676 #define CLUSTER_WIN1_DLY_NUM_SHIFT 0 677 #define CLUSTER_WIN1_DLY_NUM_MASK 0xff 678 679 #define RK3568_CLUSTER1_WIN0_CTRL0 0x1200 680 #define RK3568_CLUSTER1_WIN0_CTRL1 0x1204 681 #define RK3568_CLUSTER1_WIN0_YRGB_MST 0x1210 682 #define RK3568_CLUSTER1_WIN0_CBR_MST 0x1214 683 #define RK3568_CLUSTER1_WIN0_VIR 0x1218 684 #define RK3568_CLUSTER1_WIN0_ACT_INFO 0x1220 685 #define RK3568_CLUSTER1_WIN0_DSP_INFO 0x1224 686 #define RK3568_CLUSTER1_WIN0_DSP_ST 0x1228 687 #define RK3568_CLUSTER1_WIN0_SCL_FACTOR_YRGB 0x1230 688 #define RK3576_CLUSTER1_WIN0_ZME_CTRL 0x1240 689 #define RK3576_CLUSTER1_WIN0_ZME_DERING_PARA 0x1244 690 #define RK3568_CLUSTER1_WIN0_AFBCD_ROTATE_MODE 0x1254 691 #define RK3568_CLUSTER1_WIN0_AFBCD_HDR_PTR 0x1258 692 #define RK3568_CLUSTER1_WIN0_AFBCD_VIR_WIDTH 0x125C 693 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_SIZE 0x1260 694 #define RK3568_CLUSTER1_WIN0_AFBCD_PIC_OFFSET 0x1264 695 #define RK3568_CLUSTER1_WIN0_AFBCD_DSP_OFFSET 0x1268 696 #define RK3568_CLUSTER1_WIN0_AFBCD_CTRL 0x126C 697 #define RK3576_CLUSTER1_WIN0_PLD_PTR_OFFSET 0x1278 698 #define RK3576_CLUSTER1_WIN0_PLD_PTR_RANGE 0x127C 699 700 #define RK3568_CLUSTER1_WIN1_CTRL0 0x1280 701 #define RK3568_CLUSTER1_WIN1_CTRL1 0x1284 702 #define RK3568_CLUSTER1_WIN1_YRGB_MST 0x1290 703 #define RK3568_CLUSTER1_WIN1_CBR_MST 0x1294 704 #define RK3568_CLUSTER1_WIN1_VIR 0x1298 705 #define RK3568_CLUSTER1_WIN1_ACT_INFO 0x12A0 706 #define RK3568_CLUSTER1_WIN1_DSP_INFO 0x12A4 707 #define RK3568_CLUSTER1_WIN1_DSP_ST 0x12A8 708 #define RK3568_CLUSTER1_WIN1_SCL_FACTOR_YRGB 0x12B0 709 #define RK3568_CLUSTER1_WIN1_AFBCD_ROTATE_MODE 0x12D4 710 #define RK3568_CLUSTER1_WIN1_AFBCD_HDR_PTR 0x12D8 711 #define RK3568_CLUSTER1_WIN1_AFBCD_VIR_WIDTH 0x12DC 712 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_SIZE 0x12E0 713 #define RK3568_CLUSTER1_WIN1_AFBCD_PIC_OFFSET 0x12E4 714 #define RK3568_CLUSTER1_WIN1_AFBCD_DSP_OFFSET 0x12E8 715 #define RK3568_CLUSTER1_WIN1_AFBCD_CTRL 0x12EC 716 #define RK3576_CLUSTER1_WIN1_PLD_PTR_OFFSET 0x12F8 717 #define RK3576_CLUSTER1_WIN1_PLD_PTR_RANGE 0x12FC 718 719 #define RK3568_CLUSTER1_CTRL 0x1300 720 #define RK3576_CLUSTER1_PORT_SEL 0x13F4 721 #define RK3576_CLUSTER1_DLY_NUM 0x13F8 722 723 /* Esmart register definition */ 724 #define RK3568_ESMART0_CTRL0 0x1800 725 #define RGB2YUV_EN_SHIFT 1 726 #define CSC_MODE_SHIFT 2 727 #define CSC_MODE_MASK 0x3 728 #define ESMART_LB_SELECT_SHIFT 12 729 #define ESMART_LB_SELECT_MASK 0x3 730 731 #define RK3568_ESMART0_CTRL1 0x1804 732 #define ESMART_AXI_YRGB_ID_MASK 0x1f 733 #define ESMART_AXI_YRGB_ID_SHIFT 4 734 #define ESMART_AXI_UV_ID_MASK 0x1f 735 #define ESMART_AXI_UV_ID_SHIFT 12 736 #define YMIRROR_EN_SHIFT 31 737 738 #define RK3568_ESMART0_AXI_CTRL 0x1808 739 #define ESMART_AXI_ID_MASK 0x1 740 #define ESMART_AXI_ID_SHIFT 1 741 742 #define RK3568_ESMART0_REGION0_CTRL 0x1810 743 #define WIN_EN_SHIFT 0 744 #define WIN_FORMAT_MASK 0x1f 745 #define WIN_FORMAT_SHIFT 1 746 #define REGION0_DITHER_UP_EN_SHIFT 12 747 #define REGION0_RB_SWAP_SHIFT 14 748 #define ESMART_XAVG_EN_SHIFT 20 749 #define ESMART_XGT_EN_SHIFT 21 750 #define ESMART_XGT_MODE_SHIFT 22 751 752 #define RK3568_ESMART0_REGION0_YRGB_MST 0x1814 753 #define RK3568_ESMART0_REGION0_CBR_MST 0x1818 754 #define RK3568_ESMART0_REGION0_VIR 0x181C 755 #define RK3568_ESMART0_REGION0_ACT_INFO 0x1820 756 #define RK3568_ESMART0_REGION0_DSP_INFO 0x1824 757 #define RK3568_ESMART0_REGION0_DSP_ST 0x1828 758 #define RK3568_ESMART0_REGION0_SCL_CTRL 0x1830 759 #define YRGB_XSCL_MODE_MASK 0x3 760 #define YRGB_XSCL_MODE_SHIFT 0 761 #define YRGB_XSCL_FILTER_MODE_MASK 0x3 762 #define YRGB_XSCL_FILTER_MODE_SHIFT 2 763 #define YRGB_YSCL_MODE_MASK 0x3 764 #define YRGB_YSCL_MODE_SHIFT 4 765 #define YRGB_YSCL_FILTER_MODE_MASK 0x3 766 #define YRGB_YSCL_FILTER_MODE_SHIFT 6 767 768 #define RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB 0x1834 769 #define RK3568_ESMART0_REGION0_SCL_FACTOR_CBR 0x1838 770 #define RK3568_ESMART0_REGION0_SCL_OFFSET 0x183C 771 #define RK3568_ESMART0_REGION1_CTRL 0x1840 772 #define YRGB_GT2_MASK 0x1 773 #define YRGB_GT2_SHIFT 8 774 #define YRGB_GT4_MASK 0x1 775 #define YRGB_GT4_SHIFT 9 776 777 #define RK3568_ESMART0_REGION1_YRGB_MST 0x1844 778 #define RK3568_ESMART0_REGION1_CBR_MST 0x1848 779 #define RK3568_ESMART0_REGION1_VIR 0x184C 780 #define RK3568_ESMART0_REGION1_ACT_INFO 0x1850 781 #define RK3568_ESMART0_REGION1_DSP_INFO 0x1854 782 #define RK3568_ESMART0_REGION1_DSP_ST 0x1858 783 #define RK3568_ESMART0_REGION1_SCL_CTRL 0x1860 784 #define RK3568_ESMART0_REGION1_SCL_FACTOR_YRGB 0x1864 785 #define RK3568_ESMART0_REGION1_SCL_FACTOR_CBR 0x1868 786 #define RK3568_ESMART0_REGION1_SCL_OFFSET 0x186C 787 #define RK3568_ESMART0_REGION2_CTRL 0x1870 788 #define RK3568_ESMART0_REGION2_YRGB_MST 0x1874 789 #define RK3568_ESMART0_REGION2_CBR_MST 0x1878 790 #define RK3568_ESMART0_REGION2_VIR 0x187C 791 #define RK3568_ESMART0_REGION2_ACT_INFO 0x1880 792 #define RK3568_ESMART0_REGION2_DSP_INFO 0x1884 793 #define RK3568_ESMART0_REGION2_DSP_ST 0x1888 794 #define RK3568_ESMART0_REGION2_SCL_CTRL 0x1890 795 #define RK3568_ESMART0_REGION2_SCL_FACTOR_YRGB 0x1894 796 #define RK3568_ESMART0_REGION2_SCL_FACTOR_CBR 0x1898 797 #define RK3568_ESMART0_REGION2_SCL_OFFSET 0x189C 798 #define RK3568_ESMART0_REGION3_CTRL 0x18A0 799 #define RK3568_ESMART0_REGION3_YRGB_MST 0x18A4 800 #define RK3568_ESMART0_REGION3_CBR_MST 0x18A8 801 #define RK3568_ESMART0_REGION3_VIR 0x18AC 802 #define RK3568_ESMART0_REGION3_ACT_INFO 0x18B0 803 #define RK3568_ESMART0_REGION3_DSP_INFO 0x18B4 804 #define RK3568_ESMART0_REGION3_DSP_ST 0x18B8 805 #define RK3568_ESMART0_REGION3_SCL_CTRL 0x18C0 806 #define RK3568_ESMART0_REGION3_SCL_FACTOR_YRGB 0x18C4 807 #define RK3568_ESMART0_REGION3_SCL_FACTOR_CBR 0x18C8 808 #define RK3568_ESMART0_REGION3_SCL_OFFSET 0x18CC 809 #define RK3568_ESMART0_COLOR_KEY_CTRL 0x18D0 810 #define RK3576_ESMART0_ALPHA_MAP 0x18D8 811 #define RK3576_ESMART0_PORT_SEL 0x18F4 812 #define ESMART_PORT_SEL_SHIFT 0 813 #define ESMART_PORT_SEL_MASK 0x3 814 #define RK3576_ESMART0_DLY_NUM 0x18F8 815 816 #define RK3568_ESMART1_CTRL0 0x1A00 817 #define RK3568_ESMART1_CTRL1 0x1A04 818 #define RK3568_ESMART1_REGION0_CTRL 0x1A10 819 #define RK3568_ESMART1_REGION0_YRGB_MST 0x1A14 820 #define RK3568_ESMART1_REGION0_CBR_MST 0x1A18 821 #define RK3568_ESMART1_REGION0_VIR 0x1A1C 822 #define RK3568_ESMART1_REGION0_ACT_INFO 0x1A20 823 #define RK3568_ESMART1_REGION0_DSP_INFO 0x1A24 824 #define RK3568_ESMART1_REGION0_DSP_ST 0x1A28 825 #define RK3568_ESMART1_REGION0_SCL_CTRL 0x1A30 826 #define RK3568_ESMART1_REGION0_SCL_FACTOR_YRGB 0x1A34 827 #define RK3568_ESMART1_REGION0_SCL_FACTOR_CBR 0x1A38 828 #define RK3568_ESMART1_REGION0_SCL_OFFSET 0x1A3C 829 #define RK3568_ESMART1_REGION1_CTRL 0x1A40 830 #define RK3568_ESMART1_REGION1_YRGB_MST 0x1A44 831 #define RK3568_ESMART1_REGION1_CBR_MST 0x1A48 832 #define RK3568_ESMART1_REGION1_VIR 0x1A4C 833 #define RK3568_ESMART1_REGION1_ACT_INFO 0x1A50 834 #define RK3568_ESMART1_REGION1_DSP_INFO 0x1A54 835 #define RK3568_ESMART1_REGION1_DSP_ST 0x1A58 836 #define RK3568_ESMART1_REGION1_SCL_CTRL 0x1A60 837 #define RK3568_ESMART1_REGION1_SCL_FACTOR_YRGB 0x1A64 838 #define RK3568_ESMART1_REGION1_SCL_FACTOR_CBR 0x1A68 839 #define RK3568_ESMART1_REGION1_SCL_OFFSET 0x1A6C 840 #define RK3568_ESMART1_REGION2_CTRL 0x1A70 841 #define RK3568_ESMART1_REGION2_YRGB_MST 0x1A74 842 #define RK3568_ESMART1_REGION2_CBR_MST 0x1A78 843 #define RK3568_ESMART1_REGION2_VIR 0x1A7C 844 #define RK3568_ESMART1_REGION2_ACT_INFO 0x1A80 845 #define RK3568_ESMART1_REGION2_DSP_INFO 0x1A84 846 #define RK3568_ESMART1_REGION2_DSP_ST 0x1A88 847 #define RK3568_ESMART1_REGION2_SCL_CTRL 0x1A90 848 #define RK3568_ESMART1_REGION2_SCL_FACTOR_YRGB 0x1A94 849 #define RK3568_ESMART1_REGION2_SCL_FACTOR_CBR 0x1A98 850 #define RK3568_ESMART1_REGION2_SCL_OFFSET 0x1A9C 851 #define RK3568_ESMART1_REGION3_CTRL 0x1AA0 852 #define RK3568_ESMART1_REGION3_YRGB_MST 0x1AA4 853 #define RK3568_ESMART1_REGION3_CBR_MST 0x1AA8 854 #define RK3568_ESMART1_REGION3_VIR 0x1AAC 855 #define RK3568_ESMART1_REGION3_ACT_INFO 0x1AB0 856 #define RK3568_ESMART1_REGION3_DSP_INFO 0x1AB4 857 #define RK3568_ESMART1_REGION3_DSP_ST 0x1AB8 858 #define RK3568_ESMART1_REGION3_SCL_CTRL 0x1AC0 859 #define RK3568_ESMART1_REGION3_SCL_FACTOR_YRGB 0x1AC4 860 #define RK3568_ESMART1_REGION3_SCL_FACTOR_CBR 0x1AC8 861 #define RK3568_ESMART1_REGION3_SCL_OFFSET 0x1ACC 862 #define RK3576_ESMART1_ALPHA_MAP 0x1AD8 863 #define RK3576_ESMART1_PORT_SEL 0x1AF4 864 #define RK3576_ESMART1_DLY_NUM 0x1AF8 865 866 #define RK3568_SMART0_CTRL0 0x1C00 867 #define RK3568_SMART0_CTRL1 0x1C04 868 #define RK3568_SMART0_REGION0_CTRL 0x1C10 869 #define RK3568_SMART0_REGION0_YRGB_MST 0x1C14 870 #define RK3568_SMART0_REGION0_CBR_MST 0x1C18 871 #define RK3568_SMART0_REGION0_VIR 0x1C1C 872 #define RK3568_SMART0_REGION0_ACT_INFO 0x1C20 873 #define RK3568_SMART0_REGION0_DSP_INFO 0x1C24 874 #define RK3568_SMART0_REGION0_DSP_ST 0x1C28 875 #define RK3568_SMART0_REGION0_SCL_CTRL 0x1C30 876 #define RK3568_SMART0_REGION0_SCL_FACTOR_YRGB 0x1C34 877 #define RK3568_SMART0_REGION0_SCL_FACTOR_CBR 0x1C38 878 #define RK3568_SMART0_REGION0_SCL_OFFSET 0x1C3C 879 #define RK3568_SMART0_REGION1_CTRL 0x1C40 880 #define RK3568_SMART0_REGION1_YRGB_MST 0x1C44 881 #define RK3568_SMART0_REGION1_CBR_MST 0x1C48 882 #define RK3568_SMART0_REGION1_VIR 0x1C4C 883 #define RK3568_SMART0_REGION1_ACT_INFO 0x1C50 884 #define RK3568_SMART0_REGION1_DSP_INFO 0x1C54 885 #define RK3568_SMART0_REGION1_DSP_ST 0x1C58 886 #define RK3568_SMART0_REGION1_SCL_CTRL 0x1C60 887 #define RK3568_SMART0_REGION1_SCL_FACTOR_YRGB 0x1C64 888 #define RK3568_SMART0_REGION1_SCL_FACTOR_CBR 0x1C68 889 #define RK3568_SMART0_REGION1_SCL_OFFSET 0x1C6C 890 #define RK3568_SMART0_REGION2_CTRL 0x1C70 891 #define RK3568_SMART0_REGION2_YRGB_MST 0x1C74 892 #define RK3568_SMART0_REGION2_CBR_MST 0x1C78 893 #define RK3568_SMART0_REGION2_VIR 0x1C7C 894 #define RK3568_SMART0_REGION2_ACT_INFO 0x1C80 895 #define RK3568_SMART0_REGION2_DSP_INFO 0x1C84 896 #define RK3568_SMART0_REGION2_DSP_ST 0x1C88 897 #define RK3568_SMART0_REGION2_SCL_CTRL 0x1C90 898 #define RK3568_SMART0_REGION2_SCL_FACTOR_YRGB 0x1C94 899 #define RK3568_SMART0_REGION2_SCL_FACTOR_CBR 0x1C98 900 #define RK3568_SMART0_REGION2_SCL_OFFSET 0x1C9C 901 #define RK3568_SMART0_REGION3_CTRL 0x1CA0 902 #define RK3568_SMART0_REGION3_YRGB_MST 0x1CA4 903 #define RK3568_SMART0_REGION3_CBR_MST 0x1CA8 904 #define RK3568_SMART0_REGION3_VIR 0x1CAC 905 #define RK3568_SMART0_REGION3_ACT_INFO 0x1CB0 906 #define RK3568_SMART0_REGION3_DSP_INFO 0x1CB4 907 #define RK3568_SMART0_REGION3_DSP_ST 0x1CB8 908 #define RK3568_SMART0_REGION3_SCL_CTRL 0x1CC0 909 #define RK3568_SMART0_REGION3_SCL_FACTOR_YRGB 0x1CC4 910 #define RK3568_SMART0_REGION3_SCL_FACTOR_CBR 0x1CC8 911 #define RK3568_SMART0_REGION3_SCL_OFFSET 0x1CCC 912 #define RK3576_ESMART2_ALPHA_MAP 0x1CD8 913 #define RK3576_ESMART2_PORT_SEL 0x1CF4 914 #define RK3576_ESMART2_DLY_NUM 0x1CF8 915 916 #define RK3568_SMART1_CTRL0 0x1E00 917 #define RK3568_SMART1_CTRL1 0x1E04 918 #define RK3568_SMART1_REGION0_CTRL 0x1E10 919 #define RK3568_SMART1_REGION0_YRGB_MST 0x1E14 920 #define RK3568_SMART1_REGION0_CBR_MST 0x1E18 921 #define RK3568_SMART1_REGION0_VIR 0x1E1C 922 #define RK3568_SMART1_REGION0_ACT_INFO 0x1E20 923 #define RK3568_SMART1_REGION0_DSP_INFO 0x1E24 924 #define RK3568_SMART1_REGION0_DSP_ST 0x1E28 925 #define RK3568_SMART1_REGION0_SCL_CTRL 0x1E30 926 #define RK3568_SMART1_REGION0_SCL_FACTOR_YRGB 0x1E34 927 #define RK3568_SMART1_REGION0_SCL_FACTOR_CBR 0x1E38 928 #define RK3568_SMART1_REGION0_SCL_OFFSET 0x1E3C 929 #define RK3568_SMART1_REGION1_CTRL 0x1E40 930 #define RK3568_SMART1_REGION1_YRGB_MST 0x1E44 931 #define RK3568_SMART1_REGION1_CBR_MST 0x1E48 932 #define RK3568_SMART1_REGION1_VIR 0x1E4C 933 #define RK3568_SMART1_REGION1_ACT_INFO 0x1E50 934 #define RK3568_SMART1_REGION1_DSP_INFO 0x1E54 935 #define RK3568_SMART1_REGION1_DSP_ST 0x1E58 936 #define RK3568_SMART1_REGION1_SCL_CTRL 0x1E60 937 #define RK3568_SMART1_REGION1_SCL_FACTOR_YRGB 0x1E64 938 #define RK3568_SMART1_REGION1_SCL_FACTOR_CBR 0x1E68 939 #define RK3568_SMART1_REGION1_SCL_OFFSET 0x1E6C 940 #define RK3568_SMART1_REGION2_CTRL 0x1E70 941 #define RK3568_SMART1_REGION2_YRGB_MST 0x1E74 942 #define RK3568_SMART1_REGION2_CBR_MST 0x1E78 943 #define RK3568_SMART1_REGION2_VIR 0x1E7C 944 #define RK3568_SMART1_REGION2_ACT_INFO 0x1E80 945 #define RK3568_SMART1_REGION2_DSP_INFO 0x1E84 946 #define RK3568_SMART1_REGION2_DSP_ST 0x1E88 947 #define RK3568_SMART1_REGION2_SCL_CTRL 0x1E90 948 #define RK3568_SMART1_REGION2_SCL_FACTOR_YRGB 0x1E94 949 #define RK3568_SMART1_REGION2_SCL_FACTOR_CBR 0x1E98 950 #define RK3568_SMART1_REGION2_SCL_OFFSET 0x1E9C 951 #define RK3568_SMART1_REGION3_CTRL 0x1EA0 952 #define RK3568_SMART1_REGION3_YRGB_MST 0x1EA4 953 #define RK3568_SMART1_REGION3_CBR_MST 0x1EA8 954 #define RK3568_SMART1_REGION3_VIR 0x1EAC 955 #define RK3568_SMART1_REGION3_ACT_INFO 0x1EB0 956 #define RK3568_SMART1_REGION3_DSP_INFO 0x1EB4 957 #define RK3568_SMART1_REGION3_DSP_ST 0x1EB8 958 #define RK3568_SMART1_REGION3_SCL_CTRL 0x1EC0 959 #define RK3568_SMART1_REGION3_SCL_FACTOR_YRGB 0x1EC4 960 #define RK3568_SMART1_REGION3_SCL_FACTOR_CBR 0x1EC8 961 #define RK3568_SMART1_REGION3_SCL_OFFSET 0x1ECC 962 #define RK3576_ESMART3_ALPHA_MAP 0x1ED8 963 #define RK3576_ESMART3_PORT_SEL 0x1EF4 964 #define RK3576_ESMART3_DLY_NUM 0x1EF8 965 966 /* HDR register definition */ 967 #define RK3568_HDR_LUT_CTRL 0x2000 968 969 #define RK3588_VP3_DSP_CTRL 0xF00 970 #define RK3588_CLUSTER2_WIN0_CTRL0 0x1400 971 #define RK3588_CLUSTER3_WIN0_CTRL0 0x1600 972 973 /* DSC 8K/4K register definition */ 974 #define RK3588_DSC_8K_PPS0_3 0x4000 975 #define RK3588_DSC_8K_CTRL0 0x40A0 976 #define DSC_EN_SHIFT 0 977 #define DSC_RBIT_SHIFT 2 978 #define DSC_RBYT_SHIFT 3 979 #define DSC_FLAL_SHIFT 4 980 #define DSC_MER_SHIFT 5 981 #define DSC_EPB_SHIFT 6 982 #define DSC_EPL_SHIFT 7 983 #define DSC_NSLC_MASK 0x7 984 #define DSC_NSLC_SHIFT 16 985 #define DSC_SBO_SHIFT 28 986 #define DSC_IFEP_SHIFT 29 987 #define DSC_PPS_UPD_SHIFT 31 988 #define DSC_CTRL0_DEF_CON ((1 << DSC_EN_SHIFT) | (1 << DSC_RBIT_SHIFT) | (0 << DSC_RBYT_SHIFT) | \ 989 (1 << DSC_FLAL_SHIFT) | (1 << DSC_MER_SHIFT) | (0 << DSC_EPB_SHIFT) | \ 990 (1 << DSC_EPL_SHIFT) | (1 << DSC_SBO_SHIFT)) 991 992 #define RK3588_DSC_8K_CTRL1 0x40A4 993 #define RK3588_DSC_8K_STS0 0x40A8 994 #define RK3588_DSC_8K_ERS 0x40C4 995 996 #define RK3588_DSC_4K_PPS0_3 0x4100 997 #define RK3588_DSC_4K_CTRL0 0x41A0 998 #define RK3588_DSC_4K_CTRL1 0x41A4 999 #define RK3588_DSC_4K_STS0 0x41A8 1000 #define RK3588_DSC_4K_ERS 0x41C4 1001 1002 /* RK3528 HDR register definition */ 1003 #define RK3528_HDR_LUT_CTRL 0x2000 1004 1005 /* RK3528 ACM register definition */ 1006 #define RK3528_ACM_CTRL 0x6400 1007 #define RK3528_ACM_DELTA_RANGE 0x6404 1008 #define RK3528_ACM_FETCH_START 0x6408 1009 #define RK3528_ACM_FETCH_DONE 0x6420 1010 #define RK3528_ACM_YHS_DEL_HY_SEG0 0x6500 1011 #define RK3528_ACM_YHS_DEL_HY_SEG152 0x6760 1012 #define RK3528_ACM_YHS_DEL_HS_SEG0 0x6764 1013 #define RK3528_ACM_YHS_DEL_HS_SEG220 0x6ad4 1014 #define RK3528_ACM_YHS_DEL_HGAIN_SEG0 0x6ad8 1015 #define RK3528_ACM_YHS_DEL_HGAIN_SEG64 0x6bd8 1016 1017 #define RK3568_MAX_REG 0x1ED0 1018 1019 #define RK3562_GRF_IOC_VO_IO_CON 0x10500 1020 #define RK3568_GRF_VO_CON1 0x0364 1021 #define GRF_BT656_CLK_INV_SHIFT 1 1022 #define GRF_BT1120_CLK_INV_SHIFT 2 1023 #define GRF_RGB_DCLK_INV_SHIFT 3 1024 1025 /* Base SYS_GRF: 0x2600a000*/ 1026 #define RK3576_SYS_GRF_MEMFAULT_STATUS0 0x0148 1027 1028 /* Base IOC_GRF: 0x26040000 */ 1029 #define RK3576_VCCIO_IOC_MISC_CON8 0x6420 1030 #define RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT 9 1031 #define RK3576_IOC_VOPLITE_SEL_SHIFT 11 1032 1033 /* Base PMU2: 0x27380000 */ 1034 #define RK3576_PMU_PWR_GATE_STS 0x0230 1035 #define PD_VOP_ESMART_DWN_STAT 12 1036 #define PD_VOP_CLUSTER_DWN_STAT 13 1037 #define RK3576_PMU_BISR_PDGEN_CON0 0x0510 1038 #define PD_VOP_ESMART_REPAIR_ENA_SHIFT 12 1039 #define PD_VOP_CLUSTER_REPAIR_ENA_SHIFT 13 1040 #define RK3576_PMU_BISR_PWR_REPAIR_STATUS0 0x0570 1041 #define PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT 12 1042 #define PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT 13 1043 1044 #define RK3588_GRF_SOC_CON1 0x0304 1045 #define RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT 14 1046 1047 #define RK3588_GRF_VOP_CON2 0x0008 1048 #define RK3588_GRF_EDP0_ENABLE_SHIFT 0 1049 #define RK3588_GRF_HDMITX0_ENABLE_SHIFT 1 1050 #define RK3588_GRF_EDP1_ENABLE_SHIFT 3 1051 #define RK3588_GRF_HDMITX1_ENABLE_SHIFT 4 1052 1053 #define RK3588_GRF_VO1_CON0 0x0000 1054 #define HDMI_SYNC_POL_MASK 0x3 1055 #define HDMI0_SYNC_POL_SHIFT 5 1056 #define HDMI1_SYNC_POL_SHIFT 7 1057 1058 #define RK3588_PMU_BISR_CON3 0x20C 1059 #define RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT 9 1060 #define RK3588_PD_CLUSTER1_REPAIR_EN_SHIFT 10 1061 #define RK3588_PD_CLUSTER2_REPAIR_EN_SHIFT 11 1062 #define RK3588_PD_CLUSTER3_REPAIR_EN_SHIFT 12 1063 #define RK3588_PD_DSC_8K_REPAIR_EN_SHIFT 13 1064 #define RK3588_PD_DSC_4K_REPAIR_EN_SHIFT 14 1065 #define RK3588_PD_ESMART_REPAIR_EN_SHIFT 15 1066 1067 #define RK3588_PMU_BISR_STATUS5 0x294 1068 #define RK3588_PD_CLUSTER0_PWR_STAT_SHIFI 9 1069 #define RK3588_PD_CLUSTER1_PWR_STAT_SHIFI 10 1070 #define RK3588_PD_CLUSTER2_PWR_STAT_SHIFI 11 1071 #define RK3588_PD_CLUSTER3_PWR_STAT_SHIFI 12 1072 #define RK3588_PD_DSC_8K_PWR_STAT_SHIFI 13 1073 #define RK3588_PD_DSC_4K_PWR_STAT_SHIFI 14 1074 #define RK3588_PD_ESMART_PWR_STAT_SHIFI 15 1075 1076 #define VOP2_LAYER_MAX 8 1077 1078 #define VOP2_MAX_VP_OUTPUT_WIDTH 4096 1079 1080 /* KHz */ 1081 #define VOP2_MAX_DCLK_RATE 600000 1082 1083 /* 1084 * vop2 dsc id 1085 */ 1086 #define ROCKCHIP_VOP2_DSC_8K 0 1087 #define ROCKCHIP_VOP2_DSC_4K 1 1088 1089 /* 1090 * vop2 internal power domain id, 1091 * should be all none zero, 0 will be 1092 * treat as invalid; 1093 */ 1094 #define VOP2_PD_CLUSTER0 BIT(0) 1095 #define VOP2_PD_CLUSTER1 BIT(1) 1096 #define VOP2_PD_CLUSTER2 BIT(2) 1097 #define VOP2_PD_CLUSTER3 BIT(3) 1098 #define VOP2_PD_DSC_8K BIT(5) 1099 #define VOP2_PD_DSC_4K BIT(6) 1100 #define VOP2_PD_ESMART BIT(7) 1101 #define VOP2_PD_CLUSTER BIT(8) 1102 1103 #define VOP2_PLANE_NO_SCALING BIT(16) 1104 1105 #define VOP_FEATURE_OUTPUT_10BIT BIT(0) 1106 #define VOP_FEATURE_AFBDC BIT(1) 1107 #define VOP_FEATURE_ALPHA_SCALE BIT(2) 1108 #define VOP_FEATURE_HDR10 BIT(3) 1109 #define VOP_FEATURE_NEXT_HDR BIT(4) 1110 /* a feature to splice two windows and two vps to support resolution > 4096 */ 1111 #define VOP_FEATURE_SPLICE BIT(5) 1112 #define VOP_FEATURE_OVERSCAN BIT(6) 1113 #define VOP_FEATURE_VIVID_HDR BIT(7) 1114 #define VOP_FEATURE_POST_ACM BIT(8) 1115 #define VOP_FEATURE_POST_CSC BIT(9) 1116 #define VOP_FEATURE_POST_FRC_V2 BIT(10) 1117 #define VOP_FEATURE_POST_SHARP BIT(11) 1118 1119 #define WIN_FEATURE_HDR2SDR BIT(0) 1120 #define WIN_FEATURE_SDR2HDR BIT(1) 1121 #define WIN_FEATURE_PRE_OVERLAY BIT(2) 1122 #define WIN_FEATURE_AFBDC BIT(3) 1123 #define WIN_FEATURE_CLUSTER_MAIN BIT(4) 1124 #define WIN_FEATURE_CLUSTER_SUB BIT(5) 1125 /* a mirror win can only get fb address 1126 * from source win: 1127 * Cluster1---->Cluster0 1128 * Esmart1 ---->Esmart0 1129 * Smart1 ---->Smart0 1130 * This is a feather on rk3566 1131 */ 1132 #define WIN_FEATURE_MIRROR BIT(6) 1133 #define WIN_FEATURE_MULTI_AREA BIT(7) 1134 #define WIN_FEATURE_Y2R_13BIT_DEPTH BIT(8) 1135 #define WIN_FEATURE_DCI BIT(9) 1136 1137 #define V4L2_COLORSPACE_BT709F 0xfe 1138 #define V4L2_COLORSPACE_BT2020F 0xff 1139 1140 enum vop_csc_format { 1141 CSC_BT601L, 1142 CSC_BT709L, 1143 CSC_BT601F, 1144 CSC_BT2020L, 1145 CSC_BT709L_13BIT, 1146 CSC_BT709F_13BIT, 1147 CSC_BT2020L_13BIT, 1148 CSC_BT2020F_13BIT, 1149 }; 1150 1151 enum vop_csc_bit_depth { 1152 CSC_10BIT_DEPTH, 1153 CSC_13BIT_DEPTH, 1154 }; 1155 1156 enum vop2_pol { 1157 HSYNC_POSITIVE = 0, 1158 VSYNC_POSITIVE = 1, 1159 DEN_NEGATIVE = 2, 1160 DCLK_INVERT = 3 1161 }; 1162 1163 enum vop2_bcsh_out_mode { 1164 BCSH_OUT_MODE_BLACK, 1165 BCSH_OUT_MODE_BLUE, 1166 BCSH_OUT_MODE_COLOR_BAR, 1167 BCSH_OUT_MODE_NORMAL_VIDEO, 1168 }; 1169 1170 #define _VOP_REG(off, _mask, _shift, _write_mask) \ 1171 { \ 1172 .offset = off, \ 1173 .mask = _mask, \ 1174 .shift = _shift, \ 1175 .write_mask = _write_mask, \ 1176 } 1177 1178 #define VOP_REG(off, _mask, _shift) \ 1179 _VOP_REG(off, _mask, _shift, false) 1180 enum dither_down_mode { 1181 RGB888_TO_RGB565 = 0x0, 1182 RGB888_TO_RGB666 = 0x1 1183 }; 1184 1185 enum dither_down_mode_sel { 1186 DITHER_DOWN_ALLEGRO = 0x0, 1187 DITHER_DOWN_FRC = 0x1 1188 }; 1189 1190 enum vop2_video_ports_id { 1191 VOP2_VP0, 1192 VOP2_VP1, 1193 VOP2_VP2, 1194 VOP2_VP3, 1195 VOP2_VP_MAX, 1196 }; 1197 1198 enum vop2_layer_type { 1199 CLUSTER_LAYER = 0, 1200 ESMART_LAYER = 1, 1201 SMART_LAYER = 2, 1202 }; 1203 1204 /* This define must same with kernel win phy id */ 1205 enum vop2_layer_phy_id { 1206 ROCKCHIP_VOP2_CLUSTER0 = 0, 1207 ROCKCHIP_VOP2_CLUSTER1, 1208 ROCKCHIP_VOP2_ESMART0, 1209 ROCKCHIP_VOP2_ESMART1, 1210 ROCKCHIP_VOP2_SMART0, 1211 ROCKCHIP_VOP2_SMART1, 1212 ROCKCHIP_VOP2_CLUSTER2, 1213 ROCKCHIP_VOP2_CLUSTER3, 1214 ROCKCHIP_VOP2_ESMART2, 1215 ROCKCHIP_VOP2_ESMART3, 1216 ROCKCHIP_VOP2_LAYER_MAX, 1217 }; 1218 1219 enum vop2_scale_up_mode { 1220 VOP2_SCALE_UP_NRST_NBOR, 1221 VOP2_SCALE_UP_BIL, 1222 VOP2_SCALE_UP_BIC, 1223 VOP2_SCALE_UP_ZME, 1224 }; 1225 1226 enum vop2_scale_down_mode { 1227 VOP2_SCALE_DOWN_NRST_NBOR, 1228 VOP2_SCALE_DOWN_BIL, 1229 VOP2_SCALE_DOWN_AVG, 1230 VOP2_SCALE_DOWN_ZME, 1231 }; 1232 1233 enum scale_mode { 1234 SCALE_NONE = 0x0, 1235 SCALE_UP = 0x1, 1236 SCALE_DOWN = 0x2 1237 }; 1238 1239 enum vop_dsc_interface_mode { 1240 VOP_DSC_IF_DISABLE = 0, 1241 VOP_DSC_IF_HDMI = 1, 1242 VOP_DSC_IF_MIPI_DS_MODE = 2, 1243 VOP_DSC_IF_MIPI_VIDEO_MODE = 3, 1244 }; 1245 1246 enum vop3_pre_scale_down_mode { 1247 VOP3_PRE_SCALE_UNSPPORT, 1248 VOP3_PRE_SCALE_DOWN_GT, 1249 VOP3_PRE_SCALE_DOWN_AVG, 1250 }; 1251 1252 enum vop3_esmart_lb_mode { 1253 VOP3_ESMART_8K_MODE, 1254 VOP3_ESMART_4K_4K_MODE, 1255 VOP3_ESMART_4K_2K_2K_MODE, 1256 VOP3_ESMART_2K_2K_2K_2K_MODE, 1257 VOP3_ESMART_4K_4K_4K_MODE, 1258 VOP3_ESMART_4K_4K_2K_2K_MODE, 1259 }; 1260 1261 struct vop2_layer { 1262 u8 id; 1263 /** 1264 * @win_phys_id: window id of the layer selected. 1265 * Every layer must make sure to select different 1266 * windows of others. 1267 */ 1268 u8 win_phys_id; 1269 }; 1270 1271 struct vop2_power_domain_data { 1272 u16 id; 1273 u16 parent_id; 1274 /* 1275 * @module_id_mask: module id of which module this power domain is belongs to. 1276 * PD_CLUSTER0,1,2,3 only belongs to CLUSTER0/1/2/3, PD_Esmart0 shared by Esmart1/2/3 1277 */ 1278 u32 module_id_mask; 1279 }; 1280 1281 struct vop2_win_data { 1282 char *name; 1283 u8 phys_id; 1284 enum vop2_layer_type type; 1285 u8 win_sel_port_offset; 1286 u8 layer_sel_win_id[VOP2_VP_MAX]; 1287 u8 axi_id; 1288 u8 axi_uv_id; 1289 u8 axi_yrgb_id; 1290 u8 splice_win_id; 1291 u8 hsu_filter_mode; 1292 u8 hsd_filter_mode; 1293 u8 vsu_filter_mode; 1294 u8 vsd_filter_mode; 1295 u8 hsd_pre_filter_mode; 1296 u8 vsd_pre_filter_mode; 1297 u8 scale_engine_num; 1298 u8 source_win_id; 1299 u8 possible_crtcs; 1300 u16 pd_id; 1301 u32 reg_offset; 1302 u32 max_upscale_factor; 1303 u32 max_downscale_factor; 1304 u32 feature; 1305 u32 supported_rotations; 1306 bool splice_mode_right; 1307 }; 1308 1309 struct vop2_vp_data { 1310 u32 feature; 1311 u32 max_dclk; 1312 u8 pre_scan_max_dly; 1313 u8 layer_mix_dly; 1314 u8 hdrvivid_dly; 1315 u8 sdr2hdr_dly; 1316 u8 hdr_mix_dly; 1317 u8 win_dly; 1318 u8 splice_vp_id; 1319 u8 pixel_rate; 1320 struct vop_rect max_output; 1321 struct vop_urgency *urgency; 1322 }; 1323 1324 struct vop2_plane_table { 1325 enum vop2_layer_phy_id plane_id; 1326 enum vop2_layer_type plane_type; 1327 }; 1328 1329 struct vop2_vp_plane_mask { 1330 u8 primary_plane_id; /* use this win to show logo */ 1331 u8 attached_layers_nr; /* number layers attach to this vp */ 1332 u8 attached_layers[VOP2_LAYER_MAX]; /* the layers attached to this vp */ 1333 u32 plane_mask; 1334 int cursor_plane_id; 1335 }; 1336 1337 struct vop2_dsc_data { 1338 u8 id; 1339 u8 max_slice_num; 1340 u8 max_linebuf_depth; /* used to generate the bitstream */ 1341 u8 min_bits_per_pixel; /* bit num after encoder compress */ 1342 u16 pd_id; 1343 const char *dsc_txp_clk_src_name; 1344 const char *dsc_txp_clk_name; 1345 const char *dsc_pxl_clk_name; 1346 const char *dsc_cds_clk_name; 1347 }; 1348 1349 struct dsc_error_info { 1350 u32 dsc_error_val; 1351 char dsc_error_info[50]; 1352 }; 1353 1354 struct vop2_dump_regs { 1355 u32 offset; 1356 const char *name; 1357 u32 state_base; 1358 u32 state_mask; 1359 u32 state_shift; 1360 bool enable_state; 1361 u32 size; 1362 }; 1363 1364 struct vop2_esmart_lb_map { 1365 u8 lb_mode; 1366 u8 lb_map_value; 1367 }; 1368 1369 struct vop2_data { 1370 u32 version; 1371 u32 esmart_lb_mode; 1372 struct vop2_vp_data *vp_data; 1373 struct vop2_win_data *win_data; 1374 struct vop2_vp_plane_mask *plane_mask; 1375 struct vop2_plane_table *plane_table; 1376 struct vop2_power_domain_data *pd; 1377 struct vop2_dsc_data *dsc; 1378 struct dsc_error_info *dsc_error_ecw; 1379 struct dsc_error_info *dsc_error_buffer_flow; 1380 struct vop2_dump_regs *dump_regs; 1381 const struct vop2_esmart_lb_map *esmart_lb_mode_map; 1382 u8 *vp_primary_plane_order; 1383 u8 *vp_default_primary_plane; 1384 u8 nr_vps; 1385 u8 nr_layers; 1386 u8 nr_mixers; 1387 u8 nr_gammas; 1388 u8 nr_pd; 1389 u8 nr_dscs; 1390 u8 nr_dsc_ecw; 1391 u8 nr_dsc_buffer_flow; 1392 u8 esmart_lb_mode_num; 1393 u32 reg_len; 1394 u32 dump_regs_size; 1395 }; 1396 1397 struct vop2 { 1398 u32 *regsbak; 1399 void *regs; 1400 void *grf; 1401 void *vop_grf; 1402 void *vo1_grf; 1403 void *sys_pmu; 1404 void *ioc_grf; 1405 u32 reg_len; 1406 u32 version; 1407 u32 esmart_lb_mode; 1408 bool global_init; 1409 bool merge_irq; 1410 const struct vop2_data *data; 1411 struct vop2_vp_plane_mask vp_plane_mask[VOP2_VP_MAX]; 1412 }; 1413 1414 static struct vop2 *rockchip_vop2; 1415 1416 static inline bool is_vop3(struct vop2 *vop2) 1417 { 1418 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) 1419 return false; 1420 else 1421 return true; 1422 } 1423 1424 /* 1425 * bli_sd_factor = (src - 1) / (dst - 1) << 12; 1426 * avg_sd_factor: 1427 * bli_su_factor: 1428 * bic_su_factor: 1429 * = (src - 1) / (dst - 1) << 16; 1430 * 1431 * ygt2 enable: dst get one line from two line of the src 1432 * ygt4 enable: dst get one line from four line of the src. 1433 * 1434 */ 1435 #define VOP2_BILI_SCL_DN(src, dst) (((src - 1) << 12) / (dst - 1)) 1436 #define VOP2_COMMON_SCL(src, dst) (((src - 1) << 16) / (dst - 1)) 1437 1438 #define VOP2_BILI_SCL_FAC_CHECK(src, dst, fac) \ 1439 (fac * (dst - 1) >> 12 < (src - 1)) 1440 #define VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac) \ 1441 (fac * (dst - 1) >> 16 < (src - 1)) 1442 #define VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac) \ 1443 (fac * (dst - 1) >> 16 < (src - 1)) 1444 1445 static uint16_t vop2_scale_factor(enum scale_mode mode, 1446 int32_t filter_mode, 1447 uint32_t src, uint32_t dst) 1448 { 1449 uint32_t fac = 0; 1450 int i = 0; 1451 1452 if (mode == SCALE_NONE) 1453 return 0; 1454 1455 /* 1456 * A workaround to avoid zero div. 1457 */ 1458 if ((dst == 1) || (src == 1)) { 1459 dst = dst + 1; 1460 src = src + 1; 1461 } 1462 1463 if ((mode == SCALE_DOWN) && (filter_mode == VOP2_SCALE_DOWN_BIL)) { 1464 fac = VOP2_BILI_SCL_DN(src, dst); 1465 for (i = 0; i < 100; i++) { 1466 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1467 break; 1468 fac -= 1; 1469 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1470 } 1471 } else { 1472 fac = VOP2_COMMON_SCL(src, dst); 1473 for (i = 0; i < 100; i++) { 1474 if (VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac)) 1475 break; 1476 fac -= 1; 1477 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1478 } 1479 } 1480 1481 return fac; 1482 } 1483 1484 static bool vop3_scale_up_fac_check(uint32_t src, uint32_t dst, uint32_t fac, bool is_hor) 1485 { 1486 if (is_hor) 1487 return VOP3_COMMON_HOR_SCL_FAC_CHECK(src, dst, fac); 1488 return VOP2_COMMON_SCL_FAC_CHECK(src, dst, fac); 1489 } 1490 1491 static uint16_t vop3_scale_factor(enum scale_mode mode, 1492 uint32_t src, uint32_t dst, bool is_hor) 1493 { 1494 uint32_t fac = 0; 1495 int i = 0; 1496 1497 if (mode == SCALE_NONE) 1498 return 0; 1499 1500 /* 1501 * A workaround to avoid zero div. 1502 */ 1503 if ((dst == 1) || (src == 1)) { 1504 dst = dst + 1; 1505 src = src + 1; 1506 } 1507 1508 if (mode == SCALE_DOWN) { 1509 fac = VOP2_BILI_SCL_DN(src, dst); 1510 for (i = 0; i < 100; i++) { 1511 if (VOP2_BILI_SCL_FAC_CHECK(src, dst, fac)) 1512 break; 1513 fac -= 1; 1514 printf("down fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1515 } 1516 } else { 1517 fac = VOP2_COMMON_SCL(src, dst); 1518 for (i = 0; i < 100; i++) { 1519 if (vop3_scale_up_fac_check(src, dst, fac, is_hor)) 1520 break; 1521 fac -= 1; 1522 printf("up fac cali: src:%d, dst:%d, fac:0x%x\n", src, dst, fac); 1523 } 1524 } 1525 1526 return fac; 1527 } 1528 1529 static inline enum scale_mode scl_get_scl_mode(int src, int dst) 1530 { 1531 if (src < dst) 1532 return SCALE_UP; 1533 else if (src > dst) 1534 return SCALE_DOWN; 1535 1536 return SCALE_NONE; 1537 } 1538 1539 static inline int interpolate(int x1, int y1, int x2, int y2, int x) 1540 { 1541 return y1 + (y2 - y1) * (x - x1) / (x2 - x1); 1542 } 1543 1544 static int vop2_get_primary_plane(struct vop2 *vop2, u32 plane_mask) 1545 { 1546 int i = 0; 1547 1548 for (i = 0; i < vop2->data->nr_layers; i++) { 1549 if (plane_mask & BIT(vop2->data->vp_primary_plane_order[i])) 1550 return vop2->data->vp_primary_plane_order[i]; 1551 } 1552 1553 return vop2->data->vp_primary_plane_order[0]; 1554 } 1555 1556 static inline u16 scl_cal_scale(int src, int dst, int shift) 1557 { 1558 return ((src * 2 - 3) << (shift - 1)) / (dst - 1); 1559 } 1560 1561 static inline u16 scl_cal_scale2(int src, int dst) 1562 { 1563 return ((src - 1) << 12) / (dst - 1); 1564 } 1565 1566 static inline void vop2_writel(struct vop2 *vop2, u32 offset, u32 v) 1567 { 1568 writel(v, vop2->regs + offset); 1569 vop2->regsbak[offset >> 2] = v; 1570 } 1571 1572 static inline u32 vop2_readl(struct vop2 *vop2, u32 offset) 1573 { 1574 return readl(vop2->regs + offset); 1575 } 1576 1577 static inline void vop2_mask_write(struct vop2 *vop2, u32 offset, 1578 u32 mask, u32 shift, u32 v, 1579 bool write_mask) 1580 { 1581 if (!mask) 1582 return; 1583 1584 if (write_mask) { 1585 v = ((v & mask) << shift) | (mask << (shift + 16)); 1586 } else { 1587 u32 cached_val = vop2->regsbak[offset >> 2]; 1588 1589 v = (cached_val & ~(mask << shift)) | ((v & mask) << shift); 1590 vop2->regsbak[offset >> 2] = v; 1591 } 1592 1593 writel(v, vop2->regs + offset); 1594 } 1595 1596 static inline void vop2_grf_writel(struct vop2 *vop, void *grf_base, u32 offset, 1597 u32 mask, u32 shift, u32 v) 1598 { 1599 u32 val = 0; 1600 1601 val = (v << shift) | (mask << (shift + 16)); 1602 writel(val, grf_base + offset); 1603 } 1604 1605 static inline u32 vop2_grf_readl(struct vop2 *vop, void *grf_base, u32 offset, 1606 u32 mask, u32 shift) 1607 { 1608 return (readl(grf_base + offset) >> shift) & mask; 1609 } 1610 1611 static char *get_plane_name(int plane_id, char *name) 1612 { 1613 switch (plane_id) { 1614 case ROCKCHIP_VOP2_CLUSTER0: 1615 strcat(name, "Cluster0"); 1616 break; 1617 case ROCKCHIP_VOP2_CLUSTER1: 1618 strcat(name, "Cluster1"); 1619 break; 1620 case ROCKCHIP_VOP2_ESMART0: 1621 strcat(name, "Esmart0"); 1622 break; 1623 case ROCKCHIP_VOP2_ESMART1: 1624 strcat(name, "Esmart1"); 1625 break; 1626 case ROCKCHIP_VOP2_SMART0: 1627 strcat(name, "Smart0"); 1628 break; 1629 case ROCKCHIP_VOP2_SMART1: 1630 strcat(name, "Smart1"); 1631 break; 1632 case ROCKCHIP_VOP2_CLUSTER2: 1633 strcat(name, "Cluster2"); 1634 break; 1635 case ROCKCHIP_VOP2_CLUSTER3: 1636 strcat(name, "Cluster3"); 1637 break; 1638 case ROCKCHIP_VOP2_ESMART2: 1639 strcat(name, "Esmart2"); 1640 break; 1641 case ROCKCHIP_VOP2_ESMART3: 1642 strcat(name, "Esmart3"); 1643 break; 1644 } 1645 1646 return name; 1647 } 1648 1649 static bool is_yuv_output(u32 bus_format) 1650 { 1651 switch (bus_format) { 1652 case MEDIA_BUS_FMT_YUV8_1X24: 1653 case MEDIA_BUS_FMT_YUV10_1X30: 1654 case MEDIA_BUS_FMT_YUYV10_1X20: 1655 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 1656 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 1657 case MEDIA_BUS_FMT_YUYV8_2X8: 1658 case MEDIA_BUS_FMT_YVYU8_2X8: 1659 case MEDIA_BUS_FMT_UYVY8_2X8: 1660 case MEDIA_BUS_FMT_VYUY8_2X8: 1661 case MEDIA_BUS_FMT_YUYV8_1X16: 1662 case MEDIA_BUS_FMT_YVYU8_1X16: 1663 case MEDIA_BUS_FMT_UYVY8_1X16: 1664 case MEDIA_BUS_FMT_VYUY8_1X16: 1665 return true; 1666 default: 1667 return false; 1668 } 1669 } 1670 1671 static enum vop_csc_format vop2_convert_csc_mode(enum drm_color_encoding color_encoding, 1672 enum drm_color_range color_range, 1673 int bit_depth) 1674 { 1675 bool full_range = color_range == DRM_COLOR_YCBCR_FULL_RANGE ? 1 : 0; 1676 enum vop_csc_format csc_mode = CSC_BT709L; 1677 1678 1679 switch (color_encoding) { 1680 case DRM_COLOR_YCBCR_BT601: 1681 if (full_range) 1682 csc_mode = CSC_BT601F; 1683 else 1684 csc_mode = CSC_BT601L; 1685 break; 1686 1687 case DRM_COLOR_YCBCR_BT709: 1688 if (full_range) { 1689 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT709F_13BIT : CSC_BT601F; 1690 if (bit_depth != CSC_13BIT_DEPTH) 1691 printf("Unsupported bt709f at 10bit csc depth, use bt601f instead\n"); 1692 } else { 1693 csc_mode = CSC_BT709L; 1694 } 1695 break; 1696 1697 case DRM_COLOR_YCBCR_BT2020: 1698 if (full_range) { 1699 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020F_13BIT : CSC_BT601F; 1700 if (bit_depth != CSC_13BIT_DEPTH) 1701 printf("Unsupported bt2020f at 10bit csc depth, use bt601f instead\n"); 1702 } else { 1703 csc_mode = bit_depth == CSC_13BIT_DEPTH ? CSC_BT2020L_13BIT : CSC_BT2020L; 1704 } 1705 break; 1706 1707 default: 1708 printf("Unsuport color_encoding:%d\n", color_encoding); 1709 } 1710 1711 return csc_mode; 1712 } 1713 1714 static bool is_uv_swap(struct display_state *state) 1715 { 1716 struct connector_state *conn_state = &state->conn_state; 1717 u32 bus_format = conn_state->bus_format; 1718 u32 output_mode = conn_state->output_mode; 1719 u32 output_type = conn_state->type; 1720 1721 /* 1722 * FIXME: 1723 * 1724 * There is no media type for YUV444 output, 1725 * so when out_mode is AAAA or P888, assume output is YUV444 on 1726 * yuv format. 1727 * 1728 * From H/W testing, YUV444 mode need a rb swap except eDP. 1729 */ 1730 if (bus_format == MEDIA_BUS_FMT_YVYU8_1X16 || 1731 bus_format == MEDIA_BUS_FMT_VYUY8_1X16 || 1732 bus_format == MEDIA_BUS_FMT_YVYU8_2X8 || 1733 bus_format == MEDIA_BUS_FMT_VYUY8_2X8 || 1734 ((bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 1735 bus_format == MEDIA_BUS_FMT_YUV10_1X30) && 1736 (output_mode == ROCKCHIP_OUT_MODE_AAAA || 1737 output_mode == ROCKCHIP_OUT_MODE_P888) && 1738 !(output_type == DRM_MODE_CONNECTOR_eDP))) 1739 return true; 1740 else 1741 return false; 1742 } 1743 1744 static bool is_rb_swap(struct display_state *state) 1745 { 1746 struct connector_state *conn_state = &state->conn_state; 1747 u32 bus_format = conn_state->bus_format; 1748 1749 /* 1750 * The default component order of serial rgb3x8 formats 1751 * is BGR. So it is needed to enable RB swap. 1752 */ 1753 if (bus_format == MEDIA_BUS_FMT_RGB888_3X8 || 1754 bus_format == MEDIA_BUS_FMT_RGB888_DUMMY_4X8) 1755 return true; 1756 else 1757 return false; 1758 } 1759 1760 static bool is_yc_swap(u32 bus_format) 1761 { 1762 switch (bus_format) { 1763 case MEDIA_BUS_FMT_YUYV8_1X16: 1764 case MEDIA_BUS_FMT_YVYU8_1X16: 1765 case MEDIA_BUS_FMT_YUYV8_2X8: 1766 case MEDIA_BUS_FMT_YVYU8_2X8: 1767 return true; 1768 default: 1769 return false; 1770 } 1771 } 1772 1773 static inline bool is_hot_plug_devices(int output_type) 1774 { 1775 switch (output_type) { 1776 case DRM_MODE_CONNECTOR_HDMIA: 1777 case DRM_MODE_CONNECTOR_HDMIB: 1778 case DRM_MODE_CONNECTOR_TV: 1779 case DRM_MODE_CONNECTOR_DisplayPort: 1780 case DRM_MODE_CONNECTOR_VGA: 1781 case DRM_MODE_CONNECTOR_Unknown: 1782 return true; 1783 default: 1784 return false; 1785 } 1786 } 1787 1788 static struct vop2_win_data *vop2_find_win_by_phys_id(struct vop2 *vop2, int phys_id) 1789 { 1790 int i = 0; 1791 1792 for (i = 0; i < vop2->data->nr_layers; i++) { 1793 if (vop2->data->win_data[i].phys_id == phys_id) 1794 return &vop2->data->win_data[i]; 1795 } 1796 1797 return NULL; 1798 } 1799 1800 static struct vop2_power_domain_data *vop2_find_pd_data_by_id(struct vop2 *vop2, int pd_id) 1801 { 1802 int i = 0; 1803 1804 for (i = 0; i < vop2->data->nr_pd; i++) { 1805 if (vop2->data->pd[i].id == pd_id) 1806 return &vop2->data->pd[i]; 1807 } 1808 1809 return NULL; 1810 } 1811 1812 static void rk3568_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1813 u32 *lut_regs, u32 *lut_val, int lut_len) 1814 { 1815 u32 vp_offset = crtc_id * 0x100; 1816 int i; 1817 1818 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1819 GAMMA_PORT_SEL_MASK, GAMMA_PORT_SEL_SHIFT, 1820 crtc_id, false); 1821 1822 for (i = 0; i < lut_len; i++) 1823 writel(lut_val[i], lut_regs + i); 1824 1825 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1826 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1827 } 1828 1829 static void rk3588_vop2_load_lut(struct vop2 *vop2, int crtc_id, 1830 u32 *lut_regs, u32 *lut_val, int lut_len) 1831 { 1832 u32 vp_offset = crtc_id * 0x100; 1833 int i; 1834 1835 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 1836 GAMMA_AHB_WRITE_SEL_MASK, GAMMA_AHB_WRITE_SEL_SHIFT, 1837 crtc_id, false); 1838 1839 for (i = 0; i < lut_len; i++) 1840 writel(lut_val[i], lut_regs + i); 1841 1842 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1843 EN_MASK, DSP_LUT_EN_SHIFT, 1, false); 1844 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 1845 EN_MASK, GAMMA_UPDATE_EN_SHIFT, 1, false); 1846 } 1847 1848 static int rockchip_vop2_gamma_lut_init(struct vop2 *vop2, 1849 struct display_state *state) 1850 { 1851 struct connector_state *conn_state = &state->conn_state; 1852 struct crtc_state *cstate = &state->crtc_state; 1853 struct resource gamma_res; 1854 fdt_size_t lut_size; 1855 int i, lut_len, ret = 0; 1856 u32 *lut_regs; 1857 u32 r, g, b; 1858 struct base2_disp_info *disp_info = conn_state->disp_info; 1859 static int gamma_lut_en_num = 1; 1860 1861 if (gamma_lut_en_num > vop2->data->nr_gammas) { 1862 printf("warn: only %d vp support gamma\n", vop2->data->nr_gammas); 1863 return 0; 1864 } 1865 1866 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 1867 if (ret) 1868 printf("failed to get gamma lut res\n"); 1869 lut_regs = (u32 *)gamma_res.start; 1870 lut_size = gamma_res.end - gamma_res.start + 1; 1871 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 1872 printf("failed to get gamma lut register\n"); 1873 return 0; 1874 } 1875 lut_len = lut_size / 4; 1876 if (lut_len != 256 && lut_len != 1024) { 1877 printf("Warning: unsupport gamma lut table[%d]\n", lut_len); 1878 return 0; 1879 } 1880 1881 if (!cstate->lut_val) { 1882 if (!disp_info) 1883 return 0; 1884 1885 if (!disp_info->gamma_lut_data.size) 1886 return 0; 1887 1888 cstate->lut_val = (u32 *)calloc(1, lut_size); 1889 for (i = 0; i < lut_len; i++) { 1890 r = disp_info->gamma_lut_data.lred[i] * (lut_len - 1) / 0xffff; 1891 g = disp_info->gamma_lut_data.lgreen[i] * (lut_len - 1) / 0xffff; 1892 b = disp_info->gamma_lut_data.lblue[i] * (lut_len - 1) / 0xffff; 1893 1894 cstate->lut_val[i] = b * lut_len * lut_len + g * lut_len + r; 1895 } 1896 } 1897 1898 if (vop2->version == VOP_VERSION_RK3568) { 1899 rk3568_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1900 cstate->lut_val, lut_len); 1901 gamma_lut_en_num++; 1902 } else if (vop2->version == VOP_VERSION_RK3588) { 1903 rk3588_vop2_load_lut(vop2, cstate->crtc_id, lut_regs, 1904 cstate->lut_val, lut_len); 1905 if (cstate->splice_mode) { 1906 rk3588_vop2_load_lut(vop2, cstate->splice_crtc_id, lut_regs, 1907 cstate->lut_val, lut_len); 1908 gamma_lut_en_num++; 1909 } 1910 gamma_lut_en_num++; 1911 } 1912 1913 free(cstate->lut_val); 1914 1915 return 0; 1916 } 1917 1918 static int rockchip_vop2_cubic_lut_init(struct vop2 *vop2, 1919 struct display_state *state) 1920 { 1921 struct connector_state *conn_state = &state->conn_state; 1922 struct crtc_state *cstate = &state->crtc_state; 1923 int i, cubic_lut_len; 1924 u32 vp_offset = cstate->crtc_id * 0x100; 1925 struct base2_disp_info *disp_info = conn_state->disp_info; 1926 struct base2_cubic_lut_data *lut = &conn_state->disp_info->cubic_lut_data; 1927 u32 *cubic_lut_addr; 1928 1929 if (!disp_info || CONFIG_ROCKCHIP_CUBIC_LUT_SIZE == 0) 1930 return 0; 1931 1932 if (!disp_info->cubic_lut_data.size) 1933 return 0; 1934 1935 cubic_lut_addr = (u32 *)get_cubic_lut_buffer(cstate->crtc_id); 1936 cubic_lut_len = disp_info->cubic_lut_data.size; 1937 1938 for (i = 0; i < cubic_lut_len / 2; i++) { 1939 *cubic_lut_addr++ = ((lut->lred[2 * i]) & 0xfff) + 1940 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1941 ((lut->lblue[2 * i] & 0xff) << 24); 1942 *cubic_lut_addr++ = ((lut->lblue[2 * i] & 0xf00) >> 8) + 1943 ((lut->lred[2 * i + 1] & 0xfff) << 4) + 1944 ((lut->lgreen[2 * i + 1] & 0xfff) << 16) + 1945 ((lut->lblue[2 * i + 1] & 0xf) << 28); 1946 *cubic_lut_addr++ = (lut->lblue[2 * i + 1] & 0xff0) >> 4; 1947 *cubic_lut_addr++ = 0; 1948 } 1949 1950 if (cubic_lut_len % 2) { 1951 *cubic_lut_addr++ = (lut->lred[2 * i] & 0xfff) + 1952 ((lut->lgreen[2 * i] & 0xfff) << 12) + 1953 ((lut->lblue[2 * i] & 0xff) << 24); 1954 *cubic_lut_addr++ = (lut->lblue[2 * i] & 0xf00) >> 8; 1955 *cubic_lut_addr++ = 0; 1956 *cubic_lut_addr = 0; 1957 } 1958 1959 vop2_writel(vop2, RK3568_VP0_3D_LUT_MST + vp_offset, 1960 get_cubic_lut_buffer(cstate->crtc_id)); 1961 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, 1962 EN_MASK, LUT_DMA_EN_SHIFT, 1, false); 1963 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1964 EN_MASK, VP0_3D_LUT_EN_SHIFT, 1, false); 1965 vop2_mask_write(vop2, RK3568_VP0_3D_LUT_CTRL + vp_offset, 1966 EN_MASK, VP0_3D_LUT_UPDATE_SHIFT, 1, false); 1967 1968 return 0; 1969 } 1970 1971 static void vop2_bcsh_reg_update(struct display_state *state, struct vop2 *vop2, 1972 struct bcsh_state *bcsh_state, int crtc_id) 1973 { 1974 struct crtc_state *cstate = &state->crtc_state; 1975 u32 vp_offset = crtc_id * 0x100; 1976 1977 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_MASK, 1978 BCSH_CTRL_R2Y_SHIFT, cstate->post_r2y_en, false); 1979 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_MASK, 1980 BCSH_CTRL_Y2R_SHIFT, cstate->post_y2r_en, false); 1981 1982 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_R2Y_CSC_MODE_MASK, 1983 BCSH_CTRL_R2Y_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1984 vop2_mask_write(vop2, RK3568_VP0_BCSH_CTRL + vp_offset, BCSH_CTRL_Y2R_CSC_MODE_MASK, 1985 BCSH_CTRL_Y2R_CSC_MODE_SHIFT, cstate->post_csc_mode, false); 1986 1987 if (!cstate->bcsh_en) { 1988 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 1989 BCSH_EN_MASK, BCSH_EN_SHIFT, 0, false); 1990 return; 1991 } 1992 1993 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1994 BCSH_BRIGHTNESS_MASK, BCSH_BRIGHTNESS_SHIFT, 1995 bcsh_state->brightness, false); 1996 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1997 BCSH_CONTRAST_MASK, BCSH_CONTRAST_SHIFT, bcsh_state->contrast, false); 1998 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 1999 BCSH_SATURATION_MASK, BCSH_SATURATION_SHIFT, 2000 bcsh_state->saturation * bcsh_state->contrast / 0x100, false); 2001 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2002 BCSH_SIN_HUE_MASK, BCSH_SIN_HUE_SHIFT, bcsh_state->sin_hue, false); 2003 vop2_mask_write(vop2, RK3568_VP0_BCSH_H + vp_offset, 2004 BCSH_COS_HUE_MASK, BCSH_COS_HUE_SHIFT, bcsh_state->cos_hue, false); 2005 vop2_mask_write(vop2, RK3568_VP0_BCSH_BCS + vp_offset, 2006 BCSH_OUT_MODE_MASK, BCSH_OUT_MODE_SHIFT, 2007 BCSH_OUT_MODE_NORMAL_VIDEO, false); 2008 vop2_mask_write(vop2, RK3568_VP0_BCSH_COLOR + vp_offset, 2009 BCSH_EN_MASK, BCSH_EN_SHIFT, 1, false); 2010 } 2011 2012 static void vop2_tv_config_update(struct display_state *state, struct vop2 *vop2) 2013 { 2014 struct connector_state *conn_state = &state->conn_state; 2015 struct base_bcsh_info *bcsh_info; 2016 struct crtc_state *cstate = &state->crtc_state; 2017 struct bcsh_state bcsh_state; 2018 int brightness, contrast, saturation, hue, sin_hue, cos_hue; 2019 2020 if (!conn_state->disp_info) 2021 return; 2022 bcsh_info = &conn_state->disp_info->bcsh_info; 2023 if (!bcsh_info) 2024 return; 2025 2026 if (bcsh_info->brightness != 50 || 2027 bcsh_info->contrast != 50 || 2028 bcsh_info->saturation != 50 || bcsh_info->hue != 50) 2029 cstate->bcsh_en = true; 2030 2031 if (cstate->bcsh_en) { 2032 if (!cstate->yuv_overlay) 2033 cstate->post_r2y_en = 1; 2034 if (!is_yuv_output(conn_state->bus_format)) 2035 cstate->post_y2r_en = 1; 2036 } else { 2037 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2038 cstate->post_r2y_en = 1; 2039 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2040 cstate->post_y2r_en = 1; 2041 } 2042 2043 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2044 conn_state->color_range, 2045 CSC_10BIT_DEPTH); 2046 2047 if (cstate->feature & VOP_FEATURE_OUTPUT_10BIT) 2048 brightness = interpolate(0, -128, 100, 127, 2049 bcsh_info->brightness); 2050 else 2051 brightness = interpolate(0, -32, 100, 31, 2052 bcsh_info->brightness); 2053 contrast = interpolate(0, 0, 100, 511, bcsh_info->contrast); 2054 saturation = interpolate(0, 0, 100, 511, bcsh_info->saturation); 2055 hue = interpolate(0, -30, 100, 30, bcsh_info->hue); 2056 2057 2058 /* 2059 * a:[-30~0): 2060 * sin_hue = 0x100 - sin(a)*256; 2061 * cos_hue = cos(a)*256; 2062 * a:[0~30] 2063 * sin_hue = sin(a)*256; 2064 * cos_hue = cos(a)*256; 2065 */ 2066 sin_hue = fixp_sin32(hue) >> 23; 2067 cos_hue = fixp_cos32(hue) >> 23; 2068 2069 bcsh_state.brightness = brightness; 2070 bcsh_state.contrast = contrast; 2071 bcsh_state.saturation = saturation; 2072 bcsh_state.sin_hue = sin_hue; 2073 bcsh_state.cos_hue = cos_hue; 2074 2075 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->crtc_id); 2076 if (cstate->splice_mode) 2077 vop2_bcsh_reg_update(state, vop2, &bcsh_state, cstate->splice_crtc_id); 2078 } 2079 2080 static void vop2_setup_dly_for_vp(struct display_state *state, struct vop2 *vop2, int crtc_id) 2081 { 2082 struct connector_state *conn_state = &state->conn_state; 2083 struct drm_display_mode *mode = &conn_state->mode; 2084 struct crtc_state *cstate = &state->crtc_state; 2085 u32 bg_ovl_dly, bg_dly, pre_scan_dly; 2086 u16 hdisplay = mode->crtc_hdisplay; 2087 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2088 2089 bg_ovl_dly = cstate->crtc->vps[crtc_id].bg_ovl_dly; 2090 bg_dly = vop2->data->vp_data[crtc_id].pre_scan_max_dly; 2091 bg_dly -= bg_ovl_dly; 2092 2093 /* 2094 * splice mode: hdisplay must roundup as 4 pixel, 2095 * no splice mode: hdisplay must roundup as 2 pixel. 2096 */ 2097 if (cstate->splice_mode) 2098 pre_scan_dly = bg_dly + (roundup(hdisplay, 4) >> 2) - 1; 2099 else 2100 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2101 2102 if (vop2->version == VOP_VERSION_RK3588 && hsync_len < 8) 2103 hsync_len = 8; 2104 pre_scan_dly = (pre_scan_dly << 16) | hsync_len; 2105 vop2_mask_write(vop2, RK3568_VP0_BG_MIX_CTRL + crtc_id * 4, 2106 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2107 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2108 } 2109 2110 static void vop3_setup_pipe_dly(struct display_state *state, struct vop2 *vop2, int crtc_id) 2111 { 2112 struct connector_state *conn_state = &state->conn_state; 2113 struct drm_display_mode *mode = &conn_state->mode; 2114 struct crtc_state *cstate = &state->crtc_state; 2115 struct vop2_win_data *win_data; 2116 u32 bg_dly, pre_scan_dly; 2117 u16 hdisplay = mode->crtc_hdisplay; 2118 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 2119 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 2120 u8 win_id; 2121 2122 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 2123 win_id = atoi(&win_data->name[strlen(win_data->name) - 1]); 2124 vop2_mask_write(vop2, RK3528_OVL_SYS_ESMART0_CTRL + win_id * 4, 2125 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 0, false); 2126 2127 bg_dly = vop2->data->vp_data[crtc_id].win_dly + 2128 vop2->data->vp_data[crtc_id].layer_mix_dly + 2129 vop2->data->vp_data[crtc_id].hdr_mix_dly; 2130 /* hdisplay must roundup as 2 pixel */ 2131 pre_scan_dly = bg_dly + (roundup(hdisplay, 2) >> 1) - 1; 2132 /** 2133 * pre_scan_hblank minimum value is 8, otherwise the win reset signal will 2134 * lead to first line data be zero. 2135 */ 2136 pre_scan_dly = (pre_scan_dly << 16) | (hsync_len < 8 ? 8 : hsync_len); 2137 vop2_mask_write(vop2, RK3528_OVL_PORT0_BG_MIX_CTRL + crtc_id * 0x100, 2138 BG_MIX_CTRL_MASK, BG_MIX_CTRL_SHIFT, bg_dly, false); 2139 vop2_writel(vop2, RK3568_VP0_PRE_SCAN_HTIMING + (crtc_id * 0x100), pre_scan_dly); 2140 } 2141 2142 static void vop2_post_config(struct display_state *state, struct vop2 *vop2) 2143 { 2144 struct connector_state *conn_state = &state->conn_state; 2145 struct drm_display_mode *mode = &conn_state->mode; 2146 struct crtc_state *cstate = &state->crtc_state; 2147 u32 vp_offset = (cstate->crtc_id * 0x100); 2148 u16 vtotal = mode->crtc_vtotal; 2149 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 2150 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 2151 u16 hdisplay = mode->crtc_hdisplay; 2152 u16 vdisplay = mode->crtc_vdisplay; 2153 u16 hsize = 2154 hdisplay * (conn_state->overscan.left_margin + 2155 conn_state->overscan.right_margin) / 200; 2156 u16 vsize = 2157 vdisplay * (conn_state->overscan.top_margin + 2158 conn_state->overscan.bottom_margin) / 200; 2159 u16 hact_end, vact_end; 2160 u32 val; 2161 2162 hsize = round_down(hsize, 2); 2163 vsize = round_down(vsize, 2); 2164 2165 hact_st += hdisplay * (100 - conn_state->overscan.left_margin) / 200; 2166 hact_end = hact_st + hsize; 2167 val = hact_st << 16; 2168 val |= hact_end; 2169 2170 vop2_writel(vop2, RK3568_VP0_POST_DSP_HACT_INFO + vp_offset, val); 2171 vact_st += vdisplay * (100 - conn_state->overscan.top_margin) / 200; 2172 vact_end = vact_st + vsize; 2173 val = vact_st << 16; 2174 val |= vact_end; 2175 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO + vp_offset, val); 2176 val = scl_cal_scale2(vdisplay, vsize) << 16; 2177 val |= scl_cal_scale2(hdisplay, hsize); 2178 vop2_writel(vop2, RK3568_VP0_POST_SCL_FACTOR_YRGB + vp_offset, val); 2179 #define POST_HORIZONTAL_SCALEDOWN_EN(x) ((x) << 0) 2180 #define POST_VERTICAL_SCALEDOWN_EN(x) ((x) << 1) 2181 vop2_mask_write(vop2, RK3568_VP0_POST_SCL_CTRL + vp_offset, 2182 RK3568_VP0_POST_SCALE_MASK, RK3568_VP0_POST_SCALE_SHIFT, 2183 POST_HORIZONTAL_SCALEDOWN_EN(hdisplay != hsize) | 2184 POST_VERTICAL_SCALEDOWN_EN(vdisplay != vsize), false); 2185 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 2186 u16 vact_st_f1 = vtotal + vact_st + 1; 2187 u16 vact_end_f1 = vact_st_f1 + vsize; 2188 2189 val = vact_st_f1 << 16 | vact_end_f1; 2190 vop2_writel(vop2, RK3568_VP0_POST_DSP_VACT_INFO_F1 + vp_offset, val); 2191 } 2192 2193 if (is_vop3(vop2)) { 2194 vop3_setup_pipe_dly(state, vop2, cstate->crtc_id); 2195 } else { 2196 vop2_setup_dly_for_vp(state, vop2, cstate->crtc_id); 2197 if (cstate->splice_mode) 2198 vop2_setup_dly_for_vp(state, vop2, cstate->splice_crtc_id); 2199 } 2200 } 2201 2202 static void vop3_post_acm_config(struct display_state *state, struct vop2 *vop2) 2203 { 2204 struct connector_state *conn_state = &state->conn_state; 2205 struct crtc_state *cstate = &state->crtc_state; 2206 struct acm_data *acm = &conn_state->disp_info->acm_data; 2207 struct drm_display_mode *mode = &conn_state->mode; 2208 u32 vp_offset = (cstate->crtc_id * 0x100); 2209 s16 *lut_y; 2210 s16 *lut_h; 2211 s16 *lut_s; 2212 u32 value; 2213 int i; 2214 2215 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2216 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2217 if (!acm->acm_enable) { 2218 writel(0, vop2->regs + RK3528_ACM_CTRL); 2219 return; 2220 } 2221 2222 printf("post acm enable\n"); 2223 2224 writel(1, vop2->regs + RK3528_ACM_FETCH_START); 2225 2226 value = (acm->acm_enable & 0x1) + ((mode->hdisplay & 0xfff) << 8) + 2227 ((mode->vdisplay & 0xfff) << 20); 2228 writel(value, vop2->regs + RK3528_ACM_CTRL); 2229 2230 value = (acm->y_gain & 0x3ff) + ((acm->h_gain << 10) & 0xffc00) + 2231 ((acm->s_gain << 20) & 0x3ff00000); 2232 writel(value, vop2->regs + RK3528_ACM_DELTA_RANGE); 2233 2234 lut_y = &acm->gain_lut_hy[0]; 2235 lut_h = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH]; 2236 lut_s = &acm->gain_lut_hy[ACM_GAIN_LUT_HY_LENGTH * 2]; 2237 for (i = 0; i < ACM_GAIN_LUT_HY_LENGTH; i++) { 2238 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2239 ((lut_s[i] << 16) & 0xff0000); 2240 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HY_SEG0 + (i << 2)); 2241 } 2242 2243 lut_y = &acm->gain_lut_hs[0]; 2244 lut_h = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH]; 2245 lut_s = &acm->gain_lut_hs[ACM_GAIN_LUT_HS_LENGTH * 2]; 2246 for (i = 0; i < ACM_GAIN_LUT_HS_LENGTH; i++) { 2247 value = (lut_y[i] & 0xff) + ((lut_h[i] << 8) & 0xff00) + 2248 ((lut_s[i] << 16) & 0xff0000); 2249 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HS_SEG0 + (i << 2)); 2250 } 2251 2252 lut_y = &acm->delta_lut_h[0]; 2253 lut_h = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH]; 2254 lut_s = &acm->delta_lut_h[ACM_DELTA_LUT_H_LENGTH * 2]; 2255 for (i = 0; i < ACM_DELTA_LUT_H_LENGTH; i++) { 2256 value = (lut_y[i] & 0x3ff) + ((lut_h[i] << 12) & 0xff000) + 2257 ((lut_s[i] << 20) & 0x3ff00000); 2258 writel(value, vop2->regs + RK3528_ACM_YHS_DEL_HGAIN_SEG0 + (i << 2)); 2259 } 2260 2261 writel(1, vop2->regs + RK3528_ACM_FETCH_DONE); 2262 } 2263 2264 static void vop3_post_csc_config(struct display_state *state, struct vop2 *vop2) 2265 { 2266 struct connector_state *conn_state = &state->conn_state; 2267 struct crtc_state *cstate = &state->crtc_state; 2268 struct acm_data *acm = &conn_state->disp_info->acm_data; 2269 struct csc_info *csc = &conn_state->disp_info->csc_info; 2270 struct post_csc_coef csc_coef; 2271 bool is_input_yuv = false; 2272 bool is_output_yuv = false; 2273 bool post_r2y_en = false; 2274 bool post_csc_en = false; 2275 u32 vp_offset = (cstate->crtc_id * 0x100); 2276 u32 value; 2277 int range_type; 2278 2279 printf("post csc enable\n"); 2280 2281 if (acm->acm_enable) { 2282 if (!cstate->yuv_overlay) 2283 post_r2y_en = true; 2284 2285 /* do y2r in csc module */ 2286 if (!is_yuv_output(conn_state->bus_format)) 2287 post_csc_en = true; 2288 } else { 2289 if (!cstate->yuv_overlay && is_yuv_output(conn_state->bus_format)) 2290 post_r2y_en = true; 2291 2292 /* do y2r in csc module */ 2293 if (cstate->yuv_overlay && !is_yuv_output(conn_state->bus_format)) 2294 post_csc_en = true; 2295 } 2296 2297 if (csc->csc_enable) 2298 post_csc_en = true; 2299 2300 if (cstate->yuv_overlay || post_r2y_en) 2301 is_input_yuv = true; 2302 2303 if (is_yuv_output(conn_state->bus_format)) 2304 is_output_yuv = true; 2305 2306 cstate->post_csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, 2307 conn_state->color_range, 2308 CSC_13BIT_DEPTH); 2309 2310 if (post_csc_en) { 2311 rockchip_calc_post_csc(csc, &csc_coef, cstate->post_csc_mode, is_input_yuv, 2312 is_output_yuv); 2313 2314 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2315 POST_CSC_COE00_MASK, POST_CSC_COE00_SHIFT, 2316 csc_coef.csc_coef00, false); 2317 value = csc_coef.csc_coef01 & 0xffff; 2318 value |= (csc_coef.csc_coef02 << 16) & 0xffff0000; 2319 writel(value, vop2->regs + RK3528_VP0_CSC_COE01_02); 2320 value = csc_coef.csc_coef10 & 0xffff; 2321 value |= (csc_coef.csc_coef11 << 16) & 0xffff0000; 2322 writel(value, vop2->regs + RK3528_VP0_CSC_COE10_11); 2323 value = csc_coef.csc_coef12 & 0xffff; 2324 value |= (csc_coef.csc_coef20 << 16) & 0xffff0000; 2325 writel(value, vop2->regs + RK3528_VP0_CSC_COE12_20); 2326 value = csc_coef.csc_coef21 & 0xffff; 2327 value |= (csc_coef.csc_coef22 << 16) & 0xffff0000; 2328 writel(value, vop2->regs + RK3528_VP0_CSC_COE21_22); 2329 writel(csc_coef.csc_dc0, vop2->regs + RK3528_VP0_CSC_OFFSET0); 2330 writel(csc_coef.csc_dc1, vop2->regs + RK3528_VP0_CSC_OFFSET1); 2331 writel(csc_coef.csc_dc2, vop2->regs + RK3528_VP0_CSC_OFFSET2); 2332 2333 range_type = csc_coef.range_type ? 0 : 1; 2334 range_type <<= is_input_yuv ? 0 : 1; 2335 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2336 POST_CSC_MODE_MASK, POST_CSC_MODE_SHIFT, range_type, false); 2337 } 2338 2339 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2340 POST_R2Y_EN_MASK, POST_R2Y_EN_SHIFT, post_r2y_en ? 1 : 0, false); 2341 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2342 POST_CSC_EN_MASK, POST_CSC_EN_SHIFT, post_csc_en ? 1 : 0, false); 2343 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2344 POST_R2Y_MODE_MASK, POST_R2Y_MODE_SHIFT, cstate->post_csc_mode, false); 2345 } 2346 2347 static void vop3_post_config(struct display_state *state, struct vop2 *vop2) 2348 { 2349 struct connector_state *conn_state = &state->conn_state; 2350 struct base2_disp_info *disp_info = conn_state->disp_info; 2351 const char *enable_flag; 2352 if (!disp_info) { 2353 printf("disp_info is empty\n"); 2354 return; 2355 } 2356 2357 enable_flag = (const char *)&disp_info->cacm_header; 2358 if (strncasecmp(enable_flag, "CACM", 4)) { 2359 printf("acm and csc is not support\n"); 2360 return; 2361 } 2362 2363 vop3_post_acm_config(state, vop2); 2364 vop3_post_csc_config(state, vop2); 2365 } 2366 2367 static int rk3576_vop2_wait_power_domain_on(struct vop2 *vop2, 2368 struct vop2_power_domain_data *pd_data) 2369 { 2370 int val = 0; 2371 bool is_bisr_en, is_otp_bisr_en; 2372 2373 if (pd_data->id == VOP2_PD_CLUSTER) { 2374 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2375 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2376 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2377 EN_MASK, PD_VOP_CLUSTER_REPAIR_ENA_SHIFT); 2378 if (is_bisr_en && is_otp_bisr_en) 2379 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2380 val, ((val >> PD_VOP_CLUSTER_PWR_REPAIR_STAT_SHIFT) & 0x1), 2381 50 * 1000); 2382 else 2383 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2384 val, ((val >> PD_VOP_CLUSTER_DWN_STAT) & 0x1), 2385 50 * 1000); 2386 } else { 2387 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3576_PMU_BISR_PDGEN_CON0, 2388 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2389 is_otp_bisr_en = vop2_grf_readl(vop2, vop2->grf, RK3576_SYS_GRF_MEMFAULT_STATUS0, 2390 EN_MASK, PD_VOP_ESMART_REPAIR_ENA_SHIFT); 2391 if (is_bisr_en && is_otp_bisr_en) 2392 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_BISR_PWR_REPAIR_STATUS0, 2393 val, ((val >> PD_VOP_ESMART_PWR_REPAIR_STAT_SHIFT) & 0x1), 2394 50 * 1000); 2395 else 2396 return readl_poll_timeout(vop2->sys_pmu + RK3576_PMU_PWR_GATE_STS, 2397 val, !((val >> PD_VOP_ESMART_DWN_STAT) & 0x1), 2398 50 * 1000); 2399 } 2400 } 2401 2402 static int rk3576_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2403 { 2404 int ret = 0; 2405 2406 if (pd_data->id == VOP2_PD_CLUSTER) 2407 vop2_mask_write(vop2, RK3576_SYS_CLUSTER_PD_CTRL, EN_MASK, 2408 RK3576_CLUSTER_PD_EN_SHIFT, 0, true); 2409 else 2410 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, EN_MASK, 2411 RK3576_ESMART_PD_EN_SHIFT, 0, true); 2412 ret = rk3576_vop2_wait_power_domain_on(vop2, pd_data); 2413 if (ret) { 2414 printf("wait vop2 power domain timeout\n"); 2415 return ret; 2416 } 2417 2418 return 0; 2419 } 2420 2421 static int rk3588_vop2_wait_power_domain_on(struct vop2 *vop2, 2422 struct vop2_power_domain_data *pd_data) 2423 { 2424 int val = 0; 2425 int shift = 0; 2426 int shift_factor = 0; 2427 bool is_bisr_en = false; 2428 2429 /* 2430 * The order of pd status bits in BISR_STS register 2431 * is different from that in VOP SYS_STS register. 2432 */ 2433 if (pd_data->id == VOP2_PD_DSC_8K || 2434 pd_data->id == VOP2_PD_DSC_4K || 2435 pd_data->id == VOP2_PD_ESMART) 2436 shift_factor = 1; 2437 2438 shift = RK3588_PD_CLUSTER0_REPAIR_EN_SHIFT + generic_ffs(pd_data->id) - 1 - shift_factor; 2439 is_bisr_en = vop2_grf_readl(vop2, vop2->sys_pmu, RK3588_PMU_BISR_CON3, EN_MASK, shift); 2440 if (is_bisr_en) { 2441 shift = RK3588_PD_CLUSTER0_PWR_STAT_SHIFI + generic_ffs(pd_data->id) - 1 - shift_factor; 2442 2443 return readl_poll_timeout(vop2->sys_pmu + RK3588_PMU_BISR_STATUS5, val, 2444 ((val >> shift) & 0x1), 50 * 1000); 2445 } else { 2446 shift = RK3588_CLUSTER0_PD_STATUS_SHIFT + generic_ffs(pd_data->id) - 1; 2447 2448 return readl_poll_timeout(vop2->regs + RK3568_SYS_STATUS0, val, 2449 !((val >> shift) & 0x1), 50 * 1000); 2450 } 2451 } 2452 2453 static int rk3588_vop2_power_domain_on(struct vop2 *vop2, struct vop2_power_domain_data *pd_data) 2454 { 2455 int ret = 0; 2456 2457 vop2_mask_write(vop2, RK3588_SYS_PD_CTRL, EN_MASK, 2458 RK3588_CLUSTER0_PD_EN_SHIFT + generic_ffs(pd_data->id) - 1, 0, false); 2459 ret = rk3588_vop2_wait_power_domain_on(vop2, pd_data); 2460 if (ret) { 2461 printf("wait vop2 power domain timeout\n"); 2462 return ret; 2463 } 2464 2465 return 0; 2466 } 2467 2468 static int vop2_power_domain_on(struct vop2 *vop2, int pd_id) 2469 { 2470 struct vop2_power_domain_data *pd_data; 2471 int ret = 0; 2472 2473 if (!pd_id) 2474 return 0; 2475 2476 pd_data = vop2_find_pd_data_by_id(vop2, pd_id); 2477 if (!pd_data) { 2478 printf("can't find pd_data by id\n"); 2479 return -EINVAL; 2480 } 2481 2482 if (pd_data->parent_id) { 2483 ret = vop2_power_domain_on(vop2, pd_data->parent_id); 2484 if (ret) { 2485 printf("can't open parent power domain\n"); 2486 return -EINVAL; 2487 } 2488 } 2489 2490 /* 2491 * Read VOP internal power domain on/off status. 2492 * We should query BISR_STS register in PMU for 2493 * power up/down status when memory repair is enabled. 2494 * Return value: 1 for power on, 0 for power off; 2495 */ 2496 if (vop2->version == VOP_VERSION_RK3576) 2497 ret = rk3576_vop2_power_domain_on(vop2, pd_data); 2498 else 2499 ret = rk3588_vop2_power_domain_on(vop2, pd_data); 2500 2501 return ret; 2502 } 2503 2504 static void rk3588_vop2_regsbak(struct vop2 *vop2) 2505 { 2506 u32 *base = vop2->regs; 2507 int i = 0; 2508 2509 /* 2510 * No need to backup HDR/DSC/GAMMA_LUT/BPP_LUT/MMU 2511 */ 2512 for (i = 0; i < (vop2->reg_len >> 2); i++) 2513 vop2->regsbak[i] = base[i]; 2514 } 2515 2516 static void vop3_overlay_init(struct vop2 *vop2, struct display_state *state) 2517 { 2518 struct vop2_win_data *win_data; 2519 int layer_phy_id = 0; 2520 int i, j; 2521 u32 ovl_port_offset = 0; 2522 u32 layer_nr = 0; 2523 u8 shift = 0; 2524 2525 /* layer sel win id */ 2526 for (i = 0; i < vop2->data->nr_vps; i++) { 2527 shift = 0; 2528 ovl_port_offset = 0x100 * i; 2529 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2530 for (j = 0; j < layer_nr; j++) { 2531 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2532 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2533 vop2_mask_write(vop2, RK3528_OVL_PORT0_LAYER_SEL + ovl_port_offset, LAYER_SEL_MASK, 2534 shift, win_data->layer_sel_win_id[i], false); 2535 shift += 4; 2536 } 2537 } 2538 2539 if (vop2->version != VOP_VERSION_RK3576) { 2540 /* win sel port */ 2541 for (i = 0; i < vop2->data->nr_vps; i++) { 2542 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2543 for (j = 0; j < layer_nr; j++) { 2544 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2545 continue; 2546 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2547 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2548 shift = win_data->win_sel_port_offset * 2; 2549 vop2_mask_write(vop2, RK3528_OVL_SYS_PORT_SEL, 2550 LAYER_SEL_PORT_MASK, shift, i, false); 2551 } 2552 } 2553 } 2554 } 2555 2556 static void vop2_overlay_init(struct vop2 *vop2, struct display_state *state) 2557 { 2558 struct crtc_state *cstate = &state->crtc_state; 2559 struct vop2_win_data *win_data; 2560 int layer_phy_id = 0; 2561 int total_used_layer = 0; 2562 int port_mux = 0; 2563 int i, j; 2564 u32 layer_nr = 0; 2565 u8 shift = 0; 2566 2567 /* layer sel win id */ 2568 for (i = 0; i < vop2->data->nr_vps; i++) { 2569 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2570 for (j = 0; j < layer_nr; j++) { 2571 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2572 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2573 vop2_mask_write(vop2, RK3568_OVL_LAYER_SEL, LAYER_SEL_MASK, 2574 shift, win_data->layer_sel_win_id[i], false); 2575 shift += 4; 2576 } 2577 } 2578 2579 /* win sel port */ 2580 for (i = 0; i < vop2->data->nr_vps; i++) { 2581 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2582 for (j = 0; j < layer_nr; j++) { 2583 if (!vop2->vp_plane_mask[i].attached_layers[j]) 2584 continue; 2585 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2586 win_data = vop2_find_win_by_phys_id(vop2, layer_phy_id); 2587 shift = win_data->win_sel_port_offset * 2; 2588 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, LAYER_SEL_PORT_MASK, 2589 LAYER_SEL_PORT_SHIFT + shift, i, false); 2590 } 2591 } 2592 2593 /** 2594 * port mux config 2595 */ 2596 for (i = 0; i < vop2->data->nr_vps; i++) { 2597 shift = i * 4; 2598 if (vop2->vp_plane_mask[i].attached_layers_nr) { 2599 total_used_layer += vop2->vp_plane_mask[i].attached_layers_nr; 2600 port_mux = total_used_layer - 1; 2601 } else { 2602 port_mux = 8; 2603 } 2604 2605 if (i == vop2->data->nr_vps - 1) 2606 port_mux = vop2->data->nr_mixers; 2607 2608 cstate->crtc->vps[i].bg_ovl_dly = (vop2->data->nr_mixers - port_mux) << 1; 2609 vop2_mask_write(vop2, RK3568_OVL_PORT_SEL, PORT_MUX_MASK, 2610 PORT_MUX_SHIFT + shift, port_mux, false); 2611 } 2612 } 2613 2614 static bool vop3_ignore_plane(struct vop2 *vop2, struct vop2_win_data *win) 2615 { 2616 if (!is_vop3(vop2)) 2617 return false; 2618 2619 if (vop2->esmart_lb_mode == VOP3_ESMART_8K_MODE && 2620 win->phys_id != ROCKCHIP_VOP2_ESMART0) 2621 return true; 2622 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_MODE && 2623 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || win->phys_id == ROCKCHIP_VOP2_ESMART3)) 2624 return true; 2625 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_2K_2K_MODE && 2626 win->phys_id == ROCKCHIP_VOP2_ESMART1) 2627 return true; 2628 else if (vop2->esmart_lb_mode == VOP3_ESMART_4K_4K_4K_MODE && 2629 win->phys_id == ROCKCHIP_VOP2_ESMART3) 2630 return true; 2631 else 2632 return false; 2633 } 2634 2635 static void vop3_init_esmart_scale_engine(struct vop2 *vop2) 2636 { 2637 struct vop2_win_data *win_data; 2638 int i; 2639 u8 scale_engine_num = 0; 2640 2641 /* store plane mask for vop2_fixup_dts */ 2642 for (i = 0; i < vop2->data->nr_layers; i++) { 2643 win_data = &vop2->data->win_data[i]; 2644 if (win_data->type == CLUSTER_LAYER || vop3_ignore_plane(vop2, win_data)) 2645 continue; 2646 2647 win_data->scale_engine_num = scale_engine_num++; 2648 } 2649 } 2650 2651 static int vop3_get_esmart_lb_mode(struct vop2 *vop2) 2652 { 2653 const struct vop2_esmart_lb_map *esmart_lb_mode_map = vop2->data->esmart_lb_mode_map; 2654 int i; 2655 2656 if (!esmart_lb_mode_map) 2657 return vop2->esmart_lb_mode; 2658 2659 for (i = 0; i < vop2->data->esmart_lb_mode_num; i++) { 2660 if (vop2->esmart_lb_mode == esmart_lb_mode_map->lb_mode) 2661 return esmart_lb_mode_map->lb_map_value; 2662 esmart_lb_mode_map++; 2663 } 2664 2665 if (i == vop2->data->esmart_lb_mode_num) 2666 printf("Unsupported esmart_lb_mode:%d\n", vop2->esmart_lb_mode); 2667 2668 return vop2->data->esmart_lb_mode_map[0].lb_map_value; 2669 } 2670 2671 static void vop2_global_initial(struct vop2 *vop2, struct display_state *state) 2672 { 2673 struct crtc_state *cstate = &state->crtc_state; 2674 struct vop2_vp_plane_mask *plane_mask; 2675 int active_vp_num = 0; 2676 int layer_phy_id = 0; 2677 int i, j; 2678 int ret; 2679 u32 layer_nr = 0; 2680 2681 if (vop2->global_init) 2682 return; 2683 2684 /* OTP must enable at the first time, otherwise mirror layer register is error */ 2685 if (soc_is_rk3566()) 2686 vop2_mask_write(vop2, RK3568_SYS_OTP_WIN_EN, EN_MASK, 2687 OTP_WIN_EN_SHIFT, 1, false); 2688 2689 if (cstate->crtc->assign_plane) {/* dts assign plane */ 2690 u32 plane_mask; 2691 int primary_plane_id; 2692 2693 for (i = 0; i < vop2->data->nr_vps; i++) { 2694 plane_mask = cstate->crtc->vps[i].plane_mask; 2695 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2696 layer_nr = hweight32(plane_mask); /* use bitmap to store plane mask */ 2697 vop2->vp_plane_mask[i].attached_layers_nr = layer_nr; 2698 primary_plane_id = cstate->crtc->vps[i].primary_plane_id; 2699 if (primary_plane_id >= ROCKCHIP_VOP2_LAYER_MAX) 2700 primary_plane_id = vop2_get_primary_plane(vop2, plane_mask); 2701 vop2->vp_plane_mask[i].primary_plane_id = primary_plane_id; 2702 vop2->vp_plane_mask[i].plane_mask = plane_mask; 2703 2704 /* plane mask[bitmap] convert into layer phy id[enum vop2_layer_phy_id]*/ 2705 for (j = 0; j < layer_nr; j++) { 2706 vop2->vp_plane_mask[i].attached_layers[j] = ffs(plane_mask) - 1; 2707 plane_mask &= ~BIT(vop2->vp_plane_mask[i].attached_layers[j]); 2708 } 2709 } 2710 } else {/* need soft assign plane mask */ 2711 printf("Assign plane mask automatically\n"); 2712 if (vop2->version == VOP_VERSION_RK3576) { 2713 for (i = 0; i < vop2->data->nr_vps; i++) { 2714 if (cstate->crtc->vps[i].enable) { 2715 vop2->vp_plane_mask[i].attached_layers_nr = 1; 2716 vop2->vp_plane_mask[i].primary_plane_id = 2717 vop2->data->vp_default_primary_plane[i]; 2718 vop2->vp_plane_mask[i].attached_layers[0] = 2719 vop2->data->vp_default_primary_plane[i]; 2720 vop2->vp_plane_mask[i].plane_mask |= 2721 BIT(vop2->data->vp_default_primary_plane[i]); 2722 active_vp_num++; 2723 } 2724 } 2725 printf("VOP have %d active VP\n", active_vp_num); 2726 } else { 2727 /* find the first unplug devices and set it as main display */ 2728 int main_vp_index = -1; 2729 2730 for (i = 0; i < vop2->data->nr_vps; i++) { 2731 if (cstate->crtc->vps[i].enable) 2732 active_vp_num++; 2733 } 2734 printf("VOP have %d active VP\n", active_vp_num); 2735 2736 if (soc_is_rk3566() && active_vp_num > 2) 2737 printf("ERROR: rk3566 only support 2 display output!!\n"); 2738 plane_mask = vop2->data->plane_mask; 2739 plane_mask += (active_vp_num - 1) * VOP2_VP_MAX; 2740 /* 2741 * For rk3528, one display policy for hdmi store in plane_mask[0], and 2742 * the other for cvbs store in plane_mask[2]. 2743 */ 2744 if (vop2->version == VOP_VERSION_RK3528 && active_vp_num == 1 && 2745 cstate->crtc->vps[1].output_type == DRM_MODE_CONNECTOR_TV) 2746 plane_mask += 2 * VOP2_VP_MAX; 2747 2748 if (vop2->version == VOP_VERSION_RK3528) { 2749 /* 2750 * For rk3528, the plane mask of vp is limited, only esmart2 can 2751 * be selected by both vp0 and vp1. 2752 */ 2753 j = 0; 2754 } else { 2755 for (i = 0; i < vop2->data->nr_vps; i++) { 2756 if (!is_hot_plug_devices(cstate->crtc->vps[i].output_type)) { 2757 /* the first store main display plane mask */ 2758 vop2->vp_plane_mask[i] = plane_mask[0]; 2759 main_vp_index = i; 2760 break; 2761 } 2762 } 2763 2764 /* if no find unplug devices, use vp0 as main display */ 2765 if (main_vp_index < 0) { 2766 main_vp_index = 0; 2767 vop2->vp_plane_mask[0] = plane_mask[0]; 2768 } 2769 2770 /* plane_mask[0] store main display, so we from plane_mask[1] */ 2771 j = 1; 2772 } 2773 2774 /* init other display except main display */ 2775 for (i = 0; i < vop2->data->nr_vps; i++) { 2776 /* main display or no connect devices */ 2777 if (i == main_vp_index || !cstate->crtc->vps[i].enable) 2778 continue; 2779 vop2->vp_plane_mask[i] = plane_mask[j++]; 2780 } 2781 } 2782 /* store plane mask for vop2_fixup_dts */ 2783 for (i = 0; i < vop2->data->nr_vps; i++) { 2784 layer_nr = vop2->vp_plane_mask[i].attached_layers_nr; 2785 for (j = 0; j < layer_nr; j++) { 2786 layer_phy_id = vop2->vp_plane_mask[i].attached_layers[j]; 2787 vop2->vp_plane_mask[i].plane_mask |= BIT(layer_phy_id); 2788 } 2789 } 2790 } 2791 2792 if (vop2->version == VOP_VERSION_RK3588) 2793 rk3588_vop2_regsbak(vop2); 2794 else 2795 memcpy(vop2->regsbak, vop2->regs, vop2->reg_len); 2796 2797 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, 2798 OVL_PORT_MUX_REG_DONE_IMD_SHIFT, 1, false); 2799 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 2800 IF_CTRL_REG_DONE_IMD_SHIFT, 1, false); 2801 2802 for (i = 0; i < vop2->data->nr_vps; i++) { 2803 printf("vp%d have layer nr:%d[", i, vop2->vp_plane_mask[i].attached_layers_nr); 2804 for (j = 0; j < vop2->vp_plane_mask[i].attached_layers_nr; j++) 2805 printf("%d ", vop2->vp_plane_mask[i].attached_layers[j]); 2806 printf("], primary plane: %d\n", vop2->vp_plane_mask[i].primary_plane_id); 2807 } 2808 2809 if (is_vop3(vop2)) 2810 vop3_overlay_init(vop2, state); 2811 else 2812 vop2_overlay_init(vop2, state); 2813 2814 if (is_vop3(vop2)) { 2815 /* 2816 * you can rewrite at dts vop node: 2817 * 2818 * VOP3_ESMART_8K_MODE = 0, 2819 * VOP3_ESMART_4K_4K_MODE = 1, 2820 * VOP3_ESMART_4K_2K_2K_MODE = 2, 2821 * VOP3_ESMART_2K_2K_2K_2K_MODE = 3, 2822 * 2823 * &vop { 2824 * esmart_lb_mode = /bits/ 8 <2>; 2825 * }; 2826 */ 2827 ret = ofnode_read_u32(cstate->node, "esmart_lb_mode", &vop2->esmart_lb_mode); 2828 if (ret < 0) 2829 vop2->esmart_lb_mode = vop2->data->esmart_lb_mode; 2830 if (vop2->version == VOP_VERSION_RK3576) 2831 vop2_mask_write(vop2, RK3576_SYS_ESMART_PD_CTRL, 2832 RK3576_ESMART_LB_MODE_SEL_MASK, 2833 RK3576_ESMART_LB_MODE_SEL_SHIFT, 2834 vop3_get_esmart_lb_mode(vop2), true); 2835 else 2836 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, 2837 ESMART_LB_MODE_SEL_MASK, 2838 ESMART_LB_MODE_SEL_SHIFT, 2839 vop3_get_esmart_lb_mode(vop2), true); 2840 2841 vop3_init_esmart_scale_engine(vop2); 2842 2843 vop2_mask_write(vop2, RK3568_SYS_AXI_LUT_CTRL, EN_MASK, 2844 DSP_VS_T_SEL_SHIFT, 0, false); 2845 2846 /* 2847 * This is a workaround for RK3528/RK3562/RK3576: 2848 * 2849 * The aclk pre auto gating function may disable the aclk 2850 * in some unexpected cases, which detected by hardware 2851 * automatically. 2852 * 2853 * For example, if the above function is enabled, the post 2854 * scale function will be affected, resulting in abnormal 2855 * display. 2856 */ 2857 if (vop2->version == VOP_VERSION_RK3528 || vop2->version == VOP_VERSION_RK3562 || 2858 vop2->version == VOP_VERSION_RK3576) 2859 vop2_mask_write(vop2, RK3568_AUTO_GATING_CTRL, EN_MASK, 2860 ACLK_PRE_AUTO_GATING_EN_SHIFT, 0, false); 2861 } 2862 2863 if (vop2->version == VOP_VERSION_RK3568) 2864 vop2_writel(vop2, RK3568_AUTO_GATING_CTRL, 0); 2865 2866 if (vop2->version == VOP_VERSION_RK3576) { 2867 vop2->merge_irq = ofnode_read_bool(cstate->node, "rockchip,vop-merge-irq"); 2868 2869 /* Default use rkiommu 1.0 for axi0 */ 2870 vop2_mask_write(vop2, RK3576_SYS_MMU_CTRL, EN_MASK, RKMMU_V2_EN_SHIFT, 0, true); 2871 2872 /* Init frc2.0 config */ 2873 vop2_writel(vop2, 0xca0, 0xc8); 2874 vop2_writel(vop2, 0xca4, 0x01000100); 2875 vop2_writel(vop2, 0xca8, 0x03ff0100); 2876 vop2_writel(vop2, 0xda0, 0xc8); 2877 vop2_writel(vop2, 0xda4, 0x01000100); 2878 vop2_writel(vop2, 0xda8, 0x03ff0100); 2879 2880 if (vop2->version == VOP_VERSION_RK3576 && vop2->merge_irq == true) 2881 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, EN_MASK, 2882 VP_INTR_MERGE_EN_SHIFT, 1, true); 2883 2884 /* Set reg done every field for interlace */ 2885 vop2_mask_write(vop2, RK3576_SYS_PORT_CTRL, INTERLACE_FRM_REG_DONE_MASK, 2886 INTERLACE_FRM_REG_DONE_SHIFT, 0, false); 2887 } 2888 2889 vop2->global_init = true; 2890 } 2891 2892 static void rockchip_vop2_sharp_init(struct vop2 *vop2, struct display_state *state) 2893 { 2894 struct crtc_state *cstate = &state->crtc_state; 2895 const struct vop2_data *vop2_data = vop2->data; 2896 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2897 struct resource sharp_regs; 2898 u32 *sharp_reg_base; 2899 int ret; 2900 2901 if (!(vp_data->feature & VOP_FEATURE_POST_SHARP)) 2902 return; 2903 2904 ret = ofnode_read_resource_byname(cstate->node, "sharp_regs", &sharp_regs); 2905 if (ret) { 2906 printf("failed to get sharp regs\n"); 2907 return; 2908 } 2909 sharp_reg_base = (u32 *)sharp_regs.start; 2910 2911 /* 2912 * After vop initialization, keep sw_sharp_enable always on. 2913 * Only enable/disable sharp submodule to avoid black screen. 2914 */ 2915 writel(0x1, sharp_reg_base); 2916 } 2917 2918 static void rockchip_vop2_acm_init(struct vop2 *vop2, struct display_state *state) 2919 { 2920 struct crtc_state *cstate = &state->crtc_state; 2921 const struct vop2_data *vop2_data = vop2->data; 2922 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[cstate->crtc_id]; 2923 struct resource acm_regs; 2924 u32 *acm_reg_base; 2925 u32 vp_offset = (cstate->crtc_id * 0x100); 2926 int ret; 2927 2928 if (!(vp_data->feature & VOP_FEATURE_POST_ACM)) 2929 return; 2930 2931 ret = ofnode_read_resource_byname(cstate->node, "acm_regs", &acm_regs); 2932 if (ret) { 2933 printf("failed to get acm regs\n"); 2934 return; 2935 } 2936 acm_reg_base = (u32 *)acm_regs.start; 2937 2938 /* 2939 * Black screen is displayed when acm bypass switched 2940 * between enable and disable. Therefore, disable acm 2941 * bypass by default after system boot. 2942 */ 2943 vop2_mask_write(vop2, RK3528_VP0_ACM_CTRL + vp_offset, 2944 POST_ACM_BYPASS_EN_MASK, POST_ACM_BYPASS_EN_SHIFT, 0, false); 2945 2946 writel(0, acm_reg_base + 0); 2947 } 2948 2949 static int rockchip_vop2_of_get_gamma_lut(struct display_state *state, 2950 struct device_node *dsp_lut_node) 2951 { 2952 struct crtc_state *cstate = &state->crtc_state; 2953 struct resource gamma_res; 2954 fdt_size_t lut_size; 2955 u32 *lut_regs; 2956 u32 *lut; 2957 u32 r, g, b; 2958 int lut_len; 2959 int length; 2960 int i, j; 2961 int ret = 0; 2962 2963 of_get_property(dsp_lut_node, "gamma-lut", &length); 2964 if (!length) 2965 return -EINVAL; 2966 2967 ret = ofnode_read_resource_byname(cstate->node, "gamma_lut", &gamma_res); 2968 if (ret) 2969 printf("failed to get gamma lut res\n"); 2970 lut_regs = (u32 *)gamma_res.start; 2971 lut_size = gamma_res.end - gamma_res.start + 1; 2972 if (lut_regs == (u32 *)FDT_ADDR_T_NONE) { 2973 printf("failed to get gamma lut register\n"); 2974 return -EINVAL; 2975 } 2976 lut_len = lut_size / 4; 2977 2978 cstate->lut_val = (u32 *)calloc(1, lut_size); 2979 if (!cstate->lut_val) 2980 return -ENOMEM; 2981 2982 length >>= 2; 2983 if (length != lut_len) { 2984 lut = (u32 *)calloc(1, lut_len); 2985 if (!lut) { 2986 free(cstate->lut_val); 2987 return -ENOMEM; 2988 } 2989 2990 ret = of_read_u32_array(dsp_lut_node, "gamma-lut", lut, length); 2991 if (ret) { 2992 printf("Failed to load gamma-lut for vp%d\n", cstate->crtc_id); 2993 free(cstate->lut_val); 2994 free(lut); 2995 return -EINVAL; 2996 } 2997 2998 /* 2999 * In order to achieve the same gamma correction effect in different 3000 * platforms, the following conversion helps to translate from 8bit 3001 * gamma table with 256 parameters to 10bit gamma with 1024 parameters. 3002 */ 3003 for (i = 0; i < lut_len; i++) { 3004 j = i * length / lut_len; 3005 r = lut[j] / length / length * lut_len / length; 3006 g = lut[j] / length % length * lut_len / length; 3007 b = lut[j] % length * lut_len / length; 3008 3009 cstate->lut_val[i] = r * lut_len * lut_len + g * lut_len + b; 3010 } 3011 free(lut); 3012 } else { 3013 of_read_u32_array(dsp_lut_node, "gamma-lut", cstate->lut_val, lut_len); 3014 } 3015 3016 return 0; 3017 } 3018 3019 static void rockchip_vop2_of_get_dsp_lut(struct vop2 *vop2, struct display_state *state) 3020 { 3021 struct crtc_state *cstate = &state->crtc_state; 3022 struct device_node *dsp_lut_node; 3023 int phandle; 3024 int ret = 0; 3025 3026 phandle = ofnode_read_u32_default(np_to_ofnode(cstate->port_node), "dsp-lut", -1); 3027 if (phandle < 0) 3028 return; 3029 3030 dsp_lut_node = of_find_node_by_phandle(phandle); 3031 if (!dsp_lut_node) 3032 return; 3033 3034 ret = rockchip_vop2_of_get_gamma_lut(state, dsp_lut_node); 3035 if (ret) 3036 printf("failed to load vp%d gamma-lut from dts\n", cstate->crtc_id); 3037 } 3038 3039 static int vop2_initial(struct vop2 *vop2, struct display_state *state) 3040 { 3041 rockchip_vop2_of_get_dsp_lut(vop2, state); 3042 3043 rockchip_vop2_gamma_lut_init(vop2, state); 3044 rockchip_vop2_cubic_lut_init(vop2, state); 3045 rockchip_vop2_sharp_init(vop2, state); 3046 rockchip_vop2_acm_init(vop2, state); 3047 3048 return 0; 3049 } 3050 3051 /* 3052 * VOP2 have multi video ports. 3053 * video port ------- crtc 3054 */ 3055 static int rockchip_vop2_preinit(struct display_state *state) 3056 { 3057 struct crtc_state *cstate = &state->crtc_state; 3058 const struct vop2_data *vop2_data = cstate->crtc->data; 3059 struct regmap *map; 3060 3061 if (!rockchip_vop2) { 3062 rockchip_vop2 = calloc(1, sizeof(struct vop2)); 3063 if (!rockchip_vop2) 3064 return -ENOMEM; 3065 memset(rockchip_vop2, 0, sizeof(struct vop2)); 3066 rockchip_vop2->regsbak = malloc(RK3568_MAX_REG); 3067 rockchip_vop2->reg_len = RK3568_MAX_REG; 3068 #ifdef CONFIG_SPL_BUILD 3069 rockchip_vop2->regs = (void *)RK3528_VOP_BASE; 3070 #else 3071 rockchip_vop2->regs = dev_read_addr_ptr(cstate->dev); 3072 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,grf"); 3073 rockchip_vop2->grf = regmap_get_range(map, 0); 3074 if (rockchip_vop2->grf <= 0) 3075 printf("%s: Get syscon grf failed (ret=%p)\n", __func__, rockchip_vop2->grf); 3076 #endif 3077 rockchip_vop2->version = vop2_data->version; 3078 rockchip_vop2->data = vop2_data; 3079 if (rockchip_vop2->version == VOP_VERSION_RK3588) { 3080 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vop-grf"); 3081 rockchip_vop2->vop_grf = regmap_get_range(map, 0); 3082 if (rockchip_vop2->vop_grf <= 0) 3083 printf("%s: Get syscon vop_grf failed (ret=%p)\n", 3084 __func__, rockchip_vop2->vop_grf); 3085 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,vo1-grf"); 3086 rockchip_vop2->vo1_grf = regmap_get_range(map, 0); 3087 if (rockchip_vop2->vo1_grf <= 0) 3088 printf("%s: Get syscon vo1_grf failed (ret=%p)\n", 3089 __func__, rockchip_vop2->vo1_grf); 3090 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3091 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3092 if (rockchip_vop2->sys_pmu <= 0) 3093 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3094 __func__, rockchip_vop2->sys_pmu); 3095 } else if (rockchip_vop2->version == VOP_VERSION_RK3576) { 3096 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,ioc-grf"); 3097 rockchip_vop2->ioc_grf = regmap_get_range(map, 0); 3098 if (rockchip_vop2->ioc_grf <= 0) 3099 printf("%s: Get syscon ioc_grf failed (ret=%p)\n", 3100 __func__, rockchip_vop2->ioc_grf); 3101 map = syscon_regmap_lookup_by_phandle(cstate->dev, "rockchip,pmu"); 3102 rockchip_vop2->sys_pmu = regmap_get_range(map, 0); 3103 if (rockchip_vop2->sys_pmu <= 0) 3104 printf("%s: Get syscon sys_pmu failed (ret=%p)\n", 3105 __func__, rockchip_vop2->sys_pmu); 3106 } 3107 } 3108 3109 cstate->private = rockchip_vop2; 3110 cstate->max_output = vop2_data->vp_data[cstate->crtc_id].max_output; 3111 cstate->feature = vop2_data->vp_data[cstate->crtc_id].feature; 3112 3113 vop2_global_initial(rockchip_vop2, state); 3114 3115 return 0; 3116 } 3117 3118 /* 3119 * calc the dclk on rk3588 3120 * the available div of dclk is 1, 2, 4 3121 * 3122 */ 3123 static unsigned long vop2_calc_dclk(unsigned long child_clk, unsigned long max_dclk) 3124 { 3125 if (child_clk * 4 <= max_dclk) 3126 return child_clk * 4; 3127 else if (child_clk * 2 <= max_dclk) 3128 return child_clk * 2; 3129 else if (child_clk <= max_dclk) 3130 return child_clk; 3131 else 3132 return 0; 3133 } 3134 3135 /* 3136 * 4 pixclk/cycle on rk3588 3137 * RGB/eDP/HDMI: if_pixclk >= dclk_core 3138 * DP: dp_pixclk = dclk_out <= dclk_core 3139 * DSI: mipi_pixclk <= dclk_out <= dclk_core 3140 */ 3141 static unsigned long vop2_calc_cru_cfg(struct display_state *state, 3142 int *dclk_core_div, int *dclk_out_div, 3143 int *if_pixclk_div, int *if_dclk_div) 3144 { 3145 struct crtc_state *cstate = &state->crtc_state; 3146 struct connector_state *conn_state = &state->conn_state; 3147 struct drm_display_mode *mode = &conn_state->mode; 3148 struct vop2 *vop2 = cstate->private; 3149 unsigned long v_pixclk = mode->crtc_clock; 3150 unsigned long dclk_core_rate = v_pixclk >> 2; 3151 unsigned long dclk_rate = v_pixclk; 3152 unsigned long dclk_out_rate; 3153 u64 if_dclk_rate; 3154 u64 if_pixclk_rate; 3155 int output_type = conn_state->type; 3156 int output_mode = conn_state->output_mode; 3157 int K = 1; 3158 3159 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE && 3160 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3161 printf("Dual channel and YUV420 can't work together\n"); 3162 return -EINVAL; 3163 } 3164 3165 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3166 output_mode == ROCKCHIP_OUT_MODE_YUV420) 3167 K = 2; 3168 3169 if (output_type == DRM_MODE_CONNECTOR_HDMIA) { 3170 /* 3171 * K = 2: dclk_core = if_pixclk_rate > if_dclk_rate 3172 * K = 1: dclk_core = hdmie_edp_dclk > if_pixclk_rate 3173 */ 3174 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3175 output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3176 dclk_rate = dclk_rate >> 1; 3177 K = 2; 3178 } 3179 if (cstate->dsc_enable) { 3180 if_pixclk_rate = cstate->dsc_cds_clk_rate << 1; 3181 if_dclk_rate = cstate->dsc_cds_clk_rate; 3182 } else { 3183 if_pixclk_rate = (dclk_core_rate << 1) / K; 3184 if_dclk_rate = dclk_core_rate / K; 3185 } 3186 3187 if (v_pixclk > VOP2_MAX_DCLK_RATE) 3188 dclk_rate = vop2_calc_dclk(dclk_core_rate, 3189 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3190 3191 if (!dclk_rate) { 3192 printf("DP if_pixclk_rate out of range(max_dclk: %d KHZ, dclk_core: %lld KHZ)\n", 3193 vop2->data->vp_data[cstate->crtc_id].max_dclk, if_pixclk_rate); 3194 return -EINVAL; 3195 } 3196 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3197 *if_dclk_div = dclk_rate / if_dclk_rate; 3198 *dclk_core_div = dclk_rate / dclk_core_rate; 3199 printf("dclk:%lu,if_pixclk_div;%d,if_dclk_div:%d\n", 3200 dclk_rate, *if_pixclk_div, *if_dclk_div); 3201 } else if (output_type == DRM_MODE_CONNECTOR_eDP) { 3202 /* edp_pixclk = edp_dclk > dclk_core */ 3203 if_pixclk_rate = v_pixclk / K; 3204 if_dclk_rate = v_pixclk / K; 3205 dclk_rate = if_pixclk_rate * K; 3206 *dclk_core_div = dclk_rate / dclk_core_rate; 3207 *if_pixclk_div = dclk_rate / if_pixclk_rate; 3208 *if_dclk_div = *if_pixclk_div; 3209 } else if (output_type == DRM_MODE_CONNECTOR_DisplayPort) { 3210 dclk_out_rate = v_pixclk >> 2; 3211 dclk_out_rate = dclk_out_rate / K; 3212 3213 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3214 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3215 if (!dclk_rate) { 3216 printf("DP dclk_core out of range(max_dclk: %d KHZ, dclk_core: %ld KHZ)\n", 3217 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_core_rate); 3218 return -EINVAL; 3219 } 3220 *dclk_out_div = dclk_rate / dclk_out_rate; 3221 *dclk_core_div = dclk_rate / dclk_core_rate; 3222 } else if (output_type == DRM_MODE_CONNECTOR_DSI) { 3223 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3224 K = 2; 3225 if (cstate->dsc_enable) 3226 /* dsc output is 96bit, dsi input is 192 bit */ 3227 if_pixclk_rate = cstate->dsc_cds_clk_rate >> 1; 3228 else 3229 if_pixclk_rate = dclk_core_rate / K; 3230 /* dclk_core = dclk_out * K = if_pixclk * K = v_pixclk / 4 */ 3231 dclk_out_rate = dclk_core_rate / K; 3232 /* dclk_rate = N * dclk_core_rate N = (1,2,4 ), we get a little factor here */ 3233 dclk_rate = vop2_calc_dclk(dclk_out_rate, 3234 vop2->data->vp_data[cstate->crtc_id].max_dclk); 3235 if (!dclk_rate) { 3236 printf("MIPI dclk out of range(max_dclk: %d KHZ, dclk_rate: %ld KHZ)\n", 3237 vop2->data->vp_data[cstate->crtc_id].max_dclk, dclk_rate); 3238 return -EINVAL; 3239 } 3240 3241 if (cstate->dsc_enable) 3242 dclk_rate /= cstate->dsc_slice_num; 3243 3244 *dclk_out_div = dclk_rate / dclk_out_rate; 3245 *dclk_core_div = dclk_rate / dclk_core_rate; 3246 *if_pixclk_div = 1; /*mipi pixclk == dclk_out*/ 3247 if (cstate->dsc_enable) 3248 *if_pixclk_div = dclk_out_rate * 1000LL / if_pixclk_rate; 3249 3250 } else if (output_type == DRM_MODE_CONNECTOR_DPI) { 3251 dclk_rate = v_pixclk; 3252 *dclk_core_div = dclk_rate / dclk_core_rate; 3253 } 3254 3255 *if_pixclk_div = ilog2(*if_pixclk_div); 3256 *if_dclk_div = ilog2(*if_dclk_div); 3257 *dclk_core_div = ilog2(*dclk_core_div); 3258 *dclk_out_div = ilog2(*dclk_out_div); 3259 3260 return dclk_rate; 3261 } 3262 3263 static int vop2_calc_dsc_clk(struct display_state *state) 3264 { 3265 struct connector_state *conn_state = &state->conn_state; 3266 struct drm_display_mode *mode = &conn_state->mode; 3267 struct crtc_state *cstate = &state->crtc_state; 3268 u64 v_pixclk = mode->crtc_clock * 1000LL; /* video timing pixclk */ 3269 u8 k = 1; 3270 3271 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3272 k = 2; 3273 3274 cstate->dsc_txp_clk_rate = v_pixclk; 3275 do_div(cstate->dsc_txp_clk_rate, (cstate->dsc_pixel_num * k)); 3276 3277 cstate->dsc_pxl_clk_rate = v_pixclk; 3278 do_div(cstate->dsc_pxl_clk_rate, (cstate->dsc_slice_num * k)); 3279 3280 /* dsc_cds = crtc_clock / (cds_dat_width / bits_per_pixel) 3281 * cds_dat_width = 96; 3282 * bits_per_pixel = [8-12]; 3283 * As cds clk is div from txp clk and only support 1/2/4 div, 3284 * so when txp_clk is equal to v_pixclk, we set dsc_cds = crtc_clock / 4, 3285 * otherwise dsc_cds = crtc_clock / 8; 3286 */ 3287 cstate->dsc_cds_clk_rate = v_pixclk / (cstate->dsc_txp_clk_rate == v_pixclk ? 4 : 8); 3288 3289 return 0; 3290 } 3291 3292 static unsigned long rk3588_vop2_if_cfg(struct display_state *state) 3293 { 3294 struct crtc_state *cstate = &state->crtc_state; 3295 struct connector_state *conn_state = &state->conn_state; 3296 struct drm_display_mode *mode = &conn_state->mode; 3297 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 3298 struct vop2 *vop2 = cstate->private; 3299 u32 vp_offset = (cstate->crtc_id * 0x100); 3300 u16 hdisplay = mode->crtc_hdisplay; 3301 int output_if = conn_state->output_if; 3302 int if_pixclk_div = 0; 3303 int if_dclk_div = 0; 3304 unsigned long dclk_rate; 3305 bool dclk_inv, yc_swap = false; 3306 u32 val; 3307 3308 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3309 if (output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 3310 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? BIT(HSYNC_POSITIVE) : 0; 3311 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? BIT(VSYNC_POSITIVE) : 0; 3312 } else { 3313 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3314 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3315 } 3316 3317 if (cstate->dsc_enable) { 3318 int k = 1; 3319 3320 if (!vop2->data->nr_dscs) { 3321 printf("Unsupported DSC\n"); 3322 return 0; 3323 } 3324 3325 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 3326 k = 2; 3327 3328 cstate->dsc_id = output_if & (VOP_OUTPUT_IF_MIPI0 | VOP_OUTPUT_IF_HDMI0) ? 0 : 1; 3329 cstate->dsc_slice_num = hdisplay / dsc_sink_cap->slice_width / k; 3330 cstate->dsc_pixel_num = cstate->dsc_slice_num > 4 ? 4 : cstate->dsc_slice_num; 3331 3332 vop2_calc_dsc_clk(state); 3333 printf("Enable DSC%d slice:%dx%d, slice num:%d\n", 3334 cstate->dsc_id, dsc_sink_cap->slice_width, 3335 dsc_sink_cap->slice_height, cstate->dsc_slice_num); 3336 } 3337 3338 dclk_rate = vop2_calc_cru_cfg(state, &cstate->dclk_core_div, &cstate->dclk_out_div, &if_pixclk_div, &if_dclk_div); 3339 3340 if (output_if & VOP_OUTPUT_IF_RGB) { 3341 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3342 4, false); 3343 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3344 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3345 } 3346 3347 if (output_if & VOP_OUTPUT_IF_BT1120) { 3348 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3349 3, false); 3350 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3351 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3352 yc_swap = is_yc_swap(conn_state->bus_format); 3353 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT1120_YC_SWAP_SHIFT, 3354 yc_swap, false); 3355 } 3356 3357 if (output_if & VOP_OUTPUT_IF_BT656) { 3358 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 0x7, RK3588_RGB_EN_SHIFT, 3359 2, false); 3360 vop2_grf_writel(vop2, vop2->grf, RK3588_GRF_SOC_CON1, EN_MASK, 3361 RK3588_GRF_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3362 yc_swap = is_yc_swap(conn_state->bus_format); 3363 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, RK3588_BT656_YC_SWAP_SHIFT, 3364 yc_swap, false); 3365 } 3366 3367 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3368 if (cstate->crtc_id == 2) 3369 val = 0; 3370 else 3371 val = 1; 3372 3373 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3374 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3375 RK3588_MIPI_DSI0_MODE_SEL_SHIFT, 1, false); 3376 3377 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI0_EN_SHIFT, 3378 1, false); 3379 vop2_mask_write(vop2, RK3568_DSP_IF_EN, 1, RK3588_MIPI0_MUX_SHIFT, val, false); 3380 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI0_PIXCLK_DIV_SHIFT, 3381 if_pixclk_div, false); 3382 3383 if (conn_state->hold_mode) { 3384 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3385 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3386 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3387 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3388 } 3389 } 3390 3391 if (output_if & VOP_OUTPUT_IF_MIPI1) { 3392 if (cstate->crtc_id == 2) 3393 val = 0; 3394 else if (cstate->crtc_id == 3) 3395 val = 1; 3396 else 3397 val = 3; /*VP1*/ 3398 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3399 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3400 RK3588_MIPI_DSI1_MODE_SEL_SHIFT, 1, false); 3401 3402 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_MIPI1_EN_SHIFT, 3403 1, false); 3404 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, MIPI1_MUX_SHIFT, 3405 val, false); 3406 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, MIPI1_PIXCLK_DIV_SHIFT, 3407 if_pixclk_div, false); 3408 3409 if (conn_state->hold_mode) { 3410 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3411 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 3412 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3413 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 3414 } 3415 } 3416 3417 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3418 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3419 MIPI_DUAL_EN_SHIFT, 1, false); 3420 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3421 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 3422 EN_MASK, MIPI_DUAL_SWAP_EN_SHIFT, 1, 3423 false); 3424 switch (conn_state->type) { 3425 case DRM_MODE_CONNECTOR_DisplayPort: 3426 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3427 RK3588_DP_DUAL_EN_SHIFT, 1, false); 3428 break; 3429 case DRM_MODE_CONNECTOR_eDP: 3430 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3431 RK3588_EDP_DUAL_EN_SHIFT, 1, false); 3432 break; 3433 case DRM_MODE_CONNECTOR_HDMIA: 3434 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3435 RK3588_HDMI_DUAL_EN_SHIFT, 1, false); 3436 break; 3437 case DRM_MODE_CONNECTOR_DSI: 3438 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3439 RK3568_MIPI_DUAL_EN_SHIFT, 1, false); 3440 break; 3441 default: 3442 break; 3443 } 3444 } 3445 3446 if (output_if & VOP_OUTPUT_IF_eDP0) { 3447 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP0_EN_SHIFT, 3448 1, false); 3449 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3450 cstate->crtc_id, false); 3451 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3452 if_dclk_div, false); 3453 3454 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3455 if_pixclk_div, false); 3456 3457 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3458 RK3588_GRF_EDP0_ENABLE_SHIFT, 1); 3459 } 3460 3461 if (output_if & VOP_OUTPUT_IF_eDP1) { 3462 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_EDP1_EN_SHIFT, 3463 1, false); 3464 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3465 cstate->crtc_id, false); 3466 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3467 if_dclk_div, false); 3468 3469 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3470 if_pixclk_div, false); 3471 3472 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3473 RK3588_GRF_EDP1_ENABLE_SHIFT, 1); 3474 } 3475 3476 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3477 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI0_EN_SHIFT, 3478 1, false); 3479 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP0_MUX_SHIFT, 3480 cstate->crtc_id, false); 3481 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_DCLK_DIV_SHIFT, 3482 if_dclk_div, false); 3483 3484 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP0_PIXCLK_DIV_SHIFT, 3485 if_pixclk_div, false); 3486 3487 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3488 RK3588_GRF_HDMITX0_ENABLE_SHIFT, 1); 3489 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3490 HDMI_SYNC_POL_MASK, 3491 HDMI0_SYNC_POL_SHIFT, val); 3492 } 3493 3494 if (output_if & VOP_OUTPUT_IF_HDMI1) { 3495 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_HDMI1_EN_SHIFT, 3496 1, false); 3497 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_HDMI_EDP1_MUX_SHIFT, 3498 cstate->crtc_id, false); 3499 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_DCLK_DIV_SHIFT, 3500 if_dclk_div, false); 3501 3502 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, 3, HDMI_EDP1_PIXCLK_DIV_SHIFT, 3503 if_pixclk_div, false); 3504 3505 vop2_grf_writel(vop2, vop2->vop_grf, RK3588_GRF_VOP_CON2, EN_MASK, 3506 RK3588_GRF_HDMITX1_ENABLE_SHIFT, 1); 3507 vop2_grf_writel(vop2, vop2->vo1_grf, RK3588_GRF_VO1_CON0, 3508 HDMI_SYNC_POL_MASK, 3509 HDMI1_SYNC_POL_SHIFT, val); 3510 } 3511 3512 if (output_if & VOP_OUTPUT_IF_DP0) { 3513 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP0_EN_SHIFT, 3514 1, false); 3515 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP0_MUX_SHIFT, 3516 cstate->crtc_id, false); 3517 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3518 RK3588_DP0_PIN_POL_SHIFT, val, false); 3519 } 3520 3521 if (output_if & VOP_OUTPUT_IF_DP1) { 3522 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RK3588_DP1_EN_SHIFT, 3523 1, false); 3524 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, RK3588_DP1_MUX_SHIFT, 3525 cstate->crtc_id, false); 3526 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3588_IF_PIN_POL_MASK, 3527 RK3588_DP1_PIN_POL_SHIFT, val, false); 3528 } 3529 3530 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3531 DCLK_CORE_DIV_SHIFT, cstate->dclk_core_div, false); 3532 vop2_mask_write(vop2, RK3588_VP0_CLK_CTRL + vp_offset, 0x3, 3533 DCLK_OUT_DIV_SHIFT, cstate->dclk_out_div, false); 3534 3535 return dclk_rate; 3536 } 3537 3538 static unsigned long rk3576_vop2_if_cfg(struct display_state *state) 3539 { 3540 struct crtc_state *cstate = &state->crtc_state; 3541 struct connector_state *conn_state = &state->conn_state; 3542 struct drm_display_mode *mode = &conn_state->mode; 3543 struct vop2 *vop2 = cstate->private; 3544 u32 vp_offset = (cstate->crtc_id * 0x100); 3545 u8 port_pix_rate = vop2->data->vp_data[cstate->crtc_id].pixel_rate; 3546 int output_if = conn_state->output_if; 3547 bool dclk_inv, yc_swap = false; 3548 bool split_mode = !!(conn_state->output_flags & 3549 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE); 3550 bool post_dclk_core_sel = false, pix_half_rate = false, post_dclk_out_sel = false; 3551 bool interface_dclk_sel, interface_pix_clk_sel = false; 3552 bool double_pixel = mode->flags & DRM_MODE_FLAG_DBLCLK || 3553 conn_state->output_if & VOP_OUTPUT_IF_BT656; 3554 unsigned long dclk_in_rate, dclk_core_rate; 3555 u32 val; 3556 3557 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3558 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3559 /* 3560 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3561 * so set VOP hsync/vsync polarity as positive by default. 3562 */ 3563 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3564 } else { 3565 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3566 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3567 } 3568 3569 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420 || 3570 mode->crtc_clock > VOP2_MAX_DCLK_RATE || (cstate->crtc_id == 0 && split_mode)) 3571 cstate->crtc->vps[cstate->crtc_id].dclk_div = 2; /* div2 */ 3572 else 3573 cstate->crtc->vps[cstate->crtc_id].dclk_div = 1; /* no div */ 3574 dclk_in_rate = mode->crtc_clock / cstate->crtc->vps[cstate->crtc_id].dclk_div; 3575 3576 if (double_pixel) 3577 dclk_core_rate = mode->crtc_clock / 2; 3578 else 3579 dclk_core_rate = mode->crtc_clock / port_pix_rate; 3580 post_dclk_core_sel = dclk_in_rate > dclk_core_rate ? 1 : 0; /* 0: no div, 1: div2 */ 3581 3582 if (split_mode || conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 3583 pix_half_rate = true; 3584 post_dclk_out_sel = true; 3585 } 3586 3587 if (output_if & VOP_OUTPUT_IF_RGB) { 3588 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3589 /* 3590 * RGB interface_pix_clk_sel will auto config according 3591 * to rgb_en/bt1120_en/bt656_en. 3592 */ 3593 } else if (output_if & VOP_OUTPUT_IF_eDP0) { 3594 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3595 interface_pix_clk_sel = port_pix_rate == 2 ? 1 : 0; 3596 } else { 3597 interface_dclk_sel = pix_half_rate == 1 ? 1 : 0; 3598 interface_pix_clk_sel = port_pix_rate == 1 ? 1 : 0; 3599 } 3600 3601 /* dclk_core */ 3602 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3603 RK3576_DCLK_CORE_SEL_SHIFT, post_dclk_core_sel, false); 3604 /* dclk_out */ 3605 vop2_mask_write(vop2, RK3568_VP0_DCLK_SEL + vp_offset, EN_MASK, 3606 RK3576_DCLK_OUT_SEL_SHIFT, post_dclk_out_sel, false); 3607 3608 if (output_if & VOP_OUTPUT_IF_RGB) { 3609 /* 0: dclk_core, 1: dclk_out */ 3610 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3611 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3612 3613 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3614 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3615 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3616 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3617 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3618 RK3576_IF_OUT_EN_SHIFT, 1, false); 3619 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3620 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3621 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3622 RK3576_IF_PIN_POL_SHIFT, val, false); 3623 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3624 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, dclk_inv); 3625 } 3626 3627 if (output_if & VOP_OUTPUT_IF_BT1120) { 3628 /* 0: dclk_core, 1: dclk_out */ 3629 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3630 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3631 3632 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3633 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3634 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3635 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3636 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3637 RK3576_IF_OUT_EN_SHIFT, 1, false); 3638 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3639 RK3576_BT1120_OUT_EN_SHIFT, 1, false); 3640 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3641 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3642 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3643 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3644 yc_swap = is_yc_swap(conn_state->bus_format); 3645 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3646 RK3576_BT1120_YC_SWAP_SHIFT, yc_swap, false); 3647 } 3648 3649 if (output_if & VOP_OUTPUT_IF_BT656) { 3650 /* 0: dclk_core, 1: dclk_out */ 3651 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3652 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3653 3654 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3655 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3656 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3657 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3658 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3659 RK3576_IF_OUT_EN_SHIFT, 1, false); 3660 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3661 RK3576_BT656_OUT_EN_SHIFT, 1, false); 3662 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3663 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3664 vop2_grf_writel(vop2, vop2->ioc_grf, RK3576_VCCIO_IOC_MISC_CON8, EN_MASK, 3665 RK3576_IOC_VOP_DCLK_INV_SEL_SHIFT, !dclk_inv); 3666 yc_swap = is_yc_swap(conn_state->bus_format); 3667 vop2_mask_write(vop2, RK3576_RGB_IF_CTRL, EN_MASK, 3668 RK3576_BT656_YC_SWAP_SHIFT, yc_swap, false); 3669 } 3670 3671 if (output_if & VOP_OUTPUT_IF_MIPI0) { 3672 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3673 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3674 /* 0: div2, 1: div4 */ 3675 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3676 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3677 3678 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3679 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3680 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3681 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3682 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3683 RK3576_IF_OUT_EN_SHIFT, 1, false); 3684 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3685 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3686 /* 3687 * RK3576 DSI CTRL hsync/vsync polarity is positive and can't update, 3688 * so set VOP hsync/vsync polarity as positive by default. 3689 */ 3690 if (vop2->version == VOP_VERSION_RK3576) 3691 val = BIT(HSYNC_POSITIVE) | BIT(VSYNC_POSITIVE); 3692 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3693 RK3576_IF_PIN_POL_SHIFT, val, false); 3694 3695 if (conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE) 3696 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3697 RK3576_MIPI_CMD_MODE_SHIFT, 1, false); 3698 3699 if (conn_state->hold_mode) { 3700 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3701 EDPI_TE_EN, !cstate->soft_te, false); 3702 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3703 EDPI_WMS_HOLD_EN, 1, false); 3704 } 3705 } 3706 3707 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 3708 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3709 MIPI_DUAL_EN_SHIFT, 1, false); 3710 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3711 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3712 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3713 switch (conn_state->type) { 3714 case DRM_MODE_CONNECTOR_DisplayPort: 3715 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3716 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3717 break; 3718 case DRM_MODE_CONNECTOR_eDP: 3719 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3720 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3721 break; 3722 case DRM_MODE_CONNECTOR_HDMIA: 3723 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3724 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3725 break; 3726 case DRM_MODE_CONNECTOR_DSI: 3727 vop2_mask_write(vop2, RK3576_MIPI0_IF_CTRL, EN_MASK, 3728 RK3576_IF_SPLIT_EN_SHIFT, 1, false); 3729 break; 3730 default: 3731 break; 3732 } 3733 } 3734 3735 if (output_if & VOP_OUTPUT_IF_eDP0) { 3736 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3737 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3738 /* 0: dclk, 1: port0_dclk */ 3739 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3740 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3741 3742 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3743 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3744 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3745 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3746 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, EN_MASK, 3747 RK3576_IF_OUT_EN_SHIFT, 1, false); 3748 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3749 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3750 vop2_mask_write(vop2, RK3576_EDP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3751 RK3576_IF_PIN_POL_SHIFT, val, false); 3752 } 3753 3754 if (output_if & VOP_OUTPUT_IF_HDMI0) { 3755 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3756 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3757 /* 0: div2, 1: div4 */ 3758 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3759 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3760 3761 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3762 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3763 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3764 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3765 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, EN_MASK, 3766 RK3576_IF_OUT_EN_SHIFT, 1, false); 3767 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3768 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3769 vop2_mask_write(vop2, RK3576_HDMI0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3770 RK3576_IF_PIN_POL_SHIFT, val, false); 3771 } 3772 3773 if (output_if & VOP_OUTPUT_IF_DP0) { 3774 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3775 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3776 /* 0: no div, 1: div2 */ 3777 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3778 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3779 3780 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3781 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3782 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3783 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3784 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, EN_MASK, 3785 RK3576_IF_OUT_EN_SHIFT, 1, false); 3786 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3787 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3788 vop2_mask_write(vop2, RK3576_DP0_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3789 RK3576_IF_PIN_POL_SHIFT, val, false); 3790 } 3791 3792 if (output_if & VOP_OUTPUT_IF_DP1) { 3793 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3794 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3795 /* 0: no div, 1: div2 */ 3796 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3797 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3798 3799 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3800 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3801 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3802 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3803 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, EN_MASK, 3804 RK3576_IF_OUT_EN_SHIFT, 1, false); 3805 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3806 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3807 vop2_mask_write(vop2, RK3576_DP1_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3808 RK3576_IF_PIN_POL_SHIFT, val, false); 3809 } 3810 3811 if (output_if & VOP_OUTPUT_IF_DP2) { 3812 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_DCLK_SEL_MASK, 3813 RK3576_IF_DCLK_SEL_SHIFT, interface_dclk_sel, false); 3814 /* 0: no div, 1: div2 */ 3815 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIX_CLK_SEL_MASK, 3816 RK3576_IF_PIX_CLK_SEL_SHIFT, interface_pix_clk_sel, false); 3817 3818 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3819 RK3576_IF_REGDONE_IMD_EN_SHIFT, 1, false); 3820 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3821 RK3576_IF_CLK_OUT_EN_SHIFT, 1, false); 3822 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, EN_MASK, 3823 RK3576_IF_OUT_EN_SHIFT, 1, false); 3824 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PORT_SEL_MASK, 3825 RK3576_IF_PORT_SEL_SHIFT, cstate->crtc_id, false); 3826 vop2_mask_write(vop2, RK3576_DP2_IF_CTRL, RK3576_IF_PIN_POL_MASK, 3827 RK3576_IF_PIN_POL_SHIFT, val, false); 3828 } 3829 3830 return mode->crtc_clock; 3831 } 3832 3833 static void rk3568_vop2_setup_dual_channel_if(struct display_state *state) 3834 { 3835 struct crtc_state *cstate = &state->crtc_state; 3836 struct connector_state *conn_state = &state->conn_state; 3837 struct vop2 *vop2 = cstate->private; 3838 u32 vp_offset = (cstate->crtc_id * 0x100); 3839 3840 if (conn_state->output_flags & 3841 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) { 3842 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3843 LVDS_DUAL_EN_SHIFT, 1, false); 3844 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3845 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 0, false); 3846 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) 3847 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3848 LVDS_DUAL_SWAP_EN_SHIFT, 1, false); 3849 3850 return; 3851 } 3852 3853 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3854 MIPI_DUAL_EN_SHIFT, 1, false); 3855 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DATA_SWAP) { 3856 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, EN_MASK, 3857 MIPI_DUAL_SWAP_EN_SHIFT, 1, false); 3858 } 3859 3860 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3861 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3862 LVDS_DUAL_EN_SHIFT, 1, false); 3863 vop2_mask_write(vop2, RK3568_DSP_IF_CTRL, EN_MASK, 3864 LVDS_DUAL_LEFT_RIGHT_EN_SHIFT, 1, false); 3865 } 3866 } 3867 3868 static unsigned long rk3568_vop2_if_cfg(struct display_state *state) 3869 { 3870 struct crtc_state *cstate = &state->crtc_state; 3871 struct connector_state *conn_state = &state->conn_state; 3872 struct drm_display_mode *mode = &conn_state->mode; 3873 struct vop2 *vop2 = cstate->private; 3874 bool dclk_inv; 3875 u32 val; 3876 3877 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 3878 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 3879 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 3880 3881 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 3882 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3883 1, false); 3884 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3885 RGB_MUX_SHIFT, cstate->crtc_id, false); 3886 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3887 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3888 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3889 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 3890 } 3891 3892 if (conn_state->output_if & VOP_OUTPUT_IF_BT1120) { 3893 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 3894 1, false); 3895 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, 3896 BT1120_EN_SHIFT, 1, false); 3897 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3898 RGB_MUX_SHIFT, cstate->crtc_id, false); 3899 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3900 GRF_BT1120_CLK_INV_SHIFT, !dclk_inv); 3901 } 3902 3903 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 3904 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 3905 1, false); 3906 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3907 RGB_MUX_SHIFT, cstate->crtc_id, false); 3908 vop2_grf_writel(vop2, vop2->grf, RK3568_GRF_VO_CON1, EN_MASK, 3909 GRF_BT656_CLK_INV_SHIFT, !dclk_inv); 3910 } 3911 3912 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 3913 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 3914 1, false); 3915 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3916 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 3917 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3918 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3919 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3920 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3921 } 3922 3923 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS1) { 3924 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS1_EN_SHIFT, 3925 1, false); 3926 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3927 LVDS1_MUX_SHIFT, cstate->crtc_id, false); 3928 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_RGB_LVDS_PIN_POL_MASK, 3929 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 3930 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3931 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 3932 } 3933 3934 3935 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 3936 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 3937 1, false); 3938 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3939 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 3940 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3941 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3942 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3943 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3944 } 3945 3946 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI1) { 3947 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI1_EN_SHIFT, 3948 1, false); 3949 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3950 MIPI1_MUX_SHIFT, cstate->crtc_id, false); 3951 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3952 IF_CRTL_MIPI_DCLK_POL_SHIT, dclk_inv, false); 3953 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_MIPI_PIN_POL_MASK, 3954 IF_CTRL_MIPI_PIN_POL_SHIFT, val, false); 3955 } 3956 3957 if (conn_state->output_flags & 3958 ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE || 3959 conn_state->output_flags & 3960 ROCKCHIP_OUTPUT_DUAL_CHANNEL_ODD_EVEN_MODE) 3961 rk3568_vop2_setup_dual_channel_if(state); 3962 3963 if (conn_state->output_if & VOP_OUTPUT_IF_eDP0) { 3964 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, EDP0_EN_SHIFT, 3965 1, false); 3966 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3967 EDP0_MUX_SHIFT, cstate->crtc_id, false); 3968 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3969 IF_CRTL_EDP_DCLK_POL_SHIT, dclk_inv, false); 3970 vop2_mask_write(vop2, RK3568_DSP_IF_POL, IF_CTRL_EDP_PIN_POL_MASK, 3971 IF_CTRL_EDP_PIN_POL_SHIFT, val, false); 3972 } 3973 3974 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 3975 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 3976 1, false); 3977 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 3978 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 3979 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 3980 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 3981 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 3982 IF_CRTL_HDMI_PIN_POL_MASK, 3983 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 3984 } 3985 3986 return mode->crtc_clock; 3987 } 3988 3989 static unsigned long rk3562_vop2_if_cfg(struct display_state *state) 3990 { 3991 struct crtc_state *cstate = &state->crtc_state; 3992 struct connector_state *conn_state = &state->conn_state; 3993 struct drm_display_mode *mode = &conn_state->mode; 3994 struct vop2 *vop2 = cstate->private; 3995 bool dclk_inv; 3996 u32 vp_offset = (cstate->crtc_id * 0x100); 3997 u32 val; 3998 3999 dclk_inv = (conn_state->bus_flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE) ? 1 : 0; 4000 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4001 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4002 4003 if (conn_state->output_if & VOP_OUTPUT_IF_RGB) { 4004 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, RGB_EN_SHIFT, 4005 1, false); 4006 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4007 RGB_MUX_SHIFT, cstate->crtc_id, false); 4008 vop2_grf_writel(vop2, vop2->grf, RK3562_GRF_IOC_VO_IO_CON, EN_MASK, 4009 GRF_RGB_DCLK_INV_SHIFT, dclk_inv); 4010 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4011 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4012 } 4013 4014 if (conn_state->output_if & VOP_OUTPUT_IF_LVDS0) { 4015 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, LVDS0_EN_SHIFT, 4016 1, false); 4017 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4018 LVDS0_MUX_SHIFT, cstate->crtc_id, false); 4019 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4020 IF_CTRL_RGB_LVDS_DCLK_POL_SHIFT, dclk_inv, false); 4021 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4022 IF_CTRL_RGB_LVDS_PIN_POL_SHIFT, val, false); 4023 } 4024 4025 if (conn_state->output_if & VOP_OUTPUT_IF_MIPI0) { 4026 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, MIPI0_EN_SHIFT, 4027 1, false); 4028 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4029 MIPI0_MUX_SHIFT, cstate->crtc_id, false); 4030 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4031 RK3562_MIPI_DCLK_POL_SHIFT, dclk_inv, false); 4032 vop2_mask_write(vop2, RK3568_DSP_IF_POL, RK3562_IF_PIN_POL_MASK, 4033 RK3562_MIPI_PIN_POL_SHIFT, val, false); 4034 4035 if (conn_state->hold_mode) { 4036 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4037 EN_MASK, EDPI_TE_EN, !cstate->soft_te, false); 4038 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4039 EN_MASK, EDPI_WMS_HOLD_EN, 1, false); 4040 } 4041 } 4042 4043 return mode->crtc_clock; 4044 } 4045 4046 static unsigned long rk3528_vop2_if_cfg(struct display_state *state) 4047 { 4048 struct crtc_state *cstate = &state->crtc_state; 4049 struct connector_state *conn_state = &state->conn_state; 4050 struct drm_display_mode *mode = &conn_state->mode; 4051 struct vop2 *vop2 = cstate->private; 4052 u32 val; 4053 4054 val = (mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : BIT(HSYNC_POSITIVE); 4055 val |= (mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : BIT(VSYNC_POSITIVE); 4056 4057 if (conn_state->output_if & VOP_OUTPUT_IF_BT656) { 4058 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, BT656_EN_SHIFT, 4059 1, false); 4060 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4061 RGB_MUX_SHIFT, cstate->crtc_id, false); 4062 } 4063 4064 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) { 4065 vop2_mask_write(vop2, RK3568_DSP_IF_EN, EN_MASK, HDMI0_EN_SHIFT, 4066 1, false); 4067 vop2_mask_write(vop2, RK3568_DSP_IF_EN, IF_MUX_MASK, 4068 HDMI0_MUX_SHIFT, cstate->crtc_id, false); 4069 vop2_mask_write(vop2, RK3568_DSP_IF_POL, EN_MASK, 4070 IF_CRTL_HDMI_DCLK_POL_SHIT, 1, false); 4071 vop2_mask_write(vop2, RK3568_DSP_IF_POL, 4072 IF_CRTL_HDMI_PIN_POL_MASK, 4073 IF_CRTL_HDMI_PIN_POL_SHIT, val, false); 4074 } 4075 4076 return mode->crtc_clock; 4077 } 4078 4079 static void vop2_post_color_swap(struct display_state *state) 4080 { 4081 struct crtc_state *cstate = &state->crtc_state; 4082 struct connector_state *conn_state = &state->conn_state; 4083 struct vop2 *vop2 = cstate->private; 4084 u32 vp_offset = (cstate->crtc_id * 0x100); 4085 u32 output_type = conn_state->type; 4086 u32 data_swap = 0; 4087 4088 if (is_uv_swap(state) || is_rb_swap(state)) 4089 data_swap = DSP_RB_SWAP; 4090 4091 if ((vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576)) { 4092 if ((output_type == DRM_MODE_CONNECTOR_HDMIA || 4093 output_type == DRM_MODE_CONNECTOR_DisplayPort) && 4094 (conn_state->bus_format == MEDIA_BUS_FMT_YUV8_1X24 || 4095 conn_state->bus_format == MEDIA_BUS_FMT_YUV10_1X30)) 4096 data_swap |= DSP_RG_SWAP; 4097 } 4098 4099 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, 4100 DATA_SWAP_MASK, DATA_SWAP_SHIFT, data_swap, false); 4101 } 4102 4103 static void vop2_clk_set_parent(struct clk *clk, struct clk *parent) 4104 { 4105 int ret = 0; 4106 4107 if (parent->dev) 4108 ret = clk_set_parent(clk, parent); 4109 if (ret < 0) 4110 debug("failed to set %s as parent for %s\n", 4111 parent->dev->name, clk->dev->name); 4112 } 4113 4114 static ulong vop2_clk_set_rate(struct clk *clk, ulong rate) 4115 { 4116 int ret = 0; 4117 4118 if (clk->dev) 4119 ret = clk_set_rate(clk, rate); 4120 if (ret < 0) 4121 debug("failed to set %s rate %lu \n", clk->dev->name, rate); 4122 4123 return ret; 4124 } 4125 4126 static void vop2_calc_dsc_cru_cfg(struct display_state *state, 4127 int *dsc_txp_clk_div, int *dsc_pxl_clk_div, 4128 int *dsc_cds_clk_div, u64 dclk_rate) 4129 { 4130 struct crtc_state *cstate = &state->crtc_state; 4131 4132 *dsc_txp_clk_div = dclk_rate / cstate->dsc_txp_clk_rate; 4133 *dsc_pxl_clk_div = dclk_rate / cstate->dsc_pxl_clk_rate; 4134 *dsc_cds_clk_div = dclk_rate / cstate->dsc_cds_clk_rate; 4135 4136 *dsc_txp_clk_div = ilog2(*dsc_txp_clk_div); 4137 *dsc_pxl_clk_div = ilog2(*dsc_pxl_clk_div); 4138 *dsc_cds_clk_div = ilog2(*dsc_cds_clk_div); 4139 } 4140 4141 static void vop2_load_pps(struct display_state *state, struct vop2 *vop2, u8 dsc_id) 4142 { 4143 struct crtc_state *cstate = &state->crtc_state; 4144 struct drm_dsc_picture_parameter_set *pps = &cstate->pps; 4145 struct drm_dsc_picture_parameter_set config_pps; 4146 const struct vop2_data *vop2_data = vop2->data; 4147 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4148 u32 *pps_val = (u32 *)&config_pps; 4149 u32 decoder_regs_offset = (dsc_id * 0x100); 4150 int i = 0; 4151 4152 memcpy(&config_pps, pps, sizeof(config_pps)); 4153 4154 if ((config_pps.pps_3 & 0xf) > dsc_data->max_linebuf_depth) { 4155 config_pps.pps_3 &= 0xf0; 4156 config_pps.pps_3 |= dsc_data->max_linebuf_depth; 4157 printf("DSC%d max_linebuf_depth is: %d, current set value is: %d\n", 4158 dsc_id, dsc_data->max_linebuf_depth, config_pps.pps_3 & 0xf); 4159 } 4160 4161 for (i = 0; i < DSC_NUM_BUF_RANGES; i++) { 4162 config_pps.rc_range_parameters[i] = 4163 (pps->rc_range_parameters[i] >> 3 & 0x1f) | 4164 ((pps->rc_range_parameters[i] >> 14 & 0x3) << 5) | 4165 ((pps->rc_range_parameters[i] >> 0 & 0x7) << 7) | 4166 ((pps->rc_range_parameters[i] >> 8 & 0x3f) << 10); 4167 } 4168 4169 for (i = 0; i < ROCKCHIP_DSC_PPS_SIZE_BYTE / 4; i++) 4170 vop2_writel(vop2, RK3588_DSC_8K_PPS0_3 + decoder_regs_offset + i * 4, *pps_val++); 4171 } 4172 4173 static void vop2_dsc_enable(struct display_state *state, struct vop2 *vop2, u8 dsc_id, u64 dclk_rate) 4174 { 4175 struct connector_state *conn_state = &state->conn_state; 4176 struct drm_display_mode *mode = &conn_state->mode; 4177 struct crtc_state *cstate = &state->crtc_state; 4178 struct rockchip_dsc_sink_cap *dsc_sink_cap = &cstate->dsc_sink_cap; 4179 const struct vop2_data *vop2_data = vop2->data; 4180 const struct vop2_dsc_data *dsc_data = &vop2_data->dsc[dsc_id]; 4181 bool mipi_ds_mode = false; 4182 u8 dsc_interface_mode = 0; 4183 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4184 u16 hdisplay = mode->crtc_hdisplay; 4185 u16 htotal = mode->crtc_htotal; 4186 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4187 u16 vdisplay = mode->crtc_vdisplay; 4188 u16 vtotal = mode->crtc_vtotal; 4189 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4190 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4191 u16 vact_end = vact_st + vdisplay; 4192 u32 ctrl_regs_offset = (dsc_id * 0x30); 4193 u32 decoder_regs_offset = (dsc_id * 0x100); 4194 int dsc_txp_clk_div = 0; 4195 int dsc_pxl_clk_div = 0; 4196 int dsc_cds_clk_div = 0; 4197 int val = 0; 4198 4199 if (!vop2->data->nr_dscs) { 4200 printf("Unsupported DSC\n"); 4201 return; 4202 } 4203 4204 if (cstate->dsc_slice_num > dsc_data->max_slice_num) 4205 printf("DSC%d supported max slice is: %d, current is: %d\n", 4206 dsc_data->id, dsc_data->max_slice_num, cstate->dsc_slice_num); 4207 4208 if (dsc_data->pd_id) { 4209 if (vop2_power_domain_on(vop2, dsc_data->pd_id)) 4210 printf("open dsc%d pd fail\n", dsc_id); 4211 } 4212 4213 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, EN_MASK, 4214 SCAN_TIMING_PARA_IMD_EN_SHIFT, 1, false); 4215 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PORT_SEL_MASK, 4216 DSC_PORT_SEL_SHIFT, cstate->crtc_id, false); 4217 if (conn_state->output_if & (VOP_OUTPUT_IF_HDMI0 | VOP_OUTPUT_IF_HDMI1)) { 4218 dsc_interface_mode = VOP_DSC_IF_HDMI; 4219 } else { 4220 mipi_ds_mode = !!(conn_state->output_flags & ROCKCHIP_OUTPUT_MIPI_DS_MODE); 4221 if (mipi_ds_mode) 4222 dsc_interface_mode = VOP_DSC_IF_MIPI_DS_MODE; 4223 else 4224 dsc_interface_mode = VOP_DSC_IF_MIPI_VIDEO_MODE; 4225 } 4226 4227 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4228 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4229 DSC_MAN_MODE_SHIFT, 0, false); 4230 else 4231 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_MAN_MODE_MASK, 4232 DSC_MAN_MODE_SHIFT, 1, false); 4233 4234 vop2_calc_dsc_cru_cfg(state, &dsc_txp_clk_div, &dsc_pxl_clk_div, &dsc_cds_clk_div, dclk_rate); 4235 4236 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_INTERFACE_MODE_MASK, 4237 DSC_INTERFACE_MODE_SHIFT, dsc_interface_mode, false); 4238 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PIXEL_NUM_MASK, 4239 DSC_PIXEL_NUM_SHIFT, cstate->dsc_pixel_num >> 1, false); 4240 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_TXP_CLK_DIV_MASK, 4241 DSC_TXP_CLK_DIV_SHIFT, dsc_txp_clk_div, false); 4242 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_PXL_CLK_DIV_MASK, 4243 DSC_PXL_CLK_DIV_SHIFT, dsc_pxl_clk_div, false); 4244 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4245 DSC_CDS_CLK_DIV_SHIFT, dsc_cds_clk_div, false); 4246 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, EN_MASK, 4247 DSC_SCAN_EN_SHIFT, !mipi_ds_mode, false); 4248 vop2_mask_write(vop2, RK3588_DSC_8K_SYS_CTRL + ctrl_regs_offset, DSC_CDS_CLK_DIV_MASK, 4249 DSC_HALT_EN_SHIFT, mipi_ds_mode, false); 4250 4251 if (!mipi_ds_mode) { 4252 u16 dsc_hsync, dsc_htotal, dsc_hact_st, dsc_hact_end; 4253 u32 target_bpp = dsc_sink_cap->target_bits_per_pixel_x16; 4254 u64 dsc_cds_rate = cstate->dsc_cds_clk_rate; 4255 u32 v_pixclk_mhz = mode->crtc_clock / 1000; /* video timing pixclk */ 4256 u32 dly_num, dsc_cds_rate_mhz, val = 0; 4257 int k = 1; 4258 4259 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) 4260 k = 2; 4261 4262 if (target_bpp >> 4 < dsc_data->min_bits_per_pixel) 4263 printf("Unsupported bpp less than: %d\n", dsc_data->min_bits_per_pixel); 4264 4265 /* 4266 * dly_num = delay_line_num * T(one-line) / T (dsc_cds) 4267 * T (one-line) = 1/v_pixclk_mhz * htotal = htotal/v_pixclk_mhz 4268 * T (dsc_cds) = 1 / dsc_cds_rate_mhz 4269 * 4270 * HDMI: 4271 * delay_line_num: according the pps initial_xmit_delay to adjust vop dsc delay 4272 * delay_line_num = 4 - BPP / 8 4273 * = (64 - target_bpp / 8) / 16 4274 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4275 * 4276 * MIPI DSI[4320 and 9216 is buffer size for DSC]: 4277 * DSC0:delay_line_num = 4320 * 8 / slince_num / chunk_size; 4278 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4279 * DSC1:delay_line_num = 9216 * 2 / slince_num / chunk_size; 4280 * delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4281 * dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num 4282 */ 4283 do_div(dsc_cds_rate, 1000000); /* hz to Mhz */ 4284 dsc_cds_rate_mhz = dsc_cds_rate; 4285 dsc_hsync = hsync_len / 2; 4286 if (dsc_interface_mode == VOP_DSC_IF_HDMI) { 4287 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * (64 - target_bpp / 8) / 16; 4288 } else { 4289 int dsc_buf_size = dsc_id == 0 ? 4320 * 8 : 9216 * 2; 4290 int delay_line_num = dsc_buf_size / cstate->dsc_slice_num / 4291 be16_to_cpu(cstate->pps.chunk_size); 4292 4293 delay_line_num = delay_line_num > 5 ? 5 : delay_line_num; 4294 dly_num = htotal * dsc_cds_rate_mhz / v_pixclk_mhz * delay_line_num; 4295 4296 /* The dsc mipi video mode dsc_hsync minimum size is 8 pixels */ 4297 if (dsc_hsync < 8) 4298 dsc_hsync = 8; 4299 } 4300 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_MODE_MASK, 4301 DSC_INIT_DLY_MODE_SHIFT, 0, false); 4302 vop2_mask_write(vop2, RK3588_DSC_8K_INIT_DLY + ctrl_regs_offset, DSC_INIT_DLY_NUM_MASK, 4303 DSC_INIT_DLY_NUM_SHIFT, dly_num, false); 4304 4305 /* 4306 * htotal / dclk_core = dsc_htotal /cds_clk 4307 * 4308 * dclk_core = DCLK / (1 << dclk_core->div_val) 4309 * cds_clk = txp_clk / (1 << dsc_cds_clk->div_val) 4310 * txp_clk = DCLK / (1 << dsc_txp_clk->div_val) 4311 * 4312 * dsc_htotal = htotal * (1 << dclk_core->div_val) / 4313 * ((1 << dsc_txp_clk->div_val) * (1 << dsc_cds_clk->div_val)) 4314 */ 4315 dsc_htotal = htotal * (1 << cstate->dclk_core_div) / 4316 ((1 << dsc_txp_clk_div) * (1 << dsc_cds_clk_div)); 4317 val = dsc_htotal << 16 | dsc_hsync; 4318 vop2_mask_write(vop2, RK3588_DSC_8K_HTOTAL_HS_END + ctrl_regs_offset, DSC_HTOTAL_PW_MASK, 4319 DSC_HTOTAL_PW_SHIFT, val, false); 4320 4321 dsc_hact_st = hact_st / 2; 4322 dsc_hact_end = (hdisplay / k * target_bpp >> 4) / 24 + dsc_hact_st; 4323 val = dsc_hact_end << 16 | dsc_hact_st; 4324 vop2_mask_write(vop2, RK3588_DSC_8K_HACT_ST_END + ctrl_regs_offset, DSC_HACT_ST_END_MASK, 4325 DSC_HACT_ST_END_SHIFT, val, false); 4326 4327 vop2_mask_write(vop2, RK3588_DSC_8K_VTOTAL_VS_END + ctrl_regs_offset, DSC_VTOTAL_PW_MASK, 4328 DSC_VTOTAL_PW_SHIFT, vtotal << 16 | vsync_len, false); 4329 vop2_mask_write(vop2, RK3588_DSC_8K_VACT_ST_END + ctrl_regs_offset, DSC_VACT_ST_END_MASK, 4330 DSC_VACT_ST_END_SHIFT, vact_end << 16 | vact_st, false); 4331 } 4332 4333 vop2_mask_write(vop2, RK3588_DSC_8K_RST + ctrl_regs_offset, RST_DEASSERT_MASK, 4334 RST_DEASSERT_SHIFT, 1, false); 4335 udelay(10); 4336 4337 val |= DSC_CTRL0_DEF_CON | (ilog2(cstate->dsc_slice_num) << DSC_NSLC_SHIFT) | 4338 ((dsc_sink_cap->version_minor == 2 ? 1 : 0) << DSC_IFEP_SHIFT); 4339 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4340 4341 vop2_load_pps(state, vop2, dsc_id); 4342 4343 val |= (1 << DSC_PPS_UPD_SHIFT); 4344 vop2_writel(vop2, RK3588_DSC_8K_CTRL0 + decoder_regs_offset, val); 4345 4346 printf("DSC%d: txp:%lld div:%d, pxl:%lld div:%d, dsc:%lld div:%d\n", 4347 dsc_id, 4348 cstate->dsc_txp_clk_rate, dsc_txp_clk_div, 4349 cstate->dsc_pxl_clk_rate, dsc_pxl_clk_div, 4350 cstate->dsc_cds_clk_rate, dsc_cds_clk_div); 4351 } 4352 4353 static bool is_extend_pll(struct display_state *state, struct udevice **clk_dev) 4354 { 4355 struct crtc_state *cstate = &state->crtc_state; 4356 struct vop2 *vop2 = cstate->private; 4357 struct udevice *vp_dev, *dev; 4358 struct ofnode_phandle_args args; 4359 char vp_name[10]; 4360 int ret; 4361 4362 if (vop2->version != VOP_VERSION_RK3588 && vop2->version != VOP_VERSION_RK3576) 4363 return false; 4364 4365 sprintf(vp_name, "port@%d", cstate->crtc_id); 4366 if (uclass_find_device_by_name(UCLASS_VIDEO_CRTC, vp_name, &vp_dev)) { 4367 debug("warn: can't get vp device\n"); 4368 return false; 4369 } 4370 4371 ret = dev_read_phandle_with_args(vp_dev, "assigned-clock-parents", "#clock-cells", 0, 4372 0, &args); 4373 if (ret) { 4374 debug("assigned-clock-parents's node not define\n"); 4375 return false; 4376 } 4377 4378 if (uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &dev)) { 4379 debug("warn: can't get clk device\n"); 4380 return false; 4381 } 4382 4383 if (!strcmp(dev->name, "hdmiphypll_clk0") || !strcmp(dev->name, "hdmiphypll_clk1")) { 4384 printf("%s: clk dev :%s: vp port:%s\n", __func__, dev->name, vp_dev->name); 4385 if (clk_dev) 4386 *clk_dev = dev; 4387 return true; 4388 } 4389 4390 return false; 4391 } 4392 4393 static void vop3_mcu_mode_setup(struct display_state *state) 4394 { 4395 struct crtc_state *cstate = &state->crtc_state; 4396 struct vop2 *vop2 = cstate->private; 4397 u32 vp_offset = (cstate->crtc_id * 0x100); 4398 4399 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4400 MCU_TYPE_SHIFT, 1, false); 4401 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4402 MCU_HOLD_MODE_SHIFT, 1, false); 4403 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4404 MCU_PIX_TOTAL_SHIFT, cstate->mcu_timing.mcu_pix_total, false); 4405 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4406 MCU_CS_PST_SHIFT, cstate->mcu_timing.mcu_cs_pst, false); 4407 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4408 MCU_CS_PEND_SHIFT, cstate->mcu_timing.mcu_cs_pend, false); 4409 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4410 MCU_RW_PST_SHIFT, cstate->mcu_timing.mcu_rw_pst, false); 4411 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4412 MCU_RW_PEND_SHIFT, cstate->mcu_timing.mcu_rw_pend, false); 4413 } 4414 4415 static void vop3_mcu_bypass_mode_setup(struct display_state *state) 4416 { 4417 struct crtc_state *cstate = &state->crtc_state; 4418 struct vop2 *vop2 = cstate->private; 4419 u32 vp_offset = (cstate->crtc_id * 0x100); 4420 4421 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4422 MCU_TYPE_SHIFT, 1, false); 4423 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4424 MCU_HOLD_MODE_SHIFT, 1, false); 4425 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_PIX_TOTAL_MASK, 4426 MCU_PIX_TOTAL_SHIFT, 53, false); 4427 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PST_MASK, 4428 MCU_CS_PST_SHIFT, 6, false); 4429 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_CS_PEND_MASK, 4430 MCU_CS_PEND_SHIFT, 48, false); 4431 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PST_MASK, 4432 MCU_RW_PST_SHIFT, 12, false); 4433 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, MCU_RW_PEND_MASK, 4434 MCU_RW_PEND_SHIFT, 30, false); 4435 } 4436 4437 static int rockchip_vop2_send_mcu_cmd(struct display_state *state, u32 type, u32 value) 4438 { 4439 struct crtc_state *cstate = &state->crtc_state; 4440 struct connector_state *conn_state = &state->conn_state; 4441 struct drm_display_mode *mode = &conn_state->mode; 4442 struct vop2 *vop2 = cstate->private; 4443 u32 vp_offset = (cstate->crtc_id * 0x100); 4444 4445 /* 4446 * 1.set mcu bypass mode timing. 4447 * 2.set dclk rate to 150M. 4448 */ 4449 if (type == MCU_SETBYPASS && value) { 4450 vop3_mcu_bypass_mode_setup(state); 4451 vop2_clk_set_rate(&cstate->dclk, 150000000); 4452 } 4453 4454 switch (type) { 4455 case MCU_WRCMD: 4456 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4457 MCU_RS_SHIFT, 0, false); 4458 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4459 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4460 value, false); 4461 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4462 MCU_RS_SHIFT, 1, false); 4463 break; 4464 case MCU_WRDATA: 4465 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4466 MCU_RS_SHIFT, 1, false); 4467 vop2_mask_write(vop2, RK3562_VP0_MCU_RW_BYPASS_PORT + vp_offset, 4468 MCU_WRITE_DATA_BYPASS_MASK, MCU_WRITE_DATA_BYPASS_SHIFT, 4469 value, false); 4470 break; 4471 case MCU_SETBYPASS: 4472 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 4473 MCU_BYPASS_SHIFT, value ? 1 : 0, false); 4474 break; 4475 default: 4476 break; 4477 } 4478 4479 /* 4480 * 1.restore mcu data mode timing. 4481 * 2.restore dclk rate to crtc_clock. 4482 */ 4483 if (type == MCU_SETBYPASS && !value) { 4484 vop3_mcu_mode_setup(state); 4485 vop2_clk_set_rate(&cstate->dclk, mode->crtc_clock * 1000); 4486 } 4487 4488 return 0; 4489 } 4490 4491 static void vop2_dither_setup(struct vop2 *vop2, int bus_format, int crtc_id) 4492 { 4493 const struct vop2_data *vop2_data = vop2->data; 4494 const struct vop2_vp_data *vp_data = &vop2_data->vp_data[crtc_id]; 4495 u32 vp_offset = crtc_id * 0x100; 4496 bool pre_dither_down_en = false; 4497 4498 switch (bus_format) { 4499 case MEDIA_BUS_FMT_RGB565_1X16: 4500 case MEDIA_BUS_FMT_RGB565_2X8_LE: 4501 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4502 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4503 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4504 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB565, false); 4505 pre_dither_down_en = true; 4506 break; 4507 case MEDIA_BUS_FMT_RGB666_1X18: 4508 case MEDIA_BUS_FMT_RGB666_1X24_CPADHI: 4509 case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG: 4510 case MEDIA_BUS_FMT_RGB666_3X6: 4511 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4512 PRE_DITHER_DOWN_EN_SHIFT, true, false); 4513 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4514 DITHER_DOWN_MODE_SHIFT, RGB888_TO_RGB666, false); 4515 pre_dither_down_en = true; 4516 break; 4517 case MEDIA_BUS_FMT_YUYV8_1X16: 4518 case MEDIA_BUS_FMT_YUV8_1X24: 4519 case MEDIA_BUS_FMT_UYYVYY8_0_5X24: 4520 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4521 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4522 pre_dither_down_en = true; 4523 break; 4524 case MEDIA_BUS_FMT_YUYV10_1X20: 4525 case MEDIA_BUS_FMT_YUV10_1X30: 4526 case MEDIA_BUS_FMT_UYYVYY10_0_5X30: 4527 case MEDIA_BUS_FMT_RGB101010_1X30: 4528 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4529 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4530 pre_dither_down_en = false; 4531 break; 4532 case MEDIA_BUS_FMT_RGB888_3X8: 4533 case MEDIA_BUS_FMT_RGB888_DUMMY_4X8: 4534 case MEDIA_BUS_FMT_RGB888_1X24: 4535 case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG: 4536 case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA: 4537 default: 4538 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4539 PRE_DITHER_DOWN_EN_SHIFT, false, false); 4540 pre_dither_down_en = true; 4541 break; 4542 } 4543 4544 if (is_yuv_output(bus_format) && (vp_data->feature & VOP_FEATURE_POST_FRC_V2) == 0) 4545 pre_dither_down_en = false; 4546 4547 if ((vp_data->feature & VOP_FEATURE_POST_FRC_V2) && pre_dither_down_en) { 4548 if (vop2->version == VOP_VERSION_RK3576) { 4549 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_0 + vp_offset, 0x00000000); 4550 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_1 + vp_offset, 0x01000100); 4551 vop2_writel(vop2, RK3576_VP0_POST_DITHER_FRC_2 + vp_offset, 0x04030100); 4552 } 4553 4554 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4555 PRE_DITHER_DOWN_EN_SHIFT, 0, false); 4556 /* enable frc2.0 do 10->8 */ 4557 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4558 DITHER_DOWN_EN_SHIFT, 1, false); 4559 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4560 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_FRC, false); 4561 } else { 4562 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4563 PRE_DITHER_DOWN_EN_SHIFT, pre_dither_down_en, false); 4564 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, DITHER_DOWN_SEL_MASK, 4565 DITHER_DOWN_SEL_SHIFT, DITHER_DOWN_ALLEGRO, false); 4566 } 4567 } 4568 4569 static int rockchip_vop2_init(struct display_state *state) 4570 { 4571 struct crtc_state *cstate = &state->crtc_state; 4572 struct rockchip_vp *vp = &cstate->crtc->vps[cstate->crtc_id]; 4573 struct connector_state *conn_state = &state->conn_state; 4574 struct drm_display_mode *mode = &conn_state->mode; 4575 struct vop2 *vop2 = cstate->private; 4576 u16 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start; 4577 u16 hdisplay = mode->crtc_hdisplay; 4578 u16 htotal = mode->crtc_htotal; 4579 u16 hact_st = mode->crtc_htotal - mode->crtc_hsync_start; 4580 u16 hact_end = hact_st + hdisplay; 4581 u16 vdisplay = mode->crtc_vdisplay; 4582 u16 vtotal = mode->crtc_vtotal; 4583 u16 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start; 4584 u16 vact_st = mode->crtc_vtotal - mode->crtc_vsync_start; 4585 u16 vact_end = vact_st + vdisplay; 4586 bool yuv_overlay = false; 4587 u32 vp_offset = (cstate->crtc_id * 0x100); 4588 u32 line_flag_offset = (cstate->crtc_id * 4); 4589 u32 val, act_end; 4590 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 4591 u8 dclk_div_factor = 0; 4592 u8 vp_dclk_div = 1; 4593 char output_type_name[30] = {0}; 4594 #ifndef CONFIG_SPL_BUILD 4595 char dclk_name[9]; 4596 #endif 4597 struct clk hdmi0_phy_pll; 4598 struct clk hdmi1_phy_pll; 4599 struct clk hdmi_phy_pll; 4600 struct udevice *disp_dev; 4601 unsigned long dclk_rate = 0; 4602 int ret; 4603 4604 printf("VOP update mode to: %dx%d%s%d, type:%s for VP%d\n", 4605 mode->crtc_hdisplay, mode->vdisplay, 4606 mode->flags & DRM_MODE_FLAG_INTERLACE ? "i" : "p", 4607 mode->vrefresh, 4608 rockchip_get_output_if_name(conn_state->output_if, output_type_name), 4609 cstate->crtc_id); 4610 4611 if (mode->hdisplay > VOP2_MAX_VP_OUTPUT_WIDTH) { 4612 cstate->splice_mode = true; 4613 cstate->splice_crtc_id = vop2->data->vp_data[cstate->crtc_id].splice_vp_id; 4614 if (!cstate->splice_crtc_id) { 4615 printf("%s: Splice mode is unsupported by vp%d\n", 4616 __func__, cstate->crtc_id); 4617 return -EINVAL; 4618 } 4619 4620 vop2_mask_write(vop2, RK3568_SYS_LUT_PORT_SEL, EN_MASK, 4621 PORT_MERGE_EN_SHIFT, 1, false); 4622 } 4623 4624 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4625 RK3588_VP0_LINE_FLAG_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4626 vop2_mask_write(vop2, RK3588_SYS_VAR_FREQ_CTRL, EN_MASK, 4627 RK3588_VP0_ALMOST_FULL_OR_EN_SHIFT + cstate->crtc_id, 1, false); 4628 4629 if (vop2->data->vp_data[cstate->crtc_id].urgency) { 4630 u8 urgen_thl = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thl; 4631 u8 urgen_thh = vop2->data->vp_data[cstate->crtc_id].urgency->urgen_thh; 4632 4633 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL0_IMD, EN_MASK, 4634 AXI0_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4635 vop2_mask_write(vop2, RK3576_SYS_AXI_HURRY_CTRL1_IMD, EN_MASK, 4636 AXI1_PORT_URGENCY_EN_SHIFT + cstate->crtc_id, 1, false); 4637 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, EN_MASK, 4638 POST_URGENCY_EN_SHIFT, 1, false); 4639 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THL_MASK, 4640 POST_URGENCY_THL_SHIFT, urgen_thl, false); 4641 vop2_mask_write(vop2, RK3568_VP0_COLOR_BAR_CTRL + vp_offset, POST_URGENCY_THH_MASK, 4642 POST_URGENCY_THH_SHIFT, urgen_thh, false); 4643 } 4644 4645 vop2_initial(vop2, state); 4646 if (vop2->version == VOP_VERSION_RK3588) 4647 dclk_rate = rk3588_vop2_if_cfg(state); 4648 else if (vop2->version == VOP_VERSION_RK3576) 4649 dclk_rate = rk3576_vop2_if_cfg(state); 4650 else if (vop2->version == VOP_VERSION_RK3568) 4651 dclk_rate = rk3568_vop2_if_cfg(state); 4652 else if (vop2->version == VOP_VERSION_RK3562) 4653 dclk_rate = rk3562_vop2_if_cfg(state); 4654 else if (vop2->version == VOP_VERSION_RK3528) 4655 dclk_rate = rk3528_vop2_if_cfg(state); 4656 4657 if ((conn_state->output_mode == ROCKCHIP_OUT_MODE_AAAA && 4658 !(cstate->feature & VOP_FEATURE_OUTPUT_10BIT)) || 4659 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4660 conn_state->output_mode = ROCKCHIP_OUT_MODE_P888; 4661 4662 vop2_post_color_swap(state); 4663 4664 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, OUT_MODE_MASK, 4665 OUT_MODE_SHIFT, conn_state->output_mode, false); 4666 4667 vop2_dither_setup(vop2, conn_state->bus_format, cstate->crtc_id); 4668 if (cstate->splice_mode) 4669 vop2_dither_setup(vop2, conn_state->bus_format, cstate->splice_crtc_id); 4670 4671 yuv_overlay = is_yuv_output(conn_state->bus_format) ? 1 : 0; 4672 vop2_mask_write(vop2, RK3568_OVL_CTRL, EN_MASK, cstate->crtc_id, 4673 yuv_overlay, false); 4674 4675 cstate->yuv_overlay = yuv_overlay; 4676 4677 vop2_writel(vop2, RK3568_VP0_DSP_HTOTAL_HS_END + vp_offset, 4678 (htotal << 16) | hsync_len); 4679 val = hact_st << 16; 4680 val |= hact_end; 4681 vop2_writel(vop2, RK3568_VP0_DSP_HACT_ST_END + vp_offset, val); 4682 val = vact_st << 16; 4683 val |= vact_end; 4684 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END + vp_offset, val); 4685 if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 4686 u16 vact_st_f1 = vtotal + vact_st + 1; 4687 u16 vact_end_f1 = vact_st_f1 + vdisplay; 4688 4689 val = vact_st_f1 << 16 | vact_end_f1; 4690 vop2_writel(vop2, RK3568_VP0_DSP_VACT_ST_END_F1 + vp_offset, 4691 val); 4692 4693 val = vtotal << 16 | (vtotal + vsync_len); 4694 vop2_writel(vop2, RK3568_VP0_DSP_VS_ST_END_F1 + vp_offset, val); 4695 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4696 INTERLACE_EN_SHIFT, 1, false); 4697 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4698 DSP_FILED_POL, 1, false); 4699 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4700 P2I_EN_SHIFT, 1, false); 4701 vtotal += vtotal + 1; 4702 act_end = vact_end_f1; 4703 } else { 4704 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4705 INTERLACE_EN_SHIFT, 0, false); 4706 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4707 P2I_EN_SHIFT, 0, false); 4708 act_end = vact_end; 4709 } 4710 vop2_writel(vop2, RK3568_VP0_DSP_VTOTAL_VS_END + vp_offset, 4711 (vtotal << 16) | vsync_len); 4712 4713 if (vop2->version == VOP_VERSION_RK3528 || 4714 vop2->version == VOP_VERSION_RK3562 || 4715 vop2->version == VOP_VERSION_RK3568) { 4716 if (mode->flags & DRM_MODE_FLAG_DBLCLK || 4717 conn_state->output_if & VOP_OUTPUT_IF_BT656) 4718 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4719 CORE_DCLK_DIV_EN_SHIFT, 1, false); 4720 else 4721 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4722 CORE_DCLK_DIV_EN_SHIFT, 0, false); 4723 4724 if (conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) 4725 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4726 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0x3, false); 4727 else 4728 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 4729 DCLK_DIV2_MASK, DCLK_DIV2_SHIFT, 0, false); 4730 } 4731 4732 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4733 OVL_MODE_SEL_SHIFT + cstate->crtc_id, yuv_overlay, false); 4734 4735 if (yuv_overlay) 4736 val = 0x20010200; 4737 else 4738 val = 0; 4739 vop2_writel(vop2, RK3568_VP0_DSP_BG + vp_offset, val); 4740 if (cstate->splice_mode) { 4741 vop2_mask_write(vop2, RK3568_OVL_CTRL, OVL_MODE_SEL_MASK, 4742 OVL_MODE_SEL_SHIFT + cstate->splice_crtc_id, 4743 yuv_overlay, false); 4744 vop2_writel(vop2, RK3568_VP0_DSP_BG + (cstate->splice_crtc_id * 0x100), val); 4745 } 4746 4747 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4748 POST_DSP_OUT_R2Y_SHIFT, yuv_overlay, false); 4749 4750 if (vp->xmirror_en) 4751 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4752 DSP_X_MIR_EN_SHIFT, 1, false); 4753 4754 vop2_tv_config_update(state, vop2); 4755 vop2_post_config(state, vop2); 4756 if (cstate->feature & (VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC)) 4757 vop3_post_config(state, vop2); 4758 4759 if (cstate->dsc_enable) { 4760 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 4761 vop2_dsc_enable(state, vop2, 0, dclk_rate * 1000LL); 4762 vop2_dsc_enable(state, vop2, 1, dclk_rate * 1000LL); 4763 } else { 4764 vop2_dsc_enable(state, vop2, cstate->dsc_id, dclk_rate * 1000LL); 4765 } 4766 } 4767 4768 #ifndef CONFIG_SPL_BUILD 4769 snprintf(dclk_name, sizeof(dclk_name), "dclk_vp%d", cstate->crtc_id); 4770 ret = clk_get_by_name(cstate->dev, dclk_name, &cstate->dclk); 4771 if (ret) { 4772 printf("%s: Failed to get dclk ret=%d\n", __func__, ret); 4773 return ret; 4774 } 4775 #endif 4776 4777 ret = uclass_get_device_by_name(UCLASS_VIDEO, "display-subsystem", &disp_dev); 4778 if (!ret) { 4779 ret = clk_get_by_name(disp_dev, "hdmi0_phy_pll", &hdmi0_phy_pll); 4780 if (ret) 4781 debug("%s: hdmi0_phy_pll may not define\n", __func__); 4782 ret = clk_get_by_name(disp_dev, "hdmi1_phy_pll", &hdmi1_phy_pll); 4783 if (ret) 4784 debug("%s: hdmi1_phy_pll may not define\n", __func__); 4785 } else { 4786 hdmi0_phy_pll.dev = NULL; 4787 hdmi1_phy_pll.dev = NULL; 4788 debug("%s: Faile to find display-subsystem node\n", __func__); 4789 } 4790 4791 if (vop2->version == VOP_VERSION_RK3528) { 4792 struct ofnode_phandle_args args; 4793 4794 ret = dev_read_phandle_with_args(cstate->dev, "assigned-clock-parents", 4795 "#clock-cells", 0, 0, &args); 4796 if (!ret) { 4797 ret = uclass_find_device_by_ofnode(UCLASS_CLK, args.node, &hdmi0_phy_pll.dev); 4798 if (ret) { 4799 debug("warn: can't get clk device\n"); 4800 return ret; 4801 } 4802 } else { 4803 debug("assigned-clock-parents's node not define\n"); 4804 } 4805 } 4806 4807 if (vop2->version == VOP_VERSION_RK3576) 4808 vp_dclk_div = cstate->crtc->vps[cstate->crtc_id].dclk_div; 4809 4810 if (mode->crtc_clock < VOP2_MAX_DCLK_RATE) { 4811 if (conn_state->output_if & VOP_OUTPUT_IF_HDMI0) 4812 vop2_clk_set_parent(&cstate->dclk, &hdmi0_phy_pll); 4813 else if (conn_state->output_if & VOP_OUTPUT_IF_HDMI1) 4814 vop2_clk_set_parent(&cstate->dclk, &hdmi1_phy_pll); 4815 4816 /* 4817 * uboot clk driver won't set dclk parent's rate when use 4818 * hdmi phypll as dclk source. 4819 * So set dclk rate is meaningless. Set hdmi phypll rate 4820 * directly. 4821 */ 4822 if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI0) && hdmi0_phy_pll.dev) { 4823 ret = vop2_clk_set_rate(&hdmi0_phy_pll, dclk_rate / vp_dclk_div * 1000); 4824 } else if ((conn_state->output_if & VOP_OUTPUT_IF_HDMI1) && hdmi1_phy_pll.dev) { 4825 ret = vop2_clk_set_rate(&hdmi1_phy_pll, dclk_rate / vp_dclk_div * 1000); 4826 } else { 4827 if (is_extend_pll(state, &hdmi_phy_pll.dev)) { 4828 ret = vop2_clk_set_rate(&hdmi_phy_pll, 4829 dclk_rate / vp_dclk_div * 1000); 4830 } else { 4831 #ifndef CONFIG_SPL_BUILD 4832 ret = vop2_clk_set_rate(&cstate->dclk, 4833 dclk_rate / vp_dclk_div * 1000); 4834 #else 4835 if (vop2->version == VOP_VERSION_RK3528) { 4836 void *cru_base = (void *)RK3528_CRU_BASE; 4837 4838 /* dclk src switch to hdmiphy pll */ 4839 writel((BIT(0) << 16) | BIT(0), cru_base + 0x450); 4840 rockchip_phy_set_pll(conn_state->connector->phy, dclk_rate * 1000); 4841 ret = dclk_rate * 1000; 4842 } 4843 #endif 4844 } 4845 } 4846 } else { 4847 if (is_extend_pll(state, &hdmi_phy_pll.dev)) 4848 ret = vop2_clk_set_rate(&hdmi_phy_pll, dclk_rate / vp_dclk_div * 1000); 4849 else 4850 ret = vop2_clk_set_rate(&cstate->dclk, dclk_rate / vp_dclk_div * 1000); 4851 } 4852 4853 if (IS_ERR_VALUE(ret)) { 4854 printf("%s: Failed to set vp%d dclk[%ld KHZ] ret=%d\n", 4855 __func__, cstate->crtc_id, dclk_rate, ret); 4856 return ret; 4857 } else { 4858 if (cstate->mcu_timing.mcu_pix_total) { 4859 mode->crtc_clock = roundup(ret, 1000) / 1000; 4860 } else { 4861 dclk_div_factor = mode->crtc_clock / dclk_rate; 4862 mode->crtc_clock = roundup(ret, 1000) * dclk_div_factor / 1000; 4863 } 4864 printf("VP%d set crtc_clock to %dKHz\n", cstate->crtc_id, mode->crtc_clock); 4865 } 4866 4867 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4868 RK3568_DSP_LINE_FLAG_NUM0_SHIFT, act_end, false); 4869 vop2_mask_write(vop2, RK3568_SYS_CTRL_LINE_FLAG0 + line_flag_offset, LINE_FLAG_NUM_MASK, 4870 RK3568_DSP_LINE_FLAG_NUM1_SHIFT, act_end, false); 4871 4872 if (cstate->mcu_timing.mcu_pix_total) { 4873 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 4874 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 4875 STANDBY_EN_SHIFT, 0, false); 4876 vop3_mcu_mode_setup(state); 4877 } 4878 4879 return 0; 4880 } 4881 4882 static void vop2_setup_scale(struct vop2 *vop2, struct vop2_win_data *win, 4883 uint32_t src_w, uint32_t src_h, uint32_t dst_w, 4884 uint32_t dst_h) 4885 { 4886 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode; 4887 uint16_t hscl_filter_mode, vscl_filter_mode; 4888 uint8_t xgt2 = 0, xgt4 = 0; 4889 uint8_t ygt2 = 0, ygt4 = 0; 4890 uint32_t xfac = 0, yfac = 0; 4891 u32 win_offset = win->reg_offset; 4892 bool xgt_en = false; 4893 bool xavg_en = false; 4894 4895 if (is_vop3(vop2)) { 4896 if (vop2->version == VOP_VERSION_RK3576 && win->type == CLUSTER_LAYER) { 4897 if (src_w >= (8 * dst_w)) { 4898 xgt4 = 1; 4899 src_w >>= 2; 4900 } else if (src_w >= (4 * dst_w)) { 4901 xgt2 = 1; 4902 src_w >>= 1; 4903 } 4904 } else { 4905 if (src_w >= (4 * dst_w)) { 4906 xgt4 = 1; 4907 src_w >>= 2; 4908 } else if (src_w >= (2 * dst_w)) { 4909 xgt2 = 1; 4910 src_w >>= 1; 4911 } 4912 } 4913 } 4914 4915 /** 4916 * The rk3528 is processed as 2 pixel/cycle, 4917 * so ygt2/ygt4 needs to be triggered in advance to improve performance 4918 * when src_w is bigger than 1920. 4919 * dst_h / src_h is at [1, 0.65) ygt2=0; ygt4=0; 4920 * dst_h / src_h is at [0.65, 0.35) ygt2=1; ygt4=0; 4921 * dst_h / src_h is at [0.35, 0) ygt2=0; ygt4=1; 4922 */ 4923 if (vop2->version == VOP_VERSION_RK3528 && src_w > 1920) { 4924 if (src_h >= (100 * dst_h / 35)) { 4925 ygt4 = 1; 4926 src_h >>= 2; 4927 } else if ((src_h >= 100 * dst_h / 65) && (src_h < 100 * dst_h / 35)) { 4928 ygt2 = 1; 4929 src_h >>= 1; 4930 } 4931 } else { 4932 if (win->vsd_filter_mode == VOP2_SCALE_DOWN_ZME) { 4933 if (src_h >= (8 * dst_h)) { 4934 ygt4 = 1; 4935 src_h >>= 2; 4936 } else if (src_h >= (4 * dst_h)) { 4937 ygt2 = 1; 4938 src_h >>= 1; 4939 } 4940 } else { 4941 if (src_h >= (4 * dst_h)) { 4942 ygt4 = 1; 4943 src_h >>= 2; 4944 } else if (src_h >= (2 * dst_h)) { 4945 ygt2 = 1; 4946 src_h >>= 1; 4947 } 4948 } 4949 } 4950 4951 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w); 4952 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h); 4953 4954 if (yrgb_hor_scl_mode == SCALE_UP) 4955 hscl_filter_mode = win->hsu_filter_mode; 4956 else 4957 hscl_filter_mode = win->hsd_filter_mode; 4958 4959 if (yrgb_ver_scl_mode == SCALE_UP) 4960 vscl_filter_mode = win->vsu_filter_mode; 4961 else 4962 vscl_filter_mode = win->vsd_filter_mode; 4963 4964 /* 4965 * RK3568 VOP Esmart/Smart dsp_w should be even pixel 4966 * at scale down mode 4967 */ 4968 if ((yrgb_hor_scl_mode == SCALE_DOWN) && (dst_w & 0x1) && !is_vop3(vop2)) { 4969 printf("win dst_w[%d] should align as 2 pixel\n", dst_w); 4970 dst_w += 1; 4971 } 4972 4973 if (is_vop3(vop2)) { 4974 xfac = vop3_scale_factor(yrgb_hor_scl_mode, src_w, dst_w, true); 4975 yfac = vop3_scale_factor(yrgb_ver_scl_mode, src_h, dst_h, false); 4976 4977 if (win->hsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_AVG) 4978 xavg_en = xgt2 || xgt4; 4979 else 4980 xgt_en = xgt2 || xgt4; 4981 4982 if (vop2->version == VOP_VERSION_RK3576) { 4983 bool zme_dering_en = false; 4984 4985 if ((yrgb_hor_scl_mode == SCALE_UP && 4986 hscl_filter_mode == VOP2_SCALE_UP_ZME) || 4987 (yrgb_ver_scl_mode == SCALE_UP && 4988 vscl_filter_mode == VOP2_SCALE_UP_ZME)) 4989 zme_dering_en = true; 4990 4991 /* Recommended configuration from the algorithm */ 4992 vop2_writel(vop2, RK3576_CLUSTER0_WIN0_ZME_DERING_PARA + win_offset, 4993 0x04100d10); 4994 vop2_mask_write(vop2, RK3576_CLUSTER0_WIN0_ZME_CTRL + win_offset, 4995 EN_MASK, WIN0_ZME_DERING_EN_SHIFT, zme_dering_en, false); 4996 } 4997 } else { 4998 xfac = vop2_scale_factor(yrgb_hor_scl_mode, hscl_filter_mode, src_w, dst_w); 4999 yfac = vop2_scale_factor(yrgb_ver_scl_mode, vscl_filter_mode, src_h, dst_h); 5000 } 5001 5002 if (win->type == CLUSTER_LAYER) { 5003 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_SCL_FACTOR_YRGB + win_offset, 5004 yfac << 16 | xfac); 5005 5006 if (is_vop3(vop2)) { 5007 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5008 EN_MASK, CLUSTER_XGT_EN_SHIFT, xgt_en, false); 5009 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5010 EN_MASK, CLUSTER_XAVG_EN_SHIFT, xavg_en, false); 5011 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5012 XGT_MODE_MASK, CLUSTER_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5013 5014 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5015 YRGB_XSCL_MODE_MASK, RK3528_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5016 yrgb_hor_scl_mode, false); 5017 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5018 YRGB_YSCL_MODE_MASK, RK3528_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5019 yrgb_ver_scl_mode, false); 5020 } else { 5021 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5022 YRGB_XSCL_MODE_MASK, RK3568_CLUSTER_YRGB_XSCL_MODE_SHIFT, 5023 yrgb_hor_scl_mode, false); 5024 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5025 YRGB_YSCL_MODE_MASK, RK3568_CLUSTER_YRGB_YSCL_MODE_SHIFT, 5026 yrgb_ver_scl_mode, false); 5027 } 5028 5029 if (!is_vop3(vop2) || win->vsd_pre_filter_mode == VOP3_PRE_SCALE_DOWN_GT) { 5030 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5031 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, ygt2, false); 5032 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5033 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, ygt4, false); 5034 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5035 AVG2_MASK, CLUSTER_AVG2_SHIFT, 0, false); 5036 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5037 AVG4_MASK, CLUSTER_AVG4_SHIFT, 0, false); 5038 } else { 5039 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5040 YRGB_GT2_MASK, CLUSTER_YRGB_GT2_SHIFT, 0, false); 5041 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5042 YRGB_GT4_MASK, CLUSTER_YRGB_GT4_SHIFT, 0, false); 5043 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5044 AVG2_MASK, CLUSTER_AVG2_SHIFT, ygt2, false); 5045 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL1 + win_offset, 5046 AVG4_MASK, CLUSTER_AVG4_SHIFT, ygt4, false); 5047 } 5048 } else { 5049 vop2_writel(vop2, RK3568_ESMART0_REGION0_SCL_FACTOR_YRGB + win_offset, 5050 yfac << 16 | xfac); 5051 5052 if (is_vop3(vop2)) { 5053 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5054 EN_MASK, ESMART_XGT_EN_SHIFT, xgt_en, false); 5055 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5056 EN_MASK, ESMART_XAVG_EN_SHIFT, xavg_en, false); 5057 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5058 XGT_MODE_MASK, ESMART_XGT_MODE_SHIFT, xgt2 ? 0 : 1, false); 5059 } 5060 5061 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5062 YRGB_GT2_MASK, YRGB_GT2_SHIFT, ygt2, false); 5063 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5064 YRGB_GT4_MASK, YRGB_GT4_SHIFT, ygt4, false); 5065 5066 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5067 YRGB_XSCL_MODE_MASK, YRGB_XSCL_MODE_SHIFT, yrgb_hor_scl_mode, false); 5068 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5069 YRGB_YSCL_MODE_MASK, YRGB_YSCL_MODE_SHIFT, yrgb_ver_scl_mode, false); 5070 5071 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5072 YRGB_XSCL_FILTER_MODE_MASK, YRGB_XSCL_FILTER_MODE_SHIFT, 5073 hscl_filter_mode, false); 5074 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_SCL_CTRL + win_offset, 5075 YRGB_YSCL_FILTER_MODE_MASK, YRGB_YSCL_FILTER_MODE_SHIFT, 5076 vscl_filter_mode, false); 5077 } 5078 } 5079 5080 static void vop2_axi_config(struct vop2 *vop2, struct vop2_win_data *win) 5081 { 5082 u32 win_offset = win->reg_offset; 5083 5084 if (win->type == CLUSTER_LAYER) { 5085 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, CLUSTER_AXI_ID_MASK, 5086 CLUSTER_AXI_ID_SHIFT, win->axi_id, false); 5087 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_YRGB_ID_MASK, 5088 CLUSTER_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5089 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL2 + win_offset, CLUSTER_AXI_UV_ID_MASK, 5090 CLUSTER_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5091 } else { 5092 vop2_mask_write(vop2, RK3568_ESMART0_AXI_CTRL + win_offset, ESMART_AXI_ID_MASK, 5093 ESMART_AXI_ID_SHIFT, win->axi_id, false); 5094 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_YRGB_ID_MASK, 5095 ESMART_AXI_YRGB_ID_SHIFT, win->axi_yrgb_id, false); 5096 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, ESMART_AXI_UV_ID_MASK, 5097 ESMART_AXI_UV_ID_SHIFT, win->axi_uv_id, false); 5098 } 5099 } 5100 5101 static bool vop2_win_dither_up(uint32_t format) 5102 { 5103 switch (format) { 5104 case ROCKCHIP_FMT_RGB565: 5105 return true; 5106 default: 5107 return false; 5108 } 5109 } 5110 5111 static bool vop2_is_mirror_win(struct vop2_win_data *win) 5112 { 5113 return soc_is_rk3566() && (win->feature & WIN_FEATURE_MIRROR); 5114 } 5115 5116 static int vop2_set_cluster_win(struct display_state *state, struct vop2_win_data *win) 5117 { 5118 struct crtc_state *cstate = &state->crtc_state; 5119 struct connector_state *conn_state = &state->conn_state; 5120 struct drm_display_mode *mode = &conn_state->mode; 5121 struct vop2 *vop2 = cstate->private; 5122 int src_w = cstate->src_rect.w; 5123 int src_h = cstate->src_rect.h; 5124 int crtc_x = cstate->crtc_rect.x; 5125 int crtc_y = cstate->crtc_rect.y; 5126 int crtc_w = cstate->crtc_rect.w; 5127 int crtc_h = cstate->crtc_rect.h; 5128 int xvir = cstate->xvir; 5129 int y_mirror = 0; 5130 int csc_mode; 5131 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5132 /* offset of the right window in splice mode */ 5133 u32 splice_pixel_offset = 0; 5134 u32 splice_yrgb_offset = 0; 5135 u32 win_offset = win->reg_offset; 5136 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5137 bool dither_up; 5138 5139 if (win->splice_mode_right) { 5140 src_w = cstate->right_src_rect.w; 5141 src_h = cstate->right_src_rect.h; 5142 crtc_x = cstate->right_crtc_rect.x; 5143 crtc_y = cstate->right_crtc_rect.y; 5144 crtc_w = cstate->right_crtc_rect.w; 5145 crtc_h = cstate->right_crtc_rect.h; 5146 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5147 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5148 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5149 } 5150 5151 act_info = (src_h - 1) << 16; 5152 act_info |= (src_w - 1) & 0xffff; 5153 5154 dsp_info = (crtc_h - 1) << 16; 5155 dsp_info |= (crtc_w - 1) & 0xffff; 5156 5157 dsp_stx = crtc_x; 5158 dsp_sty = crtc_y; 5159 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5160 5161 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5162 y_mirror = 1; 5163 else 5164 y_mirror = 0; 5165 5166 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5167 5168 if (vop2->version != VOP_VERSION_RK3568) 5169 vop2_axi_config(vop2, win); 5170 5171 if (y_mirror) 5172 printf("WARN: y mirror is unsupported by cluster window\n"); 5173 5174 if (is_vop3(vop2)) 5175 vop2_mask_write(vop2, RK3576_CLUSTER0_PORT_SEL + win_offset, 5176 CLUSTER_PORT_SEL_SHIFT, CLUSTER_PORT_SEL_SHIFT, 5177 cstate->crtc_id, false); 5178 5179 /* rk3588 should set half_blocK_en to 1 in line and tile mode */ 5180 if (vop2->version == VOP_VERSION_RK3588) 5181 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_AFBCD_CTRL + win_offset, 5182 EN_MASK, CLUSTER_AFBCD_HALF_BLOCK_SHIFT, 1, false); 5183 5184 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, 5185 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5186 false); 5187 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_VIR + win_offset, xvir); 5188 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_YRGB_MST + win_offset, 5189 cstate->dma_addr + splice_yrgb_offset); 5190 5191 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_ACT_INFO + win_offset, act_info); 5192 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_INFO + win_offset, dsp_info); 5193 vop2_writel(vop2, RK3568_CLUSTER0_WIN0_DSP_ST + win_offset, dsp_st); 5194 5195 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, WIN_EN_SHIFT, 1, false); 5196 5197 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5198 CSC_10BIT_DEPTH); 5199 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5200 CLUSTER_RGB2YUV_EN_SHIFT, 5201 is_yuv_output(conn_state->bus_format), false); 5202 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, CSC_MODE_MASK, 5203 CLUSTER_CSC_MODE_SHIFT, csc_mode, false); 5204 5205 dither_up = vop2_win_dither_up(cstate->format); 5206 vop2_mask_write(vop2, RK3568_CLUSTER0_WIN0_CTRL0 + win_offset, EN_MASK, 5207 CLUSTER_DITHER_UP_EN_SHIFT, dither_up, false); 5208 5209 vop2_mask_write(vop2, RK3568_CLUSTER0_CTRL + win_offset, EN_MASK, CLUSTER_EN_SHIFT, 1, false); 5210 5211 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5212 5213 return 0; 5214 } 5215 5216 static int vop2_set_smart_win(struct display_state *state, struct vop2_win_data *win) 5217 { 5218 struct crtc_state *cstate = &state->crtc_state; 5219 struct connector_state *conn_state = &state->conn_state; 5220 struct drm_display_mode *mode = &conn_state->mode; 5221 struct vop2 *vop2 = cstate->private; 5222 int src_w = cstate->src_rect.w; 5223 int src_h = cstate->src_rect.h; 5224 int crtc_x = cstate->crtc_rect.x; 5225 int crtc_y = cstate->crtc_rect.y; 5226 int crtc_w = cstate->crtc_rect.w; 5227 int crtc_h = cstate->crtc_rect.h; 5228 int xvir = cstate->xvir; 5229 int y_mirror = 0; 5230 int csc_mode; 5231 u32 act_info, dsp_info, dsp_st, dsp_stx, dsp_sty; 5232 /* offset of the right window in splice mode */ 5233 u32 splice_pixel_offset = 0; 5234 u32 splice_yrgb_offset = 0; 5235 u32 win_offset = win->reg_offset; 5236 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5237 u32 val; 5238 bool dither_up; 5239 5240 if (vop2_is_mirror_win(win)) { 5241 struct vop2_win_data *source_win = vop2_find_win_by_phys_id(vop2, win->source_win_id); 5242 5243 if (!source_win) { 5244 printf("invalid source win id %d\n", win->source_win_id); 5245 return -ENODEV; 5246 } 5247 5248 val = vop2_readl(vop2, RK3568_ESMART0_REGION0_CTRL + source_win->reg_offset); 5249 if (!(val & BIT(WIN_EN_SHIFT))) { 5250 printf("WARN: the source win should be enabled before mirror win\n"); 5251 return -EAGAIN; 5252 } 5253 } 5254 5255 if (win->splice_mode_right) { 5256 src_w = cstate->right_src_rect.w; 5257 src_h = cstate->right_src_rect.h; 5258 crtc_x = cstate->right_crtc_rect.x; 5259 crtc_y = cstate->right_crtc_rect.y; 5260 crtc_w = cstate->right_crtc_rect.w; 5261 crtc_h = cstate->right_crtc_rect.h; 5262 splice_pixel_offset = cstate->right_src_rect.x - cstate->src_rect.x; 5263 splice_yrgb_offset = splice_pixel_offset * (state->logo.bpp >> 3); 5264 cfg_done = CFG_DONE_EN | BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5265 } 5266 5267 /* 5268 * This is workaround solution for IC design: 5269 * esmart can't support scale down when actual_w % 16 == 1. 5270 */ 5271 if (src_w > crtc_w && (src_w & 0xf) == 1) { 5272 printf("WARN: vp%d unsupported act_w[%d] mode 16 = 1 when scale down\n", cstate->crtc_id, src_w); 5273 src_w -= 1; 5274 } 5275 5276 act_info = (src_h - 1) << 16; 5277 act_info |= (src_w - 1) & 0xffff; 5278 5279 dsp_info = (crtc_h - 1) << 16; 5280 dsp_info |= (crtc_w - 1) & 0xffff; 5281 5282 dsp_stx = crtc_x; 5283 dsp_sty = crtc_y; 5284 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff); 5285 5286 if (mode->flags & DRM_MODE_FLAG_YMIRROR) 5287 y_mirror = 1; 5288 else 5289 y_mirror = 0; 5290 5291 if (is_vop3(vop2)) { 5292 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, 5293 ESMART_LB_SELECT_MASK, ESMART_LB_SELECT_SHIFT, 5294 win->scale_engine_num, false); 5295 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5296 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5297 cstate->crtc_id, false); 5298 vop2_mask_write(vop2, RK3576_ESMART0_DLY_NUM + win_offset, 5299 ESMART_DLY_NUM_MASK, ESMART_DLY_NUM_SHIFT, 5300 0, false); 5301 5302 /* Merge esmart1/3 from vp1 post to vp0 */ 5303 if (vop2->version == VOP_VERSION_RK3576 && cstate->crtc_id == 0 && 5304 (win->phys_id == ROCKCHIP_VOP2_ESMART1 || 5305 win->phys_id == ROCKCHIP_VOP2_ESMART3)) 5306 vop2_mask_write(vop2, RK3576_ESMART0_PORT_SEL + win_offset, 5307 ESMART_PORT_SEL_MASK, ESMART_PORT_SEL_SHIFT, 5308 1, false); 5309 } 5310 5311 vop2_setup_scale(vop2, win, src_w, src_h, crtc_w, crtc_h); 5312 5313 if (vop2->version != VOP_VERSION_RK3568) 5314 vop2_axi_config(vop2, win); 5315 5316 if (y_mirror) 5317 cstate->dma_addr += (src_h - 1) * xvir * 4; 5318 vop2_mask_write(vop2, RK3568_ESMART0_CTRL1 + win_offset, EN_MASK, 5319 YMIRROR_EN_SHIFT, y_mirror, false); 5320 5321 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, 5322 WIN_FORMAT_MASK, WIN_FORMAT_SHIFT, cstate->format, 5323 false); 5324 5325 if (vop2->version == VOP_VERSION_RK3576) 5326 vop2_writel(vop2, RK3576_ESMART0_ALPHA_MAP + win_offset, 0x8000ff00); 5327 5328 vop2_writel(vop2, RK3568_ESMART0_REGION0_VIR + win_offset, xvir); 5329 vop2_writel(vop2, RK3568_ESMART0_REGION0_YRGB_MST + win_offset, 5330 cstate->dma_addr + splice_yrgb_offset); 5331 5332 vop2_writel(vop2, RK3568_ESMART0_REGION0_ACT_INFO + win_offset, 5333 act_info); 5334 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_INFO + win_offset, 5335 dsp_info); 5336 vop2_writel(vop2, RK3568_ESMART0_REGION0_DSP_ST + win_offset, dsp_st); 5337 5338 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5339 WIN_EN_SHIFT, 1, false); 5340 5341 csc_mode = vop2_convert_csc_mode(conn_state->color_encoding, conn_state->color_range, 5342 CSC_10BIT_DEPTH); 5343 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, EN_MASK, 5344 RGB2YUV_EN_SHIFT, 5345 is_yuv_output(conn_state->bus_format), false); 5346 vop2_mask_write(vop2, RK3568_ESMART0_CTRL0 + win_offset, CSC_MODE_MASK, 5347 CSC_MODE_SHIFT, csc_mode, false); 5348 5349 dither_up = vop2_win_dither_up(cstate->format); 5350 vop2_mask_write(vop2, RK3568_ESMART0_REGION0_CTRL + win_offset, EN_MASK, 5351 REGION0_DITHER_UP_EN_SHIFT, dither_up, false); 5352 5353 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5354 5355 return 0; 5356 } 5357 5358 static void vop2_calc_display_rect_for_splice(struct display_state *state) 5359 { 5360 struct crtc_state *cstate = &state->crtc_state; 5361 struct connector_state *conn_state = &state->conn_state; 5362 struct drm_display_mode *mode = &conn_state->mode; 5363 struct display_rect *src_rect = &cstate->src_rect; 5364 struct display_rect *dst_rect = &cstate->crtc_rect; 5365 struct display_rect left_src, left_dst, right_src, right_dst; 5366 u16 half_hdisplay = mode->crtc_hdisplay >> 1; 5367 int left_src_w, left_dst_w, right_dst_w; 5368 5369 left_dst_w = min_t(u16, half_hdisplay, dst_rect->x + dst_rect->w) - dst_rect->x; 5370 if (left_dst_w < 0) 5371 left_dst_w = 0; 5372 right_dst_w = dst_rect->w - left_dst_w; 5373 5374 if (!right_dst_w) 5375 left_src_w = src_rect->w; 5376 else 5377 left_src_w = src_rect->x + src_rect->w - src_rect->w / 2; 5378 5379 left_src.x = src_rect->x; 5380 left_src.w = left_src_w; 5381 left_dst.x = dst_rect->x; 5382 left_dst.w = left_dst_w; 5383 right_src.x = left_src.x + left_src.w; 5384 right_src.w = src_rect->x + src_rect->w - left_src.x - left_src.w; 5385 right_dst.x = dst_rect->x + left_dst_w - half_hdisplay; 5386 right_dst.w = right_dst_w; 5387 5388 left_src.y = src_rect->y; 5389 left_src.h = src_rect->h; 5390 left_dst.y = dst_rect->y; 5391 left_dst.h = dst_rect->h; 5392 right_src.y = src_rect->y; 5393 right_src.h = src_rect->h; 5394 right_dst.y = dst_rect->y; 5395 right_dst.h = dst_rect->h; 5396 5397 memcpy(&cstate->src_rect, &left_src, sizeof(struct display_rect)); 5398 memcpy(&cstate->crtc_rect, &left_dst, sizeof(struct display_rect)); 5399 memcpy(&cstate->right_src_rect, &right_src, sizeof(struct display_rect)); 5400 memcpy(&cstate->right_crtc_rect, &right_dst, sizeof(struct display_rect)); 5401 } 5402 5403 static int rockchip_vop2_set_plane(struct display_state *state) 5404 { 5405 struct crtc_state *cstate = &state->crtc_state; 5406 struct vop2 *vop2 = cstate->private; 5407 struct vop2_win_data *win_data; 5408 struct vop2_win_data *splice_win_data; 5409 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5410 char plane_name[10] = {0}; 5411 int ret; 5412 5413 if (cstate->crtc_rect.w > cstate->max_output.width) { 5414 printf("ERROR: output w[%d] exceeded max width[%d]\n", 5415 cstate->crtc_rect.w, cstate->max_output.width); 5416 return -EINVAL; 5417 } 5418 5419 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5420 if (!win_data) { 5421 printf("invalid win id %d\n", primary_plane_id); 5422 return -ENODEV; 5423 } 5424 5425 /* ignore some plane register according vop3 esmart lb mode */ 5426 if (vop3_ignore_plane(vop2, win_data)) 5427 return -EACCES; 5428 5429 if (vop2->version == VOP_VERSION_RK3588 || vop2->version == VOP_VERSION_RK3576) { 5430 if (vop2_power_domain_on(vop2, win_data->pd_id)) 5431 printf("open vp%d plane pd fail\n", cstate->crtc_id); 5432 } 5433 5434 if (cstate->splice_mode) { 5435 if (win_data->splice_win_id) { 5436 splice_win_data = vop2_find_win_by_phys_id(vop2, win_data->splice_win_id); 5437 splice_win_data->splice_mode_right = true; 5438 5439 if (vop2_power_domain_on(vop2, splice_win_data->pd_id)) 5440 printf("splice mode: open vp%d plane pd fail\n", cstate->splice_crtc_id); 5441 5442 vop2_calc_display_rect_for_splice(state); 5443 if (win_data->type == CLUSTER_LAYER) 5444 vop2_set_cluster_win(state, splice_win_data); 5445 else 5446 vop2_set_smart_win(state, splice_win_data); 5447 } else { 5448 printf("ERROR: splice mode is unsupported by plane %s\n", 5449 get_plane_name(primary_plane_id, plane_name)); 5450 return -EINVAL; 5451 } 5452 } 5453 5454 if (win_data->type == CLUSTER_LAYER) 5455 ret = vop2_set_cluster_win(state, win_data); 5456 else 5457 ret = vop2_set_smart_win(state, win_data); 5458 if (ret) 5459 return ret; 5460 5461 printf("VOP VP%d enable %s[%dx%d->%dx%d@%dx%d] fmt[%d] addr[0x%x]\n", 5462 cstate->crtc_id, get_plane_name(primary_plane_id, plane_name), 5463 cstate->src_rect.w, cstate->src_rect.h, cstate->crtc_rect.w, cstate->crtc_rect.h, 5464 cstate->crtc_rect.x, cstate->crtc_rect.y, cstate->format, 5465 cstate->dma_addr); 5466 5467 return 0; 5468 } 5469 5470 static int rockchip_vop2_prepare(struct display_state *state) 5471 { 5472 return 0; 5473 } 5474 5475 static void vop2_dsc_cfg_done(struct display_state *state) 5476 { 5477 struct connector_state *conn_state = &state->conn_state; 5478 struct crtc_state *cstate = &state->crtc_state; 5479 struct vop2 *vop2 = cstate->private; 5480 u8 dsc_id = cstate->dsc_id; 5481 u32 ctrl_regs_offset = (dsc_id * 0x30); 5482 5483 if (conn_state->output_flags & ROCKCHIP_OUTPUT_DUAL_CHANNEL_LEFT_RIGHT_MODE) { 5484 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE, EN_MASK, 5485 DSC_CFG_DONE_SHIFT, 1, false); 5486 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + 0x30, EN_MASK, 5487 DSC_CFG_DONE_SHIFT, 1, false); 5488 } else { 5489 vop2_mask_write(vop2, RK3588_DSC_8K_CFG_DONE + ctrl_regs_offset, EN_MASK, 5490 DSC_CFG_DONE_SHIFT, 1, false); 5491 } 5492 } 5493 5494 static int rockchip_vop2_enable(struct display_state *state) 5495 { 5496 struct crtc_state *cstate = &state->crtc_state; 5497 struct vop2 *vop2 = cstate->private; 5498 u32 vp_offset = (cstate->crtc_id * 0x100); 5499 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5500 5501 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5502 STANDBY_EN_SHIFT, 0, false); 5503 5504 if (cstate->splice_mode) 5505 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5506 5507 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5508 5509 if (cstate->dsc_enable) 5510 vop2_dsc_cfg_done(state); 5511 5512 if (cstate->mcu_timing.mcu_pix_total) 5513 vop2_mask_write(vop2, RK3562_VP0_MCU_CTRL + vp_offset, EN_MASK, 5514 MCU_HOLD_MODE_SHIFT, 0, false); 5515 5516 return 0; 5517 } 5518 5519 static int rockchip_vop2_disable(struct display_state *state) 5520 { 5521 struct crtc_state *cstate = &state->crtc_state; 5522 struct vop2 *vop2 = cstate->private; 5523 u32 vp_offset = (cstate->crtc_id * 0x100); 5524 u32 cfg_done = CFG_DONE_EN | BIT(cstate->crtc_id) | (BIT(cstate->crtc_id) << 16); 5525 5526 vop2_mask_write(vop2, RK3568_VP0_DSP_CTRL + vp_offset, EN_MASK, 5527 STANDBY_EN_SHIFT, 1, false); 5528 5529 if (cstate->splice_mode) 5530 cfg_done |= BIT(cstate->splice_crtc_id) | (BIT(cstate->splice_crtc_id) << 16); 5531 5532 vop2_writel(vop2, RK3568_REG_CFG_DONE, cfg_done); 5533 5534 return 0; 5535 } 5536 5537 static int rockchip_vop2_get_cursor_plane(struct display_state *state, u32 plane_mask, int cursor_plane) 5538 { 5539 struct crtc_state *cstate = &state->crtc_state; 5540 struct vop2 *vop2 = cstate->private; 5541 int i = 0; 5542 int correct_cursor_plane = -1; 5543 int plane_type = -1; 5544 5545 if (cursor_plane < 0) 5546 return -1; 5547 5548 if (plane_mask & (1 << cursor_plane)) 5549 return cursor_plane; 5550 5551 /* Get current cursor plane type */ 5552 for (i = 0; i < vop2->data->nr_layers; i++) { 5553 if (vop2->data->plane_table[i].plane_id == cursor_plane) { 5554 plane_type = vop2->data->plane_table[i].plane_type; 5555 break; 5556 } 5557 } 5558 5559 /* Get the other same plane type plane id */ 5560 for (i = 0; i < vop2->data->nr_layers; i++) { 5561 if (vop2->data->plane_table[i].plane_type == plane_type && 5562 vop2->data->plane_table[i].plane_id != cursor_plane) { 5563 correct_cursor_plane = vop2->data->plane_table[i].plane_id; 5564 break; 5565 } 5566 } 5567 5568 /* To check whether the new correct_cursor_plane is attach to current vp */ 5569 if (correct_cursor_plane < 0 || !(plane_mask & (1 << correct_cursor_plane))) { 5570 printf("error: faild to find correct plane as cursor plane\n"); 5571 return -1; 5572 } 5573 5574 printf("vp%d adjust cursor plane from %d to %d\n", 5575 cstate->crtc_id, cursor_plane, correct_cursor_plane); 5576 5577 return correct_cursor_plane; 5578 } 5579 5580 static int rockchip_vop2_fixup_dts(struct display_state *state, void *blob) 5581 { 5582 struct crtc_state *cstate = &state->crtc_state; 5583 struct vop2 *vop2 = cstate->private; 5584 ofnode vp_node; 5585 struct device_node *port_parent_node = cstate->ports_node; 5586 static bool vop_fix_dts; 5587 const char *path; 5588 u32 plane_mask = 0; 5589 int vp_id = 0; 5590 int cursor_plane_id = -1; 5591 5592 if (vop_fix_dts || vop2->version == VOP_VERSION_RK3528) 5593 return 0; 5594 5595 ofnode_for_each_subnode(vp_node, np_to_ofnode(port_parent_node)) { 5596 path = vp_node.np->full_name; 5597 plane_mask = vop2->vp_plane_mask[vp_id].plane_mask; 5598 5599 if (cstate->crtc->assign_plane) 5600 continue; 5601 cursor_plane_id = rockchip_vop2_get_cursor_plane(state, plane_mask, 5602 cstate->crtc->vps[vp_id].cursor_plane); 5603 printf("vp%d, plane_mask:0x%x, primary-id:%d, curser-id:%d\n", 5604 vp_id, plane_mask, 5605 vop2->vp_plane_mask[vp_id].primary_plane_id, 5606 cursor_plane_id); 5607 5608 do_fixup_by_path_u32(blob, path, "rockchip,plane-mask", 5609 plane_mask, 1); 5610 do_fixup_by_path_u32(blob, path, "rockchip,primary-plane", 5611 vop2->vp_plane_mask[vp_id].primary_plane_id, 1); 5612 if (cursor_plane_id >= 0) 5613 do_fixup_by_path_u32(blob, path, "cursor-win-id", 5614 cursor_plane_id, 1); 5615 vp_id++; 5616 } 5617 5618 vop_fix_dts = true; 5619 5620 return 0; 5621 } 5622 5623 static int rockchip_vop2_check(struct display_state *state) 5624 { 5625 struct crtc_state *cstate = &state->crtc_state; 5626 struct rockchip_crtc *crtc = cstate->crtc; 5627 5628 if (crtc->splice_mode && cstate->crtc_id == crtc->splice_crtc_id) { 5629 printf("WARN: VP%d is busy in splice mode\n", cstate->crtc_id); 5630 return -ENOTSUPP; 5631 } 5632 5633 if (cstate->splice_mode) { 5634 crtc->splice_mode = true; 5635 crtc->splice_crtc_id = cstate->splice_crtc_id; 5636 } 5637 5638 return 0; 5639 } 5640 5641 static int rockchip_vop2_mode_valid(struct display_state *state) 5642 { 5643 struct connector_state *conn_state = &state->conn_state; 5644 struct crtc_state *cstate = &state->crtc_state; 5645 struct drm_display_mode *mode = &conn_state->mode; 5646 struct videomode vm; 5647 5648 drm_display_mode_to_videomode(mode, &vm); 5649 5650 if (vm.hactive < 32 || vm.vactive < 32 || 5651 (vm.hfront_porch * vm.hsync_len * vm.hback_porch * 5652 vm.vfront_porch * vm.vsync_len * vm.vback_porch == 0)) { 5653 printf("ERROR: VP%d: unsupported display timing\n", cstate->crtc_id); 5654 return -EINVAL; 5655 } 5656 5657 return 0; 5658 } 5659 5660 static int rockchip_vop2_mode_fixup(struct display_state *state) 5661 { 5662 struct connector_state *conn_state = &state->conn_state; 5663 struct rockchip_connector *conn = conn_state->connector; 5664 struct drm_display_mode *mode = &conn_state->mode; 5665 struct crtc_state *cstate = &state->crtc_state; 5666 struct vop2 *vop2 = cstate->private; 5667 5668 if (conn_state->secondary) { 5669 if (!(conn->dual_channel_mode && 5670 conn_state->secondary->type == DRM_MODE_CONNECTOR_eDP) && 5671 conn_state->secondary->type != DRM_MODE_CONNECTOR_LVDS) 5672 drm_mode_convert_to_split_mode(mode); 5673 } 5674 5675 drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V | CRTC_STEREO_DOUBLE); 5676 5677 /* 5678 * For RK3568 and RK3588, the hactive of video timing must 5679 * be 4-pixel aligned. 5680 */ 5681 if (vop2->version == VOP_VERSION_RK3568 || vop2->version == VOP_VERSION_RK3588) { 5682 if (mode->crtc_hdisplay % 4) { 5683 int old_hdisplay = mode->crtc_hdisplay; 5684 int align = 4 - (mode->crtc_hdisplay % 4); 5685 5686 mode->crtc_hdisplay += align; 5687 mode->crtc_hsync_start += align; 5688 mode->crtc_hsync_end += align; 5689 mode->crtc_htotal += align; 5690 5691 printf("WARN: hactive need to be aligned with 4-pixel, %d -> %d\n", 5692 old_hdisplay, mode->hdisplay); 5693 } 5694 } 5695 5696 /* 5697 * For RK3576 YUV420 output, hden signal introduce one cycle delay, 5698 * so we need to adjust hfp and hbp to compatible with this design. 5699 */ 5700 if (vop2->version == VOP_VERSION_RK3576 && 5701 conn_state->output_mode == ROCKCHIP_OUT_MODE_YUV420) { 5702 mode->crtc_hsync_start += 2; 5703 mode->crtc_hsync_end += 2; 5704 } 5705 5706 if (mode->flags & DRM_MODE_FLAG_DBLCLK || conn_state->output_if & VOP_OUTPUT_IF_BT656) 5707 mode->crtc_clock *= 2; 5708 5709 /* 5710 * For RK3528, the path of CVBS output is like: 5711 * VOP BT656 ENCODER -> CVBS BT656 DECODER -> CVBS ENCODER -> CVBS VDAC 5712 * The vop2 dclk should be four times crtc_clock for CVBS sampling 5713 * clock needs. 5714 */ 5715 if (vop2->version == VOP_VERSION_RK3528 && conn_state->output_if & VOP_OUTPUT_IF_BT656) 5716 mode->crtc_clock *= 4; 5717 5718 mode->crtc_clock *= rockchip_drm_get_cycles_per_pixel(conn_state->bus_format); 5719 if (cstate->mcu_timing.mcu_pix_total) 5720 mode->crtc_clock *= cstate->mcu_timing.mcu_pix_total + 1; 5721 5722 return 0; 5723 } 5724 5725 #define FRAC_16_16(mult, div) (((mult) << 16) / (div)) 5726 5727 static int rockchip_vop2_plane_check(struct display_state *state) 5728 { 5729 struct crtc_state *cstate = &state->crtc_state; 5730 struct vop2 *vop2 = cstate->private; 5731 struct display_rect *src = &cstate->src_rect; 5732 struct display_rect *dst = &cstate->crtc_rect; 5733 struct vop2_win_data *win_data; 5734 int min_scale, max_scale; 5735 int hscale, vscale; 5736 u8 primary_plane_id = vop2->vp_plane_mask[cstate->crtc_id].primary_plane_id; 5737 5738 win_data = vop2_find_win_by_phys_id(vop2, primary_plane_id); 5739 if (!win_data) { 5740 printf("ERROR: invalid win id %d\n", primary_plane_id); 5741 return -ENODEV; 5742 } 5743 5744 min_scale = FRAC_16_16(1, win_data->max_downscale_factor); 5745 max_scale = FRAC_16_16(win_data->max_upscale_factor, 1); 5746 5747 hscale = display_rect_calc_hscale(src, dst, min_scale, max_scale); 5748 vscale = display_rect_calc_vscale(src, dst, min_scale, max_scale); 5749 if (hscale < 0 || vscale < 0) { 5750 printf("ERROR: VP%d %s: scale factor is out of range\n", cstate->crtc_id, win_data->name); 5751 return -ERANGE; 5752 } 5753 5754 return 0; 5755 } 5756 5757 static int rockchip_vop2_apply_soft_te(struct display_state *state) 5758 { 5759 __maybe_unused struct connector_state *conn_state = &state->conn_state; 5760 struct crtc_state *cstate = &state->crtc_state; 5761 struct vop2 *vop2 = cstate->private; 5762 u32 vp_offset = (cstate->crtc_id * 0x100); 5763 int val = 0; 5764 int ret = 0; 5765 5766 ret = readl_poll_timeout(vop2->regs + RK3568_VP0_MIPI_CTRL + vp_offset, val, 5767 (val >> EDPI_WMS_FS) & 0x1, 50 * 1000); 5768 if (!ret) { 5769 #ifndef CONFIG_SPL_BUILD 5770 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5771 !val, 50 * 1000); 5772 if (!ret) { 5773 ret = readx_poll_timeout(dm_gpio_get_value, conn_state->te_gpio, val, 5774 val, 50 * 1000); 5775 if (!ret) { 5776 vop2_mask_write(vop2, RK3568_VP0_MIPI_CTRL + vp_offset, 5777 EN_MASK, EDPI_WMS_FS, 1, false); 5778 } else { 5779 printf("ERROR: vp%d wait for active TE signal timeout\n", 5780 cstate->crtc_id); 5781 return ret; 5782 } 5783 } else { 5784 printf("ERROR: vp%d TE signal maybe always high\n", cstate->crtc_id); 5785 return ret; 5786 } 5787 #endif 5788 } else { 5789 printf("ERROR: vp%d wait vop2 frame start timeout in hold mode\n", cstate->crtc_id); 5790 return ret; 5791 } 5792 5793 return 0; 5794 } 5795 5796 static int rockchip_vop2_regs_dump(struct display_state *state) 5797 { 5798 struct crtc_state *cstate = &state->crtc_state; 5799 struct vop2 *vop2 = cstate->private; 5800 const struct vop2_data *vop2_data = vop2->data; 5801 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5802 u32 len = 128; 5803 u32 n, i, j; 5804 u32 base; 5805 5806 if (!cstate->crtc->active) 5807 return -EINVAL; 5808 5809 n = vop2_data->dump_regs_size; 5810 for (i = 0; i < n; i++) { 5811 base = regs[i].offset; 5812 len = 128; 5813 if (regs[i].size) 5814 len = min(len, regs[i].size >> 2); 5815 printf("\n%s:\n", regs[i].name); 5816 for (j = 0; j < len;) { 5817 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5818 vop2_readl(vop2, base + (4 * j)), 5819 vop2_readl(vop2, base + (4 * (j + 1))), 5820 vop2_readl(vop2, base + (4 * (j + 2))), 5821 vop2_readl(vop2, base + (4 * (j + 3)))); 5822 j += 4; 5823 } 5824 } 5825 5826 return 0; 5827 } 5828 5829 static int rockchip_vop2_active_regs_dump(struct display_state *state) 5830 { 5831 struct crtc_state *cstate = &state->crtc_state; 5832 struct vop2 *vop2 = cstate->private; 5833 const struct vop2_data *vop2_data = vop2->data; 5834 const struct vop2_dump_regs *regs = vop2_data->dump_regs; 5835 u32 len = 128; 5836 u32 n, i, j; 5837 u32 base; 5838 bool enable_state; 5839 5840 if (!cstate->crtc->active) 5841 return -EINVAL; 5842 5843 n = vop2_data->dump_regs_size; 5844 for (i = 0; i < n; i++) { 5845 if (regs[i].state_mask) { 5846 enable_state = (vop2_readl(vop2, regs[i].state_base) >> regs[i].state_shift) & 5847 regs[i].state_mask; 5848 if (enable_state != regs[i].enable_state) 5849 continue; 5850 } 5851 5852 base = regs[i].offset; 5853 len = 128; 5854 if (regs[i].size) 5855 len = min(len, regs[i].size >> 2); 5856 printf("\n%s:\n", regs[i].name); 5857 for (j = 0; j < len;) { 5858 printf("%08lx: %08x %08x %08x %08x\n", (uintptr_t)vop2->regs + base + j * 4, 5859 vop2_readl(vop2, base + (4 * j)), 5860 vop2_readl(vop2, base + (4 * (j + 1))), 5861 vop2_readl(vop2, base + (4 * (j + 2))), 5862 vop2_readl(vop2, base + (4 * (j + 3)))); 5863 j += 4; 5864 } 5865 } 5866 5867 return 0; 5868 } 5869 5870 static struct vop2_dump_regs rk3528_dump_regs[] = { 5871 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 5872 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 5873 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5874 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5875 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 5876 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 5877 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 5878 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 5879 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 5880 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 5881 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 5882 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 5883 { RK3528_ACM_CTRL, "ACM", RK3528_ACM_CTRL, 0x1, 0, 1}, 5884 }; 5885 5886 static u8 rk3528_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 5887 ROCKCHIP_VOP2_ESMART0, 5888 ROCKCHIP_VOP2_ESMART1, 5889 ROCKCHIP_VOP2_ESMART2, 5890 ROCKCHIP_VOP2_ESMART3, 5891 }; 5892 5893 static struct vop2_plane_table rk3528_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 5894 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 5895 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 5896 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 5897 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 5898 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 5899 }; 5900 5901 static struct vop2_vp_plane_mask rk3528_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 5902 { /* one display policy for hdmi */ 5903 {/* main display */ 5904 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5905 .attached_layers_nr = 4, 5906 .attached_layers = { 5907 ROCKCHIP_VOP2_CLUSTER0, 5908 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART2 5909 }, 5910 }, 5911 {/* second display */}, 5912 {/* third display */}, 5913 {/* fourth display */}, 5914 }, 5915 5916 { /* two display policy */ 5917 {/* main display */ 5918 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 5919 .attached_layers_nr = 3, 5920 .attached_layers = { 5921 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 5922 }, 5923 }, 5924 5925 {/* second display */ 5926 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5927 .attached_layers_nr = 2, 5928 .attached_layers = { 5929 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5930 }, 5931 }, 5932 {/* third display */}, 5933 {/* fourth display */}, 5934 }, 5935 5936 { /* one display policy for cvbs */ 5937 {/* main display */ 5938 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 5939 .attached_layers_nr = 2, 5940 .attached_layers = { 5941 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 5942 }, 5943 }, 5944 {/* second display */}, 5945 {/* third display */}, 5946 {/* fourth display */}, 5947 }, 5948 5949 {/* reserved */}, 5950 }; 5951 5952 static struct vop2_win_data rk3528_win_data[5] = { 5953 { 5954 .name = "Esmart0", 5955 .phys_id = ROCKCHIP_VOP2_ESMART0, 5956 .type = ESMART_LAYER, 5957 .win_sel_port_offset = 8, 5958 .layer_sel_win_id = { 1, 0xff, 0xff, 0xff }, 5959 .reg_offset = 0, 5960 .axi_id = 0, 5961 .axi_yrgb_id = 0x06, 5962 .axi_uv_id = 0x07, 5963 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5964 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5965 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5966 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5967 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5968 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5969 .max_upscale_factor = 8, 5970 .max_downscale_factor = 8, 5971 }, 5972 5973 { 5974 .name = "Esmart1", 5975 .phys_id = ROCKCHIP_VOP2_ESMART1, 5976 .type = ESMART_LAYER, 5977 .win_sel_port_offset = 10, 5978 .layer_sel_win_id = { 2, 0xff, 0xff, 0xff }, 5979 .reg_offset = 0x200, 5980 .axi_id = 0, 5981 .axi_yrgb_id = 0x08, 5982 .axi_uv_id = 0x09, 5983 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 5984 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5985 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 5986 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 5987 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 5988 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 5989 .max_upscale_factor = 8, 5990 .max_downscale_factor = 8, 5991 }, 5992 5993 { 5994 .name = "Esmart2", 5995 .phys_id = ROCKCHIP_VOP2_ESMART2, 5996 .type = ESMART_LAYER, 5997 .win_sel_port_offset = 12, 5998 .layer_sel_win_id = { 3, 0, 0xff, 0xff }, 5999 .reg_offset = 0x400, 6000 .axi_id = 0, 6001 .axi_yrgb_id = 0x0a, 6002 .axi_uv_id = 0x0b, 6003 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6004 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6005 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6006 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6007 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6008 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6009 .max_upscale_factor = 8, 6010 .max_downscale_factor = 8, 6011 }, 6012 6013 { 6014 .name = "Esmart3", 6015 .phys_id = ROCKCHIP_VOP2_ESMART3, 6016 .type = ESMART_LAYER, 6017 .win_sel_port_offset = 14, 6018 .layer_sel_win_id = { 0xff, 1, 0xff, 0xff }, 6019 .reg_offset = 0x600, 6020 .axi_id = 0, 6021 .axi_yrgb_id = 0x0c, 6022 .axi_uv_id = 0x0d, 6023 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6024 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6025 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6026 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6027 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6028 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT, /* gt only */ 6029 .max_upscale_factor = 8, 6030 .max_downscale_factor = 8, 6031 }, 6032 6033 { 6034 .name = "Cluster0", 6035 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6036 .type = CLUSTER_LAYER, 6037 .win_sel_port_offset = 0, 6038 .layer_sel_win_id = { 0, 0xff, 0xff, 0xff }, 6039 .reg_offset = 0, 6040 .axi_id = 0, 6041 .axi_yrgb_id = 0x02, 6042 .axi_uv_id = 0x03, 6043 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6044 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6045 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6046 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6047 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6048 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG, /* gt or avg */ 6049 .max_upscale_factor = 8, 6050 .max_downscale_factor = 8, 6051 }, 6052 }; 6053 6054 static struct vop2_vp_data rk3528_vp_data[2] = { 6055 { 6056 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_POST_ACM | 6057 VOP_FEATURE_POST_CSC, 6058 .max_output = {4096, 4096}, 6059 .layer_mix_dly = 6, 6060 .hdr_mix_dly = 2, 6061 .win_dly = 8, 6062 }, 6063 { 6064 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6065 .max_output = {1920, 1080}, 6066 .layer_mix_dly = 2, 6067 .hdr_mix_dly = 0, 6068 .win_dly = 8, 6069 }, 6070 }; 6071 6072 const struct vop2_data rk3528_vop = { 6073 .version = VOP_VERSION_RK3528, 6074 .nr_vps = 2, 6075 .vp_data = rk3528_vp_data, 6076 .win_data = rk3528_win_data, 6077 .plane_mask = rk3528_vp_plane_mask[0], 6078 .plane_table = rk3528_plane_table, 6079 .vp_primary_plane_order = rk3528_vp_primary_plane_order, 6080 .nr_layers = 5, 6081 .nr_mixers = 3, 6082 .nr_gammas = 2, 6083 .esmart_lb_mode = VOP3_ESMART_4K_2K_2K_MODE, 6084 .dump_regs = rk3528_dump_regs, 6085 .dump_regs_size = ARRAY_SIZE(rk3528_dump_regs), 6086 }; 6087 6088 static struct vop2_dump_regs rk3562_dump_regs[] = { 6089 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6090 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0 }, 6091 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6092 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6093 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6094 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6095 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6096 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6097 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1 }, 6098 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1 }, 6099 }; 6100 6101 static u8 rk3562_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6102 ROCKCHIP_VOP2_ESMART0, 6103 ROCKCHIP_VOP2_ESMART1, 6104 ROCKCHIP_VOP2_ESMART2, 6105 ROCKCHIP_VOP2_ESMART3, 6106 }; 6107 6108 static struct vop2_plane_table rk3562_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6109 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6110 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6111 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6112 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6113 }; 6114 6115 static struct vop2_vp_plane_mask rk3562_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6116 { /* one display policy for hdmi */ 6117 {/* main display */ 6118 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6119 .attached_layers_nr = 4, 6120 .attached_layers = { 6121 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1, 6122 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6123 }, 6124 }, 6125 {/* second display */}, 6126 {/* third display */}, 6127 {/* fourth display */}, 6128 }, 6129 6130 { /* two display policy */ 6131 {/* main display */ 6132 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6133 .attached_layers_nr = 2, 6134 .attached_layers = { 6135 ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART1 6136 }, 6137 }, 6138 6139 {/* second display */ 6140 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6141 .attached_layers_nr = 2, 6142 .attached_layers = { 6143 ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 6144 }, 6145 }, 6146 {/* third display */}, 6147 {/* fourth display */}, 6148 }, 6149 6150 {/* reserved */}, 6151 }; 6152 6153 static struct vop2_win_data rk3562_win_data[4] = { 6154 { 6155 .name = "Esmart0", 6156 .phys_id = ROCKCHIP_VOP2_ESMART0, 6157 .type = ESMART_LAYER, 6158 .win_sel_port_offset = 8, 6159 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6160 .reg_offset = 0, 6161 .axi_id = 0, 6162 .axi_yrgb_id = 0x02, 6163 .axi_uv_id = 0x03, 6164 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6165 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6166 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6167 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6168 .max_upscale_factor = 8, 6169 .max_downscale_factor = 8, 6170 }, 6171 6172 { 6173 .name = "Esmart1", 6174 .phys_id = ROCKCHIP_VOP2_ESMART1, 6175 .type = ESMART_LAYER, 6176 .win_sel_port_offset = 10, 6177 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6178 .reg_offset = 0x200, 6179 .axi_id = 0, 6180 .axi_yrgb_id = 0x04, 6181 .axi_uv_id = 0x05, 6182 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6183 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6184 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6185 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6186 .max_upscale_factor = 8, 6187 .max_downscale_factor = 8, 6188 }, 6189 6190 { 6191 .name = "Esmart2", 6192 .phys_id = ROCKCHIP_VOP2_ESMART2, 6193 .type = ESMART_LAYER, 6194 .win_sel_port_offset = 12, 6195 .layer_sel_win_id = { 2, 2, 0xff, 0xff }, 6196 .reg_offset = 0x400, 6197 .axi_id = 0, 6198 .axi_yrgb_id = 0x06, 6199 .axi_uv_id = 0x07, 6200 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6201 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6202 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6203 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6204 .max_upscale_factor = 8, 6205 .max_downscale_factor = 8, 6206 }, 6207 6208 { 6209 .name = "Esmart3", 6210 .phys_id = ROCKCHIP_VOP2_ESMART3, 6211 .type = ESMART_LAYER, 6212 .win_sel_port_offset = 14, 6213 .layer_sel_win_id = { 3, 3, 0xff, 0xff }, 6214 .reg_offset = 0x600, 6215 .axi_id = 0, 6216 .axi_yrgb_id = 0x08, 6217 .axi_uv_id = 0x0d, 6218 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6219 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6220 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6221 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6222 .max_upscale_factor = 8, 6223 .max_downscale_factor = 8, 6224 }, 6225 }; 6226 6227 static struct vop2_vp_data rk3562_vp_data[2] = { 6228 { 6229 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6230 .max_output = {2048, 4096}, 6231 .win_dly = 8, 6232 .layer_mix_dly = 8, 6233 }, 6234 { 6235 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6236 .max_output = {2048, 1080}, 6237 .win_dly = 8, 6238 .layer_mix_dly = 8, 6239 }, 6240 }; 6241 6242 const struct vop2_data rk3562_vop = { 6243 .version = VOP_VERSION_RK3562, 6244 .nr_vps = 2, 6245 .vp_data = rk3562_vp_data, 6246 .win_data = rk3562_win_data, 6247 .plane_mask = rk3562_vp_plane_mask[0], 6248 .plane_table = rk3562_plane_table, 6249 .vp_primary_plane_order = rk3562_vp_primary_plane_order, 6250 .nr_layers = 4, 6251 .nr_mixers = 3, 6252 .nr_gammas = 2, 6253 .esmart_lb_mode = VOP3_ESMART_2K_2K_2K_2K_MODE, 6254 .dump_regs = rk3562_dump_regs, 6255 .dump_regs_size = ARRAY_SIZE(rk3562_dump_regs), 6256 }; 6257 6258 static struct vop2_dump_regs rk3568_dump_regs[] = { 6259 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6260 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6261 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6262 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6263 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6264 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6265 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6266 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6267 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6268 { RK3568_SMART0_CTRL0, "Smart0", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6269 { RK3568_SMART1_CTRL0, "Smart1", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6270 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6271 }; 6272 6273 static u8 rk3568_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6274 ROCKCHIP_VOP2_SMART0, 6275 ROCKCHIP_VOP2_SMART1, 6276 ROCKCHIP_VOP2_ESMART0, 6277 ROCKCHIP_VOP2_ESMART1, 6278 }; 6279 6280 static struct vop2_plane_table rk356x_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6281 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6282 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6283 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6284 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6285 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6286 {ROCKCHIP_VOP2_SMART0, SMART_LAYER}, 6287 }; 6288 6289 static struct vop2_vp_plane_mask rk356x_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6290 { /* one display policy */ 6291 {/* main display */ 6292 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6293 .attached_layers_nr = 6, 6294 .attached_layers = { 6295 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0, 6296 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6297 }, 6298 }, 6299 {/* second display */}, 6300 {/* third display */}, 6301 {/* fourth display */}, 6302 }, 6303 6304 { /* two display policy */ 6305 {/* main display */ 6306 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6307 .attached_layers_nr = 3, 6308 .attached_layers = { 6309 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6310 }, 6311 }, 6312 6313 {/* second display */ 6314 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6315 .attached_layers_nr = 3, 6316 .attached_layers = { 6317 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_SMART1 6318 }, 6319 }, 6320 {/* third display */}, 6321 {/* fourth display */}, 6322 }, 6323 6324 { /* three display policy */ 6325 {/* main display */ 6326 .primary_plane_id = ROCKCHIP_VOP2_SMART0, 6327 .attached_layers_nr = 3, 6328 .attached_layers = { 6329 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_SMART0 6330 }, 6331 }, 6332 6333 {/* second display */ 6334 .primary_plane_id = ROCKCHIP_VOP2_SMART1, 6335 .attached_layers_nr = 2, 6336 .attached_layers = { 6337 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_SMART1 6338 }, 6339 }, 6340 6341 {/* third display */ 6342 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6343 .attached_layers_nr = 1, 6344 .attached_layers = { ROCKCHIP_VOP2_ESMART1 }, 6345 }, 6346 6347 {/* fourth display */}, 6348 }, 6349 6350 {/* reserved for four display policy */}, 6351 }; 6352 6353 static struct vop2_win_data rk3568_win_data[6] = { 6354 { 6355 .name = "Cluster0", 6356 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6357 .type = CLUSTER_LAYER, 6358 .win_sel_port_offset = 0, 6359 .layer_sel_win_id = { 0, 0, 0, 0xff }, 6360 .reg_offset = 0, 6361 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6362 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6363 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6364 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6365 .max_upscale_factor = 4, 6366 .max_downscale_factor = 4, 6367 }, 6368 6369 { 6370 .name = "Cluster1", 6371 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6372 .type = CLUSTER_LAYER, 6373 .win_sel_port_offset = 1, 6374 .layer_sel_win_id = { 1, 1, 1, 0xff }, 6375 .reg_offset = 0x200, 6376 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6377 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6378 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6379 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6380 .max_upscale_factor = 4, 6381 .max_downscale_factor = 4, 6382 .source_win_id = ROCKCHIP_VOP2_CLUSTER0, 6383 .feature = WIN_FEATURE_MIRROR, 6384 }, 6385 6386 { 6387 .name = "Esmart0", 6388 .phys_id = ROCKCHIP_VOP2_ESMART0, 6389 .type = ESMART_LAYER, 6390 .win_sel_port_offset = 4, 6391 .layer_sel_win_id = { 2, 2, 2, 0xff }, 6392 .reg_offset = 0, 6393 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6394 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6395 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6396 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6397 .max_upscale_factor = 8, 6398 .max_downscale_factor = 8, 6399 }, 6400 6401 { 6402 .name = "Esmart1", 6403 .phys_id = ROCKCHIP_VOP2_ESMART1, 6404 .type = ESMART_LAYER, 6405 .win_sel_port_offset = 5, 6406 .layer_sel_win_id = { 6, 6, 6, 0xff }, 6407 .reg_offset = 0x200, 6408 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6409 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6410 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6411 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6412 .max_upscale_factor = 8, 6413 .max_downscale_factor = 8, 6414 .source_win_id = ROCKCHIP_VOP2_ESMART0, 6415 .feature = WIN_FEATURE_MIRROR, 6416 }, 6417 6418 { 6419 .name = "Smart0", 6420 .phys_id = ROCKCHIP_VOP2_SMART0, 6421 .type = SMART_LAYER, 6422 .win_sel_port_offset = 6, 6423 .layer_sel_win_id = { 3, 3, 3, 0xff }, 6424 .reg_offset = 0x400, 6425 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6426 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6427 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6428 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6429 .max_upscale_factor = 8, 6430 .max_downscale_factor = 8, 6431 }, 6432 6433 { 6434 .name = "Smart1", 6435 .phys_id = ROCKCHIP_VOP2_SMART1, 6436 .type = SMART_LAYER, 6437 .win_sel_port_offset = 7, 6438 .layer_sel_win_id = { 7, 7, 7, 0xff }, 6439 .reg_offset = 0x600, 6440 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6441 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6442 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6443 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6444 .max_upscale_factor = 8, 6445 .max_downscale_factor = 8, 6446 .source_win_id = ROCKCHIP_VOP2_SMART0, 6447 .feature = WIN_FEATURE_MIRROR, 6448 }, 6449 }; 6450 6451 static struct vop2_vp_data rk3568_vp_data[3] = { 6452 { 6453 .feature = VOP_FEATURE_OUTPUT_10BIT, 6454 .pre_scan_max_dly = 42, 6455 .max_output = {4096, 2304}, 6456 }, 6457 { 6458 .feature = 0, 6459 .pre_scan_max_dly = 40, 6460 .max_output = {2048, 1536}, 6461 }, 6462 { 6463 .feature = 0, 6464 .pre_scan_max_dly = 40, 6465 .max_output = {1920, 1080}, 6466 }, 6467 }; 6468 6469 const struct vop2_data rk3568_vop = { 6470 .version = VOP_VERSION_RK3568, 6471 .nr_vps = 3, 6472 .vp_data = rk3568_vp_data, 6473 .win_data = rk3568_win_data, 6474 .plane_mask = rk356x_vp_plane_mask[0], 6475 .plane_table = rk356x_plane_table, 6476 .vp_primary_plane_order = rk3568_vp_primary_plane_order, 6477 .nr_layers = 6, 6478 .nr_mixers = 5, 6479 .nr_gammas = 1, 6480 .dump_regs = rk3568_dump_regs, 6481 .dump_regs_size = ARRAY_SIZE(rk3568_dump_regs), 6482 }; 6483 6484 static u8 rk3576_vp_default_primary_plane[VOP2_VP_MAX] = { 6485 ROCKCHIP_VOP2_ESMART0, 6486 ROCKCHIP_VOP2_ESMART1, 6487 ROCKCHIP_VOP2_ESMART2, 6488 }; 6489 6490 static struct vop2_plane_table rk3576_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6491 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6492 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6493 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6494 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6495 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6496 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6497 }; 6498 6499 static struct vop2_dump_regs rk3576_dump_regs[] = { 6500 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0, 0x200 }, 6501 { RK3528_OVL_SYS, "OVL_SYS", 0, 0, 0, 0, 0x50 }, 6502 { RK3528_OVL_PORT0_CTRL, "OVL_VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6503 { RK3528_OVL_PORT1_CTRL, "OVL_VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6504 { RK3576_OVL_PORT2_CTRL, "OVL_VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0, 0x80 }, 6505 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6506 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6507 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP0_DSP_CTRL, 0x1, 31, 0, 0x100 }, 6508 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6509 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1, 0x200 }, 6510 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6511 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1, 0x100 }, 6512 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_CTRL0, 0x1, 0, 1, 0x100 }, 6513 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_CTRL0, 0x1, 0, 1, 0x100 }, 6514 { RK3528_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0, 0x100 }, 6515 }; 6516 6517 /* 6518 * RK3576 VOP with 2 Cluster win and 4 Esmart win. 6519 * Every Esmart win support 4 multi-region. 6520 * VP0 can use Cluster0/1 and Esmart0/2 6521 * VP1 can use Cluster0/1 and Esmart1/3 6522 * VP2 can use Esmart0/1/2/3 6523 * 6524 * Scale filter mode: 6525 * 6526 * * Cluster: 6527 * * Support prescale down: 6528 * * H/V: gt2/avg2 or gt4/avg4 6529 * * After prescale down: 6530 * * nearest-neighbor/bilinear/multi-phase filter for scale up 6531 * * nearest-neighbor/bilinear/multi-phase filter for scale down 6532 * 6533 * * Esmart: 6534 * * Support prescale down: 6535 * * H: gt2/avg2 or gt4/avg4 6536 * * V: gt2 or gt4 6537 * * After prescale down: 6538 * * nearest-neighbor/bilinear/bicubic for scale up 6539 * * nearest-neighbor/bilinear for scale down 6540 */ 6541 static struct vop2_win_data rk3576_win_data[6] = { 6542 { 6543 .name = "Esmart0", 6544 .phys_id = ROCKCHIP_VOP2_ESMART0, 6545 .type = ESMART_LAYER, 6546 .layer_sel_win_id = { 2, 0xff, 0, 0xff }, 6547 .reg_offset = 0x0, 6548 .supported_rotations = DRM_MODE_REFLECT_Y, 6549 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6550 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6551 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6552 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6553 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6554 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6555 .pd_id = VOP2_PD_ESMART, 6556 .axi_id = 0, 6557 .axi_yrgb_id = 0x0a, 6558 .axi_uv_id = 0x0b, 6559 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6560 .max_upscale_factor = 8, 6561 .max_downscale_factor = 8, 6562 .feature = WIN_FEATURE_MULTI_AREA | WIN_FEATURE_Y2R_13BIT_DEPTH, 6563 }, 6564 { 6565 .name = "Esmart1", 6566 .phys_id = ROCKCHIP_VOP2_ESMART1, 6567 .type = ESMART_LAYER, 6568 .layer_sel_win_id = { 0xff, 2, 1, 0xff }, 6569 .reg_offset = 0x200, 6570 .supported_rotations = DRM_MODE_REFLECT_Y, 6571 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6572 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6573 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6574 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6575 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6576 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6577 .pd_id = VOP2_PD_ESMART, 6578 .axi_id = 0, 6579 .axi_yrgb_id = 0x0c, 6580 .axi_uv_id = 0x0d, 6581 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6582 .max_upscale_factor = 8, 6583 .max_downscale_factor = 8, 6584 .feature = WIN_FEATURE_MULTI_AREA, 6585 }, 6586 6587 { 6588 .name = "Esmart2", 6589 .phys_id = ROCKCHIP_VOP2_ESMART2, 6590 .type = ESMART_LAYER, 6591 .layer_sel_win_id = { 3, 0xff, 2, 0xff }, 6592 .reg_offset = 0x400, 6593 .supported_rotations = DRM_MODE_REFLECT_Y, 6594 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6595 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6596 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6597 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6598 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6599 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6600 .pd_id = VOP2_PD_ESMART, 6601 .axi_id = 1, 6602 .axi_yrgb_id = 0x0a, 6603 .axi_uv_id = 0x0b, 6604 .possible_crtcs = 0x5,/* vp0 or vp2 */ 6605 .max_upscale_factor = 8, 6606 .max_downscale_factor = 8, 6607 .feature = WIN_FEATURE_MULTI_AREA, 6608 }, 6609 6610 { 6611 .name = "Esmart3", 6612 .phys_id = ROCKCHIP_VOP2_ESMART3, 6613 .type = ESMART_LAYER, 6614 .layer_sel_win_id = { 0xff, 3, 3, 0xff }, 6615 .reg_offset = 0x600, 6616 .supported_rotations = DRM_MODE_REFLECT_Y, 6617 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6618 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6619 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6620 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6621 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6622 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_GT,/* gt only */ 6623 .pd_id = VOP2_PD_ESMART, 6624 .axi_id = 1, 6625 .axi_yrgb_id = 0x0c, 6626 .axi_uv_id = 0x0d, 6627 .possible_crtcs = 0x6,/* vp1 or vp2 */ 6628 .max_upscale_factor = 8, 6629 .max_downscale_factor = 8, 6630 .feature = WIN_FEATURE_MULTI_AREA, 6631 }, 6632 6633 { 6634 .name = "Cluster0", 6635 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6636 .type = CLUSTER_LAYER, 6637 .layer_sel_win_id = { 0, 0, 0xff, 0xff }, 6638 .reg_offset = 0x0, 6639 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6640 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6641 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6642 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6643 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6644 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6645 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6646 .pd_id = VOP2_PD_CLUSTER, 6647 .axi_yrgb_id = 0x02, 6648 .axi_uv_id = 0x03, 6649 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6650 .max_upscale_factor = 8, 6651 .max_downscale_factor = 8, 6652 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6653 WIN_FEATURE_Y2R_13BIT_DEPTH | WIN_FEATURE_DCI, 6654 }, 6655 6656 { 6657 .name = "Cluster1", 6658 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6659 .type = CLUSTER_LAYER, 6660 .layer_sel_win_id = { 1, 1, 0xff, 0xff }, 6661 .reg_offset = 0x200, 6662 .supported_rotations = DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y, 6663 .hsu_filter_mode = VOP2_SCALE_UP_BIL, 6664 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6665 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6666 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6667 .hsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6668 .vsd_pre_filter_mode = VOP3_PRE_SCALE_DOWN_AVG,/* gt or avg */ 6669 .pd_id = VOP2_PD_CLUSTER, 6670 .axi_yrgb_id = 0x06, 6671 .axi_uv_id = 0x07, 6672 .possible_crtcs = 0x3,/* vp0 or vp1 */ 6673 .max_upscale_factor = 8, 6674 .max_downscale_factor = 8, 6675 .feature = WIN_FEATURE_AFBDC | WIN_FEATURE_CLUSTER_MAIN | 6676 WIN_FEATURE_Y2R_13BIT_DEPTH, 6677 }, 6678 }; 6679 6680 /* 6681 * RK3576 VP0 has 8 lines post linebuffer, when full post line buffer is less 4, 6682 * the urgency signal will be set to 1, when full post line buffer is over 6, the 6683 * urgency signal will be set to 0. 6684 */ 6685 static struct vop_urgency rk3576_vp0_urgency = { 6686 .urgen_thl = 4, 6687 .urgen_thh = 6, 6688 }; 6689 6690 static struct vop2_vp_data rk3576_vp_data[3] = { 6691 { 6692 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | VOP_FEATURE_VIVID_HDR | 6693 VOP_FEATURE_POST_ACM | VOP_FEATURE_POST_CSC | VOP_FEATURE_OUTPUT_10BIT | 6694 VOP_FEATURE_POST_FRC_V2 | VOP_FEATURE_POST_SHARP, 6695 .max_output = { 4096, 4096 }, 6696 .hdrvivid_dly = 21, 6697 .sdr2hdr_dly = 21, 6698 .layer_mix_dly = 8, 6699 .hdr_mix_dly = 2, 6700 .win_dly = 10, 6701 .pixel_rate = 2, 6702 .urgency = &rk3576_vp0_urgency, 6703 }, 6704 { 6705 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN | 6706 VOP_FEATURE_OUTPUT_10BIT | VOP_FEATURE_POST_FRC_V2, 6707 .max_output = { 2560, 2560 }, 6708 .hdrvivid_dly = 0, 6709 .sdr2hdr_dly = 0, 6710 .layer_mix_dly = 6, 6711 .hdr_mix_dly = 0, 6712 .win_dly = 10, 6713 .pixel_rate = 1, 6714 }, 6715 { 6716 .feature = VOP_FEATURE_ALPHA_SCALE | VOP_FEATURE_OVERSCAN, 6717 .max_output = { 1920, 1920 }, 6718 .hdrvivid_dly = 0, 6719 .sdr2hdr_dly = 0, 6720 .layer_mix_dly = 6, 6721 .hdr_mix_dly = 0, 6722 .win_dly = 10, 6723 .pixel_rate = 1, 6724 }, 6725 }; 6726 6727 static struct vop2_power_domain_data rk3576_vop_pd_data[] = { 6728 { 6729 .id = VOP2_PD_CLUSTER, 6730 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0) | BIT(ROCKCHIP_VOP2_CLUSTER1), 6731 }, 6732 { 6733 .id = VOP2_PD_ESMART, 6734 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART0) | BIT(ROCKCHIP_VOP2_ESMART1) | 6735 BIT(ROCKCHIP_VOP2_ESMART2) | BIT(ROCKCHIP_VOP2_ESMART3), 6736 }, 6737 }; 6738 6739 static const struct vop2_esmart_lb_map rk3576_esmart_lb_mode_map[] = { 6740 {VOP3_ESMART_4K_4K_4K_MODE, 2}, 6741 {VOP3_ESMART_4K_4K_2K_2K_MODE, 3} 6742 }; 6743 6744 const struct vop2_data rk3576_vop = { 6745 .version = VOP_VERSION_RK3576, 6746 .nr_vps = 3, 6747 .nr_mixers = 4, 6748 .nr_layers = 6, 6749 .nr_gammas = 3, 6750 .esmart_lb_mode = VOP3_ESMART_4K_4K_2K_2K_MODE, 6751 .esmart_lb_mode_num = ARRAY_SIZE(rk3576_esmart_lb_mode_map), 6752 .esmart_lb_mode_map = rk3576_esmart_lb_mode_map, 6753 .vp_data = rk3576_vp_data, 6754 .win_data = rk3576_win_data, 6755 .plane_table = rk3576_plane_table, 6756 .pd = rk3576_vop_pd_data, 6757 .vp_default_primary_plane = rk3576_vp_default_primary_plane, 6758 .nr_pd = ARRAY_SIZE(rk3576_vop_pd_data), 6759 .dump_regs = rk3576_dump_regs, 6760 .dump_regs_size = ARRAY_SIZE(rk3576_dump_regs), 6761 }; 6762 6763 static u8 rk3588_vp_primary_plane_order[ROCKCHIP_VOP2_LAYER_MAX] = { 6764 ROCKCHIP_VOP2_ESMART0, 6765 ROCKCHIP_VOP2_ESMART1, 6766 ROCKCHIP_VOP2_ESMART2, 6767 ROCKCHIP_VOP2_ESMART3, 6768 ROCKCHIP_VOP2_CLUSTER0, 6769 ROCKCHIP_VOP2_CLUSTER1, 6770 ROCKCHIP_VOP2_CLUSTER2, 6771 ROCKCHIP_VOP2_CLUSTER3, 6772 }; 6773 6774 static struct vop2_plane_table rk3588_plane_table[ROCKCHIP_VOP2_LAYER_MAX] = { 6775 {ROCKCHIP_VOP2_CLUSTER0, CLUSTER_LAYER}, 6776 {ROCKCHIP_VOP2_CLUSTER1, CLUSTER_LAYER}, 6777 {ROCKCHIP_VOP2_CLUSTER2, CLUSTER_LAYER}, 6778 {ROCKCHIP_VOP2_CLUSTER3, CLUSTER_LAYER}, 6779 {ROCKCHIP_VOP2_ESMART0, ESMART_LAYER}, 6780 {ROCKCHIP_VOP2_ESMART1, ESMART_LAYER}, 6781 {ROCKCHIP_VOP2_ESMART2, ESMART_LAYER}, 6782 {ROCKCHIP_VOP2_ESMART3, ESMART_LAYER}, 6783 }; 6784 6785 static struct vop2_dump_regs rk3588_dump_regs[] = { 6786 { RK3568_REG_CFG_DONE, "SYS", 0, 0, 0, 0 }, 6787 { RK3568_OVL_CTRL, "OVL", 0, 0, 0, 0 }, 6788 { RK3568_VP0_DSP_CTRL, "VP0", RK3568_VP0_DSP_CTRL, 0x1, 31, 0 }, 6789 { RK3568_VP1_DSP_CTRL, "VP1", RK3568_VP1_DSP_CTRL, 0x1, 31, 0 }, 6790 { RK3568_VP2_DSP_CTRL, "VP2", RK3568_VP2_DSP_CTRL, 0x1, 31, 0 }, 6791 { RK3588_VP3_DSP_CTRL, "VP3", RK3588_VP3_DSP_CTRL, 0x1, 31, 0 }, 6792 { RK3568_CLUSTER0_WIN0_CTRL0, "Cluster0", RK3568_CLUSTER0_WIN0_CTRL0, 0x1, 0, 1 }, 6793 { RK3568_CLUSTER1_WIN0_CTRL0, "Cluster1", RK3568_CLUSTER1_WIN0_CTRL0, 0x1, 0, 1 }, 6794 { RK3588_CLUSTER2_WIN0_CTRL0, "Cluster2", RK3588_CLUSTER2_WIN0_CTRL0, 0x1, 0, 1 }, 6795 { RK3588_CLUSTER3_WIN0_CTRL0, "Cluster3", RK3588_CLUSTER3_WIN0_CTRL0, 0x1, 0, 1 }, 6796 { RK3568_ESMART0_CTRL0, "Esmart0", RK3568_ESMART0_REGION0_CTRL, 0x1, 0, 1 }, 6797 { RK3568_ESMART1_CTRL0, "Esmart1", RK3568_ESMART1_REGION0_CTRL, 0x1, 0, 1 }, 6798 { RK3568_SMART0_CTRL0, "Esmart2", RK3568_SMART0_REGION0_CTRL, 0x1, 0, 1 }, 6799 { RK3568_SMART1_CTRL0, "Esmart3", RK3568_SMART1_REGION0_CTRL, 0x1, 0, 1 }, 6800 { RK3568_HDR_LUT_CTRL, "HDR", 0, 0, 0, 0 }, 6801 }; 6802 6803 static struct vop2_vp_plane_mask rk3588_vp_plane_mask[VOP2_VP_MAX][VOP2_VP_MAX] = { 6804 { /* one display policy */ 6805 {/* main display */ 6806 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6807 .attached_layers_nr = 8, 6808 .attached_layers = { 6809 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, ROCKCHIP_VOP2_ESMART2, 6810 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1, ROCKCHIP_VOP2_ESMART3, 6811 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3 6812 }, 6813 }, 6814 {/* second display */}, 6815 {/* third display */}, 6816 {/* fourth display */}, 6817 }, 6818 6819 { /* two display policy */ 6820 {/* main display */ 6821 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6822 .attached_layers_nr = 4, 6823 .attached_layers = { 6824 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0, 6825 ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 6826 }, 6827 }, 6828 6829 {/* second display */ 6830 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6831 .attached_layers_nr = 4, 6832 .attached_layers = { 6833 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2, 6834 ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 6835 }, 6836 }, 6837 {/* third display */}, 6838 {/* fourth display */}, 6839 }, 6840 6841 { /* three display policy */ 6842 {/* main display */ 6843 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6844 .attached_layers_nr = 3, 6845 .attached_layers = { 6846 ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART0 6847 }, 6848 }, 6849 6850 {/* second display */ 6851 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6852 .attached_layers_nr = 3, 6853 .attached_layers = { 6854 ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART1 6855 }, 6856 }, 6857 6858 {/* third display */ 6859 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6860 .attached_layers_nr = 2, 6861 .attached_layers = { ROCKCHIP_VOP2_ESMART2, ROCKCHIP_VOP2_ESMART3 }, 6862 }, 6863 6864 {/* fourth display */}, 6865 }, 6866 6867 { /* four display policy */ 6868 {/* main display */ 6869 .primary_plane_id = ROCKCHIP_VOP2_ESMART0, 6870 .attached_layers_nr = 2, 6871 .attached_layers = { ROCKCHIP_VOP2_CLUSTER0, ROCKCHIP_VOP2_ESMART0 }, 6872 }, 6873 6874 {/* second display */ 6875 .primary_plane_id = ROCKCHIP_VOP2_ESMART1, 6876 .attached_layers_nr = 2, 6877 .attached_layers = { ROCKCHIP_VOP2_CLUSTER1, ROCKCHIP_VOP2_ESMART1 }, 6878 }, 6879 6880 {/* third display */ 6881 .primary_plane_id = ROCKCHIP_VOP2_ESMART2, 6882 .attached_layers_nr = 2, 6883 .attached_layers = { ROCKCHIP_VOP2_CLUSTER2, ROCKCHIP_VOP2_ESMART2 }, 6884 }, 6885 6886 {/* fourth display */ 6887 .primary_plane_id = ROCKCHIP_VOP2_ESMART3, 6888 .attached_layers_nr = 2, 6889 .attached_layers = { ROCKCHIP_VOP2_CLUSTER3, ROCKCHIP_VOP2_ESMART3 }, 6890 }, 6891 }, 6892 6893 }; 6894 6895 static struct vop2_win_data rk3588_win_data[8] = { 6896 { 6897 .name = "Cluster0", 6898 .phys_id = ROCKCHIP_VOP2_CLUSTER0, 6899 .splice_win_id = ROCKCHIP_VOP2_CLUSTER1, 6900 .type = CLUSTER_LAYER, 6901 .win_sel_port_offset = 0, 6902 .layer_sel_win_id = { 0, 0, 0, 0 }, 6903 .reg_offset = 0, 6904 .axi_id = 0, 6905 .axi_yrgb_id = 2, 6906 .axi_uv_id = 3, 6907 .pd_id = VOP2_PD_CLUSTER0, 6908 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6909 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6910 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6911 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6912 .max_upscale_factor = 4, 6913 .max_downscale_factor = 4, 6914 }, 6915 6916 { 6917 .name = "Cluster1", 6918 .phys_id = ROCKCHIP_VOP2_CLUSTER1, 6919 .type = CLUSTER_LAYER, 6920 .win_sel_port_offset = 1, 6921 .layer_sel_win_id = { 1, 1, 1, 1 }, 6922 .reg_offset = 0x200, 6923 .axi_id = 0, 6924 .axi_yrgb_id = 6, 6925 .axi_uv_id = 7, 6926 .pd_id = VOP2_PD_CLUSTER1, 6927 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6928 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6929 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6930 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6931 .max_upscale_factor = 4, 6932 .max_downscale_factor = 4, 6933 }, 6934 6935 { 6936 .name = "Cluster2", 6937 .phys_id = ROCKCHIP_VOP2_CLUSTER2, 6938 .splice_win_id = ROCKCHIP_VOP2_CLUSTER3, 6939 .type = CLUSTER_LAYER, 6940 .win_sel_port_offset = 2, 6941 .layer_sel_win_id = { 4, 4, 4, 4 }, 6942 .reg_offset = 0x400, 6943 .axi_id = 1, 6944 .axi_yrgb_id = 2, 6945 .axi_uv_id = 3, 6946 .pd_id = VOP2_PD_CLUSTER2, 6947 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6948 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6949 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6950 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6951 .max_upscale_factor = 4, 6952 .max_downscale_factor = 4, 6953 }, 6954 6955 { 6956 .name = "Cluster3", 6957 .phys_id = ROCKCHIP_VOP2_CLUSTER3, 6958 .type = CLUSTER_LAYER, 6959 .win_sel_port_offset = 3, 6960 .layer_sel_win_id = { 5, 5, 5, 5 }, 6961 .reg_offset = 0x600, 6962 .axi_id = 1, 6963 .axi_yrgb_id = 6, 6964 .axi_uv_id = 7, 6965 .pd_id = VOP2_PD_CLUSTER3, 6966 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6967 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6968 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6969 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6970 .max_upscale_factor = 4, 6971 .max_downscale_factor = 4, 6972 }, 6973 6974 { 6975 .name = "Esmart0", 6976 .phys_id = ROCKCHIP_VOP2_ESMART0, 6977 .splice_win_id = ROCKCHIP_VOP2_ESMART1, 6978 .type = ESMART_LAYER, 6979 .win_sel_port_offset = 4, 6980 .layer_sel_win_id = { 2, 2, 2, 2 }, 6981 .reg_offset = 0, 6982 .axi_id = 0, 6983 .axi_yrgb_id = 0x0a, 6984 .axi_uv_id = 0x0b, 6985 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 6986 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6987 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 6988 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 6989 .max_upscale_factor = 8, 6990 .max_downscale_factor = 8, 6991 }, 6992 6993 { 6994 .name = "Esmart1", 6995 .phys_id = ROCKCHIP_VOP2_ESMART1, 6996 .type = ESMART_LAYER, 6997 .win_sel_port_offset = 5, 6998 .layer_sel_win_id = { 3, 3, 3, 3 }, 6999 .reg_offset = 0x200, 7000 .axi_id = 0, 7001 .axi_yrgb_id = 0x0c, 7002 .axi_uv_id = 0x0d, 7003 .pd_id = VOP2_PD_ESMART, 7004 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7005 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7006 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7007 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7008 .max_upscale_factor = 8, 7009 .max_downscale_factor = 8, 7010 }, 7011 7012 { 7013 .name = "Esmart2", 7014 .phys_id = ROCKCHIP_VOP2_ESMART2, 7015 .splice_win_id = ROCKCHIP_VOP2_ESMART3, 7016 .type = ESMART_LAYER, 7017 .win_sel_port_offset = 6, 7018 .layer_sel_win_id = { 6, 6, 6, 6 }, 7019 .reg_offset = 0x400, 7020 .axi_id = 1, 7021 .axi_yrgb_id = 0x0a, 7022 .axi_uv_id = 0x0b, 7023 .pd_id = VOP2_PD_ESMART, 7024 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7025 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7026 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7027 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7028 .max_upscale_factor = 8, 7029 .max_downscale_factor = 8, 7030 }, 7031 7032 { 7033 .name = "Esmart3", 7034 .phys_id = ROCKCHIP_VOP2_ESMART3, 7035 .type = ESMART_LAYER, 7036 .win_sel_port_offset = 7, 7037 .layer_sel_win_id = { 7, 7, 7, 7 }, 7038 .reg_offset = 0x600, 7039 .axi_id = 1, 7040 .axi_yrgb_id = 0x0c, 7041 .axi_uv_id = 0x0d, 7042 .pd_id = VOP2_PD_ESMART, 7043 .hsu_filter_mode = VOP2_SCALE_UP_BIC, 7044 .hsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7045 .vsu_filter_mode = VOP2_SCALE_UP_BIL, 7046 .vsd_filter_mode = VOP2_SCALE_DOWN_BIL, 7047 .max_upscale_factor = 8, 7048 .max_downscale_factor = 8, 7049 }, 7050 }; 7051 7052 static struct dsc_error_info dsc_ecw[] = { 7053 {0x00000000, "no error detected by DSC encoder"}, 7054 {0x0030ffff, "bits per component error"}, 7055 {0x0040ffff, "multiple mode error"}, 7056 {0x0050ffff, "line buffer depth error"}, 7057 {0x0060ffff, "minor version error"}, 7058 {0x0070ffff, "picture height error"}, 7059 {0x0080ffff, "picture width error"}, 7060 {0x0090ffff, "number of slices error"}, 7061 {0x00c0ffff, "slice height Error "}, 7062 {0x00d0ffff, "slice width error"}, 7063 {0x00e0ffff, "second line BPG offset error"}, 7064 {0x00f0ffff, "non second line BPG offset error"}, 7065 {0x0100ffff, "PPS ID error"}, 7066 {0x0110ffff, "bits per pixel (BPP) Error"}, 7067 {0x0120ffff, "buffer flow error"}, /* dsc_buffer_flow */ 7068 7069 {0x01510001, "slice 0 RC buffer model overflow error"}, 7070 {0x01510002, "slice 1 RC buffer model overflow error"}, 7071 {0x01510004, "slice 2 RC buffer model overflow error"}, 7072 {0x01510008, "slice 3 RC buffer model overflow error"}, 7073 {0x01510010, "slice 4 RC buffer model overflow error"}, 7074 {0x01510020, "slice 5 RC buffer model overflow error"}, 7075 {0x01510040, "slice 6 RC buffer model overflow error"}, 7076 {0x01510080, "slice 7 RC buffer model overflow error"}, 7077 7078 {0x01610001, "slice 0 RC buffer model underflow error"}, 7079 {0x01610002, "slice 1 RC buffer model underflow error"}, 7080 {0x01610004, "slice 2 RC buffer model underflow error"}, 7081 {0x01610008, "slice 3 RC buffer model underflow error"}, 7082 {0x01610010, "slice 4 RC buffer model underflow error"}, 7083 {0x01610020, "slice 5 RC buffer model underflow error"}, 7084 {0x01610040, "slice 6 RC buffer model underflow error"}, 7085 {0x01610080, "slice 7 RC buffer model underflow error"}, 7086 7087 {0xffffffff, "unsuccessful RESET cycle status"}, 7088 {0x00a0ffff, "ICH full error precision settings error"}, 7089 {0x0020ffff, "native mode"}, 7090 }; 7091 7092 static struct dsc_error_info dsc_buffer_flow[] = { 7093 {0x00000000, "rate buffer status"}, 7094 {0x00000001, "line buffer status"}, 7095 {0x00000002, "decoder model status"}, 7096 {0x00000003, "pixel buffer status"}, 7097 {0x00000004, "balance fifo buffer status"}, 7098 {0x00000005, "syntax element fifo status"}, 7099 }; 7100 7101 static struct vop2_dsc_data rk3588_dsc_data[] = { 7102 { 7103 .id = ROCKCHIP_VOP2_DSC_8K, 7104 .pd_id = VOP2_PD_DSC_8K, 7105 .max_slice_num = 8, 7106 .max_linebuf_depth = 11, 7107 .min_bits_per_pixel = 8, 7108 .dsc_txp_clk_src_name = "dsc_8k_txp_clk_src", 7109 .dsc_txp_clk_name = "dsc_8k_txp_clk", 7110 .dsc_pxl_clk_name = "dsc_8k_pxl_clk", 7111 .dsc_cds_clk_name = "dsc_8k_cds_clk", 7112 }, 7113 7114 { 7115 .id = ROCKCHIP_VOP2_DSC_4K, 7116 .pd_id = VOP2_PD_DSC_4K, 7117 .max_slice_num = 2, 7118 .max_linebuf_depth = 11, 7119 .min_bits_per_pixel = 8, 7120 .dsc_txp_clk_src_name = "dsc_4k_txp_clk_src", 7121 .dsc_txp_clk_name = "dsc_4k_txp_clk", 7122 .dsc_pxl_clk_name = "dsc_4k_pxl_clk", 7123 .dsc_cds_clk_name = "dsc_4k_cds_clk", 7124 }, 7125 }; 7126 7127 static struct vop2_vp_data rk3588_vp_data[4] = { 7128 { 7129 .splice_vp_id = 1, 7130 .feature = VOP_FEATURE_OUTPUT_10BIT, 7131 .pre_scan_max_dly = 54, 7132 .max_dclk = 600000, 7133 .max_output = {7680, 4320}, 7134 }, 7135 { 7136 .feature = VOP_FEATURE_OUTPUT_10BIT, 7137 .pre_scan_max_dly = 54, 7138 .max_dclk = 600000, 7139 .max_output = {4096, 2304}, 7140 }, 7141 { 7142 .feature = VOP_FEATURE_OUTPUT_10BIT, 7143 .pre_scan_max_dly = 52, 7144 .max_dclk = 600000, 7145 .max_output = {4096, 2304}, 7146 }, 7147 { 7148 .feature = 0, 7149 .pre_scan_max_dly = 52, 7150 .max_dclk = 200000, 7151 .max_output = {1920, 1080}, 7152 }, 7153 }; 7154 7155 static struct vop2_power_domain_data rk3588_vop_pd_data[] = { 7156 { 7157 .id = VOP2_PD_CLUSTER0, 7158 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER0), 7159 }, 7160 { 7161 .id = VOP2_PD_CLUSTER1, 7162 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER1), 7163 .parent_id = VOP2_PD_CLUSTER0, 7164 }, 7165 { 7166 .id = VOP2_PD_CLUSTER2, 7167 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER2), 7168 .parent_id = VOP2_PD_CLUSTER0, 7169 }, 7170 { 7171 .id = VOP2_PD_CLUSTER3, 7172 .module_id_mask = BIT(ROCKCHIP_VOP2_CLUSTER3), 7173 .parent_id = VOP2_PD_CLUSTER0, 7174 }, 7175 { 7176 .id = VOP2_PD_ESMART, 7177 .module_id_mask = BIT(ROCKCHIP_VOP2_ESMART1) | 7178 BIT(ROCKCHIP_VOP2_ESMART2) | 7179 BIT(ROCKCHIP_VOP2_ESMART3), 7180 }, 7181 { 7182 .id = VOP2_PD_DSC_8K, 7183 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_8K), 7184 }, 7185 { 7186 .id = VOP2_PD_DSC_4K, 7187 .module_id_mask = BIT(ROCKCHIP_VOP2_DSC_4K), 7188 }, 7189 }; 7190 7191 const struct vop2_data rk3588_vop = { 7192 .version = VOP_VERSION_RK3588, 7193 .nr_vps = 4, 7194 .vp_data = rk3588_vp_data, 7195 .win_data = rk3588_win_data, 7196 .plane_mask = rk3588_vp_plane_mask[0], 7197 .plane_table = rk3588_plane_table, 7198 .pd = rk3588_vop_pd_data, 7199 .dsc = rk3588_dsc_data, 7200 .dsc_error_ecw = dsc_ecw, 7201 .dsc_error_buffer_flow = dsc_buffer_flow, 7202 .vp_primary_plane_order = rk3588_vp_primary_plane_order, 7203 .nr_layers = 8, 7204 .nr_mixers = 7, 7205 .nr_gammas = 4, 7206 .nr_pd = ARRAY_SIZE(rk3588_vop_pd_data), 7207 .nr_dscs = 2, 7208 .nr_dsc_ecw = ARRAY_SIZE(dsc_ecw), 7209 .nr_dsc_buffer_flow = ARRAY_SIZE(dsc_buffer_flow), 7210 .dump_regs = rk3588_dump_regs, 7211 .dump_regs_size = ARRAY_SIZE(rk3588_dump_regs), 7212 }; 7213 7214 const struct rockchip_crtc_funcs rockchip_vop2_funcs = { 7215 .preinit = rockchip_vop2_preinit, 7216 .prepare = rockchip_vop2_prepare, 7217 .init = rockchip_vop2_init, 7218 .set_plane = rockchip_vop2_set_plane, 7219 .enable = rockchip_vop2_enable, 7220 .disable = rockchip_vop2_disable, 7221 .fixup_dts = rockchip_vop2_fixup_dts, 7222 .send_mcu_cmd = rockchip_vop2_send_mcu_cmd, 7223 .check = rockchip_vop2_check, 7224 .mode_valid = rockchip_vop2_mode_valid, 7225 .mode_fixup = rockchip_vop2_mode_fixup, 7226 .plane_check = rockchip_vop2_plane_check, 7227 .regs_dump = rockchip_vop2_regs_dump, 7228 .active_regs_dump = rockchip_vop2_active_regs_dump, 7229 .apply_soft_te = rockchip_vop2_apply_soft_te, 7230 }; 7231